1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm8995.c -- WM8995 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010 Wolfson Microelectronics plc
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on wm8994.c and wm_hubs.c by Mark Brown
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/pm.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <sound/core.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun #include <sound/soc.h>
26*4882a593Smuzhiyun #include <sound/soc-dapm.h>
27*4882a593Smuzhiyun #include <sound/initval.h>
28*4882a593Smuzhiyun #include <sound/tlv.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "wm8995.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define WM8995_NUM_SUPPLIES 8
33*4882a593Smuzhiyun static const char *wm8995_supply_names[WM8995_NUM_SUPPLIES] = {
34*4882a593Smuzhiyun "DCVDD",
35*4882a593Smuzhiyun "DBVDD1",
36*4882a593Smuzhiyun "DBVDD2",
37*4882a593Smuzhiyun "DBVDD3",
38*4882a593Smuzhiyun "AVDD1",
39*4882a593Smuzhiyun "AVDD2",
40*4882a593Smuzhiyun "CPVDD",
41*4882a593Smuzhiyun "MICVDD"
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const struct reg_default wm8995_reg_defaults[] = {
45*4882a593Smuzhiyun { 0, 0x8995 },
46*4882a593Smuzhiyun { 5, 0x0100 },
47*4882a593Smuzhiyun { 16, 0x000b },
48*4882a593Smuzhiyun { 17, 0x000b },
49*4882a593Smuzhiyun { 24, 0x02c0 },
50*4882a593Smuzhiyun { 25, 0x02c0 },
51*4882a593Smuzhiyun { 26, 0x02c0 },
52*4882a593Smuzhiyun { 27, 0x02c0 },
53*4882a593Smuzhiyun { 28, 0x000f },
54*4882a593Smuzhiyun { 32, 0x0005 },
55*4882a593Smuzhiyun { 33, 0x0005 },
56*4882a593Smuzhiyun { 40, 0x0003 },
57*4882a593Smuzhiyun { 41, 0x0013 },
58*4882a593Smuzhiyun { 48, 0x0004 },
59*4882a593Smuzhiyun { 56, 0x09f8 },
60*4882a593Smuzhiyun { 64, 0x1f25 },
61*4882a593Smuzhiyun { 69, 0x0004 },
62*4882a593Smuzhiyun { 82, 0xaaaa },
63*4882a593Smuzhiyun { 84, 0x2a2a },
64*4882a593Smuzhiyun { 146, 0x0060 },
65*4882a593Smuzhiyun { 256, 0x0002 },
66*4882a593Smuzhiyun { 257, 0x8004 },
67*4882a593Smuzhiyun { 520, 0x0010 },
68*4882a593Smuzhiyun { 528, 0x0083 },
69*4882a593Smuzhiyun { 529, 0x0083 },
70*4882a593Smuzhiyun { 548, 0x0c80 },
71*4882a593Smuzhiyun { 580, 0x0c80 },
72*4882a593Smuzhiyun { 768, 0x4050 },
73*4882a593Smuzhiyun { 769, 0x4000 },
74*4882a593Smuzhiyun { 771, 0x0040 },
75*4882a593Smuzhiyun { 772, 0x0040 },
76*4882a593Smuzhiyun { 773, 0x0040 },
77*4882a593Smuzhiyun { 774, 0x0004 },
78*4882a593Smuzhiyun { 775, 0x0100 },
79*4882a593Smuzhiyun { 784, 0x4050 },
80*4882a593Smuzhiyun { 785, 0x4000 },
81*4882a593Smuzhiyun { 787, 0x0040 },
82*4882a593Smuzhiyun { 788, 0x0040 },
83*4882a593Smuzhiyun { 789, 0x0040 },
84*4882a593Smuzhiyun { 1024, 0x00c0 },
85*4882a593Smuzhiyun { 1025, 0x00c0 },
86*4882a593Smuzhiyun { 1026, 0x00c0 },
87*4882a593Smuzhiyun { 1027, 0x00c0 },
88*4882a593Smuzhiyun { 1028, 0x00c0 },
89*4882a593Smuzhiyun { 1029, 0x00c0 },
90*4882a593Smuzhiyun { 1030, 0x00c0 },
91*4882a593Smuzhiyun { 1031, 0x00c0 },
92*4882a593Smuzhiyun { 1056, 0x0200 },
93*4882a593Smuzhiyun { 1057, 0x0010 },
94*4882a593Smuzhiyun { 1058, 0x0200 },
95*4882a593Smuzhiyun { 1059, 0x0010 },
96*4882a593Smuzhiyun { 1088, 0x0098 },
97*4882a593Smuzhiyun { 1089, 0x0845 },
98*4882a593Smuzhiyun { 1104, 0x0098 },
99*4882a593Smuzhiyun { 1105, 0x0845 },
100*4882a593Smuzhiyun { 1152, 0x6318 },
101*4882a593Smuzhiyun { 1153, 0x6300 },
102*4882a593Smuzhiyun { 1154, 0x0fca },
103*4882a593Smuzhiyun { 1155, 0x0400 },
104*4882a593Smuzhiyun { 1156, 0x00d8 },
105*4882a593Smuzhiyun { 1157, 0x1eb5 },
106*4882a593Smuzhiyun { 1158, 0xf145 },
107*4882a593Smuzhiyun { 1159, 0x0b75 },
108*4882a593Smuzhiyun { 1160, 0x01c5 },
109*4882a593Smuzhiyun { 1161, 0x1c58 },
110*4882a593Smuzhiyun { 1162, 0xf373 },
111*4882a593Smuzhiyun { 1163, 0x0a54 },
112*4882a593Smuzhiyun { 1164, 0x0558 },
113*4882a593Smuzhiyun { 1165, 0x168e },
114*4882a593Smuzhiyun { 1166, 0xf829 },
115*4882a593Smuzhiyun { 1167, 0x07ad },
116*4882a593Smuzhiyun { 1168, 0x1103 },
117*4882a593Smuzhiyun { 1169, 0x0564 },
118*4882a593Smuzhiyun { 1170, 0x0559 },
119*4882a593Smuzhiyun { 1171, 0x4000 },
120*4882a593Smuzhiyun { 1184, 0x6318 },
121*4882a593Smuzhiyun { 1185, 0x6300 },
122*4882a593Smuzhiyun { 1186, 0x0fca },
123*4882a593Smuzhiyun { 1187, 0x0400 },
124*4882a593Smuzhiyun { 1188, 0x00d8 },
125*4882a593Smuzhiyun { 1189, 0x1eb5 },
126*4882a593Smuzhiyun { 1190, 0xf145 },
127*4882a593Smuzhiyun { 1191, 0x0b75 },
128*4882a593Smuzhiyun { 1192, 0x01c5 },
129*4882a593Smuzhiyun { 1193, 0x1c58 },
130*4882a593Smuzhiyun { 1194, 0xf373 },
131*4882a593Smuzhiyun { 1195, 0x0a54 },
132*4882a593Smuzhiyun { 1196, 0x0558 },
133*4882a593Smuzhiyun { 1197, 0x168e },
134*4882a593Smuzhiyun { 1198, 0xf829 },
135*4882a593Smuzhiyun { 1199, 0x07ad },
136*4882a593Smuzhiyun { 1200, 0x1103 },
137*4882a593Smuzhiyun { 1201, 0x0564 },
138*4882a593Smuzhiyun { 1202, 0x0559 },
139*4882a593Smuzhiyun { 1203, 0x4000 },
140*4882a593Smuzhiyun { 1280, 0x00c0 },
141*4882a593Smuzhiyun { 1281, 0x00c0 },
142*4882a593Smuzhiyun { 1282, 0x00c0 },
143*4882a593Smuzhiyun { 1283, 0x00c0 },
144*4882a593Smuzhiyun { 1312, 0x0200 },
145*4882a593Smuzhiyun { 1313, 0x0010 },
146*4882a593Smuzhiyun { 1344, 0x0098 },
147*4882a593Smuzhiyun { 1345, 0x0845 },
148*4882a593Smuzhiyun { 1408, 0x6318 },
149*4882a593Smuzhiyun { 1409, 0x6300 },
150*4882a593Smuzhiyun { 1410, 0x0fca },
151*4882a593Smuzhiyun { 1411, 0x0400 },
152*4882a593Smuzhiyun { 1412, 0x00d8 },
153*4882a593Smuzhiyun { 1413, 0x1eb5 },
154*4882a593Smuzhiyun { 1414, 0xf145 },
155*4882a593Smuzhiyun { 1415, 0x0b75 },
156*4882a593Smuzhiyun { 1416, 0x01c5 },
157*4882a593Smuzhiyun { 1417, 0x1c58 },
158*4882a593Smuzhiyun { 1418, 0xf373 },
159*4882a593Smuzhiyun { 1419, 0x0a54 },
160*4882a593Smuzhiyun { 1420, 0x0558 },
161*4882a593Smuzhiyun { 1421, 0x168e },
162*4882a593Smuzhiyun { 1422, 0xf829 },
163*4882a593Smuzhiyun { 1423, 0x07ad },
164*4882a593Smuzhiyun { 1424, 0x1103 },
165*4882a593Smuzhiyun { 1425, 0x0564 },
166*4882a593Smuzhiyun { 1426, 0x0559 },
167*4882a593Smuzhiyun { 1427, 0x4000 },
168*4882a593Smuzhiyun { 1568, 0x0002 },
169*4882a593Smuzhiyun { 1792, 0xa100 },
170*4882a593Smuzhiyun { 1793, 0xa101 },
171*4882a593Smuzhiyun { 1794, 0xa101 },
172*4882a593Smuzhiyun { 1795, 0xa101 },
173*4882a593Smuzhiyun { 1796, 0xa101 },
174*4882a593Smuzhiyun { 1797, 0xa101 },
175*4882a593Smuzhiyun { 1798, 0xa101 },
176*4882a593Smuzhiyun { 1799, 0xa101 },
177*4882a593Smuzhiyun { 1800, 0xa101 },
178*4882a593Smuzhiyun { 1801, 0xa101 },
179*4882a593Smuzhiyun { 1802, 0xa101 },
180*4882a593Smuzhiyun { 1803, 0xa101 },
181*4882a593Smuzhiyun { 1804, 0xa101 },
182*4882a593Smuzhiyun { 1805, 0xa101 },
183*4882a593Smuzhiyun { 1825, 0x0055 },
184*4882a593Smuzhiyun { 1848, 0x3fff },
185*4882a593Smuzhiyun { 1849, 0x1fff },
186*4882a593Smuzhiyun { 2049, 0x0001 },
187*4882a593Smuzhiyun { 2050, 0x0069 },
188*4882a593Smuzhiyun { 2056, 0x0002 },
189*4882a593Smuzhiyun { 2057, 0x0003 },
190*4882a593Smuzhiyun { 2058, 0x0069 },
191*4882a593Smuzhiyun { 12288, 0x0001 },
192*4882a593Smuzhiyun { 12289, 0x0001 },
193*4882a593Smuzhiyun { 12291, 0x0006 },
194*4882a593Smuzhiyun { 12292, 0x0040 },
195*4882a593Smuzhiyun { 12293, 0x0001 },
196*4882a593Smuzhiyun { 12294, 0x000f },
197*4882a593Smuzhiyun { 12295, 0x0006 },
198*4882a593Smuzhiyun { 12296, 0x0001 },
199*4882a593Smuzhiyun { 12297, 0x0003 },
200*4882a593Smuzhiyun { 12298, 0x0104 },
201*4882a593Smuzhiyun { 12300, 0x0060 },
202*4882a593Smuzhiyun { 12301, 0x0011 },
203*4882a593Smuzhiyun { 12302, 0x0401 },
204*4882a593Smuzhiyun { 12304, 0x0050 },
205*4882a593Smuzhiyun { 12305, 0x0003 },
206*4882a593Smuzhiyun { 12306, 0x0100 },
207*4882a593Smuzhiyun { 12308, 0x0051 },
208*4882a593Smuzhiyun { 12309, 0x0003 },
209*4882a593Smuzhiyun { 12310, 0x0104 },
210*4882a593Smuzhiyun { 12311, 0x000a },
211*4882a593Smuzhiyun { 12312, 0x0060 },
212*4882a593Smuzhiyun { 12313, 0x003b },
213*4882a593Smuzhiyun { 12314, 0x0502 },
214*4882a593Smuzhiyun { 12315, 0x0100 },
215*4882a593Smuzhiyun { 12316, 0x2fff },
216*4882a593Smuzhiyun { 12320, 0x2fff },
217*4882a593Smuzhiyun { 12324, 0x2fff },
218*4882a593Smuzhiyun { 12328, 0x2fff },
219*4882a593Smuzhiyun { 12332, 0x2fff },
220*4882a593Smuzhiyun { 12336, 0x2fff },
221*4882a593Smuzhiyun { 12340, 0x2fff },
222*4882a593Smuzhiyun { 12344, 0x2fff },
223*4882a593Smuzhiyun { 12348, 0x2fff },
224*4882a593Smuzhiyun { 12352, 0x0001 },
225*4882a593Smuzhiyun { 12353, 0x0001 },
226*4882a593Smuzhiyun { 12355, 0x0006 },
227*4882a593Smuzhiyun { 12356, 0x0040 },
228*4882a593Smuzhiyun { 12357, 0x0001 },
229*4882a593Smuzhiyun { 12358, 0x000f },
230*4882a593Smuzhiyun { 12359, 0x0006 },
231*4882a593Smuzhiyun { 12360, 0x0001 },
232*4882a593Smuzhiyun { 12361, 0x0003 },
233*4882a593Smuzhiyun { 12362, 0x0104 },
234*4882a593Smuzhiyun { 12364, 0x0060 },
235*4882a593Smuzhiyun { 12365, 0x0011 },
236*4882a593Smuzhiyun { 12366, 0x0401 },
237*4882a593Smuzhiyun { 12368, 0x0050 },
238*4882a593Smuzhiyun { 12369, 0x0003 },
239*4882a593Smuzhiyun { 12370, 0x0100 },
240*4882a593Smuzhiyun { 12372, 0x0060 },
241*4882a593Smuzhiyun { 12373, 0x003b },
242*4882a593Smuzhiyun { 12374, 0x0502 },
243*4882a593Smuzhiyun { 12375, 0x0100 },
244*4882a593Smuzhiyun { 12376, 0x2fff },
245*4882a593Smuzhiyun { 12380, 0x2fff },
246*4882a593Smuzhiyun { 12384, 0x2fff },
247*4882a593Smuzhiyun { 12388, 0x2fff },
248*4882a593Smuzhiyun { 12392, 0x2fff },
249*4882a593Smuzhiyun { 12396, 0x2fff },
250*4882a593Smuzhiyun { 12400, 0x2fff },
251*4882a593Smuzhiyun { 12404, 0x2fff },
252*4882a593Smuzhiyun { 12408, 0x2fff },
253*4882a593Smuzhiyun { 12412, 0x2fff },
254*4882a593Smuzhiyun { 12416, 0x0001 },
255*4882a593Smuzhiyun { 12417, 0x0001 },
256*4882a593Smuzhiyun { 12419, 0x0006 },
257*4882a593Smuzhiyun { 12420, 0x0040 },
258*4882a593Smuzhiyun { 12421, 0x0001 },
259*4882a593Smuzhiyun { 12422, 0x000f },
260*4882a593Smuzhiyun { 12423, 0x0006 },
261*4882a593Smuzhiyun { 12424, 0x0001 },
262*4882a593Smuzhiyun { 12425, 0x0003 },
263*4882a593Smuzhiyun { 12426, 0x0106 },
264*4882a593Smuzhiyun { 12428, 0x0061 },
265*4882a593Smuzhiyun { 12429, 0x0011 },
266*4882a593Smuzhiyun { 12430, 0x0401 },
267*4882a593Smuzhiyun { 12432, 0x0050 },
268*4882a593Smuzhiyun { 12433, 0x0003 },
269*4882a593Smuzhiyun { 12434, 0x0102 },
270*4882a593Smuzhiyun { 12436, 0x0051 },
271*4882a593Smuzhiyun { 12437, 0x0003 },
272*4882a593Smuzhiyun { 12438, 0x0106 },
273*4882a593Smuzhiyun { 12439, 0x000a },
274*4882a593Smuzhiyun { 12440, 0x0061 },
275*4882a593Smuzhiyun { 12441, 0x003b },
276*4882a593Smuzhiyun { 12442, 0x0502 },
277*4882a593Smuzhiyun { 12443, 0x0100 },
278*4882a593Smuzhiyun { 12444, 0x2fff },
279*4882a593Smuzhiyun { 12448, 0x2fff },
280*4882a593Smuzhiyun { 12452, 0x2fff },
281*4882a593Smuzhiyun { 12456, 0x2fff },
282*4882a593Smuzhiyun { 12460, 0x2fff },
283*4882a593Smuzhiyun { 12464, 0x2fff },
284*4882a593Smuzhiyun { 12468, 0x2fff },
285*4882a593Smuzhiyun { 12472, 0x2fff },
286*4882a593Smuzhiyun { 12476, 0x2fff },
287*4882a593Smuzhiyun { 12480, 0x0001 },
288*4882a593Smuzhiyun { 12481, 0x0001 },
289*4882a593Smuzhiyun { 12483, 0x0006 },
290*4882a593Smuzhiyun { 12484, 0x0040 },
291*4882a593Smuzhiyun { 12485, 0x0001 },
292*4882a593Smuzhiyun { 12486, 0x000f },
293*4882a593Smuzhiyun { 12487, 0x0006 },
294*4882a593Smuzhiyun { 12488, 0x0001 },
295*4882a593Smuzhiyun { 12489, 0x0003 },
296*4882a593Smuzhiyun { 12490, 0x0106 },
297*4882a593Smuzhiyun { 12492, 0x0061 },
298*4882a593Smuzhiyun { 12493, 0x0011 },
299*4882a593Smuzhiyun { 12494, 0x0401 },
300*4882a593Smuzhiyun { 12496, 0x0050 },
301*4882a593Smuzhiyun { 12497, 0x0003 },
302*4882a593Smuzhiyun { 12498, 0x0102 },
303*4882a593Smuzhiyun { 12500, 0x0061 },
304*4882a593Smuzhiyun { 12501, 0x003b },
305*4882a593Smuzhiyun { 12502, 0x0502 },
306*4882a593Smuzhiyun { 12503, 0x0100 },
307*4882a593Smuzhiyun { 12504, 0x2fff },
308*4882a593Smuzhiyun { 12508, 0x2fff },
309*4882a593Smuzhiyun { 12512, 0x2fff },
310*4882a593Smuzhiyun { 12516, 0x2fff },
311*4882a593Smuzhiyun { 12520, 0x2fff },
312*4882a593Smuzhiyun { 12524, 0x2fff },
313*4882a593Smuzhiyun { 12528, 0x2fff },
314*4882a593Smuzhiyun { 12532, 0x2fff },
315*4882a593Smuzhiyun { 12536, 0x2fff },
316*4882a593Smuzhiyun { 12540, 0x2fff },
317*4882a593Smuzhiyun { 12544, 0x0060 },
318*4882a593Smuzhiyun { 12546, 0x0601 },
319*4882a593Smuzhiyun { 12548, 0x0050 },
320*4882a593Smuzhiyun { 12550, 0x0100 },
321*4882a593Smuzhiyun { 12552, 0x0001 },
322*4882a593Smuzhiyun { 12554, 0x0104 },
323*4882a593Smuzhiyun { 12555, 0x0100 },
324*4882a593Smuzhiyun { 12556, 0x2fff },
325*4882a593Smuzhiyun { 12560, 0x2fff },
326*4882a593Smuzhiyun { 12564, 0x2fff },
327*4882a593Smuzhiyun { 12568, 0x2fff },
328*4882a593Smuzhiyun { 12572, 0x2fff },
329*4882a593Smuzhiyun { 12576, 0x2fff },
330*4882a593Smuzhiyun { 12580, 0x2fff },
331*4882a593Smuzhiyun { 12584, 0x2fff },
332*4882a593Smuzhiyun { 12588, 0x2fff },
333*4882a593Smuzhiyun { 12592, 0x2fff },
334*4882a593Smuzhiyun { 12596, 0x2fff },
335*4882a593Smuzhiyun { 12600, 0x2fff },
336*4882a593Smuzhiyun { 12604, 0x2fff },
337*4882a593Smuzhiyun { 12608, 0x0061 },
338*4882a593Smuzhiyun { 12610, 0x0601 },
339*4882a593Smuzhiyun { 12612, 0x0050 },
340*4882a593Smuzhiyun { 12614, 0x0102 },
341*4882a593Smuzhiyun { 12616, 0x0001 },
342*4882a593Smuzhiyun { 12618, 0x0106 },
343*4882a593Smuzhiyun { 12619, 0x0100 },
344*4882a593Smuzhiyun { 12620, 0x2fff },
345*4882a593Smuzhiyun { 12624, 0x2fff },
346*4882a593Smuzhiyun { 12628, 0x2fff },
347*4882a593Smuzhiyun { 12632, 0x2fff },
348*4882a593Smuzhiyun { 12636, 0x2fff },
349*4882a593Smuzhiyun { 12640, 0x2fff },
350*4882a593Smuzhiyun { 12644, 0x2fff },
351*4882a593Smuzhiyun { 12648, 0x2fff },
352*4882a593Smuzhiyun { 12652, 0x2fff },
353*4882a593Smuzhiyun { 12656, 0x2fff },
354*4882a593Smuzhiyun { 12660, 0x2fff },
355*4882a593Smuzhiyun { 12664, 0x2fff },
356*4882a593Smuzhiyun { 12668, 0x2fff },
357*4882a593Smuzhiyun { 12672, 0x0060 },
358*4882a593Smuzhiyun { 12674, 0x0601 },
359*4882a593Smuzhiyun { 12676, 0x0061 },
360*4882a593Smuzhiyun { 12678, 0x0601 },
361*4882a593Smuzhiyun { 12680, 0x0050 },
362*4882a593Smuzhiyun { 12682, 0x0300 },
363*4882a593Smuzhiyun { 12684, 0x0001 },
364*4882a593Smuzhiyun { 12686, 0x0304 },
365*4882a593Smuzhiyun { 12688, 0x0040 },
366*4882a593Smuzhiyun { 12690, 0x000f },
367*4882a593Smuzhiyun { 12692, 0x0001 },
368*4882a593Smuzhiyun { 12695, 0x0100 },
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct fll_config {
372*4882a593Smuzhiyun int src;
373*4882a593Smuzhiyun int in;
374*4882a593Smuzhiyun int out;
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun struct wm8995_priv {
378*4882a593Smuzhiyun struct regmap *regmap;
379*4882a593Smuzhiyun int sysclk[2];
380*4882a593Smuzhiyun int mclk[2];
381*4882a593Smuzhiyun int aifclk[2];
382*4882a593Smuzhiyun struct fll_config fll[2], fll_suspend[2];
383*4882a593Smuzhiyun struct regulator_bulk_data supplies[WM8995_NUM_SUPPLIES];
384*4882a593Smuzhiyun struct notifier_block disable_nb[WM8995_NUM_SUPPLIES];
385*4882a593Smuzhiyun struct snd_soc_component *component;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * We can't use the same notifier block for more than one supply and
390*4882a593Smuzhiyun * there's no way I can see to get from a callback to the caller
391*4882a593Smuzhiyun * except container_of().
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun #define WM8995_REGULATOR_EVENT(n) \
394*4882a593Smuzhiyun static int wm8995_regulator_event_##n(struct notifier_block *nb, \
395*4882a593Smuzhiyun unsigned long event, void *data) \
396*4882a593Smuzhiyun { \
397*4882a593Smuzhiyun struct wm8995_priv *wm8995 = container_of(nb, struct wm8995_priv, \
398*4882a593Smuzhiyun disable_nb[n]); \
399*4882a593Smuzhiyun if (event & REGULATOR_EVENT_DISABLE) { \
400*4882a593Smuzhiyun regcache_mark_dirty(wm8995->regmap); \
401*4882a593Smuzhiyun } \
402*4882a593Smuzhiyun return 0; \
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(0)
406*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(1)
407*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(2)
408*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(3)
409*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(4)
410*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(5)
411*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(6)
412*4882a593Smuzhiyun WM8995_REGULATOR_EVENT(7)
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
415*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in1lr_pga_tlv, -1650, 150, 0);
416*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in1l_boost_tlv, 0, 600, 0);
417*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const char *in1l_text[] = {
420*4882a593Smuzhiyun "Differential", "Single-ended IN1LN", "Single-ended IN1LP"
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1l_enum, WM8995_LEFT_LINE_INPUT_CONTROL,
424*4882a593Smuzhiyun 2, in1l_text);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const char *in1r_text[] = {
427*4882a593Smuzhiyun "Differential", "Single-ended IN1RN", "Single-ended IN1RP"
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1r_enum, WM8995_LEFT_LINE_INPUT_CONTROL,
431*4882a593Smuzhiyun 0, in1r_text);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const char *dmic_src_text[] = {
434*4882a593Smuzhiyun "DMICDAT1", "DMICDAT2", "DMICDAT3"
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dmic_src1_enum, WM8995_POWER_MANAGEMENT_5,
438*4882a593Smuzhiyun 8, dmic_src_text);
439*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dmic_src2_enum, WM8995_POWER_MANAGEMENT_5,
440*4882a593Smuzhiyun 6, dmic_src_text);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8995_snd_controls[] = {
443*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC1 Volume", WM8995_DAC1_LEFT_VOLUME,
444*4882a593Smuzhiyun WM8995_DAC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
445*4882a593Smuzhiyun SOC_DOUBLE_R("DAC1 Switch", WM8995_DAC1_LEFT_VOLUME,
446*4882a593Smuzhiyun WM8995_DAC1_RIGHT_VOLUME, 9, 1, 1),
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC2 Volume", WM8995_DAC2_LEFT_VOLUME,
449*4882a593Smuzhiyun WM8995_DAC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
450*4882a593Smuzhiyun SOC_DOUBLE_R("DAC2 Switch", WM8995_DAC2_LEFT_VOLUME,
451*4882a593Smuzhiyun WM8995_DAC2_RIGHT_VOLUME, 9, 1, 1),
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8995_AIF1_DAC1_LEFT_VOLUME,
454*4882a593Smuzhiyun WM8995_AIF1_DAC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
455*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8995_AIF1_DAC2_LEFT_VOLUME,
456*4882a593Smuzhiyun WM8995_AIF1_DAC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
457*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8995_AIF2_DAC_LEFT_VOLUME,
458*4882a593Smuzhiyun WM8995_AIF2_DAC_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN1LR Volume", WM8995_LEFT_LINE_INPUT_1_VOLUME,
461*4882a593Smuzhiyun WM8995_RIGHT_LINE_INPUT_1_VOLUME, 0, 31, 0, in1lr_pga_tlv),
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun SOC_SINGLE_TLV("IN1L Boost", WM8995_LEFT_LINE_INPUT_CONTROL,
464*4882a593Smuzhiyun 4, 3, 0, in1l_boost_tlv),
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun SOC_ENUM("IN1L Mode", in1l_enum),
467*4882a593Smuzhiyun SOC_ENUM("IN1R Mode", in1r_enum),
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun SOC_ENUM("DMIC1 SRC", dmic_src1_enum),
470*4882a593Smuzhiyun SOC_ENUM("DMIC2 SRC", dmic_src2_enum),
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8995_DAC1_MIXER_VOLUMES, 0, 5,
473*4882a593Smuzhiyun 24, 0, sidetone_tlv),
474*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8995_DAC2_MIXER_VOLUMES, 0, 5,
475*4882a593Smuzhiyun 24, 0, sidetone_tlv),
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8995_AIF1_ADC1_LEFT_VOLUME,
478*4882a593Smuzhiyun WM8995_AIF1_ADC1_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
479*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8995_AIF1_ADC2_LEFT_VOLUME,
480*4882a593Smuzhiyun WM8995_AIF1_ADC2_RIGHT_VOLUME, 0, 96, 0, digital_tlv),
481*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8995_AIF2_ADC_LEFT_VOLUME,
482*4882a593Smuzhiyun WM8995_AIF2_ADC_RIGHT_VOLUME, 0, 96, 0, digital_tlv)
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
wm8995_update_class_w(struct snd_soc_component * component)485*4882a593Smuzhiyun static void wm8995_update_class_w(struct snd_soc_component *component)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun int enable = 1;
488*4882a593Smuzhiyun int source = 0; /* GCC flow analysis can't track enable */
489*4882a593Smuzhiyun int reg, reg_r;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* We also need the same setting for L/R and only one path */
492*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8995_DAC1_LEFT_MIXER_ROUTING);
493*4882a593Smuzhiyun switch (reg) {
494*4882a593Smuzhiyun case WM8995_AIF2DACL_TO_DAC1L:
495*4882a593Smuzhiyun dev_dbg(component->dev, "Class W source AIF2DAC\n");
496*4882a593Smuzhiyun source = 2 << WM8995_CP_DYN_SRC_SEL_SHIFT;
497*4882a593Smuzhiyun break;
498*4882a593Smuzhiyun case WM8995_AIF1DAC2L_TO_DAC1L:
499*4882a593Smuzhiyun dev_dbg(component->dev, "Class W source AIF1DAC2\n");
500*4882a593Smuzhiyun source = 1 << WM8995_CP_DYN_SRC_SEL_SHIFT;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun case WM8995_AIF1DAC1L_TO_DAC1L:
503*4882a593Smuzhiyun dev_dbg(component->dev, "Class W source AIF1DAC1\n");
504*4882a593Smuzhiyun source = 0 << WM8995_CP_DYN_SRC_SEL_SHIFT;
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun default:
507*4882a593Smuzhiyun dev_dbg(component->dev, "DAC mixer setting: %x\n", reg);
508*4882a593Smuzhiyun enable = 0;
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun reg_r = snd_soc_component_read(component, WM8995_DAC1_RIGHT_MIXER_ROUTING);
513*4882a593Smuzhiyun if (reg_r != reg) {
514*4882a593Smuzhiyun dev_dbg(component->dev, "Left and right DAC mixers different\n");
515*4882a593Smuzhiyun enable = 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun if (enable) {
519*4882a593Smuzhiyun dev_dbg(component->dev, "Class W enabled\n");
520*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_CLASS_W_1,
521*4882a593Smuzhiyun WM8995_CP_DYN_PWR_MASK |
522*4882a593Smuzhiyun WM8995_CP_DYN_SRC_SEL_MASK,
523*4882a593Smuzhiyun source | WM8995_CP_DYN_PWR);
524*4882a593Smuzhiyun } else {
525*4882a593Smuzhiyun dev_dbg(component->dev, "Class W disabled\n");
526*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_CLASS_W_1,
527*4882a593Smuzhiyun WM8995_CP_DYN_PWR_MASK, 0);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
check_clk_sys(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)531*4882a593Smuzhiyun static int check_clk_sys(struct snd_soc_dapm_widget *source,
532*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
535*4882a593Smuzhiyun unsigned int reg;
536*4882a593Smuzhiyun const char *clk;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8995_CLOCKING_1);
539*4882a593Smuzhiyun /* Check what we're currently using for CLK_SYS */
540*4882a593Smuzhiyun if (reg & WM8995_SYSCLK_SRC)
541*4882a593Smuzhiyun clk = "AIF2CLK";
542*4882a593Smuzhiyun else
543*4882a593Smuzhiyun clk = "AIF1CLK";
544*4882a593Smuzhiyun return !strcmp(source->name, clk);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
wm8995_put_class_w(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)547*4882a593Smuzhiyun static int wm8995_put_class_w(struct snd_kcontrol *kcontrol,
548*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
551*4882a593Smuzhiyun int ret;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
554*4882a593Smuzhiyun wm8995_update_class_w(component);
555*4882a593Smuzhiyun return ret;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
hp_supply_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)558*4882a593Smuzhiyun static int hp_supply_event(struct snd_soc_dapm_widget *w,
559*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun switch (event) {
564*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
565*4882a593Smuzhiyun /* Enable the headphone amp */
566*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_POWER_MANAGEMENT_1,
567*4882a593Smuzhiyun WM8995_HPOUT1L_ENA_MASK |
568*4882a593Smuzhiyun WM8995_HPOUT1R_ENA_MASK,
569*4882a593Smuzhiyun WM8995_HPOUT1L_ENA |
570*4882a593Smuzhiyun WM8995_HPOUT1R_ENA);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Enable the second stage */
573*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_ANALOGUE_HP_1,
574*4882a593Smuzhiyun WM8995_HPOUT1L_DLY_MASK |
575*4882a593Smuzhiyun WM8995_HPOUT1R_DLY_MASK,
576*4882a593Smuzhiyun WM8995_HPOUT1L_DLY |
577*4882a593Smuzhiyun WM8995_HPOUT1R_DLY);
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
580*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_CHARGE_PUMP_1,
581*4882a593Smuzhiyun WM8995_CP_ENA_MASK, 0);
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
dc_servo_cmd(struct snd_soc_component * component,unsigned int reg,unsigned int val,unsigned int mask)588*4882a593Smuzhiyun static void dc_servo_cmd(struct snd_soc_component *component,
589*4882a593Smuzhiyun unsigned int reg, unsigned int val, unsigned int mask)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun int timeout = 10;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun dev_dbg(component->dev, "%s: reg = %#x, val = %#x, mask = %#x\n",
594*4882a593Smuzhiyun __func__, reg, val, mask);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun snd_soc_component_write(component, reg, val);
597*4882a593Smuzhiyun while (timeout--) {
598*4882a593Smuzhiyun msleep(10);
599*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8995_DC_SERVO_READBACK_0);
600*4882a593Smuzhiyun if ((val & mask) == mask)
601*4882a593Smuzhiyun return;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun dev_err(component->dev, "Timed out waiting for DC Servo\n");
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)607*4882a593Smuzhiyun static int hp_event(struct snd_soc_dapm_widget *w,
608*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
611*4882a593Smuzhiyun unsigned int reg;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8995_ANALOGUE_HP_1);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun switch (event) {
616*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
617*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_CHARGE_PUMP_1,
618*4882a593Smuzhiyun WM8995_CP_ENA_MASK, WM8995_CP_ENA);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun msleep(5);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_POWER_MANAGEMENT_1,
623*4882a593Smuzhiyun WM8995_HPOUT1L_ENA_MASK |
624*4882a593Smuzhiyun WM8995_HPOUT1R_ENA_MASK,
625*4882a593Smuzhiyun WM8995_HPOUT1L_ENA | WM8995_HPOUT1R_ENA);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun udelay(20);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun reg |= WM8995_HPOUT1L_DLY | WM8995_HPOUT1R_DLY;
630*4882a593Smuzhiyun snd_soc_component_write(component, WM8995_ANALOGUE_HP_1, reg);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun snd_soc_component_write(component, WM8995_DC_SERVO_1, WM8995_DCS_ENA_CHAN_0 |
633*4882a593Smuzhiyun WM8995_DCS_ENA_CHAN_1);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun dc_servo_cmd(component, WM8995_DC_SERVO_2,
636*4882a593Smuzhiyun WM8995_DCS_TRIG_STARTUP_0 |
637*4882a593Smuzhiyun WM8995_DCS_TRIG_STARTUP_1,
638*4882a593Smuzhiyun WM8995_DCS_TRIG_DAC_WR_0 |
639*4882a593Smuzhiyun WM8995_DCS_TRIG_DAC_WR_1);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun reg |= WM8995_HPOUT1R_OUTP | WM8995_HPOUT1R_RMV_SHORT |
642*4882a593Smuzhiyun WM8995_HPOUT1L_OUTP | WM8995_HPOUT1L_RMV_SHORT;
643*4882a593Smuzhiyun snd_soc_component_write(component, WM8995_ANALOGUE_HP_1, reg);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
647*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_ANALOGUE_HP_1,
648*4882a593Smuzhiyun WM8995_HPOUT1L_OUTP_MASK |
649*4882a593Smuzhiyun WM8995_HPOUT1R_OUTP_MASK |
650*4882a593Smuzhiyun WM8995_HPOUT1L_RMV_SHORT_MASK |
651*4882a593Smuzhiyun WM8995_HPOUT1R_RMV_SHORT_MASK, 0);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_ANALOGUE_HP_1,
654*4882a593Smuzhiyun WM8995_HPOUT1L_DLY_MASK |
655*4882a593Smuzhiyun WM8995_HPOUT1R_DLY_MASK, 0);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun snd_soc_component_write(component, WM8995_DC_SERVO_1, 0);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_POWER_MANAGEMENT_1,
660*4882a593Smuzhiyun WM8995_HPOUT1L_ENA_MASK |
661*4882a593Smuzhiyun WM8995_HPOUT1R_ENA_MASK,
662*4882a593Smuzhiyun 0);
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
configure_aif_clock(struct snd_soc_component * component,int aif)669*4882a593Smuzhiyun static int configure_aif_clock(struct snd_soc_component *component, int aif)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct wm8995_priv *wm8995;
672*4882a593Smuzhiyun int rate;
673*4882a593Smuzhiyun int reg1 = 0;
674*4882a593Smuzhiyun int offset;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (aif)
679*4882a593Smuzhiyun offset = 4;
680*4882a593Smuzhiyun else
681*4882a593Smuzhiyun offset = 0;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun switch (wm8995->sysclk[aif]) {
684*4882a593Smuzhiyun case WM8995_SYSCLK_MCLK1:
685*4882a593Smuzhiyun rate = wm8995->mclk[0];
686*4882a593Smuzhiyun break;
687*4882a593Smuzhiyun case WM8995_SYSCLK_MCLK2:
688*4882a593Smuzhiyun reg1 |= 0x8;
689*4882a593Smuzhiyun rate = wm8995->mclk[1];
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun case WM8995_SYSCLK_FLL1:
692*4882a593Smuzhiyun reg1 |= 0x10;
693*4882a593Smuzhiyun rate = wm8995->fll[0].out;
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun case WM8995_SYSCLK_FLL2:
696*4882a593Smuzhiyun reg1 |= 0x18;
697*4882a593Smuzhiyun rate = wm8995->fll[1].out;
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun default:
700*4882a593Smuzhiyun return -EINVAL;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (rate >= 13500000) {
704*4882a593Smuzhiyun rate /= 2;
705*4882a593Smuzhiyun reg1 |= WM8995_AIF1CLK_DIV;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun dev_dbg(component->dev, "Dividing AIF%d clock to %dHz\n",
708*4882a593Smuzhiyun aif + 1, rate);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun wm8995->aifclk[aif] = rate;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_CLOCKING_1 + offset,
714*4882a593Smuzhiyun WM8995_AIF1CLK_SRC_MASK | WM8995_AIF1CLK_DIV_MASK,
715*4882a593Smuzhiyun reg1);
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
configure_clock(struct snd_soc_component * component)719*4882a593Smuzhiyun static int configure_clock(struct snd_soc_component *component)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
722*4882a593Smuzhiyun struct wm8995_priv *wm8995;
723*4882a593Smuzhiyun int change, new;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Bring up the AIF clocks first */
728*4882a593Smuzhiyun configure_aif_clock(component, 0);
729*4882a593Smuzhiyun configure_aif_clock(component, 1);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * Then switch CLK_SYS over to the higher of them; a change
733*4882a593Smuzhiyun * can only happen as a result of a clocking change which can
734*4882a593Smuzhiyun * only be made outside of DAPM so we can safely redo the
735*4882a593Smuzhiyun * clocking.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* If they're equal it doesn't matter which is used */
739*4882a593Smuzhiyun if (wm8995->aifclk[0] == wm8995->aifclk[1])
740*4882a593Smuzhiyun return 0;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (wm8995->aifclk[0] < wm8995->aifclk[1])
743*4882a593Smuzhiyun new = WM8995_SYSCLK_SRC;
744*4882a593Smuzhiyun else
745*4882a593Smuzhiyun new = 0;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun change = snd_soc_component_update_bits(component, WM8995_CLOCKING_1,
748*4882a593Smuzhiyun WM8995_SYSCLK_SRC_MASK, new);
749*4882a593Smuzhiyun if (!change)
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
clk_sys_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)757*4882a593Smuzhiyun static int clk_sys_event(struct snd_soc_dapm_widget *w,
758*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun switch (event) {
763*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
764*4882a593Smuzhiyun return configure_clock(component);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
767*4882a593Smuzhiyun configure_clock(component);
768*4882a593Smuzhiyun break;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const char *sidetone_text[] = {
775*4882a593Smuzhiyun "ADC/DMIC1", "DMIC2",
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sidetone1_enum, WM8995_SIDETONE, 0, sidetone_text);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static const struct snd_kcontrol_new sidetone1_mux =
781*4882a593Smuzhiyun SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sidetone2_enum, WM8995_SIDETONE, 1, sidetone_text);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static const struct snd_kcontrol_new sidetone2_mux =
786*4882a593Smuzhiyun SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc1l_mix[] = {
789*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING,
790*4882a593Smuzhiyun 1, 1, 0),
791*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING,
792*4882a593Smuzhiyun 0, 1, 0),
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc1r_mix[] = {
796*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING,
797*4882a593Smuzhiyun 1, 1, 0),
798*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING,
799*4882a593Smuzhiyun 0, 1, 0),
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc2l_mix[] = {
803*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING,
804*4882a593Smuzhiyun 1, 1, 0),
805*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING,
806*4882a593Smuzhiyun 0, 1, 0),
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc2r_mix[] = {
810*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING,
811*4882a593Smuzhiyun 1, 1, 0),
812*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING,
813*4882a593Smuzhiyun 0, 1, 0),
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const struct snd_kcontrol_new dac1l_mix[] = {
817*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("Right Sidetone Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
818*4882a593Smuzhiyun 5, 1, 0),
819*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("Left Sidetone Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
820*4882a593Smuzhiyun 4, 1, 0),
821*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF2 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
822*4882a593Smuzhiyun 2, 1, 0),
823*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF1.2 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
824*4882a593Smuzhiyun 1, 1, 0),
825*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF1.1 Switch", WM8995_DAC1_LEFT_MIXER_ROUTING,
826*4882a593Smuzhiyun 0, 1, 0),
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static const struct snd_kcontrol_new dac1r_mix[] = {
830*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("Right Sidetone Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
831*4882a593Smuzhiyun 5, 1, 0),
832*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("Left Sidetone Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
833*4882a593Smuzhiyun 4, 1, 0),
834*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF2 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
835*4882a593Smuzhiyun 2, 1, 0),
836*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF1.2 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
837*4882a593Smuzhiyun 1, 1, 0),
838*4882a593Smuzhiyun WM8995_CLASS_W_SWITCH("AIF1.1 Switch", WM8995_DAC1_RIGHT_MIXER_ROUTING,
839*4882a593Smuzhiyun 0, 1, 0),
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dac2l_mix[] = {
843*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Sidetone Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
844*4882a593Smuzhiyun 5, 1, 0),
845*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Sidetone Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
846*4882a593Smuzhiyun 4, 1, 0),
847*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
848*4882a593Smuzhiyun 2, 1, 0),
849*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.2 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
850*4882a593Smuzhiyun 1, 1, 0),
851*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.1 Switch", WM8995_DAC2_LEFT_MIXER_ROUTING,
852*4882a593Smuzhiyun 0, 1, 0),
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dac2r_mix[] = {
856*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Sidetone Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
857*4882a593Smuzhiyun 5, 1, 0),
858*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Sidetone Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
859*4882a593Smuzhiyun 4, 1, 0),
860*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
861*4882a593Smuzhiyun 2, 1, 0),
862*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.2 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
863*4882a593Smuzhiyun 1, 1, 0),
864*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.1 Switch", WM8995_DAC2_RIGHT_MIXER_ROUTING,
865*4882a593Smuzhiyun 0, 1, 0),
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct snd_kcontrol_new in1l_pga =
869*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1L Switch", WM8995_POWER_MANAGEMENT_2, 5, 1, 0);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun static const struct snd_kcontrol_new in1r_pga =
872*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1R Switch", WM8995_POWER_MANAGEMENT_2, 4, 1, 0);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static const char *adc_mux_text[] = {
875*4882a593Smuzhiyun "ADC",
876*4882a593Smuzhiyun "DMIC",
877*4882a593Smuzhiyun };
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun static SOC_ENUM_SINGLE_VIRT_DECL(adc_enum, adc_mux_text);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static const struct snd_kcontrol_new adcl_mux =
882*4882a593Smuzhiyun SOC_DAPM_ENUM("ADCL Mux", adc_enum);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static const struct snd_kcontrol_new adcr_mux =
885*4882a593Smuzhiyun SOC_DAPM_ENUM("ADCR Mux", adc_enum);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun static const char *spk_src_text[] = {
888*4882a593Smuzhiyun "DAC1L", "DAC1R", "DAC2L", "DAC2R"
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spk1l_src_enum, WM8995_LEFT_PDM_SPEAKER_1,
892*4882a593Smuzhiyun 0, spk_src_text);
893*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spk1r_src_enum, WM8995_RIGHT_PDM_SPEAKER_1,
894*4882a593Smuzhiyun 0, spk_src_text);
895*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spk2l_src_enum, WM8995_LEFT_PDM_SPEAKER_2,
896*4882a593Smuzhiyun 0, spk_src_text);
897*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spk2r_src_enum, WM8995_RIGHT_PDM_SPEAKER_2,
898*4882a593Smuzhiyun 0, spk_src_text);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static const struct snd_kcontrol_new spk1l_mux =
901*4882a593Smuzhiyun SOC_DAPM_ENUM("SPK1L SRC", spk1l_src_enum);
902*4882a593Smuzhiyun static const struct snd_kcontrol_new spk1r_mux =
903*4882a593Smuzhiyun SOC_DAPM_ENUM("SPK1R SRC", spk1r_src_enum);
904*4882a593Smuzhiyun static const struct snd_kcontrol_new spk2l_mux =
905*4882a593Smuzhiyun SOC_DAPM_ENUM("SPK2L SRC", spk2l_src_enum);
906*4882a593Smuzhiyun static const struct snd_kcontrol_new spk2r_mux =
907*4882a593Smuzhiyun SOC_DAPM_ENUM("SPK2R SRC", spk2r_src_enum);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8995_dapm_widgets[] = {
910*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC1DAT"),
911*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC2DAT"),
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1L"),
914*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1R"),
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("IN1L PGA", SND_SOC_NOPM, 0, 0,
917*4882a593Smuzhiyun &in1l_pga, 1),
918*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("IN1R PGA", SND_SOC_NOPM, 0, 0,
919*4882a593Smuzhiyun &in1r_pga, 1),
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS1", WM8995_POWER_MANAGEMENT_1, 8, 0,
922*4882a593Smuzhiyun NULL, 0),
923*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS2", WM8995_POWER_MANAGEMENT_1, 9, 0,
924*4882a593Smuzhiyun NULL, 0),
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8995_AIF1_CLOCKING_1, 0, 0, NULL, 0),
927*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8995_AIF2_CLOCKING_1, 0, 0, NULL, 0),
928*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8995_CLOCKING_1, 3, 0, NULL, 0),
929*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8995_CLOCKING_1, 2, 0, NULL, 0),
930*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SYSDSPCLK", WM8995_CLOCKING_1, 1, 0, NULL, 0),
931*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
932*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture", 0,
935*4882a593Smuzhiyun WM8995_POWER_MANAGEMENT_3, 9, 0),
936*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture", 0,
937*4882a593Smuzhiyun WM8995_POWER_MANAGEMENT_3, 8, 0),
938*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0,
939*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0),
940*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
941*4882a593Smuzhiyun 0, WM8995_POWER_MANAGEMENT_3, 11, 0),
942*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
943*4882a593Smuzhiyun 0, WM8995_POWER_MANAGEMENT_3, 10, 0),
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADCL Mux", SND_SOC_NOPM, 1, 0, &adcl_mux),
946*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADCR Mux", SND_SOC_NOPM, 0, 0, &adcr_mux),
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8995_POWER_MANAGEMENT_3, 5, 0),
949*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8995_POWER_MANAGEMENT_3, 4, 0),
950*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8995_POWER_MANAGEMENT_3, 3, 0),
951*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8995_POWER_MANAGEMENT_3, 2, 0),
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", NULL, WM8995_POWER_MANAGEMENT_3, 1, 0),
954*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", NULL, WM8995_POWER_MANAGEMENT_3, 0, 0),
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
957*4882a593Smuzhiyun aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
958*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
959*4882a593Smuzhiyun aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
960*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
961*4882a593Smuzhiyun aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
962*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
963*4882a593Smuzhiyun aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DAC1L", NULL, 0, WM8995_POWER_MANAGEMENT_4,
966*4882a593Smuzhiyun 9, 0),
967*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DAC1R", NULL, 0, WM8995_POWER_MANAGEMENT_4,
968*4882a593Smuzhiyun 8, 0),
969*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM,
970*4882a593Smuzhiyun 0, 0),
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DAC2L", NULL, 0, WM8995_POWER_MANAGEMENT_4,
973*4882a593Smuzhiyun 11, 0),
974*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DAC2R", NULL, 0, WM8995_POWER_MANAGEMENT_4,
975*4882a593Smuzhiyun 10, 0),
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
978*4882a593Smuzhiyun aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
979*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
980*4882a593Smuzhiyun aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2L", NULL, WM8995_POWER_MANAGEMENT_4, 3, 0),
983*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2R", NULL, WM8995_POWER_MANAGEMENT_4, 2, 0),
984*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1L", NULL, WM8995_POWER_MANAGEMENT_4, 1, 0),
985*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1R", NULL, WM8995_POWER_MANAGEMENT_4, 0, 0),
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0, dac1l_mix,
988*4882a593Smuzhiyun ARRAY_SIZE(dac1l_mix)),
989*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0, dac1r_mix,
990*4882a593Smuzhiyun ARRAY_SIZE(dac1r_mix)),
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
993*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Headphone PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
996*4882a593Smuzhiyun hp_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Headphone Supply", SND_SOC_NOPM, 0, 0,
999*4882a593Smuzhiyun hp_supply_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK1L Driver", WM8995_LEFT_PDM_SPEAKER_1,
1002*4882a593Smuzhiyun 4, 0, &spk1l_mux),
1003*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK1R Driver", WM8995_RIGHT_PDM_SPEAKER_1,
1004*4882a593Smuzhiyun 4, 0, &spk1r_mux),
1005*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK2L Driver", WM8995_LEFT_PDM_SPEAKER_2,
1006*4882a593Smuzhiyun 4, 0, &spk2l_mux),
1007*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SPK2R Driver", WM8995_RIGHT_PDM_SPEAKER_2,
1008*4882a593Smuzhiyun 4, 0, &spk2r_mux),
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO2", WM8995_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HP1L"),
1013*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HP1R"),
1014*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK1L"),
1015*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK1R"),
1016*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK2L"),
1017*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK2R")
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8995_intercon[] = {
1021*4882a593Smuzhiyun { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1022*4882a593Smuzhiyun { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun { "DSP1CLK", NULL, "CLK_SYS" },
1025*4882a593Smuzhiyun { "DSP2CLK", NULL, "CLK_SYS" },
1026*4882a593Smuzhiyun { "SYSDSPCLK", NULL, "CLK_SYS" },
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "AIF1CLK" },
1029*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "DSP1CLK" },
1030*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "AIF1CLK" },
1031*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "DSP1CLK" },
1032*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "SYSDSPCLK" },
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "AIF1CLK" },
1035*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "DSP1CLK" },
1036*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "AIF1CLK" },
1037*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "DSP1CLK" },
1038*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "SYSDSPCLK" },
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun { "DMIC1L", NULL, "DMIC1DAT" },
1041*4882a593Smuzhiyun { "DMIC1L", NULL, "CLK_SYS" },
1042*4882a593Smuzhiyun { "DMIC1R", NULL, "DMIC1DAT" },
1043*4882a593Smuzhiyun { "DMIC1R", NULL, "CLK_SYS" },
1044*4882a593Smuzhiyun { "DMIC2L", NULL, "DMIC2DAT" },
1045*4882a593Smuzhiyun { "DMIC2L", NULL, "CLK_SYS" },
1046*4882a593Smuzhiyun { "DMIC2R", NULL, "DMIC2DAT" },
1047*4882a593Smuzhiyun { "DMIC2R", NULL, "CLK_SYS" },
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun { "ADCL", NULL, "AIF1CLK" },
1050*4882a593Smuzhiyun { "ADCL", NULL, "DSP1CLK" },
1051*4882a593Smuzhiyun { "ADCL", NULL, "SYSDSPCLK" },
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun { "ADCR", NULL, "AIF1CLK" },
1054*4882a593Smuzhiyun { "ADCR", NULL, "DSP1CLK" },
1055*4882a593Smuzhiyun { "ADCR", NULL, "SYSDSPCLK" },
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun { "IN1L PGA", "IN1L Switch", "IN1L" },
1058*4882a593Smuzhiyun { "IN1R PGA", "IN1R Switch", "IN1R" },
1059*4882a593Smuzhiyun { "IN1L PGA", NULL, "LDO2" },
1060*4882a593Smuzhiyun { "IN1R PGA", NULL, "LDO2" },
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun { "ADCL", NULL, "IN1L PGA" },
1063*4882a593Smuzhiyun { "ADCR", NULL, "IN1R PGA" },
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun { "ADCL Mux", "ADC", "ADCL" },
1066*4882a593Smuzhiyun { "ADCL Mux", "DMIC", "DMIC1L" },
1067*4882a593Smuzhiyun { "ADCR Mux", "ADC", "ADCR" },
1068*4882a593Smuzhiyun { "ADCR Mux", "DMIC", "DMIC1R" },
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* AIF1 outputs */
1071*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1072*4882a593Smuzhiyun { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1075*4882a593Smuzhiyun { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1078*4882a593Smuzhiyun { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1081*4882a593Smuzhiyun { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun /* Sidetone */
1084*4882a593Smuzhiyun { "Left Sidetone", "ADC/DMIC1", "AIF1ADC1L" },
1085*4882a593Smuzhiyun { "Left Sidetone", "DMIC2", "AIF1ADC2L" },
1086*4882a593Smuzhiyun { "Right Sidetone", "ADC/DMIC1", "AIF1ADC1R" },
1087*4882a593Smuzhiyun { "Right Sidetone", "DMIC2", "AIF1ADC2R" },
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "AIF1CLK" },
1090*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "DSP1CLK" },
1091*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "AIF1CLK" },
1092*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "DSP1CLK" },
1093*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "SYSDSPCLK" },
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "AIF1CLK" },
1096*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "DSP1CLK" },
1097*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "AIF1CLK" },
1098*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "DSP1CLK" },
1099*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "SYSDSPCLK" },
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun { "DAC1L", NULL, "AIF1CLK" },
1102*4882a593Smuzhiyun { "DAC1L", NULL, "DSP1CLK" },
1103*4882a593Smuzhiyun { "DAC1L", NULL, "SYSDSPCLK" },
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun { "DAC1R", NULL, "AIF1CLK" },
1106*4882a593Smuzhiyun { "DAC1R", NULL, "DSP1CLK" },
1107*4882a593Smuzhiyun { "DAC1R", NULL, "SYSDSPCLK" },
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "AIF1DACDAT" },
1110*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "AIF1DACDAT" },
1111*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "AIF1DACDAT" },
1112*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "AIF1DACDAT" },
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* DAC1 inputs */
1115*4882a593Smuzhiyun { "DAC1L", NULL, "DAC1L Mixer" },
1116*4882a593Smuzhiyun { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1117*4882a593Smuzhiyun { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1118*4882a593Smuzhiyun { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1119*4882a593Smuzhiyun { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun { "DAC1R", NULL, "DAC1R Mixer" },
1122*4882a593Smuzhiyun { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1123*4882a593Smuzhiyun { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1124*4882a593Smuzhiyun { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1125*4882a593Smuzhiyun { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* DAC2/AIF2 outputs */
1128*4882a593Smuzhiyun { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1129*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1130*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1133*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1134*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Output stages */
1137*4882a593Smuzhiyun { "Headphone PGA", NULL, "DAC1L" },
1138*4882a593Smuzhiyun { "Headphone PGA", NULL, "DAC1R" },
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun { "Headphone PGA", NULL, "DAC2L" },
1141*4882a593Smuzhiyun { "Headphone PGA", NULL, "DAC2R" },
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun { "Headphone PGA", NULL, "Headphone Supply" },
1144*4882a593Smuzhiyun { "Headphone PGA", NULL, "CLK_SYS" },
1145*4882a593Smuzhiyun { "Headphone PGA", NULL, "LDO2" },
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun { "HP1L", NULL, "Headphone PGA" },
1148*4882a593Smuzhiyun { "HP1R", NULL, "Headphone PGA" },
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun { "SPK1L Driver", "DAC1L", "DAC1L" },
1151*4882a593Smuzhiyun { "SPK1L Driver", "DAC1R", "DAC1R" },
1152*4882a593Smuzhiyun { "SPK1L Driver", "DAC2L", "DAC2L" },
1153*4882a593Smuzhiyun { "SPK1L Driver", "DAC2R", "DAC2R" },
1154*4882a593Smuzhiyun { "SPK1L Driver", NULL, "CLK_SYS" },
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun { "SPK1R Driver", "DAC1L", "DAC1L" },
1157*4882a593Smuzhiyun { "SPK1R Driver", "DAC1R", "DAC1R" },
1158*4882a593Smuzhiyun { "SPK1R Driver", "DAC2L", "DAC2L" },
1159*4882a593Smuzhiyun { "SPK1R Driver", "DAC2R", "DAC2R" },
1160*4882a593Smuzhiyun { "SPK1R Driver", NULL, "CLK_SYS" },
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun { "SPK2L Driver", "DAC1L", "DAC1L" },
1163*4882a593Smuzhiyun { "SPK2L Driver", "DAC1R", "DAC1R" },
1164*4882a593Smuzhiyun { "SPK2L Driver", "DAC2L", "DAC2L" },
1165*4882a593Smuzhiyun { "SPK2L Driver", "DAC2R", "DAC2R" },
1166*4882a593Smuzhiyun { "SPK2L Driver", NULL, "CLK_SYS" },
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun { "SPK2R Driver", "DAC1L", "DAC1L" },
1169*4882a593Smuzhiyun { "SPK2R Driver", "DAC1R", "DAC1R" },
1170*4882a593Smuzhiyun { "SPK2R Driver", "DAC2L", "DAC2L" },
1171*4882a593Smuzhiyun { "SPK2R Driver", "DAC2R", "DAC2R" },
1172*4882a593Smuzhiyun { "SPK2R Driver", NULL, "CLK_SYS" },
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun { "SPK1L", NULL, "SPK1L Driver" },
1175*4882a593Smuzhiyun { "SPK1R", NULL, "SPK1R Driver" },
1176*4882a593Smuzhiyun { "SPK2L", NULL, "SPK2L Driver" },
1177*4882a593Smuzhiyun { "SPK2R", NULL, "SPK2R Driver" }
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
wm8995_readable(struct device * dev,unsigned int reg)1180*4882a593Smuzhiyun static bool wm8995_readable(struct device *dev, unsigned int reg)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun switch (reg) {
1183*4882a593Smuzhiyun case WM8995_SOFTWARE_RESET:
1184*4882a593Smuzhiyun case WM8995_POWER_MANAGEMENT_1:
1185*4882a593Smuzhiyun case WM8995_POWER_MANAGEMENT_2:
1186*4882a593Smuzhiyun case WM8995_POWER_MANAGEMENT_3:
1187*4882a593Smuzhiyun case WM8995_POWER_MANAGEMENT_4:
1188*4882a593Smuzhiyun case WM8995_POWER_MANAGEMENT_5:
1189*4882a593Smuzhiyun case WM8995_LEFT_LINE_INPUT_1_VOLUME:
1190*4882a593Smuzhiyun case WM8995_RIGHT_LINE_INPUT_1_VOLUME:
1191*4882a593Smuzhiyun case WM8995_LEFT_LINE_INPUT_CONTROL:
1192*4882a593Smuzhiyun case WM8995_DAC1_LEFT_VOLUME:
1193*4882a593Smuzhiyun case WM8995_DAC1_RIGHT_VOLUME:
1194*4882a593Smuzhiyun case WM8995_DAC2_LEFT_VOLUME:
1195*4882a593Smuzhiyun case WM8995_DAC2_RIGHT_VOLUME:
1196*4882a593Smuzhiyun case WM8995_OUTPUT_VOLUME_ZC_1:
1197*4882a593Smuzhiyun case WM8995_MICBIAS_1:
1198*4882a593Smuzhiyun case WM8995_MICBIAS_2:
1199*4882a593Smuzhiyun case WM8995_LDO_1:
1200*4882a593Smuzhiyun case WM8995_LDO_2:
1201*4882a593Smuzhiyun case WM8995_ACCESSORY_DETECT_MODE1:
1202*4882a593Smuzhiyun case WM8995_ACCESSORY_DETECT_MODE2:
1203*4882a593Smuzhiyun case WM8995_HEADPHONE_DETECT1:
1204*4882a593Smuzhiyun case WM8995_HEADPHONE_DETECT2:
1205*4882a593Smuzhiyun case WM8995_MIC_DETECT_1:
1206*4882a593Smuzhiyun case WM8995_MIC_DETECT_2:
1207*4882a593Smuzhiyun case WM8995_CHARGE_PUMP_1:
1208*4882a593Smuzhiyun case WM8995_CLASS_W_1:
1209*4882a593Smuzhiyun case WM8995_DC_SERVO_1:
1210*4882a593Smuzhiyun case WM8995_DC_SERVO_2:
1211*4882a593Smuzhiyun case WM8995_DC_SERVO_3:
1212*4882a593Smuzhiyun case WM8995_DC_SERVO_5:
1213*4882a593Smuzhiyun case WM8995_DC_SERVO_6:
1214*4882a593Smuzhiyun case WM8995_DC_SERVO_7:
1215*4882a593Smuzhiyun case WM8995_DC_SERVO_READBACK_0:
1216*4882a593Smuzhiyun case WM8995_ANALOGUE_HP_1:
1217*4882a593Smuzhiyun case WM8995_ANALOGUE_HP_2:
1218*4882a593Smuzhiyun case WM8995_CHIP_REVISION:
1219*4882a593Smuzhiyun case WM8995_CONTROL_INTERFACE_1:
1220*4882a593Smuzhiyun case WM8995_CONTROL_INTERFACE_2:
1221*4882a593Smuzhiyun case WM8995_WRITE_SEQUENCER_CTRL_1:
1222*4882a593Smuzhiyun case WM8995_WRITE_SEQUENCER_CTRL_2:
1223*4882a593Smuzhiyun case WM8995_AIF1_CLOCKING_1:
1224*4882a593Smuzhiyun case WM8995_AIF1_CLOCKING_2:
1225*4882a593Smuzhiyun case WM8995_AIF2_CLOCKING_1:
1226*4882a593Smuzhiyun case WM8995_AIF2_CLOCKING_2:
1227*4882a593Smuzhiyun case WM8995_CLOCKING_1:
1228*4882a593Smuzhiyun case WM8995_CLOCKING_2:
1229*4882a593Smuzhiyun case WM8995_AIF1_RATE:
1230*4882a593Smuzhiyun case WM8995_AIF2_RATE:
1231*4882a593Smuzhiyun case WM8995_RATE_STATUS:
1232*4882a593Smuzhiyun case WM8995_FLL1_CONTROL_1:
1233*4882a593Smuzhiyun case WM8995_FLL1_CONTROL_2:
1234*4882a593Smuzhiyun case WM8995_FLL1_CONTROL_3:
1235*4882a593Smuzhiyun case WM8995_FLL1_CONTROL_4:
1236*4882a593Smuzhiyun case WM8995_FLL1_CONTROL_5:
1237*4882a593Smuzhiyun case WM8995_FLL2_CONTROL_1:
1238*4882a593Smuzhiyun case WM8995_FLL2_CONTROL_2:
1239*4882a593Smuzhiyun case WM8995_FLL2_CONTROL_3:
1240*4882a593Smuzhiyun case WM8995_FLL2_CONTROL_4:
1241*4882a593Smuzhiyun case WM8995_FLL2_CONTROL_5:
1242*4882a593Smuzhiyun case WM8995_AIF1_CONTROL_1:
1243*4882a593Smuzhiyun case WM8995_AIF1_CONTROL_2:
1244*4882a593Smuzhiyun case WM8995_AIF1_MASTER_SLAVE:
1245*4882a593Smuzhiyun case WM8995_AIF1_BCLK:
1246*4882a593Smuzhiyun case WM8995_AIF1ADC_LRCLK:
1247*4882a593Smuzhiyun case WM8995_AIF1DAC_LRCLK:
1248*4882a593Smuzhiyun case WM8995_AIF1DAC_DATA:
1249*4882a593Smuzhiyun case WM8995_AIF1ADC_DATA:
1250*4882a593Smuzhiyun case WM8995_AIF2_CONTROL_1:
1251*4882a593Smuzhiyun case WM8995_AIF2_CONTROL_2:
1252*4882a593Smuzhiyun case WM8995_AIF2_MASTER_SLAVE:
1253*4882a593Smuzhiyun case WM8995_AIF2_BCLK:
1254*4882a593Smuzhiyun case WM8995_AIF2ADC_LRCLK:
1255*4882a593Smuzhiyun case WM8995_AIF2DAC_LRCLK:
1256*4882a593Smuzhiyun case WM8995_AIF2DAC_DATA:
1257*4882a593Smuzhiyun case WM8995_AIF2ADC_DATA:
1258*4882a593Smuzhiyun case WM8995_AIF1_ADC1_LEFT_VOLUME:
1259*4882a593Smuzhiyun case WM8995_AIF1_ADC1_RIGHT_VOLUME:
1260*4882a593Smuzhiyun case WM8995_AIF1_DAC1_LEFT_VOLUME:
1261*4882a593Smuzhiyun case WM8995_AIF1_DAC1_RIGHT_VOLUME:
1262*4882a593Smuzhiyun case WM8995_AIF1_ADC2_LEFT_VOLUME:
1263*4882a593Smuzhiyun case WM8995_AIF1_ADC2_RIGHT_VOLUME:
1264*4882a593Smuzhiyun case WM8995_AIF1_DAC2_LEFT_VOLUME:
1265*4882a593Smuzhiyun case WM8995_AIF1_DAC2_RIGHT_VOLUME:
1266*4882a593Smuzhiyun case WM8995_AIF1_ADC1_FILTERS:
1267*4882a593Smuzhiyun case WM8995_AIF1_ADC2_FILTERS:
1268*4882a593Smuzhiyun case WM8995_AIF1_DAC1_FILTERS_1:
1269*4882a593Smuzhiyun case WM8995_AIF1_DAC1_FILTERS_2:
1270*4882a593Smuzhiyun case WM8995_AIF1_DAC2_FILTERS_1:
1271*4882a593Smuzhiyun case WM8995_AIF1_DAC2_FILTERS_2:
1272*4882a593Smuzhiyun case WM8995_AIF1_DRC1_1:
1273*4882a593Smuzhiyun case WM8995_AIF1_DRC1_2:
1274*4882a593Smuzhiyun case WM8995_AIF1_DRC1_3:
1275*4882a593Smuzhiyun case WM8995_AIF1_DRC1_4:
1276*4882a593Smuzhiyun case WM8995_AIF1_DRC1_5:
1277*4882a593Smuzhiyun case WM8995_AIF1_DRC2_1:
1278*4882a593Smuzhiyun case WM8995_AIF1_DRC2_2:
1279*4882a593Smuzhiyun case WM8995_AIF1_DRC2_3:
1280*4882a593Smuzhiyun case WM8995_AIF1_DRC2_4:
1281*4882a593Smuzhiyun case WM8995_AIF1_DRC2_5:
1282*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_GAINS_1:
1283*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_GAINS_2:
1284*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_1_A:
1285*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_1_B:
1286*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_1_PG:
1287*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_2_A:
1288*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_2_B:
1289*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_2_C:
1290*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_2_PG:
1291*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_3_A:
1292*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_3_B:
1293*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_3_C:
1294*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_3_PG:
1295*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_4_A:
1296*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_4_B:
1297*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_4_C:
1298*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_4_PG:
1299*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_5_A:
1300*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_5_B:
1301*4882a593Smuzhiyun case WM8995_AIF1_DAC1_EQ_BAND_5_PG:
1302*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_GAINS_1:
1303*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_GAINS_2:
1304*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_1_A:
1305*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_1_B:
1306*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_1_PG:
1307*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_2_A:
1308*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_2_B:
1309*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_2_C:
1310*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_2_PG:
1311*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_3_A:
1312*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_3_B:
1313*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_3_C:
1314*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_3_PG:
1315*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_4_A:
1316*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_4_B:
1317*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_4_C:
1318*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_4_PG:
1319*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_5_A:
1320*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_5_B:
1321*4882a593Smuzhiyun case WM8995_AIF1_DAC2_EQ_BAND_5_PG:
1322*4882a593Smuzhiyun case WM8995_AIF2_ADC_LEFT_VOLUME:
1323*4882a593Smuzhiyun case WM8995_AIF2_ADC_RIGHT_VOLUME:
1324*4882a593Smuzhiyun case WM8995_AIF2_DAC_LEFT_VOLUME:
1325*4882a593Smuzhiyun case WM8995_AIF2_DAC_RIGHT_VOLUME:
1326*4882a593Smuzhiyun case WM8995_AIF2_ADC_FILTERS:
1327*4882a593Smuzhiyun case WM8995_AIF2_DAC_FILTERS_1:
1328*4882a593Smuzhiyun case WM8995_AIF2_DAC_FILTERS_2:
1329*4882a593Smuzhiyun case WM8995_AIF2_DRC_1:
1330*4882a593Smuzhiyun case WM8995_AIF2_DRC_2:
1331*4882a593Smuzhiyun case WM8995_AIF2_DRC_3:
1332*4882a593Smuzhiyun case WM8995_AIF2_DRC_4:
1333*4882a593Smuzhiyun case WM8995_AIF2_DRC_5:
1334*4882a593Smuzhiyun case WM8995_AIF2_EQ_GAINS_1:
1335*4882a593Smuzhiyun case WM8995_AIF2_EQ_GAINS_2:
1336*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_1_A:
1337*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_1_B:
1338*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_1_PG:
1339*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_2_A:
1340*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_2_B:
1341*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_2_C:
1342*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_2_PG:
1343*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_3_A:
1344*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_3_B:
1345*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_3_C:
1346*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_3_PG:
1347*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_4_A:
1348*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_4_B:
1349*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_4_C:
1350*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_4_PG:
1351*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_5_A:
1352*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_5_B:
1353*4882a593Smuzhiyun case WM8995_AIF2_EQ_BAND_5_PG:
1354*4882a593Smuzhiyun case WM8995_DAC1_MIXER_VOLUMES:
1355*4882a593Smuzhiyun case WM8995_DAC1_LEFT_MIXER_ROUTING:
1356*4882a593Smuzhiyun case WM8995_DAC1_RIGHT_MIXER_ROUTING:
1357*4882a593Smuzhiyun case WM8995_DAC2_MIXER_VOLUMES:
1358*4882a593Smuzhiyun case WM8995_DAC2_LEFT_MIXER_ROUTING:
1359*4882a593Smuzhiyun case WM8995_DAC2_RIGHT_MIXER_ROUTING:
1360*4882a593Smuzhiyun case WM8995_AIF1_ADC1_LEFT_MIXER_ROUTING:
1361*4882a593Smuzhiyun case WM8995_AIF1_ADC1_RIGHT_MIXER_ROUTING:
1362*4882a593Smuzhiyun case WM8995_AIF1_ADC2_LEFT_MIXER_ROUTING:
1363*4882a593Smuzhiyun case WM8995_AIF1_ADC2_RIGHT_MIXER_ROUTING:
1364*4882a593Smuzhiyun case WM8995_DAC_SOFTMUTE:
1365*4882a593Smuzhiyun case WM8995_OVERSAMPLING:
1366*4882a593Smuzhiyun case WM8995_SIDETONE:
1367*4882a593Smuzhiyun case WM8995_GPIO_1:
1368*4882a593Smuzhiyun case WM8995_GPIO_2:
1369*4882a593Smuzhiyun case WM8995_GPIO_3:
1370*4882a593Smuzhiyun case WM8995_GPIO_4:
1371*4882a593Smuzhiyun case WM8995_GPIO_5:
1372*4882a593Smuzhiyun case WM8995_GPIO_6:
1373*4882a593Smuzhiyun case WM8995_GPIO_7:
1374*4882a593Smuzhiyun case WM8995_GPIO_8:
1375*4882a593Smuzhiyun case WM8995_GPIO_9:
1376*4882a593Smuzhiyun case WM8995_GPIO_10:
1377*4882a593Smuzhiyun case WM8995_GPIO_11:
1378*4882a593Smuzhiyun case WM8995_GPIO_12:
1379*4882a593Smuzhiyun case WM8995_GPIO_13:
1380*4882a593Smuzhiyun case WM8995_GPIO_14:
1381*4882a593Smuzhiyun case WM8995_PULL_CONTROL_1:
1382*4882a593Smuzhiyun case WM8995_PULL_CONTROL_2:
1383*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_1:
1384*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_2:
1385*4882a593Smuzhiyun case WM8995_INTERRUPT_RAW_STATUS_2:
1386*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_1_MASK:
1387*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_2_MASK:
1388*4882a593Smuzhiyun case WM8995_INTERRUPT_CONTROL:
1389*4882a593Smuzhiyun case WM8995_LEFT_PDM_SPEAKER_1:
1390*4882a593Smuzhiyun case WM8995_RIGHT_PDM_SPEAKER_1:
1391*4882a593Smuzhiyun case WM8995_PDM_SPEAKER_1_MUTE_SEQUENCE:
1392*4882a593Smuzhiyun case WM8995_LEFT_PDM_SPEAKER_2:
1393*4882a593Smuzhiyun case WM8995_RIGHT_PDM_SPEAKER_2:
1394*4882a593Smuzhiyun case WM8995_PDM_SPEAKER_2_MUTE_SEQUENCE:
1395*4882a593Smuzhiyun return true;
1396*4882a593Smuzhiyun default:
1397*4882a593Smuzhiyun return false;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
wm8995_volatile(struct device * dev,unsigned int reg)1401*4882a593Smuzhiyun static bool wm8995_volatile(struct device *dev, unsigned int reg)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun switch (reg) {
1404*4882a593Smuzhiyun case WM8995_SOFTWARE_RESET:
1405*4882a593Smuzhiyun case WM8995_DC_SERVO_READBACK_0:
1406*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_1:
1407*4882a593Smuzhiyun case WM8995_INTERRUPT_STATUS_2:
1408*4882a593Smuzhiyun case WM8995_INTERRUPT_CONTROL:
1409*4882a593Smuzhiyun case WM8995_ACCESSORY_DETECT_MODE1:
1410*4882a593Smuzhiyun case WM8995_ACCESSORY_DETECT_MODE2:
1411*4882a593Smuzhiyun case WM8995_HEADPHONE_DETECT1:
1412*4882a593Smuzhiyun case WM8995_HEADPHONE_DETECT2:
1413*4882a593Smuzhiyun case WM8995_RATE_STATUS:
1414*4882a593Smuzhiyun return true;
1415*4882a593Smuzhiyun default:
1416*4882a593Smuzhiyun return false;
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
wm8995_aif_mute(struct snd_soc_dai * dai,int mute,int direction)1420*4882a593Smuzhiyun static int wm8995_aif_mute(struct snd_soc_dai *dai, int mute, int direction)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1423*4882a593Smuzhiyun int mute_reg;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun switch (dai->id) {
1426*4882a593Smuzhiyun case 0:
1427*4882a593Smuzhiyun mute_reg = WM8995_AIF1_DAC1_FILTERS_1;
1428*4882a593Smuzhiyun break;
1429*4882a593Smuzhiyun case 1:
1430*4882a593Smuzhiyun mute_reg = WM8995_AIF2_DAC_FILTERS_1;
1431*4882a593Smuzhiyun break;
1432*4882a593Smuzhiyun default:
1433*4882a593Smuzhiyun return -EINVAL;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun snd_soc_component_update_bits(component, mute_reg, WM8995_AIF1DAC1_MUTE_MASK,
1437*4882a593Smuzhiyun !!mute << WM8995_AIF1DAC1_MUTE_SHIFT);
1438*4882a593Smuzhiyun return 0;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
wm8995_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)1441*4882a593Smuzhiyun static int wm8995_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun struct snd_soc_component *component;
1444*4882a593Smuzhiyun int master;
1445*4882a593Smuzhiyun int aif;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun component = dai->component;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun master = 0;
1450*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1451*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1452*4882a593Smuzhiyun break;
1453*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1454*4882a593Smuzhiyun master = WM8995_AIF1_MSTR;
1455*4882a593Smuzhiyun break;
1456*4882a593Smuzhiyun default:
1457*4882a593Smuzhiyun dev_err(dai->dev, "Unknown master/slave configuration\n");
1458*4882a593Smuzhiyun return -EINVAL;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun aif = 0;
1462*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1463*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1464*4882a593Smuzhiyun aif |= WM8995_AIF1_LRCLK_INV;
1465*4882a593Smuzhiyun fallthrough;
1466*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1467*4882a593Smuzhiyun aif |= (0x3 << WM8995_AIF1_FMT_SHIFT);
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1470*4882a593Smuzhiyun aif |= (0x2 << WM8995_AIF1_FMT_SHIFT);
1471*4882a593Smuzhiyun break;
1472*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1473*4882a593Smuzhiyun break;
1474*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1475*4882a593Smuzhiyun aif |= (0x1 << WM8995_AIF1_FMT_SHIFT);
1476*4882a593Smuzhiyun break;
1477*4882a593Smuzhiyun default:
1478*4882a593Smuzhiyun dev_err(dai->dev, "Unknown dai format\n");
1479*4882a593Smuzhiyun return -EINVAL;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1483*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1484*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1485*4882a593Smuzhiyun /* frame inversion not valid for DSP modes */
1486*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1487*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1488*4882a593Smuzhiyun break;
1489*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1490*4882a593Smuzhiyun aif |= WM8995_AIF1_BCLK_INV;
1491*4882a593Smuzhiyun break;
1492*4882a593Smuzhiyun default:
1493*4882a593Smuzhiyun return -EINVAL;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun break;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1498*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1499*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1500*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1501*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1502*4882a593Smuzhiyun break;
1503*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1504*4882a593Smuzhiyun aif |= WM8995_AIF1_BCLK_INV | WM8995_AIF1_LRCLK_INV;
1505*4882a593Smuzhiyun break;
1506*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1507*4882a593Smuzhiyun aif |= WM8995_AIF1_BCLK_INV;
1508*4882a593Smuzhiyun break;
1509*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1510*4882a593Smuzhiyun aif |= WM8995_AIF1_LRCLK_INV;
1511*4882a593Smuzhiyun break;
1512*4882a593Smuzhiyun default:
1513*4882a593Smuzhiyun return -EINVAL;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun default:
1517*4882a593Smuzhiyun return -EINVAL;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_CONTROL_1,
1521*4882a593Smuzhiyun WM8995_AIF1_BCLK_INV_MASK |
1522*4882a593Smuzhiyun WM8995_AIF1_LRCLK_INV_MASK |
1523*4882a593Smuzhiyun WM8995_AIF1_FMT_MASK, aif);
1524*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_MASTER_SLAVE,
1525*4882a593Smuzhiyun WM8995_AIF1_MSTR_MASK, master);
1526*4882a593Smuzhiyun return 0;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun static const int srs[] = {
1530*4882a593Smuzhiyun 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100,
1531*4882a593Smuzhiyun 48000, 88200, 96000
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static const int fs_ratios[] = {
1535*4882a593Smuzhiyun -1 /* reserved */,
1536*4882a593Smuzhiyun 128, 192, 256, 384, 512, 768, 1024, 1408, 1536
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun static const int bclk_divs[] = {
1540*4882a593Smuzhiyun 10, 15, 20, 30, 40, 55, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun
wm8995_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1543*4882a593Smuzhiyun static int wm8995_hw_params(struct snd_pcm_substream *substream,
1544*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1545*4882a593Smuzhiyun struct snd_soc_dai *dai)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun struct snd_soc_component *component;
1548*4882a593Smuzhiyun struct wm8995_priv *wm8995;
1549*4882a593Smuzhiyun int aif1_reg;
1550*4882a593Smuzhiyun int bclk_reg;
1551*4882a593Smuzhiyun int lrclk_reg;
1552*4882a593Smuzhiyun int rate_reg;
1553*4882a593Smuzhiyun int bclk_rate;
1554*4882a593Smuzhiyun int aif1;
1555*4882a593Smuzhiyun int lrclk, bclk;
1556*4882a593Smuzhiyun int i, rate_val, best, best_val, cur_val;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun component = dai->component;
1559*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun switch (dai->id) {
1562*4882a593Smuzhiyun case 0:
1563*4882a593Smuzhiyun aif1_reg = WM8995_AIF1_CONTROL_1;
1564*4882a593Smuzhiyun bclk_reg = WM8995_AIF1_BCLK;
1565*4882a593Smuzhiyun rate_reg = WM8995_AIF1_RATE;
1566*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK /* ||
1567*4882a593Smuzhiyun wm8995->lrclk_shared[0] */) {
1568*4882a593Smuzhiyun lrclk_reg = WM8995_AIF1DAC_LRCLK;
1569*4882a593Smuzhiyun } else {
1570*4882a593Smuzhiyun lrclk_reg = WM8995_AIF1ADC_LRCLK;
1571*4882a593Smuzhiyun dev_dbg(component->dev, "AIF1 using split LRCLK\n");
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun break;
1574*4882a593Smuzhiyun case 1:
1575*4882a593Smuzhiyun aif1_reg = WM8995_AIF2_CONTROL_1;
1576*4882a593Smuzhiyun bclk_reg = WM8995_AIF2_BCLK;
1577*4882a593Smuzhiyun rate_reg = WM8995_AIF2_RATE;
1578*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK /* ||
1579*4882a593Smuzhiyun wm8995->lrclk_shared[1] */) {
1580*4882a593Smuzhiyun lrclk_reg = WM8995_AIF2DAC_LRCLK;
1581*4882a593Smuzhiyun } else {
1582*4882a593Smuzhiyun lrclk_reg = WM8995_AIF2ADC_LRCLK;
1583*4882a593Smuzhiyun dev_dbg(component->dev, "AIF2 using split LRCLK\n");
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun default:
1587*4882a593Smuzhiyun return -EINVAL;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun bclk_rate = snd_soc_params_to_bclk(params);
1591*4882a593Smuzhiyun if (bclk_rate < 0)
1592*4882a593Smuzhiyun return bclk_rate;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun aif1 = 0;
1595*4882a593Smuzhiyun switch (params_width(params)) {
1596*4882a593Smuzhiyun case 16:
1597*4882a593Smuzhiyun break;
1598*4882a593Smuzhiyun case 20:
1599*4882a593Smuzhiyun aif1 |= (0x1 << WM8995_AIF1_WL_SHIFT);
1600*4882a593Smuzhiyun break;
1601*4882a593Smuzhiyun case 24:
1602*4882a593Smuzhiyun aif1 |= (0x2 << WM8995_AIF1_WL_SHIFT);
1603*4882a593Smuzhiyun break;
1604*4882a593Smuzhiyun case 32:
1605*4882a593Smuzhiyun aif1 |= (0x3 << WM8995_AIF1_WL_SHIFT);
1606*4882a593Smuzhiyun break;
1607*4882a593Smuzhiyun default:
1608*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported word length %u\n",
1609*4882a593Smuzhiyun params_width(params));
1610*4882a593Smuzhiyun return -EINVAL;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* try to find a suitable sample rate */
1614*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(srs); ++i)
1615*4882a593Smuzhiyun if (srs[i] == params_rate(params))
1616*4882a593Smuzhiyun break;
1617*4882a593Smuzhiyun if (i == ARRAY_SIZE(srs)) {
1618*4882a593Smuzhiyun dev_err(dai->dev, "Sample rate %d is not supported\n",
1619*4882a593Smuzhiyun params_rate(params));
1620*4882a593Smuzhiyun return -EINVAL;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun rate_val = i << WM8995_AIF1_SR_SHIFT;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i]);
1625*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
1626*4882a593Smuzhiyun dai->id + 1, wm8995->aifclk[dai->id], bclk_rate);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* AIFCLK/fs ratio; look for a close match in either direction */
1629*4882a593Smuzhiyun best = 1;
1630*4882a593Smuzhiyun best_val = abs((fs_ratios[1] * params_rate(params))
1631*4882a593Smuzhiyun - wm8995->aifclk[dai->id]);
1632*4882a593Smuzhiyun for (i = 2; i < ARRAY_SIZE(fs_ratios); i++) {
1633*4882a593Smuzhiyun cur_val = abs((fs_ratios[i] * params_rate(params))
1634*4882a593Smuzhiyun - wm8995->aifclk[dai->id]);
1635*4882a593Smuzhiyun if (cur_val >= best_val)
1636*4882a593Smuzhiyun continue;
1637*4882a593Smuzhiyun best = i;
1638*4882a593Smuzhiyun best_val = cur_val;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun rate_val |= best;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
1643*4882a593Smuzhiyun dai->id + 1, fs_ratios[best]);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun /*
1646*4882a593Smuzhiyun * We may not get quite the right frequency if using
1647*4882a593Smuzhiyun * approximate clocks so look for the closest match that is
1648*4882a593Smuzhiyun * higher than the target (we need to ensure that there enough
1649*4882a593Smuzhiyun * BCLKs to clock out the samples).
1650*4882a593Smuzhiyun */
1651*4882a593Smuzhiyun best = 0;
1652*4882a593Smuzhiyun bclk = 0;
1653*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1654*4882a593Smuzhiyun cur_val = (wm8995->aifclk[dai->id] * 10 / bclk_divs[i]) - bclk_rate;
1655*4882a593Smuzhiyun if (cur_val < 0) /* BCLK table is sorted */
1656*4882a593Smuzhiyun break;
1657*4882a593Smuzhiyun best = i;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun bclk |= best << WM8995_AIF1_BCLK_DIV_SHIFT;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun bclk_rate = wm8995->aifclk[dai->id] * 10 / bclk_divs[best];
1662*4882a593Smuzhiyun dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1663*4882a593Smuzhiyun bclk_divs[best], bclk_rate);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun lrclk = bclk_rate / params_rate(params);
1666*4882a593Smuzhiyun dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1667*4882a593Smuzhiyun lrclk, bclk_rate / lrclk);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun snd_soc_component_update_bits(component, aif1_reg,
1670*4882a593Smuzhiyun WM8995_AIF1_WL_MASK, aif1);
1671*4882a593Smuzhiyun snd_soc_component_update_bits(component, bclk_reg,
1672*4882a593Smuzhiyun WM8995_AIF1_BCLK_DIV_MASK, bclk);
1673*4882a593Smuzhiyun snd_soc_component_update_bits(component, lrclk_reg,
1674*4882a593Smuzhiyun WM8995_AIF1DAC_RATE_MASK, lrclk);
1675*4882a593Smuzhiyun snd_soc_component_update_bits(component, rate_reg,
1676*4882a593Smuzhiyun WM8995_AIF1_SR_MASK |
1677*4882a593Smuzhiyun WM8995_AIF1CLK_RATE_MASK, rate_val);
1678*4882a593Smuzhiyun return 0;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
wm8995_set_tristate(struct snd_soc_dai * codec_dai,int tristate)1681*4882a593Smuzhiyun static int wm8995_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1684*4882a593Smuzhiyun int reg, val, mask;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun switch (codec_dai->id) {
1687*4882a593Smuzhiyun case 0:
1688*4882a593Smuzhiyun reg = WM8995_AIF1_MASTER_SLAVE;
1689*4882a593Smuzhiyun mask = WM8995_AIF1_TRI;
1690*4882a593Smuzhiyun break;
1691*4882a593Smuzhiyun case 1:
1692*4882a593Smuzhiyun reg = WM8995_AIF2_MASTER_SLAVE;
1693*4882a593Smuzhiyun mask = WM8995_AIF2_TRI;
1694*4882a593Smuzhiyun break;
1695*4882a593Smuzhiyun case 2:
1696*4882a593Smuzhiyun reg = WM8995_POWER_MANAGEMENT_5;
1697*4882a593Smuzhiyun mask = WM8995_AIF3_TRI;
1698*4882a593Smuzhiyun break;
1699*4882a593Smuzhiyun default:
1700*4882a593Smuzhiyun return -EINVAL;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun if (tristate)
1704*4882a593Smuzhiyun val = mask;
1705*4882a593Smuzhiyun else
1706*4882a593Smuzhiyun val = 0;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun return snd_soc_component_update_bits(component, reg, mask, val);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /* The size in bits of the FLL divide multiplied by 10
1712*4882a593Smuzhiyun * to allow rounding later */
1713*4882a593Smuzhiyun #define FIXED_FLL_SIZE ((1 << 16) * 10)
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun struct fll_div {
1716*4882a593Smuzhiyun u16 outdiv;
1717*4882a593Smuzhiyun u16 n;
1718*4882a593Smuzhiyun u16 k;
1719*4882a593Smuzhiyun u16 clk_ref_div;
1720*4882a593Smuzhiyun u16 fll_fratio;
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
wm8995_get_fll_config(struct fll_div * fll,int freq_in,int freq_out)1723*4882a593Smuzhiyun static int wm8995_get_fll_config(struct fll_div *fll,
1724*4882a593Smuzhiyun int freq_in, int freq_out)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun u64 Kpart;
1727*4882a593Smuzhiyun unsigned int K, Ndiv, Nmod;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Scale the input frequency down to <= 13.5MHz */
1732*4882a593Smuzhiyun fll->clk_ref_div = 0;
1733*4882a593Smuzhiyun while (freq_in > 13500000) {
1734*4882a593Smuzhiyun fll->clk_ref_div++;
1735*4882a593Smuzhiyun freq_in /= 2;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun if (fll->clk_ref_div > 3)
1738*4882a593Smuzhiyun return -EINVAL;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun /* Scale the output to give 90MHz<=Fvco<=100MHz */
1743*4882a593Smuzhiyun fll->outdiv = 3;
1744*4882a593Smuzhiyun while (freq_out * (fll->outdiv + 1) < 90000000) {
1745*4882a593Smuzhiyun fll->outdiv++;
1746*4882a593Smuzhiyun if (fll->outdiv > 63)
1747*4882a593Smuzhiyun return -EINVAL;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun freq_out *= fll->outdiv + 1;
1750*4882a593Smuzhiyun pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun if (freq_in > 1000000) {
1753*4882a593Smuzhiyun fll->fll_fratio = 0;
1754*4882a593Smuzhiyun } else if (freq_in > 256000) {
1755*4882a593Smuzhiyun fll->fll_fratio = 1;
1756*4882a593Smuzhiyun freq_in *= 2;
1757*4882a593Smuzhiyun } else if (freq_in > 128000) {
1758*4882a593Smuzhiyun fll->fll_fratio = 2;
1759*4882a593Smuzhiyun freq_in *= 4;
1760*4882a593Smuzhiyun } else if (freq_in > 64000) {
1761*4882a593Smuzhiyun fll->fll_fratio = 3;
1762*4882a593Smuzhiyun freq_in *= 8;
1763*4882a593Smuzhiyun } else {
1764*4882a593Smuzhiyun fll->fll_fratio = 4;
1765*4882a593Smuzhiyun freq_in *= 16;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun /* Now, calculate N.K */
1770*4882a593Smuzhiyun Ndiv = freq_out / freq_in;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun fll->n = Ndiv;
1773*4882a593Smuzhiyun Nmod = freq_out % freq_in;
1774*4882a593Smuzhiyun pr_debug("Nmod=%d\n", Nmod);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun /* Calculate fractional part - scale up so we can round. */
1777*4882a593Smuzhiyun Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun do_div(Kpart, freq_in);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun K = Kpart & 0xFFFFFFFF;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun if ((K % 10) >= 5)
1784*4882a593Smuzhiyun K += 5;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* Move down to proper range now rounding is done */
1787*4882a593Smuzhiyun fll->k = K / 10;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun pr_debug("N=%x K=%x\n", fll->n, fll->k);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun return 0;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
wm8995_set_fll(struct snd_soc_dai * dai,int id,int src,unsigned int freq_in,unsigned int freq_out)1794*4882a593Smuzhiyun static int wm8995_set_fll(struct snd_soc_dai *dai, int id,
1795*4882a593Smuzhiyun int src, unsigned int freq_in,
1796*4882a593Smuzhiyun unsigned int freq_out)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun struct snd_soc_component *component;
1799*4882a593Smuzhiyun struct wm8995_priv *wm8995;
1800*4882a593Smuzhiyun int reg_offset, ret;
1801*4882a593Smuzhiyun struct fll_div fll;
1802*4882a593Smuzhiyun u16 reg, aif1, aif2;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun component = dai->component;
1805*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun aif1 = snd_soc_component_read(component, WM8995_AIF1_CLOCKING_1)
1808*4882a593Smuzhiyun & WM8995_AIF1CLK_ENA;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun aif2 = snd_soc_component_read(component, WM8995_AIF2_CLOCKING_1)
1811*4882a593Smuzhiyun & WM8995_AIF2CLK_ENA;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun switch (id) {
1814*4882a593Smuzhiyun case WM8995_FLL1:
1815*4882a593Smuzhiyun reg_offset = 0;
1816*4882a593Smuzhiyun id = 0;
1817*4882a593Smuzhiyun break;
1818*4882a593Smuzhiyun case WM8995_FLL2:
1819*4882a593Smuzhiyun reg_offset = 0x20;
1820*4882a593Smuzhiyun id = 1;
1821*4882a593Smuzhiyun break;
1822*4882a593Smuzhiyun default:
1823*4882a593Smuzhiyun return -EINVAL;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun switch (src) {
1827*4882a593Smuzhiyun case 0:
1828*4882a593Smuzhiyun /* Allow no source specification when stopping */
1829*4882a593Smuzhiyun if (freq_out)
1830*4882a593Smuzhiyun return -EINVAL;
1831*4882a593Smuzhiyun break;
1832*4882a593Smuzhiyun case WM8995_FLL_SRC_MCLK1:
1833*4882a593Smuzhiyun case WM8995_FLL_SRC_MCLK2:
1834*4882a593Smuzhiyun case WM8995_FLL_SRC_LRCLK:
1835*4882a593Smuzhiyun case WM8995_FLL_SRC_BCLK:
1836*4882a593Smuzhiyun break;
1837*4882a593Smuzhiyun default:
1838*4882a593Smuzhiyun return -EINVAL;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* Are we changing anything? */
1842*4882a593Smuzhiyun if (wm8995->fll[id].src == src &&
1843*4882a593Smuzhiyun wm8995->fll[id].in == freq_in && wm8995->fll[id].out == freq_out)
1844*4882a593Smuzhiyun return 0;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /* If we're stopping the FLL redo the old config - no
1847*4882a593Smuzhiyun * registers will actually be written but we avoid GCC flow
1848*4882a593Smuzhiyun * analysis bugs spewing warnings.
1849*4882a593Smuzhiyun */
1850*4882a593Smuzhiyun if (freq_out)
1851*4882a593Smuzhiyun ret = wm8995_get_fll_config(&fll, freq_in, freq_out);
1852*4882a593Smuzhiyun else
1853*4882a593Smuzhiyun ret = wm8995_get_fll_config(&fll, wm8995->fll[id].in,
1854*4882a593Smuzhiyun wm8995->fll[id].out);
1855*4882a593Smuzhiyun if (ret < 0)
1856*4882a593Smuzhiyun return ret;
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun /* Gate the AIF clocks while we reclock */
1859*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_CLOCKING_1,
1860*4882a593Smuzhiyun WM8995_AIF1CLK_ENA_MASK, 0);
1861*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF2_CLOCKING_1,
1862*4882a593Smuzhiyun WM8995_AIF2CLK_ENA_MASK, 0);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /* We always need to disable the FLL while reconfiguring */
1865*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_FLL1_CONTROL_1 + reg_offset,
1866*4882a593Smuzhiyun WM8995_FLL1_ENA_MASK, 0);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun reg = (fll.outdiv << WM8995_FLL1_OUTDIV_SHIFT) |
1869*4882a593Smuzhiyun (fll.fll_fratio << WM8995_FLL1_FRATIO_SHIFT);
1870*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_FLL1_CONTROL_2 + reg_offset,
1871*4882a593Smuzhiyun WM8995_FLL1_OUTDIV_MASK |
1872*4882a593Smuzhiyun WM8995_FLL1_FRATIO_MASK, reg);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun snd_soc_component_write(component, WM8995_FLL1_CONTROL_3 + reg_offset, fll.k);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_FLL1_CONTROL_4 + reg_offset,
1877*4882a593Smuzhiyun WM8995_FLL1_N_MASK,
1878*4882a593Smuzhiyun fll.n << WM8995_FLL1_N_SHIFT);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_FLL1_CONTROL_5 + reg_offset,
1881*4882a593Smuzhiyun WM8995_FLL1_REFCLK_DIV_MASK |
1882*4882a593Smuzhiyun WM8995_FLL1_REFCLK_SRC_MASK,
1883*4882a593Smuzhiyun (fll.clk_ref_div << WM8995_FLL1_REFCLK_DIV_SHIFT) |
1884*4882a593Smuzhiyun (src - 1));
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (freq_out)
1887*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_FLL1_CONTROL_1 + reg_offset,
1888*4882a593Smuzhiyun WM8995_FLL1_ENA_MASK, WM8995_FLL1_ENA);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun wm8995->fll[id].in = freq_in;
1891*4882a593Smuzhiyun wm8995->fll[id].out = freq_out;
1892*4882a593Smuzhiyun wm8995->fll[id].src = src;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /* Enable any gated AIF clocks */
1895*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_CLOCKING_1,
1896*4882a593Smuzhiyun WM8995_AIF1CLK_ENA_MASK, aif1);
1897*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF2_CLOCKING_1,
1898*4882a593Smuzhiyun WM8995_AIF2CLK_ENA_MASK, aif2);
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun configure_clock(component);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun return 0;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
wm8995_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1905*4882a593Smuzhiyun static int wm8995_set_dai_sysclk(struct snd_soc_dai *dai,
1906*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun struct snd_soc_component *component;
1909*4882a593Smuzhiyun struct wm8995_priv *wm8995;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun component = dai->component;
1912*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun switch (dai->id) {
1915*4882a593Smuzhiyun case 0:
1916*4882a593Smuzhiyun case 1:
1917*4882a593Smuzhiyun break;
1918*4882a593Smuzhiyun default:
1919*4882a593Smuzhiyun /* AIF3 shares clocking with AIF1/2 */
1920*4882a593Smuzhiyun return -EINVAL;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun switch (clk_id) {
1924*4882a593Smuzhiyun case WM8995_SYSCLK_MCLK1:
1925*4882a593Smuzhiyun wm8995->sysclk[dai->id] = WM8995_SYSCLK_MCLK1;
1926*4882a593Smuzhiyun wm8995->mclk[0] = freq;
1927*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1928*4882a593Smuzhiyun dai->id + 1, freq);
1929*4882a593Smuzhiyun break;
1930*4882a593Smuzhiyun case WM8995_SYSCLK_MCLK2:
1931*4882a593Smuzhiyun wm8995->sysclk[dai->id] = WM8995_SYSCLK_MCLK2;
1932*4882a593Smuzhiyun wm8995->mclk[1] = freq;
1933*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1934*4882a593Smuzhiyun dai->id + 1, freq);
1935*4882a593Smuzhiyun break;
1936*4882a593Smuzhiyun case WM8995_SYSCLK_FLL1:
1937*4882a593Smuzhiyun wm8995->sysclk[dai->id] = WM8995_SYSCLK_FLL1;
1938*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id + 1);
1939*4882a593Smuzhiyun break;
1940*4882a593Smuzhiyun case WM8995_SYSCLK_FLL2:
1941*4882a593Smuzhiyun wm8995->sysclk[dai->id] = WM8995_SYSCLK_FLL2;
1942*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id + 1);
1943*4882a593Smuzhiyun break;
1944*4882a593Smuzhiyun case WM8995_SYSCLK_OPCLK:
1945*4882a593Smuzhiyun default:
1946*4882a593Smuzhiyun dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
1947*4882a593Smuzhiyun return -EINVAL;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun configure_clock(component);
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun return 0;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
wm8995_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1955*4882a593Smuzhiyun static int wm8995_set_bias_level(struct snd_soc_component *component,
1956*4882a593Smuzhiyun enum snd_soc_bias_level level)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun struct wm8995_priv *wm8995;
1959*4882a593Smuzhiyun int ret;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
1962*4882a593Smuzhiyun switch (level) {
1963*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1964*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1965*4882a593Smuzhiyun break;
1966*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1967*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1968*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm8995->supplies),
1969*4882a593Smuzhiyun wm8995->supplies);
1970*4882a593Smuzhiyun if (ret)
1971*4882a593Smuzhiyun return ret;
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun ret = regcache_sync(wm8995->regmap);
1974*4882a593Smuzhiyun if (ret) {
1975*4882a593Smuzhiyun dev_err(component->dev,
1976*4882a593Smuzhiyun "Failed to sync cache: %d\n", ret);
1977*4882a593Smuzhiyun return ret;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_POWER_MANAGEMENT_1,
1981*4882a593Smuzhiyun WM8995_BG_ENA_MASK, WM8995_BG_ENA);
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun break;
1984*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1985*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_POWER_MANAGEMENT_1,
1986*4882a593Smuzhiyun WM8995_BG_ENA_MASK, 0);
1987*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm8995->supplies),
1988*4882a593Smuzhiyun wm8995->supplies);
1989*4882a593Smuzhiyun break;
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
wm8995_probe(struct snd_soc_component * component)1995*4882a593Smuzhiyun static int wm8995_probe(struct snd_soc_component *component)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun struct wm8995_priv *wm8995;
1998*4882a593Smuzhiyun int i;
1999*4882a593Smuzhiyun int ret;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun wm8995 = snd_soc_component_get_drvdata(component);
2002*4882a593Smuzhiyun wm8995->component = component;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8995->supplies); i++)
2005*4882a593Smuzhiyun wm8995->supplies[i].supply = wm8995_supply_names[i];
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun ret = devm_regulator_bulk_get(component->dev,
2008*4882a593Smuzhiyun ARRAY_SIZE(wm8995->supplies),
2009*4882a593Smuzhiyun wm8995->supplies);
2010*4882a593Smuzhiyun if (ret) {
2011*4882a593Smuzhiyun dev_err(component->dev, "Failed to request supplies: %d\n", ret);
2012*4882a593Smuzhiyun return ret;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun wm8995->disable_nb[0].notifier_call = wm8995_regulator_event_0;
2016*4882a593Smuzhiyun wm8995->disable_nb[1].notifier_call = wm8995_regulator_event_1;
2017*4882a593Smuzhiyun wm8995->disable_nb[2].notifier_call = wm8995_regulator_event_2;
2018*4882a593Smuzhiyun wm8995->disable_nb[3].notifier_call = wm8995_regulator_event_3;
2019*4882a593Smuzhiyun wm8995->disable_nb[4].notifier_call = wm8995_regulator_event_4;
2020*4882a593Smuzhiyun wm8995->disable_nb[5].notifier_call = wm8995_regulator_event_5;
2021*4882a593Smuzhiyun wm8995->disable_nb[6].notifier_call = wm8995_regulator_event_6;
2022*4882a593Smuzhiyun wm8995->disable_nb[7].notifier_call = wm8995_regulator_event_7;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun /* This should really be moved into the regulator core */
2025*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8995->supplies); i++) {
2026*4882a593Smuzhiyun ret = devm_regulator_register_notifier(
2027*4882a593Smuzhiyun wm8995->supplies[i].consumer,
2028*4882a593Smuzhiyun &wm8995->disable_nb[i]);
2029*4882a593Smuzhiyun if (ret) {
2030*4882a593Smuzhiyun dev_err(component->dev,
2031*4882a593Smuzhiyun "Failed to register regulator notifier: %d\n",
2032*4882a593Smuzhiyun ret);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm8995->supplies),
2037*4882a593Smuzhiyun wm8995->supplies);
2038*4882a593Smuzhiyun if (ret) {
2039*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable supplies: %d\n", ret);
2040*4882a593Smuzhiyun return ret;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM8995_SOFTWARE_RESET);
2044*4882a593Smuzhiyun if (ret < 0) {
2045*4882a593Smuzhiyun dev_err(component->dev, "Failed to read device ID: %d\n", ret);
2046*4882a593Smuzhiyun goto err_reg_enable;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun if (ret != 0x8995) {
2050*4882a593Smuzhiyun dev_err(component->dev, "Invalid device ID: %#x\n", ret);
2051*4882a593Smuzhiyun ret = -EINVAL;
2052*4882a593Smuzhiyun goto err_reg_enable;
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun ret = snd_soc_component_write(component, WM8995_SOFTWARE_RESET, 0);
2056*4882a593Smuzhiyun if (ret < 0) {
2057*4882a593Smuzhiyun dev_err(component->dev, "Failed to issue reset: %d\n", ret);
2058*4882a593Smuzhiyun goto err_reg_enable;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /* Latch volume updates (right only; we always do left then right). */
2062*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_DAC1_RIGHT_VOLUME,
2063*4882a593Smuzhiyun WM8995_AIF1DAC1_VU_MASK, WM8995_AIF1DAC1_VU);
2064*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_DAC2_RIGHT_VOLUME,
2065*4882a593Smuzhiyun WM8995_AIF1DAC2_VU_MASK, WM8995_AIF1DAC2_VU);
2066*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF2_DAC_RIGHT_VOLUME,
2067*4882a593Smuzhiyun WM8995_AIF2DAC_VU_MASK, WM8995_AIF2DAC_VU);
2068*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_ADC1_RIGHT_VOLUME,
2069*4882a593Smuzhiyun WM8995_AIF1ADC1_VU_MASK, WM8995_AIF1ADC1_VU);
2070*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF1_ADC2_RIGHT_VOLUME,
2071*4882a593Smuzhiyun WM8995_AIF1ADC2_VU_MASK, WM8995_AIF1ADC2_VU);
2072*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_AIF2_ADC_RIGHT_VOLUME,
2073*4882a593Smuzhiyun WM8995_AIF2ADC_VU_MASK, WM8995_AIF1ADC2_VU);
2074*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_DAC1_RIGHT_VOLUME,
2075*4882a593Smuzhiyun WM8995_DAC1_VU_MASK, WM8995_DAC1_VU);
2076*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_DAC2_RIGHT_VOLUME,
2077*4882a593Smuzhiyun WM8995_DAC2_VU_MASK, WM8995_DAC2_VU);
2078*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8995_RIGHT_LINE_INPUT_1_VOLUME,
2079*4882a593Smuzhiyun WM8995_IN1_VU_MASK, WM8995_IN1_VU);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun wm8995_update_class_w(component);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun return 0;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun err_reg_enable:
2086*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm8995->supplies), wm8995->supplies);
2087*4882a593Smuzhiyun return ret;
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun #define WM8995_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
2091*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8995_aif1_dai_ops = {
2094*4882a593Smuzhiyun .set_sysclk = wm8995_set_dai_sysclk,
2095*4882a593Smuzhiyun .set_fmt = wm8995_set_dai_fmt,
2096*4882a593Smuzhiyun .hw_params = wm8995_hw_params,
2097*4882a593Smuzhiyun .mute_stream = wm8995_aif_mute,
2098*4882a593Smuzhiyun .set_pll = wm8995_set_fll,
2099*4882a593Smuzhiyun .set_tristate = wm8995_set_tristate,
2100*4882a593Smuzhiyun .no_capture_mute = 1,
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8995_aif2_dai_ops = {
2104*4882a593Smuzhiyun .set_sysclk = wm8995_set_dai_sysclk,
2105*4882a593Smuzhiyun .set_fmt = wm8995_set_dai_fmt,
2106*4882a593Smuzhiyun .hw_params = wm8995_hw_params,
2107*4882a593Smuzhiyun .mute_stream = wm8995_aif_mute,
2108*4882a593Smuzhiyun .set_pll = wm8995_set_fll,
2109*4882a593Smuzhiyun .set_tristate = wm8995_set_tristate,
2110*4882a593Smuzhiyun .no_capture_mute = 1,
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8995_aif3_dai_ops = {
2114*4882a593Smuzhiyun .set_tristate = wm8995_set_tristate,
2115*4882a593Smuzhiyun };
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8995_dai[] = {
2118*4882a593Smuzhiyun {
2119*4882a593Smuzhiyun .name = "wm8995-aif1",
2120*4882a593Smuzhiyun .playback = {
2121*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
2122*4882a593Smuzhiyun .channels_min = 2,
2123*4882a593Smuzhiyun .channels_max = 2,
2124*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
2125*4882a593Smuzhiyun .formats = WM8995_FORMATS
2126*4882a593Smuzhiyun },
2127*4882a593Smuzhiyun .capture = {
2128*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
2129*4882a593Smuzhiyun .channels_min = 2,
2130*4882a593Smuzhiyun .channels_max = 2,
2131*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
2132*4882a593Smuzhiyun .formats = WM8995_FORMATS
2133*4882a593Smuzhiyun },
2134*4882a593Smuzhiyun .ops = &wm8995_aif1_dai_ops
2135*4882a593Smuzhiyun },
2136*4882a593Smuzhiyun {
2137*4882a593Smuzhiyun .name = "wm8995-aif2",
2138*4882a593Smuzhiyun .playback = {
2139*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
2140*4882a593Smuzhiyun .channels_min = 2,
2141*4882a593Smuzhiyun .channels_max = 2,
2142*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
2143*4882a593Smuzhiyun .formats = WM8995_FORMATS
2144*4882a593Smuzhiyun },
2145*4882a593Smuzhiyun .capture = {
2146*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
2147*4882a593Smuzhiyun .channels_min = 2,
2148*4882a593Smuzhiyun .channels_max = 2,
2149*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
2150*4882a593Smuzhiyun .formats = WM8995_FORMATS
2151*4882a593Smuzhiyun },
2152*4882a593Smuzhiyun .ops = &wm8995_aif2_dai_ops
2153*4882a593Smuzhiyun },
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun .name = "wm8995-aif3",
2156*4882a593Smuzhiyun .playback = {
2157*4882a593Smuzhiyun .stream_name = "AIF3 Playback",
2158*4882a593Smuzhiyun .channels_min = 2,
2159*4882a593Smuzhiyun .channels_max = 2,
2160*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
2161*4882a593Smuzhiyun .formats = WM8995_FORMATS
2162*4882a593Smuzhiyun },
2163*4882a593Smuzhiyun .capture = {
2164*4882a593Smuzhiyun .stream_name = "AIF3 Capture",
2165*4882a593Smuzhiyun .channels_min = 2,
2166*4882a593Smuzhiyun .channels_max = 2,
2167*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
2168*4882a593Smuzhiyun .formats = WM8995_FORMATS
2169*4882a593Smuzhiyun },
2170*4882a593Smuzhiyun .ops = &wm8995_aif3_dai_ops
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8995 = {
2175*4882a593Smuzhiyun .probe = wm8995_probe,
2176*4882a593Smuzhiyun .set_bias_level = wm8995_set_bias_level,
2177*4882a593Smuzhiyun .controls = wm8995_snd_controls,
2178*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(wm8995_snd_controls),
2179*4882a593Smuzhiyun .dapm_widgets = wm8995_dapm_widgets,
2180*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(wm8995_dapm_widgets),
2181*4882a593Smuzhiyun .dapm_routes = wm8995_intercon,
2182*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(wm8995_intercon),
2183*4882a593Smuzhiyun .use_pmdown_time = 1,
2184*4882a593Smuzhiyun .endianness = 1,
2185*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
2186*4882a593Smuzhiyun };
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun static const struct regmap_config wm8995_regmap = {
2189*4882a593Smuzhiyun .reg_bits = 16,
2190*4882a593Smuzhiyun .val_bits = 16,
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun .max_register = WM8995_MAX_REGISTER,
2193*4882a593Smuzhiyun .reg_defaults = wm8995_reg_defaults,
2194*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(wm8995_reg_defaults),
2195*4882a593Smuzhiyun .volatile_reg = wm8995_volatile,
2196*4882a593Smuzhiyun .readable_reg = wm8995_readable,
2197*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
2198*4882a593Smuzhiyun };
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
wm8995_spi_probe(struct spi_device * spi)2201*4882a593Smuzhiyun static int wm8995_spi_probe(struct spi_device *spi)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun struct wm8995_priv *wm8995;
2204*4882a593Smuzhiyun int ret;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun wm8995 = devm_kzalloc(&spi->dev, sizeof(*wm8995), GFP_KERNEL);
2207*4882a593Smuzhiyun if (!wm8995)
2208*4882a593Smuzhiyun return -ENOMEM;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun spi_set_drvdata(spi, wm8995);
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun wm8995->regmap = devm_regmap_init_spi(spi, &wm8995_regmap);
2213*4882a593Smuzhiyun if (IS_ERR(wm8995->regmap)) {
2214*4882a593Smuzhiyun ret = PTR_ERR(wm8995->regmap);
2215*4882a593Smuzhiyun dev_err(&spi->dev, "Failed to register regmap: %d\n", ret);
2216*4882a593Smuzhiyun return ret;
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&spi->dev,
2220*4882a593Smuzhiyun &soc_component_dev_wm8995, wm8995_dai,
2221*4882a593Smuzhiyun ARRAY_SIZE(wm8995_dai));
2222*4882a593Smuzhiyun return ret;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun static struct spi_driver wm8995_spi_driver = {
2226*4882a593Smuzhiyun .driver = {
2227*4882a593Smuzhiyun .name = "wm8995",
2228*4882a593Smuzhiyun },
2229*4882a593Smuzhiyun .probe = wm8995_spi_probe,
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun #endif
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
wm8995_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2234*4882a593Smuzhiyun static int wm8995_i2c_probe(struct i2c_client *i2c,
2235*4882a593Smuzhiyun const struct i2c_device_id *id)
2236*4882a593Smuzhiyun {
2237*4882a593Smuzhiyun struct wm8995_priv *wm8995;
2238*4882a593Smuzhiyun int ret;
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun wm8995 = devm_kzalloc(&i2c->dev, sizeof(*wm8995), GFP_KERNEL);
2241*4882a593Smuzhiyun if (!wm8995)
2242*4882a593Smuzhiyun return -ENOMEM;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun i2c_set_clientdata(i2c, wm8995);
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun wm8995->regmap = devm_regmap_init_i2c(i2c, &wm8995_regmap);
2247*4882a593Smuzhiyun if (IS_ERR(wm8995->regmap)) {
2248*4882a593Smuzhiyun ret = PTR_ERR(wm8995->regmap);
2249*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register regmap: %d\n", ret);
2250*4882a593Smuzhiyun return ret;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
2254*4882a593Smuzhiyun &soc_component_dev_wm8995, wm8995_dai,
2255*4882a593Smuzhiyun ARRAY_SIZE(wm8995_dai));
2256*4882a593Smuzhiyun if (ret < 0)
2257*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register CODEC: %d\n", ret);
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun return ret;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun static const struct i2c_device_id wm8995_i2c_id[] = {
2263*4882a593Smuzhiyun {"wm8995", 0},
2264*4882a593Smuzhiyun {}
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8995_i2c_id);
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun static struct i2c_driver wm8995_i2c_driver = {
2270*4882a593Smuzhiyun .driver = {
2271*4882a593Smuzhiyun .name = "wm8995",
2272*4882a593Smuzhiyun },
2273*4882a593Smuzhiyun .probe = wm8995_i2c_probe,
2274*4882a593Smuzhiyun .id_table = wm8995_i2c_id
2275*4882a593Smuzhiyun };
2276*4882a593Smuzhiyun #endif
2277*4882a593Smuzhiyun
wm8995_modinit(void)2278*4882a593Smuzhiyun static int __init wm8995_modinit(void)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun int ret = 0;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
2283*4882a593Smuzhiyun ret = i2c_add_driver(&wm8995_i2c_driver);
2284*4882a593Smuzhiyun if (ret) {
2285*4882a593Smuzhiyun printk(KERN_ERR "Failed to register wm8995 I2C driver: %d\n",
2286*4882a593Smuzhiyun ret);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun #endif
2289*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
2290*4882a593Smuzhiyun ret = spi_register_driver(&wm8995_spi_driver);
2291*4882a593Smuzhiyun if (ret) {
2292*4882a593Smuzhiyun printk(KERN_ERR "Failed to register wm8995 SPI driver: %d\n",
2293*4882a593Smuzhiyun ret);
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun #endif
2296*4882a593Smuzhiyun return ret;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun module_init(wm8995_modinit);
2300*4882a593Smuzhiyun
wm8995_exit(void)2301*4882a593Smuzhiyun static void __exit wm8995_exit(void)
2302*4882a593Smuzhiyun {
2303*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
2304*4882a593Smuzhiyun i2c_del_driver(&wm8995_i2c_driver);
2305*4882a593Smuzhiyun #endif
2306*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
2307*4882a593Smuzhiyun spi_unregister_driver(&wm8995_spi_driver);
2308*4882a593Smuzhiyun #endif
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun module_exit(wm8995_exit);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8995 driver");
2314*4882a593Smuzhiyun MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
2315*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2316