1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm8994.c -- WM8994 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2009-12 Wolfson Microelectronics plc
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/gcd.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/jack.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun #include <sound/soc.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun #include <trace/events/asoc.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/mfd/wm8994/core.h>
31*4882a593Smuzhiyun #include <linux/mfd/wm8994/registers.h>
32*4882a593Smuzhiyun #include <linux/mfd/wm8994/pdata.h>
33*4882a593Smuzhiyun #include <linux/mfd/wm8994/gpio.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "wm8994.h"
36*4882a593Smuzhiyun #include "wm_hubs.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define WM1811_JACKDET_MODE_NONE 0x0000
39*4882a593Smuzhiyun #define WM1811_JACKDET_MODE_JACK 0x0100
40*4882a593Smuzhiyun #define WM1811_JACKDET_MODE_MIC 0x0080
41*4882a593Smuzhiyun #define WM1811_JACKDET_MODE_AUDIO 0x0180
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define WM8994_NUM_DRC 3
44*4882a593Smuzhiyun #define WM8994_NUM_EQ 3
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct wm8994_reg_mask {
47*4882a593Smuzhiyun unsigned int reg;
48*4882a593Smuzhiyun unsigned int mask;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct wm8994_reg_mask wm8994_vu_bits[] = {
52*4882a593Smuzhiyun { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
53*4882a593Smuzhiyun { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
54*4882a593Smuzhiyun { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
55*4882a593Smuzhiyun { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
56*4882a593Smuzhiyun { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
57*4882a593Smuzhiyun { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
58*4882a593Smuzhiyun { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
59*4882a593Smuzhiyun { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
60*4882a593Smuzhiyun { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
61*4882a593Smuzhiyun { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
64*4882a593Smuzhiyun { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
65*4882a593Smuzhiyun { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
66*4882a593Smuzhiyun { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
67*4882a593Smuzhiyun { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
68*4882a593Smuzhiyun { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
69*4882a593Smuzhiyun { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
70*4882a593Smuzhiyun { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
71*4882a593Smuzhiyun { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
72*4882a593Smuzhiyun { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
73*4882a593Smuzhiyun { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
74*4882a593Smuzhiyun { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* VU bitfields for ADC2, DAC2 not available on WM1811 */
78*4882a593Smuzhiyun static struct wm8994_reg_mask wm8994_adc2_dac2_vu_bits[] = {
79*4882a593Smuzhiyun { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
80*4882a593Smuzhiyun { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
81*4882a593Smuzhiyun { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
82*4882a593Smuzhiyun { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int wm8994_drc_base[] = {
86*4882a593Smuzhiyun WM8994_AIF1_DRC1_1,
87*4882a593Smuzhiyun WM8994_AIF1_DRC2_1,
88*4882a593Smuzhiyun WM8994_AIF2_DRC_1,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static int wm8994_retune_mobile_base[] = {
92*4882a593Smuzhiyun WM8994_AIF1_DAC1_EQ_GAINS_1,
93*4882a593Smuzhiyun WM8994_AIF1_DAC2_EQ_GAINS_1,
94*4882a593Smuzhiyun WM8994_AIF2_EQ_GAINS_1,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const struct wm8958_micd_rate micdet_rates[] = {
98*4882a593Smuzhiyun { 32768, true, 1, 4 },
99*4882a593Smuzhiyun { 32768, false, 1, 1 },
100*4882a593Smuzhiyun { 44100 * 256, true, 7, 10 },
101*4882a593Smuzhiyun { 44100 * 256, false, 7, 10 },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct wm8958_micd_rate jackdet_rates[] = {
105*4882a593Smuzhiyun { 32768, true, 0, 1 },
106*4882a593Smuzhiyun { 32768, false, 0, 1 },
107*4882a593Smuzhiyun { 44100 * 256, true, 10, 10 },
108*4882a593Smuzhiyun { 44100 * 256, false, 7, 8 },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
wm8958_micd_set_rate(struct snd_soc_component * component)111*4882a593Smuzhiyun static void wm8958_micd_set_rate(struct snd_soc_component *component)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
114*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
115*4882a593Smuzhiyun int best, i, sysclk, val;
116*4882a593Smuzhiyun bool idle;
117*4882a593Smuzhiyun const struct wm8958_micd_rate *rates;
118*4882a593Smuzhiyun int num_rates;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun idle = !wm8994->jack_mic;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun sysclk = snd_soc_component_read(component, WM8994_CLOCKING_1);
123*4882a593Smuzhiyun if (sysclk & WM8994_SYSCLK_SRC)
124*4882a593Smuzhiyun sysclk = wm8994->aifclk[1];
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun sysclk = wm8994->aifclk[0];
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (control->pdata.micd_rates) {
129*4882a593Smuzhiyun rates = control->pdata.micd_rates;
130*4882a593Smuzhiyun num_rates = control->pdata.num_micd_rates;
131*4882a593Smuzhiyun } else if (wm8994->jackdet) {
132*4882a593Smuzhiyun rates = jackdet_rates;
133*4882a593Smuzhiyun num_rates = ARRAY_SIZE(jackdet_rates);
134*4882a593Smuzhiyun } else {
135*4882a593Smuzhiyun rates = micdet_rates;
136*4882a593Smuzhiyun num_rates = ARRAY_SIZE(micdet_rates);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun best = 0;
140*4882a593Smuzhiyun for (i = 0; i < num_rates; i++) {
141*4882a593Smuzhiyun if (rates[i].idle != idle)
142*4882a593Smuzhiyun continue;
143*4882a593Smuzhiyun if (abs(rates[i].sysclk - sysclk) <
144*4882a593Smuzhiyun abs(rates[best].sysclk - sysclk))
145*4882a593Smuzhiyun best = i;
146*4882a593Smuzhiyun else if (rates[best].idle != idle)
147*4882a593Smuzhiyun best = i;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
151*4882a593Smuzhiyun | rates[best].rate << WM8958_MICD_RATE_SHIFT;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun dev_dbg(component->dev, "MICD rate %d,%d for %dHz %s\n",
154*4882a593Smuzhiyun rates[best].start, rates[best].rate, sysclk,
155*4882a593Smuzhiyun idle ? "idle" : "active");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1,
158*4882a593Smuzhiyun WM8958_MICD_BIAS_STARTTIME_MASK |
159*4882a593Smuzhiyun WM8958_MICD_RATE_MASK, val);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
configure_aif_clock(struct snd_soc_component * component,int aif)162*4882a593Smuzhiyun static int configure_aif_clock(struct snd_soc_component *component, int aif)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
165*4882a593Smuzhiyun int rate;
166*4882a593Smuzhiyun int reg1 = 0;
167*4882a593Smuzhiyun int offset;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (aif)
170*4882a593Smuzhiyun offset = 4;
171*4882a593Smuzhiyun else
172*4882a593Smuzhiyun offset = 0;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun switch (wm8994->sysclk[aif]) {
175*4882a593Smuzhiyun case WM8994_SYSCLK_MCLK1:
176*4882a593Smuzhiyun rate = wm8994->mclk_rate[0];
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun case WM8994_SYSCLK_MCLK2:
180*4882a593Smuzhiyun reg1 |= 0x8;
181*4882a593Smuzhiyun rate = wm8994->mclk_rate[1];
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun case WM8994_SYSCLK_FLL1:
185*4882a593Smuzhiyun reg1 |= 0x10;
186*4882a593Smuzhiyun rate = wm8994->fll[0].out;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun case WM8994_SYSCLK_FLL2:
190*4882a593Smuzhiyun reg1 |= 0x18;
191*4882a593Smuzhiyun rate = wm8994->fll[1].out;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun default:
195*4882a593Smuzhiyun return -EINVAL;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (rate >= 13500000) {
199*4882a593Smuzhiyun rate /= 2;
200*4882a593Smuzhiyun reg1 |= WM8994_AIF1CLK_DIV;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun dev_dbg(component->dev, "Dividing AIF%d clock to %dHz\n",
203*4882a593Smuzhiyun aif + 1, rate);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun wm8994->aifclk[aif] = rate;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_CLOCKING_1 + offset,
209*4882a593Smuzhiyun WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
210*4882a593Smuzhiyun reg1);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
configure_clock(struct snd_soc_component * component)215*4882a593Smuzhiyun static int configure_clock(struct snd_soc_component *component)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
218*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
219*4882a593Smuzhiyun int change, new;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Bring up the AIF clocks first */
222*4882a593Smuzhiyun configure_aif_clock(component, 0);
223*4882a593Smuzhiyun configure_aif_clock(component, 1);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Then switch CLK_SYS over to the higher of them; a change
226*4882a593Smuzhiyun * can only happen as a result of a clocking change which can
227*4882a593Smuzhiyun * only be made outside of DAPM so we can safely redo the
228*4882a593Smuzhiyun * clocking.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* If they're equal it doesn't matter which is used */
232*4882a593Smuzhiyun if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
233*4882a593Smuzhiyun wm8958_micd_set_rate(component);
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (wm8994->aifclk[0] < wm8994->aifclk[1])
238*4882a593Smuzhiyun new = WM8994_SYSCLK_SRC;
239*4882a593Smuzhiyun else
240*4882a593Smuzhiyun new = 0;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun change = snd_soc_component_update_bits(component, WM8994_CLOCKING_1,
243*4882a593Smuzhiyun WM8994_SYSCLK_SRC, new);
244*4882a593Smuzhiyun if (change)
245*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun wm8958_micd_set_rate(component);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
check_clk_sys(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)252*4882a593Smuzhiyun static int check_clk_sys(struct snd_soc_dapm_widget *source,
253*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
256*4882a593Smuzhiyun int reg = snd_soc_component_read(component, WM8994_CLOCKING_1);
257*4882a593Smuzhiyun const char *clk;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Check what we're currently using for CLK_SYS */
260*4882a593Smuzhiyun if (reg & WM8994_SYSCLK_SRC)
261*4882a593Smuzhiyun clk = "AIF2CLK";
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun clk = "AIF1CLK";
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return strcmp(source->name, clk) == 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const char *sidetone_hpf_text[] = {
269*4882a593Smuzhiyun "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sidetone_hpf,
273*4882a593Smuzhiyun WM8994_SIDETONE, 7, sidetone_hpf_text);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const char *adc_hpf_text[] = {
276*4882a593Smuzhiyun "HiFi", "Voice 1", "Voice 2", "Voice 3"
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1adc1_hpf,
280*4882a593Smuzhiyun WM8994_AIF1_ADC1_FILTERS, 13, adc_hpf_text);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1adc2_hpf,
283*4882a593Smuzhiyun WM8994_AIF1_ADC2_FILTERS, 13, adc_hpf_text);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2adc_hpf,
286*4882a593Smuzhiyun WM8994_AIF2_ADC_FILTERS, 13, adc_hpf_text);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
289*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
290*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
291*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
292*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
293*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #define WM8994_DRC_SWITCH(xname, reg, shift) \
296*4882a593Smuzhiyun SOC_SINGLE_EXT(xname, reg, shift, 1, 0, \
297*4882a593Smuzhiyun snd_soc_get_volsw, wm8994_put_drc_sw)
298*4882a593Smuzhiyun
wm8994_put_drc_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)299*4882a593Smuzhiyun static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
300*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct soc_mixer_control *mc =
303*4882a593Smuzhiyun (struct soc_mixer_control *)kcontrol->private_value;
304*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
305*4882a593Smuzhiyun int mask, ret;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Can't enable both ADC and DAC paths simultaneously */
308*4882a593Smuzhiyun if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
309*4882a593Smuzhiyun mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
310*4882a593Smuzhiyun WM8994_AIF1ADC1R_DRC_ENA_MASK;
311*4882a593Smuzhiyun else
312*4882a593Smuzhiyun mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ret = snd_soc_component_read(component, mc->reg);
315*4882a593Smuzhiyun if (ret < 0)
316*4882a593Smuzhiyun return ret;
317*4882a593Smuzhiyun if (ret & mask)
318*4882a593Smuzhiyun return -EINVAL;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return snd_soc_put_volsw(kcontrol, ucontrol);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
wm8994_set_drc(struct snd_soc_component * component,int drc)323*4882a593Smuzhiyun static void wm8994_set_drc(struct snd_soc_component *component, int drc)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
326*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
327*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
328*4882a593Smuzhiyun int base = wm8994_drc_base[drc];
329*4882a593Smuzhiyun int cfg = wm8994->drc_cfg[drc];
330*4882a593Smuzhiyun int save, i;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Save any enables; the configuration should clear them. */
333*4882a593Smuzhiyun save = snd_soc_component_read(component, base);
334*4882a593Smuzhiyun save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
335*4882a593Smuzhiyun WM8994_AIF1ADC1R_DRC_ENA;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun for (i = 0; i < WM8994_DRC_REGS; i++)
338*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + i, 0xffff,
339*4882a593Smuzhiyun pdata->drc_cfgs[cfg].regs[i]);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun snd_soc_component_update_bits(component, base, WM8994_AIF1DAC1_DRC_ENA |
342*4882a593Smuzhiyun WM8994_AIF1ADC1L_DRC_ENA |
343*4882a593Smuzhiyun WM8994_AIF1ADC1R_DRC_ENA, save);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Icky as hell but saves code duplication */
wm8994_get_drc(const char * name)347*4882a593Smuzhiyun static int wm8994_get_drc(const char *name)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun if (strcmp(name, "AIF1DRC1 Mode") == 0)
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun if (strcmp(name, "AIF1DRC2 Mode") == 0)
352*4882a593Smuzhiyun return 1;
353*4882a593Smuzhiyun if (strcmp(name, "AIF2DRC Mode") == 0)
354*4882a593Smuzhiyun return 2;
355*4882a593Smuzhiyun return -EINVAL;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
wm8994_put_drc_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)358*4882a593Smuzhiyun static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
359*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
362*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
363*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
364*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
365*4882a593Smuzhiyun int drc = wm8994_get_drc(kcontrol->id.name);
366*4882a593Smuzhiyun int value = ucontrol->value.enumerated.item[0];
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (drc < 0)
369*4882a593Smuzhiyun return drc;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (value >= pdata->num_drc_cfgs)
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun wm8994->drc_cfg[drc] = value;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun wm8994_set_drc(component, drc);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
wm8994_get_drc_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)381*4882a593Smuzhiyun static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
382*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
385*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
386*4882a593Smuzhiyun int drc = wm8994_get_drc(kcontrol->id.name);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (drc < 0)
389*4882a593Smuzhiyun return drc;
390*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
wm8994_set_retune_mobile(struct snd_soc_component * component,int block)395*4882a593Smuzhiyun static void wm8994_set_retune_mobile(struct snd_soc_component *component, int block)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
398*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
399*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
400*4882a593Smuzhiyun int base = wm8994_retune_mobile_base[block];
401*4882a593Smuzhiyun int iface, best, best_val, save, i, cfg;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (!pdata || !wm8994->num_retune_mobile_texts)
404*4882a593Smuzhiyun return;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun switch (block) {
407*4882a593Smuzhiyun case 0:
408*4882a593Smuzhiyun case 1:
409*4882a593Smuzhiyun iface = 0;
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun case 2:
412*4882a593Smuzhiyun iface = 1;
413*4882a593Smuzhiyun break;
414*4882a593Smuzhiyun default:
415*4882a593Smuzhiyun return;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Find the version of the currently selected configuration
419*4882a593Smuzhiyun * with the nearest sample rate. */
420*4882a593Smuzhiyun cfg = wm8994->retune_mobile_cfg[block];
421*4882a593Smuzhiyun best = 0;
422*4882a593Smuzhiyun best_val = INT_MAX;
423*4882a593Smuzhiyun for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
424*4882a593Smuzhiyun if (strcmp(pdata->retune_mobile_cfgs[i].name,
425*4882a593Smuzhiyun wm8994->retune_mobile_texts[cfg]) == 0 &&
426*4882a593Smuzhiyun abs(pdata->retune_mobile_cfgs[i].rate
427*4882a593Smuzhiyun - wm8994->dac_rates[iface]) < best_val) {
428*4882a593Smuzhiyun best = i;
429*4882a593Smuzhiyun best_val = abs(pdata->retune_mobile_cfgs[i].rate
430*4882a593Smuzhiyun - wm8994->dac_rates[iface]);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun dev_dbg(component->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
435*4882a593Smuzhiyun block,
436*4882a593Smuzhiyun pdata->retune_mobile_cfgs[best].name,
437*4882a593Smuzhiyun pdata->retune_mobile_cfgs[best].rate,
438*4882a593Smuzhiyun wm8994->dac_rates[iface]);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /* The EQ will be disabled while reconfiguring it, remember the
441*4882a593Smuzhiyun * current configuration.
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun save = snd_soc_component_read(component, base);
444*4882a593Smuzhiyun save &= WM8994_AIF1DAC1_EQ_ENA;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun for (i = 0; i < WM8994_EQ_REGS; i++)
447*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + i, 0xffff,
448*4882a593Smuzhiyun pdata->retune_mobile_cfgs[best].regs[i]);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun snd_soc_component_update_bits(component, base, WM8994_AIF1DAC1_EQ_ENA, save);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Icky as hell but saves code duplication */
wm8994_get_retune_mobile_block(const char * name)454*4882a593Smuzhiyun static int wm8994_get_retune_mobile_block(const char *name)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun if (strcmp(name, "AIF1.1 EQ Mode") == 0)
457*4882a593Smuzhiyun return 0;
458*4882a593Smuzhiyun if (strcmp(name, "AIF1.2 EQ Mode") == 0)
459*4882a593Smuzhiyun return 1;
460*4882a593Smuzhiyun if (strcmp(name, "AIF2 EQ Mode") == 0)
461*4882a593Smuzhiyun return 2;
462*4882a593Smuzhiyun return -EINVAL;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
wm8994_put_retune_mobile_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)465*4882a593Smuzhiyun static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
466*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
469*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
470*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
471*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
472*4882a593Smuzhiyun int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
473*4882a593Smuzhiyun int value = ucontrol->value.enumerated.item[0];
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (block < 0)
476*4882a593Smuzhiyun return block;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (value >= pdata->num_retune_mobile_cfgs)
479*4882a593Smuzhiyun return -EINVAL;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun wm8994->retune_mobile_cfg[block] = value;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun wm8994_set_retune_mobile(component, block);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
wm8994_get_retune_mobile_enum(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)488*4882a593Smuzhiyun static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
489*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
492*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
493*4882a593Smuzhiyun int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (block < 0)
496*4882a593Smuzhiyun return block;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static const char *aif_chan_src_text[] = {
504*4882a593Smuzhiyun "Left", "Right"
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1adcl_src,
508*4882a593Smuzhiyun WM8994_AIF1_CONTROL_1, 15, aif_chan_src_text);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1adcr_src,
511*4882a593Smuzhiyun WM8994_AIF1_CONTROL_1, 14, aif_chan_src_text);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2adcl_src,
514*4882a593Smuzhiyun WM8994_AIF2_CONTROL_1, 15, aif_chan_src_text);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2adcr_src,
517*4882a593Smuzhiyun WM8994_AIF2_CONTROL_1, 14, aif_chan_src_text);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1dacl_src,
520*4882a593Smuzhiyun WM8994_AIF1_CONTROL_2, 15, aif_chan_src_text);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1dacr_src,
523*4882a593Smuzhiyun WM8994_AIF1_CONTROL_2, 14, aif_chan_src_text);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2dacl_src,
526*4882a593Smuzhiyun WM8994_AIF2_CONTROL_2, 15, aif_chan_src_text);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2dacr_src,
529*4882a593Smuzhiyun WM8994_AIF2_CONTROL_2, 14, aif_chan_src_text);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const char *osr_text[] = {
532*4882a593Smuzhiyun "Low Power", "High Performance",
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dac_osr,
536*4882a593Smuzhiyun WM8994_OVERSAMPLING, 0, osr_text);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc_osr,
539*4882a593Smuzhiyun WM8994_OVERSAMPLING, 1, osr_text);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8994_common_snd_controls[] = {
542*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
543*4882a593Smuzhiyun WM8994_AIF1_ADC1_RIGHT_VOLUME,
544*4882a593Smuzhiyun 1, 119, 0, digital_tlv),
545*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
546*4882a593Smuzhiyun WM8994_AIF2_ADC_RIGHT_VOLUME,
547*4882a593Smuzhiyun 1, 119, 0, digital_tlv),
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
550*4882a593Smuzhiyun SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
551*4882a593Smuzhiyun SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
552*4882a593Smuzhiyun SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun SOC_ENUM("AIF1DACL Source", aif1dacl_src),
555*4882a593Smuzhiyun SOC_ENUM("AIF1DACR Source", aif1dacr_src),
556*4882a593Smuzhiyun SOC_ENUM("AIF2DACL Source", aif2dacl_src),
557*4882a593Smuzhiyun SOC_ENUM("AIF2DACR Source", aif2dacr_src),
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
560*4882a593Smuzhiyun WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
561*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
562*4882a593Smuzhiyun WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
565*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
568*4882a593Smuzhiyun SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
571*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
572*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
575*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
576*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
579*4882a593Smuzhiyun 5, 12, 0, st_tlv),
580*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
581*4882a593Smuzhiyun 0, 12, 0, st_tlv),
582*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
583*4882a593Smuzhiyun 5, 12, 0, st_tlv),
584*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
585*4882a593Smuzhiyun 0, 12, 0, st_tlv),
586*4882a593Smuzhiyun SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
587*4882a593Smuzhiyun SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
590*4882a593Smuzhiyun SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
593*4882a593Smuzhiyun SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun SOC_ENUM("ADC OSR", adc_osr),
596*4882a593Smuzhiyun SOC_ENUM("DAC OSR", dac_osr),
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
599*4882a593Smuzhiyun WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
600*4882a593Smuzhiyun SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
601*4882a593Smuzhiyun WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
604*4882a593Smuzhiyun WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
605*4882a593Smuzhiyun SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
606*4882a593Smuzhiyun WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
609*4882a593Smuzhiyun 6, 1, 1, wm_hubs_spkmix_tlv),
610*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
611*4882a593Smuzhiyun 2, 1, 1, wm_hubs_spkmix_tlv),
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
614*4882a593Smuzhiyun 6, 1, 1, wm_hubs_spkmix_tlv),
615*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
616*4882a593Smuzhiyun 2, 1, 1, wm_hubs_spkmix_tlv),
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
619*4882a593Smuzhiyun 10, 15, 0, wm8994_3d_tlv),
620*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
621*4882a593Smuzhiyun 8, 1, 0),
622*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
623*4882a593Smuzhiyun 10, 15, 0, wm8994_3d_tlv),
624*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
625*4882a593Smuzhiyun 8, 1, 0),
626*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
627*4882a593Smuzhiyun 10, 15, 0, wm8994_3d_tlv),
628*4882a593Smuzhiyun SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
629*4882a593Smuzhiyun 8, 1, 0),
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Controls not available on WM1811 */
633*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8994_snd_controls[] = {
634*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
635*4882a593Smuzhiyun WM8994_AIF1_ADC2_RIGHT_VOLUME,
636*4882a593Smuzhiyun 1, 119, 0, digital_tlv),
637*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
638*4882a593Smuzhiyun WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
643*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
644*4882a593Smuzhiyun WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
647*4882a593Smuzhiyun SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8994_eq_controls[] = {
651*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
652*4882a593Smuzhiyun eq_tlv),
653*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
654*4882a593Smuzhiyun eq_tlv),
655*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
656*4882a593Smuzhiyun eq_tlv),
657*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
658*4882a593Smuzhiyun eq_tlv),
659*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
660*4882a593Smuzhiyun eq_tlv),
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
663*4882a593Smuzhiyun eq_tlv),
664*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
665*4882a593Smuzhiyun eq_tlv),
666*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
667*4882a593Smuzhiyun eq_tlv),
668*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
669*4882a593Smuzhiyun eq_tlv),
670*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
671*4882a593Smuzhiyun eq_tlv),
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
674*4882a593Smuzhiyun eq_tlv),
675*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
676*4882a593Smuzhiyun eq_tlv),
677*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
678*4882a593Smuzhiyun eq_tlv),
679*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
680*4882a593Smuzhiyun eq_tlv),
681*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
682*4882a593Smuzhiyun eq_tlv),
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8994_drc_controls[] = {
686*4882a593Smuzhiyun SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
687*4882a593Smuzhiyun WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
688*4882a593Smuzhiyun WM8994_AIF1ADC1R_DRC_ENA),
689*4882a593Smuzhiyun SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
690*4882a593Smuzhiyun WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
691*4882a593Smuzhiyun WM8994_AIF1ADC2R_DRC_ENA),
692*4882a593Smuzhiyun SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
693*4882a593Smuzhiyun WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
694*4882a593Smuzhiyun WM8994_AIF2ADCR_DRC_ENA),
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const char *wm8958_ng_text[] = {
698*4882a593Smuzhiyun "30ms", "125ms", "250ms", "500ms",
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8958_aif1dac1_ng_hold,
702*4882a593Smuzhiyun WM8958_AIF1_DAC1_NOISE_GATE,
703*4882a593Smuzhiyun WM8958_AIF1DAC1_NG_THR_SHIFT,
704*4882a593Smuzhiyun wm8958_ng_text);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8958_aif1dac2_ng_hold,
707*4882a593Smuzhiyun WM8958_AIF1_DAC2_NOISE_GATE,
708*4882a593Smuzhiyun WM8958_AIF1DAC2_NG_THR_SHIFT,
709*4882a593Smuzhiyun wm8958_ng_text);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8958_aif2dac_ng_hold,
712*4882a593Smuzhiyun WM8958_AIF2_DAC_NOISE_GATE,
713*4882a593Smuzhiyun WM8958_AIF2DAC_NG_THR_SHIFT,
714*4882a593Smuzhiyun wm8958_ng_text);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8958_snd_controls[] = {
717*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
720*4882a593Smuzhiyun WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
721*4882a593Smuzhiyun SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
722*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
723*4882a593Smuzhiyun WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
724*4882a593Smuzhiyun 7, 1, ng_tlv),
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
727*4882a593Smuzhiyun WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
728*4882a593Smuzhiyun SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
729*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
730*4882a593Smuzhiyun WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
731*4882a593Smuzhiyun 7, 1, ng_tlv),
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
734*4882a593Smuzhiyun WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
735*4882a593Smuzhiyun SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
736*4882a593Smuzhiyun SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
737*4882a593Smuzhiyun WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
738*4882a593Smuzhiyun 7, 1, ng_tlv),
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* We run all mode setting through a function to enforce audio mode */
wm1811_jackdet_set_mode(struct snd_soc_component * component,u16 mode)742*4882a593Smuzhiyun static void wm1811_jackdet_set_mode(struct snd_soc_component *component, u16 mode)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (!wm8994->jackdet || !wm8994->micdet[0].jack)
747*4882a593Smuzhiyun return;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (wm8994->active_refcount)
750*4882a593Smuzhiyun mode = WM1811_JACKDET_MODE_AUDIO;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (mode == wm8994->jackdet_mode)
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun wm8994->jackdet_mode = mode;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Always use audio mode to detect while the system is active */
758*4882a593Smuzhiyun if (mode != WM1811_JACKDET_MODE_NONE)
759*4882a593Smuzhiyun mode = WM1811_JACKDET_MODE_AUDIO;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
762*4882a593Smuzhiyun WM1811_JACKDET_MODE_MASK, mode);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
active_reference(struct snd_soc_component * component)765*4882a593Smuzhiyun static void active_reference(struct snd_soc_component *component)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun wm8994->active_refcount++;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun dev_dbg(component->dev, "Active refcount incremented, now %d\n",
774*4882a593Smuzhiyun wm8994->active_refcount);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* If we're using jack detection go into audio mode */
777*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, WM1811_JACKDET_MODE_AUDIO);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
active_dereference(struct snd_soc_component * component)782*4882a593Smuzhiyun static void active_dereference(struct snd_soc_component *component)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
785*4882a593Smuzhiyun u16 mode;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun wm8994->active_refcount--;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun dev_dbg(component->dev, "Active refcount decremented, now %d\n",
792*4882a593Smuzhiyun wm8994->active_refcount);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (wm8994->active_refcount == 0) {
795*4882a593Smuzhiyun /* Go into appropriate detection only mode */
796*4882a593Smuzhiyun if (wm8994->jack_mic || wm8994->mic_detecting)
797*4882a593Smuzhiyun mode = WM1811_JACKDET_MODE_MIC;
798*4882a593Smuzhiyun else
799*4882a593Smuzhiyun mode = WM1811_JACKDET_MODE_JACK;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, mode);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
clk_sys_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)807*4882a593Smuzhiyun static int clk_sys_event(struct snd_soc_dapm_widget *w,
808*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
811*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun switch (event) {
814*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
815*4882a593Smuzhiyun return configure_clock(component);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun * JACKDET won't run until we start the clock and it
820*4882a593Smuzhiyun * only reports deltas, make sure we notify the state
821*4882a593Smuzhiyun * up the stack on startup. Use a *very* generous
822*4882a593Smuzhiyun * timeout for paranoia, there's no urgency and we
823*4882a593Smuzhiyun * don't want false reports.
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun if (wm8994->jackdet && !wm8994->clk_has_run) {
826*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
827*4882a593Smuzhiyun &wm8994->jackdet_bootstrap,
828*4882a593Smuzhiyun msecs_to_jiffies(1000));
829*4882a593Smuzhiyun wm8994->clk_has_run = true;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun break;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
834*4882a593Smuzhiyun configure_clock(component);
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
vmid_reference(struct snd_soc_component * component)841*4882a593Smuzhiyun static void vmid_reference(struct snd_soc_component *component)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun wm8994->vmid_refcount++;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun dev_dbg(component->dev, "Referencing VMID, refcount is now %d\n",
850*4882a593Smuzhiyun wm8994->vmid_refcount);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if (wm8994->vmid_refcount == 1) {
853*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_1,
854*4882a593Smuzhiyun WM8994_LINEOUT1_DISCH |
855*4882a593Smuzhiyun WM8994_LINEOUT2_DISCH, 0);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun wm_hubs_vmid_ena(component);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun switch (wm8994->vmid_mode) {
860*4882a593Smuzhiyun default:
861*4882a593Smuzhiyun WARN_ON(NULL == "Invalid VMID mode");
862*4882a593Smuzhiyun fallthrough;
863*4882a593Smuzhiyun case WM8994_VMID_NORMAL:
864*4882a593Smuzhiyun /* Startup bias, VMID ramp & buffer */
865*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
866*4882a593Smuzhiyun WM8994_BIAS_SRC |
867*4882a593Smuzhiyun WM8994_VMID_DISCH |
868*4882a593Smuzhiyun WM8994_STARTUP_BIAS_ENA |
869*4882a593Smuzhiyun WM8994_VMID_BUF_ENA |
870*4882a593Smuzhiyun WM8994_VMID_RAMP_MASK,
871*4882a593Smuzhiyun WM8994_BIAS_SRC |
872*4882a593Smuzhiyun WM8994_STARTUP_BIAS_ENA |
873*4882a593Smuzhiyun WM8994_VMID_BUF_ENA |
874*4882a593Smuzhiyun (0x2 << WM8994_VMID_RAMP_SHIFT));
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /* Main bias enable, VMID=2x40k */
877*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_1,
878*4882a593Smuzhiyun WM8994_BIAS_ENA |
879*4882a593Smuzhiyun WM8994_VMID_SEL_MASK,
880*4882a593Smuzhiyun WM8994_BIAS_ENA | 0x2);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun msleep(300);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
885*4882a593Smuzhiyun WM8994_VMID_RAMP_MASK |
886*4882a593Smuzhiyun WM8994_BIAS_SRC,
887*4882a593Smuzhiyun 0);
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun case WM8994_VMID_FORCE:
891*4882a593Smuzhiyun /* Startup bias, slow VMID ramp & buffer */
892*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
893*4882a593Smuzhiyun WM8994_BIAS_SRC |
894*4882a593Smuzhiyun WM8994_VMID_DISCH |
895*4882a593Smuzhiyun WM8994_STARTUP_BIAS_ENA |
896*4882a593Smuzhiyun WM8994_VMID_BUF_ENA |
897*4882a593Smuzhiyun WM8994_VMID_RAMP_MASK,
898*4882a593Smuzhiyun WM8994_BIAS_SRC |
899*4882a593Smuzhiyun WM8994_STARTUP_BIAS_ENA |
900*4882a593Smuzhiyun WM8994_VMID_BUF_ENA |
901*4882a593Smuzhiyun (0x2 << WM8994_VMID_RAMP_SHIFT));
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* Main bias enable, VMID=2x40k */
904*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_1,
905*4882a593Smuzhiyun WM8994_BIAS_ENA |
906*4882a593Smuzhiyun WM8994_VMID_SEL_MASK,
907*4882a593Smuzhiyun WM8994_BIAS_ENA | 0x2);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun msleep(400);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
912*4882a593Smuzhiyun WM8994_VMID_RAMP_MASK |
913*4882a593Smuzhiyun WM8994_BIAS_SRC,
914*4882a593Smuzhiyun 0);
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
vmid_dereference(struct snd_soc_component * component)920*4882a593Smuzhiyun static void vmid_dereference(struct snd_soc_component *component)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun wm8994->vmid_refcount--;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun dev_dbg(component->dev, "Dereferencing VMID, refcount is now %d\n",
927*4882a593Smuzhiyun wm8994->vmid_refcount);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun if (wm8994->vmid_refcount == 0) {
930*4882a593Smuzhiyun if (wm8994->hubs.lineout1_se)
931*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_3,
932*4882a593Smuzhiyun WM8994_LINEOUT1N_ENA |
933*4882a593Smuzhiyun WM8994_LINEOUT1P_ENA,
934*4882a593Smuzhiyun WM8994_LINEOUT1N_ENA |
935*4882a593Smuzhiyun WM8994_LINEOUT1P_ENA);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun if (wm8994->hubs.lineout2_se)
938*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_3,
939*4882a593Smuzhiyun WM8994_LINEOUT2N_ENA |
940*4882a593Smuzhiyun WM8994_LINEOUT2P_ENA,
941*4882a593Smuzhiyun WM8994_LINEOUT2N_ENA |
942*4882a593Smuzhiyun WM8994_LINEOUT2P_ENA);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Start discharging VMID */
945*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
946*4882a593Smuzhiyun WM8994_BIAS_SRC |
947*4882a593Smuzhiyun WM8994_VMID_DISCH,
948*4882a593Smuzhiyun WM8994_BIAS_SRC |
949*4882a593Smuzhiyun WM8994_VMID_DISCH);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_1,
952*4882a593Smuzhiyun WM8994_VMID_SEL_MASK, 0);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun msleep(400);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Active discharge */
957*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_1,
958*4882a593Smuzhiyun WM8994_LINEOUT1_DISCH |
959*4882a593Smuzhiyun WM8994_LINEOUT2_DISCH,
960*4882a593Smuzhiyun WM8994_LINEOUT1_DISCH |
961*4882a593Smuzhiyun WM8994_LINEOUT2_DISCH);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_3,
964*4882a593Smuzhiyun WM8994_LINEOUT1N_ENA |
965*4882a593Smuzhiyun WM8994_LINEOUT1P_ENA |
966*4882a593Smuzhiyun WM8994_LINEOUT2N_ENA |
967*4882a593Smuzhiyun WM8994_LINEOUT2P_ENA, 0);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* Switch off startup biases */
970*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_2,
971*4882a593Smuzhiyun WM8994_BIAS_SRC |
972*4882a593Smuzhiyun WM8994_STARTUP_BIAS_ENA |
973*4882a593Smuzhiyun WM8994_VMID_BUF_ENA |
974*4882a593Smuzhiyun WM8994_VMID_RAMP_MASK, 0);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_1,
977*4882a593Smuzhiyun WM8994_VMID_SEL_MASK, 0);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun pm_runtime_put(component->dev);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
vmid_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)983*4882a593Smuzhiyun static int vmid_event(struct snd_soc_dapm_widget *w,
984*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun switch (event) {
989*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
990*4882a593Smuzhiyun vmid_reference(component);
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
994*4882a593Smuzhiyun vmid_dereference(component);
995*4882a593Smuzhiyun break;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
wm8994_check_class_w_digital(struct snd_soc_component * component)1001*4882a593Smuzhiyun static bool wm8994_check_class_w_digital(struct snd_soc_component *component)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun int source = 0; /* GCC flow analysis can't track enable */
1004*4882a593Smuzhiyun int reg, reg_r;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* We also need the same AIF source for L/R and only one path */
1007*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8994_DAC1_LEFT_MIXER_ROUTING);
1008*4882a593Smuzhiyun switch (reg) {
1009*4882a593Smuzhiyun case WM8994_AIF2DACL_TO_DAC1L:
1010*4882a593Smuzhiyun dev_vdbg(component->dev, "Class W source AIF2DAC\n");
1011*4882a593Smuzhiyun source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1012*4882a593Smuzhiyun break;
1013*4882a593Smuzhiyun case WM8994_AIF1DAC2L_TO_DAC1L:
1014*4882a593Smuzhiyun dev_vdbg(component->dev, "Class W source AIF1DAC2\n");
1015*4882a593Smuzhiyun source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1016*4882a593Smuzhiyun break;
1017*4882a593Smuzhiyun case WM8994_AIF1DAC1L_TO_DAC1L:
1018*4882a593Smuzhiyun dev_vdbg(component->dev, "Class W source AIF1DAC1\n");
1019*4882a593Smuzhiyun source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1020*4882a593Smuzhiyun break;
1021*4882a593Smuzhiyun default:
1022*4882a593Smuzhiyun dev_vdbg(component->dev, "DAC mixer setting: %x\n", reg);
1023*4882a593Smuzhiyun return false;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun reg_r = snd_soc_component_read(component, WM8994_DAC1_RIGHT_MIXER_ROUTING);
1027*4882a593Smuzhiyun if (reg_r != reg) {
1028*4882a593Smuzhiyun dev_vdbg(component->dev, "Left and right DAC mixers different\n");
1029*4882a593Smuzhiyun return false;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* Set the source up */
1033*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLASS_W_1,
1034*4882a593Smuzhiyun WM8994_CP_DYN_SRC_SEL_MASK, source);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun return true;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
wm8994_update_vu_bits(struct snd_soc_component * component)1039*4882a593Smuzhiyun static void wm8994_update_vu_bits(struct snd_soc_component *component)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1042*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
1043*4882a593Smuzhiyun int i;
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1046*4882a593Smuzhiyun snd_soc_component_write(component, wm8994_vu_bits[i].reg,
1047*4882a593Smuzhiyun snd_soc_component_read(component,
1048*4882a593Smuzhiyun wm8994_vu_bits[i].reg));
1049*4882a593Smuzhiyun if (control->type == WM1811)
1050*4882a593Smuzhiyun return;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994_adc2_dac2_vu_bits); i++)
1053*4882a593Smuzhiyun snd_soc_component_write(component,
1054*4882a593Smuzhiyun wm8994_adc2_dac2_vu_bits[i].reg,
1055*4882a593Smuzhiyun snd_soc_component_read(component,
1056*4882a593Smuzhiyun wm8994_adc2_dac2_vu_bits[i].reg));
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
aif_mclk_set(struct snd_soc_component * component,int aif,bool enable)1059*4882a593Smuzhiyun static int aif_mclk_set(struct snd_soc_component *component, int aif, bool enable)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1062*4882a593Smuzhiyun unsigned int offset, val, clk_idx;
1063*4882a593Smuzhiyun int ret;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun if (aif)
1066*4882a593Smuzhiyun offset = 4;
1067*4882a593Smuzhiyun else
1068*4882a593Smuzhiyun offset = 0;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_AIF1_CLOCKING_1 + offset);
1071*4882a593Smuzhiyun val &= WM8994_AIF1CLK_SRC_MASK;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun switch (val) {
1074*4882a593Smuzhiyun case 0:
1075*4882a593Smuzhiyun clk_idx = WM8994_MCLK1;
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun case 1:
1078*4882a593Smuzhiyun clk_idx = WM8994_MCLK2;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun default:
1081*4882a593Smuzhiyun return 0;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (enable) {
1085*4882a593Smuzhiyun ret = clk_prepare_enable(wm8994->mclk[clk_idx].clk);
1086*4882a593Smuzhiyun if (ret < 0) {
1087*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable MCLK%d\n",
1088*4882a593Smuzhiyun clk_idx);
1089*4882a593Smuzhiyun return ret;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun } else {
1092*4882a593Smuzhiyun clk_disable_unprepare(wm8994->mclk[clk_idx].clk);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
aif1clk_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1098*4882a593Smuzhiyun static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1099*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1102*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1103*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
1104*4882a593Smuzhiyun int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
1105*4882a593Smuzhiyun int ret;
1106*4882a593Smuzhiyun int dac;
1107*4882a593Smuzhiyun int adc;
1108*4882a593Smuzhiyun int val;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun switch (control->type) {
1111*4882a593Smuzhiyun case WM8994:
1112*4882a593Smuzhiyun case WM8958:
1113*4882a593Smuzhiyun mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun default:
1116*4882a593Smuzhiyun break;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun switch (event) {
1120*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1121*4882a593Smuzhiyun ret = aif_mclk_set(component, 0, true);
1122*4882a593Smuzhiyun if (ret < 0)
1123*4882a593Smuzhiyun return ret;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun /* Don't enable timeslot 2 if not in use */
1126*4882a593Smuzhiyun if (wm8994->channels[0] <= 2)
1127*4882a593Smuzhiyun mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_AIF1_CONTROL_1);
1130*4882a593Smuzhiyun if ((val & WM8994_AIF1ADCL_SRC) &&
1131*4882a593Smuzhiyun (val & WM8994_AIF1ADCR_SRC))
1132*4882a593Smuzhiyun adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1133*4882a593Smuzhiyun else if (!(val & WM8994_AIF1ADCL_SRC) &&
1134*4882a593Smuzhiyun !(val & WM8994_AIF1ADCR_SRC))
1135*4882a593Smuzhiyun adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1136*4882a593Smuzhiyun else
1137*4882a593Smuzhiyun adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1138*4882a593Smuzhiyun WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_AIF1_CONTROL_2);
1141*4882a593Smuzhiyun if ((val & WM8994_AIF1DACL_SRC) &&
1142*4882a593Smuzhiyun (val & WM8994_AIF1DACR_SRC))
1143*4882a593Smuzhiyun dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1144*4882a593Smuzhiyun else if (!(val & WM8994_AIF1DACL_SRC) &&
1145*4882a593Smuzhiyun !(val & WM8994_AIF1DACR_SRC))
1146*4882a593Smuzhiyun dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1147*4882a593Smuzhiyun else
1148*4882a593Smuzhiyun dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1149*4882a593Smuzhiyun WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4,
1152*4882a593Smuzhiyun mask, adc);
1153*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1154*4882a593Smuzhiyun mask, dac);
1155*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLOCKING_1,
1156*4882a593Smuzhiyun WM8994_AIF1DSPCLK_ENA |
1157*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA,
1158*4882a593Smuzhiyun WM8994_AIF1DSPCLK_ENA |
1159*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA);
1160*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4, mask,
1161*4882a593Smuzhiyun WM8994_AIF1ADC1R_ENA |
1162*4882a593Smuzhiyun WM8994_AIF1ADC1L_ENA |
1163*4882a593Smuzhiyun WM8994_AIF1ADC2R_ENA |
1164*4882a593Smuzhiyun WM8994_AIF1ADC2L_ENA);
1165*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5, mask,
1166*4882a593Smuzhiyun WM8994_AIF1DAC1R_ENA |
1167*4882a593Smuzhiyun WM8994_AIF1DAC1L_ENA |
1168*4882a593Smuzhiyun WM8994_AIF1DAC2R_ENA |
1169*4882a593Smuzhiyun WM8994_AIF1DAC2L_ENA);
1170*4882a593Smuzhiyun break;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
1173*4882a593Smuzhiyun wm8994_update_vu_bits(component);
1174*4882a593Smuzhiyun break;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
1177*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1178*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1179*4882a593Smuzhiyun mask, 0);
1180*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4,
1181*4882a593Smuzhiyun mask, 0);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_CLOCKING_1);
1184*4882a593Smuzhiyun if (val & WM8994_AIF2DSPCLK_ENA)
1185*4882a593Smuzhiyun val = WM8994_SYSDSPCLK_ENA;
1186*4882a593Smuzhiyun else
1187*4882a593Smuzhiyun val = 0;
1188*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLOCKING_1,
1189*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA |
1190*4882a593Smuzhiyun WM8994_AIF1DSPCLK_ENA, val);
1191*4882a593Smuzhiyun break;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun switch (event) {
1195*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1196*4882a593Smuzhiyun aif_mclk_set(component, 0, false);
1197*4882a593Smuzhiyun break;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun return 0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
aif2clk_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1203*4882a593Smuzhiyun static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1204*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1207*4882a593Smuzhiyun int ret;
1208*4882a593Smuzhiyun int dac;
1209*4882a593Smuzhiyun int adc;
1210*4882a593Smuzhiyun int val;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun switch (event) {
1213*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1214*4882a593Smuzhiyun ret = aif_mclk_set(component, 1, true);
1215*4882a593Smuzhiyun if (ret < 0)
1216*4882a593Smuzhiyun return ret;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_AIF2_CONTROL_1);
1219*4882a593Smuzhiyun if ((val & WM8994_AIF2ADCL_SRC) &&
1220*4882a593Smuzhiyun (val & WM8994_AIF2ADCR_SRC))
1221*4882a593Smuzhiyun adc = WM8994_AIF2ADCR_ENA;
1222*4882a593Smuzhiyun else if (!(val & WM8994_AIF2ADCL_SRC) &&
1223*4882a593Smuzhiyun !(val & WM8994_AIF2ADCR_SRC))
1224*4882a593Smuzhiyun adc = WM8994_AIF2ADCL_ENA;
1225*4882a593Smuzhiyun else
1226*4882a593Smuzhiyun adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_AIF2_CONTROL_2);
1230*4882a593Smuzhiyun if ((val & WM8994_AIF2DACL_SRC) &&
1231*4882a593Smuzhiyun (val & WM8994_AIF2DACR_SRC))
1232*4882a593Smuzhiyun dac = WM8994_AIF2DACR_ENA;
1233*4882a593Smuzhiyun else if (!(val & WM8994_AIF2DACL_SRC) &&
1234*4882a593Smuzhiyun !(val & WM8994_AIF2DACR_SRC))
1235*4882a593Smuzhiyun dac = WM8994_AIF2DACL_ENA;
1236*4882a593Smuzhiyun else
1237*4882a593Smuzhiyun dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4,
1240*4882a593Smuzhiyun WM8994_AIF2ADCL_ENA |
1241*4882a593Smuzhiyun WM8994_AIF2ADCR_ENA, adc);
1242*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1243*4882a593Smuzhiyun WM8994_AIF2DACL_ENA |
1244*4882a593Smuzhiyun WM8994_AIF2DACR_ENA, dac);
1245*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLOCKING_1,
1246*4882a593Smuzhiyun WM8994_AIF2DSPCLK_ENA |
1247*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA,
1248*4882a593Smuzhiyun WM8994_AIF2DSPCLK_ENA |
1249*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA);
1250*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4,
1251*4882a593Smuzhiyun WM8994_AIF2ADCL_ENA |
1252*4882a593Smuzhiyun WM8994_AIF2ADCR_ENA,
1253*4882a593Smuzhiyun WM8994_AIF2ADCL_ENA |
1254*4882a593Smuzhiyun WM8994_AIF2ADCR_ENA);
1255*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1256*4882a593Smuzhiyun WM8994_AIF2DACL_ENA |
1257*4882a593Smuzhiyun WM8994_AIF2DACR_ENA,
1258*4882a593Smuzhiyun WM8994_AIF2DACL_ENA |
1259*4882a593Smuzhiyun WM8994_AIF2DACR_ENA);
1260*4882a593Smuzhiyun break;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
1263*4882a593Smuzhiyun wm8994_update_vu_bits(component);
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
1267*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1268*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1269*4882a593Smuzhiyun WM8994_AIF2DACL_ENA |
1270*4882a593Smuzhiyun WM8994_AIF2DACR_ENA, 0);
1271*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_4,
1272*4882a593Smuzhiyun WM8994_AIF2ADCL_ENA |
1273*4882a593Smuzhiyun WM8994_AIF2ADCR_ENA, 0);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8994_CLOCKING_1);
1276*4882a593Smuzhiyun if (val & WM8994_AIF1DSPCLK_ENA)
1277*4882a593Smuzhiyun val = WM8994_SYSDSPCLK_ENA;
1278*4882a593Smuzhiyun else
1279*4882a593Smuzhiyun val = 0;
1280*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLOCKING_1,
1281*4882a593Smuzhiyun WM8994_SYSDSPCLK_ENA |
1282*4882a593Smuzhiyun WM8994_AIF2DSPCLK_ENA, val);
1283*4882a593Smuzhiyun break;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun switch (event) {
1287*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1288*4882a593Smuzhiyun aif_mclk_set(component, 1, false);
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun return 0;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
aif1clk_late_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1295*4882a593Smuzhiyun static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1296*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1299*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun switch (event) {
1302*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1303*4882a593Smuzhiyun wm8994->aif1clk_enable = 1;
1304*4882a593Smuzhiyun break;
1305*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1306*4882a593Smuzhiyun wm8994->aif1clk_disable = 1;
1307*4882a593Smuzhiyun break;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun return 0;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
aif2clk_late_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1313*4882a593Smuzhiyun static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1314*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1317*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun switch (event) {
1320*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1321*4882a593Smuzhiyun wm8994->aif2clk_enable = 1;
1322*4882a593Smuzhiyun break;
1323*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1324*4882a593Smuzhiyun wm8994->aif2clk_disable = 1;
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
late_enable_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1331*4882a593Smuzhiyun static int late_enable_ev(struct snd_soc_dapm_widget *w,
1332*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1335*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun switch (event) {
1338*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1339*4882a593Smuzhiyun if (wm8994->aif1clk_enable) {
1340*4882a593Smuzhiyun aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
1341*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_CLOCKING_1,
1342*4882a593Smuzhiyun WM8994_AIF1CLK_ENA_MASK,
1343*4882a593Smuzhiyun WM8994_AIF1CLK_ENA);
1344*4882a593Smuzhiyun aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
1345*4882a593Smuzhiyun wm8994->aif1clk_enable = 0;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun if (wm8994->aif2clk_enable) {
1348*4882a593Smuzhiyun aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
1349*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_CLOCKING_1,
1350*4882a593Smuzhiyun WM8994_AIF2CLK_ENA_MASK,
1351*4882a593Smuzhiyun WM8994_AIF2CLK_ENA);
1352*4882a593Smuzhiyun aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
1353*4882a593Smuzhiyun wm8994->aif2clk_enable = 0;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun break;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* We may also have postponed startup of DSP, handle that. */
1359*4882a593Smuzhiyun wm8958_aif_ev(w, kcontrol, event);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
late_disable_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1364*4882a593Smuzhiyun static int late_disable_ev(struct snd_soc_dapm_widget *w,
1365*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1368*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun switch (event) {
1371*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1372*4882a593Smuzhiyun if (wm8994->aif1clk_disable) {
1373*4882a593Smuzhiyun aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
1374*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_CLOCKING_1,
1375*4882a593Smuzhiyun WM8994_AIF1CLK_ENA_MASK, 0);
1376*4882a593Smuzhiyun aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
1377*4882a593Smuzhiyun wm8994->aif1clk_disable = 0;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun if (wm8994->aif2clk_disable) {
1380*4882a593Smuzhiyun aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
1381*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_CLOCKING_1,
1382*4882a593Smuzhiyun WM8994_AIF2CLK_ENA_MASK, 0);
1383*4882a593Smuzhiyun aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
1384*4882a593Smuzhiyun wm8994->aif2clk_disable = 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun break;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun return 0;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
adc_mux_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1392*4882a593Smuzhiyun static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1393*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun late_enable_ev(w, kcontrol, event);
1396*4882a593Smuzhiyun return 0;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
micbias_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1399*4882a593Smuzhiyun static int micbias_ev(struct snd_soc_dapm_widget *w,
1400*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun late_enable_ev(w, kcontrol, event);
1403*4882a593Smuzhiyun return 0;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
dac_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1406*4882a593Smuzhiyun static int dac_ev(struct snd_soc_dapm_widget *w,
1407*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1410*4882a593Smuzhiyun unsigned int mask = 1 << w->shift;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_5,
1413*4882a593Smuzhiyun mask, mask);
1414*4882a593Smuzhiyun return 0;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun static const char *adc_mux_text[] = {
1418*4882a593Smuzhiyun "ADC",
1419*4882a593Smuzhiyun "DMIC",
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static SOC_ENUM_SINGLE_VIRT_DECL(adc_enum, adc_mux_text);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun static const struct snd_kcontrol_new adcl_mux =
1425*4882a593Smuzhiyun SOC_DAPM_ENUM("ADCL Mux", adc_enum);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun static const struct snd_kcontrol_new adcr_mux =
1428*4882a593Smuzhiyun SOC_DAPM_ENUM("ADCR Mux", adc_enum);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun static const struct snd_kcontrol_new left_speaker_mixer[] = {
1431*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1432*4882a593Smuzhiyun SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1433*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1434*4882a593Smuzhiyun SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1435*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static const struct snd_kcontrol_new right_speaker_mixer[] = {
1439*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1440*4882a593Smuzhiyun SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1441*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1442*4882a593Smuzhiyun SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1443*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun /* Debugging; dump chip status after DAPM transitions */
post_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1447*4882a593Smuzhiyun static int post_ev(struct snd_soc_dapm_widget *w,
1448*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1451*4882a593Smuzhiyun dev_dbg(component->dev, "SRC status: %x\n",
1452*4882a593Smuzhiyun snd_soc_component_read(component,
1453*4882a593Smuzhiyun WM8994_RATE_STATUS));
1454*4882a593Smuzhiyun return 0;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1458*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1459*4882a593Smuzhiyun 1, 1, 0),
1460*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1461*4882a593Smuzhiyun 0, 1, 0),
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1465*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1466*4882a593Smuzhiyun 1, 1, 0),
1467*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1468*4882a593Smuzhiyun 0, 1, 0),
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1472*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1473*4882a593Smuzhiyun 1, 1, 0),
1474*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1475*4882a593Smuzhiyun 0, 1, 0),
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1479*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1480*4882a593Smuzhiyun 1, 1, 0),
1481*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1482*4882a593Smuzhiyun 0, 1, 0),
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1486*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1487*4882a593Smuzhiyun 5, 1, 0),
1488*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1489*4882a593Smuzhiyun 4, 1, 0),
1490*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1491*4882a593Smuzhiyun 2, 1, 0),
1492*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1493*4882a593Smuzhiyun 1, 1, 0),
1494*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1495*4882a593Smuzhiyun 0, 1, 0),
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1499*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1500*4882a593Smuzhiyun 5, 1, 0),
1501*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1502*4882a593Smuzhiyun 4, 1, 0),
1503*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1504*4882a593Smuzhiyun 2, 1, 0),
1505*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1506*4882a593Smuzhiyun 1, 1, 0),
1507*4882a593Smuzhiyun SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1508*4882a593Smuzhiyun 0, 1, 0),
1509*4882a593Smuzhiyun };
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1512*4882a593Smuzhiyun SOC_SINGLE_EXT(xname, reg, shift, max, invert, \
1513*4882a593Smuzhiyun snd_soc_dapm_get_volsw, wm8994_put_class_w)
1514*4882a593Smuzhiyun
wm8994_put_class_w(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1515*4882a593Smuzhiyun static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1516*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
1519*4882a593Smuzhiyun int ret;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun wm_hubs_update_class_w(component);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return ret;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun static const struct snd_kcontrol_new dac1l_mix[] = {
1529*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1530*4882a593Smuzhiyun 5, 1, 0),
1531*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1532*4882a593Smuzhiyun 4, 1, 0),
1533*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1534*4882a593Smuzhiyun 2, 1, 0),
1535*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1536*4882a593Smuzhiyun 1, 1, 0),
1537*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1538*4882a593Smuzhiyun 0, 1, 0),
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static const struct snd_kcontrol_new dac1r_mix[] = {
1542*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1543*4882a593Smuzhiyun 5, 1, 0),
1544*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1545*4882a593Smuzhiyun 4, 1, 0),
1546*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1547*4882a593Smuzhiyun 2, 1, 0),
1548*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1549*4882a593Smuzhiyun 1, 1, 0),
1550*4882a593Smuzhiyun WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1551*4882a593Smuzhiyun 0, 1, 0),
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static const char *sidetone_text[] = {
1555*4882a593Smuzhiyun "ADC/DMIC1", "DMIC2",
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sidetone1_enum,
1559*4882a593Smuzhiyun WM8994_SIDETONE, 0, sidetone_text);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun static const struct snd_kcontrol_new sidetone1_mux =
1562*4882a593Smuzhiyun SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sidetone2_enum,
1565*4882a593Smuzhiyun WM8994_SIDETONE, 1, sidetone_text);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun static const struct snd_kcontrol_new sidetone2_mux =
1568*4882a593Smuzhiyun SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static const char *aif1dac_text[] = {
1571*4882a593Smuzhiyun "AIF1DACDAT", "AIF3DACDAT",
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun static const char *loopback_text[] = {
1575*4882a593Smuzhiyun "None", "ADCDAT",
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1_loopback_enum,
1579*4882a593Smuzhiyun WM8994_AIF1_CONTROL_2,
1580*4882a593Smuzhiyun WM8994_AIF1_LOOPBACK_SHIFT,
1581*4882a593Smuzhiyun loopback_text);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1_loopback =
1584*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF1 Loopback", aif1_loopback_enum);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2_loopback_enum,
1587*4882a593Smuzhiyun WM8994_AIF2_CONTROL_2,
1588*4882a593Smuzhiyun WM8994_AIF2_LOOPBACK_SHIFT,
1589*4882a593Smuzhiyun loopback_text);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2_loopback =
1592*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF2 Loopback", aif2_loopback_enum);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif1dac_enum,
1595*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 0, aif1dac_text);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1dac_mux =
1598*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun static const char *aif2dac_text[] = {
1601*4882a593Smuzhiyun "AIF2DACDAT", "AIF3DACDAT",
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2dac_enum,
1605*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 1, aif2dac_text);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dac_mux =
1608*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun static const char *aif2adc_text[] = {
1611*4882a593Smuzhiyun "AIF2ADCDAT", "AIF3DACDAT",
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2adc_enum,
1615*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 2, aif2adc_text);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2adc_mux =
1618*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun static const char *aif3adc_text[] = {
1621*4882a593Smuzhiyun "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8994_aif3adc_enum,
1625*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 3, aif3adc_text);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1628*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8958_aif3adc_enum,
1631*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 3, aif3adc_text);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1634*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun static const char *mono_pcm_out_text[] = {
1637*4882a593Smuzhiyun "None", "AIF2ADCL", "AIF2ADCR",
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mono_pcm_out_enum,
1641*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 9, mono_pcm_out_text);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun static const struct snd_kcontrol_new mono_pcm_out_mux =
1644*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun static const char *aif2dac_src_text[] = {
1647*4882a593Smuzhiyun "AIF2", "AIF3",
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* Note that these two control shouldn't be simultaneously switched to AIF3 */
1651*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2dacl_src_enum,
1652*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 7, aif2dac_src_text);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dacl_src_mux =
1655*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aif2dacr_src_enum,
1658*4882a593Smuzhiyun WM8994_POWER_MANAGEMENT_6, 8, aif2dac_src_text);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2dacr_src_mux =
1661*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1664*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
1665*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1666*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
1667*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1670*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1671*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1672*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1673*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1674*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1675*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1676*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1677*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1678*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1681*4882a593Smuzhiyun left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1682*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1683*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1684*4882a593Smuzhiyun right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1685*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1686*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
1687*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1688*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
1689*4882a593Smuzhiyun late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1695*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
1696*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1697*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1698*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
1699*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1700*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1701*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1702*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1703*4882a593Smuzhiyun left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1704*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1705*4882a593Smuzhiyun right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1706*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
1707*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
1708*4882a593Smuzhiyun };
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1711*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1712*4882a593Smuzhiyun dac_ev, SND_SOC_DAPM_PRE_PMU),
1713*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1714*4882a593Smuzhiyun dac_ev, SND_SOC_DAPM_PRE_PMU),
1715*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1716*4882a593Smuzhiyun dac_ev, SND_SOC_DAPM_PRE_PMU),
1717*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1718*4882a593Smuzhiyun dac_ev, SND_SOC_DAPM_PRE_PMU),
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1722*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
1723*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
1724*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1725*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1729*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1730*4882a593Smuzhiyun adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1731*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1732*4882a593Smuzhiyun adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1733*4882a593Smuzhiyun };
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1736*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1737*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1741*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC1DAT"),
1742*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC2DAT"),
1743*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("Clock"),
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1746*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
1747*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1748*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1751*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1752*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD),
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1755*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1756*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
1759*4882a593Smuzhiyun 0, SND_SOC_NOPM, 9, 0),
1760*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
1761*4882a593Smuzhiyun 0, SND_SOC_NOPM, 8, 0),
1762*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1763*4882a593Smuzhiyun SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
1764*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1765*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1766*4882a593Smuzhiyun SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
1767*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
1770*4882a593Smuzhiyun 0, SND_SOC_NOPM, 11, 0),
1771*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
1772*4882a593Smuzhiyun 0, SND_SOC_NOPM, 10, 0),
1773*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1774*4882a593Smuzhiyun SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
1775*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1776*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1777*4882a593Smuzhiyun SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
1778*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1781*4882a593Smuzhiyun aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1782*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1783*4882a593Smuzhiyun aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1786*4882a593Smuzhiyun aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1787*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1788*4882a593Smuzhiyun aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1791*4882a593Smuzhiyun aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1792*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1793*4882a593Smuzhiyun aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1796*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1799*4882a593Smuzhiyun dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1800*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1801*4882a593Smuzhiyun dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1804*4882a593Smuzhiyun SND_SOC_NOPM, 13, 0),
1805*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1806*4882a593Smuzhiyun SND_SOC_NOPM, 12, 0),
1807*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1808*4882a593Smuzhiyun SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
1809*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1810*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1811*4882a593Smuzhiyun SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
1812*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1815*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1816*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1817*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1820*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1821*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1824*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1829*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1830*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1831*4882a593Smuzhiyun SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* Power is done with the muxes since the ADC power also controls the
1834*4882a593Smuzhiyun * downsampling chain, the chip will automatically manage the analogue
1835*4882a593Smuzhiyun * specific portions.
1836*4882a593Smuzhiyun */
1837*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1838*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF1 Loopback", SND_SOC_NOPM, 0, 0, &aif1_loopback),
1841*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF2 Loopback", SND_SOC_NOPM, 0, 0, &aif2_loopback),
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun SND_SOC_DAPM_POST("Debug log", post_ev),
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1847*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1851*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
1852*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1853*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1854*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1855*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1856*4882a593Smuzhiyun };
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon[] = {
1859*4882a593Smuzhiyun { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1860*4882a593Smuzhiyun { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun { "DSP1CLK", NULL, "CLK_SYS" },
1863*4882a593Smuzhiyun { "DSP2CLK", NULL, "CLK_SYS" },
1864*4882a593Smuzhiyun { "DSPINTCLK", NULL, "CLK_SYS" },
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "AIF1CLK" },
1867*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "DSP1CLK" },
1868*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "AIF1CLK" },
1869*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "DSP1CLK" },
1870*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "DSPINTCLK" },
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "AIF1CLK" },
1873*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "DSP1CLK" },
1874*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "AIF1CLK" },
1875*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "DSP1CLK" },
1876*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "DSPINTCLK" },
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "AIF1CLK" },
1879*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "DSP1CLK" },
1880*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "AIF1CLK" },
1881*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "DSP1CLK" },
1882*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "DSPINTCLK" },
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "AIF1CLK" },
1885*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "DSP1CLK" },
1886*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "AIF1CLK" },
1887*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "DSP1CLK" },
1888*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "DSPINTCLK" },
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun { "AIF2ADCL", NULL, "AIF2CLK" },
1891*4882a593Smuzhiyun { "AIF2ADCL", NULL, "DSP2CLK" },
1892*4882a593Smuzhiyun { "AIF2ADCR", NULL, "AIF2CLK" },
1893*4882a593Smuzhiyun { "AIF2ADCR", NULL, "DSP2CLK" },
1894*4882a593Smuzhiyun { "AIF2ADCR", NULL, "DSPINTCLK" },
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun { "AIF2DACL", NULL, "AIF2CLK" },
1897*4882a593Smuzhiyun { "AIF2DACL", NULL, "DSP2CLK" },
1898*4882a593Smuzhiyun { "AIF2DACR", NULL, "AIF2CLK" },
1899*4882a593Smuzhiyun { "AIF2DACR", NULL, "DSP2CLK" },
1900*4882a593Smuzhiyun { "AIF2DACR", NULL, "DSPINTCLK" },
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun { "DMIC1L", NULL, "DMIC1DAT" },
1903*4882a593Smuzhiyun { "DMIC1L", NULL, "CLK_SYS" },
1904*4882a593Smuzhiyun { "DMIC1R", NULL, "DMIC1DAT" },
1905*4882a593Smuzhiyun { "DMIC1R", NULL, "CLK_SYS" },
1906*4882a593Smuzhiyun { "DMIC2L", NULL, "DMIC2DAT" },
1907*4882a593Smuzhiyun { "DMIC2L", NULL, "CLK_SYS" },
1908*4882a593Smuzhiyun { "DMIC2R", NULL, "DMIC2DAT" },
1909*4882a593Smuzhiyun { "DMIC2R", NULL, "CLK_SYS" },
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun { "ADCL", NULL, "AIF1CLK" },
1912*4882a593Smuzhiyun { "ADCL", NULL, "DSP1CLK" },
1913*4882a593Smuzhiyun { "ADCL", NULL, "DSPINTCLK" },
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun { "ADCR", NULL, "AIF1CLK" },
1916*4882a593Smuzhiyun { "ADCR", NULL, "DSP1CLK" },
1917*4882a593Smuzhiyun { "ADCR", NULL, "DSPINTCLK" },
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun { "ADCL Mux", "ADC", "ADCL" },
1920*4882a593Smuzhiyun { "ADCL Mux", "DMIC", "DMIC1L" },
1921*4882a593Smuzhiyun { "ADCR Mux", "ADC", "ADCR" },
1922*4882a593Smuzhiyun { "ADCR Mux", "DMIC", "DMIC1R" },
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun { "DAC1L", NULL, "AIF1CLK" },
1925*4882a593Smuzhiyun { "DAC1L", NULL, "DSP1CLK" },
1926*4882a593Smuzhiyun { "DAC1L", NULL, "DSPINTCLK" },
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun { "DAC1R", NULL, "AIF1CLK" },
1929*4882a593Smuzhiyun { "DAC1R", NULL, "DSP1CLK" },
1930*4882a593Smuzhiyun { "DAC1R", NULL, "DSPINTCLK" },
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun { "DAC2L", NULL, "AIF2CLK" },
1933*4882a593Smuzhiyun { "DAC2L", NULL, "DSP2CLK" },
1934*4882a593Smuzhiyun { "DAC2L", NULL, "DSPINTCLK" },
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun { "DAC2R", NULL, "AIF2DACR" },
1937*4882a593Smuzhiyun { "DAC2R", NULL, "AIF2CLK" },
1938*4882a593Smuzhiyun { "DAC2R", NULL, "DSP2CLK" },
1939*4882a593Smuzhiyun { "DAC2R", NULL, "DSPINTCLK" },
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun { "TOCLK", NULL, "CLK_SYS" },
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun { "AIF1DACDAT", NULL, "AIF1 Playback" },
1944*4882a593Smuzhiyun { "AIF2DACDAT", NULL, "AIF2 Playback" },
1945*4882a593Smuzhiyun { "AIF3DACDAT", NULL, "AIF3 Playback" },
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1948*4882a593Smuzhiyun { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1949*4882a593Smuzhiyun { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun /* AIF1 outputs */
1952*4882a593Smuzhiyun { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1953*4882a593Smuzhiyun { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1954*4882a593Smuzhiyun { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1957*4882a593Smuzhiyun { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1958*4882a593Smuzhiyun { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1961*4882a593Smuzhiyun { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1962*4882a593Smuzhiyun { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1965*4882a593Smuzhiyun { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1966*4882a593Smuzhiyun { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun /* Pin level routing for AIF3 */
1969*4882a593Smuzhiyun { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1970*4882a593Smuzhiyun { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1971*4882a593Smuzhiyun { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1972*4882a593Smuzhiyun { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun { "AIF1DAC Mux", "AIF1DACDAT", "AIF1 Loopback" },
1975*4882a593Smuzhiyun { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1976*4882a593Smuzhiyun { "AIF2DAC Mux", "AIF2DACDAT", "AIF2 Loopback" },
1977*4882a593Smuzhiyun { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1978*4882a593Smuzhiyun { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1979*4882a593Smuzhiyun { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1980*4882a593Smuzhiyun { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun /* DAC1 inputs */
1983*4882a593Smuzhiyun { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1984*4882a593Smuzhiyun { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1985*4882a593Smuzhiyun { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1986*4882a593Smuzhiyun { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1987*4882a593Smuzhiyun { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1990*4882a593Smuzhiyun { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1991*4882a593Smuzhiyun { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1992*4882a593Smuzhiyun { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1993*4882a593Smuzhiyun { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* DAC2/AIF2 outputs */
1996*4882a593Smuzhiyun { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
1997*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1998*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1999*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
2000*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
2001*4882a593Smuzhiyun { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
2004*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
2005*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
2006*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
2007*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
2008*4882a593Smuzhiyun { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
2011*4882a593Smuzhiyun { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
2012*4882a593Smuzhiyun { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
2013*4882a593Smuzhiyun { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun /* AIF3 output */
2018*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF1ADCDAT", "AIF1ADC1L" },
2019*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF1ADCDAT", "AIF1ADC1R" },
2020*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF1ADCDAT", "AIF1ADC2L" },
2021*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF1ADCDAT", "AIF1ADC2R" },
2022*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
2023*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
2024*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF2DACDAT", "AIF2DACL" },
2025*4882a593Smuzhiyun { "AIF3ADC Mux", "AIF2DACDAT", "AIF2DACR" },
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun { "AIF3ADCDAT", NULL, "AIF3ADC Mux" },
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun /* Loopback */
2030*4882a593Smuzhiyun { "AIF1 Loopback", "ADCDAT", "AIF1ADCDAT" },
2031*4882a593Smuzhiyun { "AIF1 Loopback", "None", "AIF1DACDAT" },
2032*4882a593Smuzhiyun { "AIF2 Loopback", "ADCDAT", "AIF2ADCDAT" },
2033*4882a593Smuzhiyun { "AIF2 Loopback", "None", "AIF2DACDAT" },
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun /* Sidetone */
2036*4882a593Smuzhiyun { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
2037*4882a593Smuzhiyun { "Left Sidetone", "DMIC2", "DMIC2L" },
2038*4882a593Smuzhiyun { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
2039*4882a593Smuzhiyun { "Right Sidetone", "DMIC2", "DMIC2R" },
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* Output stages */
2042*4882a593Smuzhiyun { "Left Output Mixer", "DAC Switch", "DAC1L" },
2043*4882a593Smuzhiyun { "Right Output Mixer", "DAC Switch", "DAC1R" },
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun { "SPKL", "DAC1 Switch", "DAC1L" },
2046*4882a593Smuzhiyun { "SPKL", "DAC2 Switch", "DAC2L" },
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun { "SPKR", "DAC1 Switch", "DAC1R" },
2049*4882a593Smuzhiyun { "SPKR", "DAC2 Switch", "DAC2R" },
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun { "Left Headphone Mux", "DAC", "DAC1L" },
2052*4882a593Smuzhiyun { "Right Headphone Mux", "DAC", "DAC1R" },
2053*4882a593Smuzhiyun };
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
2056*4882a593Smuzhiyun { "DAC1L", NULL, "Late DAC1L Enable PGA" },
2057*4882a593Smuzhiyun { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
2058*4882a593Smuzhiyun { "DAC1R", NULL, "Late DAC1R Enable PGA" },
2059*4882a593Smuzhiyun { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
2060*4882a593Smuzhiyun { "DAC2L", NULL, "Late DAC2L Enable PGA" },
2061*4882a593Smuzhiyun { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
2062*4882a593Smuzhiyun { "DAC2R", NULL, "Late DAC2R Enable PGA" },
2063*4882a593Smuzhiyun { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
2064*4882a593Smuzhiyun };
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
2067*4882a593Smuzhiyun { "DAC1L", NULL, "DAC1L Mixer" },
2068*4882a593Smuzhiyun { "DAC1R", NULL, "DAC1R Mixer" },
2069*4882a593Smuzhiyun { "DAC2L", NULL, "AIF2DAC2L Mixer" },
2070*4882a593Smuzhiyun { "DAC2R", NULL, "AIF2DAC2R Mixer" },
2071*4882a593Smuzhiyun };
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
2074*4882a593Smuzhiyun { "AIF1DACDAT", NULL, "AIF2DACDAT" },
2075*4882a593Smuzhiyun { "AIF2DACDAT", NULL, "AIF1DACDAT" },
2076*4882a593Smuzhiyun { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
2077*4882a593Smuzhiyun { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
2078*4882a593Smuzhiyun { "MICBIAS1", NULL, "CLK_SYS" },
2079*4882a593Smuzhiyun { "MICBIAS1", NULL, "MICBIAS Supply" },
2080*4882a593Smuzhiyun { "MICBIAS2", NULL, "CLK_SYS" },
2081*4882a593Smuzhiyun { "MICBIAS2", NULL, "MICBIAS Supply" },
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8994_intercon[] = {
2085*4882a593Smuzhiyun { "AIF2DACL", NULL, "AIF2DAC Mux" },
2086*4882a593Smuzhiyun { "AIF2DACR", NULL, "AIF2DAC Mux" },
2087*4882a593Smuzhiyun { "MICBIAS1", NULL, "VMID" },
2088*4882a593Smuzhiyun { "MICBIAS2", NULL, "VMID" },
2089*4882a593Smuzhiyun };
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8958_intercon[] = {
2092*4882a593Smuzhiyun { "AIF2DACL", NULL, "AIF2DACL Mux" },
2093*4882a593Smuzhiyun { "AIF2DACR", NULL, "AIF2DACR Mux" },
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
2096*4882a593Smuzhiyun { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
2097*4882a593Smuzhiyun { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
2098*4882a593Smuzhiyun { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun { "AIF3DACDAT", NULL, "AIF3" },
2101*4882a593Smuzhiyun { "AIF3ADCDAT", NULL, "AIF3" },
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
2104*4882a593Smuzhiyun { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* The size in bits of the FLL divide multiplied by 10
2110*4882a593Smuzhiyun * to allow rounding later */
2111*4882a593Smuzhiyun #define FIXED_FLL_SIZE ((1 << 16) * 10)
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun struct fll_div {
2114*4882a593Smuzhiyun u16 outdiv;
2115*4882a593Smuzhiyun u16 n;
2116*4882a593Smuzhiyun u16 k;
2117*4882a593Smuzhiyun u16 lambda;
2118*4882a593Smuzhiyun u16 clk_ref_div;
2119*4882a593Smuzhiyun u16 fll_fratio;
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun
wm8994_get_fll_config(struct wm8994 * control,struct fll_div * fll,int freq_in,int freq_out)2122*4882a593Smuzhiyun static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
2123*4882a593Smuzhiyun int freq_in, int freq_out)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun u64 Kpart;
2126*4882a593Smuzhiyun unsigned int K, Ndiv, Nmod, gcd_fll;
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* Scale the input frequency down to <= 13.5MHz */
2131*4882a593Smuzhiyun fll->clk_ref_div = 0;
2132*4882a593Smuzhiyun while (freq_in > 13500000) {
2133*4882a593Smuzhiyun fll->clk_ref_div++;
2134*4882a593Smuzhiyun freq_in /= 2;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (fll->clk_ref_div > 3)
2137*4882a593Smuzhiyun return -EINVAL;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun /* Scale the output to give 90MHz<=Fvco<=100MHz */
2142*4882a593Smuzhiyun fll->outdiv = 3;
2143*4882a593Smuzhiyun while (freq_out * (fll->outdiv + 1) < 90000000) {
2144*4882a593Smuzhiyun fll->outdiv++;
2145*4882a593Smuzhiyun if (fll->outdiv > 63)
2146*4882a593Smuzhiyun return -EINVAL;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun freq_out *= fll->outdiv + 1;
2149*4882a593Smuzhiyun pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun if (freq_in > 1000000) {
2152*4882a593Smuzhiyun fll->fll_fratio = 0;
2153*4882a593Smuzhiyun } else if (freq_in > 256000) {
2154*4882a593Smuzhiyun fll->fll_fratio = 1;
2155*4882a593Smuzhiyun freq_in *= 2;
2156*4882a593Smuzhiyun } else if (freq_in > 128000) {
2157*4882a593Smuzhiyun fll->fll_fratio = 2;
2158*4882a593Smuzhiyun freq_in *= 4;
2159*4882a593Smuzhiyun } else if (freq_in > 64000) {
2160*4882a593Smuzhiyun fll->fll_fratio = 3;
2161*4882a593Smuzhiyun freq_in *= 8;
2162*4882a593Smuzhiyun } else {
2163*4882a593Smuzhiyun fll->fll_fratio = 4;
2164*4882a593Smuzhiyun freq_in *= 16;
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun /* Now, calculate N.K */
2169*4882a593Smuzhiyun Ndiv = freq_out / freq_in;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun fll->n = Ndiv;
2172*4882a593Smuzhiyun Nmod = freq_out % freq_in;
2173*4882a593Smuzhiyun pr_debug("Nmod=%d\n", Nmod);
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun switch (control->type) {
2176*4882a593Smuzhiyun case WM8994:
2177*4882a593Smuzhiyun /* Calculate fractional part - scale up so we can round. */
2178*4882a593Smuzhiyun Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun do_div(Kpart, freq_in);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun K = Kpart & 0xFFFFFFFF;
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun if ((K % 10) >= 5)
2185*4882a593Smuzhiyun K += 5;
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun /* Move down to proper range now rounding is done */
2188*4882a593Smuzhiyun fll->k = K / 10;
2189*4882a593Smuzhiyun fll->lambda = 0;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun pr_debug("N=%x K=%x\n", fll->n, fll->k);
2192*4882a593Smuzhiyun break;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun default:
2195*4882a593Smuzhiyun gcd_fll = gcd(freq_out, freq_in);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
2198*4882a593Smuzhiyun fll->lambda = freq_in / gcd_fll;
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun return 0;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
_wm8994_set_fll(struct snd_soc_component * component,int id,int src,unsigned int freq_in,unsigned int freq_out)2205*4882a593Smuzhiyun static int _wm8994_set_fll(struct snd_soc_component *component, int id, int src,
2206*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2209*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
2210*4882a593Smuzhiyun int reg_offset, ret;
2211*4882a593Smuzhiyun struct fll_div fll;
2212*4882a593Smuzhiyun u16 reg, clk1, aif_reg, aif_src;
2213*4882a593Smuzhiyun unsigned long timeout;
2214*4882a593Smuzhiyun bool was_enabled;
2215*4882a593Smuzhiyun struct clk *mclk;
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun switch (id) {
2218*4882a593Smuzhiyun case WM8994_FLL1:
2219*4882a593Smuzhiyun reg_offset = 0;
2220*4882a593Smuzhiyun id = 0;
2221*4882a593Smuzhiyun aif_src = 0x10;
2222*4882a593Smuzhiyun break;
2223*4882a593Smuzhiyun case WM8994_FLL2:
2224*4882a593Smuzhiyun reg_offset = 0x20;
2225*4882a593Smuzhiyun id = 1;
2226*4882a593Smuzhiyun aif_src = 0x18;
2227*4882a593Smuzhiyun break;
2228*4882a593Smuzhiyun default:
2229*4882a593Smuzhiyun return -EINVAL;
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8994_FLL1_CONTROL_1 + reg_offset);
2233*4882a593Smuzhiyun was_enabled = reg & WM8994_FLL1_ENA;
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun switch (src) {
2236*4882a593Smuzhiyun case 0:
2237*4882a593Smuzhiyun /* Allow no source specification when stopping */
2238*4882a593Smuzhiyun if (freq_out)
2239*4882a593Smuzhiyun return -EINVAL;
2240*4882a593Smuzhiyun src = wm8994->fll[id].src;
2241*4882a593Smuzhiyun break;
2242*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK1:
2243*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK2:
2244*4882a593Smuzhiyun case WM8994_FLL_SRC_LRCLK:
2245*4882a593Smuzhiyun case WM8994_FLL_SRC_BCLK:
2246*4882a593Smuzhiyun break;
2247*4882a593Smuzhiyun case WM8994_FLL_SRC_INTERNAL:
2248*4882a593Smuzhiyun freq_in = 12000000;
2249*4882a593Smuzhiyun freq_out = 12000000;
2250*4882a593Smuzhiyun break;
2251*4882a593Smuzhiyun default:
2252*4882a593Smuzhiyun return -EINVAL;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun /* Are we changing anything? */
2256*4882a593Smuzhiyun if (wm8994->fll[id].src == src &&
2257*4882a593Smuzhiyun wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2258*4882a593Smuzhiyun return 0;
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun /* If we're stopping the FLL redo the old config - no
2261*4882a593Smuzhiyun * registers will actually be written but we avoid GCC flow
2262*4882a593Smuzhiyun * analysis bugs spewing warnings.
2263*4882a593Smuzhiyun */
2264*4882a593Smuzhiyun if (freq_out)
2265*4882a593Smuzhiyun ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
2266*4882a593Smuzhiyun else
2267*4882a593Smuzhiyun ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
2268*4882a593Smuzhiyun wm8994->fll[id].out);
2269*4882a593Smuzhiyun if (ret < 0)
2270*4882a593Smuzhiyun return ret;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun /* Make sure that we're not providing SYSCLK right now */
2273*4882a593Smuzhiyun clk1 = snd_soc_component_read(component, WM8994_CLOCKING_1);
2274*4882a593Smuzhiyun if (clk1 & WM8994_SYSCLK_SRC)
2275*4882a593Smuzhiyun aif_reg = WM8994_AIF2_CLOCKING_1;
2276*4882a593Smuzhiyun else
2277*4882a593Smuzhiyun aif_reg = WM8994_AIF1_CLOCKING_1;
2278*4882a593Smuzhiyun reg = snd_soc_component_read(component, aif_reg);
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun if ((reg & WM8994_AIF1CLK_ENA) &&
2281*4882a593Smuzhiyun (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
2282*4882a593Smuzhiyun dev_err(component->dev, "FLL%d is currently providing SYSCLK\n",
2283*4882a593Smuzhiyun id + 1);
2284*4882a593Smuzhiyun return -EBUSY;
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun /* We always need to disable the FLL while reconfiguring */
2288*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_1 + reg_offset,
2289*4882a593Smuzhiyun WM8994_FLL1_ENA, 0);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun /* Disable MCLK if needed before we possibly change to new clock parent */
2292*4882a593Smuzhiyun if (was_enabled) {
2293*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8994_FLL1_CONTROL_5
2294*4882a593Smuzhiyun + reg_offset);
2295*4882a593Smuzhiyun reg = ((reg & WM8994_FLL1_REFCLK_SRC_MASK)
2296*4882a593Smuzhiyun >> WM8994_FLL1_REFCLK_SRC_SHIFT) + 1;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun switch (reg) {
2299*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK1:
2300*4882a593Smuzhiyun mclk = wm8994->mclk[WM8994_MCLK1].clk;
2301*4882a593Smuzhiyun break;
2302*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK2:
2303*4882a593Smuzhiyun mclk = wm8994->mclk[WM8994_MCLK2].clk;
2304*4882a593Smuzhiyun break;
2305*4882a593Smuzhiyun default:
2306*4882a593Smuzhiyun mclk = NULL;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun clk_disable_unprepare(mclk);
2310*4882a593Smuzhiyun }
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
2313*4882a593Smuzhiyun freq_in == freq_out && freq_out) {
2314*4882a593Smuzhiyun dev_dbg(component->dev, "Bypassing FLL%d\n", id + 1);
2315*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_5 + reg_offset,
2316*4882a593Smuzhiyun WM8958_FLL1_BYP, WM8958_FLL1_BYP);
2317*4882a593Smuzhiyun goto out;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2321*4882a593Smuzhiyun (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2322*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_2 + reg_offset,
2323*4882a593Smuzhiyun WM8994_FLL1_OUTDIV_MASK |
2324*4882a593Smuzhiyun WM8994_FLL1_FRATIO_MASK, reg);
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_3 + reg_offset,
2327*4882a593Smuzhiyun WM8994_FLL1_K_MASK, fll.k);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_4 + reg_offset,
2330*4882a593Smuzhiyun WM8994_FLL1_N_MASK,
2331*4882a593Smuzhiyun fll.n << WM8994_FLL1_N_SHIFT);
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun if (fll.lambda) {
2334*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_FLL1_EFS_1 + reg_offset,
2335*4882a593Smuzhiyun WM8958_FLL1_LAMBDA_MASK,
2336*4882a593Smuzhiyun fll.lambda);
2337*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_FLL1_EFS_2 + reg_offset,
2338*4882a593Smuzhiyun WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
2339*4882a593Smuzhiyun } else {
2340*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_FLL1_EFS_2 + reg_offset,
2341*4882a593Smuzhiyun WM8958_FLL1_EFS_ENA, 0);
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_5 + reg_offset,
2345*4882a593Smuzhiyun WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
2346*4882a593Smuzhiyun WM8994_FLL1_REFCLK_DIV_MASK |
2347*4882a593Smuzhiyun WM8994_FLL1_REFCLK_SRC_MASK,
2348*4882a593Smuzhiyun ((src == WM8994_FLL_SRC_INTERNAL)
2349*4882a593Smuzhiyun << WM8994_FLL1_FRC_NCO_SHIFT) |
2350*4882a593Smuzhiyun (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2351*4882a593Smuzhiyun (src - 1));
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun /* Clear any pending completion from a previous failure */
2354*4882a593Smuzhiyun try_wait_for_completion(&wm8994->fll_locked[id]);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun switch (src) {
2357*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK1:
2358*4882a593Smuzhiyun mclk = wm8994->mclk[WM8994_MCLK1].clk;
2359*4882a593Smuzhiyun break;
2360*4882a593Smuzhiyun case WM8994_FLL_SRC_MCLK2:
2361*4882a593Smuzhiyun mclk = wm8994->mclk[WM8994_MCLK2].clk;
2362*4882a593Smuzhiyun break;
2363*4882a593Smuzhiyun default:
2364*4882a593Smuzhiyun mclk = NULL;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun /* Enable (with fractional mode if required) */
2368*4882a593Smuzhiyun if (freq_out) {
2369*4882a593Smuzhiyun ret = clk_prepare_enable(mclk);
2370*4882a593Smuzhiyun if (ret < 0) {
2371*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable MCLK for FLL%d\n",
2372*4882a593Smuzhiyun id + 1);
2373*4882a593Smuzhiyun return ret;
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun /* Enable VMID if we need it */
2377*4882a593Smuzhiyun if (!was_enabled) {
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun active_reference(component);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun switch (control->type) {
2382*4882a593Smuzhiyun case WM8994:
2383*4882a593Smuzhiyun vmid_reference(component);
2384*4882a593Smuzhiyun break;
2385*4882a593Smuzhiyun case WM8958:
2386*4882a593Smuzhiyun if (control->revision < 1)
2387*4882a593Smuzhiyun vmid_reference(component);
2388*4882a593Smuzhiyun break;
2389*4882a593Smuzhiyun default:
2390*4882a593Smuzhiyun break;
2391*4882a593Smuzhiyun }
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun reg = WM8994_FLL1_ENA;
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun if (fll.k)
2397*4882a593Smuzhiyun reg |= WM8994_FLL1_FRAC;
2398*4882a593Smuzhiyun if (src == WM8994_FLL_SRC_INTERNAL)
2399*4882a593Smuzhiyun reg |= WM8994_FLL1_OSC_ENA;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_FLL1_CONTROL_1 + reg_offset,
2402*4882a593Smuzhiyun WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
2403*4882a593Smuzhiyun WM8994_FLL1_FRAC, reg);
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun if (wm8994->fll_locked_irq) {
2406*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2407*4882a593Smuzhiyun msecs_to_jiffies(10));
2408*4882a593Smuzhiyun if (timeout == 0)
2409*4882a593Smuzhiyun dev_warn(component->dev,
2410*4882a593Smuzhiyun "Timed out waiting for FLL lock\n");
2411*4882a593Smuzhiyun } else {
2412*4882a593Smuzhiyun msleep(5);
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun } else {
2415*4882a593Smuzhiyun if (was_enabled) {
2416*4882a593Smuzhiyun switch (control->type) {
2417*4882a593Smuzhiyun case WM8994:
2418*4882a593Smuzhiyun vmid_dereference(component);
2419*4882a593Smuzhiyun break;
2420*4882a593Smuzhiyun case WM8958:
2421*4882a593Smuzhiyun if (control->revision < 1)
2422*4882a593Smuzhiyun vmid_dereference(component);
2423*4882a593Smuzhiyun break;
2424*4882a593Smuzhiyun default:
2425*4882a593Smuzhiyun break;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun active_dereference(component);
2429*4882a593Smuzhiyun }
2430*4882a593Smuzhiyun }
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun out:
2433*4882a593Smuzhiyun wm8994->fll[id].in = freq_in;
2434*4882a593Smuzhiyun wm8994->fll[id].out = freq_out;
2435*4882a593Smuzhiyun wm8994->fll[id].src = src;
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun configure_clock(component);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun /*
2440*4882a593Smuzhiyun * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
2441*4882a593Smuzhiyun * for detection.
2442*4882a593Smuzhiyun */
2443*4882a593Smuzhiyun if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
2444*4882a593Smuzhiyun dev_dbg(component->dev, "Configuring AIFs for 128fs\n");
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun wm8994->aifdiv[0] = snd_soc_component_read(component, WM8994_AIF1_RATE)
2447*4882a593Smuzhiyun & WM8994_AIF1CLK_RATE_MASK;
2448*4882a593Smuzhiyun wm8994->aifdiv[1] = snd_soc_component_read(component, WM8994_AIF2_RATE)
2449*4882a593Smuzhiyun & WM8994_AIF1CLK_RATE_MASK;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_RATE,
2452*4882a593Smuzhiyun WM8994_AIF1CLK_RATE_MASK, 0x1);
2453*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_RATE,
2454*4882a593Smuzhiyun WM8994_AIF2CLK_RATE_MASK, 0x1);
2455*4882a593Smuzhiyun } else if (wm8994->aifdiv[0]) {
2456*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_RATE,
2457*4882a593Smuzhiyun WM8994_AIF1CLK_RATE_MASK,
2458*4882a593Smuzhiyun wm8994->aifdiv[0]);
2459*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_RATE,
2460*4882a593Smuzhiyun WM8994_AIF2CLK_RATE_MASK,
2461*4882a593Smuzhiyun wm8994->aifdiv[1]);
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun wm8994->aifdiv[0] = 0;
2464*4882a593Smuzhiyun wm8994->aifdiv[1] = 0;
2465*4882a593Smuzhiyun }
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun return 0;
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
wm8994_fll_locked_irq(int irq,void * data)2470*4882a593Smuzhiyun static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun struct completion *completion = data;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun complete(completion);
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun return IRQ_HANDLED;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2480*4882a593Smuzhiyun
wm8994_set_fll(struct snd_soc_dai * dai,int id,int src,unsigned int freq_in,unsigned int freq_out)2481*4882a593Smuzhiyun static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2482*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun return _wm8994_set_fll(dai->component, id, src, freq_in, freq_out);
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun
wm8994_set_mclk_rate(struct wm8994_priv * wm8994,unsigned int id,unsigned int * freq)2487*4882a593Smuzhiyun static int wm8994_set_mclk_rate(struct wm8994_priv *wm8994, unsigned int id,
2488*4882a593Smuzhiyun unsigned int *freq)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun int ret;
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun if (!wm8994->mclk[id].clk || *freq == wm8994->mclk_rate[id])
2493*4882a593Smuzhiyun return 0;
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun ret = clk_set_rate(wm8994->mclk[id].clk, *freq);
2496*4882a593Smuzhiyun if (ret < 0)
2497*4882a593Smuzhiyun return ret;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun *freq = clk_get_rate(wm8994->mclk[id].clk);
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun return 0;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun
wm8994_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)2504*4882a593Smuzhiyun static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2505*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
2506*4882a593Smuzhiyun {
2507*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2508*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2509*4882a593Smuzhiyun int ret, i;
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun switch (dai->id) {
2512*4882a593Smuzhiyun case 1:
2513*4882a593Smuzhiyun case 2:
2514*4882a593Smuzhiyun break;
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun default:
2517*4882a593Smuzhiyun /* AIF3 shares clocking with AIF1/2 */
2518*4882a593Smuzhiyun return -EINVAL;
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun switch (clk_id) {
2522*4882a593Smuzhiyun case WM8994_SYSCLK_MCLK1:
2523*4882a593Smuzhiyun wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun ret = wm8994_set_mclk_rate(wm8994, dai->id - 1, &freq);
2526*4882a593Smuzhiyun if (ret < 0)
2527*4882a593Smuzhiyun return ret;
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun wm8994->mclk_rate[0] = freq;
2530*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2531*4882a593Smuzhiyun dai->id, freq);
2532*4882a593Smuzhiyun break;
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun case WM8994_SYSCLK_MCLK2:
2535*4882a593Smuzhiyun /* TODO: Set GPIO AF */
2536*4882a593Smuzhiyun wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun ret = wm8994_set_mclk_rate(wm8994, dai->id - 1, &freq);
2539*4882a593Smuzhiyun if (ret < 0)
2540*4882a593Smuzhiyun return ret;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun wm8994->mclk_rate[1] = freq;
2543*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2544*4882a593Smuzhiyun dai->id, freq);
2545*4882a593Smuzhiyun break;
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun case WM8994_SYSCLK_FLL1:
2548*4882a593Smuzhiyun wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2549*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2550*4882a593Smuzhiyun break;
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun case WM8994_SYSCLK_FLL2:
2553*4882a593Smuzhiyun wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2554*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2555*4882a593Smuzhiyun break;
2556*4882a593Smuzhiyun
2557*4882a593Smuzhiyun case WM8994_SYSCLK_OPCLK:
2558*4882a593Smuzhiyun /* Special case - a division (times 10) is given and
2559*4882a593Smuzhiyun * no effect on main clocking.
2560*4882a593Smuzhiyun */
2561*4882a593Smuzhiyun if (freq) {
2562*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2563*4882a593Smuzhiyun if (opclk_divs[i] == freq)
2564*4882a593Smuzhiyun break;
2565*4882a593Smuzhiyun if (i == ARRAY_SIZE(opclk_divs))
2566*4882a593Smuzhiyun return -EINVAL;
2567*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_CLOCKING_2,
2568*4882a593Smuzhiyun WM8994_OPCLK_DIV_MASK, i);
2569*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_2,
2570*4882a593Smuzhiyun WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2571*4882a593Smuzhiyun } else {
2572*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_POWER_MANAGEMENT_2,
2573*4882a593Smuzhiyun WM8994_OPCLK_ENA, 0);
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun break;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun default:
2578*4882a593Smuzhiyun return -EINVAL;
2579*4882a593Smuzhiyun }
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun configure_clock(component);
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun /*
2584*4882a593Smuzhiyun * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
2585*4882a593Smuzhiyun * for detection.
2586*4882a593Smuzhiyun */
2587*4882a593Smuzhiyun if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
2588*4882a593Smuzhiyun dev_dbg(component->dev, "Configuring AIFs for 128fs\n");
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun wm8994->aifdiv[0] = snd_soc_component_read(component, WM8994_AIF1_RATE)
2591*4882a593Smuzhiyun & WM8994_AIF1CLK_RATE_MASK;
2592*4882a593Smuzhiyun wm8994->aifdiv[1] = snd_soc_component_read(component, WM8994_AIF2_RATE)
2593*4882a593Smuzhiyun & WM8994_AIF1CLK_RATE_MASK;
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_RATE,
2596*4882a593Smuzhiyun WM8994_AIF1CLK_RATE_MASK, 0x1);
2597*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_RATE,
2598*4882a593Smuzhiyun WM8994_AIF2CLK_RATE_MASK, 0x1);
2599*4882a593Smuzhiyun } else if (wm8994->aifdiv[0]) {
2600*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_RATE,
2601*4882a593Smuzhiyun WM8994_AIF1CLK_RATE_MASK,
2602*4882a593Smuzhiyun wm8994->aifdiv[0]);
2603*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_RATE,
2604*4882a593Smuzhiyun WM8994_AIF2CLK_RATE_MASK,
2605*4882a593Smuzhiyun wm8994->aifdiv[1]);
2606*4882a593Smuzhiyun
2607*4882a593Smuzhiyun wm8994->aifdiv[0] = 0;
2608*4882a593Smuzhiyun wm8994->aifdiv[1] = 0;
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun return 0;
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
wm8994_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)2614*4882a593Smuzhiyun static int wm8994_set_bias_level(struct snd_soc_component *component,
2615*4882a593Smuzhiyun enum snd_soc_bias_level level)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2618*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun wm_hubs_set_bias_level(component, level);
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun switch (level) {
2623*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
2624*4882a593Smuzhiyun break;
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
2627*4882a593Smuzhiyun /* MICBIAS into regulating mode */
2628*4882a593Smuzhiyun switch (control->type) {
2629*4882a593Smuzhiyun case WM8958:
2630*4882a593Smuzhiyun case WM1811:
2631*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS1,
2632*4882a593Smuzhiyun WM8958_MICB1_MODE, 0);
2633*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
2634*4882a593Smuzhiyun WM8958_MICB2_MODE, 0);
2635*4882a593Smuzhiyun break;
2636*4882a593Smuzhiyun default:
2637*4882a593Smuzhiyun break;
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY)
2641*4882a593Smuzhiyun active_reference(component);
2642*4882a593Smuzhiyun break;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
2645*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
2646*4882a593Smuzhiyun switch (control->type) {
2647*4882a593Smuzhiyun case WM8958:
2648*4882a593Smuzhiyun if (control->revision == 0) {
2649*4882a593Smuzhiyun /* Optimise performance for rev A */
2650*4882a593Smuzhiyun snd_soc_component_update_bits(component,
2651*4882a593Smuzhiyun WM8958_CHARGE_PUMP_2,
2652*4882a593Smuzhiyun WM8958_CP_DISCH,
2653*4882a593Smuzhiyun WM8958_CP_DISCH);
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun break;
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun default:
2658*4882a593Smuzhiyun break;
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun /* Discharge LINEOUT1 & 2 */
2662*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANTIPOP_1,
2663*4882a593Smuzhiyun WM8994_LINEOUT1_DISCH |
2664*4882a593Smuzhiyun WM8994_LINEOUT2_DISCH,
2665*4882a593Smuzhiyun WM8994_LINEOUT1_DISCH |
2666*4882a593Smuzhiyun WM8994_LINEOUT2_DISCH);
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_PREPARE)
2670*4882a593Smuzhiyun active_dereference(component);
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun /* MICBIAS into bypass mode on newer devices */
2673*4882a593Smuzhiyun switch (control->type) {
2674*4882a593Smuzhiyun case WM8958:
2675*4882a593Smuzhiyun case WM1811:
2676*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS1,
2677*4882a593Smuzhiyun WM8958_MICB1_MODE,
2678*4882a593Smuzhiyun WM8958_MICB1_MODE);
2679*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
2680*4882a593Smuzhiyun WM8958_MICB2_MODE,
2681*4882a593Smuzhiyun WM8958_MICB2_MODE);
2682*4882a593Smuzhiyun break;
2683*4882a593Smuzhiyun default:
2684*4882a593Smuzhiyun break;
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun break;
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
2689*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY)
2690*4882a593Smuzhiyun wm8994->cur_fw = NULL;
2691*4882a593Smuzhiyun break;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun return 0;
2695*4882a593Smuzhiyun }
2696*4882a593Smuzhiyun
wm8994_vmid_mode(struct snd_soc_component * component,enum wm8994_vmid_mode mode)2697*4882a593Smuzhiyun int wm8994_vmid_mode(struct snd_soc_component *component, enum wm8994_vmid_mode mode)
2698*4882a593Smuzhiyun {
2699*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2700*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun switch (mode) {
2703*4882a593Smuzhiyun case WM8994_VMID_NORMAL:
2704*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun if (wm8994->hubs.lineout1_se) {
2707*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm,
2708*4882a593Smuzhiyun "LINEOUT1N Driver");
2709*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm,
2710*4882a593Smuzhiyun "LINEOUT1P Driver");
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun if (wm8994->hubs.lineout2_se) {
2713*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm,
2714*4882a593Smuzhiyun "LINEOUT2N Driver");
2715*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm,
2716*4882a593Smuzhiyun "LINEOUT2P Driver");
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun /* Do the sync with the old mode to allow it to clean up */
2720*4882a593Smuzhiyun snd_soc_dapm_sync_unlocked(dapm);
2721*4882a593Smuzhiyun wm8994->vmid_mode = mode;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
2724*4882a593Smuzhiyun break;
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun case WM8994_VMID_FORCE:
2727*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun if (wm8994->hubs.lineout1_se) {
2730*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm,
2731*4882a593Smuzhiyun "LINEOUT1N Driver");
2732*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm,
2733*4882a593Smuzhiyun "LINEOUT1P Driver");
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun if (wm8994->hubs.lineout2_se) {
2736*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm,
2737*4882a593Smuzhiyun "LINEOUT2N Driver");
2738*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm,
2739*4882a593Smuzhiyun "LINEOUT2P Driver");
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun wm8994->vmid_mode = mode;
2743*4882a593Smuzhiyun snd_soc_dapm_sync_unlocked(dapm);
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
2746*4882a593Smuzhiyun break;
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun default:
2749*4882a593Smuzhiyun return -EINVAL;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun return 0;
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun
wm8994_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2755*4882a593Smuzhiyun static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2758*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2759*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
2760*4882a593Smuzhiyun int ms_reg;
2761*4882a593Smuzhiyun int aif1_reg;
2762*4882a593Smuzhiyun int dac_reg;
2763*4882a593Smuzhiyun int adc_reg;
2764*4882a593Smuzhiyun int ms = 0;
2765*4882a593Smuzhiyun int aif1 = 0;
2766*4882a593Smuzhiyun int lrclk = 0;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun switch (dai->id) {
2769*4882a593Smuzhiyun case 1:
2770*4882a593Smuzhiyun ms_reg = WM8994_AIF1_MASTER_SLAVE;
2771*4882a593Smuzhiyun aif1_reg = WM8994_AIF1_CONTROL_1;
2772*4882a593Smuzhiyun dac_reg = WM8994_AIF1DAC_LRCLK;
2773*4882a593Smuzhiyun adc_reg = WM8994_AIF1ADC_LRCLK;
2774*4882a593Smuzhiyun break;
2775*4882a593Smuzhiyun case 2:
2776*4882a593Smuzhiyun ms_reg = WM8994_AIF2_MASTER_SLAVE;
2777*4882a593Smuzhiyun aif1_reg = WM8994_AIF2_CONTROL_1;
2778*4882a593Smuzhiyun dac_reg = WM8994_AIF1DAC_LRCLK;
2779*4882a593Smuzhiyun adc_reg = WM8994_AIF1ADC_LRCLK;
2780*4882a593Smuzhiyun break;
2781*4882a593Smuzhiyun default:
2782*4882a593Smuzhiyun return -EINVAL;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2786*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
2787*4882a593Smuzhiyun break;
2788*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
2789*4882a593Smuzhiyun ms = WM8994_AIF1_MSTR;
2790*4882a593Smuzhiyun break;
2791*4882a593Smuzhiyun default:
2792*4882a593Smuzhiyun return -EINVAL;
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2796*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
2797*4882a593Smuzhiyun aif1 |= WM8994_AIF1_LRCLK_INV;
2798*4882a593Smuzhiyun lrclk |= WM8958_AIF1_LRCLK_INV;
2799*4882a593Smuzhiyun fallthrough;
2800*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
2801*4882a593Smuzhiyun aif1 |= 0x18;
2802*4882a593Smuzhiyun break;
2803*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
2804*4882a593Smuzhiyun aif1 |= 0x10;
2805*4882a593Smuzhiyun break;
2806*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
2807*4882a593Smuzhiyun break;
2808*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
2809*4882a593Smuzhiyun aif1 |= 0x8;
2810*4882a593Smuzhiyun break;
2811*4882a593Smuzhiyun default:
2812*4882a593Smuzhiyun return -EINVAL;
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun
2815*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2816*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
2817*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
2818*4882a593Smuzhiyun /* frame inversion not valid for DSP modes */
2819*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2820*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
2821*4882a593Smuzhiyun break;
2822*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
2823*4882a593Smuzhiyun aif1 |= WM8994_AIF1_BCLK_INV;
2824*4882a593Smuzhiyun break;
2825*4882a593Smuzhiyun default:
2826*4882a593Smuzhiyun return -EINVAL;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun break;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
2831*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
2832*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
2833*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2834*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
2835*4882a593Smuzhiyun break;
2836*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
2837*4882a593Smuzhiyun aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2838*4882a593Smuzhiyun lrclk |= WM8958_AIF1_LRCLK_INV;
2839*4882a593Smuzhiyun break;
2840*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
2841*4882a593Smuzhiyun aif1 |= WM8994_AIF1_BCLK_INV;
2842*4882a593Smuzhiyun break;
2843*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
2844*4882a593Smuzhiyun aif1 |= WM8994_AIF1_LRCLK_INV;
2845*4882a593Smuzhiyun lrclk |= WM8958_AIF1_LRCLK_INV;
2846*4882a593Smuzhiyun break;
2847*4882a593Smuzhiyun default:
2848*4882a593Smuzhiyun return -EINVAL;
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun break;
2851*4882a593Smuzhiyun default:
2852*4882a593Smuzhiyun return -EINVAL;
2853*4882a593Smuzhiyun }
2854*4882a593Smuzhiyun
2855*4882a593Smuzhiyun /* The AIF2 format configuration needs to be mirrored to AIF3
2856*4882a593Smuzhiyun * on WM8958 if it's in use so just do it all the time. */
2857*4882a593Smuzhiyun switch (control->type) {
2858*4882a593Smuzhiyun case WM1811:
2859*4882a593Smuzhiyun case WM8958:
2860*4882a593Smuzhiyun if (dai->id == 2)
2861*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_AIF3_CONTROL_1,
2862*4882a593Smuzhiyun WM8994_AIF1_LRCLK_INV |
2863*4882a593Smuzhiyun WM8958_AIF3_FMT_MASK, aif1);
2864*4882a593Smuzhiyun break;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun default:
2867*4882a593Smuzhiyun break;
2868*4882a593Smuzhiyun }
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun snd_soc_component_update_bits(component, aif1_reg,
2871*4882a593Smuzhiyun WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2872*4882a593Smuzhiyun WM8994_AIF1_FMT_MASK,
2873*4882a593Smuzhiyun aif1);
2874*4882a593Smuzhiyun snd_soc_component_update_bits(component, ms_reg, WM8994_AIF1_MSTR,
2875*4882a593Smuzhiyun ms);
2876*4882a593Smuzhiyun snd_soc_component_update_bits(component, dac_reg,
2877*4882a593Smuzhiyun WM8958_AIF1_LRCLK_INV, lrclk);
2878*4882a593Smuzhiyun snd_soc_component_update_bits(component, adc_reg,
2879*4882a593Smuzhiyun WM8958_AIF1_LRCLK_INV, lrclk);
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun return 0;
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun static struct {
2885*4882a593Smuzhiyun int val, rate;
2886*4882a593Smuzhiyun } srs[] = {
2887*4882a593Smuzhiyun { 0, 8000 },
2888*4882a593Smuzhiyun { 1, 11025 },
2889*4882a593Smuzhiyun { 2, 12000 },
2890*4882a593Smuzhiyun { 3, 16000 },
2891*4882a593Smuzhiyun { 4, 22050 },
2892*4882a593Smuzhiyun { 5, 24000 },
2893*4882a593Smuzhiyun { 6, 32000 },
2894*4882a593Smuzhiyun { 7, 44100 },
2895*4882a593Smuzhiyun { 8, 48000 },
2896*4882a593Smuzhiyun { 9, 88200 },
2897*4882a593Smuzhiyun { 10, 96000 },
2898*4882a593Smuzhiyun };
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun static int fs_ratios[] = {
2901*4882a593Smuzhiyun 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536
2902*4882a593Smuzhiyun };
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun static int bclk_divs[] = {
2905*4882a593Smuzhiyun 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2906*4882a593Smuzhiyun 640, 880, 960, 1280, 1760, 1920
2907*4882a593Smuzhiyun };
2908*4882a593Smuzhiyun
wm8994_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)2909*4882a593Smuzhiyun static int wm8994_hw_params(struct snd_pcm_substream *substream,
2910*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
2911*4882a593Smuzhiyun struct snd_soc_dai *dai)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2914*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
2915*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
2916*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
2917*4882a593Smuzhiyun int aif1_reg;
2918*4882a593Smuzhiyun int aif2_reg;
2919*4882a593Smuzhiyun int bclk_reg;
2920*4882a593Smuzhiyun int lrclk_reg;
2921*4882a593Smuzhiyun int rate_reg;
2922*4882a593Smuzhiyun int aif1 = 0;
2923*4882a593Smuzhiyun int aif2 = 0;
2924*4882a593Smuzhiyun int bclk = 0;
2925*4882a593Smuzhiyun int lrclk = 0;
2926*4882a593Smuzhiyun int rate_val = 0;
2927*4882a593Smuzhiyun int id = dai->id - 1;
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun int i, cur_val, best_val, bclk_rate, best;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun switch (dai->id) {
2932*4882a593Smuzhiyun case 1:
2933*4882a593Smuzhiyun aif1_reg = WM8994_AIF1_CONTROL_1;
2934*4882a593Smuzhiyun aif2_reg = WM8994_AIF1_CONTROL_2;
2935*4882a593Smuzhiyun bclk_reg = WM8994_AIF1_BCLK;
2936*4882a593Smuzhiyun rate_reg = WM8994_AIF1_RATE;
2937*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
2938*4882a593Smuzhiyun wm8994->lrclk_shared[0]) {
2939*4882a593Smuzhiyun lrclk_reg = WM8994_AIF1DAC_LRCLK;
2940*4882a593Smuzhiyun } else {
2941*4882a593Smuzhiyun lrclk_reg = WM8994_AIF1ADC_LRCLK;
2942*4882a593Smuzhiyun dev_dbg(component->dev, "AIF1 using split LRCLK\n");
2943*4882a593Smuzhiyun }
2944*4882a593Smuzhiyun break;
2945*4882a593Smuzhiyun case 2:
2946*4882a593Smuzhiyun aif1_reg = WM8994_AIF2_CONTROL_1;
2947*4882a593Smuzhiyun aif2_reg = WM8994_AIF2_CONTROL_2;
2948*4882a593Smuzhiyun bclk_reg = WM8994_AIF2_BCLK;
2949*4882a593Smuzhiyun rate_reg = WM8994_AIF2_RATE;
2950*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
2951*4882a593Smuzhiyun wm8994->lrclk_shared[1]) {
2952*4882a593Smuzhiyun lrclk_reg = WM8994_AIF2DAC_LRCLK;
2953*4882a593Smuzhiyun } else {
2954*4882a593Smuzhiyun lrclk_reg = WM8994_AIF2ADC_LRCLK;
2955*4882a593Smuzhiyun dev_dbg(component->dev, "AIF2 using split LRCLK\n");
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun break;
2958*4882a593Smuzhiyun default:
2959*4882a593Smuzhiyun return -EINVAL;
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun bclk_rate = params_rate(params);
2963*4882a593Smuzhiyun switch (params_width(params)) {
2964*4882a593Smuzhiyun case 16:
2965*4882a593Smuzhiyun bclk_rate *= 16;
2966*4882a593Smuzhiyun break;
2967*4882a593Smuzhiyun case 20:
2968*4882a593Smuzhiyun bclk_rate *= 20;
2969*4882a593Smuzhiyun aif1 |= 0x20;
2970*4882a593Smuzhiyun break;
2971*4882a593Smuzhiyun case 24:
2972*4882a593Smuzhiyun bclk_rate *= 24;
2973*4882a593Smuzhiyun aif1 |= 0x40;
2974*4882a593Smuzhiyun break;
2975*4882a593Smuzhiyun case 32:
2976*4882a593Smuzhiyun bclk_rate *= 32;
2977*4882a593Smuzhiyun aif1 |= 0x60;
2978*4882a593Smuzhiyun break;
2979*4882a593Smuzhiyun default:
2980*4882a593Smuzhiyun return -EINVAL;
2981*4882a593Smuzhiyun }
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun wm8994->channels[id] = params_channels(params);
2984*4882a593Smuzhiyun if (pdata->max_channels_clocked[id] &&
2985*4882a593Smuzhiyun wm8994->channels[id] > pdata->max_channels_clocked[id]) {
2986*4882a593Smuzhiyun dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
2987*4882a593Smuzhiyun pdata->max_channels_clocked[id], wm8994->channels[id]);
2988*4882a593Smuzhiyun wm8994->channels[id] = pdata->max_channels_clocked[id];
2989*4882a593Smuzhiyun }
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun switch (wm8994->channels[id]) {
2992*4882a593Smuzhiyun case 1:
2993*4882a593Smuzhiyun case 2:
2994*4882a593Smuzhiyun bclk_rate *= 2;
2995*4882a593Smuzhiyun break;
2996*4882a593Smuzhiyun default:
2997*4882a593Smuzhiyun bclk_rate *= 4;
2998*4882a593Smuzhiyun break;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun /* Try to find an appropriate sample rate; look for an exact match. */
3002*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(srs); i++)
3003*4882a593Smuzhiyun if (srs[i].rate == params_rate(params))
3004*4882a593Smuzhiyun break;
3005*4882a593Smuzhiyun if (i == ARRAY_SIZE(srs))
3006*4882a593Smuzhiyun return -EINVAL;
3007*4882a593Smuzhiyun rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
3010*4882a593Smuzhiyun dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
3011*4882a593Smuzhiyun dai->id, wm8994->aifclk[id], bclk_rate);
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun if (wm8994->channels[id] == 1 &&
3014*4882a593Smuzhiyun (snd_soc_component_read(component, aif1_reg) & 0x18) == 0x18)
3015*4882a593Smuzhiyun aif2 |= WM8994_AIF1_MONO;
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun if (wm8994->aifclk[id] == 0) {
3018*4882a593Smuzhiyun dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
3019*4882a593Smuzhiyun return -EINVAL;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun
3022*4882a593Smuzhiyun /* AIFCLK/fs ratio; look for a close match in either direction */
3023*4882a593Smuzhiyun best = 0;
3024*4882a593Smuzhiyun best_val = abs((fs_ratios[0] * params_rate(params))
3025*4882a593Smuzhiyun - wm8994->aifclk[id]);
3026*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
3027*4882a593Smuzhiyun cur_val = abs((fs_ratios[i] * params_rate(params))
3028*4882a593Smuzhiyun - wm8994->aifclk[id]);
3029*4882a593Smuzhiyun if (cur_val >= best_val)
3030*4882a593Smuzhiyun continue;
3031*4882a593Smuzhiyun best = i;
3032*4882a593Smuzhiyun best_val = cur_val;
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
3035*4882a593Smuzhiyun dai->id, fs_ratios[best]);
3036*4882a593Smuzhiyun rate_val |= best;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun /* We may not get quite the right frequency if using
3039*4882a593Smuzhiyun * approximate clocks so look for the closest match that is
3040*4882a593Smuzhiyun * higher than the target (we need to ensure that there enough
3041*4882a593Smuzhiyun * BCLKs to clock out the samples).
3042*4882a593Smuzhiyun */
3043*4882a593Smuzhiyun best = 0;
3044*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
3045*4882a593Smuzhiyun cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
3046*4882a593Smuzhiyun if (cur_val < 0) /* BCLK table is sorted */
3047*4882a593Smuzhiyun break;
3048*4882a593Smuzhiyun best = i;
3049*4882a593Smuzhiyun }
3050*4882a593Smuzhiyun bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
3051*4882a593Smuzhiyun dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
3052*4882a593Smuzhiyun bclk_divs[best], bclk_rate);
3053*4882a593Smuzhiyun bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun lrclk = bclk_rate / params_rate(params);
3056*4882a593Smuzhiyun if (!lrclk) {
3057*4882a593Smuzhiyun dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
3058*4882a593Smuzhiyun bclk_rate);
3059*4882a593Smuzhiyun return -EINVAL;
3060*4882a593Smuzhiyun }
3061*4882a593Smuzhiyun dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
3062*4882a593Smuzhiyun lrclk, bclk_rate / lrclk);
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun snd_soc_component_update_bits(component, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
3065*4882a593Smuzhiyun snd_soc_component_update_bits(component, aif2_reg, WM8994_AIF1_MONO, aif2);
3066*4882a593Smuzhiyun snd_soc_component_update_bits(component, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
3067*4882a593Smuzhiyun snd_soc_component_update_bits(component, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
3068*4882a593Smuzhiyun lrclk);
3069*4882a593Smuzhiyun snd_soc_component_update_bits(component, rate_reg, WM8994_AIF1_SR_MASK |
3070*4882a593Smuzhiyun WM8994_AIF1CLK_RATE_MASK, rate_val);
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
3073*4882a593Smuzhiyun switch (dai->id) {
3074*4882a593Smuzhiyun case 1:
3075*4882a593Smuzhiyun wm8994->dac_rates[0] = params_rate(params);
3076*4882a593Smuzhiyun wm8994_set_retune_mobile(component, 0);
3077*4882a593Smuzhiyun wm8994_set_retune_mobile(component, 1);
3078*4882a593Smuzhiyun break;
3079*4882a593Smuzhiyun case 2:
3080*4882a593Smuzhiyun wm8994->dac_rates[1] = params_rate(params);
3081*4882a593Smuzhiyun wm8994_set_retune_mobile(component, 2);
3082*4882a593Smuzhiyun break;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun return 0;
3087*4882a593Smuzhiyun }
3088*4882a593Smuzhiyun
wm8994_aif3_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)3089*4882a593Smuzhiyun static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
3090*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
3091*4882a593Smuzhiyun struct snd_soc_dai *dai)
3092*4882a593Smuzhiyun {
3093*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
3094*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3095*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3096*4882a593Smuzhiyun int aif1_reg;
3097*4882a593Smuzhiyun int aif1 = 0;
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun switch (dai->id) {
3100*4882a593Smuzhiyun case 3:
3101*4882a593Smuzhiyun switch (control->type) {
3102*4882a593Smuzhiyun case WM1811:
3103*4882a593Smuzhiyun case WM8958:
3104*4882a593Smuzhiyun aif1_reg = WM8958_AIF3_CONTROL_1;
3105*4882a593Smuzhiyun break;
3106*4882a593Smuzhiyun default:
3107*4882a593Smuzhiyun return 0;
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun break;
3110*4882a593Smuzhiyun default:
3111*4882a593Smuzhiyun return 0;
3112*4882a593Smuzhiyun }
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun switch (params_width(params)) {
3115*4882a593Smuzhiyun case 16:
3116*4882a593Smuzhiyun break;
3117*4882a593Smuzhiyun case 20:
3118*4882a593Smuzhiyun aif1 |= 0x20;
3119*4882a593Smuzhiyun break;
3120*4882a593Smuzhiyun case 24:
3121*4882a593Smuzhiyun aif1 |= 0x40;
3122*4882a593Smuzhiyun break;
3123*4882a593Smuzhiyun case 32:
3124*4882a593Smuzhiyun aif1 |= 0x60;
3125*4882a593Smuzhiyun break;
3126*4882a593Smuzhiyun default:
3127*4882a593Smuzhiyun return -EINVAL;
3128*4882a593Smuzhiyun }
3129*4882a593Smuzhiyun
3130*4882a593Smuzhiyun return snd_soc_component_update_bits(component, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun
wm8994_aif_mute(struct snd_soc_dai * codec_dai,int mute,int direction)3133*4882a593Smuzhiyun static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute,
3134*4882a593Smuzhiyun int direction)
3135*4882a593Smuzhiyun {
3136*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
3137*4882a593Smuzhiyun int mute_reg;
3138*4882a593Smuzhiyun int reg;
3139*4882a593Smuzhiyun
3140*4882a593Smuzhiyun switch (codec_dai->id) {
3141*4882a593Smuzhiyun case 1:
3142*4882a593Smuzhiyun mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun case 2:
3145*4882a593Smuzhiyun mute_reg = WM8994_AIF2_DAC_FILTERS_1;
3146*4882a593Smuzhiyun break;
3147*4882a593Smuzhiyun default:
3148*4882a593Smuzhiyun return -EINVAL;
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun if (mute)
3152*4882a593Smuzhiyun reg = WM8994_AIF1DAC1_MUTE;
3153*4882a593Smuzhiyun else
3154*4882a593Smuzhiyun reg = 0;
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun snd_soc_component_update_bits(component, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
3157*4882a593Smuzhiyun
3158*4882a593Smuzhiyun return 0;
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun
wm8994_set_tristate(struct snd_soc_dai * codec_dai,int tristate)3161*4882a593Smuzhiyun static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
3162*4882a593Smuzhiyun {
3163*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
3164*4882a593Smuzhiyun int reg, val, mask;
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun switch (codec_dai->id) {
3167*4882a593Smuzhiyun case 1:
3168*4882a593Smuzhiyun reg = WM8994_AIF1_MASTER_SLAVE;
3169*4882a593Smuzhiyun mask = WM8994_AIF1_TRI;
3170*4882a593Smuzhiyun break;
3171*4882a593Smuzhiyun case 2:
3172*4882a593Smuzhiyun reg = WM8994_AIF2_MASTER_SLAVE;
3173*4882a593Smuzhiyun mask = WM8994_AIF2_TRI;
3174*4882a593Smuzhiyun break;
3175*4882a593Smuzhiyun default:
3176*4882a593Smuzhiyun return -EINVAL;
3177*4882a593Smuzhiyun }
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun if (tristate)
3180*4882a593Smuzhiyun val = mask;
3181*4882a593Smuzhiyun else
3182*4882a593Smuzhiyun val = 0;
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun return snd_soc_component_update_bits(component, reg, mask, val);
3185*4882a593Smuzhiyun }
3186*4882a593Smuzhiyun
wm8994_aif2_probe(struct snd_soc_dai * dai)3187*4882a593Smuzhiyun static int wm8994_aif2_probe(struct snd_soc_dai *dai)
3188*4882a593Smuzhiyun {
3189*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun /* Disable the pulls on the AIF if we're using it to save power. */
3192*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_GPIO_3,
3193*4882a593Smuzhiyun WM8994_GPN_PU | WM8994_GPN_PD, 0);
3194*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_GPIO_4,
3195*4882a593Smuzhiyun WM8994_GPN_PU | WM8994_GPN_PD, 0);
3196*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_GPIO_5,
3197*4882a593Smuzhiyun WM8994_GPN_PU | WM8994_GPN_PD, 0);
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun return 0;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
3203*4882a593Smuzhiyun
3204*4882a593Smuzhiyun #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
3205*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
3208*4882a593Smuzhiyun .set_sysclk = wm8994_set_dai_sysclk,
3209*4882a593Smuzhiyun .set_fmt = wm8994_set_dai_fmt,
3210*4882a593Smuzhiyun .hw_params = wm8994_hw_params,
3211*4882a593Smuzhiyun .mute_stream = wm8994_aif_mute,
3212*4882a593Smuzhiyun .set_pll = wm8994_set_fll,
3213*4882a593Smuzhiyun .set_tristate = wm8994_set_tristate,
3214*4882a593Smuzhiyun .no_capture_mute = 1,
3215*4882a593Smuzhiyun };
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
3218*4882a593Smuzhiyun .set_sysclk = wm8994_set_dai_sysclk,
3219*4882a593Smuzhiyun .set_fmt = wm8994_set_dai_fmt,
3220*4882a593Smuzhiyun .hw_params = wm8994_hw_params,
3221*4882a593Smuzhiyun .mute_stream = wm8994_aif_mute,
3222*4882a593Smuzhiyun .set_pll = wm8994_set_fll,
3223*4882a593Smuzhiyun .set_tristate = wm8994_set_tristate,
3224*4882a593Smuzhiyun .no_capture_mute = 1,
3225*4882a593Smuzhiyun };
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
3228*4882a593Smuzhiyun .hw_params = wm8994_aif3_hw_params,
3229*4882a593Smuzhiyun };
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8994_dai[] = {
3232*4882a593Smuzhiyun {
3233*4882a593Smuzhiyun .name = "wm8994-aif1",
3234*4882a593Smuzhiyun .id = 1,
3235*4882a593Smuzhiyun .playback = {
3236*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
3237*4882a593Smuzhiyun .channels_min = 1,
3238*4882a593Smuzhiyun .channels_max = 2,
3239*4882a593Smuzhiyun .rates = WM8994_RATES,
3240*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3241*4882a593Smuzhiyun .sig_bits = 24,
3242*4882a593Smuzhiyun },
3243*4882a593Smuzhiyun .capture = {
3244*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
3245*4882a593Smuzhiyun .channels_min = 1,
3246*4882a593Smuzhiyun .channels_max = 2,
3247*4882a593Smuzhiyun .rates = WM8994_RATES,
3248*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3249*4882a593Smuzhiyun .sig_bits = 24,
3250*4882a593Smuzhiyun },
3251*4882a593Smuzhiyun .ops = &wm8994_aif1_dai_ops,
3252*4882a593Smuzhiyun },
3253*4882a593Smuzhiyun {
3254*4882a593Smuzhiyun .name = "wm8994-aif2",
3255*4882a593Smuzhiyun .id = 2,
3256*4882a593Smuzhiyun .playback = {
3257*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
3258*4882a593Smuzhiyun .channels_min = 1,
3259*4882a593Smuzhiyun .channels_max = 2,
3260*4882a593Smuzhiyun .rates = WM8994_RATES,
3261*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3262*4882a593Smuzhiyun .sig_bits = 24,
3263*4882a593Smuzhiyun },
3264*4882a593Smuzhiyun .capture = {
3265*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
3266*4882a593Smuzhiyun .channels_min = 1,
3267*4882a593Smuzhiyun .channels_max = 2,
3268*4882a593Smuzhiyun .rates = WM8994_RATES,
3269*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3270*4882a593Smuzhiyun .sig_bits = 24,
3271*4882a593Smuzhiyun },
3272*4882a593Smuzhiyun .probe = wm8994_aif2_probe,
3273*4882a593Smuzhiyun .ops = &wm8994_aif2_dai_ops,
3274*4882a593Smuzhiyun },
3275*4882a593Smuzhiyun {
3276*4882a593Smuzhiyun .name = "wm8994-aif3",
3277*4882a593Smuzhiyun .id = 3,
3278*4882a593Smuzhiyun .playback = {
3279*4882a593Smuzhiyun .stream_name = "AIF3 Playback",
3280*4882a593Smuzhiyun .channels_min = 1,
3281*4882a593Smuzhiyun .channels_max = 2,
3282*4882a593Smuzhiyun .rates = WM8994_RATES,
3283*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3284*4882a593Smuzhiyun .sig_bits = 24,
3285*4882a593Smuzhiyun },
3286*4882a593Smuzhiyun .capture = {
3287*4882a593Smuzhiyun .stream_name = "AIF3 Capture",
3288*4882a593Smuzhiyun .channels_min = 1,
3289*4882a593Smuzhiyun .channels_max = 2,
3290*4882a593Smuzhiyun .rates = WM8994_RATES,
3291*4882a593Smuzhiyun .formats = WM8994_FORMATS,
3292*4882a593Smuzhiyun .sig_bits = 24,
3293*4882a593Smuzhiyun },
3294*4882a593Smuzhiyun .ops = &wm8994_aif3_dai_ops,
3295*4882a593Smuzhiyun }
3296*4882a593Smuzhiyun };
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun #ifdef CONFIG_PM
wm8994_component_suspend(struct snd_soc_component * component)3299*4882a593Smuzhiyun static int wm8994_component_suspend(struct snd_soc_component *component)
3300*4882a593Smuzhiyun {
3301*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3302*4882a593Smuzhiyun int i, ret;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3305*4882a593Smuzhiyun memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
3306*4882a593Smuzhiyun sizeof(struct wm8994_fll_config));
3307*4882a593Smuzhiyun ret = _wm8994_set_fll(component, i + 1, 0, 0, 0);
3308*4882a593Smuzhiyun if (ret < 0)
3309*4882a593Smuzhiyun dev_warn(component->dev, "Failed to stop FLL%d: %d\n",
3310*4882a593Smuzhiyun i + 1, ret);
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun return 0;
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
wm8994_component_resume(struct snd_soc_component * component)3318*4882a593Smuzhiyun static int wm8994_component_resume(struct snd_soc_component *component)
3319*4882a593Smuzhiyun {
3320*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3321*4882a593Smuzhiyun int i, ret;
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3324*4882a593Smuzhiyun if (!wm8994->fll_suspend[i].out)
3325*4882a593Smuzhiyun continue;
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun ret = _wm8994_set_fll(component, i + 1,
3328*4882a593Smuzhiyun wm8994->fll_suspend[i].src,
3329*4882a593Smuzhiyun wm8994->fll_suspend[i].in,
3330*4882a593Smuzhiyun wm8994->fll_suspend[i].out);
3331*4882a593Smuzhiyun if (ret < 0)
3332*4882a593Smuzhiyun dev_warn(component->dev, "Failed to restore FLL%d: %d\n",
3333*4882a593Smuzhiyun i + 1, ret);
3334*4882a593Smuzhiyun }
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun return 0;
3337*4882a593Smuzhiyun }
3338*4882a593Smuzhiyun #else
3339*4882a593Smuzhiyun #define wm8994_component_suspend NULL
3340*4882a593Smuzhiyun #define wm8994_component_resume NULL
3341*4882a593Smuzhiyun #endif
3342*4882a593Smuzhiyun
wm8994_handle_retune_mobile_pdata(struct wm8994_priv * wm8994)3343*4882a593Smuzhiyun static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3344*4882a593Smuzhiyun {
3345*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
3346*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3347*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
3348*4882a593Smuzhiyun struct snd_kcontrol_new controls[] = {
3349*4882a593Smuzhiyun SOC_ENUM_EXT("AIF1.1 EQ Mode",
3350*4882a593Smuzhiyun wm8994->retune_mobile_enum,
3351*4882a593Smuzhiyun wm8994_get_retune_mobile_enum,
3352*4882a593Smuzhiyun wm8994_put_retune_mobile_enum),
3353*4882a593Smuzhiyun SOC_ENUM_EXT("AIF1.2 EQ Mode",
3354*4882a593Smuzhiyun wm8994->retune_mobile_enum,
3355*4882a593Smuzhiyun wm8994_get_retune_mobile_enum,
3356*4882a593Smuzhiyun wm8994_put_retune_mobile_enum),
3357*4882a593Smuzhiyun SOC_ENUM_EXT("AIF2 EQ Mode",
3358*4882a593Smuzhiyun wm8994->retune_mobile_enum,
3359*4882a593Smuzhiyun wm8994_get_retune_mobile_enum,
3360*4882a593Smuzhiyun wm8994_put_retune_mobile_enum),
3361*4882a593Smuzhiyun };
3362*4882a593Smuzhiyun int ret, i, j;
3363*4882a593Smuzhiyun const char **t;
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun /* We need an array of texts for the enum API but the number
3366*4882a593Smuzhiyun * of texts is likely to be less than the number of
3367*4882a593Smuzhiyun * configurations due to the sample rate dependency of the
3368*4882a593Smuzhiyun * configurations. */
3369*4882a593Smuzhiyun wm8994->num_retune_mobile_texts = 0;
3370*4882a593Smuzhiyun wm8994->retune_mobile_texts = NULL;
3371*4882a593Smuzhiyun for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3372*4882a593Smuzhiyun for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3373*4882a593Smuzhiyun if (strcmp(pdata->retune_mobile_cfgs[i].name,
3374*4882a593Smuzhiyun wm8994->retune_mobile_texts[j]) == 0)
3375*4882a593Smuzhiyun break;
3376*4882a593Smuzhiyun }
3377*4882a593Smuzhiyun
3378*4882a593Smuzhiyun if (j != wm8994->num_retune_mobile_texts)
3379*4882a593Smuzhiyun continue;
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun /* Expand the array... */
3382*4882a593Smuzhiyun t = krealloc(wm8994->retune_mobile_texts,
3383*4882a593Smuzhiyun sizeof(char *) *
3384*4882a593Smuzhiyun (wm8994->num_retune_mobile_texts + 1),
3385*4882a593Smuzhiyun GFP_KERNEL);
3386*4882a593Smuzhiyun if (t == NULL)
3387*4882a593Smuzhiyun continue;
3388*4882a593Smuzhiyun
3389*4882a593Smuzhiyun /* ...store the new entry... */
3390*4882a593Smuzhiyun t[wm8994->num_retune_mobile_texts] =
3391*4882a593Smuzhiyun pdata->retune_mobile_cfgs[i].name;
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun /* ...and remember the new version. */
3394*4882a593Smuzhiyun wm8994->num_retune_mobile_texts++;
3395*4882a593Smuzhiyun wm8994->retune_mobile_texts = t;
3396*4882a593Smuzhiyun }
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun dev_dbg(component->dev, "Allocated %d unique ReTune Mobile names\n",
3399*4882a593Smuzhiyun wm8994->num_retune_mobile_texts);
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun wm8994->retune_mobile_enum.items = wm8994->num_retune_mobile_texts;
3402*4882a593Smuzhiyun wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun ret = snd_soc_add_component_controls(wm8994->hubs.component, controls,
3405*4882a593Smuzhiyun ARRAY_SIZE(controls));
3406*4882a593Smuzhiyun if (ret != 0)
3407*4882a593Smuzhiyun dev_err(wm8994->hubs.component->dev,
3408*4882a593Smuzhiyun "Failed to add ReTune Mobile controls: %d\n", ret);
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun
wm8994_handle_pdata(struct wm8994_priv * wm8994)3411*4882a593Smuzhiyun static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3412*4882a593Smuzhiyun {
3413*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
3414*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3415*4882a593Smuzhiyun struct wm8994_pdata *pdata = &control->pdata;
3416*4882a593Smuzhiyun int ret, i;
3417*4882a593Smuzhiyun
3418*4882a593Smuzhiyun if (!pdata)
3419*4882a593Smuzhiyun return;
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun wm_hubs_handle_analogue_pdata(component, pdata->lineout1_diff,
3422*4882a593Smuzhiyun pdata->lineout2_diff,
3423*4882a593Smuzhiyun pdata->lineout1fb,
3424*4882a593Smuzhiyun pdata->lineout2fb,
3425*4882a593Smuzhiyun pdata->jd_scthr,
3426*4882a593Smuzhiyun pdata->jd_thr,
3427*4882a593Smuzhiyun pdata->micb1_delay,
3428*4882a593Smuzhiyun pdata->micb2_delay,
3429*4882a593Smuzhiyun pdata->micbias1_lvl,
3430*4882a593Smuzhiyun pdata->micbias2_lvl);
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun dev_dbg(component->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun if (pdata->num_drc_cfgs) {
3435*4882a593Smuzhiyun struct snd_kcontrol_new controls[] = {
3436*4882a593Smuzhiyun SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3437*4882a593Smuzhiyun wm8994_get_drc_enum, wm8994_put_drc_enum),
3438*4882a593Smuzhiyun SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3439*4882a593Smuzhiyun wm8994_get_drc_enum, wm8994_put_drc_enum),
3440*4882a593Smuzhiyun SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3441*4882a593Smuzhiyun wm8994_get_drc_enum, wm8994_put_drc_enum),
3442*4882a593Smuzhiyun };
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun /* We need an array of texts for the enum API */
3445*4882a593Smuzhiyun wm8994->drc_texts = devm_kcalloc(wm8994->hubs.component->dev,
3446*4882a593Smuzhiyun pdata->num_drc_cfgs, sizeof(char *), GFP_KERNEL);
3447*4882a593Smuzhiyun if (!wm8994->drc_texts)
3448*4882a593Smuzhiyun return;
3449*4882a593Smuzhiyun
3450*4882a593Smuzhiyun for (i = 0; i < pdata->num_drc_cfgs; i++)
3451*4882a593Smuzhiyun wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun wm8994->drc_enum.items = pdata->num_drc_cfgs;
3454*4882a593Smuzhiyun wm8994->drc_enum.texts = wm8994->drc_texts;
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun ret = snd_soc_add_component_controls(wm8994->hubs.component, controls,
3457*4882a593Smuzhiyun ARRAY_SIZE(controls));
3458*4882a593Smuzhiyun for (i = 0; i < WM8994_NUM_DRC; i++)
3459*4882a593Smuzhiyun wm8994_set_drc(component, i);
3460*4882a593Smuzhiyun } else {
3461*4882a593Smuzhiyun ret = snd_soc_add_component_controls(wm8994->hubs.component,
3462*4882a593Smuzhiyun wm8994_drc_controls,
3463*4882a593Smuzhiyun ARRAY_SIZE(wm8994_drc_controls));
3464*4882a593Smuzhiyun }
3465*4882a593Smuzhiyun
3466*4882a593Smuzhiyun if (ret != 0)
3467*4882a593Smuzhiyun dev_err(wm8994->hubs.component->dev,
3468*4882a593Smuzhiyun "Failed to add DRC mode controls: %d\n", ret);
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun
3471*4882a593Smuzhiyun dev_dbg(component->dev, "%d ReTune Mobile configurations\n",
3472*4882a593Smuzhiyun pdata->num_retune_mobile_cfgs);
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun if (pdata->num_retune_mobile_cfgs)
3475*4882a593Smuzhiyun wm8994_handle_retune_mobile_pdata(wm8994);
3476*4882a593Smuzhiyun else
3477*4882a593Smuzhiyun snd_soc_add_component_controls(wm8994->hubs.component, wm8994_eq_controls,
3478*4882a593Smuzhiyun ARRAY_SIZE(wm8994_eq_controls));
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3481*4882a593Smuzhiyun if (pdata->micbias[i]) {
3482*4882a593Smuzhiyun snd_soc_component_write(component, WM8958_MICBIAS1 + i,
3483*4882a593Smuzhiyun pdata->micbias[i] & 0xffff);
3484*4882a593Smuzhiyun }
3485*4882a593Smuzhiyun }
3486*4882a593Smuzhiyun }
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun /**
3489*4882a593Smuzhiyun * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3490*4882a593Smuzhiyun *
3491*4882a593Smuzhiyun * @component: WM8994 component
3492*4882a593Smuzhiyun * @jack: jack to report detection events on
3493*4882a593Smuzhiyun * @micbias: microphone bias to detect on
3494*4882a593Smuzhiyun *
3495*4882a593Smuzhiyun * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3496*4882a593Smuzhiyun * being used to bring out signals to the processor then only platform
3497*4882a593Smuzhiyun * data configuration is needed for WM8994 and processor GPIOs should
3498*4882a593Smuzhiyun * be configured using snd_soc_jack_add_gpios() instead.
3499*4882a593Smuzhiyun *
3500*4882a593Smuzhiyun * Configuration of detection levels is available via the micbias1_lvl
3501*4882a593Smuzhiyun * and micbias2_lvl platform data members.
3502*4882a593Smuzhiyun */
wm8994_mic_detect(struct snd_soc_component * component,struct snd_soc_jack * jack,int micbias)3503*4882a593Smuzhiyun int wm8994_mic_detect(struct snd_soc_component *component, struct snd_soc_jack *jack,
3504*4882a593Smuzhiyun int micbias)
3505*4882a593Smuzhiyun {
3506*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3507*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3508*4882a593Smuzhiyun struct wm8994_micdet *micdet;
3509*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3510*4882a593Smuzhiyun int reg, ret;
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun if (control->type != WM8994) {
3513*4882a593Smuzhiyun dev_warn(component->dev, "Not a WM8994\n");
3514*4882a593Smuzhiyun return -EINVAL;
3515*4882a593Smuzhiyun }
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
3518*4882a593Smuzhiyun
3519*4882a593Smuzhiyun switch (micbias) {
3520*4882a593Smuzhiyun case 1:
3521*4882a593Smuzhiyun micdet = &wm8994->micdet[0];
3522*4882a593Smuzhiyun if (jack)
3523*4882a593Smuzhiyun ret = snd_soc_dapm_force_enable_pin(dapm, "MICBIAS1");
3524*4882a593Smuzhiyun else
3525*4882a593Smuzhiyun ret = snd_soc_dapm_disable_pin(dapm, "MICBIAS1");
3526*4882a593Smuzhiyun break;
3527*4882a593Smuzhiyun case 2:
3528*4882a593Smuzhiyun micdet = &wm8994->micdet[1];
3529*4882a593Smuzhiyun if (jack)
3530*4882a593Smuzhiyun ret = snd_soc_dapm_force_enable_pin(dapm, "MICBIAS1");
3531*4882a593Smuzhiyun else
3532*4882a593Smuzhiyun ret = snd_soc_dapm_disable_pin(dapm, "MICBIAS1");
3533*4882a593Smuzhiyun break;
3534*4882a593Smuzhiyun default:
3535*4882a593Smuzhiyun dev_warn(component->dev, "Invalid MICBIAS %d\n", micbias);
3536*4882a593Smuzhiyun return -EINVAL;
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun
3539*4882a593Smuzhiyun if (ret != 0)
3540*4882a593Smuzhiyun dev_warn(component->dev, "Failed to configure MICBIAS%d: %d\n",
3541*4882a593Smuzhiyun micbias, ret);
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun dev_dbg(component->dev, "Configuring microphone detection on %d %p\n",
3544*4882a593Smuzhiyun micbias, jack);
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun /* Store the configuration */
3547*4882a593Smuzhiyun micdet->jack = jack;
3548*4882a593Smuzhiyun micdet->detecting = true;
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun /* If either of the jacks is set up then enable detection */
3551*4882a593Smuzhiyun if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3552*4882a593Smuzhiyun reg = WM8994_MICD_ENA;
3553*4882a593Smuzhiyun else
3554*4882a593Smuzhiyun reg = 0;
3555*4882a593Smuzhiyun
3556*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3557*4882a593Smuzhiyun
3558*4882a593Smuzhiyun /* enable MICDET and MICSHRT deboune */
3559*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_IRQ_DEBOUNCE,
3560*4882a593Smuzhiyun WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
3561*4882a593Smuzhiyun WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
3562*4882a593Smuzhiyun WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun pm_runtime_put(component->dev);
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun return 0;
3569*4882a593Smuzhiyun }
3570*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3571*4882a593Smuzhiyun
wm8994_mic_work(struct work_struct * work)3572*4882a593Smuzhiyun static void wm8994_mic_work(struct work_struct *work)
3573*4882a593Smuzhiyun {
3574*4882a593Smuzhiyun struct wm8994_priv *priv = container_of(work,
3575*4882a593Smuzhiyun struct wm8994_priv,
3576*4882a593Smuzhiyun mic_work.work);
3577*4882a593Smuzhiyun struct regmap *regmap = priv->wm8994->regmap;
3578*4882a593Smuzhiyun struct device *dev = priv->wm8994->dev;
3579*4882a593Smuzhiyun unsigned int reg;
3580*4882a593Smuzhiyun int ret;
3581*4882a593Smuzhiyun int report;
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun pm_runtime_get_sync(dev);
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, ®);
3586*4882a593Smuzhiyun if (ret < 0) {
3587*4882a593Smuzhiyun dev_err(dev, "Failed to read microphone status: %d\n",
3588*4882a593Smuzhiyun ret);
3589*4882a593Smuzhiyun pm_runtime_put(dev);
3590*4882a593Smuzhiyun return;
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun dev_dbg(dev, "Microphone status: %x\n", reg);
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun report = 0;
3596*4882a593Smuzhiyun if (reg & WM8994_MIC1_DET_STS) {
3597*4882a593Smuzhiyun if (priv->micdet[0].detecting)
3598*4882a593Smuzhiyun report = SND_JACK_HEADSET;
3599*4882a593Smuzhiyun }
3600*4882a593Smuzhiyun if (reg & WM8994_MIC1_SHRT_STS) {
3601*4882a593Smuzhiyun if (priv->micdet[0].detecting)
3602*4882a593Smuzhiyun report = SND_JACK_HEADPHONE;
3603*4882a593Smuzhiyun else
3604*4882a593Smuzhiyun report |= SND_JACK_BTN_0;
3605*4882a593Smuzhiyun }
3606*4882a593Smuzhiyun if (report)
3607*4882a593Smuzhiyun priv->micdet[0].detecting = false;
3608*4882a593Smuzhiyun else
3609*4882a593Smuzhiyun priv->micdet[0].detecting = true;
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun snd_soc_jack_report(priv->micdet[0].jack, report,
3612*4882a593Smuzhiyun SND_JACK_HEADSET | SND_JACK_BTN_0);
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun report = 0;
3615*4882a593Smuzhiyun if (reg & WM8994_MIC2_DET_STS) {
3616*4882a593Smuzhiyun if (priv->micdet[1].detecting)
3617*4882a593Smuzhiyun report = SND_JACK_HEADSET;
3618*4882a593Smuzhiyun }
3619*4882a593Smuzhiyun if (reg & WM8994_MIC2_SHRT_STS) {
3620*4882a593Smuzhiyun if (priv->micdet[1].detecting)
3621*4882a593Smuzhiyun report = SND_JACK_HEADPHONE;
3622*4882a593Smuzhiyun else
3623*4882a593Smuzhiyun report |= SND_JACK_BTN_0;
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun if (report)
3626*4882a593Smuzhiyun priv->micdet[1].detecting = false;
3627*4882a593Smuzhiyun else
3628*4882a593Smuzhiyun priv->micdet[1].detecting = true;
3629*4882a593Smuzhiyun
3630*4882a593Smuzhiyun snd_soc_jack_report(priv->micdet[1].jack, report,
3631*4882a593Smuzhiyun SND_JACK_HEADSET | SND_JACK_BTN_0);
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun pm_runtime_put(dev);
3634*4882a593Smuzhiyun }
3635*4882a593Smuzhiyun
wm8994_mic_irq(int irq,void * data)3636*4882a593Smuzhiyun static irqreturn_t wm8994_mic_irq(int irq, void *data)
3637*4882a593Smuzhiyun {
3638*4882a593Smuzhiyun struct wm8994_priv *priv = data;
3639*4882a593Smuzhiyun struct snd_soc_component *component = priv->hubs.component;
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun #ifndef CONFIG_SND_SOC_WM8994_MODULE
3642*4882a593Smuzhiyun trace_snd_soc_jack_irq(dev_name(component->dev));
3643*4882a593Smuzhiyun #endif
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun pm_wakeup_event(component->dev, 300);
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
3648*4882a593Smuzhiyun &priv->mic_work, msecs_to_jiffies(250));
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun return IRQ_HANDLED;
3651*4882a593Smuzhiyun }
3652*4882a593Smuzhiyun
3653*4882a593Smuzhiyun /* Should be called with accdet_lock held */
wm1811_micd_stop(struct snd_soc_component * component)3654*4882a593Smuzhiyun static void wm1811_micd_stop(struct snd_soc_component *component)
3655*4882a593Smuzhiyun {
3656*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3657*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun if (!wm8994->jackdet)
3660*4882a593Smuzhiyun return;
3661*4882a593Smuzhiyun
3662*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, WM1811_JACKDET_MODE_JACK);
3665*4882a593Smuzhiyun
3666*4882a593Smuzhiyun if (wm8994->wm8994->pdata.jd_ext_cap)
3667*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, "MICBIAS2");
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun
wm8958_button_det(struct snd_soc_component * component,u16 status)3670*4882a593Smuzhiyun static void wm8958_button_det(struct snd_soc_component *component, u16 status)
3671*4882a593Smuzhiyun {
3672*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3673*4882a593Smuzhiyun int report;
3674*4882a593Smuzhiyun
3675*4882a593Smuzhiyun report = 0;
3676*4882a593Smuzhiyun if (status & 0x4)
3677*4882a593Smuzhiyun report |= SND_JACK_BTN_0;
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun if (status & 0x8)
3680*4882a593Smuzhiyun report |= SND_JACK_BTN_1;
3681*4882a593Smuzhiyun
3682*4882a593Smuzhiyun if (status & 0x10)
3683*4882a593Smuzhiyun report |= SND_JACK_BTN_2;
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun if (status & 0x20)
3686*4882a593Smuzhiyun report |= SND_JACK_BTN_3;
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun if (status & 0x40)
3689*4882a593Smuzhiyun report |= SND_JACK_BTN_4;
3690*4882a593Smuzhiyun
3691*4882a593Smuzhiyun if (status & 0x80)
3692*4882a593Smuzhiyun report |= SND_JACK_BTN_5;
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, report,
3695*4882a593Smuzhiyun wm8994->btn_mask);
3696*4882a593Smuzhiyun }
3697*4882a593Smuzhiyun
wm8958_open_circuit_work(struct work_struct * work)3698*4882a593Smuzhiyun static void wm8958_open_circuit_work(struct work_struct *work)
3699*4882a593Smuzhiyun {
3700*4882a593Smuzhiyun struct wm8994_priv *wm8994 = container_of(work,
3701*4882a593Smuzhiyun struct wm8994_priv,
3702*4882a593Smuzhiyun open_circuit_work.work);
3703*4882a593Smuzhiyun struct device *dev = wm8994->wm8994->dev;
3704*4882a593Smuzhiyun
3705*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun wm1811_micd_stop(wm8994->hubs.component);
3708*4882a593Smuzhiyun
3709*4882a593Smuzhiyun dev_dbg(dev, "Reporting open circuit\n");
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun wm8994->jack_mic = false;
3712*4882a593Smuzhiyun wm8994->mic_detecting = true;
3713*4882a593Smuzhiyun
3714*4882a593Smuzhiyun wm8958_micd_set_rate(wm8994->hubs.component);
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3717*4882a593Smuzhiyun wm8994->btn_mask |
3718*4882a593Smuzhiyun SND_JACK_HEADSET);
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
3721*4882a593Smuzhiyun }
3722*4882a593Smuzhiyun
wm8958_mic_id(void * data,u16 status)3723*4882a593Smuzhiyun static void wm8958_mic_id(void *data, u16 status)
3724*4882a593Smuzhiyun {
3725*4882a593Smuzhiyun struct snd_soc_component *component = data;
3726*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun /* Either nothing present or just starting detection */
3729*4882a593Smuzhiyun if (!(status & WM8958_MICD_STS)) {
3730*4882a593Smuzhiyun /* If nothing present then clear our statuses */
3731*4882a593Smuzhiyun dev_dbg(component->dev, "Detected open circuit\n");
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
3734*4882a593Smuzhiyun &wm8994->open_circuit_work,
3735*4882a593Smuzhiyun msecs_to_jiffies(2500));
3736*4882a593Smuzhiyun return;
3737*4882a593Smuzhiyun }
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun /* If the measurement is showing a high impedence we've got a
3740*4882a593Smuzhiyun * microphone.
3741*4882a593Smuzhiyun */
3742*4882a593Smuzhiyun if (status & 0x600) {
3743*4882a593Smuzhiyun dev_dbg(component->dev, "Detected microphone\n");
3744*4882a593Smuzhiyun
3745*4882a593Smuzhiyun wm8994->mic_detecting = false;
3746*4882a593Smuzhiyun wm8994->jack_mic = true;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun wm8958_micd_set_rate(component);
3749*4882a593Smuzhiyun
3750*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3751*4882a593Smuzhiyun SND_JACK_HEADSET);
3752*4882a593Smuzhiyun }
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun if (status & 0xfc) {
3756*4882a593Smuzhiyun dev_dbg(component->dev, "Detected headphone\n");
3757*4882a593Smuzhiyun wm8994->mic_detecting = false;
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun wm8958_micd_set_rate(component);
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun /* If we have jackdet that will detect removal */
3762*4882a593Smuzhiyun wm1811_micd_stop(component);
3763*4882a593Smuzhiyun
3764*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3765*4882a593Smuzhiyun SND_JACK_HEADSET);
3766*4882a593Smuzhiyun }
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun
3769*4882a593Smuzhiyun /* Deferred mic detection to allow for extra settling time */
wm1811_mic_work(struct work_struct * work)3770*4882a593Smuzhiyun static void wm1811_mic_work(struct work_struct *work)
3771*4882a593Smuzhiyun {
3772*4882a593Smuzhiyun struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
3773*4882a593Smuzhiyun mic_work.work);
3774*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3775*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
3776*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3777*4882a593Smuzhiyun
3778*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun /* If required for an external cap force MICBIAS on */
3781*4882a593Smuzhiyun if (control->pdata.jd_ext_cap) {
3782*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin(dapm, "MICBIAS2");
3783*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
3787*4882a593Smuzhiyun
3788*4882a593Smuzhiyun dev_dbg(component->dev, "Starting mic detection\n");
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun /* Use a user-supplied callback if we have one */
3791*4882a593Smuzhiyun if (wm8994->micd_cb) {
3792*4882a593Smuzhiyun wm8994->micd_cb(wm8994->micd_cb_data);
3793*4882a593Smuzhiyun } else {
3794*4882a593Smuzhiyun /*
3795*4882a593Smuzhiyun * Start off measument of microphone impedence to find out
3796*4882a593Smuzhiyun * what's actually there.
3797*4882a593Smuzhiyun */
3798*4882a593Smuzhiyun wm8994->mic_detecting = true;
3799*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, WM1811_JACKDET_MODE_MIC);
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1,
3802*4882a593Smuzhiyun WM8958_MICD_ENA, WM8958_MICD_ENA);
3803*4882a593Smuzhiyun }
3804*4882a593Smuzhiyun
3805*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
3806*4882a593Smuzhiyun
3807*4882a593Smuzhiyun pm_runtime_put(component->dev);
3808*4882a593Smuzhiyun }
3809*4882a593Smuzhiyun
wm1811_jackdet_irq(int irq,void * data)3810*4882a593Smuzhiyun static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3811*4882a593Smuzhiyun {
3812*4882a593Smuzhiyun struct wm8994_priv *wm8994 = data;
3813*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3814*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
3815*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3816*4882a593Smuzhiyun int reg, delay;
3817*4882a593Smuzhiyun bool present;
3818*4882a593Smuzhiyun
3819*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun cancel_delayed_work_sync(&wm8994->mic_complete_work);
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM1811_JACKDET_CTRL);
3826*4882a593Smuzhiyun if (reg < 0) {
3827*4882a593Smuzhiyun dev_err(component->dev, "Failed to read jack status: %d\n", reg);
3828*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
3829*4882a593Smuzhiyun pm_runtime_put(component->dev);
3830*4882a593Smuzhiyun return IRQ_NONE;
3831*4882a593Smuzhiyun }
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun dev_dbg(component->dev, "JACKDET %x\n", reg);
3834*4882a593Smuzhiyun
3835*4882a593Smuzhiyun present = reg & WM1811_JACKDET_LVL;
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun if (present) {
3838*4882a593Smuzhiyun dev_dbg(component->dev, "Jack detected\n");
3839*4882a593Smuzhiyun
3840*4882a593Smuzhiyun wm8958_micd_set_rate(component);
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
3843*4882a593Smuzhiyun WM8958_MICB2_DISCH, 0);
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun /* Disable debounce while inserted */
3846*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM1811_JACKDET_CTRL,
3847*4882a593Smuzhiyun WM1811_JACKDET_DB, 0);
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun delay = control->pdata.micdet_delay;
3850*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
3851*4882a593Smuzhiyun &wm8994->mic_work,
3852*4882a593Smuzhiyun msecs_to_jiffies(delay));
3853*4882a593Smuzhiyun } else {
3854*4882a593Smuzhiyun dev_dbg(component->dev, "Jack not detected\n");
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun cancel_delayed_work_sync(&wm8994->mic_work);
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
3859*4882a593Smuzhiyun WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun /* Enable debounce while removed */
3862*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM1811_JACKDET_CTRL,
3863*4882a593Smuzhiyun WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun wm8994->mic_detecting = false;
3866*4882a593Smuzhiyun wm8994->jack_mic = false;
3867*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1,
3868*4882a593Smuzhiyun WM8958_MICD_ENA, 0);
3869*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, WM1811_JACKDET_MODE_JACK);
3870*4882a593Smuzhiyun }
3871*4882a593Smuzhiyun
3872*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun /* Turn off MICBIAS if it was on for an external cap */
3875*4882a593Smuzhiyun if (control->pdata.jd_ext_cap && !present)
3876*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, "MICBIAS2");
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun if (present)
3879*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack,
3880*4882a593Smuzhiyun SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3881*4882a593Smuzhiyun else
3882*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3883*4882a593Smuzhiyun SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3884*4882a593Smuzhiyun wm8994->btn_mask);
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun /* Since we only report deltas force an update, ensures we
3887*4882a593Smuzhiyun * avoid bootstrapping issues with the core. */
3888*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun pm_runtime_put(component->dev);
3891*4882a593Smuzhiyun return IRQ_HANDLED;
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun
wm1811_jackdet_bootstrap(struct work_struct * work)3894*4882a593Smuzhiyun static void wm1811_jackdet_bootstrap(struct work_struct *work)
3895*4882a593Smuzhiyun {
3896*4882a593Smuzhiyun struct wm8994_priv *wm8994 = container_of(work,
3897*4882a593Smuzhiyun struct wm8994_priv,
3898*4882a593Smuzhiyun jackdet_bootstrap.work);
3899*4882a593Smuzhiyun wm1811_jackdet_irq(0, wm8994);
3900*4882a593Smuzhiyun }
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun /**
3903*4882a593Smuzhiyun * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3904*4882a593Smuzhiyun *
3905*4882a593Smuzhiyun * @component: WM8958 component
3906*4882a593Smuzhiyun * @jack: jack to report detection events on
3907*4882a593Smuzhiyun * @det_cb: detection callback
3908*4882a593Smuzhiyun * @det_cb_data: data for detection callback
3909*4882a593Smuzhiyun * @id_cb: mic id callback
3910*4882a593Smuzhiyun * @id_cb_data: data for mic id callback
3911*4882a593Smuzhiyun *
3912*4882a593Smuzhiyun * Enable microphone detection functionality for the WM8958. By
3913*4882a593Smuzhiyun * default simple detection which supports the detection of up to 6
3914*4882a593Smuzhiyun * buttons plus video and microphone functionality is supported.
3915*4882a593Smuzhiyun *
3916*4882a593Smuzhiyun * The WM8958 has an advanced jack detection facility which is able to
3917*4882a593Smuzhiyun * support complex accessory detection, especially when used in
3918*4882a593Smuzhiyun * conjunction with external circuitry. In order to provide maximum
3919*4882a593Smuzhiyun * flexiblity a callback is provided which allows a completely custom
3920*4882a593Smuzhiyun * detection algorithm.
3921*4882a593Smuzhiyun */
wm8958_mic_detect(struct snd_soc_component * component,struct snd_soc_jack * jack,wm1811_micdet_cb det_cb,void * det_cb_data,wm1811_mic_id_cb id_cb,void * id_cb_data)3922*4882a593Smuzhiyun int wm8958_mic_detect(struct snd_soc_component *component, struct snd_soc_jack *jack,
3923*4882a593Smuzhiyun wm1811_micdet_cb det_cb, void *det_cb_data,
3924*4882a593Smuzhiyun wm1811_mic_id_cb id_cb, void *id_cb_data)
3925*4882a593Smuzhiyun {
3926*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3927*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
3928*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
3929*4882a593Smuzhiyun u16 micd_lvl_sel;
3930*4882a593Smuzhiyun
3931*4882a593Smuzhiyun switch (control->type) {
3932*4882a593Smuzhiyun case WM1811:
3933*4882a593Smuzhiyun case WM8958:
3934*4882a593Smuzhiyun break;
3935*4882a593Smuzhiyun default:
3936*4882a593Smuzhiyun return -EINVAL;
3937*4882a593Smuzhiyun }
3938*4882a593Smuzhiyun
3939*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun if (jack) {
3942*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin(dapm, "CLK_SYS");
3943*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun wm8994->micdet[0].jack = jack;
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun if (det_cb) {
3948*4882a593Smuzhiyun wm8994->micd_cb = det_cb;
3949*4882a593Smuzhiyun wm8994->micd_cb_data = det_cb_data;
3950*4882a593Smuzhiyun } else {
3951*4882a593Smuzhiyun wm8994->mic_detecting = true;
3952*4882a593Smuzhiyun wm8994->jack_mic = false;
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun
3955*4882a593Smuzhiyun if (id_cb) {
3956*4882a593Smuzhiyun wm8994->mic_id_cb = id_cb;
3957*4882a593Smuzhiyun wm8994->mic_id_cb_data = id_cb_data;
3958*4882a593Smuzhiyun } else {
3959*4882a593Smuzhiyun wm8994->mic_id_cb = wm8958_mic_id;
3960*4882a593Smuzhiyun wm8994->mic_id_cb_data = component;
3961*4882a593Smuzhiyun }
3962*4882a593Smuzhiyun
3963*4882a593Smuzhiyun wm8958_micd_set_rate(component);
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun /* Detect microphones and short circuits by default */
3966*4882a593Smuzhiyun if (control->pdata.micd_lvl_sel)
3967*4882a593Smuzhiyun micd_lvl_sel = control->pdata.micd_lvl_sel;
3968*4882a593Smuzhiyun else
3969*4882a593Smuzhiyun micd_lvl_sel = 0x41;
3970*4882a593Smuzhiyun
3971*4882a593Smuzhiyun wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3972*4882a593Smuzhiyun SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3973*4882a593Smuzhiyun SND_JACK_BTN_4 | SND_JACK_BTN_5;
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_2,
3976*4882a593Smuzhiyun WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun WARN_ON(snd_soc_component_get_bias_level(component) > SND_SOC_BIAS_STANDBY);
3979*4882a593Smuzhiyun
3980*4882a593Smuzhiyun /*
3981*4882a593Smuzhiyun * If we can use jack detection start off with that,
3982*4882a593Smuzhiyun * otherwise jump straight to microphone detection.
3983*4882a593Smuzhiyun */
3984*4882a593Smuzhiyun if (wm8994->jackdet) {
3985*4882a593Smuzhiyun /* Disable debounce for the initial detect */
3986*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM1811_JACKDET_CTRL,
3987*4882a593Smuzhiyun WM1811_JACKDET_DB, 0);
3988*4882a593Smuzhiyun
3989*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
3990*4882a593Smuzhiyun WM8958_MICB2_DISCH,
3991*4882a593Smuzhiyun WM8958_MICB2_DISCH);
3992*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_LDO_1,
3993*4882a593Smuzhiyun WM8994_LDO1_DISCH, 0);
3994*4882a593Smuzhiyun wm1811_jackdet_set_mode(component,
3995*4882a593Smuzhiyun WM1811_JACKDET_MODE_JACK);
3996*4882a593Smuzhiyun } else {
3997*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1,
3998*4882a593Smuzhiyun WM8958_MICD_ENA, WM8958_MICD_ENA);
3999*4882a593Smuzhiyun }
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun } else {
4002*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MIC_DETECT_1,
4003*4882a593Smuzhiyun WM8958_MICD_ENA, 0);
4004*4882a593Smuzhiyun wm1811_jackdet_set_mode(component, WM1811_JACKDET_MODE_NONE);
4005*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, "CLK_SYS");
4006*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
4007*4882a593Smuzhiyun }
4008*4882a593Smuzhiyun
4009*4882a593Smuzhiyun pm_runtime_put(component->dev);
4010*4882a593Smuzhiyun
4011*4882a593Smuzhiyun return 0;
4012*4882a593Smuzhiyun }
4013*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm8958_mic_detect);
4014*4882a593Smuzhiyun
wm8958_mic_work(struct work_struct * work)4015*4882a593Smuzhiyun static void wm8958_mic_work(struct work_struct *work)
4016*4882a593Smuzhiyun {
4017*4882a593Smuzhiyun struct wm8994_priv *wm8994 = container_of(work,
4018*4882a593Smuzhiyun struct wm8994_priv,
4019*4882a593Smuzhiyun mic_complete_work.work);
4020*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun mutex_lock(&wm8994->accdet_lock);
4025*4882a593Smuzhiyun
4026*4882a593Smuzhiyun wm8994->mic_id_cb(wm8994->mic_id_cb_data, wm8994->mic_status);
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun mutex_unlock(&wm8994->accdet_lock);
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun pm_runtime_put(component->dev);
4031*4882a593Smuzhiyun }
4032*4882a593Smuzhiyun
wm8958_mic_irq(int irq,void * data)4033*4882a593Smuzhiyun static irqreturn_t wm8958_mic_irq(int irq, void *data)
4034*4882a593Smuzhiyun {
4035*4882a593Smuzhiyun struct wm8994_priv *wm8994 = data;
4036*4882a593Smuzhiyun struct snd_soc_component *component = wm8994->hubs.component;
4037*4882a593Smuzhiyun int reg, count, ret, id_delay;
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun /*
4040*4882a593Smuzhiyun * Jack detection may have detected a removal simulataneously
4041*4882a593Smuzhiyun * with an update of the MICDET status; if so it will have
4042*4882a593Smuzhiyun * stopped detection and we can ignore this interrupt.
4043*4882a593Smuzhiyun */
4044*4882a593Smuzhiyun if (!(snd_soc_component_read(component, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
4045*4882a593Smuzhiyun return IRQ_HANDLED;
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun cancel_delayed_work_sync(&wm8994->mic_complete_work);
4048*4882a593Smuzhiyun cancel_delayed_work_sync(&wm8994->open_circuit_work);
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
4051*4882a593Smuzhiyun
4052*4882a593Smuzhiyun /* We may occasionally read a detection without an impedence
4053*4882a593Smuzhiyun * range being provided - if that happens loop again.
4054*4882a593Smuzhiyun */
4055*4882a593Smuzhiyun count = 10;
4056*4882a593Smuzhiyun do {
4057*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8958_MIC_DETECT_3);
4058*4882a593Smuzhiyun if (reg < 0) {
4059*4882a593Smuzhiyun dev_err(component->dev,
4060*4882a593Smuzhiyun "Failed to read mic detect status: %d\n",
4061*4882a593Smuzhiyun reg);
4062*4882a593Smuzhiyun pm_runtime_put(component->dev);
4063*4882a593Smuzhiyun return IRQ_NONE;
4064*4882a593Smuzhiyun }
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun if (!(reg & WM8958_MICD_VALID)) {
4067*4882a593Smuzhiyun dev_dbg(component->dev, "Mic detect data not valid\n");
4068*4882a593Smuzhiyun goto out;
4069*4882a593Smuzhiyun }
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
4072*4882a593Smuzhiyun break;
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun msleep(1);
4075*4882a593Smuzhiyun } while (count--);
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun if (count == 0)
4078*4882a593Smuzhiyun dev_warn(component->dev, "No impedance range reported for jack\n");
4079*4882a593Smuzhiyun
4080*4882a593Smuzhiyun #ifndef CONFIG_SND_SOC_WM8994_MODULE
4081*4882a593Smuzhiyun trace_snd_soc_jack_irq(dev_name(component->dev));
4082*4882a593Smuzhiyun #endif
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun /* Avoid a transient report when the accessory is being removed */
4085*4882a593Smuzhiyun if (wm8994->jackdet) {
4086*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM1811_JACKDET_CTRL);
4087*4882a593Smuzhiyun if (ret < 0) {
4088*4882a593Smuzhiyun dev_err(component->dev, "Failed to read jack status: %d\n",
4089*4882a593Smuzhiyun ret);
4090*4882a593Smuzhiyun } else if (!(ret & WM1811_JACKDET_LVL)) {
4091*4882a593Smuzhiyun dev_dbg(component->dev, "Ignoring removed jack\n");
4092*4882a593Smuzhiyun goto out;
4093*4882a593Smuzhiyun }
4094*4882a593Smuzhiyun } else if (!(reg & WM8958_MICD_STS)) {
4095*4882a593Smuzhiyun snd_soc_jack_report(wm8994->micdet[0].jack, 0,
4096*4882a593Smuzhiyun SND_JACK_MECHANICAL | SND_JACK_HEADSET |
4097*4882a593Smuzhiyun wm8994->btn_mask);
4098*4882a593Smuzhiyun wm8994->mic_detecting = true;
4099*4882a593Smuzhiyun goto out;
4100*4882a593Smuzhiyun }
4101*4882a593Smuzhiyun
4102*4882a593Smuzhiyun wm8994->mic_status = reg;
4103*4882a593Smuzhiyun id_delay = wm8994->wm8994->pdata.mic_id_delay;
4104*4882a593Smuzhiyun
4105*4882a593Smuzhiyun if (wm8994->mic_detecting)
4106*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
4107*4882a593Smuzhiyun &wm8994->mic_complete_work,
4108*4882a593Smuzhiyun msecs_to_jiffies(id_delay));
4109*4882a593Smuzhiyun else
4110*4882a593Smuzhiyun wm8958_button_det(component, reg);
4111*4882a593Smuzhiyun
4112*4882a593Smuzhiyun out:
4113*4882a593Smuzhiyun pm_runtime_put(component->dev);
4114*4882a593Smuzhiyun return IRQ_HANDLED;
4115*4882a593Smuzhiyun }
4116*4882a593Smuzhiyun
wm8994_fifo_error(int irq,void * data)4117*4882a593Smuzhiyun static irqreturn_t wm8994_fifo_error(int irq, void *data)
4118*4882a593Smuzhiyun {
4119*4882a593Smuzhiyun struct snd_soc_component *component = data;
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun dev_err(component->dev, "FIFO error\n");
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun return IRQ_HANDLED;
4124*4882a593Smuzhiyun }
4125*4882a593Smuzhiyun
wm8994_temp_warn(int irq,void * data)4126*4882a593Smuzhiyun static irqreturn_t wm8994_temp_warn(int irq, void *data)
4127*4882a593Smuzhiyun {
4128*4882a593Smuzhiyun struct snd_soc_component *component = data;
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun dev_err(component->dev, "Thermal warning\n");
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun return IRQ_HANDLED;
4133*4882a593Smuzhiyun }
4134*4882a593Smuzhiyun
wm8994_temp_shut(int irq,void * data)4135*4882a593Smuzhiyun static irqreturn_t wm8994_temp_shut(int irq, void *data)
4136*4882a593Smuzhiyun {
4137*4882a593Smuzhiyun struct snd_soc_component *component = data;
4138*4882a593Smuzhiyun
4139*4882a593Smuzhiyun dev_crit(component->dev, "Thermal shutdown\n");
4140*4882a593Smuzhiyun
4141*4882a593Smuzhiyun return IRQ_HANDLED;
4142*4882a593Smuzhiyun }
4143*4882a593Smuzhiyun
wm8994_component_probe(struct snd_soc_component * component)4144*4882a593Smuzhiyun static int wm8994_component_probe(struct snd_soc_component *component)
4145*4882a593Smuzhiyun {
4146*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
4147*4882a593Smuzhiyun struct wm8994 *control = dev_get_drvdata(component->dev->parent);
4148*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
4149*4882a593Smuzhiyun unsigned int reg;
4150*4882a593Smuzhiyun int ret, i;
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun snd_soc_component_init_regmap(component, control->regmap);
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun wm8994->hubs.component = component;
4155*4882a593Smuzhiyun
4156*4882a593Smuzhiyun mutex_init(&wm8994->accdet_lock);
4157*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
4158*4882a593Smuzhiyun wm1811_jackdet_bootstrap);
4159*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8994->open_circuit_work,
4160*4882a593Smuzhiyun wm8958_open_circuit_work);
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun switch (control->type) {
4163*4882a593Smuzhiyun case WM8994:
4164*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
4165*4882a593Smuzhiyun break;
4166*4882a593Smuzhiyun case WM1811:
4167*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
4168*4882a593Smuzhiyun break;
4169*4882a593Smuzhiyun default:
4170*4882a593Smuzhiyun break;
4171*4882a593Smuzhiyun }
4172*4882a593Smuzhiyun
4173*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8994->mic_complete_work, wm8958_mic_work);
4174*4882a593Smuzhiyun
4175*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
4176*4882a593Smuzhiyun init_completion(&wm8994->fll_locked[i]);
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun wm8994->micdet_irq = control->pdata.micdet_irq;
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun /* By default use idle_bias_off, will override for WM8994 */
4181*4882a593Smuzhiyun dapm->idle_bias_off = 1;
4182*4882a593Smuzhiyun
4183*4882a593Smuzhiyun /* Set revision-specific configuration */
4184*4882a593Smuzhiyun switch (control->type) {
4185*4882a593Smuzhiyun case WM8994:
4186*4882a593Smuzhiyun /* Single ended line outputs should have VMID on. */
4187*4882a593Smuzhiyun if (!control->pdata.lineout1_diff ||
4188*4882a593Smuzhiyun !control->pdata.lineout2_diff)
4189*4882a593Smuzhiyun dapm->idle_bias_off = 0;
4190*4882a593Smuzhiyun
4191*4882a593Smuzhiyun switch (control->revision) {
4192*4882a593Smuzhiyun case 2:
4193*4882a593Smuzhiyun case 3:
4194*4882a593Smuzhiyun wm8994->hubs.dcs_codes_l = -5;
4195*4882a593Smuzhiyun wm8994->hubs.dcs_codes_r = -5;
4196*4882a593Smuzhiyun wm8994->hubs.hp_startup_mode = 1;
4197*4882a593Smuzhiyun wm8994->hubs.dcs_readback_mode = 1;
4198*4882a593Smuzhiyun wm8994->hubs.series_startup = 1;
4199*4882a593Smuzhiyun break;
4200*4882a593Smuzhiyun default:
4201*4882a593Smuzhiyun wm8994->hubs.dcs_readback_mode = 2;
4202*4882a593Smuzhiyun break;
4203*4882a593Smuzhiyun }
4204*4882a593Smuzhiyun wm8994->hubs.micd_scthr = true;
4205*4882a593Smuzhiyun break;
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun case WM8958:
4208*4882a593Smuzhiyun wm8994->hubs.dcs_readback_mode = 1;
4209*4882a593Smuzhiyun wm8994->hubs.hp_startup_mode = 1;
4210*4882a593Smuzhiyun wm8994->hubs.micd_scthr = true;
4211*4882a593Smuzhiyun
4212*4882a593Smuzhiyun switch (control->revision) {
4213*4882a593Smuzhiyun case 0:
4214*4882a593Smuzhiyun break;
4215*4882a593Smuzhiyun default:
4216*4882a593Smuzhiyun wm8994->fll_byp = true;
4217*4882a593Smuzhiyun break;
4218*4882a593Smuzhiyun }
4219*4882a593Smuzhiyun break;
4220*4882a593Smuzhiyun
4221*4882a593Smuzhiyun case WM1811:
4222*4882a593Smuzhiyun wm8994->hubs.dcs_readback_mode = 2;
4223*4882a593Smuzhiyun wm8994->hubs.no_series_update = 1;
4224*4882a593Smuzhiyun wm8994->hubs.hp_startup_mode = 1;
4225*4882a593Smuzhiyun wm8994->hubs.no_cache_dac_hp_direct = true;
4226*4882a593Smuzhiyun wm8994->fll_byp = true;
4227*4882a593Smuzhiyun
4228*4882a593Smuzhiyun wm8994->hubs.dcs_codes_l = -9;
4229*4882a593Smuzhiyun wm8994->hubs.dcs_codes_r = -7;
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_ANALOGUE_HP_1,
4232*4882a593Smuzhiyun WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
4233*4882a593Smuzhiyun break;
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun default:
4236*4882a593Smuzhiyun break;
4237*4882a593Smuzhiyun }
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
4240*4882a593Smuzhiyun wm8994_fifo_error, "FIFO error", component);
4241*4882a593Smuzhiyun wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
4242*4882a593Smuzhiyun wm8994_temp_warn, "Thermal warning", component);
4243*4882a593Smuzhiyun wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
4244*4882a593Smuzhiyun wm8994_temp_shut, "Thermal shutdown", component);
4245*4882a593Smuzhiyun
4246*4882a593Smuzhiyun switch (control->type) {
4247*4882a593Smuzhiyun case WM8994:
4248*4882a593Smuzhiyun if (wm8994->micdet_irq)
4249*4882a593Smuzhiyun ret = request_threaded_irq(wm8994->micdet_irq, NULL,
4250*4882a593Smuzhiyun wm8994_mic_irq,
4251*4882a593Smuzhiyun IRQF_TRIGGER_RISING |
4252*4882a593Smuzhiyun IRQF_ONESHOT,
4253*4882a593Smuzhiyun "Mic1 detect",
4254*4882a593Smuzhiyun wm8994);
4255*4882a593Smuzhiyun else
4256*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4257*4882a593Smuzhiyun WM8994_IRQ_MIC1_DET,
4258*4882a593Smuzhiyun wm8994_mic_irq, "Mic 1 detect",
4259*4882a593Smuzhiyun wm8994);
4260*4882a593Smuzhiyun
4261*4882a593Smuzhiyun if (ret != 0)
4262*4882a593Smuzhiyun dev_warn(component->dev,
4263*4882a593Smuzhiyun "Failed to request Mic1 detect IRQ: %d\n",
4264*4882a593Smuzhiyun ret);
4265*4882a593Smuzhiyun
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4268*4882a593Smuzhiyun WM8994_IRQ_MIC1_SHRT,
4269*4882a593Smuzhiyun wm8994_mic_irq, "Mic 1 short",
4270*4882a593Smuzhiyun wm8994);
4271*4882a593Smuzhiyun if (ret != 0)
4272*4882a593Smuzhiyun dev_warn(component->dev,
4273*4882a593Smuzhiyun "Failed to request Mic1 short IRQ: %d\n",
4274*4882a593Smuzhiyun ret);
4275*4882a593Smuzhiyun
4276*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4277*4882a593Smuzhiyun WM8994_IRQ_MIC2_DET,
4278*4882a593Smuzhiyun wm8994_mic_irq, "Mic 2 detect",
4279*4882a593Smuzhiyun wm8994);
4280*4882a593Smuzhiyun if (ret != 0)
4281*4882a593Smuzhiyun dev_warn(component->dev,
4282*4882a593Smuzhiyun "Failed to request Mic2 detect IRQ: %d\n",
4283*4882a593Smuzhiyun ret);
4284*4882a593Smuzhiyun
4285*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4286*4882a593Smuzhiyun WM8994_IRQ_MIC2_SHRT,
4287*4882a593Smuzhiyun wm8994_mic_irq, "Mic 2 short",
4288*4882a593Smuzhiyun wm8994);
4289*4882a593Smuzhiyun if (ret != 0)
4290*4882a593Smuzhiyun dev_warn(component->dev,
4291*4882a593Smuzhiyun "Failed to request Mic2 short IRQ: %d\n",
4292*4882a593Smuzhiyun ret);
4293*4882a593Smuzhiyun break;
4294*4882a593Smuzhiyun
4295*4882a593Smuzhiyun case WM8958:
4296*4882a593Smuzhiyun case WM1811:
4297*4882a593Smuzhiyun if (wm8994->micdet_irq) {
4298*4882a593Smuzhiyun ret = request_threaded_irq(wm8994->micdet_irq, NULL,
4299*4882a593Smuzhiyun wm8958_mic_irq,
4300*4882a593Smuzhiyun IRQF_TRIGGER_RISING |
4301*4882a593Smuzhiyun IRQF_ONESHOT,
4302*4882a593Smuzhiyun "Mic detect",
4303*4882a593Smuzhiyun wm8994);
4304*4882a593Smuzhiyun if (ret != 0)
4305*4882a593Smuzhiyun dev_warn(component->dev,
4306*4882a593Smuzhiyun "Failed to request Mic detect IRQ: %d\n",
4307*4882a593Smuzhiyun ret);
4308*4882a593Smuzhiyun } else {
4309*4882a593Smuzhiyun wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
4310*4882a593Smuzhiyun wm8958_mic_irq, "Mic detect",
4311*4882a593Smuzhiyun wm8994);
4312*4882a593Smuzhiyun }
4313*4882a593Smuzhiyun }
4314*4882a593Smuzhiyun
4315*4882a593Smuzhiyun switch (control->type) {
4316*4882a593Smuzhiyun case WM1811:
4317*4882a593Smuzhiyun if (control->cust_id > 1 || control->revision > 1) {
4318*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4319*4882a593Smuzhiyun WM8994_IRQ_GPIO(6),
4320*4882a593Smuzhiyun wm1811_jackdet_irq, "JACKDET",
4321*4882a593Smuzhiyun wm8994);
4322*4882a593Smuzhiyun if (ret == 0)
4323*4882a593Smuzhiyun wm8994->jackdet = true;
4324*4882a593Smuzhiyun }
4325*4882a593Smuzhiyun break;
4326*4882a593Smuzhiyun default:
4327*4882a593Smuzhiyun break;
4328*4882a593Smuzhiyun }
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun wm8994->fll_locked_irq = true;
4331*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
4332*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994,
4333*4882a593Smuzhiyun WM8994_IRQ_FLL1_LOCK + i,
4334*4882a593Smuzhiyun wm8994_fll_locked_irq, "FLL lock",
4335*4882a593Smuzhiyun &wm8994->fll_locked[i]);
4336*4882a593Smuzhiyun if (ret != 0)
4337*4882a593Smuzhiyun wm8994->fll_locked_irq = false;
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun /* Make sure we can read from the GPIOs if they're inputs */
4341*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
4342*4882a593Smuzhiyun
4343*4882a593Smuzhiyun /* Remember if AIFnLRCLK is configured as a GPIO. This should be
4344*4882a593Smuzhiyun * configured on init - if a system wants to do this dynamically
4345*4882a593Smuzhiyun * at runtime we can deal with that then.
4346*4882a593Smuzhiyun */
4347*4882a593Smuzhiyun ret = regmap_read(control->regmap, WM8994_GPIO_1, ®);
4348*4882a593Smuzhiyun if (ret < 0) {
4349*4882a593Smuzhiyun dev_err(component->dev, "Failed to read GPIO1 state: %d\n", ret);
4350*4882a593Smuzhiyun goto err_irq;
4351*4882a593Smuzhiyun }
4352*4882a593Smuzhiyun if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
4353*4882a593Smuzhiyun wm8994->lrclk_shared[0] = 1;
4354*4882a593Smuzhiyun wm8994_dai[0].symmetric_rates = 1;
4355*4882a593Smuzhiyun } else {
4356*4882a593Smuzhiyun wm8994->lrclk_shared[0] = 0;
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun
4359*4882a593Smuzhiyun ret = regmap_read(control->regmap, WM8994_GPIO_6, ®);
4360*4882a593Smuzhiyun if (ret < 0) {
4361*4882a593Smuzhiyun dev_err(component->dev, "Failed to read GPIO6 state: %d\n", ret);
4362*4882a593Smuzhiyun goto err_irq;
4363*4882a593Smuzhiyun }
4364*4882a593Smuzhiyun if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
4365*4882a593Smuzhiyun wm8994->lrclk_shared[1] = 1;
4366*4882a593Smuzhiyun wm8994_dai[1].symmetric_rates = 1;
4367*4882a593Smuzhiyun } else {
4368*4882a593Smuzhiyun wm8994->lrclk_shared[1] = 0;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun
4371*4882a593Smuzhiyun pm_runtime_put(component->dev);
4372*4882a593Smuzhiyun
4373*4882a593Smuzhiyun /* Latch volume update bits */
4374*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
4375*4882a593Smuzhiyun snd_soc_component_update_bits(component, wm8994_vu_bits[i].reg,
4376*4882a593Smuzhiyun wm8994_vu_bits[i].mask,
4377*4882a593Smuzhiyun wm8994_vu_bits[i].mask);
4378*4882a593Smuzhiyun
4379*4882a593Smuzhiyun if (control->type != WM1811) {
4380*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994_adc2_dac2_vu_bits); i++)
4381*4882a593Smuzhiyun snd_soc_component_update_bits(component,
4382*4882a593Smuzhiyun wm8994_adc2_dac2_vu_bits[i].reg,
4383*4882a593Smuzhiyun wm8994_adc2_dac2_vu_bits[i].mask,
4384*4882a593Smuzhiyun wm8994_adc2_dac2_vu_bits[i].mask);
4385*4882a593Smuzhiyun }
4386*4882a593Smuzhiyun
4387*4882a593Smuzhiyun /* Set the low bit of the 3D stereo depth so TLV matches */
4388*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_DAC1_FILTERS_2,
4389*4882a593Smuzhiyun 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
4390*4882a593Smuzhiyun 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
4391*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_DAC2_FILTERS_2,
4392*4882a593Smuzhiyun 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
4393*4882a593Smuzhiyun 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
4394*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF2_DAC_FILTERS_2,
4395*4882a593Smuzhiyun 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
4396*4882a593Smuzhiyun 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun /* Unconditionally enable AIF1 ADC TDM mode on chips which can
4399*4882a593Smuzhiyun * use this; it only affects behaviour on idle TDM clock
4400*4882a593Smuzhiyun * cycles. */
4401*4882a593Smuzhiyun switch (control->type) {
4402*4882a593Smuzhiyun case WM8994:
4403*4882a593Smuzhiyun case WM8958:
4404*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8994_AIF1_CONTROL_1,
4405*4882a593Smuzhiyun WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
4406*4882a593Smuzhiyun break;
4407*4882a593Smuzhiyun default:
4408*4882a593Smuzhiyun break;
4409*4882a593Smuzhiyun }
4410*4882a593Smuzhiyun
4411*4882a593Smuzhiyun /* Put MICBIAS into bypass mode by default on newer devices */
4412*4882a593Smuzhiyun switch (control->type) {
4413*4882a593Smuzhiyun case WM8958:
4414*4882a593Smuzhiyun case WM1811:
4415*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS1,
4416*4882a593Smuzhiyun WM8958_MICB1_MODE, WM8958_MICB1_MODE);
4417*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8958_MICBIAS2,
4418*4882a593Smuzhiyun WM8958_MICB2_MODE, WM8958_MICB2_MODE);
4419*4882a593Smuzhiyun break;
4420*4882a593Smuzhiyun default:
4421*4882a593Smuzhiyun break;
4422*4882a593Smuzhiyun }
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
4425*4882a593Smuzhiyun wm_hubs_update_class_w(component);
4426*4882a593Smuzhiyun
4427*4882a593Smuzhiyun wm8994_handle_pdata(wm8994);
4428*4882a593Smuzhiyun
4429*4882a593Smuzhiyun wm_hubs_add_analogue_controls(component);
4430*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8994_common_snd_controls,
4431*4882a593Smuzhiyun ARRAY_SIZE(wm8994_common_snd_controls));
4432*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
4433*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dapm_widgets));
4434*4882a593Smuzhiyun
4435*4882a593Smuzhiyun switch (control->type) {
4436*4882a593Smuzhiyun case WM8994:
4437*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8994_snd_controls,
4438*4882a593Smuzhiyun ARRAY_SIZE(wm8994_snd_controls));
4439*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
4440*4882a593Smuzhiyun ARRAY_SIZE(wm8994_specific_dapm_widgets));
4441*4882a593Smuzhiyun if (control->revision < 4) {
4442*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4443*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4444*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4445*4882a593Smuzhiyun ARRAY_SIZE(wm8994_adc_revd_widgets));
4446*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4447*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dac_revd_widgets));
4448*4882a593Smuzhiyun } else {
4449*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4450*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_widgets));
4451*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4452*4882a593Smuzhiyun ARRAY_SIZE(wm8994_adc_widgets));
4453*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4454*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dac_widgets));
4455*4882a593Smuzhiyun }
4456*4882a593Smuzhiyun break;
4457*4882a593Smuzhiyun case WM8958:
4458*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8994_snd_controls,
4459*4882a593Smuzhiyun ARRAY_SIZE(wm8994_snd_controls));
4460*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8958_snd_controls,
4461*4882a593Smuzhiyun ARRAY_SIZE(wm8958_snd_controls));
4462*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4463*4882a593Smuzhiyun ARRAY_SIZE(wm8958_dapm_widgets));
4464*4882a593Smuzhiyun if (control->revision < 1) {
4465*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4466*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4467*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4468*4882a593Smuzhiyun ARRAY_SIZE(wm8994_adc_revd_widgets));
4469*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4470*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dac_revd_widgets));
4471*4882a593Smuzhiyun } else {
4472*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4473*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_widgets));
4474*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4475*4882a593Smuzhiyun ARRAY_SIZE(wm8994_adc_widgets));
4476*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4477*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dac_widgets));
4478*4882a593Smuzhiyun }
4479*4882a593Smuzhiyun break;
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun case WM1811:
4482*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8958_snd_controls,
4483*4882a593Smuzhiyun ARRAY_SIZE(wm8958_snd_controls));
4484*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4485*4882a593Smuzhiyun ARRAY_SIZE(wm8958_dapm_widgets));
4486*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4487*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_widgets));
4488*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4489*4882a593Smuzhiyun ARRAY_SIZE(wm8994_adc_widgets));
4490*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4491*4882a593Smuzhiyun ARRAY_SIZE(wm8994_dac_widgets));
4492*4882a593Smuzhiyun break;
4493*4882a593Smuzhiyun }
4494*4882a593Smuzhiyun
4495*4882a593Smuzhiyun wm_hubs_add_analogue_routes(component, 0, 0);
4496*4882a593Smuzhiyun ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
4497*4882a593Smuzhiyun wm_hubs_dcs_done, "DC servo done",
4498*4882a593Smuzhiyun &wm8994->hubs);
4499*4882a593Smuzhiyun if (ret == 0)
4500*4882a593Smuzhiyun wm8994->hubs.dcs_done_irq = true;
4501*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun switch (control->type) {
4504*4882a593Smuzhiyun case WM8994:
4505*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4506*4882a593Smuzhiyun ARRAY_SIZE(wm8994_intercon));
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun if (control->revision < 4) {
4509*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4510*4882a593Smuzhiyun ARRAY_SIZE(wm8994_revd_intercon));
4511*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4512*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4513*4882a593Smuzhiyun } else {
4514*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4515*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_intercon));
4516*4882a593Smuzhiyun }
4517*4882a593Smuzhiyun break;
4518*4882a593Smuzhiyun case WM8958:
4519*4882a593Smuzhiyun if (control->revision < 1) {
4520*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4521*4882a593Smuzhiyun ARRAY_SIZE(wm8994_intercon));
4522*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4523*4882a593Smuzhiyun ARRAY_SIZE(wm8994_revd_intercon));
4524*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4525*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4526*4882a593Smuzhiyun } else {
4527*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4528*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_intercon));
4529*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4530*4882a593Smuzhiyun ARRAY_SIZE(wm8958_intercon));
4531*4882a593Smuzhiyun }
4532*4882a593Smuzhiyun
4533*4882a593Smuzhiyun wm8958_dsp2_init(component);
4534*4882a593Smuzhiyun break;
4535*4882a593Smuzhiyun case WM1811:
4536*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4537*4882a593Smuzhiyun ARRAY_SIZE(wm8994_lateclk_intercon));
4538*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4539*4882a593Smuzhiyun ARRAY_SIZE(wm8958_intercon));
4540*4882a593Smuzhiyun break;
4541*4882a593Smuzhiyun }
4542*4882a593Smuzhiyun
4543*4882a593Smuzhiyun return 0;
4544*4882a593Smuzhiyun
4545*4882a593Smuzhiyun err_irq:
4546*4882a593Smuzhiyun if (wm8994->jackdet)
4547*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4548*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4549*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4550*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
4551*4882a593Smuzhiyun if (wm8994->micdet_irq)
4552*4882a593Smuzhiyun free_irq(wm8994->micdet_irq, wm8994);
4553*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
4554*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
4555*4882a593Smuzhiyun &wm8994->fll_locked[i]);
4556*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
4557*4882a593Smuzhiyun &wm8994->hubs);
4558*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, component);
4559*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, component);
4560*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, component);
4561*4882a593Smuzhiyun
4562*4882a593Smuzhiyun return ret;
4563*4882a593Smuzhiyun }
4564*4882a593Smuzhiyun
wm8994_component_remove(struct snd_soc_component * component)4565*4882a593Smuzhiyun static void wm8994_component_remove(struct snd_soc_component *component)
4566*4882a593Smuzhiyun {
4567*4882a593Smuzhiyun struct wm8994_priv *wm8994 = snd_soc_component_get_drvdata(component);
4568*4882a593Smuzhiyun struct wm8994 *control = wm8994->wm8994;
4569*4882a593Smuzhiyun int i;
4570*4882a593Smuzhiyun
4571*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
4572*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
4573*4882a593Smuzhiyun &wm8994->fll_locked[i]);
4574*4882a593Smuzhiyun
4575*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
4576*4882a593Smuzhiyun &wm8994->hubs);
4577*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, component);
4578*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, component);
4579*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, component);
4580*4882a593Smuzhiyun
4581*4882a593Smuzhiyun if (wm8994->jackdet)
4582*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun switch (control->type) {
4585*4882a593Smuzhiyun case WM8994:
4586*4882a593Smuzhiyun if (wm8994->micdet_irq)
4587*4882a593Smuzhiyun free_irq(wm8994->micdet_irq, wm8994);
4588*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
4589*4882a593Smuzhiyun wm8994);
4590*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
4591*4882a593Smuzhiyun wm8994);
4592*4882a593Smuzhiyun wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
4593*4882a593Smuzhiyun wm8994);
4594*4882a593Smuzhiyun break;
4595*4882a593Smuzhiyun
4596*4882a593Smuzhiyun case WM1811:
4597*4882a593Smuzhiyun case WM8958:
4598*4882a593Smuzhiyun if (wm8994->micdet_irq)
4599*4882a593Smuzhiyun free_irq(wm8994->micdet_irq, wm8994);
4600*4882a593Smuzhiyun break;
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun release_firmware(wm8994->mbc);
4603*4882a593Smuzhiyun release_firmware(wm8994->mbc_vss);
4604*4882a593Smuzhiyun release_firmware(wm8994->enh_eq);
4605*4882a593Smuzhiyun kfree(wm8994->retune_mobile_texts);
4606*4882a593Smuzhiyun }
4607*4882a593Smuzhiyun
4608*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8994 = {
4609*4882a593Smuzhiyun .probe = wm8994_component_probe,
4610*4882a593Smuzhiyun .remove = wm8994_component_remove,
4611*4882a593Smuzhiyun .suspend = wm8994_component_suspend,
4612*4882a593Smuzhiyun .resume = wm8994_component_resume,
4613*4882a593Smuzhiyun .set_bias_level = wm8994_set_bias_level,
4614*4882a593Smuzhiyun .idle_bias_on = 1,
4615*4882a593Smuzhiyun .use_pmdown_time = 1,
4616*4882a593Smuzhiyun .endianness = 1,
4617*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
4618*4882a593Smuzhiyun };
4619*4882a593Smuzhiyun
wm8994_probe(struct platform_device * pdev)4620*4882a593Smuzhiyun static int wm8994_probe(struct platform_device *pdev)
4621*4882a593Smuzhiyun {
4622*4882a593Smuzhiyun struct wm8994_priv *wm8994;
4623*4882a593Smuzhiyun int ret;
4624*4882a593Smuzhiyun
4625*4882a593Smuzhiyun wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4626*4882a593Smuzhiyun GFP_KERNEL);
4627*4882a593Smuzhiyun if (wm8994 == NULL)
4628*4882a593Smuzhiyun return -ENOMEM;
4629*4882a593Smuzhiyun platform_set_drvdata(pdev, wm8994);
4630*4882a593Smuzhiyun
4631*4882a593Smuzhiyun mutex_init(&wm8994->fw_lock);
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4634*4882a593Smuzhiyun
4635*4882a593Smuzhiyun wm8994->mclk[WM8994_MCLK1].id = "MCLK1";
4636*4882a593Smuzhiyun wm8994->mclk[WM8994_MCLK2].id = "MCLK2";
4637*4882a593Smuzhiyun
4638*4882a593Smuzhiyun ret = devm_clk_bulk_get_optional(pdev->dev.parent, ARRAY_SIZE(wm8994->mclk),
4639*4882a593Smuzhiyun wm8994->mclk);
4640*4882a593Smuzhiyun if (ret < 0) {
4641*4882a593Smuzhiyun dev_err(&pdev->dev, "Failed to get clocks: %d\n", ret);
4642*4882a593Smuzhiyun return ret;
4643*4882a593Smuzhiyun }
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
4646*4882a593Smuzhiyun pm_runtime_idle(&pdev->dev);
4647*4882a593Smuzhiyun
4648*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &soc_component_dev_wm8994,
4649*4882a593Smuzhiyun wm8994_dai, ARRAY_SIZE(wm8994_dai));
4650*4882a593Smuzhiyun if (ret < 0)
4651*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
4652*4882a593Smuzhiyun
4653*4882a593Smuzhiyun return ret;
4654*4882a593Smuzhiyun }
4655*4882a593Smuzhiyun
wm8994_remove(struct platform_device * pdev)4656*4882a593Smuzhiyun static int wm8994_remove(struct platform_device *pdev)
4657*4882a593Smuzhiyun {
4658*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
4659*4882a593Smuzhiyun
4660*4882a593Smuzhiyun return 0;
4661*4882a593Smuzhiyun }
4662*4882a593Smuzhiyun
4663*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
wm8994_suspend(struct device * dev)4664*4882a593Smuzhiyun static int wm8994_suspend(struct device *dev)
4665*4882a593Smuzhiyun {
4666*4882a593Smuzhiyun struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun /* Drop down to power saving mode when system is suspended */
4669*4882a593Smuzhiyun if (wm8994->jackdet && !wm8994->active_refcount)
4670*4882a593Smuzhiyun regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4671*4882a593Smuzhiyun WM1811_JACKDET_MODE_MASK,
4672*4882a593Smuzhiyun wm8994->jackdet_mode);
4673*4882a593Smuzhiyun
4674*4882a593Smuzhiyun return 0;
4675*4882a593Smuzhiyun }
4676*4882a593Smuzhiyun
wm8994_resume(struct device * dev)4677*4882a593Smuzhiyun static int wm8994_resume(struct device *dev)
4678*4882a593Smuzhiyun {
4679*4882a593Smuzhiyun struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4680*4882a593Smuzhiyun
4681*4882a593Smuzhiyun if (wm8994->jackdet && wm8994->jackdet_mode)
4682*4882a593Smuzhiyun regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4683*4882a593Smuzhiyun WM1811_JACKDET_MODE_MASK,
4684*4882a593Smuzhiyun WM1811_JACKDET_MODE_AUDIO);
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun return 0;
4687*4882a593Smuzhiyun }
4688*4882a593Smuzhiyun #endif
4689*4882a593Smuzhiyun
4690*4882a593Smuzhiyun static const struct dev_pm_ops wm8994_pm_ops = {
4691*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4692*4882a593Smuzhiyun };
4693*4882a593Smuzhiyun
4694*4882a593Smuzhiyun static struct platform_driver wm8994_codec_driver = {
4695*4882a593Smuzhiyun .driver = {
4696*4882a593Smuzhiyun .name = "wm8994-codec",
4697*4882a593Smuzhiyun .pm = &wm8994_pm_ops,
4698*4882a593Smuzhiyun },
4699*4882a593Smuzhiyun .probe = wm8994_probe,
4700*4882a593Smuzhiyun .remove = wm8994_remove,
4701*4882a593Smuzhiyun };
4702*4882a593Smuzhiyun
4703*4882a593Smuzhiyun module_platform_driver(wm8994_codec_driver);
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8994 driver");
4706*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4707*4882a593Smuzhiyun MODULE_LICENSE("GPL");
4708*4882a593Smuzhiyun MODULE_ALIAS("platform:wm8994-codec");
4709