1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef WM8993_H 3*4882a593Smuzhiyun #define WM8993_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #define WM8993_SYSCLK_MCLK 1 6*4882a593Smuzhiyun #define WM8993_SYSCLK_FLL 2 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #define WM8993_FLL_MCLK 1 9*4882a593Smuzhiyun #define WM8993_FLL_BCLK 2 10*4882a593Smuzhiyun #define WM8993_FLL_LRCLK 3 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun /* 13*4882a593Smuzhiyun * Register values. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun #define WM8993_SOFTWARE_RESET 0x00 16*4882a593Smuzhiyun #define WM8993_POWER_MANAGEMENT_1 0x01 17*4882a593Smuzhiyun #define WM8993_POWER_MANAGEMENT_2 0x02 18*4882a593Smuzhiyun #define WM8993_POWER_MANAGEMENT_3 0x03 19*4882a593Smuzhiyun #define WM8993_AUDIO_INTERFACE_1 0x04 20*4882a593Smuzhiyun #define WM8993_AUDIO_INTERFACE_2 0x05 21*4882a593Smuzhiyun #define WM8993_CLOCKING_1 0x06 22*4882a593Smuzhiyun #define WM8993_CLOCKING_2 0x07 23*4882a593Smuzhiyun #define WM8993_AUDIO_INTERFACE_3 0x08 24*4882a593Smuzhiyun #define WM8993_AUDIO_INTERFACE_4 0x09 25*4882a593Smuzhiyun #define WM8993_DAC_CTRL 0x0A 26*4882a593Smuzhiyun #define WM8993_LEFT_DAC_DIGITAL_VOLUME 0x0B 27*4882a593Smuzhiyun #define WM8993_RIGHT_DAC_DIGITAL_VOLUME 0x0C 28*4882a593Smuzhiyun #define WM8993_DIGITAL_SIDE_TONE 0x0D 29*4882a593Smuzhiyun #define WM8993_ADC_CTRL 0x0E 30*4882a593Smuzhiyun #define WM8993_LEFT_ADC_DIGITAL_VOLUME 0x0F 31*4882a593Smuzhiyun #define WM8993_RIGHT_ADC_DIGITAL_VOLUME 0x10 32*4882a593Smuzhiyun #define WM8993_GPIO_CTRL_1 0x12 33*4882a593Smuzhiyun #define WM8993_GPIO1 0x13 34*4882a593Smuzhiyun #define WM8993_IRQ_DEBOUNCE 0x14 35*4882a593Smuzhiyun #define WM8993_INPUTS_CLAMP_REG 0x15 36*4882a593Smuzhiyun #define WM8993_GPIOCTRL_2 0x16 37*4882a593Smuzhiyun #define WM8993_GPIO_POL 0x17 38*4882a593Smuzhiyun #define WM8993_LEFT_LINE_INPUT_1_2_VOLUME 0x18 39*4882a593Smuzhiyun #define WM8993_LEFT_LINE_INPUT_3_4_VOLUME 0x19 40*4882a593Smuzhiyun #define WM8993_RIGHT_LINE_INPUT_1_2_VOLUME 0x1A 41*4882a593Smuzhiyun #define WM8993_RIGHT_LINE_INPUT_3_4_VOLUME 0x1B 42*4882a593Smuzhiyun #define WM8993_LEFT_OUTPUT_VOLUME 0x1C 43*4882a593Smuzhiyun #define WM8993_RIGHT_OUTPUT_VOLUME 0x1D 44*4882a593Smuzhiyun #define WM8993_LINE_OUTPUTS_VOLUME 0x1E 45*4882a593Smuzhiyun #define WM8993_HPOUT2_VOLUME 0x1F 46*4882a593Smuzhiyun #define WM8993_LEFT_OPGA_VOLUME 0x20 47*4882a593Smuzhiyun #define WM8993_RIGHT_OPGA_VOLUME 0x21 48*4882a593Smuzhiyun #define WM8993_SPKMIXL_ATTENUATION 0x22 49*4882a593Smuzhiyun #define WM8993_SPKMIXR_ATTENUATION 0x23 50*4882a593Smuzhiyun #define WM8993_SPKOUT_MIXERS 0x24 51*4882a593Smuzhiyun #define WM8993_SPKOUT_BOOST 0x25 52*4882a593Smuzhiyun #define WM8993_SPEAKER_VOLUME_LEFT 0x26 53*4882a593Smuzhiyun #define WM8993_SPEAKER_VOLUME_RIGHT 0x27 54*4882a593Smuzhiyun #define WM8993_INPUT_MIXER2 0x28 55*4882a593Smuzhiyun #define WM8993_INPUT_MIXER3 0x29 56*4882a593Smuzhiyun #define WM8993_INPUT_MIXER4 0x2A 57*4882a593Smuzhiyun #define WM8993_INPUT_MIXER5 0x2B 58*4882a593Smuzhiyun #define WM8993_INPUT_MIXER6 0x2C 59*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER1 0x2D 60*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER2 0x2E 61*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER3 0x2F 62*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER4 0x30 63*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER5 0x31 64*4882a593Smuzhiyun #define WM8993_OUTPUT_MIXER6 0x32 65*4882a593Smuzhiyun #define WM8993_HPOUT2_MIXER 0x33 66*4882a593Smuzhiyun #define WM8993_LINE_MIXER1 0x34 67*4882a593Smuzhiyun #define WM8993_LINE_MIXER2 0x35 68*4882a593Smuzhiyun #define WM8993_SPEAKER_MIXER 0x36 69*4882a593Smuzhiyun #define WM8993_ADDITIONAL_CONTROL 0x37 70*4882a593Smuzhiyun #define WM8993_ANTIPOP1 0x38 71*4882a593Smuzhiyun #define WM8993_ANTIPOP2 0x39 72*4882a593Smuzhiyun #define WM8993_MICBIAS 0x3A 73*4882a593Smuzhiyun #define WM8993_FLL_CONTROL_1 0x3C 74*4882a593Smuzhiyun #define WM8993_FLL_CONTROL_2 0x3D 75*4882a593Smuzhiyun #define WM8993_FLL_CONTROL_3 0x3E 76*4882a593Smuzhiyun #define WM8993_FLL_CONTROL_4 0x3F 77*4882a593Smuzhiyun #define WM8993_FLL_CONTROL_5 0x40 78*4882a593Smuzhiyun #define WM8993_CLOCKING_3 0x41 79*4882a593Smuzhiyun #define WM8993_CLOCKING_4 0x42 80*4882a593Smuzhiyun #define WM8993_MW_SLAVE_CONTROL 0x43 81*4882a593Smuzhiyun #define WM8993_BUS_CONTROL_1 0x45 82*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_0 0x46 83*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_1 0x47 84*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_2 0x48 85*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_3 0x49 86*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_4 0x4A 87*4882a593Smuzhiyun #define WM8993_WRITE_SEQUENCER_5 0x4B 88*4882a593Smuzhiyun #define WM8993_CHARGE_PUMP_1 0x4C 89*4882a593Smuzhiyun #define WM8993_CLASS_W_0 0x51 90*4882a593Smuzhiyun #define WM8993_DC_SERVO_0 0x54 91*4882a593Smuzhiyun #define WM8993_DC_SERVO_1 0x55 92*4882a593Smuzhiyun #define WM8993_DC_SERVO_3 0x57 93*4882a593Smuzhiyun #define WM8993_DC_SERVO_READBACK_0 0x58 94*4882a593Smuzhiyun #define WM8993_DC_SERVO_READBACK_1 0x59 95*4882a593Smuzhiyun #define WM8993_DC_SERVO_READBACK_2 0x5A 96*4882a593Smuzhiyun #define WM8993_ANALOGUE_HP_0 0x60 97*4882a593Smuzhiyun #define WM8993_EQ1 0x62 98*4882a593Smuzhiyun #define WM8993_EQ2 0x63 99*4882a593Smuzhiyun #define WM8993_EQ3 0x64 100*4882a593Smuzhiyun #define WM8993_EQ4 0x65 101*4882a593Smuzhiyun #define WM8993_EQ5 0x66 102*4882a593Smuzhiyun #define WM8993_EQ6 0x67 103*4882a593Smuzhiyun #define WM8993_EQ7 0x68 104*4882a593Smuzhiyun #define WM8993_EQ8 0x69 105*4882a593Smuzhiyun #define WM8993_EQ9 0x6A 106*4882a593Smuzhiyun #define WM8993_EQ10 0x6B 107*4882a593Smuzhiyun #define WM8993_EQ11 0x6C 108*4882a593Smuzhiyun #define WM8993_EQ12 0x6D 109*4882a593Smuzhiyun #define WM8993_EQ13 0x6E 110*4882a593Smuzhiyun #define WM8993_EQ14 0x6F 111*4882a593Smuzhiyun #define WM8993_EQ15 0x70 112*4882a593Smuzhiyun #define WM8993_EQ16 0x71 113*4882a593Smuzhiyun #define WM8993_EQ17 0x72 114*4882a593Smuzhiyun #define WM8993_EQ18 0x73 115*4882a593Smuzhiyun #define WM8993_EQ19 0x74 116*4882a593Smuzhiyun #define WM8993_EQ20 0x75 117*4882a593Smuzhiyun #define WM8993_EQ21 0x76 118*4882a593Smuzhiyun #define WM8993_EQ22 0x77 119*4882a593Smuzhiyun #define WM8993_EQ23 0x78 120*4882a593Smuzhiyun #define WM8993_EQ24 0x79 121*4882a593Smuzhiyun #define WM8993_DIGITAL_PULLS 0x7A 122*4882a593Smuzhiyun #define WM8993_DRC_CONTROL_1 0x7B 123*4882a593Smuzhiyun #define WM8993_DRC_CONTROL_2 0x7C 124*4882a593Smuzhiyun #define WM8993_DRC_CONTROL_3 0x7D 125*4882a593Smuzhiyun #define WM8993_DRC_CONTROL_4 0x7E 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define WM8993_REGISTER_COUNT 0x7F 128*4882a593Smuzhiyun #define WM8993_MAX_REGISTER 0x7E 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* 131*4882a593Smuzhiyun * Field Definitions. 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* 135*4882a593Smuzhiyun * R0 (0x00) - Software Reset 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define WM8993_SW_RESET_MASK 0xFFFF /* SW_RESET - [15:0] */ 138*4882a593Smuzhiyun #define WM8993_SW_RESET_SHIFT 0 /* SW_RESET - [15:0] */ 139*4882a593Smuzhiyun #define WM8993_SW_RESET_WIDTH 16 /* SW_RESET - [15:0] */ 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* 142*4882a593Smuzhiyun * R1 (0x01) - Power Management (1) 143*4882a593Smuzhiyun */ 144*4882a593Smuzhiyun #define WM8993_SPKOUTR_ENA 0x2000 /* SPKOUTR_ENA */ 145*4882a593Smuzhiyun #define WM8993_SPKOUTR_ENA_MASK 0x2000 /* SPKOUTR_ENA */ 146*4882a593Smuzhiyun #define WM8993_SPKOUTR_ENA_SHIFT 13 /* SPKOUTR_ENA */ 147*4882a593Smuzhiyun #define WM8993_SPKOUTR_ENA_WIDTH 1 /* SPKOUTR_ENA */ 148*4882a593Smuzhiyun #define WM8993_SPKOUTL_ENA 0x1000 /* SPKOUTL_ENA */ 149*4882a593Smuzhiyun #define WM8993_SPKOUTL_ENA_MASK 0x1000 /* SPKOUTL_ENA */ 150*4882a593Smuzhiyun #define WM8993_SPKOUTL_ENA_SHIFT 12 /* SPKOUTL_ENA */ 151*4882a593Smuzhiyun #define WM8993_SPKOUTL_ENA_WIDTH 1 /* SPKOUTL_ENA */ 152*4882a593Smuzhiyun #define WM8993_HPOUT2_ENA 0x0800 /* HPOUT2_ENA */ 153*4882a593Smuzhiyun #define WM8993_HPOUT2_ENA_MASK 0x0800 /* HPOUT2_ENA */ 154*4882a593Smuzhiyun #define WM8993_HPOUT2_ENA_SHIFT 11 /* HPOUT2_ENA */ 155*4882a593Smuzhiyun #define WM8993_HPOUT2_ENA_WIDTH 1 /* HPOUT2_ENA */ 156*4882a593Smuzhiyun #define WM8993_HPOUT1L_ENA 0x0200 /* HPOUT1L_ENA */ 157*4882a593Smuzhiyun #define WM8993_HPOUT1L_ENA_MASK 0x0200 /* HPOUT1L_ENA */ 158*4882a593Smuzhiyun #define WM8993_HPOUT1L_ENA_SHIFT 9 /* HPOUT1L_ENA */ 159*4882a593Smuzhiyun #define WM8993_HPOUT1L_ENA_WIDTH 1 /* HPOUT1L_ENA */ 160*4882a593Smuzhiyun #define WM8993_HPOUT1R_ENA 0x0100 /* HPOUT1R_ENA */ 161*4882a593Smuzhiyun #define WM8993_HPOUT1R_ENA_MASK 0x0100 /* HPOUT1R_ENA */ 162*4882a593Smuzhiyun #define WM8993_HPOUT1R_ENA_SHIFT 8 /* HPOUT1R_ENA */ 163*4882a593Smuzhiyun #define WM8993_HPOUT1R_ENA_WIDTH 1 /* HPOUT1R_ENA */ 164*4882a593Smuzhiyun #define WM8993_MICB2_ENA 0x0020 /* MICB2_ENA */ 165*4882a593Smuzhiyun #define WM8993_MICB2_ENA_MASK 0x0020 /* MICB2_ENA */ 166*4882a593Smuzhiyun #define WM8993_MICB2_ENA_SHIFT 5 /* MICB2_ENA */ 167*4882a593Smuzhiyun #define WM8993_MICB2_ENA_WIDTH 1 /* MICB2_ENA */ 168*4882a593Smuzhiyun #define WM8993_MICB1_ENA 0x0010 /* MICB1_ENA */ 169*4882a593Smuzhiyun #define WM8993_MICB1_ENA_MASK 0x0010 /* MICB1_ENA */ 170*4882a593Smuzhiyun #define WM8993_MICB1_ENA_SHIFT 4 /* MICB1_ENA */ 171*4882a593Smuzhiyun #define WM8993_MICB1_ENA_WIDTH 1 /* MICB1_ENA */ 172*4882a593Smuzhiyun #define WM8993_VMID_SEL_MASK 0x0006 /* VMID_SEL - [2:1] */ 173*4882a593Smuzhiyun #define WM8993_VMID_SEL_SHIFT 1 /* VMID_SEL - [2:1] */ 174*4882a593Smuzhiyun #define WM8993_VMID_SEL_WIDTH 2 /* VMID_SEL - [2:1] */ 175*4882a593Smuzhiyun #define WM8993_BIAS_ENA 0x0001 /* BIAS_ENA */ 176*4882a593Smuzhiyun #define WM8993_BIAS_ENA_MASK 0x0001 /* BIAS_ENA */ 177*4882a593Smuzhiyun #define WM8993_BIAS_ENA_SHIFT 0 /* BIAS_ENA */ 178*4882a593Smuzhiyun #define WM8993_BIAS_ENA_WIDTH 1 /* BIAS_ENA */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * R2 (0x02) - Power Management (2) 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #define WM8993_TSHUT_ENA 0x4000 /* TSHUT_ENA */ 184*4882a593Smuzhiyun #define WM8993_TSHUT_ENA_MASK 0x4000 /* TSHUT_ENA */ 185*4882a593Smuzhiyun #define WM8993_TSHUT_ENA_SHIFT 14 /* TSHUT_ENA */ 186*4882a593Smuzhiyun #define WM8993_TSHUT_ENA_WIDTH 1 /* TSHUT_ENA */ 187*4882a593Smuzhiyun #define WM8993_TSHUT_OPDIS 0x2000 /* TSHUT_OPDIS */ 188*4882a593Smuzhiyun #define WM8993_TSHUT_OPDIS_MASK 0x2000 /* TSHUT_OPDIS */ 189*4882a593Smuzhiyun #define WM8993_TSHUT_OPDIS_SHIFT 13 /* TSHUT_OPDIS */ 190*4882a593Smuzhiyun #define WM8993_TSHUT_OPDIS_WIDTH 1 /* TSHUT_OPDIS */ 191*4882a593Smuzhiyun #define WM8993_OPCLK_ENA 0x0800 /* OPCLK_ENA */ 192*4882a593Smuzhiyun #define WM8993_OPCLK_ENA_MASK 0x0800 /* OPCLK_ENA */ 193*4882a593Smuzhiyun #define WM8993_OPCLK_ENA_SHIFT 11 /* OPCLK_ENA */ 194*4882a593Smuzhiyun #define WM8993_OPCLK_ENA_WIDTH 1 /* OPCLK_ENA */ 195*4882a593Smuzhiyun #define WM8993_MIXINL_ENA 0x0200 /* MIXINL_ENA */ 196*4882a593Smuzhiyun #define WM8993_MIXINL_ENA_MASK 0x0200 /* MIXINL_ENA */ 197*4882a593Smuzhiyun #define WM8993_MIXINL_ENA_SHIFT 9 /* MIXINL_ENA */ 198*4882a593Smuzhiyun #define WM8993_MIXINL_ENA_WIDTH 1 /* MIXINL_ENA */ 199*4882a593Smuzhiyun #define WM8993_MIXINR_ENA 0x0100 /* MIXINR_ENA */ 200*4882a593Smuzhiyun #define WM8993_MIXINR_ENA_MASK 0x0100 /* MIXINR_ENA */ 201*4882a593Smuzhiyun #define WM8993_MIXINR_ENA_SHIFT 8 /* MIXINR_ENA */ 202*4882a593Smuzhiyun #define WM8993_MIXINR_ENA_WIDTH 1 /* MIXINR_ENA */ 203*4882a593Smuzhiyun #define WM8993_IN2L_ENA 0x0080 /* IN2L_ENA */ 204*4882a593Smuzhiyun #define WM8993_IN2L_ENA_MASK 0x0080 /* IN2L_ENA */ 205*4882a593Smuzhiyun #define WM8993_IN2L_ENA_SHIFT 7 /* IN2L_ENA */ 206*4882a593Smuzhiyun #define WM8993_IN2L_ENA_WIDTH 1 /* IN2L_ENA */ 207*4882a593Smuzhiyun #define WM8993_IN1L_ENA 0x0040 /* IN1L_ENA */ 208*4882a593Smuzhiyun #define WM8993_IN1L_ENA_MASK 0x0040 /* IN1L_ENA */ 209*4882a593Smuzhiyun #define WM8993_IN1L_ENA_SHIFT 6 /* IN1L_ENA */ 210*4882a593Smuzhiyun #define WM8993_IN1L_ENA_WIDTH 1 /* IN1L_ENA */ 211*4882a593Smuzhiyun #define WM8993_IN2R_ENA 0x0020 /* IN2R_ENA */ 212*4882a593Smuzhiyun #define WM8993_IN2R_ENA_MASK 0x0020 /* IN2R_ENA */ 213*4882a593Smuzhiyun #define WM8993_IN2R_ENA_SHIFT 5 /* IN2R_ENA */ 214*4882a593Smuzhiyun #define WM8993_IN2R_ENA_WIDTH 1 /* IN2R_ENA */ 215*4882a593Smuzhiyun #define WM8993_IN1R_ENA 0x0010 /* IN1R_ENA */ 216*4882a593Smuzhiyun #define WM8993_IN1R_ENA_MASK 0x0010 /* IN1R_ENA */ 217*4882a593Smuzhiyun #define WM8993_IN1R_ENA_SHIFT 4 /* IN1R_ENA */ 218*4882a593Smuzhiyun #define WM8993_IN1R_ENA_WIDTH 1 /* IN1R_ENA */ 219*4882a593Smuzhiyun #define WM8993_ADCL_ENA 0x0002 /* ADCL_ENA */ 220*4882a593Smuzhiyun #define WM8993_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */ 221*4882a593Smuzhiyun #define WM8993_ADCL_ENA_SHIFT 1 /* ADCL_ENA */ 222*4882a593Smuzhiyun #define WM8993_ADCL_ENA_WIDTH 1 /* ADCL_ENA */ 223*4882a593Smuzhiyun #define WM8993_ADCR_ENA 0x0001 /* ADCR_ENA */ 224*4882a593Smuzhiyun #define WM8993_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */ 225*4882a593Smuzhiyun #define WM8993_ADCR_ENA_SHIFT 0 /* ADCR_ENA */ 226*4882a593Smuzhiyun #define WM8993_ADCR_ENA_WIDTH 1 /* ADCR_ENA */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * R3 (0x03) - Power Management (3) 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define WM8993_LINEOUT1N_ENA 0x2000 /* LINEOUT1N_ENA */ 232*4882a593Smuzhiyun #define WM8993_LINEOUT1N_ENA_MASK 0x2000 /* LINEOUT1N_ENA */ 233*4882a593Smuzhiyun #define WM8993_LINEOUT1N_ENA_SHIFT 13 /* LINEOUT1N_ENA */ 234*4882a593Smuzhiyun #define WM8993_LINEOUT1N_ENA_WIDTH 1 /* LINEOUT1N_ENA */ 235*4882a593Smuzhiyun #define WM8993_LINEOUT1P_ENA 0x1000 /* LINEOUT1P_ENA */ 236*4882a593Smuzhiyun #define WM8993_LINEOUT1P_ENA_MASK 0x1000 /* LINEOUT1P_ENA */ 237*4882a593Smuzhiyun #define WM8993_LINEOUT1P_ENA_SHIFT 12 /* LINEOUT1P_ENA */ 238*4882a593Smuzhiyun #define WM8993_LINEOUT1P_ENA_WIDTH 1 /* LINEOUT1P_ENA */ 239*4882a593Smuzhiyun #define WM8993_LINEOUT2N_ENA 0x0800 /* LINEOUT2N_ENA */ 240*4882a593Smuzhiyun #define WM8993_LINEOUT2N_ENA_MASK 0x0800 /* LINEOUT2N_ENA */ 241*4882a593Smuzhiyun #define WM8993_LINEOUT2N_ENA_SHIFT 11 /* LINEOUT2N_ENA */ 242*4882a593Smuzhiyun #define WM8993_LINEOUT2N_ENA_WIDTH 1 /* LINEOUT2N_ENA */ 243*4882a593Smuzhiyun #define WM8993_LINEOUT2P_ENA 0x0400 /* LINEOUT2P_ENA */ 244*4882a593Smuzhiyun #define WM8993_LINEOUT2P_ENA_MASK 0x0400 /* LINEOUT2P_ENA */ 245*4882a593Smuzhiyun #define WM8993_LINEOUT2P_ENA_SHIFT 10 /* LINEOUT2P_ENA */ 246*4882a593Smuzhiyun #define WM8993_LINEOUT2P_ENA_WIDTH 1 /* LINEOUT2P_ENA */ 247*4882a593Smuzhiyun #define WM8993_SPKRVOL_ENA 0x0200 /* SPKRVOL_ENA */ 248*4882a593Smuzhiyun #define WM8993_SPKRVOL_ENA_MASK 0x0200 /* SPKRVOL_ENA */ 249*4882a593Smuzhiyun #define WM8993_SPKRVOL_ENA_SHIFT 9 /* SPKRVOL_ENA */ 250*4882a593Smuzhiyun #define WM8993_SPKRVOL_ENA_WIDTH 1 /* SPKRVOL_ENA */ 251*4882a593Smuzhiyun #define WM8993_SPKLVOL_ENA 0x0100 /* SPKLVOL_ENA */ 252*4882a593Smuzhiyun #define WM8993_SPKLVOL_ENA_MASK 0x0100 /* SPKLVOL_ENA */ 253*4882a593Smuzhiyun #define WM8993_SPKLVOL_ENA_SHIFT 8 /* SPKLVOL_ENA */ 254*4882a593Smuzhiyun #define WM8993_SPKLVOL_ENA_WIDTH 1 /* SPKLVOL_ENA */ 255*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_ENA 0x0080 /* MIXOUTLVOL_ENA */ 256*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_ENA_MASK 0x0080 /* MIXOUTLVOL_ENA */ 257*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_ENA_SHIFT 7 /* MIXOUTLVOL_ENA */ 258*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_ENA_WIDTH 1 /* MIXOUTLVOL_ENA */ 259*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_ENA 0x0040 /* MIXOUTRVOL_ENA */ 260*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_ENA_MASK 0x0040 /* MIXOUTRVOL_ENA */ 261*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_ENA_SHIFT 6 /* MIXOUTRVOL_ENA */ 262*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_ENA_WIDTH 1 /* MIXOUTRVOL_ENA */ 263*4882a593Smuzhiyun #define WM8993_MIXOUTL_ENA 0x0020 /* MIXOUTL_ENA */ 264*4882a593Smuzhiyun #define WM8993_MIXOUTL_ENA_MASK 0x0020 /* MIXOUTL_ENA */ 265*4882a593Smuzhiyun #define WM8993_MIXOUTL_ENA_SHIFT 5 /* MIXOUTL_ENA */ 266*4882a593Smuzhiyun #define WM8993_MIXOUTL_ENA_WIDTH 1 /* MIXOUTL_ENA */ 267*4882a593Smuzhiyun #define WM8993_MIXOUTR_ENA 0x0010 /* MIXOUTR_ENA */ 268*4882a593Smuzhiyun #define WM8993_MIXOUTR_ENA_MASK 0x0010 /* MIXOUTR_ENA */ 269*4882a593Smuzhiyun #define WM8993_MIXOUTR_ENA_SHIFT 4 /* MIXOUTR_ENA */ 270*4882a593Smuzhiyun #define WM8993_MIXOUTR_ENA_WIDTH 1 /* MIXOUTR_ENA */ 271*4882a593Smuzhiyun #define WM8993_DACL_ENA 0x0002 /* DACL_ENA */ 272*4882a593Smuzhiyun #define WM8993_DACL_ENA_MASK 0x0002 /* DACL_ENA */ 273*4882a593Smuzhiyun #define WM8993_DACL_ENA_SHIFT 1 /* DACL_ENA */ 274*4882a593Smuzhiyun #define WM8993_DACL_ENA_WIDTH 1 /* DACL_ENA */ 275*4882a593Smuzhiyun #define WM8993_DACR_ENA 0x0001 /* DACR_ENA */ 276*4882a593Smuzhiyun #define WM8993_DACR_ENA_MASK 0x0001 /* DACR_ENA */ 277*4882a593Smuzhiyun #define WM8993_DACR_ENA_SHIFT 0 /* DACR_ENA */ 278*4882a593Smuzhiyun #define WM8993_DACR_ENA_WIDTH 1 /* DACR_ENA */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* 281*4882a593Smuzhiyun * R4 (0x04) - Audio Interface (1) 282*4882a593Smuzhiyun */ 283*4882a593Smuzhiyun #define WM8993_AIFADCL_SRC 0x8000 /* AIFADCL_SRC */ 284*4882a593Smuzhiyun #define WM8993_AIFADCL_SRC_MASK 0x8000 /* AIFADCL_SRC */ 285*4882a593Smuzhiyun #define WM8993_AIFADCL_SRC_SHIFT 15 /* AIFADCL_SRC */ 286*4882a593Smuzhiyun #define WM8993_AIFADCL_SRC_WIDTH 1 /* AIFADCL_SRC */ 287*4882a593Smuzhiyun #define WM8993_AIFADCR_SRC 0x4000 /* AIFADCR_SRC */ 288*4882a593Smuzhiyun #define WM8993_AIFADCR_SRC_MASK 0x4000 /* AIFADCR_SRC */ 289*4882a593Smuzhiyun #define WM8993_AIFADCR_SRC_SHIFT 14 /* AIFADCR_SRC */ 290*4882a593Smuzhiyun #define WM8993_AIFADCR_SRC_WIDTH 1 /* AIFADCR_SRC */ 291*4882a593Smuzhiyun #define WM8993_AIFADC_TDM 0x2000 /* AIFADC_TDM */ 292*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_MASK 0x2000 /* AIFADC_TDM */ 293*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_SHIFT 13 /* AIFADC_TDM */ 294*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_WIDTH 1 /* AIFADC_TDM */ 295*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_CHAN 0x1000 /* AIFADC_TDM_CHAN */ 296*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_CHAN_MASK 0x1000 /* AIFADC_TDM_CHAN */ 297*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_CHAN_SHIFT 12 /* AIFADC_TDM_CHAN */ 298*4882a593Smuzhiyun #define WM8993_AIFADC_TDM_CHAN_WIDTH 1 /* AIFADC_TDM_CHAN */ 299*4882a593Smuzhiyun #define WM8993_BCLK_DIR 0x0200 /* BCLK_DIR */ 300*4882a593Smuzhiyun #define WM8993_BCLK_DIR_MASK 0x0200 /* BCLK_DIR */ 301*4882a593Smuzhiyun #define WM8993_BCLK_DIR_SHIFT 9 /* BCLK_DIR */ 302*4882a593Smuzhiyun #define WM8993_BCLK_DIR_WIDTH 1 /* BCLK_DIR */ 303*4882a593Smuzhiyun #define WM8993_AIF_BCLK_INV 0x0100 /* AIF_BCLK_INV */ 304*4882a593Smuzhiyun #define WM8993_AIF_BCLK_INV_MASK 0x0100 /* AIF_BCLK_INV */ 305*4882a593Smuzhiyun #define WM8993_AIF_BCLK_INV_SHIFT 8 /* AIF_BCLK_INV */ 306*4882a593Smuzhiyun #define WM8993_AIF_BCLK_INV_WIDTH 1 /* AIF_BCLK_INV */ 307*4882a593Smuzhiyun #define WM8993_AIF_LRCLK_INV 0x0080 /* AIF_LRCLK_INV */ 308*4882a593Smuzhiyun #define WM8993_AIF_LRCLK_INV_MASK 0x0080 /* AIF_LRCLK_INV */ 309*4882a593Smuzhiyun #define WM8993_AIF_LRCLK_INV_SHIFT 7 /* AIF_LRCLK_INV */ 310*4882a593Smuzhiyun #define WM8993_AIF_LRCLK_INV_WIDTH 1 /* AIF_LRCLK_INV */ 311*4882a593Smuzhiyun #define WM8993_AIF_WL_MASK 0x0060 /* AIF_WL - [6:5] */ 312*4882a593Smuzhiyun #define WM8993_AIF_WL_SHIFT 5 /* AIF_WL - [6:5] */ 313*4882a593Smuzhiyun #define WM8993_AIF_WL_WIDTH 2 /* AIF_WL - [6:5] */ 314*4882a593Smuzhiyun #define WM8993_AIF_FMT_MASK 0x0018 /* AIF_FMT - [4:3] */ 315*4882a593Smuzhiyun #define WM8993_AIF_FMT_SHIFT 3 /* AIF_FMT - [4:3] */ 316*4882a593Smuzhiyun #define WM8993_AIF_FMT_WIDTH 2 /* AIF_FMT - [4:3] */ 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* 319*4882a593Smuzhiyun * R5 (0x05) - Audio Interface (2) 320*4882a593Smuzhiyun */ 321*4882a593Smuzhiyun #define WM8993_AIFDACL_SRC 0x8000 /* AIFDACL_SRC */ 322*4882a593Smuzhiyun #define WM8993_AIFDACL_SRC_MASK 0x8000 /* AIFDACL_SRC */ 323*4882a593Smuzhiyun #define WM8993_AIFDACL_SRC_SHIFT 15 /* AIFDACL_SRC */ 324*4882a593Smuzhiyun #define WM8993_AIFDACL_SRC_WIDTH 1 /* AIFDACL_SRC */ 325*4882a593Smuzhiyun #define WM8993_AIFDACR_SRC 0x4000 /* AIFDACR_SRC */ 326*4882a593Smuzhiyun #define WM8993_AIFDACR_SRC_MASK 0x4000 /* AIFDACR_SRC */ 327*4882a593Smuzhiyun #define WM8993_AIFDACR_SRC_SHIFT 14 /* AIFDACR_SRC */ 328*4882a593Smuzhiyun #define WM8993_AIFDACR_SRC_WIDTH 1 /* AIFDACR_SRC */ 329*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM 0x2000 /* AIFDAC_TDM */ 330*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_MASK 0x2000 /* AIFDAC_TDM */ 331*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_SHIFT 13 /* AIFDAC_TDM */ 332*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_WIDTH 1 /* AIFDAC_TDM */ 333*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_CHAN 0x1000 /* AIFDAC_TDM_CHAN */ 334*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_CHAN_MASK 0x1000 /* AIFDAC_TDM_CHAN */ 335*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_CHAN_SHIFT 12 /* AIFDAC_TDM_CHAN */ 336*4882a593Smuzhiyun #define WM8993_AIFDAC_TDM_CHAN_WIDTH 1 /* AIFDAC_TDM_CHAN */ 337*4882a593Smuzhiyun #define WM8993_DAC_BOOST_MASK 0x0C00 /* DAC_BOOST - [11:10] */ 338*4882a593Smuzhiyun #define WM8993_DAC_BOOST_SHIFT 10 /* DAC_BOOST - [11:10] */ 339*4882a593Smuzhiyun #define WM8993_DAC_BOOST_WIDTH 2 /* DAC_BOOST - [11:10] */ 340*4882a593Smuzhiyun #define WM8993_DAC_COMP 0x0010 /* DAC_COMP */ 341*4882a593Smuzhiyun #define WM8993_DAC_COMP_MASK 0x0010 /* DAC_COMP */ 342*4882a593Smuzhiyun #define WM8993_DAC_COMP_SHIFT 4 /* DAC_COMP */ 343*4882a593Smuzhiyun #define WM8993_DAC_COMP_WIDTH 1 /* DAC_COMP */ 344*4882a593Smuzhiyun #define WM8993_DAC_COMPMODE 0x0008 /* DAC_COMPMODE */ 345*4882a593Smuzhiyun #define WM8993_DAC_COMPMODE_MASK 0x0008 /* DAC_COMPMODE */ 346*4882a593Smuzhiyun #define WM8993_DAC_COMPMODE_SHIFT 3 /* DAC_COMPMODE */ 347*4882a593Smuzhiyun #define WM8993_DAC_COMPMODE_WIDTH 1 /* DAC_COMPMODE */ 348*4882a593Smuzhiyun #define WM8993_ADC_COMP 0x0004 /* ADC_COMP */ 349*4882a593Smuzhiyun #define WM8993_ADC_COMP_MASK 0x0004 /* ADC_COMP */ 350*4882a593Smuzhiyun #define WM8993_ADC_COMP_SHIFT 2 /* ADC_COMP */ 351*4882a593Smuzhiyun #define WM8993_ADC_COMP_WIDTH 1 /* ADC_COMP */ 352*4882a593Smuzhiyun #define WM8993_ADC_COMPMODE 0x0002 /* ADC_COMPMODE */ 353*4882a593Smuzhiyun #define WM8993_ADC_COMPMODE_MASK 0x0002 /* ADC_COMPMODE */ 354*4882a593Smuzhiyun #define WM8993_ADC_COMPMODE_SHIFT 1 /* ADC_COMPMODE */ 355*4882a593Smuzhiyun #define WM8993_ADC_COMPMODE_WIDTH 1 /* ADC_COMPMODE */ 356*4882a593Smuzhiyun #define WM8993_LOOPBACK 0x0001 /* LOOPBACK */ 357*4882a593Smuzhiyun #define WM8993_LOOPBACK_MASK 0x0001 /* LOOPBACK */ 358*4882a593Smuzhiyun #define WM8993_LOOPBACK_SHIFT 0 /* LOOPBACK */ 359*4882a593Smuzhiyun #define WM8993_LOOPBACK_WIDTH 1 /* LOOPBACK */ 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* 362*4882a593Smuzhiyun * R6 (0x06) - Clocking 1 363*4882a593Smuzhiyun */ 364*4882a593Smuzhiyun #define WM8993_TOCLK_RATE 0x8000 /* TOCLK_RATE */ 365*4882a593Smuzhiyun #define WM8993_TOCLK_RATE_MASK 0x8000 /* TOCLK_RATE */ 366*4882a593Smuzhiyun #define WM8993_TOCLK_RATE_SHIFT 15 /* TOCLK_RATE */ 367*4882a593Smuzhiyun #define WM8993_TOCLK_RATE_WIDTH 1 /* TOCLK_RATE */ 368*4882a593Smuzhiyun #define WM8993_TOCLK_ENA 0x4000 /* TOCLK_ENA */ 369*4882a593Smuzhiyun #define WM8993_TOCLK_ENA_MASK 0x4000 /* TOCLK_ENA */ 370*4882a593Smuzhiyun #define WM8993_TOCLK_ENA_SHIFT 14 /* TOCLK_ENA */ 371*4882a593Smuzhiyun #define WM8993_TOCLK_ENA_WIDTH 1 /* TOCLK_ENA */ 372*4882a593Smuzhiyun #define WM8993_OPCLK_DIV_MASK 0x1E00 /* OPCLK_DIV - [12:9] */ 373*4882a593Smuzhiyun #define WM8993_OPCLK_DIV_SHIFT 9 /* OPCLK_DIV - [12:9] */ 374*4882a593Smuzhiyun #define WM8993_OPCLK_DIV_WIDTH 4 /* OPCLK_DIV - [12:9] */ 375*4882a593Smuzhiyun #define WM8993_DCLK_DIV_MASK 0x01C0 /* DCLK_DIV - [8:6] */ 376*4882a593Smuzhiyun #define WM8993_DCLK_DIV_SHIFT 6 /* DCLK_DIV - [8:6] */ 377*4882a593Smuzhiyun #define WM8993_DCLK_DIV_WIDTH 3 /* DCLK_DIV - [8:6] */ 378*4882a593Smuzhiyun #define WM8993_BCLK_DIV_MASK 0x001E /* BCLK_DIV - [4:1] */ 379*4882a593Smuzhiyun #define WM8993_BCLK_DIV_SHIFT 1 /* BCLK_DIV - [4:1] */ 380*4882a593Smuzhiyun #define WM8993_BCLK_DIV_WIDTH 4 /* BCLK_DIV - [4:1] */ 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* 383*4882a593Smuzhiyun * R7 (0x07) - Clocking 2 384*4882a593Smuzhiyun */ 385*4882a593Smuzhiyun #define WM8993_MCLK_SRC 0x8000 /* MCLK_SRC */ 386*4882a593Smuzhiyun #define WM8993_MCLK_SRC_MASK 0x8000 /* MCLK_SRC */ 387*4882a593Smuzhiyun #define WM8993_MCLK_SRC_SHIFT 15 /* MCLK_SRC */ 388*4882a593Smuzhiyun #define WM8993_MCLK_SRC_WIDTH 1 /* MCLK_SRC */ 389*4882a593Smuzhiyun #define WM8993_SYSCLK_SRC 0x4000 /* SYSCLK_SRC */ 390*4882a593Smuzhiyun #define WM8993_SYSCLK_SRC_MASK 0x4000 /* SYSCLK_SRC */ 391*4882a593Smuzhiyun #define WM8993_SYSCLK_SRC_SHIFT 14 /* SYSCLK_SRC */ 392*4882a593Smuzhiyun #define WM8993_SYSCLK_SRC_WIDTH 1 /* SYSCLK_SRC */ 393*4882a593Smuzhiyun #define WM8993_MCLK_DIV 0x1000 /* MCLK_DIV */ 394*4882a593Smuzhiyun #define WM8993_MCLK_DIV_MASK 0x1000 /* MCLK_DIV */ 395*4882a593Smuzhiyun #define WM8993_MCLK_DIV_SHIFT 12 /* MCLK_DIV */ 396*4882a593Smuzhiyun #define WM8993_MCLK_DIV_WIDTH 1 /* MCLK_DIV */ 397*4882a593Smuzhiyun #define WM8993_MCLK_INV 0x0400 /* MCLK_INV */ 398*4882a593Smuzhiyun #define WM8993_MCLK_INV_MASK 0x0400 /* MCLK_INV */ 399*4882a593Smuzhiyun #define WM8993_MCLK_INV_SHIFT 10 /* MCLK_INV */ 400*4882a593Smuzhiyun #define WM8993_MCLK_INV_WIDTH 1 /* MCLK_INV */ 401*4882a593Smuzhiyun #define WM8993_ADC_DIV_MASK 0x00E0 /* ADC_DIV - [7:5] */ 402*4882a593Smuzhiyun #define WM8993_ADC_DIV_SHIFT 5 /* ADC_DIV - [7:5] */ 403*4882a593Smuzhiyun #define WM8993_ADC_DIV_WIDTH 3 /* ADC_DIV - [7:5] */ 404*4882a593Smuzhiyun #define WM8993_DAC_DIV_MASK 0x001C /* DAC_DIV - [4:2] */ 405*4882a593Smuzhiyun #define WM8993_DAC_DIV_SHIFT 2 /* DAC_DIV - [4:2] */ 406*4882a593Smuzhiyun #define WM8993_DAC_DIV_WIDTH 3 /* DAC_DIV - [4:2] */ 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* 409*4882a593Smuzhiyun * R8 (0x08) - Audio Interface (3) 410*4882a593Smuzhiyun */ 411*4882a593Smuzhiyun #define WM8993_AIF_MSTR1 0x8000 /* AIF_MSTR1 */ 412*4882a593Smuzhiyun #define WM8993_AIF_MSTR1_MASK 0x8000 /* AIF_MSTR1 */ 413*4882a593Smuzhiyun #define WM8993_AIF_MSTR1_SHIFT 15 /* AIF_MSTR1 */ 414*4882a593Smuzhiyun #define WM8993_AIF_MSTR1_WIDTH 1 /* AIF_MSTR1 */ 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun /* 417*4882a593Smuzhiyun * R9 (0x09) - Audio Interface (4) 418*4882a593Smuzhiyun */ 419*4882a593Smuzhiyun #define WM8993_AIF_TRIS 0x2000 /* AIF_TRIS */ 420*4882a593Smuzhiyun #define WM8993_AIF_TRIS_MASK 0x2000 /* AIF_TRIS */ 421*4882a593Smuzhiyun #define WM8993_AIF_TRIS_SHIFT 13 /* AIF_TRIS */ 422*4882a593Smuzhiyun #define WM8993_AIF_TRIS_WIDTH 1 /* AIF_TRIS */ 423*4882a593Smuzhiyun #define WM8993_LRCLK_DIR 0x0800 /* LRCLK_DIR */ 424*4882a593Smuzhiyun #define WM8993_LRCLK_DIR_MASK 0x0800 /* LRCLK_DIR */ 425*4882a593Smuzhiyun #define WM8993_LRCLK_DIR_SHIFT 11 /* LRCLK_DIR */ 426*4882a593Smuzhiyun #define WM8993_LRCLK_DIR_WIDTH 1 /* LRCLK_DIR */ 427*4882a593Smuzhiyun #define WM8993_LRCLK_RATE_MASK 0x07FF /* LRCLK_RATE - [10:0] */ 428*4882a593Smuzhiyun #define WM8993_LRCLK_RATE_SHIFT 0 /* LRCLK_RATE - [10:0] */ 429*4882a593Smuzhiyun #define WM8993_LRCLK_RATE_WIDTH 11 /* LRCLK_RATE - [10:0] */ 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun /* 432*4882a593Smuzhiyun * R10 (0x0A) - DAC CTRL 433*4882a593Smuzhiyun */ 434*4882a593Smuzhiyun #define WM8993_DAC_OSR128 0x2000 /* DAC_OSR128 */ 435*4882a593Smuzhiyun #define WM8993_DAC_OSR128_MASK 0x2000 /* DAC_OSR128 */ 436*4882a593Smuzhiyun #define WM8993_DAC_OSR128_SHIFT 13 /* DAC_OSR128 */ 437*4882a593Smuzhiyun #define WM8993_DAC_OSR128_WIDTH 1 /* DAC_OSR128 */ 438*4882a593Smuzhiyun #define WM8993_DAC_MONO 0x0200 /* DAC_MONO */ 439*4882a593Smuzhiyun #define WM8993_DAC_MONO_MASK 0x0200 /* DAC_MONO */ 440*4882a593Smuzhiyun #define WM8993_DAC_MONO_SHIFT 9 /* DAC_MONO */ 441*4882a593Smuzhiyun #define WM8993_DAC_MONO_WIDTH 1 /* DAC_MONO */ 442*4882a593Smuzhiyun #define WM8993_DAC_SB_FILT 0x0100 /* DAC_SB_FILT */ 443*4882a593Smuzhiyun #define WM8993_DAC_SB_FILT_MASK 0x0100 /* DAC_SB_FILT */ 444*4882a593Smuzhiyun #define WM8993_DAC_SB_FILT_SHIFT 8 /* DAC_SB_FILT */ 445*4882a593Smuzhiyun #define WM8993_DAC_SB_FILT_WIDTH 1 /* DAC_SB_FILT */ 446*4882a593Smuzhiyun #define WM8993_DAC_MUTERATE 0x0080 /* DAC_MUTERATE */ 447*4882a593Smuzhiyun #define WM8993_DAC_MUTERATE_MASK 0x0080 /* DAC_MUTERATE */ 448*4882a593Smuzhiyun #define WM8993_DAC_MUTERATE_SHIFT 7 /* DAC_MUTERATE */ 449*4882a593Smuzhiyun #define WM8993_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */ 450*4882a593Smuzhiyun #define WM8993_DAC_UNMUTE_RAMP 0x0040 /* DAC_UNMUTE_RAMP */ 451*4882a593Smuzhiyun #define WM8993_DAC_UNMUTE_RAMP_MASK 0x0040 /* DAC_UNMUTE_RAMP */ 452*4882a593Smuzhiyun #define WM8993_DAC_UNMUTE_RAMP_SHIFT 6 /* DAC_UNMUTE_RAMP */ 453*4882a593Smuzhiyun #define WM8993_DAC_UNMUTE_RAMP_WIDTH 1 /* DAC_UNMUTE_RAMP */ 454*4882a593Smuzhiyun #define WM8993_DEEMPH_MASK 0x0030 /* DEEMPH - [5:4] */ 455*4882a593Smuzhiyun #define WM8993_DEEMPH_SHIFT 4 /* DEEMPH - [5:4] */ 456*4882a593Smuzhiyun #define WM8993_DEEMPH_WIDTH 2 /* DEEMPH - [5:4] */ 457*4882a593Smuzhiyun #define WM8993_DAC_MUTE 0x0004 /* DAC_MUTE */ 458*4882a593Smuzhiyun #define WM8993_DAC_MUTE_MASK 0x0004 /* DAC_MUTE */ 459*4882a593Smuzhiyun #define WM8993_DAC_MUTE_SHIFT 2 /* DAC_MUTE */ 460*4882a593Smuzhiyun #define WM8993_DAC_MUTE_WIDTH 1 /* DAC_MUTE */ 461*4882a593Smuzhiyun #define WM8993_DACL_DATINV 0x0002 /* DACL_DATINV */ 462*4882a593Smuzhiyun #define WM8993_DACL_DATINV_MASK 0x0002 /* DACL_DATINV */ 463*4882a593Smuzhiyun #define WM8993_DACL_DATINV_SHIFT 1 /* DACL_DATINV */ 464*4882a593Smuzhiyun #define WM8993_DACL_DATINV_WIDTH 1 /* DACL_DATINV */ 465*4882a593Smuzhiyun #define WM8993_DACR_DATINV 0x0001 /* DACR_DATINV */ 466*4882a593Smuzhiyun #define WM8993_DACR_DATINV_MASK 0x0001 /* DACR_DATINV */ 467*4882a593Smuzhiyun #define WM8993_DACR_DATINV_SHIFT 0 /* DACR_DATINV */ 468*4882a593Smuzhiyun #define WM8993_DACR_DATINV_WIDTH 1 /* DACR_DATINV */ 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun /* 471*4882a593Smuzhiyun * R11 (0x0B) - Left DAC Digital Volume 472*4882a593Smuzhiyun */ 473*4882a593Smuzhiyun #define WM8993_DAC_VU 0x0100 /* DAC_VU */ 474*4882a593Smuzhiyun #define WM8993_DAC_VU_MASK 0x0100 /* DAC_VU */ 475*4882a593Smuzhiyun #define WM8993_DAC_VU_SHIFT 8 /* DAC_VU */ 476*4882a593Smuzhiyun #define WM8993_DAC_VU_WIDTH 1 /* DAC_VU */ 477*4882a593Smuzhiyun #define WM8993_DACL_VOL_MASK 0x00FF /* DACL_VOL - [7:0] */ 478*4882a593Smuzhiyun #define WM8993_DACL_VOL_SHIFT 0 /* DACL_VOL - [7:0] */ 479*4882a593Smuzhiyun #define WM8993_DACL_VOL_WIDTH 8 /* DACL_VOL - [7:0] */ 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun /* 482*4882a593Smuzhiyun * R12 (0x0C) - Right DAC Digital Volume 483*4882a593Smuzhiyun */ 484*4882a593Smuzhiyun #define WM8993_DAC_VU 0x0100 /* DAC_VU */ 485*4882a593Smuzhiyun #define WM8993_DAC_VU_MASK 0x0100 /* DAC_VU */ 486*4882a593Smuzhiyun #define WM8993_DAC_VU_SHIFT 8 /* DAC_VU */ 487*4882a593Smuzhiyun #define WM8993_DAC_VU_WIDTH 1 /* DAC_VU */ 488*4882a593Smuzhiyun #define WM8993_DACR_VOL_MASK 0x00FF /* DACR_VOL - [7:0] */ 489*4882a593Smuzhiyun #define WM8993_DACR_VOL_SHIFT 0 /* DACR_VOL - [7:0] */ 490*4882a593Smuzhiyun #define WM8993_DACR_VOL_WIDTH 8 /* DACR_VOL - [7:0] */ 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* 493*4882a593Smuzhiyun * R13 (0x0D) - Digital Side Tone 494*4882a593Smuzhiyun */ 495*4882a593Smuzhiyun #define WM8993_ADCL_DAC_SVOL_MASK 0x1E00 /* ADCL_DAC_SVOL - [12:9] */ 496*4882a593Smuzhiyun #define WM8993_ADCL_DAC_SVOL_SHIFT 9 /* ADCL_DAC_SVOL - [12:9] */ 497*4882a593Smuzhiyun #define WM8993_ADCL_DAC_SVOL_WIDTH 4 /* ADCL_DAC_SVOL - [12:9] */ 498*4882a593Smuzhiyun #define WM8993_ADCR_DAC_SVOL_MASK 0x01E0 /* ADCR_DAC_SVOL - [8:5] */ 499*4882a593Smuzhiyun #define WM8993_ADCR_DAC_SVOL_SHIFT 5 /* ADCR_DAC_SVOL - [8:5] */ 500*4882a593Smuzhiyun #define WM8993_ADCR_DAC_SVOL_WIDTH 4 /* ADCR_DAC_SVOL - [8:5] */ 501*4882a593Smuzhiyun #define WM8993_ADC_TO_DACL_MASK 0x000C /* ADC_TO_DACL - [3:2] */ 502*4882a593Smuzhiyun #define WM8993_ADC_TO_DACL_SHIFT 2 /* ADC_TO_DACL - [3:2] */ 503*4882a593Smuzhiyun #define WM8993_ADC_TO_DACL_WIDTH 2 /* ADC_TO_DACL - [3:2] */ 504*4882a593Smuzhiyun #define WM8993_ADC_TO_DACR_MASK 0x0003 /* ADC_TO_DACR - [1:0] */ 505*4882a593Smuzhiyun #define WM8993_ADC_TO_DACR_SHIFT 0 /* ADC_TO_DACR - [1:0] */ 506*4882a593Smuzhiyun #define WM8993_ADC_TO_DACR_WIDTH 2 /* ADC_TO_DACR - [1:0] */ 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun /* 509*4882a593Smuzhiyun * R14 (0x0E) - ADC CTRL 510*4882a593Smuzhiyun */ 511*4882a593Smuzhiyun #define WM8993_ADC_OSR128 0x0200 /* ADC_OSR128 */ 512*4882a593Smuzhiyun #define WM8993_ADC_OSR128_MASK 0x0200 /* ADC_OSR128 */ 513*4882a593Smuzhiyun #define WM8993_ADC_OSR128_SHIFT 9 /* ADC_OSR128 */ 514*4882a593Smuzhiyun #define WM8993_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */ 515*4882a593Smuzhiyun #define WM8993_ADC_HPF 0x0100 /* ADC_HPF */ 516*4882a593Smuzhiyun #define WM8993_ADC_HPF_MASK 0x0100 /* ADC_HPF */ 517*4882a593Smuzhiyun #define WM8993_ADC_HPF_SHIFT 8 /* ADC_HPF */ 518*4882a593Smuzhiyun #define WM8993_ADC_HPF_WIDTH 1 /* ADC_HPF */ 519*4882a593Smuzhiyun #define WM8993_ADC_HPF_CUT_MASK 0x0060 /* ADC_HPF_CUT - [6:5] */ 520*4882a593Smuzhiyun #define WM8993_ADC_HPF_CUT_SHIFT 5 /* ADC_HPF_CUT - [6:5] */ 521*4882a593Smuzhiyun #define WM8993_ADC_HPF_CUT_WIDTH 2 /* ADC_HPF_CUT - [6:5] */ 522*4882a593Smuzhiyun #define WM8993_ADCL_DATINV 0x0002 /* ADCL_DATINV */ 523*4882a593Smuzhiyun #define WM8993_ADCL_DATINV_MASK 0x0002 /* ADCL_DATINV */ 524*4882a593Smuzhiyun #define WM8993_ADCL_DATINV_SHIFT 1 /* ADCL_DATINV */ 525*4882a593Smuzhiyun #define WM8993_ADCL_DATINV_WIDTH 1 /* ADCL_DATINV */ 526*4882a593Smuzhiyun #define WM8993_ADCR_DATINV 0x0001 /* ADCR_DATINV */ 527*4882a593Smuzhiyun #define WM8993_ADCR_DATINV_MASK 0x0001 /* ADCR_DATINV */ 528*4882a593Smuzhiyun #define WM8993_ADCR_DATINV_SHIFT 0 /* ADCR_DATINV */ 529*4882a593Smuzhiyun #define WM8993_ADCR_DATINV_WIDTH 1 /* ADCR_DATINV */ 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun /* 532*4882a593Smuzhiyun * R15 (0x0F) - Left ADC Digital Volume 533*4882a593Smuzhiyun */ 534*4882a593Smuzhiyun #define WM8993_ADC_VU 0x0100 /* ADC_VU */ 535*4882a593Smuzhiyun #define WM8993_ADC_VU_MASK 0x0100 /* ADC_VU */ 536*4882a593Smuzhiyun #define WM8993_ADC_VU_SHIFT 8 /* ADC_VU */ 537*4882a593Smuzhiyun #define WM8993_ADC_VU_WIDTH 1 /* ADC_VU */ 538*4882a593Smuzhiyun #define WM8993_ADCL_VOL_MASK 0x00FF /* ADCL_VOL - [7:0] */ 539*4882a593Smuzhiyun #define WM8993_ADCL_VOL_SHIFT 0 /* ADCL_VOL - [7:0] */ 540*4882a593Smuzhiyun #define WM8993_ADCL_VOL_WIDTH 8 /* ADCL_VOL - [7:0] */ 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun /* 543*4882a593Smuzhiyun * R16 (0x10) - Right ADC Digital Volume 544*4882a593Smuzhiyun */ 545*4882a593Smuzhiyun #define WM8993_ADC_VU 0x0100 /* ADC_VU */ 546*4882a593Smuzhiyun #define WM8993_ADC_VU_MASK 0x0100 /* ADC_VU */ 547*4882a593Smuzhiyun #define WM8993_ADC_VU_SHIFT 8 /* ADC_VU */ 548*4882a593Smuzhiyun #define WM8993_ADC_VU_WIDTH 1 /* ADC_VU */ 549*4882a593Smuzhiyun #define WM8993_ADCR_VOL_MASK 0x00FF /* ADCR_VOL - [7:0] */ 550*4882a593Smuzhiyun #define WM8993_ADCR_VOL_SHIFT 0 /* ADCR_VOL - [7:0] */ 551*4882a593Smuzhiyun #define WM8993_ADCR_VOL_WIDTH 8 /* ADCR_VOL - [7:0] */ 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun /* 554*4882a593Smuzhiyun * R18 (0x12) - GPIO CTRL 1 555*4882a593Smuzhiyun */ 556*4882a593Smuzhiyun #define WM8993_JD2_SC_EINT 0x8000 /* JD2_SC_EINT */ 557*4882a593Smuzhiyun #define WM8993_JD2_SC_EINT_MASK 0x8000 /* JD2_SC_EINT */ 558*4882a593Smuzhiyun #define WM8993_JD2_SC_EINT_SHIFT 15 /* JD2_SC_EINT */ 559*4882a593Smuzhiyun #define WM8993_JD2_SC_EINT_WIDTH 1 /* JD2_SC_EINT */ 560*4882a593Smuzhiyun #define WM8993_JD2_EINT 0x4000 /* JD2_EINT */ 561*4882a593Smuzhiyun #define WM8993_JD2_EINT_MASK 0x4000 /* JD2_EINT */ 562*4882a593Smuzhiyun #define WM8993_JD2_EINT_SHIFT 14 /* JD2_EINT */ 563*4882a593Smuzhiyun #define WM8993_JD2_EINT_WIDTH 1 /* JD2_EINT */ 564*4882a593Smuzhiyun #define WM8993_WSEQ_EINT 0x2000 /* WSEQ_EINT */ 565*4882a593Smuzhiyun #define WM8993_WSEQ_EINT_MASK 0x2000 /* WSEQ_EINT */ 566*4882a593Smuzhiyun #define WM8993_WSEQ_EINT_SHIFT 13 /* WSEQ_EINT */ 567*4882a593Smuzhiyun #define WM8993_WSEQ_EINT_WIDTH 1 /* WSEQ_EINT */ 568*4882a593Smuzhiyun #define WM8993_IRQ 0x1000 /* IRQ */ 569*4882a593Smuzhiyun #define WM8993_IRQ_MASK 0x1000 /* IRQ */ 570*4882a593Smuzhiyun #define WM8993_IRQ_SHIFT 12 /* IRQ */ 571*4882a593Smuzhiyun #define WM8993_IRQ_WIDTH 1 /* IRQ */ 572*4882a593Smuzhiyun #define WM8993_TEMPOK_EINT 0x0800 /* TEMPOK_EINT */ 573*4882a593Smuzhiyun #define WM8993_TEMPOK_EINT_MASK 0x0800 /* TEMPOK_EINT */ 574*4882a593Smuzhiyun #define WM8993_TEMPOK_EINT_SHIFT 11 /* TEMPOK_EINT */ 575*4882a593Smuzhiyun #define WM8993_TEMPOK_EINT_WIDTH 1 /* TEMPOK_EINT */ 576*4882a593Smuzhiyun #define WM8993_JD1_SC_EINT 0x0400 /* JD1_SC_EINT */ 577*4882a593Smuzhiyun #define WM8993_JD1_SC_EINT_MASK 0x0400 /* JD1_SC_EINT */ 578*4882a593Smuzhiyun #define WM8993_JD1_SC_EINT_SHIFT 10 /* JD1_SC_EINT */ 579*4882a593Smuzhiyun #define WM8993_JD1_SC_EINT_WIDTH 1 /* JD1_SC_EINT */ 580*4882a593Smuzhiyun #define WM8993_JD1_EINT 0x0200 /* JD1_EINT */ 581*4882a593Smuzhiyun #define WM8993_JD1_EINT_MASK 0x0200 /* JD1_EINT */ 582*4882a593Smuzhiyun #define WM8993_JD1_EINT_SHIFT 9 /* JD1_EINT */ 583*4882a593Smuzhiyun #define WM8993_JD1_EINT_WIDTH 1 /* JD1_EINT */ 584*4882a593Smuzhiyun #define WM8993_FLL_LOCK_EINT 0x0100 /* FLL_LOCK_EINT */ 585*4882a593Smuzhiyun #define WM8993_FLL_LOCK_EINT_MASK 0x0100 /* FLL_LOCK_EINT */ 586*4882a593Smuzhiyun #define WM8993_FLL_LOCK_EINT_SHIFT 8 /* FLL_LOCK_EINT */ 587*4882a593Smuzhiyun #define WM8993_FLL_LOCK_EINT_WIDTH 1 /* FLL_LOCK_EINT */ 588*4882a593Smuzhiyun #define WM8993_GPI8_EINT 0x0080 /* GPI8_EINT */ 589*4882a593Smuzhiyun #define WM8993_GPI8_EINT_MASK 0x0080 /* GPI8_EINT */ 590*4882a593Smuzhiyun #define WM8993_GPI8_EINT_SHIFT 7 /* GPI8_EINT */ 591*4882a593Smuzhiyun #define WM8993_GPI8_EINT_WIDTH 1 /* GPI8_EINT */ 592*4882a593Smuzhiyun #define WM8993_GPI7_EINT 0x0040 /* GPI7_EINT */ 593*4882a593Smuzhiyun #define WM8993_GPI7_EINT_MASK 0x0040 /* GPI7_EINT */ 594*4882a593Smuzhiyun #define WM8993_GPI7_EINT_SHIFT 6 /* GPI7_EINT */ 595*4882a593Smuzhiyun #define WM8993_GPI7_EINT_WIDTH 1 /* GPI7_EINT */ 596*4882a593Smuzhiyun #define WM8993_GPIO1_EINT 0x0001 /* GPIO1_EINT */ 597*4882a593Smuzhiyun #define WM8993_GPIO1_EINT_MASK 0x0001 /* GPIO1_EINT */ 598*4882a593Smuzhiyun #define WM8993_GPIO1_EINT_SHIFT 0 /* GPIO1_EINT */ 599*4882a593Smuzhiyun #define WM8993_GPIO1_EINT_WIDTH 1 /* GPIO1_EINT */ 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* 602*4882a593Smuzhiyun * R19 (0x13) - GPIO1 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun #define WM8993_GPIO1_PU 0x0020 /* GPIO1_PU */ 605*4882a593Smuzhiyun #define WM8993_GPIO1_PU_MASK 0x0020 /* GPIO1_PU */ 606*4882a593Smuzhiyun #define WM8993_GPIO1_PU_SHIFT 5 /* GPIO1_PU */ 607*4882a593Smuzhiyun #define WM8993_GPIO1_PU_WIDTH 1 /* GPIO1_PU */ 608*4882a593Smuzhiyun #define WM8993_GPIO1_PD 0x0010 /* GPIO1_PD */ 609*4882a593Smuzhiyun #define WM8993_GPIO1_PD_MASK 0x0010 /* GPIO1_PD */ 610*4882a593Smuzhiyun #define WM8993_GPIO1_PD_SHIFT 4 /* GPIO1_PD */ 611*4882a593Smuzhiyun #define WM8993_GPIO1_PD_WIDTH 1 /* GPIO1_PD */ 612*4882a593Smuzhiyun #define WM8993_GPIO1_SEL_MASK 0x000F /* GPIO1_SEL - [3:0] */ 613*4882a593Smuzhiyun #define WM8993_GPIO1_SEL_SHIFT 0 /* GPIO1_SEL - [3:0] */ 614*4882a593Smuzhiyun #define WM8993_GPIO1_SEL_WIDTH 4 /* GPIO1_SEL - [3:0] */ 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* 617*4882a593Smuzhiyun * R20 (0x14) - IRQ_DEBOUNCE 618*4882a593Smuzhiyun */ 619*4882a593Smuzhiyun #define WM8993_JD2_SC_DB 0x8000 /* JD2_SC_DB */ 620*4882a593Smuzhiyun #define WM8993_JD2_SC_DB_MASK 0x8000 /* JD2_SC_DB */ 621*4882a593Smuzhiyun #define WM8993_JD2_SC_DB_SHIFT 15 /* JD2_SC_DB */ 622*4882a593Smuzhiyun #define WM8993_JD2_SC_DB_WIDTH 1 /* JD2_SC_DB */ 623*4882a593Smuzhiyun #define WM8993_JD2_DB 0x4000 /* JD2_DB */ 624*4882a593Smuzhiyun #define WM8993_JD2_DB_MASK 0x4000 /* JD2_DB */ 625*4882a593Smuzhiyun #define WM8993_JD2_DB_SHIFT 14 /* JD2_DB */ 626*4882a593Smuzhiyun #define WM8993_JD2_DB_WIDTH 1 /* JD2_DB */ 627*4882a593Smuzhiyun #define WM8993_WSEQ_DB 0x2000 /* WSEQ_DB */ 628*4882a593Smuzhiyun #define WM8993_WSEQ_DB_MASK 0x2000 /* WSEQ_DB */ 629*4882a593Smuzhiyun #define WM8993_WSEQ_DB_SHIFT 13 /* WSEQ_DB */ 630*4882a593Smuzhiyun #define WM8993_WSEQ_DB_WIDTH 1 /* WSEQ_DB */ 631*4882a593Smuzhiyun #define WM8993_TEMPOK_DB 0x0800 /* TEMPOK_DB */ 632*4882a593Smuzhiyun #define WM8993_TEMPOK_DB_MASK 0x0800 /* TEMPOK_DB */ 633*4882a593Smuzhiyun #define WM8993_TEMPOK_DB_SHIFT 11 /* TEMPOK_DB */ 634*4882a593Smuzhiyun #define WM8993_TEMPOK_DB_WIDTH 1 /* TEMPOK_DB */ 635*4882a593Smuzhiyun #define WM8993_JD1_SC_DB 0x0400 /* JD1_SC_DB */ 636*4882a593Smuzhiyun #define WM8993_JD1_SC_DB_MASK 0x0400 /* JD1_SC_DB */ 637*4882a593Smuzhiyun #define WM8993_JD1_SC_DB_SHIFT 10 /* JD1_SC_DB */ 638*4882a593Smuzhiyun #define WM8993_JD1_SC_DB_WIDTH 1 /* JD1_SC_DB */ 639*4882a593Smuzhiyun #define WM8993_JD1_DB 0x0200 /* JD1_DB */ 640*4882a593Smuzhiyun #define WM8993_JD1_DB_MASK 0x0200 /* JD1_DB */ 641*4882a593Smuzhiyun #define WM8993_JD1_DB_SHIFT 9 /* JD1_DB */ 642*4882a593Smuzhiyun #define WM8993_JD1_DB_WIDTH 1 /* JD1_DB */ 643*4882a593Smuzhiyun #define WM8993_FLL_LOCK_DB 0x0100 /* FLL_LOCK_DB */ 644*4882a593Smuzhiyun #define WM8993_FLL_LOCK_DB_MASK 0x0100 /* FLL_LOCK_DB */ 645*4882a593Smuzhiyun #define WM8993_FLL_LOCK_DB_SHIFT 8 /* FLL_LOCK_DB */ 646*4882a593Smuzhiyun #define WM8993_FLL_LOCK_DB_WIDTH 1 /* FLL_LOCK_DB */ 647*4882a593Smuzhiyun #define WM8993_GPI8_DB 0x0080 /* GPI8_DB */ 648*4882a593Smuzhiyun #define WM8993_GPI8_DB_MASK 0x0080 /* GPI8_DB */ 649*4882a593Smuzhiyun #define WM8993_GPI8_DB_SHIFT 7 /* GPI8_DB */ 650*4882a593Smuzhiyun #define WM8993_GPI8_DB_WIDTH 1 /* GPI8_DB */ 651*4882a593Smuzhiyun #define WM8993_GPI7_DB 0x0008 /* GPI7_DB */ 652*4882a593Smuzhiyun #define WM8993_GPI7_DB_MASK 0x0008 /* GPI7_DB */ 653*4882a593Smuzhiyun #define WM8993_GPI7_DB_SHIFT 3 /* GPI7_DB */ 654*4882a593Smuzhiyun #define WM8993_GPI7_DB_WIDTH 1 /* GPI7_DB */ 655*4882a593Smuzhiyun #define WM8993_GPIO1_DB 0x0001 /* GPIO1_DB */ 656*4882a593Smuzhiyun #define WM8993_GPIO1_DB_MASK 0x0001 /* GPIO1_DB */ 657*4882a593Smuzhiyun #define WM8993_GPIO1_DB_SHIFT 0 /* GPIO1_DB */ 658*4882a593Smuzhiyun #define WM8993_GPIO1_DB_WIDTH 1 /* GPIO1_DB */ 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /* 661*4882a593Smuzhiyun * R21 (0x15) - Inputs Clamp 662*4882a593Smuzhiyun */ 663*4882a593Smuzhiyun #define WM8993_INPUTS_CLAMP 0x0040 /* INPUTS_CLAMP */ 664*4882a593Smuzhiyun #define WM8993_INPUTS_CLAMP_MASK 0x0040 /* INPUTS_CLAMP */ 665*4882a593Smuzhiyun #define WM8993_INPUTS_CLAMP_SHIFT 7 /* INPUTS_CLAMP */ 666*4882a593Smuzhiyun #define WM8993_INPUTS_CLAMP_WIDTH 1 /* INPUTS_CLAMP */ 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun /* 669*4882a593Smuzhiyun * R22 (0x16) - GPIOCTRL 2 670*4882a593Smuzhiyun */ 671*4882a593Smuzhiyun #define WM8993_IM_JD2_EINT 0x2000 /* IM_JD2_EINT */ 672*4882a593Smuzhiyun #define WM8993_IM_JD2_EINT_MASK 0x2000 /* IM_JD2_EINT */ 673*4882a593Smuzhiyun #define WM8993_IM_JD2_EINT_SHIFT 13 /* IM_JD2_EINT */ 674*4882a593Smuzhiyun #define WM8993_IM_JD2_EINT_WIDTH 1 /* IM_JD2_EINT */ 675*4882a593Smuzhiyun #define WM8993_IM_JD2_SC_EINT 0x1000 /* IM_JD2_SC_EINT */ 676*4882a593Smuzhiyun #define WM8993_IM_JD2_SC_EINT_MASK 0x1000 /* IM_JD2_SC_EINT */ 677*4882a593Smuzhiyun #define WM8993_IM_JD2_SC_EINT_SHIFT 12 /* IM_JD2_SC_EINT */ 678*4882a593Smuzhiyun #define WM8993_IM_JD2_SC_EINT_WIDTH 1 /* IM_JD2_SC_EINT */ 679*4882a593Smuzhiyun #define WM8993_IM_TEMPOK_EINT 0x0800 /* IM_TEMPOK_EINT */ 680*4882a593Smuzhiyun #define WM8993_IM_TEMPOK_EINT_MASK 0x0800 /* IM_TEMPOK_EINT */ 681*4882a593Smuzhiyun #define WM8993_IM_TEMPOK_EINT_SHIFT 11 /* IM_TEMPOK_EINT */ 682*4882a593Smuzhiyun #define WM8993_IM_TEMPOK_EINT_WIDTH 1 /* IM_TEMPOK_EINT */ 683*4882a593Smuzhiyun #define WM8993_IM_JD1_SC_EINT 0x0400 /* IM_JD1_SC_EINT */ 684*4882a593Smuzhiyun #define WM8993_IM_JD1_SC_EINT_MASK 0x0400 /* IM_JD1_SC_EINT */ 685*4882a593Smuzhiyun #define WM8993_IM_JD1_SC_EINT_SHIFT 10 /* IM_JD1_SC_EINT */ 686*4882a593Smuzhiyun #define WM8993_IM_JD1_SC_EINT_WIDTH 1 /* IM_JD1_SC_EINT */ 687*4882a593Smuzhiyun #define WM8993_IM_JD1_EINT 0x0200 /* IM_JD1_EINT */ 688*4882a593Smuzhiyun #define WM8993_IM_JD1_EINT_MASK 0x0200 /* IM_JD1_EINT */ 689*4882a593Smuzhiyun #define WM8993_IM_JD1_EINT_SHIFT 9 /* IM_JD1_EINT */ 690*4882a593Smuzhiyun #define WM8993_IM_JD1_EINT_WIDTH 1 /* IM_JD1_EINT */ 691*4882a593Smuzhiyun #define WM8993_IM_FLL_LOCK_EINT 0x0100 /* IM_FLL_LOCK_EINT */ 692*4882a593Smuzhiyun #define WM8993_IM_FLL_LOCK_EINT_MASK 0x0100 /* IM_FLL_LOCK_EINT */ 693*4882a593Smuzhiyun #define WM8993_IM_FLL_LOCK_EINT_SHIFT 8 /* IM_FLL_LOCK_EINT */ 694*4882a593Smuzhiyun #define WM8993_IM_FLL_LOCK_EINT_WIDTH 1 /* IM_FLL_LOCK_EINT */ 695*4882a593Smuzhiyun #define WM8993_IM_GPI8_EINT 0x0040 /* IM_GPI8_EINT */ 696*4882a593Smuzhiyun #define WM8993_IM_GPI8_EINT_MASK 0x0040 /* IM_GPI8_EINT */ 697*4882a593Smuzhiyun #define WM8993_IM_GPI8_EINT_SHIFT 6 /* IM_GPI8_EINT */ 698*4882a593Smuzhiyun #define WM8993_IM_GPI8_EINT_WIDTH 1 /* IM_GPI8_EINT */ 699*4882a593Smuzhiyun #define WM8993_IM_GPIO1_EINT 0x0020 /* IM_GPIO1_EINT */ 700*4882a593Smuzhiyun #define WM8993_IM_GPIO1_EINT_MASK 0x0020 /* IM_GPIO1_EINT */ 701*4882a593Smuzhiyun #define WM8993_IM_GPIO1_EINT_SHIFT 5 /* IM_GPIO1_EINT */ 702*4882a593Smuzhiyun #define WM8993_IM_GPIO1_EINT_WIDTH 1 /* IM_GPIO1_EINT */ 703*4882a593Smuzhiyun #define WM8993_GPI8_ENA 0x0010 /* GPI8_ENA */ 704*4882a593Smuzhiyun #define WM8993_GPI8_ENA_MASK 0x0010 /* GPI8_ENA */ 705*4882a593Smuzhiyun #define WM8993_GPI8_ENA_SHIFT 4 /* GPI8_ENA */ 706*4882a593Smuzhiyun #define WM8993_GPI8_ENA_WIDTH 1 /* GPI8_ENA */ 707*4882a593Smuzhiyun #define WM8993_IM_GPI7_EINT 0x0004 /* IM_GPI7_EINT */ 708*4882a593Smuzhiyun #define WM8993_IM_GPI7_EINT_MASK 0x0004 /* IM_GPI7_EINT */ 709*4882a593Smuzhiyun #define WM8993_IM_GPI7_EINT_SHIFT 2 /* IM_GPI7_EINT */ 710*4882a593Smuzhiyun #define WM8993_IM_GPI7_EINT_WIDTH 1 /* IM_GPI7_EINT */ 711*4882a593Smuzhiyun #define WM8993_IM_WSEQ_EINT 0x0002 /* IM_WSEQ_EINT */ 712*4882a593Smuzhiyun #define WM8993_IM_WSEQ_EINT_MASK 0x0002 /* IM_WSEQ_EINT */ 713*4882a593Smuzhiyun #define WM8993_IM_WSEQ_EINT_SHIFT 1 /* IM_WSEQ_EINT */ 714*4882a593Smuzhiyun #define WM8993_IM_WSEQ_EINT_WIDTH 1 /* IM_WSEQ_EINT */ 715*4882a593Smuzhiyun #define WM8993_GPI7_ENA 0x0001 /* GPI7_ENA */ 716*4882a593Smuzhiyun #define WM8993_GPI7_ENA_MASK 0x0001 /* GPI7_ENA */ 717*4882a593Smuzhiyun #define WM8993_GPI7_ENA_SHIFT 0 /* GPI7_ENA */ 718*4882a593Smuzhiyun #define WM8993_GPI7_ENA_WIDTH 1 /* GPI7_ENA */ 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun /* 721*4882a593Smuzhiyun * R23 (0x17) - GPIO_POL 722*4882a593Smuzhiyun */ 723*4882a593Smuzhiyun #define WM8993_JD2_SC_POL 0x8000 /* JD2_SC_POL */ 724*4882a593Smuzhiyun #define WM8993_JD2_SC_POL_MASK 0x8000 /* JD2_SC_POL */ 725*4882a593Smuzhiyun #define WM8993_JD2_SC_POL_SHIFT 15 /* JD2_SC_POL */ 726*4882a593Smuzhiyun #define WM8993_JD2_SC_POL_WIDTH 1 /* JD2_SC_POL */ 727*4882a593Smuzhiyun #define WM8993_JD2_POL 0x4000 /* JD2_POL */ 728*4882a593Smuzhiyun #define WM8993_JD2_POL_MASK 0x4000 /* JD2_POL */ 729*4882a593Smuzhiyun #define WM8993_JD2_POL_SHIFT 14 /* JD2_POL */ 730*4882a593Smuzhiyun #define WM8993_JD2_POL_WIDTH 1 /* JD2_POL */ 731*4882a593Smuzhiyun #define WM8993_WSEQ_POL 0x2000 /* WSEQ_POL */ 732*4882a593Smuzhiyun #define WM8993_WSEQ_POL_MASK 0x2000 /* WSEQ_POL */ 733*4882a593Smuzhiyun #define WM8993_WSEQ_POL_SHIFT 13 /* WSEQ_POL */ 734*4882a593Smuzhiyun #define WM8993_WSEQ_POL_WIDTH 1 /* WSEQ_POL */ 735*4882a593Smuzhiyun #define WM8993_IRQ_POL 0x1000 /* IRQ_POL */ 736*4882a593Smuzhiyun #define WM8993_IRQ_POL_MASK 0x1000 /* IRQ_POL */ 737*4882a593Smuzhiyun #define WM8993_IRQ_POL_SHIFT 12 /* IRQ_POL */ 738*4882a593Smuzhiyun #define WM8993_IRQ_POL_WIDTH 1 /* IRQ_POL */ 739*4882a593Smuzhiyun #define WM8993_TEMPOK_POL 0x0800 /* TEMPOK_POL */ 740*4882a593Smuzhiyun #define WM8993_TEMPOK_POL_MASK 0x0800 /* TEMPOK_POL */ 741*4882a593Smuzhiyun #define WM8993_TEMPOK_POL_SHIFT 11 /* TEMPOK_POL */ 742*4882a593Smuzhiyun #define WM8993_TEMPOK_POL_WIDTH 1 /* TEMPOK_POL */ 743*4882a593Smuzhiyun #define WM8993_JD1_SC_POL 0x0400 /* JD1_SC_POL */ 744*4882a593Smuzhiyun #define WM8993_JD1_SC_POL_MASK 0x0400 /* JD1_SC_POL */ 745*4882a593Smuzhiyun #define WM8993_JD1_SC_POL_SHIFT 10 /* JD1_SC_POL */ 746*4882a593Smuzhiyun #define WM8993_JD1_SC_POL_WIDTH 1 /* JD1_SC_POL */ 747*4882a593Smuzhiyun #define WM8993_JD1_POL 0x0200 /* JD1_POL */ 748*4882a593Smuzhiyun #define WM8993_JD1_POL_MASK 0x0200 /* JD1_POL */ 749*4882a593Smuzhiyun #define WM8993_JD1_POL_SHIFT 9 /* JD1_POL */ 750*4882a593Smuzhiyun #define WM8993_JD1_POL_WIDTH 1 /* JD1_POL */ 751*4882a593Smuzhiyun #define WM8993_FLL_LOCK_POL 0x0100 /* FLL_LOCK_POL */ 752*4882a593Smuzhiyun #define WM8993_FLL_LOCK_POL_MASK 0x0100 /* FLL_LOCK_POL */ 753*4882a593Smuzhiyun #define WM8993_FLL_LOCK_POL_SHIFT 8 /* FLL_LOCK_POL */ 754*4882a593Smuzhiyun #define WM8993_FLL_LOCK_POL_WIDTH 1 /* FLL_LOCK_POL */ 755*4882a593Smuzhiyun #define WM8993_GPI8_POL 0x0080 /* GPI8_POL */ 756*4882a593Smuzhiyun #define WM8993_GPI8_POL_MASK 0x0080 /* GPI8_POL */ 757*4882a593Smuzhiyun #define WM8993_GPI8_POL_SHIFT 7 /* GPI8_POL */ 758*4882a593Smuzhiyun #define WM8993_GPI8_POL_WIDTH 1 /* GPI8_POL */ 759*4882a593Smuzhiyun #define WM8993_GPI7_POL 0x0040 /* GPI7_POL */ 760*4882a593Smuzhiyun #define WM8993_GPI7_POL_MASK 0x0040 /* GPI7_POL */ 761*4882a593Smuzhiyun #define WM8993_GPI7_POL_SHIFT 6 /* GPI7_POL */ 762*4882a593Smuzhiyun #define WM8993_GPI7_POL_WIDTH 1 /* GPI7_POL */ 763*4882a593Smuzhiyun #define WM8993_GPIO1_POL 0x0001 /* GPIO1_POL */ 764*4882a593Smuzhiyun #define WM8993_GPIO1_POL_MASK 0x0001 /* GPIO1_POL */ 765*4882a593Smuzhiyun #define WM8993_GPIO1_POL_SHIFT 0 /* GPIO1_POL */ 766*4882a593Smuzhiyun #define WM8993_GPIO1_POL_WIDTH 1 /* GPIO1_POL */ 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun /* 769*4882a593Smuzhiyun * R24 (0x18) - Left Line Input 1&2 Volume 770*4882a593Smuzhiyun */ 771*4882a593Smuzhiyun #define WM8993_IN1_VU 0x0100 /* IN1_VU */ 772*4882a593Smuzhiyun #define WM8993_IN1_VU_MASK 0x0100 /* IN1_VU */ 773*4882a593Smuzhiyun #define WM8993_IN1_VU_SHIFT 8 /* IN1_VU */ 774*4882a593Smuzhiyun #define WM8993_IN1_VU_WIDTH 1 /* IN1_VU */ 775*4882a593Smuzhiyun #define WM8993_IN1L_MUTE 0x0080 /* IN1L_MUTE */ 776*4882a593Smuzhiyun #define WM8993_IN1L_MUTE_MASK 0x0080 /* IN1L_MUTE */ 777*4882a593Smuzhiyun #define WM8993_IN1L_MUTE_SHIFT 7 /* IN1L_MUTE */ 778*4882a593Smuzhiyun #define WM8993_IN1L_MUTE_WIDTH 1 /* IN1L_MUTE */ 779*4882a593Smuzhiyun #define WM8993_IN1L_ZC 0x0040 /* IN1L_ZC */ 780*4882a593Smuzhiyun #define WM8993_IN1L_ZC_MASK 0x0040 /* IN1L_ZC */ 781*4882a593Smuzhiyun #define WM8993_IN1L_ZC_SHIFT 6 /* IN1L_ZC */ 782*4882a593Smuzhiyun #define WM8993_IN1L_ZC_WIDTH 1 /* IN1L_ZC */ 783*4882a593Smuzhiyun #define WM8993_IN1L_VOL_MASK 0x001F /* IN1L_VOL - [4:0] */ 784*4882a593Smuzhiyun #define WM8993_IN1L_VOL_SHIFT 0 /* IN1L_VOL - [4:0] */ 785*4882a593Smuzhiyun #define WM8993_IN1L_VOL_WIDTH 5 /* IN1L_VOL - [4:0] */ 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun /* 788*4882a593Smuzhiyun * R25 (0x19) - Left Line Input 3&4 Volume 789*4882a593Smuzhiyun */ 790*4882a593Smuzhiyun #define WM8993_IN2_VU 0x0100 /* IN2_VU */ 791*4882a593Smuzhiyun #define WM8993_IN2_VU_MASK 0x0100 /* IN2_VU */ 792*4882a593Smuzhiyun #define WM8993_IN2_VU_SHIFT 8 /* IN2_VU */ 793*4882a593Smuzhiyun #define WM8993_IN2_VU_WIDTH 1 /* IN2_VU */ 794*4882a593Smuzhiyun #define WM8993_IN2L_MUTE 0x0080 /* IN2L_MUTE */ 795*4882a593Smuzhiyun #define WM8993_IN2L_MUTE_MASK 0x0080 /* IN2L_MUTE */ 796*4882a593Smuzhiyun #define WM8993_IN2L_MUTE_SHIFT 7 /* IN2L_MUTE */ 797*4882a593Smuzhiyun #define WM8993_IN2L_MUTE_WIDTH 1 /* IN2L_MUTE */ 798*4882a593Smuzhiyun #define WM8993_IN2L_ZC 0x0040 /* IN2L_ZC */ 799*4882a593Smuzhiyun #define WM8993_IN2L_ZC_MASK 0x0040 /* IN2L_ZC */ 800*4882a593Smuzhiyun #define WM8993_IN2L_ZC_SHIFT 6 /* IN2L_ZC */ 801*4882a593Smuzhiyun #define WM8993_IN2L_ZC_WIDTH 1 /* IN2L_ZC */ 802*4882a593Smuzhiyun #define WM8993_IN2L_VOL_MASK 0x001F /* IN2L_VOL - [4:0] */ 803*4882a593Smuzhiyun #define WM8993_IN2L_VOL_SHIFT 0 /* IN2L_VOL - [4:0] */ 804*4882a593Smuzhiyun #define WM8993_IN2L_VOL_WIDTH 5 /* IN2L_VOL - [4:0] */ 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /* 807*4882a593Smuzhiyun * R26 (0x1A) - Right Line Input 1&2 Volume 808*4882a593Smuzhiyun */ 809*4882a593Smuzhiyun #define WM8993_IN1_VU 0x0100 /* IN1_VU */ 810*4882a593Smuzhiyun #define WM8993_IN1_VU_MASK 0x0100 /* IN1_VU */ 811*4882a593Smuzhiyun #define WM8993_IN1_VU_SHIFT 8 /* IN1_VU */ 812*4882a593Smuzhiyun #define WM8993_IN1_VU_WIDTH 1 /* IN1_VU */ 813*4882a593Smuzhiyun #define WM8993_IN1R_MUTE 0x0080 /* IN1R_MUTE */ 814*4882a593Smuzhiyun #define WM8993_IN1R_MUTE_MASK 0x0080 /* IN1R_MUTE */ 815*4882a593Smuzhiyun #define WM8993_IN1R_MUTE_SHIFT 7 /* IN1R_MUTE */ 816*4882a593Smuzhiyun #define WM8993_IN1R_MUTE_WIDTH 1 /* IN1R_MUTE */ 817*4882a593Smuzhiyun #define WM8993_IN1R_ZC 0x0040 /* IN1R_ZC */ 818*4882a593Smuzhiyun #define WM8993_IN1R_ZC_MASK 0x0040 /* IN1R_ZC */ 819*4882a593Smuzhiyun #define WM8993_IN1R_ZC_SHIFT 6 /* IN1R_ZC */ 820*4882a593Smuzhiyun #define WM8993_IN1R_ZC_WIDTH 1 /* IN1R_ZC */ 821*4882a593Smuzhiyun #define WM8993_IN1R_VOL_MASK 0x001F /* IN1R_VOL - [4:0] */ 822*4882a593Smuzhiyun #define WM8993_IN1R_VOL_SHIFT 0 /* IN1R_VOL - [4:0] */ 823*4882a593Smuzhiyun #define WM8993_IN1R_VOL_WIDTH 5 /* IN1R_VOL - [4:0] */ 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* 826*4882a593Smuzhiyun * R27 (0x1B) - Right Line Input 3&4 Volume 827*4882a593Smuzhiyun */ 828*4882a593Smuzhiyun #define WM8993_IN2_VU 0x0100 /* IN2_VU */ 829*4882a593Smuzhiyun #define WM8993_IN2_VU_MASK 0x0100 /* IN2_VU */ 830*4882a593Smuzhiyun #define WM8993_IN2_VU_SHIFT 8 /* IN2_VU */ 831*4882a593Smuzhiyun #define WM8993_IN2_VU_WIDTH 1 /* IN2_VU */ 832*4882a593Smuzhiyun #define WM8993_IN2R_MUTE 0x0080 /* IN2R_MUTE */ 833*4882a593Smuzhiyun #define WM8993_IN2R_MUTE_MASK 0x0080 /* IN2R_MUTE */ 834*4882a593Smuzhiyun #define WM8993_IN2R_MUTE_SHIFT 7 /* IN2R_MUTE */ 835*4882a593Smuzhiyun #define WM8993_IN2R_MUTE_WIDTH 1 /* IN2R_MUTE */ 836*4882a593Smuzhiyun #define WM8993_IN2R_ZC 0x0040 /* IN2R_ZC */ 837*4882a593Smuzhiyun #define WM8993_IN2R_ZC_MASK 0x0040 /* IN2R_ZC */ 838*4882a593Smuzhiyun #define WM8993_IN2R_ZC_SHIFT 6 /* IN2R_ZC */ 839*4882a593Smuzhiyun #define WM8993_IN2R_ZC_WIDTH 1 /* IN2R_ZC */ 840*4882a593Smuzhiyun #define WM8993_IN2R_VOL_MASK 0x001F /* IN2R_VOL - [4:0] */ 841*4882a593Smuzhiyun #define WM8993_IN2R_VOL_SHIFT 0 /* IN2R_VOL - [4:0] */ 842*4882a593Smuzhiyun #define WM8993_IN2R_VOL_WIDTH 5 /* IN2R_VOL - [4:0] */ 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun /* 845*4882a593Smuzhiyun * R28 (0x1C) - Left Output Volume 846*4882a593Smuzhiyun */ 847*4882a593Smuzhiyun #define WM8993_HPOUT1_VU 0x0100 /* HPOUT1_VU */ 848*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_MASK 0x0100 /* HPOUT1_VU */ 849*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_SHIFT 8 /* HPOUT1_VU */ 850*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_WIDTH 1 /* HPOUT1_VU */ 851*4882a593Smuzhiyun #define WM8993_HPOUT1L_ZC 0x0080 /* HPOUT1L_ZC */ 852*4882a593Smuzhiyun #define WM8993_HPOUT1L_ZC_MASK 0x0080 /* HPOUT1L_ZC */ 853*4882a593Smuzhiyun #define WM8993_HPOUT1L_ZC_SHIFT 7 /* HPOUT1L_ZC */ 854*4882a593Smuzhiyun #define WM8993_HPOUT1L_ZC_WIDTH 1 /* HPOUT1L_ZC */ 855*4882a593Smuzhiyun #define WM8993_HPOUT1L_MUTE_N 0x0040 /* HPOUT1L_MUTE_N */ 856*4882a593Smuzhiyun #define WM8993_HPOUT1L_MUTE_N_MASK 0x0040 /* HPOUT1L_MUTE_N */ 857*4882a593Smuzhiyun #define WM8993_HPOUT1L_MUTE_N_SHIFT 6 /* HPOUT1L_MUTE_N */ 858*4882a593Smuzhiyun #define WM8993_HPOUT1L_MUTE_N_WIDTH 1 /* HPOUT1L_MUTE_N */ 859*4882a593Smuzhiyun #define WM8993_HPOUT1L_VOL_MASK 0x003F /* HPOUT1L_VOL - [5:0] */ 860*4882a593Smuzhiyun #define WM8993_HPOUT1L_VOL_SHIFT 0 /* HPOUT1L_VOL - [5:0] */ 861*4882a593Smuzhiyun #define WM8993_HPOUT1L_VOL_WIDTH 6 /* HPOUT1L_VOL - [5:0] */ 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun /* 864*4882a593Smuzhiyun * R29 (0x1D) - Right Output Volume 865*4882a593Smuzhiyun */ 866*4882a593Smuzhiyun #define WM8993_HPOUT1_VU 0x0100 /* HPOUT1_VU */ 867*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_MASK 0x0100 /* HPOUT1_VU */ 868*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_SHIFT 8 /* HPOUT1_VU */ 869*4882a593Smuzhiyun #define WM8993_HPOUT1_VU_WIDTH 1 /* HPOUT1_VU */ 870*4882a593Smuzhiyun #define WM8993_HPOUT1R_ZC 0x0080 /* HPOUT1R_ZC */ 871*4882a593Smuzhiyun #define WM8993_HPOUT1R_ZC_MASK 0x0080 /* HPOUT1R_ZC */ 872*4882a593Smuzhiyun #define WM8993_HPOUT1R_ZC_SHIFT 7 /* HPOUT1R_ZC */ 873*4882a593Smuzhiyun #define WM8993_HPOUT1R_ZC_WIDTH 1 /* HPOUT1R_ZC */ 874*4882a593Smuzhiyun #define WM8993_HPOUT1R_MUTE_N 0x0040 /* HPOUT1R_MUTE_N */ 875*4882a593Smuzhiyun #define WM8993_HPOUT1R_MUTE_N_MASK 0x0040 /* HPOUT1R_MUTE_N */ 876*4882a593Smuzhiyun #define WM8993_HPOUT1R_MUTE_N_SHIFT 6 /* HPOUT1R_MUTE_N */ 877*4882a593Smuzhiyun #define WM8993_HPOUT1R_MUTE_N_WIDTH 1 /* HPOUT1R_MUTE_N */ 878*4882a593Smuzhiyun #define WM8993_HPOUT1R_VOL_MASK 0x003F /* HPOUT1R_VOL - [5:0] */ 879*4882a593Smuzhiyun #define WM8993_HPOUT1R_VOL_SHIFT 0 /* HPOUT1R_VOL - [5:0] */ 880*4882a593Smuzhiyun #define WM8993_HPOUT1R_VOL_WIDTH 6 /* HPOUT1R_VOL - [5:0] */ 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun /* 883*4882a593Smuzhiyun * R30 (0x1E) - Line Outputs Volume 884*4882a593Smuzhiyun */ 885*4882a593Smuzhiyun #define WM8993_LINEOUT1N_MUTE 0x0040 /* LINEOUT1N_MUTE */ 886*4882a593Smuzhiyun #define WM8993_LINEOUT1N_MUTE_MASK 0x0040 /* LINEOUT1N_MUTE */ 887*4882a593Smuzhiyun #define WM8993_LINEOUT1N_MUTE_SHIFT 6 /* LINEOUT1N_MUTE */ 888*4882a593Smuzhiyun #define WM8993_LINEOUT1N_MUTE_WIDTH 1 /* LINEOUT1N_MUTE */ 889*4882a593Smuzhiyun #define WM8993_LINEOUT1P_MUTE 0x0020 /* LINEOUT1P_MUTE */ 890*4882a593Smuzhiyun #define WM8993_LINEOUT1P_MUTE_MASK 0x0020 /* LINEOUT1P_MUTE */ 891*4882a593Smuzhiyun #define WM8993_LINEOUT1P_MUTE_SHIFT 5 /* LINEOUT1P_MUTE */ 892*4882a593Smuzhiyun #define WM8993_LINEOUT1P_MUTE_WIDTH 1 /* LINEOUT1P_MUTE */ 893*4882a593Smuzhiyun #define WM8993_LINEOUT1_VOL 0x0010 /* LINEOUT1_VOL */ 894*4882a593Smuzhiyun #define WM8993_LINEOUT1_VOL_MASK 0x0010 /* LINEOUT1_VOL */ 895*4882a593Smuzhiyun #define WM8993_LINEOUT1_VOL_SHIFT 4 /* LINEOUT1_VOL */ 896*4882a593Smuzhiyun #define WM8993_LINEOUT1_VOL_WIDTH 1 /* LINEOUT1_VOL */ 897*4882a593Smuzhiyun #define WM8993_LINEOUT2N_MUTE 0x0004 /* LINEOUT2N_MUTE */ 898*4882a593Smuzhiyun #define WM8993_LINEOUT2N_MUTE_MASK 0x0004 /* LINEOUT2N_MUTE */ 899*4882a593Smuzhiyun #define WM8993_LINEOUT2N_MUTE_SHIFT 2 /* LINEOUT2N_MUTE */ 900*4882a593Smuzhiyun #define WM8993_LINEOUT2N_MUTE_WIDTH 1 /* LINEOUT2N_MUTE */ 901*4882a593Smuzhiyun #define WM8993_LINEOUT2P_MUTE 0x0002 /* LINEOUT2P_MUTE */ 902*4882a593Smuzhiyun #define WM8993_LINEOUT2P_MUTE_MASK 0x0002 /* LINEOUT2P_MUTE */ 903*4882a593Smuzhiyun #define WM8993_LINEOUT2P_MUTE_SHIFT 1 /* LINEOUT2P_MUTE */ 904*4882a593Smuzhiyun #define WM8993_LINEOUT2P_MUTE_WIDTH 1 /* LINEOUT2P_MUTE */ 905*4882a593Smuzhiyun #define WM8993_LINEOUT2_VOL 0x0001 /* LINEOUT2_VOL */ 906*4882a593Smuzhiyun #define WM8993_LINEOUT2_VOL_MASK 0x0001 /* LINEOUT2_VOL */ 907*4882a593Smuzhiyun #define WM8993_LINEOUT2_VOL_SHIFT 0 /* LINEOUT2_VOL */ 908*4882a593Smuzhiyun #define WM8993_LINEOUT2_VOL_WIDTH 1 /* LINEOUT2_VOL */ 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun /* 911*4882a593Smuzhiyun * R31 (0x1F) - HPOUT2 Volume 912*4882a593Smuzhiyun */ 913*4882a593Smuzhiyun #define WM8993_HPOUT2_MUTE 0x0020 /* HPOUT2_MUTE */ 914*4882a593Smuzhiyun #define WM8993_HPOUT2_MUTE_MASK 0x0020 /* HPOUT2_MUTE */ 915*4882a593Smuzhiyun #define WM8993_HPOUT2_MUTE_SHIFT 5 /* HPOUT2_MUTE */ 916*4882a593Smuzhiyun #define WM8993_HPOUT2_MUTE_WIDTH 1 /* HPOUT2_MUTE */ 917*4882a593Smuzhiyun #define WM8993_HPOUT2_VOL 0x0010 /* HPOUT2_VOL */ 918*4882a593Smuzhiyun #define WM8993_HPOUT2_VOL_MASK 0x0010 /* HPOUT2_VOL */ 919*4882a593Smuzhiyun #define WM8993_HPOUT2_VOL_SHIFT 4 /* HPOUT2_VOL */ 920*4882a593Smuzhiyun #define WM8993_HPOUT2_VOL_WIDTH 1 /* HPOUT2_VOL */ 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun /* 923*4882a593Smuzhiyun * R32 (0x20) - Left OPGA Volume 924*4882a593Smuzhiyun */ 925*4882a593Smuzhiyun #define WM8993_MIXOUT_VU 0x0100 /* MIXOUT_VU */ 926*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_MASK 0x0100 /* MIXOUT_VU */ 927*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_SHIFT 8 /* MIXOUT_VU */ 928*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_WIDTH 1 /* MIXOUT_VU */ 929*4882a593Smuzhiyun #define WM8993_MIXOUTL_ZC 0x0080 /* MIXOUTL_ZC */ 930*4882a593Smuzhiyun #define WM8993_MIXOUTL_ZC_MASK 0x0080 /* MIXOUTL_ZC */ 931*4882a593Smuzhiyun #define WM8993_MIXOUTL_ZC_SHIFT 7 /* MIXOUTL_ZC */ 932*4882a593Smuzhiyun #define WM8993_MIXOUTL_ZC_WIDTH 1 /* MIXOUTL_ZC */ 933*4882a593Smuzhiyun #define WM8993_MIXOUTL_MUTE_N 0x0040 /* MIXOUTL_MUTE_N */ 934*4882a593Smuzhiyun #define WM8993_MIXOUTL_MUTE_N_MASK 0x0040 /* MIXOUTL_MUTE_N */ 935*4882a593Smuzhiyun #define WM8993_MIXOUTL_MUTE_N_SHIFT 6 /* MIXOUTL_MUTE_N */ 936*4882a593Smuzhiyun #define WM8993_MIXOUTL_MUTE_N_WIDTH 1 /* MIXOUTL_MUTE_N */ 937*4882a593Smuzhiyun #define WM8993_MIXOUTL_VOL_MASK 0x003F /* MIXOUTL_VOL - [5:0] */ 938*4882a593Smuzhiyun #define WM8993_MIXOUTL_VOL_SHIFT 0 /* MIXOUTL_VOL - [5:0] */ 939*4882a593Smuzhiyun #define WM8993_MIXOUTL_VOL_WIDTH 6 /* MIXOUTL_VOL - [5:0] */ 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun /* 942*4882a593Smuzhiyun * R33 (0x21) - Right OPGA Volume 943*4882a593Smuzhiyun */ 944*4882a593Smuzhiyun #define WM8993_MIXOUT_VU 0x0100 /* MIXOUT_VU */ 945*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_MASK 0x0100 /* MIXOUT_VU */ 946*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_SHIFT 8 /* MIXOUT_VU */ 947*4882a593Smuzhiyun #define WM8993_MIXOUT_VU_WIDTH 1 /* MIXOUT_VU */ 948*4882a593Smuzhiyun #define WM8993_MIXOUTR_ZC 0x0080 /* MIXOUTR_ZC */ 949*4882a593Smuzhiyun #define WM8993_MIXOUTR_ZC_MASK 0x0080 /* MIXOUTR_ZC */ 950*4882a593Smuzhiyun #define WM8993_MIXOUTR_ZC_SHIFT 7 /* MIXOUTR_ZC */ 951*4882a593Smuzhiyun #define WM8993_MIXOUTR_ZC_WIDTH 1 /* MIXOUTR_ZC */ 952*4882a593Smuzhiyun #define WM8993_MIXOUTR_MUTE_N 0x0040 /* MIXOUTR_MUTE_N */ 953*4882a593Smuzhiyun #define WM8993_MIXOUTR_MUTE_N_MASK 0x0040 /* MIXOUTR_MUTE_N */ 954*4882a593Smuzhiyun #define WM8993_MIXOUTR_MUTE_N_SHIFT 6 /* MIXOUTR_MUTE_N */ 955*4882a593Smuzhiyun #define WM8993_MIXOUTR_MUTE_N_WIDTH 1 /* MIXOUTR_MUTE_N */ 956*4882a593Smuzhiyun #define WM8993_MIXOUTR_VOL_MASK 0x003F /* MIXOUTR_VOL - [5:0] */ 957*4882a593Smuzhiyun #define WM8993_MIXOUTR_VOL_SHIFT 0 /* MIXOUTR_VOL - [5:0] */ 958*4882a593Smuzhiyun #define WM8993_MIXOUTR_VOL_WIDTH 6 /* MIXOUTR_VOL - [5:0] */ 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun /* 961*4882a593Smuzhiyun * R34 (0x22) - SPKMIXL Attenuation 962*4882a593Smuzhiyun */ 963*4882a593Smuzhiyun #define WM8993_MIXINL_SPKMIXL_VOL 0x0020 /* MIXINL_SPKMIXL_VOL */ 964*4882a593Smuzhiyun #define WM8993_MIXINL_SPKMIXL_VOL_MASK 0x0020 /* MIXINL_SPKMIXL_VOL */ 965*4882a593Smuzhiyun #define WM8993_MIXINL_SPKMIXL_VOL_SHIFT 5 /* MIXINL_SPKMIXL_VOL */ 966*4882a593Smuzhiyun #define WM8993_MIXINL_SPKMIXL_VOL_WIDTH 1 /* MIXINL_SPKMIXL_VOL */ 967*4882a593Smuzhiyun #define WM8993_IN1LP_SPKMIXL_VOL 0x0010 /* IN1LP_SPKMIXL_VOL */ 968*4882a593Smuzhiyun #define WM8993_IN1LP_SPKMIXL_VOL_MASK 0x0010 /* IN1LP_SPKMIXL_VOL */ 969*4882a593Smuzhiyun #define WM8993_IN1LP_SPKMIXL_VOL_SHIFT 4 /* IN1LP_SPKMIXL_VOL */ 970*4882a593Smuzhiyun #define WM8993_IN1LP_SPKMIXL_VOL_WIDTH 1 /* IN1LP_SPKMIXL_VOL */ 971*4882a593Smuzhiyun #define WM8993_MIXOUTL_SPKMIXL_VOL 0x0008 /* MIXOUTL_SPKMIXL_VOL */ 972*4882a593Smuzhiyun #define WM8993_MIXOUTL_SPKMIXL_VOL_MASK 0x0008 /* MIXOUTL_SPKMIXL_VOL */ 973*4882a593Smuzhiyun #define WM8993_MIXOUTL_SPKMIXL_VOL_SHIFT 3 /* MIXOUTL_SPKMIXL_VOL */ 974*4882a593Smuzhiyun #define WM8993_MIXOUTL_SPKMIXL_VOL_WIDTH 1 /* MIXOUTL_SPKMIXL_VOL */ 975*4882a593Smuzhiyun #define WM8993_DACL_SPKMIXL_VOL 0x0004 /* DACL_SPKMIXL_VOL */ 976*4882a593Smuzhiyun #define WM8993_DACL_SPKMIXL_VOL_MASK 0x0004 /* DACL_SPKMIXL_VOL */ 977*4882a593Smuzhiyun #define WM8993_DACL_SPKMIXL_VOL_SHIFT 2 /* DACL_SPKMIXL_VOL */ 978*4882a593Smuzhiyun #define WM8993_DACL_SPKMIXL_VOL_WIDTH 1 /* DACL_SPKMIXL_VOL */ 979*4882a593Smuzhiyun #define WM8993_SPKMIXL_VOL_MASK 0x0003 /* SPKMIXL_VOL - [1:0] */ 980*4882a593Smuzhiyun #define WM8993_SPKMIXL_VOL_SHIFT 0 /* SPKMIXL_VOL - [1:0] */ 981*4882a593Smuzhiyun #define WM8993_SPKMIXL_VOL_WIDTH 2 /* SPKMIXL_VOL - [1:0] */ 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun /* 984*4882a593Smuzhiyun * R35 (0x23) - SPKMIXR Attenuation 985*4882a593Smuzhiyun */ 986*4882a593Smuzhiyun #define WM8993_SPKOUT_CLASSAB_MODE 0x0100 /* SPKOUT_CLASSAB_MODE */ 987*4882a593Smuzhiyun #define WM8993_SPKOUT_CLASSAB_MODE_MASK 0x0100 /* SPKOUT_CLASSAB_MODE */ 988*4882a593Smuzhiyun #define WM8993_SPKOUT_CLASSAB_MODE_SHIFT 8 /* SPKOUT_CLASSAB_MODE */ 989*4882a593Smuzhiyun #define WM8993_SPKOUT_CLASSAB_MODE_WIDTH 1 /* SPKOUT_CLASSAB_MODE */ 990*4882a593Smuzhiyun #define WM8993_MIXINR_SPKMIXR_VOL 0x0020 /* MIXINR_SPKMIXR_VOL */ 991*4882a593Smuzhiyun #define WM8993_MIXINR_SPKMIXR_VOL_MASK 0x0020 /* MIXINR_SPKMIXR_VOL */ 992*4882a593Smuzhiyun #define WM8993_MIXINR_SPKMIXR_VOL_SHIFT 5 /* MIXINR_SPKMIXR_VOL */ 993*4882a593Smuzhiyun #define WM8993_MIXINR_SPKMIXR_VOL_WIDTH 1 /* MIXINR_SPKMIXR_VOL */ 994*4882a593Smuzhiyun #define WM8993_IN1RP_SPKMIXR_VOL 0x0010 /* IN1RP_SPKMIXR_VOL */ 995*4882a593Smuzhiyun #define WM8993_IN1RP_SPKMIXR_VOL_MASK 0x0010 /* IN1RP_SPKMIXR_VOL */ 996*4882a593Smuzhiyun #define WM8993_IN1RP_SPKMIXR_VOL_SHIFT 4 /* IN1RP_SPKMIXR_VOL */ 997*4882a593Smuzhiyun #define WM8993_IN1RP_SPKMIXR_VOL_WIDTH 1 /* IN1RP_SPKMIXR_VOL */ 998*4882a593Smuzhiyun #define WM8993_MIXOUTR_SPKMIXR_VOL 0x0008 /* MIXOUTR_SPKMIXR_VOL */ 999*4882a593Smuzhiyun #define WM8993_MIXOUTR_SPKMIXR_VOL_MASK 0x0008 /* MIXOUTR_SPKMIXR_VOL */ 1000*4882a593Smuzhiyun #define WM8993_MIXOUTR_SPKMIXR_VOL_SHIFT 3 /* MIXOUTR_SPKMIXR_VOL */ 1001*4882a593Smuzhiyun #define WM8993_MIXOUTR_SPKMIXR_VOL_WIDTH 1 /* MIXOUTR_SPKMIXR_VOL */ 1002*4882a593Smuzhiyun #define WM8993_DACR_SPKMIXR_VOL 0x0004 /* DACR_SPKMIXR_VOL */ 1003*4882a593Smuzhiyun #define WM8993_DACR_SPKMIXR_VOL_MASK 0x0004 /* DACR_SPKMIXR_VOL */ 1004*4882a593Smuzhiyun #define WM8993_DACR_SPKMIXR_VOL_SHIFT 2 /* DACR_SPKMIXR_VOL */ 1005*4882a593Smuzhiyun #define WM8993_DACR_SPKMIXR_VOL_WIDTH 1 /* DACR_SPKMIXR_VOL */ 1006*4882a593Smuzhiyun #define WM8993_SPKMIXR_VOL_MASK 0x0003 /* SPKMIXR_VOL - [1:0] */ 1007*4882a593Smuzhiyun #define WM8993_SPKMIXR_VOL_SHIFT 0 /* SPKMIXR_VOL - [1:0] */ 1008*4882a593Smuzhiyun #define WM8993_SPKMIXR_VOL_WIDTH 2 /* SPKMIXR_VOL - [1:0] */ 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun /* 1011*4882a593Smuzhiyun * R36 (0x24) - SPKOUT Mixers 1012*4882a593Smuzhiyun */ 1013*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTL 0x0020 /* VRX_TO_SPKOUTL */ 1014*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTL_MASK 0x0020 /* VRX_TO_SPKOUTL */ 1015*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTL_SHIFT 5 /* VRX_TO_SPKOUTL */ 1016*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTL_WIDTH 1 /* VRX_TO_SPKOUTL */ 1017*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTL 0x0010 /* SPKMIXL_TO_SPKOUTL */ 1018*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTL_MASK 0x0010 /* SPKMIXL_TO_SPKOUTL */ 1019*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTL_SHIFT 4 /* SPKMIXL_TO_SPKOUTL */ 1020*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTL_WIDTH 1 /* SPKMIXL_TO_SPKOUTL */ 1021*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTL 0x0008 /* SPKMIXR_TO_SPKOUTL */ 1022*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTL_MASK 0x0008 /* SPKMIXR_TO_SPKOUTL */ 1023*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTL_SHIFT 3 /* SPKMIXR_TO_SPKOUTL */ 1024*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTL_WIDTH 1 /* SPKMIXR_TO_SPKOUTL */ 1025*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTR 0x0004 /* VRX_TO_SPKOUTR */ 1026*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTR_MASK 0x0004 /* VRX_TO_SPKOUTR */ 1027*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTR_SHIFT 2 /* VRX_TO_SPKOUTR */ 1028*4882a593Smuzhiyun #define WM8993_VRX_TO_SPKOUTR_WIDTH 1 /* VRX_TO_SPKOUTR */ 1029*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTR 0x0002 /* SPKMIXL_TO_SPKOUTR */ 1030*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTR_MASK 0x0002 /* SPKMIXL_TO_SPKOUTR */ 1031*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTR_SHIFT 1 /* SPKMIXL_TO_SPKOUTR */ 1032*4882a593Smuzhiyun #define WM8993_SPKMIXL_TO_SPKOUTR_WIDTH 1 /* SPKMIXL_TO_SPKOUTR */ 1033*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTR 0x0001 /* SPKMIXR_TO_SPKOUTR */ 1034*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTR_MASK 0x0001 /* SPKMIXR_TO_SPKOUTR */ 1035*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTR_SHIFT 0 /* SPKMIXR_TO_SPKOUTR */ 1036*4882a593Smuzhiyun #define WM8993_SPKMIXR_TO_SPKOUTR_WIDTH 1 /* SPKMIXR_TO_SPKOUTR */ 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun /* 1039*4882a593Smuzhiyun * R37 (0x25) - SPKOUT Boost 1040*4882a593Smuzhiyun */ 1041*4882a593Smuzhiyun #define WM8993_SPKOUTL_BOOST_MASK 0x0038 /* SPKOUTL_BOOST - [5:3] */ 1042*4882a593Smuzhiyun #define WM8993_SPKOUTL_BOOST_SHIFT 3 /* SPKOUTL_BOOST - [5:3] */ 1043*4882a593Smuzhiyun #define WM8993_SPKOUTL_BOOST_WIDTH 3 /* SPKOUTL_BOOST - [5:3] */ 1044*4882a593Smuzhiyun #define WM8993_SPKOUTR_BOOST_MASK 0x0007 /* SPKOUTR_BOOST - [2:0] */ 1045*4882a593Smuzhiyun #define WM8993_SPKOUTR_BOOST_SHIFT 0 /* SPKOUTR_BOOST - [2:0] */ 1046*4882a593Smuzhiyun #define WM8993_SPKOUTR_BOOST_WIDTH 3 /* SPKOUTR_BOOST - [2:0] */ 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun /* 1049*4882a593Smuzhiyun * R38 (0x26) - Speaker Volume Left 1050*4882a593Smuzhiyun */ 1051*4882a593Smuzhiyun #define WM8993_SPKOUT_VU 0x0100 /* SPKOUT_VU */ 1052*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_MASK 0x0100 /* SPKOUT_VU */ 1053*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_SHIFT 8 /* SPKOUT_VU */ 1054*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_WIDTH 1 /* SPKOUT_VU */ 1055*4882a593Smuzhiyun #define WM8993_SPKOUTL_ZC 0x0080 /* SPKOUTL_ZC */ 1056*4882a593Smuzhiyun #define WM8993_SPKOUTL_ZC_MASK 0x0080 /* SPKOUTL_ZC */ 1057*4882a593Smuzhiyun #define WM8993_SPKOUTL_ZC_SHIFT 7 /* SPKOUTL_ZC */ 1058*4882a593Smuzhiyun #define WM8993_SPKOUTL_ZC_WIDTH 1 /* SPKOUTL_ZC */ 1059*4882a593Smuzhiyun #define WM8993_SPKOUTL_MUTE_N 0x0040 /* SPKOUTL_MUTE_N */ 1060*4882a593Smuzhiyun #define WM8993_SPKOUTL_MUTE_N_MASK 0x0040 /* SPKOUTL_MUTE_N */ 1061*4882a593Smuzhiyun #define WM8993_SPKOUTL_MUTE_N_SHIFT 6 /* SPKOUTL_MUTE_N */ 1062*4882a593Smuzhiyun #define WM8993_SPKOUTL_MUTE_N_WIDTH 1 /* SPKOUTL_MUTE_N */ 1063*4882a593Smuzhiyun #define WM8993_SPKOUTL_VOL_MASK 0x003F /* SPKOUTL_VOL - [5:0] */ 1064*4882a593Smuzhiyun #define WM8993_SPKOUTL_VOL_SHIFT 0 /* SPKOUTL_VOL - [5:0] */ 1065*4882a593Smuzhiyun #define WM8993_SPKOUTL_VOL_WIDTH 6 /* SPKOUTL_VOL - [5:0] */ 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun /* 1068*4882a593Smuzhiyun * R39 (0x27) - Speaker Volume Right 1069*4882a593Smuzhiyun */ 1070*4882a593Smuzhiyun #define WM8993_SPKOUT_VU 0x0100 /* SPKOUT_VU */ 1071*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_MASK 0x0100 /* SPKOUT_VU */ 1072*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_SHIFT 8 /* SPKOUT_VU */ 1073*4882a593Smuzhiyun #define WM8993_SPKOUT_VU_WIDTH 1 /* SPKOUT_VU */ 1074*4882a593Smuzhiyun #define WM8993_SPKOUTR_ZC 0x0080 /* SPKOUTR_ZC */ 1075*4882a593Smuzhiyun #define WM8993_SPKOUTR_ZC_MASK 0x0080 /* SPKOUTR_ZC */ 1076*4882a593Smuzhiyun #define WM8993_SPKOUTR_ZC_SHIFT 7 /* SPKOUTR_ZC */ 1077*4882a593Smuzhiyun #define WM8993_SPKOUTR_ZC_WIDTH 1 /* SPKOUTR_ZC */ 1078*4882a593Smuzhiyun #define WM8993_SPKOUTR_MUTE_N 0x0040 /* SPKOUTR_MUTE_N */ 1079*4882a593Smuzhiyun #define WM8993_SPKOUTR_MUTE_N_MASK 0x0040 /* SPKOUTR_MUTE_N */ 1080*4882a593Smuzhiyun #define WM8993_SPKOUTR_MUTE_N_SHIFT 6 /* SPKOUTR_MUTE_N */ 1081*4882a593Smuzhiyun #define WM8993_SPKOUTR_MUTE_N_WIDTH 1 /* SPKOUTR_MUTE_N */ 1082*4882a593Smuzhiyun #define WM8993_SPKOUTR_VOL_MASK 0x003F /* SPKOUTR_VOL - [5:0] */ 1083*4882a593Smuzhiyun #define WM8993_SPKOUTR_VOL_SHIFT 0 /* SPKOUTR_VOL - [5:0] */ 1084*4882a593Smuzhiyun #define WM8993_SPKOUTR_VOL_WIDTH 6 /* SPKOUTR_VOL - [5:0] */ 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun /* 1087*4882a593Smuzhiyun * R40 (0x28) - Input Mixer2 1088*4882a593Smuzhiyun */ 1089*4882a593Smuzhiyun #define WM8993_IN2LP_TO_IN2L 0x0080 /* IN2LP_TO_IN2L */ 1090*4882a593Smuzhiyun #define WM8993_IN2LP_TO_IN2L_MASK 0x0080 /* IN2LP_TO_IN2L */ 1091*4882a593Smuzhiyun #define WM8993_IN2LP_TO_IN2L_SHIFT 7 /* IN2LP_TO_IN2L */ 1092*4882a593Smuzhiyun #define WM8993_IN2LP_TO_IN2L_WIDTH 1 /* IN2LP_TO_IN2L */ 1093*4882a593Smuzhiyun #define WM8993_IN2LN_TO_IN2L 0x0040 /* IN2LN_TO_IN2L */ 1094*4882a593Smuzhiyun #define WM8993_IN2LN_TO_IN2L_MASK 0x0040 /* IN2LN_TO_IN2L */ 1095*4882a593Smuzhiyun #define WM8993_IN2LN_TO_IN2L_SHIFT 6 /* IN2LN_TO_IN2L */ 1096*4882a593Smuzhiyun #define WM8993_IN2LN_TO_IN2L_WIDTH 1 /* IN2LN_TO_IN2L */ 1097*4882a593Smuzhiyun #define WM8993_IN1LP_TO_IN1L 0x0020 /* IN1LP_TO_IN1L */ 1098*4882a593Smuzhiyun #define WM8993_IN1LP_TO_IN1L_MASK 0x0020 /* IN1LP_TO_IN1L */ 1099*4882a593Smuzhiyun #define WM8993_IN1LP_TO_IN1L_SHIFT 5 /* IN1LP_TO_IN1L */ 1100*4882a593Smuzhiyun #define WM8993_IN1LP_TO_IN1L_WIDTH 1 /* IN1LP_TO_IN1L */ 1101*4882a593Smuzhiyun #define WM8993_IN1LN_TO_IN1L 0x0010 /* IN1LN_TO_IN1L */ 1102*4882a593Smuzhiyun #define WM8993_IN1LN_TO_IN1L_MASK 0x0010 /* IN1LN_TO_IN1L */ 1103*4882a593Smuzhiyun #define WM8993_IN1LN_TO_IN1L_SHIFT 4 /* IN1LN_TO_IN1L */ 1104*4882a593Smuzhiyun #define WM8993_IN1LN_TO_IN1L_WIDTH 1 /* IN1LN_TO_IN1L */ 1105*4882a593Smuzhiyun #define WM8993_IN2RP_TO_IN2R 0x0008 /* IN2RP_TO_IN2R */ 1106*4882a593Smuzhiyun #define WM8993_IN2RP_TO_IN2R_MASK 0x0008 /* IN2RP_TO_IN2R */ 1107*4882a593Smuzhiyun #define WM8993_IN2RP_TO_IN2R_SHIFT 3 /* IN2RP_TO_IN2R */ 1108*4882a593Smuzhiyun #define WM8993_IN2RP_TO_IN2R_WIDTH 1 /* IN2RP_TO_IN2R */ 1109*4882a593Smuzhiyun #define WM8993_IN2RN_TO_IN2R 0x0004 /* IN2RN_TO_IN2R */ 1110*4882a593Smuzhiyun #define WM8993_IN2RN_TO_IN2R_MASK 0x0004 /* IN2RN_TO_IN2R */ 1111*4882a593Smuzhiyun #define WM8993_IN2RN_TO_IN2R_SHIFT 2 /* IN2RN_TO_IN2R */ 1112*4882a593Smuzhiyun #define WM8993_IN2RN_TO_IN2R_WIDTH 1 /* IN2RN_TO_IN2R */ 1113*4882a593Smuzhiyun #define WM8993_IN1RP_TO_IN1R 0x0002 /* IN1RP_TO_IN1R */ 1114*4882a593Smuzhiyun #define WM8993_IN1RP_TO_IN1R_MASK 0x0002 /* IN1RP_TO_IN1R */ 1115*4882a593Smuzhiyun #define WM8993_IN1RP_TO_IN1R_SHIFT 1 /* IN1RP_TO_IN1R */ 1116*4882a593Smuzhiyun #define WM8993_IN1RP_TO_IN1R_WIDTH 1 /* IN1RP_TO_IN1R */ 1117*4882a593Smuzhiyun #define WM8993_IN1RN_TO_IN1R 0x0001 /* IN1RN_TO_IN1R */ 1118*4882a593Smuzhiyun #define WM8993_IN1RN_TO_IN1R_MASK 0x0001 /* IN1RN_TO_IN1R */ 1119*4882a593Smuzhiyun #define WM8993_IN1RN_TO_IN1R_SHIFT 0 /* IN1RN_TO_IN1R */ 1120*4882a593Smuzhiyun #define WM8993_IN1RN_TO_IN1R_WIDTH 1 /* IN1RN_TO_IN1R */ 1121*4882a593Smuzhiyun 1122*4882a593Smuzhiyun /* 1123*4882a593Smuzhiyun * R41 (0x29) - Input Mixer3 1124*4882a593Smuzhiyun */ 1125*4882a593Smuzhiyun #define WM8993_IN2L_TO_MIXINL 0x0100 /* IN2L_TO_MIXINL */ 1126*4882a593Smuzhiyun #define WM8993_IN2L_TO_MIXINL_MASK 0x0100 /* IN2L_TO_MIXINL */ 1127*4882a593Smuzhiyun #define WM8993_IN2L_TO_MIXINL_SHIFT 8 /* IN2L_TO_MIXINL */ 1128*4882a593Smuzhiyun #define WM8993_IN2L_TO_MIXINL_WIDTH 1 /* IN2L_TO_MIXINL */ 1129*4882a593Smuzhiyun #define WM8993_IN2L_MIXINL_VOL 0x0080 /* IN2L_MIXINL_VOL */ 1130*4882a593Smuzhiyun #define WM8993_IN2L_MIXINL_VOL_MASK 0x0080 /* IN2L_MIXINL_VOL */ 1131*4882a593Smuzhiyun #define WM8993_IN2L_MIXINL_VOL_SHIFT 7 /* IN2L_MIXINL_VOL */ 1132*4882a593Smuzhiyun #define WM8993_IN2L_MIXINL_VOL_WIDTH 1 /* IN2L_MIXINL_VOL */ 1133*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXINL 0x0020 /* IN1L_TO_MIXINL */ 1134*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXINL_MASK 0x0020 /* IN1L_TO_MIXINL */ 1135*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXINL_SHIFT 5 /* IN1L_TO_MIXINL */ 1136*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXINL_WIDTH 1 /* IN1L_TO_MIXINL */ 1137*4882a593Smuzhiyun #define WM8993_IN1L_MIXINL_VOL 0x0010 /* IN1L_MIXINL_VOL */ 1138*4882a593Smuzhiyun #define WM8993_IN1L_MIXINL_VOL_MASK 0x0010 /* IN1L_MIXINL_VOL */ 1139*4882a593Smuzhiyun #define WM8993_IN1L_MIXINL_VOL_SHIFT 4 /* IN1L_MIXINL_VOL */ 1140*4882a593Smuzhiyun #define WM8993_IN1L_MIXINL_VOL_WIDTH 1 /* IN1L_MIXINL_VOL */ 1141*4882a593Smuzhiyun #define WM8993_MIXOUTL_MIXINL_VOL_MASK 0x0007 /* MIXOUTL_MIXINL_VOL - [2:0] */ 1142*4882a593Smuzhiyun #define WM8993_MIXOUTL_MIXINL_VOL_SHIFT 0 /* MIXOUTL_MIXINL_VOL - [2:0] */ 1143*4882a593Smuzhiyun #define WM8993_MIXOUTL_MIXINL_VOL_WIDTH 3 /* MIXOUTL_MIXINL_VOL - [2:0] */ 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun /* 1146*4882a593Smuzhiyun * R42 (0x2A) - Input Mixer4 1147*4882a593Smuzhiyun */ 1148*4882a593Smuzhiyun #define WM8993_IN2R_TO_MIXINR 0x0100 /* IN2R_TO_MIXINR */ 1149*4882a593Smuzhiyun #define WM8993_IN2R_TO_MIXINR_MASK 0x0100 /* IN2R_TO_MIXINR */ 1150*4882a593Smuzhiyun #define WM8993_IN2R_TO_MIXINR_SHIFT 8 /* IN2R_TO_MIXINR */ 1151*4882a593Smuzhiyun #define WM8993_IN2R_TO_MIXINR_WIDTH 1 /* IN2R_TO_MIXINR */ 1152*4882a593Smuzhiyun #define WM8993_IN2R_MIXINR_VOL 0x0080 /* IN2R_MIXINR_VOL */ 1153*4882a593Smuzhiyun #define WM8993_IN2R_MIXINR_VOL_MASK 0x0080 /* IN2R_MIXINR_VOL */ 1154*4882a593Smuzhiyun #define WM8993_IN2R_MIXINR_VOL_SHIFT 7 /* IN2R_MIXINR_VOL */ 1155*4882a593Smuzhiyun #define WM8993_IN2R_MIXINR_VOL_WIDTH 1 /* IN2R_MIXINR_VOL */ 1156*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXINR 0x0020 /* IN1R_TO_MIXINR */ 1157*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXINR_MASK 0x0020 /* IN1R_TO_MIXINR */ 1158*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXINR_SHIFT 5 /* IN1R_TO_MIXINR */ 1159*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXINR_WIDTH 1 /* IN1R_TO_MIXINR */ 1160*4882a593Smuzhiyun #define WM8993_IN1R_MIXINR_VOL 0x0010 /* IN1R_MIXINR_VOL */ 1161*4882a593Smuzhiyun #define WM8993_IN1R_MIXINR_VOL_MASK 0x0010 /* IN1R_MIXINR_VOL */ 1162*4882a593Smuzhiyun #define WM8993_IN1R_MIXINR_VOL_SHIFT 4 /* IN1R_MIXINR_VOL */ 1163*4882a593Smuzhiyun #define WM8993_IN1R_MIXINR_VOL_WIDTH 1 /* IN1R_MIXINR_VOL */ 1164*4882a593Smuzhiyun #define WM8993_MIXOUTR_MIXINR_VOL_MASK 0x0007 /* MIXOUTR_MIXINR_VOL - [2:0] */ 1165*4882a593Smuzhiyun #define WM8993_MIXOUTR_MIXINR_VOL_SHIFT 0 /* MIXOUTR_MIXINR_VOL - [2:0] */ 1166*4882a593Smuzhiyun #define WM8993_MIXOUTR_MIXINR_VOL_WIDTH 3 /* MIXOUTR_MIXINR_VOL - [2:0] */ 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun /* 1169*4882a593Smuzhiyun * R43 (0x2B) - Input Mixer5 1170*4882a593Smuzhiyun */ 1171*4882a593Smuzhiyun #define WM8993_IN1LP_MIXINL_VOL_MASK 0x01C0 /* IN1LP_MIXINL_VOL - [8:6] */ 1172*4882a593Smuzhiyun #define WM8993_IN1LP_MIXINL_VOL_SHIFT 6 /* IN1LP_MIXINL_VOL - [8:6] */ 1173*4882a593Smuzhiyun #define WM8993_IN1LP_MIXINL_VOL_WIDTH 3 /* IN1LP_MIXINL_VOL - [8:6] */ 1174*4882a593Smuzhiyun #define WM8993_VRX_MIXINL_VOL_MASK 0x0007 /* VRX_MIXINL_VOL - [2:0] */ 1175*4882a593Smuzhiyun #define WM8993_VRX_MIXINL_VOL_SHIFT 0 /* VRX_MIXINL_VOL - [2:0] */ 1176*4882a593Smuzhiyun #define WM8993_VRX_MIXINL_VOL_WIDTH 3 /* VRX_MIXINL_VOL - [2:0] */ 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun /* 1179*4882a593Smuzhiyun * R44 (0x2C) - Input Mixer6 1180*4882a593Smuzhiyun */ 1181*4882a593Smuzhiyun #define WM8993_IN1RP_MIXINR_VOL_MASK 0x01C0 /* IN1RP_MIXINR_VOL - [8:6] */ 1182*4882a593Smuzhiyun #define WM8993_IN1RP_MIXINR_VOL_SHIFT 6 /* IN1RP_MIXINR_VOL - [8:6] */ 1183*4882a593Smuzhiyun #define WM8993_IN1RP_MIXINR_VOL_WIDTH 3 /* IN1RP_MIXINR_VOL - [8:6] */ 1184*4882a593Smuzhiyun #define WM8993_VRX_MIXINR_VOL_MASK 0x0007 /* VRX_MIXINR_VOL - [2:0] */ 1185*4882a593Smuzhiyun #define WM8993_VRX_MIXINR_VOL_SHIFT 0 /* VRX_MIXINR_VOL - [2:0] */ 1186*4882a593Smuzhiyun #define WM8993_VRX_MIXINR_VOL_WIDTH 3 /* VRX_MIXINR_VOL - [2:0] */ 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun /* 1189*4882a593Smuzhiyun * R45 (0x2D) - Output Mixer1 1190*4882a593Smuzhiyun */ 1191*4882a593Smuzhiyun #define WM8993_DACL_TO_HPOUT1L 0x0100 /* DACL_TO_HPOUT1L */ 1192*4882a593Smuzhiyun #define WM8993_DACL_TO_HPOUT1L_MASK 0x0100 /* DACL_TO_HPOUT1L */ 1193*4882a593Smuzhiyun #define WM8993_DACL_TO_HPOUT1L_SHIFT 8 /* DACL_TO_HPOUT1L */ 1194*4882a593Smuzhiyun #define WM8993_DACL_TO_HPOUT1L_WIDTH 1 /* DACL_TO_HPOUT1L */ 1195*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTL 0x0080 /* MIXINR_TO_MIXOUTL */ 1196*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTL_MASK 0x0080 /* MIXINR_TO_MIXOUTL */ 1197*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTL_SHIFT 7 /* MIXINR_TO_MIXOUTL */ 1198*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTL_WIDTH 1 /* MIXINR_TO_MIXOUTL */ 1199*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTL 0x0040 /* MIXINL_TO_MIXOUTL */ 1200*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTL_MASK 0x0040 /* MIXINL_TO_MIXOUTL */ 1201*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTL_SHIFT 6 /* MIXINL_TO_MIXOUTL */ 1202*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTL_WIDTH 1 /* MIXINL_TO_MIXOUTL */ 1203*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTL 0x0020 /* IN2RN_TO_MIXOUTL */ 1204*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTL_MASK 0x0020 /* IN2RN_TO_MIXOUTL */ 1205*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTL_SHIFT 5 /* IN2RN_TO_MIXOUTL */ 1206*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTL_WIDTH 1 /* IN2RN_TO_MIXOUTL */ 1207*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTL 0x0010 /* IN2LN_TO_MIXOUTL */ 1208*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTL_MASK 0x0010 /* IN2LN_TO_MIXOUTL */ 1209*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTL_SHIFT 4 /* IN2LN_TO_MIXOUTL */ 1210*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTL_WIDTH 1 /* IN2LN_TO_MIXOUTL */ 1211*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTL 0x0008 /* IN1R_TO_MIXOUTL */ 1212*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTL_MASK 0x0008 /* IN1R_TO_MIXOUTL */ 1213*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTL_SHIFT 3 /* IN1R_TO_MIXOUTL */ 1214*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTL_WIDTH 1 /* IN1R_TO_MIXOUTL */ 1215*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTL 0x0004 /* IN1L_TO_MIXOUTL */ 1216*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTL_MASK 0x0004 /* IN1L_TO_MIXOUTL */ 1217*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTL_SHIFT 2 /* IN1L_TO_MIXOUTL */ 1218*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTL_WIDTH 1 /* IN1L_TO_MIXOUTL */ 1219*4882a593Smuzhiyun #define WM8993_IN2LP_TO_MIXOUTL 0x0002 /* IN2LP_TO_MIXOUTL */ 1220*4882a593Smuzhiyun #define WM8993_IN2LP_TO_MIXOUTL_MASK 0x0002 /* IN2LP_TO_MIXOUTL */ 1221*4882a593Smuzhiyun #define WM8993_IN2LP_TO_MIXOUTL_SHIFT 1 /* IN2LP_TO_MIXOUTL */ 1222*4882a593Smuzhiyun #define WM8993_IN2LP_TO_MIXOUTL_WIDTH 1 /* IN2LP_TO_MIXOUTL */ 1223*4882a593Smuzhiyun #define WM8993_DACL_TO_MIXOUTL 0x0001 /* DACL_TO_MIXOUTL */ 1224*4882a593Smuzhiyun #define WM8993_DACL_TO_MIXOUTL_MASK 0x0001 /* DACL_TO_MIXOUTL */ 1225*4882a593Smuzhiyun #define WM8993_DACL_TO_MIXOUTL_SHIFT 0 /* DACL_TO_MIXOUTL */ 1226*4882a593Smuzhiyun #define WM8993_DACL_TO_MIXOUTL_WIDTH 1 /* DACL_TO_MIXOUTL */ 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun /* 1229*4882a593Smuzhiyun * R46 (0x2E) - Output Mixer2 1230*4882a593Smuzhiyun */ 1231*4882a593Smuzhiyun #define WM8993_DACR_TO_HPOUT1R 0x0100 /* DACR_TO_HPOUT1R */ 1232*4882a593Smuzhiyun #define WM8993_DACR_TO_HPOUT1R_MASK 0x0100 /* DACR_TO_HPOUT1R */ 1233*4882a593Smuzhiyun #define WM8993_DACR_TO_HPOUT1R_SHIFT 8 /* DACR_TO_HPOUT1R */ 1234*4882a593Smuzhiyun #define WM8993_DACR_TO_HPOUT1R_WIDTH 1 /* DACR_TO_HPOUT1R */ 1235*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTR 0x0080 /* MIXINL_TO_MIXOUTR */ 1236*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTR_MASK 0x0080 /* MIXINL_TO_MIXOUTR */ 1237*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTR_SHIFT 7 /* MIXINL_TO_MIXOUTR */ 1238*4882a593Smuzhiyun #define WM8993_MIXINL_TO_MIXOUTR_WIDTH 1 /* MIXINL_TO_MIXOUTR */ 1239*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTR 0x0040 /* MIXINR_TO_MIXOUTR */ 1240*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTR_MASK 0x0040 /* MIXINR_TO_MIXOUTR */ 1241*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTR_SHIFT 6 /* MIXINR_TO_MIXOUTR */ 1242*4882a593Smuzhiyun #define WM8993_MIXINR_TO_MIXOUTR_WIDTH 1 /* MIXINR_TO_MIXOUTR */ 1243*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTR 0x0020 /* IN2LN_TO_MIXOUTR */ 1244*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTR_MASK 0x0020 /* IN2LN_TO_MIXOUTR */ 1245*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTR_SHIFT 5 /* IN2LN_TO_MIXOUTR */ 1246*4882a593Smuzhiyun #define WM8993_IN2LN_TO_MIXOUTR_WIDTH 1 /* IN2LN_TO_MIXOUTR */ 1247*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTR 0x0010 /* IN2RN_TO_MIXOUTR */ 1248*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTR_MASK 0x0010 /* IN2RN_TO_MIXOUTR */ 1249*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTR_SHIFT 4 /* IN2RN_TO_MIXOUTR */ 1250*4882a593Smuzhiyun #define WM8993_IN2RN_TO_MIXOUTR_WIDTH 1 /* IN2RN_TO_MIXOUTR */ 1251*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTR 0x0008 /* IN1L_TO_MIXOUTR */ 1252*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTR_MASK 0x0008 /* IN1L_TO_MIXOUTR */ 1253*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTR_SHIFT 3 /* IN1L_TO_MIXOUTR */ 1254*4882a593Smuzhiyun #define WM8993_IN1L_TO_MIXOUTR_WIDTH 1 /* IN1L_TO_MIXOUTR */ 1255*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTR 0x0004 /* IN1R_TO_MIXOUTR */ 1256*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTR_MASK 0x0004 /* IN1R_TO_MIXOUTR */ 1257*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTR_SHIFT 2 /* IN1R_TO_MIXOUTR */ 1258*4882a593Smuzhiyun #define WM8993_IN1R_TO_MIXOUTR_WIDTH 1 /* IN1R_TO_MIXOUTR */ 1259*4882a593Smuzhiyun #define WM8993_IN2RP_TO_MIXOUTR 0x0002 /* IN2RP_TO_MIXOUTR */ 1260*4882a593Smuzhiyun #define WM8993_IN2RP_TO_MIXOUTR_MASK 0x0002 /* IN2RP_TO_MIXOUTR */ 1261*4882a593Smuzhiyun #define WM8993_IN2RP_TO_MIXOUTR_SHIFT 1 /* IN2RP_TO_MIXOUTR */ 1262*4882a593Smuzhiyun #define WM8993_IN2RP_TO_MIXOUTR_WIDTH 1 /* IN2RP_TO_MIXOUTR */ 1263*4882a593Smuzhiyun #define WM8993_DACR_TO_MIXOUTR 0x0001 /* DACR_TO_MIXOUTR */ 1264*4882a593Smuzhiyun #define WM8993_DACR_TO_MIXOUTR_MASK 0x0001 /* DACR_TO_MIXOUTR */ 1265*4882a593Smuzhiyun #define WM8993_DACR_TO_MIXOUTR_SHIFT 0 /* DACR_TO_MIXOUTR */ 1266*4882a593Smuzhiyun #define WM8993_DACR_TO_MIXOUTR_WIDTH 1 /* DACR_TO_MIXOUTR */ 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* 1269*4882a593Smuzhiyun * R47 (0x2F) - Output Mixer3 1270*4882a593Smuzhiyun */ 1271*4882a593Smuzhiyun #define WM8993_IN2LP_MIXOUTL_VOL_MASK 0x0E00 /* IN2LP_MIXOUTL_VOL - [11:9] */ 1272*4882a593Smuzhiyun #define WM8993_IN2LP_MIXOUTL_VOL_SHIFT 9 /* IN2LP_MIXOUTL_VOL - [11:9] */ 1273*4882a593Smuzhiyun #define WM8993_IN2LP_MIXOUTL_VOL_WIDTH 3 /* IN2LP_MIXOUTL_VOL - [11:9] */ 1274*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTL_VOL_MASK 0x01C0 /* IN2LN_MIXOUTL_VOL - [8:6] */ 1275*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTL_VOL_SHIFT 6 /* IN2LN_MIXOUTL_VOL - [8:6] */ 1276*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTL_VOL_WIDTH 3 /* IN2LN_MIXOUTL_VOL - [8:6] */ 1277*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTL_VOL_MASK 0x0038 /* IN1R_MIXOUTL_VOL - [5:3] */ 1278*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTL_VOL_SHIFT 3 /* IN1R_MIXOUTL_VOL - [5:3] */ 1279*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTL_VOL_WIDTH 3 /* IN1R_MIXOUTL_VOL - [5:3] */ 1280*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTL_VOL_MASK 0x0007 /* IN1L_MIXOUTL_VOL - [2:0] */ 1281*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTL_VOL_SHIFT 0 /* IN1L_MIXOUTL_VOL - [2:0] */ 1282*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTL_VOL_WIDTH 3 /* IN1L_MIXOUTL_VOL - [2:0] */ 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun /* 1285*4882a593Smuzhiyun * R48 (0x30) - Output Mixer4 1286*4882a593Smuzhiyun */ 1287*4882a593Smuzhiyun #define WM8993_IN2RP_MIXOUTR_VOL_MASK 0x0E00 /* IN2RP_MIXOUTR_VOL - [11:9] */ 1288*4882a593Smuzhiyun #define WM8993_IN2RP_MIXOUTR_VOL_SHIFT 9 /* IN2RP_MIXOUTR_VOL - [11:9] */ 1289*4882a593Smuzhiyun #define WM8993_IN2RP_MIXOUTR_VOL_WIDTH 3 /* IN2RP_MIXOUTR_VOL - [11:9] */ 1290*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTR_VOL_MASK 0x01C0 /* IN2RN_MIXOUTR_VOL - [8:6] */ 1291*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTR_VOL_SHIFT 6 /* IN2RN_MIXOUTR_VOL - [8:6] */ 1292*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTR_VOL_WIDTH 3 /* IN2RN_MIXOUTR_VOL - [8:6] */ 1293*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTR_VOL_MASK 0x0038 /* IN1L_MIXOUTR_VOL - [5:3] */ 1294*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTR_VOL_SHIFT 3 /* IN1L_MIXOUTR_VOL - [5:3] */ 1295*4882a593Smuzhiyun #define WM8993_IN1L_MIXOUTR_VOL_WIDTH 3 /* IN1L_MIXOUTR_VOL - [5:3] */ 1296*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTR_VOL_MASK 0x0007 /* IN1R_MIXOUTR_VOL - [2:0] */ 1297*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTR_VOL_SHIFT 0 /* IN1R_MIXOUTR_VOL - [2:0] */ 1298*4882a593Smuzhiyun #define WM8993_IN1R_MIXOUTR_VOL_WIDTH 3 /* IN1R_MIXOUTR_VOL - [2:0] */ 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun /* 1301*4882a593Smuzhiyun * R49 (0x31) - Output Mixer5 1302*4882a593Smuzhiyun */ 1303*4882a593Smuzhiyun #define WM8993_DACL_MIXOUTL_VOL_MASK 0x0E00 /* DACL_MIXOUTL_VOL - [11:9] */ 1304*4882a593Smuzhiyun #define WM8993_DACL_MIXOUTL_VOL_SHIFT 9 /* DACL_MIXOUTL_VOL - [11:9] */ 1305*4882a593Smuzhiyun #define WM8993_DACL_MIXOUTL_VOL_WIDTH 3 /* DACL_MIXOUTL_VOL - [11:9] */ 1306*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTL_VOL_MASK 0x01C0 /* IN2RN_MIXOUTL_VOL - [8:6] */ 1307*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTL_VOL_SHIFT 6 /* IN2RN_MIXOUTL_VOL - [8:6] */ 1308*4882a593Smuzhiyun #define WM8993_IN2RN_MIXOUTL_VOL_WIDTH 3 /* IN2RN_MIXOUTL_VOL - [8:6] */ 1309*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTL_VOL_MASK 0x0038 /* MIXINR_MIXOUTL_VOL - [5:3] */ 1310*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTL_VOL_SHIFT 3 /* MIXINR_MIXOUTL_VOL - [5:3] */ 1311*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTL_VOL_WIDTH 3 /* MIXINR_MIXOUTL_VOL - [5:3] */ 1312*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTL_VOL_MASK 0x0007 /* MIXINL_MIXOUTL_VOL - [2:0] */ 1313*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTL_VOL_SHIFT 0 /* MIXINL_MIXOUTL_VOL - [2:0] */ 1314*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTL_VOL_WIDTH 3 /* MIXINL_MIXOUTL_VOL - [2:0] */ 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun /* 1317*4882a593Smuzhiyun * R50 (0x32) - Output Mixer6 1318*4882a593Smuzhiyun */ 1319*4882a593Smuzhiyun #define WM8993_DACR_MIXOUTR_VOL_MASK 0x0E00 /* DACR_MIXOUTR_VOL - [11:9] */ 1320*4882a593Smuzhiyun #define WM8993_DACR_MIXOUTR_VOL_SHIFT 9 /* DACR_MIXOUTR_VOL - [11:9] */ 1321*4882a593Smuzhiyun #define WM8993_DACR_MIXOUTR_VOL_WIDTH 3 /* DACR_MIXOUTR_VOL - [11:9] */ 1322*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTR_VOL_MASK 0x01C0 /* IN2LN_MIXOUTR_VOL - [8:6] */ 1323*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTR_VOL_SHIFT 6 /* IN2LN_MIXOUTR_VOL - [8:6] */ 1324*4882a593Smuzhiyun #define WM8993_IN2LN_MIXOUTR_VOL_WIDTH 3 /* IN2LN_MIXOUTR_VOL - [8:6] */ 1325*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTR_VOL_MASK 0x0038 /* MIXINL_MIXOUTR_VOL - [5:3] */ 1326*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTR_VOL_SHIFT 3 /* MIXINL_MIXOUTR_VOL - [5:3] */ 1327*4882a593Smuzhiyun #define WM8993_MIXINL_MIXOUTR_VOL_WIDTH 3 /* MIXINL_MIXOUTR_VOL - [5:3] */ 1328*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTR_VOL_MASK 0x0007 /* MIXINR_MIXOUTR_VOL - [2:0] */ 1329*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTR_VOL_SHIFT 0 /* MIXINR_MIXOUTR_VOL - [2:0] */ 1330*4882a593Smuzhiyun #define WM8993_MIXINR_MIXOUTR_VOL_WIDTH 3 /* MIXINR_MIXOUTR_VOL - [2:0] */ 1331*4882a593Smuzhiyun 1332*4882a593Smuzhiyun /* 1333*4882a593Smuzhiyun * R51 (0x33) - HPOUT2 Mixer 1334*4882a593Smuzhiyun */ 1335*4882a593Smuzhiyun #define WM8993_VRX_TO_HPOUT2 0x0020 /* VRX_TO_HPOUT2 */ 1336*4882a593Smuzhiyun #define WM8993_VRX_TO_HPOUT2_MASK 0x0020 /* VRX_TO_HPOUT2 */ 1337*4882a593Smuzhiyun #define WM8993_VRX_TO_HPOUT2_SHIFT 5 /* VRX_TO_HPOUT2 */ 1338*4882a593Smuzhiyun #define WM8993_VRX_TO_HPOUT2_WIDTH 1 /* VRX_TO_HPOUT2 */ 1339*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_TO_HPOUT2 0x0010 /* MIXOUTLVOL_TO_HPOUT2 */ 1340*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_TO_HPOUT2_MASK 0x0010 /* MIXOUTLVOL_TO_HPOUT2 */ 1341*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_TO_HPOUT2_SHIFT 4 /* MIXOUTLVOL_TO_HPOUT2 */ 1342*4882a593Smuzhiyun #define WM8993_MIXOUTLVOL_TO_HPOUT2_WIDTH 1 /* MIXOUTLVOL_TO_HPOUT2 */ 1343*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_TO_HPOUT2 0x0008 /* MIXOUTRVOL_TO_HPOUT2 */ 1344*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_TO_HPOUT2_MASK 0x0008 /* MIXOUTRVOL_TO_HPOUT2 */ 1345*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_TO_HPOUT2_SHIFT 3 /* MIXOUTRVOL_TO_HPOUT2 */ 1346*4882a593Smuzhiyun #define WM8993_MIXOUTRVOL_TO_HPOUT2_WIDTH 1 /* MIXOUTRVOL_TO_HPOUT2 */ 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun /* 1349*4882a593Smuzhiyun * R52 (0x34) - Line Mixer1 1350*4882a593Smuzhiyun */ 1351*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1N 0x0040 /* MIXOUTL_TO_LINEOUT1N */ 1352*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1N_MASK 0x0040 /* MIXOUTL_TO_LINEOUT1N */ 1353*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1N_SHIFT 6 /* MIXOUTL_TO_LINEOUT1N */ 1354*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1N_WIDTH 1 /* MIXOUTL_TO_LINEOUT1N */ 1355*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT1N 0x0020 /* MIXOUTR_TO_LINEOUT1N */ 1356*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT1N_MASK 0x0020 /* MIXOUTR_TO_LINEOUT1N */ 1357*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT1N_SHIFT 5 /* MIXOUTR_TO_LINEOUT1N */ 1358*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT1N_WIDTH 1 /* MIXOUTR_TO_LINEOUT1N */ 1359*4882a593Smuzhiyun #define WM8993_LINEOUT1_MODE 0x0010 /* LINEOUT1_MODE */ 1360*4882a593Smuzhiyun #define WM8993_LINEOUT1_MODE_MASK 0x0010 /* LINEOUT1_MODE */ 1361*4882a593Smuzhiyun #define WM8993_LINEOUT1_MODE_SHIFT 4 /* LINEOUT1_MODE */ 1362*4882a593Smuzhiyun #define WM8993_LINEOUT1_MODE_WIDTH 1 /* LINEOUT1_MODE */ 1363*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT1P 0x0004 /* IN1R_TO_LINEOUT1P */ 1364*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT1P_MASK 0x0004 /* IN1R_TO_LINEOUT1P */ 1365*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT1P_SHIFT 2 /* IN1R_TO_LINEOUT1P */ 1366*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT1P_WIDTH 1 /* IN1R_TO_LINEOUT1P */ 1367*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT1P 0x0002 /* IN1L_TO_LINEOUT1P */ 1368*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT1P_MASK 0x0002 /* IN1L_TO_LINEOUT1P */ 1369*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT1P_SHIFT 1 /* IN1L_TO_LINEOUT1P */ 1370*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT1P_WIDTH 1 /* IN1L_TO_LINEOUT1P */ 1371*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1P 0x0001 /* MIXOUTL_TO_LINEOUT1P */ 1372*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1P_MASK 0x0001 /* MIXOUTL_TO_LINEOUT1P */ 1373*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1P_SHIFT 0 /* MIXOUTL_TO_LINEOUT1P */ 1374*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT1P_WIDTH 1 /* MIXOUTL_TO_LINEOUT1P */ 1375*4882a593Smuzhiyun 1376*4882a593Smuzhiyun /* 1377*4882a593Smuzhiyun * R53 (0x35) - Line Mixer2 1378*4882a593Smuzhiyun */ 1379*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2N 0x0040 /* MIXOUTR_TO_LINEOUT2N */ 1380*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2N_MASK 0x0040 /* MIXOUTR_TO_LINEOUT2N */ 1381*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2N_SHIFT 6 /* MIXOUTR_TO_LINEOUT2N */ 1382*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2N_WIDTH 1 /* MIXOUTR_TO_LINEOUT2N */ 1383*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT2N 0x0020 /* MIXOUTL_TO_LINEOUT2N */ 1384*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT2N_MASK 0x0020 /* MIXOUTL_TO_LINEOUT2N */ 1385*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT2N_SHIFT 5 /* MIXOUTL_TO_LINEOUT2N */ 1386*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_LINEOUT2N_WIDTH 1 /* MIXOUTL_TO_LINEOUT2N */ 1387*4882a593Smuzhiyun #define WM8993_LINEOUT2_MODE 0x0010 /* LINEOUT2_MODE */ 1388*4882a593Smuzhiyun #define WM8993_LINEOUT2_MODE_MASK 0x0010 /* LINEOUT2_MODE */ 1389*4882a593Smuzhiyun #define WM8993_LINEOUT2_MODE_SHIFT 4 /* LINEOUT2_MODE */ 1390*4882a593Smuzhiyun #define WM8993_LINEOUT2_MODE_WIDTH 1 /* LINEOUT2_MODE */ 1391*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT2P 0x0004 /* IN1L_TO_LINEOUT2P */ 1392*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT2P_MASK 0x0004 /* IN1L_TO_LINEOUT2P */ 1393*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT2P_SHIFT 2 /* IN1L_TO_LINEOUT2P */ 1394*4882a593Smuzhiyun #define WM8993_IN1L_TO_LINEOUT2P_WIDTH 1 /* IN1L_TO_LINEOUT2P */ 1395*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT2P 0x0002 /* IN1R_TO_LINEOUT2P */ 1396*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT2P_MASK 0x0002 /* IN1R_TO_LINEOUT2P */ 1397*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT2P_SHIFT 1 /* IN1R_TO_LINEOUT2P */ 1398*4882a593Smuzhiyun #define WM8993_IN1R_TO_LINEOUT2P_WIDTH 1 /* IN1R_TO_LINEOUT2P */ 1399*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2P 0x0001 /* MIXOUTR_TO_LINEOUT2P */ 1400*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2P_MASK 0x0001 /* MIXOUTR_TO_LINEOUT2P */ 1401*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2P_SHIFT 0 /* MIXOUTR_TO_LINEOUT2P */ 1402*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_LINEOUT2P_WIDTH 1 /* MIXOUTR_TO_LINEOUT2P */ 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun /* 1405*4882a593Smuzhiyun * R54 (0x36) - Speaker Mixer 1406*4882a593Smuzhiyun */ 1407*4882a593Smuzhiyun #define WM8993_SPKAB_REF_SEL 0x0100 /* SPKAB_REF_SEL */ 1408*4882a593Smuzhiyun #define WM8993_SPKAB_REF_SEL_MASK 0x0100 /* SPKAB_REF_SEL */ 1409*4882a593Smuzhiyun #define WM8993_SPKAB_REF_SEL_SHIFT 8 /* SPKAB_REF_SEL */ 1410*4882a593Smuzhiyun #define WM8993_SPKAB_REF_SEL_WIDTH 1 /* SPKAB_REF_SEL */ 1411*4882a593Smuzhiyun #define WM8993_MIXINL_TO_SPKMIXL 0x0080 /* MIXINL_TO_SPKMIXL */ 1412*4882a593Smuzhiyun #define WM8993_MIXINL_TO_SPKMIXL_MASK 0x0080 /* MIXINL_TO_SPKMIXL */ 1413*4882a593Smuzhiyun #define WM8993_MIXINL_TO_SPKMIXL_SHIFT 7 /* MIXINL_TO_SPKMIXL */ 1414*4882a593Smuzhiyun #define WM8993_MIXINL_TO_SPKMIXL_WIDTH 1 /* MIXINL_TO_SPKMIXL */ 1415*4882a593Smuzhiyun #define WM8993_MIXINR_TO_SPKMIXR 0x0040 /* MIXINR_TO_SPKMIXR */ 1416*4882a593Smuzhiyun #define WM8993_MIXINR_TO_SPKMIXR_MASK 0x0040 /* MIXINR_TO_SPKMIXR */ 1417*4882a593Smuzhiyun #define WM8993_MIXINR_TO_SPKMIXR_SHIFT 6 /* MIXINR_TO_SPKMIXR */ 1418*4882a593Smuzhiyun #define WM8993_MIXINR_TO_SPKMIXR_WIDTH 1 /* MIXINR_TO_SPKMIXR */ 1419*4882a593Smuzhiyun #define WM8993_IN1LP_TO_SPKMIXL 0x0020 /* IN1LP_TO_SPKMIXL */ 1420*4882a593Smuzhiyun #define WM8993_IN1LP_TO_SPKMIXL_MASK 0x0020 /* IN1LP_TO_SPKMIXL */ 1421*4882a593Smuzhiyun #define WM8993_IN1LP_TO_SPKMIXL_SHIFT 5 /* IN1LP_TO_SPKMIXL */ 1422*4882a593Smuzhiyun #define WM8993_IN1LP_TO_SPKMIXL_WIDTH 1 /* IN1LP_TO_SPKMIXL */ 1423*4882a593Smuzhiyun #define WM8993_IN1RP_TO_SPKMIXR 0x0010 /* IN1RP_TO_SPKMIXR */ 1424*4882a593Smuzhiyun #define WM8993_IN1RP_TO_SPKMIXR_MASK 0x0010 /* IN1RP_TO_SPKMIXR */ 1425*4882a593Smuzhiyun #define WM8993_IN1RP_TO_SPKMIXR_SHIFT 4 /* IN1RP_TO_SPKMIXR */ 1426*4882a593Smuzhiyun #define WM8993_IN1RP_TO_SPKMIXR_WIDTH 1 /* IN1RP_TO_SPKMIXR */ 1427*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_SPKMIXL 0x0008 /* MIXOUTL_TO_SPKMIXL */ 1428*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_SPKMIXL_MASK 0x0008 /* MIXOUTL_TO_SPKMIXL */ 1429*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_SPKMIXL_SHIFT 3 /* MIXOUTL_TO_SPKMIXL */ 1430*4882a593Smuzhiyun #define WM8993_MIXOUTL_TO_SPKMIXL_WIDTH 1 /* MIXOUTL_TO_SPKMIXL */ 1431*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_SPKMIXR 0x0004 /* MIXOUTR_TO_SPKMIXR */ 1432*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_SPKMIXR_MASK 0x0004 /* MIXOUTR_TO_SPKMIXR */ 1433*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_SPKMIXR_SHIFT 2 /* MIXOUTR_TO_SPKMIXR */ 1434*4882a593Smuzhiyun #define WM8993_MIXOUTR_TO_SPKMIXR_WIDTH 1 /* MIXOUTR_TO_SPKMIXR */ 1435*4882a593Smuzhiyun #define WM8993_DACL_TO_SPKMIXL 0x0002 /* DACL_TO_SPKMIXL */ 1436*4882a593Smuzhiyun #define WM8993_DACL_TO_SPKMIXL_MASK 0x0002 /* DACL_TO_SPKMIXL */ 1437*4882a593Smuzhiyun #define WM8993_DACL_TO_SPKMIXL_SHIFT 1 /* DACL_TO_SPKMIXL */ 1438*4882a593Smuzhiyun #define WM8993_DACL_TO_SPKMIXL_WIDTH 1 /* DACL_TO_SPKMIXL */ 1439*4882a593Smuzhiyun #define WM8993_DACR_TO_SPKMIXR 0x0001 /* DACR_TO_SPKMIXR */ 1440*4882a593Smuzhiyun #define WM8993_DACR_TO_SPKMIXR_MASK 0x0001 /* DACR_TO_SPKMIXR */ 1441*4882a593Smuzhiyun #define WM8993_DACR_TO_SPKMIXR_SHIFT 0 /* DACR_TO_SPKMIXR */ 1442*4882a593Smuzhiyun #define WM8993_DACR_TO_SPKMIXR_WIDTH 1 /* DACR_TO_SPKMIXR */ 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun /* 1445*4882a593Smuzhiyun * R55 (0x37) - Additional Control 1446*4882a593Smuzhiyun */ 1447*4882a593Smuzhiyun #define WM8993_LINEOUT1_FB 0x0080 /* LINEOUT1_FB */ 1448*4882a593Smuzhiyun #define WM8993_LINEOUT1_FB_MASK 0x0080 /* LINEOUT1_FB */ 1449*4882a593Smuzhiyun #define WM8993_LINEOUT1_FB_SHIFT 7 /* LINEOUT1_FB */ 1450*4882a593Smuzhiyun #define WM8993_LINEOUT1_FB_WIDTH 1 /* LINEOUT1_FB */ 1451*4882a593Smuzhiyun #define WM8993_LINEOUT2_FB 0x0040 /* LINEOUT2_FB */ 1452*4882a593Smuzhiyun #define WM8993_LINEOUT2_FB_MASK 0x0040 /* LINEOUT2_FB */ 1453*4882a593Smuzhiyun #define WM8993_LINEOUT2_FB_SHIFT 6 /* LINEOUT2_FB */ 1454*4882a593Smuzhiyun #define WM8993_LINEOUT2_FB_WIDTH 1 /* LINEOUT2_FB */ 1455*4882a593Smuzhiyun #define WM8993_VROI 0x0001 /* VROI */ 1456*4882a593Smuzhiyun #define WM8993_VROI_MASK 0x0001 /* VROI */ 1457*4882a593Smuzhiyun #define WM8993_VROI_SHIFT 0 /* VROI */ 1458*4882a593Smuzhiyun #define WM8993_VROI_WIDTH 1 /* VROI */ 1459*4882a593Smuzhiyun 1460*4882a593Smuzhiyun /* 1461*4882a593Smuzhiyun * R56 (0x38) - AntiPOP1 1462*4882a593Smuzhiyun */ 1463*4882a593Smuzhiyun #define WM8993_LINEOUT_VMID_BUF_ENA 0x0080 /* LINEOUT_VMID_BUF_ENA */ 1464*4882a593Smuzhiyun #define WM8993_LINEOUT_VMID_BUF_ENA_MASK 0x0080 /* LINEOUT_VMID_BUF_ENA */ 1465*4882a593Smuzhiyun #define WM8993_LINEOUT_VMID_BUF_ENA_SHIFT 7 /* LINEOUT_VMID_BUF_ENA */ 1466*4882a593Smuzhiyun #define WM8993_LINEOUT_VMID_BUF_ENA_WIDTH 1 /* LINEOUT_VMID_BUF_ENA */ 1467*4882a593Smuzhiyun #define WM8993_HPOUT2_IN_ENA 0x0040 /* HPOUT2_IN_ENA */ 1468*4882a593Smuzhiyun #define WM8993_HPOUT2_IN_ENA_MASK 0x0040 /* HPOUT2_IN_ENA */ 1469*4882a593Smuzhiyun #define WM8993_HPOUT2_IN_ENA_SHIFT 6 /* HPOUT2_IN_ENA */ 1470*4882a593Smuzhiyun #define WM8993_HPOUT2_IN_ENA_WIDTH 1 /* HPOUT2_IN_ENA */ 1471*4882a593Smuzhiyun #define WM8993_LINEOUT1_DISCH 0x0020 /* LINEOUT1_DISCH */ 1472*4882a593Smuzhiyun #define WM8993_LINEOUT1_DISCH_MASK 0x0020 /* LINEOUT1_DISCH */ 1473*4882a593Smuzhiyun #define WM8993_LINEOUT1_DISCH_SHIFT 5 /* LINEOUT1_DISCH */ 1474*4882a593Smuzhiyun #define WM8993_LINEOUT1_DISCH_WIDTH 1 /* LINEOUT1_DISCH */ 1475*4882a593Smuzhiyun #define WM8993_LINEOUT2_DISCH 0x0010 /* LINEOUT2_DISCH */ 1476*4882a593Smuzhiyun #define WM8993_LINEOUT2_DISCH_MASK 0x0010 /* LINEOUT2_DISCH */ 1477*4882a593Smuzhiyun #define WM8993_LINEOUT2_DISCH_SHIFT 4 /* LINEOUT2_DISCH */ 1478*4882a593Smuzhiyun #define WM8993_LINEOUT2_DISCH_WIDTH 1 /* LINEOUT2_DISCH */ 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun /* 1481*4882a593Smuzhiyun * R57 (0x39) - AntiPOP2 1482*4882a593Smuzhiyun */ 1483*4882a593Smuzhiyun #define WM8993_VMID_RAMP_MASK 0x0060 /* VMID_RAMP - [6:5] */ 1484*4882a593Smuzhiyun #define WM8993_VMID_RAMP_SHIFT 5 /* VMID_RAMP - [6:5] */ 1485*4882a593Smuzhiyun #define WM8993_VMID_RAMP_WIDTH 2 /* VMID_RAMP - [6:5] */ 1486*4882a593Smuzhiyun #define WM8993_VMID_BUF_ENA 0x0008 /* VMID_BUF_ENA */ 1487*4882a593Smuzhiyun #define WM8993_VMID_BUF_ENA_MASK 0x0008 /* VMID_BUF_ENA */ 1488*4882a593Smuzhiyun #define WM8993_VMID_BUF_ENA_SHIFT 3 /* VMID_BUF_ENA */ 1489*4882a593Smuzhiyun #define WM8993_VMID_BUF_ENA_WIDTH 1 /* VMID_BUF_ENA */ 1490*4882a593Smuzhiyun #define WM8993_STARTUP_BIAS_ENA 0x0004 /* STARTUP_BIAS_ENA */ 1491*4882a593Smuzhiyun #define WM8993_STARTUP_BIAS_ENA_MASK 0x0004 /* STARTUP_BIAS_ENA */ 1492*4882a593Smuzhiyun #define WM8993_STARTUP_BIAS_ENA_SHIFT 2 /* STARTUP_BIAS_ENA */ 1493*4882a593Smuzhiyun #define WM8993_STARTUP_BIAS_ENA_WIDTH 1 /* STARTUP_BIAS_ENA */ 1494*4882a593Smuzhiyun #define WM8993_BIAS_SRC 0x0002 /* BIAS_SRC */ 1495*4882a593Smuzhiyun #define WM8993_BIAS_SRC_MASK 0x0002 /* BIAS_SRC */ 1496*4882a593Smuzhiyun #define WM8993_BIAS_SRC_SHIFT 1 /* BIAS_SRC */ 1497*4882a593Smuzhiyun #define WM8993_BIAS_SRC_WIDTH 1 /* BIAS_SRC */ 1498*4882a593Smuzhiyun #define WM8993_VMID_DISCH 0x0001 /* VMID_DISCH */ 1499*4882a593Smuzhiyun #define WM8993_VMID_DISCH_MASK 0x0001 /* VMID_DISCH */ 1500*4882a593Smuzhiyun #define WM8993_VMID_DISCH_SHIFT 0 /* VMID_DISCH */ 1501*4882a593Smuzhiyun #define WM8993_VMID_DISCH_WIDTH 1 /* VMID_DISCH */ 1502*4882a593Smuzhiyun 1503*4882a593Smuzhiyun /* 1504*4882a593Smuzhiyun * R58 (0x3A) - MICBIAS 1505*4882a593Smuzhiyun */ 1506*4882a593Smuzhiyun #define WM8993_JD_SCTHR_MASK 0x00C0 /* JD_SCTHR - [7:6] */ 1507*4882a593Smuzhiyun #define WM8993_JD_SCTHR_SHIFT 6 /* JD_SCTHR - [7:6] */ 1508*4882a593Smuzhiyun #define WM8993_JD_SCTHR_WIDTH 2 /* JD_SCTHR - [7:6] */ 1509*4882a593Smuzhiyun #define WM8993_JD_THR_MASK 0x0030 /* JD_THR - [5:4] */ 1510*4882a593Smuzhiyun #define WM8993_JD_THR_SHIFT 4 /* JD_THR - [5:4] */ 1511*4882a593Smuzhiyun #define WM8993_JD_THR_WIDTH 2 /* JD_THR - [5:4] */ 1512*4882a593Smuzhiyun #define WM8993_JD_ENA 0x0004 /* JD_ENA */ 1513*4882a593Smuzhiyun #define WM8993_JD_ENA_MASK 0x0004 /* JD_ENA */ 1514*4882a593Smuzhiyun #define WM8993_JD_ENA_SHIFT 2 /* JD_ENA */ 1515*4882a593Smuzhiyun #define WM8993_JD_ENA_WIDTH 1 /* JD_ENA */ 1516*4882a593Smuzhiyun #define WM8993_MICB2_LVL 0x0002 /* MICB2_LVL */ 1517*4882a593Smuzhiyun #define WM8993_MICB2_LVL_MASK 0x0002 /* MICB2_LVL */ 1518*4882a593Smuzhiyun #define WM8993_MICB2_LVL_SHIFT 1 /* MICB2_LVL */ 1519*4882a593Smuzhiyun #define WM8993_MICB2_LVL_WIDTH 1 /* MICB2_LVL */ 1520*4882a593Smuzhiyun #define WM8993_MICB1_LVL 0x0001 /* MICB1_LVL */ 1521*4882a593Smuzhiyun #define WM8993_MICB1_LVL_MASK 0x0001 /* MICB1_LVL */ 1522*4882a593Smuzhiyun #define WM8993_MICB1_LVL_SHIFT 0 /* MICB1_LVL */ 1523*4882a593Smuzhiyun #define WM8993_MICB1_LVL_WIDTH 1 /* MICB1_LVL */ 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun /* 1526*4882a593Smuzhiyun * R60 (0x3C) - FLL Control 1 1527*4882a593Smuzhiyun */ 1528*4882a593Smuzhiyun #define WM8993_FLL_FRAC 0x0004 /* FLL_FRAC */ 1529*4882a593Smuzhiyun #define WM8993_FLL_FRAC_MASK 0x0004 /* FLL_FRAC */ 1530*4882a593Smuzhiyun #define WM8993_FLL_FRAC_SHIFT 2 /* FLL_FRAC */ 1531*4882a593Smuzhiyun #define WM8993_FLL_FRAC_WIDTH 1 /* FLL_FRAC */ 1532*4882a593Smuzhiyun #define WM8993_FLL_OSC_ENA 0x0002 /* FLL_OSC_ENA */ 1533*4882a593Smuzhiyun #define WM8993_FLL_OSC_ENA_MASK 0x0002 /* FLL_OSC_ENA */ 1534*4882a593Smuzhiyun #define WM8993_FLL_OSC_ENA_SHIFT 1 /* FLL_OSC_ENA */ 1535*4882a593Smuzhiyun #define WM8993_FLL_OSC_ENA_WIDTH 1 /* FLL_OSC_ENA */ 1536*4882a593Smuzhiyun #define WM8993_FLL_ENA 0x0001 /* FLL_ENA */ 1537*4882a593Smuzhiyun #define WM8993_FLL_ENA_MASK 0x0001 /* FLL_ENA */ 1538*4882a593Smuzhiyun #define WM8993_FLL_ENA_SHIFT 0 /* FLL_ENA */ 1539*4882a593Smuzhiyun #define WM8993_FLL_ENA_WIDTH 1 /* FLL_ENA */ 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun /* 1542*4882a593Smuzhiyun * R61 (0x3D) - FLL Control 2 1543*4882a593Smuzhiyun */ 1544*4882a593Smuzhiyun #define WM8993_FLL_OUTDIV_MASK 0x0700 /* FLL_OUTDIV - [10:8] */ 1545*4882a593Smuzhiyun #define WM8993_FLL_OUTDIV_SHIFT 8 /* FLL_OUTDIV - [10:8] */ 1546*4882a593Smuzhiyun #define WM8993_FLL_OUTDIV_WIDTH 3 /* FLL_OUTDIV - [10:8] */ 1547*4882a593Smuzhiyun #define WM8993_FLL_CTRL_RATE_MASK 0x0070 /* FLL_CTRL_RATE - [6:4] */ 1548*4882a593Smuzhiyun #define WM8993_FLL_CTRL_RATE_SHIFT 4 /* FLL_CTRL_RATE - [6:4] */ 1549*4882a593Smuzhiyun #define WM8993_FLL_CTRL_RATE_WIDTH 3 /* FLL_CTRL_RATE - [6:4] */ 1550*4882a593Smuzhiyun #define WM8993_FLL_FRATIO_MASK 0x0007 /* FLL_FRATIO - [2:0] */ 1551*4882a593Smuzhiyun #define WM8993_FLL_FRATIO_SHIFT 0 /* FLL_FRATIO - [2:0] */ 1552*4882a593Smuzhiyun #define WM8993_FLL_FRATIO_WIDTH 3 /* FLL_FRATIO - [2:0] */ 1553*4882a593Smuzhiyun 1554*4882a593Smuzhiyun /* 1555*4882a593Smuzhiyun * R62 (0x3E) - FLL Control 3 1556*4882a593Smuzhiyun */ 1557*4882a593Smuzhiyun #define WM8993_FLL_K_MASK 0xFFFF /* FLL_K - [15:0] */ 1558*4882a593Smuzhiyun #define WM8993_FLL_K_SHIFT 0 /* FLL_K - [15:0] */ 1559*4882a593Smuzhiyun #define WM8993_FLL_K_WIDTH 16 /* FLL_K - [15:0] */ 1560*4882a593Smuzhiyun 1561*4882a593Smuzhiyun /* 1562*4882a593Smuzhiyun * R63 (0x3F) - FLL Control 4 1563*4882a593Smuzhiyun */ 1564*4882a593Smuzhiyun #define WM8993_FLL_N_MASK 0x7FE0 /* FLL_N - [14:5] */ 1565*4882a593Smuzhiyun #define WM8993_FLL_N_SHIFT 5 /* FLL_N - [14:5] */ 1566*4882a593Smuzhiyun #define WM8993_FLL_N_WIDTH 10 /* FLL_N - [14:5] */ 1567*4882a593Smuzhiyun #define WM8993_FLL_GAIN_MASK 0x000F /* FLL_GAIN - [3:0] */ 1568*4882a593Smuzhiyun #define WM8993_FLL_GAIN_SHIFT 0 /* FLL_GAIN - [3:0] */ 1569*4882a593Smuzhiyun #define WM8993_FLL_GAIN_WIDTH 4 /* FLL_GAIN - [3:0] */ 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun /* 1572*4882a593Smuzhiyun * R64 (0x40) - FLL Control 5 1573*4882a593Smuzhiyun */ 1574*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_VAL_MASK 0x1F80 /* FLL_FRC_NCO_VAL - [12:7] */ 1575*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_VAL_SHIFT 7 /* FLL_FRC_NCO_VAL - [12:7] */ 1576*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_VAL_WIDTH 6 /* FLL_FRC_NCO_VAL - [12:7] */ 1577*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO 0x0040 /* FLL_FRC_NCO */ 1578*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_MASK 0x0040 /* FLL_FRC_NCO */ 1579*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_SHIFT 6 /* FLL_FRC_NCO */ 1580*4882a593Smuzhiyun #define WM8993_FLL_FRC_NCO_WIDTH 1 /* FLL_FRC_NCO */ 1581*4882a593Smuzhiyun #define WM8993_FLL_CLK_REF_DIV_MASK 0x0018 /* FLL_CLK_REF_DIV - [4:3] */ 1582*4882a593Smuzhiyun #define WM8993_FLL_CLK_REF_DIV_SHIFT 3 /* FLL_CLK_REF_DIV - [4:3] */ 1583*4882a593Smuzhiyun #define WM8993_FLL_CLK_REF_DIV_WIDTH 2 /* FLL_CLK_REF_DIV - [4:3] */ 1584*4882a593Smuzhiyun #define WM8993_FLL_CLK_SRC_MASK 0x0003 /* FLL_CLK_SRC - [1:0] */ 1585*4882a593Smuzhiyun #define WM8993_FLL_CLK_SRC_SHIFT 0 /* FLL_CLK_SRC - [1:0] */ 1586*4882a593Smuzhiyun #define WM8993_FLL_CLK_SRC_WIDTH 2 /* FLL_CLK_SRC - [1:0] */ 1587*4882a593Smuzhiyun 1588*4882a593Smuzhiyun /* 1589*4882a593Smuzhiyun * R65 (0x41) - Clocking 3 1590*4882a593Smuzhiyun */ 1591*4882a593Smuzhiyun #define WM8993_CLK_DCS_DIV_MASK 0x3C00 /* CLK_DCS_DIV - [13:10] */ 1592*4882a593Smuzhiyun #define WM8993_CLK_DCS_DIV_SHIFT 10 /* CLK_DCS_DIV - [13:10] */ 1593*4882a593Smuzhiyun #define WM8993_CLK_DCS_DIV_WIDTH 4 /* CLK_DCS_DIV - [13:10] */ 1594*4882a593Smuzhiyun #define WM8993_SAMPLE_RATE_MASK 0x0380 /* SAMPLE_RATE - [9:7] */ 1595*4882a593Smuzhiyun #define WM8993_SAMPLE_RATE_SHIFT 7 /* SAMPLE_RATE - [9:7] */ 1596*4882a593Smuzhiyun #define WM8993_SAMPLE_RATE_WIDTH 3 /* SAMPLE_RATE - [9:7] */ 1597*4882a593Smuzhiyun #define WM8993_CLK_SYS_RATE_MASK 0x001E /* CLK_SYS_RATE - [4:1] */ 1598*4882a593Smuzhiyun #define WM8993_CLK_SYS_RATE_SHIFT 1 /* CLK_SYS_RATE - [4:1] */ 1599*4882a593Smuzhiyun #define WM8993_CLK_SYS_RATE_WIDTH 4 /* CLK_SYS_RATE - [4:1] */ 1600*4882a593Smuzhiyun #define WM8993_CLK_DSP_ENA 0x0001 /* CLK_DSP_ENA */ 1601*4882a593Smuzhiyun #define WM8993_CLK_DSP_ENA_MASK 0x0001 /* CLK_DSP_ENA */ 1602*4882a593Smuzhiyun #define WM8993_CLK_DSP_ENA_SHIFT 0 /* CLK_DSP_ENA */ 1603*4882a593Smuzhiyun #define WM8993_CLK_DSP_ENA_WIDTH 1 /* CLK_DSP_ENA */ 1604*4882a593Smuzhiyun 1605*4882a593Smuzhiyun /* 1606*4882a593Smuzhiyun * R66 (0x42) - Clocking 4 1607*4882a593Smuzhiyun */ 1608*4882a593Smuzhiyun #define WM8993_DAC_DIV4 0x0200 /* DAC_DIV4 */ 1609*4882a593Smuzhiyun #define WM8993_DAC_DIV4_MASK 0x0200 /* DAC_DIV4 */ 1610*4882a593Smuzhiyun #define WM8993_DAC_DIV4_SHIFT 9 /* DAC_DIV4 */ 1611*4882a593Smuzhiyun #define WM8993_DAC_DIV4_WIDTH 1 /* DAC_DIV4 */ 1612*4882a593Smuzhiyun #define WM8993_CLK_256K_DIV_MASK 0x007E /* CLK_256K_DIV - [6:1] */ 1613*4882a593Smuzhiyun #define WM8993_CLK_256K_DIV_SHIFT 1 /* CLK_256K_DIV - [6:1] */ 1614*4882a593Smuzhiyun #define WM8993_CLK_256K_DIV_WIDTH 6 /* CLK_256K_DIV - [6:1] */ 1615*4882a593Smuzhiyun #define WM8993_SR_MODE 0x0001 /* SR_MODE */ 1616*4882a593Smuzhiyun #define WM8993_SR_MODE_MASK 0x0001 /* SR_MODE */ 1617*4882a593Smuzhiyun #define WM8993_SR_MODE_SHIFT 0 /* SR_MODE */ 1618*4882a593Smuzhiyun #define WM8993_SR_MODE_WIDTH 1 /* SR_MODE */ 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun /* 1621*4882a593Smuzhiyun * R67 (0x43) - MW Slave Control 1622*4882a593Smuzhiyun */ 1623*4882a593Smuzhiyun #define WM8993_MASK_WRITE_ENA 0x0001 /* MASK_WRITE_ENA */ 1624*4882a593Smuzhiyun #define WM8993_MASK_WRITE_ENA_MASK 0x0001 /* MASK_WRITE_ENA */ 1625*4882a593Smuzhiyun #define WM8993_MASK_WRITE_ENA_SHIFT 0 /* MASK_WRITE_ENA */ 1626*4882a593Smuzhiyun #define WM8993_MASK_WRITE_ENA_WIDTH 1 /* MASK_WRITE_ENA */ 1627*4882a593Smuzhiyun 1628*4882a593Smuzhiyun /* 1629*4882a593Smuzhiyun * R69 (0x45) - Bus Control 1 1630*4882a593Smuzhiyun */ 1631*4882a593Smuzhiyun #define WM8993_CLK_SYS_ENA 0x0002 /* CLK_SYS_ENA */ 1632*4882a593Smuzhiyun #define WM8993_CLK_SYS_ENA_MASK 0x0002 /* CLK_SYS_ENA */ 1633*4882a593Smuzhiyun #define WM8993_CLK_SYS_ENA_SHIFT 1 /* CLK_SYS_ENA */ 1634*4882a593Smuzhiyun #define WM8993_CLK_SYS_ENA_WIDTH 1 /* CLK_SYS_ENA */ 1635*4882a593Smuzhiyun 1636*4882a593Smuzhiyun /* 1637*4882a593Smuzhiyun * R70 (0x46) - Write Sequencer 0 1638*4882a593Smuzhiyun */ 1639*4882a593Smuzhiyun #define WM8993_WSEQ_ENA 0x0100 /* WSEQ_ENA */ 1640*4882a593Smuzhiyun #define WM8993_WSEQ_ENA_MASK 0x0100 /* WSEQ_ENA */ 1641*4882a593Smuzhiyun #define WM8993_WSEQ_ENA_SHIFT 8 /* WSEQ_ENA */ 1642*4882a593Smuzhiyun #define WM8993_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */ 1643*4882a593Smuzhiyun #define WM8993_WSEQ_WRITE_INDEX_MASK 0x001F /* WSEQ_WRITE_INDEX - [4:0] */ 1644*4882a593Smuzhiyun #define WM8993_WSEQ_WRITE_INDEX_SHIFT 0 /* WSEQ_WRITE_INDEX - [4:0] */ 1645*4882a593Smuzhiyun #define WM8993_WSEQ_WRITE_INDEX_WIDTH 5 /* WSEQ_WRITE_INDEX - [4:0] */ 1646*4882a593Smuzhiyun 1647*4882a593Smuzhiyun /* 1648*4882a593Smuzhiyun * R71 (0x47) - Write Sequencer 1 1649*4882a593Smuzhiyun */ 1650*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_WIDTH_MASK 0x7000 /* WSEQ_DATA_WIDTH - [14:12] */ 1651*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_WIDTH_SHIFT 12 /* WSEQ_DATA_WIDTH - [14:12] */ 1652*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_WIDTH_WIDTH 3 /* WSEQ_DATA_WIDTH - [14:12] */ 1653*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_START_MASK 0x0F00 /* WSEQ_DATA_START - [11:8] */ 1654*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_START_SHIFT 8 /* WSEQ_DATA_START - [11:8] */ 1655*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_START_WIDTH 4 /* WSEQ_DATA_START - [11:8] */ 1656*4882a593Smuzhiyun #define WM8993_WSEQ_ADDR_MASK 0x00FF /* WSEQ_ADDR - [7:0] */ 1657*4882a593Smuzhiyun #define WM8993_WSEQ_ADDR_SHIFT 0 /* WSEQ_ADDR - [7:0] */ 1658*4882a593Smuzhiyun #define WM8993_WSEQ_ADDR_WIDTH 8 /* WSEQ_ADDR - [7:0] */ 1659*4882a593Smuzhiyun 1660*4882a593Smuzhiyun /* 1661*4882a593Smuzhiyun * R72 (0x48) - Write Sequencer 2 1662*4882a593Smuzhiyun */ 1663*4882a593Smuzhiyun #define WM8993_WSEQ_EOS 0x4000 /* WSEQ_EOS */ 1664*4882a593Smuzhiyun #define WM8993_WSEQ_EOS_MASK 0x4000 /* WSEQ_EOS */ 1665*4882a593Smuzhiyun #define WM8993_WSEQ_EOS_SHIFT 14 /* WSEQ_EOS */ 1666*4882a593Smuzhiyun #define WM8993_WSEQ_EOS_WIDTH 1 /* WSEQ_EOS */ 1667*4882a593Smuzhiyun #define WM8993_WSEQ_DELAY_MASK 0x0F00 /* WSEQ_DELAY - [11:8] */ 1668*4882a593Smuzhiyun #define WM8993_WSEQ_DELAY_SHIFT 8 /* WSEQ_DELAY - [11:8] */ 1669*4882a593Smuzhiyun #define WM8993_WSEQ_DELAY_WIDTH 4 /* WSEQ_DELAY - [11:8] */ 1670*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_MASK 0x00FF /* WSEQ_DATA - [7:0] */ 1671*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_SHIFT 0 /* WSEQ_DATA - [7:0] */ 1672*4882a593Smuzhiyun #define WM8993_WSEQ_DATA_WIDTH 8 /* WSEQ_DATA - [7:0] */ 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun /* 1675*4882a593Smuzhiyun * R73 (0x49) - Write Sequencer 3 1676*4882a593Smuzhiyun */ 1677*4882a593Smuzhiyun #define WM8993_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */ 1678*4882a593Smuzhiyun #define WM8993_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */ 1679*4882a593Smuzhiyun #define WM8993_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */ 1680*4882a593Smuzhiyun #define WM8993_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */ 1681*4882a593Smuzhiyun #define WM8993_WSEQ_START 0x0100 /* WSEQ_START */ 1682*4882a593Smuzhiyun #define WM8993_WSEQ_START_MASK 0x0100 /* WSEQ_START */ 1683*4882a593Smuzhiyun #define WM8993_WSEQ_START_SHIFT 8 /* WSEQ_START */ 1684*4882a593Smuzhiyun #define WM8993_WSEQ_START_WIDTH 1 /* WSEQ_START */ 1685*4882a593Smuzhiyun #define WM8993_WSEQ_START_INDEX_MASK 0x003F /* WSEQ_START_INDEX - [5:0] */ 1686*4882a593Smuzhiyun #define WM8993_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [5:0] */ 1687*4882a593Smuzhiyun #define WM8993_WSEQ_START_INDEX_WIDTH 6 /* WSEQ_START_INDEX - [5:0] */ 1688*4882a593Smuzhiyun 1689*4882a593Smuzhiyun /* 1690*4882a593Smuzhiyun * R74 (0x4A) - Write Sequencer 4 1691*4882a593Smuzhiyun */ 1692*4882a593Smuzhiyun #define WM8993_WSEQ_BUSY 0x0001 /* WSEQ_BUSY */ 1693*4882a593Smuzhiyun #define WM8993_WSEQ_BUSY_MASK 0x0001 /* WSEQ_BUSY */ 1694*4882a593Smuzhiyun #define WM8993_WSEQ_BUSY_SHIFT 0 /* WSEQ_BUSY */ 1695*4882a593Smuzhiyun #define WM8993_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */ 1696*4882a593Smuzhiyun 1697*4882a593Smuzhiyun /* 1698*4882a593Smuzhiyun * R75 (0x4B) - Write Sequencer 5 1699*4882a593Smuzhiyun */ 1700*4882a593Smuzhiyun #define WM8993_WSEQ_CURRENT_INDEX_MASK 0x003F /* WSEQ_CURRENT_INDEX - [5:0] */ 1701*4882a593Smuzhiyun #define WM8993_WSEQ_CURRENT_INDEX_SHIFT 0 /* WSEQ_CURRENT_INDEX - [5:0] */ 1702*4882a593Smuzhiyun #define WM8993_WSEQ_CURRENT_INDEX_WIDTH 6 /* WSEQ_CURRENT_INDEX - [5:0] */ 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun /* 1705*4882a593Smuzhiyun * R76 (0x4C) - Charge Pump 1 1706*4882a593Smuzhiyun */ 1707*4882a593Smuzhiyun #define WM8993_CP_ENA 0x8000 /* CP_ENA */ 1708*4882a593Smuzhiyun #define WM8993_CP_ENA_MASK 0x8000 /* CP_ENA */ 1709*4882a593Smuzhiyun #define WM8993_CP_ENA_SHIFT 15 /* CP_ENA */ 1710*4882a593Smuzhiyun #define WM8993_CP_ENA_WIDTH 1 /* CP_ENA */ 1711*4882a593Smuzhiyun 1712*4882a593Smuzhiyun /* 1713*4882a593Smuzhiyun * R81 (0x51) - Class W 0 1714*4882a593Smuzhiyun */ 1715*4882a593Smuzhiyun #define WM8993_CP_DYN_FREQ 0x0002 /* CP_DYN_FREQ */ 1716*4882a593Smuzhiyun #define WM8993_CP_DYN_FREQ_MASK 0x0002 /* CP_DYN_FREQ */ 1717*4882a593Smuzhiyun #define WM8993_CP_DYN_FREQ_SHIFT 1 /* CP_DYN_FREQ */ 1718*4882a593Smuzhiyun #define WM8993_CP_DYN_FREQ_WIDTH 1 /* CP_DYN_FREQ */ 1719*4882a593Smuzhiyun #define WM8993_CP_DYN_V 0x0001 /* CP_DYN_V */ 1720*4882a593Smuzhiyun #define WM8993_CP_DYN_V_MASK 0x0001 /* CP_DYN_V */ 1721*4882a593Smuzhiyun #define WM8993_CP_DYN_V_SHIFT 0 /* CP_DYN_V */ 1722*4882a593Smuzhiyun #define WM8993_CP_DYN_V_WIDTH 1 /* CP_DYN_V */ 1723*4882a593Smuzhiyun 1724*4882a593Smuzhiyun /* 1725*4882a593Smuzhiyun * R84 (0x54) - DC Servo 0 1726*4882a593Smuzhiyun */ 1727*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_1 0x2000 /* DCS_TRIG_SINGLE_1 */ 1728*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_1_MASK 0x2000 /* DCS_TRIG_SINGLE_1 */ 1729*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_1_SHIFT 13 /* DCS_TRIG_SINGLE_1 */ 1730*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_1_WIDTH 1 /* DCS_TRIG_SINGLE_1 */ 1731*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_0 0x1000 /* DCS_TRIG_SINGLE_0 */ 1732*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_0_MASK 0x1000 /* DCS_TRIG_SINGLE_0 */ 1733*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_0_SHIFT 12 /* DCS_TRIG_SINGLE_0 */ 1734*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SINGLE_0_WIDTH 1 /* DCS_TRIG_SINGLE_0 */ 1735*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_1 0x0200 /* DCS_TRIG_SERIES_1 */ 1736*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_1_MASK 0x0200 /* DCS_TRIG_SERIES_1 */ 1737*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_1_SHIFT 9 /* DCS_TRIG_SERIES_1 */ 1738*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_1_WIDTH 1 /* DCS_TRIG_SERIES_1 */ 1739*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_0 0x0100 /* DCS_TRIG_SERIES_0 */ 1740*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_0_MASK 0x0100 /* DCS_TRIG_SERIES_0 */ 1741*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_0_SHIFT 8 /* DCS_TRIG_SERIES_0 */ 1742*4882a593Smuzhiyun #define WM8993_DCS_TRIG_SERIES_0_WIDTH 1 /* DCS_TRIG_SERIES_0 */ 1743*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_1 0x0020 /* DCS_TRIG_STARTUP_1 */ 1744*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_1_MASK 0x0020 /* DCS_TRIG_STARTUP_1 */ 1745*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_1_SHIFT 5 /* DCS_TRIG_STARTUP_1 */ 1746*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_1_WIDTH 1 /* DCS_TRIG_STARTUP_1 */ 1747*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_0 0x0010 /* DCS_TRIG_STARTUP_0 */ 1748*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_0_MASK 0x0010 /* DCS_TRIG_STARTUP_0 */ 1749*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_0_SHIFT 4 /* DCS_TRIG_STARTUP_0 */ 1750*4882a593Smuzhiyun #define WM8993_DCS_TRIG_STARTUP_0_WIDTH 1 /* DCS_TRIG_STARTUP_0 */ 1751*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_1 0x0008 /* DCS_TRIG_DAC_WR_1 */ 1752*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_1_MASK 0x0008 /* DCS_TRIG_DAC_WR_1 */ 1753*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_1_SHIFT 3 /* DCS_TRIG_DAC_WR_1 */ 1754*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_1_WIDTH 1 /* DCS_TRIG_DAC_WR_1 */ 1755*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_0 0x0004 /* DCS_TRIG_DAC_WR_0 */ 1756*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_0_MASK 0x0004 /* DCS_TRIG_DAC_WR_0 */ 1757*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_0_SHIFT 2 /* DCS_TRIG_DAC_WR_0 */ 1758*4882a593Smuzhiyun #define WM8993_DCS_TRIG_DAC_WR_0_WIDTH 1 /* DCS_TRIG_DAC_WR_0 */ 1759*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_1 0x0002 /* DCS_ENA_CHAN_1 */ 1760*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_1_MASK 0x0002 /* DCS_ENA_CHAN_1 */ 1761*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_1_SHIFT 1 /* DCS_ENA_CHAN_1 */ 1762*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_1_WIDTH 1 /* DCS_ENA_CHAN_1 */ 1763*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_0 0x0001 /* DCS_ENA_CHAN_0 */ 1764*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_0_MASK 0x0001 /* DCS_ENA_CHAN_0 */ 1765*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_0_SHIFT 0 /* DCS_ENA_CHAN_0 */ 1766*4882a593Smuzhiyun #define WM8993_DCS_ENA_CHAN_0_WIDTH 1 /* DCS_ENA_CHAN_0 */ 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun /* 1769*4882a593Smuzhiyun * R85 (0x55) - DC Servo 1 1770*4882a593Smuzhiyun */ 1771*4882a593Smuzhiyun #define WM8993_DCS_SERIES_NO_01_MASK 0x0FE0 /* DCS_SERIES_NO_01 - [11:5] */ 1772*4882a593Smuzhiyun #define WM8993_DCS_SERIES_NO_01_SHIFT 5 /* DCS_SERIES_NO_01 - [11:5] */ 1773*4882a593Smuzhiyun #define WM8993_DCS_SERIES_NO_01_WIDTH 7 /* DCS_SERIES_NO_01 - [11:5] */ 1774*4882a593Smuzhiyun #define WM8993_DCS_TIMER_PERIOD_01_MASK 0x000F /* DCS_TIMER_PERIOD_01 - [3:0] */ 1775*4882a593Smuzhiyun #define WM8993_DCS_TIMER_PERIOD_01_SHIFT 0 /* DCS_TIMER_PERIOD_01 - [3:0] */ 1776*4882a593Smuzhiyun #define WM8993_DCS_TIMER_PERIOD_01_WIDTH 4 /* DCS_TIMER_PERIOD_01 - [3:0] */ 1777*4882a593Smuzhiyun 1778*4882a593Smuzhiyun /* 1779*4882a593Smuzhiyun * R87 (0x57) - DC Servo 3 1780*4882a593Smuzhiyun */ 1781*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_1_MASK 0xFF00 /* DCS_DAC_WR_VAL_1 - [15:8] */ 1782*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_1_SHIFT 8 /* DCS_DAC_WR_VAL_1 - [15:8] */ 1783*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_1_WIDTH 8 /* DCS_DAC_WR_VAL_1 - [15:8] */ 1784*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_0_MASK 0x00FF /* DCS_DAC_WR_VAL_0 - [7:0] */ 1785*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_0_SHIFT 0 /* DCS_DAC_WR_VAL_0 - [7:0] */ 1786*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_VAL_0_WIDTH 8 /* DCS_DAC_WR_VAL_0 - [7:0] */ 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun /* 1789*4882a593Smuzhiyun * R88 (0x58) - DC Servo Readback 0 1790*4882a593Smuzhiyun */ 1791*4882a593Smuzhiyun #define WM8993_DCS_DATAPATH_BUSY 0x4000 /* DCS_DATAPATH_BUSY */ 1792*4882a593Smuzhiyun #define WM8993_DCS_DATAPATH_BUSY_MASK 0x4000 /* DCS_DATAPATH_BUSY */ 1793*4882a593Smuzhiyun #define WM8993_DCS_DATAPATH_BUSY_SHIFT 14 /* DCS_DATAPATH_BUSY */ 1794*4882a593Smuzhiyun #define WM8993_DCS_DATAPATH_BUSY_WIDTH 1 /* DCS_DATAPATH_BUSY */ 1795*4882a593Smuzhiyun #define WM8993_DCS_CHANNEL_MASK 0x3000 /* DCS_CHANNEL - [13:12] */ 1796*4882a593Smuzhiyun #define WM8993_DCS_CHANNEL_SHIFT 12 /* DCS_CHANNEL - [13:12] */ 1797*4882a593Smuzhiyun #define WM8993_DCS_CHANNEL_WIDTH 2 /* DCS_CHANNEL - [13:12] */ 1798*4882a593Smuzhiyun #define WM8993_DCS_CAL_COMPLETE_MASK 0x0300 /* DCS_CAL_COMPLETE - [9:8] */ 1799*4882a593Smuzhiyun #define WM8993_DCS_CAL_COMPLETE_SHIFT 8 /* DCS_CAL_COMPLETE - [9:8] */ 1800*4882a593Smuzhiyun #define WM8993_DCS_CAL_COMPLETE_WIDTH 2 /* DCS_CAL_COMPLETE - [9:8] */ 1801*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_COMPLETE_MASK 0x0030 /* DCS_DAC_WR_COMPLETE - [5:4] */ 1802*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_COMPLETE_SHIFT 4 /* DCS_DAC_WR_COMPLETE - [5:4] */ 1803*4882a593Smuzhiyun #define WM8993_DCS_DAC_WR_COMPLETE_WIDTH 2 /* DCS_DAC_WR_COMPLETE - [5:4] */ 1804*4882a593Smuzhiyun #define WM8993_DCS_STARTUP_COMPLETE_MASK 0x0003 /* DCS_STARTUP_COMPLETE - [1:0] */ 1805*4882a593Smuzhiyun #define WM8993_DCS_STARTUP_COMPLETE_SHIFT 0 /* DCS_STARTUP_COMPLETE - [1:0] */ 1806*4882a593Smuzhiyun #define WM8993_DCS_STARTUP_COMPLETE_WIDTH 2 /* DCS_STARTUP_COMPLETE - [1:0] */ 1807*4882a593Smuzhiyun 1808*4882a593Smuzhiyun /* 1809*4882a593Smuzhiyun * R89 (0x59) - DC Servo Readback 1 1810*4882a593Smuzhiyun */ 1811*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_1_MASK 0x00FF /* DCS_INTEG_CHAN_1 - [7:0] */ 1812*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_1_SHIFT 0 /* DCS_INTEG_CHAN_1 - [7:0] */ 1813*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_1_WIDTH 8 /* DCS_INTEG_CHAN_1 - [7:0] */ 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun /* 1816*4882a593Smuzhiyun * R90 (0x5A) - DC Servo Readback 2 1817*4882a593Smuzhiyun */ 1818*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_0_MASK 0x00FF /* DCS_INTEG_CHAN_0 - [7:0] */ 1819*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_0_SHIFT 0 /* DCS_INTEG_CHAN_0 - [7:0] */ 1820*4882a593Smuzhiyun #define WM8993_DCS_INTEG_CHAN_0_WIDTH 8 /* DCS_INTEG_CHAN_0 - [7:0] */ 1821*4882a593Smuzhiyun 1822*4882a593Smuzhiyun /* 1823*4882a593Smuzhiyun * R96 (0x60) - Analogue HP 0 1824*4882a593Smuzhiyun */ 1825*4882a593Smuzhiyun #define WM8993_HPOUT1_AUTO_PU 0x0100 /* HPOUT1_AUTO_PU */ 1826*4882a593Smuzhiyun #define WM8993_HPOUT1_AUTO_PU_MASK 0x0100 /* HPOUT1_AUTO_PU */ 1827*4882a593Smuzhiyun #define WM8993_HPOUT1_AUTO_PU_SHIFT 8 /* HPOUT1_AUTO_PU */ 1828*4882a593Smuzhiyun #define WM8993_HPOUT1_AUTO_PU_WIDTH 1 /* HPOUT1_AUTO_PU */ 1829*4882a593Smuzhiyun #define WM8993_HPOUT1L_RMV_SHORT 0x0080 /* HPOUT1L_RMV_SHORT */ 1830*4882a593Smuzhiyun #define WM8993_HPOUT1L_RMV_SHORT_MASK 0x0080 /* HPOUT1L_RMV_SHORT */ 1831*4882a593Smuzhiyun #define WM8993_HPOUT1L_RMV_SHORT_SHIFT 7 /* HPOUT1L_RMV_SHORT */ 1832*4882a593Smuzhiyun #define WM8993_HPOUT1L_RMV_SHORT_WIDTH 1 /* HPOUT1L_RMV_SHORT */ 1833*4882a593Smuzhiyun #define WM8993_HPOUT1L_OUTP 0x0040 /* HPOUT1L_OUTP */ 1834*4882a593Smuzhiyun #define WM8993_HPOUT1L_OUTP_MASK 0x0040 /* HPOUT1L_OUTP */ 1835*4882a593Smuzhiyun #define WM8993_HPOUT1L_OUTP_SHIFT 6 /* HPOUT1L_OUTP */ 1836*4882a593Smuzhiyun #define WM8993_HPOUT1L_OUTP_WIDTH 1 /* HPOUT1L_OUTP */ 1837*4882a593Smuzhiyun #define WM8993_HPOUT1L_DLY 0x0020 /* HPOUT1L_DLY */ 1838*4882a593Smuzhiyun #define WM8993_HPOUT1L_DLY_MASK 0x0020 /* HPOUT1L_DLY */ 1839*4882a593Smuzhiyun #define WM8993_HPOUT1L_DLY_SHIFT 5 /* HPOUT1L_DLY */ 1840*4882a593Smuzhiyun #define WM8993_HPOUT1L_DLY_WIDTH 1 /* HPOUT1L_DLY */ 1841*4882a593Smuzhiyun #define WM8993_HPOUT1R_RMV_SHORT 0x0008 /* HPOUT1R_RMV_SHORT */ 1842*4882a593Smuzhiyun #define WM8993_HPOUT1R_RMV_SHORT_MASK 0x0008 /* HPOUT1R_RMV_SHORT */ 1843*4882a593Smuzhiyun #define WM8993_HPOUT1R_RMV_SHORT_SHIFT 3 /* HPOUT1R_RMV_SHORT */ 1844*4882a593Smuzhiyun #define WM8993_HPOUT1R_RMV_SHORT_WIDTH 1 /* HPOUT1R_RMV_SHORT */ 1845*4882a593Smuzhiyun #define WM8993_HPOUT1R_OUTP 0x0004 /* HPOUT1R_OUTP */ 1846*4882a593Smuzhiyun #define WM8993_HPOUT1R_OUTP_MASK 0x0004 /* HPOUT1R_OUTP */ 1847*4882a593Smuzhiyun #define WM8993_HPOUT1R_OUTP_SHIFT 2 /* HPOUT1R_OUTP */ 1848*4882a593Smuzhiyun #define WM8993_HPOUT1R_OUTP_WIDTH 1 /* HPOUT1R_OUTP */ 1849*4882a593Smuzhiyun #define WM8993_HPOUT1R_DLY 0x0002 /* HPOUT1R_DLY */ 1850*4882a593Smuzhiyun #define WM8993_HPOUT1R_DLY_MASK 0x0002 /* HPOUT1R_DLY */ 1851*4882a593Smuzhiyun #define WM8993_HPOUT1R_DLY_SHIFT 1 /* HPOUT1R_DLY */ 1852*4882a593Smuzhiyun #define WM8993_HPOUT1R_DLY_WIDTH 1 /* HPOUT1R_DLY */ 1853*4882a593Smuzhiyun 1854*4882a593Smuzhiyun /* 1855*4882a593Smuzhiyun * R98 (0x62) - EQ1 1856*4882a593Smuzhiyun */ 1857*4882a593Smuzhiyun #define WM8993_EQ_ENA 0x0001 /* EQ_ENA */ 1858*4882a593Smuzhiyun #define WM8993_EQ_ENA_MASK 0x0001 /* EQ_ENA */ 1859*4882a593Smuzhiyun #define WM8993_EQ_ENA_SHIFT 0 /* EQ_ENA */ 1860*4882a593Smuzhiyun #define WM8993_EQ_ENA_WIDTH 1 /* EQ_ENA */ 1861*4882a593Smuzhiyun 1862*4882a593Smuzhiyun /* 1863*4882a593Smuzhiyun * R99 (0x63) - EQ2 1864*4882a593Smuzhiyun */ 1865*4882a593Smuzhiyun #define WM8993_EQ_B1_GAIN_MASK 0x001F /* EQ_B1_GAIN - [4:0] */ 1866*4882a593Smuzhiyun #define WM8993_EQ_B1_GAIN_SHIFT 0 /* EQ_B1_GAIN - [4:0] */ 1867*4882a593Smuzhiyun #define WM8993_EQ_B1_GAIN_WIDTH 5 /* EQ_B1_GAIN - [4:0] */ 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun /* 1870*4882a593Smuzhiyun * R100 (0x64) - EQ3 1871*4882a593Smuzhiyun */ 1872*4882a593Smuzhiyun #define WM8993_EQ_B2_GAIN_MASK 0x001F /* EQ_B2_GAIN - [4:0] */ 1873*4882a593Smuzhiyun #define WM8993_EQ_B2_GAIN_SHIFT 0 /* EQ_B2_GAIN - [4:0] */ 1874*4882a593Smuzhiyun #define WM8993_EQ_B2_GAIN_WIDTH 5 /* EQ_B2_GAIN - [4:0] */ 1875*4882a593Smuzhiyun 1876*4882a593Smuzhiyun /* 1877*4882a593Smuzhiyun * R101 (0x65) - EQ4 1878*4882a593Smuzhiyun */ 1879*4882a593Smuzhiyun #define WM8993_EQ_B3_GAIN_MASK 0x001F /* EQ_B3_GAIN - [4:0] */ 1880*4882a593Smuzhiyun #define WM8993_EQ_B3_GAIN_SHIFT 0 /* EQ_B3_GAIN - [4:0] */ 1881*4882a593Smuzhiyun #define WM8993_EQ_B3_GAIN_WIDTH 5 /* EQ_B3_GAIN - [4:0] */ 1882*4882a593Smuzhiyun 1883*4882a593Smuzhiyun /* 1884*4882a593Smuzhiyun * R102 (0x66) - EQ5 1885*4882a593Smuzhiyun */ 1886*4882a593Smuzhiyun #define WM8993_EQ_B4_GAIN_MASK 0x001F /* EQ_B4_GAIN - [4:0] */ 1887*4882a593Smuzhiyun #define WM8993_EQ_B4_GAIN_SHIFT 0 /* EQ_B4_GAIN - [4:0] */ 1888*4882a593Smuzhiyun #define WM8993_EQ_B4_GAIN_WIDTH 5 /* EQ_B4_GAIN - [4:0] */ 1889*4882a593Smuzhiyun 1890*4882a593Smuzhiyun /* 1891*4882a593Smuzhiyun * R103 (0x67) - EQ6 1892*4882a593Smuzhiyun */ 1893*4882a593Smuzhiyun #define WM8993_EQ_B5_GAIN_MASK 0x001F /* EQ_B5_GAIN - [4:0] */ 1894*4882a593Smuzhiyun #define WM8993_EQ_B5_GAIN_SHIFT 0 /* EQ_B5_GAIN - [4:0] */ 1895*4882a593Smuzhiyun #define WM8993_EQ_B5_GAIN_WIDTH 5 /* EQ_B5_GAIN - [4:0] */ 1896*4882a593Smuzhiyun 1897*4882a593Smuzhiyun /* 1898*4882a593Smuzhiyun * R104 (0x68) - EQ7 1899*4882a593Smuzhiyun */ 1900*4882a593Smuzhiyun #define WM8993_EQ_B1_A_MASK 0xFFFF /* EQ_B1_A - [15:0] */ 1901*4882a593Smuzhiyun #define WM8993_EQ_B1_A_SHIFT 0 /* EQ_B1_A - [15:0] */ 1902*4882a593Smuzhiyun #define WM8993_EQ_B1_A_WIDTH 16 /* EQ_B1_A - [15:0] */ 1903*4882a593Smuzhiyun 1904*4882a593Smuzhiyun /* 1905*4882a593Smuzhiyun * R105 (0x69) - EQ8 1906*4882a593Smuzhiyun */ 1907*4882a593Smuzhiyun #define WM8993_EQ_B1_B_MASK 0xFFFF /* EQ_B1_B - [15:0] */ 1908*4882a593Smuzhiyun #define WM8993_EQ_B1_B_SHIFT 0 /* EQ_B1_B - [15:0] */ 1909*4882a593Smuzhiyun #define WM8993_EQ_B1_B_WIDTH 16 /* EQ_B1_B - [15:0] */ 1910*4882a593Smuzhiyun 1911*4882a593Smuzhiyun /* 1912*4882a593Smuzhiyun * R106 (0x6A) - EQ9 1913*4882a593Smuzhiyun */ 1914*4882a593Smuzhiyun #define WM8993_EQ_B1_PG_MASK 0xFFFF /* EQ_B1_PG - [15:0] */ 1915*4882a593Smuzhiyun #define WM8993_EQ_B1_PG_SHIFT 0 /* EQ_B1_PG - [15:0] */ 1916*4882a593Smuzhiyun #define WM8993_EQ_B1_PG_WIDTH 16 /* EQ_B1_PG - [15:0] */ 1917*4882a593Smuzhiyun 1918*4882a593Smuzhiyun /* 1919*4882a593Smuzhiyun * R107 (0x6B) - EQ10 1920*4882a593Smuzhiyun */ 1921*4882a593Smuzhiyun #define WM8993_EQ_B2_A_MASK 0xFFFF /* EQ_B2_A - [15:0] */ 1922*4882a593Smuzhiyun #define WM8993_EQ_B2_A_SHIFT 0 /* EQ_B2_A - [15:0] */ 1923*4882a593Smuzhiyun #define WM8993_EQ_B2_A_WIDTH 16 /* EQ_B2_A - [15:0] */ 1924*4882a593Smuzhiyun 1925*4882a593Smuzhiyun /* 1926*4882a593Smuzhiyun * R108 (0x6C) - EQ11 1927*4882a593Smuzhiyun */ 1928*4882a593Smuzhiyun #define WM8993_EQ_B2_B_MASK 0xFFFF /* EQ_B2_B - [15:0] */ 1929*4882a593Smuzhiyun #define WM8993_EQ_B2_B_SHIFT 0 /* EQ_B2_B - [15:0] */ 1930*4882a593Smuzhiyun #define WM8993_EQ_B2_B_WIDTH 16 /* EQ_B2_B - [15:0] */ 1931*4882a593Smuzhiyun 1932*4882a593Smuzhiyun /* 1933*4882a593Smuzhiyun * R109 (0x6D) - EQ12 1934*4882a593Smuzhiyun */ 1935*4882a593Smuzhiyun #define WM8993_EQ_B2_C_MASK 0xFFFF /* EQ_B2_C - [15:0] */ 1936*4882a593Smuzhiyun #define WM8993_EQ_B2_C_SHIFT 0 /* EQ_B2_C - [15:0] */ 1937*4882a593Smuzhiyun #define WM8993_EQ_B2_C_WIDTH 16 /* EQ_B2_C - [15:0] */ 1938*4882a593Smuzhiyun 1939*4882a593Smuzhiyun /* 1940*4882a593Smuzhiyun * R110 (0x6E) - EQ13 1941*4882a593Smuzhiyun */ 1942*4882a593Smuzhiyun #define WM8993_EQ_B2_PG_MASK 0xFFFF /* EQ_B2_PG - [15:0] */ 1943*4882a593Smuzhiyun #define WM8993_EQ_B2_PG_SHIFT 0 /* EQ_B2_PG - [15:0] */ 1944*4882a593Smuzhiyun #define WM8993_EQ_B2_PG_WIDTH 16 /* EQ_B2_PG - [15:0] */ 1945*4882a593Smuzhiyun 1946*4882a593Smuzhiyun /* 1947*4882a593Smuzhiyun * R111 (0x6F) - EQ14 1948*4882a593Smuzhiyun */ 1949*4882a593Smuzhiyun #define WM8993_EQ_B3_A_MASK 0xFFFF /* EQ_B3_A - [15:0] */ 1950*4882a593Smuzhiyun #define WM8993_EQ_B3_A_SHIFT 0 /* EQ_B3_A - [15:0] */ 1951*4882a593Smuzhiyun #define WM8993_EQ_B3_A_WIDTH 16 /* EQ_B3_A - [15:0] */ 1952*4882a593Smuzhiyun 1953*4882a593Smuzhiyun /* 1954*4882a593Smuzhiyun * R112 (0x70) - EQ15 1955*4882a593Smuzhiyun */ 1956*4882a593Smuzhiyun #define WM8993_EQ_B3_B_MASK 0xFFFF /* EQ_B3_B - [15:0] */ 1957*4882a593Smuzhiyun #define WM8993_EQ_B3_B_SHIFT 0 /* EQ_B3_B - [15:0] */ 1958*4882a593Smuzhiyun #define WM8993_EQ_B3_B_WIDTH 16 /* EQ_B3_B - [15:0] */ 1959*4882a593Smuzhiyun 1960*4882a593Smuzhiyun /* 1961*4882a593Smuzhiyun * R113 (0x71) - EQ16 1962*4882a593Smuzhiyun */ 1963*4882a593Smuzhiyun #define WM8993_EQ_B3_C_MASK 0xFFFF /* EQ_B3_C - [15:0] */ 1964*4882a593Smuzhiyun #define WM8993_EQ_B3_C_SHIFT 0 /* EQ_B3_C - [15:0] */ 1965*4882a593Smuzhiyun #define WM8993_EQ_B3_C_WIDTH 16 /* EQ_B3_C - [15:0] */ 1966*4882a593Smuzhiyun 1967*4882a593Smuzhiyun /* 1968*4882a593Smuzhiyun * R114 (0x72) - EQ17 1969*4882a593Smuzhiyun */ 1970*4882a593Smuzhiyun #define WM8993_EQ_B3_PG_MASK 0xFFFF /* EQ_B3_PG - [15:0] */ 1971*4882a593Smuzhiyun #define WM8993_EQ_B3_PG_SHIFT 0 /* EQ_B3_PG - [15:0] */ 1972*4882a593Smuzhiyun #define WM8993_EQ_B3_PG_WIDTH 16 /* EQ_B3_PG - [15:0] */ 1973*4882a593Smuzhiyun 1974*4882a593Smuzhiyun /* 1975*4882a593Smuzhiyun * R115 (0x73) - EQ18 1976*4882a593Smuzhiyun */ 1977*4882a593Smuzhiyun #define WM8993_EQ_B4_A_MASK 0xFFFF /* EQ_B4_A - [15:0] */ 1978*4882a593Smuzhiyun #define WM8993_EQ_B4_A_SHIFT 0 /* EQ_B4_A - [15:0] */ 1979*4882a593Smuzhiyun #define WM8993_EQ_B4_A_WIDTH 16 /* EQ_B4_A - [15:0] */ 1980*4882a593Smuzhiyun 1981*4882a593Smuzhiyun /* 1982*4882a593Smuzhiyun * R116 (0x74) - EQ19 1983*4882a593Smuzhiyun */ 1984*4882a593Smuzhiyun #define WM8993_EQ_B4_B_MASK 0xFFFF /* EQ_B4_B - [15:0] */ 1985*4882a593Smuzhiyun #define WM8993_EQ_B4_B_SHIFT 0 /* EQ_B4_B - [15:0] */ 1986*4882a593Smuzhiyun #define WM8993_EQ_B4_B_WIDTH 16 /* EQ_B4_B - [15:0] */ 1987*4882a593Smuzhiyun 1988*4882a593Smuzhiyun /* 1989*4882a593Smuzhiyun * R117 (0x75) - EQ20 1990*4882a593Smuzhiyun */ 1991*4882a593Smuzhiyun #define WM8993_EQ_B4_C_MASK 0xFFFF /* EQ_B4_C - [15:0] */ 1992*4882a593Smuzhiyun #define WM8993_EQ_B4_C_SHIFT 0 /* EQ_B4_C - [15:0] */ 1993*4882a593Smuzhiyun #define WM8993_EQ_B4_C_WIDTH 16 /* EQ_B4_C - [15:0] */ 1994*4882a593Smuzhiyun 1995*4882a593Smuzhiyun /* 1996*4882a593Smuzhiyun * R118 (0x76) - EQ21 1997*4882a593Smuzhiyun */ 1998*4882a593Smuzhiyun #define WM8993_EQ_B4_PG_MASK 0xFFFF /* EQ_B4_PG - [15:0] */ 1999*4882a593Smuzhiyun #define WM8993_EQ_B4_PG_SHIFT 0 /* EQ_B4_PG - [15:0] */ 2000*4882a593Smuzhiyun #define WM8993_EQ_B4_PG_WIDTH 16 /* EQ_B4_PG - [15:0] */ 2001*4882a593Smuzhiyun 2002*4882a593Smuzhiyun /* 2003*4882a593Smuzhiyun * R119 (0x77) - EQ22 2004*4882a593Smuzhiyun */ 2005*4882a593Smuzhiyun #define WM8993_EQ_B5_A_MASK 0xFFFF /* EQ_B5_A - [15:0] */ 2006*4882a593Smuzhiyun #define WM8993_EQ_B5_A_SHIFT 0 /* EQ_B5_A - [15:0] */ 2007*4882a593Smuzhiyun #define WM8993_EQ_B5_A_WIDTH 16 /* EQ_B5_A - [15:0] */ 2008*4882a593Smuzhiyun 2009*4882a593Smuzhiyun /* 2010*4882a593Smuzhiyun * R120 (0x78) - EQ23 2011*4882a593Smuzhiyun */ 2012*4882a593Smuzhiyun #define WM8993_EQ_B5_B_MASK 0xFFFF /* EQ_B5_B - [15:0] */ 2013*4882a593Smuzhiyun #define WM8993_EQ_B5_B_SHIFT 0 /* EQ_B5_B - [15:0] */ 2014*4882a593Smuzhiyun #define WM8993_EQ_B5_B_WIDTH 16 /* EQ_B5_B - [15:0] */ 2015*4882a593Smuzhiyun 2016*4882a593Smuzhiyun /* 2017*4882a593Smuzhiyun * R121 (0x79) - EQ24 2018*4882a593Smuzhiyun */ 2019*4882a593Smuzhiyun #define WM8993_EQ_B5_PG_MASK 0xFFFF /* EQ_B5_PG - [15:0] */ 2020*4882a593Smuzhiyun #define WM8993_EQ_B5_PG_SHIFT 0 /* EQ_B5_PG - [15:0] */ 2021*4882a593Smuzhiyun #define WM8993_EQ_B5_PG_WIDTH 16 /* EQ_B5_PG - [15:0] */ 2022*4882a593Smuzhiyun 2023*4882a593Smuzhiyun /* 2024*4882a593Smuzhiyun * R122 (0x7A) - Digital Pulls 2025*4882a593Smuzhiyun */ 2026*4882a593Smuzhiyun #define WM8993_MCLK_PU 0x0080 /* MCLK_PU */ 2027*4882a593Smuzhiyun #define WM8993_MCLK_PU_MASK 0x0080 /* MCLK_PU */ 2028*4882a593Smuzhiyun #define WM8993_MCLK_PU_SHIFT 7 /* MCLK_PU */ 2029*4882a593Smuzhiyun #define WM8993_MCLK_PU_WIDTH 1 /* MCLK_PU */ 2030*4882a593Smuzhiyun #define WM8993_MCLK_PD 0x0040 /* MCLK_PD */ 2031*4882a593Smuzhiyun #define WM8993_MCLK_PD_MASK 0x0040 /* MCLK_PD */ 2032*4882a593Smuzhiyun #define WM8993_MCLK_PD_SHIFT 6 /* MCLK_PD */ 2033*4882a593Smuzhiyun #define WM8993_MCLK_PD_WIDTH 1 /* MCLK_PD */ 2034*4882a593Smuzhiyun #define WM8993_DACDAT_PU 0x0020 /* DACDAT_PU */ 2035*4882a593Smuzhiyun #define WM8993_DACDAT_PU_MASK 0x0020 /* DACDAT_PU */ 2036*4882a593Smuzhiyun #define WM8993_DACDAT_PU_SHIFT 5 /* DACDAT_PU */ 2037*4882a593Smuzhiyun #define WM8993_DACDAT_PU_WIDTH 1 /* DACDAT_PU */ 2038*4882a593Smuzhiyun #define WM8993_DACDAT_PD 0x0010 /* DACDAT_PD */ 2039*4882a593Smuzhiyun #define WM8993_DACDAT_PD_MASK 0x0010 /* DACDAT_PD */ 2040*4882a593Smuzhiyun #define WM8993_DACDAT_PD_SHIFT 4 /* DACDAT_PD */ 2041*4882a593Smuzhiyun #define WM8993_DACDAT_PD_WIDTH 1 /* DACDAT_PD */ 2042*4882a593Smuzhiyun #define WM8993_LRCLK_PU 0x0008 /* LRCLK_PU */ 2043*4882a593Smuzhiyun #define WM8993_LRCLK_PU_MASK 0x0008 /* LRCLK_PU */ 2044*4882a593Smuzhiyun #define WM8993_LRCLK_PU_SHIFT 3 /* LRCLK_PU */ 2045*4882a593Smuzhiyun #define WM8993_LRCLK_PU_WIDTH 1 /* LRCLK_PU */ 2046*4882a593Smuzhiyun #define WM8993_LRCLK_PD 0x0004 /* LRCLK_PD */ 2047*4882a593Smuzhiyun #define WM8993_LRCLK_PD_MASK 0x0004 /* LRCLK_PD */ 2048*4882a593Smuzhiyun #define WM8993_LRCLK_PD_SHIFT 2 /* LRCLK_PD */ 2049*4882a593Smuzhiyun #define WM8993_LRCLK_PD_WIDTH 1 /* LRCLK_PD */ 2050*4882a593Smuzhiyun #define WM8993_BCLK_PU 0x0002 /* BCLK_PU */ 2051*4882a593Smuzhiyun #define WM8993_BCLK_PU_MASK 0x0002 /* BCLK_PU */ 2052*4882a593Smuzhiyun #define WM8993_BCLK_PU_SHIFT 1 /* BCLK_PU */ 2053*4882a593Smuzhiyun #define WM8993_BCLK_PU_WIDTH 1 /* BCLK_PU */ 2054*4882a593Smuzhiyun #define WM8993_BCLK_PD 0x0001 /* BCLK_PD */ 2055*4882a593Smuzhiyun #define WM8993_BCLK_PD_MASK 0x0001 /* BCLK_PD */ 2056*4882a593Smuzhiyun #define WM8993_BCLK_PD_SHIFT 0 /* BCLK_PD */ 2057*4882a593Smuzhiyun #define WM8993_BCLK_PD_WIDTH 1 /* BCLK_PD */ 2058*4882a593Smuzhiyun 2059*4882a593Smuzhiyun /* 2060*4882a593Smuzhiyun * R123 (0x7B) - DRC Control 1 2061*4882a593Smuzhiyun */ 2062*4882a593Smuzhiyun #define WM8993_DRC_ENA 0x8000 /* DRC_ENA */ 2063*4882a593Smuzhiyun #define WM8993_DRC_ENA_MASK 0x8000 /* DRC_ENA */ 2064*4882a593Smuzhiyun #define WM8993_DRC_ENA_SHIFT 15 /* DRC_ENA */ 2065*4882a593Smuzhiyun #define WM8993_DRC_ENA_WIDTH 1 /* DRC_ENA */ 2066*4882a593Smuzhiyun #define WM8993_DRC_DAC_PATH 0x4000 /* DRC_DAC_PATH */ 2067*4882a593Smuzhiyun #define WM8993_DRC_DAC_PATH_MASK 0x4000 /* DRC_DAC_PATH */ 2068*4882a593Smuzhiyun #define WM8993_DRC_DAC_PATH_SHIFT 14 /* DRC_DAC_PATH */ 2069*4882a593Smuzhiyun #define WM8993_DRC_DAC_PATH_WIDTH 1 /* DRC_DAC_PATH */ 2070*4882a593Smuzhiyun #define WM8993_DRC_SMOOTH_ENA 0x0800 /* DRC_SMOOTH_ENA */ 2071*4882a593Smuzhiyun #define WM8993_DRC_SMOOTH_ENA_MASK 0x0800 /* DRC_SMOOTH_ENA */ 2072*4882a593Smuzhiyun #define WM8993_DRC_SMOOTH_ENA_SHIFT 11 /* DRC_SMOOTH_ENA */ 2073*4882a593Smuzhiyun #define WM8993_DRC_SMOOTH_ENA_WIDTH 1 /* DRC_SMOOTH_ENA */ 2074*4882a593Smuzhiyun #define WM8993_DRC_QR_ENA 0x0400 /* DRC_QR_ENA */ 2075*4882a593Smuzhiyun #define WM8993_DRC_QR_ENA_MASK 0x0400 /* DRC_QR_ENA */ 2076*4882a593Smuzhiyun #define WM8993_DRC_QR_ENA_SHIFT 10 /* DRC_QR_ENA */ 2077*4882a593Smuzhiyun #define WM8993_DRC_QR_ENA_WIDTH 1 /* DRC_QR_ENA */ 2078*4882a593Smuzhiyun #define WM8993_DRC_ANTICLIP_ENA 0x0200 /* DRC_ANTICLIP_ENA */ 2079*4882a593Smuzhiyun #define WM8993_DRC_ANTICLIP_ENA_MASK 0x0200 /* DRC_ANTICLIP_ENA */ 2080*4882a593Smuzhiyun #define WM8993_DRC_ANTICLIP_ENA_SHIFT 9 /* DRC_ANTICLIP_ENA */ 2081*4882a593Smuzhiyun #define WM8993_DRC_ANTICLIP_ENA_WIDTH 1 /* DRC_ANTICLIP_ENA */ 2082*4882a593Smuzhiyun #define WM8993_DRC_HYST_ENA 0x0100 /* DRC_HYST_ENA */ 2083*4882a593Smuzhiyun #define WM8993_DRC_HYST_ENA_MASK 0x0100 /* DRC_HYST_ENA */ 2084*4882a593Smuzhiyun #define WM8993_DRC_HYST_ENA_SHIFT 8 /* DRC_HYST_ENA */ 2085*4882a593Smuzhiyun #define WM8993_DRC_HYST_ENA_WIDTH 1 /* DRC_HYST_ENA */ 2086*4882a593Smuzhiyun #define WM8993_DRC_THRESH_HYST_MASK 0x0030 /* DRC_THRESH_HYST - [5:4] */ 2087*4882a593Smuzhiyun #define WM8993_DRC_THRESH_HYST_SHIFT 4 /* DRC_THRESH_HYST - [5:4] */ 2088*4882a593Smuzhiyun #define WM8993_DRC_THRESH_HYST_WIDTH 2 /* DRC_THRESH_HYST - [5:4] */ 2089*4882a593Smuzhiyun #define WM8993_DRC_MINGAIN_MASK 0x000C /* DRC_MINGAIN - [3:2] */ 2090*4882a593Smuzhiyun #define WM8993_DRC_MINGAIN_SHIFT 2 /* DRC_MINGAIN - [3:2] */ 2091*4882a593Smuzhiyun #define WM8993_DRC_MINGAIN_WIDTH 2 /* DRC_MINGAIN - [3:2] */ 2092*4882a593Smuzhiyun #define WM8993_DRC_MAXGAIN_MASK 0x0003 /* DRC_MAXGAIN - [1:0] */ 2093*4882a593Smuzhiyun #define WM8993_DRC_MAXGAIN_SHIFT 0 /* DRC_MAXGAIN - [1:0] */ 2094*4882a593Smuzhiyun #define WM8993_DRC_MAXGAIN_WIDTH 2 /* DRC_MAXGAIN - [1:0] */ 2095*4882a593Smuzhiyun 2096*4882a593Smuzhiyun /* 2097*4882a593Smuzhiyun * R124 (0x7C) - DRC Control 2 2098*4882a593Smuzhiyun */ 2099*4882a593Smuzhiyun #define WM8993_DRC_ATTACK_RATE_MASK 0xF000 /* DRC_ATTACK_RATE - [15:12] */ 2100*4882a593Smuzhiyun #define WM8993_DRC_ATTACK_RATE_SHIFT 12 /* DRC_ATTACK_RATE - [15:12] */ 2101*4882a593Smuzhiyun #define WM8993_DRC_ATTACK_RATE_WIDTH 4 /* DRC_ATTACK_RATE - [15:12] */ 2102*4882a593Smuzhiyun #define WM8993_DRC_DECAY_RATE_MASK 0x0F00 /* DRC_DECAY_RATE - [11:8] */ 2103*4882a593Smuzhiyun #define WM8993_DRC_DECAY_RATE_SHIFT 8 /* DRC_DECAY_RATE - [11:8] */ 2104*4882a593Smuzhiyun #define WM8993_DRC_DECAY_RATE_WIDTH 4 /* DRC_DECAY_RATE - [11:8] */ 2105*4882a593Smuzhiyun #define WM8993_DRC_THRESH_COMP_MASK 0x00FC /* DRC_THRESH_COMP - [7:2] */ 2106*4882a593Smuzhiyun #define WM8993_DRC_THRESH_COMP_SHIFT 2 /* DRC_THRESH_COMP - [7:2] */ 2107*4882a593Smuzhiyun #define WM8993_DRC_THRESH_COMP_WIDTH 6 /* DRC_THRESH_COMP - [7:2] */ 2108*4882a593Smuzhiyun 2109*4882a593Smuzhiyun /* 2110*4882a593Smuzhiyun * R125 (0x7D) - DRC Control 3 2111*4882a593Smuzhiyun */ 2112*4882a593Smuzhiyun #define WM8993_DRC_AMP_COMP_MASK 0xF800 /* DRC_AMP_COMP - [15:11] */ 2113*4882a593Smuzhiyun #define WM8993_DRC_AMP_COMP_SHIFT 11 /* DRC_AMP_COMP - [15:11] */ 2114*4882a593Smuzhiyun #define WM8993_DRC_AMP_COMP_WIDTH 5 /* DRC_AMP_COMP - [15:11] */ 2115*4882a593Smuzhiyun #define WM8993_DRC_R0_SLOPE_COMP_MASK 0x0700 /* DRC_R0_SLOPE_COMP - [10:8] */ 2116*4882a593Smuzhiyun #define WM8993_DRC_R0_SLOPE_COMP_SHIFT 8 /* DRC_R0_SLOPE_COMP - [10:8] */ 2117*4882a593Smuzhiyun #define WM8993_DRC_R0_SLOPE_COMP_WIDTH 3 /* DRC_R0_SLOPE_COMP - [10:8] */ 2118*4882a593Smuzhiyun #define WM8993_DRC_FF_DELAY 0x0080 /* DRC_FF_DELAY */ 2119*4882a593Smuzhiyun #define WM8993_DRC_FF_DELAY_MASK 0x0080 /* DRC_FF_DELAY */ 2120*4882a593Smuzhiyun #define WM8993_DRC_FF_DELAY_SHIFT 7 /* DRC_FF_DELAY */ 2121*4882a593Smuzhiyun #define WM8993_DRC_FF_DELAY_WIDTH 1 /* DRC_FF_DELAY */ 2122*4882a593Smuzhiyun #define WM8993_DRC_THRESH_QR_MASK 0x000C /* DRC_THRESH_QR - [3:2] */ 2123*4882a593Smuzhiyun #define WM8993_DRC_THRESH_QR_SHIFT 2 /* DRC_THRESH_QR - [3:2] */ 2124*4882a593Smuzhiyun #define WM8993_DRC_THRESH_QR_WIDTH 2 /* DRC_THRESH_QR - [3:2] */ 2125*4882a593Smuzhiyun #define WM8993_DRC_RATE_QR_MASK 0x0003 /* DRC_RATE_QR - [1:0] */ 2126*4882a593Smuzhiyun #define WM8993_DRC_RATE_QR_SHIFT 0 /* DRC_RATE_QR - [1:0] */ 2127*4882a593Smuzhiyun #define WM8993_DRC_RATE_QR_WIDTH 2 /* DRC_RATE_QR - [1:0] */ 2128*4882a593Smuzhiyun 2129*4882a593Smuzhiyun /* 2130*4882a593Smuzhiyun * R126 (0x7E) - DRC Control 4 2131*4882a593Smuzhiyun */ 2132*4882a593Smuzhiyun #define WM8993_DRC_R1_SLOPE_COMP_MASK 0xE000 /* DRC_R1_SLOPE_COMP - [15:13] */ 2133*4882a593Smuzhiyun #define WM8993_DRC_R1_SLOPE_COMP_SHIFT 13 /* DRC_R1_SLOPE_COMP - [15:13] */ 2134*4882a593Smuzhiyun #define WM8993_DRC_R1_SLOPE_COMP_WIDTH 3 /* DRC_R1_SLOPE_COMP - [15:13] */ 2135*4882a593Smuzhiyun #define WM8993_DRC_STARTUP_GAIN_MASK 0x1F00 /* DRC_STARTUP_GAIN - [12:8] */ 2136*4882a593Smuzhiyun #define WM8993_DRC_STARTUP_GAIN_SHIFT 8 /* DRC_STARTUP_GAIN - [12:8] */ 2137*4882a593Smuzhiyun #define WM8993_DRC_STARTUP_GAIN_WIDTH 5 /* DRC_STARTUP_GAIN - [12:8] */ 2138*4882a593Smuzhiyun 2139*4882a593Smuzhiyun #endif 2140