1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm8991.c -- WM8991 ALSA Soc Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007-2010 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun * Author: Graeme Gregory
7*4882a593Smuzhiyun * Graeme.Gregory@wolfsonmicro.com
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/soc-dapm.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/tlv.h>
26*4882a593Smuzhiyun #include <asm/div64.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "wm8991.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct wm8991_priv {
31*4882a593Smuzhiyun struct regmap *regmap;
32*4882a593Smuzhiyun unsigned int pcmclk;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct reg_default wm8991_reg_defaults[] = {
36*4882a593Smuzhiyun { 1, 0x0000 }, /* R1 - Power Management (1) */
37*4882a593Smuzhiyun { 2, 0x6000 }, /* R2 - Power Management (2) */
38*4882a593Smuzhiyun { 3, 0x0000 }, /* R3 - Power Management (3) */
39*4882a593Smuzhiyun { 4, 0x4050 }, /* R4 - Audio Interface (1) */
40*4882a593Smuzhiyun { 5, 0x4000 }, /* R5 - Audio Interface (2) */
41*4882a593Smuzhiyun { 6, 0x01C8 }, /* R6 - Clocking (1) */
42*4882a593Smuzhiyun { 7, 0x0000 }, /* R7 - Clocking (2) */
43*4882a593Smuzhiyun { 8, 0x0040 }, /* R8 - Audio Interface (3) */
44*4882a593Smuzhiyun { 9, 0x0040 }, /* R9 - Audio Interface (4) */
45*4882a593Smuzhiyun { 10, 0x0004 }, /* R10 - DAC CTRL */
46*4882a593Smuzhiyun { 11, 0x00C0 }, /* R11 - Left DAC Digital Volume */
47*4882a593Smuzhiyun { 12, 0x00C0 }, /* R12 - Right DAC Digital Volume */
48*4882a593Smuzhiyun { 13, 0x0000 }, /* R13 - Digital Side Tone */
49*4882a593Smuzhiyun { 14, 0x0100 }, /* R14 - ADC CTRL */
50*4882a593Smuzhiyun { 15, 0x00C0 }, /* R15 - Left ADC Digital Volume */
51*4882a593Smuzhiyun { 16, 0x00C0 }, /* R16 - Right ADC Digital Volume */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun { 18, 0x0000 }, /* R18 - GPIO CTRL 1 */
54*4882a593Smuzhiyun { 19, 0x1000 }, /* R19 - GPIO1 & GPIO2 */
55*4882a593Smuzhiyun { 20, 0x1010 }, /* R20 - GPIO3 & GPIO4 */
56*4882a593Smuzhiyun { 21, 0x1010 }, /* R21 - GPIO5 & GPIO6 */
57*4882a593Smuzhiyun { 22, 0x8000 }, /* R22 - GPIOCTRL 2 */
58*4882a593Smuzhiyun { 23, 0x0800 }, /* R23 - GPIO_POL */
59*4882a593Smuzhiyun { 24, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
60*4882a593Smuzhiyun { 25, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
61*4882a593Smuzhiyun { 26, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
62*4882a593Smuzhiyun { 27, 0x008B }, /* R27 - Right Line Input 3&4 Volume */
63*4882a593Smuzhiyun { 28, 0x0000 }, /* R28 - Left Output Volume */
64*4882a593Smuzhiyun { 29, 0x0000 }, /* R29 - Right Output Volume */
65*4882a593Smuzhiyun { 30, 0x0066 }, /* R30 - Line Outputs Volume */
66*4882a593Smuzhiyun { 31, 0x0022 }, /* R31 - Out3/4 Volume */
67*4882a593Smuzhiyun { 32, 0x0079 }, /* R32 - Left OPGA Volume */
68*4882a593Smuzhiyun { 33, 0x0079 }, /* R33 - Right OPGA Volume */
69*4882a593Smuzhiyun { 34, 0x0003 }, /* R34 - Speaker Volume */
70*4882a593Smuzhiyun { 35, 0x0003 }, /* R35 - ClassD1 */
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun { 37, 0x0100 }, /* R37 - ClassD3 */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun { 39, 0x0000 }, /* R39 - Input Mixer1 */
75*4882a593Smuzhiyun { 40, 0x0000 }, /* R40 - Input Mixer2 */
76*4882a593Smuzhiyun { 41, 0x0000 }, /* R41 - Input Mixer3 */
77*4882a593Smuzhiyun { 42, 0x0000 }, /* R42 - Input Mixer4 */
78*4882a593Smuzhiyun { 43, 0x0000 }, /* R43 - Input Mixer5 */
79*4882a593Smuzhiyun { 44, 0x0000 }, /* R44 - Input Mixer6 */
80*4882a593Smuzhiyun { 45, 0x0000 }, /* R45 - Output Mixer1 */
81*4882a593Smuzhiyun { 46, 0x0000 }, /* R46 - Output Mixer2 */
82*4882a593Smuzhiyun { 47, 0x0000 }, /* R47 - Output Mixer3 */
83*4882a593Smuzhiyun { 48, 0x0000 }, /* R48 - Output Mixer4 */
84*4882a593Smuzhiyun { 49, 0x0000 }, /* R49 - Output Mixer5 */
85*4882a593Smuzhiyun { 50, 0x0000 }, /* R50 - Output Mixer6 */
86*4882a593Smuzhiyun { 51, 0x0180 }, /* R51 - Out3/4 Mixer */
87*4882a593Smuzhiyun { 52, 0x0000 }, /* R52 - Line Mixer1 */
88*4882a593Smuzhiyun { 53, 0x0000 }, /* R53 - Line Mixer2 */
89*4882a593Smuzhiyun { 54, 0x0000 }, /* R54 - Speaker Mixer */
90*4882a593Smuzhiyun { 55, 0x0000 }, /* R55 - Additional Control */
91*4882a593Smuzhiyun { 56, 0x0000 }, /* R56 - AntiPOP1 */
92*4882a593Smuzhiyun { 57, 0x0000 }, /* R57 - AntiPOP2 */
93*4882a593Smuzhiyun { 58, 0x0000 }, /* R58 - MICBIAS */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun { 60, 0x0008 }, /* R60 - PLL1 */
96*4882a593Smuzhiyun { 61, 0x0031 }, /* R61 - PLL2 */
97*4882a593Smuzhiyun { 62, 0x0026 }, /* R62 - PLL3 */
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
wm8991_volatile(struct device * dev,unsigned int reg)100*4882a593Smuzhiyun static bool wm8991_volatile(struct device *dev, unsigned int reg)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun switch (reg) {
103*4882a593Smuzhiyun case WM8991_RESET:
104*4882a593Smuzhiyun return true;
105*4882a593Smuzhiyun default:
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(in_pga_tlv, -1650, 150, 0);
111*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(out_mix_tlv, -2100, 300, 0);
112*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_pga_tlv,
113*4882a593Smuzhiyun 0x00, 0x2f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(SNDRV_CTL_TLVD_DB_GAIN_MUTE, 0, 1),
114*4882a593Smuzhiyun 0x30, 0x7f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-7300, 100, 0),
115*4882a593Smuzhiyun );
116*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_dac_tlv,
117*4882a593Smuzhiyun 0x00, 0xbf, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-71625, 375, 1),
118*4882a593Smuzhiyun 0xc0, 0xff, SNDRV_CTL_TLVD_DB_SCALE_ITEM(0, 0, 0),
119*4882a593Smuzhiyun );
120*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(in_adc_tlv,
121*4882a593Smuzhiyun 0x00, 0xef, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-71625, 375, 1),
122*4882a593Smuzhiyun 0xf0, 0xff, SNDRV_CTL_TLVD_DB_SCALE_ITEM(17625, 0, 0),
123*4882a593Smuzhiyun );
124*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(out_sidetone_tlv,
125*4882a593Smuzhiyun 0x00, 0x0c, SNDRV_CTL_TLVD_DB_SCALE_ITEM(-3600, 300, 0),
126*4882a593Smuzhiyun 0x0d, 0x0f, SNDRV_CTL_TLVD_DB_SCALE_ITEM(0, 0, 0),
127*4882a593Smuzhiyun );
128*4882a593Smuzhiyun
wm899x_outpga_put_volsw_vu(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)129*4882a593Smuzhiyun static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
130*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
133*4882a593Smuzhiyun int reg = kcontrol->private_value & 0xff;
134*4882a593Smuzhiyun int ret;
135*4882a593Smuzhiyun u16 val;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = snd_soc_put_volsw(kcontrol, ucontrol);
138*4882a593Smuzhiyun if (ret < 0)
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* now hit the volume update bits (always bit 8) */
142*4882a593Smuzhiyun val = snd_soc_component_read(component, reg);
143*4882a593Smuzhiyun return snd_soc_component_write(component, reg, val | 0x0100);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static const char *wm8991_digital_sidetone[] =
147*4882a593Smuzhiyun {"None", "Left ADC", "Right ADC", "Reserved"};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8991_left_digital_sidetone_enum,
150*4882a593Smuzhiyun WM8991_DIGITAL_SIDE_TONE,
151*4882a593Smuzhiyun WM8991_ADC_TO_DACL_SHIFT,
152*4882a593Smuzhiyun wm8991_digital_sidetone);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8991_right_digital_sidetone_enum,
155*4882a593Smuzhiyun WM8991_DIGITAL_SIDE_TONE,
156*4882a593Smuzhiyun WM8991_ADC_TO_DACR_SHIFT,
157*4882a593Smuzhiyun wm8991_digital_sidetone);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static const char *wm8991_adcmode[] =
160*4882a593Smuzhiyun {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8991_right_adcmode_enum,
163*4882a593Smuzhiyun WM8991_ADC_CTRL,
164*4882a593Smuzhiyun WM8991_ADC_HPF_CUT_SHIFT,
165*4882a593Smuzhiyun wm8991_adcmode);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_snd_controls[] = {
168*4882a593Smuzhiyun /* INMIXL */
169*4882a593Smuzhiyun SOC_SINGLE("LIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L12MNBST_BIT, 1, 0),
170*4882a593Smuzhiyun SOC_SINGLE("LIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L34MNBST_BIT, 1, 0),
171*4882a593Smuzhiyun /* INMIXR */
172*4882a593Smuzhiyun SOC_SINGLE("RIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R12MNBST_BIT, 1, 0),
173*4882a593Smuzhiyun SOC_SINGLE("RIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R34MNBST_BIT, 1, 0),
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* LOMIX */
176*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER3,
177*4882a593Smuzhiyun WM8991_LLI3LOVOL_SHIFT, WM8991_LLI3LOVOL_MASK, 1, out_mix_tlv),
178*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
179*4882a593Smuzhiyun WM8991_LR12LOVOL_SHIFT, WM8991_LR12LOVOL_MASK, 1, out_mix_tlv),
180*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
181*4882a593Smuzhiyun WM8991_LL12LOVOL_SHIFT, WM8991_LL12LOVOL_MASK, 1, out_mix_tlv),
182*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER5,
183*4882a593Smuzhiyun WM8991_LRI3LOVOL_SHIFT, WM8991_LRI3LOVOL_MASK, 1, out_mix_tlv),
184*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
185*4882a593Smuzhiyun WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
186*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
187*4882a593Smuzhiyun WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* ROMIX */
190*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER4,
191*4882a593Smuzhiyun WM8991_RRI3ROVOL_SHIFT, WM8991_RRI3ROVOL_MASK, 1, out_mix_tlv),
192*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
193*4882a593Smuzhiyun WM8991_RL12ROVOL_SHIFT, WM8991_RL12ROVOL_MASK, 1, out_mix_tlv),
194*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
195*4882a593Smuzhiyun WM8991_RR12ROVOL_SHIFT, WM8991_RR12ROVOL_MASK, 1, out_mix_tlv),
196*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER6,
197*4882a593Smuzhiyun WM8991_RLI3ROVOL_SHIFT, WM8991_RLI3ROVOL_MASK, 1, out_mix_tlv),
198*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
199*4882a593Smuzhiyun WM8991_RLBROVOL_SHIFT, WM8991_RLBROVOL_MASK, 1, out_mix_tlv),
200*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
201*4882a593Smuzhiyun WM8991_RRBROVOL_SHIFT, WM8991_RRBROVOL_MASK, 1, out_mix_tlv),
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* LOUT */
204*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8991_LEFT_OUTPUT_VOLUME,
205*4882a593Smuzhiyun WM8991_LOUTVOL_SHIFT, WM8991_LOUTVOL_MASK, 0, out_pga_tlv),
206*4882a593Smuzhiyun SOC_SINGLE("LOUT ZC", WM8991_LEFT_OUTPUT_VOLUME, WM8991_LOZC_BIT, 1, 0),
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* ROUT */
209*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8991_RIGHT_OUTPUT_VOLUME,
210*4882a593Smuzhiyun WM8991_ROUTVOL_SHIFT, WM8991_ROUTVOL_MASK, 0, out_pga_tlv),
211*4882a593Smuzhiyun SOC_SINGLE("ROUT ZC", WM8991_RIGHT_OUTPUT_VOLUME, WM8991_ROZC_BIT, 1, 0),
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* LOPGA */
214*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8991_LEFT_OPGA_VOLUME,
215*4882a593Smuzhiyun WM8991_LOPGAVOL_SHIFT, WM8991_LOPGAVOL_MASK, 0, out_pga_tlv),
216*4882a593Smuzhiyun SOC_SINGLE("LOPGA ZC Switch", WM8991_LEFT_OPGA_VOLUME,
217*4882a593Smuzhiyun WM8991_LOPGAZC_BIT, 1, 0),
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* ROPGA */
220*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8991_RIGHT_OPGA_VOLUME,
221*4882a593Smuzhiyun WM8991_ROPGAVOL_SHIFT, WM8991_ROPGAVOL_MASK, 0, out_pga_tlv),
222*4882a593Smuzhiyun SOC_SINGLE("ROPGA ZC Switch", WM8991_RIGHT_OPGA_VOLUME,
223*4882a593Smuzhiyun WM8991_ROPGAZC_BIT, 1, 0),
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun SOC_SINGLE("LON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
226*4882a593Smuzhiyun WM8991_LONMUTE_BIT, 1, 0),
227*4882a593Smuzhiyun SOC_SINGLE("LOP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
228*4882a593Smuzhiyun WM8991_LOPMUTE_BIT, 1, 0),
229*4882a593Smuzhiyun SOC_SINGLE("LOP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
230*4882a593Smuzhiyun WM8991_LOATTN_BIT, 1, 0),
231*4882a593Smuzhiyun SOC_SINGLE("RON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
232*4882a593Smuzhiyun WM8991_RONMUTE_BIT, 1, 0),
233*4882a593Smuzhiyun SOC_SINGLE("ROP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
234*4882a593Smuzhiyun WM8991_ROPMUTE_BIT, 1, 0),
235*4882a593Smuzhiyun SOC_SINGLE("ROP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
236*4882a593Smuzhiyun WM8991_ROATTN_BIT, 1, 0),
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun SOC_SINGLE("OUT3 Mute Switch", WM8991_OUT3_4_VOLUME,
239*4882a593Smuzhiyun WM8991_OUT3MUTE_BIT, 1, 0),
240*4882a593Smuzhiyun SOC_SINGLE("OUT3 Attenuation Switch", WM8991_OUT3_4_VOLUME,
241*4882a593Smuzhiyun WM8991_OUT3ATTN_BIT, 1, 0),
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun SOC_SINGLE("OUT4 Mute Switch", WM8991_OUT3_4_VOLUME,
244*4882a593Smuzhiyun WM8991_OUT4MUTE_BIT, 1, 0),
245*4882a593Smuzhiyun SOC_SINGLE("OUT4 Attenuation Switch", WM8991_OUT3_4_VOLUME,
246*4882a593Smuzhiyun WM8991_OUT4ATTN_BIT, 1, 0),
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun SOC_SINGLE("Speaker Mode Switch", WM8991_CLASSD1,
249*4882a593Smuzhiyun WM8991_CDMODE_BIT, 1, 0),
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun SOC_SINGLE("Speaker Output Attenuation Volume", WM8991_SPEAKER_VOLUME,
252*4882a593Smuzhiyun WM8991_SPKVOL_SHIFT, WM8991_SPKVOL_MASK, 0),
253*4882a593Smuzhiyun SOC_SINGLE("Speaker DC Boost Volume", WM8991_CLASSD3,
254*4882a593Smuzhiyun WM8991_DCGAIN_SHIFT, WM8991_DCGAIN_MASK, 0),
255*4882a593Smuzhiyun SOC_SINGLE("Speaker AC Boost Volume", WM8991_CLASSD3,
256*4882a593Smuzhiyun WM8991_ACGAIN_SHIFT, WM8991_ACGAIN_MASK, 0),
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
259*4882a593Smuzhiyun WM8991_LEFT_DAC_DIGITAL_VOLUME,
260*4882a593Smuzhiyun WM8991_DACL_VOL_SHIFT,
261*4882a593Smuzhiyun WM8991_DACL_VOL_MASK,
262*4882a593Smuzhiyun 0,
263*4882a593Smuzhiyun out_dac_tlv),
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
266*4882a593Smuzhiyun WM8991_RIGHT_DAC_DIGITAL_VOLUME,
267*4882a593Smuzhiyun WM8991_DACR_VOL_SHIFT,
268*4882a593Smuzhiyun WM8991_DACR_VOL_MASK,
269*4882a593Smuzhiyun 0,
270*4882a593Smuzhiyun out_dac_tlv),
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun SOC_ENUM("Left Digital Sidetone", wm8991_left_digital_sidetone_enum),
273*4882a593Smuzhiyun SOC_ENUM("Right Digital Sidetone", wm8991_right_digital_sidetone_enum),
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
276*4882a593Smuzhiyun WM8991_ADCL_DAC_SVOL_SHIFT, WM8991_ADCL_DAC_SVOL_MASK, 0,
277*4882a593Smuzhiyun out_sidetone_tlv),
278*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
279*4882a593Smuzhiyun WM8991_ADCR_DAC_SVOL_SHIFT, WM8991_ADCR_DAC_SVOL_MASK, 0,
280*4882a593Smuzhiyun out_sidetone_tlv),
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8991_ADC_CTRL,
283*4882a593Smuzhiyun WM8991_ADC_HPF_ENA_BIT, 1, 0),
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun SOC_ENUM("ADC HPF Mode", wm8991_right_adcmode_enum),
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
288*4882a593Smuzhiyun WM8991_LEFT_ADC_DIGITAL_VOLUME,
289*4882a593Smuzhiyun WM8991_ADCL_VOL_SHIFT,
290*4882a593Smuzhiyun WM8991_ADCL_VOL_MASK,
291*4882a593Smuzhiyun 0,
292*4882a593Smuzhiyun in_adc_tlv),
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
295*4882a593Smuzhiyun WM8991_RIGHT_ADC_DIGITAL_VOLUME,
296*4882a593Smuzhiyun WM8991_ADCR_VOL_SHIFT,
297*4882a593Smuzhiyun WM8991_ADCR_VOL_MASK,
298*4882a593Smuzhiyun 0,
299*4882a593Smuzhiyun in_adc_tlv),
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
302*4882a593Smuzhiyun WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
303*4882a593Smuzhiyun WM8991_LIN12VOL_SHIFT,
304*4882a593Smuzhiyun WM8991_LIN12VOL_MASK,
305*4882a593Smuzhiyun 0,
306*4882a593Smuzhiyun in_pga_tlv),
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun SOC_SINGLE("LIN12 ZC Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
309*4882a593Smuzhiyun WM8991_LI12ZC_BIT, 1, 0),
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun SOC_SINGLE("LIN12 Mute Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
312*4882a593Smuzhiyun WM8991_LI12MUTE_BIT, 1, 0),
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
315*4882a593Smuzhiyun WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
316*4882a593Smuzhiyun WM8991_LIN34VOL_SHIFT,
317*4882a593Smuzhiyun WM8991_LIN34VOL_MASK,
318*4882a593Smuzhiyun 0,
319*4882a593Smuzhiyun in_pga_tlv),
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun SOC_SINGLE("LIN34 ZC Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
322*4882a593Smuzhiyun WM8991_LI34ZC_BIT, 1, 0),
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun SOC_SINGLE("LIN34 Mute Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
325*4882a593Smuzhiyun WM8991_LI34MUTE_BIT, 1, 0),
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
328*4882a593Smuzhiyun WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
329*4882a593Smuzhiyun WM8991_RIN12VOL_SHIFT,
330*4882a593Smuzhiyun WM8991_RIN12VOL_MASK,
331*4882a593Smuzhiyun 0,
332*4882a593Smuzhiyun in_pga_tlv),
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun SOC_SINGLE("RIN12 ZC Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
335*4882a593Smuzhiyun WM8991_RI12ZC_BIT, 1, 0),
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun SOC_SINGLE("RIN12 Mute Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
338*4882a593Smuzhiyun WM8991_RI12MUTE_BIT, 1, 0),
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
341*4882a593Smuzhiyun WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
342*4882a593Smuzhiyun WM8991_RIN34VOL_SHIFT,
343*4882a593Smuzhiyun WM8991_RIN34VOL_MASK,
344*4882a593Smuzhiyun 0,
345*4882a593Smuzhiyun in_pga_tlv),
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun SOC_SINGLE("RIN34 ZC Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
348*4882a593Smuzhiyun WM8991_RI34ZC_BIT, 1, 0),
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun SOC_SINGLE("RIN34 Mute Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
351*4882a593Smuzhiyun WM8991_RI34MUTE_BIT, 1, 0),
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun * _DAPM_ Controls
356*4882a593Smuzhiyun */
outmixer_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)357*4882a593Smuzhiyun static int outmixer_event(struct snd_soc_dapm_widget *w,
358*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
361*4882a593Smuzhiyun u32 reg_shift = kcontrol->private_value & 0xfff;
362*4882a593Smuzhiyun int ret = 0;
363*4882a593Smuzhiyun u16 reg;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun switch (reg_shift) {
366*4882a593Smuzhiyun case WM8991_SPEAKER_MIXER | (WM8991_LDSPK_BIT << 8):
367*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_OUTPUT_MIXER1);
368*4882a593Smuzhiyun if (reg & WM8991_LDLO) {
369*4882a593Smuzhiyun printk(KERN_WARNING
370*4882a593Smuzhiyun "Cannot set as Output Mixer 1 LDLO Set\n");
371*4882a593Smuzhiyun ret = -1;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun case WM8991_SPEAKER_MIXER | (WM8991_RDSPK_BIT << 8):
376*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_OUTPUT_MIXER2);
377*4882a593Smuzhiyun if (reg & WM8991_RDRO) {
378*4882a593Smuzhiyun printk(KERN_WARNING
379*4882a593Smuzhiyun "Cannot set as Output Mixer 2 RDRO Set\n");
380*4882a593Smuzhiyun ret = -1;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun case WM8991_OUTPUT_MIXER1 | (WM8991_LDLO_BIT << 8):
385*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_SPEAKER_MIXER);
386*4882a593Smuzhiyun if (reg & WM8991_LDSPK) {
387*4882a593Smuzhiyun printk(KERN_WARNING
388*4882a593Smuzhiyun "Cannot set as Speaker Mixer LDSPK Set\n");
389*4882a593Smuzhiyun ret = -1;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun break;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun case WM8991_OUTPUT_MIXER2 | (WM8991_RDRO_BIT << 8):
394*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_SPEAKER_MIXER);
395*4882a593Smuzhiyun if (reg & WM8991_RDSPK) {
396*4882a593Smuzhiyun printk(KERN_WARNING
397*4882a593Smuzhiyun "Cannot set as Speaker Mixer RDSPK Set\n");
398*4882a593Smuzhiyun ret = -1;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return ret;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* INMIX dB values */
407*4882a593Smuzhiyun static const SNDRV_CTL_TLVD_DECLARE_DB_SCALE(in_mix_tlv, -1200, 300, 1);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Left In PGA Connections */
410*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_lin12_pga_controls[] = {
411*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN1 Switch", WM8991_INPUT_MIXER2, WM8991_LMN1_BIT, 1, 0),
412*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN2 Switch", WM8991_INPUT_MIXER2, WM8991_LMP2_BIT, 1, 0),
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_lin34_pga_controls[] = {
416*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN3 Switch", WM8991_INPUT_MIXER2, WM8991_LMN3_BIT, 1, 0),
417*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN4 Switch", WM8991_INPUT_MIXER2, WM8991_LMP4_BIT, 1, 0),
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Right In PGA Connections */
421*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_rin12_pga_controls[] = {
422*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN1 Switch", WM8991_INPUT_MIXER2, WM8991_RMN1_BIT, 1, 0),
423*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN2 Switch", WM8991_INPUT_MIXER2, WM8991_RMP2_BIT, 1, 0),
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_rin34_pga_controls[] = {
427*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN3 Switch", WM8991_INPUT_MIXER2, WM8991_RMN3_BIT, 1, 0),
428*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN4 Switch", WM8991_INPUT_MIXER2, WM8991_RMP4_BIT, 1, 0),
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* INMIXL */
432*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_inmixl_controls[] = {
433*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8991_INPUT_MIXER3,
434*4882a593Smuzhiyun WM8991_LDBVOL_SHIFT, WM8991_LDBVOL_MASK, 0, in_mix_tlv),
435*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8991_INPUT_MIXER5, WM8991_LI2BVOL_SHIFT,
436*4882a593Smuzhiyun 7, 0, in_mix_tlv),
437*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
438*4882a593Smuzhiyun 1, 0),
439*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
440*4882a593Smuzhiyun 1, 0),
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* INMIXR */
444*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_inmixr_controls[] = {
445*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8991_INPUT_MIXER4,
446*4882a593Smuzhiyun WM8991_RDBVOL_SHIFT, WM8991_RDBVOL_MASK, 0, in_mix_tlv),
447*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8991_INPUT_MIXER6, WM8991_RI2BVOL_SHIFT,
448*4882a593Smuzhiyun 7, 0, in_mix_tlv),
449*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
450*4882a593Smuzhiyun 1, 0),
451*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
452*4882a593Smuzhiyun 1, 0),
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* AINLMUX */
456*4882a593Smuzhiyun static const char *wm8991_ainlmux[] =
457*4882a593Smuzhiyun {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8991_ainlmux_enum,
460*4882a593Smuzhiyun WM8991_INPUT_MIXER1, WM8991_AINLMODE_SHIFT,
461*4882a593Smuzhiyun wm8991_ainlmux);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_ainlmux_controls =
464*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", wm8991_ainlmux_enum);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* DIFFINL */
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /* AINRMUX */
469*4882a593Smuzhiyun static const char *wm8991_ainrmux[] =
470*4882a593Smuzhiyun {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8991_ainrmux_enum,
473*4882a593Smuzhiyun WM8991_INPUT_MIXER1, WM8991_AINRMODE_SHIFT,
474*4882a593Smuzhiyun wm8991_ainrmux);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_ainrmux_controls =
477*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", wm8991_ainrmux_enum);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* LOMIX */
480*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_lomix_controls[] = {
481*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
482*4882a593Smuzhiyun WM8991_LRBLO_BIT, 1, 0),
483*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
484*4882a593Smuzhiyun WM8991_LLBLO_BIT, 1, 0),
485*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
486*4882a593Smuzhiyun WM8991_LRI3LO_BIT, 1, 0),
487*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
488*4882a593Smuzhiyun WM8991_LLI3LO_BIT, 1, 0),
489*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
490*4882a593Smuzhiyun WM8991_LR12LO_BIT, 1, 0),
491*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
492*4882a593Smuzhiyun WM8991_LL12LO_BIT, 1, 0),
493*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8991_OUTPUT_MIXER1,
494*4882a593Smuzhiyun WM8991_LDLO_BIT, 1, 0),
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* ROMIX */
498*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_romix_controls[] = {
499*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
500*4882a593Smuzhiyun WM8991_RLBRO_BIT, 1, 0),
501*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
502*4882a593Smuzhiyun WM8991_RRBRO_BIT, 1, 0),
503*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
504*4882a593Smuzhiyun WM8991_RLI3RO_BIT, 1, 0),
505*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
506*4882a593Smuzhiyun WM8991_RRI3RO_BIT, 1, 0),
507*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
508*4882a593Smuzhiyun WM8991_RL12RO_BIT, 1, 0),
509*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
510*4882a593Smuzhiyun WM8991_RR12RO_BIT, 1, 0),
511*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8991_OUTPUT_MIXER2,
512*4882a593Smuzhiyun WM8991_RDRO_BIT, 1, 0),
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* LONMIX */
516*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_lonmix_controls[] = {
517*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
518*4882a593Smuzhiyun WM8991_LLOPGALON_BIT, 1, 0),
519*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER1,
520*4882a593Smuzhiyun WM8991_LROPGALON_BIT, 1, 0),
521*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8991_LINE_MIXER1,
522*4882a593Smuzhiyun WM8991_LOPLON_BIT, 1, 0),
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* LOPMIX */
526*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_lopmix_controls[] = {
527*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER1,
528*4882a593Smuzhiyun WM8991_LR12LOP_BIT, 1, 0),
529*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER1,
530*4882a593Smuzhiyun WM8991_LL12LOP_BIT, 1, 0),
531*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
532*4882a593Smuzhiyun WM8991_LLOPGALOP_BIT, 1, 0),
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* RONMIX */
536*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_ronmix_controls[] = {
537*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
538*4882a593Smuzhiyun WM8991_RROPGARON_BIT, 1, 0),
539*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER2,
540*4882a593Smuzhiyun WM8991_RLOPGARON_BIT, 1, 0),
541*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8991_LINE_MIXER2,
542*4882a593Smuzhiyun WM8991_ROPRON_BIT, 1, 0),
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* ROPMIX */
546*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_ropmix_controls[] = {
547*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER2,
548*4882a593Smuzhiyun WM8991_RL12ROP_BIT, 1, 0),
549*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER2,
550*4882a593Smuzhiyun WM8991_RR12ROP_BIT, 1, 0),
551*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
552*4882a593Smuzhiyun WM8991_RROPGAROP_BIT, 1, 0),
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* OUT3MIX */
556*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_out3mix_controls[] = {
557*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT3MIX LIN4RXN Bypass Switch", WM8991_OUT3_4_MIXER,
558*4882a593Smuzhiyun WM8991_LI4O3_BIT, 1, 0),
559*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8991_OUT3_4_MIXER,
560*4882a593Smuzhiyun WM8991_LPGAO3_BIT, 1, 0),
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* OUT4MIX */
564*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_out4mix_controls[] = {
565*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8991_OUT3_4_MIXER,
566*4882a593Smuzhiyun WM8991_RPGAO4_BIT, 1, 0),
567*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT4MIX RIN4RXP Bypass Switch", WM8991_OUT3_4_MIXER,
568*4882a593Smuzhiyun WM8991_RI4O4_BIT, 1, 0),
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* SPKMIX */
572*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8991_dapm_spkmix_controls[] = {
573*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
574*4882a593Smuzhiyun WM8991_LI2SPK_BIT, 1, 0),
575*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8991_SPEAKER_MIXER,
576*4882a593Smuzhiyun WM8991_LB2SPK_BIT, 1, 0),
577*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8991_SPEAKER_MIXER,
578*4882a593Smuzhiyun WM8991_LOPGASPK_BIT, 1, 0),
579*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8991_SPEAKER_MIXER,
580*4882a593Smuzhiyun WM8991_LDSPK_BIT, 1, 0),
581*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8991_SPEAKER_MIXER,
582*4882a593Smuzhiyun WM8991_RDSPK_BIT, 1, 0),
583*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8991_SPEAKER_MIXER,
584*4882a593Smuzhiyun WM8991_ROPGASPK_BIT, 1, 0),
585*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8991_SPEAKER_MIXER,
586*4882a593Smuzhiyun WM8991_RL12ROP_BIT, 1, 0),
587*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
588*4882a593Smuzhiyun WM8991_RI2SPK_BIT, 1, 0),
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8991_dapm_widgets[] = {
592*4882a593Smuzhiyun /* Input Side */
593*4882a593Smuzhiyun /* Input Lines */
594*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN1"),
595*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN2"),
596*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN3"),
597*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN4RXN"),
598*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN3"),
599*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN4RXP"),
600*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN1"),
601*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN2"),
602*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("Internal ADC Source"),
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("INL", WM8991_POWER_MANAGEMENT_2,
605*4882a593Smuzhiyun WM8991_AINL_ENA_BIT, 0, NULL, 0),
606*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("INR", WM8991_POWER_MANAGEMENT_2,
607*4882a593Smuzhiyun WM8991_AINR_ENA_BIT, 0, NULL, 0),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* DACs */
610*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8991_POWER_MANAGEMENT_2,
611*4882a593Smuzhiyun WM8991_ADCL_ENA_BIT, 0),
612*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8991_POWER_MANAGEMENT_2,
613*4882a593Smuzhiyun WM8991_ADCR_ENA_BIT, 0),
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* Input PGAs */
616*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN12_ENA_BIT,
617*4882a593Smuzhiyun 0, &wm8991_dapm_lin12_pga_controls[0],
618*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_lin12_pga_controls)),
619*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN34_ENA_BIT,
620*4882a593Smuzhiyun 0, &wm8991_dapm_lin34_pga_controls[0],
621*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_lin34_pga_controls)),
622*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN12_ENA_BIT,
623*4882a593Smuzhiyun 0, &wm8991_dapm_rin12_pga_controls[0],
624*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_rin12_pga_controls)),
625*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN34_ENA_BIT,
626*4882a593Smuzhiyun 0, &wm8991_dapm_rin34_pga_controls[0],
627*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_rin34_pga_controls)),
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* INMIXL */
630*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
631*4882a593Smuzhiyun &wm8991_dapm_inmixl_controls[0],
632*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_inmixl_controls)),
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* AINLMUX */
635*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0,
636*4882a593Smuzhiyun &wm8991_dapm_ainlmux_controls),
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* INMIXR */
639*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
640*4882a593Smuzhiyun &wm8991_dapm_inmixr_controls[0],
641*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_inmixr_controls)),
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* AINRMUX */
644*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0,
645*4882a593Smuzhiyun &wm8991_dapm_ainrmux_controls),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* Output Side */
648*4882a593Smuzhiyun /* DACs */
649*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8991_POWER_MANAGEMENT_3,
650*4882a593Smuzhiyun WM8991_DACL_ENA_BIT, 0),
651*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8991_POWER_MANAGEMENT_3,
652*4882a593Smuzhiyun WM8991_DACR_ENA_BIT, 0),
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* LOMIX */
655*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("LOMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOMIX_ENA_BIT,
656*4882a593Smuzhiyun 0, &wm8991_dapm_lomix_controls[0],
657*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_lomix_controls),
658*4882a593Smuzhiyun outmixer_event, SND_SOC_DAPM_PRE_REG),
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* LONMIX */
661*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LON_ENA_BIT, 0,
662*4882a593Smuzhiyun &wm8991_dapm_lonmix_controls[0],
663*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_lonmix_controls)),
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* LOPMIX */
666*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LOPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOP_ENA_BIT, 0,
667*4882a593Smuzhiyun &wm8991_dapm_lopmix_controls[0],
668*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_lopmix_controls)),
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* OUT3MIX */
671*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT3MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT3_ENA_BIT, 0,
672*4882a593Smuzhiyun &wm8991_dapm_out3mix_controls[0],
673*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_out3mix_controls)),
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* SPKMIX */
676*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("SPKMIX", WM8991_POWER_MANAGEMENT_1, WM8991_SPK_ENA_BIT, 0,
677*4882a593Smuzhiyun &wm8991_dapm_spkmix_controls[0],
678*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_spkmix_controls), outmixer_event,
679*4882a593Smuzhiyun SND_SOC_DAPM_PRE_REG),
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* OUT4MIX */
682*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT4MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT4_ENA_BIT, 0,
683*4882a593Smuzhiyun &wm8991_dapm_out4mix_controls[0],
684*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_out4mix_controls)),
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* ROPMIX */
687*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ROPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROP_ENA_BIT, 0,
688*4882a593Smuzhiyun &wm8991_dapm_ropmix_controls[0],
689*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_ropmix_controls)),
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* RONMIX */
692*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_RON_ENA_BIT, 0,
693*4882a593Smuzhiyun &wm8991_dapm_ronmix_controls[0],
694*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_ronmix_controls)),
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* ROMIX */
697*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("ROMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROMIX_ENA_BIT,
698*4882a593Smuzhiyun 0, &wm8991_dapm_romix_controls[0],
699*4882a593Smuzhiyun ARRAY_SIZE(wm8991_dapm_romix_controls),
700*4882a593Smuzhiyun outmixer_event, SND_SOC_DAPM_PRE_REG),
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* LOUT PGA */
703*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_LOUT_ENA_BIT, 0,
704*4882a593Smuzhiyun NULL, 0),
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* ROUT PGA */
707*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ROUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_ROUT_ENA_BIT, 0,
708*4882a593Smuzhiyun NULL, 0),
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* LOPGA */
711*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOPGA", WM8991_POWER_MANAGEMENT_3, WM8991_LOPGA_ENA_BIT, 0,
712*4882a593Smuzhiyun NULL, 0),
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* ROPGA */
715*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ROPGA", WM8991_POWER_MANAGEMENT_3, WM8991_ROPGA_ENA_BIT, 0,
716*4882a593Smuzhiyun NULL, 0),
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* MICBIAS */
719*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS", WM8991_POWER_MANAGEMENT_1,
720*4882a593Smuzhiyun WM8991_MICBIAS_ENA_BIT, 0, NULL, 0),
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LON"),
723*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOP"),
724*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT3"),
725*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUT"),
726*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKN"),
727*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKP"),
728*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("ROUT"),
729*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT4"),
730*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("ROP"),
731*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RON"),
732*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT"),
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8991_dapm_routes[] = {
738*4882a593Smuzhiyun /* Make DACs turn on when playing even if not mixed into any outputs */
739*4882a593Smuzhiyun {"Internal DAC Sink", NULL, "Left DAC"},
740*4882a593Smuzhiyun {"Internal DAC Sink", NULL, "Right DAC"},
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* Make ADCs turn on when recording even if not mixed from any inputs */
743*4882a593Smuzhiyun {"Left ADC", NULL, "Internal ADC Source"},
744*4882a593Smuzhiyun {"Right ADC", NULL, "Internal ADC Source"},
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Input Side */
747*4882a593Smuzhiyun {"INMIXL", NULL, "INL"},
748*4882a593Smuzhiyun {"AINLMUX", NULL, "INL"},
749*4882a593Smuzhiyun {"INMIXR", NULL, "INR"},
750*4882a593Smuzhiyun {"AINRMUX", NULL, "INR"},
751*4882a593Smuzhiyun /* LIN12 PGA */
752*4882a593Smuzhiyun {"LIN12 PGA", "LIN1 Switch", "LIN1"},
753*4882a593Smuzhiyun {"LIN12 PGA", "LIN2 Switch", "LIN2"},
754*4882a593Smuzhiyun /* LIN34 PGA */
755*4882a593Smuzhiyun {"LIN34 PGA", "LIN3 Switch", "LIN3"},
756*4882a593Smuzhiyun {"LIN34 PGA", "LIN4 Switch", "LIN4RXN"},
757*4882a593Smuzhiyun /* INMIXL */
758*4882a593Smuzhiyun {"INMIXL", "Record Left Volume", "LOMIX"},
759*4882a593Smuzhiyun {"INMIXL", "LIN2 Volume", "LIN2"},
760*4882a593Smuzhiyun {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
761*4882a593Smuzhiyun {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
762*4882a593Smuzhiyun /* AINLMUX */
763*4882a593Smuzhiyun {"AINLMUX", "INMIXL Mix", "INMIXL"},
764*4882a593Smuzhiyun {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
765*4882a593Smuzhiyun {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
766*4882a593Smuzhiyun {"AINLMUX", "RXVOICE Mix", "LIN4RXN"},
767*4882a593Smuzhiyun {"AINLMUX", "RXVOICE Mix", "RIN4RXP"},
768*4882a593Smuzhiyun /* ADC */
769*4882a593Smuzhiyun {"Left ADC", NULL, "AINLMUX"},
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* RIN12 PGA */
772*4882a593Smuzhiyun {"RIN12 PGA", "RIN1 Switch", "RIN1"},
773*4882a593Smuzhiyun {"RIN12 PGA", "RIN2 Switch", "RIN2"},
774*4882a593Smuzhiyun /* RIN34 PGA */
775*4882a593Smuzhiyun {"RIN34 PGA", "RIN3 Switch", "RIN3"},
776*4882a593Smuzhiyun {"RIN34 PGA", "RIN4 Switch", "RIN4RXP"},
777*4882a593Smuzhiyun /* INMIXL */
778*4882a593Smuzhiyun {"INMIXR", "Record Right Volume", "ROMIX"},
779*4882a593Smuzhiyun {"INMIXR", "RIN2 Volume", "RIN2"},
780*4882a593Smuzhiyun {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
781*4882a593Smuzhiyun {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
782*4882a593Smuzhiyun /* AINRMUX */
783*4882a593Smuzhiyun {"AINRMUX", "INMIXR Mix", "INMIXR"},
784*4882a593Smuzhiyun {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
785*4882a593Smuzhiyun {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
786*4882a593Smuzhiyun {"AINRMUX", "RXVOICE Mix", "LIN4RXN"},
787*4882a593Smuzhiyun {"AINRMUX", "RXVOICE Mix", "RIN4RXP"},
788*4882a593Smuzhiyun /* ADC */
789*4882a593Smuzhiyun {"Right ADC", NULL, "AINRMUX"},
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* LOMIX */
792*4882a593Smuzhiyun {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
793*4882a593Smuzhiyun {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
794*4882a593Smuzhiyun {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
795*4882a593Smuzhiyun {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
796*4882a593Smuzhiyun {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
797*4882a593Smuzhiyun {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
798*4882a593Smuzhiyun {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* ROMIX */
801*4882a593Smuzhiyun {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
802*4882a593Smuzhiyun {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
803*4882a593Smuzhiyun {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
804*4882a593Smuzhiyun {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
805*4882a593Smuzhiyun {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
806*4882a593Smuzhiyun {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
807*4882a593Smuzhiyun {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* SPKMIX */
810*4882a593Smuzhiyun {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
811*4882a593Smuzhiyun {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
812*4882a593Smuzhiyun {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
813*4882a593Smuzhiyun {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
814*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
815*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
816*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
817*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* LONMIX */
820*4882a593Smuzhiyun {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
821*4882a593Smuzhiyun {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
822*4882a593Smuzhiyun {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /* LOPMIX */
825*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
826*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
827*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* OUT3MIX */
830*4882a593Smuzhiyun {"OUT3MIX", "OUT3MIX LIN4RXN Bypass Switch", "LIN4RXN"},
831*4882a593Smuzhiyun {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* OUT4MIX */
834*4882a593Smuzhiyun {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
835*4882a593Smuzhiyun {"OUT4MIX", "OUT4MIX RIN4RXP Bypass Switch", "RIN4RXP"},
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* RONMIX */
838*4882a593Smuzhiyun {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
839*4882a593Smuzhiyun {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
840*4882a593Smuzhiyun {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* ROPMIX */
843*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
844*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
845*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Out Mixer PGAs */
848*4882a593Smuzhiyun {"LOPGA", NULL, "LOMIX"},
849*4882a593Smuzhiyun {"ROPGA", NULL, "ROMIX"},
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun {"LOUT PGA", NULL, "LOMIX"},
852*4882a593Smuzhiyun {"ROUT PGA", NULL, "ROMIX"},
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Output Pins */
855*4882a593Smuzhiyun {"LON", NULL, "LONMIX"},
856*4882a593Smuzhiyun {"LOP", NULL, "LOPMIX"},
857*4882a593Smuzhiyun {"OUT", NULL, "OUT3MIX"},
858*4882a593Smuzhiyun {"LOUT", NULL, "LOUT PGA"},
859*4882a593Smuzhiyun {"SPKN", NULL, "SPKMIX"},
860*4882a593Smuzhiyun {"ROUT", NULL, "ROUT PGA"},
861*4882a593Smuzhiyun {"OUT4", NULL, "OUT4MIX"},
862*4882a593Smuzhiyun {"ROP", NULL, "ROPMIX"},
863*4882a593Smuzhiyun {"RON", NULL, "RONMIX"},
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* PLL divisors */
867*4882a593Smuzhiyun struct _pll_div {
868*4882a593Smuzhiyun u32 div2;
869*4882a593Smuzhiyun u32 n;
870*4882a593Smuzhiyun u32 k;
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* The size in bits of the pll divide multiplied by 10
874*4882a593Smuzhiyun * to allow rounding later */
875*4882a593Smuzhiyun #define FIXED_PLL_SIZE ((1 << 16) * 10)
876*4882a593Smuzhiyun
pll_factors(struct _pll_div * pll_div,unsigned int target,unsigned int source)877*4882a593Smuzhiyun static void pll_factors(struct _pll_div *pll_div, unsigned int target,
878*4882a593Smuzhiyun unsigned int source)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun u64 Kpart;
881*4882a593Smuzhiyun unsigned int K, Ndiv, Nmod;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun Ndiv = target / source;
885*4882a593Smuzhiyun if (Ndiv < 6) {
886*4882a593Smuzhiyun source >>= 1;
887*4882a593Smuzhiyun pll_div->div2 = 1;
888*4882a593Smuzhiyun Ndiv = target / source;
889*4882a593Smuzhiyun } else
890*4882a593Smuzhiyun pll_div->div2 = 0;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if ((Ndiv < 6) || (Ndiv > 12))
893*4882a593Smuzhiyun printk(KERN_WARNING
894*4882a593Smuzhiyun "WM8991 N value outwith recommended range! N = %d\n", Ndiv);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun pll_div->n = Ndiv;
897*4882a593Smuzhiyun Nmod = target % source;
898*4882a593Smuzhiyun Kpart = FIXED_PLL_SIZE * (long long)Nmod;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun do_div(Kpart, source);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun K = Kpart & 0xFFFFFFFF;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Check if we need to round */
905*4882a593Smuzhiyun if ((K % 10) >= 5)
906*4882a593Smuzhiyun K += 5;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* Move down to proper range now rounding is done */
909*4882a593Smuzhiyun K /= 10;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun pll_div->k = K;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
wm8991_set_dai_pll(struct snd_soc_dai * codec_dai,int pll_id,int src,unsigned int freq_in,unsigned int freq_out)914*4882a593Smuzhiyun static int wm8991_set_dai_pll(struct snd_soc_dai *codec_dai,
915*4882a593Smuzhiyun int pll_id, int src, unsigned int freq_in, unsigned int freq_out)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun u16 reg;
918*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
919*4882a593Smuzhiyun struct _pll_div pll_div;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (freq_in && freq_out) {
922*4882a593Smuzhiyun pll_factors(&pll_div, freq_out * 4, freq_in);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* Turn on PLL */
925*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_POWER_MANAGEMENT_2);
926*4882a593Smuzhiyun reg |= WM8991_PLL_ENA;
927*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_2, reg);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* sysclk comes from PLL */
930*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_CLOCKING_2);
931*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_CLOCKING_2, reg | WM8991_SYSCLK_SRC);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* set up N , fractional mode and pre-divisor if necessary */
934*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_PLL1, pll_div.n | WM8991_SDM |
935*4882a593Smuzhiyun (pll_div.div2 ? WM8991_PRESCALE : 0));
936*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_PLL2, (u8)(pll_div.k>>8));
937*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_PLL3, (u8)(pll_div.k & 0xFF));
938*4882a593Smuzhiyun } else {
939*4882a593Smuzhiyun /* Turn on PLL */
940*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_POWER_MANAGEMENT_2);
941*4882a593Smuzhiyun reg &= ~WM8991_PLL_ENA;
942*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_2, reg);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * Set's ADC and Voice DAC format.
949*4882a593Smuzhiyun */
wm8991_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)950*4882a593Smuzhiyun static int wm8991_set_dai_fmt(struct snd_soc_dai *codec_dai,
951*4882a593Smuzhiyun unsigned int fmt)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
954*4882a593Smuzhiyun u16 audio1, audio3;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun audio1 = snd_soc_component_read(component, WM8991_AUDIO_INTERFACE_1);
957*4882a593Smuzhiyun audio3 = snd_soc_component_read(component, WM8991_AUDIO_INTERFACE_3);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* set master/slave audio interface */
960*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
961*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
962*4882a593Smuzhiyun audio3 &= ~WM8991_AIF_MSTR1;
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
965*4882a593Smuzhiyun audio3 |= WM8991_AIF_MSTR1;
966*4882a593Smuzhiyun break;
967*4882a593Smuzhiyun default:
968*4882a593Smuzhiyun return -EINVAL;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_FMT_MASK;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* interface format */
974*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
975*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
976*4882a593Smuzhiyun audio1 |= WM8991_AIF_TMF_I2S;
977*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_LRCLK_INV;
978*4882a593Smuzhiyun break;
979*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
980*4882a593Smuzhiyun audio1 |= WM8991_AIF_TMF_RIGHTJ;
981*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_LRCLK_INV;
982*4882a593Smuzhiyun break;
983*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
984*4882a593Smuzhiyun audio1 |= WM8991_AIF_TMF_LEFTJ;
985*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_LRCLK_INV;
986*4882a593Smuzhiyun break;
987*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
988*4882a593Smuzhiyun audio1 |= WM8991_AIF_TMF_DSP;
989*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_LRCLK_INV;
990*4882a593Smuzhiyun break;
991*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
992*4882a593Smuzhiyun audio1 |= WM8991_AIF_TMF_DSP | WM8991_AIF_LRCLK_INV;
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun default:
995*4882a593Smuzhiyun return -EINVAL;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_AUDIO_INTERFACE_1, audio1);
999*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_AUDIO_INTERFACE_3, audio3);
1000*4882a593Smuzhiyun return 0;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun
wm8991_set_dai_clkdiv(struct snd_soc_dai * codec_dai,int div_id,int div)1003*4882a593Smuzhiyun static int wm8991_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
1004*4882a593Smuzhiyun int div_id, int div)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1007*4882a593Smuzhiyun u16 reg;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun switch (div_id) {
1010*4882a593Smuzhiyun case WM8991_MCLK_DIV:
1011*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_CLOCKING_2) &
1012*4882a593Smuzhiyun ~WM8991_MCLK_DIV_MASK;
1013*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_CLOCKING_2, reg | div);
1014*4882a593Smuzhiyun break;
1015*4882a593Smuzhiyun case WM8991_DACCLK_DIV:
1016*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_CLOCKING_2) &
1017*4882a593Smuzhiyun ~WM8991_DAC_CLKDIV_MASK;
1018*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_CLOCKING_2, reg | div);
1019*4882a593Smuzhiyun break;
1020*4882a593Smuzhiyun case WM8991_ADCCLK_DIV:
1021*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_CLOCKING_2) &
1022*4882a593Smuzhiyun ~WM8991_ADC_CLKDIV_MASK;
1023*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_CLOCKING_2, reg | div);
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun case WM8991_BCLK_DIV:
1026*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8991_CLOCKING_1) &
1027*4882a593Smuzhiyun ~WM8991_BCLK_DIV_MASK;
1028*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_CLOCKING_1, reg | div);
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun default:
1031*4882a593Smuzhiyun return -EINVAL;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun return 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun * Set PCM DAI bit size and sample rate.
1039*4882a593Smuzhiyun */
wm8991_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1040*4882a593Smuzhiyun static int wm8991_hw_params(struct snd_pcm_substream *substream,
1041*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1042*4882a593Smuzhiyun struct snd_soc_dai *dai)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1045*4882a593Smuzhiyun u16 audio1 = snd_soc_component_read(component, WM8991_AUDIO_INTERFACE_1);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun audio1 &= ~WM8991_AIF_WL_MASK;
1048*4882a593Smuzhiyun /* bit size */
1049*4882a593Smuzhiyun switch (params_width(params)) {
1050*4882a593Smuzhiyun case 16:
1051*4882a593Smuzhiyun break;
1052*4882a593Smuzhiyun case 20:
1053*4882a593Smuzhiyun audio1 |= WM8991_AIF_WL_20BITS;
1054*4882a593Smuzhiyun break;
1055*4882a593Smuzhiyun case 24:
1056*4882a593Smuzhiyun audio1 |= WM8991_AIF_WL_24BITS;
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case 32:
1059*4882a593Smuzhiyun audio1 |= WM8991_AIF_WL_32BITS;
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_AUDIO_INTERFACE_1, audio1);
1064*4882a593Smuzhiyun return 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
wm8991_mute(struct snd_soc_dai * dai,int mute,int direction)1067*4882a593Smuzhiyun static int wm8991_mute(struct snd_soc_dai *dai, int mute, int direction)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1070*4882a593Smuzhiyun u16 val;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8991_DAC_CTRL) & ~WM8991_DAC_MUTE;
1073*4882a593Smuzhiyun if (mute)
1074*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
1075*4882a593Smuzhiyun else
1076*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_DAC_CTRL, val);
1077*4882a593Smuzhiyun return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
wm8991_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1080*4882a593Smuzhiyun static int wm8991_set_bias_level(struct snd_soc_component *component,
1081*4882a593Smuzhiyun enum snd_soc_bias_level level)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun struct wm8991_priv *wm8991 = snd_soc_component_get_drvdata(component);
1084*4882a593Smuzhiyun u16 val;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun switch (level) {
1087*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1088*4882a593Smuzhiyun break;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1091*4882a593Smuzhiyun /* VMID=2*50k */
1092*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8991_POWER_MANAGEMENT_1) &
1093*4882a593Smuzhiyun ~WM8991_VMID_MODE_MASK;
1094*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, val | 0x2);
1095*4882a593Smuzhiyun break;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1098*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1099*4882a593Smuzhiyun regcache_sync(wm8991->regmap);
1100*4882a593Smuzhiyun /* Enable all output discharge bits */
1101*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
1102*4882a593Smuzhiyun WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
1103*4882a593Smuzhiyun WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
1104*4882a593Smuzhiyun WM8991_DIS_ROUT);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
1107*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_SOFTST |
1108*4882a593Smuzhiyun WM8991_BUFDCOPEN | WM8991_POBCTRL |
1109*4882a593Smuzhiyun WM8991_VMIDTOG);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* Delay to allow output caps to discharge */
1112*4882a593Smuzhiyun msleep(300);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* Disable VMIDTOG */
1115*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_SOFTST |
1116*4882a593Smuzhiyun WM8991_BUFDCOPEN | WM8991_POBCTRL);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* disable all output discharge bits */
1119*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP1, 0);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* Enable outputs */
1122*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x1b00);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun msleep(50);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Enable VMID at 2x50k */
1127*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x1f02);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun msleep(100);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Enable VREF */
1132*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x1f03);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun msleep(600);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* Enable BUFIOEN */
1137*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_SOFTST |
1138*4882a593Smuzhiyun WM8991_BUFDCOPEN | WM8991_POBCTRL |
1139*4882a593Smuzhiyun WM8991_BUFIOEN);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun /* Disable outputs */
1142*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x3);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
1145*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_BUFIOEN);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* VMID=2*250k */
1149*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8991_POWER_MANAGEMENT_1) &
1150*4882a593Smuzhiyun ~WM8991_VMID_MODE_MASK;
1151*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, val | 0x4);
1152*4882a593Smuzhiyun break;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1155*4882a593Smuzhiyun /* Enable POBCTRL and SOFT_ST */
1156*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_SOFTST |
1157*4882a593Smuzhiyun WM8991_POBCTRL | WM8991_BUFIOEN);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
1160*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, WM8991_SOFTST |
1161*4882a593Smuzhiyun WM8991_BUFDCOPEN | WM8991_POBCTRL |
1162*4882a593Smuzhiyun WM8991_BUFIOEN);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* mute DAC */
1165*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8991_DAC_CTRL);
1166*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* Enable any disabled outputs */
1169*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x1f03);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* Disable VMID */
1172*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x1f01);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun msleep(300);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Enable all output discharge bits */
1177*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
1178*4882a593Smuzhiyun WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
1179*4882a593Smuzhiyun WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
1180*4882a593Smuzhiyun WM8991_DIS_ROUT);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Disable VREF */
1183*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_POWER_MANAGEMENT_1, 0x0);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
1186*4882a593Smuzhiyun snd_soc_component_write(component, WM8991_ANTIPOP2, 0x0);
1187*4882a593Smuzhiyun regcache_mark_dirty(wm8991->regmap);
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun return 0;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun #define WM8991_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1195*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8991_ops = {
1198*4882a593Smuzhiyun .hw_params = wm8991_hw_params,
1199*4882a593Smuzhiyun .mute_stream = wm8991_mute,
1200*4882a593Smuzhiyun .set_fmt = wm8991_set_dai_fmt,
1201*4882a593Smuzhiyun .set_clkdiv = wm8991_set_dai_clkdiv,
1202*4882a593Smuzhiyun .set_pll = wm8991_set_dai_pll,
1203*4882a593Smuzhiyun .no_capture_mute = 1,
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /*
1207*4882a593Smuzhiyun * The WM8991 supports 2 different and mutually exclusive DAI
1208*4882a593Smuzhiyun * configurations.
1209*4882a593Smuzhiyun *
1210*4882a593Smuzhiyun * 1. ADC/DAC on Primary Interface
1211*4882a593Smuzhiyun * 2. ADC on Primary Interface/DAC on secondary
1212*4882a593Smuzhiyun */
1213*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8991_dai = {
1214*4882a593Smuzhiyun /* ADC/DAC on primary */
1215*4882a593Smuzhiyun .name = "wm8991",
1216*4882a593Smuzhiyun .id = 1,
1217*4882a593Smuzhiyun .playback = {
1218*4882a593Smuzhiyun .stream_name = "Playback",
1219*4882a593Smuzhiyun .channels_min = 1,
1220*4882a593Smuzhiyun .channels_max = 2,
1221*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
1222*4882a593Smuzhiyun .formats = WM8991_FORMATS
1223*4882a593Smuzhiyun },
1224*4882a593Smuzhiyun .capture = {
1225*4882a593Smuzhiyun .stream_name = "Capture",
1226*4882a593Smuzhiyun .channels_min = 1,
1227*4882a593Smuzhiyun .channels_max = 2,
1228*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
1229*4882a593Smuzhiyun .formats = WM8991_FORMATS
1230*4882a593Smuzhiyun },
1231*4882a593Smuzhiyun .ops = &wm8991_ops
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8991 = {
1235*4882a593Smuzhiyun .set_bias_level = wm8991_set_bias_level,
1236*4882a593Smuzhiyun .controls = wm8991_snd_controls,
1237*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(wm8991_snd_controls),
1238*4882a593Smuzhiyun .dapm_widgets = wm8991_dapm_widgets,
1239*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(wm8991_dapm_widgets),
1240*4882a593Smuzhiyun .dapm_routes = wm8991_dapm_routes,
1241*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(wm8991_dapm_routes),
1242*4882a593Smuzhiyun .suspend_bias_off = 1,
1243*4882a593Smuzhiyun .idle_bias_on = 1,
1244*4882a593Smuzhiyun .use_pmdown_time = 1,
1245*4882a593Smuzhiyun .endianness = 1,
1246*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun static const struct regmap_config wm8991_regmap = {
1250*4882a593Smuzhiyun .reg_bits = 8,
1251*4882a593Smuzhiyun .val_bits = 16,
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun .max_register = WM8991_PLL3,
1254*4882a593Smuzhiyun .volatile_reg = wm8991_volatile,
1255*4882a593Smuzhiyun .reg_defaults = wm8991_reg_defaults,
1256*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(wm8991_reg_defaults),
1257*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun
wm8991_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1260*4882a593Smuzhiyun static int wm8991_i2c_probe(struct i2c_client *i2c,
1261*4882a593Smuzhiyun const struct i2c_device_id *id)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct wm8991_priv *wm8991;
1264*4882a593Smuzhiyun unsigned int val;
1265*4882a593Smuzhiyun int ret;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun wm8991 = devm_kzalloc(&i2c->dev, sizeof(*wm8991), GFP_KERNEL);
1268*4882a593Smuzhiyun if (!wm8991)
1269*4882a593Smuzhiyun return -ENOMEM;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun wm8991->regmap = devm_regmap_init_i2c(i2c, &wm8991_regmap);
1272*4882a593Smuzhiyun if (IS_ERR(wm8991->regmap))
1273*4882a593Smuzhiyun return PTR_ERR(wm8991->regmap);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun i2c_set_clientdata(i2c, wm8991);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun ret = regmap_read(wm8991->regmap, WM8991_RESET, &val);
1278*4882a593Smuzhiyun if (ret != 0) {
1279*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read device ID: %d\n", ret);
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun if (val != 0x8991) {
1283*4882a593Smuzhiyun dev_err(&i2c->dev, "Device with ID %x is not a WM8991\n", val);
1284*4882a593Smuzhiyun return -EINVAL;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun ret = regmap_write(wm8991->regmap, WM8991_RESET, 0);
1288*4882a593Smuzhiyun if (ret < 0) {
1289*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
1290*4882a593Smuzhiyun return ret;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun regmap_update_bits(wm8991->regmap, WM8991_AUDIO_INTERFACE_4,
1294*4882a593Smuzhiyun WM8991_ALRCGPIO1, WM8991_ALRCGPIO1);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun regmap_update_bits(wm8991->regmap, WM8991_GPIO1_GPIO2,
1297*4882a593Smuzhiyun WM8991_GPIO1_SEL_MASK, 1);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_1,
1300*4882a593Smuzhiyun WM8991_VREF_ENA | WM8991_VMID_MODE_MASK,
1301*4882a593Smuzhiyun WM8991_VREF_ENA | WM8991_VMID_MODE_MASK);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun regmap_update_bits(wm8991->regmap, WM8991_POWER_MANAGEMENT_2,
1304*4882a593Smuzhiyun WM8991_OPCLK_ENA, WM8991_OPCLK_ENA);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun regmap_write(wm8991->regmap, WM8991_DAC_CTRL, 0);
1307*4882a593Smuzhiyun regmap_write(wm8991->regmap, WM8991_LEFT_OUTPUT_VOLUME,
1308*4882a593Smuzhiyun 0x50 | (1<<8));
1309*4882a593Smuzhiyun regmap_write(wm8991->regmap, WM8991_RIGHT_OUTPUT_VOLUME,
1310*4882a593Smuzhiyun 0x50 | (1<<8));
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1313*4882a593Smuzhiyun &soc_component_dev_wm8991, &wm8991_dai, 1);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return ret;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static const struct i2c_device_id wm8991_i2c_id[] = {
1319*4882a593Smuzhiyun { "wm8991", 0 },
1320*4882a593Smuzhiyun { }
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8991_i2c_id);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun static struct i2c_driver wm8991_i2c_driver = {
1325*4882a593Smuzhiyun .driver = {
1326*4882a593Smuzhiyun .name = "wm8991",
1327*4882a593Smuzhiyun },
1328*4882a593Smuzhiyun .probe = wm8991_i2c_probe,
1329*4882a593Smuzhiyun .id_table = wm8991_i2c_id,
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun module_i2c_driver(wm8991_i2c_driver);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8991 driver");
1335*4882a593Smuzhiyun MODULE_AUTHOR("Graeme Gregory");
1336*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1337