1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm8990.c -- WM8990 ALSA Soc Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2008 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun * Author: Liam Girdwood <lrg@slimlogic.co.uk>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun #include <asm/div64.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "wm8990.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* codec private data */
29*4882a593Smuzhiyun struct wm8990_priv {
30*4882a593Smuzhiyun struct regmap *regmap;
31*4882a593Smuzhiyun unsigned int sysclk;
32*4882a593Smuzhiyun unsigned int pcmclk;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define wm8990_reset(c) snd_soc_component_write(c, WM8990_RESET, 0)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
48*4882a593Smuzhiyun
wm899x_outpga_put_volsw_vu(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)49*4882a593Smuzhiyun static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
50*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
53*4882a593Smuzhiyun struct soc_mixer_control *mc =
54*4882a593Smuzhiyun (struct soc_mixer_control *)kcontrol->private_value;
55*4882a593Smuzhiyun int reg = mc->reg;
56*4882a593Smuzhiyun int ret;
57*4882a593Smuzhiyun u16 val;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun ret = snd_soc_put_volsw(kcontrol, ucontrol);
60*4882a593Smuzhiyun if (ret < 0)
61*4882a593Smuzhiyun return ret;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* now hit the volume update bits (always bit 8) */
64*4882a593Smuzhiyun val = snd_soc_component_read(component, reg);
65*4882a593Smuzhiyun return snd_soc_component_write(component, reg, val | 0x0100);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
69*4882a593Smuzhiyun tlv_array) \
70*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV(xname, reg, shift, max, invert, \
71*4882a593Smuzhiyun snd_soc_get_volsw, wm899x_outpga_put_volsw_vu, tlv_array)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const char *wm8990_digital_sidetone[] =
75*4882a593Smuzhiyun {"None", "Left ADC", "Right ADC", "Reserved"};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8990_left_digital_sidetone_enum,
78*4882a593Smuzhiyun WM8990_DIGITAL_SIDE_TONE,
79*4882a593Smuzhiyun WM8990_ADC_TO_DACL_SHIFT,
80*4882a593Smuzhiyun wm8990_digital_sidetone);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8990_right_digital_sidetone_enum,
83*4882a593Smuzhiyun WM8990_DIGITAL_SIDE_TONE,
84*4882a593Smuzhiyun WM8990_ADC_TO_DACR_SHIFT,
85*4882a593Smuzhiyun wm8990_digital_sidetone);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const char *wm8990_adcmode[] =
88*4882a593Smuzhiyun {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8990_right_adcmode_enum,
91*4882a593Smuzhiyun WM8990_ADC_CTRL,
92*4882a593Smuzhiyun WM8990_ADC_HPF_CUT_SHIFT,
93*4882a593Smuzhiyun wm8990_adcmode);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_snd_controls[] = {
96*4882a593Smuzhiyun /* INMIXL */
97*4882a593Smuzhiyun SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
98*4882a593Smuzhiyun SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
99*4882a593Smuzhiyun /* INMIXR */
100*4882a593Smuzhiyun SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
101*4882a593Smuzhiyun SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* LOMIX */
104*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
105*4882a593Smuzhiyun WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
106*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
107*4882a593Smuzhiyun WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
108*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
109*4882a593Smuzhiyun WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
110*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
111*4882a593Smuzhiyun WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
112*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
113*4882a593Smuzhiyun WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
114*4882a593Smuzhiyun SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
115*4882a593Smuzhiyun WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* ROMIX */
118*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
119*4882a593Smuzhiyun WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
120*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
121*4882a593Smuzhiyun WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
122*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
123*4882a593Smuzhiyun WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
124*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
125*4882a593Smuzhiyun WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
126*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
127*4882a593Smuzhiyun WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
128*4882a593Smuzhiyun SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
129*4882a593Smuzhiyun WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* LOUT */
132*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
133*4882a593Smuzhiyun WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
134*4882a593Smuzhiyun SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* ROUT */
137*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
138*4882a593Smuzhiyun WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
139*4882a593Smuzhiyun SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* LOPGA */
142*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
143*4882a593Smuzhiyun WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
144*4882a593Smuzhiyun SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
145*4882a593Smuzhiyun WM8990_LOPGAZC_BIT, 1, 0),
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* ROPGA */
148*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
149*4882a593Smuzhiyun WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
150*4882a593Smuzhiyun SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
151*4882a593Smuzhiyun WM8990_ROPGAZC_BIT, 1, 0),
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
154*4882a593Smuzhiyun WM8990_LONMUTE_BIT, 1, 0),
155*4882a593Smuzhiyun SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
156*4882a593Smuzhiyun WM8990_LOPMUTE_BIT, 1, 0),
157*4882a593Smuzhiyun SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
158*4882a593Smuzhiyun WM8990_LOATTN_BIT, 1, 0),
159*4882a593Smuzhiyun SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
160*4882a593Smuzhiyun WM8990_RONMUTE_BIT, 1, 0),
161*4882a593Smuzhiyun SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
162*4882a593Smuzhiyun WM8990_ROPMUTE_BIT, 1, 0),
163*4882a593Smuzhiyun SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
164*4882a593Smuzhiyun WM8990_ROATTN_BIT, 1, 0),
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
167*4882a593Smuzhiyun WM8990_OUT3MUTE_BIT, 1, 0),
168*4882a593Smuzhiyun SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
169*4882a593Smuzhiyun WM8990_OUT3ATTN_BIT, 1, 0),
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
172*4882a593Smuzhiyun WM8990_OUT4MUTE_BIT, 1, 0),
173*4882a593Smuzhiyun SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
174*4882a593Smuzhiyun WM8990_OUT4ATTN_BIT, 1, 0),
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
177*4882a593Smuzhiyun WM8990_CDMODE_BIT, 1, 0),
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
180*4882a593Smuzhiyun WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
181*4882a593Smuzhiyun SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
182*4882a593Smuzhiyun WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
183*4882a593Smuzhiyun SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
184*4882a593Smuzhiyun WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
185*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
186*4882a593Smuzhiyun WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
187*4882a593Smuzhiyun SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
188*4882a593Smuzhiyun WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
191*4882a593Smuzhiyun WM8990_LEFT_DAC_DIGITAL_VOLUME,
192*4882a593Smuzhiyun WM8990_DACL_VOL_SHIFT,
193*4882a593Smuzhiyun WM8990_DACL_VOL_MASK,
194*4882a593Smuzhiyun 0,
195*4882a593Smuzhiyun out_dac_tlv),
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
198*4882a593Smuzhiyun WM8990_RIGHT_DAC_DIGITAL_VOLUME,
199*4882a593Smuzhiyun WM8990_DACR_VOL_SHIFT,
200*4882a593Smuzhiyun WM8990_DACR_VOL_MASK,
201*4882a593Smuzhiyun 0,
202*4882a593Smuzhiyun out_dac_tlv),
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
205*4882a593Smuzhiyun SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
208*4882a593Smuzhiyun WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
209*4882a593Smuzhiyun out_sidetone_tlv),
210*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
211*4882a593Smuzhiyun WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
212*4882a593Smuzhiyun out_sidetone_tlv),
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
215*4882a593Smuzhiyun WM8990_ADC_HPF_ENA_BIT, 1, 0),
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
220*4882a593Smuzhiyun WM8990_LEFT_ADC_DIGITAL_VOLUME,
221*4882a593Smuzhiyun WM8990_ADCL_VOL_SHIFT,
222*4882a593Smuzhiyun WM8990_ADCL_VOL_MASK,
223*4882a593Smuzhiyun 0,
224*4882a593Smuzhiyun in_adc_tlv),
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
227*4882a593Smuzhiyun WM8990_RIGHT_ADC_DIGITAL_VOLUME,
228*4882a593Smuzhiyun WM8990_ADCR_VOL_SHIFT,
229*4882a593Smuzhiyun WM8990_ADCR_VOL_MASK,
230*4882a593Smuzhiyun 0,
231*4882a593Smuzhiyun in_adc_tlv),
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
234*4882a593Smuzhiyun WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
235*4882a593Smuzhiyun WM8990_LIN12VOL_SHIFT,
236*4882a593Smuzhiyun WM8990_LIN12VOL_MASK,
237*4882a593Smuzhiyun 0,
238*4882a593Smuzhiyun in_pga_tlv),
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
241*4882a593Smuzhiyun WM8990_LI12ZC_BIT, 1, 0),
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
244*4882a593Smuzhiyun WM8990_LI12MUTE_BIT, 1, 0),
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
247*4882a593Smuzhiyun WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
248*4882a593Smuzhiyun WM8990_LIN34VOL_SHIFT,
249*4882a593Smuzhiyun WM8990_LIN34VOL_MASK,
250*4882a593Smuzhiyun 0,
251*4882a593Smuzhiyun in_pga_tlv),
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
254*4882a593Smuzhiyun WM8990_LI34ZC_BIT, 1, 0),
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
257*4882a593Smuzhiyun WM8990_LI34MUTE_BIT, 1, 0),
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
260*4882a593Smuzhiyun WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
261*4882a593Smuzhiyun WM8990_RIN12VOL_SHIFT,
262*4882a593Smuzhiyun WM8990_RIN12VOL_MASK,
263*4882a593Smuzhiyun 0,
264*4882a593Smuzhiyun in_pga_tlv),
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
267*4882a593Smuzhiyun WM8990_RI12ZC_BIT, 1, 0),
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
270*4882a593Smuzhiyun WM8990_RI12MUTE_BIT, 1, 0),
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
273*4882a593Smuzhiyun WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
274*4882a593Smuzhiyun WM8990_RIN34VOL_SHIFT,
275*4882a593Smuzhiyun WM8990_RIN34VOL_MASK,
276*4882a593Smuzhiyun 0,
277*4882a593Smuzhiyun in_pga_tlv),
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
280*4882a593Smuzhiyun WM8990_RI34ZC_BIT, 1, 0),
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
283*4882a593Smuzhiyun WM8990_RI34MUTE_BIT, 1, 0),
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * _DAPM_ Controls
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun
outmixer_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)291*4882a593Smuzhiyun static int outmixer_event(struct snd_soc_dapm_widget *w,
292*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
295*4882a593Smuzhiyun u32 reg_shift = kcontrol->private_value & 0xfff;
296*4882a593Smuzhiyun int ret = 0;
297*4882a593Smuzhiyun u16 reg;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun switch (reg_shift) {
300*4882a593Smuzhiyun case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
301*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8990_OUTPUT_MIXER1);
302*4882a593Smuzhiyun if (reg & WM8990_LDLO) {
303*4882a593Smuzhiyun printk(KERN_WARNING
304*4882a593Smuzhiyun "Cannot set as Output Mixer 1 LDLO Set\n");
305*4882a593Smuzhiyun ret = -1;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
309*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8990_OUTPUT_MIXER2);
310*4882a593Smuzhiyun if (reg & WM8990_RDRO) {
311*4882a593Smuzhiyun printk(KERN_WARNING
312*4882a593Smuzhiyun "Cannot set as Output Mixer 2 RDRO Set\n");
313*4882a593Smuzhiyun ret = -1;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
317*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8990_SPEAKER_MIXER);
318*4882a593Smuzhiyun if (reg & WM8990_LDSPK) {
319*4882a593Smuzhiyun printk(KERN_WARNING
320*4882a593Smuzhiyun "Cannot set as Speaker Mixer LDSPK Set\n");
321*4882a593Smuzhiyun ret = -1;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
325*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8990_SPEAKER_MIXER);
326*4882a593Smuzhiyun if (reg & WM8990_RDSPK) {
327*4882a593Smuzhiyun printk(KERN_WARNING
328*4882a593Smuzhiyun "Cannot set as Speaker Mixer RDSPK Set\n");
329*4882a593Smuzhiyun ret = -1;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* INMIX dB values */
338*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_mix_tlv, -1200, 600, 0);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Left In PGA Connections */
341*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
342*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
343*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
347*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
348*4882a593Smuzhiyun SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Right In PGA Connections */
352*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
353*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
354*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
358*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
359*4882a593Smuzhiyun SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* INMIXL */
363*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
364*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
365*4882a593Smuzhiyun WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
366*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
367*4882a593Smuzhiyun 7, 0, in_mix_tlv),
368*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
369*4882a593Smuzhiyun 1, 0),
370*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
371*4882a593Smuzhiyun 1, 0),
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* INMIXR */
375*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
376*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
377*4882a593Smuzhiyun WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
378*4882a593Smuzhiyun SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
379*4882a593Smuzhiyun 7, 0, in_mix_tlv),
380*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
381*4882a593Smuzhiyun 1, 0),
382*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
383*4882a593Smuzhiyun 1, 0),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* AINLMUX */
387*4882a593Smuzhiyun static const char *wm8990_ainlmux[] =
388*4882a593Smuzhiyun {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8990_ainlmux_enum,
391*4882a593Smuzhiyun WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
392*4882a593Smuzhiyun wm8990_ainlmux);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
395*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* DIFFINL */
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* AINRMUX */
400*4882a593Smuzhiyun static const char *wm8990_ainrmux[] =
401*4882a593Smuzhiyun {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8990_ainrmux_enum,
404*4882a593Smuzhiyun WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
405*4882a593Smuzhiyun wm8990_ainrmux);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
408*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* LOMIX */
411*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
412*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
413*4882a593Smuzhiyun WM8990_LRBLO_BIT, 1, 0),
414*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
415*4882a593Smuzhiyun WM8990_LLBLO_BIT, 1, 0),
416*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
417*4882a593Smuzhiyun WM8990_LRI3LO_BIT, 1, 0),
418*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
419*4882a593Smuzhiyun WM8990_LLI3LO_BIT, 1, 0),
420*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
421*4882a593Smuzhiyun WM8990_LR12LO_BIT, 1, 0),
422*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
423*4882a593Smuzhiyun WM8990_LL12LO_BIT, 1, 0),
424*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
425*4882a593Smuzhiyun WM8990_LDLO_BIT, 1, 0),
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* ROMIX */
429*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
430*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
431*4882a593Smuzhiyun WM8990_RLBRO_BIT, 1, 0),
432*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
433*4882a593Smuzhiyun WM8990_RRBRO_BIT, 1, 0),
434*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
435*4882a593Smuzhiyun WM8990_RLI3RO_BIT, 1, 0),
436*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
437*4882a593Smuzhiyun WM8990_RRI3RO_BIT, 1, 0),
438*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
439*4882a593Smuzhiyun WM8990_RL12RO_BIT, 1, 0),
440*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
441*4882a593Smuzhiyun WM8990_RR12RO_BIT, 1, 0),
442*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
443*4882a593Smuzhiyun WM8990_RDRO_BIT, 1, 0),
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* LONMIX */
447*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
448*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
449*4882a593Smuzhiyun WM8990_LLOPGALON_BIT, 1, 0),
450*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
451*4882a593Smuzhiyun WM8990_LROPGALON_BIT, 1, 0),
452*4882a593Smuzhiyun SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
453*4882a593Smuzhiyun WM8990_LOPLON_BIT, 1, 0),
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* LOPMIX */
457*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
458*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
459*4882a593Smuzhiyun WM8990_LR12LOP_BIT, 1, 0),
460*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
461*4882a593Smuzhiyun WM8990_LL12LOP_BIT, 1, 0),
462*4882a593Smuzhiyun SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
463*4882a593Smuzhiyun WM8990_LLOPGALOP_BIT, 1, 0),
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* RONMIX */
467*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
468*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
469*4882a593Smuzhiyun WM8990_RROPGARON_BIT, 1, 0),
470*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
471*4882a593Smuzhiyun WM8990_RLOPGARON_BIT, 1, 0),
472*4882a593Smuzhiyun SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
473*4882a593Smuzhiyun WM8990_ROPRON_BIT, 1, 0),
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* ROPMIX */
477*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
478*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
479*4882a593Smuzhiyun WM8990_RL12ROP_BIT, 1, 0),
480*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
481*4882a593Smuzhiyun WM8990_RR12ROP_BIT, 1, 0),
482*4882a593Smuzhiyun SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
483*4882a593Smuzhiyun WM8990_RROPGAROP_BIT, 1, 0),
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* OUT3MIX */
487*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
488*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
489*4882a593Smuzhiyun WM8990_LI4O3_BIT, 1, 0),
490*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
491*4882a593Smuzhiyun WM8990_LPGAO3_BIT, 1, 0),
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* OUT4MIX */
495*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
496*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
497*4882a593Smuzhiyun WM8990_RPGAO4_BIT, 1, 0),
498*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
499*4882a593Smuzhiyun WM8990_RI4O4_BIT, 1, 0),
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* SPKMIX */
503*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
504*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
505*4882a593Smuzhiyun WM8990_LI2SPK_BIT, 1, 0),
506*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
507*4882a593Smuzhiyun WM8990_LB2SPK_BIT, 1, 0),
508*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
509*4882a593Smuzhiyun WM8990_LOPGASPK_BIT, 1, 0),
510*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
511*4882a593Smuzhiyun WM8990_LDSPK_BIT, 1, 0),
512*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
513*4882a593Smuzhiyun WM8990_RDSPK_BIT, 1, 0),
514*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
515*4882a593Smuzhiyun WM8990_ROPGASPK_BIT, 1, 0),
516*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
517*4882a593Smuzhiyun WM8990_RL12ROP_BIT, 1, 0),
518*4882a593Smuzhiyun SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
519*4882a593Smuzhiyun WM8990_RI2SPK_BIT, 1, 0),
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
523*4882a593Smuzhiyun /* Input Side */
524*4882a593Smuzhiyun /* Input Lines */
525*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN1"),
526*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN2"),
527*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN3"),
528*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LIN4/RXN"),
529*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN3"),
530*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN4/RXP"),
531*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN1"),
532*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RIN2"),
533*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("Internal ADC Source"),
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("INL", WM8990_POWER_MANAGEMENT_2, WM8990_AINL_ENA_BIT, 0,
536*4882a593Smuzhiyun NULL, 0),
537*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("INR", WM8990_POWER_MANAGEMENT_2, WM8990_AINR_ENA_BIT, 0,
538*4882a593Smuzhiyun NULL, 0),
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* DACs */
541*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
542*4882a593Smuzhiyun WM8990_ADCL_ENA_BIT, 0),
543*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
544*4882a593Smuzhiyun WM8990_ADCR_ENA_BIT, 0),
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Input PGAs */
547*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
548*4882a593Smuzhiyun 0, &wm8990_dapm_lin12_pga_controls[0],
549*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
550*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
551*4882a593Smuzhiyun 0, &wm8990_dapm_lin34_pga_controls[0],
552*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
553*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
554*4882a593Smuzhiyun 0, &wm8990_dapm_rin12_pga_controls[0],
555*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
556*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
557*4882a593Smuzhiyun 0, &wm8990_dapm_rin34_pga_controls[0],
558*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* INMIXL */
561*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INMIXL", SND_SOC_NOPM, 0, 0,
562*4882a593Smuzhiyun &wm8990_dapm_inmixl_controls[0],
563*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_inmixl_controls)),
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* AINLMUX */
566*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AINLMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainlmux_controls),
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* INMIXR */
569*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INMIXR", SND_SOC_NOPM, 0, 0,
570*4882a593Smuzhiyun &wm8990_dapm_inmixr_controls[0],
571*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_inmixr_controls)),
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* AINRMUX */
574*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AINRMUX", SND_SOC_NOPM, 0, 0, &wm8990_dapm_ainrmux_controls),
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Output Side */
577*4882a593Smuzhiyun /* DACs */
578*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
579*4882a593Smuzhiyun WM8990_DACL_ENA_BIT, 0),
580*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
581*4882a593Smuzhiyun WM8990_DACR_ENA_BIT, 0),
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* LOMIX */
584*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
585*4882a593Smuzhiyun 0, &wm8990_dapm_lomix_controls[0],
586*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_lomix_controls),
587*4882a593Smuzhiyun outmixer_event, SND_SOC_DAPM_PRE_REG),
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* LONMIX */
590*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
591*4882a593Smuzhiyun &wm8990_dapm_lonmix_controls[0],
592*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* LOPMIX */
595*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
596*4882a593Smuzhiyun &wm8990_dapm_lopmix_controls[0],
597*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* OUT3MIX */
600*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
601*4882a593Smuzhiyun &wm8990_dapm_out3mix_controls[0],
602*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* SPKMIX */
605*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
606*4882a593Smuzhiyun &wm8990_dapm_spkmix_controls[0],
607*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
608*4882a593Smuzhiyun SND_SOC_DAPM_PRE_REG),
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* OUT4MIX */
611*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
612*4882a593Smuzhiyun &wm8990_dapm_out4mix_controls[0],
613*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* ROPMIX */
616*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
617*4882a593Smuzhiyun &wm8990_dapm_ropmix_controls[0],
618*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* RONMIX */
621*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
622*4882a593Smuzhiyun &wm8990_dapm_ronmix_controls[0],
623*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* ROMIX */
626*4882a593Smuzhiyun SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
627*4882a593Smuzhiyun 0, &wm8990_dapm_romix_controls[0],
628*4882a593Smuzhiyun ARRAY_SIZE(wm8990_dapm_romix_controls),
629*4882a593Smuzhiyun outmixer_event, SND_SOC_DAPM_PRE_REG),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* LOUT PGA */
632*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
633*4882a593Smuzhiyun NULL, 0),
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* ROUT PGA */
636*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
637*4882a593Smuzhiyun NULL, 0),
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* LOPGA */
640*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
641*4882a593Smuzhiyun NULL, 0),
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* ROPGA */
644*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
645*4882a593Smuzhiyun NULL, 0),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* MICBIAS */
648*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS", WM8990_POWER_MANAGEMENT_1,
649*4882a593Smuzhiyun WM8990_MICBIAS_ENA_BIT, 0, NULL, 0),
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LON"),
652*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOP"),
653*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT3"),
654*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUT"),
655*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKN"),
656*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKP"),
657*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("ROUT"),
658*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("OUT4"),
659*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("ROP"),
660*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RON"),
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8990_dapm_routes[] = {
666*4882a593Smuzhiyun /* Make DACs turn on when playing even if not mixed into any outputs */
667*4882a593Smuzhiyun {"Internal DAC Sink", NULL, "Left DAC"},
668*4882a593Smuzhiyun {"Internal DAC Sink", NULL, "Right DAC"},
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Make ADCs turn on when recording even if not mixed from any inputs */
671*4882a593Smuzhiyun {"Left ADC", NULL, "Internal ADC Source"},
672*4882a593Smuzhiyun {"Right ADC", NULL, "Internal ADC Source"},
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun {"AINLMUX", NULL, "INL"},
675*4882a593Smuzhiyun {"INMIXL", NULL, "INL"},
676*4882a593Smuzhiyun {"AINRMUX", NULL, "INR"},
677*4882a593Smuzhiyun {"INMIXR", NULL, "INR"},
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Input Side */
680*4882a593Smuzhiyun /* LIN12 PGA */
681*4882a593Smuzhiyun {"LIN12 PGA", "LIN1 Switch", "LIN1"},
682*4882a593Smuzhiyun {"LIN12 PGA", "LIN2 Switch", "LIN2"},
683*4882a593Smuzhiyun /* LIN34 PGA */
684*4882a593Smuzhiyun {"LIN34 PGA", "LIN3 Switch", "LIN3"},
685*4882a593Smuzhiyun {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
686*4882a593Smuzhiyun /* INMIXL */
687*4882a593Smuzhiyun {"INMIXL", "Record Left Volume", "LOMIX"},
688*4882a593Smuzhiyun {"INMIXL", "LIN2 Volume", "LIN2"},
689*4882a593Smuzhiyun {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
690*4882a593Smuzhiyun {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
691*4882a593Smuzhiyun /* AINLMUX */
692*4882a593Smuzhiyun {"AINLMUX", "INMIXL Mix", "INMIXL"},
693*4882a593Smuzhiyun {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
694*4882a593Smuzhiyun {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
695*4882a593Smuzhiyun {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
696*4882a593Smuzhiyun {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
697*4882a593Smuzhiyun /* ADC */
698*4882a593Smuzhiyun {"Left ADC", NULL, "AINLMUX"},
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* RIN12 PGA */
701*4882a593Smuzhiyun {"RIN12 PGA", "RIN1 Switch", "RIN1"},
702*4882a593Smuzhiyun {"RIN12 PGA", "RIN2 Switch", "RIN2"},
703*4882a593Smuzhiyun /* RIN34 PGA */
704*4882a593Smuzhiyun {"RIN34 PGA", "RIN3 Switch", "RIN3"},
705*4882a593Smuzhiyun {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
706*4882a593Smuzhiyun /* INMIXL */
707*4882a593Smuzhiyun {"INMIXR", "Record Right Volume", "ROMIX"},
708*4882a593Smuzhiyun {"INMIXR", "RIN2 Volume", "RIN2"},
709*4882a593Smuzhiyun {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
710*4882a593Smuzhiyun {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
711*4882a593Smuzhiyun /* AINRMUX */
712*4882a593Smuzhiyun {"AINRMUX", "INMIXR Mix", "INMIXR"},
713*4882a593Smuzhiyun {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
714*4882a593Smuzhiyun {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
715*4882a593Smuzhiyun {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
716*4882a593Smuzhiyun {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
717*4882a593Smuzhiyun /* ADC */
718*4882a593Smuzhiyun {"Right ADC", NULL, "AINRMUX"},
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* LOMIX */
721*4882a593Smuzhiyun {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
722*4882a593Smuzhiyun {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
723*4882a593Smuzhiyun {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
724*4882a593Smuzhiyun {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
725*4882a593Smuzhiyun {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
726*4882a593Smuzhiyun {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
727*4882a593Smuzhiyun {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* ROMIX */
730*4882a593Smuzhiyun {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
731*4882a593Smuzhiyun {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
732*4882a593Smuzhiyun {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
733*4882a593Smuzhiyun {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
734*4882a593Smuzhiyun {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
735*4882a593Smuzhiyun {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
736*4882a593Smuzhiyun {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* SPKMIX */
739*4882a593Smuzhiyun {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
740*4882a593Smuzhiyun {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
741*4882a593Smuzhiyun {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
742*4882a593Smuzhiyun {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
743*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
744*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
745*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
746*4882a593Smuzhiyun {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* LONMIX */
749*4882a593Smuzhiyun {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
750*4882a593Smuzhiyun {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
751*4882a593Smuzhiyun {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* LOPMIX */
754*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
755*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
756*4882a593Smuzhiyun {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* OUT3MIX */
759*4882a593Smuzhiyun {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
760*4882a593Smuzhiyun {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* OUT4MIX */
763*4882a593Smuzhiyun {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
764*4882a593Smuzhiyun {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* RONMIX */
767*4882a593Smuzhiyun {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
768*4882a593Smuzhiyun {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
769*4882a593Smuzhiyun {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* ROPMIX */
772*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
773*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
774*4882a593Smuzhiyun {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Out Mixer PGAs */
777*4882a593Smuzhiyun {"LOPGA", NULL, "LOMIX"},
778*4882a593Smuzhiyun {"ROPGA", NULL, "ROMIX"},
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun {"LOUT PGA", NULL, "LOMIX"},
781*4882a593Smuzhiyun {"ROUT PGA", NULL, "ROMIX"},
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Output Pins */
784*4882a593Smuzhiyun {"LON", NULL, "LONMIX"},
785*4882a593Smuzhiyun {"LOP", NULL, "LOPMIX"},
786*4882a593Smuzhiyun {"OUT3", NULL, "OUT3MIX"},
787*4882a593Smuzhiyun {"LOUT", NULL, "LOUT PGA"},
788*4882a593Smuzhiyun {"SPKN", NULL, "SPKMIX"},
789*4882a593Smuzhiyun {"ROUT", NULL, "ROUT PGA"},
790*4882a593Smuzhiyun {"OUT4", NULL, "OUT4MIX"},
791*4882a593Smuzhiyun {"ROP", NULL, "ROPMIX"},
792*4882a593Smuzhiyun {"RON", NULL, "RONMIX"},
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* PLL divisors */
796*4882a593Smuzhiyun struct _pll_div {
797*4882a593Smuzhiyun u32 div2;
798*4882a593Smuzhiyun u32 n;
799*4882a593Smuzhiyun u32 k;
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* The size in bits of the pll divide multiplied by 10
803*4882a593Smuzhiyun * to allow rounding later */
804*4882a593Smuzhiyun #define FIXED_PLL_SIZE ((1 << 16) * 10)
805*4882a593Smuzhiyun
pll_factors(struct _pll_div * pll_div,unsigned int target,unsigned int source)806*4882a593Smuzhiyun static void pll_factors(struct _pll_div *pll_div, unsigned int target,
807*4882a593Smuzhiyun unsigned int source)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun u64 Kpart;
810*4882a593Smuzhiyun unsigned int K, Ndiv, Nmod;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun Ndiv = target / source;
814*4882a593Smuzhiyun if (Ndiv < 6) {
815*4882a593Smuzhiyun source >>= 1;
816*4882a593Smuzhiyun pll_div->div2 = 1;
817*4882a593Smuzhiyun Ndiv = target / source;
818*4882a593Smuzhiyun } else
819*4882a593Smuzhiyun pll_div->div2 = 0;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if ((Ndiv < 6) || (Ndiv > 12))
822*4882a593Smuzhiyun printk(KERN_WARNING
823*4882a593Smuzhiyun "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun pll_div->n = Ndiv;
826*4882a593Smuzhiyun Nmod = target % source;
827*4882a593Smuzhiyun Kpart = FIXED_PLL_SIZE * (long long)Nmod;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun do_div(Kpart, source);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun K = Kpart & 0xFFFFFFFF;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Check if we need to round */
834*4882a593Smuzhiyun if ((K % 10) >= 5)
835*4882a593Smuzhiyun K += 5;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Move down to proper range now rounding is done */
838*4882a593Smuzhiyun K /= 10;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun pll_div->k = K;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
wm8990_set_dai_pll(struct snd_soc_dai * codec_dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)843*4882a593Smuzhiyun static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
844*4882a593Smuzhiyun int source, unsigned int freq_in, unsigned int freq_out)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
847*4882a593Smuzhiyun struct _pll_div pll_div;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (freq_in && freq_out) {
850*4882a593Smuzhiyun pll_factors(&pll_div, freq_out * 4, freq_in);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Turn on PLL */
853*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_POWER_MANAGEMENT_2,
854*4882a593Smuzhiyun WM8990_PLL_ENA, WM8990_PLL_ENA);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* sysclk comes from PLL */
857*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_CLOCKING_2,
858*4882a593Smuzhiyun WM8990_SYSCLK_SRC, WM8990_SYSCLK_SRC);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* set up N , fractional mode and pre-divisor if necessary */
861*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_PLL1, pll_div.n | WM8990_SDM |
862*4882a593Smuzhiyun (pll_div.div2?WM8990_PRESCALE:0));
863*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_PLL2, (u8)(pll_div.k>>8));
864*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
865*4882a593Smuzhiyun } else {
866*4882a593Smuzhiyun /* Turn off PLL */
867*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_POWER_MANAGEMENT_2,
868*4882a593Smuzhiyun WM8990_PLL_ENA, 0);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /*
874*4882a593Smuzhiyun * Clock after PLL and dividers
875*4882a593Smuzhiyun */
wm8990_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)876*4882a593Smuzhiyun static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
877*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
880*4882a593Smuzhiyun struct wm8990_priv *wm8990 = snd_soc_component_get_drvdata(component);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun wm8990->sysclk = freq;
883*4882a593Smuzhiyun return 0;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /*
887*4882a593Smuzhiyun * Set's ADC and Voice DAC format.
888*4882a593Smuzhiyun */
wm8990_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)889*4882a593Smuzhiyun static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
890*4882a593Smuzhiyun unsigned int fmt)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
893*4882a593Smuzhiyun u16 audio1, audio3;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun audio1 = snd_soc_component_read(component, WM8990_AUDIO_INTERFACE_1);
896*4882a593Smuzhiyun audio3 = snd_soc_component_read(component, WM8990_AUDIO_INTERFACE_3);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* set master/slave audio interface */
899*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
900*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
901*4882a593Smuzhiyun audio3 &= ~WM8990_AIF_MSTR1;
902*4882a593Smuzhiyun break;
903*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
904*4882a593Smuzhiyun audio3 |= WM8990_AIF_MSTR1;
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun default:
907*4882a593Smuzhiyun return -EINVAL;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_FMT_MASK;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun /* interface format */
913*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
914*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
915*4882a593Smuzhiyun audio1 |= WM8990_AIF_TMF_I2S;
916*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_LRCLK_INV;
917*4882a593Smuzhiyun break;
918*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
919*4882a593Smuzhiyun audio1 |= WM8990_AIF_TMF_RIGHTJ;
920*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_LRCLK_INV;
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
923*4882a593Smuzhiyun audio1 |= WM8990_AIF_TMF_LEFTJ;
924*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_LRCLK_INV;
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
927*4882a593Smuzhiyun audio1 |= WM8990_AIF_TMF_DSP;
928*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_LRCLK_INV;
929*4882a593Smuzhiyun break;
930*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
931*4882a593Smuzhiyun audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun default:
934*4882a593Smuzhiyun return -EINVAL;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_AUDIO_INTERFACE_1, audio1);
938*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_AUDIO_INTERFACE_3, audio3);
939*4882a593Smuzhiyun return 0;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
wm8990_set_dai_clkdiv(struct snd_soc_dai * codec_dai,int div_id,int div)942*4882a593Smuzhiyun static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
943*4882a593Smuzhiyun int div_id, int div)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun switch (div_id) {
948*4882a593Smuzhiyun case WM8990_MCLK_DIV:
949*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_CLOCKING_2,
950*4882a593Smuzhiyun WM8990_MCLK_DIV_MASK, div);
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun case WM8990_DACCLK_DIV:
953*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_CLOCKING_2,
954*4882a593Smuzhiyun WM8990_DAC_CLKDIV_MASK, div);
955*4882a593Smuzhiyun break;
956*4882a593Smuzhiyun case WM8990_ADCCLK_DIV:
957*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_CLOCKING_2,
958*4882a593Smuzhiyun WM8990_ADC_CLKDIV_MASK, div);
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun case WM8990_BCLK_DIV:
961*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_CLOCKING_1,
962*4882a593Smuzhiyun WM8990_BCLK_DIV_MASK, div);
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun default:
965*4882a593Smuzhiyun return -EINVAL;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return 0;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /*
972*4882a593Smuzhiyun * Set PCM DAI bit size and sample rate.
973*4882a593Smuzhiyun */
wm8990_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)974*4882a593Smuzhiyun static int wm8990_hw_params(struct snd_pcm_substream *substream,
975*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
976*4882a593Smuzhiyun struct snd_soc_dai *dai)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
979*4882a593Smuzhiyun u16 audio1 = snd_soc_component_read(component, WM8990_AUDIO_INTERFACE_1);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun audio1 &= ~WM8990_AIF_WL_MASK;
982*4882a593Smuzhiyun /* bit size */
983*4882a593Smuzhiyun switch (params_width(params)) {
984*4882a593Smuzhiyun case 16:
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun case 20:
987*4882a593Smuzhiyun audio1 |= WM8990_AIF_WL_20BITS;
988*4882a593Smuzhiyun break;
989*4882a593Smuzhiyun case 24:
990*4882a593Smuzhiyun audio1 |= WM8990_AIF_WL_24BITS;
991*4882a593Smuzhiyun break;
992*4882a593Smuzhiyun case 32:
993*4882a593Smuzhiyun audio1 |= WM8990_AIF_WL_32BITS;
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_AUDIO_INTERFACE_1, audio1);
998*4882a593Smuzhiyun return 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
wm8990_mute(struct snd_soc_dai * dai,int mute,int direction)1001*4882a593Smuzhiyun static int wm8990_mute(struct snd_soc_dai *dai, int mute, int direction)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1004*4882a593Smuzhiyun u16 val;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun val = snd_soc_component_read(component, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (mute)
1009*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
1010*4882a593Smuzhiyun else
1011*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_DAC_CTRL, val);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun return 0;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
wm8990_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1016*4882a593Smuzhiyun static int wm8990_set_bias_level(struct snd_soc_component *component,
1017*4882a593Smuzhiyun enum snd_soc_bias_level level)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct wm8990_priv *wm8990 = snd_soc_component_get_drvdata(component);
1020*4882a593Smuzhiyun int ret;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun switch (level) {
1023*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1024*4882a593Smuzhiyun break;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1027*4882a593Smuzhiyun /* VMID=2*50k */
1028*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_POWER_MANAGEMENT_1,
1029*4882a593Smuzhiyun WM8990_VMID_MODE_MASK, 0x2);
1030*4882a593Smuzhiyun break;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1033*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1034*4882a593Smuzhiyun ret = regcache_sync(wm8990->regmap);
1035*4882a593Smuzhiyun if (ret < 0) {
1036*4882a593Smuzhiyun dev_err(component->dev, "Failed to sync cache: %d\n", ret);
1037*4882a593Smuzhiyun return ret;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* Enable all output discharge bits */
1041*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
1042*4882a593Smuzhiyun WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1043*4882a593Smuzhiyun WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1044*4882a593Smuzhiyun WM8990_DIS_ROUT);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
1047*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_SOFTST |
1048*4882a593Smuzhiyun WM8990_BUFDCOPEN | WM8990_POBCTRL |
1049*4882a593Smuzhiyun WM8990_VMIDTOG);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun /* Delay to allow output caps to discharge */
1052*4882a593Smuzhiyun msleep(300);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun /* Disable VMIDTOG */
1055*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_SOFTST |
1056*4882a593Smuzhiyun WM8990_BUFDCOPEN | WM8990_POBCTRL);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* disable all output discharge bits */
1059*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP1, 0);
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* Enable outputs */
1062*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x1b00);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun msleep(50);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /* Enable VMID at 2x50k */
1067*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x1f02);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun msleep(100);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Enable VREF */
1072*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x1f03);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun msleep(600);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* Enable BUFIOEN */
1077*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_SOFTST |
1078*4882a593Smuzhiyun WM8990_BUFDCOPEN | WM8990_POBCTRL |
1079*4882a593Smuzhiyun WM8990_BUFIOEN);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Disable outputs */
1082*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x3);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
1085*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_BUFIOEN);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* Enable workaround for ADC clocking issue. */
1088*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_EXT_ACCESS_ENA, 0x2);
1089*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_EXT_CTL1, 0xa003);
1090*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_EXT_ACCESS_ENA, 0);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* VMID=2*250k */
1094*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_POWER_MANAGEMENT_1,
1095*4882a593Smuzhiyun WM8990_VMID_MODE_MASK, 0x4);
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1099*4882a593Smuzhiyun /* Enable POBCTRL and SOFT_ST */
1100*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_SOFTST |
1101*4882a593Smuzhiyun WM8990_POBCTRL | WM8990_BUFIOEN);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
1104*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, WM8990_SOFTST |
1105*4882a593Smuzhiyun WM8990_BUFDCOPEN | WM8990_POBCTRL |
1106*4882a593Smuzhiyun WM8990_BUFIOEN);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* mute DAC */
1109*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_DAC_CTRL,
1110*4882a593Smuzhiyun WM8990_DAC_MUTE, WM8990_DAC_MUTE);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /* Enable any disabled outputs */
1113*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x1f03);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* Disable VMID */
1116*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x1f01);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun msleep(300);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Enable all output discharge bits */
1121*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
1122*4882a593Smuzhiyun WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
1123*4882a593Smuzhiyun WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
1124*4882a593Smuzhiyun WM8990_DIS_ROUT);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Disable VREF */
1127*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_POWER_MANAGEMENT_1, 0x0);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
1130*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_ANTIPOP2, 0x0);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun regcache_mark_dirty(wm8990->regmap);
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return 0;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
1140*4882a593Smuzhiyun SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
1141*4882a593Smuzhiyun SNDRV_PCM_RATE_48000)
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1144*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /*
1147*4882a593Smuzhiyun * The WM8990 supports 2 different and mutually exclusive DAI
1148*4882a593Smuzhiyun * configurations.
1149*4882a593Smuzhiyun *
1150*4882a593Smuzhiyun * 1. ADC/DAC on Primary Interface
1151*4882a593Smuzhiyun * 2. ADC on Primary Interface/DAC on secondary
1152*4882a593Smuzhiyun */
1153*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8990_dai_ops = {
1154*4882a593Smuzhiyun .hw_params = wm8990_hw_params,
1155*4882a593Smuzhiyun .mute_stream = wm8990_mute,
1156*4882a593Smuzhiyun .set_fmt = wm8990_set_dai_fmt,
1157*4882a593Smuzhiyun .set_clkdiv = wm8990_set_dai_clkdiv,
1158*4882a593Smuzhiyun .set_pll = wm8990_set_dai_pll,
1159*4882a593Smuzhiyun .set_sysclk = wm8990_set_dai_sysclk,
1160*4882a593Smuzhiyun .no_capture_mute = 1,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8990_dai = {
1164*4882a593Smuzhiyun /* ADC/DAC on primary */
1165*4882a593Smuzhiyun .name = "wm8990-hifi",
1166*4882a593Smuzhiyun .playback = {
1167*4882a593Smuzhiyun .stream_name = "Playback",
1168*4882a593Smuzhiyun .channels_min = 1,
1169*4882a593Smuzhiyun .channels_max = 2,
1170*4882a593Smuzhiyun .rates = WM8990_RATES,
1171*4882a593Smuzhiyun .formats = WM8990_FORMATS,},
1172*4882a593Smuzhiyun .capture = {
1173*4882a593Smuzhiyun .stream_name = "Capture",
1174*4882a593Smuzhiyun .channels_min = 1,
1175*4882a593Smuzhiyun .channels_max = 2,
1176*4882a593Smuzhiyun .rates = WM8990_RATES,
1177*4882a593Smuzhiyun .formats = WM8990_FORMATS,},
1178*4882a593Smuzhiyun .ops = &wm8990_dai_ops,
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /*
1182*4882a593Smuzhiyun * initialise the WM8990 driver
1183*4882a593Smuzhiyun * register the mixer and dsp interfaces with the kernel
1184*4882a593Smuzhiyun */
wm8990_probe(struct snd_soc_component * component)1185*4882a593Smuzhiyun static int wm8990_probe(struct snd_soc_component *component)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun wm8990_reset(component);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* charge output caps */
1190*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_AUDIO_INTERFACE_4,
1193*4882a593Smuzhiyun WM8990_ALRCGPIO1, WM8990_ALRCGPIO1);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_GPIO1_GPIO2,
1196*4882a593Smuzhiyun WM8990_GPIO1_SEL_MASK, 1);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8990_POWER_MANAGEMENT_2,
1199*4882a593Smuzhiyun WM8990_OPCLK_ENA, WM8990_OPCLK_ENA);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
1202*4882a593Smuzhiyun snd_soc_component_write(component, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8990 = {
1208*4882a593Smuzhiyun .probe = wm8990_probe,
1209*4882a593Smuzhiyun .set_bias_level = wm8990_set_bias_level,
1210*4882a593Smuzhiyun .controls = wm8990_snd_controls,
1211*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(wm8990_snd_controls),
1212*4882a593Smuzhiyun .dapm_widgets = wm8990_dapm_widgets,
1213*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(wm8990_dapm_widgets),
1214*4882a593Smuzhiyun .dapm_routes = wm8990_dapm_routes,
1215*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(wm8990_dapm_routes),
1216*4882a593Smuzhiyun .suspend_bias_off = 1,
1217*4882a593Smuzhiyun .idle_bias_on = 1,
1218*4882a593Smuzhiyun .use_pmdown_time = 1,
1219*4882a593Smuzhiyun .endianness = 1,
1220*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun
wm8990_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1223*4882a593Smuzhiyun static int wm8990_i2c_probe(struct i2c_client *i2c,
1224*4882a593Smuzhiyun const struct i2c_device_id *id)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun struct wm8990_priv *wm8990;
1227*4882a593Smuzhiyun int ret;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun wm8990 = devm_kzalloc(&i2c->dev, sizeof(struct wm8990_priv),
1230*4882a593Smuzhiyun GFP_KERNEL);
1231*4882a593Smuzhiyun if (wm8990 == NULL)
1232*4882a593Smuzhiyun return -ENOMEM;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun i2c_set_clientdata(i2c, wm8990);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1237*4882a593Smuzhiyun &soc_component_dev_wm8990, &wm8990_dai, 1);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun return ret;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static const struct i2c_device_id wm8990_i2c_id[] = {
1243*4882a593Smuzhiyun { "wm8990", 0 },
1244*4882a593Smuzhiyun { }
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static struct i2c_driver wm8990_i2c_driver = {
1249*4882a593Smuzhiyun .driver = {
1250*4882a593Smuzhiyun .name = "wm8990",
1251*4882a593Smuzhiyun },
1252*4882a593Smuzhiyun .probe = wm8990_i2c_probe,
1253*4882a593Smuzhiyun .id_table = wm8990_i2c_id,
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun module_i2c_driver(wm8990_i2c_driver);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8990 driver");
1259*4882a593Smuzhiyun MODULE_AUTHOR("Liam Girdwood");
1260*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1261