xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8985.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8985.c  --  WM8985 / WM8758 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2010 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * WM8758 support:
9*4882a593Smuzhiyun  * Copyright: 2016 Barix AG
10*4882a593Smuzhiyun  * Author: Petr Kulhavy <petr@barix.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * TODO:
13*4882a593Smuzhiyun  *  o Add OUT3/OUT4 mixer controls.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/moduleparam.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/pm.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
24*4882a593Smuzhiyun #include <linux/spi/spi.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun #include <sound/initval.h>
31*4882a593Smuzhiyun #include <sound/tlv.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "wm8985.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define WM8985_NUM_SUPPLIES 4
36*4882a593Smuzhiyun static const char *wm8985_supply_names[WM8985_NUM_SUPPLIES] = {
37*4882a593Smuzhiyun 	"DCVDD",
38*4882a593Smuzhiyun 	"DBVDD",
39*4882a593Smuzhiyun 	"AVDD1",
40*4882a593Smuzhiyun 	"AVDD2"
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum wm8985_type {
44*4882a593Smuzhiyun 	WM8985,
45*4882a593Smuzhiyun 	WM8758,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static const struct reg_default wm8985_reg_defaults[] = {
49*4882a593Smuzhiyun 	{ 1,  0x0000 },     /* R1  - Power management 1 */
50*4882a593Smuzhiyun 	{ 2,  0x0000 },     /* R2  - Power management 2 */
51*4882a593Smuzhiyun 	{ 3,  0x0000 },     /* R3  - Power management 3 */
52*4882a593Smuzhiyun 	{ 4,  0x0050 },     /* R4  - Audio Interface */
53*4882a593Smuzhiyun 	{ 5,  0x0000 },     /* R5  - Companding control */
54*4882a593Smuzhiyun 	{ 6,  0x0140 },     /* R6  - Clock Gen control */
55*4882a593Smuzhiyun 	{ 7,  0x0000 },     /* R7  - Additional control */
56*4882a593Smuzhiyun 	{ 8,  0x0000 },     /* R8  - GPIO Control */
57*4882a593Smuzhiyun 	{ 9,  0x0000 },     /* R9  - Jack Detect Control 1 */
58*4882a593Smuzhiyun 	{ 10, 0x0000 },     /* R10 - DAC Control */
59*4882a593Smuzhiyun 	{ 11, 0x00FF },     /* R11 - Left DAC digital Vol */
60*4882a593Smuzhiyun 	{ 12, 0x00FF },     /* R12 - Right DAC digital vol */
61*4882a593Smuzhiyun 	{ 13, 0x0000 },     /* R13 - Jack Detect Control 2 */
62*4882a593Smuzhiyun 	{ 14, 0x0100 },     /* R14 - ADC Control */
63*4882a593Smuzhiyun 	{ 15, 0x00FF },     /* R15 - Left ADC Digital Vol */
64*4882a593Smuzhiyun 	{ 16, 0x00FF },     /* R16 - Right ADC Digital Vol */
65*4882a593Smuzhiyun 	{ 18, 0x012C },     /* R18 - EQ1 - low shelf */
66*4882a593Smuzhiyun 	{ 19, 0x002C },     /* R19 - EQ2 - peak 1 */
67*4882a593Smuzhiyun 	{ 20, 0x002C },     /* R20 - EQ3 - peak 2 */
68*4882a593Smuzhiyun 	{ 21, 0x002C },     /* R21 - EQ4 - peak 3 */
69*4882a593Smuzhiyun 	{ 22, 0x002C },     /* R22 - EQ5 - high shelf */
70*4882a593Smuzhiyun 	{ 24, 0x0032 },     /* R24 - DAC Limiter 1 */
71*4882a593Smuzhiyun 	{ 25, 0x0000 },     /* R25 - DAC Limiter 2 */
72*4882a593Smuzhiyun 	{ 27, 0x0000 },     /* R27 - Notch Filter 1 */
73*4882a593Smuzhiyun 	{ 28, 0x0000 },     /* R28 - Notch Filter 2 */
74*4882a593Smuzhiyun 	{ 29, 0x0000 },     /* R29 - Notch Filter 3 */
75*4882a593Smuzhiyun 	{ 30, 0x0000 },     /* R30 - Notch Filter 4 */
76*4882a593Smuzhiyun 	{ 32, 0x0038 },     /* R32 - ALC control 1 */
77*4882a593Smuzhiyun 	{ 33, 0x000B },     /* R33 - ALC control 2 */
78*4882a593Smuzhiyun 	{ 34, 0x0032 },     /* R34 - ALC control 3 */
79*4882a593Smuzhiyun 	{ 35, 0x0000 },     /* R35 - Noise Gate */
80*4882a593Smuzhiyun 	{ 36, 0x0008 },     /* R36 - PLL N */
81*4882a593Smuzhiyun 	{ 37, 0x000C },     /* R37 - PLL K 1 */
82*4882a593Smuzhiyun 	{ 38, 0x0093 },     /* R38 - PLL K 2 */
83*4882a593Smuzhiyun 	{ 39, 0x00E9 },     /* R39 - PLL K 3 */
84*4882a593Smuzhiyun 	{ 41, 0x0000 },     /* R41 - 3D control */
85*4882a593Smuzhiyun 	{ 42, 0x0000 },     /* R42 - OUT4 to ADC */
86*4882a593Smuzhiyun 	{ 43, 0x0000 },     /* R43 - Beep control */
87*4882a593Smuzhiyun 	{ 44, 0x0033 },     /* R44 - Input ctrl */
88*4882a593Smuzhiyun 	{ 45, 0x0010 },     /* R45 - Left INP PGA gain ctrl */
89*4882a593Smuzhiyun 	{ 46, 0x0010 },     /* R46 - Right INP PGA gain ctrl */
90*4882a593Smuzhiyun 	{ 47, 0x0100 },     /* R47 - Left ADC BOOST ctrl */
91*4882a593Smuzhiyun 	{ 48, 0x0100 },     /* R48 - Right ADC BOOST ctrl */
92*4882a593Smuzhiyun 	{ 49, 0x0002 },     /* R49 - Output ctrl */
93*4882a593Smuzhiyun 	{ 50, 0x0001 },     /* R50 - Left mixer ctrl */
94*4882a593Smuzhiyun 	{ 51, 0x0001 },     /* R51 - Right mixer ctrl */
95*4882a593Smuzhiyun 	{ 52, 0x0039 },     /* R52 - LOUT1 (HP) volume ctrl */
96*4882a593Smuzhiyun 	{ 53, 0x0039 },     /* R53 - ROUT1 (HP) volume ctrl */
97*4882a593Smuzhiyun 	{ 54, 0x0039 },     /* R54 - LOUT2 (SPK) volume ctrl */
98*4882a593Smuzhiyun 	{ 55, 0x0039 },     /* R55 - ROUT2 (SPK) volume ctrl */
99*4882a593Smuzhiyun 	{ 56, 0x0001 },     /* R56 - OUT3 mixer ctrl */
100*4882a593Smuzhiyun 	{ 57, 0x0001 },     /* R57 - OUT4 (MONO) mix ctrl */
101*4882a593Smuzhiyun 	{ 60, 0x0004 },     /* R60 - OUTPUT ctrl */
102*4882a593Smuzhiyun 	{ 61, 0x0000 },     /* R61 - BIAS CTRL */
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
wm8985_writeable(struct device * dev,unsigned int reg)105*4882a593Smuzhiyun static bool wm8985_writeable(struct device *dev, unsigned int reg)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	switch (reg) {
108*4882a593Smuzhiyun 	case WM8985_SOFTWARE_RESET:
109*4882a593Smuzhiyun 	case WM8985_POWER_MANAGEMENT_1:
110*4882a593Smuzhiyun 	case WM8985_POWER_MANAGEMENT_2:
111*4882a593Smuzhiyun 	case WM8985_POWER_MANAGEMENT_3:
112*4882a593Smuzhiyun 	case WM8985_AUDIO_INTERFACE:
113*4882a593Smuzhiyun 	case WM8985_COMPANDING_CONTROL:
114*4882a593Smuzhiyun 	case WM8985_CLOCK_GEN_CONTROL:
115*4882a593Smuzhiyun 	case WM8985_ADDITIONAL_CONTROL:
116*4882a593Smuzhiyun 	case WM8985_GPIO_CONTROL:
117*4882a593Smuzhiyun 	case WM8985_JACK_DETECT_CONTROL_1:
118*4882a593Smuzhiyun 	case WM8985_DAC_CONTROL:
119*4882a593Smuzhiyun 	case WM8985_LEFT_DAC_DIGITAL_VOL:
120*4882a593Smuzhiyun 	case WM8985_RIGHT_DAC_DIGITAL_VOL:
121*4882a593Smuzhiyun 	case WM8985_JACK_DETECT_CONTROL_2:
122*4882a593Smuzhiyun 	case WM8985_ADC_CONTROL:
123*4882a593Smuzhiyun 	case WM8985_LEFT_ADC_DIGITAL_VOL:
124*4882a593Smuzhiyun 	case WM8985_RIGHT_ADC_DIGITAL_VOL:
125*4882a593Smuzhiyun 	case WM8985_EQ1_LOW_SHELF:
126*4882a593Smuzhiyun 	case WM8985_EQ2_PEAK_1:
127*4882a593Smuzhiyun 	case WM8985_EQ3_PEAK_2:
128*4882a593Smuzhiyun 	case WM8985_EQ4_PEAK_3:
129*4882a593Smuzhiyun 	case WM8985_EQ5_HIGH_SHELF:
130*4882a593Smuzhiyun 	case WM8985_DAC_LIMITER_1:
131*4882a593Smuzhiyun 	case WM8985_DAC_LIMITER_2:
132*4882a593Smuzhiyun 	case WM8985_NOTCH_FILTER_1:
133*4882a593Smuzhiyun 	case WM8985_NOTCH_FILTER_2:
134*4882a593Smuzhiyun 	case WM8985_NOTCH_FILTER_3:
135*4882a593Smuzhiyun 	case WM8985_NOTCH_FILTER_4:
136*4882a593Smuzhiyun 	case WM8985_ALC_CONTROL_1:
137*4882a593Smuzhiyun 	case WM8985_ALC_CONTROL_2:
138*4882a593Smuzhiyun 	case WM8985_ALC_CONTROL_3:
139*4882a593Smuzhiyun 	case WM8985_NOISE_GATE:
140*4882a593Smuzhiyun 	case WM8985_PLL_N:
141*4882a593Smuzhiyun 	case WM8985_PLL_K_1:
142*4882a593Smuzhiyun 	case WM8985_PLL_K_2:
143*4882a593Smuzhiyun 	case WM8985_PLL_K_3:
144*4882a593Smuzhiyun 	case WM8985_3D_CONTROL:
145*4882a593Smuzhiyun 	case WM8985_OUT4_TO_ADC:
146*4882a593Smuzhiyun 	case WM8985_BEEP_CONTROL:
147*4882a593Smuzhiyun 	case WM8985_INPUT_CTRL:
148*4882a593Smuzhiyun 	case WM8985_LEFT_INP_PGA_GAIN_CTRL:
149*4882a593Smuzhiyun 	case WM8985_RIGHT_INP_PGA_GAIN_CTRL:
150*4882a593Smuzhiyun 	case WM8985_LEFT_ADC_BOOST_CTRL:
151*4882a593Smuzhiyun 	case WM8985_RIGHT_ADC_BOOST_CTRL:
152*4882a593Smuzhiyun 	case WM8985_OUTPUT_CTRL0:
153*4882a593Smuzhiyun 	case WM8985_LEFT_MIXER_CTRL:
154*4882a593Smuzhiyun 	case WM8985_RIGHT_MIXER_CTRL:
155*4882a593Smuzhiyun 	case WM8985_LOUT1_HP_VOLUME_CTRL:
156*4882a593Smuzhiyun 	case WM8985_ROUT1_HP_VOLUME_CTRL:
157*4882a593Smuzhiyun 	case WM8985_LOUT2_SPK_VOLUME_CTRL:
158*4882a593Smuzhiyun 	case WM8985_ROUT2_SPK_VOLUME_CTRL:
159*4882a593Smuzhiyun 	case WM8985_OUT3_MIXER_CTRL:
160*4882a593Smuzhiyun 	case WM8985_OUT4_MONO_MIX_CTRL:
161*4882a593Smuzhiyun 	case WM8985_OUTPUT_CTRL1:
162*4882a593Smuzhiyun 	case WM8985_BIAS_CTRL:
163*4882a593Smuzhiyun 		return true;
164*4882a593Smuzhiyun 	default:
165*4882a593Smuzhiyun 		return false;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * latch bit 8 of these registers to ensure instant
171*4882a593Smuzhiyun  * volume updates
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun static const int volume_update_regs[] = {
174*4882a593Smuzhiyun 	WM8985_LEFT_DAC_DIGITAL_VOL,
175*4882a593Smuzhiyun 	WM8985_RIGHT_DAC_DIGITAL_VOL,
176*4882a593Smuzhiyun 	WM8985_LEFT_ADC_DIGITAL_VOL,
177*4882a593Smuzhiyun 	WM8985_RIGHT_ADC_DIGITAL_VOL,
178*4882a593Smuzhiyun 	WM8985_LOUT2_SPK_VOLUME_CTRL,
179*4882a593Smuzhiyun 	WM8985_ROUT2_SPK_VOLUME_CTRL,
180*4882a593Smuzhiyun 	WM8985_LOUT1_HP_VOLUME_CTRL,
181*4882a593Smuzhiyun 	WM8985_ROUT1_HP_VOLUME_CTRL,
182*4882a593Smuzhiyun 	WM8985_LEFT_INP_PGA_GAIN_CTRL,
183*4882a593Smuzhiyun 	WM8985_RIGHT_INP_PGA_GAIN_CTRL
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct wm8985_priv {
187*4882a593Smuzhiyun 	struct regmap *regmap;
188*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[WM8985_NUM_SUPPLIES];
189*4882a593Smuzhiyun 	enum wm8985_type dev_type;
190*4882a593Smuzhiyun 	unsigned int sysclk;
191*4882a593Smuzhiyun 	unsigned int bclk;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const struct {
195*4882a593Smuzhiyun 	int div;
196*4882a593Smuzhiyun 	int ratio;
197*4882a593Smuzhiyun } fs_ratios[] = {
198*4882a593Smuzhiyun 	{ 10, 128 },
199*4882a593Smuzhiyun 	{ 15, 192 },
200*4882a593Smuzhiyun 	{ 20, 256 },
201*4882a593Smuzhiyun 	{ 30, 384 },
202*4882a593Smuzhiyun 	{ 40, 512 },
203*4882a593Smuzhiyun 	{ 60, 768 },
204*4882a593Smuzhiyun 	{ 80, 1024 },
205*4882a593Smuzhiyun 	{ 120, 1536 }
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const int bclk_divs[] = {
211*4882a593Smuzhiyun 	1, 2, 4, 8, 16, 32
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static int eqmode_get(struct snd_kcontrol *kcontrol,
215*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol);
216*4882a593Smuzhiyun static int eqmode_put(struct snd_kcontrol *kcontrol,
217*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
220*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
221*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
222*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
223*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
224*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
225*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
226*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
227*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
228*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
229*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
230*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
231*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
232*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
235*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_sel, WM8985_ALC_CONTROL_1, 7, alc_sel_text);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const char *alc_mode_text[] = { "ALC", "Limiter" };
238*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_mode, WM8985_ALC_CONTROL_3, 8, alc_mode_text);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const char *filter_mode_text[] = { "Audio", "Application" };
241*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(filter_mode, WM8985_ADC_CONTROL, 7,
242*4882a593Smuzhiyun 			    filter_mode_text);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const char *eq_bw_text[] = { "Narrow", "Wide" };
245*4882a593Smuzhiyun static const char *eqmode_text[] = { "Capture", "Playback" };
246*4882a593Smuzhiyun static SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const char *eq1_cutoff_text[] = {
249*4882a593Smuzhiyun 	"80Hz", "105Hz", "135Hz", "175Hz"
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8985_EQ1_LOW_SHELF, 5,
252*4882a593Smuzhiyun 			    eq1_cutoff_text);
253*4882a593Smuzhiyun static const char *eq2_cutoff_text[] = {
254*4882a593Smuzhiyun 	"230Hz", "300Hz", "385Hz", "500Hz"
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq2_bw, WM8985_EQ2_PEAK_1, 8, eq_bw_text);
257*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8985_EQ2_PEAK_1, 5, eq2_cutoff_text);
258*4882a593Smuzhiyun static const char *eq3_cutoff_text[] = {
259*4882a593Smuzhiyun 	"650Hz", "850Hz", "1.1kHz", "1.4kHz"
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq3_bw, WM8985_EQ3_PEAK_2, 8, eq_bw_text);
262*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8985_EQ3_PEAK_2, 5,
263*4882a593Smuzhiyun 			    eq3_cutoff_text);
264*4882a593Smuzhiyun static const char *eq4_cutoff_text[] = {
265*4882a593Smuzhiyun 	"1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq4_bw, WM8985_EQ4_PEAK_3, 8, eq_bw_text);
268*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8985_EQ4_PEAK_3, 5, eq4_cutoff_text);
269*4882a593Smuzhiyun static const char *eq5_cutoff_text[] = {
270*4882a593Smuzhiyun 	"5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8985_EQ5_HIGH_SHELF, 5,
273*4882a593Smuzhiyun 				  eq5_cutoff_text);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
276*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const char *depth_3d_text[] = {
279*4882a593Smuzhiyun 	"Off",
280*4882a593Smuzhiyun 	"6.67%",
281*4882a593Smuzhiyun 	"13.3%",
282*4882a593Smuzhiyun 	"20%",
283*4882a593Smuzhiyun 	"26.7%",
284*4882a593Smuzhiyun 	"33.3%",
285*4882a593Smuzhiyun 	"40%",
286*4882a593Smuzhiyun 	"46.6%",
287*4882a593Smuzhiyun 	"53.3%",
288*4882a593Smuzhiyun 	"60%",
289*4882a593Smuzhiyun 	"66.7%",
290*4882a593Smuzhiyun 	"73.3%",
291*4882a593Smuzhiyun 	"80%",
292*4882a593Smuzhiyun 	"86.7%",
293*4882a593Smuzhiyun 	"93.3%",
294*4882a593Smuzhiyun 	"100%"
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(depth_3d, WM8985_3D_CONTROL, 0, depth_3d_text);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8985_common_snd_controls[] = {
299*4882a593Smuzhiyun 	SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL,
300*4882a593Smuzhiyun 		0, 1, 0),
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	SOC_ENUM("ALC Capture Function", alc_sel),
303*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1,
304*4882a593Smuzhiyun 		3, 7, 0, alc_max_tlv),
305*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1,
306*4882a593Smuzhiyun 		0, 7, 0, alc_min_tlv),
307*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2,
308*4882a593Smuzhiyun 		0, 15, 0, alc_tar_tlv),
309*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3, 0, 10, 0),
310*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2, 4, 10, 0),
311*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3, 4, 10, 0),
312*4882a593Smuzhiyun 	SOC_ENUM("ALC Mode", alc_mode),
313*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE,
314*4882a593Smuzhiyun 		3, 1, 0),
315*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE,
316*4882a593Smuzhiyun 		0, 7, 1),
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL,
319*4882a593Smuzhiyun 		WM8985_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
320*4882a593Smuzhiyun 	SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL,
321*4882a593Smuzhiyun 		WM8985_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
322*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL,
323*4882a593Smuzhiyun 		WM8985_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
326*4882a593Smuzhiyun 		WM8985_LEFT_ADC_BOOST_CTRL, WM8985_RIGHT_ADC_BOOST_CTRL,
327*4882a593Smuzhiyun 		8, 1, 0, pga_boost_tlv),
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL, 0, 1, 1, 0),
330*4882a593Smuzhiyun 	SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL, 8, 1, 0),
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL,
333*4882a593Smuzhiyun 		WM8985_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1, 8, 1, 0),
336*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1, 4, 10, 0),
337*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1, 0, 11, 0),
338*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2,
339*4882a593Smuzhiyun 		4, 7, 1, lim_thresh_tlv),
340*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2,
341*4882a593Smuzhiyun 		0, 12, 0, lim_boost_tlv),
342*4882a593Smuzhiyun 	SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL, 0, 1, 1, 0),
343*4882a593Smuzhiyun 	SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL, 2, 1, 0),
344*4882a593Smuzhiyun 	SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL, 3, 1, 0),
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL,
347*4882a593Smuzhiyun 		WM8985_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
348*4882a593Smuzhiyun 	SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
349*4882a593Smuzhiyun 		WM8985_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
350*4882a593Smuzhiyun 	SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
351*4882a593Smuzhiyun 		WM8985_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL,
354*4882a593Smuzhiyun 		WM8985_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
355*4882a593Smuzhiyun 	SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
356*4882a593Smuzhiyun 		WM8985_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
357*4882a593Smuzhiyun 	SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
358*4882a593Smuzhiyun 		WM8985_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL, 8, 1, 0),
361*4882a593Smuzhiyun 	SOC_ENUM("High Pass Filter Mode", filter_mode),
362*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL, 4, 7, 0),
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
365*4882a593Smuzhiyun 		WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 2, 7, 0,
366*4882a593Smuzhiyun 		bypass_tlv),
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
369*4882a593Smuzhiyun 	SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
370*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF,  0, 24, 1, eq_tlv),
371*4882a593Smuzhiyun 	SOC_ENUM("EQ2 Bandwidth", eq2_bw),
372*4882a593Smuzhiyun 	SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
373*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
374*4882a593Smuzhiyun 	SOC_ENUM("EQ3 Bandwidth", eq3_bw),
375*4882a593Smuzhiyun 	SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
376*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
377*4882a593Smuzhiyun 	SOC_ENUM("EQ4 Bandwidth", eq4_bw),
378*4882a593Smuzhiyun 	SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
379*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
380*4882a593Smuzhiyun 	SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
381*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	SOC_ENUM("3D Depth", depth_3d),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8985_specific_snd_controls[] = {
387*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Aux Bypass Volume",
388*4882a593Smuzhiyun 		WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 6, 7, 0,
389*4882a593Smuzhiyun 		aux_tlv),
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	SOC_ENUM("Speaker Mode", speaker_mode)
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const struct snd_kcontrol_new left_out_mixer[] = {
395*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL, 1, 1, 0),
396*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL, 0, 1, 0),
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* --- WM8985 only --- */
399*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL, 5, 1, 0),
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const struct snd_kcontrol_new right_out_mixer[] = {
403*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL, 1, 1, 0),
404*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL, 0, 1, 0),
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* --- WM8985 only --- */
407*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL, 5, 1, 0),
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const struct snd_kcontrol_new left_input_mixer[] = {
411*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL, 2, 1, 0),
412*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 1, 1, 0),
413*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 0, 1, 0),
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static const struct snd_kcontrol_new right_input_mixer[] = {
417*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL, 6, 1, 0),
418*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 5, 1, 0),
419*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 4, 1, 0),
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static const struct snd_kcontrol_new left_boost_mixer[] = {
423*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL,
424*4882a593Smuzhiyun 		4, 7, 0, boost_tlv),
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* --- WM8985 only --- */
427*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL,
428*4882a593Smuzhiyun 		0, 7, 0, boost_tlv)
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun static const struct snd_kcontrol_new right_boost_mixer[] = {
432*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
433*4882a593Smuzhiyun 		4, 7, 0, boost_tlv),
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* --- WM8985 only --- */
436*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
437*4882a593Smuzhiyun 		0, 7, 0, boost_tlv)
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8985_common_dapm_widgets[] = {
441*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3,
442*4882a593Smuzhiyun 		0, 0),
443*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3,
444*4882a593Smuzhiyun 		1, 0),
445*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2,
446*4882a593Smuzhiyun 		0, 0),
447*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2,
448*4882a593Smuzhiyun 		1, 0),
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2,
451*4882a593Smuzhiyun 		2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
452*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2,
453*4882a593Smuzhiyun 		3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL,
456*4882a593Smuzhiyun 		6, 1, NULL, 0),
457*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL,
458*4882a593Smuzhiyun 		6, 1, NULL, 0),
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2,
461*4882a593Smuzhiyun 		7, 0, NULL, 0),
462*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2,
463*4882a593Smuzhiyun 		8, 0, NULL, 0),
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3,
466*4882a593Smuzhiyun 		5, 0, NULL, 0),
467*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3,
468*4882a593Smuzhiyun 		6, 0, NULL, 0),
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias", WM8985_POWER_MANAGEMENT_1, 4, 0,
471*4882a593Smuzhiyun 			    NULL, 0),
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIN"),
474*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIP"),
475*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RIN"),
476*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RIP"),
477*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("L2"),
478*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("R2"),
479*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPL"),
480*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPR"),
481*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKL"),
482*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKR")
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8985_dapm_widgets[] = {
486*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
487*4882a593Smuzhiyun 		2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
488*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
489*4882a593Smuzhiyun 		3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
492*4882a593Smuzhiyun 		4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
493*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
494*4882a593Smuzhiyun 		5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXL"),
497*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXR"),
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8758_dapm_widgets[] = {
501*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
502*4882a593Smuzhiyun 		2, 0, left_out_mixer,
503*4882a593Smuzhiyun 		ARRAY_SIZE(left_out_mixer) - 1),
504*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
505*4882a593Smuzhiyun 		3, 0, right_out_mixer,
506*4882a593Smuzhiyun 		ARRAY_SIZE(right_out_mixer) - 1),
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
509*4882a593Smuzhiyun 		4, 0, left_boost_mixer,
510*4882a593Smuzhiyun 		ARRAY_SIZE(left_boost_mixer) - 1),
511*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
512*4882a593Smuzhiyun 		5, 0, right_boost_mixer,
513*4882a593Smuzhiyun 		ARRAY_SIZE(right_boost_mixer) - 1),
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8985_common_dapm_routes[] = {
517*4882a593Smuzhiyun 	{ "Right Output Mixer", "PCM Switch", "Right DAC" },
518*4882a593Smuzhiyun 	{ "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	{ "Left Output Mixer", "PCM Switch", "Left DAC" },
521*4882a593Smuzhiyun 	{ "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	{ "Right Headphone Out", NULL, "Right Output Mixer" },
524*4882a593Smuzhiyun 	{ "HPR", NULL, "Right Headphone Out" },
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	{ "Left Headphone Out", NULL, "Left Output Mixer" },
527*4882a593Smuzhiyun 	{ "HPL", NULL, "Left Headphone Out" },
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	{ "Right Speaker Out", NULL, "Right Output Mixer" },
530*4882a593Smuzhiyun 	{ "SPKR", NULL, "Right Speaker Out" },
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	{ "Left Speaker Out", NULL, "Left Output Mixer" },
533*4882a593Smuzhiyun 	{ "SPKL", NULL, "Left Speaker Out" },
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	{ "Right ADC", NULL, "Right Boost Mixer" },
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	{ "Right Boost Mixer", NULL, "Right Capture PGA" },
538*4882a593Smuzhiyun 	{ "Right Boost Mixer", "R2 Volume", "R2" },
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	{ "Left ADC", NULL, "Left Boost Mixer" },
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	{ "Left Boost Mixer", NULL, "Left Capture PGA" },
543*4882a593Smuzhiyun 	{ "Left Boost Mixer", "L2 Volume", "L2" },
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	{ "Right Capture PGA", NULL, "Right Input Mixer" },
546*4882a593Smuzhiyun 	{ "Left Capture PGA", NULL, "Left Input Mixer" },
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	{ "Right Input Mixer", "R2 Switch", "R2" },
549*4882a593Smuzhiyun 	{ "Right Input Mixer", "MicN Switch", "RIN" },
550*4882a593Smuzhiyun 	{ "Right Input Mixer", "MicP Switch", "RIP" },
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	{ "Left Input Mixer", "L2 Switch", "L2" },
553*4882a593Smuzhiyun 	{ "Left Input Mixer", "MicN Switch", "LIN" },
554*4882a593Smuzhiyun 	{ "Left Input Mixer", "MicP Switch", "LIP" },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8985_aux_dapm_routes[] = {
557*4882a593Smuzhiyun 	{ "Right Output Mixer", "Aux Switch", "AUXR" },
558*4882a593Smuzhiyun 	{ "Left Output Mixer", "Aux Switch", "AUXL" },
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	{ "Right Boost Mixer", "AUXR Volume", "AUXR" },
561*4882a593Smuzhiyun 	{ "Left Boost Mixer", "AUXL Volume", "AUXL" },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
wm8985_add_widgets(struct snd_soc_component * component)564*4882a593Smuzhiyun static int wm8985_add_widgets(struct snd_soc_component *component)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct wm8985_priv *wm8985 = snd_soc_component_get_drvdata(component);
567*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	switch (wm8985->dev_type) {
570*4882a593Smuzhiyun 	case WM8758:
571*4882a593Smuzhiyun 		snd_soc_dapm_new_controls(dapm, wm8758_dapm_widgets,
572*4882a593Smuzhiyun 					  ARRAY_SIZE(wm8758_dapm_widgets));
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	case WM8985:
576*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, wm8985_specific_snd_controls,
577*4882a593Smuzhiyun 			ARRAY_SIZE(wm8985_specific_snd_controls));
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		snd_soc_dapm_new_controls(dapm, wm8985_dapm_widgets,
580*4882a593Smuzhiyun 			ARRAY_SIZE(wm8985_dapm_widgets));
581*4882a593Smuzhiyun 		snd_soc_dapm_add_routes(dapm, wm8985_aux_dapm_routes,
582*4882a593Smuzhiyun 			ARRAY_SIZE(wm8985_aux_dapm_routes));
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
eqmode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)589*4882a593Smuzhiyun static int eqmode_get(struct snd_kcontrol *kcontrol,
590*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
593*4882a593Smuzhiyun 	unsigned int reg;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	reg = snd_soc_component_read(component, WM8985_EQ1_LOW_SHELF);
596*4882a593Smuzhiyun 	if (reg & WM8985_EQ3DMODE)
597*4882a593Smuzhiyun 		ucontrol->value.enumerated.item[0] = 1;
598*4882a593Smuzhiyun 	else
599*4882a593Smuzhiyun 		ucontrol->value.enumerated.item[0] = 0;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
eqmode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)604*4882a593Smuzhiyun static int eqmode_put(struct snd_kcontrol *kcontrol,
605*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
608*4882a593Smuzhiyun 	unsigned int regpwr2, regpwr3;
609*4882a593Smuzhiyun 	unsigned int reg_eq;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] != 0
612*4882a593Smuzhiyun 			&& ucontrol->value.enumerated.item[0] != 1)
613*4882a593Smuzhiyun 		return -EINVAL;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	reg_eq = snd_soc_component_read(component, WM8985_EQ1_LOW_SHELF);
616*4882a593Smuzhiyun 	switch ((reg_eq & WM8985_EQ3DMODE) >> WM8985_EQ3DMODE_SHIFT) {
617*4882a593Smuzhiyun 	case 0:
618*4882a593Smuzhiyun 		if (!ucontrol->value.enumerated.item[0])
619*4882a593Smuzhiyun 			return 0;
620*4882a593Smuzhiyun 		break;
621*4882a593Smuzhiyun 	case 1:
622*4882a593Smuzhiyun 		if (ucontrol->value.enumerated.item[0])
623*4882a593Smuzhiyun 			return 0;
624*4882a593Smuzhiyun 		break;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	regpwr2 = snd_soc_component_read(component, WM8985_POWER_MANAGEMENT_2);
628*4882a593Smuzhiyun 	regpwr3 = snd_soc_component_read(component, WM8985_POWER_MANAGEMENT_3);
629*4882a593Smuzhiyun 	/* disable the DACs and ADCs */
630*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_2,
631*4882a593Smuzhiyun 			    WM8985_ADCENR_MASK | WM8985_ADCENL_MASK, 0);
632*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_3,
633*4882a593Smuzhiyun 			    WM8985_DACENR_MASK | WM8985_DACENL_MASK, 0);
634*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_ADDITIONAL_CONTROL,
635*4882a593Smuzhiyun 			    WM8985_M128ENB_MASK, WM8985_M128ENB);
636*4882a593Smuzhiyun 	/* set the desired eqmode */
637*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_EQ1_LOW_SHELF,
638*4882a593Smuzhiyun 			    WM8985_EQ3DMODE_MASK,
639*4882a593Smuzhiyun 			    ucontrol->value.enumerated.item[0]
640*4882a593Smuzhiyun 			    << WM8985_EQ3DMODE_SHIFT);
641*4882a593Smuzhiyun 	/* restore DAC/ADC configuration */
642*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8985_POWER_MANAGEMENT_2, regpwr2);
643*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8985_POWER_MANAGEMENT_3, regpwr3);
644*4882a593Smuzhiyun 	return 0;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
wm8985_reset(struct snd_soc_component * component)647*4882a593Smuzhiyun static int wm8985_reset(struct snd_soc_component *component)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	return snd_soc_component_write(component, WM8985_SOFTWARE_RESET, 0x0);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
wm8985_dac_mute(struct snd_soc_dai * dai,int mute,int direction)652*4882a593Smuzhiyun static int wm8985_dac_mute(struct snd_soc_dai *dai, int mute, int direction)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return snd_soc_component_update_bits(component, WM8985_DAC_CONTROL,
657*4882a593Smuzhiyun 				   WM8985_SOFTMUTE_MASK,
658*4882a593Smuzhiyun 				   !!mute << WM8985_SOFTMUTE_SHIFT);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
wm8985_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)661*4882a593Smuzhiyun static int wm8985_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct snd_soc_component *component;
664*4882a593Smuzhiyun 	u16 format, master, bcp, lrp;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	component = dai->component;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
669*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
670*4882a593Smuzhiyun 		format = 0x2;
671*4882a593Smuzhiyun 		break;
672*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
673*4882a593Smuzhiyun 		format = 0x0;
674*4882a593Smuzhiyun 		break;
675*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
676*4882a593Smuzhiyun 		format = 0x1;
677*4882a593Smuzhiyun 		break;
678*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
679*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
680*4882a593Smuzhiyun 		format = 0x3;
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 	default:
683*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown dai format\n");
684*4882a593Smuzhiyun 		return -EINVAL;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_AUDIO_INTERFACE,
688*4882a593Smuzhiyun 			    WM8985_FMT_MASK, format << WM8985_FMT_SHIFT);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
691*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
692*4882a593Smuzhiyun 		master = 1;
693*4882a593Smuzhiyun 		break;
694*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
695*4882a593Smuzhiyun 		master = 0;
696*4882a593Smuzhiyun 		break;
697*4882a593Smuzhiyun 	default:
698*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown master/slave configuration\n");
699*4882a593Smuzhiyun 		return -EINVAL;
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
703*4882a593Smuzhiyun 			    WM8985_MS_MASK, master << WM8985_MS_SHIFT);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* frame inversion is not valid for dsp modes */
706*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
707*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
708*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
709*4882a593Smuzhiyun 		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
710*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_IB_IF:
711*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_NB_IF:
712*4882a593Smuzhiyun 			return -EINVAL;
713*4882a593Smuzhiyun 		default:
714*4882a593Smuzhiyun 			break;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 		break;
717*4882a593Smuzhiyun 	default:
718*4882a593Smuzhiyun 		break;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	bcp = lrp = 0;
722*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
723*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
724*4882a593Smuzhiyun 		break;
725*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
726*4882a593Smuzhiyun 		bcp = lrp = 1;
727*4882a593Smuzhiyun 		break;
728*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
729*4882a593Smuzhiyun 		bcp = 1;
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
732*4882a593Smuzhiyun 		lrp = 1;
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	default:
735*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown polarity configuration\n");
736*4882a593Smuzhiyun 		return -EINVAL;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_AUDIO_INTERFACE,
740*4882a593Smuzhiyun 			    WM8985_LRP_MASK, lrp << WM8985_LRP_SHIFT);
741*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_AUDIO_INTERFACE,
742*4882a593Smuzhiyun 			    WM8985_BCP_MASK, bcp << WM8985_BCP_SHIFT);
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
wm8985_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)746*4882a593Smuzhiyun static int wm8985_hw_params(struct snd_pcm_substream *substream,
747*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
748*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	int i;
751*4882a593Smuzhiyun 	struct snd_soc_component *component;
752*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
753*4882a593Smuzhiyun 	u16 blen, srate_idx;
754*4882a593Smuzhiyun 	unsigned int tmp;
755*4882a593Smuzhiyun 	int srate_best;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	component = dai->component;
758*4882a593Smuzhiyun 	wm8985 = snd_soc_component_get_drvdata(component);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	wm8985->bclk = snd_soc_params_to_bclk(params);
761*4882a593Smuzhiyun 	if ((int)wm8985->bclk < 0)
762*4882a593Smuzhiyun 		return wm8985->bclk;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	switch (params_width(params)) {
765*4882a593Smuzhiyun 	case 16:
766*4882a593Smuzhiyun 		blen = 0x0;
767*4882a593Smuzhiyun 		break;
768*4882a593Smuzhiyun 	case 20:
769*4882a593Smuzhiyun 		blen = 0x1;
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 	case 24:
772*4882a593Smuzhiyun 		blen = 0x2;
773*4882a593Smuzhiyun 		break;
774*4882a593Smuzhiyun 	case 32:
775*4882a593Smuzhiyun 		blen = 0x3;
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	default:
778*4882a593Smuzhiyun 		dev_err(dai->dev, "Unsupported word length %u\n",
779*4882a593Smuzhiyun 			params_width(params));
780*4882a593Smuzhiyun 		return -EINVAL;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_AUDIO_INTERFACE,
784*4882a593Smuzhiyun 			    WM8985_WL_MASK, blen << WM8985_WL_SHIFT);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/*
787*4882a593Smuzhiyun 	 * match to the nearest possible sample rate and rely
788*4882a593Smuzhiyun 	 * on the array index to configure the SR register
789*4882a593Smuzhiyun 	 */
790*4882a593Smuzhiyun 	srate_idx = 0;
791*4882a593Smuzhiyun 	srate_best = abs(srates[0] - params_rate(params));
792*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(srates); ++i) {
793*4882a593Smuzhiyun 		if (abs(srates[i] - params_rate(params)) >= srate_best)
794*4882a593Smuzhiyun 			continue;
795*4882a593Smuzhiyun 		srate_idx = i;
796*4882a593Smuzhiyun 		srate_best = abs(srates[i] - params_rate(params));
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
800*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_ADDITIONAL_CONTROL,
801*4882a593Smuzhiyun 			    WM8985_SR_MASK, srate_idx << WM8985_SR_SHIFT);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8985->bclk);
804*4882a593Smuzhiyun 	dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8985->sysclk);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
807*4882a593Smuzhiyun 		if (wm8985->sysclk / params_rate(params)
808*4882a593Smuzhiyun 				== fs_ratios[i].ratio)
809*4882a593Smuzhiyun 			break;
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(fs_ratios)) {
813*4882a593Smuzhiyun 		dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
814*4882a593Smuzhiyun 			wm8985->sysclk, params_rate(params));
815*4882a593Smuzhiyun 		return -EINVAL;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
819*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
820*4882a593Smuzhiyun 			    WM8985_MCLKDIV_MASK, i << WM8985_MCLKDIV_SHIFT);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* select the appropriate bclk divider */
823*4882a593Smuzhiyun 	tmp = (wm8985->sysclk / fs_ratios[i].div) * 10;
824*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
825*4882a593Smuzhiyun 		if (wm8985->bclk == tmp / bclk_divs[i])
826*4882a593Smuzhiyun 			break;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(bclk_divs)) {
830*4882a593Smuzhiyun 		dev_err(dai->dev, "No matching BCLK divider found\n");
831*4882a593Smuzhiyun 		return -EINVAL;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	dev_dbg(dai->dev, "BCLK div = %d\n", i);
835*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
836*4882a593Smuzhiyun 			    WM8985_BCLKDIV_MASK, i << WM8985_BCLKDIV_SHIFT);
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun struct pll_div {
841*4882a593Smuzhiyun 	u32 div2:1;
842*4882a593Smuzhiyun 	u32 n:4;
843*4882a593Smuzhiyun 	u32 k:24;
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
pll_factors(struct pll_div * pll_div,unsigned int target,unsigned int source)847*4882a593Smuzhiyun static int pll_factors(struct pll_div *pll_div, unsigned int target,
848*4882a593Smuzhiyun 		       unsigned int source)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	u64 Kpart;
851*4882a593Smuzhiyun 	unsigned long int K, Ndiv, Nmod;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	pll_div->div2 = 0;
854*4882a593Smuzhiyun 	Ndiv = target / source;
855*4882a593Smuzhiyun 	if (Ndiv < 6) {
856*4882a593Smuzhiyun 		source >>= 1;
857*4882a593Smuzhiyun 		pll_div->div2 = 1;
858*4882a593Smuzhiyun 		Ndiv = target / source;
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (Ndiv < 6 || Ndiv > 12) {
862*4882a593Smuzhiyun 		printk(KERN_ERR "%s: WM8985 N value is not within"
863*4882a593Smuzhiyun 		       " the recommended range: %lu\n", __func__, Ndiv);
864*4882a593Smuzhiyun 		return -EINVAL;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 	pll_div->n = Ndiv;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	Nmod = target % source;
869*4882a593Smuzhiyun 	Kpart = FIXED_PLL_SIZE * (u64)Nmod;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	do_div(Kpart, source);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	K = Kpart & 0xffffffff;
874*4882a593Smuzhiyun 	if ((K % 10) >= 5)
875*4882a593Smuzhiyun 		K += 5;
876*4882a593Smuzhiyun 	K /= 10;
877*4882a593Smuzhiyun 	pll_div->k = K;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return 0;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
wm8985_set_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)882*4882a593Smuzhiyun static int wm8985_set_pll(struct snd_soc_dai *dai, int pll_id,
883*4882a593Smuzhiyun 			  int source, unsigned int freq_in,
884*4882a593Smuzhiyun 			  unsigned int freq_out)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	int ret;
887*4882a593Smuzhiyun 	struct snd_soc_component *component;
888*4882a593Smuzhiyun 	struct pll_div pll_div;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	component = dai->component;
891*4882a593Smuzhiyun 	if (!freq_in || !freq_out) {
892*4882a593Smuzhiyun 		/* disable the PLL */
893*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
894*4882a593Smuzhiyun 				    WM8985_PLLEN_MASK, 0);
895*4882a593Smuzhiyun 	} else {
896*4882a593Smuzhiyun 		ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
897*4882a593Smuzhiyun 		if (ret)
898*4882a593Smuzhiyun 			return ret;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		/* set PLLN and PRESCALE */
901*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_PLL_N,
902*4882a593Smuzhiyun 			      (pll_div.div2 << WM8985_PLL_PRESCALE_SHIFT)
903*4882a593Smuzhiyun 			      | pll_div.n);
904*4882a593Smuzhiyun 		/* set PLLK */
905*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_PLL_K_3, pll_div.k & 0x1ff);
906*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
907*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_PLL_K_1, (pll_div.k >> 18));
908*4882a593Smuzhiyun 		/* set the source of the clock to be the PLL */
909*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
910*4882a593Smuzhiyun 				    WM8985_CLKSEL_MASK, WM8985_CLKSEL);
911*4882a593Smuzhiyun 		/* enable the PLL */
912*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
913*4882a593Smuzhiyun 				    WM8985_PLLEN_MASK, WM8985_PLLEN);
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun 	return 0;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
wm8985_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)918*4882a593Smuzhiyun static int wm8985_set_sysclk(struct snd_soc_dai *dai,
919*4882a593Smuzhiyun 			     int clk_id, unsigned int freq, int dir)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct snd_soc_component *component;
922*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	component = dai->component;
925*4882a593Smuzhiyun 	wm8985 = snd_soc_component_get_drvdata(component);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	switch (clk_id) {
928*4882a593Smuzhiyun 	case WM8985_CLKSRC_MCLK:
929*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
930*4882a593Smuzhiyun 				    WM8985_CLKSEL_MASK, 0);
931*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
932*4882a593Smuzhiyun 				    WM8985_PLLEN_MASK, 0);
933*4882a593Smuzhiyun 		break;
934*4882a593Smuzhiyun 	case WM8985_CLKSRC_PLL:
935*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_CLOCK_GEN_CONTROL,
936*4882a593Smuzhiyun 				    WM8985_CLKSEL_MASK, WM8985_CLKSEL);
937*4882a593Smuzhiyun 		break;
938*4882a593Smuzhiyun 	default:
939*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
940*4882a593Smuzhiyun 		return -EINVAL;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	wm8985->sysclk = freq;
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
wm8985_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)947*4882a593Smuzhiyun static int wm8985_set_bias_level(struct snd_soc_component *component,
948*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	int ret;
951*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	wm8985 = snd_soc_component_get_drvdata(component);
954*4882a593Smuzhiyun 	switch (level) {
955*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
956*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
957*4882a593Smuzhiyun 		/* VMID at 75k */
958*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
959*4882a593Smuzhiyun 				    WM8985_VMIDSEL_MASK,
960*4882a593Smuzhiyun 				    1 << WM8985_VMIDSEL_SHIFT);
961*4882a593Smuzhiyun 		break;
962*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
963*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
964*4882a593Smuzhiyun 			ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
965*4882a593Smuzhiyun 						    wm8985->supplies);
966*4882a593Smuzhiyun 			if (ret) {
967*4882a593Smuzhiyun 				dev_err(component->dev,
968*4882a593Smuzhiyun 					"Failed to enable supplies: %d\n",
969*4882a593Smuzhiyun 					ret);
970*4882a593Smuzhiyun 				return ret;
971*4882a593Smuzhiyun 			}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 			regcache_sync(wm8985->regmap);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 			/* enable anti-pop features */
976*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_OUT4_TO_ADC,
977*4882a593Smuzhiyun 					    WM8985_POBCTRL_MASK,
978*4882a593Smuzhiyun 					    WM8985_POBCTRL);
979*4882a593Smuzhiyun 			/* enable thermal shutdown */
980*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_OUTPUT_CTRL0,
981*4882a593Smuzhiyun 					    WM8985_TSDEN_MASK, WM8985_TSDEN);
982*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_OUTPUT_CTRL0,
983*4882a593Smuzhiyun 					    WM8985_TSOPCTRL_MASK,
984*4882a593Smuzhiyun 					    WM8985_TSOPCTRL);
985*4882a593Smuzhiyun 			/* enable BIASEN */
986*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
987*4882a593Smuzhiyun 					    WM8985_BIASEN_MASK, WM8985_BIASEN);
988*4882a593Smuzhiyun 			/* VMID at 75k */
989*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
990*4882a593Smuzhiyun 					    WM8985_VMIDSEL_MASK,
991*4882a593Smuzhiyun 					    1 << WM8985_VMIDSEL_SHIFT);
992*4882a593Smuzhiyun 			msleep(500);
993*4882a593Smuzhiyun 			/* disable anti-pop features */
994*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8985_OUT4_TO_ADC,
995*4882a593Smuzhiyun 					    WM8985_POBCTRL_MASK, 0);
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 		/* VMID at 300k */
998*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
999*4882a593Smuzhiyun 				    WM8985_VMIDSEL_MASK,
1000*4882a593Smuzhiyun 				    2 << WM8985_VMIDSEL_SHIFT);
1001*4882a593Smuzhiyun 		break;
1002*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
1003*4882a593Smuzhiyun 		/* disable thermal shutdown */
1004*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_OUTPUT_CTRL0,
1005*4882a593Smuzhiyun 				    WM8985_TSOPCTRL_MASK, 0);
1006*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_OUTPUT_CTRL0,
1007*4882a593Smuzhiyun 				    WM8985_TSDEN_MASK, 0);
1008*4882a593Smuzhiyun 		/* disable VMIDSEL and BIASEN */
1009*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8985_POWER_MANAGEMENT_1,
1010*4882a593Smuzhiyun 				    WM8985_VMIDSEL_MASK | WM8985_BIASEN_MASK,
1011*4882a593Smuzhiyun 				    0);
1012*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_POWER_MANAGEMENT_1, 0);
1013*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_POWER_MANAGEMENT_2, 0);
1014*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8985_POWER_MANAGEMENT_3, 0);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		regcache_mark_dirty(wm8985->regmap);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 		regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies),
1019*4882a593Smuzhiyun 				       wm8985->supplies);
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
wm8985_probe(struct snd_soc_component * component)1026*4882a593Smuzhiyun static int wm8985_probe(struct snd_soc_component *component)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	size_t i;
1029*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
1030*4882a593Smuzhiyun 	int ret;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	wm8985 = snd_soc_component_get_drvdata(component);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8985->supplies); i++)
1035*4882a593Smuzhiyun 		wm8985->supplies[i].supply = wm8985_supply_names[i];
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(component->dev, ARRAY_SIZE(wm8985->supplies),
1038*4882a593Smuzhiyun 				 wm8985->supplies);
1039*4882a593Smuzhiyun 	if (ret) {
1040*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to request supplies: %d\n", ret);
1041*4882a593Smuzhiyun 		return ret;
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
1045*4882a593Smuzhiyun 				    wm8985->supplies);
1046*4882a593Smuzhiyun 	if (ret) {
1047*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to enable supplies: %d\n", ret);
1048*4882a593Smuzhiyun 		return ret;
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	ret = wm8985_reset(component);
1052*4882a593Smuzhiyun 	if (ret < 0) {
1053*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to issue reset: %d\n", ret);
1054*4882a593Smuzhiyun 		goto err_reg_enable;
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* latch volume update bits */
1058*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(volume_update_regs); ++i)
1059*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, volume_update_regs[i],
1060*4882a593Smuzhiyun 				    0x100, 0x100);
1061*4882a593Smuzhiyun 	/* enable BIASCUT */
1062*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8985_BIAS_CTRL, WM8985_BIASCUT,
1063*4882a593Smuzhiyun 			    WM8985_BIASCUT);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	wm8985_add_widgets(component);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	return 0;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun err_reg_enable:
1070*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
1071*4882a593Smuzhiyun 	return ret;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8985_dai_ops = {
1075*4882a593Smuzhiyun 	.mute_stream = wm8985_dac_mute,
1076*4882a593Smuzhiyun 	.hw_params = wm8985_hw_params,
1077*4882a593Smuzhiyun 	.set_fmt = wm8985_set_fmt,
1078*4882a593Smuzhiyun 	.set_sysclk = wm8985_set_sysclk,
1079*4882a593Smuzhiyun 	.set_pll = wm8985_set_pll,
1080*4882a593Smuzhiyun 	.no_capture_mute = 1,
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun #define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1084*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8985_dai = {
1087*4882a593Smuzhiyun 	.name = "wm8985-hifi",
1088*4882a593Smuzhiyun 	.playback = {
1089*4882a593Smuzhiyun 		.stream_name = "Playback",
1090*4882a593Smuzhiyun 		.channels_min = 2,
1091*4882a593Smuzhiyun 		.channels_max = 2,
1092*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
1093*4882a593Smuzhiyun 		.formats = WM8985_FORMATS,
1094*4882a593Smuzhiyun 	},
1095*4882a593Smuzhiyun 	.capture = {
1096*4882a593Smuzhiyun 		.stream_name = "Capture",
1097*4882a593Smuzhiyun 		.channels_min = 2,
1098*4882a593Smuzhiyun 		.channels_max = 2,
1099*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
1100*4882a593Smuzhiyun 		.formats = WM8985_FORMATS,
1101*4882a593Smuzhiyun 	},
1102*4882a593Smuzhiyun 	.ops = &wm8985_dai_ops,
1103*4882a593Smuzhiyun 	.symmetric_rates = 1
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8985 = {
1107*4882a593Smuzhiyun 	.probe			= wm8985_probe,
1108*4882a593Smuzhiyun 	.set_bias_level		= wm8985_set_bias_level,
1109*4882a593Smuzhiyun 	.controls		= wm8985_common_snd_controls,
1110*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(wm8985_common_snd_controls),
1111*4882a593Smuzhiyun 	.dapm_widgets		= wm8985_common_dapm_widgets,
1112*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(wm8985_common_dapm_widgets),
1113*4882a593Smuzhiyun 	.dapm_routes		= wm8985_common_dapm_routes,
1114*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(wm8985_common_dapm_routes),
1115*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
1116*4882a593Smuzhiyun 	.idle_bias_on		= 1,
1117*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1118*4882a593Smuzhiyun 	.endianness		= 1,
1119*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun static const struct regmap_config wm8985_regmap = {
1123*4882a593Smuzhiyun 	.reg_bits = 7,
1124*4882a593Smuzhiyun 	.val_bits = 9,
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	.max_register = WM8985_MAX_REGISTER,
1127*4882a593Smuzhiyun 	.writeable_reg = wm8985_writeable,
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1130*4882a593Smuzhiyun 	.reg_defaults = wm8985_reg_defaults,
1131*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(wm8985_reg_defaults),
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
wm8985_spi_probe(struct spi_device * spi)1135*4882a593Smuzhiyun static int wm8985_spi_probe(struct spi_device *spi)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
1138*4882a593Smuzhiyun 	int ret;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	wm8985 = devm_kzalloc(&spi->dev, sizeof *wm8985, GFP_KERNEL);
1141*4882a593Smuzhiyun 	if (!wm8985)
1142*4882a593Smuzhiyun 		return -ENOMEM;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	spi_set_drvdata(spi, wm8985);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	wm8985->dev_type = WM8985;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	wm8985->regmap = devm_regmap_init_spi(spi, &wm8985_regmap);
1149*4882a593Smuzhiyun 	if (IS_ERR(wm8985->regmap)) {
1150*4882a593Smuzhiyun 		ret = PTR_ERR(wm8985->regmap);
1151*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1152*4882a593Smuzhiyun 			ret);
1153*4882a593Smuzhiyun 		return ret;
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&spi->dev,
1157*4882a593Smuzhiyun 				     &soc_component_dev_wm8985, &wm8985_dai, 1);
1158*4882a593Smuzhiyun 	return ret;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun static struct spi_driver wm8985_spi_driver = {
1162*4882a593Smuzhiyun 	.driver = {
1163*4882a593Smuzhiyun 		.name = "wm8985",
1164*4882a593Smuzhiyun 	},
1165*4882a593Smuzhiyun 	.probe = wm8985_spi_probe,
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun #endif
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
wm8985_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1170*4882a593Smuzhiyun static int wm8985_i2c_probe(struct i2c_client *i2c,
1171*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	struct wm8985_priv *wm8985;
1174*4882a593Smuzhiyun 	int ret;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	wm8985 = devm_kzalloc(&i2c->dev, sizeof *wm8985, GFP_KERNEL);
1177*4882a593Smuzhiyun 	if (!wm8985)
1178*4882a593Smuzhiyun 		return -ENOMEM;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, wm8985);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	wm8985->dev_type = id->driver_data;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	wm8985->regmap = devm_regmap_init_i2c(i2c, &wm8985_regmap);
1185*4882a593Smuzhiyun 	if (IS_ERR(wm8985->regmap)) {
1186*4882a593Smuzhiyun 		ret = PTR_ERR(wm8985->regmap);
1187*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1188*4882a593Smuzhiyun 			ret);
1189*4882a593Smuzhiyun 		return ret;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev,
1193*4882a593Smuzhiyun 				     &soc_component_dev_wm8985, &wm8985_dai, 1);
1194*4882a593Smuzhiyun 	return ret;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun static const struct i2c_device_id wm8985_i2c_id[] = {
1198*4882a593Smuzhiyun 	{ "wm8985", WM8985 },
1199*4882a593Smuzhiyun 	{ "wm8758", WM8758 },
1200*4882a593Smuzhiyun 	{ }
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8985_i2c_id);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun static struct i2c_driver wm8985_i2c_driver = {
1205*4882a593Smuzhiyun 	.driver = {
1206*4882a593Smuzhiyun 		.name = "wm8985",
1207*4882a593Smuzhiyun 	},
1208*4882a593Smuzhiyun 	.probe = wm8985_i2c_probe,
1209*4882a593Smuzhiyun 	.id_table = wm8985_i2c_id
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun #endif
1212*4882a593Smuzhiyun 
wm8985_modinit(void)1213*4882a593Smuzhiyun static int __init wm8985_modinit(void)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	int ret = 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1218*4882a593Smuzhiyun 	ret = i2c_add_driver(&wm8985_i2c_driver);
1219*4882a593Smuzhiyun 	if (ret) {
1220*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8985 I2C driver: %d\n",
1221*4882a593Smuzhiyun 		       ret);
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun #endif
1224*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1225*4882a593Smuzhiyun 	ret = spi_register_driver(&wm8985_spi_driver);
1226*4882a593Smuzhiyun 	if (ret != 0) {
1227*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8985 SPI driver: %d\n",
1228*4882a593Smuzhiyun 		       ret);
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun #endif
1231*4882a593Smuzhiyun 	return ret;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun module_init(wm8985_modinit);
1234*4882a593Smuzhiyun 
wm8985_exit(void)1235*4882a593Smuzhiyun static void __exit wm8985_exit(void)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1238*4882a593Smuzhiyun 	i2c_del_driver(&wm8985_i2c_driver);
1239*4882a593Smuzhiyun #endif
1240*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1241*4882a593Smuzhiyun 	spi_unregister_driver(&wm8985_spi_driver);
1242*4882a593Smuzhiyun #endif
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun module_exit(wm8985_exit);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8985 / WM8758 driver");
1247*4882a593Smuzhiyun MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
1248*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1249