xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8983.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8983.h  --  WM8983 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _WM8983_H
11*4882a593Smuzhiyun #define _WM8983_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Register values.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define WM8983_SOFTWARE_RESET                   0x00
17*4882a593Smuzhiyun #define WM8983_POWER_MANAGEMENT_1               0x01
18*4882a593Smuzhiyun #define WM8983_POWER_MANAGEMENT_2               0x02
19*4882a593Smuzhiyun #define WM8983_POWER_MANAGEMENT_3               0x03
20*4882a593Smuzhiyun #define WM8983_AUDIO_INTERFACE                  0x04
21*4882a593Smuzhiyun #define WM8983_COMPANDING_CONTROL               0x05
22*4882a593Smuzhiyun #define WM8983_CLOCK_GEN_CONTROL                0x06
23*4882a593Smuzhiyun #define WM8983_ADDITIONAL_CONTROL               0x07
24*4882a593Smuzhiyun #define WM8983_GPIO_CONTROL                     0x08
25*4882a593Smuzhiyun #define WM8983_JACK_DETECT_CONTROL_1            0x09
26*4882a593Smuzhiyun #define WM8983_DAC_CONTROL                      0x0A
27*4882a593Smuzhiyun #define WM8983_LEFT_DAC_DIGITAL_VOL             0x0B
28*4882a593Smuzhiyun #define WM8983_RIGHT_DAC_DIGITAL_VOL            0x0C
29*4882a593Smuzhiyun #define WM8983_JACK_DETECT_CONTROL_2            0x0D
30*4882a593Smuzhiyun #define WM8983_ADC_CONTROL                      0x0E
31*4882a593Smuzhiyun #define WM8983_LEFT_ADC_DIGITAL_VOL             0x0F
32*4882a593Smuzhiyun #define WM8983_RIGHT_ADC_DIGITAL_VOL            0x10
33*4882a593Smuzhiyun #define WM8983_EQ1_LOW_SHELF                    0x12
34*4882a593Smuzhiyun #define WM8983_EQ2_PEAK_1                       0x13
35*4882a593Smuzhiyun #define WM8983_EQ3_PEAK_2                       0x14
36*4882a593Smuzhiyun #define WM8983_EQ4_PEAK_3                       0x15
37*4882a593Smuzhiyun #define WM8983_EQ5_HIGH_SHELF                   0x16
38*4882a593Smuzhiyun #define WM8983_DAC_LIMITER_1                    0x18
39*4882a593Smuzhiyun #define WM8983_DAC_LIMITER_2                    0x19
40*4882a593Smuzhiyun #define WM8983_NOTCH_FILTER_1                   0x1B
41*4882a593Smuzhiyun #define WM8983_NOTCH_FILTER_2                   0x1C
42*4882a593Smuzhiyun #define WM8983_NOTCH_FILTER_3                   0x1D
43*4882a593Smuzhiyun #define WM8983_NOTCH_FILTER_4                   0x1E
44*4882a593Smuzhiyun #define WM8983_ALC_CONTROL_1                    0x20
45*4882a593Smuzhiyun #define WM8983_ALC_CONTROL_2                    0x21
46*4882a593Smuzhiyun #define WM8983_ALC_CONTROL_3                    0x22
47*4882a593Smuzhiyun #define WM8983_NOISE_GATE                       0x23
48*4882a593Smuzhiyun #define WM8983_PLL_N                            0x24
49*4882a593Smuzhiyun #define WM8983_PLL_K_1                          0x25
50*4882a593Smuzhiyun #define WM8983_PLL_K_2                          0x26
51*4882a593Smuzhiyun #define WM8983_PLL_K_3                          0x27
52*4882a593Smuzhiyun #define WM8983_3D_CONTROL                       0x29
53*4882a593Smuzhiyun #define WM8983_OUT4_TO_ADC                      0x2A
54*4882a593Smuzhiyun #define WM8983_BEEP_CONTROL                     0x2B
55*4882a593Smuzhiyun #define WM8983_INPUT_CTRL                       0x2C
56*4882a593Smuzhiyun #define WM8983_LEFT_INP_PGA_GAIN_CTRL           0x2D
57*4882a593Smuzhiyun #define WM8983_RIGHT_INP_PGA_GAIN_CTRL          0x2E
58*4882a593Smuzhiyun #define WM8983_LEFT_ADC_BOOST_CTRL              0x2F
59*4882a593Smuzhiyun #define WM8983_RIGHT_ADC_BOOST_CTRL             0x30
60*4882a593Smuzhiyun #define WM8983_OUTPUT_CTRL                      0x31
61*4882a593Smuzhiyun #define WM8983_LEFT_MIXER_CTRL                  0x32
62*4882a593Smuzhiyun #define WM8983_RIGHT_MIXER_CTRL                 0x33
63*4882a593Smuzhiyun #define WM8983_LOUT1_HP_VOLUME_CTRL             0x34
64*4882a593Smuzhiyun #define WM8983_ROUT1_HP_VOLUME_CTRL             0x35
65*4882a593Smuzhiyun #define WM8983_LOUT2_SPK_VOLUME_CTRL            0x36
66*4882a593Smuzhiyun #define WM8983_ROUT2_SPK_VOLUME_CTRL            0x37
67*4882a593Smuzhiyun #define WM8983_OUT3_MIXER_CTRL                  0x38
68*4882a593Smuzhiyun #define WM8983_OUT4_MONO_MIX_CTRL               0x39
69*4882a593Smuzhiyun #define WM8983_BIAS_CTRL                        0x3D
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define WM8983_REGISTER_COUNT                   59
72*4882a593Smuzhiyun #define WM8983_MAX_REGISTER                     0x3F
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Field Definitions.
76*4882a593Smuzhiyun  */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * R0 (0x00) - Software Reset
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun #define WM8983_SOFTWARE_RESET_MASK              0x01FF  /* SOFTWARE_RESET - [8:0] */
82*4882a593Smuzhiyun #define WM8983_SOFTWARE_RESET_SHIFT                  0  /* SOFTWARE_RESET - [8:0] */
83*4882a593Smuzhiyun #define WM8983_SOFTWARE_RESET_WIDTH                  9  /* SOFTWARE_RESET - [8:0] */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun  * R1 (0x01) - Power management 1
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun #define WM8983_BUFDCOPEN                        0x0100  /* BUFDCOPEN */
89*4882a593Smuzhiyun #define WM8983_BUFDCOPEN_MASK                   0x0100  /* BUFDCOPEN */
90*4882a593Smuzhiyun #define WM8983_BUFDCOPEN_SHIFT                       8  /* BUFDCOPEN */
91*4882a593Smuzhiyun #define WM8983_BUFDCOPEN_WIDTH                       1  /* BUFDCOPEN */
92*4882a593Smuzhiyun #define WM8983_OUT4MIXEN                        0x0080  /* OUT4MIXEN */
93*4882a593Smuzhiyun #define WM8983_OUT4MIXEN_MASK                   0x0080  /* OUT4MIXEN */
94*4882a593Smuzhiyun #define WM8983_OUT4MIXEN_SHIFT                       7  /* OUT4MIXEN */
95*4882a593Smuzhiyun #define WM8983_OUT4MIXEN_WIDTH                       1  /* OUT4MIXEN */
96*4882a593Smuzhiyun #define WM8983_OUT3MIXEN                        0x0040  /* OUT3MIXEN */
97*4882a593Smuzhiyun #define WM8983_OUT3MIXEN_MASK                   0x0040  /* OUT3MIXEN */
98*4882a593Smuzhiyun #define WM8983_OUT3MIXEN_SHIFT                       6  /* OUT3MIXEN */
99*4882a593Smuzhiyun #define WM8983_OUT3MIXEN_WIDTH                       1  /* OUT3MIXEN */
100*4882a593Smuzhiyun #define WM8983_PLLEN                            0x0020  /* PLLEN */
101*4882a593Smuzhiyun #define WM8983_PLLEN_MASK                       0x0020  /* PLLEN */
102*4882a593Smuzhiyun #define WM8983_PLLEN_SHIFT                           5  /* PLLEN */
103*4882a593Smuzhiyun #define WM8983_PLLEN_WIDTH                           1  /* PLLEN */
104*4882a593Smuzhiyun #define WM8983_MICBEN                           0x0010  /* MICBEN */
105*4882a593Smuzhiyun #define WM8983_MICBEN_MASK                      0x0010  /* MICBEN */
106*4882a593Smuzhiyun #define WM8983_MICBEN_SHIFT                          4  /* MICBEN */
107*4882a593Smuzhiyun #define WM8983_MICBEN_WIDTH                          1  /* MICBEN */
108*4882a593Smuzhiyun #define WM8983_BIASEN                           0x0008  /* BIASEN */
109*4882a593Smuzhiyun #define WM8983_BIASEN_MASK                      0x0008  /* BIASEN */
110*4882a593Smuzhiyun #define WM8983_BIASEN_SHIFT                          3  /* BIASEN */
111*4882a593Smuzhiyun #define WM8983_BIASEN_WIDTH                          1  /* BIASEN */
112*4882a593Smuzhiyun #define WM8983_BUFIOEN                          0x0004  /* BUFIOEN */
113*4882a593Smuzhiyun #define WM8983_BUFIOEN_MASK                     0x0004  /* BUFIOEN */
114*4882a593Smuzhiyun #define WM8983_BUFIOEN_SHIFT                         2  /* BUFIOEN */
115*4882a593Smuzhiyun #define WM8983_BUFIOEN_WIDTH                         1  /* BUFIOEN */
116*4882a593Smuzhiyun #define WM8983_VMIDSEL_MASK                     0x0003  /* VMIDSEL - [1:0] */
117*4882a593Smuzhiyun #define WM8983_VMIDSEL_SHIFT                         0  /* VMIDSEL - [1:0] */
118*4882a593Smuzhiyun #define WM8983_VMIDSEL_WIDTH                         2  /* VMIDSEL - [1:0] */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun  * R2 (0x02) - Power management 2
122*4882a593Smuzhiyun  */
123*4882a593Smuzhiyun #define WM8983_ROUT1EN                          0x0100  /* ROUT1EN */
124*4882a593Smuzhiyun #define WM8983_ROUT1EN_MASK                     0x0100  /* ROUT1EN */
125*4882a593Smuzhiyun #define WM8983_ROUT1EN_SHIFT                         8  /* ROUT1EN */
126*4882a593Smuzhiyun #define WM8983_ROUT1EN_WIDTH                         1  /* ROUT1EN */
127*4882a593Smuzhiyun #define WM8983_LOUT1EN                          0x0080  /* LOUT1EN */
128*4882a593Smuzhiyun #define WM8983_LOUT1EN_MASK                     0x0080  /* LOUT1EN */
129*4882a593Smuzhiyun #define WM8983_LOUT1EN_SHIFT                         7  /* LOUT1EN */
130*4882a593Smuzhiyun #define WM8983_LOUT1EN_WIDTH                         1  /* LOUT1EN */
131*4882a593Smuzhiyun #define WM8983_SLEEP                            0x0040  /* SLEEP */
132*4882a593Smuzhiyun #define WM8983_SLEEP_MASK                       0x0040  /* SLEEP */
133*4882a593Smuzhiyun #define WM8983_SLEEP_SHIFT                           6  /* SLEEP */
134*4882a593Smuzhiyun #define WM8983_SLEEP_WIDTH                           1  /* SLEEP */
135*4882a593Smuzhiyun #define WM8983_BOOSTENR                         0x0020  /* BOOSTENR */
136*4882a593Smuzhiyun #define WM8983_BOOSTENR_MASK                    0x0020  /* BOOSTENR */
137*4882a593Smuzhiyun #define WM8983_BOOSTENR_SHIFT                        5  /* BOOSTENR */
138*4882a593Smuzhiyun #define WM8983_BOOSTENR_WIDTH                        1  /* BOOSTENR */
139*4882a593Smuzhiyun #define WM8983_BOOSTENL                         0x0010  /* BOOSTENL */
140*4882a593Smuzhiyun #define WM8983_BOOSTENL_MASK                    0x0010  /* BOOSTENL */
141*4882a593Smuzhiyun #define WM8983_BOOSTENL_SHIFT                        4  /* BOOSTENL */
142*4882a593Smuzhiyun #define WM8983_BOOSTENL_WIDTH                        1  /* BOOSTENL */
143*4882a593Smuzhiyun #define WM8983_INPGAENR                         0x0008  /* INPGAENR */
144*4882a593Smuzhiyun #define WM8983_INPGAENR_MASK                    0x0008  /* INPGAENR */
145*4882a593Smuzhiyun #define WM8983_INPGAENR_SHIFT                        3  /* INPGAENR */
146*4882a593Smuzhiyun #define WM8983_INPGAENR_WIDTH                        1  /* INPGAENR */
147*4882a593Smuzhiyun #define WM8983_INPPGAENL                        0x0004  /* INPPGAENL */
148*4882a593Smuzhiyun #define WM8983_INPPGAENL_MASK                   0x0004  /* INPPGAENL */
149*4882a593Smuzhiyun #define WM8983_INPPGAENL_SHIFT                       2  /* INPPGAENL */
150*4882a593Smuzhiyun #define WM8983_INPPGAENL_WIDTH                       1  /* INPPGAENL */
151*4882a593Smuzhiyun #define WM8983_ADCENR                           0x0002  /* ADCENR */
152*4882a593Smuzhiyun #define WM8983_ADCENR_MASK                      0x0002  /* ADCENR */
153*4882a593Smuzhiyun #define WM8983_ADCENR_SHIFT                          1  /* ADCENR */
154*4882a593Smuzhiyun #define WM8983_ADCENR_WIDTH                          1  /* ADCENR */
155*4882a593Smuzhiyun #define WM8983_ADCENL                           0x0001  /* ADCENL */
156*4882a593Smuzhiyun #define WM8983_ADCENL_MASK                      0x0001  /* ADCENL */
157*4882a593Smuzhiyun #define WM8983_ADCENL_SHIFT                          0  /* ADCENL */
158*4882a593Smuzhiyun #define WM8983_ADCENL_WIDTH                          1  /* ADCENL */
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun  * R3 (0x03) - Power management 3
162*4882a593Smuzhiyun  */
163*4882a593Smuzhiyun #define WM8983_OUT4EN                           0x0100  /* OUT4EN */
164*4882a593Smuzhiyun #define WM8983_OUT4EN_MASK                      0x0100  /* OUT4EN */
165*4882a593Smuzhiyun #define WM8983_OUT4EN_SHIFT                          8  /* OUT4EN */
166*4882a593Smuzhiyun #define WM8983_OUT4EN_WIDTH                          1  /* OUT4EN */
167*4882a593Smuzhiyun #define WM8983_OUT3EN                           0x0080  /* OUT3EN */
168*4882a593Smuzhiyun #define WM8983_OUT3EN_MASK                      0x0080  /* OUT3EN */
169*4882a593Smuzhiyun #define WM8983_OUT3EN_SHIFT                          7  /* OUT3EN */
170*4882a593Smuzhiyun #define WM8983_OUT3EN_WIDTH                          1  /* OUT3EN */
171*4882a593Smuzhiyun #define WM8983_LOUT2EN                          0x0040  /* LOUT2EN */
172*4882a593Smuzhiyun #define WM8983_LOUT2EN_MASK                     0x0040  /* LOUT2EN */
173*4882a593Smuzhiyun #define WM8983_LOUT2EN_SHIFT                         6  /* LOUT2EN */
174*4882a593Smuzhiyun #define WM8983_LOUT2EN_WIDTH                         1  /* LOUT2EN */
175*4882a593Smuzhiyun #define WM8983_ROUT2EN                          0x0020  /* ROUT2EN */
176*4882a593Smuzhiyun #define WM8983_ROUT2EN_MASK                     0x0020  /* ROUT2EN */
177*4882a593Smuzhiyun #define WM8983_ROUT2EN_SHIFT                         5  /* ROUT2EN */
178*4882a593Smuzhiyun #define WM8983_ROUT2EN_WIDTH                         1  /* ROUT2EN */
179*4882a593Smuzhiyun #define WM8983_RMIXEN                           0x0008  /* RMIXEN */
180*4882a593Smuzhiyun #define WM8983_RMIXEN_MASK                      0x0008  /* RMIXEN */
181*4882a593Smuzhiyun #define WM8983_RMIXEN_SHIFT                          3  /* RMIXEN */
182*4882a593Smuzhiyun #define WM8983_RMIXEN_WIDTH                          1  /* RMIXEN */
183*4882a593Smuzhiyun #define WM8983_LMIXEN                           0x0004  /* LMIXEN */
184*4882a593Smuzhiyun #define WM8983_LMIXEN_MASK                      0x0004  /* LMIXEN */
185*4882a593Smuzhiyun #define WM8983_LMIXEN_SHIFT                          2  /* LMIXEN */
186*4882a593Smuzhiyun #define WM8983_LMIXEN_WIDTH                          1  /* LMIXEN */
187*4882a593Smuzhiyun #define WM8983_DACENR                           0x0002  /* DACENR */
188*4882a593Smuzhiyun #define WM8983_DACENR_MASK                      0x0002  /* DACENR */
189*4882a593Smuzhiyun #define WM8983_DACENR_SHIFT                          1  /* DACENR */
190*4882a593Smuzhiyun #define WM8983_DACENR_WIDTH                          1  /* DACENR */
191*4882a593Smuzhiyun #define WM8983_DACENL                           0x0001  /* DACENL */
192*4882a593Smuzhiyun #define WM8983_DACENL_MASK                      0x0001  /* DACENL */
193*4882a593Smuzhiyun #define WM8983_DACENL_SHIFT                          0  /* DACENL */
194*4882a593Smuzhiyun #define WM8983_DACENL_WIDTH                          1  /* DACENL */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * R4 (0x04) - Audio Interface
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun #define WM8983_BCP                              0x0100  /* BCP */
200*4882a593Smuzhiyun #define WM8983_BCP_MASK                         0x0100  /* BCP */
201*4882a593Smuzhiyun #define WM8983_BCP_SHIFT                             8  /* BCP */
202*4882a593Smuzhiyun #define WM8983_BCP_WIDTH                             1  /* BCP */
203*4882a593Smuzhiyun #define WM8983_LRCP                             0x0080  /* LRCP */
204*4882a593Smuzhiyun #define WM8983_LRCP_MASK                        0x0080  /* LRCP */
205*4882a593Smuzhiyun #define WM8983_LRCP_SHIFT                            7  /* LRCP */
206*4882a593Smuzhiyun #define WM8983_LRCP_WIDTH                            1  /* LRCP */
207*4882a593Smuzhiyun #define WM8983_WL_MASK                          0x0060  /* WL - [6:5] */
208*4882a593Smuzhiyun #define WM8983_WL_SHIFT                              5  /* WL - [6:5] */
209*4882a593Smuzhiyun #define WM8983_WL_WIDTH                              2  /* WL - [6:5] */
210*4882a593Smuzhiyun #define WM8983_FMT_MASK                         0x0018  /* FMT - [4:3] */
211*4882a593Smuzhiyun #define WM8983_FMT_SHIFT                             3  /* FMT - [4:3] */
212*4882a593Smuzhiyun #define WM8983_FMT_WIDTH                             2  /* FMT - [4:3] */
213*4882a593Smuzhiyun #define WM8983_DLRSWAP                          0x0004  /* DLRSWAP */
214*4882a593Smuzhiyun #define WM8983_DLRSWAP_MASK                     0x0004  /* DLRSWAP */
215*4882a593Smuzhiyun #define WM8983_DLRSWAP_SHIFT                         2  /* DLRSWAP */
216*4882a593Smuzhiyun #define WM8983_DLRSWAP_WIDTH                         1  /* DLRSWAP */
217*4882a593Smuzhiyun #define WM8983_ALRSWAP                          0x0002  /* ALRSWAP */
218*4882a593Smuzhiyun #define WM8983_ALRSWAP_MASK                     0x0002  /* ALRSWAP */
219*4882a593Smuzhiyun #define WM8983_ALRSWAP_SHIFT                         1  /* ALRSWAP */
220*4882a593Smuzhiyun #define WM8983_ALRSWAP_WIDTH                         1  /* ALRSWAP */
221*4882a593Smuzhiyun #define WM8983_MONO                             0x0001  /* MONO */
222*4882a593Smuzhiyun #define WM8983_MONO_MASK                        0x0001  /* MONO */
223*4882a593Smuzhiyun #define WM8983_MONO_SHIFT                            0  /* MONO */
224*4882a593Smuzhiyun #define WM8983_MONO_WIDTH                            1  /* MONO */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun  * R5 (0x05) - Companding control
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun #define WM8983_WL8                              0x0020  /* WL8 */
230*4882a593Smuzhiyun #define WM8983_WL8_MASK                         0x0020  /* WL8 */
231*4882a593Smuzhiyun #define WM8983_WL8_SHIFT                             5  /* WL8 */
232*4882a593Smuzhiyun #define WM8983_WL8_WIDTH                             1  /* WL8 */
233*4882a593Smuzhiyun #define WM8983_DAC_COMP_MASK                    0x0018  /* DAC_COMP - [4:3] */
234*4882a593Smuzhiyun #define WM8983_DAC_COMP_SHIFT                        3  /* DAC_COMP - [4:3] */
235*4882a593Smuzhiyun #define WM8983_DAC_COMP_WIDTH                        2  /* DAC_COMP - [4:3] */
236*4882a593Smuzhiyun #define WM8983_ADC_COMP_MASK                    0x0006  /* ADC_COMP - [2:1] */
237*4882a593Smuzhiyun #define WM8983_ADC_COMP_SHIFT                        1  /* ADC_COMP - [2:1] */
238*4882a593Smuzhiyun #define WM8983_ADC_COMP_WIDTH                        2  /* ADC_COMP - [2:1] */
239*4882a593Smuzhiyun #define WM8983_LOOPBACK                         0x0001  /* LOOPBACK */
240*4882a593Smuzhiyun #define WM8983_LOOPBACK_MASK                    0x0001  /* LOOPBACK */
241*4882a593Smuzhiyun #define WM8983_LOOPBACK_SHIFT                        0  /* LOOPBACK */
242*4882a593Smuzhiyun #define WM8983_LOOPBACK_WIDTH                        1  /* LOOPBACK */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * R6 (0x06) - Clock Gen control
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun #define WM8983_CLKSEL                           0x0100  /* CLKSEL */
248*4882a593Smuzhiyun #define WM8983_CLKSEL_MASK                      0x0100  /* CLKSEL */
249*4882a593Smuzhiyun #define WM8983_CLKSEL_SHIFT                          8  /* CLKSEL */
250*4882a593Smuzhiyun #define WM8983_CLKSEL_WIDTH                          1  /* CLKSEL */
251*4882a593Smuzhiyun #define WM8983_MCLKDIV_MASK                     0x00E0  /* MCLKDIV - [7:5] */
252*4882a593Smuzhiyun #define WM8983_MCLKDIV_SHIFT                         5  /* MCLKDIV - [7:5] */
253*4882a593Smuzhiyun #define WM8983_MCLKDIV_WIDTH                         3  /* MCLKDIV - [7:5] */
254*4882a593Smuzhiyun #define WM8983_BCLKDIV_MASK                     0x001C  /* BCLKDIV - [4:2] */
255*4882a593Smuzhiyun #define WM8983_BCLKDIV_SHIFT                         2  /* BCLKDIV - [4:2] */
256*4882a593Smuzhiyun #define WM8983_BCLKDIV_WIDTH                         3  /* BCLKDIV - [4:2] */
257*4882a593Smuzhiyun #define WM8983_MS                               0x0001  /* MS */
258*4882a593Smuzhiyun #define WM8983_MS_MASK                          0x0001  /* MS */
259*4882a593Smuzhiyun #define WM8983_MS_SHIFT                              0  /* MS */
260*4882a593Smuzhiyun #define WM8983_MS_WIDTH                              1  /* MS */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * R7 (0x07) - Additional control
264*4882a593Smuzhiyun  */
265*4882a593Smuzhiyun #define WM8983_SR_MASK                          0x000E  /* SR - [3:1] */
266*4882a593Smuzhiyun #define WM8983_SR_SHIFT                              1  /* SR - [3:1] */
267*4882a593Smuzhiyun #define WM8983_SR_WIDTH                              3  /* SR - [3:1] */
268*4882a593Smuzhiyun #define WM8983_SLOWCLKEN                        0x0001  /* SLOWCLKEN */
269*4882a593Smuzhiyun #define WM8983_SLOWCLKEN_MASK                   0x0001  /* SLOWCLKEN */
270*4882a593Smuzhiyun #define WM8983_SLOWCLKEN_SHIFT                       0  /* SLOWCLKEN */
271*4882a593Smuzhiyun #define WM8983_SLOWCLKEN_WIDTH                       1  /* SLOWCLKEN */
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  * R8 (0x08) - GPIO Control
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun #define WM8983_OPCLKDIV_MASK                    0x0030  /* OPCLKDIV - [5:4] */
277*4882a593Smuzhiyun #define WM8983_OPCLKDIV_SHIFT                        4  /* OPCLKDIV - [5:4] */
278*4882a593Smuzhiyun #define WM8983_OPCLKDIV_WIDTH                        2  /* OPCLKDIV - [5:4] */
279*4882a593Smuzhiyun #define WM8983_GPIO1POL                         0x0008  /* GPIO1POL */
280*4882a593Smuzhiyun #define WM8983_GPIO1POL_MASK                    0x0008  /* GPIO1POL */
281*4882a593Smuzhiyun #define WM8983_GPIO1POL_SHIFT                        3  /* GPIO1POL */
282*4882a593Smuzhiyun #define WM8983_GPIO1POL_WIDTH                        1  /* GPIO1POL */
283*4882a593Smuzhiyun #define WM8983_GPIO1SEL_MASK                    0x0007  /* GPIO1SEL - [2:0] */
284*4882a593Smuzhiyun #define WM8983_GPIO1SEL_SHIFT                        0  /* GPIO1SEL - [2:0] */
285*4882a593Smuzhiyun #define WM8983_GPIO1SEL_WIDTH                        3  /* GPIO1SEL - [2:0] */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * R9 (0x09) - Jack Detect Control 1
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun #define WM8983_JD_VMID1                         0x0100  /* JD_VMID1 */
291*4882a593Smuzhiyun #define WM8983_JD_VMID1_MASK                    0x0100  /* JD_VMID1 */
292*4882a593Smuzhiyun #define WM8983_JD_VMID1_SHIFT                        8  /* JD_VMID1 */
293*4882a593Smuzhiyun #define WM8983_JD_VMID1_WIDTH                        1  /* JD_VMID1 */
294*4882a593Smuzhiyun #define WM8983_JD_VMID0                         0x0080  /* JD_VMID0 */
295*4882a593Smuzhiyun #define WM8983_JD_VMID0_MASK                    0x0080  /* JD_VMID0 */
296*4882a593Smuzhiyun #define WM8983_JD_VMID0_SHIFT                        7  /* JD_VMID0 */
297*4882a593Smuzhiyun #define WM8983_JD_VMID0_WIDTH                        1  /* JD_VMID0 */
298*4882a593Smuzhiyun #define WM8983_JD_EN                            0x0040  /* JD_EN */
299*4882a593Smuzhiyun #define WM8983_JD_EN_MASK                       0x0040  /* JD_EN */
300*4882a593Smuzhiyun #define WM8983_JD_EN_SHIFT                           6  /* JD_EN */
301*4882a593Smuzhiyun #define WM8983_JD_EN_WIDTH                           1  /* JD_EN */
302*4882a593Smuzhiyun #define WM8983_JD_SEL_MASK                      0x0030  /* JD_SEL - [5:4] */
303*4882a593Smuzhiyun #define WM8983_JD_SEL_SHIFT                          4  /* JD_SEL - [5:4] */
304*4882a593Smuzhiyun #define WM8983_JD_SEL_WIDTH                          2  /* JD_SEL - [5:4] */
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun  * R10 (0x0A) - DAC Control
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun #define WM8983_SOFTMUTE                         0x0040  /* SOFTMUTE */
310*4882a593Smuzhiyun #define WM8983_SOFTMUTE_MASK                    0x0040  /* SOFTMUTE */
311*4882a593Smuzhiyun #define WM8983_SOFTMUTE_SHIFT                        6  /* SOFTMUTE */
312*4882a593Smuzhiyun #define WM8983_SOFTMUTE_WIDTH                        1  /* SOFTMUTE */
313*4882a593Smuzhiyun #define WM8983_DACOSR128                        0x0008  /* DACOSR128 */
314*4882a593Smuzhiyun #define WM8983_DACOSR128_MASK                   0x0008  /* DACOSR128 */
315*4882a593Smuzhiyun #define WM8983_DACOSR128_SHIFT                       3  /* DACOSR128 */
316*4882a593Smuzhiyun #define WM8983_DACOSR128_WIDTH                       1  /* DACOSR128 */
317*4882a593Smuzhiyun #define WM8983_AMUTE                            0x0004  /* AMUTE */
318*4882a593Smuzhiyun #define WM8983_AMUTE_MASK                       0x0004  /* AMUTE */
319*4882a593Smuzhiyun #define WM8983_AMUTE_SHIFT                           2  /* AMUTE */
320*4882a593Smuzhiyun #define WM8983_AMUTE_WIDTH                           1  /* AMUTE */
321*4882a593Smuzhiyun #define WM8983_DACRPOL                          0x0002  /* DACRPOL */
322*4882a593Smuzhiyun #define WM8983_DACRPOL_MASK                     0x0002  /* DACRPOL */
323*4882a593Smuzhiyun #define WM8983_DACRPOL_SHIFT                         1  /* DACRPOL */
324*4882a593Smuzhiyun #define WM8983_DACRPOL_WIDTH                         1  /* DACRPOL */
325*4882a593Smuzhiyun #define WM8983_DACLPOL                          0x0001  /* DACLPOL */
326*4882a593Smuzhiyun #define WM8983_DACLPOL_MASK                     0x0001  /* DACLPOL */
327*4882a593Smuzhiyun #define WM8983_DACLPOL_SHIFT                         0  /* DACLPOL */
328*4882a593Smuzhiyun #define WM8983_DACLPOL_WIDTH                         1  /* DACLPOL */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun  * R11 (0x0B) - Left DAC digital Vol
332*4882a593Smuzhiyun  */
333*4882a593Smuzhiyun #define WM8983_DACVU                            0x0100  /* DACVU */
334*4882a593Smuzhiyun #define WM8983_DACVU_MASK                       0x0100  /* DACVU */
335*4882a593Smuzhiyun #define WM8983_DACVU_SHIFT                           8  /* DACVU */
336*4882a593Smuzhiyun #define WM8983_DACVU_WIDTH                           1  /* DACVU */
337*4882a593Smuzhiyun #define WM8983_DACLVOL_MASK                     0x00FF  /* DACLVOL - [7:0] */
338*4882a593Smuzhiyun #define WM8983_DACLVOL_SHIFT                         0  /* DACLVOL - [7:0] */
339*4882a593Smuzhiyun #define WM8983_DACLVOL_WIDTH                         8  /* DACLVOL - [7:0] */
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun  * R12 (0x0C) - Right DAC digital vol
343*4882a593Smuzhiyun  */
344*4882a593Smuzhiyun #define WM8983_DACVU                            0x0100  /* DACVU */
345*4882a593Smuzhiyun #define WM8983_DACVU_MASK                       0x0100  /* DACVU */
346*4882a593Smuzhiyun #define WM8983_DACVU_SHIFT                           8  /* DACVU */
347*4882a593Smuzhiyun #define WM8983_DACVU_WIDTH                           1  /* DACVU */
348*4882a593Smuzhiyun #define WM8983_DACRVOL_MASK                     0x00FF  /* DACRVOL - [7:0] */
349*4882a593Smuzhiyun #define WM8983_DACRVOL_SHIFT                         0  /* DACRVOL - [7:0] */
350*4882a593Smuzhiyun #define WM8983_DACRVOL_WIDTH                         8  /* DACRVOL - [7:0] */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun  * R13 (0x0D) - Jack Detect Control 2
354*4882a593Smuzhiyun  */
355*4882a593Smuzhiyun #define WM8983_JD_EN1_MASK                      0x00F0  /* JD_EN1 - [7:4] */
356*4882a593Smuzhiyun #define WM8983_JD_EN1_SHIFT                          4  /* JD_EN1 - [7:4] */
357*4882a593Smuzhiyun #define WM8983_JD_EN1_WIDTH                          4  /* JD_EN1 - [7:4] */
358*4882a593Smuzhiyun #define WM8983_JD_EN0_MASK                      0x000F  /* JD_EN0 - [3:0] */
359*4882a593Smuzhiyun #define WM8983_JD_EN0_SHIFT                          0  /* JD_EN0 - [3:0] */
360*4882a593Smuzhiyun #define WM8983_JD_EN0_WIDTH                          4  /* JD_EN0 - [3:0] */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * R14 (0x0E) - ADC Control
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun #define WM8983_HPFEN                            0x0100  /* HPFEN */
366*4882a593Smuzhiyun #define WM8983_HPFEN_MASK                       0x0100  /* HPFEN */
367*4882a593Smuzhiyun #define WM8983_HPFEN_SHIFT                           8  /* HPFEN */
368*4882a593Smuzhiyun #define WM8983_HPFEN_WIDTH                           1  /* HPFEN */
369*4882a593Smuzhiyun #define WM8983_HPFAPP                           0x0080  /* HPFAPP */
370*4882a593Smuzhiyun #define WM8983_HPFAPP_MASK                      0x0080  /* HPFAPP */
371*4882a593Smuzhiyun #define WM8983_HPFAPP_SHIFT                          7  /* HPFAPP */
372*4882a593Smuzhiyun #define WM8983_HPFAPP_WIDTH                          1  /* HPFAPP */
373*4882a593Smuzhiyun #define WM8983_HPFCUT_MASK                      0x0070  /* HPFCUT - [6:4] */
374*4882a593Smuzhiyun #define WM8983_HPFCUT_SHIFT                          4  /* HPFCUT - [6:4] */
375*4882a593Smuzhiyun #define WM8983_HPFCUT_WIDTH                          3  /* HPFCUT - [6:4] */
376*4882a593Smuzhiyun #define WM8983_ADCOSR128                        0x0008  /* ADCOSR128 */
377*4882a593Smuzhiyun #define WM8983_ADCOSR128_MASK                   0x0008  /* ADCOSR128 */
378*4882a593Smuzhiyun #define WM8983_ADCOSR128_SHIFT                       3  /* ADCOSR128 */
379*4882a593Smuzhiyun #define WM8983_ADCOSR128_WIDTH                       1  /* ADCOSR128 */
380*4882a593Smuzhiyun #define WM8983_ADCRPOL                          0x0002  /* ADCRPOL */
381*4882a593Smuzhiyun #define WM8983_ADCRPOL_MASK                     0x0002  /* ADCRPOL */
382*4882a593Smuzhiyun #define WM8983_ADCRPOL_SHIFT                         1  /* ADCRPOL */
383*4882a593Smuzhiyun #define WM8983_ADCRPOL_WIDTH                         1  /* ADCRPOL */
384*4882a593Smuzhiyun #define WM8983_ADCLPOL                          0x0001  /* ADCLPOL */
385*4882a593Smuzhiyun #define WM8983_ADCLPOL_MASK                     0x0001  /* ADCLPOL */
386*4882a593Smuzhiyun #define WM8983_ADCLPOL_SHIFT                         0  /* ADCLPOL */
387*4882a593Smuzhiyun #define WM8983_ADCLPOL_WIDTH                         1  /* ADCLPOL */
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * R15 (0x0F) - Left ADC Digital Vol
391*4882a593Smuzhiyun  */
392*4882a593Smuzhiyun #define WM8983_ADCVU                            0x0100  /* ADCVU */
393*4882a593Smuzhiyun #define WM8983_ADCVU_MASK                       0x0100  /* ADCVU */
394*4882a593Smuzhiyun #define WM8983_ADCVU_SHIFT                           8  /* ADCVU */
395*4882a593Smuzhiyun #define WM8983_ADCVU_WIDTH                           1  /* ADCVU */
396*4882a593Smuzhiyun #define WM8983_ADCLVOL_MASK                     0x00FF  /* ADCLVOL - [7:0] */
397*4882a593Smuzhiyun #define WM8983_ADCLVOL_SHIFT                         0  /* ADCLVOL - [7:0] */
398*4882a593Smuzhiyun #define WM8983_ADCLVOL_WIDTH                         8  /* ADCLVOL - [7:0] */
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /*
401*4882a593Smuzhiyun  * R16 (0x10) - Right ADC Digital Vol
402*4882a593Smuzhiyun  */
403*4882a593Smuzhiyun #define WM8983_ADCVU                            0x0100  /* ADCVU */
404*4882a593Smuzhiyun #define WM8983_ADCVU_MASK                       0x0100  /* ADCVU */
405*4882a593Smuzhiyun #define WM8983_ADCVU_SHIFT                           8  /* ADCVU */
406*4882a593Smuzhiyun #define WM8983_ADCVU_WIDTH                           1  /* ADCVU */
407*4882a593Smuzhiyun #define WM8983_ADCRVOL_MASK                     0x00FF  /* ADCRVOL - [7:0] */
408*4882a593Smuzhiyun #define WM8983_ADCRVOL_SHIFT                         0  /* ADCRVOL - [7:0] */
409*4882a593Smuzhiyun #define WM8983_ADCRVOL_WIDTH                         8  /* ADCRVOL - [7:0] */
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /*
412*4882a593Smuzhiyun  * R18 (0x12) - EQ1 - low shelf
413*4882a593Smuzhiyun  */
414*4882a593Smuzhiyun #define WM8983_EQ3DMODE                         0x0100  /* EQ3DMODE */
415*4882a593Smuzhiyun #define WM8983_EQ3DMODE_MASK                    0x0100  /* EQ3DMODE */
416*4882a593Smuzhiyun #define WM8983_EQ3DMODE_SHIFT                        8  /* EQ3DMODE */
417*4882a593Smuzhiyun #define WM8983_EQ3DMODE_WIDTH                        1  /* EQ3DMODE */
418*4882a593Smuzhiyun #define WM8983_EQ1C_MASK                        0x0060  /* EQ1C - [6:5] */
419*4882a593Smuzhiyun #define WM8983_EQ1C_SHIFT                            5  /* EQ1C - [6:5] */
420*4882a593Smuzhiyun #define WM8983_EQ1C_WIDTH                            2  /* EQ1C - [6:5] */
421*4882a593Smuzhiyun #define WM8983_EQ1G_MASK                        0x001F  /* EQ1G - [4:0] */
422*4882a593Smuzhiyun #define WM8983_EQ1G_SHIFT                            0  /* EQ1G - [4:0] */
423*4882a593Smuzhiyun #define WM8983_EQ1G_WIDTH                            5  /* EQ1G - [4:0] */
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun  * R19 (0x13) - EQ2 - peak 1
427*4882a593Smuzhiyun  */
428*4882a593Smuzhiyun #define WM8983_EQ2BW                            0x0100  /* EQ2BW */
429*4882a593Smuzhiyun #define WM8983_EQ2BW_MASK                       0x0100  /* EQ2BW */
430*4882a593Smuzhiyun #define WM8983_EQ2BW_SHIFT                           8  /* EQ2BW */
431*4882a593Smuzhiyun #define WM8983_EQ2BW_WIDTH                           1  /* EQ2BW */
432*4882a593Smuzhiyun #define WM8983_EQ2C_MASK                        0x0060  /* EQ2C - [6:5] */
433*4882a593Smuzhiyun #define WM8983_EQ2C_SHIFT                            5  /* EQ2C - [6:5] */
434*4882a593Smuzhiyun #define WM8983_EQ2C_WIDTH                            2  /* EQ2C - [6:5] */
435*4882a593Smuzhiyun #define WM8983_EQ2G_MASK                        0x001F  /* EQ2G - [4:0] */
436*4882a593Smuzhiyun #define WM8983_EQ2G_SHIFT                            0  /* EQ2G - [4:0] */
437*4882a593Smuzhiyun #define WM8983_EQ2G_WIDTH                            5  /* EQ2G - [4:0] */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * R20 (0x14) - EQ3 - peak 2
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun #define WM8983_EQ3BW                            0x0100  /* EQ3BW */
443*4882a593Smuzhiyun #define WM8983_EQ3BW_MASK                       0x0100  /* EQ3BW */
444*4882a593Smuzhiyun #define WM8983_EQ3BW_SHIFT                           8  /* EQ3BW */
445*4882a593Smuzhiyun #define WM8983_EQ3BW_WIDTH                           1  /* EQ3BW */
446*4882a593Smuzhiyun #define WM8983_EQ3C_MASK                        0x0060  /* EQ3C - [6:5] */
447*4882a593Smuzhiyun #define WM8983_EQ3C_SHIFT                            5  /* EQ3C - [6:5] */
448*4882a593Smuzhiyun #define WM8983_EQ3C_WIDTH                            2  /* EQ3C - [6:5] */
449*4882a593Smuzhiyun #define WM8983_EQ3G_MASK                        0x001F  /* EQ3G - [4:0] */
450*4882a593Smuzhiyun #define WM8983_EQ3G_SHIFT                            0  /* EQ3G - [4:0] */
451*4882a593Smuzhiyun #define WM8983_EQ3G_WIDTH                            5  /* EQ3G - [4:0] */
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun  * R21 (0x15) - EQ4 - peak 3
455*4882a593Smuzhiyun  */
456*4882a593Smuzhiyun #define WM8983_EQ4BW                            0x0100  /* EQ4BW */
457*4882a593Smuzhiyun #define WM8983_EQ4BW_MASK                       0x0100  /* EQ4BW */
458*4882a593Smuzhiyun #define WM8983_EQ4BW_SHIFT                           8  /* EQ4BW */
459*4882a593Smuzhiyun #define WM8983_EQ4BW_WIDTH                           1  /* EQ4BW */
460*4882a593Smuzhiyun #define WM8983_EQ4C_MASK                        0x0060  /* EQ4C - [6:5] */
461*4882a593Smuzhiyun #define WM8983_EQ4C_SHIFT                            5  /* EQ4C - [6:5] */
462*4882a593Smuzhiyun #define WM8983_EQ4C_WIDTH                            2  /* EQ4C - [6:5] */
463*4882a593Smuzhiyun #define WM8983_EQ4G_MASK                        0x001F  /* EQ4G - [4:0] */
464*4882a593Smuzhiyun #define WM8983_EQ4G_SHIFT                            0  /* EQ4G - [4:0] */
465*4882a593Smuzhiyun #define WM8983_EQ4G_WIDTH                            5  /* EQ4G - [4:0] */
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /*
468*4882a593Smuzhiyun  * R22 (0x16) - EQ5 - high shelf
469*4882a593Smuzhiyun  */
470*4882a593Smuzhiyun #define WM8983_EQ5C_MASK                        0x0060  /* EQ5C - [6:5] */
471*4882a593Smuzhiyun #define WM8983_EQ5C_SHIFT                            5  /* EQ5C - [6:5] */
472*4882a593Smuzhiyun #define WM8983_EQ5C_WIDTH                            2  /* EQ5C - [6:5] */
473*4882a593Smuzhiyun #define WM8983_EQ5G_MASK                        0x001F  /* EQ5G - [4:0] */
474*4882a593Smuzhiyun #define WM8983_EQ5G_SHIFT                            0  /* EQ5G - [4:0] */
475*4882a593Smuzhiyun #define WM8983_EQ5G_WIDTH                            5  /* EQ5G - [4:0] */
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /*
478*4882a593Smuzhiyun  * R24 (0x18) - DAC Limiter 1
479*4882a593Smuzhiyun  */
480*4882a593Smuzhiyun #define WM8983_LIMEN                            0x0100  /* LIMEN */
481*4882a593Smuzhiyun #define WM8983_LIMEN_MASK                       0x0100  /* LIMEN */
482*4882a593Smuzhiyun #define WM8983_LIMEN_SHIFT                           8  /* LIMEN */
483*4882a593Smuzhiyun #define WM8983_LIMEN_WIDTH                           1  /* LIMEN */
484*4882a593Smuzhiyun #define WM8983_LIMDCY_MASK                      0x00F0  /* LIMDCY - [7:4] */
485*4882a593Smuzhiyun #define WM8983_LIMDCY_SHIFT                          4  /* LIMDCY - [7:4] */
486*4882a593Smuzhiyun #define WM8983_LIMDCY_WIDTH                          4  /* LIMDCY - [7:4] */
487*4882a593Smuzhiyun #define WM8983_LIMATK_MASK                      0x000F  /* LIMATK - [3:0] */
488*4882a593Smuzhiyun #define WM8983_LIMATK_SHIFT                          0  /* LIMATK - [3:0] */
489*4882a593Smuzhiyun #define WM8983_LIMATK_WIDTH                          4  /* LIMATK - [3:0] */
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun  * R25 (0x19) - DAC Limiter 2
493*4882a593Smuzhiyun  */
494*4882a593Smuzhiyun #define WM8983_LIMLVL_MASK                      0x0070  /* LIMLVL - [6:4] */
495*4882a593Smuzhiyun #define WM8983_LIMLVL_SHIFT                          4  /* LIMLVL - [6:4] */
496*4882a593Smuzhiyun #define WM8983_LIMLVL_WIDTH                          3  /* LIMLVL - [6:4] */
497*4882a593Smuzhiyun #define WM8983_LIMBOOST_MASK                    0x000F  /* LIMBOOST - [3:0] */
498*4882a593Smuzhiyun #define WM8983_LIMBOOST_SHIFT                        0  /* LIMBOOST - [3:0] */
499*4882a593Smuzhiyun #define WM8983_LIMBOOST_WIDTH                        4  /* LIMBOOST - [3:0] */
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /*
502*4882a593Smuzhiyun  * R27 (0x1B) - Notch Filter 1
503*4882a593Smuzhiyun  */
504*4882a593Smuzhiyun #define WM8983_NFU                              0x0100  /* NFU */
505*4882a593Smuzhiyun #define WM8983_NFU_MASK                         0x0100  /* NFU */
506*4882a593Smuzhiyun #define WM8983_NFU_SHIFT                             8  /* NFU */
507*4882a593Smuzhiyun #define WM8983_NFU_WIDTH                             1  /* NFU */
508*4882a593Smuzhiyun #define WM8983_NFEN                             0x0080  /* NFEN */
509*4882a593Smuzhiyun #define WM8983_NFEN_MASK                        0x0080  /* NFEN */
510*4882a593Smuzhiyun #define WM8983_NFEN_SHIFT                            7  /* NFEN */
511*4882a593Smuzhiyun #define WM8983_NFEN_WIDTH                            1  /* NFEN */
512*4882a593Smuzhiyun #define WM8983_NFA0_13_7_MASK                   0x007F  /* NFA0(13:7) - [6:0] */
513*4882a593Smuzhiyun #define WM8983_NFA0_13_7_SHIFT                       0  /* NFA0(13:7) - [6:0] */
514*4882a593Smuzhiyun #define WM8983_NFA0_13_7_WIDTH                       7  /* NFA0(13:7) - [6:0] */
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun  * R28 (0x1C) - Notch Filter 2
518*4882a593Smuzhiyun  */
519*4882a593Smuzhiyun #define WM8983_NFU                              0x0100  /* NFU */
520*4882a593Smuzhiyun #define WM8983_NFU_MASK                         0x0100  /* NFU */
521*4882a593Smuzhiyun #define WM8983_NFU_SHIFT                             8  /* NFU */
522*4882a593Smuzhiyun #define WM8983_NFU_WIDTH                             1  /* NFU */
523*4882a593Smuzhiyun #define WM8983_NFA0_6_0_MASK                    0x007F  /* NFA0(6:0) - [6:0] */
524*4882a593Smuzhiyun #define WM8983_NFA0_6_0_SHIFT                        0  /* NFA0(6:0) - [6:0] */
525*4882a593Smuzhiyun #define WM8983_NFA0_6_0_WIDTH                        7  /* NFA0(6:0) - [6:0] */
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun  * R29 (0x1D) - Notch Filter 3
529*4882a593Smuzhiyun  */
530*4882a593Smuzhiyun #define WM8983_NFU                              0x0100  /* NFU */
531*4882a593Smuzhiyun #define WM8983_NFU_MASK                         0x0100  /* NFU */
532*4882a593Smuzhiyun #define WM8983_NFU_SHIFT                             8  /* NFU */
533*4882a593Smuzhiyun #define WM8983_NFU_WIDTH                             1  /* NFU */
534*4882a593Smuzhiyun #define WM8983_NFA1_13_7_MASK                   0x007F  /* NFA1(13:7) - [6:0] */
535*4882a593Smuzhiyun #define WM8983_NFA1_13_7_SHIFT                       0  /* NFA1(13:7) - [6:0] */
536*4882a593Smuzhiyun #define WM8983_NFA1_13_7_WIDTH                       7  /* NFA1(13:7) - [6:0] */
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun /*
539*4882a593Smuzhiyun  * R30 (0x1E) - Notch Filter 4
540*4882a593Smuzhiyun  */
541*4882a593Smuzhiyun #define WM8983_NFU                              0x0100  /* NFU */
542*4882a593Smuzhiyun #define WM8983_NFU_MASK                         0x0100  /* NFU */
543*4882a593Smuzhiyun #define WM8983_NFU_SHIFT                             8  /* NFU */
544*4882a593Smuzhiyun #define WM8983_NFU_WIDTH                             1  /* NFU */
545*4882a593Smuzhiyun #define WM8983_NFA1_6_0_MASK                    0x007F  /* NFA1(6:0) - [6:0] */
546*4882a593Smuzhiyun #define WM8983_NFA1_6_0_SHIFT                        0  /* NFA1(6:0) - [6:0] */
547*4882a593Smuzhiyun #define WM8983_NFA1_6_0_WIDTH                        7  /* NFA1(6:0) - [6:0] */
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun  * R32 (0x20) - ALC control 1
551*4882a593Smuzhiyun  */
552*4882a593Smuzhiyun #define WM8983_ALCSEL_MASK                      0x0180  /* ALCSEL - [8:7] */
553*4882a593Smuzhiyun #define WM8983_ALCSEL_SHIFT                          7  /* ALCSEL - [8:7] */
554*4882a593Smuzhiyun #define WM8983_ALCSEL_WIDTH                          2  /* ALCSEL - [8:7] */
555*4882a593Smuzhiyun #define WM8983_ALCMAX_MASK                      0x0038  /* ALCMAX - [5:3] */
556*4882a593Smuzhiyun #define WM8983_ALCMAX_SHIFT                          3  /* ALCMAX - [5:3] */
557*4882a593Smuzhiyun #define WM8983_ALCMAX_WIDTH                          3  /* ALCMAX - [5:3] */
558*4882a593Smuzhiyun #define WM8983_ALCMIN_MASK                      0x0007  /* ALCMIN - [2:0] */
559*4882a593Smuzhiyun #define WM8983_ALCMIN_SHIFT                          0  /* ALCMIN - [2:0] */
560*4882a593Smuzhiyun #define WM8983_ALCMIN_WIDTH                          3  /* ALCMIN - [2:0] */
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun  * R33 (0x21) - ALC control 2
564*4882a593Smuzhiyun  */
565*4882a593Smuzhiyun #define WM8983_ALCHLD_MASK                      0x00F0  /* ALCHLD - [7:4] */
566*4882a593Smuzhiyun #define WM8983_ALCHLD_SHIFT                          4  /* ALCHLD - [7:4] */
567*4882a593Smuzhiyun #define WM8983_ALCHLD_WIDTH                          4  /* ALCHLD - [7:4] */
568*4882a593Smuzhiyun #define WM8983_ALCLVL_MASK                      0x000F  /* ALCLVL - [3:0] */
569*4882a593Smuzhiyun #define WM8983_ALCLVL_SHIFT                          0  /* ALCLVL - [3:0] */
570*4882a593Smuzhiyun #define WM8983_ALCLVL_WIDTH                          4  /* ALCLVL - [3:0] */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun  * R34 (0x22) - ALC control 3
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun #define WM8983_ALCMODE                          0x0100  /* ALCMODE */
576*4882a593Smuzhiyun #define WM8983_ALCMODE_MASK                     0x0100  /* ALCMODE */
577*4882a593Smuzhiyun #define WM8983_ALCMODE_SHIFT                         8  /* ALCMODE */
578*4882a593Smuzhiyun #define WM8983_ALCMODE_WIDTH                         1  /* ALCMODE */
579*4882a593Smuzhiyun #define WM8983_ALCDCY_MASK                      0x00F0  /* ALCDCY - [7:4] */
580*4882a593Smuzhiyun #define WM8983_ALCDCY_SHIFT                          4  /* ALCDCY - [7:4] */
581*4882a593Smuzhiyun #define WM8983_ALCDCY_WIDTH                          4  /* ALCDCY - [7:4] */
582*4882a593Smuzhiyun #define WM8983_ALCATK_MASK                      0x000F  /* ALCATK - [3:0] */
583*4882a593Smuzhiyun #define WM8983_ALCATK_SHIFT                          0  /* ALCATK - [3:0] */
584*4882a593Smuzhiyun #define WM8983_ALCATK_WIDTH                          4  /* ALCATK - [3:0] */
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun  * R35 (0x23) - Noise Gate
588*4882a593Smuzhiyun  */
589*4882a593Smuzhiyun #define WM8983_NGEN                             0x0008  /* NGEN */
590*4882a593Smuzhiyun #define WM8983_NGEN_MASK                        0x0008  /* NGEN */
591*4882a593Smuzhiyun #define WM8983_NGEN_SHIFT                            3  /* NGEN */
592*4882a593Smuzhiyun #define WM8983_NGEN_WIDTH                            1  /* NGEN */
593*4882a593Smuzhiyun #define WM8983_NGTH_MASK                        0x0007  /* NGTH - [2:0] */
594*4882a593Smuzhiyun #define WM8983_NGTH_SHIFT                            0  /* NGTH - [2:0] */
595*4882a593Smuzhiyun #define WM8983_NGTH_WIDTH                            3  /* NGTH - [2:0] */
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * R36 (0x24) - PLL N
599*4882a593Smuzhiyun  */
600*4882a593Smuzhiyun #define WM8983_PLL_PRESCALE                     0x0010  /* PLL_PRESCALE */
601*4882a593Smuzhiyun #define WM8983_PLL_PRESCALE_MASK                0x0010  /* PLL_PRESCALE */
602*4882a593Smuzhiyun #define WM8983_PLL_PRESCALE_SHIFT                    4  /* PLL_PRESCALE */
603*4882a593Smuzhiyun #define WM8983_PLL_PRESCALE_WIDTH                    1  /* PLL_PRESCALE */
604*4882a593Smuzhiyun #define WM8983_PLLN_MASK                        0x000F  /* PLLN - [3:0] */
605*4882a593Smuzhiyun #define WM8983_PLLN_SHIFT                            0  /* PLLN - [3:0] */
606*4882a593Smuzhiyun #define WM8983_PLLN_WIDTH                            4  /* PLLN - [3:0] */
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun  * R37 (0x25) - PLL K 1
610*4882a593Smuzhiyun  */
611*4882a593Smuzhiyun #define WM8983_PLLK_23_18_MASK                  0x003F  /* PLLK(23:18) - [5:0] */
612*4882a593Smuzhiyun #define WM8983_PLLK_23_18_SHIFT                      0  /* PLLK(23:18) - [5:0] */
613*4882a593Smuzhiyun #define WM8983_PLLK_23_18_WIDTH                      6  /* PLLK(23:18) - [5:0] */
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun  * R38 (0x26) - PLL K 2
617*4882a593Smuzhiyun  */
618*4882a593Smuzhiyun #define WM8983_PLLK_17_9_MASK                   0x01FF  /* PLLK(17:9) - [8:0] */
619*4882a593Smuzhiyun #define WM8983_PLLK_17_9_SHIFT                       0  /* PLLK(17:9) - [8:0] */
620*4882a593Smuzhiyun #define WM8983_PLLK_17_9_WIDTH                       9  /* PLLK(17:9) - [8:0] */
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /*
623*4882a593Smuzhiyun  * R39 (0x27) - PLL K 3
624*4882a593Smuzhiyun  */
625*4882a593Smuzhiyun #define WM8983_PLLK_8_0_MASK                    0x01FF  /* PLLK(8:0) - [8:0] */
626*4882a593Smuzhiyun #define WM8983_PLLK_8_0_SHIFT                        0  /* PLLK(8:0) - [8:0] */
627*4882a593Smuzhiyun #define WM8983_PLLK_8_0_WIDTH                        9  /* PLLK(8:0) - [8:0] */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /*
630*4882a593Smuzhiyun  * R41 (0x29) - 3D control
631*4882a593Smuzhiyun  */
632*4882a593Smuzhiyun #define WM8983_DEPTH3D_MASK                     0x000F  /* DEPTH3D - [3:0] */
633*4882a593Smuzhiyun #define WM8983_DEPTH3D_SHIFT                         0  /* DEPTH3D - [3:0] */
634*4882a593Smuzhiyun #define WM8983_DEPTH3D_WIDTH                         4  /* DEPTH3D - [3:0] */
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun  * R42 (0x2A) - OUT4 to ADC
638*4882a593Smuzhiyun  */
639*4882a593Smuzhiyun #define WM8983_OUT4_2ADCVOL_MASK                0x01C0  /* OUT4_2ADCVOL - [8:6] */
640*4882a593Smuzhiyun #define WM8983_OUT4_2ADCVOL_SHIFT                    6  /* OUT4_2ADCVOL - [8:6] */
641*4882a593Smuzhiyun #define WM8983_OUT4_2ADCVOL_WIDTH                    3  /* OUT4_2ADCVOL - [8:6] */
642*4882a593Smuzhiyun #define WM8983_OUT4_2LNR                        0x0020  /* OUT4_2LNR */
643*4882a593Smuzhiyun #define WM8983_OUT4_2LNR_MASK                   0x0020  /* OUT4_2LNR */
644*4882a593Smuzhiyun #define WM8983_OUT4_2LNR_SHIFT                       5  /* OUT4_2LNR */
645*4882a593Smuzhiyun #define WM8983_OUT4_2LNR_WIDTH                       1  /* OUT4_2LNR */
646*4882a593Smuzhiyun #define WM8983_POBCTRL                          0x0004  /* POBCTRL */
647*4882a593Smuzhiyun #define WM8983_POBCTRL_MASK                     0x0004  /* POBCTRL */
648*4882a593Smuzhiyun #define WM8983_POBCTRL_SHIFT                         2  /* POBCTRL */
649*4882a593Smuzhiyun #define WM8983_POBCTRL_WIDTH                         1  /* POBCTRL */
650*4882a593Smuzhiyun #define WM8983_DELEN                            0x0002  /* DELEN */
651*4882a593Smuzhiyun #define WM8983_DELEN_MASK                       0x0002  /* DELEN */
652*4882a593Smuzhiyun #define WM8983_DELEN_SHIFT                           1  /* DELEN */
653*4882a593Smuzhiyun #define WM8983_DELEN_WIDTH                           1  /* DELEN */
654*4882a593Smuzhiyun #define WM8983_OUT1DEL                          0x0001  /* OUT1DEL */
655*4882a593Smuzhiyun #define WM8983_OUT1DEL_MASK                     0x0001  /* OUT1DEL */
656*4882a593Smuzhiyun #define WM8983_OUT1DEL_SHIFT                         0  /* OUT1DEL */
657*4882a593Smuzhiyun #define WM8983_OUT1DEL_WIDTH                         1  /* OUT1DEL */
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun /*
660*4882a593Smuzhiyun  * R43 (0x2B) - Beep control
661*4882a593Smuzhiyun  */
662*4882a593Smuzhiyun #define WM8983_BYPL2RMIX                        0x0100  /* BYPL2RMIX */
663*4882a593Smuzhiyun #define WM8983_BYPL2RMIX_MASK                   0x0100  /* BYPL2RMIX */
664*4882a593Smuzhiyun #define WM8983_BYPL2RMIX_SHIFT                       8  /* BYPL2RMIX */
665*4882a593Smuzhiyun #define WM8983_BYPL2RMIX_WIDTH                       1  /* BYPL2RMIX */
666*4882a593Smuzhiyun #define WM8983_BYPR2LMIX                        0x0080  /* BYPR2LMIX */
667*4882a593Smuzhiyun #define WM8983_BYPR2LMIX_MASK                   0x0080  /* BYPR2LMIX */
668*4882a593Smuzhiyun #define WM8983_BYPR2LMIX_SHIFT                       7  /* BYPR2LMIX */
669*4882a593Smuzhiyun #define WM8983_BYPR2LMIX_WIDTH                       1  /* BYPR2LMIX */
670*4882a593Smuzhiyun #define WM8983_MUTERPGA2INV                     0x0020  /* MUTERPGA2INV */
671*4882a593Smuzhiyun #define WM8983_MUTERPGA2INV_MASK                0x0020  /* MUTERPGA2INV */
672*4882a593Smuzhiyun #define WM8983_MUTERPGA2INV_SHIFT                    5  /* MUTERPGA2INV */
673*4882a593Smuzhiyun #define WM8983_MUTERPGA2INV_WIDTH                    1  /* MUTERPGA2INV */
674*4882a593Smuzhiyun #define WM8983_INVROUT2                         0x0010  /* INVROUT2 */
675*4882a593Smuzhiyun #define WM8983_INVROUT2_MASK                    0x0010  /* INVROUT2 */
676*4882a593Smuzhiyun #define WM8983_INVROUT2_SHIFT                        4  /* INVROUT2 */
677*4882a593Smuzhiyun #define WM8983_INVROUT2_WIDTH                        1  /* INVROUT2 */
678*4882a593Smuzhiyun #define WM8983_BEEPVOL_MASK                     0x000E  /* BEEPVOL - [3:1] */
679*4882a593Smuzhiyun #define WM8983_BEEPVOL_SHIFT                         1  /* BEEPVOL - [3:1] */
680*4882a593Smuzhiyun #define WM8983_BEEPVOL_WIDTH                         3  /* BEEPVOL - [3:1] */
681*4882a593Smuzhiyun #define WM8983_BEEPEN                           0x0001  /* BEEPEN */
682*4882a593Smuzhiyun #define WM8983_BEEPEN_MASK                      0x0001  /* BEEPEN */
683*4882a593Smuzhiyun #define WM8983_BEEPEN_SHIFT                          0  /* BEEPEN */
684*4882a593Smuzhiyun #define WM8983_BEEPEN_WIDTH                          1  /* BEEPEN */
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun  * R44 (0x2C) - Input ctrl
688*4882a593Smuzhiyun  */
689*4882a593Smuzhiyun #define WM8983_MBVSEL                           0x0100  /* MBVSEL */
690*4882a593Smuzhiyun #define WM8983_MBVSEL_MASK                      0x0100  /* MBVSEL */
691*4882a593Smuzhiyun #define WM8983_MBVSEL_SHIFT                          8  /* MBVSEL */
692*4882a593Smuzhiyun #define WM8983_MBVSEL_WIDTH                          1  /* MBVSEL */
693*4882a593Smuzhiyun #define WM8983_R2_2INPPGA                       0x0040  /* R2_2INPPGA */
694*4882a593Smuzhiyun #define WM8983_R2_2INPPGA_MASK                  0x0040  /* R2_2INPPGA */
695*4882a593Smuzhiyun #define WM8983_R2_2INPPGA_SHIFT                      6  /* R2_2INPPGA */
696*4882a593Smuzhiyun #define WM8983_R2_2INPPGA_WIDTH                      1  /* R2_2INPPGA */
697*4882a593Smuzhiyun #define WM8983_RIN2INPPGA                       0x0020  /* RIN2INPPGA */
698*4882a593Smuzhiyun #define WM8983_RIN2INPPGA_MASK                  0x0020  /* RIN2INPPGA */
699*4882a593Smuzhiyun #define WM8983_RIN2INPPGA_SHIFT                      5  /* RIN2INPPGA */
700*4882a593Smuzhiyun #define WM8983_RIN2INPPGA_WIDTH                      1  /* RIN2INPPGA */
701*4882a593Smuzhiyun #define WM8983_RIP2INPPGA                       0x0010  /* RIP2INPPGA */
702*4882a593Smuzhiyun #define WM8983_RIP2INPPGA_MASK                  0x0010  /* RIP2INPPGA */
703*4882a593Smuzhiyun #define WM8983_RIP2INPPGA_SHIFT                      4  /* RIP2INPPGA */
704*4882a593Smuzhiyun #define WM8983_RIP2INPPGA_WIDTH                      1  /* RIP2INPPGA */
705*4882a593Smuzhiyun #define WM8983_L2_2INPPGA                       0x0004  /* L2_2INPPGA */
706*4882a593Smuzhiyun #define WM8983_L2_2INPPGA_MASK                  0x0004  /* L2_2INPPGA */
707*4882a593Smuzhiyun #define WM8983_L2_2INPPGA_SHIFT                      2  /* L2_2INPPGA */
708*4882a593Smuzhiyun #define WM8983_L2_2INPPGA_WIDTH                      1  /* L2_2INPPGA */
709*4882a593Smuzhiyun #define WM8983_LIN2INPPGA                       0x0002  /* LIN2INPPGA */
710*4882a593Smuzhiyun #define WM8983_LIN2INPPGA_MASK                  0x0002  /* LIN2INPPGA */
711*4882a593Smuzhiyun #define WM8983_LIN2INPPGA_SHIFT                      1  /* LIN2INPPGA */
712*4882a593Smuzhiyun #define WM8983_LIN2INPPGA_WIDTH                      1  /* LIN2INPPGA */
713*4882a593Smuzhiyun #define WM8983_LIP2INPPGA                       0x0001  /* LIP2INPPGA */
714*4882a593Smuzhiyun #define WM8983_LIP2INPPGA_MASK                  0x0001  /* LIP2INPPGA */
715*4882a593Smuzhiyun #define WM8983_LIP2INPPGA_SHIFT                      0  /* LIP2INPPGA */
716*4882a593Smuzhiyun #define WM8983_LIP2INPPGA_WIDTH                      1  /* LIP2INPPGA */
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun  * R45 (0x2D) - Left INP PGA gain ctrl
720*4882a593Smuzhiyun  */
721*4882a593Smuzhiyun #define WM8983_INPGAVU                          0x0100  /* INPGAVU */
722*4882a593Smuzhiyun #define WM8983_INPGAVU_MASK                     0x0100  /* INPGAVU */
723*4882a593Smuzhiyun #define WM8983_INPGAVU_SHIFT                         8  /* INPGAVU */
724*4882a593Smuzhiyun #define WM8983_INPGAVU_WIDTH                         1  /* INPGAVU */
725*4882a593Smuzhiyun #define WM8983_INPPGAZCL                        0x0080  /* INPPGAZCL */
726*4882a593Smuzhiyun #define WM8983_INPPGAZCL_MASK                   0x0080  /* INPPGAZCL */
727*4882a593Smuzhiyun #define WM8983_INPPGAZCL_SHIFT                       7  /* INPPGAZCL */
728*4882a593Smuzhiyun #define WM8983_INPPGAZCL_WIDTH                       1  /* INPPGAZCL */
729*4882a593Smuzhiyun #define WM8983_INPPGAMUTEL                      0x0040  /* INPPGAMUTEL */
730*4882a593Smuzhiyun #define WM8983_INPPGAMUTEL_MASK                 0x0040  /* INPPGAMUTEL */
731*4882a593Smuzhiyun #define WM8983_INPPGAMUTEL_SHIFT                     6  /* INPPGAMUTEL */
732*4882a593Smuzhiyun #define WM8983_INPPGAMUTEL_WIDTH                     1  /* INPPGAMUTEL */
733*4882a593Smuzhiyun #define WM8983_INPPGAVOLL_MASK                  0x003F  /* INPPGAVOLL - [5:0] */
734*4882a593Smuzhiyun #define WM8983_INPPGAVOLL_SHIFT                      0  /* INPPGAVOLL - [5:0] */
735*4882a593Smuzhiyun #define WM8983_INPPGAVOLL_WIDTH                      6  /* INPPGAVOLL - [5:0] */
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun  * R46 (0x2E) - Right INP PGA gain ctrl
739*4882a593Smuzhiyun  */
740*4882a593Smuzhiyun #define WM8983_INPGAVU                          0x0100  /* INPGAVU */
741*4882a593Smuzhiyun #define WM8983_INPGAVU_MASK                     0x0100  /* INPGAVU */
742*4882a593Smuzhiyun #define WM8983_INPGAVU_SHIFT                         8  /* INPGAVU */
743*4882a593Smuzhiyun #define WM8983_INPGAVU_WIDTH                         1  /* INPGAVU */
744*4882a593Smuzhiyun #define WM8983_INPPGAZCR                        0x0080  /* INPPGAZCR */
745*4882a593Smuzhiyun #define WM8983_INPPGAZCR_MASK                   0x0080  /* INPPGAZCR */
746*4882a593Smuzhiyun #define WM8983_INPPGAZCR_SHIFT                       7  /* INPPGAZCR */
747*4882a593Smuzhiyun #define WM8983_INPPGAZCR_WIDTH                       1  /* INPPGAZCR */
748*4882a593Smuzhiyun #define WM8983_INPPGAMUTER                      0x0040  /* INPPGAMUTER */
749*4882a593Smuzhiyun #define WM8983_INPPGAMUTER_MASK                 0x0040  /* INPPGAMUTER */
750*4882a593Smuzhiyun #define WM8983_INPPGAMUTER_SHIFT                     6  /* INPPGAMUTER */
751*4882a593Smuzhiyun #define WM8983_INPPGAMUTER_WIDTH                     1  /* INPPGAMUTER */
752*4882a593Smuzhiyun #define WM8983_INPPGAVOLR_MASK                  0x003F  /* INPPGAVOLR - [5:0] */
753*4882a593Smuzhiyun #define WM8983_INPPGAVOLR_SHIFT                      0  /* INPPGAVOLR - [5:0] */
754*4882a593Smuzhiyun #define WM8983_INPPGAVOLR_WIDTH                      6  /* INPPGAVOLR - [5:0] */
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun  * R47 (0x2F) - Left ADC BOOST ctrl
758*4882a593Smuzhiyun  */
759*4882a593Smuzhiyun #define WM8983_PGABOOSTL                        0x0100  /* PGABOOSTL */
760*4882a593Smuzhiyun #define WM8983_PGABOOSTL_MASK                   0x0100  /* PGABOOSTL */
761*4882a593Smuzhiyun #define WM8983_PGABOOSTL_SHIFT                       8  /* PGABOOSTL */
762*4882a593Smuzhiyun #define WM8983_PGABOOSTL_WIDTH                       1  /* PGABOOSTL */
763*4882a593Smuzhiyun #define WM8983_L2_2BOOSTVOL_MASK                0x0070  /* L2_2BOOSTVOL - [6:4] */
764*4882a593Smuzhiyun #define WM8983_L2_2BOOSTVOL_SHIFT                    4  /* L2_2BOOSTVOL - [6:4] */
765*4882a593Smuzhiyun #define WM8983_L2_2BOOSTVOL_WIDTH                    3  /* L2_2BOOSTVOL - [6:4] */
766*4882a593Smuzhiyun #define WM8983_AUXL2BOOSTVOL_MASK               0x0007  /* AUXL2BOOSTVOL - [2:0] */
767*4882a593Smuzhiyun #define WM8983_AUXL2BOOSTVOL_SHIFT                   0  /* AUXL2BOOSTVOL - [2:0] */
768*4882a593Smuzhiyun #define WM8983_AUXL2BOOSTVOL_WIDTH                   3  /* AUXL2BOOSTVOL - [2:0] */
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /*
771*4882a593Smuzhiyun  * R48 (0x30) - Right ADC BOOST ctrl
772*4882a593Smuzhiyun  */
773*4882a593Smuzhiyun #define WM8983_PGABOOSTR                        0x0100  /* PGABOOSTR */
774*4882a593Smuzhiyun #define WM8983_PGABOOSTR_MASK                   0x0100  /* PGABOOSTR */
775*4882a593Smuzhiyun #define WM8983_PGABOOSTR_SHIFT                       8  /* PGABOOSTR */
776*4882a593Smuzhiyun #define WM8983_PGABOOSTR_WIDTH                       1  /* PGABOOSTR */
777*4882a593Smuzhiyun #define WM8983_R2_2BOOSTVOL_MASK                0x0070  /* R2_2BOOSTVOL - [6:4] */
778*4882a593Smuzhiyun #define WM8983_R2_2BOOSTVOL_SHIFT                    4  /* R2_2BOOSTVOL - [6:4] */
779*4882a593Smuzhiyun #define WM8983_R2_2BOOSTVOL_WIDTH                    3  /* R2_2BOOSTVOL - [6:4] */
780*4882a593Smuzhiyun #define WM8983_AUXR2BOOSTVOL_MASK               0x0007  /* AUXR2BOOSTVOL - [2:0] */
781*4882a593Smuzhiyun #define WM8983_AUXR2BOOSTVOL_SHIFT                   0  /* AUXR2BOOSTVOL - [2:0] */
782*4882a593Smuzhiyun #define WM8983_AUXR2BOOSTVOL_WIDTH                   3  /* AUXR2BOOSTVOL - [2:0] */
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun  * R49 (0x31) - Output ctrl
786*4882a593Smuzhiyun  */
787*4882a593Smuzhiyun #define WM8983_DACL2RMIX                        0x0040  /* DACL2RMIX */
788*4882a593Smuzhiyun #define WM8983_DACL2RMIX_MASK                   0x0040  /* DACL2RMIX */
789*4882a593Smuzhiyun #define WM8983_DACL2RMIX_SHIFT                       6  /* DACL2RMIX */
790*4882a593Smuzhiyun #define WM8983_DACL2RMIX_WIDTH                       1  /* DACL2RMIX */
791*4882a593Smuzhiyun #define WM8983_DACR2LMIX                        0x0020  /* DACR2LMIX */
792*4882a593Smuzhiyun #define WM8983_DACR2LMIX_MASK                   0x0020  /* DACR2LMIX */
793*4882a593Smuzhiyun #define WM8983_DACR2LMIX_SHIFT                       5  /* DACR2LMIX */
794*4882a593Smuzhiyun #define WM8983_DACR2LMIX_WIDTH                       1  /* DACR2LMIX */
795*4882a593Smuzhiyun #define WM8983_OUT4BOOST                        0x0010  /* OUT4BOOST */
796*4882a593Smuzhiyun #define WM8983_OUT4BOOST_MASK                   0x0010  /* OUT4BOOST */
797*4882a593Smuzhiyun #define WM8983_OUT4BOOST_SHIFT                       4  /* OUT4BOOST */
798*4882a593Smuzhiyun #define WM8983_OUT4BOOST_WIDTH                       1  /* OUT4BOOST */
799*4882a593Smuzhiyun #define WM8983_OUT3BOOST                        0x0008  /* OUT3BOOST */
800*4882a593Smuzhiyun #define WM8983_OUT3BOOST_MASK                   0x0008  /* OUT3BOOST */
801*4882a593Smuzhiyun #define WM8983_OUT3BOOST_SHIFT                       3  /* OUT3BOOST */
802*4882a593Smuzhiyun #define WM8983_OUT3BOOST_WIDTH                       1  /* OUT3BOOST */
803*4882a593Smuzhiyun #define WM8983_SPKBOOST                         0x0004  /* SPKBOOST */
804*4882a593Smuzhiyun #define WM8983_SPKBOOST_MASK                    0x0004  /* SPKBOOST */
805*4882a593Smuzhiyun #define WM8983_SPKBOOST_SHIFT                        2  /* SPKBOOST */
806*4882a593Smuzhiyun #define WM8983_SPKBOOST_WIDTH                        1  /* SPKBOOST */
807*4882a593Smuzhiyun #define WM8983_TSDEN                            0x0002  /* TSDEN */
808*4882a593Smuzhiyun #define WM8983_TSDEN_MASK                       0x0002  /* TSDEN */
809*4882a593Smuzhiyun #define WM8983_TSDEN_SHIFT                           1  /* TSDEN */
810*4882a593Smuzhiyun #define WM8983_TSDEN_WIDTH                           1  /* TSDEN */
811*4882a593Smuzhiyun #define WM8983_VROI                             0x0001  /* VROI */
812*4882a593Smuzhiyun #define WM8983_VROI_MASK                        0x0001  /* VROI */
813*4882a593Smuzhiyun #define WM8983_VROI_SHIFT                            0  /* VROI */
814*4882a593Smuzhiyun #define WM8983_VROI_WIDTH                            1  /* VROI */
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /*
817*4882a593Smuzhiyun  * R50 (0x32) - Left mixer ctrl
818*4882a593Smuzhiyun  */
819*4882a593Smuzhiyun #define WM8983_AUXLMIXVOL_MASK                  0x01C0  /* AUXLMIXVOL - [8:6] */
820*4882a593Smuzhiyun #define WM8983_AUXLMIXVOL_SHIFT                      6  /* AUXLMIXVOL - [8:6] */
821*4882a593Smuzhiyun #define WM8983_AUXLMIXVOL_WIDTH                      3  /* AUXLMIXVOL - [8:6] */
822*4882a593Smuzhiyun #define WM8983_AUXL2LMIX                        0x0020  /* AUXL2LMIX */
823*4882a593Smuzhiyun #define WM8983_AUXL2LMIX_MASK                   0x0020  /* AUXL2LMIX */
824*4882a593Smuzhiyun #define WM8983_AUXL2LMIX_SHIFT                       5  /* AUXL2LMIX */
825*4882a593Smuzhiyun #define WM8983_AUXL2LMIX_WIDTH                       1  /* AUXL2LMIX */
826*4882a593Smuzhiyun #define WM8983_BYPLMIXVOL_MASK                  0x001C  /* BYPLMIXVOL - [4:2] */
827*4882a593Smuzhiyun #define WM8983_BYPLMIXVOL_SHIFT                      2  /* BYPLMIXVOL - [4:2] */
828*4882a593Smuzhiyun #define WM8983_BYPLMIXVOL_WIDTH                      3  /* BYPLMIXVOL - [4:2] */
829*4882a593Smuzhiyun #define WM8983_BYPL2LMIX                        0x0002  /* BYPL2LMIX */
830*4882a593Smuzhiyun #define WM8983_BYPL2LMIX_MASK                   0x0002  /* BYPL2LMIX */
831*4882a593Smuzhiyun #define WM8983_BYPL2LMIX_SHIFT                       1  /* BYPL2LMIX */
832*4882a593Smuzhiyun #define WM8983_BYPL2LMIX_WIDTH                       1  /* BYPL2LMIX */
833*4882a593Smuzhiyun #define WM8983_DACL2LMIX                        0x0001  /* DACL2LMIX */
834*4882a593Smuzhiyun #define WM8983_DACL2LMIX_MASK                   0x0001  /* DACL2LMIX */
835*4882a593Smuzhiyun #define WM8983_DACL2LMIX_SHIFT                       0  /* DACL2LMIX */
836*4882a593Smuzhiyun #define WM8983_DACL2LMIX_WIDTH                       1  /* DACL2LMIX */
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun /*
839*4882a593Smuzhiyun  * R51 (0x33) - Right mixer ctrl
840*4882a593Smuzhiyun  */
841*4882a593Smuzhiyun #define WM8983_AUXRMIXVOL_MASK                  0x01C0  /* AUXRMIXVOL - [8:6] */
842*4882a593Smuzhiyun #define WM8983_AUXRMIXVOL_SHIFT                      6  /* AUXRMIXVOL - [8:6] */
843*4882a593Smuzhiyun #define WM8983_AUXRMIXVOL_WIDTH                      3  /* AUXRMIXVOL - [8:6] */
844*4882a593Smuzhiyun #define WM8983_AUXR2RMIX                        0x0020  /* AUXR2RMIX */
845*4882a593Smuzhiyun #define WM8983_AUXR2RMIX_MASK                   0x0020  /* AUXR2RMIX */
846*4882a593Smuzhiyun #define WM8983_AUXR2RMIX_SHIFT                       5  /* AUXR2RMIX */
847*4882a593Smuzhiyun #define WM8983_AUXR2RMIX_WIDTH                       1  /* AUXR2RMIX */
848*4882a593Smuzhiyun #define WM8983_BYPRMIXVOL_MASK                  0x001C  /* BYPRMIXVOL - [4:2] */
849*4882a593Smuzhiyun #define WM8983_BYPRMIXVOL_SHIFT                      2  /* BYPRMIXVOL - [4:2] */
850*4882a593Smuzhiyun #define WM8983_BYPRMIXVOL_WIDTH                      3  /* BYPRMIXVOL - [4:2] */
851*4882a593Smuzhiyun #define WM8983_BYPR2RMIX                        0x0002  /* BYPR2RMIX */
852*4882a593Smuzhiyun #define WM8983_BYPR2RMIX_MASK                   0x0002  /* BYPR2RMIX */
853*4882a593Smuzhiyun #define WM8983_BYPR2RMIX_SHIFT                       1  /* BYPR2RMIX */
854*4882a593Smuzhiyun #define WM8983_BYPR2RMIX_WIDTH                       1  /* BYPR2RMIX */
855*4882a593Smuzhiyun #define WM8983_DACR2RMIX                        0x0001  /* DACR2RMIX */
856*4882a593Smuzhiyun #define WM8983_DACR2RMIX_MASK                   0x0001  /* DACR2RMIX */
857*4882a593Smuzhiyun #define WM8983_DACR2RMIX_SHIFT                       0  /* DACR2RMIX */
858*4882a593Smuzhiyun #define WM8983_DACR2RMIX_WIDTH                       1  /* DACR2RMIX */
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /*
861*4882a593Smuzhiyun  * R52 (0x34) - LOUT1 (HP) volume ctrl
862*4882a593Smuzhiyun  */
863*4882a593Smuzhiyun #define WM8983_OUT1VU                           0x0100  /* OUT1VU */
864*4882a593Smuzhiyun #define WM8983_OUT1VU_MASK                      0x0100  /* OUT1VU */
865*4882a593Smuzhiyun #define WM8983_OUT1VU_SHIFT                          8  /* OUT1VU */
866*4882a593Smuzhiyun #define WM8983_OUT1VU_WIDTH                          1  /* OUT1VU */
867*4882a593Smuzhiyun #define WM8983_LOUT1ZC                          0x0080  /* LOUT1ZC */
868*4882a593Smuzhiyun #define WM8983_LOUT1ZC_MASK                     0x0080  /* LOUT1ZC */
869*4882a593Smuzhiyun #define WM8983_LOUT1ZC_SHIFT                         7  /* LOUT1ZC */
870*4882a593Smuzhiyun #define WM8983_LOUT1ZC_WIDTH                         1  /* LOUT1ZC */
871*4882a593Smuzhiyun #define WM8983_LOUT1MUTE                        0x0040  /* LOUT1MUTE */
872*4882a593Smuzhiyun #define WM8983_LOUT1MUTE_MASK                   0x0040  /* LOUT1MUTE */
873*4882a593Smuzhiyun #define WM8983_LOUT1MUTE_SHIFT                       6  /* LOUT1MUTE */
874*4882a593Smuzhiyun #define WM8983_LOUT1MUTE_WIDTH                       1  /* LOUT1MUTE */
875*4882a593Smuzhiyun #define WM8983_LOUT1VOL_MASK                    0x003F  /* LOUT1VOL - [5:0] */
876*4882a593Smuzhiyun #define WM8983_LOUT1VOL_SHIFT                        0  /* LOUT1VOL - [5:0] */
877*4882a593Smuzhiyun #define WM8983_LOUT1VOL_WIDTH                        6  /* LOUT1VOL - [5:0] */
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /*
880*4882a593Smuzhiyun  * R53 (0x35) - ROUT1 (HP) volume ctrl
881*4882a593Smuzhiyun  */
882*4882a593Smuzhiyun #define WM8983_OUT1VU                           0x0100  /* OUT1VU */
883*4882a593Smuzhiyun #define WM8983_OUT1VU_MASK                      0x0100  /* OUT1VU */
884*4882a593Smuzhiyun #define WM8983_OUT1VU_SHIFT                          8  /* OUT1VU */
885*4882a593Smuzhiyun #define WM8983_OUT1VU_WIDTH                          1  /* OUT1VU */
886*4882a593Smuzhiyun #define WM8983_ROUT1ZC                          0x0080  /* ROUT1ZC */
887*4882a593Smuzhiyun #define WM8983_ROUT1ZC_MASK                     0x0080  /* ROUT1ZC */
888*4882a593Smuzhiyun #define WM8983_ROUT1ZC_SHIFT                         7  /* ROUT1ZC */
889*4882a593Smuzhiyun #define WM8983_ROUT1ZC_WIDTH                         1  /* ROUT1ZC */
890*4882a593Smuzhiyun #define WM8983_ROUT1MUTE                        0x0040  /* ROUT1MUTE */
891*4882a593Smuzhiyun #define WM8983_ROUT1MUTE_MASK                   0x0040  /* ROUT1MUTE */
892*4882a593Smuzhiyun #define WM8983_ROUT1MUTE_SHIFT                       6  /* ROUT1MUTE */
893*4882a593Smuzhiyun #define WM8983_ROUT1MUTE_WIDTH                       1  /* ROUT1MUTE */
894*4882a593Smuzhiyun #define WM8983_ROUT1VOL_MASK                    0x003F  /* ROUT1VOL - [5:0] */
895*4882a593Smuzhiyun #define WM8983_ROUT1VOL_SHIFT                        0  /* ROUT1VOL - [5:0] */
896*4882a593Smuzhiyun #define WM8983_ROUT1VOL_WIDTH                        6  /* ROUT1VOL - [5:0] */
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * R54 (0x36) - LOUT2 (SPK) volume ctrl
900*4882a593Smuzhiyun  */
901*4882a593Smuzhiyun #define WM8983_OUT2VU                           0x0100  /* OUT2VU */
902*4882a593Smuzhiyun #define WM8983_OUT2VU_MASK                      0x0100  /* OUT2VU */
903*4882a593Smuzhiyun #define WM8983_OUT2VU_SHIFT                          8  /* OUT2VU */
904*4882a593Smuzhiyun #define WM8983_OUT2VU_WIDTH                          1  /* OUT2VU */
905*4882a593Smuzhiyun #define WM8983_LOUT2ZC                          0x0080  /* LOUT2ZC */
906*4882a593Smuzhiyun #define WM8983_LOUT2ZC_MASK                     0x0080  /* LOUT2ZC */
907*4882a593Smuzhiyun #define WM8983_LOUT2ZC_SHIFT                         7  /* LOUT2ZC */
908*4882a593Smuzhiyun #define WM8983_LOUT2ZC_WIDTH                         1  /* LOUT2ZC */
909*4882a593Smuzhiyun #define WM8983_LOUT2MUTE                        0x0040  /* LOUT2MUTE */
910*4882a593Smuzhiyun #define WM8983_LOUT2MUTE_MASK                   0x0040  /* LOUT2MUTE */
911*4882a593Smuzhiyun #define WM8983_LOUT2MUTE_SHIFT                       6  /* LOUT2MUTE */
912*4882a593Smuzhiyun #define WM8983_LOUT2MUTE_WIDTH                       1  /* LOUT2MUTE */
913*4882a593Smuzhiyun #define WM8983_LOUT2VOL_MASK                    0x003F  /* LOUT2VOL - [5:0] */
914*4882a593Smuzhiyun #define WM8983_LOUT2VOL_SHIFT                        0  /* LOUT2VOL - [5:0] */
915*4882a593Smuzhiyun #define WM8983_LOUT2VOL_WIDTH                        6  /* LOUT2VOL - [5:0] */
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun /*
918*4882a593Smuzhiyun  * R55 (0x37) - ROUT2 (SPK) volume ctrl
919*4882a593Smuzhiyun  */
920*4882a593Smuzhiyun #define WM8983_OUT2VU                           0x0100  /* OUT2VU */
921*4882a593Smuzhiyun #define WM8983_OUT2VU_MASK                      0x0100  /* OUT2VU */
922*4882a593Smuzhiyun #define WM8983_OUT2VU_SHIFT                          8  /* OUT2VU */
923*4882a593Smuzhiyun #define WM8983_OUT2VU_WIDTH                          1  /* OUT2VU */
924*4882a593Smuzhiyun #define WM8983_ROUT2ZC                          0x0080  /* ROUT2ZC */
925*4882a593Smuzhiyun #define WM8983_ROUT2ZC_MASK                     0x0080  /* ROUT2ZC */
926*4882a593Smuzhiyun #define WM8983_ROUT2ZC_SHIFT                         7  /* ROUT2ZC */
927*4882a593Smuzhiyun #define WM8983_ROUT2ZC_WIDTH                         1  /* ROUT2ZC */
928*4882a593Smuzhiyun #define WM8983_ROUT2MUTE                        0x0040  /* ROUT2MUTE */
929*4882a593Smuzhiyun #define WM8983_ROUT2MUTE_MASK                   0x0040  /* ROUT2MUTE */
930*4882a593Smuzhiyun #define WM8983_ROUT2MUTE_SHIFT                       6  /* ROUT2MUTE */
931*4882a593Smuzhiyun #define WM8983_ROUT2MUTE_WIDTH                       1  /* ROUT2MUTE */
932*4882a593Smuzhiyun #define WM8983_ROUT2VOL_MASK                    0x003F  /* ROUT2VOL - [5:0] */
933*4882a593Smuzhiyun #define WM8983_ROUT2VOL_SHIFT                        0  /* ROUT2VOL - [5:0] */
934*4882a593Smuzhiyun #define WM8983_ROUT2VOL_WIDTH                        6  /* ROUT2VOL - [5:0] */
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun /*
937*4882a593Smuzhiyun  * R56 (0x38) - OUT3 mixer ctrl
938*4882a593Smuzhiyun  */
939*4882a593Smuzhiyun #define WM8983_OUT3MUTE                         0x0040  /* OUT3MUTE */
940*4882a593Smuzhiyun #define WM8983_OUT3MUTE_MASK                    0x0040  /* OUT3MUTE */
941*4882a593Smuzhiyun #define WM8983_OUT3MUTE_SHIFT                        6  /* OUT3MUTE */
942*4882a593Smuzhiyun #define WM8983_OUT3MUTE_WIDTH                        1  /* OUT3MUTE */
943*4882a593Smuzhiyun #define WM8983_OUT4_2OUT3                       0x0008  /* OUT4_2OUT3 */
944*4882a593Smuzhiyun #define WM8983_OUT4_2OUT3_MASK                  0x0008  /* OUT4_2OUT3 */
945*4882a593Smuzhiyun #define WM8983_OUT4_2OUT3_SHIFT                      3  /* OUT4_2OUT3 */
946*4882a593Smuzhiyun #define WM8983_OUT4_2OUT3_WIDTH                      1  /* OUT4_2OUT3 */
947*4882a593Smuzhiyun #define WM8983_BYPL2OUT3                        0x0004  /* BYPL2OUT3 */
948*4882a593Smuzhiyun #define WM8983_BYPL2OUT3_MASK                   0x0004  /* BYPL2OUT3 */
949*4882a593Smuzhiyun #define WM8983_BYPL2OUT3_SHIFT                       2  /* BYPL2OUT3 */
950*4882a593Smuzhiyun #define WM8983_BYPL2OUT3_WIDTH                       1  /* BYPL2OUT3 */
951*4882a593Smuzhiyun #define WM8983_LMIX2OUT3                        0x0002  /* LMIX2OUT3 */
952*4882a593Smuzhiyun #define WM8983_LMIX2OUT3_MASK                   0x0002  /* LMIX2OUT3 */
953*4882a593Smuzhiyun #define WM8983_LMIX2OUT3_SHIFT                       1  /* LMIX2OUT3 */
954*4882a593Smuzhiyun #define WM8983_LMIX2OUT3_WIDTH                       1  /* LMIX2OUT3 */
955*4882a593Smuzhiyun #define WM8983_LDAC2OUT3                        0x0001  /* LDAC2OUT3 */
956*4882a593Smuzhiyun #define WM8983_LDAC2OUT3_MASK                   0x0001  /* LDAC2OUT3 */
957*4882a593Smuzhiyun #define WM8983_LDAC2OUT3_SHIFT                       0  /* LDAC2OUT3 */
958*4882a593Smuzhiyun #define WM8983_LDAC2OUT3_WIDTH                       1  /* LDAC2OUT3 */
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun /*
961*4882a593Smuzhiyun  * R57 (0x39) - OUT4 (MONO) mix ctrl
962*4882a593Smuzhiyun  */
963*4882a593Smuzhiyun #define WM8983_OUT3_2OUT4                       0x0080  /* OUT3_2OUT4 */
964*4882a593Smuzhiyun #define WM8983_OUT3_2OUT4_MASK                  0x0080  /* OUT3_2OUT4 */
965*4882a593Smuzhiyun #define WM8983_OUT3_2OUT4_SHIFT                      7  /* OUT3_2OUT4 */
966*4882a593Smuzhiyun #define WM8983_OUT3_2OUT4_WIDTH                      1  /* OUT3_2OUT4 */
967*4882a593Smuzhiyun #define WM8983_OUT4MUTE                         0x0040  /* OUT4MUTE */
968*4882a593Smuzhiyun #define WM8983_OUT4MUTE_MASK                    0x0040  /* OUT4MUTE */
969*4882a593Smuzhiyun #define WM8983_OUT4MUTE_SHIFT                        6  /* OUT4MUTE */
970*4882a593Smuzhiyun #define WM8983_OUT4MUTE_WIDTH                        1  /* OUT4MUTE */
971*4882a593Smuzhiyun #define WM8983_OUT4ATTN                         0x0020  /* OUT4ATTN */
972*4882a593Smuzhiyun #define WM8983_OUT4ATTN_MASK                    0x0020  /* OUT4ATTN */
973*4882a593Smuzhiyun #define WM8983_OUT4ATTN_SHIFT                        5  /* OUT4ATTN */
974*4882a593Smuzhiyun #define WM8983_OUT4ATTN_WIDTH                        1  /* OUT4ATTN */
975*4882a593Smuzhiyun #define WM8983_LMIX2OUT4                        0x0010  /* LMIX2OUT4 */
976*4882a593Smuzhiyun #define WM8983_LMIX2OUT4_MASK                   0x0010  /* LMIX2OUT4 */
977*4882a593Smuzhiyun #define WM8983_LMIX2OUT4_SHIFT                       4  /* LMIX2OUT4 */
978*4882a593Smuzhiyun #define WM8983_LMIX2OUT4_WIDTH                       1  /* LMIX2OUT4 */
979*4882a593Smuzhiyun #define WM8983_LDAC2OUT4                        0x0008  /* LDAC2OUT4 */
980*4882a593Smuzhiyun #define WM8983_LDAC2OUT4_MASK                   0x0008  /* LDAC2OUT4 */
981*4882a593Smuzhiyun #define WM8983_LDAC2OUT4_SHIFT                       3  /* LDAC2OUT4 */
982*4882a593Smuzhiyun #define WM8983_LDAC2OUT4_WIDTH                       1  /* LDAC2OUT4 */
983*4882a593Smuzhiyun #define WM8983_BYPR2OUT4                        0x0004  /* BYPR2OUT4 */
984*4882a593Smuzhiyun #define WM8983_BYPR2OUT4_MASK                   0x0004  /* BYPR2OUT4 */
985*4882a593Smuzhiyun #define WM8983_BYPR2OUT4_SHIFT                       2  /* BYPR2OUT4 */
986*4882a593Smuzhiyun #define WM8983_BYPR2OUT4_WIDTH                       1  /* BYPR2OUT4 */
987*4882a593Smuzhiyun #define WM8983_RMIX2OUT4                        0x0002  /* RMIX2OUT4 */
988*4882a593Smuzhiyun #define WM8983_RMIX2OUT4_MASK                   0x0002  /* RMIX2OUT4 */
989*4882a593Smuzhiyun #define WM8983_RMIX2OUT4_SHIFT                       1  /* RMIX2OUT4 */
990*4882a593Smuzhiyun #define WM8983_RMIX2OUT4_WIDTH                       1  /* RMIX2OUT4 */
991*4882a593Smuzhiyun #define WM8983_RDAC2OUT4                        0x0001  /* RDAC2OUT4 */
992*4882a593Smuzhiyun #define WM8983_RDAC2OUT4_MASK                   0x0001  /* RDAC2OUT4 */
993*4882a593Smuzhiyun #define WM8983_RDAC2OUT4_SHIFT                       0  /* RDAC2OUT4 */
994*4882a593Smuzhiyun #define WM8983_RDAC2OUT4_WIDTH                       1  /* RDAC2OUT4 */
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun /*
997*4882a593Smuzhiyun  * R61 (0x3D) - BIAS CTRL
998*4882a593Smuzhiyun  */
999*4882a593Smuzhiyun #define WM8983_BIASCUT                          0x0100  /* BIASCUT */
1000*4882a593Smuzhiyun #define WM8983_BIASCUT_MASK                     0x0100  /* BIASCUT */
1001*4882a593Smuzhiyun #define WM8983_BIASCUT_SHIFT                         8  /* BIASCUT */
1002*4882a593Smuzhiyun #define WM8983_BIASCUT_WIDTH                         1  /* BIASCUT */
1003*4882a593Smuzhiyun #define WM8983_HALFIPBIAS                       0x0080  /* HALFIPBIAS */
1004*4882a593Smuzhiyun #define WM8983_HALFIPBIAS_MASK                  0x0080  /* HALFIPBIAS */
1005*4882a593Smuzhiyun #define WM8983_HALFIPBIAS_SHIFT                      7  /* HALFIPBIAS */
1006*4882a593Smuzhiyun #define WM8983_HALFIPBIAS_WIDTH                      1  /* HALFIPBIAS */
1007*4882a593Smuzhiyun #define WM8983_VBBIASTST_MASK                   0x0060  /* VBBIASTST - [6:5] */
1008*4882a593Smuzhiyun #define WM8983_VBBIASTST_SHIFT                       5  /* VBBIASTST - [6:5] */
1009*4882a593Smuzhiyun #define WM8983_VBBIASTST_WIDTH                       2  /* VBBIASTST - [6:5] */
1010*4882a593Smuzhiyun #define WM8983_BUFBIAS_MASK                     0x0018  /* BUFBIAS - [4:3] */
1011*4882a593Smuzhiyun #define WM8983_BUFBIAS_SHIFT                         3  /* BUFBIAS - [4:3] */
1012*4882a593Smuzhiyun #define WM8983_BUFBIAS_WIDTH                         2  /* BUFBIAS - [4:3] */
1013*4882a593Smuzhiyun #define WM8983_ADCBIAS_MASK                     0x0006  /* ADCBIAS - [2:1] */
1014*4882a593Smuzhiyun #define WM8983_ADCBIAS_SHIFT                         1  /* ADCBIAS - [2:1] */
1015*4882a593Smuzhiyun #define WM8983_ADCBIAS_WIDTH                         2  /* ADCBIAS - [2:1] */
1016*4882a593Smuzhiyun #define WM8983_HALFOPBIAS                       0x0001  /* HALFOPBIAS */
1017*4882a593Smuzhiyun #define WM8983_HALFOPBIAS_MASK                  0x0001  /* HALFOPBIAS */
1018*4882a593Smuzhiyun #define WM8983_HALFOPBIAS_SHIFT                      0  /* HALFOPBIAS */
1019*4882a593Smuzhiyun #define WM8983_HALFOPBIAS_WIDTH                      1  /* HALFOPBIAS */
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun enum clk_src {
1022*4882a593Smuzhiyun 	WM8983_CLKSRC_MCLK,
1023*4882a593Smuzhiyun 	WM8983_CLKSRC_PLL
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun #endif /* _WM8983_H */
1027