xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8983.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8983.c  --  WM8983 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/initval.h>
24*4882a593Smuzhiyun #include <sound/tlv.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "wm8983.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct reg_default wm8983_defaults[] = {
29*4882a593Smuzhiyun 	{ 0x01, 0x0000 },     /* R1  - Power management 1 */
30*4882a593Smuzhiyun 	{ 0x02, 0x0000 },     /* R2  - Power management 2 */
31*4882a593Smuzhiyun 	{ 0x03, 0x0000 },     /* R3  - Power management 3 */
32*4882a593Smuzhiyun 	{ 0x04, 0x0050 },     /* R4  - Audio Interface */
33*4882a593Smuzhiyun 	{ 0x05, 0x0000 },     /* R5  - Companding control */
34*4882a593Smuzhiyun 	{ 0x06, 0x0140 },     /* R6  - Clock Gen control */
35*4882a593Smuzhiyun 	{ 0x07, 0x0000 },     /* R7  - Additional control */
36*4882a593Smuzhiyun 	{ 0x08, 0x0000 },     /* R8  - GPIO Control */
37*4882a593Smuzhiyun 	{ 0x09, 0x0000 },     /* R9  - Jack Detect Control 1 */
38*4882a593Smuzhiyun 	{ 0x0A, 0x0000 },     /* R10 - DAC Control */
39*4882a593Smuzhiyun 	{ 0x0B, 0x00FF },     /* R11 - Left DAC digital Vol */
40*4882a593Smuzhiyun 	{ 0x0C, 0x00FF },     /* R12 - Right DAC digital vol */
41*4882a593Smuzhiyun 	{ 0x0D, 0x0000 },     /* R13 - Jack Detect Control 2 */
42*4882a593Smuzhiyun 	{ 0x0E, 0x0100 },     /* R14 - ADC Control */
43*4882a593Smuzhiyun 	{ 0x0F, 0x00FF },     /* R15 - Left ADC Digital Vol */
44*4882a593Smuzhiyun 	{ 0x10, 0x00FF },     /* R16 - Right ADC Digital Vol */
45*4882a593Smuzhiyun 	{ 0x12, 0x012C },     /* R18 - EQ1 - low shelf */
46*4882a593Smuzhiyun 	{ 0x13, 0x002C },     /* R19 - EQ2 - peak 1 */
47*4882a593Smuzhiyun 	{ 0x14, 0x002C },     /* R20 - EQ3 - peak 2 */
48*4882a593Smuzhiyun 	{ 0x15, 0x002C },     /* R21 - EQ4 - peak 3 */
49*4882a593Smuzhiyun 	{ 0x16, 0x002C },     /* R22 - EQ5 - high shelf */
50*4882a593Smuzhiyun 	{ 0x18, 0x0032 },     /* R24 - DAC Limiter 1 */
51*4882a593Smuzhiyun 	{ 0x19, 0x0000 },     /* R25 - DAC Limiter 2 */
52*4882a593Smuzhiyun 	{ 0x1B, 0x0000 },     /* R27 - Notch Filter 1 */
53*4882a593Smuzhiyun 	{ 0x1C, 0x0000 },     /* R28 - Notch Filter 2 */
54*4882a593Smuzhiyun 	{ 0x1D, 0x0000 },     /* R29 - Notch Filter 3 */
55*4882a593Smuzhiyun 	{ 0x1E, 0x0000 },     /* R30 - Notch Filter 4 */
56*4882a593Smuzhiyun 	{ 0x20, 0x0038 },     /* R32 - ALC control 1 */
57*4882a593Smuzhiyun 	{ 0x21, 0x000B },     /* R33 - ALC control 2 */
58*4882a593Smuzhiyun 	{ 0x22, 0x0032 },     /* R34 - ALC control 3 */
59*4882a593Smuzhiyun 	{ 0x23, 0x0000 },     /* R35 - Noise Gate */
60*4882a593Smuzhiyun 	{ 0x24, 0x0008 },     /* R36 - PLL N */
61*4882a593Smuzhiyun 	{ 0x25, 0x000C },     /* R37 - PLL K 1 */
62*4882a593Smuzhiyun 	{ 0x26, 0x0093 },     /* R38 - PLL K 2 */
63*4882a593Smuzhiyun 	{ 0x27, 0x00E9 },     /* R39 - PLL K 3 */
64*4882a593Smuzhiyun 	{ 0x29, 0x0000 },     /* R41 - 3D control */
65*4882a593Smuzhiyun 	{ 0x2A, 0x0000 },     /* R42 - OUT4 to ADC */
66*4882a593Smuzhiyun 	{ 0x2B, 0x0000 },     /* R43 - Beep control */
67*4882a593Smuzhiyun 	{ 0x2C, 0x0033 },     /* R44 - Input ctrl */
68*4882a593Smuzhiyun 	{ 0x2D, 0x0010 },     /* R45 - Left INP PGA gain ctrl */
69*4882a593Smuzhiyun 	{ 0x2E, 0x0010 },     /* R46 - Right INP PGA gain ctrl */
70*4882a593Smuzhiyun 	{ 0x2F, 0x0100 },     /* R47 - Left ADC BOOST ctrl */
71*4882a593Smuzhiyun 	{ 0x30, 0x0100 },     /* R48 - Right ADC BOOST ctrl */
72*4882a593Smuzhiyun 	{ 0x31, 0x0002 },     /* R49 - Output ctrl */
73*4882a593Smuzhiyun 	{ 0x32, 0x0001 },     /* R50 - Left mixer ctrl */
74*4882a593Smuzhiyun 	{ 0x33, 0x0001 },     /* R51 - Right mixer ctrl */
75*4882a593Smuzhiyun 	{ 0x34, 0x0039 },     /* R52 - LOUT1 (HP) volume ctrl */
76*4882a593Smuzhiyun 	{ 0x35, 0x0039 },     /* R53 - ROUT1 (HP) volume ctrl */
77*4882a593Smuzhiyun 	{ 0x36, 0x0039 },     /* R54 - LOUT2 (SPK) volume ctrl */
78*4882a593Smuzhiyun 	{ 0x37, 0x0039 },     /* R55 - ROUT2 (SPK) volume ctrl */
79*4882a593Smuzhiyun 	{ 0x38, 0x0001 },     /* R56 - OUT3 mixer ctrl */
80*4882a593Smuzhiyun 	{ 0x39, 0x0001 },     /* R57 - OUT4 (MONO) mix ctrl */
81*4882a593Smuzhiyun 	{ 0x3D, 0x0000 },      /* R61 - BIAS CTRL */
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* vol/gain update regs */
85*4882a593Smuzhiyun static const int vol_update_regs[] = {
86*4882a593Smuzhiyun 	WM8983_LEFT_DAC_DIGITAL_VOL,
87*4882a593Smuzhiyun 	WM8983_RIGHT_DAC_DIGITAL_VOL,
88*4882a593Smuzhiyun 	WM8983_LEFT_ADC_DIGITAL_VOL,
89*4882a593Smuzhiyun 	WM8983_RIGHT_ADC_DIGITAL_VOL,
90*4882a593Smuzhiyun 	WM8983_LOUT1_HP_VOLUME_CTRL,
91*4882a593Smuzhiyun 	WM8983_ROUT1_HP_VOLUME_CTRL,
92*4882a593Smuzhiyun 	WM8983_LOUT2_SPK_VOLUME_CTRL,
93*4882a593Smuzhiyun 	WM8983_ROUT2_SPK_VOLUME_CTRL,
94*4882a593Smuzhiyun 	WM8983_LEFT_INP_PGA_GAIN_CTRL,
95*4882a593Smuzhiyun 	WM8983_RIGHT_INP_PGA_GAIN_CTRL
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun struct wm8983_priv {
99*4882a593Smuzhiyun 	struct regmap *regmap;
100*4882a593Smuzhiyun 	u32 sysclk;
101*4882a593Smuzhiyun 	u32 bclk;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct {
105*4882a593Smuzhiyun 	int div;
106*4882a593Smuzhiyun 	int ratio;
107*4882a593Smuzhiyun } fs_ratios[] = {
108*4882a593Smuzhiyun 	{ 10, 128 },
109*4882a593Smuzhiyun 	{ 15, 192 },
110*4882a593Smuzhiyun 	{ 20, 256 },
111*4882a593Smuzhiyun 	{ 30, 384 },
112*4882a593Smuzhiyun 	{ 40, 512 },
113*4882a593Smuzhiyun 	{ 60, 768 },
114*4882a593Smuzhiyun 	{ 80, 1024 },
115*4882a593Smuzhiyun 	{ 120, 1536 }
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const int bclk_divs[] = {
121*4882a593Smuzhiyun 	1, 2, 4, 8, 16, 32
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static int eqmode_get(struct snd_kcontrol *kcontrol,
125*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol);
126*4882a593Smuzhiyun static int eqmode_put(struct snd_kcontrol *kcontrol,
127*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
130*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
131*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
132*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
133*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
134*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
135*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
136*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
137*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
138*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
139*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
140*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
141*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
142*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
145*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_sel, WM8983_ALC_CONTROL_1, 7, alc_sel_text);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const char *alc_mode_text[] = { "ALC", "Limiter" };
148*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_mode, WM8983_ALC_CONTROL_3, 8, alc_mode_text);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const char *filter_mode_text[] = { "Audio", "Application" };
151*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(filter_mode, WM8983_ADC_CONTROL, 7,
152*4882a593Smuzhiyun 			    filter_mode_text);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const char *eq_bw_text[] = { "Narrow", "Wide" };
155*4882a593Smuzhiyun static const char *eqmode_text[] = { "Capture", "Playback" };
156*4882a593Smuzhiyun static SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const char *eq1_cutoff_text[] = {
159*4882a593Smuzhiyun 	"80Hz", "105Hz", "135Hz", "175Hz"
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8983_EQ1_LOW_SHELF, 5,
162*4882a593Smuzhiyun 			    eq1_cutoff_text);
163*4882a593Smuzhiyun static const char *eq2_cutoff_text[] = {
164*4882a593Smuzhiyun 	"230Hz", "300Hz", "385Hz", "500Hz"
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq2_bw, WM8983_EQ2_PEAK_1, 8, eq_bw_text);
167*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8983_EQ2_PEAK_1, 5, eq2_cutoff_text);
168*4882a593Smuzhiyun static const char *eq3_cutoff_text[] = {
169*4882a593Smuzhiyun 	"650Hz", "850Hz", "1.1kHz", "1.4kHz"
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq3_bw, WM8983_EQ3_PEAK_2, 8, eq_bw_text);
172*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8983_EQ3_PEAK_2, 5, eq3_cutoff_text);
173*4882a593Smuzhiyun static const char *eq4_cutoff_text[] = {
174*4882a593Smuzhiyun 	"1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq4_bw, WM8983_EQ4_PEAK_3, 8, eq_bw_text);
177*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8983_EQ4_PEAK_3, 5, eq4_cutoff_text);
178*4882a593Smuzhiyun static const char *eq5_cutoff_text[] = {
179*4882a593Smuzhiyun 	"5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8983_EQ5_HIGH_SHELF, 5,
182*4882a593Smuzhiyun 			    eq5_cutoff_text);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const char *depth_3d_text[] = {
185*4882a593Smuzhiyun 	"Off",
186*4882a593Smuzhiyun 	"6.67%",
187*4882a593Smuzhiyun 	"13.3%",
188*4882a593Smuzhiyun 	"20%",
189*4882a593Smuzhiyun 	"26.7%",
190*4882a593Smuzhiyun 	"33.3%",
191*4882a593Smuzhiyun 	"40%",
192*4882a593Smuzhiyun 	"46.6%",
193*4882a593Smuzhiyun 	"53.3%",
194*4882a593Smuzhiyun 	"60%",
195*4882a593Smuzhiyun 	"66.7%",
196*4882a593Smuzhiyun 	"73.3%",
197*4882a593Smuzhiyun 	"80%",
198*4882a593Smuzhiyun 	"86.7%",
199*4882a593Smuzhiyun 	"93.3%",
200*4882a593Smuzhiyun 	"100%"
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(depth_3d, WM8983_3D_CONTROL, 0,
203*4882a593Smuzhiyun 			    depth_3d_text);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8983_snd_controls[] = {
206*4882a593Smuzhiyun 	SOC_SINGLE("Digital Loopback Switch", WM8983_COMPANDING_CONTROL,
207*4882a593Smuzhiyun 		   0, 1, 0),
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	SOC_ENUM("ALC Capture Function", alc_sel),
210*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Max Volume", WM8983_ALC_CONTROL_1,
211*4882a593Smuzhiyun 		       3, 7, 0, alc_max_tlv),
212*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Min Volume", WM8983_ALC_CONTROL_1,
213*4882a593Smuzhiyun 		       0, 7, 0, alc_min_tlv),
214*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Capture Target Volume", WM8983_ALC_CONTROL_2,
215*4882a593Smuzhiyun 		       0, 15, 0, alc_tar_tlv),
216*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Attack", WM8983_ALC_CONTROL_3, 0, 10, 0),
217*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Hold", WM8983_ALC_CONTROL_2, 4, 10, 0),
218*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture Decay", WM8983_ALC_CONTROL_3, 4, 10, 0),
219*4882a593Smuzhiyun 	SOC_ENUM("ALC Mode", alc_mode),
220*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture NG Switch", WM8983_NOISE_GATE,
221*4882a593Smuzhiyun 		   3, 1, 0),
222*4882a593Smuzhiyun 	SOC_SINGLE("ALC Capture NG Threshold", WM8983_NOISE_GATE,
223*4882a593Smuzhiyun 		   0, 7, 1),
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture Volume", WM8983_LEFT_ADC_DIGITAL_VOL,
226*4882a593Smuzhiyun 			 WM8983_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
227*4882a593Smuzhiyun 	SOC_DOUBLE_R("Capture PGA ZC Switch", WM8983_LEFT_INP_PGA_GAIN_CTRL,
228*4882a593Smuzhiyun 		     WM8983_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
229*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8983_LEFT_INP_PGA_GAIN_CTRL,
230*4882a593Smuzhiyun 			 WM8983_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
233*4882a593Smuzhiyun 			 WM8983_LEFT_ADC_BOOST_CTRL, WM8983_RIGHT_ADC_BOOST_CTRL,
234*4882a593Smuzhiyun 			 8, 1, 0, pga_boost_tlv),
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	SOC_DOUBLE("ADC Inversion Switch", WM8983_ADC_CONTROL, 0, 1, 1, 0),
237*4882a593Smuzhiyun 	SOC_SINGLE("ADC 128x Oversampling Switch", WM8983_ADC_CONTROL, 8, 1, 0),
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Playback Volume", WM8983_LEFT_DAC_DIGITAL_VOL,
240*4882a593Smuzhiyun 			 WM8983_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Switch", WM8983_DAC_LIMITER_1, 8, 1, 0),
243*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Decay", WM8983_DAC_LIMITER_1, 4, 10, 0),
244*4882a593Smuzhiyun 	SOC_SINGLE("DAC Playback Limiter Attack", WM8983_DAC_LIMITER_1, 0, 11, 0),
245*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8983_DAC_LIMITER_2,
246*4882a593Smuzhiyun 		       4, 7, 1, lim_thresh_tlv),
247*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8983_DAC_LIMITER_2,
248*4882a593Smuzhiyun 		       0, 12, 0, lim_boost_tlv),
249*4882a593Smuzhiyun 	SOC_DOUBLE("DAC Inversion Switch", WM8983_DAC_CONTROL, 0, 1, 1, 0),
250*4882a593Smuzhiyun 	SOC_SINGLE("DAC Auto Mute Switch", WM8983_DAC_CONTROL, 2, 1, 0),
251*4882a593Smuzhiyun 	SOC_SINGLE("DAC 128x Oversampling Switch", WM8983_DAC_CONTROL, 3, 1, 0),
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8983_LOUT1_HP_VOLUME_CTRL,
254*4882a593Smuzhiyun 			 WM8983_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
255*4882a593Smuzhiyun 	SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
256*4882a593Smuzhiyun 		     WM8983_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
257*4882a593Smuzhiyun 	SOC_DOUBLE_R("Headphone Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
258*4882a593Smuzhiyun 		     WM8983_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8983_LOUT2_SPK_VOLUME_CTRL,
261*4882a593Smuzhiyun 			 WM8983_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
262*4882a593Smuzhiyun 	SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
263*4882a593Smuzhiyun 		     WM8983_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
264*4882a593Smuzhiyun 	SOC_DOUBLE_R("Speaker Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
265*4882a593Smuzhiyun 		     WM8983_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	SOC_SINGLE("OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
268*4882a593Smuzhiyun 		   6, 1, 1),
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	SOC_SINGLE("OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
271*4882a593Smuzhiyun 		   6, 1, 1),
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Filter Switch", WM8983_ADC_CONTROL, 8, 1, 0),
274*4882a593Smuzhiyun 	SOC_ENUM("High Pass Filter Mode", filter_mode),
275*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Filter Cutoff", WM8983_ADC_CONTROL, 4, 7, 0),
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Aux Bypass Volume",
278*4882a593Smuzhiyun 			 WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 6, 7, 0,
279*4882a593Smuzhiyun 			 aux_tlv),
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
282*4882a593Smuzhiyun 			 WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 2, 7, 0,
283*4882a593Smuzhiyun 			 bypass_tlv),
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
286*4882a593Smuzhiyun 	SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
287*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ1 Volume", WM8983_EQ1_LOW_SHELF,  0, 24, 1, eq_tlv),
288*4882a593Smuzhiyun 	SOC_ENUM("EQ2 Bandwidth", eq2_bw),
289*4882a593Smuzhiyun 	SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
290*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ2 Volume", WM8983_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
291*4882a593Smuzhiyun 	SOC_ENUM("EQ3 Bandwidth", eq3_bw),
292*4882a593Smuzhiyun 	SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
293*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ3 Volume", WM8983_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
294*4882a593Smuzhiyun 	SOC_ENUM("EQ4 Bandwidth", eq4_bw),
295*4882a593Smuzhiyun 	SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
296*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ4 Volume", WM8983_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
297*4882a593Smuzhiyun 	SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
298*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ5 Volume", WM8983_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	SOC_ENUM("3D Depth", depth_3d),
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const struct snd_kcontrol_new left_out_mixer[] = {
304*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Switch", WM8983_LEFT_MIXER_CTRL, 1, 1, 0),
305*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Aux Switch", WM8983_LEFT_MIXER_CTRL, 5, 1, 0),
306*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Switch", WM8983_LEFT_MIXER_CTRL, 0, 1, 0),
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static const struct snd_kcontrol_new right_out_mixer[] = {
310*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Switch", WM8983_RIGHT_MIXER_CTRL, 1, 1, 0),
311*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Aux Switch", WM8983_RIGHT_MIXER_CTRL, 5, 1, 0),
312*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Switch", WM8983_RIGHT_MIXER_CTRL, 0, 1, 0),
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static const struct snd_kcontrol_new left_input_mixer[] = {
316*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("L2 Switch", WM8983_INPUT_CTRL, 2, 1, 0),
317*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 1, 1, 0),
318*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 0, 1, 0),
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static const struct snd_kcontrol_new right_input_mixer[] = {
322*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("R2 Switch", WM8983_INPUT_CTRL, 6, 1, 0),
323*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 5, 1, 0),
324*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 4, 1, 0),
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const struct snd_kcontrol_new left_boost_mixer[] = {
328*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("L2 Volume", WM8983_LEFT_ADC_BOOST_CTRL,
329*4882a593Smuzhiyun 			    4, 7, 0, boost_tlv),
330*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8983_LEFT_ADC_BOOST_CTRL,
331*4882a593Smuzhiyun 			    0, 7, 0, boost_tlv)
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct snd_kcontrol_new out3_mixer[] = {
335*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LMIX2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
336*4882a593Smuzhiyun 			1, 1, 0),
337*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LDAC2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
338*4882a593Smuzhiyun 			0, 1, 0),
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct snd_kcontrol_new out4_mixer[] = {
342*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
343*4882a593Smuzhiyun 			4, 1, 0),
344*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("RMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
345*4882a593Smuzhiyun 			1, 1, 0),
346*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
347*4882a593Smuzhiyun 			3, 1, 0),
348*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("RDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
349*4882a593Smuzhiyun 			0, 1, 0),
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const struct snd_kcontrol_new right_boost_mixer[] = {
353*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("R2 Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
354*4882a593Smuzhiyun 			    4, 7, 0, boost_tlv),
355*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
356*4882a593Smuzhiyun 			    0, 7, 0, boost_tlv)
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8983_dapm_widgets[] = {
360*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8983_POWER_MANAGEMENT_3,
361*4882a593Smuzhiyun 			 0, 0),
362*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8983_POWER_MANAGEMENT_3,
363*4882a593Smuzhiyun 			 1, 0),
364*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8983_POWER_MANAGEMENT_2,
365*4882a593Smuzhiyun 			 0, 0),
366*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8983_POWER_MANAGEMENT_2,
367*4882a593Smuzhiyun 			 1, 0),
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Output Mixer", WM8983_POWER_MANAGEMENT_3,
370*4882a593Smuzhiyun 			   2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
371*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Output Mixer", WM8983_POWER_MANAGEMENT_3,
372*4882a593Smuzhiyun 			   3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Input Mixer", WM8983_POWER_MANAGEMENT_2,
375*4882a593Smuzhiyun 			   2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
376*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Input Mixer", WM8983_POWER_MANAGEMENT_2,
377*4882a593Smuzhiyun 			   3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8983_POWER_MANAGEMENT_2,
380*4882a593Smuzhiyun 			   4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
381*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8983_POWER_MANAGEMENT_2,
382*4882a593Smuzhiyun 			   5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("OUT3 Mixer", WM8983_POWER_MANAGEMENT_1,
385*4882a593Smuzhiyun 			   6, 0, out3_mixer, ARRAY_SIZE(out3_mixer)),
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("OUT4 Mixer", WM8983_POWER_MANAGEMENT_1,
388*4882a593Smuzhiyun 			   7, 0, out4_mixer, ARRAY_SIZE(out4_mixer)),
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Capture PGA", WM8983_LEFT_INP_PGA_GAIN_CTRL,
391*4882a593Smuzhiyun 			 6, 1, NULL, 0),
392*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Capture PGA", WM8983_RIGHT_INP_PGA_GAIN_CTRL,
393*4882a593Smuzhiyun 			 6, 1, NULL, 0),
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Headphone Out", WM8983_POWER_MANAGEMENT_2,
396*4882a593Smuzhiyun 			 7, 0, NULL, 0),
397*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Headphone Out", WM8983_POWER_MANAGEMENT_2,
398*4882a593Smuzhiyun 			 8, 0, NULL, 0),
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Speaker Out", WM8983_POWER_MANAGEMENT_3,
401*4882a593Smuzhiyun 			 5, 0, NULL, 0),
402*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Speaker Out", WM8983_POWER_MANAGEMENT_3,
403*4882a593Smuzhiyun 			 6, 0, NULL, 0),
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("OUT3 Out", WM8983_POWER_MANAGEMENT_3,
406*4882a593Smuzhiyun 			 7, 0, NULL, 0),
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("OUT4 Out", WM8983_POWER_MANAGEMENT_3,
409*4882a593Smuzhiyun 			 8, 0, NULL, 0),
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias", WM8983_POWER_MANAGEMENT_1, 4, 0,
412*4882a593Smuzhiyun 			    NULL, 0),
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIN"),
415*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LIP"),
416*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RIN"),
417*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("RIP"),
418*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXL"),
419*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUXR"),
420*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("L2"),
421*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("R2"),
422*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPL"),
423*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPR"),
424*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKL"),
425*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKR"),
426*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("OUT3"),
427*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("OUT4")
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8983_audio_map[] = {
431*4882a593Smuzhiyun 	{ "OUT3 Mixer", "LMIX2OUT3 Switch", "Left Output Mixer" },
432*4882a593Smuzhiyun 	{ "OUT3 Mixer", "LDAC2OUT3 Switch", "Left DAC" },
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	{ "OUT3 Out", NULL, "OUT3 Mixer" },
435*4882a593Smuzhiyun 	{ "OUT3", NULL, "OUT3 Out" },
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	{ "OUT4 Mixer", "LMIX2OUT4 Switch", "Left Output Mixer" },
438*4882a593Smuzhiyun 	{ "OUT4 Mixer", "RMIX2OUT4 Switch", "Right Output Mixer" },
439*4882a593Smuzhiyun 	{ "OUT4 Mixer", "LDAC2OUT4 Switch", "Left DAC" },
440*4882a593Smuzhiyun 	{ "OUT4 Mixer", "RDAC2OUT4 Switch", "Right DAC" },
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	{ "OUT4 Out", NULL, "OUT4 Mixer" },
443*4882a593Smuzhiyun 	{ "OUT4", NULL, "OUT4 Out" },
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	{ "Right Output Mixer", "PCM Switch", "Right DAC" },
446*4882a593Smuzhiyun 	{ "Right Output Mixer", "Aux Switch", "AUXR" },
447*4882a593Smuzhiyun 	{ "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	{ "Left Output Mixer", "PCM Switch", "Left DAC" },
450*4882a593Smuzhiyun 	{ "Left Output Mixer", "Aux Switch", "AUXL" },
451*4882a593Smuzhiyun 	{ "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	{ "Right Headphone Out", NULL, "Right Output Mixer" },
454*4882a593Smuzhiyun 	{ "HPR", NULL, "Right Headphone Out" },
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	{ "Left Headphone Out", NULL, "Left Output Mixer" },
457*4882a593Smuzhiyun 	{ "HPL", NULL, "Left Headphone Out" },
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	{ "Right Speaker Out", NULL, "Right Output Mixer" },
460*4882a593Smuzhiyun 	{ "SPKR", NULL, "Right Speaker Out" },
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	{ "Left Speaker Out", NULL, "Left Output Mixer" },
463*4882a593Smuzhiyun 	{ "SPKL", NULL, "Left Speaker Out" },
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	{ "Right ADC", NULL, "Right Boost Mixer" },
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	{ "Right Boost Mixer", "AUXR Volume", "AUXR" },
468*4882a593Smuzhiyun 	{ "Right Boost Mixer", NULL, "Right Capture PGA" },
469*4882a593Smuzhiyun 	{ "Right Boost Mixer", "R2 Volume", "R2" },
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	{ "Left ADC", NULL, "Left Boost Mixer" },
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	{ "Left Boost Mixer", "AUXL Volume", "AUXL" },
474*4882a593Smuzhiyun 	{ "Left Boost Mixer", NULL, "Left Capture PGA" },
475*4882a593Smuzhiyun 	{ "Left Boost Mixer", "L2 Volume", "L2" },
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	{ "Right Capture PGA", NULL, "Right Input Mixer" },
478*4882a593Smuzhiyun 	{ "Left Capture PGA", NULL, "Left Input Mixer" },
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	{ "Right Input Mixer", "R2 Switch", "R2" },
481*4882a593Smuzhiyun 	{ "Right Input Mixer", "MicN Switch", "RIN" },
482*4882a593Smuzhiyun 	{ "Right Input Mixer", "MicP Switch", "RIP" },
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	{ "Left Input Mixer", "L2 Switch", "L2" },
485*4882a593Smuzhiyun 	{ "Left Input Mixer", "MicN Switch", "LIN" },
486*4882a593Smuzhiyun 	{ "Left Input Mixer", "MicP Switch", "LIP" },
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
eqmode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)489*4882a593Smuzhiyun static int eqmode_get(struct snd_kcontrol *kcontrol,
490*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
493*4882a593Smuzhiyun 	unsigned int reg;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	reg = snd_soc_component_read(component, WM8983_EQ1_LOW_SHELF);
496*4882a593Smuzhiyun 	if (reg & WM8983_EQ3DMODE)
497*4882a593Smuzhiyun 		ucontrol->value.enumerated.item[0] = 1;
498*4882a593Smuzhiyun 	else
499*4882a593Smuzhiyun 		ucontrol->value.enumerated.item[0] = 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
eqmode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)504*4882a593Smuzhiyun static int eqmode_put(struct snd_kcontrol *kcontrol,
505*4882a593Smuzhiyun 		      struct snd_ctl_elem_value *ucontrol)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
508*4882a593Smuzhiyun 	unsigned int regpwr2, regpwr3;
509*4882a593Smuzhiyun 	unsigned int reg_eq;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] != 0
512*4882a593Smuzhiyun 	    && ucontrol->value.enumerated.item[0] != 1)
513*4882a593Smuzhiyun 		return -EINVAL;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	reg_eq = snd_soc_component_read(component, WM8983_EQ1_LOW_SHELF);
516*4882a593Smuzhiyun 	switch ((reg_eq & WM8983_EQ3DMODE) >> WM8983_EQ3DMODE_SHIFT) {
517*4882a593Smuzhiyun 	case 0:
518*4882a593Smuzhiyun 		if (!ucontrol->value.enumerated.item[0])
519*4882a593Smuzhiyun 			return 0;
520*4882a593Smuzhiyun 		break;
521*4882a593Smuzhiyun 	case 1:
522*4882a593Smuzhiyun 		if (ucontrol->value.enumerated.item[0])
523*4882a593Smuzhiyun 			return 0;
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	regpwr2 = snd_soc_component_read(component, WM8983_POWER_MANAGEMENT_2);
528*4882a593Smuzhiyun 	regpwr3 = snd_soc_component_read(component, WM8983_POWER_MANAGEMENT_3);
529*4882a593Smuzhiyun 	/* disable the DACs and ADCs */
530*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_2,
531*4882a593Smuzhiyun 			    WM8983_ADCENR_MASK | WM8983_ADCENL_MASK, 0);
532*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_3,
533*4882a593Smuzhiyun 			    WM8983_DACENR_MASK | WM8983_DACENL_MASK, 0);
534*4882a593Smuzhiyun 	/* set the desired eqmode */
535*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_EQ1_LOW_SHELF,
536*4882a593Smuzhiyun 			    WM8983_EQ3DMODE_MASK,
537*4882a593Smuzhiyun 			    ucontrol->value.enumerated.item[0]
538*4882a593Smuzhiyun 			    << WM8983_EQ3DMODE_SHIFT);
539*4882a593Smuzhiyun 	/* restore DAC/ADC configuration */
540*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8983_POWER_MANAGEMENT_2, regpwr2);
541*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8983_POWER_MANAGEMENT_3, regpwr3);
542*4882a593Smuzhiyun 	return 0;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
wm8983_writeable(struct device * dev,unsigned int reg)545*4882a593Smuzhiyun static bool wm8983_writeable(struct device *dev, unsigned int reg)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	switch (reg) {
548*4882a593Smuzhiyun 	case WM8983_SOFTWARE_RESET ... WM8983_RIGHT_ADC_DIGITAL_VOL:
549*4882a593Smuzhiyun 	case WM8983_EQ1_LOW_SHELF ... WM8983_DAC_LIMITER_2:
550*4882a593Smuzhiyun 	case WM8983_NOTCH_FILTER_1 ... WM8983_NOTCH_FILTER_4:
551*4882a593Smuzhiyun 	case WM8983_ALC_CONTROL_1 ... WM8983_PLL_K_3:
552*4882a593Smuzhiyun 	case WM8983_3D_CONTROL ... WM8983_OUT4_MONO_MIX_CTRL:
553*4882a593Smuzhiyun 	case WM8983_BIAS_CTRL:
554*4882a593Smuzhiyun 		return true;
555*4882a593Smuzhiyun 	default:
556*4882a593Smuzhiyun 		return false;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
wm8983_dac_mute(struct snd_soc_dai * dai,int mute,int direction)560*4882a593Smuzhiyun static int wm8983_dac_mute(struct snd_soc_dai *dai, int mute, int direction)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	return snd_soc_component_update_bits(component, WM8983_DAC_CONTROL,
565*4882a593Smuzhiyun 				   WM8983_SOFTMUTE_MASK,
566*4882a593Smuzhiyun 				   !!mute << WM8983_SOFTMUTE_SHIFT);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
wm8983_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)569*4882a593Smuzhiyun static int wm8983_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
572*4882a593Smuzhiyun 	u16 format, master, bcp, lrp;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
575*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
576*4882a593Smuzhiyun 		format = 0x2;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
579*4882a593Smuzhiyun 		format = 0x0;
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
582*4882a593Smuzhiyun 		format = 0x1;
583*4882a593Smuzhiyun 		break;
584*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
585*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
586*4882a593Smuzhiyun 		format = 0x3;
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	default:
589*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown dai format\n");
590*4882a593Smuzhiyun 		return -EINVAL;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_AUDIO_INTERFACE,
594*4882a593Smuzhiyun 			    WM8983_FMT_MASK, format << WM8983_FMT_SHIFT);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
597*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
598*4882a593Smuzhiyun 		master = 1;
599*4882a593Smuzhiyun 		break;
600*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
601*4882a593Smuzhiyun 		master = 0;
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	default:
604*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown master/slave configuration\n");
605*4882a593Smuzhiyun 		return -EINVAL;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_CLOCK_GEN_CONTROL,
609*4882a593Smuzhiyun 			    WM8983_MS_MASK, master << WM8983_MS_SHIFT);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* FIXME: We don't currently support DSP A/B modes */
612*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
613*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
614*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
615*4882a593Smuzhiyun 		dev_err(dai->dev, "DSP A/B modes are not supported\n");
616*4882a593Smuzhiyun 		return -EINVAL;
617*4882a593Smuzhiyun 	default:
618*4882a593Smuzhiyun 		break;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	bcp = lrp = 0;
622*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
623*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
624*4882a593Smuzhiyun 		break;
625*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
626*4882a593Smuzhiyun 		bcp = lrp = 1;
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
629*4882a593Smuzhiyun 		bcp = 1;
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
632*4882a593Smuzhiyun 		lrp = 1;
633*4882a593Smuzhiyun 		break;
634*4882a593Smuzhiyun 	default:
635*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown polarity configuration\n");
636*4882a593Smuzhiyun 		return -EINVAL;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_AUDIO_INTERFACE,
640*4882a593Smuzhiyun 			    WM8983_LRCP_MASK, lrp << WM8983_LRCP_SHIFT);
641*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_AUDIO_INTERFACE,
642*4882a593Smuzhiyun 			    WM8983_BCP_MASK, bcp << WM8983_BCP_SHIFT);
643*4882a593Smuzhiyun 	return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
wm8983_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)646*4882a593Smuzhiyun static int wm8983_hw_params(struct snd_pcm_substream *substream,
647*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
648*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	int i;
651*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
652*4882a593Smuzhiyun 	struct wm8983_priv *wm8983 = snd_soc_component_get_drvdata(component);
653*4882a593Smuzhiyun 	u16 blen, srate_idx;
654*4882a593Smuzhiyun 	u32 tmp;
655*4882a593Smuzhiyun 	int srate_best;
656*4882a593Smuzhiyun 	int ret;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	ret = snd_soc_params_to_bclk(params);
659*4882a593Smuzhiyun 	if (ret < 0) {
660*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to convert params to bclk: %d\n", ret);
661*4882a593Smuzhiyun 		return ret;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	wm8983->bclk = ret;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	switch (params_width(params)) {
667*4882a593Smuzhiyun 	case 16:
668*4882a593Smuzhiyun 		blen = 0x0;
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 	case 20:
671*4882a593Smuzhiyun 		blen = 0x1;
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	case 24:
674*4882a593Smuzhiyun 		blen = 0x2;
675*4882a593Smuzhiyun 		break;
676*4882a593Smuzhiyun 	case 32:
677*4882a593Smuzhiyun 		blen = 0x3;
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 	default:
680*4882a593Smuzhiyun 		dev_err(dai->dev, "Unsupported word length %u\n",
681*4882a593Smuzhiyun 			params_width(params));
682*4882a593Smuzhiyun 		return -EINVAL;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_AUDIO_INTERFACE,
686*4882a593Smuzhiyun 			    WM8983_WL_MASK, blen << WM8983_WL_SHIFT);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	/*
689*4882a593Smuzhiyun 	 * match to the nearest possible sample rate and rely
690*4882a593Smuzhiyun 	 * on the array index to configure the SR register
691*4882a593Smuzhiyun 	 */
692*4882a593Smuzhiyun 	srate_idx = 0;
693*4882a593Smuzhiyun 	srate_best = abs(srates[0] - params_rate(params));
694*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(srates); ++i) {
695*4882a593Smuzhiyun 		if (abs(srates[i] - params_rate(params)) >= srate_best)
696*4882a593Smuzhiyun 			continue;
697*4882a593Smuzhiyun 		srate_idx = i;
698*4882a593Smuzhiyun 		srate_best = abs(srates[i] - params_rate(params));
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
702*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_ADDITIONAL_CONTROL,
703*4882a593Smuzhiyun 			    WM8983_SR_MASK, srate_idx << WM8983_SR_SHIFT);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8983->bclk);
706*4882a593Smuzhiyun 	dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8983->sysclk);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
709*4882a593Smuzhiyun 		if (wm8983->sysclk / params_rate(params)
710*4882a593Smuzhiyun 		    == fs_ratios[i].ratio)
711*4882a593Smuzhiyun 			break;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(fs_ratios)) {
715*4882a593Smuzhiyun 		dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
716*4882a593Smuzhiyun 			wm8983->sysclk, params_rate(params));
717*4882a593Smuzhiyun 		return -EINVAL;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
721*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_CLOCK_GEN_CONTROL,
722*4882a593Smuzhiyun 			    WM8983_MCLKDIV_MASK, i << WM8983_MCLKDIV_SHIFT);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* select the appropriate bclk divider */
725*4882a593Smuzhiyun 	tmp = (wm8983->sysclk / fs_ratios[i].div) * 10;
726*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
727*4882a593Smuzhiyun 		if (wm8983->bclk == tmp / bclk_divs[i])
728*4882a593Smuzhiyun 			break;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(bclk_divs)) {
732*4882a593Smuzhiyun 		dev_err(dai->dev, "No matching BCLK divider found\n");
733*4882a593Smuzhiyun 		return -EINVAL;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	dev_dbg(dai->dev, "BCLK div = %d\n", i);
737*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_CLOCK_GEN_CONTROL,
738*4882a593Smuzhiyun 			    WM8983_BCLKDIV_MASK, i << WM8983_BCLKDIV_SHIFT);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return 0;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun struct pll_div {
744*4882a593Smuzhiyun 	u32 div2:1;
745*4882a593Smuzhiyun 	u32 n:4;
746*4882a593Smuzhiyun 	u32 k:24;
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
pll_factors(struct pll_div * pll_div,unsigned int target,unsigned int source)750*4882a593Smuzhiyun static int pll_factors(struct pll_div *pll_div, unsigned int target,
751*4882a593Smuzhiyun 		       unsigned int source)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	u64 Kpart;
754*4882a593Smuzhiyun 	unsigned long int K, Ndiv, Nmod;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	pll_div->div2 = 0;
757*4882a593Smuzhiyun 	Ndiv = target / source;
758*4882a593Smuzhiyun 	if (Ndiv < 6) {
759*4882a593Smuzhiyun 		source >>= 1;
760*4882a593Smuzhiyun 		pll_div->div2 = 1;
761*4882a593Smuzhiyun 		Ndiv = target / source;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (Ndiv < 6 || Ndiv > 12) {
765*4882a593Smuzhiyun 		printk(KERN_ERR "%s: WM8983 N value is not within"
766*4882a593Smuzhiyun 		       " the recommended range: %lu\n", __func__, Ndiv);
767*4882a593Smuzhiyun 		return -EINVAL;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 	pll_div->n = Ndiv;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	Nmod = target % source;
772*4882a593Smuzhiyun 	Kpart = FIXED_PLL_SIZE * (u64)Nmod;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	do_div(Kpart, source);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	K = Kpart & 0xffffffff;
777*4882a593Smuzhiyun 	if ((K % 10) >= 5)
778*4882a593Smuzhiyun 		K += 5;
779*4882a593Smuzhiyun 	K /= 10;
780*4882a593Smuzhiyun 	pll_div->k = K;
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
wm8983_set_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)784*4882a593Smuzhiyun static int wm8983_set_pll(struct snd_soc_dai *dai, int pll_id,
785*4882a593Smuzhiyun 			  int source, unsigned int freq_in,
786*4882a593Smuzhiyun 			  unsigned int freq_out)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 	struct snd_soc_component *component;
790*4882a593Smuzhiyun 	struct pll_div pll_div;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	component = dai->component;
793*4882a593Smuzhiyun 	if (!freq_in || !freq_out) {
794*4882a593Smuzhiyun 		/* disable the PLL */
795*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
796*4882a593Smuzhiyun 				    WM8983_PLLEN_MASK, 0);
797*4882a593Smuzhiyun 		return 0;
798*4882a593Smuzhiyun 	} else {
799*4882a593Smuzhiyun 		ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
800*4882a593Smuzhiyun 		if (ret)
801*4882a593Smuzhiyun 			return ret;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 		/* disable the PLL before re-programming it */
804*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
805*4882a593Smuzhiyun 				    WM8983_PLLEN_MASK, 0);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		/* set PLLN and PRESCALE */
808*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_PLL_N,
809*4882a593Smuzhiyun 			(pll_div.div2 << WM8983_PLL_PRESCALE_SHIFT)
810*4882a593Smuzhiyun 			| pll_div.n);
811*4882a593Smuzhiyun 		/* set PLLK */
812*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_PLL_K_3, pll_div.k & 0x1ff);
813*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
814*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_PLL_K_1, (pll_div.k >> 18));
815*4882a593Smuzhiyun 		/* enable the PLL */
816*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
817*4882a593Smuzhiyun 					WM8983_PLLEN_MASK, WM8983_PLLEN);
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
wm8983_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)823*4882a593Smuzhiyun static int wm8983_set_sysclk(struct snd_soc_dai *dai,
824*4882a593Smuzhiyun 			     int clk_id, unsigned int freq, int dir)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
827*4882a593Smuzhiyun 	struct wm8983_priv *wm8983 = snd_soc_component_get_drvdata(component);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	switch (clk_id) {
830*4882a593Smuzhiyun 	case WM8983_CLKSRC_MCLK:
831*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_CLOCK_GEN_CONTROL,
832*4882a593Smuzhiyun 				    WM8983_CLKSEL_MASK, 0);
833*4882a593Smuzhiyun 		break;
834*4882a593Smuzhiyun 	case WM8983_CLKSRC_PLL:
835*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_CLOCK_GEN_CONTROL,
836*4882a593Smuzhiyun 				    WM8983_CLKSEL_MASK, WM8983_CLKSEL);
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	default:
839*4882a593Smuzhiyun 		dev_err(dai->dev, "Unknown clock source: %d\n", clk_id);
840*4882a593Smuzhiyun 		return -EINVAL;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	wm8983->sysclk = freq;
844*4882a593Smuzhiyun 	return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
wm8983_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)847*4882a593Smuzhiyun static int wm8983_set_bias_level(struct snd_soc_component *component,
848*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	struct wm8983_priv *wm8983 = snd_soc_component_get_drvdata(component);
851*4882a593Smuzhiyun 	int ret;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	switch (level) {
854*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
855*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
856*4882a593Smuzhiyun 		/* VMID at 100k */
857*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
858*4882a593Smuzhiyun 				    WM8983_VMIDSEL_MASK,
859*4882a593Smuzhiyun 				    1 << WM8983_VMIDSEL_SHIFT);
860*4882a593Smuzhiyun 		break;
861*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
862*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
863*4882a593Smuzhiyun 			ret = regcache_sync(wm8983->regmap);
864*4882a593Smuzhiyun 			if (ret < 0) {
865*4882a593Smuzhiyun 				dev_err(component->dev, "Failed to sync cache: %d\n", ret);
866*4882a593Smuzhiyun 				return ret;
867*4882a593Smuzhiyun 			}
868*4882a593Smuzhiyun 			/* enable anti-pop features */
869*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8983_OUT4_TO_ADC,
870*4882a593Smuzhiyun 					    WM8983_POBCTRL_MASK | WM8983_DELEN_MASK,
871*4882a593Smuzhiyun 					    WM8983_POBCTRL | WM8983_DELEN);
872*4882a593Smuzhiyun 			/* enable thermal shutdown */
873*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8983_OUTPUT_CTRL,
874*4882a593Smuzhiyun 					    WM8983_TSDEN_MASK, WM8983_TSDEN);
875*4882a593Smuzhiyun 			/* enable BIASEN */
876*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
877*4882a593Smuzhiyun 					    WM8983_BIASEN_MASK, WM8983_BIASEN);
878*4882a593Smuzhiyun 			/* VMID at 100k */
879*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
880*4882a593Smuzhiyun 					    WM8983_VMIDSEL_MASK,
881*4882a593Smuzhiyun 					    1 << WM8983_VMIDSEL_SHIFT);
882*4882a593Smuzhiyun 			msleep(250);
883*4882a593Smuzhiyun 			/* disable anti-pop features */
884*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8983_OUT4_TO_ADC,
885*4882a593Smuzhiyun 					    WM8983_POBCTRL_MASK |
886*4882a593Smuzhiyun 					    WM8983_DELEN_MASK, 0);
887*4882a593Smuzhiyun 		}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 		/* VMID at 500k */
890*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
891*4882a593Smuzhiyun 				    WM8983_VMIDSEL_MASK,
892*4882a593Smuzhiyun 				    2 << WM8983_VMIDSEL_SHIFT);
893*4882a593Smuzhiyun 		break;
894*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
895*4882a593Smuzhiyun 		/* disable thermal shutdown */
896*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_OUTPUT_CTRL,
897*4882a593Smuzhiyun 				    WM8983_TSDEN_MASK, 0);
898*4882a593Smuzhiyun 		/* disable VMIDSEL and BIASEN */
899*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8983_POWER_MANAGEMENT_1,
900*4882a593Smuzhiyun 				    WM8983_VMIDSEL_MASK | WM8983_BIASEN_MASK,
901*4882a593Smuzhiyun 				    0);
902*4882a593Smuzhiyun 		/* wait for VMID to discharge */
903*4882a593Smuzhiyun 		msleep(100);
904*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_POWER_MANAGEMENT_1, 0);
905*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_POWER_MANAGEMENT_2, 0);
906*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8983_POWER_MANAGEMENT_3, 0);
907*4882a593Smuzhiyun 		break;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
wm8983_probe(struct snd_soc_component * component)913*4882a593Smuzhiyun static int wm8983_probe(struct snd_soc_component *component)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	int ret;
916*4882a593Smuzhiyun 	int i;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	ret = snd_soc_component_write(component, WM8983_SOFTWARE_RESET, 0);
919*4882a593Smuzhiyun 	if (ret < 0) {
920*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to issue reset: %d\n", ret);
921*4882a593Smuzhiyun 		return ret;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* set the vol/gain update bits */
925*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(vol_update_regs); ++i)
926*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, vol_update_regs[i],
927*4882a593Smuzhiyun 				    0x100, 0x100);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* mute all outputs and set PGAs to minimum gain */
930*4882a593Smuzhiyun 	for (i = WM8983_LOUT1_HP_VOLUME_CTRL;
931*4882a593Smuzhiyun 	     i <= WM8983_OUT4_MONO_MIX_CTRL; ++i)
932*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, i, 0x40, 0x40);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* enable soft mute */
935*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_DAC_CONTROL,
936*4882a593Smuzhiyun 			    WM8983_SOFTMUTE_MASK,
937*4882a593Smuzhiyun 			    WM8983_SOFTMUTE);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* enable BIASCUT */
940*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8983_BIAS_CTRL,
941*4882a593Smuzhiyun 			    WM8983_BIASCUT, WM8983_BIASCUT);
942*4882a593Smuzhiyun 	return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8983_dai_ops = {
946*4882a593Smuzhiyun 	.mute_stream = wm8983_dac_mute,
947*4882a593Smuzhiyun 	.hw_params = wm8983_hw_params,
948*4882a593Smuzhiyun 	.set_fmt = wm8983_set_fmt,
949*4882a593Smuzhiyun 	.set_sysclk = wm8983_set_sysclk,
950*4882a593Smuzhiyun 	.set_pll = wm8983_set_pll,
951*4882a593Smuzhiyun 	.no_capture_mute = 1,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun #define WM8983_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
955*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8983_dai = {
958*4882a593Smuzhiyun 	.name = "wm8983-hifi",
959*4882a593Smuzhiyun 	.playback = {
960*4882a593Smuzhiyun 		.stream_name = "Playback",
961*4882a593Smuzhiyun 		.channels_min = 2,
962*4882a593Smuzhiyun 		.channels_max = 2,
963*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
964*4882a593Smuzhiyun 		.formats = WM8983_FORMATS,
965*4882a593Smuzhiyun 	},
966*4882a593Smuzhiyun 	.capture = {
967*4882a593Smuzhiyun 		.stream_name = "Capture",
968*4882a593Smuzhiyun 		.channels_min = 2,
969*4882a593Smuzhiyun 		.channels_max = 2,
970*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
971*4882a593Smuzhiyun 		.formats = WM8983_FORMATS,
972*4882a593Smuzhiyun 	},
973*4882a593Smuzhiyun 	.ops = &wm8983_dai_ops,
974*4882a593Smuzhiyun 	.symmetric_rates = 1
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8983 = {
978*4882a593Smuzhiyun 	.probe			= wm8983_probe,
979*4882a593Smuzhiyun 	.set_bias_level		= wm8983_set_bias_level,
980*4882a593Smuzhiyun 	.controls		= wm8983_snd_controls,
981*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(wm8983_snd_controls),
982*4882a593Smuzhiyun 	.dapm_widgets		= wm8983_dapm_widgets,
983*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(wm8983_dapm_widgets),
984*4882a593Smuzhiyun 	.dapm_routes		= wm8983_audio_map,
985*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(wm8983_audio_map),
986*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
987*4882a593Smuzhiyun 	.idle_bias_on		= 1,
988*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
989*4882a593Smuzhiyun 	.endianness		= 1,
990*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun static const struct regmap_config wm8983_regmap = {
994*4882a593Smuzhiyun 	.reg_bits = 7,
995*4882a593Smuzhiyun 	.val_bits = 9,
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	.reg_defaults = wm8983_defaults,
998*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(wm8983_defaults),
999*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1000*4882a593Smuzhiyun 	.max_register = WM8983_MAX_REGISTER,
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	.writeable_reg = wm8983_writeable,
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
wm8983_spi_probe(struct spi_device * spi)1006*4882a593Smuzhiyun static int wm8983_spi_probe(struct spi_device *spi)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	struct wm8983_priv *wm8983;
1009*4882a593Smuzhiyun 	int ret;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	wm8983 = devm_kzalloc(&spi->dev, sizeof *wm8983, GFP_KERNEL);
1012*4882a593Smuzhiyun 	if (!wm8983)
1013*4882a593Smuzhiyun 		return -ENOMEM;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	wm8983->regmap = devm_regmap_init_spi(spi, &wm8983_regmap);
1016*4882a593Smuzhiyun 	if (IS_ERR(wm8983->regmap)) {
1017*4882a593Smuzhiyun 		ret = PTR_ERR(wm8983->regmap);
1018*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to init regmap: %d\n", ret);
1019*4882a593Smuzhiyun 		return ret;
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	spi_set_drvdata(spi, wm8983);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&spi->dev,
1025*4882a593Smuzhiyun 				&soc_component_dev_wm8983, &wm8983_dai, 1);
1026*4882a593Smuzhiyun 	return ret;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun static struct spi_driver wm8983_spi_driver = {
1030*4882a593Smuzhiyun 	.driver = {
1031*4882a593Smuzhiyun 		.name = "wm8983",
1032*4882a593Smuzhiyun 	},
1033*4882a593Smuzhiyun 	.probe = wm8983_spi_probe,
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun #endif
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
wm8983_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1038*4882a593Smuzhiyun static int wm8983_i2c_probe(struct i2c_client *i2c,
1039*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct wm8983_priv *wm8983;
1042*4882a593Smuzhiyun 	int ret;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	wm8983 = devm_kzalloc(&i2c->dev, sizeof *wm8983, GFP_KERNEL);
1045*4882a593Smuzhiyun 	if (!wm8983)
1046*4882a593Smuzhiyun 		return -ENOMEM;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	wm8983->regmap = devm_regmap_init_i2c(i2c, &wm8983_regmap);
1049*4882a593Smuzhiyun 	if (IS_ERR(wm8983->regmap)) {
1050*4882a593Smuzhiyun 		ret = PTR_ERR(wm8983->regmap);
1051*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to init regmap: %d\n", ret);
1052*4882a593Smuzhiyun 		return ret;
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, wm8983);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev,
1058*4882a593Smuzhiyun 				&soc_component_dev_wm8983, &wm8983_dai, 1);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	return ret;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun static const struct i2c_device_id wm8983_i2c_id[] = {
1064*4882a593Smuzhiyun 	{ "wm8983", 0 },
1065*4882a593Smuzhiyun 	{ }
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8983_i2c_id);
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static struct i2c_driver wm8983_i2c_driver = {
1070*4882a593Smuzhiyun 	.driver = {
1071*4882a593Smuzhiyun 		.name = "wm8983",
1072*4882a593Smuzhiyun 	},
1073*4882a593Smuzhiyun 	.probe = wm8983_i2c_probe,
1074*4882a593Smuzhiyun 	.id_table = wm8983_i2c_id
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun 
wm8983_modinit(void)1078*4882a593Smuzhiyun static int __init wm8983_modinit(void)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	int ret = 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1083*4882a593Smuzhiyun 	ret = i2c_add_driver(&wm8983_i2c_driver);
1084*4882a593Smuzhiyun 	if (ret) {
1085*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8983 I2C driver: %d\n",
1086*4882a593Smuzhiyun 		       ret);
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun #endif
1089*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1090*4882a593Smuzhiyun 	ret = spi_register_driver(&wm8983_spi_driver);
1091*4882a593Smuzhiyun 	if (ret != 0) {
1092*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8983 SPI driver: %d\n",
1093*4882a593Smuzhiyun 		       ret);
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun #endif
1096*4882a593Smuzhiyun 	return ret;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun module_init(wm8983_modinit);
1099*4882a593Smuzhiyun 
wm8983_exit(void)1100*4882a593Smuzhiyun static void __exit wm8983_exit(void)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1103*4882a593Smuzhiyun 	i2c_del_driver(&wm8983_i2c_driver);
1104*4882a593Smuzhiyun #endif
1105*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1106*4882a593Smuzhiyun 	spi_unregister_driver(&wm8983_spi_driver);
1107*4882a593Smuzhiyun #endif
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun module_exit(wm8983_exit);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8983 driver");
1112*4882a593Smuzhiyun MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
1113*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1114