1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm8962.c -- WM8962 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010-2 Wolfson Microelectronics plc
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/gcd.h>
17*4882a593Smuzhiyun #include <linux/gpio/driver.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/input.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/workqueue.h>
25*4882a593Smuzhiyun #include <linux/mutex.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/jack.h>
28*4882a593Smuzhiyun #include <sound/pcm.h>
29*4882a593Smuzhiyun #include <sound/pcm_params.h>
30*4882a593Smuzhiyun #include <sound/soc.h>
31*4882a593Smuzhiyun #include <sound/initval.h>
32*4882a593Smuzhiyun #include <sound/tlv.h>
33*4882a593Smuzhiyun #include <sound/wm8962.h>
34*4882a593Smuzhiyun #include <trace/events/asoc.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "wm8962.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define WM8962_NUM_SUPPLIES 8
39*4882a593Smuzhiyun static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
40*4882a593Smuzhiyun "DCVDD",
41*4882a593Smuzhiyun "DBVDD",
42*4882a593Smuzhiyun "AVDD",
43*4882a593Smuzhiyun "CPVDD",
44*4882a593Smuzhiyun "MICVDD",
45*4882a593Smuzhiyun "PLLVDD",
46*4882a593Smuzhiyun "SPKVDD1",
47*4882a593Smuzhiyun "SPKVDD2",
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* codec private data */
51*4882a593Smuzhiyun struct wm8962_priv {
52*4882a593Smuzhiyun struct wm8962_pdata pdata;
53*4882a593Smuzhiyun struct regmap *regmap;
54*4882a593Smuzhiyun struct snd_soc_component *component;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun int sysclk;
57*4882a593Smuzhiyun int sysclk_rate;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun int bclk; /* Desired BCLK */
60*4882a593Smuzhiyun int lrclk;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct completion fll_lock;
63*4882a593Smuzhiyun int fll_src;
64*4882a593Smuzhiyun int fll_fref;
65*4882a593Smuzhiyun int fll_fout;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct mutex dsp2_ena_lock;
68*4882a593Smuzhiyun u16 dsp2_ena;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct delayed_work mic_work;
71*4882a593Smuzhiyun struct snd_soc_jack *jack;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
74*4882a593Smuzhiyun struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct input_dev *beep;
77*4882a593Smuzhiyun struct work_struct beep_work;
78*4882a593Smuzhiyun int beep_rate;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
81*4882a593Smuzhiyun struct gpio_chip gpio_chip;
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun int irq;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* We can't use the same notifier block for more than one supply and
88*4882a593Smuzhiyun * there's no way I can see to get from a callback to the caller
89*4882a593Smuzhiyun * except container_of().
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun #define WM8962_REGULATOR_EVENT(n) \
92*4882a593Smuzhiyun static int wm8962_regulator_event_##n(struct notifier_block *nb, \
93*4882a593Smuzhiyun unsigned long event, void *data) \
94*4882a593Smuzhiyun { \
95*4882a593Smuzhiyun struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
96*4882a593Smuzhiyun disable_nb[n]); \
97*4882a593Smuzhiyun if (event & REGULATOR_EVENT_DISABLE) { \
98*4882a593Smuzhiyun regcache_mark_dirty(wm8962->regmap); \
99*4882a593Smuzhiyun } \
100*4882a593Smuzhiyun return 0; \
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(0)
104*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(1)
105*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(2)
106*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(3)
107*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(4)
108*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(5)
109*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(6)
110*4882a593Smuzhiyun WM8962_REGULATOR_EVENT(7)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct reg_default wm8962_reg[] = {
113*4882a593Smuzhiyun { 0, 0x009F }, /* R0 - Left Input volume */
114*4882a593Smuzhiyun { 1, 0x049F }, /* R1 - Right Input volume */
115*4882a593Smuzhiyun { 2, 0x0000 }, /* R2 - HPOUTL volume */
116*4882a593Smuzhiyun { 3, 0x0000 }, /* R3 - HPOUTR volume */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */
119*4882a593Smuzhiyun { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */
120*4882a593Smuzhiyun { 7, 0x000A }, /* R7 - Audio Interface 0 */
121*4882a593Smuzhiyun { 8, 0x01E4 }, /* R8 - Clocking2 */
122*4882a593Smuzhiyun { 9, 0x0300 }, /* R9 - Audio Interface 1 */
123*4882a593Smuzhiyun { 10, 0x00C0 }, /* R10 - Left DAC volume */
124*4882a593Smuzhiyun { 11, 0x00C0 }, /* R11 - Right DAC volume */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun { 14, 0x0040 }, /* R14 - Audio Interface 2 */
127*4882a593Smuzhiyun { 15, 0x6243 }, /* R15 - Software Reset */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun { 17, 0x007B }, /* R17 - ALC1 */
130*4882a593Smuzhiyun { 18, 0x0000 }, /* R18 - ALC2 */
131*4882a593Smuzhiyun { 19, 0x1C32 }, /* R19 - ALC3 */
132*4882a593Smuzhiyun { 20, 0x3200 }, /* R20 - Noise Gate */
133*4882a593Smuzhiyun { 21, 0x00C0 }, /* R21 - Left ADC volume */
134*4882a593Smuzhiyun { 22, 0x00C0 }, /* R22 - Right ADC volume */
135*4882a593Smuzhiyun { 23, 0x0160 }, /* R23 - Additional control(1) */
136*4882a593Smuzhiyun { 24, 0x0000 }, /* R24 - Additional control(2) */
137*4882a593Smuzhiyun { 25, 0x0000 }, /* R25 - Pwr Mgmt (1) */
138*4882a593Smuzhiyun { 26, 0x0000 }, /* R26 - Pwr Mgmt (2) */
139*4882a593Smuzhiyun { 27, 0x0010 }, /* R27 - Additional Control (3) */
140*4882a593Smuzhiyun { 28, 0x0000 }, /* R28 - Anti-pop */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun { 30, 0x005E }, /* R30 - Clocking 3 */
143*4882a593Smuzhiyun { 31, 0x0000 }, /* R31 - Input mixer control (1) */
144*4882a593Smuzhiyun { 32, 0x0145 }, /* R32 - Left input mixer volume */
145*4882a593Smuzhiyun { 33, 0x0145 }, /* R33 - Right input mixer volume */
146*4882a593Smuzhiyun { 34, 0x0009 }, /* R34 - Input mixer control (2) */
147*4882a593Smuzhiyun { 35, 0x0003 }, /* R35 - Input bias control */
148*4882a593Smuzhiyun { 37, 0x0008 }, /* R37 - Left input PGA control */
149*4882a593Smuzhiyun { 38, 0x0008 }, /* R38 - Right input PGA control */
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun { 40, 0x0000 }, /* R40 - SPKOUTL volume */
152*4882a593Smuzhiyun { 41, 0x0000 }, /* R41 - SPKOUTR volume */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun { 49, 0x0010 }, /* R49 - Class D Control 1 */
155*4882a593Smuzhiyun { 51, 0x0003 }, /* R51 - Class D Control 2 */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun { 56, 0x0506 }, /* R56 - Clocking 4 */
158*4882a593Smuzhiyun { 57, 0x0000 }, /* R57 - DAC DSP Mixing (1) */
159*4882a593Smuzhiyun { 58, 0x0000 }, /* R58 - DAC DSP Mixing (2) */
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun { 60, 0x0300 }, /* R60 - DC Servo 0 */
162*4882a593Smuzhiyun { 61, 0x0300 }, /* R61 - DC Servo 1 */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun { 64, 0x0810 }, /* R64 - DC Servo 4 */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun { 68, 0x001B }, /* R68 - Analogue PGA Bias */
167*4882a593Smuzhiyun { 69, 0x0000 }, /* R69 - Analogue HP 0 */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun { 71, 0x01FB }, /* R71 - Analogue HP 2 */
170*4882a593Smuzhiyun { 72, 0x0000 }, /* R72 - Charge Pump 1 */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun { 82, 0x0004 }, /* R82 - Charge Pump B */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun { 87, 0x0000 }, /* R87 - Write Sequencer Control 1 */
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun { 90, 0x0000 }, /* R90 - Write Sequencer Control 2 */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun { 93, 0x0000 }, /* R93 - Write Sequencer Control 3 */
179*4882a593Smuzhiyun { 94, 0x0000 }, /* R94 - Control Interface */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun { 99, 0x0000 }, /* R99 - Mixer Enables */
182*4882a593Smuzhiyun { 100, 0x0000 }, /* R100 - Headphone Mixer (1) */
183*4882a593Smuzhiyun { 101, 0x0000 }, /* R101 - Headphone Mixer (2) */
184*4882a593Smuzhiyun { 102, 0x013F }, /* R102 - Headphone Mixer (3) */
185*4882a593Smuzhiyun { 103, 0x013F }, /* R103 - Headphone Mixer (4) */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun { 105, 0x0000 }, /* R105 - Speaker Mixer (1) */
188*4882a593Smuzhiyun { 106, 0x0000 }, /* R106 - Speaker Mixer (2) */
189*4882a593Smuzhiyun { 107, 0x013F }, /* R107 - Speaker Mixer (3) */
190*4882a593Smuzhiyun { 108, 0x013F }, /* R108 - Speaker Mixer (4) */
191*4882a593Smuzhiyun { 109, 0x0003 }, /* R109 - Speaker Mixer (5) */
192*4882a593Smuzhiyun { 110, 0x0002 }, /* R110 - Beep Generator (1) */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun { 115, 0x0006 }, /* R115 - Oscillator Trim (3) */
195*4882a593Smuzhiyun { 116, 0x0026 }, /* R116 - Oscillator Trim (4) */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun { 119, 0x0000 }, /* R119 - Oscillator Trim (7) */
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun { 124, 0x0011 }, /* R124 - Analogue Clocking1 */
200*4882a593Smuzhiyun { 125, 0x004B }, /* R125 - Analogue Clocking2 */
201*4882a593Smuzhiyun { 126, 0x000D }, /* R126 - Analogue Clocking3 */
202*4882a593Smuzhiyun { 127, 0x0000 }, /* R127 - PLL Software Reset */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun { 131, 0x0000 }, /* R131 - PLL 4 */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun { 136, 0x0067 }, /* R136 - PLL 9 */
207*4882a593Smuzhiyun { 137, 0x001C }, /* R137 - PLL 10 */
208*4882a593Smuzhiyun { 138, 0x0071 }, /* R138 - PLL 11 */
209*4882a593Smuzhiyun { 139, 0x00C7 }, /* R139 - PLL 12 */
210*4882a593Smuzhiyun { 140, 0x0067 }, /* R140 - PLL 13 */
211*4882a593Smuzhiyun { 141, 0x0048 }, /* R141 - PLL 14 */
212*4882a593Smuzhiyun { 142, 0x0022 }, /* R142 - PLL 15 */
213*4882a593Smuzhiyun { 143, 0x0097 }, /* R143 - PLL 16 */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun { 155, 0x000C }, /* R155 - FLL Control (1) */
216*4882a593Smuzhiyun { 156, 0x0039 }, /* R156 - FLL Control (2) */
217*4882a593Smuzhiyun { 157, 0x0180 }, /* R157 - FLL Control (3) */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun { 159, 0x0032 }, /* R159 - FLL Control (5) */
220*4882a593Smuzhiyun { 160, 0x0018 }, /* R160 - FLL Control (6) */
221*4882a593Smuzhiyun { 161, 0x007D }, /* R161 - FLL Control (7) */
222*4882a593Smuzhiyun { 162, 0x0008 }, /* R162 - FLL Control (8) */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun { 252, 0x0005 }, /* R252 - General test 1 */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun { 256, 0x0000 }, /* R256 - DF1 */
227*4882a593Smuzhiyun { 257, 0x0000 }, /* R257 - DF2 */
228*4882a593Smuzhiyun { 258, 0x0000 }, /* R258 - DF3 */
229*4882a593Smuzhiyun { 259, 0x0000 }, /* R259 - DF4 */
230*4882a593Smuzhiyun { 260, 0x0000 }, /* R260 - DF5 */
231*4882a593Smuzhiyun { 261, 0x0000 }, /* R261 - DF6 */
232*4882a593Smuzhiyun { 262, 0x0000 }, /* R262 - DF7 */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun { 264, 0x0000 }, /* R264 - LHPF1 */
235*4882a593Smuzhiyun { 265, 0x0000 }, /* R265 - LHPF2 */
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun { 268, 0x0000 }, /* R268 - THREED1 */
238*4882a593Smuzhiyun { 269, 0x0000 }, /* R269 - THREED2 */
239*4882a593Smuzhiyun { 270, 0x0000 }, /* R270 - THREED3 */
240*4882a593Smuzhiyun { 271, 0x0000 }, /* R271 - THREED4 */
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun { 276, 0x000C }, /* R276 - DRC 1 */
243*4882a593Smuzhiyun { 277, 0x0925 }, /* R277 - DRC 2 */
244*4882a593Smuzhiyun { 278, 0x0000 }, /* R278 - DRC 3 */
245*4882a593Smuzhiyun { 279, 0x0000 }, /* R279 - DRC 4 */
246*4882a593Smuzhiyun { 280, 0x0000 }, /* R280 - DRC 5 */
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun { 285, 0x0000 }, /* R285 - Tloopback */
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun { 335, 0x0004 }, /* R335 - EQ1 */
251*4882a593Smuzhiyun { 336, 0x6318 }, /* R336 - EQ2 */
252*4882a593Smuzhiyun { 337, 0x6300 }, /* R337 - EQ3 */
253*4882a593Smuzhiyun { 338, 0x0FCA }, /* R338 - EQ4 */
254*4882a593Smuzhiyun { 339, 0x0400 }, /* R339 - EQ5 */
255*4882a593Smuzhiyun { 340, 0x00D8 }, /* R340 - EQ6 */
256*4882a593Smuzhiyun { 341, 0x1EB5 }, /* R341 - EQ7 */
257*4882a593Smuzhiyun { 342, 0xF145 }, /* R342 - EQ8 */
258*4882a593Smuzhiyun { 343, 0x0B75 }, /* R343 - EQ9 */
259*4882a593Smuzhiyun { 344, 0x01C5 }, /* R344 - EQ10 */
260*4882a593Smuzhiyun { 345, 0x1C58 }, /* R345 - EQ11 */
261*4882a593Smuzhiyun { 346, 0xF373 }, /* R346 - EQ12 */
262*4882a593Smuzhiyun { 347, 0x0A54 }, /* R347 - EQ13 */
263*4882a593Smuzhiyun { 348, 0x0558 }, /* R348 - EQ14 */
264*4882a593Smuzhiyun { 349, 0x168E }, /* R349 - EQ15 */
265*4882a593Smuzhiyun { 350, 0xF829 }, /* R350 - EQ16 */
266*4882a593Smuzhiyun { 351, 0x07AD }, /* R351 - EQ17 */
267*4882a593Smuzhiyun { 352, 0x1103 }, /* R352 - EQ18 */
268*4882a593Smuzhiyun { 353, 0x0564 }, /* R353 - EQ19 */
269*4882a593Smuzhiyun { 354, 0x0559 }, /* R354 - EQ20 */
270*4882a593Smuzhiyun { 355, 0x4000 }, /* R355 - EQ21 */
271*4882a593Smuzhiyun { 356, 0x6318 }, /* R356 - EQ22 */
272*4882a593Smuzhiyun { 357, 0x6300 }, /* R357 - EQ23 */
273*4882a593Smuzhiyun { 358, 0x0FCA }, /* R358 - EQ24 */
274*4882a593Smuzhiyun { 359, 0x0400 }, /* R359 - EQ25 */
275*4882a593Smuzhiyun { 360, 0x00D8 }, /* R360 - EQ26 */
276*4882a593Smuzhiyun { 361, 0x1EB5 }, /* R361 - EQ27 */
277*4882a593Smuzhiyun { 362, 0xF145 }, /* R362 - EQ28 */
278*4882a593Smuzhiyun { 363, 0x0B75 }, /* R363 - EQ29 */
279*4882a593Smuzhiyun { 364, 0x01C5 }, /* R364 - EQ30 */
280*4882a593Smuzhiyun { 365, 0x1C58 }, /* R365 - EQ31 */
281*4882a593Smuzhiyun { 366, 0xF373 }, /* R366 - EQ32 */
282*4882a593Smuzhiyun { 367, 0x0A54 }, /* R367 - EQ33 */
283*4882a593Smuzhiyun { 368, 0x0558 }, /* R368 - EQ34 */
284*4882a593Smuzhiyun { 369, 0x168E }, /* R369 - EQ35 */
285*4882a593Smuzhiyun { 370, 0xF829 }, /* R370 - EQ36 */
286*4882a593Smuzhiyun { 371, 0x07AD }, /* R371 - EQ37 */
287*4882a593Smuzhiyun { 372, 0x1103 }, /* R372 - EQ38 */
288*4882a593Smuzhiyun { 373, 0x0564 }, /* R373 - EQ39 */
289*4882a593Smuzhiyun { 374, 0x0559 }, /* R374 - EQ40 */
290*4882a593Smuzhiyun { 375, 0x4000 }, /* R375 - EQ41 */
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun { 513, 0x0000 }, /* R513 - GPIO 2 */
293*4882a593Smuzhiyun { 514, 0x0000 }, /* R514 - GPIO 3 */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun { 516, 0x8100 }, /* R516 - GPIO 5 */
296*4882a593Smuzhiyun { 517, 0x8100 }, /* R517 - GPIO 6 */
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun { 568, 0x0030 }, /* R568 - Interrupt Status 1 Mask */
299*4882a593Smuzhiyun { 569, 0xFFED }, /* R569 - Interrupt Status 2 Mask */
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun { 576, 0x0000 }, /* R576 - Interrupt Control */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun { 584, 0x002D }, /* R584 - IRQ Debounce */
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun { 586, 0x0000 }, /* R586 - MICINT Source Pol */
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun { 768, 0x1C00 }, /* R768 - DSP2 Power Management */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun { 8192, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun { 9216, 0x0030 }, /* R9216 - DSP2 Address RAM 2 */
312*4882a593Smuzhiyun { 9217, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */
313*4882a593Smuzhiyun { 9218, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun { 12288, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */
316*4882a593Smuzhiyun { 12289, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun { 13312, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */
319*4882a593Smuzhiyun { 13313, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun { 14336, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */
322*4882a593Smuzhiyun { 14337, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun { 15360, 0x000A }, /* R15360 - DSP2 Coeff RAM 0 */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun { 16384, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
327*4882a593Smuzhiyun { 16385, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
328*4882a593Smuzhiyun { 16386, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
329*4882a593Smuzhiyun { 16387, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
330*4882a593Smuzhiyun { 16388, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */
331*4882a593Smuzhiyun { 16389, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun { 16896, 0x0002 }, /* R16896 - HDBASS_AI_1 */
334*4882a593Smuzhiyun { 16897, 0xBD12 }, /* R16897 - HDBASS_AI_0 */
335*4882a593Smuzhiyun { 16898, 0x007C }, /* R16898 - HDBASS_AR_1 */
336*4882a593Smuzhiyun { 16899, 0x586C }, /* R16899 - HDBASS_AR_0 */
337*4882a593Smuzhiyun { 16900, 0x0053 }, /* R16900 - HDBASS_B_1 */
338*4882a593Smuzhiyun { 16901, 0x8121 }, /* R16901 - HDBASS_B_0 */
339*4882a593Smuzhiyun { 16902, 0x003F }, /* R16902 - HDBASS_K_1 */
340*4882a593Smuzhiyun { 16903, 0x8BD8 }, /* R16903 - HDBASS_K_0 */
341*4882a593Smuzhiyun { 16904, 0x0032 }, /* R16904 - HDBASS_N1_1 */
342*4882a593Smuzhiyun { 16905, 0xF52D }, /* R16905 - HDBASS_N1_0 */
343*4882a593Smuzhiyun { 16906, 0x0065 }, /* R16906 - HDBASS_N2_1 */
344*4882a593Smuzhiyun { 16907, 0xAC8C }, /* R16907 - HDBASS_N2_0 */
345*4882a593Smuzhiyun { 16908, 0x006B }, /* R16908 - HDBASS_N3_1 */
346*4882a593Smuzhiyun { 16909, 0xE087 }, /* R16909 - HDBASS_N3_0 */
347*4882a593Smuzhiyun { 16910, 0x0072 }, /* R16910 - HDBASS_N4_1 */
348*4882a593Smuzhiyun { 16911, 0x1483 }, /* R16911 - HDBASS_N4_0 */
349*4882a593Smuzhiyun { 16912, 0x0072 }, /* R16912 - HDBASS_N5_1 */
350*4882a593Smuzhiyun { 16913, 0x1483 }, /* R16913 - HDBASS_N5_0 */
351*4882a593Smuzhiyun { 16914, 0x0043 }, /* R16914 - HDBASS_X1_1 */
352*4882a593Smuzhiyun { 16915, 0x3525 }, /* R16915 - HDBASS_X1_0 */
353*4882a593Smuzhiyun { 16916, 0x0006 }, /* R16916 - HDBASS_X2_1 */
354*4882a593Smuzhiyun { 16917, 0x6A4A }, /* R16917 - HDBASS_X2_0 */
355*4882a593Smuzhiyun { 16918, 0x0043 }, /* R16918 - HDBASS_X3_1 */
356*4882a593Smuzhiyun { 16919, 0x6079 }, /* R16919 - HDBASS_X3_0 */
357*4882a593Smuzhiyun { 16920, 0x0008 }, /* R16920 - HDBASS_ATK_1 */
358*4882a593Smuzhiyun { 16921, 0x0000 }, /* R16921 - HDBASS_ATK_0 */
359*4882a593Smuzhiyun { 16922, 0x0001 }, /* R16922 - HDBASS_DCY_1 */
360*4882a593Smuzhiyun { 16923, 0x0000 }, /* R16923 - HDBASS_DCY_0 */
361*4882a593Smuzhiyun { 16924, 0x0059 }, /* R16924 - HDBASS_PG_1 */
362*4882a593Smuzhiyun { 16925, 0x999A }, /* R16925 - HDBASS_PG_0 */
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun { 17408, 0x0083 }, /* R17408 - HPF_C_1 */
365*4882a593Smuzhiyun { 17409, 0x98AD }, /* R17409 - HPF_C_0 */
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun { 17920, 0x007F }, /* R17920 - ADCL_RETUNE_C1_1 */
368*4882a593Smuzhiyun { 17921, 0xFFFF }, /* R17921 - ADCL_RETUNE_C1_0 */
369*4882a593Smuzhiyun { 17922, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */
370*4882a593Smuzhiyun { 17923, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */
371*4882a593Smuzhiyun { 17924, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */
372*4882a593Smuzhiyun { 17925, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */
373*4882a593Smuzhiyun { 17926, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */
374*4882a593Smuzhiyun { 17927, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */
375*4882a593Smuzhiyun { 17928, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */
376*4882a593Smuzhiyun { 17929, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */
377*4882a593Smuzhiyun { 17930, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */
378*4882a593Smuzhiyun { 17931, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */
379*4882a593Smuzhiyun { 17932, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */
380*4882a593Smuzhiyun { 17933, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */
381*4882a593Smuzhiyun { 17934, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */
382*4882a593Smuzhiyun { 17935, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */
383*4882a593Smuzhiyun { 17936, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */
384*4882a593Smuzhiyun { 17937, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */
385*4882a593Smuzhiyun { 17938, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */
386*4882a593Smuzhiyun { 17939, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */
387*4882a593Smuzhiyun { 17940, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */
388*4882a593Smuzhiyun { 17941, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */
389*4882a593Smuzhiyun { 17942, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */
390*4882a593Smuzhiyun { 17943, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */
391*4882a593Smuzhiyun { 17944, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */
392*4882a593Smuzhiyun { 17945, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */
393*4882a593Smuzhiyun { 17946, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */
394*4882a593Smuzhiyun { 17947, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */
395*4882a593Smuzhiyun { 17948, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */
396*4882a593Smuzhiyun { 17949, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */
397*4882a593Smuzhiyun { 17950, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */
398*4882a593Smuzhiyun { 17951, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */
399*4882a593Smuzhiyun { 17952, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */
400*4882a593Smuzhiyun { 17953, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */
401*4882a593Smuzhiyun { 17954, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */
402*4882a593Smuzhiyun { 17955, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */
403*4882a593Smuzhiyun { 17956, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */
404*4882a593Smuzhiyun { 17957, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */
405*4882a593Smuzhiyun { 17958, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */
406*4882a593Smuzhiyun { 17959, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */
407*4882a593Smuzhiyun { 17960, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */
408*4882a593Smuzhiyun { 17961, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */
409*4882a593Smuzhiyun { 17962, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */
410*4882a593Smuzhiyun { 17963, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */
411*4882a593Smuzhiyun { 17964, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */
412*4882a593Smuzhiyun { 17965, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */
413*4882a593Smuzhiyun { 17966, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */
414*4882a593Smuzhiyun { 17967, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */
415*4882a593Smuzhiyun { 17968, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */
416*4882a593Smuzhiyun { 17969, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */
417*4882a593Smuzhiyun { 17970, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */
418*4882a593Smuzhiyun { 17971, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */
419*4882a593Smuzhiyun { 17972, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */
420*4882a593Smuzhiyun { 17973, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */
421*4882a593Smuzhiyun { 17974, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */
422*4882a593Smuzhiyun { 17975, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */
423*4882a593Smuzhiyun { 17976, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */
424*4882a593Smuzhiyun { 17977, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */
425*4882a593Smuzhiyun { 17978, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */
426*4882a593Smuzhiyun { 17979, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */
427*4882a593Smuzhiyun { 17980, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */
428*4882a593Smuzhiyun { 17981, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */
429*4882a593Smuzhiyun { 17982, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */
430*4882a593Smuzhiyun { 17983, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun { 18432, 0x0020 }, /* R18432 - RETUNEADC_PG2_1 */
433*4882a593Smuzhiyun { 18433, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */
434*4882a593Smuzhiyun { 18434, 0x0040 }, /* R18434 - RETUNEADC_PG_1 */
435*4882a593Smuzhiyun { 18435, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun { 18944, 0x007F }, /* R18944 - ADCR_RETUNE_C1_1 */
438*4882a593Smuzhiyun { 18945, 0xFFFF }, /* R18945 - ADCR_RETUNE_C1_0 */
439*4882a593Smuzhiyun { 18946, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */
440*4882a593Smuzhiyun { 18947, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */
441*4882a593Smuzhiyun { 18948, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */
442*4882a593Smuzhiyun { 18949, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */
443*4882a593Smuzhiyun { 18950, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */
444*4882a593Smuzhiyun { 18951, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */
445*4882a593Smuzhiyun { 18952, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */
446*4882a593Smuzhiyun { 18953, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */
447*4882a593Smuzhiyun { 18954, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */
448*4882a593Smuzhiyun { 18955, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */
449*4882a593Smuzhiyun { 18956, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */
450*4882a593Smuzhiyun { 18957, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */
451*4882a593Smuzhiyun { 18958, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */
452*4882a593Smuzhiyun { 18959, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */
453*4882a593Smuzhiyun { 18960, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */
454*4882a593Smuzhiyun { 18961, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */
455*4882a593Smuzhiyun { 18962, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */
456*4882a593Smuzhiyun { 18963, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */
457*4882a593Smuzhiyun { 18964, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */
458*4882a593Smuzhiyun { 18965, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */
459*4882a593Smuzhiyun { 18966, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */
460*4882a593Smuzhiyun { 18967, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */
461*4882a593Smuzhiyun { 18968, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */
462*4882a593Smuzhiyun { 18969, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */
463*4882a593Smuzhiyun { 18970, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */
464*4882a593Smuzhiyun { 18971, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */
465*4882a593Smuzhiyun { 18972, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */
466*4882a593Smuzhiyun { 18973, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */
467*4882a593Smuzhiyun { 18974, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */
468*4882a593Smuzhiyun { 18975, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */
469*4882a593Smuzhiyun { 18976, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */
470*4882a593Smuzhiyun { 18977, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */
471*4882a593Smuzhiyun { 18978, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */
472*4882a593Smuzhiyun { 18979, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */
473*4882a593Smuzhiyun { 18980, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */
474*4882a593Smuzhiyun { 18981, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */
475*4882a593Smuzhiyun { 18982, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */
476*4882a593Smuzhiyun { 18983, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */
477*4882a593Smuzhiyun { 18984, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */
478*4882a593Smuzhiyun { 18985, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */
479*4882a593Smuzhiyun { 18986, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */
480*4882a593Smuzhiyun { 18987, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */
481*4882a593Smuzhiyun { 18988, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */
482*4882a593Smuzhiyun { 18989, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */
483*4882a593Smuzhiyun { 18990, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */
484*4882a593Smuzhiyun { 18991, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */
485*4882a593Smuzhiyun { 18992, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */
486*4882a593Smuzhiyun { 18993, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */
487*4882a593Smuzhiyun { 18994, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */
488*4882a593Smuzhiyun { 18995, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */
489*4882a593Smuzhiyun { 18996, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */
490*4882a593Smuzhiyun { 18997, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */
491*4882a593Smuzhiyun { 18998, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */
492*4882a593Smuzhiyun { 18999, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */
493*4882a593Smuzhiyun { 19000, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */
494*4882a593Smuzhiyun { 19001, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */
495*4882a593Smuzhiyun { 19002, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */
496*4882a593Smuzhiyun { 19003, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */
497*4882a593Smuzhiyun { 19004, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */
498*4882a593Smuzhiyun { 19005, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */
499*4882a593Smuzhiyun { 19006, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */
500*4882a593Smuzhiyun { 19007, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun { 19456, 0x007F }, /* R19456 - DACL_RETUNE_C1_1 */
503*4882a593Smuzhiyun { 19457, 0xFFFF }, /* R19457 - DACL_RETUNE_C1_0 */
504*4882a593Smuzhiyun { 19458, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */
505*4882a593Smuzhiyun { 19459, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */
506*4882a593Smuzhiyun { 19460, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */
507*4882a593Smuzhiyun { 19461, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */
508*4882a593Smuzhiyun { 19462, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */
509*4882a593Smuzhiyun { 19463, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */
510*4882a593Smuzhiyun { 19464, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */
511*4882a593Smuzhiyun { 19465, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */
512*4882a593Smuzhiyun { 19466, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */
513*4882a593Smuzhiyun { 19467, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */
514*4882a593Smuzhiyun { 19468, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */
515*4882a593Smuzhiyun { 19469, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */
516*4882a593Smuzhiyun { 19470, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */
517*4882a593Smuzhiyun { 19471, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */
518*4882a593Smuzhiyun { 19472, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */
519*4882a593Smuzhiyun { 19473, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */
520*4882a593Smuzhiyun { 19474, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */
521*4882a593Smuzhiyun { 19475, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */
522*4882a593Smuzhiyun { 19476, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */
523*4882a593Smuzhiyun { 19477, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */
524*4882a593Smuzhiyun { 19478, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */
525*4882a593Smuzhiyun { 19479, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */
526*4882a593Smuzhiyun { 19480, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */
527*4882a593Smuzhiyun { 19481, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */
528*4882a593Smuzhiyun { 19482, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */
529*4882a593Smuzhiyun { 19483, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */
530*4882a593Smuzhiyun { 19484, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */
531*4882a593Smuzhiyun { 19485, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */
532*4882a593Smuzhiyun { 19486, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */
533*4882a593Smuzhiyun { 19487, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */
534*4882a593Smuzhiyun { 19488, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */
535*4882a593Smuzhiyun { 19489, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */
536*4882a593Smuzhiyun { 19490, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */
537*4882a593Smuzhiyun { 19491, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */
538*4882a593Smuzhiyun { 19492, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */
539*4882a593Smuzhiyun { 19493, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */
540*4882a593Smuzhiyun { 19494, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */
541*4882a593Smuzhiyun { 19495, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */
542*4882a593Smuzhiyun { 19496, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */
543*4882a593Smuzhiyun { 19497, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */
544*4882a593Smuzhiyun { 19498, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */
545*4882a593Smuzhiyun { 19499, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */
546*4882a593Smuzhiyun { 19500, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */
547*4882a593Smuzhiyun { 19501, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */
548*4882a593Smuzhiyun { 19502, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */
549*4882a593Smuzhiyun { 19503, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */
550*4882a593Smuzhiyun { 19504, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */
551*4882a593Smuzhiyun { 19505, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */
552*4882a593Smuzhiyun { 19506, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */
553*4882a593Smuzhiyun { 19507, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */
554*4882a593Smuzhiyun { 19508, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */
555*4882a593Smuzhiyun { 19509, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */
556*4882a593Smuzhiyun { 19510, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */
557*4882a593Smuzhiyun { 19511, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */
558*4882a593Smuzhiyun { 19512, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */
559*4882a593Smuzhiyun { 19513, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */
560*4882a593Smuzhiyun { 19514, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */
561*4882a593Smuzhiyun { 19515, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */
562*4882a593Smuzhiyun { 19516, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */
563*4882a593Smuzhiyun { 19517, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */
564*4882a593Smuzhiyun { 19518, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */
565*4882a593Smuzhiyun { 19519, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun { 19968, 0x0020 }, /* R19968 - RETUNEDAC_PG2_1 */
568*4882a593Smuzhiyun { 19969, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */
569*4882a593Smuzhiyun { 19970, 0x0040 }, /* R19970 - RETUNEDAC_PG_1 */
570*4882a593Smuzhiyun { 19971, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun { 20480, 0x007F }, /* R20480 - DACR_RETUNE_C1_1 */
573*4882a593Smuzhiyun { 20481, 0xFFFF }, /* R20481 - DACR_RETUNE_C1_0 */
574*4882a593Smuzhiyun { 20482, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */
575*4882a593Smuzhiyun { 20483, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */
576*4882a593Smuzhiyun { 20484, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */
577*4882a593Smuzhiyun { 20485, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */
578*4882a593Smuzhiyun { 20486, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */
579*4882a593Smuzhiyun { 20487, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */
580*4882a593Smuzhiyun { 20488, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */
581*4882a593Smuzhiyun { 20489, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */
582*4882a593Smuzhiyun { 20490, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */
583*4882a593Smuzhiyun { 20491, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */
584*4882a593Smuzhiyun { 20492, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */
585*4882a593Smuzhiyun { 20493, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */
586*4882a593Smuzhiyun { 20494, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */
587*4882a593Smuzhiyun { 20495, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */
588*4882a593Smuzhiyun { 20496, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */
589*4882a593Smuzhiyun { 20497, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */
590*4882a593Smuzhiyun { 20498, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */
591*4882a593Smuzhiyun { 20499, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */
592*4882a593Smuzhiyun { 20500, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */
593*4882a593Smuzhiyun { 20501, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */
594*4882a593Smuzhiyun { 20502, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */
595*4882a593Smuzhiyun { 20503, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */
596*4882a593Smuzhiyun { 20504, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */
597*4882a593Smuzhiyun { 20505, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */
598*4882a593Smuzhiyun { 20506, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */
599*4882a593Smuzhiyun { 20507, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */
600*4882a593Smuzhiyun { 20508, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */
601*4882a593Smuzhiyun { 20509, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */
602*4882a593Smuzhiyun { 20510, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */
603*4882a593Smuzhiyun { 20511, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */
604*4882a593Smuzhiyun { 20512, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */
605*4882a593Smuzhiyun { 20513, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */
606*4882a593Smuzhiyun { 20514, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */
607*4882a593Smuzhiyun { 20515, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */
608*4882a593Smuzhiyun { 20516, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */
609*4882a593Smuzhiyun { 20517, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */
610*4882a593Smuzhiyun { 20518, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */
611*4882a593Smuzhiyun { 20519, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */
612*4882a593Smuzhiyun { 20520, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */
613*4882a593Smuzhiyun { 20521, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */
614*4882a593Smuzhiyun { 20522, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */
615*4882a593Smuzhiyun { 20523, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */
616*4882a593Smuzhiyun { 20524, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */
617*4882a593Smuzhiyun { 20525, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */
618*4882a593Smuzhiyun { 20526, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */
619*4882a593Smuzhiyun { 20527, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */
620*4882a593Smuzhiyun { 20528, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */
621*4882a593Smuzhiyun { 20529, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */
622*4882a593Smuzhiyun { 20530, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */
623*4882a593Smuzhiyun { 20531, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */
624*4882a593Smuzhiyun { 20532, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */
625*4882a593Smuzhiyun { 20533, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */
626*4882a593Smuzhiyun { 20534, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */
627*4882a593Smuzhiyun { 20535, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */
628*4882a593Smuzhiyun { 20536, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */
629*4882a593Smuzhiyun { 20537, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */
630*4882a593Smuzhiyun { 20538, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */
631*4882a593Smuzhiyun { 20539, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */
632*4882a593Smuzhiyun { 20540, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */
633*4882a593Smuzhiyun { 20541, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */
634*4882a593Smuzhiyun { 20542, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */
635*4882a593Smuzhiyun { 20543, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun { 20992, 0x008C }, /* R20992 - VSS_XHD2_1 */
638*4882a593Smuzhiyun { 20993, 0x0200 }, /* R20993 - VSS_XHD2_0 */
639*4882a593Smuzhiyun { 20994, 0x0035 }, /* R20994 - VSS_XHD3_1 */
640*4882a593Smuzhiyun { 20995, 0x0700 }, /* R20995 - VSS_XHD3_0 */
641*4882a593Smuzhiyun { 20996, 0x003A }, /* R20996 - VSS_XHN1_1 */
642*4882a593Smuzhiyun { 20997, 0x4100 }, /* R20997 - VSS_XHN1_0 */
643*4882a593Smuzhiyun { 20998, 0x008B }, /* R20998 - VSS_XHN2_1 */
644*4882a593Smuzhiyun { 20999, 0x7D00 }, /* R20999 - VSS_XHN2_0 */
645*4882a593Smuzhiyun { 21000, 0x003A }, /* R21000 - VSS_XHN3_1 */
646*4882a593Smuzhiyun { 21001, 0x4100 }, /* R21001 - VSS_XHN3_0 */
647*4882a593Smuzhiyun { 21002, 0x008C }, /* R21002 - VSS_XLA_1 */
648*4882a593Smuzhiyun { 21003, 0xFEE8 }, /* R21003 - VSS_XLA_0 */
649*4882a593Smuzhiyun { 21004, 0x0078 }, /* R21004 - VSS_XLB_1 */
650*4882a593Smuzhiyun { 21005, 0x0000 }, /* R21005 - VSS_XLB_0 */
651*4882a593Smuzhiyun { 21006, 0x003F }, /* R21006 - VSS_XLG_1 */
652*4882a593Smuzhiyun { 21007, 0xB260 }, /* R21007 - VSS_XLG_0 */
653*4882a593Smuzhiyun { 21008, 0x002D }, /* R21008 - VSS_PG2_1 */
654*4882a593Smuzhiyun { 21009, 0x1818 }, /* R21009 - VSS_PG2_0 */
655*4882a593Smuzhiyun { 21010, 0x0020 }, /* R21010 - VSS_PG_1 */
656*4882a593Smuzhiyun { 21011, 0x0000 }, /* R21011 - VSS_PG_0 */
657*4882a593Smuzhiyun { 21012, 0x00F1 }, /* R21012 - VSS_XTD1_1 */
658*4882a593Smuzhiyun { 21013, 0x8340 }, /* R21013 - VSS_XTD1_0 */
659*4882a593Smuzhiyun { 21014, 0x00FB }, /* R21014 - VSS_XTD2_1 */
660*4882a593Smuzhiyun { 21015, 0x8300 }, /* R21015 - VSS_XTD2_0 */
661*4882a593Smuzhiyun { 21016, 0x00EE }, /* R21016 - VSS_XTD3_1 */
662*4882a593Smuzhiyun { 21017, 0xAEC0 }, /* R21017 - VSS_XTD3_0 */
663*4882a593Smuzhiyun { 21018, 0x00FB }, /* R21018 - VSS_XTD4_1 */
664*4882a593Smuzhiyun { 21019, 0xAC40 }, /* R21019 - VSS_XTD4_0 */
665*4882a593Smuzhiyun { 21020, 0x00F1 }, /* R21020 - VSS_XTD5_1 */
666*4882a593Smuzhiyun { 21021, 0x7F80 }, /* R21021 - VSS_XTD5_0 */
667*4882a593Smuzhiyun { 21022, 0x00F4 }, /* R21022 - VSS_XTD6_1 */
668*4882a593Smuzhiyun { 21023, 0x3B40 }, /* R21023 - VSS_XTD6_0 */
669*4882a593Smuzhiyun { 21024, 0x00F5 }, /* R21024 - VSS_XTD7_1 */
670*4882a593Smuzhiyun { 21025, 0xFB00 }, /* R21025 - VSS_XTD7_0 */
671*4882a593Smuzhiyun { 21026, 0x00EA }, /* R21026 - VSS_XTD8_1 */
672*4882a593Smuzhiyun { 21027, 0x10C0 }, /* R21027 - VSS_XTD8_0 */
673*4882a593Smuzhiyun { 21028, 0x00FC }, /* R21028 - VSS_XTD9_1 */
674*4882a593Smuzhiyun { 21029, 0xC580 }, /* R21029 - VSS_XTD9_0 */
675*4882a593Smuzhiyun { 21030, 0x00E2 }, /* R21030 - VSS_XTD10_1 */
676*4882a593Smuzhiyun { 21031, 0x75C0 }, /* R21031 - VSS_XTD10_0 */
677*4882a593Smuzhiyun { 21032, 0x0004 }, /* R21032 - VSS_XTD11_1 */
678*4882a593Smuzhiyun { 21033, 0xB480 }, /* R21033 - VSS_XTD11_0 */
679*4882a593Smuzhiyun { 21034, 0x00D4 }, /* R21034 - VSS_XTD12_1 */
680*4882a593Smuzhiyun { 21035, 0xF980 }, /* R21035 - VSS_XTD12_0 */
681*4882a593Smuzhiyun { 21036, 0x0004 }, /* R21036 - VSS_XTD13_1 */
682*4882a593Smuzhiyun { 21037, 0x9140 }, /* R21037 - VSS_XTD13_0 */
683*4882a593Smuzhiyun { 21038, 0x00D8 }, /* R21038 - VSS_XTD14_1 */
684*4882a593Smuzhiyun { 21039, 0xA480 }, /* R21039 - VSS_XTD14_0 */
685*4882a593Smuzhiyun { 21040, 0x0002 }, /* R21040 - VSS_XTD15_1 */
686*4882a593Smuzhiyun { 21041, 0x3DC0 }, /* R21041 - VSS_XTD15_0 */
687*4882a593Smuzhiyun { 21042, 0x00CF }, /* R21042 - VSS_XTD16_1 */
688*4882a593Smuzhiyun { 21043, 0x7A80 }, /* R21043 - VSS_XTD16_0 */
689*4882a593Smuzhiyun { 21044, 0x00DC }, /* R21044 - VSS_XTD17_1 */
690*4882a593Smuzhiyun { 21045, 0x0600 }, /* R21045 - VSS_XTD17_0 */
691*4882a593Smuzhiyun { 21046, 0x00F2 }, /* R21046 - VSS_XTD18_1 */
692*4882a593Smuzhiyun { 21047, 0xDAC0 }, /* R21047 - VSS_XTD18_0 */
693*4882a593Smuzhiyun { 21048, 0x00BA }, /* R21048 - VSS_XTD19_1 */
694*4882a593Smuzhiyun { 21049, 0xF340 }, /* R21049 - VSS_XTD19_0 */
695*4882a593Smuzhiyun { 21050, 0x000A }, /* R21050 - VSS_XTD20_1 */
696*4882a593Smuzhiyun { 21051, 0x7940 }, /* R21051 - VSS_XTD20_0 */
697*4882a593Smuzhiyun { 21052, 0x001C }, /* R21052 - VSS_XTD21_1 */
698*4882a593Smuzhiyun { 21053, 0x0680 }, /* R21053 - VSS_XTD21_0 */
699*4882a593Smuzhiyun { 21054, 0x00FD }, /* R21054 - VSS_XTD22_1 */
700*4882a593Smuzhiyun { 21055, 0x2D00 }, /* R21055 - VSS_XTD22_0 */
701*4882a593Smuzhiyun { 21056, 0x001C }, /* R21056 - VSS_XTD23_1 */
702*4882a593Smuzhiyun { 21057, 0xE840 }, /* R21057 - VSS_XTD23_0 */
703*4882a593Smuzhiyun { 21058, 0x000D }, /* R21058 - VSS_XTD24_1 */
704*4882a593Smuzhiyun { 21059, 0xDC40 }, /* R21059 - VSS_XTD24_0 */
705*4882a593Smuzhiyun { 21060, 0x00FC }, /* R21060 - VSS_XTD25_1 */
706*4882a593Smuzhiyun { 21061, 0x9D00 }, /* R21061 - VSS_XTD25_0 */
707*4882a593Smuzhiyun { 21062, 0x0009 }, /* R21062 - VSS_XTD26_1 */
708*4882a593Smuzhiyun { 21063, 0x5580 }, /* R21063 - VSS_XTD26_0 */
709*4882a593Smuzhiyun { 21064, 0x00FE }, /* R21064 - VSS_XTD27_1 */
710*4882a593Smuzhiyun { 21065, 0x7E80 }, /* R21065 - VSS_XTD27_0 */
711*4882a593Smuzhiyun { 21066, 0x000E }, /* R21066 - VSS_XTD28_1 */
712*4882a593Smuzhiyun { 21067, 0xAB40 }, /* R21067 - VSS_XTD28_0 */
713*4882a593Smuzhiyun { 21068, 0x00F9 }, /* R21068 - VSS_XTD29_1 */
714*4882a593Smuzhiyun { 21069, 0x9880 }, /* R21069 - VSS_XTD29_0 */
715*4882a593Smuzhiyun { 21070, 0x0009 }, /* R21070 - VSS_XTD30_1 */
716*4882a593Smuzhiyun { 21071, 0x87C0 }, /* R21071 - VSS_XTD30_0 */
717*4882a593Smuzhiyun { 21072, 0x00FD }, /* R21072 - VSS_XTD31_1 */
718*4882a593Smuzhiyun { 21073, 0x2C40 }, /* R21073 - VSS_XTD31_0 */
719*4882a593Smuzhiyun { 21074, 0x0009 }, /* R21074 - VSS_XTD32_1 */
720*4882a593Smuzhiyun { 21075, 0x4800 }, /* R21075 - VSS_XTD32_0 */
721*4882a593Smuzhiyun { 21076, 0x0003 }, /* R21076 - VSS_XTS1_1 */
722*4882a593Smuzhiyun { 21077, 0x5F40 }, /* R21077 - VSS_XTS1_0 */
723*4882a593Smuzhiyun { 21078, 0x0000 }, /* R21078 - VSS_XTS2_1 */
724*4882a593Smuzhiyun { 21079, 0x8700 }, /* R21079 - VSS_XTS2_0 */
725*4882a593Smuzhiyun { 21080, 0x00FA }, /* R21080 - VSS_XTS3_1 */
726*4882a593Smuzhiyun { 21081, 0xE4C0 }, /* R21081 - VSS_XTS3_0 */
727*4882a593Smuzhiyun { 21082, 0x0000 }, /* R21082 - VSS_XTS4_1 */
728*4882a593Smuzhiyun { 21083, 0x0B40 }, /* R21083 - VSS_XTS4_0 */
729*4882a593Smuzhiyun { 21084, 0x0004 }, /* R21084 - VSS_XTS5_1 */
730*4882a593Smuzhiyun { 21085, 0xE180 }, /* R21085 - VSS_XTS5_0 */
731*4882a593Smuzhiyun { 21086, 0x0001 }, /* R21086 - VSS_XTS6_1 */
732*4882a593Smuzhiyun { 21087, 0x1F40 }, /* R21087 - VSS_XTS6_0 */
733*4882a593Smuzhiyun { 21088, 0x00F8 }, /* R21088 - VSS_XTS7_1 */
734*4882a593Smuzhiyun { 21089, 0xB000 }, /* R21089 - VSS_XTS7_0 */
735*4882a593Smuzhiyun { 21090, 0x00FB }, /* R21090 - VSS_XTS8_1 */
736*4882a593Smuzhiyun { 21091, 0xCBC0 }, /* R21091 - VSS_XTS8_0 */
737*4882a593Smuzhiyun { 21092, 0x0004 }, /* R21092 - VSS_XTS9_1 */
738*4882a593Smuzhiyun { 21093, 0xF380 }, /* R21093 - VSS_XTS9_0 */
739*4882a593Smuzhiyun { 21094, 0x0007 }, /* R21094 - VSS_XTS10_1 */
740*4882a593Smuzhiyun { 21095, 0xDF40 }, /* R21095 - VSS_XTS10_0 */
741*4882a593Smuzhiyun { 21096, 0x00FF }, /* R21096 - VSS_XTS11_1 */
742*4882a593Smuzhiyun { 21097, 0x0700 }, /* R21097 - VSS_XTS11_0 */
743*4882a593Smuzhiyun { 21098, 0x00EF }, /* R21098 - VSS_XTS12_1 */
744*4882a593Smuzhiyun { 21099, 0xD700 }, /* R21099 - VSS_XTS12_0 */
745*4882a593Smuzhiyun { 21100, 0x00FB }, /* R21100 - VSS_XTS13_1 */
746*4882a593Smuzhiyun { 21101, 0xAF40 }, /* R21101 - VSS_XTS13_0 */
747*4882a593Smuzhiyun { 21102, 0x0010 }, /* R21102 - VSS_XTS14_1 */
748*4882a593Smuzhiyun { 21103, 0x8A80 }, /* R21103 - VSS_XTS14_0 */
749*4882a593Smuzhiyun { 21104, 0x0011 }, /* R21104 - VSS_XTS15_1 */
750*4882a593Smuzhiyun { 21105, 0x07C0 }, /* R21105 - VSS_XTS15_0 */
751*4882a593Smuzhiyun { 21106, 0x00E0 }, /* R21106 - VSS_XTS16_1 */
752*4882a593Smuzhiyun { 21107, 0x0800 }, /* R21107 - VSS_XTS16_0 */
753*4882a593Smuzhiyun { 21108, 0x00D2 }, /* R21108 - VSS_XTS17_1 */
754*4882a593Smuzhiyun { 21109, 0x7600 }, /* R21109 - VSS_XTS17_0 */
755*4882a593Smuzhiyun { 21110, 0x0020 }, /* R21110 - VSS_XTS18_1 */
756*4882a593Smuzhiyun { 21111, 0xCF40 }, /* R21111 - VSS_XTS18_0 */
757*4882a593Smuzhiyun { 21112, 0x0030 }, /* R21112 - VSS_XTS19_1 */
758*4882a593Smuzhiyun { 21113, 0x2340 }, /* R21113 - VSS_XTS19_0 */
759*4882a593Smuzhiyun { 21114, 0x00FD }, /* R21114 - VSS_XTS20_1 */
760*4882a593Smuzhiyun { 21115, 0x69C0 }, /* R21115 - VSS_XTS20_0 */
761*4882a593Smuzhiyun { 21116, 0x0028 }, /* R21116 - VSS_XTS21_1 */
762*4882a593Smuzhiyun { 21117, 0x3500 }, /* R21117 - VSS_XTS21_0 */
763*4882a593Smuzhiyun { 21118, 0x0006 }, /* R21118 - VSS_XTS22_1 */
764*4882a593Smuzhiyun { 21119, 0x3300 }, /* R21119 - VSS_XTS22_0 */
765*4882a593Smuzhiyun { 21120, 0x00D9 }, /* R21120 - VSS_XTS23_1 */
766*4882a593Smuzhiyun { 21121, 0xF6C0 }, /* R21121 - VSS_XTS23_0 */
767*4882a593Smuzhiyun { 21122, 0x00F3 }, /* R21122 - VSS_XTS24_1 */
768*4882a593Smuzhiyun { 21123, 0x3340 }, /* R21123 - VSS_XTS24_0 */
769*4882a593Smuzhiyun { 21124, 0x000F }, /* R21124 - VSS_XTS25_1 */
770*4882a593Smuzhiyun { 21125, 0x4200 }, /* R21125 - VSS_XTS25_0 */
771*4882a593Smuzhiyun { 21126, 0x0004 }, /* R21126 - VSS_XTS26_1 */
772*4882a593Smuzhiyun { 21127, 0x0C80 }, /* R21127 - VSS_XTS26_0 */
773*4882a593Smuzhiyun { 21128, 0x00FB }, /* R21128 - VSS_XTS27_1 */
774*4882a593Smuzhiyun { 21129, 0x3F80 }, /* R21129 - VSS_XTS27_0 */
775*4882a593Smuzhiyun { 21130, 0x00F7 }, /* R21130 - VSS_XTS28_1 */
776*4882a593Smuzhiyun { 21131, 0x57C0 }, /* R21131 - VSS_XTS28_0 */
777*4882a593Smuzhiyun { 21132, 0x0003 }, /* R21132 - VSS_XTS29_1 */
778*4882a593Smuzhiyun { 21133, 0x5400 }, /* R21133 - VSS_XTS29_0 */
779*4882a593Smuzhiyun { 21134, 0x0000 }, /* R21134 - VSS_XTS30_1 */
780*4882a593Smuzhiyun { 21135, 0xC6C0 }, /* R21135 - VSS_XTS30_0 */
781*4882a593Smuzhiyun { 21136, 0x0003 }, /* R21136 - VSS_XTS31_1 */
782*4882a593Smuzhiyun { 21137, 0x12C0 }, /* R21137 - VSS_XTS31_0 */
783*4882a593Smuzhiyun { 21138, 0x00FD }, /* R21138 - VSS_XTS32_1 */
784*4882a593Smuzhiyun { 21139, 0x8580 }, /* R21139 - VSS_XTS32_0 */
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
wm8962_volatile_register(struct device * dev,unsigned int reg)787*4882a593Smuzhiyun static bool wm8962_volatile_register(struct device *dev, unsigned int reg)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun switch (reg) {
790*4882a593Smuzhiyun case WM8962_CLOCKING1:
791*4882a593Smuzhiyun case WM8962_SOFTWARE_RESET:
792*4882a593Smuzhiyun case WM8962_THERMAL_SHUTDOWN_STATUS:
793*4882a593Smuzhiyun case WM8962_ADDITIONAL_CONTROL_4:
794*4882a593Smuzhiyun case WM8962_DC_SERVO_6:
795*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_1:
796*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_2:
797*4882a593Smuzhiyun case WM8962_DSP2_EXECCONTROL:
798*4882a593Smuzhiyun return true;
799*4882a593Smuzhiyun default:
800*4882a593Smuzhiyun return false;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
wm8962_readable_register(struct device * dev,unsigned int reg)804*4882a593Smuzhiyun static bool wm8962_readable_register(struct device *dev, unsigned int reg)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun switch (reg) {
807*4882a593Smuzhiyun case WM8962_LEFT_INPUT_VOLUME:
808*4882a593Smuzhiyun case WM8962_RIGHT_INPUT_VOLUME:
809*4882a593Smuzhiyun case WM8962_HPOUTL_VOLUME:
810*4882a593Smuzhiyun case WM8962_HPOUTR_VOLUME:
811*4882a593Smuzhiyun case WM8962_CLOCKING1:
812*4882a593Smuzhiyun case WM8962_ADC_DAC_CONTROL_1:
813*4882a593Smuzhiyun case WM8962_ADC_DAC_CONTROL_2:
814*4882a593Smuzhiyun case WM8962_AUDIO_INTERFACE_0:
815*4882a593Smuzhiyun case WM8962_CLOCKING2:
816*4882a593Smuzhiyun case WM8962_AUDIO_INTERFACE_1:
817*4882a593Smuzhiyun case WM8962_LEFT_DAC_VOLUME:
818*4882a593Smuzhiyun case WM8962_RIGHT_DAC_VOLUME:
819*4882a593Smuzhiyun case WM8962_AUDIO_INTERFACE_2:
820*4882a593Smuzhiyun case WM8962_SOFTWARE_RESET:
821*4882a593Smuzhiyun case WM8962_ALC1:
822*4882a593Smuzhiyun case WM8962_ALC2:
823*4882a593Smuzhiyun case WM8962_ALC3:
824*4882a593Smuzhiyun case WM8962_NOISE_GATE:
825*4882a593Smuzhiyun case WM8962_LEFT_ADC_VOLUME:
826*4882a593Smuzhiyun case WM8962_RIGHT_ADC_VOLUME:
827*4882a593Smuzhiyun case WM8962_ADDITIONAL_CONTROL_1:
828*4882a593Smuzhiyun case WM8962_ADDITIONAL_CONTROL_2:
829*4882a593Smuzhiyun case WM8962_PWR_MGMT_1:
830*4882a593Smuzhiyun case WM8962_PWR_MGMT_2:
831*4882a593Smuzhiyun case WM8962_ADDITIONAL_CONTROL_3:
832*4882a593Smuzhiyun case WM8962_ANTI_POP:
833*4882a593Smuzhiyun case WM8962_CLOCKING_3:
834*4882a593Smuzhiyun case WM8962_INPUT_MIXER_CONTROL_1:
835*4882a593Smuzhiyun case WM8962_LEFT_INPUT_MIXER_VOLUME:
836*4882a593Smuzhiyun case WM8962_RIGHT_INPUT_MIXER_VOLUME:
837*4882a593Smuzhiyun case WM8962_INPUT_MIXER_CONTROL_2:
838*4882a593Smuzhiyun case WM8962_INPUT_BIAS_CONTROL:
839*4882a593Smuzhiyun case WM8962_LEFT_INPUT_PGA_CONTROL:
840*4882a593Smuzhiyun case WM8962_RIGHT_INPUT_PGA_CONTROL:
841*4882a593Smuzhiyun case WM8962_SPKOUTL_VOLUME:
842*4882a593Smuzhiyun case WM8962_SPKOUTR_VOLUME:
843*4882a593Smuzhiyun case WM8962_THERMAL_SHUTDOWN_STATUS:
844*4882a593Smuzhiyun case WM8962_ADDITIONAL_CONTROL_4:
845*4882a593Smuzhiyun case WM8962_CLASS_D_CONTROL_1:
846*4882a593Smuzhiyun case WM8962_CLASS_D_CONTROL_2:
847*4882a593Smuzhiyun case WM8962_CLOCKING_4:
848*4882a593Smuzhiyun case WM8962_DAC_DSP_MIXING_1:
849*4882a593Smuzhiyun case WM8962_DAC_DSP_MIXING_2:
850*4882a593Smuzhiyun case WM8962_DC_SERVO_0:
851*4882a593Smuzhiyun case WM8962_DC_SERVO_1:
852*4882a593Smuzhiyun case WM8962_DC_SERVO_4:
853*4882a593Smuzhiyun case WM8962_DC_SERVO_6:
854*4882a593Smuzhiyun case WM8962_ANALOGUE_PGA_BIAS:
855*4882a593Smuzhiyun case WM8962_ANALOGUE_HP_0:
856*4882a593Smuzhiyun case WM8962_ANALOGUE_HP_2:
857*4882a593Smuzhiyun case WM8962_CHARGE_PUMP_1:
858*4882a593Smuzhiyun case WM8962_CHARGE_PUMP_B:
859*4882a593Smuzhiyun case WM8962_WRITE_SEQUENCER_CONTROL_1:
860*4882a593Smuzhiyun case WM8962_WRITE_SEQUENCER_CONTROL_2:
861*4882a593Smuzhiyun case WM8962_WRITE_SEQUENCER_CONTROL_3:
862*4882a593Smuzhiyun case WM8962_CONTROL_INTERFACE:
863*4882a593Smuzhiyun case WM8962_MIXER_ENABLES:
864*4882a593Smuzhiyun case WM8962_HEADPHONE_MIXER_1:
865*4882a593Smuzhiyun case WM8962_HEADPHONE_MIXER_2:
866*4882a593Smuzhiyun case WM8962_HEADPHONE_MIXER_3:
867*4882a593Smuzhiyun case WM8962_HEADPHONE_MIXER_4:
868*4882a593Smuzhiyun case WM8962_SPEAKER_MIXER_1:
869*4882a593Smuzhiyun case WM8962_SPEAKER_MIXER_2:
870*4882a593Smuzhiyun case WM8962_SPEAKER_MIXER_3:
871*4882a593Smuzhiyun case WM8962_SPEAKER_MIXER_4:
872*4882a593Smuzhiyun case WM8962_SPEAKER_MIXER_5:
873*4882a593Smuzhiyun case WM8962_BEEP_GENERATOR_1:
874*4882a593Smuzhiyun case WM8962_OSCILLATOR_TRIM_3:
875*4882a593Smuzhiyun case WM8962_OSCILLATOR_TRIM_4:
876*4882a593Smuzhiyun case WM8962_OSCILLATOR_TRIM_7:
877*4882a593Smuzhiyun case WM8962_ANALOGUE_CLOCKING1:
878*4882a593Smuzhiyun case WM8962_ANALOGUE_CLOCKING2:
879*4882a593Smuzhiyun case WM8962_ANALOGUE_CLOCKING3:
880*4882a593Smuzhiyun case WM8962_PLL_SOFTWARE_RESET:
881*4882a593Smuzhiyun case WM8962_PLL2:
882*4882a593Smuzhiyun case WM8962_PLL_4:
883*4882a593Smuzhiyun case WM8962_PLL_9:
884*4882a593Smuzhiyun case WM8962_PLL_10:
885*4882a593Smuzhiyun case WM8962_PLL_11:
886*4882a593Smuzhiyun case WM8962_PLL_12:
887*4882a593Smuzhiyun case WM8962_PLL_13:
888*4882a593Smuzhiyun case WM8962_PLL_14:
889*4882a593Smuzhiyun case WM8962_PLL_15:
890*4882a593Smuzhiyun case WM8962_PLL_16:
891*4882a593Smuzhiyun case WM8962_FLL_CONTROL_1:
892*4882a593Smuzhiyun case WM8962_FLL_CONTROL_2:
893*4882a593Smuzhiyun case WM8962_FLL_CONTROL_3:
894*4882a593Smuzhiyun case WM8962_FLL_CONTROL_5:
895*4882a593Smuzhiyun case WM8962_FLL_CONTROL_6:
896*4882a593Smuzhiyun case WM8962_FLL_CONTROL_7:
897*4882a593Smuzhiyun case WM8962_FLL_CONTROL_8:
898*4882a593Smuzhiyun case WM8962_GENERAL_TEST_1:
899*4882a593Smuzhiyun case WM8962_DF1:
900*4882a593Smuzhiyun case WM8962_DF2:
901*4882a593Smuzhiyun case WM8962_DF3:
902*4882a593Smuzhiyun case WM8962_DF4:
903*4882a593Smuzhiyun case WM8962_DF5:
904*4882a593Smuzhiyun case WM8962_DF6:
905*4882a593Smuzhiyun case WM8962_DF7:
906*4882a593Smuzhiyun case WM8962_LHPF1:
907*4882a593Smuzhiyun case WM8962_LHPF2:
908*4882a593Smuzhiyun case WM8962_THREED1:
909*4882a593Smuzhiyun case WM8962_THREED2:
910*4882a593Smuzhiyun case WM8962_THREED3:
911*4882a593Smuzhiyun case WM8962_THREED4:
912*4882a593Smuzhiyun case WM8962_DRC_1:
913*4882a593Smuzhiyun case WM8962_DRC_2:
914*4882a593Smuzhiyun case WM8962_DRC_3:
915*4882a593Smuzhiyun case WM8962_DRC_4:
916*4882a593Smuzhiyun case WM8962_DRC_5:
917*4882a593Smuzhiyun case WM8962_TLOOPBACK:
918*4882a593Smuzhiyun case WM8962_EQ1:
919*4882a593Smuzhiyun case WM8962_EQ2:
920*4882a593Smuzhiyun case WM8962_EQ3:
921*4882a593Smuzhiyun case WM8962_EQ4:
922*4882a593Smuzhiyun case WM8962_EQ5:
923*4882a593Smuzhiyun case WM8962_EQ6:
924*4882a593Smuzhiyun case WM8962_EQ7:
925*4882a593Smuzhiyun case WM8962_EQ8:
926*4882a593Smuzhiyun case WM8962_EQ9:
927*4882a593Smuzhiyun case WM8962_EQ10:
928*4882a593Smuzhiyun case WM8962_EQ11:
929*4882a593Smuzhiyun case WM8962_EQ12:
930*4882a593Smuzhiyun case WM8962_EQ13:
931*4882a593Smuzhiyun case WM8962_EQ14:
932*4882a593Smuzhiyun case WM8962_EQ15:
933*4882a593Smuzhiyun case WM8962_EQ16:
934*4882a593Smuzhiyun case WM8962_EQ17:
935*4882a593Smuzhiyun case WM8962_EQ18:
936*4882a593Smuzhiyun case WM8962_EQ19:
937*4882a593Smuzhiyun case WM8962_EQ20:
938*4882a593Smuzhiyun case WM8962_EQ21:
939*4882a593Smuzhiyun case WM8962_EQ22:
940*4882a593Smuzhiyun case WM8962_EQ23:
941*4882a593Smuzhiyun case WM8962_EQ24:
942*4882a593Smuzhiyun case WM8962_EQ25:
943*4882a593Smuzhiyun case WM8962_EQ26:
944*4882a593Smuzhiyun case WM8962_EQ27:
945*4882a593Smuzhiyun case WM8962_EQ28:
946*4882a593Smuzhiyun case WM8962_EQ29:
947*4882a593Smuzhiyun case WM8962_EQ30:
948*4882a593Smuzhiyun case WM8962_EQ31:
949*4882a593Smuzhiyun case WM8962_EQ32:
950*4882a593Smuzhiyun case WM8962_EQ33:
951*4882a593Smuzhiyun case WM8962_EQ34:
952*4882a593Smuzhiyun case WM8962_EQ35:
953*4882a593Smuzhiyun case WM8962_EQ36:
954*4882a593Smuzhiyun case WM8962_EQ37:
955*4882a593Smuzhiyun case WM8962_EQ38:
956*4882a593Smuzhiyun case WM8962_EQ39:
957*4882a593Smuzhiyun case WM8962_EQ40:
958*4882a593Smuzhiyun case WM8962_EQ41:
959*4882a593Smuzhiyun case WM8962_GPIO_2:
960*4882a593Smuzhiyun case WM8962_GPIO_3:
961*4882a593Smuzhiyun case WM8962_GPIO_5:
962*4882a593Smuzhiyun case WM8962_GPIO_6:
963*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_1:
964*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_2:
965*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_1_MASK:
966*4882a593Smuzhiyun case WM8962_INTERRUPT_STATUS_2_MASK:
967*4882a593Smuzhiyun case WM8962_INTERRUPT_CONTROL:
968*4882a593Smuzhiyun case WM8962_IRQ_DEBOUNCE:
969*4882a593Smuzhiyun case WM8962_MICINT_SOURCE_POL:
970*4882a593Smuzhiyun case WM8962_DSP2_POWER_MANAGEMENT:
971*4882a593Smuzhiyun case WM8962_DSP2_EXECCONTROL:
972*4882a593Smuzhiyun case WM8962_DSP2_INSTRUCTION_RAM_0:
973*4882a593Smuzhiyun case WM8962_DSP2_ADDRESS_RAM_2:
974*4882a593Smuzhiyun case WM8962_DSP2_ADDRESS_RAM_1:
975*4882a593Smuzhiyun case WM8962_DSP2_ADDRESS_RAM_0:
976*4882a593Smuzhiyun case WM8962_DSP2_DATA1_RAM_1:
977*4882a593Smuzhiyun case WM8962_DSP2_DATA1_RAM_0:
978*4882a593Smuzhiyun case WM8962_DSP2_DATA2_RAM_1:
979*4882a593Smuzhiyun case WM8962_DSP2_DATA2_RAM_0:
980*4882a593Smuzhiyun case WM8962_DSP2_DATA3_RAM_1:
981*4882a593Smuzhiyun case WM8962_DSP2_DATA3_RAM_0:
982*4882a593Smuzhiyun case WM8962_DSP2_COEFF_RAM_0:
983*4882a593Smuzhiyun case WM8962_RETUNEADC_SHARED_COEFF_1:
984*4882a593Smuzhiyun case WM8962_RETUNEADC_SHARED_COEFF_0:
985*4882a593Smuzhiyun case WM8962_RETUNEDAC_SHARED_COEFF_1:
986*4882a593Smuzhiyun case WM8962_RETUNEDAC_SHARED_COEFF_0:
987*4882a593Smuzhiyun case WM8962_SOUNDSTAGE_ENABLES_1:
988*4882a593Smuzhiyun case WM8962_SOUNDSTAGE_ENABLES_0:
989*4882a593Smuzhiyun case WM8962_HDBASS_AI_1:
990*4882a593Smuzhiyun case WM8962_HDBASS_AI_0:
991*4882a593Smuzhiyun case WM8962_HDBASS_AR_1:
992*4882a593Smuzhiyun case WM8962_HDBASS_AR_0:
993*4882a593Smuzhiyun case WM8962_HDBASS_B_1:
994*4882a593Smuzhiyun case WM8962_HDBASS_B_0:
995*4882a593Smuzhiyun case WM8962_HDBASS_K_1:
996*4882a593Smuzhiyun case WM8962_HDBASS_K_0:
997*4882a593Smuzhiyun case WM8962_HDBASS_N1_1:
998*4882a593Smuzhiyun case WM8962_HDBASS_N1_0:
999*4882a593Smuzhiyun case WM8962_HDBASS_N2_1:
1000*4882a593Smuzhiyun case WM8962_HDBASS_N2_0:
1001*4882a593Smuzhiyun case WM8962_HDBASS_N3_1:
1002*4882a593Smuzhiyun case WM8962_HDBASS_N3_0:
1003*4882a593Smuzhiyun case WM8962_HDBASS_N4_1:
1004*4882a593Smuzhiyun case WM8962_HDBASS_N4_0:
1005*4882a593Smuzhiyun case WM8962_HDBASS_N5_1:
1006*4882a593Smuzhiyun case WM8962_HDBASS_N5_0:
1007*4882a593Smuzhiyun case WM8962_HDBASS_X1_1:
1008*4882a593Smuzhiyun case WM8962_HDBASS_X1_0:
1009*4882a593Smuzhiyun case WM8962_HDBASS_X2_1:
1010*4882a593Smuzhiyun case WM8962_HDBASS_X2_0:
1011*4882a593Smuzhiyun case WM8962_HDBASS_X3_1:
1012*4882a593Smuzhiyun case WM8962_HDBASS_X3_0:
1013*4882a593Smuzhiyun case WM8962_HDBASS_ATK_1:
1014*4882a593Smuzhiyun case WM8962_HDBASS_ATK_0:
1015*4882a593Smuzhiyun case WM8962_HDBASS_DCY_1:
1016*4882a593Smuzhiyun case WM8962_HDBASS_DCY_0:
1017*4882a593Smuzhiyun case WM8962_HDBASS_PG_1:
1018*4882a593Smuzhiyun case WM8962_HDBASS_PG_0:
1019*4882a593Smuzhiyun case WM8962_HPF_C_1:
1020*4882a593Smuzhiyun case WM8962_HPF_C_0:
1021*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C1_1:
1022*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C1_0:
1023*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C2_1:
1024*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C2_0:
1025*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C3_1:
1026*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C3_0:
1027*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C4_1:
1028*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C4_0:
1029*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C5_1:
1030*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C5_0:
1031*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C6_1:
1032*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C6_0:
1033*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C7_1:
1034*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C7_0:
1035*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C8_1:
1036*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C8_0:
1037*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C9_1:
1038*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C9_0:
1039*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C10_1:
1040*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C10_0:
1041*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C11_1:
1042*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C11_0:
1043*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C12_1:
1044*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C12_0:
1045*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C13_1:
1046*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C13_0:
1047*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C14_1:
1048*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C14_0:
1049*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C15_1:
1050*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C15_0:
1051*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C16_1:
1052*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C16_0:
1053*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C17_1:
1054*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C17_0:
1055*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C18_1:
1056*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C18_0:
1057*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C19_1:
1058*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C19_0:
1059*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C20_1:
1060*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C20_0:
1061*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C21_1:
1062*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C21_0:
1063*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C22_1:
1064*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C22_0:
1065*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C23_1:
1066*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C23_0:
1067*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C24_1:
1068*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C24_0:
1069*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C25_1:
1070*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C25_0:
1071*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C26_1:
1072*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C26_0:
1073*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C27_1:
1074*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C27_0:
1075*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C28_1:
1076*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C28_0:
1077*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C29_1:
1078*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C29_0:
1079*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C30_1:
1080*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C30_0:
1081*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C31_1:
1082*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C31_0:
1083*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C32_1:
1084*4882a593Smuzhiyun case WM8962_ADCL_RETUNE_C32_0:
1085*4882a593Smuzhiyun case WM8962_RETUNEADC_PG2_1:
1086*4882a593Smuzhiyun case WM8962_RETUNEADC_PG2_0:
1087*4882a593Smuzhiyun case WM8962_RETUNEADC_PG_1:
1088*4882a593Smuzhiyun case WM8962_RETUNEADC_PG_0:
1089*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C1_1:
1090*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C1_0:
1091*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C2_1:
1092*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C2_0:
1093*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C3_1:
1094*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C3_0:
1095*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C4_1:
1096*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C4_0:
1097*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C5_1:
1098*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C5_0:
1099*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C6_1:
1100*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C6_0:
1101*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C7_1:
1102*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C7_0:
1103*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C8_1:
1104*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C8_0:
1105*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C9_1:
1106*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C9_0:
1107*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C10_1:
1108*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C10_0:
1109*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C11_1:
1110*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C11_0:
1111*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C12_1:
1112*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C12_0:
1113*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C13_1:
1114*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C13_0:
1115*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C14_1:
1116*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C14_0:
1117*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C15_1:
1118*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C15_0:
1119*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C16_1:
1120*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C16_0:
1121*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C17_1:
1122*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C17_0:
1123*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C18_1:
1124*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C18_0:
1125*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C19_1:
1126*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C19_0:
1127*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C20_1:
1128*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C20_0:
1129*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C21_1:
1130*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C21_0:
1131*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C22_1:
1132*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C22_0:
1133*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C23_1:
1134*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C23_0:
1135*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C24_1:
1136*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C24_0:
1137*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C25_1:
1138*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C25_0:
1139*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C26_1:
1140*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C26_0:
1141*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C27_1:
1142*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C27_0:
1143*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C28_1:
1144*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C28_0:
1145*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C29_1:
1146*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C29_0:
1147*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C30_1:
1148*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C30_0:
1149*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C31_1:
1150*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C31_0:
1151*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C32_1:
1152*4882a593Smuzhiyun case WM8962_ADCR_RETUNE_C32_0:
1153*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C1_1:
1154*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C1_0:
1155*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C2_1:
1156*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C2_0:
1157*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C3_1:
1158*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C3_0:
1159*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C4_1:
1160*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C4_0:
1161*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C5_1:
1162*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C5_0:
1163*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C6_1:
1164*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C6_0:
1165*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C7_1:
1166*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C7_0:
1167*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C8_1:
1168*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C8_0:
1169*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C9_1:
1170*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C9_0:
1171*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C10_1:
1172*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C10_0:
1173*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C11_1:
1174*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C11_0:
1175*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C12_1:
1176*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C12_0:
1177*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C13_1:
1178*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C13_0:
1179*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C14_1:
1180*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C14_0:
1181*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C15_1:
1182*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C15_0:
1183*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C16_1:
1184*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C16_0:
1185*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C17_1:
1186*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C17_0:
1187*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C18_1:
1188*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C18_0:
1189*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C19_1:
1190*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C19_0:
1191*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C20_1:
1192*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C20_0:
1193*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C21_1:
1194*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C21_0:
1195*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C22_1:
1196*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C22_0:
1197*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C23_1:
1198*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C23_0:
1199*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C24_1:
1200*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C24_0:
1201*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C25_1:
1202*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C25_0:
1203*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C26_1:
1204*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C26_0:
1205*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C27_1:
1206*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C27_0:
1207*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C28_1:
1208*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C28_0:
1209*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C29_1:
1210*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C29_0:
1211*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C30_1:
1212*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C30_0:
1213*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C31_1:
1214*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C31_0:
1215*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C32_1:
1216*4882a593Smuzhiyun case WM8962_DACL_RETUNE_C32_0:
1217*4882a593Smuzhiyun case WM8962_RETUNEDAC_PG2_1:
1218*4882a593Smuzhiyun case WM8962_RETUNEDAC_PG2_0:
1219*4882a593Smuzhiyun case WM8962_RETUNEDAC_PG_1:
1220*4882a593Smuzhiyun case WM8962_RETUNEDAC_PG_0:
1221*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C1_1:
1222*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C1_0:
1223*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C2_1:
1224*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C2_0:
1225*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C3_1:
1226*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C3_0:
1227*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C4_1:
1228*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C4_0:
1229*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C5_1:
1230*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C5_0:
1231*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C6_1:
1232*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C6_0:
1233*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C7_1:
1234*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C7_0:
1235*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C8_1:
1236*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C8_0:
1237*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C9_1:
1238*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C9_0:
1239*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C10_1:
1240*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C10_0:
1241*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C11_1:
1242*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C11_0:
1243*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C12_1:
1244*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C12_0:
1245*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C13_1:
1246*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C13_0:
1247*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C14_1:
1248*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C14_0:
1249*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C15_1:
1250*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C15_0:
1251*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C16_1:
1252*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C16_0:
1253*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C17_1:
1254*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C17_0:
1255*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C18_1:
1256*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C18_0:
1257*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C19_1:
1258*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C19_0:
1259*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C20_1:
1260*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C20_0:
1261*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C21_1:
1262*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C21_0:
1263*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C22_1:
1264*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C22_0:
1265*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C23_1:
1266*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C23_0:
1267*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C24_1:
1268*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C24_0:
1269*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C25_1:
1270*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C25_0:
1271*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C26_1:
1272*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C26_0:
1273*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C27_1:
1274*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C27_0:
1275*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C28_1:
1276*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C28_0:
1277*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C29_1:
1278*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C29_0:
1279*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C30_1:
1280*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C30_0:
1281*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C31_1:
1282*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C31_0:
1283*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C32_1:
1284*4882a593Smuzhiyun case WM8962_DACR_RETUNE_C32_0:
1285*4882a593Smuzhiyun case WM8962_VSS_XHD2_1:
1286*4882a593Smuzhiyun case WM8962_VSS_XHD2_0:
1287*4882a593Smuzhiyun case WM8962_VSS_XHD3_1:
1288*4882a593Smuzhiyun case WM8962_VSS_XHD3_0:
1289*4882a593Smuzhiyun case WM8962_VSS_XHN1_1:
1290*4882a593Smuzhiyun case WM8962_VSS_XHN1_0:
1291*4882a593Smuzhiyun case WM8962_VSS_XHN2_1:
1292*4882a593Smuzhiyun case WM8962_VSS_XHN2_0:
1293*4882a593Smuzhiyun case WM8962_VSS_XHN3_1:
1294*4882a593Smuzhiyun case WM8962_VSS_XHN3_0:
1295*4882a593Smuzhiyun case WM8962_VSS_XLA_1:
1296*4882a593Smuzhiyun case WM8962_VSS_XLA_0:
1297*4882a593Smuzhiyun case WM8962_VSS_XLB_1:
1298*4882a593Smuzhiyun case WM8962_VSS_XLB_0:
1299*4882a593Smuzhiyun case WM8962_VSS_XLG_1:
1300*4882a593Smuzhiyun case WM8962_VSS_XLG_0:
1301*4882a593Smuzhiyun case WM8962_VSS_PG2_1:
1302*4882a593Smuzhiyun case WM8962_VSS_PG2_0:
1303*4882a593Smuzhiyun case WM8962_VSS_PG_1:
1304*4882a593Smuzhiyun case WM8962_VSS_PG_0:
1305*4882a593Smuzhiyun case WM8962_VSS_XTD1_1:
1306*4882a593Smuzhiyun case WM8962_VSS_XTD1_0:
1307*4882a593Smuzhiyun case WM8962_VSS_XTD2_1:
1308*4882a593Smuzhiyun case WM8962_VSS_XTD2_0:
1309*4882a593Smuzhiyun case WM8962_VSS_XTD3_1:
1310*4882a593Smuzhiyun case WM8962_VSS_XTD3_0:
1311*4882a593Smuzhiyun case WM8962_VSS_XTD4_1:
1312*4882a593Smuzhiyun case WM8962_VSS_XTD4_0:
1313*4882a593Smuzhiyun case WM8962_VSS_XTD5_1:
1314*4882a593Smuzhiyun case WM8962_VSS_XTD5_0:
1315*4882a593Smuzhiyun case WM8962_VSS_XTD6_1:
1316*4882a593Smuzhiyun case WM8962_VSS_XTD6_0:
1317*4882a593Smuzhiyun case WM8962_VSS_XTD7_1:
1318*4882a593Smuzhiyun case WM8962_VSS_XTD7_0:
1319*4882a593Smuzhiyun case WM8962_VSS_XTD8_1:
1320*4882a593Smuzhiyun case WM8962_VSS_XTD8_0:
1321*4882a593Smuzhiyun case WM8962_VSS_XTD9_1:
1322*4882a593Smuzhiyun case WM8962_VSS_XTD9_0:
1323*4882a593Smuzhiyun case WM8962_VSS_XTD10_1:
1324*4882a593Smuzhiyun case WM8962_VSS_XTD10_0:
1325*4882a593Smuzhiyun case WM8962_VSS_XTD11_1:
1326*4882a593Smuzhiyun case WM8962_VSS_XTD11_0:
1327*4882a593Smuzhiyun case WM8962_VSS_XTD12_1:
1328*4882a593Smuzhiyun case WM8962_VSS_XTD12_0:
1329*4882a593Smuzhiyun case WM8962_VSS_XTD13_1:
1330*4882a593Smuzhiyun case WM8962_VSS_XTD13_0:
1331*4882a593Smuzhiyun case WM8962_VSS_XTD14_1:
1332*4882a593Smuzhiyun case WM8962_VSS_XTD14_0:
1333*4882a593Smuzhiyun case WM8962_VSS_XTD15_1:
1334*4882a593Smuzhiyun case WM8962_VSS_XTD15_0:
1335*4882a593Smuzhiyun case WM8962_VSS_XTD16_1:
1336*4882a593Smuzhiyun case WM8962_VSS_XTD16_0:
1337*4882a593Smuzhiyun case WM8962_VSS_XTD17_1:
1338*4882a593Smuzhiyun case WM8962_VSS_XTD17_0:
1339*4882a593Smuzhiyun case WM8962_VSS_XTD18_1:
1340*4882a593Smuzhiyun case WM8962_VSS_XTD18_0:
1341*4882a593Smuzhiyun case WM8962_VSS_XTD19_1:
1342*4882a593Smuzhiyun case WM8962_VSS_XTD19_0:
1343*4882a593Smuzhiyun case WM8962_VSS_XTD20_1:
1344*4882a593Smuzhiyun case WM8962_VSS_XTD20_0:
1345*4882a593Smuzhiyun case WM8962_VSS_XTD21_1:
1346*4882a593Smuzhiyun case WM8962_VSS_XTD21_0:
1347*4882a593Smuzhiyun case WM8962_VSS_XTD22_1:
1348*4882a593Smuzhiyun case WM8962_VSS_XTD22_0:
1349*4882a593Smuzhiyun case WM8962_VSS_XTD23_1:
1350*4882a593Smuzhiyun case WM8962_VSS_XTD23_0:
1351*4882a593Smuzhiyun case WM8962_VSS_XTD24_1:
1352*4882a593Smuzhiyun case WM8962_VSS_XTD24_0:
1353*4882a593Smuzhiyun case WM8962_VSS_XTD25_1:
1354*4882a593Smuzhiyun case WM8962_VSS_XTD25_0:
1355*4882a593Smuzhiyun case WM8962_VSS_XTD26_1:
1356*4882a593Smuzhiyun case WM8962_VSS_XTD26_0:
1357*4882a593Smuzhiyun case WM8962_VSS_XTD27_1:
1358*4882a593Smuzhiyun case WM8962_VSS_XTD27_0:
1359*4882a593Smuzhiyun case WM8962_VSS_XTD28_1:
1360*4882a593Smuzhiyun case WM8962_VSS_XTD28_0:
1361*4882a593Smuzhiyun case WM8962_VSS_XTD29_1:
1362*4882a593Smuzhiyun case WM8962_VSS_XTD29_0:
1363*4882a593Smuzhiyun case WM8962_VSS_XTD30_1:
1364*4882a593Smuzhiyun case WM8962_VSS_XTD30_0:
1365*4882a593Smuzhiyun case WM8962_VSS_XTD31_1:
1366*4882a593Smuzhiyun case WM8962_VSS_XTD31_0:
1367*4882a593Smuzhiyun case WM8962_VSS_XTD32_1:
1368*4882a593Smuzhiyun case WM8962_VSS_XTD32_0:
1369*4882a593Smuzhiyun case WM8962_VSS_XTS1_1:
1370*4882a593Smuzhiyun case WM8962_VSS_XTS1_0:
1371*4882a593Smuzhiyun case WM8962_VSS_XTS2_1:
1372*4882a593Smuzhiyun case WM8962_VSS_XTS2_0:
1373*4882a593Smuzhiyun case WM8962_VSS_XTS3_1:
1374*4882a593Smuzhiyun case WM8962_VSS_XTS3_0:
1375*4882a593Smuzhiyun case WM8962_VSS_XTS4_1:
1376*4882a593Smuzhiyun case WM8962_VSS_XTS4_0:
1377*4882a593Smuzhiyun case WM8962_VSS_XTS5_1:
1378*4882a593Smuzhiyun case WM8962_VSS_XTS5_0:
1379*4882a593Smuzhiyun case WM8962_VSS_XTS6_1:
1380*4882a593Smuzhiyun case WM8962_VSS_XTS6_0:
1381*4882a593Smuzhiyun case WM8962_VSS_XTS7_1:
1382*4882a593Smuzhiyun case WM8962_VSS_XTS7_0:
1383*4882a593Smuzhiyun case WM8962_VSS_XTS8_1:
1384*4882a593Smuzhiyun case WM8962_VSS_XTS8_0:
1385*4882a593Smuzhiyun case WM8962_VSS_XTS9_1:
1386*4882a593Smuzhiyun case WM8962_VSS_XTS9_0:
1387*4882a593Smuzhiyun case WM8962_VSS_XTS10_1:
1388*4882a593Smuzhiyun case WM8962_VSS_XTS10_0:
1389*4882a593Smuzhiyun case WM8962_VSS_XTS11_1:
1390*4882a593Smuzhiyun case WM8962_VSS_XTS11_0:
1391*4882a593Smuzhiyun case WM8962_VSS_XTS12_1:
1392*4882a593Smuzhiyun case WM8962_VSS_XTS12_0:
1393*4882a593Smuzhiyun case WM8962_VSS_XTS13_1:
1394*4882a593Smuzhiyun case WM8962_VSS_XTS13_0:
1395*4882a593Smuzhiyun case WM8962_VSS_XTS14_1:
1396*4882a593Smuzhiyun case WM8962_VSS_XTS14_0:
1397*4882a593Smuzhiyun case WM8962_VSS_XTS15_1:
1398*4882a593Smuzhiyun case WM8962_VSS_XTS15_0:
1399*4882a593Smuzhiyun case WM8962_VSS_XTS16_1:
1400*4882a593Smuzhiyun case WM8962_VSS_XTS16_0:
1401*4882a593Smuzhiyun case WM8962_VSS_XTS17_1:
1402*4882a593Smuzhiyun case WM8962_VSS_XTS17_0:
1403*4882a593Smuzhiyun case WM8962_VSS_XTS18_1:
1404*4882a593Smuzhiyun case WM8962_VSS_XTS18_0:
1405*4882a593Smuzhiyun case WM8962_VSS_XTS19_1:
1406*4882a593Smuzhiyun case WM8962_VSS_XTS19_0:
1407*4882a593Smuzhiyun case WM8962_VSS_XTS20_1:
1408*4882a593Smuzhiyun case WM8962_VSS_XTS20_0:
1409*4882a593Smuzhiyun case WM8962_VSS_XTS21_1:
1410*4882a593Smuzhiyun case WM8962_VSS_XTS21_0:
1411*4882a593Smuzhiyun case WM8962_VSS_XTS22_1:
1412*4882a593Smuzhiyun case WM8962_VSS_XTS22_0:
1413*4882a593Smuzhiyun case WM8962_VSS_XTS23_1:
1414*4882a593Smuzhiyun case WM8962_VSS_XTS23_0:
1415*4882a593Smuzhiyun case WM8962_VSS_XTS24_1:
1416*4882a593Smuzhiyun case WM8962_VSS_XTS24_0:
1417*4882a593Smuzhiyun case WM8962_VSS_XTS25_1:
1418*4882a593Smuzhiyun case WM8962_VSS_XTS25_0:
1419*4882a593Smuzhiyun case WM8962_VSS_XTS26_1:
1420*4882a593Smuzhiyun case WM8962_VSS_XTS26_0:
1421*4882a593Smuzhiyun case WM8962_VSS_XTS27_1:
1422*4882a593Smuzhiyun case WM8962_VSS_XTS27_0:
1423*4882a593Smuzhiyun case WM8962_VSS_XTS28_1:
1424*4882a593Smuzhiyun case WM8962_VSS_XTS28_0:
1425*4882a593Smuzhiyun case WM8962_VSS_XTS29_1:
1426*4882a593Smuzhiyun case WM8962_VSS_XTS29_0:
1427*4882a593Smuzhiyun case WM8962_VSS_XTS30_1:
1428*4882a593Smuzhiyun case WM8962_VSS_XTS30_0:
1429*4882a593Smuzhiyun case WM8962_VSS_XTS31_1:
1430*4882a593Smuzhiyun case WM8962_VSS_XTS31_0:
1431*4882a593Smuzhiyun case WM8962_VSS_XTS32_1:
1432*4882a593Smuzhiyun case WM8962_VSS_XTS32_0:
1433*4882a593Smuzhiyun return true;
1434*4882a593Smuzhiyun default:
1435*4882a593Smuzhiyun return false;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
wm8962_reset(struct wm8962_priv * wm8962)1439*4882a593Smuzhiyun static int wm8962_reset(struct wm8962_priv *wm8962)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun int ret;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun ret = regmap_write(wm8962->regmap, WM8962_SOFTWARE_RESET, 0x6243);
1444*4882a593Smuzhiyun if (ret != 0)
1445*4882a593Smuzhiyun return ret;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun return regmap_write(wm8962->regmap, WM8962_PLL_SOFTWARE_RESET, 0);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
1451*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
1452*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(mixinpga_tlv,
1453*4882a593Smuzhiyun 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
1454*4882a593Smuzhiyun 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
1455*4882a593Smuzhiyun 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
1456*4882a593Smuzhiyun 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
1457*4882a593Smuzhiyun 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0)
1458*4882a593Smuzhiyun );
1459*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
1460*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
1461*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
1462*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
1463*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
1464*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
1465*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
1466*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(classd_tlv,
1467*4882a593Smuzhiyun 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
1468*4882a593Smuzhiyun 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0)
1469*4882a593Smuzhiyun );
1470*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
1471*4882a593Smuzhiyun
wm8962_dsp2_write_config(struct snd_soc_component * component)1472*4882a593Smuzhiyun static int wm8962_dsp2_write_config(struct snd_soc_component *component)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun return regcache_sync_region(wm8962->regmap,
1477*4882a593Smuzhiyun WM8962_HDBASS_AI_1, WM8962_MAX_REGISTER);
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
wm8962_dsp2_set_enable(struct snd_soc_component * component,u16 val)1480*4882a593Smuzhiyun static int wm8962_dsp2_set_enable(struct snd_soc_component *component, u16 val)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun u16 adcl = snd_soc_component_read(component, WM8962_LEFT_ADC_VOLUME);
1483*4882a593Smuzhiyun u16 adcr = snd_soc_component_read(component, WM8962_RIGHT_ADC_VOLUME);
1484*4882a593Smuzhiyun u16 dac = snd_soc_component_read(component, WM8962_ADC_DAC_CONTROL_1);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /* Mute the ADCs and DACs */
1487*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_LEFT_ADC_VOLUME, 0);
1488*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_RIGHT_ADC_VOLUME, WM8962_ADC_VU);
1489*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
1490*4882a593Smuzhiyun WM8962_DAC_MUTE, WM8962_DAC_MUTE);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_SOUNDSTAGE_ENABLES_0, val);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Restore the ADCs and DACs */
1495*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_LEFT_ADC_VOLUME, adcl);
1496*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_RIGHT_ADC_VOLUME, adcr);
1497*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
1498*4882a593Smuzhiyun WM8962_DAC_MUTE, dac);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun return 0;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
wm8962_dsp2_start(struct snd_soc_component * component)1503*4882a593Smuzhiyun static int wm8962_dsp2_start(struct snd_soc_component *component)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun wm8962_dsp2_write_config(component);
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_RUNR);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun wm8962_dsp2_set_enable(component, wm8962->dsp2_ena);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun return 0;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
wm8962_dsp2_stop(struct snd_soc_component * component)1516*4882a593Smuzhiyun static int wm8962_dsp2_stop(struct snd_soc_component *component)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun wm8962_dsp2_set_enable(component, 0);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_STOP);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun return 0;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun #define WM8962_DSP2_ENABLE(xname, xshift) \
1526*4882a593Smuzhiyun { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1527*4882a593Smuzhiyun .info = wm8962_dsp2_ena_info, \
1528*4882a593Smuzhiyun .get = wm8962_dsp2_ena_get, .put = wm8962_dsp2_ena_put, \
1529*4882a593Smuzhiyun .private_value = xshift }
1530*4882a593Smuzhiyun
wm8962_dsp2_ena_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1531*4882a593Smuzhiyun static int wm8962_dsp2_ena_info(struct snd_kcontrol *kcontrol,
1532*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun uinfo->count = 1;
1537*4882a593Smuzhiyun uinfo->value.integer.min = 0;
1538*4882a593Smuzhiyun uinfo->value.integer.max = 1;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun return 0;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
wm8962_dsp2_ena_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1543*4882a593Smuzhiyun static int wm8962_dsp2_ena_get(struct snd_kcontrol *kcontrol,
1544*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1545*4882a593Smuzhiyun {
1546*4882a593Smuzhiyun int shift = kcontrol->private_value;
1547*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1548*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun ucontrol->value.integer.value[0] = !!(wm8962->dsp2_ena & 1 << shift);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun return 0;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
wm8962_dsp2_ena_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1555*4882a593Smuzhiyun static int wm8962_dsp2_ena_put(struct snd_kcontrol *kcontrol,
1556*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun int shift = kcontrol->private_value;
1559*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1560*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
1561*4882a593Smuzhiyun int old = wm8962->dsp2_ena;
1562*4882a593Smuzhiyun int ret = 0;
1563*4882a593Smuzhiyun int dsp2_running = snd_soc_component_read(component, WM8962_DSP2_POWER_MANAGEMENT) &
1564*4882a593Smuzhiyun WM8962_DSP2_ENA;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun mutex_lock(&wm8962->dsp2_ena_lock);
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
1569*4882a593Smuzhiyun wm8962->dsp2_ena |= 1 << shift;
1570*4882a593Smuzhiyun else
1571*4882a593Smuzhiyun wm8962->dsp2_ena &= ~(1 << shift);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (wm8962->dsp2_ena == old)
1574*4882a593Smuzhiyun goto out;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun ret = 1;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun if (dsp2_running) {
1579*4882a593Smuzhiyun if (wm8962->dsp2_ena)
1580*4882a593Smuzhiyun wm8962_dsp2_set_enable(component, wm8962->dsp2_ena);
1581*4882a593Smuzhiyun else
1582*4882a593Smuzhiyun wm8962_dsp2_stop(component);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun out:
1586*4882a593Smuzhiyun mutex_unlock(&wm8962->dsp2_ena_lock);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun return ret;
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* The VU bits for the headphones are in a different register to the mute
1592*4882a593Smuzhiyun * bits and only take effect on the PGA if it is actually powered.
1593*4882a593Smuzhiyun */
wm8962_put_hp_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1594*4882a593Smuzhiyun static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
1595*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1598*4882a593Smuzhiyun int ret;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* Apply the update (if any) */
1601*4882a593Smuzhiyun ret = snd_soc_put_volsw(kcontrol, ucontrol);
1602*4882a593Smuzhiyun if (ret == 0)
1603*4882a593Smuzhiyun return 0;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* If the left PGA is enabled hit that VU bit... */
1606*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM8962_PWR_MGMT_2);
1607*4882a593Smuzhiyun if (ret & WM8962_HPOUTL_PGA_ENA) {
1608*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_HPOUTL_VOLUME,
1609*4882a593Smuzhiyun snd_soc_component_read(component, WM8962_HPOUTL_VOLUME));
1610*4882a593Smuzhiyun return 1;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* ...otherwise the right. The VU is stereo. */
1614*4882a593Smuzhiyun if (ret & WM8962_HPOUTR_PGA_ENA)
1615*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_HPOUTR_VOLUME,
1616*4882a593Smuzhiyun snd_soc_component_read(component, WM8962_HPOUTR_VOLUME));
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun return 1;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* The VU bits for the speakers are in a different register to the mute
1622*4882a593Smuzhiyun * bits and only take effect on the PGA if it is actually powered.
1623*4882a593Smuzhiyun */
wm8962_put_spk_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1624*4882a593Smuzhiyun static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
1625*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1628*4882a593Smuzhiyun int ret;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* Apply the update (if any) */
1631*4882a593Smuzhiyun ret = snd_soc_put_volsw(kcontrol, ucontrol);
1632*4882a593Smuzhiyun if (ret == 0)
1633*4882a593Smuzhiyun return 0;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /* If the left PGA is enabled hit that VU bit... */
1636*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM8962_PWR_MGMT_2);
1637*4882a593Smuzhiyun if (ret & WM8962_SPKOUTL_PGA_ENA) {
1638*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_SPKOUTL_VOLUME,
1639*4882a593Smuzhiyun snd_soc_component_read(component, WM8962_SPKOUTL_VOLUME));
1640*4882a593Smuzhiyun return 1;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* ...otherwise the right. The VU is stereo. */
1644*4882a593Smuzhiyun if (ret & WM8962_SPKOUTR_PGA_ENA)
1645*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_SPKOUTR_VOLUME,
1646*4882a593Smuzhiyun snd_soc_component_read(component, WM8962_SPKOUTR_VOLUME));
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun return 1;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun static const char *cap_hpf_mode_text[] = {
1652*4882a593Smuzhiyun "Hi-fi", "Application"
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cap_hpf_mode,
1656*4882a593Smuzhiyun WM8962_ADC_DAC_CONTROL_2, 10, cap_hpf_mode_text);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun static const char *cap_lhpf_mode_text[] = {
1660*4882a593Smuzhiyun "LPF", "HPF"
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cap_lhpf_mode,
1664*4882a593Smuzhiyun WM8962_LHPF1, 1, cap_lhpf_mode_text);
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8962_snd_controls[] = {
1667*4882a593Smuzhiyun SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
1670*4882a593Smuzhiyun mixin_tlv),
1671*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
1672*4882a593Smuzhiyun mixinpga_tlv),
1673*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
1674*4882a593Smuzhiyun mixin_tlv),
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
1677*4882a593Smuzhiyun mixin_tlv),
1678*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
1679*4882a593Smuzhiyun mixinpga_tlv),
1680*4882a593Smuzhiyun SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
1681*4882a593Smuzhiyun mixin_tlv),
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
1684*4882a593Smuzhiyun WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
1685*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
1686*4882a593Smuzhiyun WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
1687*4882a593Smuzhiyun SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
1688*4882a593Smuzhiyun WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
1689*4882a593Smuzhiyun SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
1690*4882a593Smuzhiyun WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
1691*4882a593Smuzhiyun SOC_SINGLE("Capture HPF Switch", WM8962_ADC_DAC_CONTROL_1, 0, 1, 1),
1692*4882a593Smuzhiyun SOC_ENUM("Capture HPF Mode", cap_hpf_mode),
1693*4882a593Smuzhiyun SOC_SINGLE("Capture HPF Cutoff", WM8962_ADC_DAC_CONTROL_2, 7, 7, 0),
1694*4882a593Smuzhiyun SOC_SINGLE("Capture LHPF Switch", WM8962_LHPF1, 0, 1, 0),
1695*4882a593Smuzhiyun SOC_ENUM("Capture LHPF Mode", cap_lhpf_mode),
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
1698*4882a593Smuzhiyun WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
1701*4882a593Smuzhiyun WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
1702*4882a593Smuzhiyun SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
1703*4882a593Smuzhiyun SOC_SINGLE("DAC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 5, 1, 0),
1704*4882a593Smuzhiyun SOC_SINGLE("ADC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 8, 1, 0),
1705*4882a593Smuzhiyun SOC_SINGLE("DAC Monomix Switch", WM8962_DAC_DSP_MIXING_1, WM8962_DAC_MONOMIX_SHIFT, 1, 0),
1706*4882a593Smuzhiyun SOC_SINGLE("ADC Monomix Switch", WM8962_THREED1, WM8962_ADC_MONOMIX_SHIFT, 1, 0),
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
1709*4882a593Smuzhiyun 5, 1, 0),
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
1714*4882a593Smuzhiyun WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
1715*4882a593Smuzhiyun SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
1716*4882a593Smuzhiyun snd_soc_get_volsw, wm8962_put_hp_sw),
1717*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
1718*4882a593Smuzhiyun 7, 1, 0),
1719*4882a593Smuzhiyun SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
1720*4882a593Smuzhiyun hp_tlv),
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
1723*4882a593Smuzhiyun WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
1726*4882a593Smuzhiyun 3, 7, 0, bypass_tlv),
1727*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
1728*4882a593Smuzhiyun 0, 7, 0, bypass_tlv),
1729*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
1730*4882a593Smuzhiyun 7, 1, 1, inmix_tlv),
1731*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
1732*4882a593Smuzhiyun 6, 1, 1, inmix_tlv),
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
1735*4882a593Smuzhiyun 3, 7, 0, bypass_tlv),
1736*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
1737*4882a593Smuzhiyun 0, 7, 0, bypass_tlv),
1738*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
1739*4882a593Smuzhiyun 7, 1, 1, inmix_tlv),
1740*4882a593Smuzhiyun SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
1741*4882a593Smuzhiyun 6, 1, 1, inmix_tlv),
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
1744*4882a593Smuzhiyun classd_tlv),
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun SOC_SINGLE("EQ Switch", WM8962_EQ1, WM8962_EQ_ENA_SHIFT, 1, 0),
1747*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("EQ1 Volume", WM8962_EQ2, WM8962_EQ22,
1748*4882a593Smuzhiyun WM8962_EQL_B1_GAIN_SHIFT, 31, 0, eq_tlv),
1749*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("EQ2 Volume", WM8962_EQ2, WM8962_EQ22,
1750*4882a593Smuzhiyun WM8962_EQL_B2_GAIN_SHIFT, 31, 0, eq_tlv),
1751*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("EQ3 Volume", WM8962_EQ2, WM8962_EQ22,
1752*4882a593Smuzhiyun WM8962_EQL_B3_GAIN_SHIFT, 31, 0, eq_tlv),
1753*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("EQ4 Volume", WM8962_EQ3, WM8962_EQ23,
1754*4882a593Smuzhiyun WM8962_EQL_B4_GAIN_SHIFT, 31, 0, eq_tlv),
1755*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("EQ5 Volume", WM8962_EQ3, WM8962_EQ23,
1756*4882a593Smuzhiyun WM8962_EQL_B5_GAIN_SHIFT, 31, 0, eq_tlv),
1757*4882a593Smuzhiyun SND_SOC_BYTES("EQL Coefficients", WM8962_EQ4, 18),
1758*4882a593Smuzhiyun SND_SOC_BYTES("EQR Coefficients", WM8962_EQ24, 18),
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun SOC_SINGLE("3D Switch", WM8962_THREED1, 0, 1, 0),
1762*4882a593Smuzhiyun SND_SOC_BYTES_MASK("3D Coefficients", WM8962_THREED1, 4, WM8962_THREED_ENA),
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun SOC_SINGLE("DF1 Switch", WM8962_DF1, 0, 1, 0),
1765*4882a593Smuzhiyun SND_SOC_BYTES_MASK("DF1 Coefficients", WM8962_DF1, 7, WM8962_DF1_ENA),
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun SOC_SINGLE("DRC Switch", WM8962_DRC_1, 0, 1, 0),
1768*4882a593Smuzhiyun SND_SOC_BYTES_MASK("DRC Coefficients", WM8962_DRC_1, 5, WM8962_DRC_ENA),
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun WM8962_DSP2_ENABLE("VSS Switch", WM8962_VSS_ENA_SHIFT),
1771*4882a593Smuzhiyun SND_SOC_BYTES("VSS Coefficients", WM8962_VSS_XHD2_1, 148),
1772*4882a593Smuzhiyun WM8962_DSP2_ENABLE("HPF1 Switch", WM8962_HPF1_ENA_SHIFT),
1773*4882a593Smuzhiyun WM8962_DSP2_ENABLE("HPF2 Switch", WM8962_HPF2_ENA_SHIFT),
1774*4882a593Smuzhiyun SND_SOC_BYTES("HPF Coefficients", WM8962_LHPF2, 1),
1775*4882a593Smuzhiyun WM8962_DSP2_ENABLE("HD Bass Switch", WM8962_HDBASS_ENA_SHIFT),
1776*4882a593Smuzhiyun SND_SOC_BYTES("HD Bass Coefficients", WM8962_HDBASS_AI_1, 30),
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun SOC_DOUBLE("ALC Switch", WM8962_ALC1, WM8962_ALCL_ENA_SHIFT,
1779*4882a593Smuzhiyun WM8962_ALCR_ENA_SHIFT, 1, 0),
1780*4882a593Smuzhiyun SND_SOC_BYTES_MASK("ALC Coefficients", WM8962_ALC1, 4,
1781*4882a593Smuzhiyun WM8962_ALCL_ENA_MASK | WM8962_ALCR_ENA_MASK),
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
1785*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
1786*4882a593Smuzhiyun SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
1787*4882a593Smuzhiyun snd_soc_get_volsw, wm8962_put_spk_sw),
1788*4882a593Smuzhiyun SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
1791*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
1792*4882a593Smuzhiyun 3, 7, 0, bypass_tlv),
1793*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
1794*4882a593Smuzhiyun 0, 7, 0, bypass_tlv),
1795*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
1796*4882a593Smuzhiyun 7, 1, 1, inmix_tlv),
1797*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
1798*4882a593Smuzhiyun 6, 1, 1, inmix_tlv),
1799*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
1800*4882a593Smuzhiyun 7, 1, 0, inmix_tlv),
1801*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
1802*4882a593Smuzhiyun 6, 1, 0, inmix_tlv),
1803*4882a593Smuzhiyun };
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
1806*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
1807*4882a593Smuzhiyun WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
1808*4882a593Smuzhiyun SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
1809*4882a593Smuzhiyun snd_soc_get_volsw, wm8962_put_spk_sw),
1810*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
1811*4882a593Smuzhiyun 7, 1, 0),
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
1814*4882a593Smuzhiyun WM8962_SPEAKER_MIXER_4, 8, 1, 1),
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
1817*4882a593Smuzhiyun 3, 7, 0, bypass_tlv),
1818*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
1819*4882a593Smuzhiyun 0, 7, 0, bypass_tlv),
1820*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
1821*4882a593Smuzhiyun 7, 1, 1, inmix_tlv),
1822*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
1823*4882a593Smuzhiyun 6, 1, 1, inmix_tlv),
1824*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
1825*4882a593Smuzhiyun 7, 1, 0, inmix_tlv),
1826*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
1827*4882a593Smuzhiyun 6, 1, 0, inmix_tlv),
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
1830*4882a593Smuzhiyun 3, 7, 0, bypass_tlv),
1831*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
1832*4882a593Smuzhiyun 0, 7, 0, bypass_tlv),
1833*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
1834*4882a593Smuzhiyun 7, 1, 1, inmix_tlv),
1835*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
1836*4882a593Smuzhiyun 6, 1, 1, inmix_tlv),
1837*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
1838*4882a593Smuzhiyun 5, 1, 0, inmix_tlv),
1839*4882a593Smuzhiyun SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
1840*4882a593Smuzhiyun 4, 1, 0, inmix_tlv),
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun
tp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1843*4882a593Smuzhiyun static int tp_event(struct snd_soc_dapm_widget *w,
1844*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun int ret, reg, val, mask;
1847*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(component->dev);
1850*4882a593Smuzhiyun if (ret < 0) {
1851*4882a593Smuzhiyun dev_err(component->dev, "Failed to resume device: %d\n", ret);
1852*4882a593Smuzhiyun return ret;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun reg = WM8962_ADDITIONAL_CONTROL_4;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (!strcmp(w->name, "TEMP_HP")) {
1858*4882a593Smuzhiyun mask = WM8962_TEMP_ENA_HP_MASK;
1859*4882a593Smuzhiyun val = WM8962_TEMP_ENA_HP;
1860*4882a593Smuzhiyun } else if (!strcmp(w->name, "TEMP_SPK")) {
1861*4882a593Smuzhiyun mask = WM8962_TEMP_ENA_SPK_MASK;
1862*4882a593Smuzhiyun val = WM8962_TEMP_ENA_SPK;
1863*4882a593Smuzhiyun } else {
1864*4882a593Smuzhiyun pm_runtime_put(component->dev);
1865*4882a593Smuzhiyun return -EINVAL;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun switch (event) {
1869*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1870*4882a593Smuzhiyun val = 0;
1871*4882a593Smuzhiyun fallthrough;
1872*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
1873*4882a593Smuzhiyun ret = snd_soc_component_update_bits(component, reg, mask, val);
1874*4882a593Smuzhiyun break;
1875*4882a593Smuzhiyun default:
1876*4882a593Smuzhiyun WARN(1, "Invalid event %d\n", event);
1877*4882a593Smuzhiyun pm_runtime_put(component->dev);
1878*4882a593Smuzhiyun return -EINVAL;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun pm_runtime_put(component->dev);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun return 0;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
cp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1886*4882a593Smuzhiyun static int cp_event(struct snd_soc_dapm_widget *w,
1887*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun switch (event) {
1890*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
1891*4882a593Smuzhiyun msleep(5);
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun default:
1895*4882a593Smuzhiyun WARN(1, "Invalid event %d\n", event);
1896*4882a593Smuzhiyun return -EINVAL;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun return 0;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1902*4882a593Smuzhiyun static int hp_event(struct snd_soc_dapm_widget *w,
1903*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1906*4882a593Smuzhiyun int timeout;
1907*4882a593Smuzhiyun int reg;
1908*4882a593Smuzhiyun int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
1909*4882a593Smuzhiyun WM8962_DCS_STARTUP_DONE_HP1R);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun switch (event) {
1912*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
1913*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1914*4882a593Smuzhiyun WM8962_HP1L_ENA | WM8962_HP1R_ENA,
1915*4882a593Smuzhiyun WM8962_HP1L_ENA | WM8962_HP1R_ENA);
1916*4882a593Smuzhiyun udelay(20);
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1919*4882a593Smuzhiyun WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
1920*4882a593Smuzhiyun WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun /* Start the DC servo */
1923*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_DC_SERVO_1,
1924*4882a593Smuzhiyun WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
1925*4882a593Smuzhiyun WM8962_HP1L_DCS_STARTUP |
1926*4882a593Smuzhiyun WM8962_HP1R_DCS_STARTUP,
1927*4882a593Smuzhiyun WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
1928*4882a593Smuzhiyun WM8962_HP1L_DCS_STARTUP |
1929*4882a593Smuzhiyun WM8962_HP1R_DCS_STARTUP);
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun /* Wait for it to complete, should be well under 100ms */
1932*4882a593Smuzhiyun timeout = 0;
1933*4882a593Smuzhiyun do {
1934*4882a593Smuzhiyun msleep(1);
1935*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8962_DC_SERVO_6);
1936*4882a593Smuzhiyun if (reg < 0) {
1937*4882a593Smuzhiyun dev_err(component->dev,
1938*4882a593Smuzhiyun "Failed to read DCS status: %d\n",
1939*4882a593Smuzhiyun reg);
1940*4882a593Smuzhiyun continue;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun dev_dbg(component->dev, "DCS status: %x\n", reg);
1943*4882a593Smuzhiyun } while (++timeout < 200 && (reg & expected) != expected);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun if ((reg & expected) != expected)
1946*4882a593Smuzhiyun dev_err(component->dev, "DC servo timed out\n");
1947*4882a593Smuzhiyun else
1948*4882a593Smuzhiyun dev_dbg(component->dev, "DC servo complete after %dms\n",
1949*4882a593Smuzhiyun timeout);
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1952*4882a593Smuzhiyun WM8962_HP1L_ENA_OUTP |
1953*4882a593Smuzhiyun WM8962_HP1R_ENA_OUTP,
1954*4882a593Smuzhiyun WM8962_HP1L_ENA_OUTP |
1955*4882a593Smuzhiyun WM8962_HP1R_ENA_OUTP);
1956*4882a593Smuzhiyun udelay(20);
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1959*4882a593Smuzhiyun WM8962_HP1L_RMV_SHORT |
1960*4882a593Smuzhiyun WM8962_HP1R_RMV_SHORT,
1961*4882a593Smuzhiyun WM8962_HP1L_RMV_SHORT |
1962*4882a593Smuzhiyun WM8962_HP1R_RMV_SHORT);
1963*4882a593Smuzhiyun break;
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
1966*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1967*4882a593Smuzhiyun WM8962_HP1L_RMV_SHORT |
1968*4882a593Smuzhiyun WM8962_HP1R_RMV_SHORT, 0);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun udelay(20);
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_DC_SERVO_1,
1973*4882a593Smuzhiyun WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
1974*4882a593Smuzhiyun WM8962_HP1L_DCS_STARTUP |
1975*4882a593Smuzhiyun WM8962_HP1R_DCS_STARTUP,
1976*4882a593Smuzhiyun 0);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
1979*4882a593Smuzhiyun WM8962_HP1L_ENA | WM8962_HP1R_ENA |
1980*4882a593Smuzhiyun WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
1981*4882a593Smuzhiyun WM8962_HP1L_ENA_OUTP |
1982*4882a593Smuzhiyun WM8962_HP1R_ENA_OUTP, 0);
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun break;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun default:
1987*4882a593Smuzhiyun WARN(1, "Invalid event %d\n", event);
1988*4882a593Smuzhiyun return -EINVAL;
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun }
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* VU bits for the output PGAs only take effect while the PGA is powered */
out_pga_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1996*4882a593Smuzhiyun static int out_pga_event(struct snd_soc_dapm_widget *w,
1997*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2000*4882a593Smuzhiyun int reg;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun switch (w->shift) {
2003*4882a593Smuzhiyun case WM8962_HPOUTR_PGA_ENA_SHIFT:
2004*4882a593Smuzhiyun reg = WM8962_HPOUTR_VOLUME;
2005*4882a593Smuzhiyun break;
2006*4882a593Smuzhiyun case WM8962_HPOUTL_PGA_ENA_SHIFT:
2007*4882a593Smuzhiyun reg = WM8962_HPOUTL_VOLUME;
2008*4882a593Smuzhiyun break;
2009*4882a593Smuzhiyun case WM8962_SPKOUTR_PGA_ENA_SHIFT:
2010*4882a593Smuzhiyun reg = WM8962_SPKOUTR_VOLUME;
2011*4882a593Smuzhiyun break;
2012*4882a593Smuzhiyun case WM8962_SPKOUTL_PGA_ENA_SHIFT:
2013*4882a593Smuzhiyun reg = WM8962_SPKOUTL_VOLUME;
2014*4882a593Smuzhiyun break;
2015*4882a593Smuzhiyun default:
2016*4882a593Smuzhiyun WARN(1, "Invalid shift %d\n", w->shift);
2017*4882a593Smuzhiyun return -EINVAL;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun switch (event) {
2021*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2022*4882a593Smuzhiyun return snd_soc_component_write(component, reg,
2023*4882a593Smuzhiyun snd_soc_component_read(component, reg));
2024*4882a593Smuzhiyun default:
2025*4882a593Smuzhiyun WARN(1, "Invalid event %d\n", event);
2026*4882a593Smuzhiyun return -EINVAL;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun
dsp2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2030*4882a593Smuzhiyun static int dsp2_event(struct snd_soc_dapm_widget *w,
2031*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2034*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun switch (event) {
2037*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2038*4882a593Smuzhiyun if (wm8962->dsp2_ena)
2039*4882a593Smuzhiyun wm8962_dsp2_start(component);
2040*4882a593Smuzhiyun break;
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2043*4882a593Smuzhiyun if (wm8962->dsp2_ena)
2044*4882a593Smuzhiyun wm8962_dsp2_stop(component);
2045*4882a593Smuzhiyun break;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun default:
2048*4882a593Smuzhiyun WARN(1, "Invalid event %d\n", event);
2049*4882a593Smuzhiyun return -EINVAL;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun return 0;
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun static const char *st_text[] = { "None", "Left", "Right" };
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(str_enum,
2058*4882a593Smuzhiyun WM8962_DAC_DSP_MIXING_1, 2, st_text);
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static const struct snd_kcontrol_new str_mux =
2061*4882a593Smuzhiyun SOC_DAPM_ENUM("Right Sidetone", str_enum);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(stl_enum,
2064*4882a593Smuzhiyun WM8962_DAC_DSP_MIXING_2, 2, st_text);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun static const struct snd_kcontrol_new stl_mux =
2067*4882a593Smuzhiyun SOC_DAPM_ENUM("Left Sidetone", stl_enum);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun static const char *outmux_text[] = { "DAC", "Mixer" };
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spkoutr_enum,
2072*4882a593Smuzhiyun WM8962_SPEAKER_MIXER_2, 7, outmux_text);
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun static const struct snd_kcontrol_new spkoutr_mux =
2075*4882a593Smuzhiyun SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(spkoutl_enum,
2078*4882a593Smuzhiyun WM8962_SPEAKER_MIXER_1, 7, outmux_text);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun static const struct snd_kcontrol_new spkoutl_mux =
2081*4882a593Smuzhiyun SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(hpoutr_enum,
2084*4882a593Smuzhiyun WM8962_HEADPHONE_MIXER_2, 7, outmux_text);
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun static const struct snd_kcontrol_new hpoutr_mux =
2087*4882a593Smuzhiyun SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(hpoutl_enum,
2090*4882a593Smuzhiyun WM8962_HEADPHONE_MIXER_1, 7, outmux_text);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun static const struct snd_kcontrol_new hpoutl_mux =
2093*4882a593Smuzhiyun SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun static const struct snd_kcontrol_new inpgal[] = {
2096*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
2097*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
2098*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
2099*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun static const struct snd_kcontrol_new inpgar[] = {
2103*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
2104*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
2105*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
2106*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun static const struct snd_kcontrol_new mixinl[] = {
2110*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
2111*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
2112*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun static const struct snd_kcontrol_new mixinr[] = {
2116*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
2117*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
2118*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun static const struct snd_kcontrol_new hpmixl[] = {
2122*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
2123*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
2124*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
2125*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
2126*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
2127*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun static const struct snd_kcontrol_new hpmixr[] = {
2131*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
2132*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
2133*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
2134*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
2135*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
2136*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun static const struct snd_kcontrol_new spkmixl[] = {
2140*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
2141*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
2142*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
2143*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
2144*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
2145*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
2146*4882a593Smuzhiyun };
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun static const struct snd_kcontrol_new spkmixr[] = {
2149*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
2150*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
2151*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
2152*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
2153*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
2154*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
2155*4882a593Smuzhiyun };
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
2158*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1L"),
2159*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1R"),
2160*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2L"),
2161*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2R"),
2162*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3L"),
2163*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3R"),
2164*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN4L"),
2165*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN4R"),
2166*4882a593Smuzhiyun SND_SOC_DAPM_SIGGEN("Beep"),
2167*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMICDAT"),
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS", WM8962_PWR_MGMT_1, 1, 0, NULL, 0),
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
2172*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, NULL, 0),
2173*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
2174*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
2175*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
2176*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DSP2", 1, WM8962_DSP2_POWER_MANAGEMENT,
2177*4882a593Smuzhiyun WM8962_DSP2_ENA_SHIFT, 0, dsp2_event,
2178*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2179*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TEMP_HP", SND_SOC_NOPM, 0, 0, tp_event,
2180*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
2181*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("TEMP_SPK", SND_SOC_NOPM, 0, 0, tp_event,
2182*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
2185*4882a593Smuzhiyun inpgal, ARRAY_SIZE(inpgal)),
2186*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
2187*4882a593Smuzhiyun inpgar, ARRAY_SIZE(inpgar)),
2188*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
2189*4882a593Smuzhiyun mixinl, ARRAY_SIZE(mixinl)),
2190*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
2191*4882a593Smuzhiyun mixinr, ARRAY_SIZE(mixinr)),
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("DMIC_ENA", NULL, 0, WM8962_PWR_MGMT_1, 10, 0),
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
2196*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
2199*4882a593Smuzhiyun SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
2202*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
2205*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
2208*4882a593Smuzhiyun hpmixl, ARRAY_SIZE(hpmixl)),
2209*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
2210*4882a593Smuzhiyun hpmixr, ARRAY_SIZE(hpmixr)),
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
2213*4882a593Smuzhiyun out_pga_event, SND_SOC_DAPM_POST_PMU),
2214*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
2215*4882a593Smuzhiyun out_pga_event, SND_SOC_DAPM_POST_PMU),
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
2218*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTL"),
2221*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUTR"),
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
2225*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
2226*4882a593Smuzhiyun spkmixl, ARRAY_SIZE(spkmixl)),
2227*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
2228*4882a593Smuzhiyun out_pga_event, SND_SOC_DAPM_POST_PMU),
2229*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Speaker Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
2230*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUT"),
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
2234*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
2235*4882a593Smuzhiyun spkmixl, ARRAY_SIZE(spkmixl)),
2236*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
2237*4882a593Smuzhiyun spkmixr, ARRAY_SIZE(spkmixr)),
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
2240*4882a593Smuzhiyun out_pga_event, SND_SOC_DAPM_POST_PMU),
2241*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
2242*4882a593Smuzhiyun out_pga_event, SND_SOC_DAPM_POST_PMU),
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
2245*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTL"),
2248*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTR"),
2249*4882a593Smuzhiyun };
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8962_intercon[] = {
2252*4882a593Smuzhiyun { "INPGAL", "IN1L Switch", "IN1L" },
2253*4882a593Smuzhiyun { "INPGAL", "IN2L Switch", "IN2L" },
2254*4882a593Smuzhiyun { "INPGAL", "IN3L Switch", "IN3L" },
2255*4882a593Smuzhiyun { "INPGAL", "IN4L Switch", "IN4L" },
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun { "INPGAR", "IN1R Switch", "IN1R" },
2258*4882a593Smuzhiyun { "INPGAR", "IN2R Switch", "IN2R" },
2259*4882a593Smuzhiyun { "INPGAR", "IN3R Switch", "IN3R" },
2260*4882a593Smuzhiyun { "INPGAR", "IN4R Switch", "IN4R" },
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun { "MIXINL", "IN2L Switch", "IN2L" },
2263*4882a593Smuzhiyun { "MIXINL", "IN3L Switch", "IN3L" },
2264*4882a593Smuzhiyun { "MIXINL", "PGA Switch", "INPGAL" },
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun { "MIXINR", "IN2R Switch", "IN2R" },
2267*4882a593Smuzhiyun { "MIXINR", "IN3R Switch", "IN3R" },
2268*4882a593Smuzhiyun { "MIXINR", "PGA Switch", "INPGAR" },
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun { "MICBIAS", NULL, "SYSCLK" },
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun { "DMIC_ENA", NULL, "DMICDAT" },
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun { "ADCL", NULL, "SYSCLK" },
2275*4882a593Smuzhiyun { "ADCL", NULL, "TOCLK" },
2276*4882a593Smuzhiyun { "ADCL", NULL, "MIXINL" },
2277*4882a593Smuzhiyun { "ADCL", NULL, "DMIC_ENA" },
2278*4882a593Smuzhiyun { "ADCL", NULL, "DSP2" },
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun { "ADCR", NULL, "SYSCLK" },
2281*4882a593Smuzhiyun { "ADCR", NULL, "TOCLK" },
2282*4882a593Smuzhiyun { "ADCR", NULL, "MIXINR" },
2283*4882a593Smuzhiyun { "ADCR", NULL, "DMIC_ENA" },
2284*4882a593Smuzhiyun { "ADCR", NULL, "DSP2" },
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun { "STL", "Left", "ADCL" },
2287*4882a593Smuzhiyun { "STL", "Right", "ADCR" },
2288*4882a593Smuzhiyun { "STL", NULL, "Class G" },
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun { "STR", "Left", "ADCL" },
2291*4882a593Smuzhiyun { "STR", "Right", "ADCR" },
2292*4882a593Smuzhiyun { "STR", NULL, "Class G" },
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun { "DACL", NULL, "SYSCLK" },
2295*4882a593Smuzhiyun { "DACL", NULL, "TOCLK" },
2296*4882a593Smuzhiyun { "DACL", NULL, "Beep" },
2297*4882a593Smuzhiyun { "DACL", NULL, "STL" },
2298*4882a593Smuzhiyun { "DACL", NULL, "DSP2" },
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun { "DACR", NULL, "SYSCLK" },
2301*4882a593Smuzhiyun { "DACR", NULL, "TOCLK" },
2302*4882a593Smuzhiyun { "DACR", NULL, "Beep" },
2303*4882a593Smuzhiyun { "DACR", NULL, "STR" },
2304*4882a593Smuzhiyun { "DACR", NULL, "DSP2" },
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun { "HPMIXL", "IN4L Switch", "IN4L" },
2307*4882a593Smuzhiyun { "HPMIXL", "IN4R Switch", "IN4R" },
2308*4882a593Smuzhiyun { "HPMIXL", "DACL Switch", "DACL" },
2309*4882a593Smuzhiyun { "HPMIXL", "DACR Switch", "DACR" },
2310*4882a593Smuzhiyun { "HPMIXL", "MIXINL Switch", "MIXINL" },
2311*4882a593Smuzhiyun { "HPMIXL", "MIXINR Switch", "MIXINR" },
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun { "HPMIXR", "IN4L Switch", "IN4L" },
2314*4882a593Smuzhiyun { "HPMIXR", "IN4R Switch", "IN4R" },
2315*4882a593Smuzhiyun { "HPMIXR", "DACL Switch", "DACL" },
2316*4882a593Smuzhiyun { "HPMIXR", "DACR Switch", "DACR" },
2317*4882a593Smuzhiyun { "HPMIXR", "MIXINL Switch", "MIXINL" },
2318*4882a593Smuzhiyun { "HPMIXR", "MIXINR Switch", "MIXINR" },
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun { "Left Bypass", NULL, "HPMIXL" },
2321*4882a593Smuzhiyun { "Left Bypass", NULL, "Class G" },
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun { "Right Bypass", NULL, "HPMIXR" },
2324*4882a593Smuzhiyun { "Right Bypass", NULL, "Class G" },
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun { "HPOUTL PGA", "Mixer", "Left Bypass" },
2327*4882a593Smuzhiyun { "HPOUTL PGA", "DAC", "DACL" },
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun { "HPOUTR PGA", "Mixer", "Right Bypass" },
2330*4882a593Smuzhiyun { "HPOUTR PGA", "DAC", "DACR" },
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun { "HPOUT", NULL, "HPOUTL PGA" },
2333*4882a593Smuzhiyun { "HPOUT", NULL, "HPOUTR PGA" },
2334*4882a593Smuzhiyun { "HPOUT", NULL, "Charge Pump" },
2335*4882a593Smuzhiyun { "HPOUT", NULL, "SYSCLK" },
2336*4882a593Smuzhiyun { "HPOUT", NULL, "TOCLK" },
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun { "HPOUTL", NULL, "HPOUT" },
2339*4882a593Smuzhiyun { "HPOUTR", NULL, "HPOUT" },
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun { "HPOUTL", NULL, "TEMP_HP" },
2342*4882a593Smuzhiyun { "HPOUTR", NULL, "TEMP_HP" },
2343*4882a593Smuzhiyun };
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
2346*4882a593Smuzhiyun { "Speaker Mixer", "IN4L Switch", "IN4L" },
2347*4882a593Smuzhiyun { "Speaker Mixer", "IN4R Switch", "IN4R" },
2348*4882a593Smuzhiyun { "Speaker Mixer", "DACL Switch", "DACL" },
2349*4882a593Smuzhiyun { "Speaker Mixer", "DACR Switch", "DACR" },
2350*4882a593Smuzhiyun { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
2351*4882a593Smuzhiyun { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun { "Speaker PGA", "Mixer", "Speaker Mixer" },
2354*4882a593Smuzhiyun { "Speaker PGA", "DAC", "DACL" },
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun { "Speaker Output", NULL, "Speaker PGA" },
2357*4882a593Smuzhiyun { "Speaker Output", NULL, "SYSCLK" },
2358*4882a593Smuzhiyun { "Speaker Output", NULL, "TOCLK" },
2359*4882a593Smuzhiyun { "Speaker Output", NULL, "TEMP_SPK" },
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun { "SPKOUT", NULL, "Speaker Output" },
2362*4882a593Smuzhiyun };
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
2365*4882a593Smuzhiyun { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
2366*4882a593Smuzhiyun { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
2367*4882a593Smuzhiyun { "SPKOUTL Mixer", "DACL Switch", "DACL" },
2368*4882a593Smuzhiyun { "SPKOUTL Mixer", "DACR Switch", "DACR" },
2369*4882a593Smuzhiyun { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
2370*4882a593Smuzhiyun { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
2373*4882a593Smuzhiyun { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
2374*4882a593Smuzhiyun { "SPKOUTR Mixer", "DACL Switch", "DACL" },
2375*4882a593Smuzhiyun { "SPKOUTR Mixer", "DACR Switch", "DACR" },
2376*4882a593Smuzhiyun { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
2377*4882a593Smuzhiyun { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
2380*4882a593Smuzhiyun { "SPKOUTL PGA", "DAC", "DACL" },
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
2383*4882a593Smuzhiyun { "SPKOUTR PGA", "DAC", "DACR" },
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
2386*4882a593Smuzhiyun { "SPKOUTL Output", NULL, "SYSCLK" },
2387*4882a593Smuzhiyun { "SPKOUTL Output", NULL, "TOCLK" },
2388*4882a593Smuzhiyun { "SPKOUTL Output", NULL, "TEMP_SPK" },
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
2391*4882a593Smuzhiyun { "SPKOUTR Output", NULL, "SYSCLK" },
2392*4882a593Smuzhiyun { "SPKOUTR Output", NULL, "TOCLK" },
2393*4882a593Smuzhiyun { "SPKOUTR Output", NULL, "TEMP_SPK" },
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun { "SPKOUTL", NULL, "SPKOUTL Output" },
2396*4882a593Smuzhiyun { "SPKOUTR", NULL, "SPKOUTR Output" },
2397*4882a593Smuzhiyun };
2398*4882a593Smuzhiyun
wm8962_add_widgets(struct snd_soc_component * component)2399*4882a593Smuzhiyun static int wm8962_add_widgets(struct snd_soc_component *component)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2402*4882a593Smuzhiyun struct wm8962_pdata *pdata = &wm8962->pdata;
2403*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8962_snd_controls,
2406*4882a593Smuzhiyun ARRAY_SIZE(wm8962_snd_controls));
2407*4882a593Smuzhiyun if (pdata->spk_mono)
2408*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8962_spk_mono_controls,
2409*4882a593Smuzhiyun ARRAY_SIZE(wm8962_spk_mono_controls));
2410*4882a593Smuzhiyun else
2411*4882a593Smuzhiyun snd_soc_add_component_controls(component, wm8962_spk_stereo_controls,
2412*4882a593Smuzhiyun ARRAY_SIZE(wm8962_spk_stereo_controls));
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8962_dapm_widgets,
2416*4882a593Smuzhiyun ARRAY_SIZE(wm8962_dapm_widgets));
2417*4882a593Smuzhiyun if (pdata->spk_mono)
2418*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_mono_widgets,
2419*4882a593Smuzhiyun ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
2420*4882a593Smuzhiyun else
2421*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_stereo_widgets,
2422*4882a593Smuzhiyun ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8962_intercon,
2425*4882a593Smuzhiyun ARRAY_SIZE(wm8962_intercon));
2426*4882a593Smuzhiyun if (pdata->spk_mono)
2427*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8962_spk_mono_intercon,
2428*4882a593Smuzhiyun ARRAY_SIZE(wm8962_spk_mono_intercon));
2429*4882a593Smuzhiyun else
2430*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, wm8962_spk_stereo_intercon,
2431*4882a593Smuzhiyun ARRAY_SIZE(wm8962_spk_stereo_intercon));
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, "Beep");
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun return 0;
2437*4882a593Smuzhiyun }
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun /* -1 for reserved values */
2440*4882a593Smuzhiyun static const int bclk_divs[] = {
2441*4882a593Smuzhiyun 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
2442*4882a593Smuzhiyun };
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun static const int sysclk_rates[] = {
2445*4882a593Smuzhiyun 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536, 3072, 6144
2446*4882a593Smuzhiyun };
2447*4882a593Smuzhiyun
wm8962_configure_bclk(struct snd_soc_component * component)2448*4882a593Smuzhiyun static void wm8962_configure_bclk(struct snd_soc_component *component)
2449*4882a593Smuzhiyun {
2450*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2451*4882a593Smuzhiyun int dspclk, i;
2452*4882a593Smuzhiyun int clocking2 = 0;
2453*4882a593Smuzhiyun int clocking4 = 0;
2454*4882a593Smuzhiyun int aif2 = 0;
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (!wm8962->sysclk_rate) {
2457*4882a593Smuzhiyun dev_dbg(component->dev, "No SYSCLK configured\n");
2458*4882a593Smuzhiyun return;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun if (!wm8962->bclk || !wm8962->lrclk) {
2462*4882a593Smuzhiyun dev_dbg(component->dev, "No audio clocks configured\n");
2463*4882a593Smuzhiyun return;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
2467*4882a593Smuzhiyun if (sysclk_rates[i] == wm8962->sysclk_rate / wm8962->lrclk) {
2468*4882a593Smuzhiyun clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
2469*4882a593Smuzhiyun break;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun if (i == ARRAY_SIZE(sysclk_rates)) {
2474*4882a593Smuzhiyun dev_err(component->dev, "Unsupported sysclk ratio %d\n",
2475*4882a593Smuzhiyun wm8962->sysclk_rate / wm8962->lrclk);
2476*4882a593Smuzhiyun return;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun dev_dbg(component->dev, "Selected sysclk ratio %d\n", sysclk_rates[i]);
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_CLOCKING_4,
2482*4882a593Smuzhiyun WM8962_SYSCLK_RATE_MASK, clocking4);
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun /* DSPCLK_DIV can be only generated correctly after enabling SYSCLK.
2485*4882a593Smuzhiyun * So we here provisionally enable it and then disable it afterward
2486*4882a593Smuzhiyun * if current bias_level hasn't reached SND_SOC_BIAS_ON.
2487*4882a593Smuzhiyun */
2488*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON)
2489*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_CLOCKING2,
2490*4882a593Smuzhiyun WM8962_SYSCLK_ENA_MASK, WM8962_SYSCLK_ENA);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun /* DSPCLK_DIV field in WM8962_CLOCKING1 register is used to generate
2493*4882a593Smuzhiyun * correct frequency of LRCLK and BCLK. Sometimes the read-only value
2494*4882a593Smuzhiyun * can't be updated timely after enabling SYSCLK. This results in wrong
2495*4882a593Smuzhiyun * calculation values. Delay is introduced here to wait for newest
2496*4882a593Smuzhiyun * value from register. The time of the delay should be at least
2497*4882a593Smuzhiyun * 500~1000us according to test.
2498*4882a593Smuzhiyun */
2499*4882a593Smuzhiyun usleep_range(500, 1000);
2500*4882a593Smuzhiyun dspclk = snd_soc_component_read(component, WM8962_CLOCKING1);
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON)
2503*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_CLOCKING2,
2504*4882a593Smuzhiyun WM8962_SYSCLK_ENA_MASK, 0);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun if (dspclk < 0) {
2507*4882a593Smuzhiyun dev_err(component->dev, "Failed to read DSPCLK: %d\n", dspclk);
2508*4882a593Smuzhiyun return;
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
2512*4882a593Smuzhiyun switch (dspclk) {
2513*4882a593Smuzhiyun case 0:
2514*4882a593Smuzhiyun dspclk = wm8962->sysclk_rate;
2515*4882a593Smuzhiyun break;
2516*4882a593Smuzhiyun case 1:
2517*4882a593Smuzhiyun dspclk = wm8962->sysclk_rate / 2;
2518*4882a593Smuzhiyun break;
2519*4882a593Smuzhiyun case 2:
2520*4882a593Smuzhiyun dspclk = wm8962->sysclk_rate / 4;
2521*4882a593Smuzhiyun break;
2522*4882a593Smuzhiyun default:
2523*4882a593Smuzhiyun dev_warn(component->dev, "Unknown DSPCLK divisor read back\n");
2524*4882a593Smuzhiyun dspclk = wm8962->sysclk_rate;
2525*4882a593Smuzhiyun }
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun dev_dbg(component->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun /* We're expecting an exact match */
2530*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
2531*4882a593Smuzhiyun if (bclk_divs[i] < 0)
2532*4882a593Smuzhiyun continue;
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun if (dspclk / bclk_divs[i] == wm8962->bclk) {
2535*4882a593Smuzhiyun dev_dbg(component->dev, "Selected BCLK_DIV %d for %dHz\n",
2536*4882a593Smuzhiyun bclk_divs[i], wm8962->bclk);
2537*4882a593Smuzhiyun clocking2 |= i;
2538*4882a593Smuzhiyun break;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun if (i == ARRAY_SIZE(bclk_divs)) {
2542*4882a593Smuzhiyun dev_err(component->dev, "Unsupported BCLK ratio %d\n",
2543*4882a593Smuzhiyun dspclk / wm8962->bclk);
2544*4882a593Smuzhiyun return;
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun aif2 |= wm8962->bclk / wm8962->lrclk;
2548*4882a593Smuzhiyun dev_dbg(component->dev, "Selected LRCLK divisor %d for %dHz\n",
2549*4882a593Smuzhiyun wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_CLOCKING2,
2552*4882a593Smuzhiyun WM8962_BCLK_DIV_MASK, clocking2);
2553*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_2,
2554*4882a593Smuzhiyun WM8962_AIF_RATE_MASK, aif2);
2555*4882a593Smuzhiyun }
2556*4882a593Smuzhiyun
wm8962_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)2557*4882a593Smuzhiyun static int wm8962_set_bias_level(struct snd_soc_component *component,
2558*4882a593Smuzhiyun enum snd_soc_bias_level level)
2559*4882a593Smuzhiyun {
2560*4882a593Smuzhiyun switch (level) {
2561*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
2562*4882a593Smuzhiyun break;
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
2565*4882a593Smuzhiyun /* VMID 2*50k */
2566*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_PWR_MGMT_1,
2567*4882a593Smuzhiyun WM8962_VMID_SEL_MASK, 0x80);
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun wm8962_configure_bclk(component);
2570*4882a593Smuzhiyun break;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
2573*4882a593Smuzhiyun /* VMID 2*250k */
2574*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_PWR_MGMT_1,
2575*4882a593Smuzhiyun WM8962_VMID_SEL_MASK, 0x100);
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
2578*4882a593Smuzhiyun msleep(100);
2579*4882a593Smuzhiyun break;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
2582*4882a593Smuzhiyun break;
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun return 0;
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun static const struct {
2589*4882a593Smuzhiyun int rate;
2590*4882a593Smuzhiyun int reg;
2591*4882a593Smuzhiyun } sr_vals[] = {
2592*4882a593Smuzhiyun { 48000, 0 },
2593*4882a593Smuzhiyun { 44100, 0 },
2594*4882a593Smuzhiyun { 32000, 1 },
2595*4882a593Smuzhiyun { 22050, 2 },
2596*4882a593Smuzhiyun { 24000, 2 },
2597*4882a593Smuzhiyun { 16000, 3 },
2598*4882a593Smuzhiyun { 11025, 4 },
2599*4882a593Smuzhiyun { 12000, 4 },
2600*4882a593Smuzhiyun { 8000, 5 },
2601*4882a593Smuzhiyun { 88200, 6 },
2602*4882a593Smuzhiyun { 96000, 6 },
2603*4882a593Smuzhiyun };
2604*4882a593Smuzhiyun
wm8962_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)2605*4882a593Smuzhiyun static int wm8962_hw_params(struct snd_pcm_substream *substream,
2606*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
2607*4882a593Smuzhiyun struct snd_soc_dai *dai)
2608*4882a593Smuzhiyun {
2609*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2610*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2611*4882a593Smuzhiyun int i;
2612*4882a593Smuzhiyun int aif0 = 0;
2613*4882a593Smuzhiyun int adctl3 = 0;
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun wm8962->bclk = snd_soc_params_to_bclk(params);
2616*4882a593Smuzhiyun if (params_channels(params) == 1)
2617*4882a593Smuzhiyun wm8962->bclk *= 2;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun wm8962->lrclk = params_rate(params);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
2622*4882a593Smuzhiyun if (sr_vals[i].rate == wm8962->lrclk) {
2623*4882a593Smuzhiyun adctl3 |= sr_vals[i].reg;
2624*4882a593Smuzhiyun break;
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun if (i == ARRAY_SIZE(sr_vals)) {
2628*4882a593Smuzhiyun dev_err(component->dev, "Unsupported rate %dHz\n", wm8962->lrclk);
2629*4882a593Smuzhiyun return -EINVAL;
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun if (wm8962->lrclk % 8000 == 0)
2633*4882a593Smuzhiyun adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun switch (params_width(params)) {
2636*4882a593Smuzhiyun case 16:
2637*4882a593Smuzhiyun break;
2638*4882a593Smuzhiyun case 20:
2639*4882a593Smuzhiyun aif0 |= 0x4;
2640*4882a593Smuzhiyun break;
2641*4882a593Smuzhiyun case 24:
2642*4882a593Smuzhiyun aif0 |= 0x8;
2643*4882a593Smuzhiyun break;
2644*4882a593Smuzhiyun case 32:
2645*4882a593Smuzhiyun aif0 |= 0xc;
2646*4882a593Smuzhiyun break;
2647*4882a593Smuzhiyun default:
2648*4882a593Smuzhiyun return -EINVAL;
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_0,
2652*4882a593Smuzhiyun WM8962_WL_MASK, aif0);
2653*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ADDITIONAL_CONTROL_3,
2654*4882a593Smuzhiyun WM8962_SAMPLE_RATE_INT_MODE |
2655*4882a593Smuzhiyun WM8962_SAMPLE_RATE_MASK, adctl3);
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun dev_dbg(component->dev, "hw_params set BCLK %dHz LRCLK %dHz\n",
2658*4882a593Smuzhiyun wm8962->bclk, wm8962->lrclk);
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON)
2661*4882a593Smuzhiyun wm8962_configure_bclk(component);
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun return 0;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
wm8962_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)2666*4882a593Smuzhiyun static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
2667*4882a593Smuzhiyun unsigned int freq, int dir)
2668*4882a593Smuzhiyun {
2669*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2670*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2671*4882a593Smuzhiyun int src;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun switch (clk_id) {
2674*4882a593Smuzhiyun case WM8962_SYSCLK_MCLK:
2675*4882a593Smuzhiyun wm8962->sysclk = WM8962_SYSCLK_MCLK;
2676*4882a593Smuzhiyun src = 0;
2677*4882a593Smuzhiyun break;
2678*4882a593Smuzhiyun case WM8962_SYSCLK_FLL:
2679*4882a593Smuzhiyun wm8962->sysclk = WM8962_SYSCLK_FLL;
2680*4882a593Smuzhiyun src = 1 << WM8962_SYSCLK_SRC_SHIFT;
2681*4882a593Smuzhiyun break;
2682*4882a593Smuzhiyun default:
2683*4882a593Smuzhiyun return -EINVAL;
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun
2686*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
2687*4882a593Smuzhiyun src);
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun wm8962->sysclk_rate = freq;
2690*4882a593Smuzhiyun
2691*4882a593Smuzhiyun return 0;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun
wm8962_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2694*4882a593Smuzhiyun static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2695*4882a593Smuzhiyun {
2696*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2697*4882a593Smuzhiyun int aif0 = 0;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2700*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
2701*4882a593Smuzhiyun aif0 |= WM8962_LRCLK_INV | 3;
2702*4882a593Smuzhiyun fallthrough;
2703*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
2704*4882a593Smuzhiyun aif0 |= 3;
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2707*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
2708*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
2709*4882a593Smuzhiyun break;
2710*4882a593Smuzhiyun default:
2711*4882a593Smuzhiyun return -EINVAL;
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun break;
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
2716*4882a593Smuzhiyun break;
2717*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
2718*4882a593Smuzhiyun aif0 |= 1;
2719*4882a593Smuzhiyun break;
2720*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
2721*4882a593Smuzhiyun aif0 |= 2;
2722*4882a593Smuzhiyun break;
2723*4882a593Smuzhiyun default:
2724*4882a593Smuzhiyun return -EINVAL;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2728*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
2729*4882a593Smuzhiyun break;
2730*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
2731*4882a593Smuzhiyun aif0 |= WM8962_BCLK_INV;
2732*4882a593Smuzhiyun break;
2733*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
2734*4882a593Smuzhiyun aif0 |= WM8962_LRCLK_INV;
2735*4882a593Smuzhiyun break;
2736*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
2737*4882a593Smuzhiyun aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
2738*4882a593Smuzhiyun break;
2739*4882a593Smuzhiyun default:
2740*4882a593Smuzhiyun return -EINVAL;
2741*4882a593Smuzhiyun }
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2744*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
2745*4882a593Smuzhiyun aif0 |= WM8962_MSTR;
2746*4882a593Smuzhiyun break;
2747*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
2748*4882a593Smuzhiyun break;
2749*4882a593Smuzhiyun default:
2750*4882a593Smuzhiyun return -EINVAL;
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_0,
2754*4882a593Smuzhiyun WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
2755*4882a593Smuzhiyun WM8962_LRCLK_INV, aif0);
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun return 0;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun struct _fll_div {
2761*4882a593Smuzhiyun u16 fll_fratio;
2762*4882a593Smuzhiyun u16 fll_outdiv;
2763*4882a593Smuzhiyun u16 fll_refclk_div;
2764*4882a593Smuzhiyun u16 n;
2765*4882a593Smuzhiyun u16 theta;
2766*4882a593Smuzhiyun u16 lambda;
2767*4882a593Smuzhiyun };
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun /* The size in bits of the FLL divide multiplied by 10
2770*4882a593Smuzhiyun * to allow rounding later */
2771*4882a593Smuzhiyun #define FIXED_FLL_SIZE ((1 << 16) * 10)
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun static struct {
2774*4882a593Smuzhiyun unsigned int min;
2775*4882a593Smuzhiyun unsigned int max;
2776*4882a593Smuzhiyun u16 fll_fratio;
2777*4882a593Smuzhiyun int ratio;
2778*4882a593Smuzhiyun } fll_fratios[] = {
2779*4882a593Smuzhiyun { 0, 64000, 4, 16 },
2780*4882a593Smuzhiyun { 64000, 128000, 3, 8 },
2781*4882a593Smuzhiyun { 128000, 256000, 2, 4 },
2782*4882a593Smuzhiyun { 256000, 1000000, 1, 2 },
2783*4882a593Smuzhiyun { 1000000, 13500000, 0, 1 },
2784*4882a593Smuzhiyun };
2785*4882a593Smuzhiyun
fll_factors(struct _fll_div * fll_div,unsigned int Fref,unsigned int Fout)2786*4882a593Smuzhiyun static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
2787*4882a593Smuzhiyun unsigned int Fout)
2788*4882a593Smuzhiyun {
2789*4882a593Smuzhiyun unsigned int target;
2790*4882a593Smuzhiyun unsigned int div;
2791*4882a593Smuzhiyun unsigned int fratio, gcd_fll;
2792*4882a593Smuzhiyun int i;
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun /* Fref must be <=13.5MHz */
2795*4882a593Smuzhiyun div = 1;
2796*4882a593Smuzhiyun fll_div->fll_refclk_div = 0;
2797*4882a593Smuzhiyun while ((Fref / div) > 13500000) {
2798*4882a593Smuzhiyun div *= 2;
2799*4882a593Smuzhiyun fll_div->fll_refclk_div++;
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun if (div > 4) {
2802*4882a593Smuzhiyun pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2803*4882a593Smuzhiyun Fref);
2804*4882a593Smuzhiyun return -EINVAL;
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun /* Apply the division for our remaining calculations */
2811*4882a593Smuzhiyun Fref /= div;
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun /* Fvco should be 90-100MHz; don't check the upper bound */
2814*4882a593Smuzhiyun div = 2;
2815*4882a593Smuzhiyun while (Fout * div < 90000000) {
2816*4882a593Smuzhiyun div++;
2817*4882a593Smuzhiyun if (div > 64) {
2818*4882a593Smuzhiyun pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2819*4882a593Smuzhiyun Fout);
2820*4882a593Smuzhiyun return -EINVAL;
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun target = Fout * div;
2824*4882a593Smuzhiyun fll_div->fll_outdiv = div - 1;
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun pr_debug("FLL Fvco=%dHz\n", target);
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun /* Find an appropriate FLL_FRATIO and factor it out of the target */
2829*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2830*4882a593Smuzhiyun if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2831*4882a593Smuzhiyun fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2832*4882a593Smuzhiyun fratio = fll_fratios[i].ratio;
2833*4882a593Smuzhiyun break;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun if (i == ARRAY_SIZE(fll_fratios)) {
2837*4882a593Smuzhiyun pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2838*4882a593Smuzhiyun return -EINVAL;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun fll_div->n = target / (fratio * Fref);
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun if (target % Fref == 0) {
2844*4882a593Smuzhiyun fll_div->theta = 0;
2845*4882a593Smuzhiyun fll_div->lambda = 1;
2846*4882a593Smuzhiyun } else {
2847*4882a593Smuzhiyun gcd_fll = gcd(target, fratio * Fref);
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun fll_div->theta = (target - (fll_div->n * fratio * Fref))
2850*4882a593Smuzhiyun / gcd_fll;
2851*4882a593Smuzhiyun fll_div->lambda = (fratio * Fref) / gcd_fll;
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2855*4882a593Smuzhiyun fll_div->n, fll_div->theta, fll_div->lambda);
2856*4882a593Smuzhiyun pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2857*4882a593Smuzhiyun fll_div->fll_fratio, fll_div->fll_outdiv,
2858*4882a593Smuzhiyun fll_div->fll_refclk_div);
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun return 0;
2861*4882a593Smuzhiyun }
2862*4882a593Smuzhiyun
wm8962_set_fll(struct snd_soc_component * component,int fll_id,int source,unsigned int Fref,unsigned int Fout)2863*4882a593Smuzhiyun static int wm8962_set_fll(struct snd_soc_component *component, int fll_id, int source,
2864*4882a593Smuzhiyun unsigned int Fref, unsigned int Fout)
2865*4882a593Smuzhiyun {
2866*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2867*4882a593Smuzhiyun struct _fll_div fll_div;
2868*4882a593Smuzhiyun unsigned long timeout;
2869*4882a593Smuzhiyun int ret;
2870*4882a593Smuzhiyun int fll1 = 0;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun /* Any change? */
2873*4882a593Smuzhiyun if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
2874*4882a593Smuzhiyun Fout == wm8962->fll_fout)
2875*4882a593Smuzhiyun return 0;
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun if (Fout == 0) {
2878*4882a593Smuzhiyun dev_dbg(component->dev, "FLL disabled\n");
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun wm8962->fll_fref = 0;
2881*4882a593Smuzhiyun wm8962->fll_fout = 0;
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
2884*4882a593Smuzhiyun WM8962_FLL_ENA, 0);
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun pm_runtime_put(component->dev);
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun return 0;
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun ret = fll_factors(&fll_div, Fref, Fout);
2892*4882a593Smuzhiyun if (ret != 0)
2893*4882a593Smuzhiyun return ret;
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun /* Parameters good, disable so we can reprogram */
2896*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun switch (fll_id) {
2899*4882a593Smuzhiyun case WM8962_FLL_MCLK:
2900*4882a593Smuzhiyun case WM8962_FLL_BCLK:
2901*4882a593Smuzhiyun case WM8962_FLL_OSC:
2902*4882a593Smuzhiyun fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
2903*4882a593Smuzhiyun break;
2904*4882a593Smuzhiyun case WM8962_FLL_INT:
2905*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
2906*4882a593Smuzhiyun WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
2907*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_5,
2908*4882a593Smuzhiyun WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
2909*4882a593Smuzhiyun break;
2910*4882a593Smuzhiyun default:
2911*4882a593Smuzhiyun dev_err(component->dev, "Unknown FLL source %d\n", ret);
2912*4882a593Smuzhiyun return -EINVAL;
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun if (fll_div.theta)
2916*4882a593Smuzhiyun fll1 |= WM8962_FLL_FRAC;
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun /* Stop the FLL while we reconfigure */
2919*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
2920*4882a593Smuzhiyun
2921*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_2,
2922*4882a593Smuzhiyun WM8962_FLL_OUTDIV_MASK |
2923*4882a593Smuzhiyun WM8962_FLL_REFCLK_DIV_MASK,
2924*4882a593Smuzhiyun (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
2925*4882a593Smuzhiyun (fll_div.fll_refclk_div));
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_3,
2928*4882a593Smuzhiyun WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_FLL_CONTROL_6, fll_div.theta);
2931*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_FLL_CONTROL_7, fll_div.lambda);
2932*4882a593Smuzhiyun snd_soc_component_write(component, WM8962_FLL_CONTROL_8, fll_div.n);
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun reinit_completion(&wm8962->fll_lock);
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun ret = pm_runtime_get_sync(component->dev);
2937*4882a593Smuzhiyun if (ret < 0) {
2938*4882a593Smuzhiyun pm_runtime_put_noidle(component->dev);
2939*4882a593Smuzhiyun dev_err(component->dev, "Failed to resume device: %d\n", ret);
2940*4882a593Smuzhiyun return ret;
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
2944*4882a593Smuzhiyun WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
2945*4882a593Smuzhiyun WM8962_FLL_ENA, fll1 | WM8962_FLL_ENA);
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun dev_dbg(component->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun /* This should be a massive overestimate but go even
2950*4882a593Smuzhiyun * higher if we'll error out
2951*4882a593Smuzhiyun */
2952*4882a593Smuzhiyun if (wm8962->irq)
2953*4882a593Smuzhiyun timeout = msecs_to_jiffies(5);
2954*4882a593Smuzhiyun else
2955*4882a593Smuzhiyun timeout = msecs_to_jiffies(1);
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&wm8962->fll_lock,
2958*4882a593Smuzhiyun timeout);
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun if (timeout == 0 && wm8962->irq) {
2961*4882a593Smuzhiyun dev_err(component->dev, "FLL lock timed out");
2962*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
2963*4882a593Smuzhiyun WM8962_FLL_ENA, 0);
2964*4882a593Smuzhiyun pm_runtime_put(component->dev);
2965*4882a593Smuzhiyun return -ETIMEDOUT;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun wm8962->fll_fref = Fref;
2969*4882a593Smuzhiyun wm8962->fll_fout = Fout;
2970*4882a593Smuzhiyun wm8962->fll_src = source;
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun return 0;
2973*4882a593Smuzhiyun }
2974*4882a593Smuzhiyun
wm8962_mute(struct snd_soc_dai * dai,int mute,int direction)2975*4882a593Smuzhiyun static int wm8962_mute(struct snd_soc_dai *dai, int mute, int direction)
2976*4882a593Smuzhiyun {
2977*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2978*4882a593Smuzhiyun int val, ret;
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun if (mute)
2981*4882a593Smuzhiyun val = WM8962_DAC_MUTE | WM8962_DAC_MUTE_ALT;
2982*4882a593Smuzhiyun else
2983*4882a593Smuzhiyun val = 0;
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun /**
2986*4882a593Smuzhiyun * The DAC mute bit is mirrored in two registers, update both to keep
2987*4882a593Smuzhiyun * the register cache consistent.
2988*4882a593Smuzhiyun */
2989*4882a593Smuzhiyun ret = snd_soc_component_update_bits(component, WM8962_CLASS_D_CONTROL_1,
2990*4882a593Smuzhiyun WM8962_DAC_MUTE_ALT, val);
2991*4882a593Smuzhiyun if (ret < 0)
2992*4882a593Smuzhiyun return ret;
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun return snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
2995*4882a593Smuzhiyun WM8962_DAC_MUTE, val);
2996*4882a593Smuzhiyun }
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun #define WM8962_RATES (SNDRV_PCM_RATE_8000_48000 |\
2999*4882a593Smuzhiyun SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun #define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
3002*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8962_dai_ops = {
3005*4882a593Smuzhiyun .hw_params = wm8962_hw_params,
3006*4882a593Smuzhiyun .set_sysclk = wm8962_set_dai_sysclk,
3007*4882a593Smuzhiyun .set_fmt = wm8962_set_dai_fmt,
3008*4882a593Smuzhiyun .mute_stream = wm8962_mute,
3009*4882a593Smuzhiyun .no_capture_mute = 1,
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8962_dai = {
3013*4882a593Smuzhiyun .name = "wm8962",
3014*4882a593Smuzhiyun .playback = {
3015*4882a593Smuzhiyun .stream_name = "Playback",
3016*4882a593Smuzhiyun .channels_min = 1,
3017*4882a593Smuzhiyun .channels_max = 2,
3018*4882a593Smuzhiyun .rates = WM8962_RATES,
3019*4882a593Smuzhiyun .formats = WM8962_FORMATS,
3020*4882a593Smuzhiyun },
3021*4882a593Smuzhiyun .capture = {
3022*4882a593Smuzhiyun .stream_name = "Capture",
3023*4882a593Smuzhiyun .channels_min = 1,
3024*4882a593Smuzhiyun .channels_max = 2,
3025*4882a593Smuzhiyun .rates = WM8962_RATES,
3026*4882a593Smuzhiyun .formats = WM8962_FORMATS,
3027*4882a593Smuzhiyun },
3028*4882a593Smuzhiyun .ops = &wm8962_dai_ops,
3029*4882a593Smuzhiyun .symmetric_rates = 1,
3030*4882a593Smuzhiyun };
3031*4882a593Smuzhiyun
wm8962_mic_work(struct work_struct * work)3032*4882a593Smuzhiyun static void wm8962_mic_work(struct work_struct *work)
3033*4882a593Smuzhiyun {
3034*4882a593Smuzhiyun struct wm8962_priv *wm8962 = container_of(work,
3035*4882a593Smuzhiyun struct wm8962_priv,
3036*4882a593Smuzhiyun mic_work.work);
3037*4882a593Smuzhiyun struct snd_soc_component *component = wm8962->component;
3038*4882a593Smuzhiyun int status = 0;
3039*4882a593Smuzhiyun int irq_pol = 0;
3040*4882a593Smuzhiyun int reg;
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun reg = snd_soc_component_read(component, WM8962_ADDITIONAL_CONTROL_4);
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun if (reg & WM8962_MICDET_STS) {
3045*4882a593Smuzhiyun status |= SND_JACK_MICROPHONE;
3046*4882a593Smuzhiyun irq_pol |= WM8962_MICD_IRQ_POL;
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun
3049*4882a593Smuzhiyun if (reg & WM8962_MICSHORT_STS) {
3050*4882a593Smuzhiyun status |= SND_JACK_BTN_0;
3051*4882a593Smuzhiyun irq_pol |= WM8962_MICSCD_IRQ_POL;
3052*4882a593Smuzhiyun }
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun snd_soc_jack_report(wm8962->jack, status,
3055*4882a593Smuzhiyun SND_JACK_MICROPHONE | SND_JACK_BTN_0);
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_MICINT_SOURCE_POL,
3058*4882a593Smuzhiyun WM8962_MICSCD_IRQ_POL |
3059*4882a593Smuzhiyun WM8962_MICD_IRQ_POL, irq_pol);
3060*4882a593Smuzhiyun }
3061*4882a593Smuzhiyun
wm8962_irq(int irq,void * data)3062*4882a593Smuzhiyun static irqreturn_t wm8962_irq(int irq, void *data)
3063*4882a593Smuzhiyun {
3064*4882a593Smuzhiyun struct device *dev = data;
3065*4882a593Smuzhiyun struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3066*4882a593Smuzhiyun unsigned int mask;
3067*4882a593Smuzhiyun unsigned int active;
3068*4882a593Smuzhiyun int reg, ret;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
3071*4882a593Smuzhiyun if (ret < 0) {
3072*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
3073*4882a593Smuzhiyun dev_err(dev, "Failed to resume: %d\n", ret);
3074*4882a593Smuzhiyun return IRQ_NONE;
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun
3077*4882a593Smuzhiyun ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2_MASK,
3078*4882a593Smuzhiyun &mask);
3079*4882a593Smuzhiyun if (ret != 0) {
3080*4882a593Smuzhiyun pm_runtime_put(dev);
3081*4882a593Smuzhiyun dev_err(dev, "Failed to read interrupt mask: %d\n",
3082*4882a593Smuzhiyun ret);
3083*4882a593Smuzhiyun return IRQ_NONE;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, &active);
3087*4882a593Smuzhiyun if (ret != 0) {
3088*4882a593Smuzhiyun pm_runtime_put(dev);
3089*4882a593Smuzhiyun dev_err(dev, "Failed to read interrupt: %d\n", ret);
3090*4882a593Smuzhiyun return IRQ_NONE;
3091*4882a593Smuzhiyun }
3092*4882a593Smuzhiyun
3093*4882a593Smuzhiyun active &= ~mask;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun if (!active) {
3096*4882a593Smuzhiyun pm_runtime_put(dev);
3097*4882a593Smuzhiyun return IRQ_NONE;
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun /* Acknowledge the interrupts */
3101*4882a593Smuzhiyun ret = regmap_write(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, active);
3102*4882a593Smuzhiyun if (ret != 0)
3103*4882a593Smuzhiyun dev_warn(dev, "Failed to ack interrupt: %d\n", ret);
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun if (active & WM8962_FLL_LOCK_EINT) {
3106*4882a593Smuzhiyun dev_dbg(dev, "FLL locked\n");
3107*4882a593Smuzhiyun complete(&wm8962->fll_lock);
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun if (active & WM8962_FIFOS_ERR_EINT)
3111*4882a593Smuzhiyun dev_err(dev, "FIFO error\n");
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun if (active & WM8962_TEMP_SHUT_EINT) {
3114*4882a593Smuzhiyun dev_crit(dev, "Thermal shutdown\n");
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun ret = regmap_read(wm8962->regmap,
3117*4882a593Smuzhiyun WM8962_THERMAL_SHUTDOWN_STATUS, ®);
3118*4882a593Smuzhiyun if (ret != 0) {
3119*4882a593Smuzhiyun dev_warn(dev, "Failed to read thermal status: %d\n",
3120*4882a593Smuzhiyun ret);
3121*4882a593Smuzhiyun reg = 0;
3122*4882a593Smuzhiyun }
3123*4882a593Smuzhiyun
3124*4882a593Smuzhiyun if (reg & WM8962_TEMP_ERR_HP)
3125*4882a593Smuzhiyun dev_crit(dev, "Headphone thermal error\n");
3126*4882a593Smuzhiyun if (reg & WM8962_TEMP_WARN_HP)
3127*4882a593Smuzhiyun dev_crit(dev, "Headphone thermal warning\n");
3128*4882a593Smuzhiyun if (reg & WM8962_TEMP_ERR_SPK)
3129*4882a593Smuzhiyun dev_crit(dev, "Speaker thermal error\n");
3130*4882a593Smuzhiyun if (reg & WM8962_TEMP_WARN_SPK)
3131*4882a593Smuzhiyun dev_crit(dev, "Speaker thermal warning\n");
3132*4882a593Smuzhiyun }
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) {
3135*4882a593Smuzhiyun dev_dbg(dev, "Microphone event detected\n");
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun #ifndef CONFIG_SND_SOC_WM8962_MODULE
3138*4882a593Smuzhiyun trace_snd_soc_jack_irq(dev_name(dev));
3139*4882a593Smuzhiyun #endif
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun pm_wakeup_event(dev, 300);
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun queue_delayed_work(system_power_efficient_wq,
3144*4882a593Smuzhiyun &wm8962->mic_work,
3145*4882a593Smuzhiyun msecs_to_jiffies(250));
3146*4882a593Smuzhiyun }
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun pm_runtime_put(dev);
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun return IRQ_HANDLED;
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun /**
3154*4882a593Smuzhiyun * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ
3155*4882a593Smuzhiyun *
3156*4882a593Smuzhiyun * @component: WM8962 component
3157*4882a593Smuzhiyun * @jack: jack to report detection events on
3158*4882a593Smuzhiyun *
3159*4882a593Smuzhiyun * Enable microphone detection via IRQ on the WM8962. If GPIOs are
3160*4882a593Smuzhiyun * being used to bring out signals to the processor then only platform
3161*4882a593Smuzhiyun * data configuration is needed for WM8962 and processor GPIOs should
3162*4882a593Smuzhiyun * be configured using snd_soc_jack_add_gpios() instead.
3163*4882a593Smuzhiyun *
3164*4882a593Smuzhiyun * If no jack is supplied detection will be disabled.
3165*4882a593Smuzhiyun */
wm8962_mic_detect(struct snd_soc_component * component,struct snd_soc_jack * jack)3166*4882a593Smuzhiyun int wm8962_mic_detect(struct snd_soc_component *component, struct snd_soc_jack *jack)
3167*4882a593Smuzhiyun {
3168*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3169*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3170*4882a593Smuzhiyun int irq_mask, enable;
3171*4882a593Smuzhiyun
3172*4882a593Smuzhiyun wm8962->jack = jack;
3173*4882a593Smuzhiyun if (jack) {
3174*4882a593Smuzhiyun irq_mask = 0;
3175*4882a593Smuzhiyun enable = WM8962_MICDET_ENA;
3176*4882a593Smuzhiyun } else {
3177*4882a593Smuzhiyun irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT;
3178*4882a593Smuzhiyun enable = 0;
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_INTERRUPT_STATUS_2_MASK,
3182*4882a593Smuzhiyun WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask);
3183*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_ADDITIONAL_CONTROL_4,
3184*4882a593Smuzhiyun WM8962_MICDET_ENA, enable);
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun /* Send an initial empty report */
3187*4882a593Smuzhiyun snd_soc_jack_report(wm8962->jack, 0,
3188*4882a593Smuzhiyun SND_JACK_MICROPHONE | SND_JACK_BTN_0);
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun if (jack) {
3193*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "SYSCLK");
3194*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "MICBIAS");
3195*4882a593Smuzhiyun } else {
3196*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm, "SYSCLK");
3197*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm, "MICBIAS");
3198*4882a593Smuzhiyun }
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun return 0;
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm8962_mic_detect);
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun static int beep_rates[] = {
3207*4882a593Smuzhiyun 500, 1000, 2000, 4000,
3208*4882a593Smuzhiyun };
3209*4882a593Smuzhiyun
wm8962_beep_work(struct work_struct * work)3210*4882a593Smuzhiyun static void wm8962_beep_work(struct work_struct *work)
3211*4882a593Smuzhiyun {
3212*4882a593Smuzhiyun struct wm8962_priv *wm8962 =
3213*4882a593Smuzhiyun container_of(work, struct wm8962_priv, beep_work);
3214*4882a593Smuzhiyun struct snd_soc_component *component = wm8962->component;
3215*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3216*4882a593Smuzhiyun int i;
3217*4882a593Smuzhiyun int reg = 0;
3218*4882a593Smuzhiyun int best = 0;
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun if (wm8962->beep_rate) {
3221*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
3222*4882a593Smuzhiyun if (abs(wm8962->beep_rate - beep_rates[i]) <
3223*4882a593Smuzhiyun abs(wm8962->beep_rate - beep_rates[best]))
3224*4882a593Smuzhiyun best = i;
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun dev_dbg(component->dev, "Set beep rate %dHz for requested %dHz\n",
3228*4882a593Smuzhiyun beep_rates[best], wm8962->beep_rate);
3229*4882a593Smuzhiyun
3230*4882a593Smuzhiyun reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun snd_soc_dapm_enable_pin(dapm, "Beep");
3233*4882a593Smuzhiyun } else {
3234*4882a593Smuzhiyun dev_dbg(component->dev, "Disabling beep\n");
3235*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, "Beep");
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_BEEP_GENERATOR_1,
3239*4882a593Smuzhiyun WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
3242*4882a593Smuzhiyun }
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun /* For usability define a way of injecting beep events for the device -
3245*4882a593Smuzhiyun * many systems will not have a keyboard.
3246*4882a593Smuzhiyun */
wm8962_beep_event(struct input_dev * dev,unsigned int type,unsigned int code,int hz)3247*4882a593Smuzhiyun static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
3248*4882a593Smuzhiyun unsigned int code, int hz)
3249*4882a593Smuzhiyun {
3250*4882a593Smuzhiyun struct snd_soc_component *component = input_get_drvdata(dev);
3251*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3252*4882a593Smuzhiyun
3253*4882a593Smuzhiyun dev_dbg(component->dev, "Beep event %x %x\n", code, hz);
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun switch (code) {
3256*4882a593Smuzhiyun case SND_BELL:
3257*4882a593Smuzhiyun if (hz)
3258*4882a593Smuzhiyun hz = 1000;
3259*4882a593Smuzhiyun case SND_TONE:
3260*4882a593Smuzhiyun break;
3261*4882a593Smuzhiyun default:
3262*4882a593Smuzhiyun return -1;
3263*4882a593Smuzhiyun }
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun /* Kick the beep from a workqueue */
3266*4882a593Smuzhiyun wm8962->beep_rate = hz;
3267*4882a593Smuzhiyun schedule_work(&wm8962->beep_work);
3268*4882a593Smuzhiyun return 0;
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun
wm8962_beep_set(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)3271*4882a593Smuzhiyun static ssize_t wm8962_beep_set(struct device *dev,
3272*4882a593Smuzhiyun struct device_attribute *attr,
3273*4882a593Smuzhiyun const char *buf, size_t count)
3274*4882a593Smuzhiyun {
3275*4882a593Smuzhiyun struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3276*4882a593Smuzhiyun long int time;
3277*4882a593Smuzhiyun int ret;
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun ret = kstrtol(buf, 10, &time);
3280*4882a593Smuzhiyun if (ret != 0)
3281*4882a593Smuzhiyun return ret;
3282*4882a593Smuzhiyun
3283*4882a593Smuzhiyun input_event(wm8962->beep, EV_SND, SND_TONE, time);
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun return count;
3286*4882a593Smuzhiyun }
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun static DEVICE_ATTR(beep, 0200, NULL, wm8962_beep_set);
3289*4882a593Smuzhiyun
wm8962_init_beep(struct snd_soc_component * component)3290*4882a593Smuzhiyun static void wm8962_init_beep(struct snd_soc_component *component)
3291*4882a593Smuzhiyun {
3292*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3293*4882a593Smuzhiyun int ret;
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun wm8962->beep = devm_input_allocate_device(component->dev);
3296*4882a593Smuzhiyun if (!wm8962->beep) {
3297*4882a593Smuzhiyun dev_err(component->dev, "Failed to allocate beep device\n");
3298*4882a593Smuzhiyun return;
3299*4882a593Smuzhiyun }
3300*4882a593Smuzhiyun
3301*4882a593Smuzhiyun INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
3302*4882a593Smuzhiyun wm8962->beep_rate = 0;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun wm8962->beep->name = "WM8962 Beep Generator";
3305*4882a593Smuzhiyun wm8962->beep->phys = dev_name(component->dev);
3306*4882a593Smuzhiyun wm8962->beep->id.bustype = BUS_I2C;
3307*4882a593Smuzhiyun
3308*4882a593Smuzhiyun wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
3309*4882a593Smuzhiyun wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
3310*4882a593Smuzhiyun wm8962->beep->event = wm8962_beep_event;
3311*4882a593Smuzhiyun wm8962->beep->dev.parent = component->dev;
3312*4882a593Smuzhiyun input_set_drvdata(wm8962->beep, component);
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun ret = input_register_device(wm8962->beep);
3315*4882a593Smuzhiyun if (ret != 0) {
3316*4882a593Smuzhiyun wm8962->beep = NULL;
3317*4882a593Smuzhiyun dev_err(component->dev, "Failed to register beep device\n");
3318*4882a593Smuzhiyun }
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun ret = device_create_file(component->dev, &dev_attr_beep);
3321*4882a593Smuzhiyun if (ret != 0) {
3322*4882a593Smuzhiyun dev_err(component->dev, "Failed to create keyclick file: %d\n",
3323*4882a593Smuzhiyun ret);
3324*4882a593Smuzhiyun }
3325*4882a593Smuzhiyun }
3326*4882a593Smuzhiyun
wm8962_free_beep(struct snd_soc_component * component)3327*4882a593Smuzhiyun static void wm8962_free_beep(struct snd_soc_component *component)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun device_remove_file(component->dev, &dev_attr_beep);
3332*4882a593Smuzhiyun cancel_work_sync(&wm8962->beep_work);
3333*4882a593Smuzhiyun wm8962->beep = NULL;
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun
wm8962_set_gpio_mode(struct wm8962_priv * wm8962,int gpio)3338*4882a593Smuzhiyun static void wm8962_set_gpio_mode(struct wm8962_priv *wm8962, int gpio)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun int mask = 0;
3341*4882a593Smuzhiyun int val = 0;
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun /* Some of the GPIOs are behind MFP configuration and need to
3344*4882a593Smuzhiyun * be put into GPIO mode. */
3345*4882a593Smuzhiyun switch (gpio) {
3346*4882a593Smuzhiyun case 2:
3347*4882a593Smuzhiyun mask = WM8962_CLKOUT2_SEL_MASK;
3348*4882a593Smuzhiyun val = 1 << WM8962_CLKOUT2_SEL_SHIFT;
3349*4882a593Smuzhiyun break;
3350*4882a593Smuzhiyun case 3:
3351*4882a593Smuzhiyun mask = WM8962_CLKOUT3_SEL_MASK;
3352*4882a593Smuzhiyun val = 1 << WM8962_CLKOUT3_SEL_SHIFT;
3353*4882a593Smuzhiyun break;
3354*4882a593Smuzhiyun default:
3355*4882a593Smuzhiyun break;
3356*4882a593Smuzhiyun }
3357*4882a593Smuzhiyun
3358*4882a593Smuzhiyun if (mask)
3359*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ANALOGUE_CLOCKING1,
3360*4882a593Smuzhiyun mask, val);
3361*4882a593Smuzhiyun }
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
wm8962_gpio_request(struct gpio_chip * chip,unsigned offset)3364*4882a593Smuzhiyun static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset)
3365*4882a593Smuzhiyun {
3366*4882a593Smuzhiyun struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun /* The WM8962 GPIOs aren't linearly numbered. For simplicity
3369*4882a593Smuzhiyun * we export linear numbers and error out if the unsupported
3370*4882a593Smuzhiyun * ones are requsted.
3371*4882a593Smuzhiyun */
3372*4882a593Smuzhiyun switch (offset + 1) {
3373*4882a593Smuzhiyun case 2:
3374*4882a593Smuzhiyun case 3:
3375*4882a593Smuzhiyun case 5:
3376*4882a593Smuzhiyun case 6:
3377*4882a593Smuzhiyun break;
3378*4882a593Smuzhiyun default:
3379*4882a593Smuzhiyun return -EINVAL;
3380*4882a593Smuzhiyun }
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun wm8962_set_gpio_mode(wm8962, offset + 1);
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun return 0;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
wm8962_gpio_set(struct gpio_chip * chip,unsigned offset,int value)3387*4882a593Smuzhiyun static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3388*4882a593Smuzhiyun {
3389*4882a593Smuzhiyun struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
3390*4882a593Smuzhiyun struct snd_soc_component *component = wm8962->component;
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM8962_GPIO_BASE + offset,
3393*4882a593Smuzhiyun WM8962_GP2_LVL, !!value << WM8962_GP2_LVL_SHIFT);
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun
wm8962_gpio_direction_out(struct gpio_chip * chip,unsigned offset,int value)3396*4882a593Smuzhiyun static int wm8962_gpio_direction_out(struct gpio_chip *chip,
3397*4882a593Smuzhiyun unsigned offset, int value)
3398*4882a593Smuzhiyun {
3399*4882a593Smuzhiyun struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
3400*4882a593Smuzhiyun struct snd_soc_component *component = wm8962->component;
3401*4882a593Smuzhiyun int ret, val;
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun /* Force function 1 (logic output) */
3404*4882a593Smuzhiyun val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT);
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun ret = snd_soc_component_update_bits(component, WM8962_GPIO_BASE + offset,
3407*4882a593Smuzhiyun WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val);
3408*4882a593Smuzhiyun if (ret < 0)
3409*4882a593Smuzhiyun return ret;
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun return 0;
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun
3414*4882a593Smuzhiyun static const struct gpio_chip wm8962_template_chip = {
3415*4882a593Smuzhiyun .label = "wm8962",
3416*4882a593Smuzhiyun .owner = THIS_MODULE,
3417*4882a593Smuzhiyun .request = wm8962_gpio_request,
3418*4882a593Smuzhiyun .direction_output = wm8962_gpio_direction_out,
3419*4882a593Smuzhiyun .set = wm8962_gpio_set,
3420*4882a593Smuzhiyun .can_sleep = 1,
3421*4882a593Smuzhiyun };
3422*4882a593Smuzhiyun
wm8962_init_gpio(struct snd_soc_component * component)3423*4882a593Smuzhiyun static void wm8962_init_gpio(struct snd_soc_component *component)
3424*4882a593Smuzhiyun {
3425*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3426*4882a593Smuzhiyun struct wm8962_pdata *pdata = &wm8962->pdata;
3427*4882a593Smuzhiyun int ret;
3428*4882a593Smuzhiyun
3429*4882a593Smuzhiyun wm8962->gpio_chip = wm8962_template_chip;
3430*4882a593Smuzhiyun wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO;
3431*4882a593Smuzhiyun wm8962->gpio_chip.parent = component->dev;
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun if (pdata->gpio_base)
3434*4882a593Smuzhiyun wm8962->gpio_chip.base = pdata->gpio_base;
3435*4882a593Smuzhiyun else
3436*4882a593Smuzhiyun wm8962->gpio_chip.base = -1;
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun ret = gpiochip_add_data(&wm8962->gpio_chip, wm8962);
3439*4882a593Smuzhiyun if (ret != 0)
3440*4882a593Smuzhiyun dev_err(component->dev, "Failed to add GPIOs: %d\n", ret);
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
wm8962_free_gpio(struct snd_soc_component * component)3443*4882a593Smuzhiyun static void wm8962_free_gpio(struct snd_soc_component *component)
3444*4882a593Smuzhiyun {
3445*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3446*4882a593Smuzhiyun
3447*4882a593Smuzhiyun gpiochip_remove(&wm8962->gpio_chip);
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun #else
wm8962_init_gpio(struct snd_soc_component * component)3450*4882a593Smuzhiyun static void wm8962_init_gpio(struct snd_soc_component *component)
3451*4882a593Smuzhiyun {
3452*4882a593Smuzhiyun }
3453*4882a593Smuzhiyun
wm8962_free_gpio(struct snd_soc_component * component)3454*4882a593Smuzhiyun static void wm8962_free_gpio(struct snd_soc_component *component)
3455*4882a593Smuzhiyun {
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun #endif
3458*4882a593Smuzhiyun
wm8962_probe(struct snd_soc_component * component)3459*4882a593Smuzhiyun static int wm8962_probe(struct snd_soc_component *component)
3460*4882a593Smuzhiyun {
3461*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3462*4882a593Smuzhiyun int ret;
3463*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3464*4882a593Smuzhiyun int i;
3465*4882a593Smuzhiyun bool dmicclk, dmicdat;
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun wm8962->component = component;
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
3470*4882a593Smuzhiyun wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
3471*4882a593Smuzhiyun wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
3472*4882a593Smuzhiyun wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
3473*4882a593Smuzhiyun wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
3474*4882a593Smuzhiyun wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
3475*4882a593Smuzhiyun wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
3476*4882a593Smuzhiyun wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
3477*4882a593Smuzhiyun
3478*4882a593Smuzhiyun /* This should really be moved into the regulator core */
3479*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
3480*4882a593Smuzhiyun ret = devm_regulator_register_notifier(
3481*4882a593Smuzhiyun wm8962->supplies[i].consumer,
3482*4882a593Smuzhiyun &wm8962->disable_nb[i]);
3483*4882a593Smuzhiyun if (ret != 0) {
3484*4882a593Smuzhiyun dev_err(component->dev,
3485*4882a593Smuzhiyun "Failed to register regulator notifier: %d\n",
3486*4882a593Smuzhiyun ret);
3487*4882a593Smuzhiyun }
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun wm8962_add_widgets(component);
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun /* Save boards having to disable DMIC when not in use */
3493*4882a593Smuzhiyun dmicclk = false;
3494*4882a593Smuzhiyun dmicdat = false;
3495*4882a593Smuzhiyun for (i = 1; i < WM8962_MAX_GPIO; i++) {
3496*4882a593Smuzhiyun /*
3497*4882a593Smuzhiyun * Register 515 (WM8962_GPIO_BASE + 3) does not exist,
3498*4882a593Smuzhiyun * so skip its access
3499*4882a593Smuzhiyun */
3500*4882a593Smuzhiyun if (i == 3)
3501*4882a593Smuzhiyun continue;
3502*4882a593Smuzhiyun switch (snd_soc_component_read(component, WM8962_GPIO_BASE + i)
3503*4882a593Smuzhiyun & WM8962_GP2_FN_MASK) {
3504*4882a593Smuzhiyun case WM8962_GPIO_FN_DMICCLK:
3505*4882a593Smuzhiyun dmicclk = true;
3506*4882a593Smuzhiyun break;
3507*4882a593Smuzhiyun case WM8962_GPIO_FN_DMICDAT:
3508*4882a593Smuzhiyun dmicdat = true;
3509*4882a593Smuzhiyun break;
3510*4882a593Smuzhiyun default:
3511*4882a593Smuzhiyun break;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun if (!dmicclk || !dmicdat) {
3515*4882a593Smuzhiyun dev_dbg(component->dev, "DMIC not in use, disabling\n");
3516*4882a593Smuzhiyun snd_soc_dapm_nc_pin(dapm, "DMICDAT");
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun if (dmicclk != dmicdat)
3519*4882a593Smuzhiyun dev_warn(component->dev, "DMIC GPIOs partially configured\n");
3520*4882a593Smuzhiyun
3521*4882a593Smuzhiyun wm8962_init_beep(component);
3522*4882a593Smuzhiyun wm8962_init_gpio(component);
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun return 0;
3525*4882a593Smuzhiyun }
3526*4882a593Smuzhiyun
wm8962_remove(struct snd_soc_component * component)3527*4882a593Smuzhiyun static void wm8962_remove(struct snd_soc_component *component)
3528*4882a593Smuzhiyun {
3529*4882a593Smuzhiyun struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3530*4882a593Smuzhiyun
3531*4882a593Smuzhiyun cancel_delayed_work_sync(&wm8962->mic_work);
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun wm8962_free_gpio(component);
3534*4882a593Smuzhiyun wm8962_free_beep(component);
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8962 = {
3538*4882a593Smuzhiyun .probe = wm8962_probe,
3539*4882a593Smuzhiyun .remove = wm8962_remove,
3540*4882a593Smuzhiyun .set_bias_level = wm8962_set_bias_level,
3541*4882a593Smuzhiyun .set_pll = wm8962_set_fll,
3542*4882a593Smuzhiyun .use_pmdown_time = 1,
3543*4882a593Smuzhiyun .endianness = 1,
3544*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun /* Improve power consumption for IN4 DC measurement mode */
3548*4882a593Smuzhiyun static const struct reg_sequence wm8962_dc_measure[] = {
3549*4882a593Smuzhiyun { 0xfd, 0x1 },
3550*4882a593Smuzhiyun { 0xcc, 0x40 },
3551*4882a593Smuzhiyun { 0xfd, 0 },
3552*4882a593Smuzhiyun };
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun static const struct regmap_config wm8962_regmap = {
3555*4882a593Smuzhiyun .reg_bits = 16,
3556*4882a593Smuzhiyun .val_bits = 16,
3557*4882a593Smuzhiyun
3558*4882a593Smuzhiyun .max_register = WM8962_MAX_REGISTER,
3559*4882a593Smuzhiyun .reg_defaults = wm8962_reg,
3560*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(wm8962_reg),
3561*4882a593Smuzhiyun .volatile_reg = wm8962_volatile_register,
3562*4882a593Smuzhiyun .readable_reg = wm8962_readable_register,
3563*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
3564*4882a593Smuzhiyun };
3565*4882a593Smuzhiyun
wm8962_set_pdata_from_of(struct i2c_client * i2c,struct wm8962_pdata * pdata)3566*4882a593Smuzhiyun static int wm8962_set_pdata_from_of(struct i2c_client *i2c,
3567*4882a593Smuzhiyun struct wm8962_pdata *pdata)
3568*4882a593Smuzhiyun {
3569*4882a593Smuzhiyun const struct device_node *np = i2c->dev.of_node;
3570*4882a593Smuzhiyun u32 val32;
3571*4882a593Smuzhiyun int i;
3572*4882a593Smuzhiyun
3573*4882a593Smuzhiyun if (of_property_read_bool(np, "spk-mono"))
3574*4882a593Smuzhiyun pdata->spk_mono = true;
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun if (of_property_read_u32(np, "mic-cfg", &val32) >= 0)
3577*4882a593Smuzhiyun pdata->mic_cfg = val32;
3578*4882a593Smuzhiyun
3579*4882a593Smuzhiyun if (of_property_read_u32_array(np, "gpio-cfg", pdata->gpio_init,
3580*4882a593Smuzhiyun ARRAY_SIZE(pdata->gpio_init)) >= 0)
3581*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++) {
3582*4882a593Smuzhiyun /*
3583*4882a593Smuzhiyun * The range of GPIO register value is [0x0, 0xffff]
3584*4882a593Smuzhiyun * While the default value of each register is 0x0
3585*4882a593Smuzhiyun * Any other value will be regarded as default value
3586*4882a593Smuzhiyun */
3587*4882a593Smuzhiyun if (pdata->gpio_init[i] > 0xffff)
3588*4882a593Smuzhiyun pdata->gpio_init[i] = 0x0;
3589*4882a593Smuzhiyun }
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun pdata->mclk = devm_clk_get(&i2c->dev, NULL);
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun return 0;
3594*4882a593Smuzhiyun }
3595*4882a593Smuzhiyun
wm8962_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)3596*4882a593Smuzhiyun static int wm8962_i2c_probe(struct i2c_client *i2c,
3597*4882a593Smuzhiyun const struct i2c_device_id *id)
3598*4882a593Smuzhiyun {
3599*4882a593Smuzhiyun struct wm8962_pdata *pdata = dev_get_platdata(&i2c->dev);
3600*4882a593Smuzhiyun struct wm8962_priv *wm8962;
3601*4882a593Smuzhiyun unsigned int reg;
3602*4882a593Smuzhiyun int ret, i, irq_pol, trigger;
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun wm8962 = devm_kzalloc(&i2c->dev, sizeof(*wm8962), GFP_KERNEL);
3605*4882a593Smuzhiyun if (wm8962 == NULL)
3606*4882a593Smuzhiyun return -ENOMEM;
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun mutex_init(&wm8962->dsp2_ena_lock);
3609*4882a593Smuzhiyun
3610*4882a593Smuzhiyun i2c_set_clientdata(i2c, wm8962);
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work);
3613*4882a593Smuzhiyun init_completion(&wm8962->fll_lock);
3614*4882a593Smuzhiyun wm8962->irq = i2c->irq;
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun /* If platform data was supplied, update the default data in priv */
3617*4882a593Smuzhiyun if (pdata) {
3618*4882a593Smuzhiyun memcpy(&wm8962->pdata, pdata, sizeof(struct wm8962_pdata));
3619*4882a593Smuzhiyun } else if (i2c->dev.of_node) {
3620*4882a593Smuzhiyun ret = wm8962_set_pdata_from_of(i2c, &wm8962->pdata);
3621*4882a593Smuzhiyun if (ret != 0)
3622*4882a593Smuzhiyun return ret;
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun /* Mark the mclk pointer to NULL if no mclk assigned */
3626*4882a593Smuzhiyun if (IS_ERR(wm8962->pdata.mclk)) {
3627*4882a593Smuzhiyun /* But do not ignore the request for probe defer */
3628*4882a593Smuzhiyun if (PTR_ERR(wm8962->pdata.mclk) == -EPROBE_DEFER)
3629*4882a593Smuzhiyun return -EPROBE_DEFER;
3630*4882a593Smuzhiyun wm8962->pdata.mclk = NULL;
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
3634*4882a593Smuzhiyun wm8962->supplies[i].supply = wm8962_supply_names[i];
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8962->supplies),
3637*4882a593Smuzhiyun wm8962->supplies);
3638*4882a593Smuzhiyun if (ret != 0) {
3639*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3640*4882a593Smuzhiyun goto err;
3641*4882a593Smuzhiyun }
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
3644*4882a593Smuzhiyun wm8962->supplies);
3645*4882a593Smuzhiyun if (ret != 0) {
3646*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
3647*4882a593Smuzhiyun return ret;
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun wm8962->regmap = devm_regmap_init_i2c(i2c, &wm8962_regmap);
3651*4882a593Smuzhiyun if (IS_ERR(wm8962->regmap)) {
3652*4882a593Smuzhiyun ret = PTR_ERR(wm8962->regmap);
3653*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
3654*4882a593Smuzhiyun goto err_enable;
3655*4882a593Smuzhiyun }
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun /*
3658*4882a593Smuzhiyun * We haven't marked the chip revision as volatile due to
3659*4882a593Smuzhiyun * sharing a register with the right input volume; explicitly
3660*4882a593Smuzhiyun * bypass the cache to read it.
3661*4882a593Smuzhiyun */
3662*4882a593Smuzhiyun regcache_cache_bypass(wm8962->regmap, true);
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun ret = regmap_read(wm8962->regmap, WM8962_SOFTWARE_RESET, ®);
3665*4882a593Smuzhiyun if (ret < 0) {
3666*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read ID register\n");
3667*4882a593Smuzhiyun goto err_enable;
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun if (reg != 0x6243) {
3670*4882a593Smuzhiyun dev_err(&i2c->dev,
3671*4882a593Smuzhiyun "Device is not a WM8962, ID %x != 0x6243\n", reg);
3672*4882a593Smuzhiyun ret = -EINVAL;
3673*4882a593Smuzhiyun goto err_enable;
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun ret = regmap_read(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME, ®);
3677*4882a593Smuzhiyun if (ret < 0) {
3678*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read device revision: %d\n",
3679*4882a593Smuzhiyun ret);
3680*4882a593Smuzhiyun goto err_enable;
3681*4882a593Smuzhiyun }
3682*4882a593Smuzhiyun
3683*4882a593Smuzhiyun dev_info(&i2c->dev, "customer id %x revision %c\n",
3684*4882a593Smuzhiyun (reg & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
3685*4882a593Smuzhiyun ((reg & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
3686*4882a593Smuzhiyun + 'A');
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun regcache_cache_bypass(wm8962->regmap, false);
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun ret = wm8962_reset(wm8962);
3691*4882a593Smuzhiyun if (ret < 0) {
3692*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to issue reset\n");
3693*4882a593Smuzhiyun goto err_enable;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun /* SYSCLK defaults to on; make sure it is off so we can safely
3697*4882a593Smuzhiyun * write to registers if the device is declocked.
3698*4882a593Smuzhiyun */
3699*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
3700*4882a593Smuzhiyun WM8962_SYSCLK_ENA, 0);
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun /* Ensure we have soft control over all registers */
3703*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
3704*4882a593Smuzhiyun WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun /* Ensure that the oscillator and PLLs are disabled */
3707*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_PLL2,
3708*4882a593Smuzhiyun WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
3709*4882a593Smuzhiyun 0);
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun /* Apply static configuration for GPIOs */
3712*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm8962->pdata.gpio_init); i++)
3713*4882a593Smuzhiyun if (wm8962->pdata.gpio_init[i]) {
3714*4882a593Smuzhiyun wm8962_set_gpio_mode(wm8962, i + 1);
3715*4882a593Smuzhiyun regmap_write(wm8962->regmap, 0x200 + i,
3716*4882a593Smuzhiyun wm8962->pdata.gpio_init[i] & 0xffff);
3717*4882a593Smuzhiyun }
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun /* Put the speakers into mono mode? */
3721*4882a593Smuzhiyun if (wm8962->pdata.spk_mono)
3722*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_CLASS_D_CONTROL_2,
3723*4882a593Smuzhiyun WM8962_SPK_MONO_MASK, WM8962_SPK_MONO);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun /* Micbias setup, detection enable and detection
3726*4882a593Smuzhiyun * threasholds. */
3727*4882a593Smuzhiyun if (wm8962->pdata.mic_cfg)
3728*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
3729*4882a593Smuzhiyun WM8962_MICDET_ENA |
3730*4882a593Smuzhiyun WM8962_MICDET_THR_MASK |
3731*4882a593Smuzhiyun WM8962_MICSHORT_THR_MASK |
3732*4882a593Smuzhiyun WM8962_MICBIAS_LVL,
3733*4882a593Smuzhiyun wm8962->pdata.mic_cfg);
3734*4882a593Smuzhiyun
3735*4882a593Smuzhiyun /* Latch volume update bits */
3736*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_LEFT_INPUT_VOLUME,
3737*4882a593Smuzhiyun WM8962_IN_VU, WM8962_IN_VU);
3738*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME,
3739*4882a593Smuzhiyun WM8962_IN_VU, WM8962_IN_VU);
3740*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_LEFT_ADC_VOLUME,
3741*4882a593Smuzhiyun WM8962_ADC_VU, WM8962_ADC_VU);
3742*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_RIGHT_ADC_VOLUME,
3743*4882a593Smuzhiyun WM8962_ADC_VU, WM8962_ADC_VU);
3744*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_LEFT_DAC_VOLUME,
3745*4882a593Smuzhiyun WM8962_DAC_VU, WM8962_DAC_VU);
3746*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_RIGHT_DAC_VOLUME,
3747*4882a593Smuzhiyun WM8962_DAC_VU, WM8962_DAC_VU);
3748*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_SPKOUTL_VOLUME,
3749*4882a593Smuzhiyun WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
3750*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_SPKOUTR_VOLUME,
3751*4882a593Smuzhiyun WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
3752*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_HPOUTL_VOLUME,
3753*4882a593Smuzhiyun WM8962_HPOUT_VU, WM8962_HPOUT_VU);
3754*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_HPOUTR_VOLUME,
3755*4882a593Smuzhiyun WM8962_HPOUT_VU, WM8962_HPOUT_VU);
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun /* Stereo control for EQ */
3758*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_EQ1,
3759*4882a593Smuzhiyun WM8962_EQ_SHARED_COEFF, 0);
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun /* Don't debouce interrupts so we don't need SYSCLK */
3762*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_IRQ_DEBOUNCE,
3763*4882a593Smuzhiyun WM8962_FLL_LOCK_DB | WM8962_PLL3_LOCK_DB |
3764*4882a593Smuzhiyun WM8962_PLL2_LOCK_DB | WM8962_TEMP_SHUT_DB,
3765*4882a593Smuzhiyun 0);
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun if (wm8962->pdata.in4_dc_measure) {
3768*4882a593Smuzhiyun ret = regmap_register_patch(wm8962->regmap,
3769*4882a593Smuzhiyun wm8962_dc_measure,
3770*4882a593Smuzhiyun ARRAY_SIZE(wm8962_dc_measure));
3771*4882a593Smuzhiyun if (ret != 0)
3772*4882a593Smuzhiyun dev_err(&i2c->dev,
3773*4882a593Smuzhiyun "Failed to configure for DC measurement: %d\n",
3774*4882a593Smuzhiyun ret);
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
3777*4882a593Smuzhiyun if (wm8962->irq) {
3778*4882a593Smuzhiyun if (wm8962->pdata.irq_active_low) {
3779*4882a593Smuzhiyun trigger = IRQF_TRIGGER_LOW;
3780*4882a593Smuzhiyun irq_pol = WM8962_IRQ_POL;
3781*4882a593Smuzhiyun } else {
3782*4882a593Smuzhiyun trigger = IRQF_TRIGGER_HIGH;
3783*4882a593Smuzhiyun irq_pol = 0;
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_INTERRUPT_CONTROL,
3787*4882a593Smuzhiyun WM8962_IRQ_POL, irq_pol);
3788*4882a593Smuzhiyun
3789*4882a593Smuzhiyun ret = devm_request_threaded_irq(&i2c->dev, wm8962->irq, NULL,
3790*4882a593Smuzhiyun wm8962_irq,
3791*4882a593Smuzhiyun trigger | IRQF_ONESHOT,
3792*4882a593Smuzhiyun "wm8962", &i2c->dev);
3793*4882a593Smuzhiyun if (ret != 0) {
3794*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
3795*4882a593Smuzhiyun wm8962->irq, ret);
3796*4882a593Smuzhiyun wm8962->irq = 0;
3797*4882a593Smuzhiyun /* Non-fatal */
3798*4882a593Smuzhiyun } else {
3799*4882a593Smuzhiyun /* Enable some IRQs by default */
3800*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap,
3801*4882a593Smuzhiyun WM8962_INTERRUPT_STATUS_2_MASK,
3802*4882a593Smuzhiyun WM8962_FLL_LOCK_EINT |
3803*4882a593Smuzhiyun WM8962_TEMP_SHUT_EINT |
3804*4882a593Smuzhiyun WM8962_FIFOS_ERR_EINT, 0);
3805*4882a593Smuzhiyun }
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun
3808*4882a593Smuzhiyun pm_runtime_enable(&i2c->dev);
3809*4882a593Smuzhiyun pm_request_idle(&i2c->dev);
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
3812*4882a593Smuzhiyun &soc_component_dev_wm8962, &wm8962_dai, 1);
3813*4882a593Smuzhiyun if (ret < 0)
3814*4882a593Smuzhiyun goto err_pm_runtime;
3815*4882a593Smuzhiyun
3816*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
3817*4882a593Smuzhiyun WM8962_TEMP_ENA_HP_MASK, 0);
3818*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
3819*4882a593Smuzhiyun WM8962_TEMP_ENA_SPK_MASK, 0);
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun regcache_cache_only(wm8962->regmap, true);
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun /* The drivers should power up as needed */
3824*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
3825*4882a593Smuzhiyun
3826*4882a593Smuzhiyun return 0;
3827*4882a593Smuzhiyun
3828*4882a593Smuzhiyun err_pm_runtime:
3829*4882a593Smuzhiyun pm_runtime_disable(&i2c->dev);
3830*4882a593Smuzhiyun err_enable:
3831*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
3832*4882a593Smuzhiyun err:
3833*4882a593Smuzhiyun return ret;
3834*4882a593Smuzhiyun }
3835*4882a593Smuzhiyun
wm8962_i2c_remove(struct i2c_client * client)3836*4882a593Smuzhiyun static int wm8962_i2c_remove(struct i2c_client *client)
3837*4882a593Smuzhiyun {
3838*4882a593Smuzhiyun pm_runtime_disable(&client->dev);
3839*4882a593Smuzhiyun return 0;
3840*4882a593Smuzhiyun }
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun #ifdef CONFIG_PM
wm8962_runtime_resume(struct device * dev)3843*4882a593Smuzhiyun static int wm8962_runtime_resume(struct device *dev)
3844*4882a593Smuzhiyun {
3845*4882a593Smuzhiyun struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3846*4882a593Smuzhiyun int ret;
3847*4882a593Smuzhiyun
3848*4882a593Smuzhiyun ret = clk_prepare_enable(wm8962->pdata.mclk);
3849*4882a593Smuzhiyun if (ret) {
3850*4882a593Smuzhiyun dev_err(dev, "Failed to enable MCLK: %d\n", ret);
3851*4882a593Smuzhiyun return ret;
3852*4882a593Smuzhiyun }
3853*4882a593Smuzhiyun
3854*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
3855*4882a593Smuzhiyun wm8962->supplies);
3856*4882a593Smuzhiyun if (ret != 0) {
3857*4882a593Smuzhiyun dev_err(dev, "Failed to enable supplies: %d\n", ret);
3858*4882a593Smuzhiyun goto disable_clock;
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun regcache_cache_only(wm8962->regmap, false);
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun wm8962_reset(wm8962);
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun regcache_mark_dirty(wm8962->regmap);
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun /* SYSCLK defaults to on; make sure it is off so we can safely
3868*4882a593Smuzhiyun * write to registers if the device is declocked.
3869*4882a593Smuzhiyun */
3870*4882a593Smuzhiyun regmap_write_bits(wm8962->regmap, WM8962_CLOCKING2,
3871*4882a593Smuzhiyun WM8962_SYSCLK_ENA, 0);
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun /* Ensure we have soft control over all registers */
3874*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
3875*4882a593Smuzhiyun WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
3876*4882a593Smuzhiyun
3877*4882a593Smuzhiyun /* Ensure that the oscillator and PLLs are disabled */
3878*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_PLL2,
3879*4882a593Smuzhiyun WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
3880*4882a593Smuzhiyun 0);
3881*4882a593Smuzhiyun
3882*4882a593Smuzhiyun regcache_sync(wm8962->regmap);
3883*4882a593Smuzhiyun
3884*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
3885*4882a593Smuzhiyun WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA,
3886*4882a593Smuzhiyun WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA);
3887*4882a593Smuzhiyun
3888*4882a593Smuzhiyun /* Bias enable at 2*5k (fast start-up) */
3889*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
3890*4882a593Smuzhiyun WM8962_BIAS_ENA | WM8962_VMID_SEL_MASK,
3891*4882a593Smuzhiyun WM8962_BIAS_ENA | 0x180);
3892*4882a593Smuzhiyun
3893*4882a593Smuzhiyun msleep(5);
3894*4882a593Smuzhiyun
3895*4882a593Smuzhiyun return 0;
3896*4882a593Smuzhiyun
3897*4882a593Smuzhiyun disable_clock:
3898*4882a593Smuzhiyun clk_disable_unprepare(wm8962->pdata.mclk);
3899*4882a593Smuzhiyun return ret;
3900*4882a593Smuzhiyun }
3901*4882a593Smuzhiyun
wm8962_runtime_suspend(struct device * dev)3902*4882a593Smuzhiyun static int wm8962_runtime_suspend(struct device *dev)
3903*4882a593Smuzhiyun {
3904*4882a593Smuzhiyun struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3905*4882a593Smuzhiyun
3906*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
3907*4882a593Smuzhiyun WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
3910*4882a593Smuzhiyun WM8962_STARTUP_BIAS_ENA |
3911*4882a593Smuzhiyun WM8962_VMID_BUF_ENA, 0);
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun regcache_cache_only(wm8962->regmap, true);
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
3916*4882a593Smuzhiyun wm8962->supplies);
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun clk_disable_unprepare(wm8962->pdata.mclk);
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun return 0;
3921*4882a593Smuzhiyun }
3922*4882a593Smuzhiyun #endif
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun static const struct dev_pm_ops wm8962_pm = {
3925*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
3926*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(wm8962_runtime_suspend, wm8962_runtime_resume, NULL)
3927*4882a593Smuzhiyun };
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun static const struct i2c_device_id wm8962_i2c_id[] = {
3930*4882a593Smuzhiyun { "wm8962", 0 },
3931*4882a593Smuzhiyun { }
3932*4882a593Smuzhiyun };
3933*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
3934*4882a593Smuzhiyun
3935*4882a593Smuzhiyun static const struct of_device_id wm8962_of_match[] = {
3936*4882a593Smuzhiyun { .compatible = "wlf,wm8962", },
3937*4882a593Smuzhiyun { }
3938*4882a593Smuzhiyun };
3939*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wm8962_of_match);
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun static struct i2c_driver wm8962_i2c_driver = {
3942*4882a593Smuzhiyun .driver = {
3943*4882a593Smuzhiyun .name = "wm8962",
3944*4882a593Smuzhiyun .of_match_table = wm8962_of_match,
3945*4882a593Smuzhiyun .pm = &wm8962_pm,
3946*4882a593Smuzhiyun },
3947*4882a593Smuzhiyun .probe = wm8962_i2c_probe,
3948*4882a593Smuzhiyun .remove = wm8962_i2c_remove,
3949*4882a593Smuzhiyun .id_table = wm8962_i2c_id,
3950*4882a593Smuzhiyun };
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun module_i2c_driver(wm8962_i2c_driver);
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8962 driver");
3955*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3956*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3957