xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8904.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8904.h  --  WM8904 ASoC driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Wolfson Microelectronics, plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef _WM8904_H
11*4882a593Smuzhiyun #define _WM8904_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define WM8904_CLK_AUTO 0
14*4882a593Smuzhiyun #define WM8904_CLK_MCLK 1
15*4882a593Smuzhiyun #define WM8904_CLK_FLL  2
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define WM8904_FLL_MCLK          1
18*4882a593Smuzhiyun #define WM8904_FLL_BCLK          2
19*4882a593Smuzhiyun #define WM8904_FLL_LRCLK         3
20*4882a593Smuzhiyun #define WM8904_FLL_FREE_RUNNING  4
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * Register values.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #define WM8904_SW_RESET_AND_ID                  0x00
26*4882a593Smuzhiyun #define WM8904_REVISION				0x01
27*4882a593Smuzhiyun #define WM8904_BIAS_CONTROL_0                   0x04
28*4882a593Smuzhiyun #define WM8904_VMID_CONTROL_0                   0x05
29*4882a593Smuzhiyun #define WM8904_MIC_BIAS_CONTROL_0               0x06
30*4882a593Smuzhiyun #define WM8904_MIC_BIAS_CONTROL_1               0x07
31*4882a593Smuzhiyun #define WM8904_ANALOGUE_DAC_0                   0x08
32*4882a593Smuzhiyun #define WM8904_MIC_FILTER_CONTROL               0x09
33*4882a593Smuzhiyun #define WM8904_ANALOGUE_ADC_0                   0x0A
34*4882a593Smuzhiyun #define WM8904_POWER_MANAGEMENT_0               0x0C
35*4882a593Smuzhiyun #define WM8904_POWER_MANAGEMENT_2               0x0E
36*4882a593Smuzhiyun #define WM8904_POWER_MANAGEMENT_3               0x0F
37*4882a593Smuzhiyun #define WM8904_POWER_MANAGEMENT_6               0x12
38*4882a593Smuzhiyun #define WM8904_CLOCK_RATES_0                    0x14
39*4882a593Smuzhiyun #define WM8904_CLOCK_RATES_1                    0x15
40*4882a593Smuzhiyun #define WM8904_CLOCK_RATES_2                    0x16
41*4882a593Smuzhiyun #define WM8904_AUDIO_INTERFACE_0                0x18
42*4882a593Smuzhiyun #define WM8904_AUDIO_INTERFACE_1                0x19
43*4882a593Smuzhiyun #define WM8904_AUDIO_INTERFACE_2                0x1A
44*4882a593Smuzhiyun #define WM8904_AUDIO_INTERFACE_3                0x1B
45*4882a593Smuzhiyun #define WM8904_DAC_DIGITAL_VOLUME_LEFT          0x1E
46*4882a593Smuzhiyun #define WM8904_DAC_DIGITAL_VOLUME_RIGHT         0x1F
47*4882a593Smuzhiyun #define WM8904_DAC_DIGITAL_0                    0x20
48*4882a593Smuzhiyun #define WM8904_DAC_DIGITAL_1                    0x21
49*4882a593Smuzhiyun #define WM8904_ADC_DIGITAL_VOLUME_LEFT          0x24
50*4882a593Smuzhiyun #define WM8904_ADC_DIGITAL_VOLUME_RIGHT         0x25
51*4882a593Smuzhiyun #define WM8904_ADC_DIGITAL_0                    0x26
52*4882a593Smuzhiyun #define WM8904_DIGITAL_MICROPHONE_0             0x27
53*4882a593Smuzhiyun #define WM8904_DRC_0                            0x28
54*4882a593Smuzhiyun #define WM8904_DRC_1                            0x29
55*4882a593Smuzhiyun #define WM8904_DRC_2                            0x2A
56*4882a593Smuzhiyun #define WM8904_DRC_3                            0x2B
57*4882a593Smuzhiyun #define WM8904_ANALOGUE_LEFT_INPUT_0            0x2C
58*4882a593Smuzhiyun #define WM8904_ANALOGUE_RIGHT_INPUT_0           0x2D
59*4882a593Smuzhiyun #define WM8904_ANALOGUE_LEFT_INPUT_1            0x2E
60*4882a593Smuzhiyun #define WM8904_ANALOGUE_RIGHT_INPUT_1           0x2F
61*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUT1_LEFT               0x39
62*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUT1_RIGHT              0x3A
63*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUT2_LEFT               0x3B
64*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUT2_RIGHT              0x3C
65*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUT12_ZC                0x3D
66*4882a593Smuzhiyun #define WM8904_DC_SERVO_0                       0x43
67*4882a593Smuzhiyun #define WM8904_DC_SERVO_1                       0x44
68*4882a593Smuzhiyun #define WM8904_DC_SERVO_2                       0x45
69*4882a593Smuzhiyun #define WM8904_DC_SERVO_4                       0x47
70*4882a593Smuzhiyun #define WM8904_DC_SERVO_5                       0x48
71*4882a593Smuzhiyun #define WM8904_DC_SERVO_6                       0x49
72*4882a593Smuzhiyun #define WM8904_DC_SERVO_7                       0x4A
73*4882a593Smuzhiyun #define WM8904_DC_SERVO_8                       0x4B
74*4882a593Smuzhiyun #define WM8904_DC_SERVO_9                       0x4C
75*4882a593Smuzhiyun #define WM8904_DC_SERVO_READBACK_0              0x4D
76*4882a593Smuzhiyun #define WM8904_ANALOGUE_HP_0                    0x5A
77*4882a593Smuzhiyun #define WM8904_ANALOGUE_LINEOUT_0               0x5E
78*4882a593Smuzhiyun #define WM8904_CHARGE_PUMP_0                    0x62
79*4882a593Smuzhiyun #define WM8904_CLASS_W_0                        0x68
80*4882a593Smuzhiyun #define WM8904_WRITE_SEQUENCER_0                0x6C
81*4882a593Smuzhiyun #define WM8904_WRITE_SEQUENCER_1                0x6D
82*4882a593Smuzhiyun #define WM8904_WRITE_SEQUENCER_2                0x6E
83*4882a593Smuzhiyun #define WM8904_WRITE_SEQUENCER_3                0x6F
84*4882a593Smuzhiyun #define WM8904_WRITE_SEQUENCER_4                0x70
85*4882a593Smuzhiyun #define WM8904_FLL_CONTROL_1                    0x74
86*4882a593Smuzhiyun #define WM8904_FLL_CONTROL_2                    0x75
87*4882a593Smuzhiyun #define WM8904_FLL_CONTROL_3                    0x76
88*4882a593Smuzhiyun #define WM8904_FLL_CONTROL_4                    0x77
89*4882a593Smuzhiyun #define WM8904_FLL_CONTROL_5                    0x78
90*4882a593Smuzhiyun #define WM8904_GPIO_CONTROL_1                   0x79
91*4882a593Smuzhiyun #define WM8904_GPIO_CONTROL_2                   0x7A
92*4882a593Smuzhiyun #define WM8904_GPIO_CONTROL_3                   0x7B
93*4882a593Smuzhiyun #define WM8904_GPIO_CONTROL_4                   0x7C
94*4882a593Smuzhiyun #define WM8904_DIGITAL_PULLS                    0x7E
95*4882a593Smuzhiyun #define WM8904_INTERRUPT_STATUS                 0x7F
96*4882a593Smuzhiyun #define WM8904_INTERRUPT_STATUS_MASK            0x80
97*4882a593Smuzhiyun #define WM8904_INTERRUPT_POLARITY               0x81
98*4882a593Smuzhiyun #define WM8904_INTERRUPT_DEBOUNCE               0x82
99*4882a593Smuzhiyun #define WM8904_EQ1                              0x86
100*4882a593Smuzhiyun #define WM8904_EQ2                              0x87
101*4882a593Smuzhiyun #define WM8904_EQ3                              0x88
102*4882a593Smuzhiyun #define WM8904_EQ4                              0x89
103*4882a593Smuzhiyun #define WM8904_EQ5                              0x8A
104*4882a593Smuzhiyun #define WM8904_EQ6                              0x8B
105*4882a593Smuzhiyun #define WM8904_EQ7                              0x8C
106*4882a593Smuzhiyun #define WM8904_EQ8                              0x8D
107*4882a593Smuzhiyun #define WM8904_EQ9                              0x8E
108*4882a593Smuzhiyun #define WM8904_EQ10                             0x8F
109*4882a593Smuzhiyun #define WM8904_EQ11                             0x90
110*4882a593Smuzhiyun #define WM8904_EQ12                             0x91
111*4882a593Smuzhiyun #define WM8904_EQ13                             0x92
112*4882a593Smuzhiyun #define WM8904_EQ14                             0x93
113*4882a593Smuzhiyun #define WM8904_EQ15                             0x94
114*4882a593Smuzhiyun #define WM8904_EQ16                             0x95
115*4882a593Smuzhiyun #define WM8904_EQ17                             0x96
116*4882a593Smuzhiyun #define WM8904_EQ18                             0x97
117*4882a593Smuzhiyun #define WM8904_EQ19                             0x98
118*4882a593Smuzhiyun #define WM8904_EQ20                             0x99
119*4882a593Smuzhiyun #define WM8904_EQ21                             0x9A
120*4882a593Smuzhiyun #define WM8904_EQ22                             0x9B
121*4882a593Smuzhiyun #define WM8904_EQ23                             0x9C
122*4882a593Smuzhiyun #define WM8904_EQ24                             0x9D
123*4882a593Smuzhiyun #define WM8904_CONTROL_INTERFACE_TEST_1         0xA1
124*4882a593Smuzhiyun #define WM8904_ADC_TEST_0			0xC6
125*4882a593Smuzhiyun #define WM8904_ANALOGUE_OUTPUT_BIAS_0           0xCC
126*4882a593Smuzhiyun #define WM8904_FLL_NCO_TEST_0                   0xF7
127*4882a593Smuzhiyun #define WM8904_FLL_NCO_TEST_1                   0xF8
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define WM8904_REGISTER_COUNT                   101
130*4882a593Smuzhiyun #define WM8904_MAX_REGISTER                     0xF8
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * Field Definitions.
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * R0 (0x00) - SW Reset and ID
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define WM8904_SW_RST_DEV_ID1_MASK              0xFFFF  /* SW_RST_DEV_ID1 - [15:0] */
140*4882a593Smuzhiyun #define WM8904_SW_RST_DEV_ID1_SHIFT                  0  /* SW_RST_DEV_ID1 - [15:0] */
141*4882a593Smuzhiyun #define WM8904_SW_RST_DEV_ID1_WIDTH                 16  /* SW_RST_DEV_ID1 - [15:0] */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun  * R1 (0x01) - Revision
145*4882a593Smuzhiyun  */
146*4882a593Smuzhiyun #define WM8904_REVISION_MASK              	0x000F  /* REVISION - [3:0] */
147*4882a593Smuzhiyun #define WM8904_REVISION_SHIFT             	     0  /* REVISION - [3:0] */
148*4882a593Smuzhiyun #define WM8904_REVISION_WIDTH             	    16  /* REVISION - [3:0] */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * R4 (0x04) - Bias Control 0
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun #define WM8904_POBCTRL                          0x0010  /* POBCTRL */
154*4882a593Smuzhiyun #define WM8904_POBCTRL_MASK                     0x0010  /* POBCTRL */
155*4882a593Smuzhiyun #define WM8904_POBCTRL_SHIFT                         4  /* POBCTRL */
156*4882a593Smuzhiyun #define WM8904_POBCTRL_WIDTH                         1  /* POBCTRL */
157*4882a593Smuzhiyun #define WM8904_ISEL_MASK                        0x000C  /* ISEL - [3:2] */
158*4882a593Smuzhiyun #define WM8904_ISEL_SHIFT                            2  /* ISEL - [3:2] */
159*4882a593Smuzhiyun #define WM8904_ISEL_WIDTH                            2  /* ISEL - [3:2] */
160*4882a593Smuzhiyun #define WM8904_STARTUP_BIAS_ENA                 0x0002  /* STARTUP_BIAS_ENA */
161*4882a593Smuzhiyun #define WM8904_STARTUP_BIAS_ENA_MASK            0x0002  /* STARTUP_BIAS_ENA */
162*4882a593Smuzhiyun #define WM8904_STARTUP_BIAS_ENA_SHIFT                1  /* STARTUP_BIAS_ENA */
163*4882a593Smuzhiyun #define WM8904_STARTUP_BIAS_ENA_WIDTH                1  /* STARTUP_BIAS_ENA */
164*4882a593Smuzhiyun #define WM8904_BIAS_ENA                         0x0001  /* BIAS_ENA */
165*4882a593Smuzhiyun #define WM8904_BIAS_ENA_MASK                    0x0001  /* BIAS_ENA */
166*4882a593Smuzhiyun #define WM8904_BIAS_ENA_SHIFT                        0  /* BIAS_ENA */
167*4882a593Smuzhiyun #define WM8904_BIAS_ENA_WIDTH                        1  /* BIAS_ENA */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * R5 (0x05) - VMID Control 0
171*4882a593Smuzhiyun  */
172*4882a593Smuzhiyun #define WM8904_VMID_BUF_ENA                     0x0040  /* VMID_BUF_ENA */
173*4882a593Smuzhiyun #define WM8904_VMID_BUF_ENA_MASK                0x0040  /* VMID_BUF_ENA */
174*4882a593Smuzhiyun #define WM8904_VMID_BUF_ENA_SHIFT                    6  /* VMID_BUF_ENA */
175*4882a593Smuzhiyun #define WM8904_VMID_BUF_ENA_WIDTH                    1  /* VMID_BUF_ENA */
176*4882a593Smuzhiyun #define WM8904_VMID_RES_MASK                    0x0006  /* VMID_RES - [2:1] */
177*4882a593Smuzhiyun #define WM8904_VMID_RES_SHIFT                        1  /* VMID_RES - [2:1] */
178*4882a593Smuzhiyun #define WM8904_VMID_RES_WIDTH                        2  /* VMID_RES - [2:1] */
179*4882a593Smuzhiyun #define WM8904_VMID_ENA                         0x0001  /* VMID_ENA */
180*4882a593Smuzhiyun #define WM8904_VMID_ENA_MASK                    0x0001  /* VMID_ENA */
181*4882a593Smuzhiyun #define WM8904_VMID_ENA_SHIFT                        0  /* VMID_ENA */
182*4882a593Smuzhiyun #define WM8904_VMID_ENA_WIDTH                        1  /* VMID_ENA */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * R8 (0x08) - Analogue DAC 0
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define WM8904_DAC_BIAS_SEL_MASK                0x0018  /* DAC_BIAS_SEL - [4:3] */
188*4882a593Smuzhiyun #define WM8904_DAC_BIAS_SEL_SHIFT                    3  /* DAC_BIAS_SEL - [4:3] */
189*4882a593Smuzhiyun #define WM8904_DAC_BIAS_SEL_WIDTH                    2  /* DAC_BIAS_SEL - [4:3] */
190*4882a593Smuzhiyun #define WM8904_DAC_VMID_BIAS_SEL_MASK           0x0006  /* DAC_VMID_BIAS_SEL - [2:1] */
191*4882a593Smuzhiyun #define WM8904_DAC_VMID_BIAS_SEL_SHIFT               1  /* DAC_VMID_BIAS_SEL - [2:1] */
192*4882a593Smuzhiyun #define WM8904_DAC_VMID_BIAS_SEL_WIDTH               2  /* DAC_VMID_BIAS_SEL - [2:1] */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * R9 (0x09) - mic Filter Control
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define WM8904_MIC_DET_SET_THRESHOLD_MASK       0xF000  /* MIC_DET_SET_THRESHOLD - [15:12] */
198*4882a593Smuzhiyun #define WM8904_MIC_DET_SET_THRESHOLD_SHIFT          12  /* MIC_DET_SET_THRESHOLD - [15:12] */
199*4882a593Smuzhiyun #define WM8904_MIC_DET_SET_THRESHOLD_WIDTH           4  /* MIC_DET_SET_THRESHOLD - [15:12] */
200*4882a593Smuzhiyun #define WM8904_MIC_DET_RESET_THRESHOLD_MASK     0x0F00  /* MIC_DET_RESET_THRESHOLD - [11:8] */
201*4882a593Smuzhiyun #define WM8904_MIC_DET_RESET_THRESHOLD_SHIFT         8  /* MIC_DET_RESET_THRESHOLD - [11:8] */
202*4882a593Smuzhiyun #define WM8904_MIC_DET_RESET_THRESHOLD_WIDTH         4  /* MIC_DET_RESET_THRESHOLD - [11:8] */
203*4882a593Smuzhiyun #define WM8904_MIC_SHORT_SET_THRESHOLD_MASK     0x00F0  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
204*4882a593Smuzhiyun #define WM8904_MIC_SHORT_SET_THRESHOLD_SHIFT         4  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
205*4882a593Smuzhiyun #define WM8904_MIC_SHORT_SET_THRESHOLD_WIDTH         4  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
206*4882a593Smuzhiyun #define WM8904_MIC_SHORT_RESET_THRESHOLD_MASK   0x000F  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
207*4882a593Smuzhiyun #define WM8904_MIC_SHORT_RESET_THRESHOLD_SHIFT       0  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
208*4882a593Smuzhiyun #define WM8904_MIC_SHORT_RESET_THRESHOLD_WIDTH       4  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * R10 (0x0A) - Analogue ADC 0
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun #define WM8904_ADC_OSR128                       0x0001  /* ADC_OSR128 */
214*4882a593Smuzhiyun #define WM8904_ADC_OSR128_MASK                  0x0001  /* ADC_OSR128 */
215*4882a593Smuzhiyun #define WM8904_ADC_OSR128_SHIFT                      0  /* ADC_OSR128 */
216*4882a593Smuzhiyun #define WM8904_ADC_OSR128_WIDTH                      1  /* ADC_OSR128 */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * R12 (0x0C) - Power Management 0
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun #define WM8904_INL_ENA                          0x0002  /* INL_ENA */
222*4882a593Smuzhiyun #define WM8904_INL_ENA_MASK                     0x0002  /* INL_ENA */
223*4882a593Smuzhiyun #define WM8904_INL_ENA_SHIFT                         1  /* INL_ENA */
224*4882a593Smuzhiyun #define WM8904_INL_ENA_WIDTH                         1  /* INL_ENA */
225*4882a593Smuzhiyun #define WM8904_INR_ENA                          0x0001  /* INR_ENA */
226*4882a593Smuzhiyun #define WM8904_INR_ENA_MASK                     0x0001  /* INR_ENA */
227*4882a593Smuzhiyun #define WM8904_INR_ENA_SHIFT                         0  /* INR_ENA */
228*4882a593Smuzhiyun #define WM8904_INR_ENA_WIDTH                         1  /* INR_ENA */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun  * R14 (0x0E) - Power Management 2
232*4882a593Smuzhiyun  */
233*4882a593Smuzhiyun #define WM8904_HPL_PGA_ENA                      0x0002  /* HPL_PGA_ENA */
234*4882a593Smuzhiyun #define WM8904_HPL_PGA_ENA_MASK                 0x0002  /* HPL_PGA_ENA */
235*4882a593Smuzhiyun #define WM8904_HPL_PGA_ENA_SHIFT                     1  /* HPL_PGA_ENA */
236*4882a593Smuzhiyun #define WM8904_HPL_PGA_ENA_WIDTH                     1  /* HPL_PGA_ENA */
237*4882a593Smuzhiyun #define WM8904_HPR_PGA_ENA                      0x0001  /* HPR_PGA_ENA */
238*4882a593Smuzhiyun #define WM8904_HPR_PGA_ENA_MASK                 0x0001  /* HPR_PGA_ENA */
239*4882a593Smuzhiyun #define WM8904_HPR_PGA_ENA_SHIFT                     0  /* HPR_PGA_ENA */
240*4882a593Smuzhiyun #define WM8904_HPR_PGA_ENA_WIDTH                     1  /* HPR_PGA_ENA */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * R15 (0x0F) - Power Management 3
244*4882a593Smuzhiyun  */
245*4882a593Smuzhiyun #define WM8904_LINEOUTL_PGA_ENA                 0x0002  /* LINEOUTL_PGA_ENA */
246*4882a593Smuzhiyun #define WM8904_LINEOUTL_PGA_ENA_MASK            0x0002  /* LINEOUTL_PGA_ENA */
247*4882a593Smuzhiyun #define WM8904_LINEOUTL_PGA_ENA_SHIFT                1  /* LINEOUTL_PGA_ENA */
248*4882a593Smuzhiyun #define WM8904_LINEOUTL_PGA_ENA_WIDTH                1  /* LINEOUTL_PGA_ENA */
249*4882a593Smuzhiyun #define WM8904_LINEOUTR_PGA_ENA                 0x0001  /* LINEOUTR_PGA_ENA */
250*4882a593Smuzhiyun #define WM8904_LINEOUTR_PGA_ENA_MASK            0x0001  /* LINEOUTR_PGA_ENA */
251*4882a593Smuzhiyun #define WM8904_LINEOUTR_PGA_ENA_SHIFT                0  /* LINEOUTR_PGA_ENA */
252*4882a593Smuzhiyun #define WM8904_LINEOUTR_PGA_ENA_WIDTH                1  /* LINEOUTR_PGA_ENA */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun  * R18 (0x12) - Power Management 6
256*4882a593Smuzhiyun  */
257*4882a593Smuzhiyun #define WM8904_DACL_ENA                         0x0008  /* DACL_ENA */
258*4882a593Smuzhiyun #define WM8904_DACL_ENA_MASK                    0x0008  /* DACL_ENA */
259*4882a593Smuzhiyun #define WM8904_DACL_ENA_SHIFT                        3  /* DACL_ENA */
260*4882a593Smuzhiyun #define WM8904_DACL_ENA_WIDTH                        1  /* DACL_ENA */
261*4882a593Smuzhiyun #define WM8904_DACR_ENA                         0x0004  /* DACR_ENA */
262*4882a593Smuzhiyun #define WM8904_DACR_ENA_MASK                    0x0004  /* DACR_ENA */
263*4882a593Smuzhiyun #define WM8904_DACR_ENA_SHIFT                        2  /* DACR_ENA */
264*4882a593Smuzhiyun #define WM8904_DACR_ENA_WIDTH                        1  /* DACR_ENA */
265*4882a593Smuzhiyun #define WM8904_ADCL_ENA                         0x0002  /* ADCL_ENA */
266*4882a593Smuzhiyun #define WM8904_ADCL_ENA_MASK                    0x0002  /* ADCL_ENA */
267*4882a593Smuzhiyun #define WM8904_ADCL_ENA_SHIFT                        1  /* ADCL_ENA */
268*4882a593Smuzhiyun #define WM8904_ADCL_ENA_WIDTH                        1  /* ADCL_ENA */
269*4882a593Smuzhiyun #define WM8904_ADCR_ENA                         0x0001  /* ADCR_ENA */
270*4882a593Smuzhiyun #define WM8904_ADCR_ENA_MASK                    0x0001  /* ADCR_ENA */
271*4882a593Smuzhiyun #define WM8904_ADCR_ENA_SHIFT                        0  /* ADCR_ENA */
272*4882a593Smuzhiyun #define WM8904_ADCR_ENA_WIDTH                        1  /* ADCR_ENA */
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun  * R20 (0x14) - Clock Rates 0
276*4882a593Smuzhiyun  */
277*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_DIV16                 0x4000  /* TOCLK_RATE_DIV16 */
278*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_DIV16_MASK            0x4000  /* TOCLK_RATE_DIV16 */
279*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_DIV16_SHIFT               14  /* TOCLK_RATE_DIV16 */
280*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_DIV16_WIDTH                1  /* TOCLK_RATE_DIV16 */
281*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_X4                    0x2000  /* TOCLK_RATE_X4 */
282*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_X4_MASK               0x2000  /* TOCLK_RATE_X4 */
283*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_X4_SHIFT                  13  /* TOCLK_RATE_X4 */
284*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_X4_WIDTH                   1  /* TOCLK_RATE_X4 */
285*4882a593Smuzhiyun #define WM8904_SR_MODE                          0x1000  /* SR_MODE */
286*4882a593Smuzhiyun #define WM8904_SR_MODE_MASK                     0x1000  /* SR_MODE */
287*4882a593Smuzhiyun #define WM8904_SR_MODE_SHIFT                        12  /* SR_MODE */
288*4882a593Smuzhiyun #define WM8904_SR_MODE_WIDTH                         1  /* SR_MODE */
289*4882a593Smuzhiyun #define WM8904_MCLK_DIV                         0x0001  /* MCLK_DIV */
290*4882a593Smuzhiyun #define WM8904_MCLK_DIV_MASK                    0x0001  /* MCLK_DIV */
291*4882a593Smuzhiyun #define WM8904_MCLK_DIV_SHIFT                        0  /* MCLK_DIV */
292*4882a593Smuzhiyun #define WM8904_MCLK_DIV_WIDTH                        1  /* MCLK_DIV */
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun  * R21 (0x15) - Clock Rates 1
296*4882a593Smuzhiyun  */
297*4882a593Smuzhiyun #define WM8904_CLK_SYS_RATE_MASK                0x3C00  /* CLK_SYS_RATE - [13:10] */
298*4882a593Smuzhiyun #define WM8904_CLK_SYS_RATE_SHIFT                   10  /* CLK_SYS_RATE - [13:10] */
299*4882a593Smuzhiyun #define WM8904_CLK_SYS_RATE_WIDTH                    4  /* CLK_SYS_RATE - [13:10] */
300*4882a593Smuzhiyun #define WM8904_SAMPLE_RATE_MASK                 0x0007  /* SAMPLE_RATE - [2:0] */
301*4882a593Smuzhiyun #define WM8904_SAMPLE_RATE_SHIFT                     0  /* SAMPLE_RATE - [2:0] */
302*4882a593Smuzhiyun #define WM8904_SAMPLE_RATE_WIDTH                     3  /* SAMPLE_RATE - [2:0] */
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun  * R22 (0x16) - Clock Rates 2
306*4882a593Smuzhiyun  */
307*4882a593Smuzhiyun #define WM8904_MCLK_INV                         0x8000  /* MCLK_INV */
308*4882a593Smuzhiyun #define WM8904_MCLK_INV_MASK                    0x8000  /* MCLK_INV */
309*4882a593Smuzhiyun #define WM8904_MCLK_INV_SHIFT                       15  /* MCLK_INV */
310*4882a593Smuzhiyun #define WM8904_MCLK_INV_WIDTH                        1  /* MCLK_INV */
311*4882a593Smuzhiyun #define WM8904_SYSCLK_SRC                       0x4000  /* SYSCLK_SRC */
312*4882a593Smuzhiyun #define WM8904_SYSCLK_SRC_MASK                  0x4000  /* SYSCLK_SRC */
313*4882a593Smuzhiyun #define WM8904_SYSCLK_SRC_SHIFT                     14  /* SYSCLK_SRC */
314*4882a593Smuzhiyun #define WM8904_SYSCLK_SRC_WIDTH                      1  /* SYSCLK_SRC */
315*4882a593Smuzhiyun #define WM8904_TOCLK_RATE                       0x1000  /* TOCLK_RATE */
316*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_MASK                  0x1000  /* TOCLK_RATE */
317*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_SHIFT                     12  /* TOCLK_RATE */
318*4882a593Smuzhiyun #define WM8904_TOCLK_RATE_WIDTH                      1  /* TOCLK_RATE */
319*4882a593Smuzhiyun #define WM8904_OPCLK_ENA                        0x0008  /* OPCLK_ENA */
320*4882a593Smuzhiyun #define WM8904_OPCLK_ENA_MASK                   0x0008  /* OPCLK_ENA */
321*4882a593Smuzhiyun #define WM8904_OPCLK_ENA_SHIFT                       3  /* OPCLK_ENA */
322*4882a593Smuzhiyun #define WM8904_OPCLK_ENA_WIDTH                       1  /* OPCLK_ENA */
323*4882a593Smuzhiyun #define WM8904_CLK_SYS_ENA                      0x0004  /* CLK_SYS_ENA */
324*4882a593Smuzhiyun #define WM8904_CLK_SYS_ENA_MASK                 0x0004  /* CLK_SYS_ENA */
325*4882a593Smuzhiyun #define WM8904_CLK_SYS_ENA_SHIFT                     2  /* CLK_SYS_ENA */
326*4882a593Smuzhiyun #define WM8904_CLK_SYS_ENA_WIDTH                     1  /* CLK_SYS_ENA */
327*4882a593Smuzhiyun #define WM8904_CLK_DSP_ENA                      0x0002  /* CLK_DSP_ENA */
328*4882a593Smuzhiyun #define WM8904_CLK_DSP_ENA_MASK                 0x0002  /* CLK_DSP_ENA */
329*4882a593Smuzhiyun #define WM8904_CLK_DSP_ENA_SHIFT                     1  /* CLK_DSP_ENA */
330*4882a593Smuzhiyun #define WM8904_CLK_DSP_ENA_WIDTH                     1  /* CLK_DSP_ENA */
331*4882a593Smuzhiyun #define WM8904_TOCLK_ENA                        0x0001  /* TOCLK_ENA */
332*4882a593Smuzhiyun #define WM8904_TOCLK_ENA_MASK                   0x0001  /* TOCLK_ENA */
333*4882a593Smuzhiyun #define WM8904_TOCLK_ENA_SHIFT                       0  /* TOCLK_ENA */
334*4882a593Smuzhiyun #define WM8904_TOCLK_ENA_WIDTH                       1  /* TOCLK_ENA */
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun  * R24 (0x18) - Audio Interface 0
338*4882a593Smuzhiyun  */
339*4882a593Smuzhiyun #define WM8904_DACL_DATINV                      0x1000  /* DACL_DATINV */
340*4882a593Smuzhiyun #define WM8904_DACL_DATINV_MASK                 0x1000  /* DACL_DATINV */
341*4882a593Smuzhiyun #define WM8904_DACL_DATINV_SHIFT                    12  /* DACL_DATINV */
342*4882a593Smuzhiyun #define WM8904_DACL_DATINV_WIDTH                     1  /* DACL_DATINV */
343*4882a593Smuzhiyun #define WM8904_DACR_DATINV                      0x0800  /* DACR_DATINV */
344*4882a593Smuzhiyun #define WM8904_DACR_DATINV_MASK                 0x0800  /* DACR_DATINV */
345*4882a593Smuzhiyun #define WM8904_DACR_DATINV_SHIFT                    11  /* DACR_DATINV */
346*4882a593Smuzhiyun #define WM8904_DACR_DATINV_WIDTH                     1  /* DACR_DATINV */
347*4882a593Smuzhiyun #define WM8904_DAC_BOOST_MASK                   0x0600  /* DAC_BOOST - [10:9] */
348*4882a593Smuzhiyun #define WM8904_DAC_BOOST_SHIFT                       9  /* DAC_BOOST - [10:9] */
349*4882a593Smuzhiyun #define WM8904_DAC_BOOST_WIDTH                       2  /* DAC_BOOST - [10:9] */
350*4882a593Smuzhiyun #define WM8904_LOOPBACK                         0x0100  /* LOOPBACK */
351*4882a593Smuzhiyun #define WM8904_LOOPBACK_MASK                    0x0100  /* LOOPBACK */
352*4882a593Smuzhiyun #define WM8904_LOOPBACK_SHIFT                        8  /* LOOPBACK */
353*4882a593Smuzhiyun #define WM8904_LOOPBACK_WIDTH                        1  /* LOOPBACK */
354*4882a593Smuzhiyun #define WM8904_AIFADCL_SRC                      0x0080  /* AIFADCL_SRC */
355*4882a593Smuzhiyun #define WM8904_AIFADCL_SRC_MASK                 0x0080  /* AIFADCL_SRC */
356*4882a593Smuzhiyun #define WM8904_AIFADCL_SRC_SHIFT                     7  /* AIFADCL_SRC */
357*4882a593Smuzhiyun #define WM8904_AIFADCL_SRC_WIDTH                     1  /* AIFADCL_SRC */
358*4882a593Smuzhiyun #define WM8904_AIFADCR_SRC                      0x0040  /* AIFADCR_SRC */
359*4882a593Smuzhiyun #define WM8904_AIFADCR_SRC_MASK                 0x0040  /* AIFADCR_SRC */
360*4882a593Smuzhiyun #define WM8904_AIFADCR_SRC_SHIFT                     6  /* AIFADCR_SRC */
361*4882a593Smuzhiyun #define WM8904_AIFADCR_SRC_WIDTH                     1  /* AIFADCR_SRC */
362*4882a593Smuzhiyun #define WM8904_AIFDACL_SRC                      0x0020  /* AIFDACL_SRC */
363*4882a593Smuzhiyun #define WM8904_AIFDACL_SRC_MASK                 0x0020  /* AIFDACL_SRC */
364*4882a593Smuzhiyun #define WM8904_AIFDACL_SRC_SHIFT                     5  /* AIFDACL_SRC */
365*4882a593Smuzhiyun #define WM8904_AIFDACL_SRC_WIDTH                     1  /* AIFDACL_SRC */
366*4882a593Smuzhiyun #define WM8904_AIFDACR_SRC                      0x0010  /* AIFDACR_SRC */
367*4882a593Smuzhiyun #define WM8904_AIFDACR_SRC_MASK                 0x0010  /* AIFDACR_SRC */
368*4882a593Smuzhiyun #define WM8904_AIFDACR_SRC_SHIFT                     4  /* AIFDACR_SRC */
369*4882a593Smuzhiyun #define WM8904_AIFDACR_SRC_WIDTH                     1  /* AIFDACR_SRC */
370*4882a593Smuzhiyun #define WM8904_ADC_COMP                         0x0008  /* ADC_COMP */
371*4882a593Smuzhiyun #define WM8904_ADC_COMP_MASK                    0x0008  /* ADC_COMP */
372*4882a593Smuzhiyun #define WM8904_ADC_COMP_SHIFT                        3  /* ADC_COMP */
373*4882a593Smuzhiyun #define WM8904_ADC_COMP_WIDTH                        1  /* ADC_COMP */
374*4882a593Smuzhiyun #define WM8904_ADC_COMPMODE                     0x0004  /* ADC_COMPMODE */
375*4882a593Smuzhiyun #define WM8904_ADC_COMPMODE_MASK                0x0004  /* ADC_COMPMODE */
376*4882a593Smuzhiyun #define WM8904_ADC_COMPMODE_SHIFT                    2  /* ADC_COMPMODE */
377*4882a593Smuzhiyun #define WM8904_ADC_COMPMODE_WIDTH                    1  /* ADC_COMPMODE */
378*4882a593Smuzhiyun #define WM8904_DAC_COMP                         0x0002  /* DAC_COMP */
379*4882a593Smuzhiyun #define WM8904_DAC_COMP_MASK                    0x0002  /* DAC_COMP */
380*4882a593Smuzhiyun #define WM8904_DAC_COMP_SHIFT                        1  /* DAC_COMP */
381*4882a593Smuzhiyun #define WM8904_DAC_COMP_WIDTH                        1  /* DAC_COMP */
382*4882a593Smuzhiyun #define WM8904_DAC_COMPMODE                     0x0001  /* DAC_COMPMODE */
383*4882a593Smuzhiyun #define WM8904_DAC_COMPMODE_MASK                0x0001  /* DAC_COMPMODE */
384*4882a593Smuzhiyun #define WM8904_DAC_COMPMODE_SHIFT                    0  /* DAC_COMPMODE */
385*4882a593Smuzhiyun #define WM8904_DAC_COMPMODE_WIDTH                    1  /* DAC_COMPMODE */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun  * R25 (0x19) - Audio Interface 1
389*4882a593Smuzhiyun  */
390*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM                       0x2000  /* AIFDAC_TDM */
391*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_MASK                  0x2000  /* AIFDAC_TDM */
392*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_SHIFT                     13  /* AIFDAC_TDM */
393*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_WIDTH                      1  /* AIFDAC_TDM */
394*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_CHAN                  0x1000  /* AIFDAC_TDM_CHAN */
395*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_CHAN_MASK             0x1000  /* AIFDAC_TDM_CHAN */
396*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_CHAN_SHIFT                12  /* AIFDAC_TDM_CHAN */
397*4882a593Smuzhiyun #define WM8904_AIFDAC_TDM_CHAN_WIDTH                 1  /* AIFDAC_TDM_CHAN */
398*4882a593Smuzhiyun #define WM8904_AIFADC_TDM                       0x0800  /* AIFADC_TDM */
399*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_MASK                  0x0800  /* AIFADC_TDM */
400*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_SHIFT                     11  /* AIFADC_TDM */
401*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_WIDTH                      1  /* AIFADC_TDM */
402*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_CHAN                  0x0400  /* AIFADC_TDM_CHAN */
403*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_CHAN_MASK             0x0400  /* AIFADC_TDM_CHAN */
404*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_CHAN_SHIFT                10  /* AIFADC_TDM_CHAN */
405*4882a593Smuzhiyun #define WM8904_AIFADC_TDM_CHAN_WIDTH                 1  /* AIFADC_TDM_CHAN */
406*4882a593Smuzhiyun #define WM8904_AIF_TRIS                         0x0100  /* AIF_TRIS */
407*4882a593Smuzhiyun #define WM8904_AIF_TRIS_MASK                    0x0100  /* AIF_TRIS */
408*4882a593Smuzhiyun #define WM8904_AIF_TRIS_SHIFT                        8  /* AIF_TRIS */
409*4882a593Smuzhiyun #define WM8904_AIF_TRIS_WIDTH                        1  /* AIF_TRIS */
410*4882a593Smuzhiyun #define WM8904_AIF_BCLK_INV                     0x0080  /* AIF_BCLK_INV */
411*4882a593Smuzhiyun #define WM8904_AIF_BCLK_INV_MASK                0x0080  /* AIF_BCLK_INV */
412*4882a593Smuzhiyun #define WM8904_AIF_BCLK_INV_SHIFT                    7  /* AIF_BCLK_INV */
413*4882a593Smuzhiyun #define WM8904_AIF_BCLK_INV_WIDTH                    1  /* AIF_BCLK_INV */
414*4882a593Smuzhiyun #define WM8904_BCLK_DIR                         0x0040  /* BCLK_DIR */
415*4882a593Smuzhiyun #define WM8904_BCLK_DIR_MASK                    0x0040  /* BCLK_DIR */
416*4882a593Smuzhiyun #define WM8904_BCLK_DIR_SHIFT                        6  /* BCLK_DIR */
417*4882a593Smuzhiyun #define WM8904_BCLK_DIR_WIDTH                        1  /* BCLK_DIR */
418*4882a593Smuzhiyun #define WM8904_AIF_LRCLK_INV                    0x0010  /* AIF_LRCLK_INV */
419*4882a593Smuzhiyun #define WM8904_AIF_LRCLK_INV_MASK               0x0010  /* AIF_LRCLK_INV */
420*4882a593Smuzhiyun #define WM8904_AIF_LRCLK_INV_SHIFT                   4  /* AIF_LRCLK_INV */
421*4882a593Smuzhiyun #define WM8904_AIF_LRCLK_INV_WIDTH                   1  /* AIF_LRCLK_INV */
422*4882a593Smuzhiyun #define WM8904_AIF_WL_MASK                      0x000C  /* AIF_WL - [3:2] */
423*4882a593Smuzhiyun #define WM8904_AIF_WL_SHIFT                          2  /* AIF_WL - [3:2] */
424*4882a593Smuzhiyun #define WM8904_AIF_WL_WIDTH                          2  /* AIF_WL - [3:2] */
425*4882a593Smuzhiyun #define WM8904_AIF_FMT_MASK                     0x0003  /* AIF_FMT - [1:0] */
426*4882a593Smuzhiyun #define WM8904_AIF_FMT_SHIFT                         0  /* AIF_FMT - [1:0] */
427*4882a593Smuzhiyun #define WM8904_AIF_FMT_WIDTH                         2  /* AIF_FMT - [1:0] */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun  * R26 (0x1A) - Audio Interface 2
431*4882a593Smuzhiyun  */
432*4882a593Smuzhiyun #define WM8904_OPCLK_DIV_MASK                   0x0F00  /* OPCLK_DIV - [11:8] */
433*4882a593Smuzhiyun #define WM8904_OPCLK_DIV_SHIFT                       8  /* OPCLK_DIV - [11:8] */
434*4882a593Smuzhiyun #define WM8904_OPCLK_DIV_WIDTH                       4  /* OPCLK_DIV - [11:8] */
435*4882a593Smuzhiyun #define WM8904_BCLK_DIV_MASK                    0x001F  /* BCLK_DIV - [4:0] */
436*4882a593Smuzhiyun #define WM8904_BCLK_DIV_SHIFT                        0  /* BCLK_DIV - [4:0] */
437*4882a593Smuzhiyun #define WM8904_BCLK_DIV_WIDTH                        5  /* BCLK_DIV - [4:0] */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * R27 (0x1B) - Audio Interface 3
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun #define WM8904_LRCLK_DIR                        0x0800  /* LRCLK_DIR */
443*4882a593Smuzhiyun #define WM8904_LRCLK_DIR_MASK                   0x0800  /* LRCLK_DIR */
444*4882a593Smuzhiyun #define WM8904_LRCLK_DIR_SHIFT                      11  /* LRCLK_DIR */
445*4882a593Smuzhiyun #define WM8904_LRCLK_DIR_WIDTH                       1  /* LRCLK_DIR */
446*4882a593Smuzhiyun #define WM8904_LRCLK_RATE_MASK                  0x07FF  /* LRCLK_RATE - [10:0] */
447*4882a593Smuzhiyun #define WM8904_LRCLK_RATE_SHIFT                      0  /* LRCLK_RATE - [10:0] */
448*4882a593Smuzhiyun #define WM8904_LRCLK_RATE_WIDTH                     11  /* LRCLK_RATE - [10:0] */
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun  * R30 (0x1E) - DAC Digital Volume Left
452*4882a593Smuzhiyun  */
453*4882a593Smuzhiyun #define WM8904_DAC_VU                           0x0100  /* DAC_VU */
454*4882a593Smuzhiyun #define WM8904_DAC_VU_MASK                      0x0100  /* DAC_VU */
455*4882a593Smuzhiyun #define WM8904_DAC_VU_SHIFT                          8  /* DAC_VU */
456*4882a593Smuzhiyun #define WM8904_DAC_VU_WIDTH                          1  /* DAC_VU */
457*4882a593Smuzhiyun #define WM8904_DACL_VOL_MASK                    0x00FF  /* DACL_VOL - [7:0] */
458*4882a593Smuzhiyun #define WM8904_DACL_VOL_SHIFT                        0  /* DACL_VOL - [7:0] */
459*4882a593Smuzhiyun #define WM8904_DACL_VOL_WIDTH                        8  /* DACL_VOL - [7:0] */
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun  * R31 (0x1F) - DAC Digital Volume Right
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun #define WM8904_DAC_VU                           0x0100  /* DAC_VU */
465*4882a593Smuzhiyun #define WM8904_DAC_VU_MASK                      0x0100  /* DAC_VU */
466*4882a593Smuzhiyun #define WM8904_DAC_VU_SHIFT                          8  /* DAC_VU */
467*4882a593Smuzhiyun #define WM8904_DAC_VU_WIDTH                          1  /* DAC_VU */
468*4882a593Smuzhiyun #define WM8904_DACR_VOL_MASK                    0x00FF  /* DACR_VOL - [7:0] */
469*4882a593Smuzhiyun #define WM8904_DACR_VOL_SHIFT                        0  /* DACR_VOL - [7:0] */
470*4882a593Smuzhiyun #define WM8904_DACR_VOL_WIDTH                        8  /* DACR_VOL - [7:0] */
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*
473*4882a593Smuzhiyun  * R32 (0x20) - DAC Digital 0
474*4882a593Smuzhiyun  */
475*4882a593Smuzhiyun #define WM8904_ADCL_DAC_SVOL_MASK               0x0F00  /* ADCL_DAC_SVOL - [11:8] */
476*4882a593Smuzhiyun #define WM8904_ADCL_DAC_SVOL_SHIFT                   8  /* ADCL_DAC_SVOL - [11:8] */
477*4882a593Smuzhiyun #define WM8904_ADCL_DAC_SVOL_WIDTH                   4  /* ADCL_DAC_SVOL - [11:8] */
478*4882a593Smuzhiyun #define WM8904_ADCR_DAC_SVOL_MASK               0x00F0  /* ADCR_DAC_SVOL - [7:4] */
479*4882a593Smuzhiyun #define WM8904_ADCR_DAC_SVOL_SHIFT                   4  /* ADCR_DAC_SVOL - [7:4] */
480*4882a593Smuzhiyun #define WM8904_ADCR_DAC_SVOL_WIDTH                   4  /* ADCR_DAC_SVOL - [7:4] */
481*4882a593Smuzhiyun #define WM8904_ADC_TO_DACL_MASK                 0x000C  /* ADC_TO_DACL - [3:2] */
482*4882a593Smuzhiyun #define WM8904_ADC_TO_DACL_SHIFT                     2  /* ADC_TO_DACL - [3:2] */
483*4882a593Smuzhiyun #define WM8904_ADC_TO_DACL_WIDTH                     2  /* ADC_TO_DACL - [3:2] */
484*4882a593Smuzhiyun #define WM8904_ADC_TO_DACR_MASK                 0x0003  /* ADC_TO_DACR - [1:0] */
485*4882a593Smuzhiyun #define WM8904_ADC_TO_DACR_SHIFT                     0  /* ADC_TO_DACR - [1:0] */
486*4882a593Smuzhiyun #define WM8904_ADC_TO_DACR_WIDTH                     2  /* ADC_TO_DACR - [1:0] */
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun  * R33 (0x21) - DAC Digital 1
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun #define WM8904_DAC_MONO                         0x1000  /* DAC_MONO */
492*4882a593Smuzhiyun #define WM8904_DAC_MONO_MASK                    0x1000  /* DAC_MONO */
493*4882a593Smuzhiyun #define WM8904_DAC_MONO_SHIFT                       12  /* DAC_MONO */
494*4882a593Smuzhiyun #define WM8904_DAC_MONO_WIDTH                        1  /* DAC_MONO */
495*4882a593Smuzhiyun #define WM8904_DAC_SB_FILT                      0x0800  /* DAC_SB_FILT */
496*4882a593Smuzhiyun #define WM8904_DAC_SB_FILT_MASK                 0x0800  /* DAC_SB_FILT */
497*4882a593Smuzhiyun #define WM8904_DAC_SB_FILT_SHIFT                    11  /* DAC_SB_FILT */
498*4882a593Smuzhiyun #define WM8904_DAC_SB_FILT_WIDTH                     1  /* DAC_SB_FILT */
499*4882a593Smuzhiyun #define WM8904_DAC_MUTERATE                     0x0400  /* DAC_MUTERATE */
500*4882a593Smuzhiyun #define WM8904_DAC_MUTERATE_MASK                0x0400  /* DAC_MUTERATE */
501*4882a593Smuzhiyun #define WM8904_DAC_MUTERATE_SHIFT                   10  /* DAC_MUTERATE */
502*4882a593Smuzhiyun #define WM8904_DAC_MUTERATE_WIDTH                    1  /* DAC_MUTERATE */
503*4882a593Smuzhiyun #define WM8904_DAC_UNMUTE_RAMP                  0x0200  /* DAC_UNMUTE_RAMP */
504*4882a593Smuzhiyun #define WM8904_DAC_UNMUTE_RAMP_MASK             0x0200  /* DAC_UNMUTE_RAMP */
505*4882a593Smuzhiyun #define WM8904_DAC_UNMUTE_RAMP_SHIFT                 9  /* DAC_UNMUTE_RAMP */
506*4882a593Smuzhiyun #define WM8904_DAC_UNMUTE_RAMP_WIDTH                 1  /* DAC_UNMUTE_RAMP */
507*4882a593Smuzhiyun #define WM8904_DAC_OSR128                       0x0040  /* DAC_OSR128 */
508*4882a593Smuzhiyun #define WM8904_DAC_OSR128_MASK                  0x0040  /* DAC_OSR128 */
509*4882a593Smuzhiyun #define WM8904_DAC_OSR128_SHIFT                      6  /* DAC_OSR128 */
510*4882a593Smuzhiyun #define WM8904_DAC_OSR128_WIDTH                      1  /* DAC_OSR128 */
511*4882a593Smuzhiyun #define WM8904_DAC_MUTE                         0x0008  /* DAC_MUTE */
512*4882a593Smuzhiyun #define WM8904_DAC_MUTE_MASK                    0x0008  /* DAC_MUTE */
513*4882a593Smuzhiyun #define WM8904_DAC_MUTE_SHIFT                        3  /* DAC_MUTE */
514*4882a593Smuzhiyun #define WM8904_DAC_MUTE_WIDTH                        1  /* DAC_MUTE */
515*4882a593Smuzhiyun #define WM8904_DEEMPH_MASK                      0x0006  /* DEEMPH - [2:1] */
516*4882a593Smuzhiyun #define WM8904_DEEMPH_SHIFT                          1  /* DEEMPH - [2:1] */
517*4882a593Smuzhiyun #define WM8904_DEEMPH_WIDTH                          2  /* DEEMPH - [2:1] */
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun  * R36 (0x24) - ADC Digital Volume Left
521*4882a593Smuzhiyun  */
522*4882a593Smuzhiyun #define WM8904_ADC_VU                           0x0100  /* ADC_VU */
523*4882a593Smuzhiyun #define WM8904_ADC_VU_MASK                      0x0100  /* ADC_VU */
524*4882a593Smuzhiyun #define WM8904_ADC_VU_SHIFT                          8  /* ADC_VU */
525*4882a593Smuzhiyun #define WM8904_ADC_VU_WIDTH                          1  /* ADC_VU */
526*4882a593Smuzhiyun #define WM8904_ADCL_VOL_MASK                    0x00FF  /* ADCL_VOL - [7:0] */
527*4882a593Smuzhiyun #define WM8904_ADCL_VOL_SHIFT                        0  /* ADCL_VOL - [7:0] */
528*4882a593Smuzhiyun #define WM8904_ADCL_VOL_WIDTH                        8  /* ADCL_VOL - [7:0] */
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun  * R37 (0x25) - ADC Digital Volume Right
532*4882a593Smuzhiyun  */
533*4882a593Smuzhiyun #define WM8904_ADC_VU                           0x0100  /* ADC_VU */
534*4882a593Smuzhiyun #define WM8904_ADC_VU_MASK                      0x0100  /* ADC_VU */
535*4882a593Smuzhiyun #define WM8904_ADC_VU_SHIFT                          8  /* ADC_VU */
536*4882a593Smuzhiyun #define WM8904_ADC_VU_WIDTH                          1  /* ADC_VU */
537*4882a593Smuzhiyun #define WM8904_ADCR_VOL_MASK                    0x00FF  /* ADCR_VOL - [7:0] */
538*4882a593Smuzhiyun #define WM8904_ADCR_VOL_SHIFT                        0  /* ADCR_VOL - [7:0] */
539*4882a593Smuzhiyun #define WM8904_ADCR_VOL_WIDTH                        8  /* ADCR_VOL - [7:0] */
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /*
542*4882a593Smuzhiyun  * R38 (0x26) - ADC Digital 0
543*4882a593Smuzhiyun  */
544*4882a593Smuzhiyun #define WM8904_ADC_HPF_CUT_MASK                 0x0060  /* ADC_HPF_CUT - [6:5] */
545*4882a593Smuzhiyun #define WM8904_ADC_HPF_CUT_SHIFT                     5  /* ADC_HPF_CUT - [6:5] */
546*4882a593Smuzhiyun #define WM8904_ADC_HPF_CUT_WIDTH                     2  /* ADC_HPF_CUT - [6:5] */
547*4882a593Smuzhiyun #define WM8904_ADC_HPF                          0x0010  /* ADC_HPF */
548*4882a593Smuzhiyun #define WM8904_ADC_HPF_MASK                     0x0010  /* ADC_HPF */
549*4882a593Smuzhiyun #define WM8904_ADC_HPF_SHIFT                         4  /* ADC_HPF */
550*4882a593Smuzhiyun #define WM8904_ADC_HPF_WIDTH                         1  /* ADC_HPF */
551*4882a593Smuzhiyun #define WM8904_ADCL_DATINV                      0x0002  /* ADCL_DATINV */
552*4882a593Smuzhiyun #define WM8904_ADCL_DATINV_MASK                 0x0002  /* ADCL_DATINV */
553*4882a593Smuzhiyun #define WM8904_ADCL_DATINV_SHIFT                     1  /* ADCL_DATINV */
554*4882a593Smuzhiyun #define WM8904_ADCL_DATINV_WIDTH                     1  /* ADCL_DATINV */
555*4882a593Smuzhiyun #define WM8904_ADCR_DATINV                      0x0001  /* ADCR_DATINV */
556*4882a593Smuzhiyun #define WM8904_ADCR_DATINV_MASK                 0x0001  /* ADCR_DATINV */
557*4882a593Smuzhiyun #define WM8904_ADCR_DATINV_SHIFT                     0  /* ADCR_DATINV */
558*4882a593Smuzhiyun #define WM8904_ADCR_DATINV_WIDTH                     1  /* ADCR_DATINV */
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun  * R39 (0x27) - Digital Microphone 0
562*4882a593Smuzhiyun  */
563*4882a593Smuzhiyun #define WM8904_DMIC_ENA                         0x1000  /* DMIC_ENA */
564*4882a593Smuzhiyun #define WM8904_DMIC_ENA_MASK                    0x1000  /* DMIC_ENA */
565*4882a593Smuzhiyun #define WM8904_DMIC_ENA_SHIFT                       12  /* DMIC_ENA */
566*4882a593Smuzhiyun #define WM8904_DMIC_ENA_WIDTH                        1  /* DMIC_ENA */
567*4882a593Smuzhiyun #define WM8904_DMIC_SRC                         0x0800  /* DMIC_SRC */
568*4882a593Smuzhiyun #define WM8904_DMIC_SRC_MASK                    0x0800  /* DMIC_SRC */
569*4882a593Smuzhiyun #define WM8904_DMIC_SRC_SHIFT                       11  /* DMIC_SRC */
570*4882a593Smuzhiyun #define WM8904_DMIC_SRC_WIDTH                        1  /* DMIC_SRC */
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun  * R40 (0x28) - DRC 0
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun #define WM8904_DRC_ENA                          0x8000  /* DRC_ENA */
576*4882a593Smuzhiyun #define WM8904_DRC_ENA_MASK                     0x8000  /* DRC_ENA */
577*4882a593Smuzhiyun #define WM8904_DRC_ENA_SHIFT                        15  /* DRC_ENA */
578*4882a593Smuzhiyun #define WM8904_DRC_ENA_WIDTH                         1  /* DRC_ENA */
579*4882a593Smuzhiyun #define WM8904_DRC_DAC_PATH                     0x4000  /* DRC_DAC_PATH */
580*4882a593Smuzhiyun #define WM8904_DRC_DAC_PATH_MASK                0x4000  /* DRC_DAC_PATH */
581*4882a593Smuzhiyun #define WM8904_DRC_DAC_PATH_SHIFT                   14  /* DRC_DAC_PATH */
582*4882a593Smuzhiyun #define WM8904_DRC_DAC_PATH_WIDTH                    1  /* DRC_DAC_PATH */
583*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_LVL_MASK             0x1800  /* DRC_GS_HYST_LVL - [12:11] */
584*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_LVL_SHIFT                11  /* DRC_GS_HYST_LVL - [12:11] */
585*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_LVL_WIDTH                 2  /* DRC_GS_HYST_LVL - [12:11] */
586*4882a593Smuzhiyun #define WM8904_DRC_STARTUP_GAIN_MASK            0x07C0  /* DRC_STARTUP_GAIN - [10:6] */
587*4882a593Smuzhiyun #define WM8904_DRC_STARTUP_GAIN_SHIFT                6  /* DRC_STARTUP_GAIN - [10:6] */
588*4882a593Smuzhiyun #define WM8904_DRC_STARTUP_GAIN_WIDTH                5  /* DRC_STARTUP_GAIN - [10:6] */
589*4882a593Smuzhiyun #define WM8904_DRC_FF_DELAY                     0x0020  /* DRC_FF_DELAY */
590*4882a593Smuzhiyun #define WM8904_DRC_FF_DELAY_MASK                0x0020  /* DRC_FF_DELAY */
591*4882a593Smuzhiyun #define WM8904_DRC_FF_DELAY_SHIFT                    5  /* DRC_FF_DELAY */
592*4882a593Smuzhiyun #define WM8904_DRC_FF_DELAY_WIDTH                    1  /* DRC_FF_DELAY */
593*4882a593Smuzhiyun #define WM8904_DRC_GS_ENA                       0x0008  /* DRC_GS_ENA */
594*4882a593Smuzhiyun #define WM8904_DRC_GS_ENA_MASK                  0x0008  /* DRC_GS_ENA */
595*4882a593Smuzhiyun #define WM8904_DRC_GS_ENA_SHIFT                      3  /* DRC_GS_ENA */
596*4882a593Smuzhiyun #define WM8904_DRC_GS_ENA_WIDTH                      1  /* DRC_GS_ENA */
597*4882a593Smuzhiyun #define WM8904_DRC_QR                           0x0004  /* DRC_QR */
598*4882a593Smuzhiyun #define WM8904_DRC_QR_MASK                      0x0004  /* DRC_QR */
599*4882a593Smuzhiyun #define WM8904_DRC_QR_SHIFT                          2  /* DRC_QR */
600*4882a593Smuzhiyun #define WM8904_DRC_QR_WIDTH                          1  /* DRC_QR */
601*4882a593Smuzhiyun #define WM8904_DRC_ANTICLIP                     0x0002  /* DRC_ANTICLIP */
602*4882a593Smuzhiyun #define WM8904_DRC_ANTICLIP_MASK                0x0002  /* DRC_ANTICLIP */
603*4882a593Smuzhiyun #define WM8904_DRC_ANTICLIP_SHIFT                    1  /* DRC_ANTICLIP */
604*4882a593Smuzhiyun #define WM8904_DRC_ANTICLIP_WIDTH                    1  /* DRC_ANTICLIP */
605*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST                      0x0001  /* DRC_GS_HYST */
606*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_MASK                 0x0001  /* DRC_GS_HYST */
607*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_SHIFT                     0  /* DRC_GS_HYST */
608*4882a593Smuzhiyun #define WM8904_DRC_GS_HYST_WIDTH                     1  /* DRC_GS_HYST */
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun  * R41 (0x29) - DRC 1
612*4882a593Smuzhiyun  */
613*4882a593Smuzhiyun #define WM8904_DRC_ATK_MASK                     0xF000  /* DRC_ATK - [15:12] */
614*4882a593Smuzhiyun #define WM8904_DRC_ATK_SHIFT                        12  /* DRC_ATK - [15:12] */
615*4882a593Smuzhiyun #define WM8904_DRC_ATK_WIDTH                         4  /* DRC_ATK - [15:12] */
616*4882a593Smuzhiyun #define WM8904_DRC_DCY_MASK                     0x0F00  /* DRC_DCY - [11:8] */
617*4882a593Smuzhiyun #define WM8904_DRC_DCY_SHIFT                         8  /* DRC_DCY - [11:8] */
618*4882a593Smuzhiyun #define WM8904_DRC_DCY_WIDTH                         4  /* DRC_DCY - [11:8] */
619*4882a593Smuzhiyun #define WM8904_DRC_QR_THR_MASK                  0x00C0  /* DRC_QR_THR - [7:6] */
620*4882a593Smuzhiyun #define WM8904_DRC_QR_THR_SHIFT                      6  /* DRC_QR_THR - [7:6] */
621*4882a593Smuzhiyun #define WM8904_DRC_QR_THR_WIDTH                      2  /* DRC_QR_THR - [7:6] */
622*4882a593Smuzhiyun #define WM8904_DRC_QR_DCY_MASK                  0x0030  /* DRC_QR_DCY - [5:4] */
623*4882a593Smuzhiyun #define WM8904_DRC_QR_DCY_SHIFT                      4  /* DRC_QR_DCY - [5:4] */
624*4882a593Smuzhiyun #define WM8904_DRC_QR_DCY_WIDTH                      2  /* DRC_QR_DCY - [5:4] */
625*4882a593Smuzhiyun #define WM8904_DRC_MINGAIN_MASK                 0x000C  /* DRC_MINGAIN - [3:2] */
626*4882a593Smuzhiyun #define WM8904_DRC_MINGAIN_SHIFT                     2  /* DRC_MINGAIN - [3:2] */
627*4882a593Smuzhiyun #define WM8904_DRC_MINGAIN_WIDTH                     2  /* DRC_MINGAIN - [3:2] */
628*4882a593Smuzhiyun #define WM8904_DRC_MAXGAIN_MASK                 0x0003  /* DRC_MAXGAIN - [1:0] */
629*4882a593Smuzhiyun #define WM8904_DRC_MAXGAIN_SHIFT                     0  /* DRC_MAXGAIN - [1:0] */
630*4882a593Smuzhiyun #define WM8904_DRC_MAXGAIN_WIDTH                     2  /* DRC_MAXGAIN - [1:0] */
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun  * R42 (0x2A) - DRC 2
634*4882a593Smuzhiyun  */
635*4882a593Smuzhiyun #define WM8904_DRC_HI_COMP_MASK                 0x0038  /* DRC_HI_COMP - [5:3] */
636*4882a593Smuzhiyun #define WM8904_DRC_HI_COMP_SHIFT                     3  /* DRC_HI_COMP - [5:3] */
637*4882a593Smuzhiyun #define WM8904_DRC_HI_COMP_WIDTH                     3  /* DRC_HI_COMP - [5:3] */
638*4882a593Smuzhiyun #define WM8904_DRC_LO_COMP_MASK                 0x0007  /* DRC_LO_COMP - [2:0] */
639*4882a593Smuzhiyun #define WM8904_DRC_LO_COMP_SHIFT                     0  /* DRC_LO_COMP - [2:0] */
640*4882a593Smuzhiyun #define WM8904_DRC_LO_COMP_WIDTH                     3  /* DRC_LO_COMP - [2:0] */
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun  * R43 (0x2B) - DRC 3
644*4882a593Smuzhiyun  */
645*4882a593Smuzhiyun #define WM8904_DRC_KNEE_IP_MASK                 0x07E0  /* DRC_KNEE_IP - [10:5] */
646*4882a593Smuzhiyun #define WM8904_DRC_KNEE_IP_SHIFT                     5  /* DRC_KNEE_IP - [10:5] */
647*4882a593Smuzhiyun #define WM8904_DRC_KNEE_IP_WIDTH                     6  /* DRC_KNEE_IP - [10:5] */
648*4882a593Smuzhiyun #define WM8904_DRC_KNEE_OP_MASK                 0x001F  /* DRC_KNEE_OP - [4:0] */
649*4882a593Smuzhiyun #define WM8904_DRC_KNEE_OP_SHIFT                     0  /* DRC_KNEE_OP - [4:0] */
650*4882a593Smuzhiyun #define WM8904_DRC_KNEE_OP_WIDTH                     5  /* DRC_KNEE_OP - [4:0] */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun  * R44 (0x2C) - Analogue Left Input 0
654*4882a593Smuzhiyun  */
655*4882a593Smuzhiyun #define WM8904_LINMUTE                          0x0080  /* LINMUTE */
656*4882a593Smuzhiyun #define WM8904_LINMUTE_MASK                     0x0080  /* LINMUTE */
657*4882a593Smuzhiyun #define WM8904_LINMUTE_SHIFT                         7  /* LINMUTE */
658*4882a593Smuzhiyun #define WM8904_LINMUTE_WIDTH                         1  /* LINMUTE */
659*4882a593Smuzhiyun #define WM8904_LIN_VOL_MASK                     0x001F  /* LIN_VOL - [4:0] */
660*4882a593Smuzhiyun #define WM8904_LIN_VOL_SHIFT                         0  /* LIN_VOL - [4:0] */
661*4882a593Smuzhiyun #define WM8904_LIN_VOL_WIDTH                         5  /* LIN_VOL - [4:0] */
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun /*
664*4882a593Smuzhiyun  * R45 (0x2D) - Analogue Right Input 0
665*4882a593Smuzhiyun  */
666*4882a593Smuzhiyun #define WM8904_RINMUTE                          0x0080  /* RINMUTE */
667*4882a593Smuzhiyun #define WM8904_RINMUTE_MASK                     0x0080  /* RINMUTE */
668*4882a593Smuzhiyun #define WM8904_RINMUTE_SHIFT                         7  /* RINMUTE */
669*4882a593Smuzhiyun #define WM8904_RINMUTE_WIDTH                         1  /* RINMUTE */
670*4882a593Smuzhiyun #define WM8904_RIN_VOL_MASK                     0x001F  /* RIN_VOL - [4:0] */
671*4882a593Smuzhiyun #define WM8904_RIN_VOL_SHIFT                         0  /* RIN_VOL - [4:0] */
672*4882a593Smuzhiyun #define WM8904_RIN_VOL_WIDTH                         5  /* RIN_VOL - [4:0] */
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun  * R46 (0x2E) - Analogue Left Input 1
676*4882a593Smuzhiyun  */
677*4882a593Smuzhiyun #define WM8904_INL_CM_ENA                       0x0040  /* INL_CM_ENA */
678*4882a593Smuzhiyun #define WM8904_INL_CM_ENA_MASK                  0x0040  /* INL_CM_ENA */
679*4882a593Smuzhiyun #define WM8904_INL_CM_ENA_SHIFT                      6  /* INL_CM_ENA */
680*4882a593Smuzhiyun #define WM8904_INL_CM_ENA_WIDTH                      1  /* INL_CM_ENA */
681*4882a593Smuzhiyun #define WM8904_L_IP_SEL_N_MASK                  0x0030  /* L_IP_SEL_N - [5:4] */
682*4882a593Smuzhiyun #define WM8904_L_IP_SEL_N_SHIFT                      4  /* L_IP_SEL_N - [5:4] */
683*4882a593Smuzhiyun #define WM8904_L_IP_SEL_N_WIDTH                      2  /* L_IP_SEL_N - [5:4] */
684*4882a593Smuzhiyun #define WM8904_L_IP_SEL_P_MASK                  0x000C  /* L_IP_SEL_P - [3:2] */
685*4882a593Smuzhiyun #define WM8904_L_IP_SEL_P_SHIFT                      2  /* L_IP_SEL_P - [3:2] */
686*4882a593Smuzhiyun #define WM8904_L_IP_SEL_P_WIDTH                      2  /* L_IP_SEL_P - [3:2] */
687*4882a593Smuzhiyun #define WM8904_L_MODE_MASK                      0x0003  /* L_MODE - [1:0] */
688*4882a593Smuzhiyun #define WM8904_L_MODE_SHIFT                          0  /* L_MODE - [1:0] */
689*4882a593Smuzhiyun #define WM8904_L_MODE_WIDTH                          2  /* L_MODE - [1:0] */
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun  * R47 (0x2F) - Analogue Right Input 1
693*4882a593Smuzhiyun  */
694*4882a593Smuzhiyun #define WM8904_INR_CM_ENA                       0x0040  /* INR_CM_ENA */
695*4882a593Smuzhiyun #define WM8904_INR_CM_ENA_MASK                  0x0040  /* INR_CM_ENA */
696*4882a593Smuzhiyun #define WM8904_INR_CM_ENA_SHIFT                      6  /* INR_CM_ENA */
697*4882a593Smuzhiyun #define WM8904_INR_CM_ENA_WIDTH                      1  /* INR_CM_ENA */
698*4882a593Smuzhiyun #define WM8904_R_IP_SEL_N_MASK                  0x0030  /* R_IP_SEL_N - [5:4] */
699*4882a593Smuzhiyun #define WM8904_R_IP_SEL_N_SHIFT                      4  /* R_IP_SEL_N - [5:4] */
700*4882a593Smuzhiyun #define WM8904_R_IP_SEL_N_WIDTH                      2  /* R_IP_SEL_N - [5:4] */
701*4882a593Smuzhiyun #define WM8904_R_IP_SEL_P_MASK                  0x000C  /* R_IP_SEL_P - [3:2] */
702*4882a593Smuzhiyun #define WM8904_R_IP_SEL_P_SHIFT                      2  /* R_IP_SEL_P - [3:2] */
703*4882a593Smuzhiyun #define WM8904_R_IP_SEL_P_WIDTH                      2  /* R_IP_SEL_P - [3:2] */
704*4882a593Smuzhiyun #define WM8904_R_MODE_MASK                      0x0003  /* R_MODE - [1:0] */
705*4882a593Smuzhiyun #define WM8904_R_MODE_SHIFT                          0  /* R_MODE - [1:0] */
706*4882a593Smuzhiyun #define WM8904_R_MODE_WIDTH                          2  /* R_MODE - [1:0] */
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun  * R57 (0x39) - Analogue OUT1 Left
710*4882a593Smuzhiyun  */
711*4882a593Smuzhiyun #define WM8904_HPOUTL_MUTE                      0x0100  /* HPOUTL_MUTE */
712*4882a593Smuzhiyun #define WM8904_HPOUTL_MUTE_MASK                 0x0100  /* HPOUTL_MUTE */
713*4882a593Smuzhiyun #define WM8904_HPOUTL_MUTE_SHIFT                     8  /* HPOUTL_MUTE */
714*4882a593Smuzhiyun #define WM8904_HPOUTL_MUTE_WIDTH                     1  /* HPOUTL_MUTE */
715*4882a593Smuzhiyun #define WM8904_HPOUT_VU                         0x0080  /* HPOUT_VU */
716*4882a593Smuzhiyun #define WM8904_HPOUT_VU_MASK                    0x0080  /* HPOUT_VU */
717*4882a593Smuzhiyun #define WM8904_HPOUT_VU_SHIFT                        7  /* HPOUT_VU */
718*4882a593Smuzhiyun #define WM8904_HPOUT_VU_WIDTH                        1  /* HPOUT_VU */
719*4882a593Smuzhiyun #define WM8904_HPOUTLZC                         0x0040  /* HPOUTLZC */
720*4882a593Smuzhiyun #define WM8904_HPOUTLZC_MASK                    0x0040  /* HPOUTLZC */
721*4882a593Smuzhiyun #define WM8904_HPOUTLZC_SHIFT                        6  /* HPOUTLZC */
722*4882a593Smuzhiyun #define WM8904_HPOUTLZC_WIDTH                        1  /* HPOUTLZC */
723*4882a593Smuzhiyun #define WM8904_HPOUTL_VOL_MASK                  0x003F  /* HPOUTL_VOL - [5:0] */
724*4882a593Smuzhiyun #define WM8904_HPOUTL_VOL_SHIFT                      0  /* HPOUTL_VOL - [5:0] */
725*4882a593Smuzhiyun #define WM8904_HPOUTL_VOL_WIDTH                      6  /* HPOUTL_VOL - [5:0] */
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun  * R58 (0x3A) - Analogue OUT1 Right
729*4882a593Smuzhiyun  */
730*4882a593Smuzhiyun #define WM8904_HPOUTR_MUTE                      0x0100  /* HPOUTR_MUTE */
731*4882a593Smuzhiyun #define WM8904_HPOUTR_MUTE_MASK                 0x0100  /* HPOUTR_MUTE */
732*4882a593Smuzhiyun #define WM8904_HPOUTR_MUTE_SHIFT                     8  /* HPOUTR_MUTE */
733*4882a593Smuzhiyun #define WM8904_HPOUTR_MUTE_WIDTH                     1  /* HPOUTR_MUTE */
734*4882a593Smuzhiyun #define WM8904_HPOUT_VU                         0x0080  /* HPOUT_VU */
735*4882a593Smuzhiyun #define WM8904_HPOUT_VU_MASK                    0x0080  /* HPOUT_VU */
736*4882a593Smuzhiyun #define WM8904_HPOUT_VU_SHIFT                        7  /* HPOUT_VU */
737*4882a593Smuzhiyun #define WM8904_HPOUT_VU_WIDTH                        1  /* HPOUT_VU */
738*4882a593Smuzhiyun #define WM8904_HPOUTRZC                         0x0040  /* HPOUTRZC */
739*4882a593Smuzhiyun #define WM8904_HPOUTRZC_MASK                    0x0040  /* HPOUTRZC */
740*4882a593Smuzhiyun #define WM8904_HPOUTRZC_SHIFT                        6  /* HPOUTRZC */
741*4882a593Smuzhiyun #define WM8904_HPOUTRZC_WIDTH                        1  /* HPOUTRZC */
742*4882a593Smuzhiyun #define WM8904_HPOUTR_VOL_MASK                  0x003F  /* HPOUTR_VOL - [5:0] */
743*4882a593Smuzhiyun #define WM8904_HPOUTR_VOL_SHIFT                      0  /* HPOUTR_VOL - [5:0] */
744*4882a593Smuzhiyun #define WM8904_HPOUTR_VOL_WIDTH                      6  /* HPOUTR_VOL - [5:0] */
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun  * R59 (0x3B) - Analogue OUT2 Left
748*4882a593Smuzhiyun  */
749*4882a593Smuzhiyun #define WM8904_LINEOUTL_MUTE                    0x0100  /* LINEOUTL_MUTE */
750*4882a593Smuzhiyun #define WM8904_LINEOUTL_MUTE_MASK               0x0100  /* LINEOUTL_MUTE */
751*4882a593Smuzhiyun #define WM8904_LINEOUTL_MUTE_SHIFT                   8  /* LINEOUTL_MUTE */
752*4882a593Smuzhiyun #define WM8904_LINEOUTL_MUTE_WIDTH                   1  /* LINEOUTL_MUTE */
753*4882a593Smuzhiyun #define WM8904_LINEOUT_VU                       0x0080  /* LINEOUT_VU */
754*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_MASK                  0x0080  /* LINEOUT_VU */
755*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_SHIFT                      7  /* LINEOUT_VU */
756*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_WIDTH                      1  /* LINEOUT_VU */
757*4882a593Smuzhiyun #define WM8904_LINEOUTLZC                       0x0040  /* LINEOUTLZC */
758*4882a593Smuzhiyun #define WM8904_LINEOUTLZC_MASK                  0x0040  /* LINEOUTLZC */
759*4882a593Smuzhiyun #define WM8904_LINEOUTLZC_SHIFT                      6  /* LINEOUTLZC */
760*4882a593Smuzhiyun #define WM8904_LINEOUTLZC_WIDTH                      1  /* LINEOUTLZC */
761*4882a593Smuzhiyun #define WM8904_LINEOUTL_VOL_MASK                0x003F  /* LINEOUTL_VOL - [5:0] */
762*4882a593Smuzhiyun #define WM8904_LINEOUTL_VOL_SHIFT                    0  /* LINEOUTL_VOL - [5:0] */
763*4882a593Smuzhiyun #define WM8904_LINEOUTL_VOL_WIDTH                    6  /* LINEOUTL_VOL - [5:0] */
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun  * R60 (0x3C) - Analogue OUT2 Right
767*4882a593Smuzhiyun  */
768*4882a593Smuzhiyun #define WM8904_LINEOUTR_MUTE                    0x0100  /* LINEOUTR_MUTE */
769*4882a593Smuzhiyun #define WM8904_LINEOUTR_MUTE_MASK               0x0100  /* LINEOUTR_MUTE */
770*4882a593Smuzhiyun #define WM8904_LINEOUTR_MUTE_SHIFT                   8  /* LINEOUTR_MUTE */
771*4882a593Smuzhiyun #define WM8904_LINEOUTR_MUTE_WIDTH                   1  /* LINEOUTR_MUTE */
772*4882a593Smuzhiyun #define WM8904_LINEOUT_VU                       0x0080  /* LINEOUT_VU */
773*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_MASK                  0x0080  /* LINEOUT_VU */
774*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_SHIFT                      7  /* LINEOUT_VU */
775*4882a593Smuzhiyun #define WM8904_LINEOUT_VU_WIDTH                      1  /* LINEOUT_VU */
776*4882a593Smuzhiyun #define WM8904_LINEOUTRZC                       0x0040  /* LINEOUTRZC */
777*4882a593Smuzhiyun #define WM8904_LINEOUTRZC_MASK                  0x0040  /* LINEOUTRZC */
778*4882a593Smuzhiyun #define WM8904_LINEOUTRZC_SHIFT                      6  /* LINEOUTRZC */
779*4882a593Smuzhiyun #define WM8904_LINEOUTRZC_WIDTH                      1  /* LINEOUTRZC */
780*4882a593Smuzhiyun #define WM8904_LINEOUTR_VOL_MASK                0x003F  /* LINEOUTR_VOL - [5:0] */
781*4882a593Smuzhiyun #define WM8904_LINEOUTR_VOL_SHIFT                    0  /* LINEOUTR_VOL - [5:0] */
782*4882a593Smuzhiyun #define WM8904_LINEOUTR_VOL_WIDTH                    6  /* LINEOUTR_VOL - [5:0] */
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun  * R61 (0x3D) - Analogue OUT12 ZC
786*4882a593Smuzhiyun  */
787*4882a593Smuzhiyun #define WM8904_HPL_BYP_ENA                      0x0008  /* HPL_BYP_ENA */
788*4882a593Smuzhiyun #define WM8904_HPL_BYP_ENA_MASK                 0x0008  /* HPL_BYP_ENA */
789*4882a593Smuzhiyun #define WM8904_HPL_BYP_ENA_SHIFT                     3  /* HPL_BYP_ENA */
790*4882a593Smuzhiyun #define WM8904_HPL_BYP_ENA_WIDTH                     1  /* HPL_BYP_ENA */
791*4882a593Smuzhiyun #define WM8904_HPR_BYP_ENA                      0x0004  /* HPR_BYP_ENA */
792*4882a593Smuzhiyun #define WM8904_HPR_BYP_ENA_MASK                 0x0004  /* HPR_BYP_ENA */
793*4882a593Smuzhiyun #define WM8904_HPR_BYP_ENA_SHIFT                     2  /* HPR_BYP_ENA */
794*4882a593Smuzhiyun #define WM8904_HPR_BYP_ENA_WIDTH                     1  /* HPR_BYP_ENA */
795*4882a593Smuzhiyun #define WM8904_LINEOUTL_BYP_ENA                 0x0002  /* LINEOUTL_BYP_ENA */
796*4882a593Smuzhiyun #define WM8904_LINEOUTL_BYP_ENA_MASK            0x0002  /* LINEOUTL_BYP_ENA */
797*4882a593Smuzhiyun #define WM8904_LINEOUTL_BYP_ENA_SHIFT                1  /* LINEOUTL_BYP_ENA */
798*4882a593Smuzhiyun #define WM8904_LINEOUTL_BYP_ENA_WIDTH                1  /* LINEOUTL_BYP_ENA */
799*4882a593Smuzhiyun #define WM8904_LINEOUTR_BYP_ENA                 0x0001  /* LINEOUTR_BYP_ENA */
800*4882a593Smuzhiyun #define WM8904_LINEOUTR_BYP_ENA_MASK            0x0001  /* LINEOUTR_BYP_ENA */
801*4882a593Smuzhiyun #define WM8904_LINEOUTR_BYP_ENA_SHIFT                0  /* LINEOUTR_BYP_ENA */
802*4882a593Smuzhiyun #define WM8904_LINEOUTR_BYP_ENA_WIDTH                1  /* LINEOUTR_BYP_ENA */
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun  * R67 (0x43) - DC Servo 0
806*4882a593Smuzhiyun  */
807*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_3                   0x0008  /* DCS_ENA_CHAN_3 */
808*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_3_MASK              0x0008  /* DCS_ENA_CHAN_3 */
809*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_3_SHIFT                  3  /* DCS_ENA_CHAN_3 */
810*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_3_WIDTH                  1  /* DCS_ENA_CHAN_3 */
811*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_2                   0x0004  /* DCS_ENA_CHAN_2 */
812*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_2_MASK              0x0004  /* DCS_ENA_CHAN_2 */
813*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_2_SHIFT                  2  /* DCS_ENA_CHAN_2 */
814*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_2_WIDTH                  1  /* DCS_ENA_CHAN_2 */
815*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_1                   0x0002  /* DCS_ENA_CHAN_1 */
816*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_1_MASK              0x0002  /* DCS_ENA_CHAN_1 */
817*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_1_SHIFT                  1  /* DCS_ENA_CHAN_1 */
818*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_1_WIDTH                  1  /* DCS_ENA_CHAN_1 */
819*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_0                   0x0001  /* DCS_ENA_CHAN_0 */
820*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_0_MASK              0x0001  /* DCS_ENA_CHAN_0 */
821*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_0_SHIFT                  0  /* DCS_ENA_CHAN_0 */
822*4882a593Smuzhiyun #define WM8904_DCS_ENA_CHAN_0_WIDTH                  1  /* DCS_ENA_CHAN_0 */
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun /*
825*4882a593Smuzhiyun  * R68 (0x44) - DC Servo 1
826*4882a593Smuzhiyun  */
827*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_3                0x8000  /* DCS_TRIG_SINGLE_3 */
828*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_3_MASK           0x8000  /* DCS_TRIG_SINGLE_3 */
829*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_3_SHIFT              15  /* DCS_TRIG_SINGLE_3 */
830*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_3_WIDTH               1  /* DCS_TRIG_SINGLE_3 */
831*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_2                0x4000  /* DCS_TRIG_SINGLE_2 */
832*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_2_MASK           0x4000  /* DCS_TRIG_SINGLE_2 */
833*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_2_SHIFT              14  /* DCS_TRIG_SINGLE_2 */
834*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_2_WIDTH               1  /* DCS_TRIG_SINGLE_2 */
835*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_1                0x2000  /* DCS_TRIG_SINGLE_1 */
836*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_1_MASK           0x2000  /* DCS_TRIG_SINGLE_1 */
837*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_1_SHIFT              13  /* DCS_TRIG_SINGLE_1 */
838*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_1_WIDTH               1  /* DCS_TRIG_SINGLE_1 */
839*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_0                0x1000  /* DCS_TRIG_SINGLE_0 */
840*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_0_MASK           0x1000  /* DCS_TRIG_SINGLE_0 */
841*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_0_SHIFT              12  /* DCS_TRIG_SINGLE_0 */
842*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SINGLE_0_WIDTH               1  /* DCS_TRIG_SINGLE_0 */
843*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_3                0x0800  /* DCS_TRIG_SERIES_3 */
844*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_3_MASK           0x0800  /* DCS_TRIG_SERIES_3 */
845*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_3_SHIFT              11  /* DCS_TRIG_SERIES_3 */
846*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_3_WIDTH               1  /* DCS_TRIG_SERIES_3 */
847*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_2                0x0400  /* DCS_TRIG_SERIES_2 */
848*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_2_MASK           0x0400  /* DCS_TRIG_SERIES_2 */
849*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_2_SHIFT              10  /* DCS_TRIG_SERIES_2 */
850*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_2_WIDTH               1  /* DCS_TRIG_SERIES_2 */
851*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_1                0x0200  /* DCS_TRIG_SERIES_1 */
852*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_1_MASK           0x0200  /* DCS_TRIG_SERIES_1 */
853*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_1_SHIFT               9  /* DCS_TRIG_SERIES_1 */
854*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_1_WIDTH               1  /* DCS_TRIG_SERIES_1 */
855*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_0                0x0100  /* DCS_TRIG_SERIES_0 */
856*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_0_MASK           0x0100  /* DCS_TRIG_SERIES_0 */
857*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_0_SHIFT               8  /* DCS_TRIG_SERIES_0 */
858*4882a593Smuzhiyun #define WM8904_DCS_TRIG_SERIES_0_WIDTH               1  /* DCS_TRIG_SERIES_0 */
859*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_3               0x0080  /* DCS_TRIG_STARTUP_3 */
860*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_3_MASK          0x0080  /* DCS_TRIG_STARTUP_3 */
861*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_3_SHIFT              7  /* DCS_TRIG_STARTUP_3 */
862*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_3_WIDTH              1  /* DCS_TRIG_STARTUP_3 */
863*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_2               0x0040  /* DCS_TRIG_STARTUP_2 */
864*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_2_MASK          0x0040  /* DCS_TRIG_STARTUP_2 */
865*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_2_SHIFT              6  /* DCS_TRIG_STARTUP_2 */
866*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_2_WIDTH              1  /* DCS_TRIG_STARTUP_2 */
867*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_1               0x0020  /* DCS_TRIG_STARTUP_1 */
868*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_1_MASK          0x0020  /* DCS_TRIG_STARTUP_1 */
869*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_1_SHIFT              5  /* DCS_TRIG_STARTUP_1 */
870*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_1_WIDTH              1  /* DCS_TRIG_STARTUP_1 */
871*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_0               0x0010  /* DCS_TRIG_STARTUP_0 */
872*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_0_MASK          0x0010  /* DCS_TRIG_STARTUP_0 */
873*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_0_SHIFT              4  /* DCS_TRIG_STARTUP_0 */
874*4882a593Smuzhiyun #define WM8904_DCS_TRIG_STARTUP_0_WIDTH              1  /* DCS_TRIG_STARTUP_0 */
875*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_3                0x0008  /* DCS_TRIG_DAC_WR_3 */
876*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_3_MASK           0x0008  /* DCS_TRIG_DAC_WR_3 */
877*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_3_SHIFT               3  /* DCS_TRIG_DAC_WR_3 */
878*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_3_WIDTH               1  /* DCS_TRIG_DAC_WR_3 */
879*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_2                0x0004  /* DCS_TRIG_DAC_WR_2 */
880*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_2_MASK           0x0004  /* DCS_TRIG_DAC_WR_2 */
881*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_2_SHIFT               2  /* DCS_TRIG_DAC_WR_2 */
882*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_2_WIDTH               1  /* DCS_TRIG_DAC_WR_2 */
883*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_1                0x0002  /* DCS_TRIG_DAC_WR_1 */
884*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_1_MASK           0x0002  /* DCS_TRIG_DAC_WR_1 */
885*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_1_SHIFT               1  /* DCS_TRIG_DAC_WR_1 */
886*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_1_WIDTH               1  /* DCS_TRIG_DAC_WR_1 */
887*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_0                0x0001  /* DCS_TRIG_DAC_WR_0 */
888*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_0_MASK           0x0001  /* DCS_TRIG_DAC_WR_0 */
889*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_0_SHIFT               0  /* DCS_TRIG_DAC_WR_0 */
890*4882a593Smuzhiyun #define WM8904_DCS_TRIG_DAC_WR_0_WIDTH               1  /* DCS_TRIG_DAC_WR_0 */
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun /*
893*4882a593Smuzhiyun  * R69 (0x45) - DC Servo 2
894*4882a593Smuzhiyun  */
895*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_23_MASK         0x0F00  /* DCS_TIMER_PERIOD_23 - [11:8] */
896*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_23_SHIFT             8  /* DCS_TIMER_PERIOD_23 - [11:8] */
897*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_23_WIDTH             4  /* DCS_TIMER_PERIOD_23 - [11:8] */
898*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_01_MASK         0x000F  /* DCS_TIMER_PERIOD_01 - [3:0] */
899*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_01_SHIFT             0  /* DCS_TIMER_PERIOD_01 - [3:0] */
900*4882a593Smuzhiyun #define WM8904_DCS_TIMER_PERIOD_01_WIDTH             4  /* DCS_TIMER_PERIOD_01 - [3:0] */
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun /*
903*4882a593Smuzhiyun  * R71 (0x47) - DC Servo 4
904*4882a593Smuzhiyun  */
905*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_23_MASK            0x007F  /* DCS_SERIES_NO_23 - [6:0] */
906*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_23_SHIFT                0  /* DCS_SERIES_NO_23 - [6:0] */
907*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_23_WIDTH                7  /* DCS_SERIES_NO_23 - [6:0] */
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun  * R72 (0x48) - DC Servo 5
911*4882a593Smuzhiyun  */
912*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_01_MASK            0x007F  /* DCS_SERIES_NO_01 - [6:0] */
913*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_01_SHIFT                0  /* DCS_SERIES_NO_01 - [6:0] */
914*4882a593Smuzhiyun #define WM8904_DCS_SERIES_NO_01_WIDTH                7  /* DCS_SERIES_NO_01 - [6:0] */
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun /*
917*4882a593Smuzhiyun  * R73 (0x49) - DC Servo 6
918*4882a593Smuzhiyun  */
919*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_3_MASK            0x00FF  /* DCS_DAC_WR_VAL_3 - [7:0] */
920*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_3_SHIFT                0  /* DCS_DAC_WR_VAL_3 - [7:0] */
921*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_3_WIDTH                8  /* DCS_DAC_WR_VAL_3 - [7:0] */
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun /*
924*4882a593Smuzhiyun  * R74 (0x4A) - DC Servo 7
925*4882a593Smuzhiyun  */
926*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_2_MASK            0x00FF  /* DCS_DAC_WR_VAL_2 - [7:0] */
927*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_2_SHIFT                0  /* DCS_DAC_WR_VAL_2 - [7:0] */
928*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_2_WIDTH                8  /* DCS_DAC_WR_VAL_2 - [7:0] */
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun  * R75 (0x4B) - DC Servo 8
932*4882a593Smuzhiyun  */
933*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_1_MASK            0x00FF  /* DCS_DAC_WR_VAL_1 - [7:0] */
934*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_1_SHIFT                0  /* DCS_DAC_WR_VAL_1 - [7:0] */
935*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_1_WIDTH                8  /* DCS_DAC_WR_VAL_1 - [7:0] */
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun /*
938*4882a593Smuzhiyun  * R76 (0x4C) - DC Servo 9
939*4882a593Smuzhiyun  */
940*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_0_MASK            0x00FF  /* DCS_DAC_WR_VAL_0 - [7:0] */
941*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_0_SHIFT                0  /* DCS_DAC_WR_VAL_0 - [7:0] */
942*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_VAL_0_WIDTH                8  /* DCS_DAC_WR_VAL_0 - [7:0] */
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun  * R77 (0x4D) - DC Servo Readback 0
946*4882a593Smuzhiyun  */
947*4882a593Smuzhiyun #define WM8904_DCS_CAL_COMPLETE_MASK            0x0F00  /* DCS_CAL_COMPLETE - [11:8] */
948*4882a593Smuzhiyun #define WM8904_DCS_CAL_COMPLETE_SHIFT                8  /* DCS_CAL_COMPLETE - [11:8] */
949*4882a593Smuzhiyun #define WM8904_DCS_CAL_COMPLETE_WIDTH                4  /* DCS_CAL_COMPLETE - [11:8] */
950*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_COMPLETE_MASK         0x00F0  /* DCS_DAC_WR_COMPLETE - [7:4] */
951*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_COMPLETE_SHIFT             4  /* DCS_DAC_WR_COMPLETE - [7:4] */
952*4882a593Smuzhiyun #define WM8904_DCS_DAC_WR_COMPLETE_WIDTH             4  /* DCS_DAC_WR_COMPLETE - [7:4] */
953*4882a593Smuzhiyun #define WM8904_DCS_STARTUP_COMPLETE_MASK        0x000F  /* DCS_STARTUP_COMPLETE - [3:0] */
954*4882a593Smuzhiyun #define WM8904_DCS_STARTUP_COMPLETE_SHIFT            0  /* DCS_STARTUP_COMPLETE - [3:0] */
955*4882a593Smuzhiyun #define WM8904_DCS_STARTUP_COMPLETE_WIDTH            4  /* DCS_STARTUP_COMPLETE - [3:0] */
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun /*
958*4882a593Smuzhiyun  * R90 (0x5A) - Analogue HP 0
959*4882a593Smuzhiyun  */
960*4882a593Smuzhiyun #define WM8904_HPL_RMV_SHORT                    0x0080  /* HPL_RMV_SHORT */
961*4882a593Smuzhiyun #define WM8904_HPL_RMV_SHORT_MASK               0x0080  /* HPL_RMV_SHORT */
962*4882a593Smuzhiyun #define WM8904_HPL_RMV_SHORT_SHIFT                   7  /* HPL_RMV_SHORT */
963*4882a593Smuzhiyun #define WM8904_HPL_RMV_SHORT_WIDTH                   1  /* HPL_RMV_SHORT */
964*4882a593Smuzhiyun #define WM8904_HPL_ENA_OUTP                     0x0040  /* HPL_ENA_OUTP */
965*4882a593Smuzhiyun #define WM8904_HPL_ENA_OUTP_MASK                0x0040  /* HPL_ENA_OUTP */
966*4882a593Smuzhiyun #define WM8904_HPL_ENA_OUTP_SHIFT                    6  /* HPL_ENA_OUTP */
967*4882a593Smuzhiyun #define WM8904_HPL_ENA_OUTP_WIDTH                    1  /* HPL_ENA_OUTP */
968*4882a593Smuzhiyun #define WM8904_HPL_ENA_DLY                      0x0020  /* HPL_ENA_DLY */
969*4882a593Smuzhiyun #define WM8904_HPL_ENA_DLY_MASK                 0x0020  /* HPL_ENA_DLY */
970*4882a593Smuzhiyun #define WM8904_HPL_ENA_DLY_SHIFT                     5  /* HPL_ENA_DLY */
971*4882a593Smuzhiyun #define WM8904_HPL_ENA_DLY_WIDTH                     1  /* HPL_ENA_DLY */
972*4882a593Smuzhiyun #define WM8904_HPL_ENA                          0x0010  /* HPL_ENA */
973*4882a593Smuzhiyun #define WM8904_HPL_ENA_MASK                     0x0010  /* HPL_ENA */
974*4882a593Smuzhiyun #define WM8904_HPL_ENA_SHIFT                         4  /* HPL_ENA */
975*4882a593Smuzhiyun #define WM8904_HPL_ENA_WIDTH                         1  /* HPL_ENA */
976*4882a593Smuzhiyun #define WM8904_HPR_RMV_SHORT                    0x0008  /* HPR_RMV_SHORT */
977*4882a593Smuzhiyun #define WM8904_HPR_RMV_SHORT_MASK               0x0008  /* HPR_RMV_SHORT */
978*4882a593Smuzhiyun #define WM8904_HPR_RMV_SHORT_SHIFT                   3  /* HPR_RMV_SHORT */
979*4882a593Smuzhiyun #define WM8904_HPR_RMV_SHORT_WIDTH                   1  /* HPR_RMV_SHORT */
980*4882a593Smuzhiyun #define WM8904_HPR_ENA_OUTP                     0x0004  /* HPR_ENA_OUTP */
981*4882a593Smuzhiyun #define WM8904_HPR_ENA_OUTP_MASK                0x0004  /* HPR_ENA_OUTP */
982*4882a593Smuzhiyun #define WM8904_HPR_ENA_OUTP_SHIFT                    2  /* HPR_ENA_OUTP */
983*4882a593Smuzhiyun #define WM8904_HPR_ENA_OUTP_WIDTH                    1  /* HPR_ENA_OUTP */
984*4882a593Smuzhiyun #define WM8904_HPR_ENA_DLY                      0x0002  /* HPR_ENA_DLY */
985*4882a593Smuzhiyun #define WM8904_HPR_ENA_DLY_MASK                 0x0002  /* HPR_ENA_DLY */
986*4882a593Smuzhiyun #define WM8904_HPR_ENA_DLY_SHIFT                     1  /* HPR_ENA_DLY */
987*4882a593Smuzhiyun #define WM8904_HPR_ENA_DLY_WIDTH                     1  /* HPR_ENA_DLY */
988*4882a593Smuzhiyun #define WM8904_HPR_ENA                          0x0001  /* HPR_ENA */
989*4882a593Smuzhiyun #define WM8904_HPR_ENA_MASK                     0x0001  /* HPR_ENA */
990*4882a593Smuzhiyun #define WM8904_HPR_ENA_SHIFT                         0  /* HPR_ENA */
991*4882a593Smuzhiyun #define WM8904_HPR_ENA_WIDTH                         1  /* HPR_ENA */
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun /*
994*4882a593Smuzhiyun  * R94 (0x5E) - Analogue Lineout 0
995*4882a593Smuzhiyun  */
996*4882a593Smuzhiyun #define WM8904_LINEOUTL_RMV_SHORT               0x0080  /* LINEOUTL_RMV_SHORT */
997*4882a593Smuzhiyun #define WM8904_LINEOUTL_RMV_SHORT_MASK          0x0080  /* LINEOUTL_RMV_SHORT */
998*4882a593Smuzhiyun #define WM8904_LINEOUTL_RMV_SHORT_SHIFT              7  /* LINEOUTL_RMV_SHORT */
999*4882a593Smuzhiyun #define WM8904_LINEOUTL_RMV_SHORT_WIDTH              1  /* LINEOUTL_RMV_SHORT */
1000*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_OUTP                0x0040  /* LINEOUTL_ENA_OUTP */
1001*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_OUTP_MASK           0x0040  /* LINEOUTL_ENA_OUTP */
1002*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_OUTP_SHIFT               6  /* LINEOUTL_ENA_OUTP */
1003*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_OUTP_WIDTH               1  /* LINEOUTL_ENA_OUTP */
1004*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_DLY                 0x0020  /* LINEOUTL_ENA_DLY */
1005*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_DLY_MASK            0x0020  /* LINEOUTL_ENA_DLY */
1006*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_DLY_SHIFT                5  /* LINEOUTL_ENA_DLY */
1007*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_DLY_WIDTH                1  /* LINEOUTL_ENA_DLY */
1008*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA                     0x0010  /* LINEOUTL_ENA */
1009*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_MASK                0x0010  /* LINEOUTL_ENA */
1010*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_SHIFT                    4  /* LINEOUTL_ENA */
1011*4882a593Smuzhiyun #define WM8904_LINEOUTL_ENA_WIDTH                    1  /* LINEOUTL_ENA */
1012*4882a593Smuzhiyun #define WM8904_LINEOUTR_RMV_SHORT               0x0008  /* LINEOUTR_RMV_SHORT */
1013*4882a593Smuzhiyun #define WM8904_LINEOUTR_RMV_SHORT_MASK          0x0008  /* LINEOUTR_RMV_SHORT */
1014*4882a593Smuzhiyun #define WM8904_LINEOUTR_RMV_SHORT_SHIFT              3  /* LINEOUTR_RMV_SHORT */
1015*4882a593Smuzhiyun #define WM8904_LINEOUTR_RMV_SHORT_WIDTH              1  /* LINEOUTR_RMV_SHORT */
1016*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_OUTP                0x0004  /* LINEOUTR_ENA_OUTP */
1017*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_OUTP_MASK           0x0004  /* LINEOUTR_ENA_OUTP */
1018*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_OUTP_SHIFT               2  /* LINEOUTR_ENA_OUTP */
1019*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_OUTP_WIDTH               1  /* LINEOUTR_ENA_OUTP */
1020*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_DLY                 0x0002  /* LINEOUTR_ENA_DLY */
1021*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_DLY_MASK            0x0002  /* LINEOUTR_ENA_DLY */
1022*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_DLY_SHIFT                1  /* LINEOUTR_ENA_DLY */
1023*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_DLY_WIDTH                1  /* LINEOUTR_ENA_DLY */
1024*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA                     0x0001  /* LINEOUTR_ENA */
1025*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_MASK                0x0001  /* LINEOUTR_ENA */
1026*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_SHIFT                    0  /* LINEOUTR_ENA */
1027*4882a593Smuzhiyun #define WM8904_LINEOUTR_ENA_WIDTH                    1  /* LINEOUTR_ENA */
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun /*
1030*4882a593Smuzhiyun  * R98 (0x62) - Charge Pump 0
1031*4882a593Smuzhiyun  */
1032*4882a593Smuzhiyun #define WM8904_CP_ENA                           0x0001  /* CP_ENA */
1033*4882a593Smuzhiyun #define WM8904_CP_ENA_MASK                      0x0001  /* CP_ENA */
1034*4882a593Smuzhiyun #define WM8904_CP_ENA_SHIFT                          0  /* CP_ENA */
1035*4882a593Smuzhiyun #define WM8904_CP_ENA_WIDTH                          1  /* CP_ENA */
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun  * R104 (0x68) - Class W 0
1039*4882a593Smuzhiyun  */
1040*4882a593Smuzhiyun #define WM8904_CP_DYN_PWR                       0x0001  /* CP_DYN_PWR */
1041*4882a593Smuzhiyun #define WM8904_CP_DYN_PWR_MASK                  0x0001  /* CP_DYN_PWR */
1042*4882a593Smuzhiyun #define WM8904_CP_DYN_PWR_SHIFT                      0  /* CP_DYN_PWR */
1043*4882a593Smuzhiyun #define WM8904_CP_DYN_PWR_WIDTH                      1  /* CP_DYN_PWR */
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun /*
1046*4882a593Smuzhiyun  * R108 (0x6C) - Write Sequencer 0
1047*4882a593Smuzhiyun  */
1048*4882a593Smuzhiyun #define WM8904_WSEQ_ENA                         0x0100  /* WSEQ_ENA */
1049*4882a593Smuzhiyun #define WM8904_WSEQ_ENA_MASK                    0x0100  /* WSEQ_ENA */
1050*4882a593Smuzhiyun #define WM8904_WSEQ_ENA_SHIFT                        8  /* WSEQ_ENA */
1051*4882a593Smuzhiyun #define WM8904_WSEQ_ENA_WIDTH                        1  /* WSEQ_ENA */
1052*4882a593Smuzhiyun #define WM8904_WSEQ_WRITE_INDEX_MASK            0x001F  /* WSEQ_WRITE_INDEX - [4:0] */
1053*4882a593Smuzhiyun #define WM8904_WSEQ_WRITE_INDEX_SHIFT                0  /* WSEQ_WRITE_INDEX - [4:0] */
1054*4882a593Smuzhiyun #define WM8904_WSEQ_WRITE_INDEX_WIDTH                5  /* WSEQ_WRITE_INDEX - [4:0] */
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun /*
1057*4882a593Smuzhiyun  * R109 (0x6D) - Write Sequencer 1
1058*4882a593Smuzhiyun  */
1059*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_WIDTH_MASK             0x7000  /* WSEQ_DATA_WIDTH - [14:12] */
1060*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_WIDTH_SHIFT                12  /* WSEQ_DATA_WIDTH - [14:12] */
1061*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_WIDTH_WIDTH                 3  /* WSEQ_DATA_WIDTH - [14:12] */
1062*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_START_MASK             0x0F00  /* WSEQ_DATA_START - [11:8] */
1063*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_START_SHIFT                 8  /* WSEQ_DATA_START - [11:8] */
1064*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_START_WIDTH                 4  /* WSEQ_DATA_START - [11:8] */
1065*4882a593Smuzhiyun #define WM8904_WSEQ_ADDR_MASK                   0x00FF  /* WSEQ_ADDR - [7:0] */
1066*4882a593Smuzhiyun #define WM8904_WSEQ_ADDR_SHIFT                       0  /* WSEQ_ADDR - [7:0] */
1067*4882a593Smuzhiyun #define WM8904_WSEQ_ADDR_WIDTH                       8  /* WSEQ_ADDR - [7:0] */
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun /*
1070*4882a593Smuzhiyun  * R110 (0x6E) - Write Sequencer 2
1071*4882a593Smuzhiyun  */
1072*4882a593Smuzhiyun #define WM8904_WSEQ_EOS                         0x4000  /* WSEQ_EOS */
1073*4882a593Smuzhiyun #define WM8904_WSEQ_EOS_MASK                    0x4000  /* WSEQ_EOS */
1074*4882a593Smuzhiyun #define WM8904_WSEQ_EOS_SHIFT                       14  /* WSEQ_EOS */
1075*4882a593Smuzhiyun #define WM8904_WSEQ_EOS_WIDTH                        1  /* WSEQ_EOS */
1076*4882a593Smuzhiyun #define WM8904_WSEQ_DELAY_MASK                  0x0F00  /* WSEQ_DELAY - [11:8] */
1077*4882a593Smuzhiyun #define WM8904_WSEQ_DELAY_SHIFT                      8  /* WSEQ_DELAY - [11:8] */
1078*4882a593Smuzhiyun #define WM8904_WSEQ_DELAY_WIDTH                      4  /* WSEQ_DELAY - [11:8] */
1079*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_MASK                   0x00FF  /* WSEQ_DATA - [7:0] */
1080*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_SHIFT                       0  /* WSEQ_DATA - [7:0] */
1081*4882a593Smuzhiyun #define WM8904_WSEQ_DATA_WIDTH                       8  /* WSEQ_DATA - [7:0] */
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun /*
1084*4882a593Smuzhiyun  * R111 (0x6F) - Write Sequencer 3
1085*4882a593Smuzhiyun  */
1086*4882a593Smuzhiyun #define WM8904_WSEQ_ABORT                       0x0200  /* WSEQ_ABORT */
1087*4882a593Smuzhiyun #define WM8904_WSEQ_ABORT_MASK                  0x0200  /* WSEQ_ABORT */
1088*4882a593Smuzhiyun #define WM8904_WSEQ_ABORT_SHIFT                      9  /* WSEQ_ABORT */
1089*4882a593Smuzhiyun #define WM8904_WSEQ_ABORT_WIDTH                      1  /* WSEQ_ABORT */
1090*4882a593Smuzhiyun #define WM8904_WSEQ_START                       0x0100  /* WSEQ_START */
1091*4882a593Smuzhiyun #define WM8904_WSEQ_START_MASK                  0x0100  /* WSEQ_START */
1092*4882a593Smuzhiyun #define WM8904_WSEQ_START_SHIFT                      8  /* WSEQ_START */
1093*4882a593Smuzhiyun #define WM8904_WSEQ_START_WIDTH                      1  /* WSEQ_START */
1094*4882a593Smuzhiyun #define WM8904_WSEQ_START_INDEX_MASK            0x003F  /* WSEQ_START_INDEX - [5:0] */
1095*4882a593Smuzhiyun #define WM8904_WSEQ_START_INDEX_SHIFT                0  /* WSEQ_START_INDEX - [5:0] */
1096*4882a593Smuzhiyun #define WM8904_WSEQ_START_INDEX_WIDTH                6  /* WSEQ_START_INDEX - [5:0] */
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun /*
1099*4882a593Smuzhiyun  * R112 (0x70) - Write Sequencer 4
1100*4882a593Smuzhiyun  */
1101*4882a593Smuzhiyun #define WM8904_WSEQ_CURRENT_INDEX_MASK          0x03F0  /* WSEQ_CURRENT_INDEX - [9:4] */
1102*4882a593Smuzhiyun #define WM8904_WSEQ_CURRENT_INDEX_SHIFT              4  /* WSEQ_CURRENT_INDEX - [9:4] */
1103*4882a593Smuzhiyun #define WM8904_WSEQ_CURRENT_INDEX_WIDTH              6  /* WSEQ_CURRENT_INDEX - [9:4] */
1104*4882a593Smuzhiyun #define WM8904_WSEQ_BUSY                        0x0001  /* WSEQ_BUSY */
1105*4882a593Smuzhiyun #define WM8904_WSEQ_BUSY_MASK                   0x0001  /* WSEQ_BUSY */
1106*4882a593Smuzhiyun #define WM8904_WSEQ_BUSY_SHIFT                       0  /* WSEQ_BUSY */
1107*4882a593Smuzhiyun #define WM8904_WSEQ_BUSY_WIDTH                       1  /* WSEQ_BUSY */
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun /*
1110*4882a593Smuzhiyun  * R116 (0x74) - FLL Control 1
1111*4882a593Smuzhiyun  */
1112*4882a593Smuzhiyun #define WM8904_FLL_FRACN_ENA                    0x0004  /* FLL_FRACN_ENA */
1113*4882a593Smuzhiyun #define WM8904_FLL_FRACN_ENA_MASK               0x0004  /* FLL_FRACN_ENA */
1114*4882a593Smuzhiyun #define WM8904_FLL_FRACN_ENA_SHIFT                   2  /* FLL_FRACN_ENA */
1115*4882a593Smuzhiyun #define WM8904_FLL_FRACN_ENA_WIDTH                   1  /* FLL_FRACN_ENA */
1116*4882a593Smuzhiyun #define WM8904_FLL_OSC_ENA                      0x0002  /* FLL_OSC_ENA */
1117*4882a593Smuzhiyun #define WM8904_FLL_OSC_ENA_MASK                 0x0002  /* FLL_OSC_ENA */
1118*4882a593Smuzhiyun #define WM8904_FLL_OSC_ENA_SHIFT                     1  /* FLL_OSC_ENA */
1119*4882a593Smuzhiyun #define WM8904_FLL_OSC_ENA_WIDTH                     1  /* FLL_OSC_ENA */
1120*4882a593Smuzhiyun #define WM8904_FLL_ENA                          0x0001  /* FLL_ENA */
1121*4882a593Smuzhiyun #define WM8904_FLL_ENA_MASK                     0x0001  /* FLL_ENA */
1122*4882a593Smuzhiyun #define WM8904_FLL_ENA_SHIFT                         0  /* FLL_ENA */
1123*4882a593Smuzhiyun #define WM8904_FLL_ENA_WIDTH                         1  /* FLL_ENA */
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun /*
1126*4882a593Smuzhiyun  * R117 (0x75) - FLL Control 2
1127*4882a593Smuzhiyun  */
1128*4882a593Smuzhiyun #define WM8904_FLL_OUTDIV_MASK                  0x3F00  /* FLL_OUTDIV - [13:8] */
1129*4882a593Smuzhiyun #define WM8904_FLL_OUTDIV_SHIFT                      8  /* FLL_OUTDIV - [13:8] */
1130*4882a593Smuzhiyun #define WM8904_FLL_OUTDIV_WIDTH                      6  /* FLL_OUTDIV - [13:8] */
1131*4882a593Smuzhiyun #define WM8904_FLL_CTRL_RATE_MASK               0x0070  /* FLL_CTRL_RATE - [6:4] */
1132*4882a593Smuzhiyun #define WM8904_FLL_CTRL_RATE_SHIFT                   4  /* FLL_CTRL_RATE - [6:4] */
1133*4882a593Smuzhiyun #define WM8904_FLL_CTRL_RATE_WIDTH                   3  /* FLL_CTRL_RATE - [6:4] */
1134*4882a593Smuzhiyun #define WM8904_FLL_FRATIO_MASK                  0x0007  /* FLL_FRATIO - [2:0] */
1135*4882a593Smuzhiyun #define WM8904_FLL_FRATIO_SHIFT                      0  /* FLL_FRATIO - [2:0] */
1136*4882a593Smuzhiyun #define WM8904_FLL_FRATIO_WIDTH                      3  /* FLL_FRATIO - [2:0] */
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun /*
1139*4882a593Smuzhiyun  * R118 (0x76) - FLL Control 3
1140*4882a593Smuzhiyun  */
1141*4882a593Smuzhiyun #define WM8904_FLL_K_MASK                       0xFFFF  /* FLL_K - [15:0] */
1142*4882a593Smuzhiyun #define WM8904_FLL_K_SHIFT                           0  /* FLL_K - [15:0] */
1143*4882a593Smuzhiyun #define WM8904_FLL_K_WIDTH                          16  /* FLL_K - [15:0] */
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun /*
1146*4882a593Smuzhiyun  * R119 (0x77) - FLL Control 4
1147*4882a593Smuzhiyun  */
1148*4882a593Smuzhiyun #define WM8904_FLL_N_MASK                       0x7FE0  /* FLL_N - [14:5] */
1149*4882a593Smuzhiyun #define WM8904_FLL_N_SHIFT                           5  /* FLL_N - [14:5] */
1150*4882a593Smuzhiyun #define WM8904_FLL_N_WIDTH                          10  /* FLL_N - [14:5] */
1151*4882a593Smuzhiyun #define WM8904_FLL_GAIN_MASK                    0x000F  /* FLL_GAIN - [3:0] */
1152*4882a593Smuzhiyun #define WM8904_FLL_GAIN_SHIFT                        0  /* FLL_GAIN - [3:0] */
1153*4882a593Smuzhiyun #define WM8904_FLL_GAIN_WIDTH                        4  /* FLL_GAIN - [3:0] */
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun /*
1156*4882a593Smuzhiyun  * R120 (0x78) - FLL Control 5
1157*4882a593Smuzhiyun  */
1158*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_DIV_MASK             0x0018  /* FLL_CLK_REF_DIV - [4:3] */
1159*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_DIV_SHIFT                 3  /* FLL_CLK_REF_DIV - [4:3] */
1160*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_DIV_WIDTH                 2  /* FLL_CLK_REF_DIV - [4:3] */
1161*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_SRC_MASK             0x0003  /* FLL_CLK_REF_SRC - [1:0] */
1162*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_SRC_SHIFT                 0  /* FLL_CLK_REF_SRC - [1:0] */
1163*4882a593Smuzhiyun #define WM8904_FLL_CLK_REF_SRC_WIDTH                 2  /* FLL_CLK_REF_SRC - [1:0] */
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun /*
1166*4882a593Smuzhiyun  * R126 (0x7E) - Digital Pulls
1167*4882a593Smuzhiyun  */
1168*4882a593Smuzhiyun #define WM8904_MCLK_PU                          0x0080  /* MCLK_PU */
1169*4882a593Smuzhiyun #define WM8904_MCLK_PU_MASK                     0x0080  /* MCLK_PU */
1170*4882a593Smuzhiyun #define WM8904_MCLK_PU_SHIFT                         7  /* MCLK_PU */
1171*4882a593Smuzhiyun #define WM8904_MCLK_PU_WIDTH                         1  /* MCLK_PU */
1172*4882a593Smuzhiyun #define WM8904_MCLK_PD                          0x0040  /* MCLK_PD */
1173*4882a593Smuzhiyun #define WM8904_MCLK_PD_MASK                     0x0040  /* MCLK_PD */
1174*4882a593Smuzhiyun #define WM8904_MCLK_PD_SHIFT                         6  /* MCLK_PD */
1175*4882a593Smuzhiyun #define WM8904_MCLK_PD_WIDTH                         1  /* MCLK_PD */
1176*4882a593Smuzhiyun #define WM8904_DACDAT_PU                        0x0020  /* DACDAT_PU */
1177*4882a593Smuzhiyun #define WM8904_DACDAT_PU_MASK                   0x0020  /* DACDAT_PU */
1178*4882a593Smuzhiyun #define WM8904_DACDAT_PU_SHIFT                       5  /* DACDAT_PU */
1179*4882a593Smuzhiyun #define WM8904_DACDAT_PU_WIDTH                       1  /* DACDAT_PU */
1180*4882a593Smuzhiyun #define WM8904_DACDAT_PD                        0x0010  /* DACDAT_PD */
1181*4882a593Smuzhiyun #define WM8904_DACDAT_PD_MASK                   0x0010  /* DACDAT_PD */
1182*4882a593Smuzhiyun #define WM8904_DACDAT_PD_SHIFT                       4  /* DACDAT_PD */
1183*4882a593Smuzhiyun #define WM8904_DACDAT_PD_WIDTH                       1  /* DACDAT_PD */
1184*4882a593Smuzhiyun #define WM8904_LRCLK_PU                         0x0008  /* LRCLK_PU */
1185*4882a593Smuzhiyun #define WM8904_LRCLK_PU_MASK                    0x0008  /* LRCLK_PU */
1186*4882a593Smuzhiyun #define WM8904_LRCLK_PU_SHIFT                        3  /* LRCLK_PU */
1187*4882a593Smuzhiyun #define WM8904_LRCLK_PU_WIDTH                        1  /* LRCLK_PU */
1188*4882a593Smuzhiyun #define WM8904_LRCLK_PD                         0x0004  /* LRCLK_PD */
1189*4882a593Smuzhiyun #define WM8904_LRCLK_PD_MASK                    0x0004  /* LRCLK_PD */
1190*4882a593Smuzhiyun #define WM8904_LRCLK_PD_SHIFT                        2  /* LRCLK_PD */
1191*4882a593Smuzhiyun #define WM8904_LRCLK_PD_WIDTH                        1  /* LRCLK_PD */
1192*4882a593Smuzhiyun #define WM8904_BCLK_PU                          0x0002  /* BCLK_PU */
1193*4882a593Smuzhiyun #define WM8904_BCLK_PU_MASK                     0x0002  /* BCLK_PU */
1194*4882a593Smuzhiyun #define WM8904_BCLK_PU_SHIFT                         1  /* BCLK_PU */
1195*4882a593Smuzhiyun #define WM8904_BCLK_PU_WIDTH                         1  /* BCLK_PU */
1196*4882a593Smuzhiyun #define WM8904_BCLK_PD                          0x0001  /* BCLK_PD */
1197*4882a593Smuzhiyun #define WM8904_BCLK_PD_MASK                     0x0001  /* BCLK_PD */
1198*4882a593Smuzhiyun #define WM8904_BCLK_PD_SHIFT                         0  /* BCLK_PD */
1199*4882a593Smuzhiyun #define WM8904_BCLK_PD_WIDTH                         1  /* BCLK_PD */
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun /*
1202*4882a593Smuzhiyun  * R127 (0x7F) - Interrupt Status
1203*4882a593Smuzhiyun  */
1204*4882a593Smuzhiyun #define WM8904_IRQ                              0x0400  /* IRQ */
1205*4882a593Smuzhiyun #define WM8904_IRQ_MASK                         0x0400  /* IRQ */
1206*4882a593Smuzhiyun #define WM8904_IRQ_SHIFT                            10  /* IRQ */
1207*4882a593Smuzhiyun #define WM8904_IRQ_WIDTH                             1  /* IRQ */
1208*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT                   0x0200  /* GPIO_BCLK_EINT */
1209*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_MASK              0x0200  /* GPIO_BCLK_EINT */
1210*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_SHIFT                  9  /* GPIO_BCLK_EINT */
1211*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_WIDTH                  1  /* GPIO_BCLK_EINT */
1212*4882a593Smuzhiyun #define WM8904_WSEQ_EINT                        0x0100  /* WSEQ_EINT */
1213*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_MASK                   0x0100  /* WSEQ_EINT */
1214*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_SHIFT                       8  /* WSEQ_EINT */
1215*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_WIDTH                       1  /* WSEQ_EINT */
1216*4882a593Smuzhiyun #define WM8904_GPIO3_EINT                       0x0080  /* GPIO3_EINT */
1217*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_MASK                  0x0080  /* GPIO3_EINT */
1218*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_SHIFT                      7  /* GPIO3_EINT */
1219*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_WIDTH                      1  /* GPIO3_EINT */
1220*4882a593Smuzhiyun #define WM8904_GPIO2_EINT                       0x0040  /* GPIO2_EINT */
1221*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_MASK                  0x0040  /* GPIO2_EINT */
1222*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_SHIFT                      6  /* GPIO2_EINT */
1223*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_WIDTH                      1  /* GPIO2_EINT */
1224*4882a593Smuzhiyun #define WM8904_GPIO1_EINT                       0x0020  /* GPIO1_EINT */
1225*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_MASK                  0x0020  /* GPIO1_EINT */
1226*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_SHIFT                      5  /* GPIO1_EINT */
1227*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_WIDTH                      1  /* GPIO1_EINT */
1228*4882a593Smuzhiyun #define WM8904_GPI8_EINT                        0x0010  /* GPI8_EINT */
1229*4882a593Smuzhiyun #define WM8904_GPI8_EINT_MASK                   0x0010  /* GPI8_EINT */
1230*4882a593Smuzhiyun #define WM8904_GPI8_EINT_SHIFT                       4  /* GPI8_EINT */
1231*4882a593Smuzhiyun #define WM8904_GPI8_EINT_WIDTH                       1  /* GPI8_EINT */
1232*4882a593Smuzhiyun #define WM8904_GPI7_EINT                        0x0008  /* GPI7_EINT */
1233*4882a593Smuzhiyun #define WM8904_GPI7_EINT_MASK                   0x0008  /* GPI7_EINT */
1234*4882a593Smuzhiyun #define WM8904_GPI7_EINT_SHIFT                       3  /* GPI7_EINT */
1235*4882a593Smuzhiyun #define WM8904_GPI7_EINT_WIDTH                       1  /* GPI7_EINT */
1236*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT                    0x0004  /* FLL_LOCK_EINT */
1237*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_MASK               0x0004  /* FLL_LOCK_EINT */
1238*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_SHIFT                   2  /* FLL_LOCK_EINT */
1239*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_WIDTH                   1  /* FLL_LOCK_EINT */
1240*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT                    0x0002  /* MIC_SHRT_EINT */
1241*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_MASK               0x0002  /* MIC_SHRT_EINT */
1242*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_SHIFT                   1  /* MIC_SHRT_EINT */
1243*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_WIDTH                   1  /* MIC_SHRT_EINT */
1244*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT                     0x0001  /* MIC_DET_EINT */
1245*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_MASK                0x0001  /* MIC_DET_EINT */
1246*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_SHIFT                    0  /* MIC_DET_EINT */
1247*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_WIDTH                    1  /* MIC_DET_EINT */
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun /*
1250*4882a593Smuzhiyun  * R128 (0x80) - Interrupt Status Mask
1251*4882a593Smuzhiyun  */
1252*4882a593Smuzhiyun #define WM8904_IM_GPIO_BCLK_EINT                0x0200  /* IM_GPIO_BCLK_EINT */
1253*4882a593Smuzhiyun #define WM8904_IM_GPIO_BCLK_EINT_MASK           0x0200  /* IM_GPIO_BCLK_EINT */
1254*4882a593Smuzhiyun #define WM8904_IM_GPIO_BCLK_EINT_SHIFT               9  /* IM_GPIO_BCLK_EINT */
1255*4882a593Smuzhiyun #define WM8904_IM_GPIO_BCLK_EINT_WIDTH               1  /* IM_GPIO_BCLK_EINT */
1256*4882a593Smuzhiyun #define WM8904_IM_WSEQ_EINT                     0x0100  /* IM_WSEQ_EINT */
1257*4882a593Smuzhiyun #define WM8904_IM_WSEQ_EINT_MASK                0x0100  /* IM_WSEQ_EINT */
1258*4882a593Smuzhiyun #define WM8904_IM_WSEQ_EINT_SHIFT                    8  /* IM_WSEQ_EINT */
1259*4882a593Smuzhiyun #define WM8904_IM_WSEQ_EINT_WIDTH                    1  /* IM_WSEQ_EINT */
1260*4882a593Smuzhiyun #define WM8904_IM_GPIO3_EINT                    0x0080  /* IM_GPIO3_EINT */
1261*4882a593Smuzhiyun #define WM8904_IM_GPIO3_EINT_MASK               0x0080  /* IM_GPIO3_EINT */
1262*4882a593Smuzhiyun #define WM8904_IM_GPIO3_EINT_SHIFT                   7  /* IM_GPIO3_EINT */
1263*4882a593Smuzhiyun #define WM8904_IM_GPIO3_EINT_WIDTH                   1  /* IM_GPIO3_EINT */
1264*4882a593Smuzhiyun #define WM8904_IM_GPIO2_EINT                    0x0040  /* IM_GPIO2_EINT */
1265*4882a593Smuzhiyun #define WM8904_IM_GPIO2_EINT_MASK               0x0040  /* IM_GPIO2_EINT */
1266*4882a593Smuzhiyun #define WM8904_IM_GPIO2_EINT_SHIFT                   6  /* IM_GPIO2_EINT */
1267*4882a593Smuzhiyun #define WM8904_IM_GPIO2_EINT_WIDTH                   1  /* IM_GPIO2_EINT */
1268*4882a593Smuzhiyun #define WM8904_IM_GPIO1_EINT                    0x0020  /* IM_GPIO1_EINT */
1269*4882a593Smuzhiyun #define WM8904_IM_GPIO1_EINT_MASK               0x0020  /* IM_GPIO1_EINT */
1270*4882a593Smuzhiyun #define WM8904_IM_GPIO1_EINT_SHIFT                   5  /* IM_GPIO1_EINT */
1271*4882a593Smuzhiyun #define WM8904_IM_GPIO1_EINT_WIDTH                   1  /* IM_GPIO1_EINT */
1272*4882a593Smuzhiyun #define WM8904_IM_GPI8_EINT                     0x0010  /* IM_GPI8_EINT */
1273*4882a593Smuzhiyun #define WM8904_IM_GPI8_EINT_MASK                0x0010  /* IM_GPI8_EINT */
1274*4882a593Smuzhiyun #define WM8904_IM_GPI8_EINT_SHIFT                    4  /* IM_GPI8_EINT */
1275*4882a593Smuzhiyun #define WM8904_IM_GPI8_EINT_WIDTH                    1  /* IM_GPI8_EINT */
1276*4882a593Smuzhiyun #define WM8904_IM_GPI7_EINT                     0x0008  /* IM_GPI7_EINT */
1277*4882a593Smuzhiyun #define WM8904_IM_GPI7_EINT_MASK                0x0008  /* IM_GPI7_EINT */
1278*4882a593Smuzhiyun #define WM8904_IM_GPI7_EINT_SHIFT                    3  /* IM_GPI7_EINT */
1279*4882a593Smuzhiyun #define WM8904_IM_GPI7_EINT_WIDTH                    1  /* IM_GPI7_EINT */
1280*4882a593Smuzhiyun #define WM8904_IM_FLL_LOCK_EINT                 0x0004  /* IM_FLL_LOCK_EINT */
1281*4882a593Smuzhiyun #define WM8904_IM_FLL_LOCK_EINT_MASK            0x0004  /* IM_FLL_LOCK_EINT */
1282*4882a593Smuzhiyun #define WM8904_IM_FLL_LOCK_EINT_SHIFT                2  /* IM_FLL_LOCK_EINT */
1283*4882a593Smuzhiyun #define WM8904_IM_FLL_LOCK_EINT_WIDTH                1  /* IM_FLL_LOCK_EINT */
1284*4882a593Smuzhiyun #define WM8904_IM_MIC_SHRT_EINT                 0x0002  /* IM_MIC_SHRT_EINT */
1285*4882a593Smuzhiyun #define WM8904_IM_MIC_SHRT_EINT_MASK            0x0002  /* IM_MIC_SHRT_EINT */
1286*4882a593Smuzhiyun #define WM8904_IM_MIC_SHRT_EINT_SHIFT                1  /* IM_MIC_SHRT_EINT */
1287*4882a593Smuzhiyun #define WM8904_IM_MIC_SHRT_EINT_WIDTH                1  /* IM_MIC_SHRT_EINT */
1288*4882a593Smuzhiyun #define WM8904_IM_MIC_DET_EINT                  0x0001  /* IM_MIC_DET_EINT */
1289*4882a593Smuzhiyun #define WM8904_IM_MIC_DET_EINT_MASK             0x0001  /* IM_MIC_DET_EINT */
1290*4882a593Smuzhiyun #define WM8904_IM_MIC_DET_EINT_SHIFT                 0  /* IM_MIC_DET_EINT */
1291*4882a593Smuzhiyun #define WM8904_IM_MIC_DET_EINT_WIDTH                 1  /* IM_MIC_DET_EINT */
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun /*
1294*4882a593Smuzhiyun  * R129 (0x81) - Interrupt Polarity
1295*4882a593Smuzhiyun  */
1296*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_POL               0x0200  /* GPIO_BCLK_EINT_POL */
1297*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_POL_MASK          0x0200  /* GPIO_BCLK_EINT_POL */
1298*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_POL_SHIFT              9  /* GPIO_BCLK_EINT_POL */
1299*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_POL_WIDTH              1  /* GPIO_BCLK_EINT_POL */
1300*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_POL                    0x0100  /* WSEQ_EINT_POL */
1301*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_POL_MASK               0x0100  /* WSEQ_EINT_POL */
1302*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_POL_SHIFT                   8  /* WSEQ_EINT_POL */
1303*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_POL_WIDTH                   1  /* WSEQ_EINT_POL */
1304*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_POL                   0x0080  /* GPIO3_EINT_POL */
1305*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_POL_MASK              0x0080  /* GPIO3_EINT_POL */
1306*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_POL_SHIFT                  7  /* GPIO3_EINT_POL */
1307*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_POL_WIDTH                  1  /* GPIO3_EINT_POL */
1308*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_POL                   0x0040  /* GPIO2_EINT_POL */
1309*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_POL_MASK              0x0040  /* GPIO2_EINT_POL */
1310*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_POL_SHIFT                  6  /* GPIO2_EINT_POL */
1311*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_POL_WIDTH                  1  /* GPIO2_EINT_POL */
1312*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_POL                   0x0020  /* GPIO1_EINT_POL */
1313*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_POL_MASK              0x0020  /* GPIO1_EINT_POL */
1314*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_POL_SHIFT                  5  /* GPIO1_EINT_POL */
1315*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_POL_WIDTH                  1  /* GPIO1_EINT_POL */
1316*4882a593Smuzhiyun #define WM8904_GPI8_EINT_POL                    0x0010  /* GPI8_EINT_POL */
1317*4882a593Smuzhiyun #define WM8904_GPI8_EINT_POL_MASK               0x0010  /* GPI8_EINT_POL */
1318*4882a593Smuzhiyun #define WM8904_GPI8_EINT_POL_SHIFT                   4  /* GPI8_EINT_POL */
1319*4882a593Smuzhiyun #define WM8904_GPI8_EINT_POL_WIDTH                   1  /* GPI8_EINT_POL */
1320*4882a593Smuzhiyun #define WM8904_GPI7_EINT_POL                    0x0008  /* GPI7_EINT_POL */
1321*4882a593Smuzhiyun #define WM8904_GPI7_EINT_POL_MASK               0x0008  /* GPI7_EINT_POL */
1322*4882a593Smuzhiyun #define WM8904_GPI7_EINT_POL_SHIFT                   3  /* GPI7_EINT_POL */
1323*4882a593Smuzhiyun #define WM8904_GPI7_EINT_POL_WIDTH                   1  /* GPI7_EINT_POL */
1324*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_POL                0x0004  /* FLL_LOCK_EINT_POL */
1325*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_POL_MASK           0x0004  /* FLL_LOCK_EINT_POL */
1326*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_POL_SHIFT               2  /* FLL_LOCK_EINT_POL */
1327*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_POL_WIDTH               1  /* FLL_LOCK_EINT_POL */
1328*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_POL                0x0002  /* MIC_SHRT_EINT_POL */
1329*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_POL_MASK           0x0002  /* MIC_SHRT_EINT_POL */
1330*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_POL_SHIFT               1  /* MIC_SHRT_EINT_POL */
1331*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_POL_WIDTH               1  /* MIC_SHRT_EINT_POL */
1332*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_POL                 0x0001  /* MIC_DET_EINT_POL */
1333*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_POL_MASK            0x0001  /* MIC_DET_EINT_POL */
1334*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_POL_SHIFT                0  /* MIC_DET_EINT_POL */
1335*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_POL_WIDTH                1  /* MIC_DET_EINT_POL */
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun /*
1338*4882a593Smuzhiyun  * R130 (0x82) - Interrupt Debounce
1339*4882a593Smuzhiyun  */
1340*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_DB                0x0200  /* GPIO_BCLK_EINT_DB */
1341*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_DB_MASK           0x0200  /* GPIO_BCLK_EINT_DB */
1342*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_DB_SHIFT               9  /* GPIO_BCLK_EINT_DB */
1343*4882a593Smuzhiyun #define WM8904_GPIO_BCLK_EINT_DB_WIDTH               1  /* GPIO_BCLK_EINT_DB */
1344*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_DB                     0x0100  /* WSEQ_EINT_DB */
1345*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_DB_MASK                0x0100  /* WSEQ_EINT_DB */
1346*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_DB_SHIFT                    8  /* WSEQ_EINT_DB */
1347*4882a593Smuzhiyun #define WM8904_WSEQ_EINT_DB_WIDTH                    1  /* WSEQ_EINT_DB */
1348*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_DB                    0x0080  /* GPIO3_EINT_DB */
1349*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_DB_MASK               0x0080  /* GPIO3_EINT_DB */
1350*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_DB_SHIFT                   7  /* GPIO3_EINT_DB */
1351*4882a593Smuzhiyun #define WM8904_GPIO3_EINT_DB_WIDTH                   1  /* GPIO3_EINT_DB */
1352*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_DB                    0x0040  /* GPIO2_EINT_DB */
1353*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_DB_MASK               0x0040  /* GPIO2_EINT_DB */
1354*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_DB_SHIFT                   6  /* GPIO2_EINT_DB */
1355*4882a593Smuzhiyun #define WM8904_GPIO2_EINT_DB_WIDTH                   1  /* GPIO2_EINT_DB */
1356*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_DB                    0x0020  /* GPIO1_EINT_DB */
1357*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_DB_MASK               0x0020  /* GPIO1_EINT_DB */
1358*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_DB_SHIFT                   5  /* GPIO1_EINT_DB */
1359*4882a593Smuzhiyun #define WM8904_GPIO1_EINT_DB_WIDTH                   1  /* GPIO1_EINT_DB */
1360*4882a593Smuzhiyun #define WM8904_GPI8_EINT_DB                     0x0010  /* GPI8_EINT_DB */
1361*4882a593Smuzhiyun #define WM8904_GPI8_EINT_DB_MASK                0x0010  /* GPI8_EINT_DB */
1362*4882a593Smuzhiyun #define WM8904_GPI8_EINT_DB_SHIFT                    4  /* GPI8_EINT_DB */
1363*4882a593Smuzhiyun #define WM8904_GPI8_EINT_DB_WIDTH                    1  /* GPI8_EINT_DB */
1364*4882a593Smuzhiyun #define WM8904_GPI7_EINT_DB                     0x0008  /* GPI7_EINT_DB */
1365*4882a593Smuzhiyun #define WM8904_GPI7_EINT_DB_MASK                0x0008  /* GPI7_EINT_DB */
1366*4882a593Smuzhiyun #define WM8904_GPI7_EINT_DB_SHIFT                    3  /* GPI7_EINT_DB */
1367*4882a593Smuzhiyun #define WM8904_GPI7_EINT_DB_WIDTH                    1  /* GPI7_EINT_DB */
1368*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_DB                 0x0004  /* FLL_LOCK_EINT_DB */
1369*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_DB_MASK            0x0004  /* FLL_LOCK_EINT_DB */
1370*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_DB_SHIFT                2  /* FLL_LOCK_EINT_DB */
1371*4882a593Smuzhiyun #define WM8904_FLL_LOCK_EINT_DB_WIDTH                1  /* FLL_LOCK_EINT_DB */
1372*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_DB                 0x0002  /* MIC_SHRT_EINT_DB */
1373*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_DB_MASK            0x0002  /* MIC_SHRT_EINT_DB */
1374*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_DB_SHIFT                1  /* MIC_SHRT_EINT_DB */
1375*4882a593Smuzhiyun #define WM8904_MIC_SHRT_EINT_DB_WIDTH                1  /* MIC_SHRT_EINT_DB */
1376*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_DB                  0x0001  /* MIC_DET_EINT_DB */
1377*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_DB_MASK             0x0001  /* MIC_DET_EINT_DB */
1378*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_DB_SHIFT                 0  /* MIC_DET_EINT_DB */
1379*4882a593Smuzhiyun #define WM8904_MIC_DET_EINT_DB_WIDTH                 1  /* MIC_DET_EINT_DB */
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun /*
1382*4882a593Smuzhiyun  * R134 (0x86) - EQ1
1383*4882a593Smuzhiyun  */
1384*4882a593Smuzhiyun #define WM8904_EQ_ENA                           0x0001  /* EQ_ENA */
1385*4882a593Smuzhiyun #define WM8904_EQ_ENA_MASK                      0x0001  /* EQ_ENA */
1386*4882a593Smuzhiyun #define WM8904_EQ_ENA_SHIFT                          0  /* EQ_ENA */
1387*4882a593Smuzhiyun #define WM8904_EQ_ENA_WIDTH                          1  /* EQ_ENA */
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun /*
1390*4882a593Smuzhiyun  * R135 (0x87) - EQ2
1391*4882a593Smuzhiyun  */
1392*4882a593Smuzhiyun #define WM8904_EQ_B1_GAIN_MASK                  0x001F  /* EQ_B1_GAIN - [4:0] */
1393*4882a593Smuzhiyun #define WM8904_EQ_B1_GAIN_SHIFT                      0  /* EQ_B1_GAIN - [4:0] */
1394*4882a593Smuzhiyun #define WM8904_EQ_B1_GAIN_WIDTH                      5  /* EQ_B1_GAIN - [4:0] */
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun /*
1397*4882a593Smuzhiyun  * R136 (0x88) - EQ3
1398*4882a593Smuzhiyun  */
1399*4882a593Smuzhiyun #define WM8904_EQ_B2_GAIN_MASK                  0x001F  /* EQ_B2_GAIN - [4:0] */
1400*4882a593Smuzhiyun #define WM8904_EQ_B2_GAIN_SHIFT                      0  /* EQ_B2_GAIN - [4:0] */
1401*4882a593Smuzhiyun #define WM8904_EQ_B2_GAIN_WIDTH                      5  /* EQ_B2_GAIN - [4:0] */
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun /*
1404*4882a593Smuzhiyun  * R137 (0x89) - EQ4
1405*4882a593Smuzhiyun  */
1406*4882a593Smuzhiyun #define WM8904_EQ_B3_GAIN_MASK                  0x001F  /* EQ_B3_GAIN - [4:0] */
1407*4882a593Smuzhiyun #define WM8904_EQ_B3_GAIN_SHIFT                      0  /* EQ_B3_GAIN - [4:0] */
1408*4882a593Smuzhiyun #define WM8904_EQ_B3_GAIN_WIDTH                      5  /* EQ_B3_GAIN - [4:0] */
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun /*
1411*4882a593Smuzhiyun  * R138 (0x8A) - EQ5
1412*4882a593Smuzhiyun  */
1413*4882a593Smuzhiyun #define WM8904_EQ_B4_GAIN_MASK                  0x001F  /* EQ_B4_GAIN - [4:0] */
1414*4882a593Smuzhiyun #define WM8904_EQ_B4_GAIN_SHIFT                      0  /* EQ_B4_GAIN - [4:0] */
1415*4882a593Smuzhiyun #define WM8904_EQ_B4_GAIN_WIDTH                      5  /* EQ_B4_GAIN - [4:0] */
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun /*
1418*4882a593Smuzhiyun  * R139 (0x8B) - EQ6
1419*4882a593Smuzhiyun  */
1420*4882a593Smuzhiyun #define WM8904_EQ_B5_GAIN_MASK                  0x001F  /* EQ_B5_GAIN - [4:0] */
1421*4882a593Smuzhiyun #define WM8904_EQ_B5_GAIN_SHIFT                      0  /* EQ_B5_GAIN - [4:0] */
1422*4882a593Smuzhiyun #define WM8904_EQ_B5_GAIN_WIDTH                      5  /* EQ_B5_GAIN - [4:0] */
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun /*
1425*4882a593Smuzhiyun  * R140 (0x8C) - EQ7
1426*4882a593Smuzhiyun  */
1427*4882a593Smuzhiyun #define WM8904_EQ_B1_A_MASK                     0xFFFF  /* EQ_B1_A - [15:0] */
1428*4882a593Smuzhiyun #define WM8904_EQ_B1_A_SHIFT                         0  /* EQ_B1_A - [15:0] */
1429*4882a593Smuzhiyun #define WM8904_EQ_B1_A_WIDTH                        16  /* EQ_B1_A - [15:0] */
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun /*
1432*4882a593Smuzhiyun  * R141 (0x8D) - EQ8
1433*4882a593Smuzhiyun  */
1434*4882a593Smuzhiyun #define WM8904_EQ_B1_B_MASK                     0xFFFF  /* EQ_B1_B - [15:0] */
1435*4882a593Smuzhiyun #define WM8904_EQ_B1_B_SHIFT                         0  /* EQ_B1_B - [15:0] */
1436*4882a593Smuzhiyun #define WM8904_EQ_B1_B_WIDTH                        16  /* EQ_B1_B - [15:0] */
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun  * R142 (0x8E) - EQ9
1440*4882a593Smuzhiyun  */
1441*4882a593Smuzhiyun #define WM8904_EQ_B1_PG_MASK                    0xFFFF  /* EQ_B1_PG - [15:0] */
1442*4882a593Smuzhiyun #define WM8904_EQ_B1_PG_SHIFT                        0  /* EQ_B1_PG - [15:0] */
1443*4882a593Smuzhiyun #define WM8904_EQ_B1_PG_WIDTH                       16  /* EQ_B1_PG - [15:0] */
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun /*
1446*4882a593Smuzhiyun  * R143 (0x8F) - EQ10
1447*4882a593Smuzhiyun  */
1448*4882a593Smuzhiyun #define WM8904_EQ_B2_A_MASK                     0xFFFF  /* EQ_B2_A - [15:0] */
1449*4882a593Smuzhiyun #define WM8904_EQ_B2_A_SHIFT                         0  /* EQ_B2_A - [15:0] */
1450*4882a593Smuzhiyun #define WM8904_EQ_B2_A_WIDTH                        16  /* EQ_B2_A - [15:0] */
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun /*
1453*4882a593Smuzhiyun  * R144 (0x90) - EQ11
1454*4882a593Smuzhiyun  */
1455*4882a593Smuzhiyun #define WM8904_EQ_B2_B_MASK                     0xFFFF  /* EQ_B2_B - [15:0] */
1456*4882a593Smuzhiyun #define WM8904_EQ_B2_B_SHIFT                         0  /* EQ_B2_B - [15:0] */
1457*4882a593Smuzhiyun #define WM8904_EQ_B2_B_WIDTH                        16  /* EQ_B2_B - [15:0] */
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun /*
1460*4882a593Smuzhiyun  * R145 (0x91) - EQ12
1461*4882a593Smuzhiyun  */
1462*4882a593Smuzhiyun #define WM8904_EQ_B2_C_MASK                     0xFFFF  /* EQ_B2_C - [15:0] */
1463*4882a593Smuzhiyun #define WM8904_EQ_B2_C_SHIFT                         0  /* EQ_B2_C - [15:0] */
1464*4882a593Smuzhiyun #define WM8904_EQ_B2_C_WIDTH                        16  /* EQ_B2_C - [15:0] */
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun /*
1467*4882a593Smuzhiyun  * R146 (0x92) - EQ13
1468*4882a593Smuzhiyun  */
1469*4882a593Smuzhiyun #define WM8904_EQ_B2_PG_MASK                    0xFFFF  /* EQ_B2_PG - [15:0] */
1470*4882a593Smuzhiyun #define WM8904_EQ_B2_PG_SHIFT                        0  /* EQ_B2_PG - [15:0] */
1471*4882a593Smuzhiyun #define WM8904_EQ_B2_PG_WIDTH                       16  /* EQ_B2_PG - [15:0] */
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun /*
1474*4882a593Smuzhiyun  * R147 (0x93) - EQ14
1475*4882a593Smuzhiyun  */
1476*4882a593Smuzhiyun #define WM8904_EQ_B3_A_MASK                     0xFFFF  /* EQ_B3_A - [15:0] */
1477*4882a593Smuzhiyun #define WM8904_EQ_B3_A_SHIFT                         0  /* EQ_B3_A - [15:0] */
1478*4882a593Smuzhiyun #define WM8904_EQ_B3_A_WIDTH                        16  /* EQ_B3_A - [15:0] */
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun /*
1481*4882a593Smuzhiyun  * R148 (0x94) - EQ15
1482*4882a593Smuzhiyun  */
1483*4882a593Smuzhiyun #define WM8904_EQ_B3_B_MASK                     0xFFFF  /* EQ_B3_B - [15:0] */
1484*4882a593Smuzhiyun #define WM8904_EQ_B3_B_SHIFT                         0  /* EQ_B3_B - [15:0] */
1485*4882a593Smuzhiyun #define WM8904_EQ_B3_B_WIDTH                        16  /* EQ_B3_B - [15:0] */
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun /*
1488*4882a593Smuzhiyun  * R149 (0x95) - EQ16
1489*4882a593Smuzhiyun  */
1490*4882a593Smuzhiyun #define WM8904_EQ_B3_C_MASK                     0xFFFF  /* EQ_B3_C - [15:0] */
1491*4882a593Smuzhiyun #define WM8904_EQ_B3_C_SHIFT                         0  /* EQ_B3_C - [15:0] */
1492*4882a593Smuzhiyun #define WM8904_EQ_B3_C_WIDTH                        16  /* EQ_B3_C - [15:0] */
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun /*
1495*4882a593Smuzhiyun  * R150 (0x96) - EQ17
1496*4882a593Smuzhiyun  */
1497*4882a593Smuzhiyun #define WM8904_EQ_B3_PG_MASK                    0xFFFF  /* EQ_B3_PG - [15:0] */
1498*4882a593Smuzhiyun #define WM8904_EQ_B3_PG_SHIFT                        0  /* EQ_B3_PG - [15:0] */
1499*4882a593Smuzhiyun #define WM8904_EQ_B3_PG_WIDTH                       16  /* EQ_B3_PG - [15:0] */
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun /*
1502*4882a593Smuzhiyun  * R151 (0x97) - EQ18
1503*4882a593Smuzhiyun  */
1504*4882a593Smuzhiyun #define WM8904_EQ_B4_A_MASK                     0xFFFF  /* EQ_B4_A - [15:0] */
1505*4882a593Smuzhiyun #define WM8904_EQ_B4_A_SHIFT                         0  /* EQ_B4_A - [15:0] */
1506*4882a593Smuzhiyun #define WM8904_EQ_B4_A_WIDTH                        16  /* EQ_B4_A - [15:0] */
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun /*
1509*4882a593Smuzhiyun  * R152 (0x98) - EQ19
1510*4882a593Smuzhiyun  */
1511*4882a593Smuzhiyun #define WM8904_EQ_B4_B_MASK                     0xFFFF  /* EQ_B4_B - [15:0] */
1512*4882a593Smuzhiyun #define WM8904_EQ_B4_B_SHIFT                         0  /* EQ_B4_B - [15:0] */
1513*4882a593Smuzhiyun #define WM8904_EQ_B4_B_WIDTH                        16  /* EQ_B4_B - [15:0] */
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun /*
1516*4882a593Smuzhiyun  * R153 (0x99) - EQ20
1517*4882a593Smuzhiyun  */
1518*4882a593Smuzhiyun #define WM8904_EQ_B4_C_MASK                     0xFFFF  /* EQ_B4_C - [15:0] */
1519*4882a593Smuzhiyun #define WM8904_EQ_B4_C_SHIFT                         0  /* EQ_B4_C - [15:0] */
1520*4882a593Smuzhiyun #define WM8904_EQ_B4_C_WIDTH                        16  /* EQ_B4_C - [15:0] */
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun /*
1523*4882a593Smuzhiyun  * R154 (0x9A) - EQ21
1524*4882a593Smuzhiyun  */
1525*4882a593Smuzhiyun #define WM8904_EQ_B4_PG_MASK                    0xFFFF  /* EQ_B4_PG - [15:0] */
1526*4882a593Smuzhiyun #define WM8904_EQ_B4_PG_SHIFT                        0  /* EQ_B4_PG - [15:0] */
1527*4882a593Smuzhiyun #define WM8904_EQ_B4_PG_WIDTH                       16  /* EQ_B4_PG - [15:0] */
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun /*
1530*4882a593Smuzhiyun  * R155 (0x9B) - EQ22
1531*4882a593Smuzhiyun  */
1532*4882a593Smuzhiyun #define WM8904_EQ_B5_A_MASK                     0xFFFF  /* EQ_B5_A - [15:0] */
1533*4882a593Smuzhiyun #define WM8904_EQ_B5_A_SHIFT                         0  /* EQ_B5_A - [15:0] */
1534*4882a593Smuzhiyun #define WM8904_EQ_B5_A_WIDTH                        16  /* EQ_B5_A - [15:0] */
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun /*
1537*4882a593Smuzhiyun  * R156 (0x9C) - EQ23
1538*4882a593Smuzhiyun  */
1539*4882a593Smuzhiyun #define WM8904_EQ_B5_B_MASK                     0xFFFF  /* EQ_B5_B - [15:0] */
1540*4882a593Smuzhiyun #define WM8904_EQ_B5_B_SHIFT                         0  /* EQ_B5_B - [15:0] */
1541*4882a593Smuzhiyun #define WM8904_EQ_B5_B_WIDTH                        16  /* EQ_B5_B - [15:0] */
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun /*
1544*4882a593Smuzhiyun  * R157 (0x9D) - EQ24
1545*4882a593Smuzhiyun  */
1546*4882a593Smuzhiyun #define WM8904_EQ_B5_PG_MASK                    0xFFFF  /* EQ_B5_PG - [15:0] */
1547*4882a593Smuzhiyun #define WM8904_EQ_B5_PG_SHIFT                        0  /* EQ_B5_PG - [15:0] */
1548*4882a593Smuzhiyun #define WM8904_EQ_B5_PG_WIDTH                       16  /* EQ_B5_PG - [15:0] */
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun /*
1551*4882a593Smuzhiyun  * R161 (0xA1) - Control Interface Test 1
1552*4882a593Smuzhiyun  */
1553*4882a593Smuzhiyun #define WM8904_USER_KEY                         0x0002  /* USER_KEY */
1554*4882a593Smuzhiyun #define WM8904_USER_KEY_MASK                    0x0002  /* USER_KEY */
1555*4882a593Smuzhiyun #define WM8904_USER_KEY_SHIFT                        1  /* USER_KEY */
1556*4882a593Smuzhiyun #define WM8904_USER_KEY_WIDTH                        1  /* USER_KEY */
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun /*
1559*4882a593Smuzhiyun  * R198 (0xC6) - ADC Test 0
1560*4882a593Smuzhiyun  */
1561*4882a593Smuzhiyun #define WM8904_ADC_128_OSR_TST_MODE             0x0004  /* ADC_128_OSR_TST_MODE */
1562*4882a593Smuzhiyun #define WM8904_ADC_128_OSR_TST_MODE_SHIFT            2  /* ADC_128_OSR_TST_MODE */
1563*4882a593Smuzhiyun #define WM8904_ADC_128_OSR_TST_MODE_WIDTH            1  /* ADC_128_OSR_TST_MODE */
1564*4882a593Smuzhiyun #define WM8904_ADC_BIASX1P5                     0x0001  /* ADC_BIASX1P5 */
1565*4882a593Smuzhiyun #define WM8904_ADC_BIASX1P5_SHIFT                    0  /* ADC_BIASX1P5 */
1566*4882a593Smuzhiyun #define WM8904_ADC_BIASX1P5_WIDTH                    1  /* ADC_BIASX1P5 */
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun /*
1569*4882a593Smuzhiyun  * R204 (0xCC) - Analogue Output Bias 0
1570*4882a593Smuzhiyun  */
1571*4882a593Smuzhiyun #define WM8904_PGA_BIAS_MASK                    0x0070  /* PGA_BIAS - [6:4] */
1572*4882a593Smuzhiyun #define WM8904_PGA_BIAS_SHIFT                        4  /* PGA_BIAS - [6:4] */
1573*4882a593Smuzhiyun #define WM8904_PGA_BIAS_WIDTH                        3  /* PGA_BIAS - [6:4] */
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun /*
1576*4882a593Smuzhiyun  * R247 (0xF7) - FLL NCO Test 0
1577*4882a593Smuzhiyun  */
1578*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO                      0x0001  /* FLL_FRC_NCO */
1579*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_MASK                 0x0001  /* FLL_FRC_NCO */
1580*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_SHIFT                     0  /* FLL_FRC_NCO */
1581*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_WIDTH                     1  /* FLL_FRC_NCO */
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun /*
1584*4882a593Smuzhiyun  * R248 (0xF8) - FLL NCO Test 1
1585*4882a593Smuzhiyun  */
1586*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_VAL_MASK             0x003F  /* FLL_FRC_NCO_VAL - [5:0] */
1587*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_VAL_SHIFT                 0  /* FLL_FRC_NCO_VAL - [5:0] */
1588*4882a593Smuzhiyun #define WM8904_FLL_FRC_NCO_VAL_WIDTH                 6  /* FLL_FRC_NCO_VAL - [5:0] */
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun #endif
1591