xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8903.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8903.h - WM8903 audio codec interface
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2008 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _WM8903_H
10*4882a593Smuzhiyun #define _WM8903_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/i2c.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun extern int wm8903_mic_detect(struct snd_soc_component *component,
15*4882a593Smuzhiyun 			     struct snd_soc_jack *jack,
16*4882a593Smuzhiyun 			     int det, int shrt);
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * Register values.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #define WM8903_SW_RESET_AND_ID                  0x00
23*4882a593Smuzhiyun #define WM8903_REVISION_NUMBER                  0x01
24*4882a593Smuzhiyun #define WM8903_BIAS_CONTROL_0                   0x04
25*4882a593Smuzhiyun #define WM8903_VMID_CONTROL_0                   0x05
26*4882a593Smuzhiyun #define WM8903_MIC_BIAS_CONTROL_0               0x06
27*4882a593Smuzhiyun #define WM8903_ANALOGUE_DAC_0                   0x08
28*4882a593Smuzhiyun #define WM8903_ANALOGUE_ADC_0                   0x0A
29*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_0               0x0C
30*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_1               0x0D
31*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_2               0x0E
32*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_3               0x0F
33*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_4               0x10
34*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_5               0x11
35*4882a593Smuzhiyun #define WM8903_POWER_MANAGEMENT_6               0x12
36*4882a593Smuzhiyun #define WM8903_CLOCK_RATES_0                    0x14
37*4882a593Smuzhiyun #define WM8903_CLOCK_RATES_1                    0x15
38*4882a593Smuzhiyun #define WM8903_CLOCK_RATES_2                    0x16
39*4882a593Smuzhiyun #define WM8903_AUDIO_INTERFACE_0                0x18
40*4882a593Smuzhiyun #define WM8903_AUDIO_INTERFACE_1                0x19
41*4882a593Smuzhiyun #define WM8903_AUDIO_INTERFACE_2                0x1A
42*4882a593Smuzhiyun #define WM8903_AUDIO_INTERFACE_3                0x1B
43*4882a593Smuzhiyun #define WM8903_DAC_DIGITAL_VOLUME_LEFT          0x1E
44*4882a593Smuzhiyun #define WM8903_DAC_DIGITAL_VOLUME_RIGHT         0x1F
45*4882a593Smuzhiyun #define WM8903_DAC_DIGITAL_0                    0x20
46*4882a593Smuzhiyun #define WM8903_DAC_DIGITAL_1                    0x21
47*4882a593Smuzhiyun #define WM8903_ADC_DIGITAL_VOLUME_LEFT          0x24
48*4882a593Smuzhiyun #define WM8903_ADC_DIGITAL_VOLUME_RIGHT         0x25
49*4882a593Smuzhiyun #define WM8903_ADC_DIGITAL_0                    0x26
50*4882a593Smuzhiyun #define WM8903_DIGITAL_MICROPHONE_0             0x27
51*4882a593Smuzhiyun #define WM8903_DRC_0                            0x28
52*4882a593Smuzhiyun #define WM8903_DRC_1                            0x29
53*4882a593Smuzhiyun #define WM8903_DRC_2                            0x2A
54*4882a593Smuzhiyun #define WM8903_DRC_3                            0x2B
55*4882a593Smuzhiyun #define WM8903_ANALOGUE_LEFT_INPUT_0            0x2C
56*4882a593Smuzhiyun #define WM8903_ANALOGUE_RIGHT_INPUT_0           0x2D
57*4882a593Smuzhiyun #define WM8903_ANALOGUE_LEFT_INPUT_1            0x2E
58*4882a593Smuzhiyun #define WM8903_ANALOGUE_RIGHT_INPUT_1           0x2F
59*4882a593Smuzhiyun #define WM8903_ANALOGUE_LEFT_MIX_0              0x32
60*4882a593Smuzhiyun #define WM8903_ANALOGUE_RIGHT_MIX_0             0x33
61*4882a593Smuzhiyun #define WM8903_ANALOGUE_SPK_MIX_LEFT_0          0x34
62*4882a593Smuzhiyun #define WM8903_ANALOGUE_SPK_MIX_LEFT_1          0x35
63*4882a593Smuzhiyun #define WM8903_ANALOGUE_SPK_MIX_RIGHT_0         0x36
64*4882a593Smuzhiyun #define WM8903_ANALOGUE_SPK_MIX_RIGHT_1         0x37
65*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT1_LEFT               0x39
66*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT1_RIGHT              0x3A
67*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT2_LEFT               0x3B
68*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT2_RIGHT              0x3C
69*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT3_LEFT               0x3E
70*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUT3_RIGHT              0x3F
71*4882a593Smuzhiyun #define WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0    0x41
72*4882a593Smuzhiyun #define WM8903_DC_SERVO_0                       0x43
73*4882a593Smuzhiyun #define WM8903_DC_SERVO_2                       0x45
74*4882a593Smuzhiyun #define WM8903_DC_SERVO_4			0x47
75*4882a593Smuzhiyun #define WM8903_DC_SERVO_5			0x48
76*4882a593Smuzhiyun #define WM8903_DC_SERVO_6			0x49
77*4882a593Smuzhiyun #define WM8903_DC_SERVO_7			0x4A
78*4882a593Smuzhiyun #define WM8903_DC_SERVO_READBACK_1		0x51
79*4882a593Smuzhiyun #define WM8903_DC_SERVO_READBACK_2		0x52
80*4882a593Smuzhiyun #define WM8903_DC_SERVO_READBACK_3		0x53
81*4882a593Smuzhiyun #define WM8903_DC_SERVO_READBACK_4		0x54
82*4882a593Smuzhiyun #define WM8903_ANALOGUE_HP_0                    0x5A
83*4882a593Smuzhiyun #define WM8903_ANALOGUE_LINEOUT_0               0x5E
84*4882a593Smuzhiyun #define WM8903_CHARGE_PUMP_0                    0x62
85*4882a593Smuzhiyun #define WM8903_CLASS_W_0                        0x68
86*4882a593Smuzhiyun #define WM8903_WRITE_SEQUENCER_0                0x6C
87*4882a593Smuzhiyun #define WM8903_WRITE_SEQUENCER_1                0x6D
88*4882a593Smuzhiyun #define WM8903_WRITE_SEQUENCER_2                0x6E
89*4882a593Smuzhiyun #define WM8903_WRITE_SEQUENCER_3                0x6F
90*4882a593Smuzhiyun #define WM8903_WRITE_SEQUENCER_4                0x70
91*4882a593Smuzhiyun #define WM8903_CONTROL_INTERFACE                0x72
92*4882a593Smuzhiyun #define WM8903_GPIO_CONTROL_1                   0x74
93*4882a593Smuzhiyun #define WM8903_GPIO_CONTROL_2                   0x75
94*4882a593Smuzhiyun #define WM8903_GPIO_CONTROL_3                   0x76
95*4882a593Smuzhiyun #define WM8903_GPIO_CONTROL_4                   0x77
96*4882a593Smuzhiyun #define WM8903_GPIO_CONTROL_5                   0x78
97*4882a593Smuzhiyun #define WM8903_INTERRUPT_STATUS_1               0x79
98*4882a593Smuzhiyun #define WM8903_INTERRUPT_STATUS_1_MASK          0x7A
99*4882a593Smuzhiyun #define WM8903_INTERRUPT_POLARITY_1             0x7B
100*4882a593Smuzhiyun #define WM8903_INTERRUPT_CONTROL                0x7E
101*4882a593Smuzhiyun #define WM8903_CLOCK_RATE_TEST_4                0xA4
102*4882a593Smuzhiyun #define WM8903_ANALOGUE_OUTPUT_BIAS_0           0xAC
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define WM8903_REGISTER_COUNT                   75
105*4882a593Smuzhiyun #define WM8903_MAX_REGISTER                     0xAC
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * Field Definitions.
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  * R0 (0x00) - SW Reset and ID
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun #define WM8903_SW_RESET_DEV_ID1_MASK            0xFFFF  /* SW_RESET_DEV_ID1 - [15:0] */
115*4882a593Smuzhiyun #define WM8903_SW_RESET_DEV_ID1_SHIFT                0  /* SW_RESET_DEV_ID1 - [15:0] */
116*4882a593Smuzhiyun #define WM8903_SW_RESET_DEV_ID1_WIDTH               16  /* SW_RESET_DEV_ID1 - [15:0] */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * R1 (0x01) - Revision Number
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun #define WM8903_CHIP_REV_MASK                    0x000F  /* CHIP_REV - [3:0] */
122*4882a593Smuzhiyun #define WM8903_CHIP_REV_SHIFT                        0  /* CHIP_REV - [3:0] */
123*4882a593Smuzhiyun #define WM8903_CHIP_REV_WIDTH                        4  /* CHIP_REV - [3:0] */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * R4 (0x04) - Bias Control 0
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define WM8903_POBCTRL                          0x0010  /* POBCTRL */
129*4882a593Smuzhiyun #define WM8903_POBCTRL_MASK                     0x0010  /* POBCTRL */
130*4882a593Smuzhiyun #define WM8903_POBCTRL_SHIFT                         4  /* POBCTRL */
131*4882a593Smuzhiyun #define WM8903_POBCTRL_WIDTH                         1  /* POBCTRL */
132*4882a593Smuzhiyun #define WM8903_ISEL_MASK                        0x000C  /* ISEL - [3:2] */
133*4882a593Smuzhiyun #define WM8903_ISEL_SHIFT                            2  /* ISEL - [3:2] */
134*4882a593Smuzhiyun #define WM8903_ISEL_WIDTH                            2  /* ISEL - [3:2] */
135*4882a593Smuzhiyun #define WM8903_STARTUP_BIAS_ENA                 0x0002  /* STARTUP_BIAS_ENA */
136*4882a593Smuzhiyun #define WM8903_STARTUP_BIAS_ENA_MASK            0x0002  /* STARTUP_BIAS_ENA */
137*4882a593Smuzhiyun #define WM8903_STARTUP_BIAS_ENA_SHIFT                1  /* STARTUP_BIAS_ENA */
138*4882a593Smuzhiyun #define WM8903_STARTUP_BIAS_ENA_WIDTH                1  /* STARTUP_BIAS_ENA */
139*4882a593Smuzhiyun #define WM8903_BIAS_ENA                         0x0001  /* BIAS_ENA */
140*4882a593Smuzhiyun #define WM8903_BIAS_ENA_MASK                    0x0001  /* BIAS_ENA */
141*4882a593Smuzhiyun #define WM8903_BIAS_ENA_SHIFT                        0  /* BIAS_ENA */
142*4882a593Smuzhiyun #define WM8903_BIAS_ENA_WIDTH                        1  /* BIAS_ENA */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * R5 (0x05) - VMID Control 0
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define WM8903_VMID_TIE_ENA                     0x0080  /* VMID_TIE_ENA */
148*4882a593Smuzhiyun #define WM8903_VMID_TIE_ENA_MASK                0x0080  /* VMID_TIE_ENA */
149*4882a593Smuzhiyun #define WM8903_VMID_TIE_ENA_SHIFT                    7  /* VMID_TIE_ENA */
150*4882a593Smuzhiyun #define WM8903_VMID_TIE_ENA_WIDTH                    1  /* VMID_TIE_ENA */
151*4882a593Smuzhiyun #define WM8903_BUFIO_ENA                        0x0040  /* BUFIO_ENA */
152*4882a593Smuzhiyun #define WM8903_BUFIO_ENA_MASK                   0x0040  /* BUFIO_ENA */
153*4882a593Smuzhiyun #define WM8903_BUFIO_ENA_SHIFT                       6  /* BUFIO_ENA */
154*4882a593Smuzhiyun #define WM8903_BUFIO_ENA_WIDTH                       1  /* BUFIO_ENA */
155*4882a593Smuzhiyun #define WM8903_VMID_IO_ENA                      0x0020  /* VMID_IO_ENA */
156*4882a593Smuzhiyun #define WM8903_VMID_IO_ENA_MASK                 0x0020  /* VMID_IO_ENA */
157*4882a593Smuzhiyun #define WM8903_VMID_IO_ENA_SHIFT                     5  /* VMID_IO_ENA */
158*4882a593Smuzhiyun #define WM8903_VMID_IO_ENA_WIDTH                     1  /* VMID_IO_ENA */
159*4882a593Smuzhiyun #define WM8903_VMID_SOFT_MASK                   0x0018  /* VMID_SOFT - [4:3] */
160*4882a593Smuzhiyun #define WM8903_VMID_SOFT_SHIFT                       3  /* VMID_SOFT - [4:3] */
161*4882a593Smuzhiyun #define WM8903_VMID_SOFT_WIDTH                       2  /* VMID_SOFT - [4:3] */
162*4882a593Smuzhiyun #define WM8903_VMID_RES_MASK                    0x0006  /* VMID_RES - [2:1] */
163*4882a593Smuzhiyun #define WM8903_VMID_RES_SHIFT                        1  /* VMID_RES - [2:1] */
164*4882a593Smuzhiyun #define WM8903_VMID_RES_WIDTH                        2  /* VMID_RES - [2:1] */
165*4882a593Smuzhiyun #define WM8903_VMID_BUF_ENA                     0x0001  /* VMID_BUF_ENA */
166*4882a593Smuzhiyun #define WM8903_VMID_BUF_ENA_MASK                0x0001  /* VMID_BUF_ENA */
167*4882a593Smuzhiyun #define WM8903_VMID_BUF_ENA_SHIFT                    0  /* VMID_BUF_ENA */
168*4882a593Smuzhiyun #define WM8903_VMID_BUF_ENA_WIDTH                    1  /* VMID_BUF_ENA */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define WM8903_VMID_RES_50K                          2
171*4882a593Smuzhiyun #define WM8903_VMID_RES_250K                         4
172*4882a593Smuzhiyun #define WM8903_VMID_RES_5K                           6
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * R8 (0x08) - Analogue DAC 0
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun #define WM8903_DACBIAS_SEL_MASK                 0x0018  /* DACBIAS_SEL - [4:3] */
178*4882a593Smuzhiyun #define WM8903_DACBIAS_SEL_SHIFT                     3  /* DACBIAS_SEL - [4:3] */
179*4882a593Smuzhiyun #define WM8903_DACBIAS_SEL_WIDTH                     2  /* DACBIAS_SEL - [4:3] */
180*4882a593Smuzhiyun #define WM8903_DACVMID_BIAS_SEL_MASK            0x0006  /* DACVMID_BIAS_SEL - [2:1] */
181*4882a593Smuzhiyun #define WM8903_DACVMID_BIAS_SEL_SHIFT                1  /* DACVMID_BIAS_SEL - [2:1] */
182*4882a593Smuzhiyun #define WM8903_DACVMID_BIAS_SEL_WIDTH                2  /* DACVMID_BIAS_SEL - [2:1] */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * R10 (0x0A) - Analogue ADC 0
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define WM8903_ADC_OSR128                       0x0001  /* ADC_OSR128 */
188*4882a593Smuzhiyun #define WM8903_ADC_OSR128_MASK                  0x0001  /* ADC_OSR128 */
189*4882a593Smuzhiyun #define WM8903_ADC_OSR128_SHIFT                      0  /* ADC_OSR128 */
190*4882a593Smuzhiyun #define WM8903_ADC_OSR128_WIDTH                      1  /* ADC_OSR128 */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * R12 (0x0C) - Power Management 0
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define WM8903_INL_ENA                          0x0002  /* INL_ENA */
196*4882a593Smuzhiyun #define WM8903_INL_ENA_MASK                     0x0002  /* INL_ENA */
197*4882a593Smuzhiyun #define WM8903_INL_ENA_SHIFT                         1  /* INL_ENA */
198*4882a593Smuzhiyun #define WM8903_INL_ENA_WIDTH                         1  /* INL_ENA */
199*4882a593Smuzhiyun #define WM8903_INR_ENA                          0x0001  /* INR_ENA */
200*4882a593Smuzhiyun #define WM8903_INR_ENA_MASK                     0x0001  /* INR_ENA */
201*4882a593Smuzhiyun #define WM8903_INR_ENA_SHIFT                         0  /* INR_ENA */
202*4882a593Smuzhiyun #define WM8903_INR_ENA_WIDTH                         1  /* INR_ENA */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun  * R13 (0x0D) - Power Management 1
206*4882a593Smuzhiyun  */
207*4882a593Smuzhiyun #define WM8903_MIXOUTL_ENA                      0x0002  /* MIXOUTL_ENA */
208*4882a593Smuzhiyun #define WM8903_MIXOUTL_ENA_MASK                 0x0002  /* MIXOUTL_ENA */
209*4882a593Smuzhiyun #define WM8903_MIXOUTL_ENA_SHIFT                     1  /* MIXOUTL_ENA */
210*4882a593Smuzhiyun #define WM8903_MIXOUTL_ENA_WIDTH                     1  /* MIXOUTL_ENA */
211*4882a593Smuzhiyun #define WM8903_MIXOUTR_ENA                      0x0001  /* MIXOUTR_ENA */
212*4882a593Smuzhiyun #define WM8903_MIXOUTR_ENA_MASK                 0x0001  /* MIXOUTR_ENA */
213*4882a593Smuzhiyun #define WM8903_MIXOUTR_ENA_SHIFT                     0  /* MIXOUTR_ENA */
214*4882a593Smuzhiyun #define WM8903_MIXOUTR_ENA_WIDTH                     1  /* MIXOUTR_ENA */
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun  * R14 (0x0E) - Power Management 2
218*4882a593Smuzhiyun  */
219*4882a593Smuzhiyun #define WM8903_HPL_PGA_ENA                      0x0002  /* HPL_PGA_ENA */
220*4882a593Smuzhiyun #define WM8903_HPL_PGA_ENA_MASK                 0x0002  /* HPL_PGA_ENA */
221*4882a593Smuzhiyun #define WM8903_HPL_PGA_ENA_SHIFT                     1  /* HPL_PGA_ENA */
222*4882a593Smuzhiyun #define WM8903_HPL_PGA_ENA_WIDTH                     1  /* HPL_PGA_ENA */
223*4882a593Smuzhiyun #define WM8903_HPR_PGA_ENA                      0x0001  /* HPR_PGA_ENA */
224*4882a593Smuzhiyun #define WM8903_HPR_PGA_ENA_MASK                 0x0001  /* HPR_PGA_ENA */
225*4882a593Smuzhiyun #define WM8903_HPR_PGA_ENA_SHIFT                     0  /* HPR_PGA_ENA */
226*4882a593Smuzhiyun #define WM8903_HPR_PGA_ENA_WIDTH                     1  /* HPR_PGA_ENA */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * R15 (0x0F) - Power Management 3
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun #define WM8903_LINEOUTL_PGA_ENA                 0x0002  /* LINEOUTL_PGA_ENA */
232*4882a593Smuzhiyun #define WM8903_LINEOUTL_PGA_ENA_MASK            0x0002  /* LINEOUTL_PGA_ENA */
233*4882a593Smuzhiyun #define WM8903_LINEOUTL_PGA_ENA_SHIFT                1  /* LINEOUTL_PGA_ENA */
234*4882a593Smuzhiyun #define WM8903_LINEOUTL_PGA_ENA_WIDTH                1  /* LINEOUTL_PGA_ENA */
235*4882a593Smuzhiyun #define WM8903_LINEOUTR_PGA_ENA                 0x0001  /* LINEOUTR_PGA_ENA */
236*4882a593Smuzhiyun #define WM8903_LINEOUTR_PGA_ENA_MASK            0x0001  /* LINEOUTR_PGA_ENA */
237*4882a593Smuzhiyun #define WM8903_LINEOUTR_PGA_ENA_SHIFT                0  /* LINEOUTR_PGA_ENA */
238*4882a593Smuzhiyun #define WM8903_LINEOUTR_PGA_ENA_WIDTH                1  /* LINEOUTR_PGA_ENA */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun  * R16 (0x10) - Power Management 4
242*4882a593Smuzhiyun  */
243*4882a593Smuzhiyun #define WM8903_MIXSPKL_ENA                      0x0002  /* MIXSPKL_ENA */
244*4882a593Smuzhiyun #define WM8903_MIXSPKL_ENA_MASK                 0x0002  /* MIXSPKL_ENA */
245*4882a593Smuzhiyun #define WM8903_MIXSPKL_ENA_SHIFT                     1  /* MIXSPKL_ENA */
246*4882a593Smuzhiyun #define WM8903_MIXSPKL_ENA_WIDTH                     1  /* MIXSPKL_ENA */
247*4882a593Smuzhiyun #define WM8903_MIXSPKR_ENA                      0x0001  /* MIXSPKR_ENA */
248*4882a593Smuzhiyun #define WM8903_MIXSPKR_ENA_MASK                 0x0001  /* MIXSPKR_ENA */
249*4882a593Smuzhiyun #define WM8903_MIXSPKR_ENA_SHIFT                     0  /* MIXSPKR_ENA */
250*4882a593Smuzhiyun #define WM8903_MIXSPKR_ENA_WIDTH                     1  /* MIXSPKR_ENA */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun  * R17 (0x11) - Power Management 5
254*4882a593Smuzhiyun  */
255*4882a593Smuzhiyun #define WM8903_SPKL_ENA                         0x0002  /* SPKL_ENA */
256*4882a593Smuzhiyun #define WM8903_SPKL_ENA_MASK                    0x0002  /* SPKL_ENA */
257*4882a593Smuzhiyun #define WM8903_SPKL_ENA_SHIFT                        1  /* SPKL_ENA */
258*4882a593Smuzhiyun #define WM8903_SPKL_ENA_WIDTH                        1  /* SPKL_ENA */
259*4882a593Smuzhiyun #define WM8903_SPKR_ENA                         0x0001  /* SPKR_ENA */
260*4882a593Smuzhiyun #define WM8903_SPKR_ENA_MASK                    0x0001  /* SPKR_ENA */
261*4882a593Smuzhiyun #define WM8903_SPKR_ENA_SHIFT                        0  /* SPKR_ENA */
262*4882a593Smuzhiyun #define WM8903_SPKR_ENA_WIDTH                        1  /* SPKR_ENA */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun  * R18 (0x12) - Power Management 6
266*4882a593Smuzhiyun  */
267*4882a593Smuzhiyun #define WM8903_DACL_ENA                         0x0008  /* DACL_ENA */
268*4882a593Smuzhiyun #define WM8903_DACL_ENA_MASK                    0x0008  /* DACL_ENA */
269*4882a593Smuzhiyun #define WM8903_DACL_ENA_SHIFT                        3  /* DACL_ENA */
270*4882a593Smuzhiyun #define WM8903_DACL_ENA_WIDTH                        1  /* DACL_ENA */
271*4882a593Smuzhiyun #define WM8903_DACR_ENA                         0x0004  /* DACR_ENA */
272*4882a593Smuzhiyun #define WM8903_DACR_ENA_MASK                    0x0004  /* DACR_ENA */
273*4882a593Smuzhiyun #define WM8903_DACR_ENA_SHIFT                        2  /* DACR_ENA */
274*4882a593Smuzhiyun #define WM8903_DACR_ENA_WIDTH                        1  /* DACR_ENA */
275*4882a593Smuzhiyun #define WM8903_ADCL_ENA                         0x0002  /* ADCL_ENA */
276*4882a593Smuzhiyun #define WM8903_ADCL_ENA_MASK                    0x0002  /* ADCL_ENA */
277*4882a593Smuzhiyun #define WM8903_ADCL_ENA_SHIFT                        1  /* ADCL_ENA */
278*4882a593Smuzhiyun #define WM8903_ADCL_ENA_WIDTH                        1  /* ADCL_ENA */
279*4882a593Smuzhiyun #define WM8903_ADCR_ENA                         0x0001  /* ADCR_ENA */
280*4882a593Smuzhiyun #define WM8903_ADCR_ENA_MASK                    0x0001  /* ADCR_ENA */
281*4882a593Smuzhiyun #define WM8903_ADCR_ENA_SHIFT                        0  /* ADCR_ENA */
282*4882a593Smuzhiyun #define WM8903_ADCR_ENA_WIDTH                        1  /* ADCR_ENA */
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun  * R20 (0x14) - Clock Rates 0
286*4882a593Smuzhiyun  */
287*4882a593Smuzhiyun #define WM8903_MCLKDIV2                         0x0001  /* MCLKDIV2 */
288*4882a593Smuzhiyun #define WM8903_MCLKDIV2_MASK                    0x0001  /* MCLKDIV2 */
289*4882a593Smuzhiyun #define WM8903_MCLKDIV2_SHIFT                        0  /* MCLKDIV2 */
290*4882a593Smuzhiyun #define WM8903_MCLKDIV2_WIDTH                        1  /* MCLKDIV2 */
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun  * R21 (0x15) - Clock Rates 1
294*4882a593Smuzhiyun  */
295*4882a593Smuzhiyun #define WM8903_CLK_SYS_RATE_MASK                0x3C00  /* CLK_SYS_RATE - [13:10] */
296*4882a593Smuzhiyun #define WM8903_CLK_SYS_RATE_SHIFT                   10  /* CLK_SYS_RATE - [13:10] */
297*4882a593Smuzhiyun #define WM8903_CLK_SYS_RATE_WIDTH                    4  /* CLK_SYS_RATE - [13:10] */
298*4882a593Smuzhiyun #define WM8903_CLK_SYS_MODE_MASK                0x0300  /* CLK_SYS_MODE - [9:8] */
299*4882a593Smuzhiyun #define WM8903_CLK_SYS_MODE_SHIFT                    8  /* CLK_SYS_MODE - [9:8] */
300*4882a593Smuzhiyun #define WM8903_CLK_SYS_MODE_WIDTH                    2  /* CLK_SYS_MODE - [9:8] */
301*4882a593Smuzhiyun #define WM8903_SAMPLE_RATE_MASK                 0x000F  /* SAMPLE_RATE - [3:0] */
302*4882a593Smuzhiyun #define WM8903_SAMPLE_RATE_SHIFT                     0  /* SAMPLE_RATE - [3:0] */
303*4882a593Smuzhiyun #define WM8903_SAMPLE_RATE_WIDTH                     4  /* SAMPLE_RATE - [3:0] */
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun  * R22 (0x16) - Clock Rates 2
307*4882a593Smuzhiyun  */
308*4882a593Smuzhiyun #define WM8903_CLK_SYS_ENA                      0x0004  /* CLK_SYS_ENA */
309*4882a593Smuzhiyun #define WM8903_CLK_SYS_ENA_MASK                 0x0004  /* CLK_SYS_ENA */
310*4882a593Smuzhiyun #define WM8903_CLK_SYS_ENA_SHIFT                     2  /* CLK_SYS_ENA */
311*4882a593Smuzhiyun #define WM8903_CLK_SYS_ENA_WIDTH                     1  /* CLK_SYS_ENA */
312*4882a593Smuzhiyun #define WM8903_CLK_DSP_ENA                      0x0002  /* CLK_DSP_ENA */
313*4882a593Smuzhiyun #define WM8903_CLK_DSP_ENA_MASK                 0x0002  /* CLK_DSP_ENA */
314*4882a593Smuzhiyun #define WM8903_CLK_DSP_ENA_SHIFT                     1  /* CLK_DSP_ENA */
315*4882a593Smuzhiyun #define WM8903_CLK_DSP_ENA_WIDTH                     1  /* CLK_DSP_ENA */
316*4882a593Smuzhiyun #define WM8903_TO_ENA                           0x0001  /* TO_ENA */
317*4882a593Smuzhiyun #define WM8903_TO_ENA_MASK                      0x0001  /* TO_ENA */
318*4882a593Smuzhiyun #define WM8903_TO_ENA_SHIFT                          0  /* TO_ENA */
319*4882a593Smuzhiyun #define WM8903_TO_ENA_WIDTH                          1  /* TO_ENA */
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun  * R24 (0x18) - Audio Interface 0
323*4882a593Smuzhiyun  */
324*4882a593Smuzhiyun #define WM8903_DACL_DATINV                      0x1000  /* DACL_DATINV */
325*4882a593Smuzhiyun #define WM8903_DACL_DATINV_MASK                 0x1000  /* DACL_DATINV */
326*4882a593Smuzhiyun #define WM8903_DACL_DATINV_SHIFT                    12  /* DACL_DATINV */
327*4882a593Smuzhiyun #define WM8903_DACL_DATINV_WIDTH                     1  /* DACL_DATINV */
328*4882a593Smuzhiyun #define WM8903_DACR_DATINV                      0x0800  /* DACR_DATINV */
329*4882a593Smuzhiyun #define WM8903_DACR_DATINV_MASK                 0x0800  /* DACR_DATINV */
330*4882a593Smuzhiyun #define WM8903_DACR_DATINV_SHIFT                    11  /* DACR_DATINV */
331*4882a593Smuzhiyun #define WM8903_DACR_DATINV_WIDTH                     1  /* DACR_DATINV */
332*4882a593Smuzhiyun #define WM8903_DAC_BOOST_MASK                   0x0600  /* DAC_BOOST - [10:9] */
333*4882a593Smuzhiyun #define WM8903_DAC_BOOST_SHIFT                       9  /* DAC_BOOST - [10:9] */
334*4882a593Smuzhiyun #define WM8903_DAC_BOOST_WIDTH                       2  /* DAC_BOOST - [10:9] */
335*4882a593Smuzhiyun #define WM8903_LOOPBACK                         0x0100  /* LOOPBACK */
336*4882a593Smuzhiyun #define WM8903_LOOPBACK_MASK                    0x0100  /* LOOPBACK */
337*4882a593Smuzhiyun #define WM8903_LOOPBACK_SHIFT                        8  /* LOOPBACK */
338*4882a593Smuzhiyun #define WM8903_LOOPBACK_WIDTH                        1  /* LOOPBACK */
339*4882a593Smuzhiyun #define WM8903_AIFADCL_SRC                      0x0080  /* AIFADCL_SRC */
340*4882a593Smuzhiyun #define WM8903_AIFADCL_SRC_MASK                 0x0080  /* AIFADCL_SRC */
341*4882a593Smuzhiyun #define WM8903_AIFADCL_SRC_SHIFT                     7  /* AIFADCL_SRC */
342*4882a593Smuzhiyun #define WM8903_AIFADCL_SRC_WIDTH                     1  /* AIFADCL_SRC */
343*4882a593Smuzhiyun #define WM8903_AIFADCR_SRC                      0x0040  /* AIFADCR_SRC */
344*4882a593Smuzhiyun #define WM8903_AIFADCR_SRC_MASK                 0x0040  /* AIFADCR_SRC */
345*4882a593Smuzhiyun #define WM8903_AIFADCR_SRC_SHIFT                     6  /* AIFADCR_SRC */
346*4882a593Smuzhiyun #define WM8903_AIFADCR_SRC_WIDTH                     1  /* AIFADCR_SRC */
347*4882a593Smuzhiyun #define WM8903_AIFDACL_SRC                      0x0020  /* AIFDACL_SRC */
348*4882a593Smuzhiyun #define WM8903_AIFDACL_SRC_MASK                 0x0020  /* AIFDACL_SRC */
349*4882a593Smuzhiyun #define WM8903_AIFDACL_SRC_SHIFT                     5  /* AIFDACL_SRC */
350*4882a593Smuzhiyun #define WM8903_AIFDACL_SRC_WIDTH                     1  /* AIFDACL_SRC */
351*4882a593Smuzhiyun #define WM8903_AIFDACR_SRC                      0x0010  /* AIFDACR_SRC */
352*4882a593Smuzhiyun #define WM8903_AIFDACR_SRC_MASK                 0x0010  /* AIFDACR_SRC */
353*4882a593Smuzhiyun #define WM8903_AIFDACR_SRC_SHIFT                     4  /* AIFDACR_SRC */
354*4882a593Smuzhiyun #define WM8903_AIFDACR_SRC_WIDTH                     1  /* AIFDACR_SRC */
355*4882a593Smuzhiyun #define WM8903_ADC_COMP                         0x0008  /* ADC_COMP */
356*4882a593Smuzhiyun #define WM8903_ADC_COMP_MASK                    0x0008  /* ADC_COMP */
357*4882a593Smuzhiyun #define WM8903_ADC_COMP_SHIFT                        3  /* ADC_COMP */
358*4882a593Smuzhiyun #define WM8903_ADC_COMP_WIDTH                        1  /* ADC_COMP */
359*4882a593Smuzhiyun #define WM8903_ADC_COMPMODE                     0x0004  /* ADC_COMPMODE */
360*4882a593Smuzhiyun #define WM8903_ADC_COMPMODE_MASK                0x0004  /* ADC_COMPMODE */
361*4882a593Smuzhiyun #define WM8903_ADC_COMPMODE_SHIFT                    2  /* ADC_COMPMODE */
362*4882a593Smuzhiyun #define WM8903_ADC_COMPMODE_WIDTH                    1  /* ADC_COMPMODE */
363*4882a593Smuzhiyun #define WM8903_DAC_COMP                         0x0002  /* DAC_COMP */
364*4882a593Smuzhiyun #define WM8903_DAC_COMP_MASK                    0x0002  /* DAC_COMP */
365*4882a593Smuzhiyun #define WM8903_DAC_COMP_SHIFT                        1  /* DAC_COMP */
366*4882a593Smuzhiyun #define WM8903_DAC_COMP_WIDTH                        1  /* DAC_COMP */
367*4882a593Smuzhiyun #define WM8903_DAC_COMPMODE                     0x0001  /* DAC_COMPMODE */
368*4882a593Smuzhiyun #define WM8903_DAC_COMPMODE_MASK                0x0001  /* DAC_COMPMODE */
369*4882a593Smuzhiyun #define WM8903_DAC_COMPMODE_SHIFT                    0  /* DAC_COMPMODE */
370*4882a593Smuzhiyun #define WM8903_DAC_COMPMODE_WIDTH                    1  /* DAC_COMPMODE */
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun  * R25 (0x19) - Audio Interface 1
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM                       0x2000  /* AIFDAC_TDM */
376*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_MASK                  0x2000  /* AIFDAC_TDM */
377*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_SHIFT                     13  /* AIFDAC_TDM */
378*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_WIDTH                      1  /* AIFDAC_TDM */
379*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_CHAN                  0x1000  /* AIFDAC_TDM_CHAN */
380*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_CHAN_MASK             0x1000  /* AIFDAC_TDM_CHAN */
381*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_CHAN_SHIFT                12  /* AIFDAC_TDM_CHAN */
382*4882a593Smuzhiyun #define WM8903_AIFDAC_TDM_CHAN_WIDTH                 1  /* AIFDAC_TDM_CHAN */
383*4882a593Smuzhiyun #define WM8903_AIFADC_TDM                       0x0800  /* AIFADC_TDM */
384*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_MASK                  0x0800  /* AIFADC_TDM */
385*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_SHIFT                     11  /* AIFADC_TDM */
386*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_WIDTH                      1  /* AIFADC_TDM */
387*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_CHAN                  0x0400  /* AIFADC_TDM_CHAN */
388*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_CHAN_MASK             0x0400  /* AIFADC_TDM_CHAN */
389*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_CHAN_SHIFT                10  /* AIFADC_TDM_CHAN */
390*4882a593Smuzhiyun #define WM8903_AIFADC_TDM_CHAN_WIDTH                 1  /* AIFADC_TDM_CHAN */
391*4882a593Smuzhiyun #define WM8903_LRCLK_DIR                        0x0200  /* LRCLK_DIR */
392*4882a593Smuzhiyun #define WM8903_LRCLK_DIR_MASK                   0x0200  /* LRCLK_DIR */
393*4882a593Smuzhiyun #define WM8903_LRCLK_DIR_SHIFT                       9  /* LRCLK_DIR */
394*4882a593Smuzhiyun #define WM8903_LRCLK_DIR_WIDTH                       1  /* LRCLK_DIR */
395*4882a593Smuzhiyun #define WM8903_AIF_BCLK_INV                     0x0080  /* AIF_BCLK_INV */
396*4882a593Smuzhiyun #define WM8903_AIF_BCLK_INV_MASK                0x0080  /* AIF_BCLK_INV */
397*4882a593Smuzhiyun #define WM8903_AIF_BCLK_INV_SHIFT                    7  /* AIF_BCLK_INV */
398*4882a593Smuzhiyun #define WM8903_AIF_BCLK_INV_WIDTH                    1  /* AIF_BCLK_INV */
399*4882a593Smuzhiyun #define WM8903_BCLK_DIR                         0x0040  /* BCLK_DIR */
400*4882a593Smuzhiyun #define WM8903_BCLK_DIR_MASK                    0x0040  /* BCLK_DIR */
401*4882a593Smuzhiyun #define WM8903_BCLK_DIR_SHIFT                        6  /* BCLK_DIR */
402*4882a593Smuzhiyun #define WM8903_BCLK_DIR_WIDTH                        1  /* BCLK_DIR */
403*4882a593Smuzhiyun #define WM8903_AIF_LRCLK_INV                    0x0010  /* AIF_LRCLK_INV */
404*4882a593Smuzhiyun #define WM8903_AIF_LRCLK_INV_MASK               0x0010  /* AIF_LRCLK_INV */
405*4882a593Smuzhiyun #define WM8903_AIF_LRCLK_INV_SHIFT                   4  /* AIF_LRCLK_INV */
406*4882a593Smuzhiyun #define WM8903_AIF_LRCLK_INV_WIDTH                   1  /* AIF_LRCLK_INV */
407*4882a593Smuzhiyun #define WM8903_AIF_WL_MASK                      0x000C  /* AIF_WL - [3:2] */
408*4882a593Smuzhiyun #define WM8903_AIF_WL_SHIFT                          2  /* AIF_WL - [3:2] */
409*4882a593Smuzhiyun #define WM8903_AIF_WL_WIDTH                          2  /* AIF_WL - [3:2] */
410*4882a593Smuzhiyun #define WM8903_AIF_FMT_MASK                     0x0003  /* AIF_FMT - [1:0] */
411*4882a593Smuzhiyun #define WM8903_AIF_FMT_SHIFT                         0  /* AIF_FMT - [1:0] */
412*4882a593Smuzhiyun #define WM8903_AIF_FMT_WIDTH                         2  /* AIF_FMT - [1:0] */
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun  * R26 (0x1A) - Audio Interface 2
416*4882a593Smuzhiyun  */
417*4882a593Smuzhiyun #define WM8903_BCLK_DIV_MASK                    0x001F  /* BCLK_DIV - [4:0] */
418*4882a593Smuzhiyun #define WM8903_BCLK_DIV_SHIFT                        0  /* BCLK_DIV - [4:0] */
419*4882a593Smuzhiyun #define WM8903_BCLK_DIV_WIDTH                        5  /* BCLK_DIV - [4:0] */
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun  * R27 (0x1B) - Audio Interface 3
423*4882a593Smuzhiyun  */
424*4882a593Smuzhiyun #define WM8903_LRCLK_RATE_MASK                  0x07FF  /* LRCLK_RATE - [10:0] */
425*4882a593Smuzhiyun #define WM8903_LRCLK_RATE_SHIFT                      0  /* LRCLK_RATE - [10:0] */
426*4882a593Smuzhiyun #define WM8903_LRCLK_RATE_WIDTH                     11  /* LRCLK_RATE - [10:0] */
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun  * R30 (0x1E) - DAC Digital Volume Left
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun #define WM8903_DACVU                            0x0100  /* DACVU */
432*4882a593Smuzhiyun #define WM8903_DACVU_MASK                       0x0100  /* DACVU */
433*4882a593Smuzhiyun #define WM8903_DACVU_SHIFT                           8  /* DACVU */
434*4882a593Smuzhiyun #define WM8903_DACVU_WIDTH                           1  /* DACVU */
435*4882a593Smuzhiyun #define WM8903_DACL_VOL_MASK                    0x00FF  /* DACL_VOL - [7:0] */
436*4882a593Smuzhiyun #define WM8903_DACL_VOL_SHIFT                        0  /* DACL_VOL - [7:0] */
437*4882a593Smuzhiyun #define WM8903_DACL_VOL_WIDTH                        8  /* DACL_VOL - [7:0] */
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun  * R31 (0x1F) - DAC Digital Volume Right
441*4882a593Smuzhiyun  */
442*4882a593Smuzhiyun #define WM8903_DACVU                            0x0100  /* DACVU */
443*4882a593Smuzhiyun #define WM8903_DACVU_MASK                       0x0100  /* DACVU */
444*4882a593Smuzhiyun #define WM8903_DACVU_SHIFT                           8  /* DACVU */
445*4882a593Smuzhiyun #define WM8903_DACVU_WIDTH                           1  /* DACVU */
446*4882a593Smuzhiyun #define WM8903_DACR_VOL_MASK                    0x00FF  /* DACR_VOL - [7:0] */
447*4882a593Smuzhiyun #define WM8903_DACR_VOL_SHIFT                        0  /* DACR_VOL - [7:0] */
448*4882a593Smuzhiyun #define WM8903_DACR_VOL_WIDTH                        8  /* DACR_VOL - [7:0] */
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /*
451*4882a593Smuzhiyun  * R32 (0x20) - DAC Digital 0
452*4882a593Smuzhiyun  */
453*4882a593Smuzhiyun #define WM8903_ADCL_DAC_SVOL_MASK               0x0F00  /* ADCL_DAC_SVOL - [11:8] */
454*4882a593Smuzhiyun #define WM8903_ADCL_DAC_SVOL_SHIFT                   8  /* ADCL_DAC_SVOL - [11:8] */
455*4882a593Smuzhiyun #define WM8903_ADCL_DAC_SVOL_WIDTH                   4  /* ADCL_DAC_SVOL - [11:8] */
456*4882a593Smuzhiyun #define WM8903_ADCR_DAC_SVOL_MASK               0x00F0  /* ADCR_DAC_SVOL - [7:4] */
457*4882a593Smuzhiyun #define WM8903_ADCR_DAC_SVOL_SHIFT                   4  /* ADCR_DAC_SVOL - [7:4] */
458*4882a593Smuzhiyun #define WM8903_ADCR_DAC_SVOL_WIDTH                   4  /* ADCR_DAC_SVOL - [7:4] */
459*4882a593Smuzhiyun #define WM8903_ADC_TO_DACL_MASK                 0x000C  /* ADC_TO_DACL - [3:2] */
460*4882a593Smuzhiyun #define WM8903_ADC_TO_DACL_SHIFT                     2  /* ADC_TO_DACL - [3:2] */
461*4882a593Smuzhiyun #define WM8903_ADC_TO_DACL_WIDTH                     2  /* ADC_TO_DACL - [3:2] */
462*4882a593Smuzhiyun #define WM8903_ADC_TO_DACR_MASK                 0x0003  /* ADC_TO_DACR - [1:0] */
463*4882a593Smuzhiyun #define WM8903_ADC_TO_DACR_SHIFT                     0  /* ADC_TO_DACR - [1:0] */
464*4882a593Smuzhiyun #define WM8903_ADC_TO_DACR_WIDTH                     2  /* ADC_TO_DACR - [1:0] */
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun  * R33 (0x21) - DAC Digital 1
468*4882a593Smuzhiyun  */
469*4882a593Smuzhiyun #define WM8903_DAC_MONO                         0x1000  /* DAC_MONO */
470*4882a593Smuzhiyun #define WM8903_DAC_MONO_MASK                    0x1000  /* DAC_MONO */
471*4882a593Smuzhiyun #define WM8903_DAC_MONO_SHIFT                       12  /* DAC_MONO */
472*4882a593Smuzhiyun #define WM8903_DAC_MONO_WIDTH                        1  /* DAC_MONO */
473*4882a593Smuzhiyun #define WM8903_DAC_SB_FILT                      0x0800  /* DAC_SB_FILT */
474*4882a593Smuzhiyun #define WM8903_DAC_SB_FILT_MASK                 0x0800  /* DAC_SB_FILT */
475*4882a593Smuzhiyun #define WM8903_DAC_SB_FILT_SHIFT                    11  /* DAC_SB_FILT */
476*4882a593Smuzhiyun #define WM8903_DAC_SB_FILT_WIDTH                     1  /* DAC_SB_FILT */
477*4882a593Smuzhiyun #define WM8903_DAC_MUTERATE                     0x0400  /* DAC_MUTERATE */
478*4882a593Smuzhiyun #define WM8903_DAC_MUTERATE_MASK                0x0400  /* DAC_MUTERATE */
479*4882a593Smuzhiyun #define WM8903_DAC_MUTERATE_SHIFT                   10  /* DAC_MUTERATE */
480*4882a593Smuzhiyun #define WM8903_DAC_MUTERATE_WIDTH                    1  /* DAC_MUTERATE */
481*4882a593Smuzhiyun #define WM8903_DAC_MUTEMODE                     0x0200  /* DAC_MUTEMODE */
482*4882a593Smuzhiyun #define WM8903_DAC_MUTEMODE_MASK                0x0200  /* DAC_MUTEMODE */
483*4882a593Smuzhiyun #define WM8903_DAC_MUTEMODE_SHIFT                    9  /* DAC_MUTEMODE */
484*4882a593Smuzhiyun #define WM8903_DAC_MUTEMODE_WIDTH                    1  /* DAC_MUTEMODE */
485*4882a593Smuzhiyun #define WM8903_DAC_MUTE                         0x0008  /* DAC_MUTE */
486*4882a593Smuzhiyun #define WM8903_DAC_MUTE_MASK                    0x0008  /* DAC_MUTE */
487*4882a593Smuzhiyun #define WM8903_DAC_MUTE_SHIFT                        3  /* DAC_MUTE */
488*4882a593Smuzhiyun #define WM8903_DAC_MUTE_WIDTH                        1  /* DAC_MUTE */
489*4882a593Smuzhiyun #define WM8903_DEEMPH_MASK                      0x0006  /* DEEMPH - [2:1] */
490*4882a593Smuzhiyun #define WM8903_DEEMPH_SHIFT                          1  /* DEEMPH - [2:1] */
491*4882a593Smuzhiyun #define WM8903_DEEMPH_WIDTH                          2  /* DEEMPH - [2:1] */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /*
494*4882a593Smuzhiyun  * R36 (0x24) - ADC Digital Volume Left
495*4882a593Smuzhiyun  */
496*4882a593Smuzhiyun #define WM8903_ADCVU                            0x0100  /* ADCVU */
497*4882a593Smuzhiyun #define WM8903_ADCVU_MASK                       0x0100  /* ADCVU */
498*4882a593Smuzhiyun #define WM8903_ADCVU_SHIFT                           8  /* ADCVU */
499*4882a593Smuzhiyun #define WM8903_ADCVU_WIDTH                           1  /* ADCVU */
500*4882a593Smuzhiyun #define WM8903_ADCL_VOL_MASK                    0x00FF  /* ADCL_VOL - [7:0] */
501*4882a593Smuzhiyun #define WM8903_ADCL_VOL_SHIFT                        0  /* ADCL_VOL - [7:0] */
502*4882a593Smuzhiyun #define WM8903_ADCL_VOL_WIDTH                        8  /* ADCL_VOL - [7:0] */
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /*
505*4882a593Smuzhiyun  * R37 (0x25) - ADC Digital Volume Right
506*4882a593Smuzhiyun  */
507*4882a593Smuzhiyun #define WM8903_ADCVU                            0x0100  /* ADCVU */
508*4882a593Smuzhiyun #define WM8903_ADCVU_MASK                       0x0100  /* ADCVU */
509*4882a593Smuzhiyun #define WM8903_ADCVU_SHIFT                           8  /* ADCVU */
510*4882a593Smuzhiyun #define WM8903_ADCVU_WIDTH                           1  /* ADCVU */
511*4882a593Smuzhiyun #define WM8903_ADCR_VOL_MASK                    0x00FF  /* ADCR_VOL - [7:0] */
512*4882a593Smuzhiyun #define WM8903_ADCR_VOL_SHIFT                        0  /* ADCR_VOL - [7:0] */
513*4882a593Smuzhiyun #define WM8903_ADCR_VOL_WIDTH                        8  /* ADCR_VOL - [7:0] */
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /*
516*4882a593Smuzhiyun  * R38 (0x26) - ADC Digital 0
517*4882a593Smuzhiyun  */
518*4882a593Smuzhiyun #define WM8903_ADC_HPF_CUT_MASK                 0x0060  /* ADC_HPF_CUT - [6:5] */
519*4882a593Smuzhiyun #define WM8903_ADC_HPF_CUT_SHIFT                     5  /* ADC_HPF_CUT - [6:5] */
520*4882a593Smuzhiyun #define WM8903_ADC_HPF_CUT_WIDTH                     2  /* ADC_HPF_CUT - [6:5] */
521*4882a593Smuzhiyun #define WM8903_ADC_HPF_ENA                      0x0010  /* ADC_HPF_ENA */
522*4882a593Smuzhiyun #define WM8903_ADC_HPF_ENA_MASK                 0x0010  /* ADC_HPF_ENA */
523*4882a593Smuzhiyun #define WM8903_ADC_HPF_ENA_SHIFT                     4  /* ADC_HPF_ENA */
524*4882a593Smuzhiyun #define WM8903_ADC_HPF_ENA_WIDTH                     1  /* ADC_HPF_ENA */
525*4882a593Smuzhiyun #define WM8903_ADCL_DATINV                      0x0002  /* ADCL_DATINV */
526*4882a593Smuzhiyun #define WM8903_ADCL_DATINV_MASK                 0x0002  /* ADCL_DATINV */
527*4882a593Smuzhiyun #define WM8903_ADCL_DATINV_SHIFT                     1  /* ADCL_DATINV */
528*4882a593Smuzhiyun #define WM8903_ADCL_DATINV_WIDTH                     1  /* ADCL_DATINV */
529*4882a593Smuzhiyun #define WM8903_ADCR_DATINV                      0x0001  /* ADCR_DATINV */
530*4882a593Smuzhiyun #define WM8903_ADCR_DATINV_MASK                 0x0001  /* ADCR_DATINV */
531*4882a593Smuzhiyun #define WM8903_ADCR_DATINV_SHIFT                     0  /* ADCR_DATINV */
532*4882a593Smuzhiyun #define WM8903_ADCR_DATINV_WIDTH                     1  /* ADCR_DATINV */
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun  * R39 (0x27) - Digital Microphone 0
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun #define WM8903_DIGMIC_MODE_SEL                  0x0100  /* DIGMIC_MODE_SEL */
538*4882a593Smuzhiyun #define WM8903_DIGMIC_MODE_SEL_MASK             0x0100  /* DIGMIC_MODE_SEL */
539*4882a593Smuzhiyun #define WM8903_DIGMIC_MODE_SEL_SHIFT                 8  /* DIGMIC_MODE_SEL */
540*4882a593Smuzhiyun #define WM8903_DIGMIC_MODE_SEL_WIDTH                 1  /* DIGMIC_MODE_SEL */
541*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_L_MASK            0x00C0  /* DIGMIC_CLK_SEL_L - [7:6] */
542*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_L_SHIFT                6  /* DIGMIC_CLK_SEL_L - [7:6] */
543*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_L_WIDTH                2  /* DIGMIC_CLK_SEL_L - [7:6] */
544*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_R_MASK            0x0030  /* DIGMIC_CLK_SEL_R - [5:4] */
545*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_R_SHIFT                4  /* DIGMIC_CLK_SEL_R - [5:4] */
546*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_R_WIDTH                2  /* DIGMIC_CLK_SEL_R - [5:4] */
547*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_RT_MASK           0x000C  /* DIGMIC_CLK_SEL_RT - [3:2] */
548*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_RT_SHIFT               2  /* DIGMIC_CLK_SEL_RT - [3:2] */
549*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_RT_WIDTH               2  /* DIGMIC_CLK_SEL_RT - [3:2] */
550*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_MASK              0x0003  /* DIGMIC_CLK_SEL - [1:0] */
551*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_SHIFT                  0  /* DIGMIC_CLK_SEL - [1:0] */
552*4882a593Smuzhiyun #define WM8903_DIGMIC_CLK_SEL_WIDTH                  2  /* DIGMIC_CLK_SEL - [1:0] */
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun  * R40 (0x28) - DRC 0
556*4882a593Smuzhiyun  */
557*4882a593Smuzhiyun #define WM8903_DRC_ENA                          0x8000  /* DRC_ENA */
558*4882a593Smuzhiyun #define WM8903_DRC_ENA_MASK                     0x8000  /* DRC_ENA */
559*4882a593Smuzhiyun #define WM8903_DRC_ENA_SHIFT                        15  /* DRC_ENA */
560*4882a593Smuzhiyun #define WM8903_DRC_ENA_WIDTH                         1  /* DRC_ENA */
561*4882a593Smuzhiyun #define WM8903_DRC_THRESH_HYST_MASK             0x1800  /* DRC_THRESH_HYST - [12:11] */
562*4882a593Smuzhiyun #define WM8903_DRC_THRESH_HYST_SHIFT                11  /* DRC_THRESH_HYST - [12:11] */
563*4882a593Smuzhiyun #define WM8903_DRC_THRESH_HYST_WIDTH                 2  /* DRC_THRESH_HYST - [12:11] */
564*4882a593Smuzhiyun #define WM8903_DRC_STARTUP_GAIN_MASK            0x07C0  /* DRC_STARTUP_GAIN - [10:6] */
565*4882a593Smuzhiyun #define WM8903_DRC_STARTUP_GAIN_SHIFT                6  /* DRC_STARTUP_GAIN - [10:6] */
566*4882a593Smuzhiyun #define WM8903_DRC_STARTUP_GAIN_WIDTH                5  /* DRC_STARTUP_GAIN - [10:6] */
567*4882a593Smuzhiyun #define WM8903_DRC_FF_DELAY                     0x0020  /* DRC_FF_DELAY */
568*4882a593Smuzhiyun #define WM8903_DRC_FF_DELAY_MASK                0x0020  /* DRC_FF_DELAY */
569*4882a593Smuzhiyun #define WM8903_DRC_FF_DELAY_SHIFT                    5  /* DRC_FF_DELAY */
570*4882a593Smuzhiyun #define WM8903_DRC_FF_DELAY_WIDTH                    1  /* DRC_FF_DELAY */
571*4882a593Smuzhiyun #define WM8903_DRC_SMOOTH_ENA                   0x0008  /* DRC_SMOOTH_ENA */
572*4882a593Smuzhiyun #define WM8903_DRC_SMOOTH_ENA_MASK              0x0008  /* DRC_SMOOTH_ENA */
573*4882a593Smuzhiyun #define WM8903_DRC_SMOOTH_ENA_SHIFT                  3  /* DRC_SMOOTH_ENA */
574*4882a593Smuzhiyun #define WM8903_DRC_SMOOTH_ENA_WIDTH                  1  /* DRC_SMOOTH_ENA */
575*4882a593Smuzhiyun #define WM8903_DRC_QR_ENA                       0x0004  /* DRC_QR_ENA */
576*4882a593Smuzhiyun #define WM8903_DRC_QR_ENA_MASK                  0x0004  /* DRC_QR_ENA */
577*4882a593Smuzhiyun #define WM8903_DRC_QR_ENA_SHIFT                      2  /* DRC_QR_ENA */
578*4882a593Smuzhiyun #define WM8903_DRC_QR_ENA_WIDTH                      1  /* DRC_QR_ENA */
579*4882a593Smuzhiyun #define WM8903_DRC_ANTICLIP_ENA                 0x0002  /* DRC_ANTICLIP_ENA */
580*4882a593Smuzhiyun #define WM8903_DRC_ANTICLIP_ENA_MASK            0x0002  /* DRC_ANTICLIP_ENA */
581*4882a593Smuzhiyun #define WM8903_DRC_ANTICLIP_ENA_SHIFT                1  /* DRC_ANTICLIP_ENA */
582*4882a593Smuzhiyun #define WM8903_DRC_ANTICLIP_ENA_WIDTH                1  /* DRC_ANTICLIP_ENA */
583*4882a593Smuzhiyun #define WM8903_DRC_HYST_ENA                     0x0001  /* DRC_HYST_ENA */
584*4882a593Smuzhiyun #define WM8903_DRC_HYST_ENA_MASK                0x0001  /* DRC_HYST_ENA */
585*4882a593Smuzhiyun #define WM8903_DRC_HYST_ENA_SHIFT                    0  /* DRC_HYST_ENA */
586*4882a593Smuzhiyun #define WM8903_DRC_HYST_ENA_WIDTH                    1  /* DRC_HYST_ENA */
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun /*
589*4882a593Smuzhiyun  * R41 (0x29) - DRC 1
590*4882a593Smuzhiyun  */
591*4882a593Smuzhiyun #define WM8903_DRC_ATTACK_RATE_MASK             0xF000  /* DRC_ATTACK_RATE - [15:12] */
592*4882a593Smuzhiyun #define WM8903_DRC_ATTACK_RATE_SHIFT                12  /* DRC_ATTACK_RATE - [15:12] */
593*4882a593Smuzhiyun #define WM8903_DRC_ATTACK_RATE_WIDTH                 4  /* DRC_ATTACK_RATE - [15:12] */
594*4882a593Smuzhiyun #define WM8903_DRC_DECAY_RATE_MASK              0x0F00  /* DRC_DECAY_RATE - [11:8] */
595*4882a593Smuzhiyun #define WM8903_DRC_DECAY_RATE_SHIFT                  8  /* DRC_DECAY_RATE - [11:8] */
596*4882a593Smuzhiyun #define WM8903_DRC_DECAY_RATE_WIDTH                  4  /* DRC_DECAY_RATE - [11:8] */
597*4882a593Smuzhiyun #define WM8903_DRC_THRESH_QR_MASK               0x00C0  /* DRC_THRESH_QR - [7:6] */
598*4882a593Smuzhiyun #define WM8903_DRC_THRESH_QR_SHIFT                   6  /* DRC_THRESH_QR - [7:6] */
599*4882a593Smuzhiyun #define WM8903_DRC_THRESH_QR_WIDTH                   2  /* DRC_THRESH_QR - [7:6] */
600*4882a593Smuzhiyun #define WM8903_DRC_RATE_QR_MASK                 0x0030  /* DRC_RATE_QR - [5:4] */
601*4882a593Smuzhiyun #define WM8903_DRC_RATE_QR_SHIFT                     4  /* DRC_RATE_QR - [5:4] */
602*4882a593Smuzhiyun #define WM8903_DRC_RATE_QR_WIDTH                     2  /* DRC_RATE_QR - [5:4] */
603*4882a593Smuzhiyun #define WM8903_DRC_MINGAIN_MASK                 0x000C  /* DRC_MINGAIN - [3:2] */
604*4882a593Smuzhiyun #define WM8903_DRC_MINGAIN_SHIFT                     2  /* DRC_MINGAIN - [3:2] */
605*4882a593Smuzhiyun #define WM8903_DRC_MINGAIN_WIDTH                     2  /* DRC_MINGAIN - [3:2] */
606*4882a593Smuzhiyun #define WM8903_DRC_MAXGAIN_MASK                 0x0003  /* DRC_MAXGAIN - [1:0] */
607*4882a593Smuzhiyun #define WM8903_DRC_MAXGAIN_SHIFT                     0  /* DRC_MAXGAIN - [1:0] */
608*4882a593Smuzhiyun #define WM8903_DRC_MAXGAIN_WIDTH                     2  /* DRC_MAXGAIN - [1:0] */
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /*
611*4882a593Smuzhiyun  * R42 (0x2A) - DRC 2
612*4882a593Smuzhiyun  */
613*4882a593Smuzhiyun #define WM8903_DRC_R0_SLOPE_COMP_MASK           0x0038  /* DRC_R0_SLOPE_COMP - [5:3] */
614*4882a593Smuzhiyun #define WM8903_DRC_R0_SLOPE_COMP_SHIFT               3  /* DRC_R0_SLOPE_COMP - [5:3] */
615*4882a593Smuzhiyun #define WM8903_DRC_R0_SLOPE_COMP_WIDTH               3  /* DRC_R0_SLOPE_COMP - [5:3] */
616*4882a593Smuzhiyun #define WM8903_DRC_R1_SLOPE_COMP_MASK           0x0007  /* DRC_R1_SLOPE_COMP - [2:0] */
617*4882a593Smuzhiyun #define WM8903_DRC_R1_SLOPE_COMP_SHIFT               0  /* DRC_R1_SLOPE_COMP - [2:0] */
618*4882a593Smuzhiyun #define WM8903_DRC_R1_SLOPE_COMP_WIDTH               3  /* DRC_R1_SLOPE_COMP - [2:0] */
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun  * R43 (0x2B) - DRC 3
622*4882a593Smuzhiyun  */
623*4882a593Smuzhiyun #define WM8903_DRC_THRESH_COMP_MASK             0x07E0  /* DRC_THRESH_COMP - [10:5] */
624*4882a593Smuzhiyun #define WM8903_DRC_THRESH_COMP_SHIFT                 5  /* DRC_THRESH_COMP - [10:5] */
625*4882a593Smuzhiyun #define WM8903_DRC_THRESH_COMP_WIDTH                 6  /* DRC_THRESH_COMP - [10:5] */
626*4882a593Smuzhiyun #define WM8903_DRC_AMP_COMP_MASK                0x001F  /* DRC_AMP_COMP - [4:0] */
627*4882a593Smuzhiyun #define WM8903_DRC_AMP_COMP_SHIFT                    0  /* DRC_AMP_COMP - [4:0] */
628*4882a593Smuzhiyun #define WM8903_DRC_AMP_COMP_WIDTH                    5  /* DRC_AMP_COMP - [4:0] */
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun  * R44 (0x2C) - Analogue Left Input 0
632*4882a593Smuzhiyun  */
633*4882a593Smuzhiyun #define WM8903_LINMUTE                          0x0080  /* LINMUTE */
634*4882a593Smuzhiyun #define WM8903_LINMUTE_MASK                     0x0080  /* LINMUTE */
635*4882a593Smuzhiyun #define WM8903_LINMUTE_SHIFT                         7  /* LINMUTE */
636*4882a593Smuzhiyun #define WM8903_LINMUTE_WIDTH                         1  /* LINMUTE */
637*4882a593Smuzhiyun #define WM8903_LIN_VOL_MASK                     0x001F  /* LIN_VOL - [4:0] */
638*4882a593Smuzhiyun #define WM8903_LIN_VOL_SHIFT                         0  /* LIN_VOL - [4:0] */
639*4882a593Smuzhiyun #define WM8903_LIN_VOL_WIDTH                         5  /* LIN_VOL - [4:0] */
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /*
642*4882a593Smuzhiyun  * R45 (0x2D) - Analogue Right Input 0
643*4882a593Smuzhiyun  */
644*4882a593Smuzhiyun #define WM8903_RINMUTE                          0x0080  /* RINMUTE */
645*4882a593Smuzhiyun #define WM8903_RINMUTE_MASK                     0x0080  /* RINMUTE */
646*4882a593Smuzhiyun #define WM8903_RINMUTE_SHIFT                         7  /* RINMUTE */
647*4882a593Smuzhiyun #define WM8903_RINMUTE_WIDTH                         1  /* RINMUTE */
648*4882a593Smuzhiyun #define WM8903_RIN_VOL_MASK                     0x001F  /* RIN_VOL - [4:0] */
649*4882a593Smuzhiyun #define WM8903_RIN_VOL_SHIFT                         0  /* RIN_VOL - [4:0] */
650*4882a593Smuzhiyun #define WM8903_RIN_VOL_WIDTH                         5  /* RIN_VOL - [4:0] */
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun  * R46 (0x2E) - Analogue Left Input 1
654*4882a593Smuzhiyun  */
655*4882a593Smuzhiyun #define WM8903_INL_CM_ENA                       0x0040  /* INL_CM_ENA */
656*4882a593Smuzhiyun #define WM8903_INL_CM_ENA_MASK                  0x0040  /* INL_CM_ENA */
657*4882a593Smuzhiyun #define WM8903_INL_CM_ENA_SHIFT                      6  /* INL_CM_ENA */
658*4882a593Smuzhiyun #define WM8903_INL_CM_ENA_WIDTH                      1  /* INL_CM_ENA */
659*4882a593Smuzhiyun #define WM8903_L_IP_SEL_N_MASK                  0x0030  /* L_IP_SEL_N - [5:4] */
660*4882a593Smuzhiyun #define WM8903_L_IP_SEL_N_SHIFT                      4  /* L_IP_SEL_N - [5:4] */
661*4882a593Smuzhiyun #define WM8903_L_IP_SEL_N_WIDTH                      2  /* L_IP_SEL_N - [5:4] */
662*4882a593Smuzhiyun #define WM8903_L_IP_SEL_P_MASK                  0x000C  /* L_IP_SEL_P - [3:2] */
663*4882a593Smuzhiyun #define WM8903_L_IP_SEL_P_SHIFT                      2  /* L_IP_SEL_P - [3:2] */
664*4882a593Smuzhiyun #define WM8903_L_IP_SEL_P_WIDTH                      2  /* L_IP_SEL_P - [3:2] */
665*4882a593Smuzhiyun #define WM8903_L_MODE_MASK                      0x0003  /* L_MODE - [1:0] */
666*4882a593Smuzhiyun #define WM8903_L_MODE_SHIFT                          0  /* L_MODE - [1:0] */
667*4882a593Smuzhiyun #define WM8903_L_MODE_WIDTH                          2  /* L_MODE - [1:0] */
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun  * R47 (0x2F) - Analogue Right Input 1
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun #define WM8903_INR_CM_ENA                       0x0040  /* INR_CM_ENA */
673*4882a593Smuzhiyun #define WM8903_INR_CM_ENA_MASK                  0x0040  /* INR_CM_ENA */
674*4882a593Smuzhiyun #define WM8903_INR_CM_ENA_SHIFT                      6  /* INR_CM_ENA */
675*4882a593Smuzhiyun #define WM8903_INR_CM_ENA_WIDTH                      1  /* INR_CM_ENA */
676*4882a593Smuzhiyun #define WM8903_R_IP_SEL_N_MASK                  0x0030  /* R_IP_SEL_N - [5:4] */
677*4882a593Smuzhiyun #define WM8903_R_IP_SEL_N_SHIFT                      4  /* R_IP_SEL_N - [5:4] */
678*4882a593Smuzhiyun #define WM8903_R_IP_SEL_N_WIDTH                      2  /* R_IP_SEL_N - [5:4] */
679*4882a593Smuzhiyun #define WM8903_R_IP_SEL_P_MASK                  0x000C  /* R_IP_SEL_P - [3:2] */
680*4882a593Smuzhiyun #define WM8903_R_IP_SEL_P_SHIFT                      2  /* R_IP_SEL_P - [3:2] */
681*4882a593Smuzhiyun #define WM8903_R_IP_SEL_P_WIDTH                      2  /* R_IP_SEL_P - [3:2] */
682*4882a593Smuzhiyun #define WM8903_R_MODE_MASK                      0x0003  /* R_MODE - [1:0] */
683*4882a593Smuzhiyun #define WM8903_R_MODE_SHIFT                          0  /* R_MODE - [1:0] */
684*4882a593Smuzhiyun #define WM8903_R_MODE_WIDTH                          2  /* R_MODE - [1:0] */
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun  * R50 (0x32) - Analogue Left Mix 0
688*4882a593Smuzhiyun  */
689*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTL                  0x0008  /* DACL_TO_MIXOUTL */
690*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTL_MASK             0x0008  /* DACL_TO_MIXOUTL */
691*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTL_SHIFT                 3  /* DACL_TO_MIXOUTL */
692*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTL_WIDTH                 1  /* DACL_TO_MIXOUTL */
693*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTL                  0x0004  /* DACR_TO_MIXOUTL */
694*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTL_MASK             0x0004  /* DACR_TO_MIXOUTL */
695*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTL_SHIFT                 2  /* DACR_TO_MIXOUTL */
696*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTL_WIDTH                 1  /* DACR_TO_MIXOUTL */
697*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTL               0x0002  /* BYPASSL_TO_MIXOUTL */
698*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTL_MASK          0x0002  /* BYPASSL_TO_MIXOUTL */
699*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTL_SHIFT              1  /* BYPASSL_TO_MIXOUTL */
700*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTL_WIDTH              1  /* BYPASSL_TO_MIXOUTL */
701*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTL               0x0001  /* BYPASSR_TO_MIXOUTL */
702*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTL_MASK          0x0001  /* BYPASSR_TO_MIXOUTL */
703*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTL_SHIFT              0  /* BYPASSR_TO_MIXOUTL */
704*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTL_WIDTH              1  /* BYPASSR_TO_MIXOUTL */
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun  * R51 (0x33) - Analogue Right Mix 0
708*4882a593Smuzhiyun  */
709*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTR                  0x0008  /* DACL_TO_MIXOUTR */
710*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTR_MASK             0x0008  /* DACL_TO_MIXOUTR */
711*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTR_SHIFT                 3  /* DACL_TO_MIXOUTR */
712*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXOUTR_WIDTH                 1  /* DACL_TO_MIXOUTR */
713*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTR                  0x0004  /* DACR_TO_MIXOUTR */
714*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTR_MASK             0x0004  /* DACR_TO_MIXOUTR */
715*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTR_SHIFT                 2  /* DACR_TO_MIXOUTR */
716*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXOUTR_WIDTH                 1  /* DACR_TO_MIXOUTR */
717*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTR               0x0002  /* BYPASSL_TO_MIXOUTR */
718*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTR_MASK          0x0002  /* BYPASSL_TO_MIXOUTR */
719*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTR_SHIFT              1  /* BYPASSL_TO_MIXOUTR */
720*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXOUTR_WIDTH              1  /* BYPASSL_TO_MIXOUTR */
721*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTR               0x0001  /* BYPASSR_TO_MIXOUTR */
722*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTR_MASK          0x0001  /* BYPASSR_TO_MIXOUTR */
723*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTR_SHIFT              0  /* BYPASSR_TO_MIXOUTR */
724*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXOUTR_WIDTH              1  /* BYPASSR_TO_MIXOUTR */
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun  * R52 (0x34) - Analogue Spk Mix Left 0
728*4882a593Smuzhiyun  */
729*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKL                  0x0008  /* DACL_TO_MIXSPKL */
730*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKL_MASK             0x0008  /* DACL_TO_MIXSPKL */
731*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKL_SHIFT                 3  /* DACL_TO_MIXSPKL */
732*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKL_WIDTH                 1  /* DACL_TO_MIXSPKL */
733*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKL                  0x0004  /* DACR_TO_MIXSPKL */
734*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKL_MASK             0x0004  /* DACR_TO_MIXSPKL */
735*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKL_SHIFT                 2  /* DACR_TO_MIXSPKL */
736*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKL_WIDTH                 1  /* DACR_TO_MIXSPKL */
737*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKL               0x0002  /* BYPASSL_TO_MIXSPKL */
738*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKL_MASK          0x0002  /* BYPASSL_TO_MIXSPKL */
739*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKL_SHIFT              1  /* BYPASSL_TO_MIXSPKL */
740*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKL_WIDTH              1  /* BYPASSL_TO_MIXSPKL */
741*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKL               0x0001  /* BYPASSR_TO_MIXSPKL */
742*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKL_MASK          0x0001  /* BYPASSR_TO_MIXSPKL */
743*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKL_SHIFT              0  /* BYPASSR_TO_MIXSPKL */
744*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKL_WIDTH              1  /* BYPASSR_TO_MIXSPKL */
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun  * R53 (0x35) - Analogue Spk Mix Left 1
748*4882a593Smuzhiyun  */
749*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKL_VOL                 0x0008  /* DACL_MIXSPKL_VOL */
750*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKL_VOL_MASK            0x0008  /* DACL_MIXSPKL_VOL */
751*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKL_VOL_SHIFT                3  /* DACL_MIXSPKL_VOL */
752*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKL_VOL_WIDTH                1  /* DACL_MIXSPKL_VOL */
753*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKL_VOL                 0x0004  /* DACR_MIXSPKL_VOL */
754*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKL_VOL_MASK            0x0004  /* DACR_MIXSPKL_VOL */
755*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKL_VOL_SHIFT                2  /* DACR_MIXSPKL_VOL */
756*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKL_VOL_WIDTH                1  /* DACR_MIXSPKL_VOL */
757*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKL_VOL              0x0002  /* BYPASSL_MIXSPKL_VOL */
758*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKL_VOL_MASK         0x0002  /* BYPASSL_MIXSPKL_VOL */
759*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKL_VOL_SHIFT             1  /* BYPASSL_MIXSPKL_VOL */
760*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKL_VOL_WIDTH             1  /* BYPASSL_MIXSPKL_VOL */
761*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKL_VOL              0x0001  /* BYPASSR_MIXSPKL_VOL */
762*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKL_VOL_MASK         0x0001  /* BYPASSR_MIXSPKL_VOL */
763*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKL_VOL_SHIFT             0  /* BYPASSR_MIXSPKL_VOL */
764*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKL_VOL_WIDTH             1  /* BYPASSR_MIXSPKL_VOL */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun  * R54 (0x36) - Analogue Spk Mix Right 0
768*4882a593Smuzhiyun  */
769*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKR                  0x0008  /* DACL_TO_MIXSPKR */
770*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKR_MASK             0x0008  /* DACL_TO_MIXSPKR */
771*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKR_SHIFT                 3  /* DACL_TO_MIXSPKR */
772*4882a593Smuzhiyun #define WM8903_DACL_TO_MIXSPKR_WIDTH                 1  /* DACL_TO_MIXSPKR */
773*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKR                  0x0004  /* DACR_TO_MIXSPKR */
774*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKR_MASK             0x0004  /* DACR_TO_MIXSPKR */
775*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKR_SHIFT                 2  /* DACR_TO_MIXSPKR */
776*4882a593Smuzhiyun #define WM8903_DACR_TO_MIXSPKR_WIDTH                 1  /* DACR_TO_MIXSPKR */
777*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKR               0x0002  /* BYPASSL_TO_MIXSPKR */
778*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKR_MASK          0x0002  /* BYPASSL_TO_MIXSPKR */
779*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKR_SHIFT              1  /* BYPASSL_TO_MIXSPKR */
780*4882a593Smuzhiyun #define WM8903_BYPASSL_TO_MIXSPKR_WIDTH              1  /* BYPASSL_TO_MIXSPKR */
781*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKR               0x0001  /* BYPASSR_TO_MIXSPKR */
782*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKR_MASK          0x0001  /* BYPASSR_TO_MIXSPKR */
783*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKR_SHIFT              0  /* BYPASSR_TO_MIXSPKR */
784*4882a593Smuzhiyun #define WM8903_BYPASSR_TO_MIXSPKR_WIDTH              1  /* BYPASSR_TO_MIXSPKR */
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /*
787*4882a593Smuzhiyun  * R55 (0x37) - Analogue Spk Mix Right 1
788*4882a593Smuzhiyun  */
789*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKR_VOL                 0x0008  /* DACL_MIXSPKR_VOL */
790*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKR_VOL_MASK            0x0008  /* DACL_MIXSPKR_VOL */
791*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKR_VOL_SHIFT                3  /* DACL_MIXSPKR_VOL */
792*4882a593Smuzhiyun #define WM8903_DACL_MIXSPKR_VOL_WIDTH                1  /* DACL_MIXSPKR_VOL */
793*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKR_VOL                 0x0004  /* DACR_MIXSPKR_VOL */
794*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKR_VOL_MASK            0x0004  /* DACR_MIXSPKR_VOL */
795*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKR_VOL_SHIFT                2  /* DACR_MIXSPKR_VOL */
796*4882a593Smuzhiyun #define WM8903_DACR_MIXSPKR_VOL_WIDTH                1  /* DACR_MIXSPKR_VOL */
797*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKR_VOL              0x0002  /* BYPASSL_MIXSPKR_VOL */
798*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKR_VOL_MASK         0x0002  /* BYPASSL_MIXSPKR_VOL */
799*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKR_VOL_SHIFT             1  /* BYPASSL_MIXSPKR_VOL */
800*4882a593Smuzhiyun #define WM8903_BYPASSL_MIXSPKR_VOL_WIDTH             1  /* BYPASSL_MIXSPKR_VOL */
801*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKR_VOL              0x0001  /* BYPASSR_MIXSPKR_VOL */
802*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKR_VOL_MASK         0x0001  /* BYPASSR_MIXSPKR_VOL */
803*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKR_VOL_SHIFT             0  /* BYPASSR_MIXSPKR_VOL */
804*4882a593Smuzhiyun #define WM8903_BYPASSR_MIXSPKR_VOL_WIDTH             1  /* BYPASSR_MIXSPKR_VOL */
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun /*
807*4882a593Smuzhiyun  * R57 (0x39) - Analogue OUT1 Left
808*4882a593Smuzhiyun  */
809*4882a593Smuzhiyun #define WM8903_HPL_MUTE                         0x0100  /* HPL_MUTE */
810*4882a593Smuzhiyun #define WM8903_HPL_MUTE_MASK                    0x0100  /* HPL_MUTE */
811*4882a593Smuzhiyun #define WM8903_HPL_MUTE_SHIFT                        8  /* HPL_MUTE */
812*4882a593Smuzhiyun #define WM8903_HPL_MUTE_WIDTH                        1  /* HPL_MUTE */
813*4882a593Smuzhiyun #define WM8903_HPOUTVU                          0x0080  /* HPOUTVU */
814*4882a593Smuzhiyun #define WM8903_HPOUTVU_MASK                     0x0080  /* HPOUTVU */
815*4882a593Smuzhiyun #define WM8903_HPOUTVU_SHIFT                         7  /* HPOUTVU */
816*4882a593Smuzhiyun #define WM8903_HPOUTVU_WIDTH                         1  /* HPOUTVU */
817*4882a593Smuzhiyun #define WM8903_HPOUTLZC                         0x0040  /* HPOUTLZC */
818*4882a593Smuzhiyun #define WM8903_HPOUTLZC_MASK                    0x0040  /* HPOUTLZC */
819*4882a593Smuzhiyun #define WM8903_HPOUTLZC_SHIFT                        6  /* HPOUTLZC */
820*4882a593Smuzhiyun #define WM8903_HPOUTLZC_WIDTH                        1  /* HPOUTLZC */
821*4882a593Smuzhiyun #define WM8903_HPOUTL_VOL_MASK                  0x003F  /* HPOUTL_VOL - [5:0] */
822*4882a593Smuzhiyun #define WM8903_HPOUTL_VOL_SHIFT                      0  /* HPOUTL_VOL - [5:0] */
823*4882a593Smuzhiyun #define WM8903_HPOUTL_VOL_WIDTH                      6  /* HPOUTL_VOL - [5:0] */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun  * R58 (0x3A) - Analogue OUT1 Right
827*4882a593Smuzhiyun  */
828*4882a593Smuzhiyun #define WM8903_HPR_MUTE                         0x0100  /* HPR_MUTE */
829*4882a593Smuzhiyun #define WM8903_HPR_MUTE_MASK                    0x0100  /* HPR_MUTE */
830*4882a593Smuzhiyun #define WM8903_HPR_MUTE_SHIFT                        8  /* HPR_MUTE */
831*4882a593Smuzhiyun #define WM8903_HPR_MUTE_WIDTH                        1  /* HPR_MUTE */
832*4882a593Smuzhiyun #define WM8903_HPOUTVU                          0x0080  /* HPOUTVU */
833*4882a593Smuzhiyun #define WM8903_HPOUTVU_MASK                     0x0080  /* HPOUTVU */
834*4882a593Smuzhiyun #define WM8903_HPOUTVU_SHIFT                         7  /* HPOUTVU */
835*4882a593Smuzhiyun #define WM8903_HPOUTVU_WIDTH                         1  /* HPOUTVU */
836*4882a593Smuzhiyun #define WM8903_HPOUTRZC                         0x0040  /* HPOUTRZC */
837*4882a593Smuzhiyun #define WM8903_HPOUTRZC_MASK                    0x0040  /* HPOUTRZC */
838*4882a593Smuzhiyun #define WM8903_HPOUTRZC_SHIFT                        6  /* HPOUTRZC */
839*4882a593Smuzhiyun #define WM8903_HPOUTRZC_WIDTH                        1  /* HPOUTRZC */
840*4882a593Smuzhiyun #define WM8903_HPOUTR_VOL_MASK                  0x003F  /* HPOUTR_VOL - [5:0] */
841*4882a593Smuzhiyun #define WM8903_HPOUTR_VOL_SHIFT                      0  /* HPOUTR_VOL - [5:0] */
842*4882a593Smuzhiyun #define WM8903_HPOUTR_VOL_WIDTH                      6  /* HPOUTR_VOL - [5:0] */
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /*
845*4882a593Smuzhiyun  * R59 (0x3B) - Analogue OUT2 Left
846*4882a593Smuzhiyun  */
847*4882a593Smuzhiyun #define WM8903_LINEOUTL_MUTE                    0x0100  /* LINEOUTL_MUTE */
848*4882a593Smuzhiyun #define WM8903_LINEOUTL_MUTE_MASK               0x0100  /* LINEOUTL_MUTE */
849*4882a593Smuzhiyun #define WM8903_LINEOUTL_MUTE_SHIFT                   8  /* LINEOUTL_MUTE */
850*4882a593Smuzhiyun #define WM8903_LINEOUTL_MUTE_WIDTH                   1  /* LINEOUTL_MUTE */
851*4882a593Smuzhiyun #define WM8903_LINEOUTVU                        0x0080  /* LINEOUTVU */
852*4882a593Smuzhiyun #define WM8903_LINEOUTVU_MASK                   0x0080  /* LINEOUTVU */
853*4882a593Smuzhiyun #define WM8903_LINEOUTVU_SHIFT                       7  /* LINEOUTVU */
854*4882a593Smuzhiyun #define WM8903_LINEOUTVU_WIDTH                       1  /* LINEOUTVU */
855*4882a593Smuzhiyun #define WM8903_LINEOUTLZC                       0x0040  /* LINEOUTLZC */
856*4882a593Smuzhiyun #define WM8903_LINEOUTLZC_MASK                  0x0040  /* LINEOUTLZC */
857*4882a593Smuzhiyun #define WM8903_LINEOUTLZC_SHIFT                      6  /* LINEOUTLZC */
858*4882a593Smuzhiyun #define WM8903_LINEOUTLZC_WIDTH                      1  /* LINEOUTLZC */
859*4882a593Smuzhiyun #define WM8903_LINEOUTL_VOL_MASK                0x003F  /* LINEOUTL_VOL - [5:0] */
860*4882a593Smuzhiyun #define WM8903_LINEOUTL_VOL_SHIFT                    0  /* LINEOUTL_VOL - [5:0] */
861*4882a593Smuzhiyun #define WM8903_LINEOUTL_VOL_WIDTH                    6  /* LINEOUTL_VOL - [5:0] */
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun  * R60 (0x3C) - Analogue OUT2 Right
865*4882a593Smuzhiyun  */
866*4882a593Smuzhiyun #define WM8903_LINEOUTR_MUTE                    0x0100  /* LINEOUTR_MUTE */
867*4882a593Smuzhiyun #define WM8903_LINEOUTR_MUTE_MASK               0x0100  /* LINEOUTR_MUTE */
868*4882a593Smuzhiyun #define WM8903_LINEOUTR_MUTE_SHIFT                   8  /* LINEOUTR_MUTE */
869*4882a593Smuzhiyun #define WM8903_LINEOUTR_MUTE_WIDTH                   1  /* LINEOUTR_MUTE */
870*4882a593Smuzhiyun #define WM8903_LINEOUTVU                        0x0080  /* LINEOUTVU */
871*4882a593Smuzhiyun #define WM8903_LINEOUTVU_MASK                   0x0080  /* LINEOUTVU */
872*4882a593Smuzhiyun #define WM8903_LINEOUTVU_SHIFT                       7  /* LINEOUTVU */
873*4882a593Smuzhiyun #define WM8903_LINEOUTVU_WIDTH                       1  /* LINEOUTVU */
874*4882a593Smuzhiyun #define WM8903_LINEOUTRZC                       0x0040  /* LINEOUTRZC */
875*4882a593Smuzhiyun #define WM8903_LINEOUTRZC_MASK                  0x0040  /* LINEOUTRZC */
876*4882a593Smuzhiyun #define WM8903_LINEOUTRZC_SHIFT                      6  /* LINEOUTRZC */
877*4882a593Smuzhiyun #define WM8903_LINEOUTRZC_WIDTH                      1  /* LINEOUTRZC */
878*4882a593Smuzhiyun #define WM8903_LINEOUTR_VOL_MASK                0x003F  /* LINEOUTR_VOL - [5:0] */
879*4882a593Smuzhiyun #define WM8903_LINEOUTR_VOL_SHIFT                    0  /* LINEOUTR_VOL - [5:0] */
880*4882a593Smuzhiyun #define WM8903_LINEOUTR_VOL_WIDTH                    6  /* LINEOUTR_VOL - [5:0] */
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun /*
883*4882a593Smuzhiyun  * R62 (0x3E) - Analogue OUT3 Left
884*4882a593Smuzhiyun  */
885*4882a593Smuzhiyun #define WM8903_SPKL_MUTE                        0x0100  /* SPKL_MUTE */
886*4882a593Smuzhiyun #define WM8903_SPKL_MUTE_MASK                   0x0100  /* SPKL_MUTE */
887*4882a593Smuzhiyun #define WM8903_SPKL_MUTE_SHIFT                       8  /* SPKL_MUTE */
888*4882a593Smuzhiyun #define WM8903_SPKL_MUTE_WIDTH                       1  /* SPKL_MUTE */
889*4882a593Smuzhiyun #define WM8903_SPKVU                            0x0080  /* SPKVU */
890*4882a593Smuzhiyun #define WM8903_SPKVU_MASK                       0x0080  /* SPKVU */
891*4882a593Smuzhiyun #define WM8903_SPKVU_SHIFT                           7  /* SPKVU */
892*4882a593Smuzhiyun #define WM8903_SPKVU_WIDTH                           1  /* SPKVU */
893*4882a593Smuzhiyun #define WM8903_SPKLZC                           0x0040  /* SPKLZC */
894*4882a593Smuzhiyun #define WM8903_SPKLZC_MASK                      0x0040  /* SPKLZC */
895*4882a593Smuzhiyun #define WM8903_SPKLZC_SHIFT                          6  /* SPKLZC */
896*4882a593Smuzhiyun #define WM8903_SPKLZC_WIDTH                          1  /* SPKLZC */
897*4882a593Smuzhiyun #define WM8903_SPKL_VOL_MASK                    0x003F  /* SPKL_VOL - [5:0] */
898*4882a593Smuzhiyun #define WM8903_SPKL_VOL_SHIFT                        0  /* SPKL_VOL - [5:0] */
899*4882a593Smuzhiyun #define WM8903_SPKL_VOL_WIDTH                        6  /* SPKL_VOL - [5:0] */
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun /*
902*4882a593Smuzhiyun  * R63 (0x3F) - Analogue OUT3 Right
903*4882a593Smuzhiyun  */
904*4882a593Smuzhiyun #define WM8903_SPKR_MUTE                        0x0100  /* SPKR_MUTE */
905*4882a593Smuzhiyun #define WM8903_SPKR_MUTE_MASK                   0x0100  /* SPKR_MUTE */
906*4882a593Smuzhiyun #define WM8903_SPKR_MUTE_SHIFT                       8  /* SPKR_MUTE */
907*4882a593Smuzhiyun #define WM8903_SPKR_MUTE_WIDTH                       1  /* SPKR_MUTE */
908*4882a593Smuzhiyun #define WM8903_SPKVU                            0x0080  /* SPKVU */
909*4882a593Smuzhiyun #define WM8903_SPKVU_MASK                       0x0080  /* SPKVU */
910*4882a593Smuzhiyun #define WM8903_SPKVU_SHIFT                           7  /* SPKVU */
911*4882a593Smuzhiyun #define WM8903_SPKVU_WIDTH                           1  /* SPKVU */
912*4882a593Smuzhiyun #define WM8903_SPKRZC                           0x0040  /* SPKRZC */
913*4882a593Smuzhiyun #define WM8903_SPKRZC_MASK                      0x0040  /* SPKRZC */
914*4882a593Smuzhiyun #define WM8903_SPKRZC_SHIFT                          6  /* SPKRZC */
915*4882a593Smuzhiyun #define WM8903_SPKRZC_WIDTH                          1  /* SPKRZC */
916*4882a593Smuzhiyun #define WM8903_SPKR_VOL_MASK                    0x003F  /* SPKR_VOL - [5:0] */
917*4882a593Smuzhiyun #define WM8903_SPKR_VOL_SHIFT                        0  /* SPKR_VOL - [5:0] */
918*4882a593Smuzhiyun #define WM8903_SPKR_VOL_WIDTH                        6  /* SPKR_VOL - [5:0] */
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun  * R65 (0x41) - Analogue SPK Output Control 0
922*4882a593Smuzhiyun  */
923*4882a593Smuzhiyun #define WM8903_SPK_DISCHARGE                    0x0002  /* SPK_DISCHARGE */
924*4882a593Smuzhiyun #define WM8903_SPK_DISCHARGE_MASK               0x0002  /* SPK_DISCHARGE */
925*4882a593Smuzhiyun #define WM8903_SPK_DISCHARGE_SHIFT                   1  /* SPK_DISCHARGE */
926*4882a593Smuzhiyun #define WM8903_SPK_DISCHARGE_WIDTH                   1  /* SPK_DISCHARGE */
927*4882a593Smuzhiyun #define WM8903_VROI                             0x0001  /* VROI */
928*4882a593Smuzhiyun #define WM8903_VROI_MASK                        0x0001  /* VROI */
929*4882a593Smuzhiyun #define WM8903_VROI_SHIFT                            0  /* VROI */
930*4882a593Smuzhiyun #define WM8903_VROI_WIDTH                            1  /* VROI */
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun  * R67 (0x43) - DC Servo 0
934*4882a593Smuzhiyun  */
935*4882a593Smuzhiyun #define WM8903_DCS_MASTER_ENA                   0x0010  /* DCS_MASTER_ENA */
936*4882a593Smuzhiyun #define WM8903_DCS_MASTER_ENA_MASK              0x0010  /* DCS_MASTER_ENA */
937*4882a593Smuzhiyun #define WM8903_DCS_MASTER_ENA_SHIFT                  4  /* DCS_MASTER_ENA */
938*4882a593Smuzhiyun #define WM8903_DCS_MASTER_ENA_WIDTH                  1  /* DCS_MASTER_ENA */
939*4882a593Smuzhiyun #define WM8903_DCS_ENA_MASK                     0x000F  /* DCS_ENA - [3:0] */
940*4882a593Smuzhiyun #define WM8903_DCS_ENA_SHIFT                         0  /* DCS_ENA - [3:0] */
941*4882a593Smuzhiyun #define WM8903_DCS_ENA_WIDTH                         4  /* DCS_ENA - [3:0] */
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun  * R69 (0x45) - DC Servo 2
945*4882a593Smuzhiyun  */
946*4882a593Smuzhiyun #define WM8903_DCS_MODE_MASK                    0x0003  /* DCS_MODE - [1:0] */
947*4882a593Smuzhiyun #define WM8903_DCS_MODE_SHIFT                        0  /* DCS_MODE - [1:0] */
948*4882a593Smuzhiyun #define WM8903_DCS_MODE_WIDTH                        2  /* DCS_MODE - [1:0] */
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun  * R90 (0x5A) - Analogue HP 0
952*4882a593Smuzhiyun  */
953*4882a593Smuzhiyun #define WM8903_HPL_RMV_SHORT                    0x0080  /* HPL_RMV_SHORT */
954*4882a593Smuzhiyun #define WM8903_HPL_RMV_SHORT_MASK               0x0080  /* HPL_RMV_SHORT */
955*4882a593Smuzhiyun #define WM8903_HPL_RMV_SHORT_SHIFT                   7  /* HPL_RMV_SHORT */
956*4882a593Smuzhiyun #define WM8903_HPL_RMV_SHORT_WIDTH                   1  /* HPL_RMV_SHORT */
957*4882a593Smuzhiyun #define WM8903_HPL_ENA_OUTP                     0x0040  /* HPL_ENA_OUTP */
958*4882a593Smuzhiyun #define WM8903_HPL_ENA_OUTP_MASK                0x0040  /* HPL_ENA_OUTP */
959*4882a593Smuzhiyun #define WM8903_HPL_ENA_OUTP_SHIFT                    6  /* HPL_ENA_OUTP */
960*4882a593Smuzhiyun #define WM8903_HPL_ENA_OUTP_WIDTH                    1  /* HPL_ENA_OUTP */
961*4882a593Smuzhiyun #define WM8903_HPL_ENA_DLY                      0x0020  /* HPL_ENA_DLY */
962*4882a593Smuzhiyun #define WM8903_HPL_ENA_DLY_MASK                 0x0020  /* HPL_ENA_DLY */
963*4882a593Smuzhiyun #define WM8903_HPL_ENA_DLY_SHIFT                     5  /* HPL_ENA_DLY */
964*4882a593Smuzhiyun #define WM8903_HPL_ENA_DLY_WIDTH                     1  /* HPL_ENA_DLY */
965*4882a593Smuzhiyun #define WM8903_HPL_ENA                          0x0010  /* HPL_ENA */
966*4882a593Smuzhiyun #define WM8903_HPL_ENA_MASK                     0x0010  /* HPL_ENA */
967*4882a593Smuzhiyun #define WM8903_HPL_ENA_SHIFT                         4  /* HPL_ENA */
968*4882a593Smuzhiyun #define WM8903_HPL_ENA_WIDTH                         1  /* HPL_ENA */
969*4882a593Smuzhiyun #define WM8903_HPR_RMV_SHORT                    0x0008  /* HPR_RMV_SHORT */
970*4882a593Smuzhiyun #define WM8903_HPR_RMV_SHORT_MASK               0x0008  /* HPR_RMV_SHORT */
971*4882a593Smuzhiyun #define WM8903_HPR_RMV_SHORT_SHIFT                   3  /* HPR_RMV_SHORT */
972*4882a593Smuzhiyun #define WM8903_HPR_RMV_SHORT_WIDTH                   1  /* HPR_RMV_SHORT */
973*4882a593Smuzhiyun #define WM8903_HPR_ENA_OUTP                     0x0004  /* HPR_ENA_OUTP */
974*4882a593Smuzhiyun #define WM8903_HPR_ENA_OUTP_MASK                0x0004  /* HPR_ENA_OUTP */
975*4882a593Smuzhiyun #define WM8903_HPR_ENA_OUTP_SHIFT                    2  /* HPR_ENA_OUTP */
976*4882a593Smuzhiyun #define WM8903_HPR_ENA_OUTP_WIDTH                    1  /* HPR_ENA_OUTP */
977*4882a593Smuzhiyun #define WM8903_HPR_ENA_DLY                      0x0002  /* HPR_ENA_DLY */
978*4882a593Smuzhiyun #define WM8903_HPR_ENA_DLY_MASK                 0x0002  /* HPR_ENA_DLY */
979*4882a593Smuzhiyun #define WM8903_HPR_ENA_DLY_SHIFT                     1  /* HPR_ENA_DLY */
980*4882a593Smuzhiyun #define WM8903_HPR_ENA_DLY_WIDTH                     1  /* HPR_ENA_DLY */
981*4882a593Smuzhiyun #define WM8903_HPR_ENA                          0x0001  /* HPR_ENA */
982*4882a593Smuzhiyun #define WM8903_HPR_ENA_MASK                     0x0001  /* HPR_ENA */
983*4882a593Smuzhiyun #define WM8903_HPR_ENA_SHIFT                         0  /* HPR_ENA */
984*4882a593Smuzhiyun #define WM8903_HPR_ENA_WIDTH                         1  /* HPR_ENA */
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun  * R94 (0x5E) - Analogue Lineout 0
988*4882a593Smuzhiyun  */
989*4882a593Smuzhiyun #define WM8903_LINEOUTL_RMV_SHORT               0x0080  /* LINEOUTL_RMV_SHORT */
990*4882a593Smuzhiyun #define WM8903_LINEOUTL_RMV_SHORT_MASK          0x0080  /* LINEOUTL_RMV_SHORT */
991*4882a593Smuzhiyun #define WM8903_LINEOUTL_RMV_SHORT_SHIFT              7  /* LINEOUTL_RMV_SHORT */
992*4882a593Smuzhiyun #define WM8903_LINEOUTL_RMV_SHORT_WIDTH              1  /* LINEOUTL_RMV_SHORT */
993*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_OUTP                0x0040  /* LINEOUTL_ENA_OUTP */
994*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_OUTP_MASK           0x0040  /* LINEOUTL_ENA_OUTP */
995*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_OUTP_SHIFT               6  /* LINEOUTL_ENA_OUTP */
996*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_OUTP_WIDTH               1  /* LINEOUTL_ENA_OUTP */
997*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_DLY                 0x0020  /* LINEOUTL_ENA_DLY */
998*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_DLY_MASK            0x0020  /* LINEOUTL_ENA_DLY */
999*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_DLY_SHIFT                5  /* LINEOUTL_ENA_DLY */
1000*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_DLY_WIDTH                1  /* LINEOUTL_ENA_DLY */
1001*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA                     0x0010  /* LINEOUTL_ENA */
1002*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_MASK                0x0010  /* LINEOUTL_ENA */
1003*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_SHIFT                    4  /* LINEOUTL_ENA */
1004*4882a593Smuzhiyun #define WM8903_LINEOUTL_ENA_WIDTH                    1  /* LINEOUTL_ENA */
1005*4882a593Smuzhiyun #define WM8903_LINEOUTR_RMV_SHORT               0x0008  /* LINEOUTR_RMV_SHORT */
1006*4882a593Smuzhiyun #define WM8903_LINEOUTR_RMV_SHORT_MASK          0x0008  /* LINEOUTR_RMV_SHORT */
1007*4882a593Smuzhiyun #define WM8903_LINEOUTR_RMV_SHORT_SHIFT              3  /* LINEOUTR_RMV_SHORT */
1008*4882a593Smuzhiyun #define WM8903_LINEOUTR_RMV_SHORT_WIDTH              1  /* LINEOUTR_RMV_SHORT */
1009*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_OUTP                0x0004  /* LINEOUTR_ENA_OUTP */
1010*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_OUTP_MASK           0x0004  /* LINEOUTR_ENA_OUTP */
1011*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_OUTP_SHIFT               2  /* LINEOUTR_ENA_OUTP */
1012*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_OUTP_WIDTH               1  /* LINEOUTR_ENA_OUTP */
1013*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_DLY                 0x0002  /* LINEOUTR_ENA_DLY */
1014*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_DLY_MASK            0x0002  /* LINEOUTR_ENA_DLY */
1015*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_DLY_SHIFT                1  /* LINEOUTR_ENA_DLY */
1016*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_DLY_WIDTH                1  /* LINEOUTR_ENA_DLY */
1017*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA                     0x0001  /* LINEOUTR_ENA */
1018*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_MASK                0x0001  /* LINEOUTR_ENA */
1019*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_SHIFT                    0  /* LINEOUTR_ENA */
1020*4882a593Smuzhiyun #define WM8903_LINEOUTR_ENA_WIDTH                    1  /* LINEOUTR_ENA */
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun /*
1023*4882a593Smuzhiyun  * R98 (0x62) - Charge Pump 0
1024*4882a593Smuzhiyun  */
1025*4882a593Smuzhiyun #define WM8903_CP_ENA                           0x0001  /* CP_ENA */
1026*4882a593Smuzhiyun #define WM8903_CP_ENA_MASK                      0x0001  /* CP_ENA */
1027*4882a593Smuzhiyun #define WM8903_CP_ENA_SHIFT                          0  /* CP_ENA */
1028*4882a593Smuzhiyun #define WM8903_CP_ENA_WIDTH                          1  /* CP_ENA */
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun /*
1031*4882a593Smuzhiyun  * R104 (0x68) - Class W 0
1032*4882a593Smuzhiyun  */
1033*4882a593Smuzhiyun #define WM8903_CP_DYN_FREQ                      0x0002  /* CP_DYN_FREQ */
1034*4882a593Smuzhiyun #define WM8903_CP_DYN_FREQ_MASK                 0x0002  /* CP_DYN_FREQ */
1035*4882a593Smuzhiyun #define WM8903_CP_DYN_FREQ_SHIFT                     1  /* CP_DYN_FREQ */
1036*4882a593Smuzhiyun #define WM8903_CP_DYN_FREQ_WIDTH                     1  /* CP_DYN_FREQ */
1037*4882a593Smuzhiyun #define WM8903_CP_DYN_V                         0x0001  /* CP_DYN_V */
1038*4882a593Smuzhiyun #define WM8903_CP_DYN_V_MASK                    0x0001  /* CP_DYN_V */
1039*4882a593Smuzhiyun #define WM8903_CP_DYN_V_SHIFT                        0  /* CP_DYN_V */
1040*4882a593Smuzhiyun #define WM8903_CP_DYN_V_WIDTH                        1  /* CP_DYN_V */
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /*
1043*4882a593Smuzhiyun  * R108 (0x6C) - Write Sequencer 0
1044*4882a593Smuzhiyun  */
1045*4882a593Smuzhiyun #define WM8903_WSEQ_ENA                         0x0100  /* WSEQ_ENA */
1046*4882a593Smuzhiyun #define WM8903_WSEQ_ENA_MASK                    0x0100  /* WSEQ_ENA */
1047*4882a593Smuzhiyun #define WM8903_WSEQ_ENA_SHIFT                        8  /* WSEQ_ENA */
1048*4882a593Smuzhiyun #define WM8903_WSEQ_ENA_WIDTH                        1  /* WSEQ_ENA */
1049*4882a593Smuzhiyun #define WM8903_WSEQ_WRITE_INDEX_MASK            0x001F  /* WSEQ_WRITE_INDEX - [4:0] */
1050*4882a593Smuzhiyun #define WM8903_WSEQ_WRITE_INDEX_SHIFT                0  /* WSEQ_WRITE_INDEX - [4:0] */
1051*4882a593Smuzhiyun #define WM8903_WSEQ_WRITE_INDEX_WIDTH                5  /* WSEQ_WRITE_INDEX - [4:0] */
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun  * R109 (0x6D) - Write Sequencer 1
1055*4882a593Smuzhiyun  */
1056*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_WIDTH_MASK             0x7000  /* WSEQ_DATA_WIDTH - [14:12] */
1057*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_WIDTH_SHIFT                12  /* WSEQ_DATA_WIDTH - [14:12] */
1058*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_WIDTH_WIDTH                 3  /* WSEQ_DATA_WIDTH - [14:12] */
1059*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_START_MASK             0x0F00  /* WSEQ_DATA_START - [11:8] */
1060*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_START_SHIFT                 8  /* WSEQ_DATA_START - [11:8] */
1061*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_START_WIDTH                 4  /* WSEQ_DATA_START - [11:8] */
1062*4882a593Smuzhiyun #define WM8903_WSEQ_ADDR_MASK                   0x00FF  /* WSEQ_ADDR - [7:0] */
1063*4882a593Smuzhiyun #define WM8903_WSEQ_ADDR_SHIFT                       0  /* WSEQ_ADDR - [7:0] */
1064*4882a593Smuzhiyun #define WM8903_WSEQ_ADDR_WIDTH                       8  /* WSEQ_ADDR - [7:0] */
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun /*
1067*4882a593Smuzhiyun  * R110 (0x6E) - Write Sequencer 2
1068*4882a593Smuzhiyun  */
1069*4882a593Smuzhiyun #define WM8903_WSEQ_EOS                         0x4000  /* WSEQ_EOS */
1070*4882a593Smuzhiyun #define WM8903_WSEQ_EOS_MASK                    0x4000  /* WSEQ_EOS */
1071*4882a593Smuzhiyun #define WM8903_WSEQ_EOS_SHIFT                       14  /* WSEQ_EOS */
1072*4882a593Smuzhiyun #define WM8903_WSEQ_EOS_WIDTH                        1  /* WSEQ_EOS */
1073*4882a593Smuzhiyun #define WM8903_WSEQ_DELAY_MASK                  0x0F00  /* WSEQ_DELAY - [11:8] */
1074*4882a593Smuzhiyun #define WM8903_WSEQ_DELAY_SHIFT                      8  /* WSEQ_DELAY - [11:8] */
1075*4882a593Smuzhiyun #define WM8903_WSEQ_DELAY_WIDTH                      4  /* WSEQ_DELAY - [11:8] */
1076*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_MASK                   0x00FF  /* WSEQ_DATA - [7:0] */
1077*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_SHIFT                       0  /* WSEQ_DATA - [7:0] */
1078*4882a593Smuzhiyun #define WM8903_WSEQ_DATA_WIDTH                       8  /* WSEQ_DATA - [7:0] */
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun /*
1081*4882a593Smuzhiyun  * R111 (0x6F) - Write Sequencer 3
1082*4882a593Smuzhiyun  */
1083*4882a593Smuzhiyun #define WM8903_WSEQ_ABORT                       0x0200  /* WSEQ_ABORT */
1084*4882a593Smuzhiyun #define WM8903_WSEQ_ABORT_MASK                  0x0200  /* WSEQ_ABORT */
1085*4882a593Smuzhiyun #define WM8903_WSEQ_ABORT_SHIFT                      9  /* WSEQ_ABORT */
1086*4882a593Smuzhiyun #define WM8903_WSEQ_ABORT_WIDTH                      1  /* WSEQ_ABORT */
1087*4882a593Smuzhiyun #define WM8903_WSEQ_START                       0x0100  /* WSEQ_START */
1088*4882a593Smuzhiyun #define WM8903_WSEQ_START_MASK                  0x0100  /* WSEQ_START */
1089*4882a593Smuzhiyun #define WM8903_WSEQ_START_SHIFT                      8  /* WSEQ_START */
1090*4882a593Smuzhiyun #define WM8903_WSEQ_START_WIDTH                      1  /* WSEQ_START */
1091*4882a593Smuzhiyun #define WM8903_WSEQ_START_INDEX_MASK            0x003F  /* WSEQ_START_INDEX - [5:0] */
1092*4882a593Smuzhiyun #define WM8903_WSEQ_START_INDEX_SHIFT                0  /* WSEQ_START_INDEX - [5:0] */
1093*4882a593Smuzhiyun #define WM8903_WSEQ_START_INDEX_WIDTH                6  /* WSEQ_START_INDEX - [5:0] */
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun /*
1096*4882a593Smuzhiyun  * R112 (0x70) - Write Sequencer 4
1097*4882a593Smuzhiyun  */
1098*4882a593Smuzhiyun #define WM8903_WSEQ_CURRENT_INDEX_MASK          0x03F0  /* WSEQ_CURRENT_INDEX - [9:4] */
1099*4882a593Smuzhiyun #define WM8903_WSEQ_CURRENT_INDEX_SHIFT              4  /* WSEQ_CURRENT_INDEX - [9:4] */
1100*4882a593Smuzhiyun #define WM8903_WSEQ_CURRENT_INDEX_WIDTH              6  /* WSEQ_CURRENT_INDEX - [9:4] */
1101*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY                        0x0001  /* WSEQ_BUSY */
1102*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_MASK                   0x0001  /* WSEQ_BUSY */
1103*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_SHIFT                       0  /* WSEQ_BUSY */
1104*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_WIDTH                       1  /* WSEQ_BUSY */
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun  * R114 (0x72) - Control Interface
1108*4882a593Smuzhiyun  */
1109*4882a593Smuzhiyun #define WM8903_MASK_WRITE_ENA                   0x0001  /* MASK_WRITE_ENA */
1110*4882a593Smuzhiyun #define WM8903_MASK_WRITE_ENA_MASK              0x0001  /* MASK_WRITE_ENA */
1111*4882a593Smuzhiyun #define WM8903_MASK_WRITE_ENA_SHIFT                  0  /* MASK_WRITE_ENA */
1112*4882a593Smuzhiyun #define WM8903_MASK_WRITE_ENA_WIDTH                  1  /* MASK_WRITE_ENA */
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun /*
1115*4882a593Smuzhiyun  * R121 (0x79) - Interrupt Status 1
1116*4882a593Smuzhiyun  */
1117*4882a593Smuzhiyun #define WM8903_MICSHRT_EINT                     0x8000  /* MICSHRT_EINT */
1118*4882a593Smuzhiyun #define WM8903_MICSHRT_EINT_MASK                0x8000  /* MICSHRT_EINT */
1119*4882a593Smuzhiyun #define WM8903_MICSHRT_EINT_SHIFT                   15  /* MICSHRT_EINT */
1120*4882a593Smuzhiyun #define WM8903_MICSHRT_EINT_WIDTH                    1  /* MICSHRT_EINT */
1121*4882a593Smuzhiyun #define WM8903_MICDET_EINT                      0x4000  /* MICDET_EINT */
1122*4882a593Smuzhiyun #define WM8903_MICDET_EINT_MASK                 0x4000  /* MICDET_EINT */
1123*4882a593Smuzhiyun #define WM8903_MICDET_EINT_SHIFT                    14  /* MICDET_EINT */
1124*4882a593Smuzhiyun #define WM8903_MICDET_EINT_WIDTH                     1  /* MICDET_EINT */
1125*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_EINT                   0x2000  /* WSEQ_BUSY_EINT */
1126*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_EINT_MASK              0x2000  /* WSEQ_BUSY_EINT */
1127*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_EINT_SHIFT                 13  /* WSEQ_BUSY_EINT */
1128*4882a593Smuzhiyun #define WM8903_WSEQ_BUSY_EINT_WIDTH                  1  /* WSEQ_BUSY_EINT */
1129*4882a593Smuzhiyun #define WM8903_GP5_EINT                         0x0010  /* GP5_EINT */
1130*4882a593Smuzhiyun #define WM8903_GP5_EINT_MASK                    0x0010  /* GP5_EINT */
1131*4882a593Smuzhiyun #define WM8903_GP5_EINT_SHIFT                        4  /* GP5_EINT */
1132*4882a593Smuzhiyun #define WM8903_GP5_EINT_WIDTH                        1  /* GP5_EINT */
1133*4882a593Smuzhiyun #define WM8903_GP4_EINT                         0x0008  /* GP4_EINT */
1134*4882a593Smuzhiyun #define WM8903_GP4_EINT_MASK                    0x0008  /* GP4_EINT */
1135*4882a593Smuzhiyun #define WM8903_GP4_EINT_SHIFT                        3  /* GP4_EINT */
1136*4882a593Smuzhiyun #define WM8903_GP4_EINT_WIDTH                        1  /* GP4_EINT */
1137*4882a593Smuzhiyun #define WM8903_GP3_EINT                         0x0004  /* GP3_EINT */
1138*4882a593Smuzhiyun #define WM8903_GP3_EINT_MASK                    0x0004  /* GP3_EINT */
1139*4882a593Smuzhiyun #define WM8903_GP3_EINT_SHIFT                        2  /* GP3_EINT */
1140*4882a593Smuzhiyun #define WM8903_GP3_EINT_WIDTH                        1  /* GP3_EINT */
1141*4882a593Smuzhiyun #define WM8903_GP2_EINT                         0x0002  /* GP2_EINT */
1142*4882a593Smuzhiyun #define WM8903_GP2_EINT_MASK                    0x0002  /* GP2_EINT */
1143*4882a593Smuzhiyun #define WM8903_GP2_EINT_SHIFT                        1  /* GP2_EINT */
1144*4882a593Smuzhiyun #define WM8903_GP2_EINT_WIDTH                        1  /* GP2_EINT */
1145*4882a593Smuzhiyun #define WM8903_GP1_EINT                         0x0001  /* GP1_EINT */
1146*4882a593Smuzhiyun #define WM8903_GP1_EINT_MASK                    0x0001  /* GP1_EINT */
1147*4882a593Smuzhiyun #define WM8903_GP1_EINT_SHIFT                        0  /* GP1_EINT */
1148*4882a593Smuzhiyun #define WM8903_GP1_EINT_WIDTH                        1  /* GP1_EINT */
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun /*
1151*4882a593Smuzhiyun  * R122 (0x7A) - Interrupt Status 1 Mask
1152*4882a593Smuzhiyun  */
1153*4882a593Smuzhiyun #define WM8903_IM_MICSHRT_EINT                  0x8000  /* IM_MICSHRT_EINT */
1154*4882a593Smuzhiyun #define WM8903_IM_MICSHRT_EINT_MASK             0x8000  /* IM_MICSHRT_EINT */
1155*4882a593Smuzhiyun #define WM8903_IM_MICSHRT_EINT_SHIFT                15  /* IM_MICSHRT_EINT */
1156*4882a593Smuzhiyun #define WM8903_IM_MICSHRT_EINT_WIDTH                 1  /* IM_MICSHRT_EINT */
1157*4882a593Smuzhiyun #define WM8903_IM_MICDET_EINT                   0x4000  /* IM_MICDET_EINT */
1158*4882a593Smuzhiyun #define WM8903_IM_MICDET_EINT_MASK              0x4000  /* IM_MICDET_EINT */
1159*4882a593Smuzhiyun #define WM8903_IM_MICDET_EINT_SHIFT                 14  /* IM_MICDET_EINT */
1160*4882a593Smuzhiyun #define WM8903_IM_MICDET_EINT_WIDTH                  1  /* IM_MICDET_EINT */
1161*4882a593Smuzhiyun #define WM8903_IM_WSEQ_BUSY_EINT                0x2000  /* IM_WSEQ_BUSY_EINT */
1162*4882a593Smuzhiyun #define WM8903_IM_WSEQ_BUSY_EINT_MASK           0x2000  /* IM_WSEQ_BUSY_EINT */
1163*4882a593Smuzhiyun #define WM8903_IM_WSEQ_BUSY_EINT_SHIFT              13  /* IM_WSEQ_BUSY_EINT */
1164*4882a593Smuzhiyun #define WM8903_IM_WSEQ_BUSY_EINT_WIDTH               1  /* IM_WSEQ_BUSY_EINT */
1165*4882a593Smuzhiyun #define WM8903_IM_GP5_EINT                      0x0010  /* IM_GP5_EINT */
1166*4882a593Smuzhiyun #define WM8903_IM_GP5_EINT_MASK                 0x0010  /* IM_GP5_EINT */
1167*4882a593Smuzhiyun #define WM8903_IM_GP5_EINT_SHIFT                     4  /* IM_GP5_EINT */
1168*4882a593Smuzhiyun #define WM8903_IM_GP5_EINT_WIDTH                     1  /* IM_GP5_EINT */
1169*4882a593Smuzhiyun #define WM8903_IM_GP4_EINT                      0x0008  /* IM_GP4_EINT */
1170*4882a593Smuzhiyun #define WM8903_IM_GP4_EINT_MASK                 0x0008  /* IM_GP4_EINT */
1171*4882a593Smuzhiyun #define WM8903_IM_GP4_EINT_SHIFT                     3  /* IM_GP4_EINT */
1172*4882a593Smuzhiyun #define WM8903_IM_GP4_EINT_WIDTH                     1  /* IM_GP4_EINT */
1173*4882a593Smuzhiyun #define WM8903_IM_GP3_EINT                      0x0004  /* IM_GP3_EINT */
1174*4882a593Smuzhiyun #define WM8903_IM_GP3_EINT_MASK                 0x0004  /* IM_GP3_EINT */
1175*4882a593Smuzhiyun #define WM8903_IM_GP3_EINT_SHIFT                     2  /* IM_GP3_EINT */
1176*4882a593Smuzhiyun #define WM8903_IM_GP3_EINT_WIDTH                     1  /* IM_GP3_EINT */
1177*4882a593Smuzhiyun #define WM8903_IM_GP2_EINT                      0x0002  /* IM_GP2_EINT */
1178*4882a593Smuzhiyun #define WM8903_IM_GP2_EINT_MASK                 0x0002  /* IM_GP2_EINT */
1179*4882a593Smuzhiyun #define WM8903_IM_GP2_EINT_SHIFT                     1  /* IM_GP2_EINT */
1180*4882a593Smuzhiyun #define WM8903_IM_GP2_EINT_WIDTH                     1  /* IM_GP2_EINT */
1181*4882a593Smuzhiyun #define WM8903_IM_GP1_EINT                      0x0001  /* IM_GP1_EINT */
1182*4882a593Smuzhiyun #define WM8903_IM_GP1_EINT_MASK                 0x0001  /* IM_GP1_EINT */
1183*4882a593Smuzhiyun #define WM8903_IM_GP1_EINT_SHIFT                     0  /* IM_GP1_EINT */
1184*4882a593Smuzhiyun #define WM8903_IM_GP1_EINT_WIDTH                     1  /* IM_GP1_EINT */
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun /*
1187*4882a593Smuzhiyun  * R123 (0x7B) - Interrupt Polarity 1
1188*4882a593Smuzhiyun  */
1189*4882a593Smuzhiyun #define WM8903_MICSHRT_INV                      0x8000  /* MICSHRT_INV */
1190*4882a593Smuzhiyun #define WM8903_MICSHRT_INV_MASK                 0x8000  /* MICSHRT_INV */
1191*4882a593Smuzhiyun #define WM8903_MICSHRT_INV_SHIFT                    15  /* MICSHRT_INV */
1192*4882a593Smuzhiyun #define WM8903_MICSHRT_INV_WIDTH                     1  /* MICSHRT_INV */
1193*4882a593Smuzhiyun #define WM8903_MICDET_INV                       0x4000  /* MICDET_INV */
1194*4882a593Smuzhiyun #define WM8903_MICDET_INV_MASK                  0x4000  /* MICDET_INV */
1195*4882a593Smuzhiyun #define WM8903_MICDET_INV_SHIFT                     14  /* MICDET_INV */
1196*4882a593Smuzhiyun #define WM8903_MICDET_INV_WIDTH                      1  /* MICDET_INV */
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun  * R126 (0x7E) - Interrupt Control
1200*4882a593Smuzhiyun  */
1201*4882a593Smuzhiyun #define WM8903_IRQ_POL                          0x0001  /* IRQ_POL */
1202*4882a593Smuzhiyun #define WM8903_IRQ_POL_MASK                     0x0001  /* IRQ_POL */
1203*4882a593Smuzhiyun #define WM8903_IRQ_POL_SHIFT                         0  /* IRQ_POL */
1204*4882a593Smuzhiyun #define WM8903_IRQ_POL_WIDTH                         1  /* IRQ_POL */
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun /*
1207*4882a593Smuzhiyun  * R164 (0xA4) - Clock Rate Test 4
1208*4882a593Smuzhiyun  */
1209*4882a593Smuzhiyun #define WM8903_ADC_DIG_MIC                      0x0200  /* ADC_DIG_MIC */
1210*4882a593Smuzhiyun #define WM8903_ADC_DIG_MIC_MASK                 0x0200  /* ADC_DIG_MIC */
1211*4882a593Smuzhiyun #define WM8903_ADC_DIG_MIC_SHIFT                     9  /* ADC_DIG_MIC */
1212*4882a593Smuzhiyun #define WM8903_ADC_DIG_MIC_WIDTH                     1  /* ADC_DIG_MIC */
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun /*
1215*4882a593Smuzhiyun  * R172 (0xAC) - Analogue Output Bias 0
1216*4882a593Smuzhiyun  */
1217*4882a593Smuzhiyun #define WM8903_PGA_BIAS_MASK                    0x0070  /* PGA_BIAS - [6:4] */
1218*4882a593Smuzhiyun #define WM8903_PGA_BIAS_SHIFT                        4  /* PGA_BIAS - [6:4] */
1219*4882a593Smuzhiyun #define WM8903_PGA_BIAS_WIDTH                        3  /* PGA_BIAS - [6:4] */
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun #endif
1222