xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8900.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8900.c  --  WM8900 ALSA Soc Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007, 2008 Wolfson Microelectronics PLC.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * TODO:
10*4882a593Smuzhiyun  *  - Tristating.
11*4882a593Smuzhiyun  *  - TDM.
12*4882a593Smuzhiyun  *  - Jack detect.
13*4882a593Smuzhiyun  *  - FLL source configuration, currently only MCLK is supported.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/moduleparam.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/pm.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <linux/regmap.h>
24*4882a593Smuzhiyun #include <linux/spi/spi.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun #include <sound/initval.h>
31*4882a593Smuzhiyun #include <sound/tlv.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "wm8900.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* WM8900 register space */
36*4882a593Smuzhiyun #define WM8900_REG_RESET	0x0
37*4882a593Smuzhiyun #define WM8900_REG_ID		0x0
38*4882a593Smuzhiyun #define WM8900_REG_POWER1	0x1
39*4882a593Smuzhiyun #define WM8900_REG_POWER2	0x2
40*4882a593Smuzhiyun #define WM8900_REG_POWER3	0x3
41*4882a593Smuzhiyun #define WM8900_REG_AUDIO1	0x4
42*4882a593Smuzhiyun #define WM8900_REG_AUDIO2	0x5
43*4882a593Smuzhiyun #define WM8900_REG_CLOCKING1    0x6
44*4882a593Smuzhiyun #define WM8900_REG_CLOCKING2    0x7
45*4882a593Smuzhiyun #define WM8900_REG_AUDIO3       0x8
46*4882a593Smuzhiyun #define WM8900_REG_AUDIO4       0x9
47*4882a593Smuzhiyun #define WM8900_REG_DACCTRL      0xa
48*4882a593Smuzhiyun #define WM8900_REG_LDAC_DV      0xb
49*4882a593Smuzhiyun #define WM8900_REG_RDAC_DV      0xc
50*4882a593Smuzhiyun #define WM8900_REG_SIDETONE     0xd
51*4882a593Smuzhiyun #define WM8900_REG_ADCCTRL      0xe
52*4882a593Smuzhiyun #define WM8900_REG_LADC_DV	0xf
53*4882a593Smuzhiyun #define WM8900_REG_RADC_DV      0x10
54*4882a593Smuzhiyun #define WM8900_REG_GPIO         0x12
55*4882a593Smuzhiyun #define WM8900_REG_INCTL	0x15
56*4882a593Smuzhiyun #define WM8900_REG_LINVOL	0x16
57*4882a593Smuzhiyun #define WM8900_REG_RINVOL	0x17
58*4882a593Smuzhiyun #define WM8900_REG_INBOOSTMIX1  0x18
59*4882a593Smuzhiyun #define WM8900_REG_INBOOSTMIX2  0x19
60*4882a593Smuzhiyun #define WM8900_REG_ADCPATH	0x1a
61*4882a593Smuzhiyun #define WM8900_REG_AUXBOOST	0x1b
62*4882a593Smuzhiyun #define WM8900_REG_ADDCTL       0x1e
63*4882a593Smuzhiyun #define WM8900_REG_FLLCTL1      0x24
64*4882a593Smuzhiyun #define WM8900_REG_FLLCTL2      0x25
65*4882a593Smuzhiyun #define WM8900_REG_FLLCTL3      0x26
66*4882a593Smuzhiyun #define WM8900_REG_FLLCTL4      0x27
67*4882a593Smuzhiyun #define WM8900_REG_FLLCTL5      0x28
68*4882a593Smuzhiyun #define WM8900_REG_FLLCTL6      0x29
69*4882a593Smuzhiyun #define WM8900_REG_LOUTMIXCTL1  0x2c
70*4882a593Smuzhiyun #define WM8900_REG_ROUTMIXCTL1  0x2d
71*4882a593Smuzhiyun #define WM8900_REG_BYPASS1	0x2e
72*4882a593Smuzhiyun #define WM8900_REG_BYPASS2	0x2f
73*4882a593Smuzhiyun #define WM8900_REG_AUXOUT_CTL   0x30
74*4882a593Smuzhiyun #define WM8900_REG_LOUT1CTL     0x33
75*4882a593Smuzhiyun #define WM8900_REG_ROUT1CTL     0x34
76*4882a593Smuzhiyun #define WM8900_REG_LOUT2CTL	0x35
77*4882a593Smuzhiyun #define WM8900_REG_ROUT2CTL	0x36
78*4882a593Smuzhiyun #define WM8900_REG_HPCTL1	0x3a
79*4882a593Smuzhiyun #define WM8900_REG_OUTBIASCTL   0x73
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define WM8900_MAXREG		0x80
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_OUT1_DIS    0x80
84*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_OUT2_DIS    0x40
85*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_VMID_DIS    0x20
86*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_BIAS_SRC    0x10
87*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
88*4882a593Smuzhiyun #define WM8900_REG_ADDCTL_TEMP_SD     0x02
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define WM8900_REG_GPIO_TEMP_ENA   0x2
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
93*4882a593Smuzhiyun #define WM8900_REG_POWER1_BIAS_ENA         0x0008
94*4882a593Smuzhiyun #define WM8900_REG_POWER1_VMID_BUF_ENA     0x0004
95*4882a593Smuzhiyun #define WM8900_REG_POWER1_FLL_ENA          0x0040
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define WM8900_REG_POWER2_SYSCLK_ENA  0x8000
98*4882a593Smuzhiyun #define WM8900_REG_POWER2_ADCL_ENA    0x0002
99*4882a593Smuzhiyun #define WM8900_REG_POWER2_ADCR_ENA    0x0001
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define WM8900_REG_POWER3_DACL_ENA    0x0002
102*4882a593Smuzhiyun #define WM8900_REG_POWER3_DACR_ENA    0x0001
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
105*4882a593Smuzhiyun #define WM8900_REG_AUDIO1_LRCLK_INV    0x0080
106*4882a593Smuzhiyun #define WM8900_REG_AUDIO1_BCLK_INV     0x0100
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define WM8900_REG_CLOCKING1_BCLK_DIR   0x1
109*4882a593Smuzhiyun #define WM8900_REG_CLOCKING1_MCLK_SRC   0x100
110*4882a593Smuzhiyun #define WM8900_REG_CLOCKING1_BCLK_MASK  0x01e
111*4882a593Smuzhiyun #define WM8900_REG_CLOCKING1_OPCLK_MASK 0x7000
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
114*4882a593Smuzhiyun #define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define WM8900_REG_DACCTRL_MUTE          0x004
117*4882a593Smuzhiyun #define WM8900_REG_DACCTRL_DAC_SB_FILT   0x100
118*4882a593Smuzhiyun #define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define WM8900_REG_AUDIO3_ADCLRC_DIR    0x0800
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define WM8900_REG_AUDIO4_DACLRC_DIR    0x0800
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define WM8900_REG_FLLCTL1_OSC_ENA    0x100
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
129*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
130*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_CLAMP_IP    0x20
131*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_CLAMP_OP    0x10
132*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_SHORT       0x08
133*4882a593Smuzhiyun #define WM8900_REG_HPCTL1_HP_SHORT2      0x04
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define WM8900_LRC_MASK 0x03ff
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun struct wm8900_priv {
138*4882a593Smuzhiyun 	struct regmap *regmap;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	u32 fll_in; /* FLL input frequency */
141*4882a593Smuzhiyun 	u32 fll_out; /* FLL output frequency */
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * wm8900 register cache.  We can't read the entire register space and we
146*4882a593Smuzhiyun  * have slow control buses so we cache the registers.
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun static const struct reg_default wm8900_reg_defaults[] = {
149*4882a593Smuzhiyun 	{  1, 0x0000 },
150*4882a593Smuzhiyun 	{  2, 0xc000 },
151*4882a593Smuzhiyun 	{  3, 0x0000 },
152*4882a593Smuzhiyun 	{  4, 0x4050 },
153*4882a593Smuzhiyun 	{  5, 0x4000 },
154*4882a593Smuzhiyun 	{  6, 0x0008 },
155*4882a593Smuzhiyun 	{  7, 0x0000 },
156*4882a593Smuzhiyun 	{  8, 0x0040 },
157*4882a593Smuzhiyun 	{  9, 0x0040 },
158*4882a593Smuzhiyun 	{ 10, 0x1004 },
159*4882a593Smuzhiyun 	{ 11, 0x00c0 },
160*4882a593Smuzhiyun 	{ 12, 0x00c0 },
161*4882a593Smuzhiyun 	{ 13, 0x0000 },
162*4882a593Smuzhiyun 	{ 14, 0x0100 },
163*4882a593Smuzhiyun 	{ 15, 0x00c0 },
164*4882a593Smuzhiyun 	{ 16, 0x00c0 },
165*4882a593Smuzhiyun 	{ 17, 0x0000 },
166*4882a593Smuzhiyun 	{ 18, 0xb001 },
167*4882a593Smuzhiyun 	{ 19, 0x0000 },
168*4882a593Smuzhiyun 	{ 20, 0x0000 },
169*4882a593Smuzhiyun 	{ 21, 0x0044 },
170*4882a593Smuzhiyun 	{ 22, 0x004c },
171*4882a593Smuzhiyun 	{ 23, 0x004c },
172*4882a593Smuzhiyun 	{ 24, 0x0044 },
173*4882a593Smuzhiyun 	{ 25, 0x0044 },
174*4882a593Smuzhiyun 	{ 26, 0x0000 },
175*4882a593Smuzhiyun 	{ 27, 0x0044 },
176*4882a593Smuzhiyun 	{ 28, 0x0000 },
177*4882a593Smuzhiyun 	{ 29, 0x0000 },
178*4882a593Smuzhiyun 	{ 30, 0x0002 },
179*4882a593Smuzhiyun 	{ 31, 0x0000 },
180*4882a593Smuzhiyun 	{ 32, 0x0000 },
181*4882a593Smuzhiyun 	{ 33, 0x0000 },
182*4882a593Smuzhiyun 	{ 34, 0x0000 },
183*4882a593Smuzhiyun 	{ 35, 0x0000 },
184*4882a593Smuzhiyun 	{ 36, 0x0008 },
185*4882a593Smuzhiyun 	{ 37, 0x0000 },
186*4882a593Smuzhiyun 	{ 38, 0x0000 },
187*4882a593Smuzhiyun 	{ 39, 0x0008 },
188*4882a593Smuzhiyun 	{ 40, 0x0097 },
189*4882a593Smuzhiyun 	{ 41, 0x0100 },
190*4882a593Smuzhiyun 	{ 42, 0x0000 },
191*4882a593Smuzhiyun 	{ 43, 0x0000 },
192*4882a593Smuzhiyun 	{ 44, 0x0050 },
193*4882a593Smuzhiyun 	{ 45, 0x0050 },
194*4882a593Smuzhiyun 	{ 46, 0x0055 },
195*4882a593Smuzhiyun 	{ 47, 0x0055 },
196*4882a593Smuzhiyun 	{ 48, 0x0055 },
197*4882a593Smuzhiyun 	{ 49, 0x0000 },
198*4882a593Smuzhiyun 	{ 50, 0x0000 },
199*4882a593Smuzhiyun 	{ 51, 0x0079 },
200*4882a593Smuzhiyun 	{ 52, 0x0079 },
201*4882a593Smuzhiyun 	{ 53, 0x0079 },
202*4882a593Smuzhiyun 	{ 54, 0x0079 },
203*4882a593Smuzhiyun 	{ 55, 0x0000 },
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
wm8900_volatile_register(struct device * dev,unsigned int reg)206*4882a593Smuzhiyun static bool wm8900_volatile_register(struct device *dev, unsigned int reg)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	switch (reg) {
209*4882a593Smuzhiyun 	case WM8900_REG_ID:
210*4882a593Smuzhiyun 		return true;
211*4882a593Smuzhiyun 	default:
212*4882a593Smuzhiyun 		return false;
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
wm8900_reset(struct snd_soc_component * component)216*4882a593Smuzhiyun static void wm8900_reset(struct snd_soc_component *component)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_RESET, 0);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
wm8900_hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)221*4882a593Smuzhiyun static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
222*4882a593Smuzhiyun 			   struct snd_kcontrol *kcontrol, int event)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
225*4882a593Smuzhiyun 	u16 hpctl1 = snd_soc_component_read(component, WM8900_REG_HPCTL1);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	switch (event) {
228*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
229*4882a593Smuzhiyun 		/* Clamp headphone outputs */
230*4882a593Smuzhiyun 		hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
231*4882a593Smuzhiyun 			WM8900_REG_HPCTL1_HP_CLAMP_OP;
232*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
233*4882a593Smuzhiyun 		break;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
236*4882a593Smuzhiyun 		/* Enable the input stage */
237*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
238*4882a593Smuzhiyun 		hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
239*4882a593Smuzhiyun 			WM8900_REG_HPCTL1_HP_SHORT2 |
240*4882a593Smuzhiyun 			WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
241*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		msleep(400);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		/* Enable the output stage */
246*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
247*4882a593Smuzhiyun 		hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
248*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		/* Remove the shorts */
251*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
252*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
253*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
254*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
258*4882a593Smuzhiyun 		/* Short the output */
259*4882a593Smuzhiyun 		hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
260*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		/* Disable the output stage */
263*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
264*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		/* Clamp the outputs and power down input */
267*4882a593Smuzhiyun 		hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
268*4882a593Smuzhiyun 			WM8900_REG_HPCTL1_HP_CLAMP_OP;
269*4882a593Smuzhiyun 		hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
270*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, hpctl1);
271*4882a593Smuzhiyun 		break;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
274*4882a593Smuzhiyun 		/* Disable everything */
275*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, 0);
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	default:
279*4882a593Smuzhiyun 		WARN(1, "Invalid event %d\n", event);
280*4882a593Smuzhiyun 		break;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic_bias_level,
305*4882a593Smuzhiyun 			    WM8900_REG_INCTL, 8, mic_bias_level_txt);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dac_mute_rate,
310*4882a593Smuzhiyun 			    WM8900_REG_DACCTRL, 7, dac_mute_rate_txt);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static const char *dac_deemphasis_txt[] = {
313*4882a593Smuzhiyun 	"Disabled", "32kHz", "44.1kHz", "48kHz"
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dac_deemphasis,
317*4882a593Smuzhiyun 			    WM8900_REG_DACCTRL, 4, dac_deemphasis_txt);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const char *adc_hpf_cut_txt[] = {
320*4882a593Smuzhiyun 	"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adc_hpf_cut,
324*4882a593Smuzhiyun 			    WM8900_REG_ADCCTRL, 5, adc_hpf_cut_txt);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static const char *lr_txt[] = {
327*4882a593Smuzhiyun 	"Left", "Right"
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aifl_src,
331*4882a593Smuzhiyun 			    WM8900_REG_AUDIO1, 15, lr_txt);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aifr_src,
334*4882a593Smuzhiyun 			    WM8900_REG_AUDIO1, 14, lr_txt);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dacl_src,
337*4882a593Smuzhiyun 			    WM8900_REG_AUDIO2, 15, lr_txt);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dacr_src,
340*4882a593Smuzhiyun 			    WM8900_REG_AUDIO2, 14, lr_txt);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const char *sidetone_txt[] = {
343*4882a593Smuzhiyun 	"Disabled", "Left ADC", "Right ADC"
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dacl_sidetone,
347*4882a593Smuzhiyun 			    WM8900_REG_SIDETONE, 2, sidetone_txt);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dacr_sidetone,
350*4882a593Smuzhiyun 			    WM8900_REG_SIDETONE, 0, sidetone_txt);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_snd_controls[] = {
353*4882a593Smuzhiyun SOC_ENUM("Mic Bias Level", mic_bias_level),
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
356*4882a593Smuzhiyun 	       in_pga_tlv),
357*4882a593Smuzhiyun SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
358*4882a593Smuzhiyun SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
361*4882a593Smuzhiyun 	       in_pga_tlv),
362*4882a593Smuzhiyun SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
363*4882a593Smuzhiyun SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
366*4882a593Smuzhiyun SOC_ENUM("DAC Mute Rate", dac_mute_rate),
367*4882a593Smuzhiyun SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
368*4882a593Smuzhiyun SOC_ENUM("DAC Deemphasis", dac_deemphasis),
369*4882a593Smuzhiyun SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
370*4882a593Smuzhiyun 	   12, 1, 0),
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
373*4882a593Smuzhiyun SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
374*4882a593Smuzhiyun SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
375*4882a593Smuzhiyun SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
376*4882a593Smuzhiyun 	       adc_svol_tlv),
377*4882a593Smuzhiyun SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
378*4882a593Smuzhiyun 	       adc_svol_tlv),
379*4882a593Smuzhiyun SOC_ENUM("Left Digital Audio Source", aifl_src),
380*4882a593Smuzhiyun SOC_ENUM("Right Digital Audio Source", aifr_src),
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
383*4882a593Smuzhiyun 	       dac_boost_tlv),
384*4882a593Smuzhiyun SOC_ENUM("Left DAC Source", dacl_src),
385*4882a593Smuzhiyun SOC_ENUM("Right DAC Source", dacr_src),
386*4882a593Smuzhiyun SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
387*4882a593Smuzhiyun SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
388*4882a593Smuzhiyun SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Playback Volume",
391*4882a593Smuzhiyun 		 WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
392*4882a593Smuzhiyun 		 1, 96, 0, dac_tlv),
393*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Digital Capture Volume",
394*4882a593Smuzhiyun 		 WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
397*4882a593Smuzhiyun 	       out_mix_tlv),
398*4882a593Smuzhiyun SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
399*4882a593Smuzhiyun 	       out_mix_tlv),
400*4882a593Smuzhiyun SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
401*4882a593Smuzhiyun 	       out_mix_tlv),
402*4882a593Smuzhiyun SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
403*4882a593Smuzhiyun 	       out_mix_tlv),
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
406*4882a593Smuzhiyun 	       out_mix_tlv),
407*4882a593Smuzhiyun SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
408*4882a593Smuzhiyun 	       out_mix_tlv),
409*4882a593Smuzhiyun SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
410*4882a593Smuzhiyun 	       out_mix_tlv),
411*4882a593Smuzhiyun SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
412*4882a593Smuzhiyun 	       out_mix_tlv),
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
415*4882a593Smuzhiyun 	       in_boost_tlv),
416*4882a593Smuzhiyun SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
417*4882a593Smuzhiyun 	       in_boost_tlv),
418*4882a593Smuzhiyun SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
419*4882a593Smuzhiyun 	       in_boost_tlv),
420*4882a593Smuzhiyun SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
421*4882a593Smuzhiyun 	       in_boost_tlv),
422*4882a593Smuzhiyun SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
423*4882a593Smuzhiyun 	       in_boost_tlv),
424*4882a593Smuzhiyun SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
425*4882a593Smuzhiyun 	       in_boost_tlv),
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
428*4882a593Smuzhiyun 	       0, 63, 0, out_pga_tlv),
429*4882a593Smuzhiyun SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
430*4882a593Smuzhiyun 	     6, 1, 1),
431*4882a593Smuzhiyun SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
432*4882a593Smuzhiyun 	     7, 1, 0),
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
435*4882a593Smuzhiyun 		 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
436*4882a593Smuzhiyun 		 0, 63, 0, out_pga_tlv),
437*4882a593Smuzhiyun SOC_DOUBLE_R("LINEOUT2 Switch",
438*4882a593Smuzhiyun 	     WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
439*4882a593Smuzhiyun SOC_DOUBLE_R("LINEOUT2 ZC Switch",
440*4882a593Smuzhiyun 	     WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
441*4882a593Smuzhiyun SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
442*4882a593Smuzhiyun 	   0, 1, 1),
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
447*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
448*4882a593Smuzhiyun SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
449*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
450*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
451*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
455*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
456*4882a593Smuzhiyun SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
457*4882a593Smuzhiyun SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
458*4882a593Smuzhiyun SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
459*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
463*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
464*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
465*4882a593Smuzhiyun SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
466*4882a593Smuzhiyun SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
470*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
471*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
472*4882a593Smuzhiyun SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
473*4882a593Smuzhiyun SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
477*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
478*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
479*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
483*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
484*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
485*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun static const char *wm8900_lp_mux[] = { "Disabled", "Enabled" };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm8900_lineout2_lp_mux,
491*4882a593Smuzhiyun 			    WM8900_REG_LOUTMIXCTL1, 1, wm8900_lp_mux);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8900_lineout2_lp =
494*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /* Externally visible pins */
499*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
500*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
501*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
502*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
503*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HP_L"),
504*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HP_R"),
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT1"),
507*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT1"),
508*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT2"),
509*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT2"),
510*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT3"),
511*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT3"),
512*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AUX"),
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun SND_SOC_DAPM_VMID("VMID"),
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun /* Input */
517*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
518*4882a593Smuzhiyun 		   wm8900_linpga_controls,
519*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_linpga_controls)),
520*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
521*4882a593Smuzhiyun 		   wm8900_rinpga_controls,
522*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_rinpga_controls)),
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
525*4882a593Smuzhiyun 		   wm8900_linmix_controls,
526*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_linmix_controls)),
527*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
528*4882a593Smuzhiyun 		   wm8900_rinmix_controls,
529*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_rinmix_controls)),
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias", WM8900_REG_POWER1, 4, 0, NULL, 0),
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
534*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /* Output */
537*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
538*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
541*4882a593Smuzhiyun 		   wm8900_hp_event,
542*4882a593Smuzhiyun 		   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
543*4882a593Smuzhiyun 		   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
546*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
549*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
550*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
553*4882a593Smuzhiyun 		   wm8900_loutmix_controls,
554*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_loutmix_controls)),
555*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
556*4882a593Smuzhiyun 		   wm8900_routmix_controls,
557*4882a593Smuzhiyun 		   ARRAY_SIZE(wm8900_routmix_controls)),
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /* Target, Path, Source */
561*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm8900_dapm_routes[] = {
562*4882a593Smuzhiyun /* Inputs */
563*4882a593Smuzhiyun {"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
564*4882a593Smuzhiyun {"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
565*4882a593Smuzhiyun {"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun {"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
568*4882a593Smuzhiyun {"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
569*4882a593Smuzhiyun {"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun {"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
572*4882a593Smuzhiyun {"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
573*4882a593Smuzhiyun {"Left Input Mixer", "AUX Switch", "AUX"},
574*4882a593Smuzhiyun {"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun {"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
577*4882a593Smuzhiyun {"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
578*4882a593Smuzhiyun {"Right Input Mixer", "AUX Switch", "AUX"},
579*4882a593Smuzhiyun {"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun {"ADCL", NULL, "Left Input Mixer"},
582*4882a593Smuzhiyun {"ADCR", NULL, "Right Input Mixer"},
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun /* Outputs */
585*4882a593Smuzhiyun {"LINEOUT1L", NULL, "LINEOUT1L PGA"},
586*4882a593Smuzhiyun {"LINEOUT1L PGA", NULL, "Left Output Mixer"},
587*4882a593Smuzhiyun {"LINEOUT1R", NULL, "LINEOUT1R PGA"},
588*4882a593Smuzhiyun {"LINEOUT1R PGA", NULL, "Right Output Mixer"},
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun {"LINEOUT2L PGA", NULL, "Left Output Mixer"},
591*4882a593Smuzhiyun {"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
592*4882a593Smuzhiyun {"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
593*4882a593Smuzhiyun {"LINEOUT2L", NULL, "LINEOUT2 LP"},
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun {"LINEOUT2R PGA", NULL, "Right Output Mixer"},
596*4882a593Smuzhiyun {"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
597*4882a593Smuzhiyun {"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
598*4882a593Smuzhiyun {"LINEOUT2R", NULL, "LINEOUT2 LP"},
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun {"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
601*4882a593Smuzhiyun {"Left Output Mixer", "AUX Bypass Switch", "AUX"},
602*4882a593Smuzhiyun {"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
603*4882a593Smuzhiyun {"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
604*4882a593Smuzhiyun {"Left Output Mixer", "DACL Switch", "DACL"},
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun {"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
607*4882a593Smuzhiyun {"Right Output Mixer", "AUX Bypass Switch", "AUX"},
608*4882a593Smuzhiyun {"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
609*4882a593Smuzhiyun {"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
610*4882a593Smuzhiyun {"Right Output Mixer", "DACR Switch", "DACR"},
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun /* Note that the headphone output stage needs to be connected
613*4882a593Smuzhiyun  * externally to LINEOUT2 via DC blocking capacitors.  Other
614*4882a593Smuzhiyun  * configurations are not supported.
615*4882a593Smuzhiyun  *
616*4882a593Smuzhiyun  * Note also that left and right headphone paths are treated as a
617*4882a593Smuzhiyun  * mono path.
618*4882a593Smuzhiyun  */
619*4882a593Smuzhiyun {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
620*4882a593Smuzhiyun {"Headphone Amplifier", NULL, "LINEOUT2 LP"},
621*4882a593Smuzhiyun {"HP_L", NULL, "Headphone Amplifier"},
622*4882a593Smuzhiyun {"HP_R", NULL, "Headphone Amplifier"},
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
wm8900_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)625*4882a593Smuzhiyun static int wm8900_hw_params(struct snd_pcm_substream *substream,
626*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params,
627*4882a593Smuzhiyun 	struct snd_soc_dai *dai)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
630*4882a593Smuzhiyun 	u16 reg;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	reg = snd_soc_component_read(component, WM8900_REG_AUDIO1) & ~0x60;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	switch (params_width(params)) {
635*4882a593Smuzhiyun 	case 16:
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	case 20:
638*4882a593Smuzhiyun 		reg |= 0x20;
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	case 24:
641*4882a593Smuzhiyun 		reg |= 0x40;
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	case 32:
644*4882a593Smuzhiyun 		reg |= 0x60;
645*4882a593Smuzhiyun 		break;
646*4882a593Smuzhiyun 	default:
647*4882a593Smuzhiyun 		return -EINVAL;
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_AUDIO1, reg);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
653*4882a593Smuzhiyun 		reg = snd_soc_component_read(component, WM8900_REG_DACCTRL);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		if (params_rate(params) <= 24000)
656*4882a593Smuzhiyun 			reg |= WM8900_REG_DACCTRL_DAC_SB_FILT;
657*4882a593Smuzhiyun 		else
658*4882a593Smuzhiyun 			reg &= ~WM8900_REG_DACCTRL_DAC_SB_FILT;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_DACCTRL, reg);
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun /* FLL divisors */
667*4882a593Smuzhiyun struct _fll_div {
668*4882a593Smuzhiyun 	u16 fll_ratio;
669*4882a593Smuzhiyun 	u16 fllclk_div;
670*4882a593Smuzhiyun 	u16 fll_slow_lock_ref;
671*4882a593Smuzhiyun 	u16 n;
672*4882a593Smuzhiyun 	u16 k;
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* The size in bits of the FLL divide multiplied by 10
676*4882a593Smuzhiyun  * to allow rounding later */
677*4882a593Smuzhiyun #define FIXED_FLL_SIZE ((1 << 16) * 10)
678*4882a593Smuzhiyun 
fll_factors(struct _fll_div * fll_div,unsigned int Fref,unsigned int Fout)679*4882a593Smuzhiyun static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
680*4882a593Smuzhiyun 		       unsigned int Fout)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun 	u64 Kpart;
683*4882a593Smuzhiyun 	unsigned int K, Ndiv, Nmod, target;
684*4882a593Smuzhiyun 	unsigned int div;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (WARN_ON(!Fout))
687*4882a593Smuzhiyun 		return -EINVAL;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* The FLL must run at 90-100MHz which is then scaled down to
690*4882a593Smuzhiyun 	 * the output value by FLLCLK_DIV. */
691*4882a593Smuzhiyun 	target = Fout;
692*4882a593Smuzhiyun 	div = 1;
693*4882a593Smuzhiyun 	while (target < 90000000) {
694*4882a593Smuzhiyun 		div *= 2;
695*4882a593Smuzhiyun 		target *= 2;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (target > 100000000)
699*4882a593Smuzhiyun 		printk(KERN_WARNING "wm8900: FLL rate %u out of range, Fref=%u"
700*4882a593Smuzhiyun 		       " Fout=%u\n", target, Fref, Fout);
701*4882a593Smuzhiyun 	if (div > 32) {
702*4882a593Smuzhiyun 		printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
703*4882a593Smuzhiyun 		       "Fref=%u, Fout=%u, target=%u\n",
704*4882a593Smuzhiyun 		       div, Fref, Fout, target);
705*4882a593Smuzhiyun 		return -EINVAL;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	fll_div->fllclk_div = div >> 2;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (Fref < 48000)
711*4882a593Smuzhiyun 		fll_div->fll_slow_lock_ref = 1;
712*4882a593Smuzhiyun 	else
713*4882a593Smuzhiyun 		fll_div->fll_slow_lock_ref = 0;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	Ndiv = target / Fref;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (Fref < 1000000)
718*4882a593Smuzhiyun 		fll_div->fll_ratio = 8;
719*4882a593Smuzhiyun 	else
720*4882a593Smuzhiyun 		fll_div->fll_ratio = 1;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	fll_div->n = Ndiv / fll_div->fll_ratio;
723*4882a593Smuzhiyun 	Nmod = (target / fll_div->fll_ratio) % Fref;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* Calculate fractional part - scale up so we can round. */
726*4882a593Smuzhiyun 	Kpart = FIXED_FLL_SIZE * (long long)Nmod;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	do_div(Kpart, Fref);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	K = Kpart & 0xFFFFFFFF;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if ((K % 10) >= 5)
733*4882a593Smuzhiyun 		K += 5;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* Move down to proper range now rounding is done */
736*4882a593Smuzhiyun 	fll_div->k = K / 10;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (WARN_ON(target != Fout * (fll_div->fllclk_div << 2)) ||
739*4882a593Smuzhiyun 	    WARN_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n))
740*4882a593Smuzhiyun 		return -EINVAL;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
wm8900_set_fll(struct snd_soc_component * component,int fll_id,unsigned int freq_in,unsigned int freq_out)745*4882a593Smuzhiyun static int wm8900_set_fll(struct snd_soc_component *component,
746*4882a593Smuzhiyun 	int fll_id, unsigned int freq_in, unsigned int freq_out)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct wm8900_priv *wm8900 = snd_soc_component_get_drvdata(component);
749*4882a593Smuzhiyun 	struct _fll_div fll_div;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
752*4882a593Smuzhiyun 		return 0;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* The digital side should be disabled during any change. */
755*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_POWER1,
756*4882a593Smuzhiyun 			    WM8900_REG_POWER1_FLL_ENA, 0);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/* Disable the FLL? */
759*4882a593Smuzhiyun 	if (!freq_in || !freq_out) {
760*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_CLOCKING1,
761*4882a593Smuzhiyun 				    WM8900_REG_CLOCKING1_MCLK_SRC, 0);
762*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_FLLCTL1,
763*4882a593Smuzhiyun 				    WM8900_REG_FLLCTL1_OSC_ENA, 0);
764*4882a593Smuzhiyun 		wm8900->fll_in = freq_in;
765*4882a593Smuzhiyun 		wm8900->fll_out = freq_out;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		return 0;
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	if (fll_factors(&fll_div, freq_in, freq_out) != 0)
771*4882a593Smuzhiyun 		goto reenable;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	wm8900->fll_in = freq_in;
774*4882a593Smuzhiyun 	wm8900->fll_out = freq_out;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* The osclilator *MUST* be enabled before we enable the
777*4882a593Smuzhiyun 	 * digital circuit. */
778*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_FLLCTL1,
779*4882a593Smuzhiyun 		     fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_FLLCTL4, fll_div.n >> 5);
782*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_FLLCTL5,
783*4882a593Smuzhiyun 		     (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	if (fll_div.k) {
786*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_FLLCTL2,
787*4882a593Smuzhiyun 			     (fll_div.k >> 8) | 0x100);
788*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
789*4882a593Smuzhiyun 	} else
790*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_FLLCTL2, 0);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (fll_div.fll_slow_lock_ref)
793*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_FLLCTL6,
794*4882a593Smuzhiyun 			     WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
795*4882a593Smuzhiyun 	else
796*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_FLLCTL6, 0);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_POWER1,
799*4882a593Smuzhiyun 			    WM8900_REG_POWER1_FLL_ENA,
800*4882a593Smuzhiyun 			    WM8900_REG_POWER1_FLL_ENA);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun reenable:
803*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_CLOCKING1,
804*4882a593Smuzhiyun 			    WM8900_REG_CLOCKING1_MCLK_SRC,
805*4882a593Smuzhiyun 			    WM8900_REG_CLOCKING1_MCLK_SRC);
806*4882a593Smuzhiyun 	return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
wm8900_set_dai_pll(struct snd_soc_dai * codec_dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)809*4882a593Smuzhiyun static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
810*4882a593Smuzhiyun 		int source, unsigned int freq_in, unsigned int freq_out)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	return wm8900_set_fll(codec_dai->component, pll_id, freq_in, freq_out);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
wm8900_set_dai_clkdiv(struct snd_soc_dai * codec_dai,int div_id,int div)815*4882a593Smuzhiyun static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
816*4882a593Smuzhiyun 				 int div_id, int div)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	switch (div_id) {
821*4882a593Smuzhiyun 	case WM8900_BCLK_DIV:
822*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_CLOCKING1,
823*4882a593Smuzhiyun 				    WM8900_REG_CLOCKING1_BCLK_MASK, div);
824*4882a593Smuzhiyun 		break;
825*4882a593Smuzhiyun 	case WM8900_OPCLK_DIV:
826*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_CLOCKING1,
827*4882a593Smuzhiyun 				    WM8900_REG_CLOCKING1_OPCLK_MASK, div);
828*4882a593Smuzhiyun 		break;
829*4882a593Smuzhiyun 	case WM8900_DAC_LRCLK:
830*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_AUDIO4,
831*4882a593Smuzhiyun 				    WM8900_LRC_MASK, div);
832*4882a593Smuzhiyun 		break;
833*4882a593Smuzhiyun 	case WM8900_ADC_LRCLK:
834*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_AUDIO3,
835*4882a593Smuzhiyun 				    WM8900_LRC_MASK, div);
836*4882a593Smuzhiyun 		break;
837*4882a593Smuzhiyun 	case WM8900_DAC_CLKDIV:
838*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_CLOCKING2,
839*4882a593Smuzhiyun 				    WM8900_REG_CLOCKING2_DAC_CLKDIV, div);
840*4882a593Smuzhiyun 		break;
841*4882a593Smuzhiyun 	case WM8900_ADC_CLKDIV:
842*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_CLOCKING2,
843*4882a593Smuzhiyun 				    WM8900_REG_CLOCKING2_ADC_CLKDIV, div);
844*4882a593Smuzhiyun 		break;
845*4882a593Smuzhiyun 	case WM8900_LRCLK_MODE:
846*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_DACCTRL,
847*4882a593Smuzhiyun 				    WM8900_REG_DACCTRL_AIF_LRCLKRATE, div);
848*4882a593Smuzhiyun 		break;
849*4882a593Smuzhiyun 	default:
850*4882a593Smuzhiyun 		return -EINVAL;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 
wm8900_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)857*4882a593Smuzhiyun static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
858*4882a593Smuzhiyun 			      unsigned int fmt)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
861*4882a593Smuzhiyun 	unsigned int clocking1, aif1, aif3, aif4;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	clocking1 = snd_soc_component_read(component, WM8900_REG_CLOCKING1);
864*4882a593Smuzhiyun 	aif1 = snd_soc_component_read(component, WM8900_REG_AUDIO1);
865*4882a593Smuzhiyun 	aif3 = snd_soc_component_read(component, WM8900_REG_AUDIO3);
866*4882a593Smuzhiyun 	aif4 = snd_soc_component_read(component, WM8900_REG_AUDIO4);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* set master/slave audio interface */
869*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
870*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
871*4882a593Smuzhiyun 		clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
872*4882a593Smuzhiyun 		aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
873*4882a593Smuzhiyun 		aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
874*4882a593Smuzhiyun 		break;
875*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
876*4882a593Smuzhiyun 		clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
877*4882a593Smuzhiyun 		aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
878*4882a593Smuzhiyun 		aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
879*4882a593Smuzhiyun 		break;
880*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
881*4882a593Smuzhiyun 		clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
882*4882a593Smuzhiyun 		aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
883*4882a593Smuzhiyun 		aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
884*4882a593Smuzhiyun 		break;
885*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
886*4882a593Smuzhiyun 		clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
887*4882a593Smuzhiyun 		aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
888*4882a593Smuzhiyun 		aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 	default:
891*4882a593Smuzhiyun 		return -EINVAL;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
895*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
896*4882a593Smuzhiyun 		aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
897*4882a593Smuzhiyun 		aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
898*4882a593Smuzhiyun 		break;
899*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
900*4882a593Smuzhiyun 		aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
901*4882a593Smuzhiyun 		aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
902*4882a593Smuzhiyun 		break;
903*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
904*4882a593Smuzhiyun 		aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
905*4882a593Smuzhiyun 		aif1 |= 0x10;
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
908*4882a593Smuzhiyun 		aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
909*4882a593Smuzhiyun 		break;
910*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
911*4882a593Smuzhiyun 		aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
912*4882a593Smuzhiyun 		aif1 |= 0x8;
913*4882a593Smuzhiyun 		break;
914*4882a593Smuzhiyun 	default:
915*4882a593Smuzhiyun 		return -EINVAL;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	/* Clock inversion */
919*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
920*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
921*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
922*4882a593Smuzhiyun 		/* frame inversion not valid for DSP modes */
923*4882a593Smuzhiyun 		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
924*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_NB_NF:
925*4882a593Smuzhiyun 			aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
926*4882a593Smuzhiyun 			break;
927*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_IB_NF:
928*4882a593Smuzhiyun 			aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
929*4882a593Smuzhiyun 			break;
930*4882a593Smuzhiyun 		default:
931*4882a593Smuzhiyun 			return -EINVAL;
932*4882a593Smuzhiyun 		}
933*4882a593Smuzhiyun 		break;
934*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
935*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
936*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
937*4882a593Smuzhiyun 		switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
938*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_NB_NF:
939*4882a593Smuzhiyun 			aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
940*4882a593Smuzhiyun 			aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
941*4882a593Smuzhiyun 			break;
942*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_IB_IF:
943*4882a593Smuzhiyun 			aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
944*4882a593Smuzhiyun 			aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
945*4882a593Smuzhiyun 			break;
946*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_IB_NF:
947*4882a593Smuzhiyun 			aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
948*4882a593Smuzhiyun 			aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
949*4882a593Smuzhiyun 			break;
950*4882a593Smuzhiyun 		case SND_SOC_DAIFMT_NB_IF:
951*4882a593Smuzhiyun 			aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
952*4882a593Smuzhiyun 			aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
953*4882a593Smuzhiyun 			break;
954*4882a593Smuzhiyun 		default:
955*4882a593Smuzhiyun 			return -EINVAL;
956*4882a593Smuzhiyun 		}
957*4882a593Smuzhiyun 		break;
958*4882a593Smuzhiyun 	default:
959*4882a593Smuzhiyun 		return -EINVAL;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_CLOCKING1, clocking1);
963*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_AUDIO1, aif1);
964*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_AUDIO3, aif3);
965*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_AUDIO4, aif4);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
wm8900_mute(struct snd_soc_dai * codec_dai,int mute,int direction)970*4882a593Smuzhiyun static int wm8900_mute(struct snd_soc_dai *codec_dai, int mute, int direction)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
973*4882a593Smuzhiyun 	u16 reg;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	reg = snd_soc_component_read(component, WM8900_REG_DACCTRL);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (mute)
978*4882a593Smuzhiyun 		reg |= WM8900_REG_DACCTRL_MUTE;
979*4882a593Smuzhiyun 	else
980*4882a593Smuzhiyun 		reg &= ~WM8900_REG_DACCTRL_MUTE;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_DACCTRL, reg);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	return 0;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun #define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
988*4882a593Smuzhiyun 		      SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
989*4882a593Smuzhiyun 		      SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun #define WM8900_PCM_FORMATS \
992*4882a593Smuzhiyun 	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
993*4882a593Smuzhiyun 	 SNDRV_PCM_FMTBIT_S24_LE)
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8900_dai_ops = {
996*4882a593Smuzhiyun 	.hw_params	= wm8900_hw_params,
997*4882a593Smuzhiyun 	.set_clkdiv	= wm8900_set_dai_clkdiv,
998*4882a593Smuzhiyun 	.set_pll	= wm8900_set_dai_pll,
999*4882a593Smuzhiyun 	.set_fmt	= wm8900_set_dai_fmt,
1000*4882a593Smuzhiyun 	.mute_stream	= wm8900_mute,
1001*4882a593Smuzhiyun 	.no_capture_mute = 1,
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8900_dai = {
1005*4882a593Smuzhiyun 	.name = "wm8900-hifi",
1006*4882a593Smuzhiyun 	.playback = {
1007*4882a593Smuzhiyun 		.stream_name = "HiFi Playback",
1008*4882a593Smuzhiyun 		.channels_min = 1,
1009*4882a593Smuzhiyun 		.channels_max = 2,
1010*4882a593Smuzhiyun 		.rates = WM8900_RATES,
1011*4882a593Smuzhiyun 		.formats = WM8900_PCM_FORMATS,
1012*4882a593Smuzhiyun 	},
1013*4882a593Smuzhiyun 	.capture = {
1014*4882a593Smuzhiyun 		.stream_name = "HiFi Capture",
1015*4882a593Smuzhiyun 		.channels_min = 1,
1016*4882a593Smuzhiyun 		.channels_max = 2,
1017*4882a593Smuzhiyun 		.rates = WM8900_RATES,
1018*4882a593Smuzhiyun 		.formats = WM8900_PCM_FORMATS,
1019*4882a593Smuzhiyun 	 },
1020*4882a593Smuzhiyun 	.ops = &wm8900_dai_ops,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
wm8900_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1023*4882a593Smuzhiyun static int wm8900_set_bias_level(struct snd_soc_component *component,
1024*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	u16 reg;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	switch (level) {
1029*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
1030*4882a593Smuzhiyun 		/* Enable thermal shutdown */
1031*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_GPIO,
1032*4882a593Smuzhiyun 				    WM8900_REG_GPIO_TEMP_ENA,
1033*4882a593Smuzhiyun 				    WM8900_REG_GPIO_TEMP_ENA);
1034*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8900_REG_ADDCTL,
1035*4882a593Smuzhiyun 				    WM8900_REG_ADDCTL_TEMP_SD,
1036*4882a593Smuzhiyun 				    WM8900_REG_ADDCTL_TEMP_SD);
1037*4882a593Smuzhiyun 		break;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
1040*4882a593Smuzhiyun 		break;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
1043*4882a593Smuzhiyun 		/* Charge capacitors if initial power up */
1044*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1045*4882a593Smuzhiyun 			/* STARTUP_BIAS_ENA on */
1046*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_POWER1,
1047*4882a593Smuzhiyun 				     WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 			/* Startup bias mode */
1050*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_ADDCTL,
1051*4882a593Smuzhiyun 				     WM8900_REG_ADDCTL_BIAS_SRC |
1052*4882a593Smuzhiyun 				     WM8900_REG_ADDCTL_VMID_SOFTST);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 			/* VMID 2x50k */
1055*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_POWER1,
1056*4882a593Smuzhiyun 				     WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 			/* Allow capacitors to charge */
1059*4882a593Smuzhiyun 			schedule_timeout_interruptible(msecs_to_jiffies(400));
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 			/* Enable bias */
1062*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_POWER1,
1063*4882a593Smuzhiyun 				     WM8900_REG_POWER1_STARTUP_BIAS_ENA |
1064*4882a593Smuzhiyun 				     WM8900_REG_POWER1_BIAS_ENA | 0x1);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_ADDCTL, 0);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 			snd_soc_component_write(component, WM8900_REG_POWER1,
1069*4882a593Smuzhiyun 				     WM8900_REG_POWER1_BIAS_ENA | 0x1);
1070*4882a593Smuzhiyun 		}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 		reg = snd_soc_component_read(component, WM8900_REG_POWER1);
1073*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER1,
1074*4882a593Smuzhiyun 			     (reg & WM8900_REG_POWER1_FLL_ENA) |
1075*4882a593Smuzhiyun 			     WM8900_REG_POWER1_BIAS_ENA | 0x1);
1076*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER2,
1077*4882a593Smuzhiyun 			     WM8900_REG_POWER2_SYSCLK_ENA);
1078*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER3, 0);
1079*4882a593Smuzhiyun 		break;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
1082*4882a593Smuzhiyun 		/* Startup bias enable */
1083*4882a593Smuzhiyun 		reg = snd_soc_component_read(component, WM8900_REG_POWER1);
1084*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER1,
1085*4882a593Smuzhiyun 			     reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1086*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_ADDCTL,
1087*4882a593Smuzhiyun 			     WM8900_REG_ADDCTL_BIAS_SRC |
1088*4882a593Smuzhiyun 			     WM8900_REG_ADDCTL_VMID_SOFTST);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 		/* Discharge caps */
1091*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER1,
1092*4882a593Smuzhiyun 			     WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1093*4882a593Smuzhiyun 		schedule_timeout_interruptible(msecs_to_jiffies(500));
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		/* Remove clamp */
1096*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_HPCTL1, 0);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 		/* Power down */
1099*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_ADDCTL, 0);
1100*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER1, 0);
1101*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER2, 0);
1102*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER3, 0);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 		/* Need to let things settle before stopping the clock
1105*4882a593Smuzhiyun 		 * to ensure that restart works, see "Stopping the
1106*4882a593Smuzhiyun 		 * master clock" in the datasheet. */
1107*4882a593Smuzhiyun 		schedule_timeout_interruptible(msecs_to_jiffies(1));
1108*4882a593Smuzhiyun 		snd_soc_component_write(component, WM8900_REG_POWER2,
1109*4882a593Smuzhiyun 			     WM8900_REG_POWER2_SYSCLK_ENA);
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 	return 0;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
wm8900_suspend(struct snd_soc_component * component)1115*4882a593Smuzhiyun static int wm8900_suspend(struct snd_soc_component *component)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun 	struct wm8900_priv *wm8900 = snd_soc_component_get_drvdata(component);
1118*4882a593Smuzhiyun 	int fll_out = wm8900->fll_out;
1119*4882a593Smuzhiyun 	int fll_in  = wm8900->fll_in;
1120*4882a593Smuzhiyun 	int ret;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	/* Stop the FLL in an orderly fashion */
1123*4882a593Smuzhiyun 	ret = wm8900_set_fll(component, 0, 0, 0);
1124*4882a593Smuzhiyun 	if (ret != 0) {
1125*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to stop FLL\n");
1126*4882a593Smuzhiyun 		return ret;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	wm8900->fll_out = fll_out;
1130*4882a593Smuzhiyun 	wm8900->fll_in = fll_in;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	return 0;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
wm8900_resume(struct snd_soc_component * component)1137*4882a593Smuzhiyun static int wm8900_resume(struct snd_soc_component *component)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	struct wm8900_priv *wm8900 = snd_soc_component_get_drvdata(component);
1140*4882a593Smuzhiyun 	int ret;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	wm8900_reset(component);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	ret = regcache_sync(wm8900->regmap);
1145*4882a593Smuzhiyun 	if (ret != 0) {
1146*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to restore cache: %d\n", ret);
1147*4882a593Smuzhiyun 		return ret;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* Restart the FLL? */
1153*4882a593Smuzhiyun 	if (wm8900->fll_out) {
1154*4882a593Smuzhiyun 		int fll_out = wm8900->fll_out;
1155*4882a593Smuzhiyun 		int fll_in  = wm8900->fll_in;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 		wm8900->fll_in = 0;
1158*4882a593Smuzhiyun 		wm8900->fll_out = 0;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 		ret = wm8900_set_fll(component, 0, fll_in, fll_out);
1161*4882a593Smuzhiyun 		if (ret != 0) {
1162*4882a593Smuzhiyun 			dev_err(component->dev, "Failed to restart FLL\n");
1163*4882a593Smuzhiyun 			return ret;
1164*4882a593Smuzhiyun 		}
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
wm8900_probe(struct snd_soc_component * component)1170*4882a593Smuzhiyun static int wm8900_probe(struct snd_soc_component *component)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	int reg;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	reg = snd_soc_component_read(component, WM8900_REG_ID);
1175*4882a593Smuzhiyun 	if (reg != 0x8900) {
1176*4882a593Smuzhiyun 		dev_err(component->dev, "Device is not a WM8900 - ID %x\n", reg);
1177*4882a593Smuzhiyun 		return -ENODEV;
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	wm8900_reset(component);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* Turn the chip on */
1183*4882a593Smuzhiyun 	snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* Latch the volume update bits */
1186*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_LINVOL, 0x100, 0x100);
1187*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_RINVOL, 0x100, 0x100);
1188*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_LOUT1CTL, 0x100, 0x100);
1189*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_ROUT1CTL, 0x100, 0x100);
1190*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_LOUT2CTL, 0x100, 0x100);
1191*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_ROUT2CTL, 0x100, 0x100);
1192*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_LDAC_DV, 0x100, 0x100);
1193*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_RDAC_DV, 0x100, 0x100);
1194*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_LADC_DV, 0x100, 0x100);
1195*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8900_REG_RADC_DV, 0x100, 0x100);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* Set the DAC and mixer output bias */
1198*4882a593Smuzhiyun 	snd_soc_component_write(component, WM8900_REG_OUTBIASCTL, 0x81);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	return 0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8900 = {
1204*4882a593Smuzhiyun 	.probe			= wm8900_probe,
1205*4882a593Smuzhiyun 	.suspend		= wm8900_suspend,
1206*4882a593Smuzhiyun 	.resume			= wm8900_resume,
1207*4882a593Smuzhiyun 	.set_bias_level		= wm8900_set_bias_level,
1208*4882a593Smuzhiyun 	.controls		= wm8900_snd_controls,
1209*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(wm8900_snd_controls),
1210*4882a593Smuzhiyun 	.dapm_widgets		= wm8900_dapm_widgets,
1211*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(wm8900_dapm_widgets),
1212*4882a593Smuzhiyun 	.dapm_routes		= wm8900_dapm_routes,
1213*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(wm8900_dapm_routes),
1214*4882a593Smuzhiyun 	.idle_bias_on		= 1,
1215*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1216*4882a593Smuzhiyun 	.endianness		= 1,
1217*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun static const struct regmap_config wm8900_regmap = {
1221*4882a593Smuzhiyun 	.reg_bits = 8,
1222*4882a593Smuzhiyun 	.val_bits = 16,
1223*4882a593Smuzhiyun 	.max_register = WM8900_MAXREG,
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	.reg_defaults = wm8900_reg_defaults,
1226*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(wm8900_reg_defaults),
1227*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	.volatile_reg = wm8900_volatile_register,
1230*4882a593Smuzhiyun };
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
wm8900_spi_probe(struct spi_device * spi)1233*4882a593Smuzhiyun static int wm8900_spi_probe(struct spi_device *spi)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun 	struct wm8900_priv *wm8900;
1236*4882a593Smuzhiyun 	int ret;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	wm8900 = devm_kzalloc(&spi->dev, sizeof(struct wm8900_priv),
1239*4882a593Smuzhiyun 			      GFP_KERNEL);
1240*4882a593Smuzhiyun 	if (wm8900 == NULL)
1241*4882a593Smuzhiyun 		return -ENOMEM;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	wm8900->regmap = devm_regmap_init_spi(spi, &wm8900_regmap);
1244*4882a593Smuzhiyun 	if (IS_ERR(wm8900->regmap))
1245*4882a593Smuzhiyun 		return PTR_ERR(wm8900->regmap);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	spi_set_drvdata(spi, wm8900);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&spi->dev,
1250*4882a593Smuzhiyun 			&soc_component_dev_wm8900, &wm8900_dai, 1);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return ret;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
wm8900_spi_remove(struct spi_device * spi)1255*4882a593Smuzhiyun static int wm8900_spi_remove(struct spi_device *spi)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun static struct spi_driver wm8900_spi_driver = {
1261*4882a593Smuzhiyun 	.driver = {
1262*4882a593Smuzhiyun 		.name	= "wm8900",
1263*4882a593Smuzhiyun 	},
1264*4882a593Smuzhiyun 	.probe		= wm8900_spi_probe,
1265*4882a593Smuzhiyun 	.remove		= wm8900_spi_remove,
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun #endif /* CONFIG_SPI_MASTER */
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
wm8900_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1270*4882a593Smuzhiyun static int wm8900_i2c_probe(struct i2c_client *i2c,
1271*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 	struct wm8900_priv *wm8900;
1274*4882a593Smuzhiyun 	int ret;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	wm8900 = devm_kzalloc(&i2c->dev, sizeof(struct wm8900_priv),
1277*4882a593Smuzhiyun 			      GFP_KERNEL);
1278*4882a593Smuzhiyun 	if (wm8900 == NULL)
1279*4882a593Smuzhiyun 		return -ENOMEM;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	wm8900->regmap = devm_regmap_init_i2c(i2c, &wm8900_regmap);
1282*4882a593Smuzhiyun 	if (IS_ERR(wm8900->regmap))
1283*4882a593Smuzhiyun 		return PTR_ERR(wm8900->regmap);
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, wm8900);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev,
1288*4882a593Smuzhiyun 			&soc_component_dev_wm8900, &wm8900_dai, 1);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	return ret;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
wm8900_i2c_remove(struct i2c_client * client)1293*4882a593Smuzhiyun static int wm8900_i2c_remove(struct i2c_client *client)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun static const struct i2c_device_id wm8900_i2c_id[] = {
1299*4882a593Smuzhiyun 	{ "wm8900", 0 },
1300*4882a593Smuzhiyun 	{ }
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun static struct i2c_driver wm8900_i2c_driver = {
1305*4882a593Smuzhiyun 	.driver = {
1306*4882a593Smuzhiyun 		.name = "wm8900",
1307*4882a593Smuzhiyun 	},
1308*4882a593Smuzhiyun 	.probe =    wm8900_i2c_probe,
1309*4882a593Smuzhiyun 	.remove =   wm8900_i2c_remove,
1310*4882a593Smuzhiyun 	.id_table = wm8900_i2c_id,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun #endif
1313*4882a593Smuzhiyun 
wm8900_modinit(void)1314*4882a593Smuzhiyun static int __init wm8900_modinit(void)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	int ret = 0;
1317*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1318*4882a593Smuzhiyun 	ret = i2c_add_driver(&wm8900_i2c_driver);
1319*4882a593Smuzhiyun 	if (ret != 0) {
1320*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8900 I2C driver: %d\n",
1321*4882a593Smuzhiyun 		       ret);
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun #endif
1324*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1325*4882a593Smuzhiyun 	ret = spi_register_driver(&wm8900_spi_driver);
1326*4882a593Smuzhiyun 	if (ret != 0) {
1327*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register wm8900 SPI driver: %d\n",
1328*4882a593Smuzhiyun 		       ret);
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun #endif
1331*4882a593Smuzhiyun 	return ret;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun module_init(wm8900_modinit);
1334*4882a593Smuzhiyun 
wm8900_exit(void)1335*4882a593Smuzhiyun static void __exit wm8900_exit(void)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
1338*4882a593Smuzhiyun 	i2c_del_driver(&wm8900_i2c_driver);
1339*4882a593Smuzhiyun #endif
1340*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
1341*4882a593Smuzhiyun 	spi_unregister_driver(&wm8900_spi_driver);
1342*4882a593Smuzhiyun #endif
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun module_exit(wm8900_exit);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8900 driver");
1347*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
1348*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1349