xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm8737.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm8737.c  --  WM8737 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2010 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun #include <sound/soc-dapm.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "wm8737.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define WM8737_NUM_SUPPLIES 4
32*4882a593Smuzhiyun static const char *wm8737_supply_names[WM8737_NUM_SUPPLIES] = {
33*4882a593Smuzhiyun 	"DCVDD",
34*4882a593Smuzhiyun 	"DBVDD",
35*4882a593Smuzhiyun 	"AVDD",
36*4882a593Smuzhiyun 	"MVDD",
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* codec private data */
40*4882a593Smuzhiyun struct wm8737_priv {
41*4882a593Smuzhiyun 	struct regmap *regmap;
42*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[WM8737_NUM_SUPPLIES];
43*4882a593Smuzhiyun 	unsigned int mclk;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const struct reg_default wm8737_reg_defaults[] = {
47*4882a593Smuzhiyun 	{  0, 0x00C3 },     /* R0  - Left PGA volume */
48*4882a593Smuzhiyun 	{  1, 0x00C3 },     /* R1  - Right PGA volume */
49*4882a593Smuzhiyun 	{  2, 0x0007 },     /* R2  - AUDIO path L */
50*4882a593Smuzhiyun 	{  3, 0x0007 },     /* R3  - AUDIO path R */
51*4882a593Smuzhiyun 	{  4, 0x0000 },     /* R4  - 3D Enhance */
52*4882a593Smuzhiyun 	{  5, 0x0000 },     /* R5  - ADC Control */
53*4882a593Smuzhiyun 	{  6, 0x0000 },     /* R6  - Power Management */
54*4882a593Smuzhiyun 	{  7, 0x000A },     /* R7  - Audio Format */
55*4882a593Smuzhiyun 	{  8, 0x0000 },     /* R8  - Clocking */
56*4882a593Smuzhiyun 	{  9, 0x000F },     /* R9  - MIC Preamp Control */
57*4882a593Smuzhiyun 	{ 10, 0x0003 },     /* R10 - Misc Bias Control */
58*4882a593Smuzhiyun 	{ 11, 0x0000 },     /* R11 - Noise Gate */
59*4882a593Smuzhiyun 	{ 12, 0x007C },     /* R12 - ALC1 */
60*4882a593Smuzhiyun 	{ 13, 0x0000 },     /* R13 - ALC2 */
61*4882a593Smuzhiyun 	{ 14, 0x0032 },     /* R14 - ALC3 */
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
wm8737_volatile(struct device * dev,unsigned int reg)64*4882a593Smuzhiyun static bool wm8737_volatile(struct device *dev, unsigned int reg)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	switch (reg) {
67*4882a593Smuzhiyun 	case WM8737_RESET:
68*4882a593Smuzhiyun 		return true;
69*4882a593Smuzhiyun 	default:
70*4882a593Smuzhiyun 		return false;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
wm8737_reset(struct snd_soc_component * component)74*4882a593Smuzhiyun static int wm8737_reset(struct snd_soc_component *component)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	return snd_soc_component_write(component, WM8737_RESET, 0);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(micboost_tlv,
80*4882a593Smuzhiyun 	0, 0, TLV_DB_SCALE_ITEM(1300, 0, 0),
81*4882a593Smuzhiyun 	1, 1, TLV_DB_SCALE_ITEM(1800, 0, 0),
82*4882a593Smuzhiyun 	2, 2, TLV_DB_SCALE_ITEM(2800, 0, 0),
83*4882a593Smuzhiyun 	3, 3, TLV_DB_SCALE_ITEM(3300, 0, 0)
84*4882a593Smuzhiyun );
85*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_tlv, -9750, 50, 1);
86*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_tlv, -600, 600, 0);
87*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(ng_tlv, -7800, 600, 0);
88*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -1200, 600, 0);
89*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(alc_target_tlv, -1800, 100, 0);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const char *micbias_enum_text[] = {
92*4882a593Smuzhiyun 	"25%",
93*4882a593Smuzhiyun 	"50%",
94*4882a593Smuzhiyun 	"75%",
95*4882a593Smuzhiyun 	"100%",
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(micbias_enum,
99*4882a593Smuzhiyun 			    WM8737_MIC_PREAMP_CONTROL, 0, micbias_enum_text);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static const char *low_cutoff_text[] = {
102*4882a593Smuzhiyun 	"Low", "High"
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(low_3d,
106*4882a593Smuzhiyun 			    WM8737_3D_ENHANCE, 6, low_cutoff_text);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static const char *high_cutoff_text[] = {
109*4882a593Smuzhiyun 	"High", "Low"
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(high_3d,
113*4882a593Smuzhiyun 			    WM8737_3D_ENHANCE, 5, high_cutoff_text);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static const char *alc_fn_text[] = {
116*4882a593Smuzhiyun 	"Disabled", "Right", "Left", "Stereo"
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_fn,
120*4882a593Smuzhiyun 			    WM8737_ALC1, 7, alc_fn_text);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const char *alc_hold_text[] = {
123*4882a593Smuzhiyun 	"0", "2.67ms", "5.33ms", "10.66ms", "21.32ms", "42.64ms", "85.28ms",
124*4882a593Smuzhiyun 	"170.56ms", "341.12ms", "682.24ms", "1.364s", "2.728s", "5.458s",
125*4882a593Smuzhiyun 	"10.916s", "21.832s", "43.691s"
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_hold,
129*4882a593Smuzhiyun 			    WM8737_ALC2, 0, alc_hold_text);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const char *alc_atk_text[] = {
132*4882a593Smuzhiyun 	"8.4ms", "16.8ms", "33.6ms", "67.2ms", "134.4ms", "268.8ms", "537.6ms",
133*4882a593Smuzhiyun 	"1.075s", "2.15s", "4.3s", "8.6s"
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_atk,
137*4882a593Smuzhiyun 			    WM8737_ALC3, 0, alc_atk_text);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static const char *alc_dcy_text[] = {
140*4882a593Smuzhiyun 	"33.6ms", "67.2ms", "134.4ms", "268.8ms", "537.6ms", "1.075s", "2.15s",
141*4882a593Smuzhiyun 	"4.3s", "8.6s", "17.2s", "34.41s"
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(alc_dcy,
145*4882a593Smuzhiyun 			    WM8737_ALC3, 4, alc_dcy_text);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const struct snd_kcontrol_new wm8737_snd_controls[] = {
148*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mic Boost Volume", WM8737_AUDIO_PATH_L, WM8737_AUDIO_PATH_R,
149*4882a593Smuzhiyun 		 6, 3, 0, micboost_tlv),
150*4882a593Smuzhiyun SOC_DOUBLE_R("Mic Boost Switch", WM8737_AUDIO_PATH_L, WM8737_AUDIO_PATH_R,
151*4882a593Smuzhiyun 	     4, 1, 0),
152*4882a593Smuzhiyun SOC_DOUBLE("Mic ZC Switch", WM8737_AUDIO_PATH_L, WM8737_AUDIO_PATH_R,
153*4882a593Smuzhiyun 	   3, 1, 0),
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Capture Volume", WM8737_LEFT_PGA_VOLUME,
156*4882a593Smuzhiyun 		 WM8737_RIGHT_PGA_VOLUME, 0, 255, 0, pga_tlv),
157*4882a593Smuzhiyun SOC_DOUBLE("Capture ZC Switch", WM8737_AUDIO_PATH_L, WM8737_AUDIO_PATH_R,
158*4882a593Smuzhiyun 	   2, 1, 0),
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun SOC_DOUBLE("INPUT1 DC Bias Switch", WM8737_MISC_BIAS_CONTROL, 0, 1, 1, 0),
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun SOC_ENUM("Mic PGA Bias", micbias_enum),
163*4882a593Smuzhiyun SOC_SINGLE("ADC Low Power Switch", WM8737_ADC_CONTROL, 2, 1, 0),
164*4882a593Smuzhiyun SOC_SINGLE("High Pass Filter Switch", WM8737_ADC_CONTROL, 0, 1, 1),
165*4882a593Smuzhiyun SOC_DOUBLE("Polarity Invert Switch", WM8737_ADC_CONTROL, 5, 6, 1, 0),
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun SOC_SINGLE("3D Switch", WM8737_3D_ENHANCE, 0, 1, 0),
168*4882a593Smuzhiyun SOC_SINGLE("3D Depth", WM8737_3D_ENHANCE, 1, 15, 0),
169*4882a593Smuzhiyun SOC_ENUM("3D Low Cut-off", low_3d),
170*4882a593Smuzhiyun SOC_ENUM("3D High Cut-off", high_3d),
171*4882a593Smuzhiyun SOC_SINGLE_TLV("3D ADC Volume", WM8737_3D_ENHANCE, 7, 1, 1, adc_tlv),
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun SOC_SINGLE("Noise Gate Switch", WM8737_NOISE_GATE, 0, 1, 0),
174*4882a593Smuzhiyun SOC_SINGLE_TLV("Noise Gate Threshold Volume", WM8737_NOISE_GATE, 2, 7, 0,
175*4882a593Smuzhiyun 	       ng_tlv),
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun SOC_ENUM("ALC", alc_fn),
178*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Max Gain Volume", WM8737_ALC1, 4, 7, 0, alc_max_tlv),
179*4882a593Smuzhiyun SOC_SINGLE_TLV("ALC Target Volume", WM8737_ALC1, 0, 15, 0, alc_target_tlv),
180*4882a593Smuzhiyun SOC_ENUM("ALC Hold Time", alc_hold),
181*4882a593Smuzhiyun SOC_SINGLE("ALC ZC Switch", WM8737_ALC2, 4, 1, 0),
182*4882a593Smuzhiyun SOC_ENUM("ALC Attack Time", alc_atk),
183*4882a593Smuzhiyun SOC_ENUM("ALC Decay Time", alc_dcy),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const char *linsel_text[] = {
187*4882a593Smuzhiyun 	"LINPUT1", "LINPUT2", "LINPUT3", "LINPUT1 DC",
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(linsel_enum,
191*4882a593Smuzhiyun 			    WM8737_AUDIO_PATH_L, 7, linsel_text);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct snd_kcontrol_new linsel_mux =
194*4882a593Smuzhiyun 	SOC_DAPM_ENUM("LINSEL", linsel_enum);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static const char *rinsel_text[] = {
198*4882a593Smuzhiyun 	"RINPUT1", "RINPUT2", "RINPUT3", "RINPUT1 DC",
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rinsel_enum,
202*4882a593Smuzhiyun 			    WM8737_AUDIO_PATH_R, 7, rinsel_text);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const struct snd_kcontrol_new rinsel_mux =
205*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RINSEL", rinsel_enum);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const char *bypass_text[] = {
208*4882a593Smuzhiyun 	"Direct", "Preamp"
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lbypass_enum,
212*4882a593Smuzhiyun 			    WM8737_MIC_PREAMP_CONTROL, 2, bypass_text);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct snd_kcontrol_new lbypass_mux =
215*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Left Bypass", lbypass_enum);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rbypass_enum,
219*4882a593Smuzhiyun 			    WM8737_MIC_PREAMP_CONTROL, 3, bypass_text);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct snd_kcontrol_new rbypass_mux =
222*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Left Bypass", rbypass_enum);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm8737_dapm_widgets[] = {
225*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT1"),
226*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT2"),
227*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINPUT3"),
228*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT1"),
229*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT2"),
230*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RINPUT3"),
231*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LACIN"),
232*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RACIN"),
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun SND_SOC_DAPM_MUX("LINSEL", SND_SOC_NOPM, 0, 0, &linsel_mux),
235*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RINSEL", SND_SOC_NOPM, 0, 0, &rinsel_mux),
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Preamp Mux", SND_SOC_NOPM, 0, 0, &lbypass_mux),
238*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Preamp Mux", SND_SOC_NOPM, 0, 0, &rbypass_mux),
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGAL", WM8737_POWER_MANAGEMENT, 5, 0, NULL, 0),
241*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGAR", WM8737_POWER_MANAGEMENT, 4, 0, NULL, 0),
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun SND_SOC_DAPM_DAC("ADCL", NULL, WM8737_POWER_MANAGEMENT, 3, 0),
244*4882a593Smuzhiyun SND_SOC_DAPM_DAC("ADCR", NULL, WM8737_POWER_MANAGEMENT, 2, 0),
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF", "Capture", 0, WM8737_POWER_MANAGEMENT, 6, 0),
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon[] = {
250*4882a593Smuzhiyun 	{ "LINSEL", "LINPUT1", "LINPUT1" },
251*4882a593Smuzhiyun 	{ "LINSEL", "LINPUT2", "LINPUT2" },
252*4882a593Smuzhiyun 	{ "LINSEL", "LINPUT3", "LINPUT3" },
253*4882a593Smuzhiyun 	{ "LINSEL", "LINPUT1 DC", "LINPUT1" },
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	{ "RINSEL", "RINPUT1", "RINPUT1" },
256*4882a593Smuzhiyun 	{ "RINSEL", "RINPUT2", "RINPUT2" },
257*4882a593Smuzhiyun 	{ "RINSEL", "RINPUT3", "RINPUT3" },
258*4882a593Smuzhiyun 	{ "RINSEL", "RINPUT1 DC", "RINPUT1" },
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	{ "Left Preamp Mux", "Preamp", "LINSEL" },
261*4882a593Smuzhiyun 	{ "Left Preamp Mux", "Direct", "LACIN" },
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	{ "Right Preamp Mux", "Preamp", "RINSEL" },
264*4882a593Smuzhiyun 	{ "Right Preamp Mux", "Direct", "RACIN" },
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	{ "PGAL", NULL, "Left Preamp Mux" },
267*4882a593Smuzhiyun 	{ "PGAR", NULL, "Right Preamp Mux" },
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	{ "ADCL", NULL, "PGAL" },
270*4882a593Smuzhiyun 	{ "ADCR", NULL, "PGAR" },
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	{ "AIF", NULL, "ADCL" },
273*4882a593Smuzhiyun 	{ "AIF", NULL, "ADCR" },
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* codec mclk clock divider coefficients */
277*4882a593Smuzhiyun static const struct {
278*4882a593Smuzhiyun 	u32 mclk;
279*4882a593Smuzhiyun 	u32 rate;
280*4882a593Smuzhiyun 	u8 usb;
281*4882a593Smuzhiyun 	u8 sr;
282*4882a593Smuzhiyun } coeff_div[] = {
283*4882a593Smuzhiyun 	{ 12288000,  8000, 0,  0x4 },
284*4882a593Smuzhiyun 	{ 12288000, 12000, 0,  0x8 },
285*4882a593Smuzhiyun 	{ 12288000, 16000, 0,  0xa },
286*4882a593Smuzhiyun 	{ 12288000, 24000, 0, 0x1c },
287*4882a593Smuzhiyun 	{ 12288000, 32000, 0,  0xc },
288*4882a593Smuzhiyun 	{ 12288000, 48000, 0,    0 },
289*4882a593Smuzhiyun 	{ 12288000, 96000, 0,  0xe },
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	{ 11289600,  8000, 0, 0x14 },
292*4882a593Smuzhiyun 	{ 11289600, 11025, 0, 0x18 },
293*4882a593Smuzhiyun 	{ 11289600, 22050, 0, 0x1a },
294*4882a593Smuzhiyun 	{ 11289600, 44100, 0, 0x10 },
295*4882a593Smuzhiyun 	{ 11289600, 88200, 0, 0x1e },
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	{ 18432000,  8000, 0,  0x5 },
298*4882a593Smuzhiyun 	{ 18432000, 12000, 0,  0x9 },
299*4882a593Smuzhiyun 	{ 18432000, 16000, 0,  0xb },
300*4882a593Smuzhiyun 	{ 18432000, 24000, 0, 0x1b },
301*4882a593Smuzhiyun 	{ 18432000, 32000, 0,  0xd },
302*4882a593Smuzhiyun 	{ 18432000, 48000, 0,  0x1 },
303*4882a593Smuzhiyun 	{ 18432000, 96000, 0, 0x1f },
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	{ 16934400,  8000, 0, 0x15 },
306*4882a593Smuzhiyun 	{ 16934400, 11025, 0, 0x19 },
307*4882a593Smuzhiyun 	{ 16934400, 22050, 0, 0x1b },
308*4882a593Smuzhiyun 	{ 16934400, 44100, 0, 0x11 },
309*4882a593Smuzhiyun 	{ 16934400, 88200, 0, 0x1f },
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	{ 12000000,  8000, 1,  0x4 },
312*4882a593Smuzhiyun 	{ 12000000, 11025, 1, 0x19 },
313*4882a593Smuzhiyun 	{ 12000000, 12000, 1,  0x8 },
314*4882a593Smuzhiyun 	{ 12000000, 16000, 1,  0xa },
315*4882a593Smuzhiyun 	{ 12000000, 22050, 1, 0x1b },
316*4882a593Smuzhiyun 	{ 12000000, 24000, 1, 0x1c },
317*4882a593Smuzhiyun 	{ 12000000, 32000, 1,  0xc },
318*4882a593Smuzhiyun 	{ 12000000, 44100, 1, 0x11 },
319*4882a593Smuzhiyun 	{ 12000000, 48000, 1,  0x0 },
320*4882a593Smuzhiyun 	{ 12000000, 88200, 1, 0x1f },
321*4882a593Smuzhiyun 	{ 12000000, 96000, 1,  0xe },
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
wm8737_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)324*4882a593Smuzhiyun static int wm8737_hw_params(struct snd_pcm_substream *substream,
325*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
326*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
329*4882a593Smuzhiyun 	struct wm8737_priv *wm8737 = snd_soc_component_get_drvdata(component);
330*4882a593Smuzhiyun 	int i;
331*4882a593Smuzhiyun 	u16 clocking = 0;
332*4882a593Smuzhiyun 	u16 af = 0;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(coeff_div); i++) {
335*4882a593Smuzhiyun 		if (coeff_div[i].rate != params_rate(params))
336*4882a593Smuzhiyun 			continue;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		if (coeff_div[i].mclk == wm8737->mclk)
339*4882a593Smuzhiyun 			break;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		if (coeff_div[i].mclk == wm8737->mclk * 2) {
342*4882a593Smuzhiyun 			clocking |= WM8737_CLKDIV2;
343*4882a593Smuzhiyun 			break;
344*4882a593Smuzhiyun 		}
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(coeff_div)) {
348*4882a593Smuzhiyun 		dev_err(component->dev, "%dHz MCLK can't support %dHz\n",
349*4882a593Smuzhiyun 			wm8737->mclk, params_rate(params));
350*4882a593Smuzhiyun 		return -EINVAL;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	clocking |= coeff_div[i].usb | (coeff_div[i].sr << WM8737_SR_SHIFT);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	switch (params_width(params)) {
356*4882a593Smuzhiyun 	case 16:
357*4882a593Smuzhiyun 		break;
358*4882a593Smuzhiyun 	case 20:
359*4882a593Smuzhiyun 		af |= 0x8;
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	case 24:
362*4882a593Smuzhiyun 		af |= 0x10;
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case 32:
365*4882a593Smuzhiyun 		af |= 0x18;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	default:
368*4882a593Smuzhiyun 		return -EINVAL;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8737_AUDIO_FORMAT, WM8737_WL_MASK, af);
372*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8737_CLOCKING,
373*4882a593Smuzhiyun 			    WM8737_USB_MODE | WM8737_CLKDIV2 | WM8737_SR_MASK,
374*4882a593Smuzhiyun 			    clocking);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
wm8737_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)379*4882a593Smuzhiyun static int wm8737_set_dai_sysclk(struct snd_soc_dai *codec_dai,
380*4882a593Smuzhiyun 				 int clk_id, unsigned int freq, int dir)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
383*4882a593Smuzhiyun 	struct wm8737_priv *wm8737 = snd_soc_component_get_drvdata(component);
384*4882a593Smuzhiyun 	int i;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(coeff_div); i++) {
387*4882a593Smuzhiyun 		if (freq == coeff_div[i].mclk ||
388*4882a593Smuzhiyun 		    freq == coeff_div[i].mclk * 2) {
389*4882a593Smuzhiyun 			wm8737->mclk = freq;
390*4882a593Smuzhiyun 			return 0;
391*4882a593Smuzhiyun 		}
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	dev_err(component->dev, "MCLK rate %dHz not supported\n", freq);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return -EINVAL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 
wm8737_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)400*4882a593Smuzhiyun static int wm8737_set_dai_fmt(struct snd_soc_dai *codec_dai,
401*4882a593Smuzhiyun 		unsigned int fmt)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
404*4882a593Smuzhiyun 	u16 af = 0;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
407*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
408*4882a593Smuzhiyun 		af |= WM8737_MS;
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
411*4882a593Smuzhiyun 		break;
412*4882a593Smuzhiyun 	default:
413*4882a593Smuzhiyun 		return -EINVAL;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
417*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
418*4882a593Smuzhiyun 		af |= 0x2;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
421*4882a593Smuzhiyun 		break;
422*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
423*4882a593Smuzhiyun 		af |= 0x1;
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
426*4882a593Smuzhiyun 		af |= 0x3;
427*4882a593Smuzhiyun 		break;
428*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
429*4882a593Smuzhiyun 		af |= 0x13;
430*4882a593Smuzhiyun 		break;
431*4882a593Smuzhiyun 	default:
432*4882a593Smuzhiyun 		return -EINVAL;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
436*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
437*4882a593Smuzhiyun 		break;
438*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
439*4882a593Smuzhiyun 		af |= WM8737_LRP;
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 	default:
442*4882a593Smuzhiyun 		return -EINVAL;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8737_AUDIO_FORMAT,
446*4882a593Smuzhiyun 			    WM8737_FORMAT_MASK | WM8737_LRP | WM8737_MS, af);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
wm8737_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)451*4882a593Smuzhiyun static int wm8737_set_bias_level(struct snd_soc_component *component,
452*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	struct wm8737_priv *wm8737 = snd_soc_component_get_drvdata(component);
455*4882a593Smuzhiyun 	int ret;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	switch (level) {
458*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
459*4882a593Smuzhiyun 		break;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
462*4882a593Smuzhiyun 		/* VMID at 2*75k */
463*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8737_MISC_BIAS_CONTROL,
464*4882a593Smuzhiyun 				    WM8737_VMIDSEL_MASK, 0);
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
468*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
469*4882a593Smuzhiyun 			ret = regulator_bulk_enable(ARRAY_SIZE(wm8737->supplies),
470*4882a593Smuzhiyun 						    wm8737->supplies);
471*4882a593Smuzhiyun 			if (ret != 0) {
472*4882a593Smuzhiyun 				dev_err(component->dev,
473*4882a593Smuzhiyun 					"Failed to enable supplies: %d\n",
474*4882a593Smuzhiyun 					ret);
475*4882a593Smuzhiyun 				return ret;
476*4882a593Smuzhiyun 			}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 			regcache_sync(wm8737->regmap);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 			/* Fast VMID ramp at 2*2.5k */
481*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8737_MISC_BIAS_CONTROL,
482*4882a593Smuzhiyun 					    WM8737_VMIDSEL_MASK,
483*4882a593Smuzhiyun 					    2 << WM8737_VMIDSEL_SHIFT);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 			/* Bring VMID up */
486*4882a593Smuzhiyun 			snd_soc_component_update_bits(component, WM8737_POWER_MANAGEMENT,
487*4882a593Smuzhiyun 					    WM8737_VMID_MASK |
488*4882a593Smuzhiyun 					    WM8737_VREF_MASK,
489*4882a593Smuzhiyun 					    WM8737_VMID_MASK |
490*4882a593Smuzhiyun 					    WM8737_VREF_MASK);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 			msleep(500);
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		/* VMID at 2*300k */
496*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8737_MISC_BIAS_CONTROL,
497*4882a593Smuzhiyun 				    WM8737_VMIDSEL_MASK,
498*4882a593Smuzhiyun 				    1 << WM8737_VMIDSEL_SHIFT);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		break;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
503*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM8737_POWER_MANAGEMENT,
504*4882a593Smuzhiyun 				    WM8737_VMID_MASK | WM8737_VREF_MASK, 0);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		regulator_bulk_disable(ARRAY_SIZE(wm8737->supplies),
507*4882a593Smuzhiyun 				       wm8737->supplies);
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	return 0;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define WM8737_RATES SNDRV_PCM_RATE_8000_96000
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun #define WM8737_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
517*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm8737_dai_ops = {
520*4882a593Smuzhiyun 	.hw_params	= wm8737_hw_params,
521*4882a593Smuzhiyun 	.set_sysclk	= wm8737_set_dai_sysclk,
522*4882a593Smuzhiyun 	.set_fmt	= wm8737_set_dai_fmt,
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun static struct snd_soc_dai_driver wm8737_dai = {
526*4882a593Smuzhiyun 	.name = "wm8737",
527*4882a593Smuzhiyun 	.capture = {
528*4882a593Smuzhiyun 		.stream_name = "Capture",
529*4882a593Smuzhiyun 		.channels_min = 2,  /* Mono modes not yet supported */
530*4882a593Smuzhiyun 		.channels_max = 2,
531*4882a593Smuzhiyun 		.rates = WM8737_RATES,
532*4882a593Smuzhiyun 		.formats = WM8737_FORMATS,
533*4882a593Smuzhiyun 	},
534*4882a593Smuzhiyun 	.ops = &wm8737_dai_ops,
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
wm8737_probe(struct snd_soc_component * component)537*4882a593Smuzhiyun static int wm8737_probe(struct snd_soc_component *component)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct wm8737_priv *wm8737 = snd_soc_component_get_drvdata(component);
540*4882a593Smuzhiyun 	int ret;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(wm8737->supplies),
543*4882a593Smuzhiyun 				    wm8737->supplies);
544*4882a593Smuzhiyun 	if (ret != 0) {
545*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to enable supplies: %d\n", ret);
546*4882a593Smuzhiyun 		goto err_get;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	ret = wm8737_reset(component);
550*4882a593Smuzhiyun 	if (ret < 0) {
551*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to issue reset\n");
552*4882a593Smuzhiyun 		goto err_enable;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8737_LEFT_PGA_VOLUME, WM8737_LVU,
556*4882a593Smuzhiyun 			    WM8737_LVU);
557*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM8737_RIGHT_PGA_VOLUME, WM8737_RVU,
558*4882a593Smuzhiyun 			    WM8737_RVU);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Bias level configuration will have done an extra enable */
563*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm8737->supplies), wm8737->supplies);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun err_enable:
568*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm8737->supplies), wm8737->supplies);
569*4882a593Smuzhiyun err_get:
570*4882a593Smuzhiyun 	return ret;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm8737 = {
574*4882a593Smuzhiyun 	.probe			= wm8737_probe,
575*4882a593Smuzhiyun 	.set_bias_level		= wm8737_set_bias_level,
576*4882a593Smuzhiyun 	.controls		= wm8737_snd_controls,
577*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(wm8737_snd_controls),
578*4882a593Smuzhiyun 	.dapm_widgets		= wm8737_dapm_widgets,
579*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(wm8737_dapm_widgets),
580*4882a593Smuzhiyun 	.dapm_routes		= intercon,
581*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(intercon),
582*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
583*4882a593Smuzhiyun 	.idle_bias_on		= 1,
584*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
585*4882a593Smuzhiyun 	.endianness		= 1,
586*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun static const struct of_device_id wm8737_of_match[] = {
590*4882a593Smuzhiyun 	{ .compatible = "wlf,wm8737", },
591*4882a593Smuzhiyun 	{ }
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wm8737_of_match);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun static const struct regmap_config wm8737_regmap = {
597*4882a593Smuzhiyun 	.reg_bits = 7,
598*4882a593Smuzhiyun 	.val_bits = 9,
599*4882a593Smuzhiyun 	.max_register = WM8737_MAX_REGISTER,
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	.reg_defaults = wm8737_reg_defaults,
602*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(wm8737_reg_defaults),
603*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	.volatile_reg = wm8737_volatile,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
wm8737_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)609*4882a593Smuzhiyun static int wm8737_i2c_probe(struct i2c_client *i2c,
610*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct wm8737_priv *wm8737;
613*4882a593Smuzhiyun 	int ret, i;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	wm8737 = devm_kzalloc(&i2c->dev, sizeof(struct wm8737_priv),
616*4882a593Smuzhiyun 			      GFP_KERNEL);
617*4882a593Smuzhiyun 	if (wm8737 == NULL)
618*4882a593Smuzhiyun 		return -ENOMEM;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8737->supplies); i++)
621*4882a593Smuzhiyun 		wm8737->supplies[i].supply = wm8737_supply_names[i];
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8737->supplies),
624*4882a593Smuzhiyun 				      wm8737->supplies);
625*4882a593Smuzhiyun 	if (ret != 0) {
626*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
627*4882a593Smuzhiyun 		return ret;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	wm8737->regmap = devm_regmap_init_i2c(i2c, &wm8737_regmap);
631*4882a593Smuzhiyun 	if (IS_ERR(wm8737->regmap))
632*4882a593Smuzhiyun 		return PTR_ERR(wm8737->regmap);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, wm8737);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev,
637*4882a593Smuzhiyun 				&soc_component_dev_wm8737, &wm8737_dai, 1);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	return ret;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static const struct i2c_device_id wm8737_i2c_id[] = {
644*4882a593Smuzhiyun 	{ "wm8737", 0 },
645*4882a593Smuzhiyun 	{ }
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm8737_i2c_id);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static struct i2c_driver wm8737_i2c_driver = {
650*4882a593Smuzhiyun 	.driver = {
651*4882a593Smuzhiyun 		.name = "wm8737",
652*4882a593Smuzhiyun 		.of_match_table = wm8737_of_match,
653*4882a593Smuzhiyun 	},
654*4882a593Smuzhiyun 	.probe =    wm8737_i2c_probe,
655*4882a593Smuzhiyun 	.id_table = wm8737_i2c_id,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun #endif
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
wm8737_spi_probe(struct spi_device * spi)660*4882a593Smuzhiyun static int wm8737_spi_probe(struct spi_device *spi)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	struct wm8737_priv *wm8737;
663*4882a593Smuzhiyun 	int ret, i;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	wm8737 = devm_kzalloc(&spi->dev, sizeof(struct wm8737_priv),
666*4882a593Smuzhiyun 			      GFP_KERNEL);
667*4882a593Smuzhiyun 	if (wm8737 == NULL)
668*4882a593Smuzhiyun 		return -ENOMEM;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm8737->supplies); i++)
671*4882a593Smuzhiyun 		wm8737->supplies[i].supply = wm8737_supply_names[i];
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&spi->dev, ARRAY_SIZE(wm8737->supplies),
674*4882a593Smuzhiyun 				      wm8737->supplies);
675*4882a593Smuzhiyun 	if (ret != 0) {
676*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to request supplies: %d\n", ret);
677*4882a593Smuzhiyun 		return ret;
678*4882a593Smuzhiyun 	}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	wm8737->regmap = devm_regmap_init_spi(spi, &wm8737_regmap);
681*4882a593Smuzhiyun 	if (IS_ERR(wm8737->regmap))
682*4882a593Smuzhiyun 		return PTR_ERR(wm8737->regmap);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	spi_set_drvdata(spi, wm8737);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&spi->dev,
687*4882a593Smuzhiyun 				&soc_component_dev_wm8737, &wm8737_dai, 1);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return ret;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static struct spi_driver wm8737_spi_driver = {
693*4882a593Smuzhiyun 	.driver = {
694*4882a593Smuzhiyun 		.name	= "wm8737",
695*4882a593Smuzhiyun 		.of_match_table = wm8737_of_match,
696*4882a593Smuzhiyun 	},
697*4882a593Smuzhiyun 	.probe		= wm8737_spi_probe,
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun #endif /* CONFIG_SPI_MASTER */
700*4882a593Smuzhiyun 
wm8737_modinit(void)701*4882a593Smuzhiyun static int __init wm8737_modinit(void)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	int ret;
704*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
705*4882a593Smuzhiyun 	ret = i2c_add_driver(&wm8737_i2c_driver);
706*4882a593Smuzhiyun 	if (ret != 0) {
707*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register WM8737 I2C driver: %d\n",
708*4882a593Smuzhiyun 		       ret);
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun #endif
711*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
712*4882a593Smuzhiyun 	ret = spi_register_driver(&wm8737_spi_driver);
713*4882a593Smuzhiyun 	if (ret != 0) {
714*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to register WM8737 SPI driver: %d\n",
715*4882a593Smuzhiyun 		       ret);
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun #endif
718*4882a593Smuzhiyun 	return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun module_init(wm8737_modinit);
721*4882a593Smuzhiyun 
wm8737_exit(void)722*4882a593Smuzhiyun static void __exit wm8737_exit(void)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun #if defined(CONFIG_SPI_MASTER)
725*4882a593Smuzhiyun 	spi_unregister_driver(&wm8737_spi_driver);
726*4882a593Smuzhiyun #endif
727*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C)
728*4882a593Smuzhiyun 	i2c_del_driver(&wm8737_i2c_driver);
729*4882a593Smuzhiyun #endif
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun module_exit(wm8737_exit);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM8737 driver");
734*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
735*4882a593Smuzhiyun MODULE_LICENSE("GPL");
736