1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * wm5100.c -- WM5100 ALSA SoC Audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011-2 Wolfson Microelectronics plc
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/gcd.h>
17*4882a593Smuzhiyun #include <linux/gpio/driver.h>
18*4882a593Smuzhiyun #include <linux/gpio.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <sound/core.h>
25*4882a593Smuzhiyun #include <sound/pcm.h>
26*4882a593Smuzhiyun #include <sound/pcm_params.h>
27*4882a593Smuzhiyun #include <sound/soc.h>
28*4882a593Smuzhiyun #include <sound/jack.h>
29*4882a593Smuzhiyun #include <sound/initval.h>
30*4882a593Smuzhiyun #include <sound/tlv.h>
31*4882a593Smuzhiyun #include <sound/wm5100.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "wm5100.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define WM5100_NUM_CORE_SUPPLIES 2
36*4882a593Smuzhiyun static const char *wm5100_core_supply_names[WM5100_NUM_CORE_SUPPLIES] = {
37*4882a593Smuzhiyun "DBVDD1",
38*4882a593Smuzhiyun "LDOVDD", /* If DCVDD is supplied externally specify as LDOVDD */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define WM5100_AIFS 3
42*4882a593Smuzhiyun #define WM5100_SYNC_SRS 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct wm5100_fll {
45*4882a593Smuzhiyun int fref;
46*4882a593Smuzhiyun int fout;
47*4882a593Smuzhiyun int src;
48*4882a593Smuzhiyun struct completion lock;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* codec private data */
52*4882a593Smuzhiyun struct wm5100_priv {
53*4882a593Smuzhiyun struct device *dev;
54*4882a593Smuzhiyun struct regmap *regmap;
55*4882a593Smuzhiyun struct snd_soc_component *component;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun struct regulator_bulk_data core_supplies[WM5100_NUM_CORE_SUPPLIES];
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun int rev;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun int sysclk;
62*4882a593Smuzhiyun int asyncclk;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun bool aif_async[WM5100_AIFS];
65*4882a593Smuzhiyun bool aif_symmetric[WM5100_AIFS];
66*4882a593Smuzhiyun int sr_ref[WM5100_SYNC_SRS];
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun bool out_ena[2];
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun struct snd_soc_jack *jack;
71*4882a593Smuzhiyun bool jack_detecting;
72*4882a593Smuzhiyun bool jack_mic;
73*4882a593Smuzhiyun int jack_mode;
74*4882a593Smuzhiyun int jack_flips;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct wm5100_fll fll[2];
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct wm5100_pdata pdata;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
81*4882a593Smuzhiyun struct gpio_chip gpio_chip;
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int wm5100_sr_code[] = {
86*4882a593Smuzhiyun 0,
87*4882a593Smuzhiyun 12000,
88*4882a593Smuzhiyun 24000,
89*4882a593Smuzhiyun 48000,
90*4882a593Smuzhiyun 96000,
91*4882a593Smuzhiyun 192000,
92*4882a593Smuzhiyun 384000,
93*4882a593Smuzhiyun 768000,
94*4882a593Smuzhiyun 0,
95*4882a593Smuzhiyun 11025,
96*4882a593Smuzhiyun 22050,
97*4882a593Smuzhiyun 44100,
98*4882a593Smuzhiyun 88200,
99*4882a593Smuzhiyun 176400,
100*4882a593Smuzhiyun 352800,
101*4882a593Smuzhiyun 705600,
102*4882a593Smuzhiyun 4000,
103*4882a593Smuzhiyun 8000,
104*4882a593Smuzhiyun 16000,
105*4882a593Smuzhiyun 32000,
106*4882a593Smuzhiyun 64000,
107*4882a593Smuzhiyun 128000,
108*4882a593Smuzhiyun 256000,
109*4882a593Smuzhiyun 512000,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static int wm5100_sr_regs[WM5100_SYNC_SRS] = {
113*4882a593Smuzhiyun WM5100_CLOCKING_4,
114*4882a593Smuzhiyun WM5100_CLOCKING_5,
115*4882a593Smuzhiyun WM5100_CLOCKING_6,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
wm5100_alloc_sr(struct snd_soc_component * component,int rate)118*4882a593Smuzhiyun static int wm5100_alloc_sr(struct snd_soc_component *component, int rate)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
121*4882a593Smuzhiyun int sr_code, sr_free, i;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
124*4882a593Smuzhiyun if (wm5100_sr_code[i] == rate)
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun if (i == ARRAY_SIZE(wm5100_sr_code)) {
127*4882a593Smuzhiyun dev_err(component->dev, "Unsupported sample rate: %dHz\n", rate);
128*4882a593Smuzhiyun return -EINVAL;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun sr_code = i;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if ((wm5100->sysclk % rate) == 0) {
133*4882a593Smuzhiyun /* Is this rate already in use? */
134*4882a593Smuzhiyun sr_free = -1;
135*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
136*4882a593Smuzhiyun if (!wm5100->sr_ref[i] && sr_free == -1) {
137*4882a593Smuzhiyun sr_free = i;
138*4882a593Smuzhiyun continue;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun if ((snd_soc_component_read(component, wm5100_sr_regs[i]) &
141*4882a593Smuzhiyun WM5100_SAMPLE_RATE_1_MASK) == sr_code)
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (i < ARRAY_SIZE(wm5100_sr_regs)) {
146*4882a593Smuzhiyun wm5100->sr_ref[i]++;
147*4882a593Smuzhiyun dev_dbg(component->dev, "SR %dHz, slot %d, ref %d\n",
148*4882a593Smuzhiyun rate, i, wm5100->sr_ref[i]);
149*4882a593Smuzhiyun return i;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (sr_free == -1) {
153*4882a593Smuzhiyun dev_err(component->dev, "All SR slots already in use\n");
154*4882a593Smuzhiyun return -EBUSY;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun dev_dbg(component->dev, "Allocating SR slot %d for %dHz\n",
158*4882a593Smuzhiyun sr_free, rate);
159*4882a593Smuzhiyun wm5100->sr_ref[sr_free]++;
160*4882a593Smuzhiyun snd_soc_component_update_bits(component, wm5100_sr_regs[sr_free],
161*4882a593Smuzhiyun WM5100_SAMPLE_RATE_1_MASK,
162*4882a593Smuzhiyun sr_code);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return sr_free;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun dev_err(component->dev,
168*4882a593Smuzhiyun "SR %dHz incompatible with %dHz SYSCLK and %dHz ASYNCCLK\n",
169*4882a593Smuzhiyun rate, wm5100->sysclk, wm5100->asyncclk);
170*4882a593Smuzhiyun return -EINVAL;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
wm5100_free_sr(struct snd_soc_component * component,int rate)174*4882a593Smuzhiyun static void wm5100_free_sr(struct snd_soc_component *component, int rate)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
177*4882a593Smuzhiyun int i, sr_code;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
180*4882a593Smuzhiyun if (wm5100_sr_code[i] == rate)
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun if (i == ARRAY_SIZE(wm5100_sr_code)) {
183*4882a593Smuzhiyun dev_err(component->dev, "Unsupported sample rate: %dHz\n", rate);
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun sr_code = wm5100_sr_code[i];
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
189*4882a593Smuzhiyun if (!wm5100->sr_ref[i])
190*4882a593Smuzhiyun continue;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if ((snd_soc_component_read(component, wm5100_sr_regs[i]) &
193*4882a593Smuzhiyun WM5100_SAMPLE_RATE_1_MASK) == sr_code)
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun if (i < ARRAY_SIZE(wm5100_sr_regs)) {
197*4882a593Smuzhiyun wm5100->sr_ref[i]--;
198*4882a593Smuzhiyun dev_dbg(component->dev, "Dereference SR %dHz, count now %d\n",
199*4882a593Smuzhiyun rate, wm5100->sr_ref[i]);
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun dev_warn(component->dev, "Freeing unreferenced sample rate %dHz\n",
202*4882a593Smuzhiyun rate);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
wm5100_reset(struct wm5100_priv * wm5100)206*4882a593Smuzhiyun static int wm5100_reset(struct wm5100_priv *wm5100)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun if (wm5100->pdata.reset) {
209*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.reset, 0);
210*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.reset, 1);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun return regmap_write(wm5100->regmap, WM5100_SOFTWARE_RESET, 0);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
219*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
220*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(mixer_tlv, -3200, 100, 0);
221*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
222*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const char *wm5100_mixer_texts[] = {
225*4882a593Smuzhiyun "None",
226*4882a593Smuzhiyun "Tone Generator 1",
227*4882a593Smuzhiyun "Tone Generator 2",
228*4882a593Smuzhiyun "AEC loopback",
229*4882a593Smuzhiyun "IN1L",
230*4882a593Smuzhiyun "IN1R",
231*4882a593Smuzhiyun "IN2L",
232*4882a593Smuzhiyun "IN2R",
233*4882a593Smuzhiyun "IN3L",
234*4882a593Smuzhiyun "IN3R",
235*4882a593Smuzhiyun "IN4L",
236*4882a593Smuzhiyun "IN4R",
237*4882a593Smuzhiyun "AIF1RX1",
238*4882a593Smuzhiyun "AIF1RX2",
239*4882a593Smuzhiyun "AIF1RX3",
240*4882a593Smuzhiyun "AIF1RX4",
241*4882a593Smuzhiyun "AIF1RX5",
242*4882a593Smuzhiyun "AIF1RX6",
243*4882a593Smuzhiyun "AIF1RX7",
244*4882a593Smuzhiyun "AIF1RX8",
245*4882a593Smuzhiyun "AIF2RX1",
246*4882a593Smuzhiyun "AIF2RX2",
247*4882a593Smuzhiyun "AIF3RX1",
248*4882a593Smuzhiyun "AIF3RX2",
249*4882a593Smuzhiyun "EQ1",
250*4882a593Smuzhiyun "EQ2",
251*4882a593Smuzhiyun "EQ3",
252*4882a593Smuzhiyun "EQ4",
253*4882a593Smuzhiyun "DRC1L",
254*4882a593Smuzhiyun "DRC1R",
255*4882a593Smuzhiyun "LHPF1",
256*4882a593Smuzhiyun "LHPF2",
257*4882a593Smuzhiyun "LHPF3",
258*4882a593Smuzhiyun "LHPF4",
259*4882a593Smuzhiyun "DSP1.1",
260*4882a593Smuzhiyun "DSP1.2",
261*4882a593Smuzhiyun "DSP1.3",
262*4882a593Smuzhiyun "DSP1.4",
263*4882a593Smuzhiyun "DSP1.5",
264*4882a593Smuzhiyun "DSP1.6",
265*4882a593Smuzhiyun "DSP2.1",
266*4882a593Smuzhiyun "DSP2.2",
267*4882a593Smuzhiyun "DSP2.3",
268*4882a593Smuzhiyun "DSP2.4",
269*4882a593Smuzhiyun "DSP2.5",
270*4882a593Smuzhiyun "DSP2.6",
271*4882a593Smuzhiyun "DSP3.1",
272*4882a593Smuzhiyun "DSP3.2",
273*4882a593Smuzhiyun "DSP3.3",
274*4882a593Smuzhiyun "DSP3.4",
275*4882a593Smuzhiyun "DSP3.5",
276*4882a593Smuzhiyun "DSP3.6",
277*4882a593Smuzhiyun "ASRC1L",
278*4882a593Smuzhiyun "ASRC1R",
279*4882a593Smuzhiyun "ASRC2L",
280*4882a593Smuzhiyun "ASRC2R",
281*4882a593Smuzhiyun "ISRC1INT1",
282*4882a593Smuzhiyun "ISRC1INT2",
283*4882a593Smuzhiyun "ISRC1INT3",
284*4882a593Smuzhiyun "ISRC1INT4",
285*4882a593Smuzhiyun "ISRC2INT1",
286*4882a593Smuzhiyun "ISRC2INT2",
287*4882a593Smuzhiyun "ISRC2INT3",
288*4882a593Smuzhiyun "ISRC2INT4",
289*4882a593Smuzhiyun "ISRC1DEC1",
290*4882a593Smuzhiyun "ISRC1DEC2",
291*4882a593Smuzhiyun "ISRC1DEC3",
292*4882a593Smuzhiyun "ISRC1DEC4",
293*4882a593Smuzhiyun "ISRC2DEC1",
294*4882a593Smuzhiyun "ISRC2DEC2",
295*4882a593Smuzhiyun "ISRC2DEC3",
296*4882a593Smuzhiyun "ISRC2DEC4",
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static int wm5100_mixer_values[] = {
300*4882a593Smuzhiyun 0x00,
301*4882a593Smuzhiyun 0x04, /* Tone */
302*4882a593Smuzhiyun 0x05,
303*4882a593Smuzhiyun 0x08, /* AEC */
304*4882a593Smuzhiyun 0x10, /* Input */
305*4882a593Smuzhiyun 0x11,
306*4882a593Smuzhiyun 0x12,
307*4882a593Smuzhiyun 0x13,
308*4882a593Smuzhiyun 0x14,
309*4882a593Smuzhiyun 0x15,
310*4882a593Smuzhiyun 0x16,
311*4882a593Smuzhiyun 0x17,
312*4882a593Smuzhiyun 0x20, /* AIF */
313*4882a593Smuzhiyun 0x21,
314*4882a593Smuzhiyun 0x22,
315*4882a593Smuzhiyun 0x23,
316*4882a593Smuzhiyun 0x24,
317*4882a593Smuzhiyun 0x25,
318*4882a593Smuzhiyun 0x26,
319*4882a593Smuzhiyun 0x27,
320*4882a593Smuzhiyun 0x28,
321*4882a593Smuzhiyun 0x29,
322*4882a593Smuzhiyun 0x30, /* AIF3 - check */
323*4882a593Smuzhiyun 0x31,
324*4882a593Smuzhiyun 0x50, /* EQ */
325*4882a593Smuzhiyun 0x51,
326*4882a593Smuzhiyun 0x52,
327*4882a593Smuzhiyun 0x53,
328*4882a593Smuzhiyun 0x54,
329*4882a593Smuzhiyun 0x58, /* DRC */
330*4882a593Smuzhiyun 0x59,
331*4882a593Smuzhiyun 0x60, /* LHPF1 */
332*4882a593Smuzhiyun 0x61, /* LHPF2 */
333*4882a593Smuzhiyun 0x62, /* LHPF3 */
334*4882a593Smuzhiyun 0x63, /* LHPF4 */
335*4882a593Smuzhiyun 0x68, /* DSP1 */
336*4882a593Smuzhiyun 0x69,
337*4882a593Smuzhiyun 0x6a,
338*4882a593Smuzhiyun 0x6b,
339*4882a593Smuzhiyun 0x6c,
340*4882a593Smuzhiyun 0x6d,
341*4882a593Smuzhiyun 0x70, /* DSP2 */
342*4882a593Smuzhiyun 0x71,
343*4882a593Smuzhiyun 0x72,
344*4882a593Smuzhiyun 0x73,
345*4882a593Smuzhiyun 0x74,
346*4882a593Smuzhiyun 0x75,
347*4882a593Smuzhiyun 0x78, /* DSP3 */
348*4882a593Smuzhiyun 0x79,
349*4882a593Smuzhiyun 0x7a,
350*4882a593Smuzhiyun 0x7b,
351*4882a593Smuzhiyun 0x7c,
352*4882a593Smuzhiyun 0x7d,
353*4882a593Smuzhiyun 0x90, /* ASRC1 */
354*4882a593Smuzhiyun 0x91,
355*4882a593Smuzhiyun 0x92, /* ASRC2 */
356*4882a593Smuzhiyun 0x93,
357*4882a593Smuzhiyun 0xa0, /* ISRC1DEC1 */
358*4882a593Smuzhiyun 0xa1,
359*4882a593Smuzhiyun 0xa2,
360*4882a593Smuzhiyun 0xa3,
361*4882a593Smuzhiyun 0xa4, /* ISRC1INT1 */
362*4882a593Smuzhiyun 0xa5,
363*4882a593Smuzhiyun 0xa6,
364*4882a593Smuzhiyun 0xa7,
365*4882a593Smuzhiyun 0xa8, /* ISRC2DEC1 */
366*4882a593Smuzhiyun 0xa9,
367*4882a593Smuzhiyun 0xaa,
368*4882a593Smuzhiyun 0xab,
369*4882a593Smuzhiyun 0xac, /* ISRC2INT1 */
370*4882a593Smuzhiyun 0xad,
371*4882a593Smuzhiyun 0xae,
372*4882a593Smuzhiyun 0xaf,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define WM5100_MIXER_CONTROLS(name, base) \
376*4882a593Smuzhiyun SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
377*4882a593Smuzhiyun WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
378*4882a593Smuzhiyun SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
379*4882a593Smuzhiyun WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
380*4882a593Smuzhiyun SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
381*4882a593Smuzhiyun WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
382*4882a593Smuzhiyun SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
383*4882a593Smuzhiyun WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #define WM5100_MUX_ENUM_DECL(name, reg) \
386*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, \
387*4882a593Smuzhiyun wm5100_mixer_texts, wm5100_mixer_values)
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun #define WM5100_MUX_CTL_DECL(name) \
390*4882a593Smuzhiyun const struct snd_kcontrol_new name##_mux = \
391*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", name##_enum)
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun #define WM5100_MIXER_ENUMS(name, base_reg) \
394*4882a593Smuzhiyun static WM5100_MUX_ENUM_DECL(name##_in1_enum, base_reg); \
395*4882a593Smuzhiyun static WM5100_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2); \
396*4882a593Smuzhiyun static WM5100_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4); \
397*4882a593Smuzhiyun static WM5100_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6); \
398*4882a593Smuzhiyun static WM5100_MUX_CTL_DECL(name##_in1); \
399*4882a593Smuzhiyun static WM5100_MUX_CTL_DECL(name##_in2); \
400*4882a593Smuzhiyun static WM5100_MUX_CTL_DECL(name##_in3); \
401*4882a593Smuzhiyun static WM5100_MUX_CTL_DECL(name##_in4)
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT1L, WM5100_OUT1LMIX_INPUT_1_SOURCE);
404*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT1R, WM5100_OUT1RMIX_INPUT_1_SOURCE);
405*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT2L, WM5100_OUT2LMIX_INPUT_1_SOURCE);
406*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT2R, WM5100_OUT2RMIX_INPUT_1_SOURCE);
407*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT3L, WM5100_OUT3LMIX_INPUT_1_SOURCE);
408*4882a593Smuzhiyun WM5100_MIXER_ENUMS(HPOUT3R, WM5100_OUT3RMIX_INPUT_1_SOURCE);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKOUTL, WM5100_OUT4LMIX_INPUT_1_SOURCE);
411*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKOUTR, WM5100_OUT4RMIX_INPUT_1_SOURCE);
412*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKDAT1L, WM5100_OUT5LMIX_INPUT_1_SOURCE);
413*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKDAT1R, WM5100_OUT5RMIX_INPUT_1_SOURCE);
414*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKDAT2L, WM5100_OUT6LMIX_INPUT_1_SOURCE);
415*4882a593Smuzhiyun WM5100_MIXER_ENUMS(SPKDAT2R, WM5100_OUT6RMIX_INPUT_1_SOURCE);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun WM5100_MIXER_ENUMS(PWM1, WM5100_PWM1MIX_INPUT_1_SOURCE);
418*4882a593Smuzhiyun WM5100_MIXER_ENUMS(PWM2, WM5100_PWM1MIX_INPUT_1_SOURCE);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
421*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
422*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX3, WM5100_AIF1TX3MIX_INPUT_1_SOURCE);
423*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX4, WM5100_AIF1TX4MIX_INPUT_1_SOURCE);
424*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX5, WM5100_AIF1TX5MIX_INPUT_1_SOURCE);
425*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX6, WM5100_AIF1TX6MIX_INPUT_1_SOURCE);
426*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX7, WM5100_AIF1TX7MIX_INPUT_1_SOURCE);
427*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF1TX8, WM5100_AIF1TX8MIX_INPUT_1_SOURCE);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF2TX1, WM5100_AIF2TX1MIX_INPUT_1_SOURCE);
430*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF2TX2, WM5100_AIF2TX2MIX_INPUT_1_SOURCE);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF3TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
433*4882a593Smuzhiyun WM5100_MIXER_ENUMS(AIF3TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun WM5100_MIXER_ENUMS(EQ1, WM5100_EQ1MIX_INPUT_1_SOURCE);
436*4882a593Smuzhiyun WM5100_MIXER_ENUMS(EQ2, WM5100_EQ2MIX_INPUT_1_SOURCE);
437*4882a593Smuzhiyun WM5100_MIXER_ENUMS(EQ3, WM5100_EQ3MIX_INPUT_1_SOURCE);
438*4882a593Smuzhiyun WM5100_MIXER_ENUMS(EQ4, WM5100_EQ4MIX_INPUT_1_SOURCE);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun WM5100_MIXER_ENUMS(DRC1L, WM5100_DRC1LMIX_INPUT_1_SOURCE);
441*4882a593Smuzhiyun WM5100_MIXER_ENUMS(DRC1R, WM5100_DRC1RMIX_INPUT_1_SOURCE);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun WM5100_MIXER_ENUMS(LHPF1, WM5100_HPLP1MIX_INPUT_1_SOURCE);
444*4882a593Smuzhiyun WM5100_MIXER_ENUMS(LHPF2, WM5100_HPLP2MIX_INPUT_1_SOURCE);
445*4882a593Smuzhiyun WM5100_MIXER_ENUMS(LHPF3, WM5100_HPLP3MIX_INPUT_1_SOURCE);
446*4882a593Smuzhiyun WM5100_MIXER_ENUMS(LHPF4, WM5100_HPLP4MIX_INPUT_1_SOURCE);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #define WM5100_MUX(name, ctrl) \
449*4882a593Smuzhiyun SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #define WM5100_MIXER_WIDGETS(name, name_str) \
452*4882a593Smuzhiyun WM5100_MUX(name_str " Input 1", &name##_in1_mux), \
453*4882a593Smuzhiyun WM5100_MUX(name_str " Input 2", &name##_in2_mux), \
454*4882a593Smuzhiyun WM5100_MUX(name_str " Input 3", &name##_in3_mux), \
455*4882a593Smuzhiyun WM5100_MUX(name_str " Input 4", &name##_in4_mux), \
456*4882a593Smuzhiyun SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun #define WM5100_MIXER_INPUT_ROUTES(name) \
459*4882a593Smuzhiyun { name, "Tone Generator 1", "Tone Generator 1" }, \
460*4882a593Smuzhiyun { name, "Tone Generator 2", "Tone Generator 2" }, \
461*4882a593Smuzhiyun { name, "IN1L", "IN1L PGA" }, \
462*4882a593Smuzhiyun { name, "IN1R", "IN1R PGA" }, \
463*4882a593Smuzhiyun { name, "IN2L", "IN2L PGA" }, \
464*4882a593Smuzhiyun { name, "IN2R", "IN2R PGA" }, \
465*4882a593Smuzhiyun { name, "IN3L", "IN3L PGA" }, \
466*4882a593Smuzhiyun { name, "IN3R", "IN3R PGA" }, \
467*4882a593Smuzhiyun { name, "IN4L", "IN4L PGA" }, \
468*4882a593Smuzhiyun { name, "IN4R", "IN4R PGA" }, \
469*4882a593Smuzhiyun { name, "AIF1RX1", "AIF1RX1" }, \
470*4882a593Smuzhiyun { name, "AIF1RX2", "AIF1RX2" }, \
471*4882a593Smuzhiyun { name, "AIF1RX3", "AIF1RX3" }, \
472*4882a593Smuzhiyun { name, "AIF1RX4", "AIF1RX4" }, \
473*4882a593Smuzhiyun { name, "AIF1RX5", "AIF1RX5" }, \
474*4882a593Smuzhiyun { name, "AIF1RX6", "AIF1RX6" }, \
475*4882a593Smuzhiyun { name, "AIF1RX7", "AIF1RX7" }, \
476*4882a593Smuzhiyun { name, "AIF1RX8", "AIF1RX8" }, \
477*4882a593Smuzhiyun { name, "AIF2RX1", "AIF2RX1" }, \
478*4882a593Smuzhiyun { name, "AIF2RX2", "AIF2RX2" }, \
479*4882a593Smuzhiyun { name, "AIF3RX1", "AIF3RX1" }, \
480*4882a593Smuzhiyun { name, "AIF3RX2", "AIF3RX2" }, \
481*4882a593Smuzhiyun { name, "EQ1", "EQ1" }, \
482*4882a593Smuzhiyun { name, "EQ2", "EQ2" }, \
483*4882a593Smuzhiyun { name, "EQ3", "EQ3" }, \
484*4882a593Smuzhiyun { name, "EQ4", "EQ4" }, \
485*4882a593Smuzhiyun { name, "DRC1L", "DRC1L" }, \
486*4882a593Smuzhiyun { name, "DRC1R", "DRC1R" }, \
487*4882a593Smuzhiyun { name, "LHPF1", "LHPF1" }, \
488*4882a593Smuzhiyun { name, "LHPF2", "LHPF2" }, \
489*4882a593Smuzhiyun { name, "LHPF3", "LHPF3" }, \
490*4882a593Smuzhiyun { name, "LHPF4", "LHPF4" }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun #define WM5100_MIXER_ROUTES(widget, name) \
493*4882a593Smuzhiyun { widget, NULL, name " Mixer" }, \
494*4882a593Smuzhiyun { name " Mixer", NULL, name " Input 1" }, \
495*4882a593Smuzhiyun { name " Mixer", NULL, name " Input 2" }, \
496*4882a593Smuzhiyun { name " Mixer", NULL, name " Input 3" }, \
497*4882a593Smuzhiyun { name " Mixer", NULL, name " Input 4" }, \
498*4882a593Smuzhiyun WM5100_MIXER_INPUT_ROUTES(name " Input 1"), \
499*4882a593Smuzhiyun WM5100_MIXER_INPUT_ROUTES(name " Input 2"), \
500*4882a593Smuzhiyun WM5100_MIXER_INPUT_ROUTES(name " Input 3"), \
501*4882a593Smuzhiyun WM5100_MIXER_INPUT_ROUTES(name " Input 4")
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static const char *wm5100_lhpf_mode_text[] = {
504*4882a593Smuzhiyun "Low-pass", "High-pass"
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm5100_lhpf1_mode,
508*4882a593Smuzhiyun WM5100_HPLPF1_1, WM5100_LHPF1_MODE_SHIFT,
509*4882a593Smuzhiyun wm5100_lhpf_mode_text);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm5100_lhpf2_mode,
512*4882a593Smuzhiyun WM5100_HPLPF2_1, WM5100_LHPF2_MODE_SHIFT,
513*4882a593Smuzhiyun wm5100_lhpf_mode_text);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm5100_lhpf3_mode,
516*4882a593Smuzhiyun WM5100_HPLPF3_1, WM5100_LHPF3_MODE_SHIFT,
517*4882a593Smuzhiyun wm5100_lhpf_mode_text);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm5100_lhpf4_mode,
520*4882a593Smuzhiyun WM5100_HPLPF4_1, WM5100_LHPF4_MODE_SHIFT,
521*4882a593Smuzhiyun wm5100_lhpf_mode_text);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const struct snd_kcontrol_new wm5100_snd_controls[] = {
524*4882a593Smuzhiyun SOC_SINGLE("IN1 High Performance Switch", WM5100_IN1L_CONTROL,
525*4882a593Smuzhiyun WM5100_IN1_OSR_SHIFT, 1, 0),
526*4882a593Smuzhiyun SOC_SINGLE("IN2 High Performance Switch", WM5100_IN2L_CONTROL,
527*4882a593Smuzhiyun WM5100_IN2_OSR_SHIFT, 1, 0),
528*4882a593Smuzhiyun SOC_SINGLE("IN3 High Performance Switch", WM5100_IN3L_CONTROL,
529*4882a593Smuzhiyun WM5100_IN3_OSR_SHIFT, 1, 0),
530*4882a593Smuzhiyun SOC_SINGLE("IN4 High Performance Switch", WM5100_IN4L_CONTROL,
531*4882a593Smuzhiyun WM5100_IN4_OSR_SHIFT, 1, 0),
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* Only applicable for analogue inputs */
534*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN1 Volume", WM5100_IN1L_CONTROL, WM5100_IN1R_CONTROL,
535*4882a593Smuzhiyun WM5100_IN1L_PGA_VOL_SHIFT, 94, 0, in_tlv),
536*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN2 Volume", WM5100_IN2L_CONTROL, WM5100_IN2R_CONTROL,
537*4882a593Smuzhiyun WM5100_IN2L_PGA_VOL_SHIFT, 94, 0, in_tlv),
538*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN3 Volume", WM5100_IN3L_CONTROL, WM5100_IN3R_CONTROL,
539*4882a593Smuzhiyun WM5100_IN3L_PGA_VOL_SHIFT, 94, 0, in_tlv),
540*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN4 Volume", WM5100_IN4L_CONTROL, WM5100_IN4R_CONTROL,
541*4882a593Smuzhiyun WM5100_IN4L_PGA_VOL_SHIFT, 94, 0, in_tlv),
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_1L,
544*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_VOL_SHIFT, 191,
545*4882a593Smuzhiyun 0, digital_tlv),
546*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_2L,
547*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_VOL_SHIFT, 191,
548*4882a593Smuzhiyun 0, digital_tlv),
549*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_3L,
550*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_VOL_SHIFT, 191,
551*4882a593Smuzhiyun 0, digital_tlv),
552*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN4 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_4L,
553*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_VOL_SHIFT, 191,
554*4882a593Smuzhiyun 0, digital_tlv),
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun SOC_DOUBLE_R("IN1 Switch", WM5100_ADC_DIGITAL_VOLUME_1L,
557*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_MUTE_SHIFT, 1, 1),
558*4882a593Smuzhiyun SOC_DOUBLE_R("IN2 Switch", WM5100_ADC_DIGITAL_VOLUME_2L,
559*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_MUTE_SHIFT, 1, 1),
560*4882a593Smuzhiyun SOC_DOUBLE_R("IN3 Switch", WM5100_ADC_DIGITAL_VOLUME_3L,
561*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_MUTE_SHIFT, 1, 1),
562*4882a593Smuzhiyun SOC_DOUBLE_R("IN4 Switch", WM5100_ADC_DIGITAL_VOLUME_4L,
563*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_MUTE_SHIFT, 1, 1),
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQ1 Coefficients", WM5100_EQ1_1, 20, WM5100_EQ1_ENA),
566*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQ2 Coefficients", WM5100_EQ2_1, 20, WM5100_EQ2_ENA),
567*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQ3 Coefficients", WM5100_EQ3_1, 20, WM5100_EQ3_ENA),
568*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQ4 Coefficients", WM5100_EQ4_1, 20, WM5100_EQ4_ENA),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun SND_SOC_BYTES_MASK("DRC Coefficients", WM5100_DRC1_CTRL1, 5,
571*4882a593Smuzhiyun WM5100_DRCL_ENA | WM5100_DRCR_ENA),
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun SND_SOC_BYTES("LHPF1 Coefficients", WM5100_HPLPF1_2, 1),
574*4882a593Smuzhiyun SND_SOC_BYTES("LHPF2 Coefficients", WM5100_HPLPF2_2, 1),
575*4882a593Smuzhiyun SND_SOC_BYTES("LHPF3 Coefficients", WM5100_HPLPF3_2, 1),
576*4882a593Smuzhiyun SND_SOC_BYTES("LHPF4 Coefficients", WM5100_HPLPF4_2, 1),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun SOC_SINGLE("HPOUT1 High Performance Switch", WM5100_OUT_VOLUME_1L,
579*4882a593Smuzhiyun WM5100_OUT1_OSR_SHIFT, 1, 0),
580*4882a593Smuzhiyun SOC_SINGLE("HPOUT2 High Performance Switch", WM5100_OUT_VOLUME_2L,
581*4882a593Smuzhiyun WM5100_OUT2_OSR_SHIFT, 1, 0),
582*4882a593Smuzhiyun SOC_SINGLE("HPOUT3 High Performance Switch", WM5100_OUT_VOLUME_3L,
583*4882a593Smuzhiyun WM5100_OUT3_OSR_SHIFT, 1, 0),
584*4882a593Smuzhiyun SOC_SINGLE("SPKOUT High Performance Switch", WM5100_OUT_VOLUME_4L,
585*4882a593Smuzhiyun WM5100_OUT4_OSR_SHIFT, 1, 0),
586*4882a593Smuzhiyun SOC_SINGLE("SPKDAT1 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_5L,
587*4882a593Smuzhiyun WM5100_OUT5_OSR_SHIFT, 1, 0),
588*4882a593Smuzhiyun SOC_SINGLE("SPKDAT2 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_6L,
589*4882a593Smuzhiyun WM5100_OUT6_OSR_SHIFT, 1, 0),
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_1L,
592*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_VOL_SHIFT, 159, 0,
593*4882a593Smuzhiyun digital_tlv),
594*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_2L,
595*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_VOL_SHIFT, 159, 0,
596*4882a593Smuzhiyun digital_tlv),
597*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT3 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_3L,
598*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_VOL_SHIFT, 159, 0,
599*4882a593Smuzhiyun digital_tlv),
600*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("SPKOUT Digital Volume", WM5100_DAC_DIGITAL_VOLUME_4L,
601*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_VOL_SHIFT, 159, 0,
602*4882a593Smuzhiyun digital_tlv),
603*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("SPKDAT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_5L,
604*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_VOL_SHIFT, 159, 0,
605*4882a593Smuzhiyun digital_tlv),
606*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("SPKDAT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_6L,
607*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_VOL_SHIFT, 159, 0,
608*4882a593Smuzhiyun digital_tlv),
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun SOC_DOUBLE_R("HPOUT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_1L,
611*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_MUTE_SHIFT, 1, 1),
612*4882a593Smuzhiyun SOC_DOUBLE_R("HPOUT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_2L,
613*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_MUTE_SHIFT, 1, 1),
614*4882a593Smuzhiyun SOC_DOUBLE_R("HPOUT3 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_3L,
615*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_MUTE_SHIFT, 1, 1),
616*4882a593Smuzhiyun SOC_DOUBLE_R("SPKOUT Digital Switch", WM5100_DAC_DIGITAL_VOLUME_4L,
617*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_MUTE_SHIFT, 1, 1),
618*4882a593Smuzhiyun SOC_DOUBLE_R("SPKDAT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_5L,
619*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_MUTE_SHIFT, 1, 1),
620*4882a593Smuzhiyun SOC_DOUBLE_R("SPKDAT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_6L,
621*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_MUTE_SHIFT, 1, 1),
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* FIXME: Only valid from -12dB to 0dB (52-64) */
624*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT1 Volume", WM5100_OUT_VOLUME_1L, WM5100_OUT_VOLUME_1R,
625*4882a593Smuzhiyun WM5100_OUT1L_PGA_VOL_SHIFT, 64, 0, out_tlv),
626*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT2 Volume", WM5100_OUT_VOLUME_2L, WM5100_OUT_VOLUME_2R,
627*4882a593Smuzhiyun WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
628*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPOUT3 Volume", WM5100_OUT_VOLUME_3L, WM5100_OUT_VOLUME_3R,
629*4882a593Smuzhiyun WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun SOC_DOUBLE("SPKDAT1 Switch", WM5100_PDM_SPK1_CTRL_1, WM5100_SPK1L_MUTE_SHIFT,
632*4882a593Smuzhiyun WM5100_SPK1R_MUTE_SHIFT, 1, 1),
633*4882a593Smuzhiyun SOC_DOUBLE("SPKDAT2 Switch", WM5100_PDM_SPK2_CTRL_1, WM5100_SPK2L_MUTE_SHIFT,
634*4882a593Smuzhiyun WM5100_SPK2R_MUTE_SHIFT, 1, 1),
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ1 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ1_B1_GAIN_SHIFT,
637*4882a593Smuzhiyun 24, 0, eq_tlv),
638*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ1 Band 2 Volume", WM5100_EQ1_1, WM5100_EQ1_B2_GAIN_SHIFT,
639*4882a593Smuzhiyun 24, 0, eq_tlv),
640*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ1 Band 3 Volume", WM5100_EQ1_1, WM5100_EQ1_B3_GAIN_SHIFT,
641*4882a593Smuzhiyun 24, 0, eq_tlv),
642*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ1 Band 4 Volume", WM5100_EQ1_2, WM5100_EQ1_B4_GAIN_SHIFT,
643*4882a593Smuzhiyun 24, 0, eq_tlv),
644*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ1 Band 5 Volume", WM5100_EQ1_2, WM5100_EQ1_B5_GAIN_SHIFT,
645*4882a593Smuzhiyun 24, 0, eq_tlv),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ2 Band 1 Volume", WM5100_EQ2_1, WM5100_EQ2_B1_GAIN_SHIFT,
648*4882a593Smuzhiyun 24, 0, eq_tlv),
649*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ2 Band 2 Volume", WM5100_EQ2_1, WM5100_EQ2_B2_GAIN_SHIFT,
650*4882a593Smuzhiyun 24, 0, eq_tlv),
651*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ2 Band 3 Volume", WM5100_EQ2_1, WM5100_EQ2_B3_GAIN_SHIFT,
652*4882a593Smuzhiyun 24, 0, eq_tlv),
653*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ2 Band 4 Volume", WM5100_EQ2_2, WM5100_EQ2_B4_GAIN_SHIFT,
654*4882a593Smuzhiyun 24, 0, eq_tlv),
655*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ2 Band 5 Volume", WM5100_EQ2_2, WM5100_EQ2_B5_GAIN_SHIFT,
656*4882a593Smuzhiyun 24, 0, eq_tlv),
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ3 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ3_B1_GAIN_SHIFT,
659*4882a593Smuzhiyun 24, 0, eq_tlv),
660*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ3 Band 2 Volume", WM5100_EQ3_1, WM5100_EQ3_B2_GAIN_SHIFT,
661*4882a593Smuzhiyun 24, 0, eq_tlv),
662*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ3 Band 3 Volume", WM5100_EQ3_1, WM5100_EQ3_B3_GAIN_SHIFT,
663*4882a593Smuzhiyun 24, 0, eq_tlv),
664*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ3 Band 4 Volume", WM5100_EQ3_2, WM5100_EQ3_B4_GAIN_SHIFT,
665*4882a593Smuzhiyun 24, 0, eq_tlv),
666*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ3 Band 5 Volume", WM5100_EQ3_2, WM5100_EQ3_B5_GAIN_SHIFT,
667*4882a593Smuzhiyun 24, 0, eq_tlv),
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ4 Band 1 Volume", WM5100_EQ4_1, WM5100_EQ4_B1_GAIN_SHIFT,
670*4882a593Smuzhiyun 24, 0, eq_tlv),
671*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ4 Band 2 Volume", WM5100_EQ4_1, WM5100_EQ4_B2_GAIN_SHIFT,
672*4882a593Smuzhiyun 24, 0, eq_tlv),
673*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ4 Band 3 Volume", WM5100_EQ4_1, WM5100_EQ4_B3_GAIN_SHIFT,
674*4882a593Smuzhiyun 24, 0, eq_tlv),
675*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ4 Band 4 Volume", WM5100_EQ4_2, WM5100_EQ4_B4_GAIN_SHIFT,
676*4882a593Smuzhiyun 24, 0, eq_tlv),
677*4882a593Smuzhiyun SOC_SINGLE_TLV("EQ4 Band 5 Volume", WM5100_EQ4_2, WM5100_EQ4_B5_GAIN_SHIFT,
678*4882a593Smuzhiyun 24, 0, eq_tlv),
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun SOC_ENUM("LHPF1 Mode", wm5100_lhpf1_mode),
681*4882a593Smuzhiyun SOC_ENUM("LHPF2 Mode", wm5100_lhpf2_mode),
682*4882a593Smuzhiyun SOC_ENUM("LHPF3 Mode", wm5100_lhpf3_mode),
683*4882a593Smuzhiyun SOC_ENUM("LHPF4 Mode", wm5100_lhpf4_mode),
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT1L", WM5100_OUT1LMIX_INPUT_1_SOURCE),
686*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT1R", WM5100_OUT1RMIX_INPUT_1_SOURCE),
687*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT2L", WM5100_OUT2LMIX_INPUT_1_SOURCE),
688*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT2R", WM5100_OUT2RMIX_INPUT_1_SOURCE),
689*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT3L", WM5100_OUT3LMIX_INPUT_1_SOURCE),
690*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("HPOUT3R", WM5100_OUT3RMIX_INPUT_1_SOURCE),
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKOUTL", WM5100_OUT4LMIX_INPUT_1_SOURCE),
693*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKOUTR", WM5100_OUT4RMIX_INPUT_1_SOURCE),
694*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKDAT1L", WM5100_OUT5LMIX_INPUT_1_SOURCE),
695*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKDAT1R", WM5100_OUT5RMIX_INPUT_1_SOURCE),
696*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKDAT2L", WM5100_OUT6LMIX_INPUT_1_SOURCE),
697*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("SPKDAT2R", WM5100_OUT6RMIX_INPUT_1_SOURCE),
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("PWM1", WM5100_PWM1MIX_INPUT_1_SOURCE),
700*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("PWM2", WM5100_PWM2MIX_INPUT_1_SOURCE),
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX1", WM5100_AIF1TX1MIX_INPUT_1_SOURCE),
703*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX2", WM5100_AIF1TX2MIX_INPUT_1_SOURCE),
704*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX3", WM5100_AIF1TX3MIX_INPUT_1_SOURCE),
705*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX4", WM5100_AIF1TX4MIX_INPUT_1_SOURCE),
706*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX5", WM5100_AIF1TX5MIX_INPUT_1_SOURCE),
707*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX6", WM5100_AIF1TX6MIX_INPUT_1_SOURCE),
708*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX7", WM5100_AIF1TX7MIX_INPUT_1_SOURCE),
709*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF1TX8", WM5100_AIF1TX8MIX_INPUT_1_SOURCE),
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF2TX1", WM5100_AIF2TX1MIX_INPUT_1_SOURCE),
712*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF2TX2", WM5100_AIF2TX2MIX_INPUT_1_SOURCE),
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF3TX1", WM5100_AIF3TX1MIX_INPUT_1_SOURCE),
715*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("AIF3TX2", WM5100_AIF3TX2MIX_INPUT_1_SOURCE),
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("EQ1", WM5100_EQ1MIX_INPUT_1_SOURCE),
718*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("EQ2", WM5100_EQ2MIX_INPUT_1_SOURCE),
719*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("EQ3", WM5100_EQ3MIX_INPUT_1_SOURCE),
720*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("EQ4", WM5100_EQ4MIX_INPUT_1_SOURCE),
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("DRC1L", WM5100_DRC1LMIX_INPUT_1_SOURCE),
723*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("DRC1R", WM5100_DRC1RMIX_INPUT_1_SOURCE),
724*4882a593Smuzhiyun SND_SOC_BYTES_MASK("DRC", WM5100_DRC1_CTRL1, 5,
725*4882a593Smuzhiyun WM5100_DRCL_ENA | WM5100_DRCR_ENA),
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("LHPF1", WM5100_HPLP1MIX_INPUT_1_SOURCE),
728*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("LHPF2", WM5100_HPLP2MIX_INPUT_1_SOURCE),
729*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("LHPF3", WM5100_HPLP3MIX_INPUT_1_SOURCE),
730*4882a593Smuzhiyun WM5100_MIXER_CONTROLS("LHPF4", WM5100_HPLP4MIX_INPUT_1_SOURCE),
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun
wm5100_seq_notifier(struct snd_soc_component * component,enum snd_soc_dapm_type event,int subseq)733*4882a593Smuzhiyun static void wm5100_seq_notifier(struct snd_soc_component *component,
734*4882a593Smuzhiyun enum snd_soc_dapm_type event, int subseq)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
737*4882a593Smuzhiyun u16 val, expect, i;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* Wait for the outputs to flag themselves as enabled */
740*4882a593Smuzhiyun if (wm5100->out_ena[0]) {
741*4882a593Smuzhiyun expect = snd_soc_component_read(component, WM5100_CHANNEL_ENABLES_1);
742*4882a593Smuzhiyun for (i = 0; i < 200; i++) {
743*4882a593Smuzhiyun val = snd_soc_component_read(component, WM5100_OUTPUT_STATUS_1);
744*4882a593Smuzhiyun if (val == expect) {
745*4882a593Smuzhiyun wm5100->out_ena[0] = false;
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun if (i == 200) {
750*4882a593Smuzhiyun dev_err(component->dev, "Timeout waiting for OUTPUT1 %x\n",
751*4882a593Smuzhiyun expect);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (wm5100->out_ena[1]) {
756*4882a593Smuzhiyun expect = snd_soc_component_read(component, WM5100_OUTPUT_ENABLES_2);
757*4882a593Smuzhiyun for (i = 0; i < 200; i++) {
758*4882a593Smuzhiyun val = snd_soc_component_read(component, WM5100_OUTPUT_STATUS_2);
759*4882a593Smuzhiyun if (val == expect) {
760*4882a593Smuzhiyun wm5100->out_ena[1] = false;
761*4882a593Smuzhiyun break;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun if (i == 200) {
765*4882a593Smuzhiyun dev_err(component->dev, "Timeout waiting for OUTPUT2 %x\n",
766*4882a593Smuzhiyun expect);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
wm5100_out_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)771*4882a593Smuzhiyun static int wm5100_out_ev(struct snd_soc_dapm_widget *w,
772*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
773*4882a593Smuzhiyun int event)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
776*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun switch (w->reg) {
779*4882a593Smuzhiyun case WM5100_CHANNEL_ENABLES_1:
780*4882a593Smuzhiyun wm5100->out_ena[0] = true;
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun case WM5100_OUTPUT_ENABLES_2:
783*4882a593Smuzhiyun wm5100->out_ena[0] = true;
784*4882a593Smuzhiyun break;
785*4882a593Smuzhiyun default:
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
wm5100_log_status3(struct wm5100_priv * wm5100,int val)792*4882a593Smuzhiyun static void wm5100_log_status3(struct wm5100_priv *wm5100, int val)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun if (val & WM5100_SPK_SHUTDOWN_WARN_EINT)
795*4882a593Smuzhiyun dev_crit(wm5100->dev, "Speaker shutdown warning\n");
796*4882a593Smuzhiyun if (val & WM5100_SPK_SHUTDOWN_EINT)
797*4882a593Smuzhiyun dev_crit(wm5100->dev, "Speaker shutdown\n");
798*4882a593Smuzhiyun if (val & WM5100_CLKGEN_ERR_EINT)
799*4882a593Smuzhiyun dev_crit(wm5100->dev, "SYSCLK underclocked\n");
800*4882a593Smuzhiyun if (val & WM5100_CLKGEN_ERR_ASYNC_EINT)
801*4882a593Smuzhiyun dev_crit(wm5100->dev, "ASYNCCLK underclocked\n");
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
wm5100_log_status4(struct wm5100_priv * wm5100,int val)804*4882a593Smuzhiyun static void wm5100_log_status4(struct wm5100_priv *wm5100, int val)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun if (val & WM5100_AIF3_ERR_EINT)
807*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF3 configuration error\n");
808*4882a593Smuzhiyun if (val & WM5100_AIF2_ERR_EINT)
809*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF2 configuration error\n");
810*4882a593Smuzhiyun if (val & WM5100_AIF1_ERR_EINT)
811*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF1 configuration error\n");
812*4882a593Smuzhiyun if (val & WM5100_CTRLIF_ERR_EINT)
813*4882a593Smuzhiyun dev_err(wm5100->dev, "Control interface error\n");
814*4882a593Smuzhiyun if (val & WM5100_ISRC2_UNDERCLOCKED_EINT)
815*4882a593Smuzhiyun dev_err(wm5100->dev, "ISRC2 underclocked\n");
816*4882a593Smuzhiyun if (val & WM5100_ISRC1_UNDERCLOCKED_EINT)
817*4882a593Smuzhiyun dev_err(wm5100->dev, "ISRC1 underclocked\n");
818*4882a593Smuzhiyun if (val & WM5100_FX_UNDERCLOCKED_EINT)
819*4882a593Smuzhiyun dev_err(wm5100->dev, "FX underclocked\n");
820*4882a593Smuzhiyun if (val & WM5100_AIF3_UNDERCLOCKED_EINT)
821*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF3 underclocked\n");
822*4882a593Smuzhiyun if (val & WM5100_AIF2_UNDERCLOCKED_EINT)
823*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF2 underclocked\n");
824*4882a593Smuzhiyun if (val & WM5100_AIF1_UNDERCLOCKED_EINT)
825*4882a593Smuzhiyun dev_err(wm5100->dev, "AIF1 underclocked\n");
826*4882a593Smuzhiyun if (val & WM5100_ASRC_UNDERCLOCKED_EINT)
827*4882a593Smuzhiyun dev_err(wm5100->dev, "ASRC underclocked\n");
828*4882a593Smuzhiyun if (val & WM5100_DAC_UNDERCLOCKED_EINT)
829*4882a593Smuzhiyun dev_err(wm5100->dev, "DAC underclocked\n");
830*4882a593Smuzhiyun if (val & WM5100_ADC_UNDERCLOCKED_EINT)
831*4882a593Smuzhiyun dev_err(wm5100->dev, "ADC underclocked\n");
832*4882a593Smuzhiyun if (val & WM5100_MIXER_UNDERCLOCKED_EINT)
833*4882a593Smuzhiyun dev_err(wm5100->dev, "Mixer underclocked\n");
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
wm5100_post_ev(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)836*4882a593Smuzhiyun static int wm5100_post_ev(struct snd_soc_dapm_widget *w,
837*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
838*4882a593Smuzhiyun int event)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
841*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
842*4882a593Smuzhiyun int ret;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM5100_INTERRUPT_RAW_STATUS_3);
845*4882a593Smuzhiyun ret &= WM5100_SPK_SHUTDOWN_WARN_STS |
846*4882a593Smuzhiyun WM5100_SPK_SHUTDOWN_STS | WM5100_CLKGEN_ERR_STS |
847*4882a593Smuzhiyun WM5100_CLKGEN_ERR_ASYNC_STS;
848*4882a593Smuzhiyun wm5100_log_status3(wm5100, ret);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun ret = snd_soc_component_read(component, WM5100_INTERRUPT_RAW_STATUS_4);
851*4882a593Smuzhiyun wm5100_log_status4(wm5100, ret);
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm5100_dapm_widgets[] = {
857*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SYSCLK", WM5100_CLOCKING_3, WM5100_SYSCLK_ENA_SHIFT, 0,
858*4882a593Smuzhiyun NULL, 0),
859*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ASYNCCLK", WM5100_CLOCKING_6, WM5100_ASYNC_CLK_ENA_SHIFT,
860*4882a593Smuzhiyun 0, NULL, 0),
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
863*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("DBVDD2", 0, 0),
864*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("DBVDD3", 0, 0),
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP1", WM5100_HP_CHARGE_PUMP_1, WM5100_CP1_ENA_SHIFT, 0,
867*4882a593Smuzhiyun NULL, 0),
868*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP2", WM5100_MIC_CHARGE_PUMP_1, WM5100_CP2_ENA_SHIFT, 0,
869*4882a593Smuzhiyun NULL, 0),
870*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP2 Active", WM5100_MIC_CHARGE_PUMP_1,
871*4882a593Smuzhiyun WM5100_CP2_BYPASS_SHIFT, 1, NULL, 0),
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS1", WM5100_MIC_BIAS_CTRL_1, WM5100_MICB1_ENA_SHIFT,
874*4882a593Smuzhiyun 0, NULL, 0),
875*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS2", WM5100_MIC_BIAS_CTRL_2, WM5100_MICB2_ENA_SHIFT,
876*4882a593Smuzhiyun 0, NULL, 0),
877*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS3", WM5100_MIC_BIAS_CTRL_3, WM5100_MICB3_ENA_SHIFT,
878*4882a593Smuzhiyun 0, NULL, 0),
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1L"),
881*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1R"),
882*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2L"),
883*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2R"),
884*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3L"),
885*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3R"),
886*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN4L"),
887*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN4R"),
888*4882a593Smuzhiyun SND_SOC_DAPM_SIGGEN("TONE"),
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN1L PGA", WM5100_INPUT_ENABLES, WM5100_IN1L_ENA_SHIFT, 0,
891*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
892*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN1R PGA", WM5100_INPUT_ENABLES, WM5100_IN1R_ENA_SHIFT, 0,
893*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
894*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN2L PGA", WM5100_INPUT_ENABLES, WM5100_IN2L_ENA_SHIFT, 0,
895*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
896*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN2R PGA", WM5100_INPUT_ENABLES, WM5100_IN2R_ENA_SHIFT, 0,
897*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
898*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN3L PGA", WM5100_INPUT_ENABLES, WM5100_IN3L_ENA_SHIFT, 0,
899*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
900*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN3R PGA", WM5100_INPUT_ENABLES, WM5100_IN3R_ENA_SHIFT, 0,
901*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
902*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN4L PGA", WM5100_INPUT_ENABLES, WM5100_IN4L_ENA_SHIFT, 0,
903*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
904*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("IN4R PGA", WM5100_INPUT_ENABLES, WM5100_IN4R_ENA_SHIFT, 0,
905*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Tone Generator 1", WM5100_TONE_GENERATOR_1,
908*4882a593Smuzhiyun WM5100_TONE1_ENA_SHIFT, 0, NULL, 0),
909*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Tone Generator 2", WM5100_TONE_GENERATOR_1,
910*4882a593Smuzhiyun WM5100_TONE2_ENA_SHIFT, 0, NULL, 0),
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 0,
913*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX1_ENA_SHIFT, 0),
914*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 1,
915*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX2_ENA_SHIFT, 0),
916*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 2,
917*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX3_ENA_SHIFT, 0),
918*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 3,
919*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX4_ENA_SHIFT, 0),
920*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 4,
921*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX5_ENA_SHIFT, 0),
922*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX6", "AIF1 Playback", 5,
923*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX6_ENA_SHIFT, 0),
924*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX7", "AIF1 Playback", 6,
925*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX7_ENA_SHIFT, 0),
926*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX8", "AIF1 Playback", 7,
927*4882a593Smuzhiyun WM5100_AUDIO_IF_1_27, WM5100_AIF1RX8_ENA_SHIFT, 0),
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
930*4882a593Smuzhiyun WM5100_AUDIO_IF_2_27, WM5100_AIF2RX1_ENA_SHIFT, 0),
931*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF2RX2", "AIF2 Playback", 1,
932*4882a593Smuzhiyun WM5100_AUDIO_IF_2_27, WM5100_AIF2RX2_ENA_SHIFT, 0),
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF3RX1", "AIF3 Playback", 0,
935*4882a593Smuzhiyun WM5100_AUDIO_IF_3_27, WM5100_AIF3RX1_ENA_SHIFT, 0),
936*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF3RX2", "AIF3 Playback", 1,
937*4882a593Smuzhiyun WM5100_AUDIO_IF_3_27, WM5100_AIF3RX2_ENA_SHIFT, 0),
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 0,
940*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX1_ENA_SHIFT, 0),
941*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 1,
942*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX2_ENA_SHIFT, 0),
943*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 2,
944*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX3_ENA_SHIFT, 0),
945*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 3,
946*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX4_ENA_SHIFT, 0),
947*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 4,
948*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX5_ENA_SHIFT, 0),
949*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX6", "AIF1 Capture", 5,
950*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX6_ENA_SHIFT, 0),
951*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX7", "AIF1 Capture", 6,
952*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX7_ENA_SHIFT, 0),
953*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX8", "AIF1 Capture", 7,
954*4882a593Smuzhiyun WM5100_AUDIO_IF_1_26, WM5100_AIF1TX8_ENA_SHIFT, 0),
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
957*4882a593Smuzhiyun WM5100_AUDIO_IF_2_26, WM5100_AIF2TX1_ENA_SHIFT, 0),
958*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2TX2", "AIF2 Capture", 1,
959*4882a593Smuzhiyun WM5100_AUDIO_IF_2_26, WM5100_AIF2TX2_ENA_SHIFT, 0),
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF3TX1", "AIF3 Capture", 0,
962*4882a593Smuzhiyun WM5100_AUDIO_IF_3_26, WM5100_AIF3TX1_ENA_SHIFT, 0),
963*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF3TX2", "AIF3 Capture", 1,
964*4882a593Smuzhiyun WM5100_AUDIO_IF_3_26, WM5100_AIF3TX2_ENA_SHIFT, 0),
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT6L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6L_ENA_SHIFT, 0,
967*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
968*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT6R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6R_ENA_SHIFT, 0,
969*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
970*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT5L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5L_ENA_SHIFT, 0,
971*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
972*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT5R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5R_ENA_SHIFT, 0,
973*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
974*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT4L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4L_ENA_SHIFT, 0,
975*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
976*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT4R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4R_ENA_SHIFT, 0,
977*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
978*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT3L", WM5100_CHANNEL_ENABLES_1, WM5100_HP3L_ENA_SHIFT, 0,
979*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
980*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT3R", WM5100_CHANNEL_ENABLES_1, WM5100_HP3R_ENA_SHIFT, 0,
981*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
982*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT2L", WM5100_CHANNEL_ENABLES_1, WM5100_HP2L_ENA_SHIFT, 0,
983*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
984*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT2R", WM5100_CHANNEL_ENABLES_1, WM5100_HP2R_ENA_SHIFT, 0,
985*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
986*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT1L", WM5100_CHANNEL_ENABLES_1, WM5100_HP1L_ENA_SHIFT, 0,
987*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
988*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("OUT1R", WM5100_CHANNEL_ENABLES_1, WM5100_HP1R_ENA_SHIFT, 0,
989*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
990*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("PWM1 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM1_ENA_SHIFT, 0,
991*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
992*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("PWM2 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM2_ENA_SHIFT, 0,
993*4882a593Smuzhiyun NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQ1", WM5100_EQ1_1, WM5100_EQ1_ENA_SHIFT, 0, NULL, 0),
996*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQ2", WM5100_EQ2_1, WM5100_EQ2_ENA_SHIFT, 0, NULL, 0),
997*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQ3", WM5100_EQ3_1, WM5100_EQ3_ENA_SHIFT, 0, NULL, 0),
998*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQ4", WM5100_EQ4_1, WM5100_EQ4_ENA_SHIFT, 0, NULL, 0),
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DRC1L", WM5100_DRC1_CTRL1, WM5100_DRCL_ENA_SHIFT, 0,
1001*4882a593Smuzhiyun NULL, 0),
1002*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DRC1R", WM5100_DRC1_CTRL1, WM5100_DRCR_ENA_SHIFT, 0,
1003*4882a593Smuzhiyun NULL, 0),
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF1", WM5100_HPLPF1_1, WM5100_LHPF1_ENA_SHIFT, 0,
1006*4882a593Smuzhiyun NULL, 0),
1007*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF2", WM5100_HPLPF2_1, WM5100_LHPF2_ENA_SHIFT, 0,
1008*4882a593Smuzhiyun NULL, 0),
1009*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF3", WM5100_HPLPF3_1, WM5100_LHPF3_ENA_SHIFT, 0,
1010*4882a593Smuzhiyun NULL, 0),
1011*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF4", WM5100_HPLPF4_1, WM5100_LHPF4_ENA_SHIFT, 0,
1012*4882a593Smuzhiyun NULL, 0),
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(EQ1, "EQ1"),
1015*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(EQ2, "EQ2"),
1016*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(EQ3, "EQ3"),
1017*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(EQ4, "EQ4"),
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(DRC1L, "DRC1L"),
1020*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(DRC1R, "DRC1R"),
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(LHPF1, "LHPF1"),
1023*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(LHPF2, "LHPF2"),
1024*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(LHPF3, "LHPF3"),
1025*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(LHPF4, "LHPF4"),
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1028*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1029*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1030*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1031*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1032*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1033*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX7, "AIF1TX7"),
1034*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF1TX8, "AIF1TX8"),
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF2TX1, "AIF2TX1"),
1037*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF2TX2, "AIF2TX2"),
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF3TX1, "AIF3TX1"),
1040*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(AIF3TX2, "AIF3TX2"),
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT1L, "HPOUT1L"),
1043*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT1R, "HPOUT1R"),
1044*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT2L, "HPOUT2L"),
1045*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT2R, "HPOUT2R"),
1046*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT3L, "HPOUT3L"),
1047*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(HPOUT3R, "HPOUT3R"),
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKOUTL, "SPKOUTL"),
1050*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKOUTR, "SPKOUTR"),
1051*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKDAT1L, "SPKDAT1L"),
1052*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKDAT1R, "SPKDAT1R"),
1053*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKDAT2L, "SPKDAT2L"),
1054*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(SPKDAT2R, "SPKDAT2R"),
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(PWM1, "PWM1"),
1057*4882a593Smuzhiyun WM5100_MIXER_WIDGETS(PWM2, "PWM2"),
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1060*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1061*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1062*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1063*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT3L"),
1064*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOUT3R"),
1065*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTL"),
1066*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTR"),
1067*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKDAT1"),
1068*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKDAT2"),
1069*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PWM1"),
1070*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PWM2"),
1071*4882a593Smuzhiyun };
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* We register a _POST event if we don't have IRQ support so we can
1074*4882a593Smuzhiyun * look at the error status from the CODEC - if we've got the IRQ
1075*4882a593Smuzhiyun * hooked up then we will get prompted to look by an interrupt.
1076*4882a593Smuzhiyun */
1077*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm5100_dapm_widgets_noirq[] = {
1078*4882a593Smuzhiyun SND_SOC_DAPM_POST("Post", wm5100_post_ev),
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm5100_dapm_routes[] = {
1082*4882a593Smuzhiyun { "CP1", NULL, "CPVDD" },
1083*4882a593Smuzhiyun { "CP2 Active", NULL, "CPVDD" },
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun { "IN1L", NULL, "SYSCLK" },
1086*4882a593Smuzhiyun { "IN1R", NULL, "SYSCLK" },
1087*4882a593Smuzhiyun { "IN2L", NULL, "SYSCLK" },
1088*4882a593Smuzhiyun { "IN2R", NULL, "SYSCLK" },
1089*4882a593Smuzhiyun { "IN3L", NULL, "SYSCLK" },
1090*4882a593Smuzhiyun { "IN3R", NULL, "SYSCLK" },
1091*4882a593Smuzhiyun { "IN4L", NULL, "SYSCLK" },
1092*4882a593Smuzhiyun { "IN4R", NULL, "SYSCLK" },
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun { "OUT1L", NULL, "SYSCLK" },
1095*4882a593Smuzhiyun { "OUT1R", NULL, "SYSCLK" },
1096*4882a593Smuzhiyun { "OUT2L", NULL, "SYSCLK" },
1097*4882a593Smuzhiyun { "OUT2R", NULL, "SYSCLK" },
1098*4882a593Smuzhiyun { "OUT3L", NULL, "SYSCLK" },
1099*4882a593Smuzhiyun { "OUT3R", NULL, "SYSCLK" },
1100*4882a593Smuzhiyun { "OUT4L", NULL, "SYSCLK" },
1101*4882a593Smuzhiyun { "OUT4R", NULL, "SYSCLK" },
1102*4882a593Smuzhiyun { "OUT5L", NULL, "SYSCLK" },
1103*4882a593Smuzhiyun { "OUT5R", NULL, "SYSCLK" },
1104*4882a593Smuzhiyun { "OUT6L", NULL, "SYSCLK" },
1105*4882a593Smuzhiyun { "OUT6R", NULL, "SYSCLK" },
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun { "AIF1RX1", NULL, "SYSCLK" },
1108*4882a593Smuzhiyun { "AIF1RX2", NULL, "SYSCLK" },
1109*4882a593Smuzhiyun { "AIF1RX3", NULL, "SYSCLK" },
1110*4882a593Smuzhiyun { "AIF1RX4", NULL, "SYSCLK" },
1111*4882a593Smuzhiyun { "AIF1RX5", NULL, "SYSCLK" },
1112*4882a593Smuzhiyun { "AIF1RX6", NULL, "SYSCLK" },
1113*4882a593Smuzhiyun { "AIF1RX7", NULL, "SYSCLK" },
1114*4882a593Smuzhiyun { "AIF1RX8", NULL, "SYSCLK" },
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun { "AIF2RX1", NULL, "SYSCLK" },
1117*4882a593Smuzhiyun { "AIF2RX1", NULL, "DBVDD2" },
1118*4882a593Smuzhiyun { "AIF2RX2", NULL, "SYSCLK" },
1119*4882a593Smuzhiyun { "AIF2RX2", NULL, "DBVDD2" },
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun { "AIF3RX1", NULL, "SYSCLK" },
1122*4882a593Smuzhiyun { "AIF3RX1", NULL, "DBVDD3" },
1123*4882a593Smuzhiyun { "AIF3RX2", NULL, "SYSCLK" },
1124*4882a593Smuzhiyun { "AIF3RX2", NULL, "DBVDD3" },
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun { "AIF1TX1", NULL, "SYSCLK" },
1127*4882a593Smuzhiyun { "AIF1TX2", NULL, "SYSCLK" },
1128*4882a593Smuzhiyun { "AIF1TX3", NULL, "SYSCLK" },
1129*4882a593Smuzhiyun { "AIF1TX4", NULL, "SYSCLK" },
1130*4882a593Smuzhiyun { "AIF1TX5", NULL, "SYSCLK" },
1131*4882a593Smuzhiyun { "AIF1TX6", NULL, "SYSCLK" },
1132*4882a593Smuzhiyun { "AIF1TX7", NULL, "SYSCLK" },
1133*4882a593Smuzhiyun { "AIF1TX8", NULL, "SYSCLK" },
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun { "AIF2TX1", NULL, "SYSCLK" },
1136*4882a593Smuzhiyun { "AIF2TX1", NULL, "DBVDD2" },
1137*4882a593Smuzhiyun { "AIF2TX2", NULL, "SYSCLK" },
1138*4882a593Smuzhiyun { "AIF2TX2", NULL, "DBVDD2" },
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun { "AIF3TX1", NULL, "SYSCLK" },
1141*4882a593Smuzhiyun { "AIF3TX1", NULL, "DBVDD3" },
1142*4882a593Smuzhiyun { "AIF3TX2", NULL, "SYSCLK" },
1143*4882a593Smuzhiyun { "AIF3TX2", NULL, "DBVDD3" },
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun { "MICBIAS1", NULL, "CP2" },
1146*4882a593Smuzhiyun { "MICBIAS2", NULL, "CP2" },
1147*4882a593Smuzhiyun { "MICBIAS3", NULL, "CP2" },
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun { "IN1L PGA", NULL, "CP2" },
1150*4882a593Smuzhiyun { "IN1R PGA", NULL, "CP2" },
1151*4882a593Smuzhiyun { "IN2L PGA", NULL, "CP2" },
1152*4882a593Smuzhiyun { "IN2R PGA", NULL, "CP2" },
1153*4882a593Smuzhiyun { "IN3L PGA", NULL, "CP2" },
1154*4882a593Smuzhiyun { "IN3R PGA", NULL, "CP2" },
1155*4882a593Smuzhiyun { "IN4L PGA", NULL, "CP2" },
1156*4882a593Smuzhiyun { "IN4R PGA", NULL, "CP2" },
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun { "IN1L PGA", NULL, "CP2 Active" },
1159*4882a593Smuzhiyun { "IN1R PGA", NULL, "CP2 Active" },
1160*4882a593Smuzhiyun { "IN2L PGA", NULL, "CP2 Active" },
1161*4882a593Smuzhiyun { "IN2R PGA", NULL, "CP2 Active" },
1162*4882a593Smuzhiyun { "IN3L PGA", NULL, "CP2 Active" },
1163*4882a593Smuzhiyun { "IN3R PGA", NULL, "CP2 Active" },
1164*4882a593Smuzhiyun { "IN4L PGA", NULL, "CP2 Active" },
1165*4882a593Smuzhiyun { "IN4R PGA", NULL, "CP2 Active" },
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun { "OUT1L", NULL, "CP1" },
1168*4882a593Smuzhiyun { "OUT1R", NULL, "CP1" },
1169*4882a593Smuzhiyun { "OUT2L", NULL, "CP1" },
1170*4882a593Smuzhiyun { "OUT2R", NULL, "CP1" },
1171*4882a593Smuzhiyun { "OUT3L", NULL, "CP1" },
1172*4882a593Smuzhiyun { "OUT3R", NULL, "CP1" },
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun { "Tone Generator 1", NULL, "TONE" },
1175*4882a593Smuzhiyun { "Tone Generator 2", NULL, "TONE" },
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun { "IN1L PGA", NULL, "IN1L" },
1178*4882a593Smuzhiyun { "IN1R PGA", NULL, "IN1R" },
1179*4882a593Smuzhiyun { "IN2L PGA", NULL, "IN2L" },
1180*4882a593Smuzhiyun { "IN2R PGA", NULL, "IN2R" },
1181*4882a593Smuzhiyun { "IN3L PGA", NULL, "IN3L" },
1182*4882a593Smuzhiyun { "IN3R PGA", NULL, "IN3R" },
1183*4882a593Smuzhiyun { "IN4L PGA", NULL, "IN4L" },
1184*4882a593Smuzhiyun { "IN4R PGA", NULL, "IN4R" },
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT1L", "HPOUT1L"),
1187*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT1R", "HPOUT1R"),
1188*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT2L", "HPOUT2L"),
1189*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT2R", "HPOUT2R"),
1190*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT3L", "HPOUT3L"),
1191*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT3R", "HPOUT3R"),
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT4L", "SPKOUTL"),
1194*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT4R", "SPKOUTR"),
1195*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT5L", "SPKDAT1L"),
1196*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT5R", "SPKDAT1R"),
1197*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT6L", "SPKDAT2L"),
1198*4882a593Smuzhiyun WM5100_MIXER_ROUTES("OUT6R", "SPKDAT2R"),
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun WM5100_MIXER_ROUTES("PWM1 Driver", "PWM1"),
1201*4882a593Smuzhiyun WM5100_MIXER_ROUTES("PWM2 Driver", "PWM2"),
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1204*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1205*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1206*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1207*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1208*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1209*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX7", "AIF1TX7"),
1210*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF1TX8", "AIF1TX8"),
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF2TX1", "AIF2TX1"),
1213*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF2TX2", "AIF2TX2"),
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF3TX1", "AIF3TX1"),
1216*4882a593Smuzhiyun WM5100_MIXER_ROUTES("AIF3TX2", "AIF3TX2"),
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun WM5100_MIXER_ROUTES("EQ1", "EQ1"),
1219*4882a593Smuzhiyun WM5100_MIXER_ROUTES("EQ2", "EQ2"),
1220*4882a593Smuzhiyun WM5100_MIXER_ROUTES("EQ3", "EQ3"),
1221*4882a593Smuzhiyun WM5100_MIXER_ROUTES("EQ4", "EQ4"),
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun WM5100_MIXER_ROUTES("DRC1L", "DRC1L"),
1224*4882a593Smuzhiyun WM5100_MIXER_ROUTES("DRC1R", "DRC1R"),
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun WM5100_MIXER_ROUTES("LHPF1", "LHPF1"),
1227*4882a593Smuzhiyun WM5100_MIXER_ROUTES("LHPF2", "LHPF2"),
1228*4882a593Smuzhiyun WM5100_MIXER_ROUTES("LHPF3", "LHPF3"),
1229*4882a593Smuzhiyun WM5100_MIXER_ROUTES("LHPF4", "LHPF4"),
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun { "HPOUT1L", NULL, "OUT1L" },
1232*4882a593Smuzhiyun { "HPOUT1R", NULL, "OUT1R" },
1233*4882a593Smuzhiyun { "HPOUT2L", NULL, "OUT2L" },
1234*4882a593Smuzhiyun { "HPOUT2R", NULL, "OUT2R" },
1235*4882a593Smuzhiyun { "HPOUT3L", NULL, "OUT3L" },
1236*4882a593Smuzhiyun { "HPOUT3R", NULL, "OUT3R" },
1237*4882a593Smuzhiyun { "SPKOUTL", NULL, "OUT4L" },
1238*4882a593Smuzhiyun { "SPKOUTR", NULL, "OUT4R" },
1239*4882a593Smuzhiyun { "SPKDAT1", NULL, "OUT5L" },
1240*4882a593Smuzhiyun { "SPKDAT1", NULL, "OUT5R" },
1241*4882a593Smuzhiyun { "SPKDAT2", NULL, "OUT6L" },
1242*4882a593Smuzhiyun { "SPKDAT2", NULL, "OUT6R" },
1243*4882a593Smuzhiyun { "PWM1", NULL, "PWM1 Driver" },
1244*4882a593Smuzhiyun { "PWM2", NULL, "PWM2 Driver" },
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun static const struct reg_sequence wm5100_reva_patches[] = {
1248*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_10, 0 },
1249*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_11, 1 },
1250*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_12, 2 },
1251*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_13, 3 },
1252*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_14, 4 },
1253*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_15, 5 },
1254*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_16, 6 },
1255*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_17, 7 },
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_18, 0 },
1258*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_19, 1 },
1259*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_20, 2 },
1260*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_21, 3 },
1261*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_22, 4 },
1262*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_23, 5 },
1263*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_24, 6 },
1264*4882a593Smuzhiyun { WM5100_AUDIO_IF_1_25, 7 },
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun { WM5100_AUDIO_IF_2_10, 0 },
1267*4882a593Smuzhiyun { WM5100_AUDIO_IF_2_11, 1 },
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun { WM5100_AUDIO_IF_2_18, 0 },
1270*4882a593Smuzhiyun { WM5100_AUDIO_IF_2_19, 1 },
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun { WM5100_AUDIO_IF_3_10, 0 },
1273*4882a593Smuzhiyun { WM5100_AUDIO_IF_3_11, 1 },
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun { WM5100_AUDIO_IF_3_18, 0 },
1276*4882a593Smuzhiyun { WM5100_AUDIO_IF_3_19, 1 },
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
wm5100_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)1279*4882a593Smuzhiyun static int wm5100_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1282*4882a593Smuzhiyun int lrclk, bclk, mask, base;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun base = dai->driver->base;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun lrclk = 0;
1287*4882a593Smuzhiyun bclk = 0;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1290*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1291*4882a593Smuzhiyun mask = 0;
1292*4882a593Smuzhiyun break;
1293*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1294*4882a593Smuzhiyun mask = 2;
1295*4882a593Smuzhiyun break;
1296*4882a593Smuzhiyun default:
1297*4882a593Smuzhiyun dev_err(component->dev, "Unsupported DAI format %d\n",
1298*4882a593Smuzhiyun fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1299*4882a593Smuzhiyun return -EINVAL;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1303*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1304*4882a593Smuzhiyun break;
1305*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1306*4882a593Smuzhiyun lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1307*4882a593Smuzhiyun break;
1308*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1309*4882a593Smuzhiyun bclk |= WM5100_AIF1_BCLK_MSTR;
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1312*4882a593Smuzhiyun lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1313*4882a593Smuzhiyun bclk |= WM5100_AIF1_BCLK_MSTR;
1314*4882a593Smuzhiyun break;
1315*4882a593Smuzhiyun default:
1316*4882a593Smuzhiyun dev_err(component->dev, "Unsupported master mode %d\n",
1317*4882a593Smuzhiyun fmt & SND_SOC_DAIFMT_MASTER_MASK);
1318*4882a593Smuzhiyun return -EINVAL;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1322*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1323*4882a593Smuzhiyun break;
1324*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
1325*4882a593Smuzhiyun bclk |= WM5100_AIF1_BCLK_INV;
1326*4882a593Smuzhiyun lrclk |= WM5100_AIF1TX_LRCLK_INV;
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1329*4882a593Smuzhiyun bclk |= WM5100_AIF1_BCLK_INV;
1330*4882a593Smuzhiyun break;
1331*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
1332*4882a593Smuzhiyun lrclk |= WM5100_AIF1TX_LRCLK_INV;
1333*4882a593Smuzhiyun break;
1334*4882a593Smuzhiyun default:
1335*4882a593Smuzhiyun return -EINVAL;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 1, WM5100_AIF1_BCLK_MSTR |
1339*4882a593Smuzhiyun WM5100_AIF1_BCLK_INV, bclk);
1340*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 2, WM5100_AIF1TX_LRCLK_MSTR |
1341*4882a593Smuzhiyun WM5100_AIF1TX_LRCLK_INV, lrclk);
1342*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 3, WM5100_AIF1TX_LRCLK_MSTR |
1343*4882a593Smuzhiyun WM5100_AIF1TX_LRCLK_INV, lrclk);
1344*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 5, WM5100_AIF1_FMT_MASK, mask);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun #define WM5100_NUM_BCLK_RATES 19
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun static int wm5100_bclk_rates_dat[WM5100_NUM_BCLK_RATES] = {
1352*4882a593Smuzhiyun 32000,
1353*4882a593Smuzhiyun 48000,
1354*4882a593Smuzhiyun 64000,
1355*4882a593Smuzhiyun 96000,
1356*4882a593Smuzhiyun 128000,
1357*4882a593Smuzhiyun 192000,
1358*4882a593Smuzhiyun 256000,
1359*4882a593Smuzhiyun 384000,
1360*4882a593Smuzhiyun 512000,
1361*4882a593Smuzhiyun 768000,
1362*4882a593Smuzhiyun 1024000,
1363*4882a593Smuzhiyun 1536000,
1364*4882a593Smuzhiyun 2048000,
1365*4882a593Smuzhiyun 3072000,
1366*4882a593Smuzhiyun 4096000,
1367*4882a593Smuzhiyun 6144000,
1368*4882a593Smuzhiyun 8192000,
1369*4882a593Smuzhiyun 12288000,
1370*4882a593Smuzhiyun 24576000,
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static int wm5100_bclk_rates_cd[WM5100_NUM_BCLK_RATES] = {
1374*4882a593Smuzhiyun 29400,
1375*4882a593Smuzhiyun 44100,
1376*4882a593Smuzhiyun 58800,
1377*4882a593Smuzhiyun 88200,
1378*4882a593Smuzhiyun 117600,
1379*4882a593Smuzhiyun 176400,
1380*4882a593Smuzhiyun 235200,
1381*4882a593Smuzhiyun 352800,
1382*4882a593Smuzhiyun 470400,
1383*4882a593Smuzhiyun 705600,
1384*4882a593Smuzhiyun 940800,
1385*4882a593Smuzhiyun 1411200,
1386*4882a593Smuzhiyun 1881600,
1387*4882a593Smuzhiyun 2882400,
1388*4882a593Smuzhiyun 3763200,
1389*4882a593Smuzhiyun 5644800,
1390*4882a593Smuzhiyun 7526400,
1391*4882a593Smuzhiyun 11289600,
1392*4882a593Smuzhiyun 22579600,
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
wm5100_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1395*4882a593Smuzhiyun static int wm5100_hw_params(struct snd_pcm_substream *substream,
1396*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1397*4882a593Smuzhiyun struct snd_soc_dai *dai)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1400*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
1401*4882a593Smuzhiyun bool async = wm5100->aif_async[dai->id];
1402*4882a593Smuzhiyun int i, base, bclk, aif_rate, lrclk, wl, fl, sr;
1403*4882a593Smuzhiyun int *bclk_rates;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun base = dai->driver->base;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* Data sizes if not using TDM */
1408*4882a593Smuzhiyun wl = params_width(params);
1409*4882a593Smuzhiyun if (wl < 0)
1410*4882a593Smuzhiyun return wl;
1411*4882a593Smuzhiyun fl = snd_soc_params_to_frame_size(params);
1412*4882a593Smuzhiyun if (fl < 0)
1413*4882a593Smuzhiyun return fl;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun dev_dbg(component->dev, "Word length %d bits, frame length %d bits\n",
1416*4882a593Smuzhiyun wl, fl);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* Target BCLK rate */
1419*4882a593Smuzhiyun bclk = snd_soc_params_to_bclk(params);
1420*4882a593Smuzhiyun if (bclk < 0)
1421*4882a593Smuzhiyun return bclk;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun /* Root for BCLK depends on SYS/ASYNCCLK */
1424*4882a593Smuzhiyun if (!async) {
1425*4882a593Smuzhiyun aif_rate = wm5100->sysclk;
1426*4882a593Smuzhiyun sr = wm5100_alloc_sr(component, params_rate(params));
1427*4882a593Smuzhiyun if (sr < 0)
1428*4882a593Smuzhiyun return sr;
1429*4882a593Smuzhiyun } else {
1430*4882a593Smuzhiyun /* If we're in ASYNCCLK set the ASYNC sample rate */
1431*4882a593Smuzhiyun aif_rate = wm5100->asyncclk;
1432*4882a593Smuzhiyun sr = 3;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
1435*4882a593Smuzhiyun if (params_rate(params) == wm5100_sr_code[i])
1436*4882a593Smuzhiyun break;
1437*4882a593Smuzhiyun if (i == ARRAY_SIZE(wm5100_sr_code)) {
1438*4882a593Smuzhiyun dev_err(component->dev, "Invalid rate %dHzn",
1439*4882a593Smuzhiyun params_rate(params));
1440*4882a593Smuzhiyun return -EINVAL;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* TODO: We should really check for symmetry */
1444*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_CLOCKING_8,
1445*4882a593Smuzhiyun WM5100_ASYNC_SAMPLE_RATE_MASK, i);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun if (!aif_rate) {
1449*4882a593Smuzhiyun dev_err(component->dev, "%s has no rate set\n",
1450*4882a593Smuzhiyun async ? "ASYNCCLK" : "SYSCLK");
1451*4882a593Smuzhiyun return -EINVAL;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun dev_dbg(component->dev, "Target BCLK is %dHz, using %dHz %s\n",
1455*4882a593Smuzhiyun bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun if (aif_rate % 4000)
1458*4882a593Smuzhiyun bclk_rates = wm5100_bclk_rates_cd;
1459*4882a593Smuzhiyun else
1460*4882a593Smuzhiyun bclk_rates = wm5100_bclk_rates_dat;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun for (i = 0; i < WM5100_NUM_BCLK_RATES; i++)
1463*4882a593Smuzhiyun if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1464*4882a593Smuzhiyun break;
1465*4882a593Smuzhiyun if (i == WM5100_NUM_BCLK_RATES) {
1466*4882a593Smuzhiyun dev_err(component->dev,
1467*4882a593Smuzhiyun "No valid BCLK for %dHz found from %dHz %s\n",
1468*4882a593Smuzhiyun bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1469*4882a593Smuzhiyun return -EINVAL;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun bclk = i;
1473*4882a593Smuzhiyun dev_dbg(component->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1474*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 1, WM5100_AIF1_BCLK_FREQ_MASK, bclk);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun lrclk = bclk_rates[bclk] / params_rate(params);
1477*4882a593Smuzhiyun dev_dbg(component->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1478*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1479*4882a593Smuzhiyun wm5100->aif_symmetric[dai->id])
1480*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 7,
1481*4882a593Smuzhiyun WM5100_AIF1RX_BCPF_MASK, lrclk);
1482*4882a593Smuzhiyun else
1483*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 6,
1484*4882a593Smuzhiyun WM5100_AIF1TX_BCPF_MASK, lrclk);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun i = (wl << WM5100_AIF1TX_WL_SHIFT) | fl;
1487*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1488*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 9,
1489*4882a593Smuzhiyun WM5100_AIF1RX_WL_MASK |
1490*4882a593Smuzhiyun WM5100_AIF1RX_SLOT_LEN_MASK, i);
1491*4882a593Smuzhiyun else
1492*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 8,
1493*4882a593Smuzhiyun WM5100_AIF1TX_WL_MASK |
1494*4882a593Smuzhiyun WM5100_AIF1TX_SLOT_LEN_MASK, i);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 4, WM5100_AIF1_RATE_MASK, sr);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun return 0;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm5100_dai_ops = {
1502*4882a593Smuzhiyun .set_fmt = wm5100_set_fmt,
1503*4882a593Smuzhiyun .hw_params = wm5100_hw_params,
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun
wm5100_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1506*4882a593Smuzhiyun static int wm5100_set_sysclk(struct snd_soc_component *component, int clk_id,
1507*4882a593Smuzhiyun int source, unsigned int freq, int dir)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
1510*4882a593Smuzhiyun int *rate_store;
1511*4882a593Smuzhiyun int fval, audio_rate, ret, reg;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun switch (clk_id) {
1514*4882a593Smuzhiyun case WM5100_CLK_SYSCLK:
1515*4882a593Smuzhiyun reg = WM5100_CLOCKING_3;
1516*4882a593Smuzhiyun rate_store = &wm5100->sysclk;
1517*4882a593Smuzhiyun break;
1518*4882a593Smuzhiyun case WM5100_CLK_ASYNCCLK:
1519*4882a593Smuzhiyun reg = WM5100_CLOCKING_7;
1520*4882a593Smuzhiyun rate_store = &wm5100->asyncclk;
1521*4882a593Smuzhiyun break;
1522*4882a593Smuzhiyun case WM5100_CLK_32KHZ:
1523*4882a593Smuzhiyun /* The 32kHz clock is slightly different to the others */
1524*4882a593Smuzhiyun switch (source) {
1525*4882a593Smuzhiyun case WM5100_CLKSRC_MCLK1:
1526*4882a593Smuzhiyun case WM5100_CLKSRC_MCLK2:
1527*4882a593Smuzhiyun case WM5100_CLKSRC_SYSCLK:
1528*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_CLOCKING_1,
1529*4882a593Smuzhiyun WM5100_CLK_32K_SRC_MASK,
1530*4882a593Smuzhiyun source);
1531*4882a593Smuzhiyun break;
1532*4882a593Smuzhiyun default:
1533*4882a593Smuzhiyun return -EINVAL;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun return 0;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun case WM5100_CLK_AIF1:
1538*4882a593Smuzhiyun case WM5100_CLK_AIF2:
1539*4882a593Smuzhiyun case WM5100_CLK_AIF3:
1540*4882a593Smuzhiyun /* Not real clocks, record which clock domain they're in */
1541*4882a593Smuzhiyun switch (source) {
1542*4882a593Smuzhiyun case WM5100_CLKSRC_SYSCLK:
1543*4882a593Smuzhiyun wm5100->aif_async[clk_id - 1] = false;
1544*4882a593Smuzhiyun break;
1545*4882a593Smuzhiyun case WM5100_CLKSRC_ASYNCCLK:
1546*4882a593Smuzhiyun wm5100->aif_async[clk_id - 1] = true;
1547*4882a593Smuzhiyun break;
1548*4882a593Smuzhiyun default:
1549*4882a593Smuzhiyun dev_err(component->dev, "Invalid source %d\n", source);
1550*4882a593Smuzhiyun return -EINVAL;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun return 0;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun case WM5100_CLK_OPCLK:
1555*4882a593Smuzhiyun switch (freq) {
1556*4882a593Smuzhiyun case 5644800:
1557*4882a593Smuzhiyun case 6144000:
1558*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MISC_GPIO_1,
1559*4882a593Smuzhiyun WM5100_OPCLK_SEL_MASK, 0);
1560*4882a593Smuzhiyun break;
1561*4882a593Smuzhiyun case 11289600:
1562*4882a593Smuzhiyun case 12288000:
1563*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MISC_GPIO_1,
1564*4882a593Smuzhiyun WM5100_OPCLK_SEL_MASK, 0);
1565*4882a593Smuzhiyun break;
1566*4882a593Smuzhiyun case 22579200:
1567*4882a593Smuzhiyun case 24576000:
1568*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MISC_GPIO_1,
1569*4882a593Smuzhiyun WM5100_OPCLK_SEL_MASK, 0);
1570*4882a593Smuzhiyun break;
1571*4882a593Smuzhiyun default:
1572*4882a593Smuzhiyun dev_err(component->dev, "Unsupported OPCLK %dHz\n",
1573*4882a593Smuzhiyun freq);
1574*4882a593Smuzhiyun return -EINVAL;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun return 0;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun default:
1579*4882a593Smuzhiyun dev_err(component->dev, "Unknown clock %d\n", clk_id);
1580*4882a593Smuzhiyun return -EINVAL;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun switch (source) {
1584*4882a593Smuzhiyun case WM5100_CLKSRC_SYSCLK:
1585*4882a593Smuzhiyun case WM5100_CLKSRC_ASYNCCLK:
1586*4882a593Smuzhiyun dev_err(component->dev, "Invalid source %d\n", source);
1587*4882a593Smuzhiyun return -EINVAL;
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun switch (freq) {
1591*4882a593Smuzhiyun case 5644800:
1592*4882a593Smuzhiyun case 6144000:
1593*4882a593Smuzhiyun fval = 0;
1594*4882a593Smuzhiyun break;
1595*4882a593Smuzhiyun case 11289600:
1596*4882a593Smuzhiyun case 12288000:
1597*4882a593Smuzhiyun fval = 1;
1598*4882a593Smuzhiyun break;
1599*4882a593Smuzhiyun case 22579200:
1600*4882a593Smuzhiyun case 24576000:
1601*4882a593Smuzhiyun fval = 2;
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun default:
1604*4882a593Smuzhiyun dev_err(component->dev, "Invalid clock rate: %d\n", freq);
1605*4882a593Smuzhiyun return -EINVAL;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun switch (freq) {
1609*4882a593Smuzhiyun case 5644800:
1610*4882a593Smuzhiyun case 11289600:
1611*4882a593Smuzhiyun case 22579200:
1612*4882a593Smuzhiyun audio_rate = 44100;
1613*4882a593Smuzhiyun break;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun case 6144000:
1616*4882a593Smuzhiyun case 12288000:
1617*4882a593Smuzhiyun case 24576000:
1618*4882a593Smuzhiyun audio_rate = 48000;
1619*4882a593Smuzhiyun break;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun default:
1622*4882a593Smuzhiyun BUG();
1623*4882a593Smuzhiyun audio_rate = 0;
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun /* TODO: Check if MCLKs are in use and enable/disable pulls to
1628*4882a593Smuzhiyun * match.
1629*4882a593Smuzhiyun */
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg, WM5100_SYSCLK_FREQ_MASK |
1632*4882a593Smuzhiyun WM5100_SYSCLK_SRC_MASK,
1633*4882a593Smuzhiyun fval << WM5100_SYSCLK_FREQ_SHIFT | source);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun /* If this is SYSCLK then configure the clock rate for the
1636*4882a593Smuzhiyun * internal audio functions to the natural sample rate for
1637*4882a593Smuzhiyun * this clock rate.
1638*4882a593Smuzhiyun */
1639*4882a593Smuzhiyun if (clk_id == WM5100_CLK_SYSCLK) {
1640*4882a593Smuzhiyun dev_dbg(component->dev, "Setting primary audio rate to %dHz",
1641*4882a593Smuzhiyun audio_rate);
1642*4882a593Smuzhiyun if (0 && *rate_store)
1643*4882a593Smuzhiyun wm5100_free_sr(component, audio_rate);
1644*4882a593Smuzhiyun ret = wm5100_alloc_sr(component, audio_rate);
1645*4882a593Smuzhiyun if (ret != 0)
1646*4882a593Smuzhiyun dev_warn(component->dev, "Primary audio slot is %d\n",
1647*4882a593Smuzhiyun ret);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun *rate_store = freq;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun return 0;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun struct _fll_div {
1656*4882a593Smuzhiyun u16 fll_fratio;
1657*4882a593Smuzhiyun u16 fll_outdiv;
1658*4882a593Smuzhiyun u16 fll_refclk_div;
1659*4882a593Smuzhiyun u16 n;
1660*4882a593Smuzhiyun u16 theta;
1661*4882a593Smuzhiyun u16 lambda;
1662*4882a593Smuzhiyun };
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun static struct {
1665*4882a593Smuzhiyun unsigned int min;
1666*4882a593Smuzhiyun unsigned int max;
1667*4882a593Smuzhiyun u16 fll_fratio;
1668*4882a593Smuzhiyun int ratio;
1669*4882a593Smuzhiyun } fll_fratios[] = {
1670*4882a593Smuzhiyun { 0, 64000, 4, 16 },
1671*4882a593Smuzhiyun { 64000, 128000, 3, 8 },
1672*4882a593Smuzhiyun { 128000, 256000, 2, 4 },
1673*4882a593Smuzhiyun { 256000, 1000000, 1, 2 },
1674*4882a593Smuzhiyun { 1000000, 13500000, 0, 1 },
1675*4882a593Smuzhiyun };
1676*4882a593Smuzhiyun
fll_factors(struct _fll_div * fll_div,unsigned int Fref,unsigned int Fout)1677*4882a593Smuzhiyun static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1678*4882a593Smuzhiyun unsigned int Fout)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun unsigned int target;
1681*4882a593Smuzhiyun unsigned int div;
1682*4882a593Smuzhiyun unsigned int fratio, gcd_fll;
1683*4882a593Smuzhiyun int i;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* Fref must be <=13.5MHz */
1686*4882a593Smuzhiyun div = 1;
1687*4882a593Smuzhiyun fll_div->fll_refclk_div = 0;
1688*4882a593Smuzhiyun while ((Fref / div) > 13500000) {
1689*4882a593Smuzhiyun div *= 2;
1690*4882a593Smuzhiyun fll_div->fll_refclk_div++;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun if (div > 8) {
1693*4882a593Smuzhiyun pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1694*4882a593Smuzhiyun Fref);
1695*4882a593Smuzhiyun return -EINVAL;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /* Apply the division for our remaining calculations */
1702*4882a593Smuzhiyun Fref /= div;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun /* Fvco should be 90-100MHz; don't check the upper bound */
1705*4882a593Smuzhiyun div = 2;
1706*4882a593Smuzhiyun while (Fout * div < 90000000) {
1707*4882a593Smuzhiyun div++;
1708*4882a593Smuzhiyun if (div > 64) {
1709*4882a593Smuzhiyun pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1710*4882a593Smuzhiyun Fout);
1711*4882a593Smuzhiyun return -EINVAL;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun target = Fout * div;
1715*4882a593Smuzhiyun fll_div->fll_outdiv = div - 1;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun pr_debug("FLL Fvco=%dHz\n", target);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun /* Find an appropraite FLL_FRATIO and factor it out of the target */
1720*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1721*4882a593Smuzhiyun if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1722*4882a593Smuzhiyun fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1723*4882a593Smuzhiyun fratio = fll_fratios[i].ratio;
1724*4882a593Smuzhiyun break;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun if (i == ARRAY_SIZE(fll_fratios)) {
1728*4882a593Smuzhiyun pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1729*4882a593Smuzhiyun return -EINVAL;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun fll_div->n = target / (fratio * Fref);
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (target % Fref == 0) {
1735*4882a593Smuzhiyun fll_div->theta = 0;
1736*4882a593Smuzhiyun fll_div->lambda = 0;
1737*4882a593Smuzhiyun } else {
1738*4882a593Smuzhiyun gcd_fll = gcd(target, fratio * Fref);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun fll_div->theta = (target - (fll_div->n * fratio * Fref))
1741*4882a593Smuzhiyun / gcd_fll;
1742*4882a593Smuzhiyun fll_div->lambda = (fratio * Fref) / gcd_fll;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1746*4882a593Smuzhiyun fll_div->n, fll_div->theta, fll_div->lambda);
1747*4882a593Smuzhiyun pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1748*4882a593Smuzhiyun fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1749*4882a593Smuzhiyun fll_div->fll_refclk_div);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun return 0;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
wm5100_set_fll(struct snd_soc_component * component,int fll_id,int source,unsigned int Fref,unsigned int Fout)1754*4882a593Smuzhiyun static int wm5100_set_fll(struct snd_soc_component *component, int fll_id, int source,
1755*4882a593Smuzhiyun unsigned int Fref, unsigned int Fout)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun struct i2c_client *i2c = to_i2c_client(component->dev);
1758*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
1759*4882a593Smuzhiyun struct _fll_div factors;
1760*4882a593Smuzhiyun struct wm5100_fll *fll;
1761*4882a593Smuzhiyun int ret, base, lock, i, timeout;
1762*4882a593Smuzhiyun unsigned long time_left;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun switch (fll_id) {
1765*4882a593Smuzhiyun case WM5100_FLL1:
1766*4882a593Smuzhiyun fll = &wm5100->fll[0];
1767*4882a593Smuzhiyun base = WM5100_FLL1_CONTROL_1 - 1;
1768*4882a593Smuzhiyun lock = WM5100_FLL1_LOCK_STS;
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case WM5100_FLL2:
1771*4882a593Smuzhiyun fll = &wm5100->fll[1];
1772*4882a593Smuzhiyun base = WM5100_FLL2_CONTROL_2 - 1;
1773*4882a593Smuzhiyun lock = WM5100_FLL2_LOCK_STS;
1774*4882a593Smuzhiyun break;
1775*4882a593Smuzhiyun default:
1776*4882a593Smuzhiyun dev_err(component->dev, "Unknown FLL %d\n",fll_id);
1777*4882a593Smuzhiyun return -EINVAL;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun if (!Fout) {
1781*4882a593Smuzhiyun dev_dbg(component->dev, "FLL%d disabled", fll_id);
1782*4882a593Smuzhiyun if (fll->fout)
1783*4882a593Smuzhiyun pm_runtime_put(component->dev);
1784*4882a593Smuzhiyun fll->fout = 0;
1785*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 1, WM5100_FLL1_ENA, 0);
1786*4882a593Smuzhiyun return 0;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun switch (source) {
1790*4882a593Smuzhiyun case WM5100_FLL_SRC_MCLK1:
1791*4882a593Smuzhiyun case WM5100_FLL_SRC_MCLK2:
1792*4882a593Smuzhiyun case WM5100_FLL_SRC_FLL1:
1793*4882a593Smuzhiyun case WM5100_FLL_SRC_FLL2:
1794*4882a593Smuzhiyun case WM5100_FLL_SRC_AIF1BCLK:
1795*4882a593Smuzhiyun case WM5100_FLL_SRC_AIF2BCLK:
1796*4882a593Smuzhiyun case WM5100_FLL_SRC_AIF3BCLK:
1797*4882a593Smuzhiyun break;
1798*4882a593Smuzhiyun default:
1799*4882a593Smuzhiyun dev_err(component->dev, "Invalid FLL source %d\n", source);
1800*4882a593Smuzhiyun return -EINVAL;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun ret = fll_factors(&factors, Fref, Fout);
1804*4882a593Smuzhiyun if (ret < 0)
1805*4882a593Smuzhiyun return ret;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun /* Disable the FLL while we reconfigure */
1808*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 1, WM5100_FLL1_ENA, 0);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 2,
1811*4882a593Smuzhiyun WM5100_FLL1_OUTDIV_MASK | WM5100_FLL1_FRATIO_MASK,
1812*4882a593Smuzhiyun (factors.fll_outdiv << WM5100_FLL1_OUTDIV_SHIFT) |
1813*4882a593Smuzhiyun factors.fll_fratio);
1814*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 3, WM5100_FLL1_THETA_MASK,
1815*4882a593Smuzhiyun factors.theta);
1816*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 5, WM5100_FLL1_N_MASK, factors.n);
1817*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 6,
1818*4882a593Smuzhiyun WM5100_FLL1_REFCLK_DIV_MASK |
1819*4882a593Smuzhiyun WM5100_FLL1_REFCLK_SRC_MASK,
1820*4882a593Smuzhiyun (factors.fll_refclk_div
1821*4882a593Smuzhiyun << WM5100_FLL1_REFCLK_DIV_SHIFT) | source);
1822*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 7, WM5100_FLL1_LAMBDA_MASK,
1823*4882a593Smuzhiyun factors.lambda);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /* Clear any pending completions */
1826*4882a593Smuzhiyun try_wait_for_completion(&fll->lock);
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun snd_soc_component_update_bits(component, base + 1, WM5100_FLL1_ENA, WM5100_FLL1_ENA);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun if (i2c->irq)
1833*4882a593Smuzhiyun timeout = 2;
1834*4882a593Smuzhiyun else
1835*4882a593Smuzhiyun timeout = 50;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_CLOCKING_3, WM5100_SYSCLK_ENA,
1838*4882a593Smuzhiyun WM5100_SYSCLK_ENA);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* Poll for the lock; will use interrupt when we can test */
1841*4882a593Smuzhiyun for (i = 0; i < timeout; i++) {
1842*4882a593Smuzhiyun if (i2c->irq) {
1843*4882a593Smuzhiyun time_left = wait_for_completion_timeout(&fll->lock,
1844*4882a593Smuzhiyun msecs_to_jiffies(25));
1845*4882a593Smuzhiyun if (time_left > 0)
1846*4882a593Smuzhiyun break;
1847*4882a593Smuzhiyun } else {
1848*4882a593Smuzhiyun msleep(1);
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun ret = snd_soc_component_read(component,
1852*4882a593Smuzhiyun WM5100_INTERRUPT_RAW_STATUS_3);
1853*4882a593Smuzhiyun if (ret < 0) {
1854*4882a593Smuzhiyun dev_err(component->dev,
1855*4882a593Smuzhiyun "Failed to read FLL status: %d\n",
1856*4882a593Smuzhiyun ret);
1857*4882a593Smuzhiyun continue;
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun if (ret & lock)
1860*4882a593Smuzhiyun break;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun if (i == timeout) {
1863*4882a593Smuzhiyun dev_err(component->dev, "FLL%d lock timed out\n", fll_id);
1864*4882a593Smuzhiyun pm_runtime_put(component->dev);
1865*4882a593Smuzhiyun return -ETIMEDOUT;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun fll->src = source;
1869*4882a593Smuzhiyun fll->fref = Fref;
1870*4882a593Smuzhiyun fll->fout = Fout;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun dev_dbg(component->dev, "FLL%d running %dHz->%dHz\n", fll_id,
1873*4882a593Smuzhiyun Fref, Fout);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun return 0;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun /* Actually go much higher */
1879*4882a593Smuzhiyun #define WM5100_RATES SNDRV_PCM_RATE_8000_192000
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun #define WM5100_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1882*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun static struct snd_soc_dai_driver wm5100_dai[] = {
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun .name = "wm5100-aif1",
1887*4882a593Smuzhiyun .base = WM5100_AUDIO_IF_1_1 - 1,
1888*4882a593Smuzhiyun .playback = {
1889*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
1890*4882a593Smuzhiyun .channels_min = 2,
1891*4882a593Smuzhiyun .channels_max = 2,
1892*4882a593Smuzhiyun .rates = WM5100_RATES,
1893*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1894*4882a593Smuzhiyun },
1895*4882a593Smuzhiyun .capture = {
1896*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
1897*4882a593Smuzhiyun .channels_min = 2,
1898*4882a593Smuzhiyun .channels_max = 2,
1899*4882a593Smuzhiyun .rates = WM5100_RATES,
1900*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1901*4882a593Smuzhiyun },
1902*4882a593Smuzhiyun .ops = &wm5100_dai_ops,
1903*4882a593Smuzhiyun },
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun .name = "wm5100-aif2",
1906*4882a593Smuzhiyun .id = 1,
1907*4882a593Smuzhiyun .base = WM5100_AUDIO_IF_2_1 - 1,
1908*4882a593Smuzhiyun .playback = {
1909*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
1910*4882a593Smuzhiyun .channels_min = 2,
1911*4882a593Smuzhiyun .channels_max = 2,
1912*4882a593Smuzhiyun .rates = WM5100_RATES,
1913*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1914*4882a593Smuzhiyun },
1915*4882a593Smuzhiyun .capture = {
1916*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
1917*4882a593Smuzhiyun .channels_min = 2,
1918*4882a593Smuzhiyun .channels_max = 2,
1919*4882a593Smuzhiyun .rates = WM5100_RATES,
1920*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1921*4882a593Smuzhiyun },
1922*4882a593Smuzhiyun .ops = &wm5100_dai_ops,
1923*4882a593Smuzhiyun },
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun .name = "wm5100-aif3",
1926*4882a593Smuzhiyun .id = 2,
1927*4882a593Smuzhiyun .base = WM5100_AUDIO_IF_3_1 - 1,
1928*4882a593Smuzhiyun .playback = {
1929*4882a593Smuzhiyun .stream_name = "AIF3 Playback",
1930*4882a593Smuzhiyun .channels_min = 2,
1931*4882a593Smuzhiyun .channels_max = 2,
1932*4882a593Smuzhiyun .rates = WM5100_RATES,
1933*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1934*4882a593Smuzhiyun },
1935*4882a593Smuzhiyun .capture = {
1936*4882a593Smuzhiyun .stream_name = "AIF3 Capture",
1937*4882a593Smuzhiyun .channels_min = 2,
1938*4882a593Smuzhiyun .channels_max = 2,
1939*4882a593Smuzhiyun .rates = WM5100_RATES,
1940*4882a593Smuzhiyun .formats = WM5100_FORMATS,
1941*4882a593Smuzhiyun },
1942*4882a593Smuzhiyun .ops = &wm5100_dai_ops,
1943*4882a593Smuzhiyun },
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun static int wm5100_dig_vu[] = {
1947*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_1L,
1948*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_1R,
1949*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_2L,
1950*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_2R,
1951*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_3L,
1952*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_3R,
1953*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_4L,
1954*4882a593Smuzhiyun WM5100_ADC_DIGITAL_VOLUME_4R,
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_1L,
1957*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_1R,
1958*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_2L,
1959*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_2R,
1960*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_3L,
1961*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_3R,
1962*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_4L,
1963*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_4R,
1964*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_5L,
1965*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_5R,
1966*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_6L,
1967*4882a593Smuzhiyun WM5100_DAC_DIGITAL_VOLUME_6R,
1968*4882a593Smuzhiyun };
1969*4882a593Smuzhiyun
wm5100_set_detect_mode(struct wm5100_priv * wm5100,int the_mode)1970*4882a593Smuzhiyun static void wm5100_set_detect_mode(struct wm5100_priv *wm5100, int the_mode)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun struct wm5100_jack_mode *mode = &wm5100->pdata.jack_modes[the_mode];
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun if (WARN_ON(the_mode >= ARRAY_SIZE(wm5100->pdata.jack_modes)))
1975*4882a593Smuzhiyun return;
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.hp_pol, mode->hp_pol);
1978*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_ACCESSORY_DETECT_MODE_1,
1979*4882a593Smuzhiyun WM5100_ACCDET_BIAS_SRC_MASK |
1980*4882a593Smuzhiyun WM5100_ACCDET_SRC,
1981*4882a593Smuzhiyun (mode->bias << WM5100_ACCDET_BIAS_SRC_SHIFT) |
1982*4882a593Smuzhiyun mode->micd_src << WM5100_ACCDET_SRC_SHIFT);
1983*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_MISC_CONTROL,
1984*4882a593Smuzhiyun WM5100_HPCOM_SRC,
1985*4882a593Smuzhiyun mode->micd_src << WM5100_HPCOM_SRC_SHIFT);
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun wm5100->jack_mode = the_mode;
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Set microphone polarity to %d\n",
1990*4882a593Smuzhiyun wm5100->jack_mode);
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
wm5100_report_headphone(struct wm5100_priv * wm5100)1993*4882a593Smuzhiyun static void wm5100_report_headphone(struct wm5100_priv *wm5100)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Headphone detected\n");
1996*4882a593Smuzhiyun wm5100->jack_detecting = false;
1997*4882a593Smuzhiyun snd_soc_jack_report(wm5100->jack, SND_JACK_HEADPHONE,
1998*4882a593Smuzhiyun SND_JACK_HEADPHONE);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /* Increase the detection rate a bit for responsiveness. */
2001*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2002*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK,
2003*4882a593Smuzhiyun 7 << WM5100_ACCDET_RATE_SHIFT);
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun
wm5100_micd_irq(struct wm5100_priv * wm5100)2006*4882a593Smuzhiyun static void wm5100_micd_irq(struct wm5100_priv *wm5100)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun unsigned int val;
2009*4882a593Smuzhiyun int ret;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_MIC_DETECT_3, &val);
2012*4882a593Smuzhiyun if (ret != 0) {
2013*4882a593Smuzhiyun dev_err(wm5100->dev, "Failed to read microphone status: %d\n",
2014*4882a593Smuzhiyun ret);
2015*4882a593Smuzhiyun return;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Microphone event: %x\n", val);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun if (!(val & WM5100_ACCDET_VALID)) {
2021*4882a593Smuzhiyun dev_warn(wm5100->dev, "Microphone detection state invalid\n");
2022*4882a593Smuzhiyun return;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /* No accessory, reset everything and report removal */
2026*4882a593Smuzhiyun if (!(val & WM5100_ACCDET_STS)) {
2027*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Jack removal detected\n");
2028*4882a593Smuzhiyun wm5100->jack_mic = false;
2029*4882a593Smuzhiyun wm5100->jack_detecting = true;
2030*4882a593Smuzhiyun wm5100->jack_flips = 0;
2031*4882a593Smuzhiyun snd_soc_jack_report(wm5100->jack, 0,
2032*4882a593Smuzhiyun SND_JACK_LINEOUT | SND_JACK_HEADSET |
2033*4882a593Smuzhiyun SND_JACK_BTN_0);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2036*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK,
2037*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK);
2038*4882a593Smuzhiyun return;
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* If the measurement is very high we've got a microphone,
2042*4882a593Smuzhiyun * either we just detected one or if we already reported then
2043*4882a593Smuzhiyun * we've got a button release event.
2044*4882a593Smuzhiyun */
2045*4882a593Smuzhiyun if (val & 0x400) {
2046*4882a593Smuzhiyun if (wm5100->jack_detecting) {
2047*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Microphone detected\n");
2048*4882a593Smuzhiyun wm5100->jack_mic = true;
2049*4882a593Smuzhiyun wm5100->jack_detecting = false;
2050*4882a593Smuzhiyun snd_soc_jack_report(wm5100->jack,
2051*4882a593Smuzhiyun SND_JACK_HEADSET,
2052*4882a593Smuzhiyun SND_JACK_HEADSET | SND_JACK_BTN_0);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun /* Increase poll rate to give better responsiveness
2055*4882a593Smuzhiyun * for buttons */
2056*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_MIC_DETECT_1,
2057*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK,
2058*4882a593Smuzhiyun 5 << WM5100_ACCDET_RATE_SHIFT);
2059*4882a593Smuzhiyun } else {
2060*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Mic button up\n");
2061*4882a593Smuzhiyun snd_soc_jack_report(wm5100->jack, 0, SND_JACK_BTN_0);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun return;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun /* If we detected a lower impedence during initial startup
2068*4882a593Smuzhiyun * then we probably have the wrong polarity, flip it. Don't
2069*4882a593Smuzhiyun * do this for the lowest impedences to speed up detection of
2070*4882a593Smuzhiyun * plain headphones and give up if neither polarity looks
2071*4882a593Smuzhiyun * sensible.
2072*4882a593Smuzhiyun */
2073*4882a593Smuzhiyun if (wm5100->jack_detecting && (val & 0x3f8)) {
2074*4882a593Smuzhiyun wm5100->jack_flips++;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun if (wm5100->jack_flips > 1)
2077*4882a593Smuzhiyun wm5100_report_headphone(wm5100);
2078*4882a593Smuzhiyun else
2079*4882a593Smuzhiyun wm5100_set_detect_mode(wm5100, !wm5100->jack_mode);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun return;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* Don't distinguish between buttons, just report any low
2085*4882a593Smuzhiyun * impedence as BTN_0.
2086*4882a593Smuzhiyun */
2087*4882a593Smuzhiyun if (val & 0x3fc) {
2088*4882a593Smuzhiyun if (wm5100->jack_mic) {
2089*4882a593Smuzhiyun dev_dbg(wm5100->dev, "Mic button detected\n");
2090*4882a593Smuzhiyun snd_soc_jack_report(wm5100->jack, SND_JACK_BTN_0,
2091*4882a593Smuzhiyun SND_JACK_BTN_0);
2092*4882a593Smuzhiyun } else if (wm5100->jack_detecting) {
2093*4882a593Smuzhiyun wm5100_report_headphone(wm5100);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
wm5100_detect(struct snd_soc_component * component,struct snd_soc_jack * jack)2098*4882a593Smuzhiyun int wm5100_detect(struct snd_soc_component *component, struct snd_soc_jack *jack)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
2101*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun if (jack) {
2104*4882a593Smuzhiyun wm5100->jack = jack;
2105*4882a593Smuzhiyun wm5100->jack_detecting = true;
2106*4882a593Smuzhiyun wm5100->jack_flips = 0;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun wm5100_set_detect_mode(wm5100, 0);
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun /* Slowest detection rate, gives debounce for initial
2111*4882a593Smuzhiyun * detection */
2112*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MIC_DETECT_1,
2113*4882a593Smuzhiyun WM5100_ACCDET_BIAS_STARTTIME_MASK |
2114*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK,
2115*4882a593Smuzhiyun (7 << WM5100_ACCDET_BIAS_STARTTIME_SHIFT) |
2116*4882a593Smuzhiyun WM5100_ACCDET_RATE_MASK);
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /* We need the charge pump to power MICBIAS */
2119*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "CP2");
2122*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "SYSCLK");
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun snd_soc_dapm_sync_unlocked(dapm);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun /* We start off just enabling microphone detection - even a
2129*4882a593Smuzhiyun * plain headphone will trigger detection.
2130*4882a593Smuzhiyun */
2131*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MIC_DETECT_1,
2132*4882a593Smuzhiyun WM5100_ACCDET_ENA, WM5100_ACCDET_ENA);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_INTERRUPT_STATUS_3_MASK,
2135*4882a593Smuzhiyun WM5100_IM_ACCDET_EINT, 0);
2136*4882a593Smuzhiyun } else {
2137*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_INTERRUPT_STATUS_3_MASK,
2138*4882a593Smuzhiyun WM5100_IM_HPDET_EINT |
2139*4882a593Smuzhiyun WM5100_IM_ACCDET_EINT,
2140*4882a593Smuzhiyun WM5100_IM_HPDET_EINT |
2141*4882a593Smuzhiyun WM5100_IM_ACCDET_EINT);
2142*4882a593Smuzhiyun snd_soc_component_update_bits(component, WM5100_MIC_DETECT_1,
2143*4882a593Smuzhiyun WM5100_ACCDET_ENA, 0);
2144*4882a593Smuzhiyun wm5100->jack = NULL;
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun return 0;
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm5100_detect);
2150*4882a593Smuzhiyun
wm5100_irq(int irq,void * data)2151*4882a593Smuzhiyun static irqreturn_t wm5100_irq(int irq, void *data)
2152*4882a593Smuzhiyun {
2153*4882a593Smuzhiyun struct wm5100_priv *wm5100 = data;
2154*4882a593Smuzhiyun irqreturn_t status = IRQ_NONE;
2155*4882a593Smuzhiyun unsigned int irq_val, mask_val;
2156*4882a593Smuzhiyun int ret;
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_3, &irq_val);
2159*4882a593Smuzhiyun if (ret < 0) {
2160*4882a593Smuzhiyun dev_err(wm5100->dev, "Failed to read IRQ status 3: %d\n",
2161*4882a593Smuzhiyun ret);
2162*4882a593Smuzhiyun irq_val = 0;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_3_MASK,
2166*4882a593Smuzhiyun &mask_val);
2167*4882a593Smuzhiyun if (ret < 0) {
2168*4882a593Smuzhiyun dev_err(wm5100->dev, "Failed to read IRQ mask 3: %d\n",
2169*4882a593Smuzhiyun ret);
2170*4882a593Smuzhiyun mask_val = 0xffff;
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun irq_val &= ~mask_val;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun regmap_write(wm5100->regmap, WM5100_INTERRUPT_STATUS_3, irq_val);
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun if (irq_val)
2178*4882a593Smuzhiyun status = IRQ_HANDLED;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun wm5100_log_status3(wm5100, irq_val);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun if (irq_val & WM5100_FLL1_LOCK_EINT) {
2183*4882a593Smuzhiyun dev_dbg(wm5100->dev, "FLL1 locked\n");
2184*4882a593Smuzhiyun complete(&wm5100->fll[0].lock);
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun if (irq_val & WM5100_FLL2_LOCK_EINT) {
2187*4882a593Smuzhiyun dev_dbg(wm5100->dev, "FLL2 locked\n");
2188*4882a593Smuzhiyun complete(&wm5100->fll[1].lock);
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (irq_val & WM5100_ACCDET_EINT)
2192*4882a593Smuzhiyun wm5100_micd_irq(wm5100);
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_4, &irq_val);
2195*4882a593Smuzhiyun if (ret < 0) {
2196*4882a593Smuzhiyun dev_err(wm5100->dev, "Failed to read IRQ status 4: %d\n",
2197*4882a593Smuzhiyun ret);
2198*4882a593Smuzhiyun irq_val = 0;
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_INTERRUPT_STATUS_4_MASK,
2202*4882a593Smuzhiyun &mask_val);
2203*4882a593Smuzhiyun if (ret < 0) {
2204*4882a593Smuzhiyun dev_err(wm5100->dev, "Failed to read IRQ mask 4: %d\n",
2205*4882a593Smuzhiyun ret);
2206*4882a593Smuzhiyun mask_val = 0xffff;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun irq_val &= ~mask_val;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun if (irq_val)
2212*4882a593Smuzhiyun status = IRQ_HANDLED;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun regmap_write(wm5100->regmap, WM5100_INTERRUPT_STATUS_4, irq_val);
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun wm5100_log_status4(wm5100, irq_val);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun return status;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
wm5100_edge_irq(int irq,void * data)2221*4882a593Smuzhiyun static irqreturn_t wm5100_edge_irq(int irq, void *data)
2222*4882a593Smuzhiyun {
2223*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
2224*4882a593Smuzhiyun irqreturn_t val;
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun do {
2227*4882a593Smuzhiyun val = wm5100_irq(irq, data);
2228*4882a593Smuzhiyun if (val != IRQ_NONE)
2229*4882a593Smuzhiyun ret = val;
2230*4882a593Smuzhiyun } while (val != IRQ_NONE);
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun return ret;
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
wm5100_gpio_set(struct gpio_chip * chip,unsigned offset,int value)2236*4882a593Smuzhiyun static void wm5100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun struct wm5100_priv *wm5100 = gpiochip_get_data(chip);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2241*4882a593Smuzhiyun WM5100_GP1_LVL, !!value << WM5100_GP1_LVL_SHIFT);
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun
wm5100_gpio_direction_out(struct gpio_chip * chip,unsigned offset,int value)2244*4882a593Smuzhiyun static int wm5100_gpio_direction_out(struct gpio_chip *chip,
2245*4882a593Smuzhiyun unsigned offset, int value)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun struct wm5100_priv *wm5100 = gpiochip_get_data(chip);
2248*4882a593Smuzhiyun int val, ret;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun val = (1 << WM5100_GP1_FN_SHIFT) | (!!value << WM5100_GP1_LVL_SHIFT);
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun ret = regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2253*4882a593Smuzhiyun WM5100_GP1_FN_MASK | WM5100_GP1_DIR |
2254*4882a593Smuzhiyun WM5100_GP1_LVL, val);
2255*4882a593Smuzhiyun if (ret < 0)
2256*4882a593Smuzhiyun return ret;
2257*4882a593Smuzhiyun else
2258*4882a593Smuzhiyun return 0;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
wm5100_gpio_get(struct gpio_chip * chip,unsigned offset)2261*4882a593Smuzhiyun static int wm5100_gpio_get(struct gpio_chip *chip, unsigned offset)
2262*4882a593Smuzhiyun {
2263*4882a593Smuzhiyun struct wm5100_priv *wm5100 = gpiochip_get_data(chip);
2264*4882a593Smuzhiyun unsigned int reg;
2265*4882a593Smuzhiyun int ret;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset, ®);
2268*4882a593Smuzhiyun if (ret < 0)
2269*4882a593Smuzhiyun return ret;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun return (reg & WM5100_GP1_LVL) != 0;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
wm5100_gpio_direction_in(struct gpio_chip * chip,unsigned offset)2274*4882a593Smuzhiyun static int wm5100_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct wm5100_priv *wm5100 = gpiochip_get_data(chip);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun return regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2279*4882a593Smuzhiyun WM5100_GP1_FN_MASK | WM5100_GP1_DIR,
2280*4882a593Smuzhiyun (1 << WM5100_GP1_FN_SHIFT) |
2281*4882a593Smuzhiyun (1 << WM5100_GP1_DIR_SHIFT));
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun static const struct gpio_chip wm5100_template_chip = {
2285*4882a593Smuzhiyun .label = "wm5100",
2286*4882a593Smuzhiyun .owner = THIS_MODULE,
2287*4882a593Smuzhiyun .direction_output = wm5100_gpio_direction_out,
2288*4882a593Smuzhiyun .set = wm5100_gpio_set,
2289*4882a593Smuzhiyun .direction_input = wm5100_gpio_direction_in,
2290*4882a593Smuzhiyun .get = wm5100_gpio_get,
2291*4882a593Smuzhiyun .can_sleep = 1,
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun
wm5100_init_gpio(struct i2c_client * i2c)2294*4882a593Smuzhiyun static void wm5100_init_gpio(struct i2c_client *i2c)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
2297*4882a593Smuzhiyun int ret;
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun wm5100->gpio_chip = wm5100_template_chip;
2300*4882a593Smuzhiyun wm5100->gpio_chip.ngpio = 6;
2301*4882a593Smuzhiyun wm5100->gpio_chip.parent = &i2c->dev;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (wm5100->pdata.gpio_base)
2304*4882a593Smuzhiyun wm5100->gpio_chip.base = wm5100->pdata.gpio_base;
2305*4882a593Smuzhiyun else
2306*4882a593Smuzhiyun wm5100->gpio_chip.base = -1;
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun ret = gpiochip_add_data(&wm5100->gpio_chip, wm5100);
2309*4882a593Smuzhiyun if (ret != 0)
2310*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun
wm5100_free_gpio(struct i2c_client * i2c)2313*4882a593Smuzhiyun static void wm5100_free_gpio(struct i2c_client *i2c)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun gpiochip_remove(&wm5100->gpio_chip);
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun #else
wm5100_init_gpio(struct i2c_client * i2c)2320*4882a593Smuzhiyun static void wm5100_init_gpio(struct i2c_client *i2c)
2321*4882a593Smuzhiyun {
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun
wm5100_free_gpio(struct i2c_client * i2c)2324*4882a593Smuzhiyun static void wm5100_free_gpio(struct i2c_client *i2c)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun #endif
2328*4882a593Smuzhiyun
wm5100_probe(struct snd_soc_component * component)2329*4882a593Smuzhiyun static int wm5100_probe(struct snd_soc_component *component)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
2332*4882a593Smuzhiyun struct i2c_client *i2c = to_i2c_client(component->dev);
2333*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
2334*4882a593Smuzhiyun int ret, i;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun wm5100->component = component;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100_dig_vu); i++)
2339*4882a593Smuzhiyun snd_soc_component_update_bits(component, wm5100_dig_vu[i], WM5100_OUT_VU,
2340*4882a593Smuzhiyun WM5100_OUT_VU);
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun /* Don't debounce interrupts to support use of SYSCLK only */
2343*4882a593Smuzhiyun snd_soc_component_write(component, WM5100_IRQ_DEBOUNCE_1, 0);
2344*4882a593Smuzhiyun snd_soc_component_write(component, WM5100_IRQ_DEBOUNCE_2, 0);
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun /* TODO: check if we're symmetric */
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun if (i2c->irq)
2349*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, wm5100_dapm_widgets_noirq,
2350*4882a593Smuzhiyun ARRAY_SIZE(wm5100_dapm_widgets_noirq));
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun if (wm5100->pdata.hp_pol) {
2353*4882a593Smuzhiyun ret = gpio_request_one(wm5100->pdata.hp_pol,
2354*4882a593Smuzhiyun GPIOF_OUT_INIT_HIGH, "WM5100 HP_POL");
2355*4882a593Smuzhiyun if (ret < 0) {
2356*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request HP_POL %d: %d\n",
2357*4882a593Smuzhiyun wm5100->pdata.hp_pol, ret);
2358*4882a593Smuzhiyun goto err_gpio;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun return 0;
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun err_gpio:
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun return ret;
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun
wm5100_remove(struct snd_soc_component * component)2369*4882a593Smuzhiyun static void wm5100_remove(struct snd_soc_component *component)
2370*4882a593Smuzhiyun {
2371*4882a593Smuzhiyun struct wm5100_priv *wm5100 = snd_soc_component_get_drvdata(component);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun if (wm5100->pdata.hp_pol) {
2374*4882a593Smuzhiyun gpio_free(wm5100->pdata.hp_pol);
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_wm5100 = {
2379*4882a593Smuzhiyun .probe = wm5100_probe,
2380*4882a593Smuzhiyun .remove = wm5100_remove,
2381*4882a593Smuzhiyun .set_sysclk = wm5100_set_sysclk,
2382*4882a593Smuzhiyun .set_pll = wm5100_set_fll,
2383*4882a593Smuzhiyun .seq_notifier = wm5100_seq_notifier,
2384*4882a593Smuzhiyun .controls = wm5100_snd_controls,
2385*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(wm5100_snd_controls),
2386*4882a593Smuzhiyun .dapm_widgets = wm5100_dapm_widgets,
2387*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(wm5100_dapm_widgets),
2388*4882a593Smuzhiyun .dapm_routes = wm5100_dapm_routes,
2389*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(wm5100_dapm_routes),
2390*4882a593Smuzhiyun .use_pmdown_time = 1,
2391*4882a593Smuzhiyun .endianness = 1,
2392*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
2393*4882a593Smuzhiyun };
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun static const struct regmap_config wm5100_regmap = {
2396*4882a593Smuzhiyun .reg_bits = 16,
2397*4882a593Smuzhiyun .val_bits = 16,
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun .max_register = WM5100_MAX_REGISTER,
2400*4882a593Smuzhiyun .reg_defaults = wm5100_reg_defaults,
2401*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(wm5100_reg_defaults),
2402*4882a593Smuzhiyun .volatile_reg = wm5100_volatile_register,
2403*4882a593Smuzhiyun .readable_reg = wm5100_readable_register,
2404*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
2405*4882a593Smuzhiyun };
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun static const unsigned int wm5100_mic_ctrl_reg[] = {
2408*4882a593Smuzhiyun WM5100_IN1L_CONTROL,
2409*4882a593Smuzhiyun WM5100_IN2L_CONTROL,
2410*4882a593Smuzhiyun WM5100_IN3L_CONTROL,
2411*4882a593Smuzhiyun WM5100_IN4L_CONTROL,
2412*4882a593Smuzhiyun };
2413*4882a593Smuzhiyun
wm5100_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2414*4882a593Smuzhiyun static int wm5100_i2c_probe(struct i2c_client *i2c,
2415*4882a593Smuzhiyun const struct i2c_device_id *id)
2416*4882a593Smuzhiyun {
2417*4882a593Smuzhiyun struct wm5100_pdata *pdata = dev_get_platdata(&i2c->dev);
2418*4882a593Smuzhiyun struct wm5100_priv *wm5100;
2419*4882a593Smuzhiyun unsigned int reg;
2420*4882a593Smuzhiyun int ret, i, irq_flags;
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun wm5100 = devm_kzalloc(&i2c->dev, sizeof(struct wm5100_priv),
2423*4882a593Smuzhiyun GFP_KERNEL);
2424*4882a593Smuzhiyun if (wm5100 == NULL)
2425*4882a593Smuzhiyun return -ENOMEM;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun wm5100->dev = &i2c->dev;
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun wm5100->regmap = devm_regmap_init_i2c(i2c, &wm5100_regmap);
2430*4882a593Smuzhiyun if (IS_ERR(wm5100->regmap)) {
2431*4882a593Smuzhiyun ret = PTR_ERR(wm5100->regmap);
2432*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2433*4882a593Smuzhiyun ret);
2434*4882a593Smuzhiyun goto err;
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100->fll); i++)
2438*4882a593Smuzhiyun init_completion(&wm5100->fll[i].lock);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun if (pdata)
2441*4882a593Smuzhiyun wm5100->pdata = *pdata;
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun i2c_set_clientdata(i2c, wm5100);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100->core_supplies); i++)
2446*4882a593Smuzhiyun wm5100->core_supplies[i].supply = wm5100_core_supply_names[i];
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&i2c->dev,
2449*4882a593Smuzhiyun ARRAY_SIZE(wm5100->core_supplies),
2450*4882a593Smuzhiyun wm5100->core_supplies);
2451*4882a593Smuzhiyun if (ret != 0) {
2452*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request core supplies: %d\n",
2453*4882a593Smuzhiyun ret);
2454*4882a593Smuzhiyun goto err;
2455*4882a593Smuzhiyun }
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2458*4882a593Smuzhiyun wm5100->core_supplies);
2459*4882a593Smuzhiyun if (ret != 0) {
2460*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to enable core supplies: %d\n",
2461*4882a593Smuzhiyun ret);
2462*4882a593Smuzhiyun goto err;
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun if (wm5100->pdata.ldo_ena) {
2466*4882a593Smuzhiyun ret = gpio_request_one(wm5100->pdata.ldo_ena,
2467*4882a593Smuzhiyun GPIOF_OUT_INIT_HIGH, "WM5100 LDOENA");
2468*4882a593Smuzhiyun if (ret < 0) {
2469*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2470*4882a593Smuzhiyun wm5100->pdata.ldo_ena, ret);
2471*4882a593Smuzhiyun goto err_enable;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun msleep(2);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun if (wm5100->pdata.reset) {
2477*4882a593Smuzhiyun ret = gpio_request_one(wm5100->pdata.reset,
2478*4882a593Smuzhiyun GPIOF_OUT_INIT_HIGH, "WM5100 /RESET");
2479*4882a593Smuzhiyun if (ret < 0) {
2480*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2481*4882a593Smuzhiyun wm5100->pdata.reset, ret);
2482*4882a593Smuzhiyun goto err_ldo;
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_SOFTWARE_RESET, ®);
2487*4882a593Smuzhiyun if (ret < 0) {
2488*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
2489*4882a593Smuzhiyun goto err_reset;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun switch (reg) {
2492*4882a593Smuzhiyun case 0x8997:
2493*4882a593Smuzhiyun case 0x5100:
2494*4882a593Smuzhiyun break;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun default:
2497*4882a593Smuzhiyun dev_err(&i2c->dev, "Device is not a WM5100, ID is %x\n", reg);
2498*4882a593Smuzhiyun ret = -EINVAL;
2499*4882a593Smuzhiyun goto err_reset;
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun ret = regmap_read(wm5100->regmap, WM5100_DEVICE_REVISION, ®);
2503*4882a593Smuzhiyun if (ret < 0) {
2504*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to read revision register\n");
2505*4882a593Smuzhiyun goto err_reset;
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun wm5100->rev = reg & WM5100_DEVICE_REVISION_MASK;
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun dev_info(&i2c->dev, "revision %c\n", wm5100->rev + 'A');
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun ret = wm5100_reset(wm5100);
2512*4882a593Smuzhiyun if (ret < 0) {
2513*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to issue reset\n");
2514*4882a593Smuzhiyun goto err_reset;
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun switch (wm5100->rev) {
2518*4882a593Smuzhiyun case 0:
2519*4882a593Smuzhiyun ret = regmap_register_patch(wm5100->regmap,
2520*4882a593Smuzhiyun wm5100_reva_patches,
2521*4882a593Smuzhiyun ARRAY_SIZE(wm5100_reva_patches));
2522*4882a593Smuzhiyun if (ret != 0) {
2523*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register patches: %d\n",
2524*4882a593Smuzhiyun ret);
2525*4882a593Smuzhiyun goto err_reset;
2526*4882a593Smuzhiyun }
2527*4882a593Smuzhiyun break;
2528*4882a593Smuzhiyun default:
2529*4882a593Smuzhiyun break;
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun wm5100_init_gpio(i2c);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100->pdata.gpio_defaults); i++) {
2536*4882a593Smuzhiyun if (!wm5100->pdata.gpio_defaults[i])
2537*4882a593Smuzhiyun continue;
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun regmap_write(wm5100->regmap, WM5100_GPIO_CTRL_1 + i,
2540*4882a593Smuzhiyun wm5100->pdata.gpio_defaults[i]);
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wm5100->pdata.in_mode); i++) {
2544*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap, wm5100_mic_ctrl_reg[i],
2545*4882a593Smuzhiyun WM5100_IN1_MODE_MASK |
2546*4882a593Smuzhiyun WM5100_IN1_DMIC_SUP_MASK,
2547*4882a593Smuzhiyun (wm5100->pdata.in_mode[i] <<
2548*4882a593Smuzhiyun WM5100_IN1_MODE_SHIFT) |
2549*4882a593Smuzhiyun (wm5100->pdata.dmic_sup[i] <<
2550*4882a593Smuzhiyun WM5100_IN1_DMIC_SUP_SHIFT));
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun if (i2c->irq) {
2554*4882a593Smuzhiyun if (wm5100->pdata.irq_flags)
2555*4882a593Smuzhiyun irq_flags = wm5100->pdata.irq_flags;
2556*4882a593Smuzhiyun else
2557*4882a593Smuzhiyun irq_flags = IRQF_TRIGGER_LOW;
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun irq_flags |= IRQF_ONESHOT;
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2562*4882a593Smuzhiyun ret = request_threaded_irq(i2c->irq, NULL,
2563*4882a593Smuzhiyun wm5100_edge_irq, irq_flags,
2564*4882a593Smuzhiyun "wm5100", wm5100);
2565*4882a593Smuzhiyun else
2566*4882a593Smuzhiyun ret = request_threaded_irq(i2c->irq, NULL, wm5100_irq,
2567*4882a593Smuzhiyun irq_flags, "wm5100",
2568*4882a593Smuzhiyun wm5100);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun if (ret != 0) {
2571*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
2572*4882a593Smuzhiyun i2c->irq, ret);
2573*4882a593Smuzhiyun } else {
2574*4882a593Smuzhiyun /* Enable default interrupts */
2575*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap,
2576*4882a593Smuzhiyun WM5100_INTERRUPT_STATUS_3_MASK,
2577*4882a593Smuzhiyun WM5100_IM_SPK_SHUTDOWN_WARN_EINT |
2578*4882a593Smuzhiyun WM5100_IM_SPK_SHUTDOWN_EINT |
2579*4882a593Smuzhiyun WM5100_IM_ASRC2_LOCK_EINT |
2580*4882a593Smuzhiyun WM5100_IM_ASRC1_LOCK_EINT |
2581*4882a593Smuzhiyun WM5100_IM_FLL2_LOCK_EINT |
2582*4882a593Smuzhiyun WM5100_IM_FLL1_LOCK_EINT |
2583*4882a593Smuzhiyun WM5100_CLKGEN_ERR_EINT |
2584*4882a593Smuzhiyun WM5100_CLKGEN_ERR_ASYNC_EINT, 0);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun regmap_update_bits(wm5100->regmap,
2587*4882a593Smuzhiyun WM5100_INTERRUPT_STATUS_4_MASK,
2588*4882a593Smuzhiyun WM5100_AIF3_ERR_EINT |
2589*4882a593Smuzhiyun WM5100_AIF2_ERR_EINT |
2590*4882a593Smuzhiyun WM5100_AIF1_ERR_EINT |
2591*4882a593Smuzhiyun WM5100_CTRLIF_ERR_EINT |
2592*4882a593Smuzhiyun WM5100_ISRC2_UNDERCLOCKED_EINT |
2593*4882a593Smuzhiyun WM5100_ISRC1_UNDERCLOCKED_EINT |
2594*4882a593Smuzhiyun WM5100_FX_UNDERCLOCKED_EINT |
2595*4882a593Smuzhiyun WM5100_AIF3_UNDERCLOCKED_EINT |
2596*4882a593Smuzhiyun WM5100_AIF2_UNDERCLOCKED_EINT |
2597*4882a593Smuzhiyun WM5100_AIF1_UNDERCLOCKED_EINT |
2598*4882a593Smuzhiyun WM5100_ASRC_UNDERCLOCKED_EINT |
2599*4882a593Smuzhiyun WM5100_DAC_UNDERCLOCKED_EINT |
2600*4882a593Smuzhiyun WM5100_ADC_UNDERCLOCKED_EINT |
2601*4882a593Smuzhiyun WM5100_MIXER_UNDERCLOCKED_EINT, 0);
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun pm_runtime_set_active(&i2c->dev);
2606*4882a593Smuzhiyun pm_runtime_enable(&i2c->dev);
2607*4882a593Smuzhiyun pm_request_idle(&i2c->dev);
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
2610*4882a593Smuzhiyun &soc_component_dev_wm5100, wm5100_dai,
2611*4882a593Smuzhiyun ARRAY_SIZE(wm5100_dai));
2612*4882a593Smuzhiyun if (ret < 0) {
2613*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register WM5100: %d\n", ret);
2614*4882a593Smuzhiyun goto err_reset;
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun return ret;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun err_reset:
2620*4882a593Smuzhiyun pm_runtime_disable(&i2c->dev);
2621*4882a593Smuzhiyun if (i2c->irq)
2622*4882a593Smuzhiyun free_irq(i2c->irq, wm5100);
2623*4882a593Smuzhiyun wm5100_free_gpio(i2c);
2624*4882a593Smuzhiyun if (wm5100->pdata.reset) {
2625*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.reset, 0);
2626*4882a593Smuzhiyun gpio_free(wm5100->pdata.reset);
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun err_ldo:
2629*4882a593Smuzhiyun if (wm5100->pdata.ldo_ena) {
2630*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2631*4882a593Smuzhiyun gpio_free(wm5100->pdata.ldo_ena);
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun err_enable:
2634*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2635*4882a593Smuzhiyun wm5100->core_supplies);
2636*4882a593Smuzhiyun err:
2637*4882a593Smuzhiyun return ret;
2638*4882a593Smuzhiyun }
2639*4882a593Smuzhiyun
wm5100_i2c_remove(struct i2c_client * i2c)2640*4882a593Smuzhiyun static int wm5100_i2c_remove(struct i2c_client *i2c)
2641*4882a593Smuzhiyun {
2642*4882a593Smuzhiyun struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun pm_runtime_disable(&i2c->dev);
2645*4882a593Smuzhiyun if (i2c->irq)
2646*4882a593Smuzhiyun free_irq(i2c->irq, wm5100);
2647*4882a593Smuzhiyun wm5100_free_gpio(i2c);
2648*4882a593Smuzhiyun if (wm5100->pdata.reset) {
2649*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.reset, 0);
2650*4882a593Smuzhiyun gpio_free(wm5100->pdata.reset);
2651*4882a593Smuzhiyun }
2652*4882a593Smuzhiyun if (wm5100->pdata.ldo_ena) {
2653*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2654*4882a593Smuzhiyun gpio_free(wm5100->pdata.ldo_ena);
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun return 0;
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun #ifdef CONFIG_PM
wm5100_runtime_suspend(struct device * dev)2661*4882a593Smuzhiyun static int wm5100_runtime_suspend(struct device *dev)
2662*4882a593Smuzhiyun {
2663*4882a593Smuzhiyun struct wm5100_priv *wm5100 = dev_get_drvdata(dev);
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun regcache_cache_only(wm5100->regmap, true);
2666*4882a593Smuzhiyun regcache_mark_dirty(wm5100->regmap);
2667*4882a593Smuzhiyun if (wm5100->pdata.ldo_ena)
2668*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2669*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2670*4882a593Smuzhiyun wm5100->core_supplies);
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun return 0;
2673*4882a593Smuzhiyun }
2674*4882a593Smuzhiyun
wm5100_runtime_resume(struct device * dev)2675*4882a593Smuzhiyun static int wm5100_runtime_resume(struct device *dev)
2676*4882a593Smuzhiyun {
2677*4882a593Smuzhiyun struct wm5100_priv *wm5100 = dev_get_drvdata(dev);
2678*4882a593Smuzhiyun int ret;
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2681*4882a593Smuzhiyun wm5100->core_supplies);
2682*4882a593Smuzhiyun if (ret != 0) {
2683*4882a593Smuzhiyun dev_err(dev, "Failed to enable supplies: %d\n",
2684*4882a593Smuzhiyun ret);
2685*4882a593Smuzhiyun return ret;
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun
2688*4882a593Smuzhiyun if (wm5100->pdata.ldo_ena) {
2689*4882a593Smuzhiyun gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 1);
2690*4882a593Smuzhiyun msleep(2);
2691*4882a593Smuzhiyun }
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun regcache_cache_only(wm5100->regmap, false);
2694*4882a593Smuzhiyun regcache_sync(wm5100->regmap);
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun return 0;
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun #endif
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun static const struct dev_pm_ops wm5100_pm = {
2701*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(wm5100_runtime_suspend, wm5100_runtime_resume,
2702*4882a593Smuzhiyun NULL)
2703*4882a593Smuzhiyun };
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun static const struct i2c_device_id wm5100_i2c_id[] = {
2706*4882a593Smuzhiyun { "wm5100", 0 },
2707*4882a593Smuzhiyun { }
2708*4882a593Smuzhiyun };
2709*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm5100_i2c_id);
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun static struct i2c_driver wm5100_i2c_driver = {
2712*4882a593Smuzhiyun .driver = {
2713*4882a593Smuzhiyun .name = "wm5100",
2714*4882a593Smuzhiyun .pm = &wm5100_pm,
2715*4882a593Smuzhiyun },
2716*4882a593Smuzhiyun .probe = wm5100_i2c_probe,
2717*4882a593Smuzhiyun .remove = wm5100_i2c_remove,
2718*4882a593Smuzhiyun .id_table = wm5100_i2c_id,
2719*4882a593Smuzhiyun };
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun module_i2c_driver(wm5100_i2c_driver);
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM5100 driver");
2724*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2725*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2726