xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm2200.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm2200.c  --  WM2200 ALSA SoC Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/firmware.h>
16*4882a593Smuzhiyun #include <linux/gcd.h>
17*4882a593Smuzhiyun #include <linux/gpio.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include <sound/soc.h>
27*4882a593Smuzhiyun #include <sound/jack.h>
28*4882a593Smuzhiyun #include <sound/initval.h>
29*4882a593Smuzhiyun #include <sound/tlv.h>
30*4882a593Smuzhiyun #include <sound/wm2200.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "wm2200.h"
33*4882a593Smuzhiyun #include "wmfw.h"
34*4882a593Smuzhiyun #include "wm_adsp.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_1                   0x00
37*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_2                   0x02
38*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_3                   0x03
39*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_4                   0x04
40*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_5                   0x06
41*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_6                   0x07
42*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_7                   0x08
43*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_8                   0x09
44*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_9                   0x0A
45*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_10                  0x0B
46*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_11                  0x0C
47*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_12                  0x0D
48*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_13                  0x0F
49*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_14                  0x10
50*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_15                  0x11
51*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_16                  0x12
52*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_17                  0x13
53*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_18                  0x14
54*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_19                  0x16
55*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_20                  0x17
56*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_21                  0x18
57*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_22                  0x1A
58*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_23                  0x1B
59*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_24                  0x1C
60*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_25                  0x1E
61*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_26                  0x20
62*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_27                  0x21
63*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_28                  0x22
64*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_29                  0x23
65*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_30                  0x24
66*4882a593Smuzhiyun #define WM2200_DSP_CONTROL_31                  0x26
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* The code assumes DCVDD is generated internally */
69*4882a593Smuzhiyun #define WM2200_NUM_CORE_SUPPLIES 2
70*4882a593Smuzhiyun static const char *wm2200_core_supply_names[WM2200_NUM_CORE_SUPPLIES] = {
71*4882a593Smuzhiyun 	"DBVDD",
72*4882a593Smuzhiyun 	"LDOVDD",
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct wm2200_fll {
76*4882a593Smuzhiyun 	int fref;
77*4882a593Smuzhiyun 	int fout;
78*4882a593Smuzhiyun 	int src;
79*4882a593Smuzhiyun 	struct completion lock;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* codec private data */
83*4882a593Smuzhiyun struct wm2200_priv {
84*4882a593Smuzhiyun 	struct wm_adsp dsp[2];
85*4882a593Smuzhiyun 	struct regmap *regmap;
86*4882a593Smuzhiyun 	struct device *dev;
87*4882a593Smuzhiyun 	struct snd_soc_component *component;
88*4882a593Smuzhiyun 	struct wm2200_pdata pdata;
89*4882a593Smuzhiyun 	struct regulator_bulk_data core_supplies[WM2200_NUM_CORE_SUPPLIES];
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	struct completion fll_lock;
92*4882a593Smuzhiyun 	int fll_fout;
93*4882a593Smuzhiyun 	int fll_fref;
94*4882a593Smuzhiyun 	int fll_src;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	int rev;
97*4882a593Smuzhiyun 	int sysclk;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	unsigned int symmetric_rates:1;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define WM2200_DSP_RANGE_BASE (WM2200_MAX_REGISTER + 1)
103*4882a593Smuzhiyun #define WM2200_DSP_SPACING 12288
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define WM2200_DSP1_DM_BASE (WM2200_DSP_RANGE_BASE + (0 * WM2200_DSP_SPACING))
106*4882a593Smuzhiyun #define WM2200_DSP1_PM_BASE (WM2200_DSP_RANGE_BASE + (1 * WM2200_DSP_SPACING))
107*4882a593Smuzhiyun #define WM2200_DSP1_ZM_BASE (WM2200_DSP_RANGE_BASE + (2 * WM2200_DSP_SPACING))
108*4882a593Smuzhiyun #define WM2200_DSP2_DM_BASE (WM2200_DSP_RANGE_BASE + (3 * WM2200_DSP_SPACING))
109*4882a593Smuzhiyun #define WM2200_DSP2_PM_BASE (WM2200_DSP_RANGE_BASE + (4 * WM2200_DSP_SPACING))
110*4882a593Smuzhiyun #define WM2200_DSP2_ZM_BASE (WM2200_DSP_RANGE_BASE + (5 * WM2200_DSP_SPACING))
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const struct regmap_range_cfg wm2200_ranges[] = {
113*4882a593Smuzhiyun 	{ .name = "DSP1DM", .range_min = WM2200_DSP1_DM_BASE,
114*4882a593Smuzhiyun 	  .range_max = WM2200_DSP1_DM_BASE + 12287,
115*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP1_CONTROL_3,
116*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP1_PAGE_BASE_DM_0_MASK,
117*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP1_PAGE_BASE_DM_0_SHIFT,
118*4882a593Smuzhiyun 	  .window_start = WM2200_DSP1_DM_0, .window_len = 2048, },
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	{ .name = "DSP1PM", .range_min = WM2200_DSP1_PM_BASE,
121*4882a593Smuzhiyun 	  .range_max = WM2200_DSP1_PM_BASE + 12287,
122*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP1_CONTROL_2,
123*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP1_PAGE_BASE_PM_0_MASK,
124*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP1_PAGE_BASE_PM_0_SHIFT,
125*4882a593Smuzhiyun 	  .window_start = WM2200_DSP1_PM_0, .window_len = 768, },
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	{ .name = "DSP1ZM", .range_min = WM2200_DSP1_ZM_BASE,
128*4882a593Smuzhiyun 	  .range_max = WM2200_DSP1_ZM_BASE + 2047,
129*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP1_CONTROL_4,
130*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP1_PAGE_BASE_ZM_0_MASK,
131*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP1_PAGE_BASE_ZM_0_SHIFT,
132*4882a593Smuzhiyun 	  .window_start = WM2200_DSP1_ZM_0, .window_len = 1024, },
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	{ .name = "DSP2DM", .range_min = WM2200_DSP2_DM_BASE,
135*4882a593Smuzhiyun 	  .range_max = WM2200_DSP2_DM_BASE + 4095,
136*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP2_CONTROL_3,
137*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP2_PAGE_BASE_DM_0_MASK,
138*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP2_PAGE_BASE_DM_0_SHIFT,
139*4882a593Smuzhiyun 	  .window_start = WM2200_DSP2_DM_0, .window_len = 2048, },
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	{ .name = "DSP2PM", .range_min = WM2200_DSP2_PM_BASE,
142*4882a593Smuzhiyun 	  .range_max = WM2200_DSP2_PM_BASE + 11287,
143*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP2_CONTROL_2,
144*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP2_PAGE_BASE_PM_0_MASK,
145*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP2_PAGE_BASE_PM_0_SHIFT,
146*4882a593Smuzhiyun 	  .window_start = WM2200_DSP2_PM_0, .window_len = 768, },
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	{ .name = "DSP2ZM", .range_min = WM2200_DSP2_ZM_BASE,
149*4882a593Smuzhiyun 	  .range_max = WM2200_DSP2_ZM_BASE + 2047,
150*4882a593Smuzhiyun 	  .selector_reg = WM2200_DSP2_CONTROL_4,
151*4882a593Smuzhiyun 	  .selector_mask = WM2200_DSP2_PAGE_BASE_ZM_0_MASK,
152*4882a593Smuzhiyun 	  .selector_shift = WM2200_DSP2_PAGE_BASE_ZM_0_SHIFT,
153*4882a593Smuzhiyun 	  .window_start = WM2200_DSP2_ZM_0, .window_len = 1024, },
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct wm_adsp_region wm2200_dsp1_regions[] = {
157*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_PM, .base = WM2200_DSP1_PM_BASE },
158*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_DM, .base = WM2200_DSP1_DM_BASE },
159*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_ZM, .base = WM2200_DSP1_ZM_BASE },
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const struct wm_adsp_region wm2200_dsp2_regions[] = {
163*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_PM, .base = WM2200_DSP2_PM_BASE },
164*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_DM, .base = WM2200_DSP2_DM_BASE },
165*4882a593Smuzhiyun 	{ .type = WMFW_ADSP1_ZM, .base = WM2200_DSP2_ZM_BASE },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct reg_default wm2200_reg_defaults[] = {
169*4882a593Smuzhiyun 	{ 0x000B, 0x0000 },   /* R11    - Tone Generator 1 */
170*4882a593Smuzhiyun 	{ 0x0102, 0x0000 },   /* R258   - Clocking 3 */
171*4882a593Smuzhiyun 	{ 0x0103, 0x0011 },   /* R259   - Clocking 4 */
172*4882a593Smuzhiyun 	{ 0x0111, 0x0000 },   /* R273   - FLL Control 1 */
173*4882a593Smuzhiyun 	{ 0x0112, 0x0000 },   /* R274   - FLL Control 2 */
174*4882a593Smuzhiyun 	{ 0x0113, 0x0000 },   /* R275   - FLL Control 3 */
175*4882a593Smuzhiyun 	{ 0x0114, 0x0000 },   /* R276   - FLL Control 4 */
176*4882a593Smuzhiyun 	{ 0x0116, 0x0177 },   /* R278   - FLL Control 6 */
177*4882a593Smuzhiyun 	{ 0x0117, 0x0004 },   /* R279   - FLL Control 7 */
178*4882a593Smuzhiyun 	{ 0x0119, 0x0000 },   /* R281   - FLL EFS 1 */
179*4882a593Smuzhiyun 	{ 0x011A, 0x0002 },   /* R282   - FLL EFS 2 */
180*4882a593Smuzhiyun 	{ 0x0200, 0x0000 },   /* R512   - Mic Charge Pump 1 */
181*4882a593Smuzhiyun 	{ 0x0201, 0x03FF },   /* R513   - Mic Charge Pump 2 */
182*4882a593Smuzhiyun 	{ 0x0202, 0x9BDE },   /* R514   - DM Charge Pump 1 */
183*4882a593Smuzhiyun 	{ 0x020C, 0x0000 },   /* R524   - Mic Bias Ctrl 1 */
184*4882a593Smuzhiyun 	{ 0x020D, 0x0000 },   /* R525   - Mic Bias Ctrl 2 */
185*4882a593Smuzhiyun 	{ 0x020F, 0x0000 },   /* R527   - Ear Piece Ctrl 1 */
186*4882a593Smuzhiyun 	{ 0x0210, 0x0000 },   /* R528   - Ear Piece Ctrl 2 */
187*4882a593Smuzhiyun 	{ 0x0301, 0x0000 },   /* R769   - Input Enables */
188*4882a593Smuzhiyun 	{ 0x0302, 0x2240 },   /* R770   - IN1L Control */
189*4882a593Smuzhiyun 	{ 0x0303, 0x0040 },   /* R771   - IN1R Control */
190*4882a593Smuzhiyun 	{ 0x0304, 0x2240 },   /* R772   - IN2L Control */
191*4882a593Smuzhiyun 	{ 0x0305, 0x0040 },   /* R773   - IN2R Control */
192*4882a593Smuzhiyun 	{ 0x0306, 0x2240 },   /* R774   - IN3L Control */
193*4882a593Smuzhiyun 	{ 0x0307, 0x0040 },   /* R775   - IN3R Control */
194*4882a593Smuzhiyun 	{ 0x030A, 0x0000 },   /* R778   - RXANC_SRC */
195*4882a593Smuzhiyun 	{ 0x030B, 0x0022 },   /* R779   - Input Volume Ramp */
196*4882a593Smuzhiyun 	{ 0x030C, 0x0180 },   /* R780   - ADC Digital Volume 1L */
197*4882a593Smuzhiyun 	{ 0x030D, 0x0180 },   /* R781   - ADC Digital Volume 1R */
198*4882a593Smuzhiyun 	{ 0x030E, 0x0180 },   /* R782   - ADC Digital Volume 2L */
199*4882a593Smuzhiyun 	{ 0x030F, 0x0180 },   /* R783   - ADC Digital Volume 2R */
200*4882a593Smuzhiyun 	{ 0x0310, 0x0180 },   /* R784   - ADC Digital Volume 3L */
201*4882a593Smuzhiyun 	{ 0x0311, 0x0180 },   /* R785   - ADC Digital Volume 3R */
202*4882a593Smuzhiyun 	{ 0x0400, 0x0000 },   /* R1024  - Output Enables */
203*4882a593Smuzhiyun 	{ 0x0401, 0x0000 },   /* R1025  - DAC Volume Limit 1L */
204*4882a593Smuzhiyun 	{ 0x0402, 0x0000 },   /* R1026  - DAC Volume Limit 1R */
205*4882a593Smuzhiyun 	{ 0x0403, 0x0000 },   /* R1027  - DAC Volume Limit 2L */
206*4882a593Smuzhiyun 	{ 0x0404, 0x0000 },   /* R1028  - DAC Volume Limit 2R */
207*4882a593Smuzhiyun 	{ 0x0409, 0x0000 },   /* R1033  - DAC AEC Control 1 */
208*4882a593Smuzhiyun 	{ 0x040A, 0x0022 },   /* R1034  - Output Volume Ramp */
209*4882a593Smuzhiyun 	{ 0x040B, 0x0180 },   /* R1035  - DAC Digital Volume 1L */
210*4882a593Smuzhiyun 	{ 0x040C, 0x0180 },   /* R1036  - DAC Digital Volume 1R */
211*4882a593Smuzhiyun 	{ 0x040D, 0x0180 },   /* R1037  - DAC Digital Volume 2L */
212*4882a593Smuzhiyun 	{ 0x040E, 0x0180 },   /* R1038  - DAC Digital Volume 2R */
213*4882a593Smuzhiyun 	{ 0x0417, 0x0069 },   /* R1047  - PDM 1 */
214*4882a593Smuzhiyun 	{ 0x0418, 0x0000 },   /* R1048  - PDM 2 */
215*4882a593Smuzhiyun 	{ 0x0500, 0x0000 },   /* R1280  - Audio IF 1_1 */
216*4882a593Smuzhiyun 	{ 0x0501, 0x0008 },   /* R1281  - Audio IF 1_2 */
217*4882a593Smuzhiyun 	{ 0x0502, 0x0000 },   /* R1282  - Audio IF 1_3 */
218*4882a593Smuzhiyun 	{ 0x0503, 0x0000 },   /* R1283  - Audio IF 1_4 */
219*4882a593Smuzhiyun 	{ 0x0504, 0x0000 },   /* R1284  - Audio IF 1_5 */
220*4882a593Smuzhiyun 	{ 0x0505, 0x0001 },   /* R1285  - Audio IF 1_6 */
221*4882a593Smuzhiyun 	{ 0x0506, 0x0001 },   /* R1286  - Audio IF 1_7 */
222*4882a593Smuzhiyun 	{ 0x0507, 0x0000 },   /* R1287  - Audio IF 1_8 */
223*4882a593Smuzhiyun 	{ 0x0508, 0x0000 },   /* R1288  - Audio IF 1_9 */
224*4882a593Smuzhiyun 	{ 0x0509, 0x0000 },   /* R1289  - Audio IF 1_10 */
225*4882a593Smuzhiyun 	{ 0x050A, 0x0000 },   /* R1290  - Audio IF 1_11 */
226*4882a593Smuzhiyun 	{ 0x050B, 0x0000 },   /* R1291  - Audio IF 1_12 */
227*4882a593Smuzhiyun 	{ 0x050C, 0x0000 },   /* R1292  - Audio IF 1_13 */
228*4882a593Smuzhiyun 	{ 0x050D, 0x0000 },   /* R1293  - Audio IF 1_14 */
229*4882a593Smuzhiyun 	{ 0x050E, 0x0000 },   /* R1294  - Audio IF 1_15 */
230*4882a593Smuzhiyun 	{ 0x050F, 0x0000 },   /* R1295  - Audio IF 1_16 */
231*4882a593Smuzhiyun 	{ 0x0510, 0x0000 },   /* R1296  - Audio IF 1_17 */
232*4882a593Smuzhiyun 	{ 0x0511, 0x0000 },   /* R1297  - Audio IF 1_18 */
233*4882a593Smuzhiyun 	{ 0x0512, 0x0000 },   /* R1298  - Audio IF 1_19 */
234*4882a593Smuzhiyun 	{ 0x0513, 0x0000 },   /* R1299  - Audio IF 1_20 */
235*4882a593Smuzhiyun 	{ 0x0514, 0x0000 },   /* R1300  - Audio IF 1_21 */
236*4882a593Smuzhiyun 	{ 0x0515, 0x0001 },   /* R1301  - Audio IF 1_22 */
237*4882a593Smuzhiyun 	{ 0x0600, 0x0000 },   /* R1536  - OUT1LMIX Input 1 Source */
238*4882a593Smuzhiyun 	{ 0x0601, 0x0080 },   /* R1537  - OUT1LMIX Input 1 Volume */
239*4882a593Smuzhiyun 	{ 0x0602, 0x0000 },   /* R1538  - OUT1LMIX Input 2 Source */
240*4882a593Smuzhiyun 	{ 0x0603, 0x0080 },   /* R1539  - OUT1LMIX Input 2 Volume */
241*4882a593Smuzhiyun 	{ 0x0604, 0x0000 },   /* R1540  - OUT1LMIX Input 3 Source */
242*4882a593Smuzhiyun 	{ 0x0605, 0x0080 },   /* R1541  - OUT1LMIX Input 3 Volume */
243*4882a593Smuzhiyun 	{ 0x0606, 0x0000 },   /* R1542  - OUT1LMIX Input 4 Source */
244*4882a593Smuzhiyun 	{ 0x0607, 0x0080 },   /* R1543  - OUT1LMIX Input 4 Volume */
245*4882a593Smuzhiyun 	{ 0x0608, 0x0000 },   /* R1544  - OUT1RMIX Input 1 Source */
246*4882a593Smuzhiyun 	{ 0x0609, 0x0080 },   /* R1545  - OUT1RMIX Input 1 Volume */
247*4882a593Smuzhiyun 	{ 0x060A, 0x0000 },   /* R1546  - OUT1RMIX Input 2 Source */
248*4882a593Smuzhiyun 	{ 0x060B, 0x0080 },   /* R1547  - OUT1RMIX Input 2 Volume */
249*4882a593Smuzhiyun 	{ 0x060C, 0x0000 },   /* R1548  - OUT1RMIX Input 3 Source */
250*4882a593Smuzhiyun 	{ 0x060D, 0x0080 },   /* R1549  - OUT1RMIX Input 3 Volume */
251*4882a593Smuzhiyun 	{ 0x060E, 0x0000 },   /* R1550  - OUT1RMIX Input 4 Source */
252*4882a593Smuzhiyun 	{ 0x060F, 0x0080 },   /* R1551  - OUT1RMIX Input 4 Volume */
253*4882a593Smuzhiyun 	{ 0x0610, 0x0000 },   /* R1552  - OUT2LMIX Input 1 Source */
254*4882a593Smuzhiyun 	{ 0x0611, 0x0080 },   /* R1553  - OUT2LMIX Input 1 Volume */
255*4882a593Smuzhiyun 	{ 0x0612, 0x0000 },   /* R1554  - OUT2LMIX Input 2 Source */
256*4882a593Smuzhiyun 	{ 0x0613, 0x0080 },   /* R1555  - OUT2LMIX Input 2 Volume */
257*4882a593Smuzhiyun 	{ 0x0614, 0x0000 },   /* R1556  - OUT2LMIX Input 3 Source */
258*4882a593Smuzhiyun 	{ 0x0615, 0x0080 },   /* R1557  - OUT2LMIX Input 3 Volume */
259*4882a593Smuzhiyun 	{ 0x0616, 0x0000 },   /* R1558  - OUT2LMIX Input 4 Source */
260*4882a593Smuzhiyun 	{ 0x0617, 0x0080 },   /* R1559  - OUT2LMIX Input 4 Volume */
261*4882a593Smuzhiyun 	{ 0x0618, 0x0000 },   /* R1560  - OUT2RMIX Input 1 Source */
262*4882a593Smuzhiyun 	{ 0x0619, 0x0080 },   /* R1561  - OUT2RMIX Input 1 Volume */
263*4882a593Smuzhiyun 	{ 0x061A, 0x0000 },   /* R1562  - OUT2RMIX Input 2 Source */
264*4882a593Smuzhiyun 	{ 0x061B, 0x0080 },   /* R1563  - OUT2RMIX Input 2 Volume */
265*4882a593Smuzhiyun 	{ 0x061C, 0x0000 },   /* R1564  - OUT2RMIX Input 3 Source */
266*4882a593Smuzhiyun 	{ 0x061D, 0x0080 },   /* R1565  - OUT2RMIX Input 3 Volume */
267*4882a593Smuzhiyun 	{ 0x061E, 0x0000 },   /* R1566  - OUT2RMIX Input 4 Source */
268*4882a593Smuzhiyun 	{ 0x061F, 0x0080 },   /* R1567  - OUT2RMIX Input 4 Volume */
269*4882a593Smuzhiyun 	{ 0x0620, 0x0000 },   /* R1568  - AIF1TX1MIX Input 1 Source */
270*4882a593Smuzhiyun 	{ 0x0621, 0x0080 },   /* R1569  - AIF1TX1MIX Input 1 Volume */
271*4882a593Smuzhiyun 	{ 0x0622, 0x0000 },   /* R1570  - AIF1TX1MIX Input 2 Source */
272*4882a593Smuzhiyun 	{ 0x0623, 0x0080 },   /* R1571  - AIF1TX1MIX Input 2 Volume */
273*4882a593Smuzhiyun 	{ 0x0624, 0x0000 },   /* R1572  - AIF1TX1MIX Input 3 Source */
274*4882a593Smuzhiyun 	{ 0x0625, 0x0080 },   /* R1573  - AIF1TX1MIX Input 3 Volume */
275*4882a593Smuzhiyun 	{ 0x0626, 0x0000 },   /* R1574  - AIF1TX1MIX Input 4 Source */
276*4882a593Smuzhiyun 	{ 0x0627, 0x0080 },   /* R1575  - AIF1TX1MIX Input 4 Volume */
277*4882a593Smuzhiyun 	{ 0x0628, 0x0000 },   /* R1576  - AIF1TX2MIX Input 1 Source */
278*4882a593Smuzhiyun 	{ 0x0629, 0x0080 },   /* R1577  - AIF1TX2MIX Input 1 Volume */
279*4882a593Smuzhiyun 	{ 0x062A, 0x0000 },   /* R1578  - AIF1TX2MIX Input 2 Source */
280*4882a593Smuzhiyun 	{ 0x062B, 0x0080 },   /* R1579  - AIF1TX2MIX Input 2 Volume */
281*4882a593Smuzhiyun 	{ 0x062C, 0x0000 },   /* R1580  - AIF1TX2MIX Input 3 Source */
282*4882a593Smuzhiyun 	{ 0x062D, 0x0080 },   /* R1581  - AIF1TX2MIX Input 3 Volume */
283*4882a593Smuzhiyun 	{ 0x062E, 0x0000 },   /* R1582  - AIF1TX2MIX Input 4 Source */
284*4882a593Smuzhiyun 	{ 0x062F, 0x0080 },   /* R1583  - AIF1TX2MIX Input 4 Volume */
285*4882a593Smuzhiyun 	{ 0x0630, 0x0000 },   /* R1584  - AIF1TX3MIX Input 1 Source */
286*4882a593Smuzhiyun 	{ 0x0631, 0x0080 },   /* R1585  - AIF1TX3MIX Input 1 Volume */
287*4882a593Smuzhiyun 	{ 0x0632, 0x0000 },   /* R1586  - AIF1TX3MIX Input 2 Source */
288*4882a593Smuzhiyun 	{ 0x0633, 0x0080 },   /* R1587  - AIF1TX3MIX Input 2 Volume */
289*4882a593Smuzhiyun 	{ 0x0634, 0x0000 },   /* R1588  - AIF1TX3MIX Input 3 Source */
290*4882a593Smuzhiyun 	{ 0x0635, 0x0080 },   /* R1589  - AIF1TX3MIX Input 3 Volume */
291*4882a593Smuzhiyun 	{ 0x0636, 0x0000 },   /* R1590  - AIF1TX3MIX Input 4 Source */
292*4882a593Smuzhiyun 	{ 0x0637, 0x0080 },   /* R1591  - AIF1TX3MIX Input 4 Volume */
293*4882a593Smuzhiyun 	{ 0x0638, 0x0000 },   /* R1592  - AIF1TX4MIX Input 1 Source */
294*4882a593Smuzhiyun 	{ 0x0639, 0x0080 },   /* R1593  - AIF1TX4MIX Input 1 Volume */
295*4882a593Smuzhiyun 	{ 0x063A, 0x0000 },   /* R1594  - AIF1TX4MIX Input 2 Source */
296*4882a593Smuzhiyun 	{ 0x063B, 0x0080 },   /* R1595  - AIF1TX4MIX Input 2 Volume */
297*4882a593Smuzhiyun 	{ 0x063C, 0x0000 },   /* R1596  - AIF1TX4MIX Input 3 Source */
298*4882a593Smuzhiyun 	{ 0x063D, 0x0080 },   /* R1597  - AIF1TX4MIX Input 3 Volume */
299*4882a593Smuzhiyun 	{ 0x063E, 0x0000 },   /* R1598  - AIF1TX4MIX Input 4 Source */
300*4882a593Smuzhiyun 	{ 0x063F, 0x0080 },   /* R1599  - AIF1TX4MIX Input 4 Volume */
301*4882a593Smuzhiyun 	{ 0x0640, 0x0000 },   /* R1600  - AIF1TX5MIX Input 1 Source */
302*4882a593Smuzhiyun 	{ 0x0641, 0x0080 },   /* R1601  - AIF1TX5MIX Input 1 Volume */
303*4882a593Smuzhiyun 	{ 0x0642, 0x0000 },   /* R1602  - AIF1TX5MIX Input 2 Source */
304*4882a593Smuzhiyun 	{ 0x0643, 0x0080 },   /* R1603  - AIF1TX5MIX Input 2 Volume */
305*4882a593Smuzhiyun 	{ 0x0644, 0x0000 },   /* R1604  - AIF1TX5MIX Input 3 Source */
306*4882a593Smuzhiyun 	{ 0x0645, 0x0080 },   /* R1605  - AIF1TX5MIX Input 3 Volume */
307*4882a593Smuzhiyun 	{ 0x0646, 0x0000 },   /* R1606  - AIF1TX5MIX Input 4 Source */
308*4882a593Smuzhiyun 	{ 0x0647, 0x0080 },   /* R1607  - AIF1TX5MIX Input 4 Volume */
309*4882a593Smuzhiyun 	{ 0x0648, 0x0000 },   /* R1608  - AIF1TX6MIX Input 1 Source */
310*4882a593Smuzhiyun 	{ 0x0649, 0x0080 },   /* R1609  - AIF1TX6MIX Input 1 Volume */
311*4882a593Smuzhiyun 	{ 0x064A, 0x0000 },   /* R1610  - AIF1TX6MIX Input 2 Source */
312*4882a593Smuzhiyun 	{ 0x064B, 0x0080 },   /* R1611  - AIF1TX6MIX Input 2 Volume */
313*4882a593Smuzhiyun 	{ 0x064C, 0x0000 },   /* R1612  - AIF1TX6MIX Input 3 Source */
314*4882a593Smuzhiyun 	{ 0x064D, 0x0080 },   /* R1613  - AIF1TX6MIX Input 3 Volume */
315*4882a593Smuzhiyun 	{ 0x064E, 0x0000 },   /* R1614  - AIF1TX6MIX Input 4 Source */
316*4882a593Smuzhiyun 	{ 0x064F, 0x0080 },   /* R1615  - AIF1TX6MIX Input 4 Volume */
317*4882a593Smuzhiyun 	{ 0x0650, 0x0000 },   /* R1616  - EQLMIX Input 1 Source */
318*4882a593Smuzhiyun 	{ 0x0651, 0x0080 },   /* R1617  - EQLMIX Input 1 Volume */
319*4882a593Smuzhiyun 	{ 0x0652, 0x0000 },   /* R1618  - EQLMIX Input 2 Source */
320*4882a593Smuzhiyun 	{ 0x0653, 0x0080 },   /* R1619  - EQLMIX Input 2 Volume */
321*4882a593Smuzhiyun 	{ 0x0654, 0x0000 },   /* R1620  - EQLMIX Input 3 Source */
322*4882a593Smuzhiyun 	{ 0x0655, 0x0080 },   /* R1621  - EQLMIX Input 3 Volume */
323*4882a593Smuzhiyun 	{ 0x0656, 0x0000 },   /* R1622  - EQLMIX Input 4 Source */
324*4882a593Smuzhiyun 	{ 0x0657, 0x0080 },   /* R1623  - EQLMIX Input 4 Volume */
325*4882a593Smuzhiyun 	{ 0x0658, 0x0000 },   /* R1624  - EQRMIX Input 1 Source */
326*4882a593Smuzhiyun 	{ 0x0659, 0x0080 },   /* R1625  - EQRMIX Input 1 Volume */
327*4882a593Smuzhiyun 	{ 0x065A, 0x0000 },   /* R1626  - EQRMIX Input 2 Source */
328*4882a593Smuzhiyun 	{ 0x065B, 0x0080 },   /* R1627  - EQRMIX Input 2 Volume */
329*4882a593Smuzhiyun 	{ 0x065C, 0x0000 },   /* R1628  - EQRMIX Input 3 Source */
330*4882a593Smuzhiyun 	{ 0x065D, 0x0080 },   /* R1629  - EQRMIX Input 3 Volume */
331*4882a593Smuzhiyun 	{ 0x065E, 0x0000 },   /* R1630  - EQRMIX Input 4 Source */
332*4882a593Smuzhiyun 	{ 0x065F, 0x0080 },   /* R1631  - EQRMIX Input 4 Volume */
333*4882a593Smuzhiyun 	{ 0x0660, 0x0000 },   /* R1632  - LHPF1MIX Input 1 Source */
334*4882a593Smuzhiyun 	{ 0x0661, 0x0080 },   /* R1633  - LHPF1MIX Input 1 Volume */
335*4882a593Smuzhiyun 	{ 0x0662, 0x0000 },   /* R1634  - LHPF1MIX Input 2 Source */
336*4882a593Smuzhiyun 	{ 0x0663, 0x0080 },   /* R1635  - LHPF1MIX Input 2 Volume */
337*4882a593Smuzhiyun 	{ 0x0664, 0x0000 },   /* R1636  - LHPF1MIX Input 3 Source */
338*4882a593Smuzhiyun 	{ 0x0665, 0x0080 },   /* R1637  - LHPF1MIX Input 3 Volume */
339*4882a593Smuzhiyun 	{ 0x0666, 0x0000 },   /* R1638  - LHPF1MIX Input 4 Source */
340*4882a593Smuzhiyun 	{ 0x0667, 0x0080 },   /* R1639  - LHPF1MIX Input 4 Volume */
341*4882a593Smuzhiyun 	{ 0x0668, 0x0000 },   /* R1640  - LHPF2MIX Input 1 Source */
342*4882a593Smuzhiyun 	{ 0x0669, 0x0080 },   /* R1641  - LHPF2MIX Input 1 Volume */
343*4882a593Smuzhiyun 	{ 0x066A, 0x0000 },   /* R1642  - LHPF2MIX Input 2 Source */
344*4882a593Smuzhiyun 	{ 0x066B, 0x0080 },   /* R1643  - LHPF2MIX Input 2 Volume */
345*4882a593Smuzhiyun 	{ 0x066C, 0x0000 },   /* R1644  - LHPF2MIX Input 3 Source */
346*4882a593Smuzhiyun 	{ 0x066D, 0x0080 },   /* R1645  - LHPF2MIX Input 3 Volume */
347*4882a593Smuzhiyun 	{ 0x066E, 0x0000 },   /* R1646  - LHPF2MIX Input 4 Source */
348*4882a593Smuzhiyun 	{ 0x066F, 0x0080 },   /* R1647  - LHPF2MIX Input 4 Volume */
349*4882a593Smuzhiyun 	{ 0x0670, 0x0000 },   /* R1648  - DSP1LMIX Input 1 Source */
350*4882a593Smuzhiyun 	{ 0x0671, 0x0080 },   /* R1649  - DSP1LMIX Input 1 Volume */
351*4882a593Smuzhiyun 	{ 0x0672, 0x0000 },   /* R1650  - DSP1LMIX Input 2 Source */
352*4882a593Smuzhiyun 	{ 0x0673, 0x0080 },   /* R1651  - DSP1LMIX Input 2 Volume */
353*4882a593Smuzhiyun 	{ 0x0674, 0x0000 },   /* R1652  - DSP1LMIX Input 3 Source */
354*4882a593Smuzhiyun 	{ 0x0675, 0x0080 },   /* R1653  - DSP1LMIX Input 3 Volume */
355*4882a593Smuzhiyun 	{ 0x0676, 0x0000 },   /* R1654  - DSP1LMIX Input 4 Source */
356*4882a593Smuzhiyun 	{ 0x0677, 0x0080 },   /* R1655  - DSP1LMIX Input 4 Volume */
357*4882a593Smuzhiyun 	{ 0x0678, 0x0000 },   /* R1656  - DSP1RMIX Input 1 Source */
358*4882a593Smuzhiyun 	{ 0x0679, 0x0080 },   /* R1657  - DSP1RMIX Input 1 Volume */
359*4882a593Smuzhiyun 	{ 0x067A, 0x0000 },   /* R1658  - DSP1RMIX Input 2 Source */
360*4882a593Smuzhiyun 	{ 0x067B, 0x0080 },   /* R1659  - DSP1RMIX Input 2 Volume */
361*4882a593Smuzhiyun 	{ 0x067C, 0x0000 },   /* R1660  - DSP1RMIX Input 3 Source */
362*4882a593Smuzhiyun 	{ 0x067D, 0x0080 },   /* R1661  - DSP1RMIX Input 3 Volume */
363*4882a593Smuzhiyun 	{ 0x067E, 0x0000 },   /* R1662  - DSP1RMIX Input 4 Source */
364*4882a593Smuzhiyun 	{ 0x067F, 0x0080 },   /* R1663  - DSP1RMIX Input 4 Volume */
365*4882a593Smuzhiyun 	{ 0x0680, 0x0000 },   /* R1664  - DSP1AUX1MIX Input 1 Source */
366*4882a593Smuzhiyun 	{ 0x0681, 0x0000 },   /* R1665  - DSP1AUX2MIX Input 1 Source */
367*4882a593Smuzhiyun 	{ 0x0682, 0x0000 },   /* R1666  - DSP1AUX3MIX Input 1 Source */
368*4882a593Smuzhiyun 	{ 0x0683, 0x0000 },   /* R1667  - DSP1AUX4MIX Input 1 Source */
369*4882a593Smuzhiyun 	{ 0x0684, 0x0000 },   /* R1668  - DSP1AUX5MIX Input 1 Source */
370*4882a593Smuzhiyun 	{ 0x0685, 0x0000 },   /* R1669  - DSP1AUX6MIX Input 1 Source */
371*4882a593Smuzhiyun 	{ 0x0686, 0x0000 },   /* R1670  - DSP2LMIX Input 1 Source */
372*4882a593Smuzhiyun 	{ 0x0687, 0x0080 },   /* R1671  - DSP2LMIX Input 1 Volume */
373*4882a593Smuzhiyun 	{ 0x0688, 0x0000 },   /* R1672  - DSP2LMIX Input 2 Source */
374*4882a593Smuzhiyun 	{ 0x0689, 0x0080 },   /* R1673  - DSP2LMIX Input 2 Volume */
375*4882a593Smuzhiyun 	{ 0x068A, 0x0000 },   /* R1674  - DSP2LMIX Input 3 Source */
376*4882a593Smuzhiyun 	{ 0x068B, 0x0080 },   /* R1675  - DSP2LMIX Input 3 Volume */
377*4882a593Smuzhiyun 	{ 0x068C, 0x0000 },   /* R1676  - DSP2LMIX Input 4 Source */
378*4882a593Smuzhiyun 	{ 0x068D, 0x0080 },   /* R1677  - DSP2LMIX Input 4 Volume */
379*4882a593Smuzhiyun 	{ 0x068E, 0x0000 },   /* R1678  - DSP2RMIX Input 1 Source */
380*4882a593Smuzhiyun 	{ 0x068F, 0x0080 },   /* R1679  - DSP2RMIX Input 1 Volume */
381*4882a593Smuzhiyun 	{ 0x0690, 0x0000 },   /* R1680  - DSP2RMIX Input 2 Source */
382*4882a593Smuzhiyun 	{ 0x0691, 0x0080 },   /* R1681  - DSP2RMIX Input 2 Volume */
383*4882a593Smuzhiyun 	{ 0x0692, 0x0000 },   /* R1682  - DSP2RMIX Input 3 Source */
384*4882a593Smuzhiyun 	{ 0x0693, 0x0080 },   /* R1683  - DSP2RMIX Input 3 Volume */
385*4882a593Smuzhiyun 	{ 0x0694, 0x0000 },   /* R1684  - DSP2RMIX Input 4 Source */
386*4882a593Smuzhiyun 	{ 0x0695, 0x0080 },   /* R1685  - DSP2RMIX Input 4 Volume */
387*4882a593Smuzhiyun 	{ 0x0696, 0x0000 },   /* R1686  - DSP2AUX1MIX Input 1 Source */
388*4882a593Smuzhiyun 	{ 0x0697, 0x0000 },   /* R1687  - DSP2AUX2MIX Input 1 Source */
389*4882a593Smuzhiyun 	{ 0x0698, 0x0000 },   /* R1688  - DSP2AUX3MIX Input 1 Source */
390*4882a593Smuzhiyun 	{ 0x0699, 0x0000 },   /* R1689  - DSP2AUX4MIX Input 1 Source */
391*4882a593Smuzhiyun 	{ 0x069A, 0x0000 },   /* R1690  - DSP2AUX5MIX Input 1 Source */
392*4882a593Smuzhiyun 	{ 0x069B, 0x0000 },   /* R1691  - DSP2AUX6MIX Input 1 Source */
393*4882a593Smuzhiyun 	{ 0x0700, 0xA101 },   /* R1792  - GPIO CTRL 1 */
394*4882a593Smuzhiyun 	{ 0x0701, 0xA101 },   /* R1793  - GPIO CTRL 2 */
395*4882a593Smuzhiyun 	{ 0x0702, 0xA101 },   /* R1794  - GPIO CTRL 3 */
396*4882a593Smuzhiyun 	{ 0x0703, 0xA101 },   /* R1795  - GPIO CTRL 4 */
397*4882a593Smuzhiyun 	{ 0x0709, 0x0000 },   /* R1801  - Misc Pad Ctrl 1 */
398*4882a593Smuzhiyun 	{ 0x0801, 0x00FF },   /* R2049  - Interrupt Status 1 Mask */
399*4882a593Smuzhiyun 	{ 0x0804, 0xFFFF },   /* R2052  - Interrupt Status 2 Mask */
400*4882a593Smuzhiyun 	{ 0x0808, 0x0000 },   /* R2056  - Interrupt Control */
401*4882a593Smuzhiyun 	{ 0x0900, 0x0000 },   /* R2304  - EQL_1 */
402*4882a593Smuzhiyun 	{ 0x0901, 0x0000 },   /* R2305  - EQL_2 */
403*4882a593Smuzhiyun 	{ 0x0902, 0x0000 },   /* R2306  - EQL_3 */
404*4882a593Smuzhiyun 	{ 0x0903, 0x0000 },   /* R2307  - EQL_4 */
405*4882a593Smuzhiyun 	{ 0x0904, 0x0000 },   /* R2308  - EQL_5 */
406*4882a593Smuzhiyun 	{ 0x0905, 0x0000 },   /* R2309  - EQL_6 */
407*4882a593Smuzhiyun 	{ 0x0906, 0x0000 },   /* R2310  - EQL_7 */
408*4882a593Smuzhiyun 	{ 0x0907, 0x0000 },   /* R2311  - EQL_8 */
409*4882a593Smuzhiyun 	{ 0x0908, 0x0000 },   /* R2312  - EQL_9 */
410*4882a593Smuzhiyun 	{ 0x0909, 0x0000 },   /* R2313  - EQL_10 */
411*4882a593Smuzhiyun 	{ 0x090A, 0x0000 },   /* R2314  - EQL_11 */
412*4882a593Smuzhiyun 	{ 0x090B, 0x0000 },   /* R2315  - EQL_12 */
413*4882a593Smuzhiyun 	{ 0x090C, 0x0000 },   /* R2316  - EQL_13 */
414*4882a593Smuzhiyun 	{ 0x090D, 0x0000 },   /* R2317  - EQL_14 */
415*4882a593Smuzhiyun 	{ 0x090E, 0x0000 },   /* R2318  - EQL_15 */
416*4882a593Smuzhiyun 	{ 0x090F, 0x0000 },   /* R2319  - EQL_16 */
417*4882a593Smuzhiyun 	{ 0x0910, 0x0000 },   /* R2320  - EQL_17 */
418*4882a593Smuzhiyun 	{ 0x0911, 0x0000 },   /* R2321  - EQL_18 */
419*4882a593Smuzhiyun 	{ 0x0912, 0x0000 },   /* R2322  - EQL_19 */
420*4882a593Smuzhiyun 	{ 0x0913, 0x0000 },   /* R2323  - EQL_20 */
421*4882a593Smuzhiyun 	{ 0x0916, 0x0000 },   /* R2326  - EQR_1 */
422*4882a593Smuzhiyun 	{ 0x0917, 0x0000 },   /* R2327  - EQR_2 */
423*4882a593Smuzhiyun 	{ 0x0918, 0x0000 },   /* R2328  - EQR_3 */
424*4882a593Smuzhiyun 	{ 0x0919, 0x0000 },   /* R2329  - EQR_4 */
425*4882a593Smuzhiyun 	{ 0x091A, 0x0000 },   /* R2330  - EQR_5 */
426*4882a593Smuzhiyun 	{ 0x091B, 0x0000 },   /* R2331  - EQR_6 */
427*4882a593Smuzhiyun 	{ 0x091C, 0x0000 },   /* R2332  - EQR_7 */
428*4882a593Smuzhiyun 	{ 0x091D, 0x0000 },   /* R2333  - EQR_8 */
429*4882a593Smuzhiyun 	{ 0x091E, 0x0000 },   /* R2334  - EQR_9 */
430*4882a593Smuzhiyun 	{ 0x091F, 0x0000 },   /* R2335  - EQR_10 */
431*4882a593Smuzhiyun 	{ 0x0920, 0x0000 },   /* R2336  - EQR_11 */
432*4882a593Smuzhiyun 	{ 0x0921, 0x0000 },   /* R2337  - EQR_12 */
433*4882a593Smuzhiyun 	{ 0x0922, 0x0000 },   /* R2338  - EQR_13 */
434*4882a593Smuzhiyun 	{ 0x0923, 0x0000 },   /* R2339  - EQR_14 */
435*4882a593Smuzhiyun 	{ 0x0924, 0x0000 },   /* R2340  - EQR_15 */
436*4882a593Smuzhiyun 	{ 0x0925, 0x0000 },   /* R2341  - EQR_16 */
437*4882a593Smuzhiyun 	{ 0x0926, 0x0000 },   /* R2342  - EQR_17 */
438*4882a593Smuzhiyun 	{ 0x0927, 0x0000 },   /* R2343  - EQR_18 */
439*4882a593Smuzhiyun 	{ 0x0928, 0x0000 },   /* R2344  - EQR_19 */
440*4882a593Smuzhiyun 	{ 0x0929, 0x0000 },   /* R2345  - EQR_20 */
441*4882a593Smuzhiyun 	{ 0x093E, 0x0000 },   /* R2366  - HPLPF1_1 */
442*4882a593Smuzhiyun 	{ 0x093F, 0x0000 },   /* R2367  - HPLPF1_2 */
443*4882a593Smuzhiyun 	{ 0x0942, 0x0000 },   /* R2370  - HPLPF2_1 */
444*4882a593Smuzhiyun 	{ 0x0943, 0x0000 },   /* R2371  - HPLPF2_2 */
445*4882a593Smuzhiyun 	{ 0x0A00, 0x0000 },   /* R2560  - DSP1 Control 1 */
446*4882a593Smuzhiyun 	{ 0x0A02, 0x0000 },   /* R2562  - DSP1 Control 2 */
447*4882a593Smuzhiyun 	{ 0x0A03, 0x0000 },   /* R2563  - DSP1 Control 3 */
448*4882a593Smuzhiyun 	{ 0x0A04, 0x0000 },   /* R2564  - DSP1 Control 4 */
449*4882a593Smuzhiyun 	{ 0x0A06, 0x0000 },   /* R2566  - DSP1 Control 5 */
450*4882a593Smuzhiyun 	{ 0x0A07, 0x0000 },   /* R2567  - DSP1 Control 6 */
451*4882a593Smuzhiyun 	{ 0x0A08, 0x0000 },   /* R2568  - DSP1 Control 7 */
452*4882a593Smuzhiyun 	{ 0x0A09, 0x0000 },   /* R2569  - DSP1 Control 8 */
453*4882a593Smuzhiyun 	{ 0x0A0A, 0x0000 },   /* R2570  - DSP1 Control 9 */
454*4882a593Smuzhiyun 	{ 0x0A0B, 0x0000 },   /* R2571  - DSP1 Control 10 */
455*4882a593Smuzhiyun 	{ 0x0A0C, 0x0000 },   /* R2572  - DSP1 Control 11 */
456*4882a593Smuzhiyun 	{ 0x0A0D, 0x0000 },   /* R2573  - DSP1 Control 12 */
457*4882a593Smuzhiyun 	{ 0x0A0F, 0x0000 },   /* R2575  - DSP1 Control 13 */
458*4882a593Smuzhiyun 	{ 0x0A10, 0x0000 },   /* R2576  - DSP1 Control 14 */
459*4882a593Smuzhiyun 	{ 0x0A11, 0x0000 },   /* R2577  - DSP1 Control 15 */
460*4882a593Smuzhiyun 	{ 0x0A12, 0x0000 },   /* R2578  - DSP1 Control 16 */
461*4882a593Smuzhiyun 	{ 0x0A13, 0x0000 },   /* R2579  - DSP1 Control 17 */
462*4882a593Smuzhiyun 	{ 0x0A14, 0x0000 },   /* R2580  - DSP1 Control 18 */
463*4882a593Smuzhiyun 	{ 0x0A16, 0x0000 },   /* R2582  - DSP1 Control 19 */
464*4882a593Smuzhiyun 	{ 0x0A17, 0x0000 },   /* R2583  - DSP1 Control 20 */
465*4882a593Smuzhiyun 	{ 0x0A18, 0x0000 },   /* R2584  - DSP1 Control 21 */
466*4882a593Smuzhiyun 	{ 0x0A1A, 0x1800 },   /* R2586  - DSP1 Control 22 */
467*4882a593Smuzhiyun 	{ 0x0A1B, 0x1000 },   /* R2587  - DSP1 Control 23 */
468*4882a593Smuzhiyun 	{ 0x0A1C, 0x0400 },   /* R2588  - DSP1 Control 24 */
469*4882a593Smuzhiyun 	{ 0x0A1E, 0x0000 },   /* R2590  - DSP1 Control 25 */
470*4882a593Smuzhiyun 	{ 0x0A20, 0x0000 },   /* R2592  - DSP1 Control 26 */
471*4882a593Smuzhiyun 	{ 0x0A21, 0x0000 },   /* R2593  - DSP1 Control 27 */
472*4882a593Smuzhiyun 	{ 0x0A22, 0x0000 },   /* R2594  - DSP1 Control 28 */
473*4882a593Smuzhiyun 	{ 0x0A23, 0x0000 },   /* R2595  - DSP1 Control 29 */
474*4882a593Smuzhiyun 	{ 0x0A24, 0x0000 },   /* R2596  - DSP1 Control 30 */
475*4882a593Smuzhiyun 	{ 0x0A26, 0x0000 },   /* R2598  - DSP1 Control 31 */
476*4882a593Smuzhiyun 	{ 0x0B00, 0x0000 },   /* R2816  - DSP2 Control 1 */
477*4882a593Smuzhiyun 	{ 0x0B02, 0x0000 },   /* R2818  - DSP2 Control 2 */
478*4882a593Smuzhiyun 	{ 0x0B03, 0x0000 },   /* R2819  - DSP2 Control 3 */
479*4882a593Smuzhiyun 	{ 0x0B04, 0x0000 },   /* R2820  - DSP2 Control 4 */
480*4882a593Smuzhiyun 	{ 0x0B06, 0x0000 },   /* R2822  - DSP2 Control 5 */
481*4882a593Smuzhiyun 	{ 0x0B07, 0x0000 },   /* R2823  - DSP2 Control 6 */
482*4882a593Smuzhiyun 	{ 0x0B08, 0x0000 },   /* R2824  - DSP2 Control 7 */
483*4882a593Smuzhiyun 	{ 0x0B09, 0x0000 },   /* R2825  - DSP2 Control 8 */
484*4882a593Smuzhiyun 	{ 0x0B0A, 0x0000 },   /* R2826  - DSP2 Control 9 */
485*4882a593Smuzhiyun 	{ 0x0B0B, 0x0000 },   /* R2827  - DSP2 Control 10 */
486*4882a593Smuzhiyun 	{ 0x0B0C, 0x0000 },   /* R2828  - DSP2 Control 11 */
487*4882a593Smuzhiyun 	{ 0x0B0D, 0x0000 },   /* R2829  - DSP2 Control 12 */
488*4882a593Smuzhiyun 	{ 0x0B0F, 0x0000 },   /* R2831  - DSP2 Control 13 */
489*4882a593Smuzhiyun 	{ 0x0B10, 0x0000 },   /* R2832  - DSP2 Control 14 */
490*4882a593Smuzhiyun 	{ 0x0B11, 0x0000 },   /* R2833  - DSP2 Control 15 */
491*4882a593Smuzhiyun 	{ 0x0B12, 0x0000 },   /* R2834  - DSP2 Control 16 */
492*4882a593Smuzhiyun 	{ 0x0B13, 0x0000 },   /* R2835  - DSP2 Control 17 */
493*4882a593Smuzhiyun 	{ 0x0B14, 0x0000 },   /* R2836  - DSP2 Control 18 */
494*4882a593Smuzhiyun 	{ 0x0B16, 0x0000 },   /* R2838  - DSP2 Control 19 */
495*4882a593Smuzhiyun 	{ 0x0B17, 0x0000 },   /* R2839  - DSP2 Control 20 */
496*4882a593Smuzhiyun 	{ 0x0B18, 0x0000 },   /* R2840  - DSP2 Control 21 */
497*4882a593Smuzhiyun 	{ 0x0B1A, 0x0800 },   /* R2842  - DSP2 Control 22 */
498*4882a593Smuzhiyun 	{ 0x0B1B, 0x1000 },   /* R2843  - DSP2 Control 23 */
499*4882a593Smuzhiyun 	{ 0x0B1C, 0x0400 },   /* R2844  - DSP2 Control 24 */
500*4882a593Smuzhiyun 	{ 0x0B1E, 0x0000 },   /* R2846  - DSP2 Control 25 */
501*4882a593Smuzhiyun 	{ 0x0B20, 0x0000 },   /* R2848  - DSP2 Control 26 */
502*4882a593Smuzhiyun 	{ 0x0B21, 0x0000 },   /* R2849  - DSP2 Control 27 */
503*4882a593Smuzhiyun 	{ 0x0B22, 0x0000 },   /* R2850  - DSP2 Control 28 */
504*4882a593Smuzhiyun 	{ 0x0B23, 0x0000 },   /* R2851  - DSP2 Control 29 */
505*4882a593Smuzhiyun 	{ 0x0B24, 0x0000 },   /* R2852  - DSP2 Control 30 */
506*4882a593Smuzhiyun 	{ 0x0B26, 0x0000 },   /* R2854  - DSP2 Control 31 */
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
wm2200_volatile_register(struct device * dev,unsigned int reg)509*4882a593Smuzhiyun static bool wm2200_volatile_register(struct device *dev, unsigned int reg)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	int i;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200_ranges); i++)
514*4882a593Smuzhiyun 		if ((reg >= wm2200_ranges[i].window_start &&
515*4882a593Smuzhiyun 		     reg <= wm2200_ranges[i].window_start +
516*4882a593Smuzhiyun 		     wm2200_ranges[i].window_len) ||
517*4882a593Smuzhiyun 		    (reg >= wm2200_ranges[i].range_min &&
518*4882a593Smuzhiyun 		     reg <= wm2200_ranges[i].range_max))
519*4882a593Smuzhiyun 			return true;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	switch (reg) {
522*4882a593Smuzhiyun 	case WM2200_SOFTWARE_RESET:
523*4882a593Smuzhiyun 	case WM2200_DEVICE_REVISION:
524*4882a593Smuzhiyun 	case WM2200_ADPS1_IRQ0:
525*4882a593Smuzhiyun 	case WM2200_ADPS1_IRQ1:
526*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_1:
527*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_2:
528*4882a593Smuzhiyun 	case WM2200_INTERRUPT_RAW_STATUS_2:
529*4882a593Smuzhiyun 		return true;
530*4882a593Smuzhiyun 	default:
531*4882a593Smuzhiyun 		return false;
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
wm2200_readable_register(struct device * dev,unsigned int reg)535*4882a593Smuzhiyun static bool wm2200_readable_register(struct device *dev, unsigned int reg)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	int i;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200_ranges); i++)
540*4882a593Smuzhiyun 		if ((reg >= wm2200_ranges[i].window_start &&
541*4882a593Smuzhiyun 		     reg <= wm2200_ranges[i].window_start +
542*4882a593Smuzhiyun 		     wm2200_ranges[i].window_len) ||
543*4882a593Smuzhiyun 		    (reg >= wm2200_ranges[i].range_min &&
544*4882a593Smuzhiyun 		     reg <= wm2200_ranges[i].range_max))
545*4882a593Smuzhiyun 			return true;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	switch (reg) {
548*4882a593Smuzhiyun 	case WM2200_SOFTWARE_RESET:
549*4882a593Smuzhiyun 	case WM2200_DEVICE_REVISION:
550*4882a593Smuzhiyun 	case WM2200_TONE_GENERATOR_1:
551*4882a593Smuzhiyun 	case WM2200_CLOCKING_3:
552*4882a593Smuzhiyun 	case WM2200_CLOCKING_4:
553*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_1:
554*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_2:
555*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_3:
556*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_4:
557*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_6:
558*4882a593Smuzhiyun 	case WM2200_FLL_CONTROL_7:
559*4882a593Smuzhiyun 	case WM2200_FLL_EFS_1:
560*4882a593Smuzhiyun 	case WM2200_FLL_EFS_2:
561*4882a593Smuzhiyun 	case WM2200_MIC_CHARGE_PUMP_1:
562*4882a593Smuzhiyun 	case WM2200_MIC_CHARGE_PUMP_2:
563*4882a593Smuzhiyun 	case WM2200_DM_CHARGE_PUMP_1:
564*4882a593Smuzhiyun 	case WM2200_MIC_BIAS_CTRL_1:
565*4882a593Smuzhiyun 	case WM2200_MIC_BIAS_CTRL_2:
566*4882a593Smuzhiyun 	case WM2200_EAR_PIECE_CTRL_1:
567*4882a593Smuzhiyun 	case WM2200_EAR_PIECE_CTRL_2:
568*4882a593Smuzhiyun 	case WM2200_INPUT_ENABLES:
569*4882a593Smuzhiyun 	case WM2200_IN1L_CONTROL:
570*4882a593Smuzhiyun 	case WM2200_IN1R_CONTROL:
571*4882a593Smuzhiyun 	case WM2200_IN2L_CONTROL:
572*4882a593Smuzhiyun 	case WM2200_IN2R_CONTROL:
573*4882a593Smuzhiyun 	case WM2200_IN3L_CONTROL:
574*4882a593Smuzhiyun 	case WM2200_IN3R_CONTROL:
575*4882a593Smuzhiyun 	case WM2200_RXANC_SRC:
576*4882a593Smuzhiyun 	case WM2200_INPUT_VOLUME_RAMP:
577*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_1L:
578*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_1R:
579*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_2L:
580*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_2R:
581*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_3L:
582*4882a593Smuzhiyun 	case WM2200_ADC_DIGITAL_VOLUME_3R:
583*4882a593Smuzhiyun 	case WM2200_OUTPUT_ENABLES:
584*4882a593Smuzhiyun 	case WM2200_DAC_VOLUME_LIMIT_1L:
585*4882a593Smuzhiyun 	case WM2200_DAC_VOLUME_LIMIT_1R:
586*4882a593Smuzhiyun 	case WM2200_DAC_VOLUME_LIMIT_2L:
587*4882a593Smuzhiyun 	case WM2200_DAC_VOLUME_LIMIT_2R:
588*4882a593Smuzhiyun 	case WM2200_DAC_AEC_CONTROL_1:
589*4882a593Smuzhiyun 	case WM2200_OUTPUT_VOLUME_RAMP:
590*4882a593Smuzhiyun 	case WM2200_DAC_DIGITAL_VOLUME_1L:
591*4882a593Smuzhiyun 	case WM2200_DAC_DIGITAL_VOLUME_1R:
592*4882a593Smuzhiyun 	case WM2200_DAC_DIGITAL_VOLUME_2L:
593*4882a593Smuzhiyun 	case WM2200_DAC_DIGITAL_VOLUME_2R:
594*4882a593Smuzhiyun 	case WM2200_PDM_1:
595*4882a593Smuzhiyun 	case WM2200_PDM_2:
596*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_1:
597*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_2:
598*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_3:
599*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_4:
600*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_5:
601*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_6:
602*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_7:
603*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_8:
604*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_9:
605*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_10:
606*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_11:
607*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_12:
608*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_13:
609*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_14:
610*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_15:
611*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_16:
612*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_17:
613*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_18:
614*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_19:
615*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_20:
616*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_21:
617*4882a593Smuzhiyun 	case WM2200_AUDIO_IF_1_22:
618*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_1_SOURCE:
619*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_1_VOLUME:
620*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_2_SOURCE:
621*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_2_VOLUME:
622*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_3_SOURCE:
623*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_3_VOLUME:
624*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_4_SOURCE:
625*4882a593Smuzhiyun 	case WM2200_OUT1LMIX_INPUT_4_VOLUME:
626*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_1_SOURCE:
627*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_1_VOLUME:
628*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_2_SOURCE:
629*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_2_VOLUME:
630*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_3_SOURCE:
631*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_3_VOLUME:
632*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_4_SOURCE:
633*4882a593Smuzhiyun 	case WM2200_OUT1RMIX_INPUT_4_VOLUME:
634*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_1_SOURCE:
635*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_1_VOLUME:
636*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_2_SOURCE:
637*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_2_VOLUME:
638*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_3_SOURCE:
639*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_3_VOLUME:
640*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_4_SOURCE:
641*4882a593Smuzhiyun 	case WM2200_OUT2LMIX_INPUT_4_VOLUME:
642*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_1_SOURCE:
643*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_1_VOLUME:
644*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_2_SOURCE:
645*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_2_VOLUME:
646*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_3_SOURCE:
647*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_3_VOLUME:
648*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_4_SOURCE:
649*4882a593Smuzhiyun 	case WM2200_OUT2RMIX_INPUT_4_VOLUME:
650*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_1_SOURCE:
651*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_1_VOLUME:
652*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_2_SOURCE:
653*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_2_VOLUME:
654*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_3_SOURCE:
655*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_3_VOLUME:
656*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_4_SOURCE:
657*4882a593Smuzhiyun 	case WM2200_AIF1TX1MIX_INPUT_4_VOLUME:
658*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_1_SOURCE:
659*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_1_VOLUME:
660*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_2_SOURCE:
661*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_2_VOLUME:
662*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_3_SOURCE:
663*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_3_VOLUME:
664*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_4_SOURCE:
665*4882a593Smuzhiyun 	case WM2200_AIF1TX2MIX_INPUT_4_VOLUME:
666*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_1_SOURCE:
667*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_1_VOLUME:
668*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_2_SOURCE:
669*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_2_VOLUME:
670*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_3_SOURCE:
671*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_3_VOLUME:
672*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_4_SOURCE:
673*4882a593Smuzhiyun 	case WM2200_AIF1TX3MIX_INPUT_4_VOLUME:
674*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_1_SOURCE:
675*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_1_VOLUME:
676*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_2_SOURCE:
677*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_2_VOLUME:
678*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_3_SOURCE:
679*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_3_VOLUME:
680*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_4_SOURCE:
681*4882a593Smuzhiyun 	case WM2200_AIF1TX4MIX_INPUT_4_VOLUME:
682*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_1_SOURCE:
683*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_1_VOLUME:
684*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_2_SOURCE:
685*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_2_VOLUME:
686*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_3_SOURCE:
687*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_3_VOLUME:
688*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_4_SOURCE:
689*4882a593Smuzhiyun 	case WM2200_AIF1TX5MIX_INPUT_4_VOLUME:
690*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_1_SOURCE:
691*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_1_VOLUME:
692*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_2_SOURCE:
693*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_2_VOLUME:
694*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_3_SOURCE:
695*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_3_VOLUME:
696*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_4_SOURCE:
697*4882a593Smuzhiyun 	case WM2200_AIF1TX6MIX_INPUT_4_VOLUME:
698*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_1_SOURCE:
699*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_1_VOLUME:
700*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_2_SOURCE:
701*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_2_VOLUME:
702*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_3_SOURCE:
703*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_3_VOLUME:
704*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_4_SOURCE:
705*4882a593Smuzhiyun 	case WM2200_EQLMIX_INPUT_4_VOLUME:
706*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_1_SOURCE:
707*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_1_VOLUME:
708*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_2_SOURCE:
709*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_2_VOLUME:
710*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_3_SOURCE:
711*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_3_VOLUME:
712*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_4_SOURCE:
713*4882a593Smuzhiyun 	case WM2200_EQRMIX_INPUT_4_VOLUME:
714*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_1_SOURCE:
715*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_1_VOLUME:
716*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_2_SOURCE:
717*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_2_VOLUME:
718*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_3_SOURCE:
719*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_3_VOLUME:
720*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_4_SOURCE:
721*4882a593Smuzhiyun 	case WM2200_LHPF1MIX_INPUT_4_VOLUME:
722*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_1_SOURCE:
723*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_1_VOLUME:
724*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_2_SOURCE:
725*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_2_VOLUME:
726*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_3_SOURCE:
727*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_3_VOLUME:
728*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_4_SOURCE:
729*4882a593Smuzhiyun 	case WM2200_LHPF2MIX_INPUT_4_VOLUME:
730*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_1_SOURCE:
731*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_1_VOLUME:
732*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_2_SOURCE:
733*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_2_VOLUME:
734*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_3_SOURCE:
735*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_3_VOLUME:
736*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_4_SOURCE:
737*4882a593Smuzhiyun 	case WM2200_DSP1LMIX_INPUT_4_VOLUME:
738*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_1_SOURCE:
739*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_1_VOLUME:
740*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_2_SOURCE:
741*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_2_VOLUME:
742*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_3_SOURCE:
743*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_3_VOLUME:
744*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_4_SOURCE:
745*4882a593Smuzhiyun 	case WM2200_DSP1RMIX_INPUT_4_VOLUME:
746*4882a593Smuzhiyun 	case WM2200_DSP1AUX1MIX_INPUT_1_SOURCE:
747*4882a593Smuzhiyun 	case WM2200_DSP1AUX2MIX_INPUT_1_SOURCE:
748*4882a593Smuzhiyun 	case WM2200_DSP1AUX3MIX_INPUT_1_SOURCE:
749*4882a593Smuzhiyun 	case WM2200_DSP1AUX4MIX_INPUT_1_SOURCE:
750*4882a593Smuzhiyun 	case WM2200_DSP1AUX5MIX_INPUT_1_SOURCE:
751*4882a593Smuzhiyun 	case WM2200_DSP1AUX6MIX_INPUT_1_SOURCE:
752*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_1_SOURCE:
753*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_1_VOLUME:
754*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_2_SOURCE:
755*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_2_VOLUME:
756*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_3_SOURCE:
757*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_3_VOLUME:
758*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_4_SOURCE:
759*4882a593Smuzhiyun 	case WM2200_DSP2LMIX_INPUT_4_VOLUME:
760*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_1_SOURCE:
761*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_1_VOLUME:
762*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_2_SOURCE:
763*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_2_VOLUME:
764*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_3_SOURCE:
765*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_3_VOLUME:
766*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_4_SOURCE:
767*4882a593Smuzhiyun 	case WM2200_DSP2RMIX_INPUT_4_VOLUME:
768*4882a593Smuzhiyun 	case WM2200_DSP2AUX1MIX_INPUT_1_SOURCE:
769*4882a593Smuzhiyun 	case WM2200_DSP2AUX2MIX_INPUT_1_SOURCE:
770*4882a593Smuzhiyun 	case WM2200_DSP2AUX3MIX_INPUT_1_SOURCE:
771*4882a593Smuzhiyun 	case WM2200_DSP2AUX4MIX_INPUT_1_SOURCE:
772*4882a593Smuzhiyun 	case WM2200_DSP2AUX5MIX_INPUT_1_SOURCE:
773*4882a593Smuzhiyun 	case WM2200_DSP2AUX6MIX_INPUT_1_SOURCE:
774*4882a593Smuzhiyun 	case WM2200_GPIO_CTRL_1:
775*4882a593Smuzhiyun 	case WM2200_GPIO_CTRL_2:
776*4882a593Smuzhiyun 	case WM2200_GPIO_CTRL_3:
777*4882a593Smuzhiyun 	case WM2200_GPIO_CTRL_4:
778*4882a593Smuzhiyun 	case WM2200_ADPS1_IRQ0:
779*4882a593Smuzhiyun 	case WM2200_ADPS1_IRQ1:
780*4882a593Smuzhiyun 	case WM2200_MISC_PAD_CTRL_1:
781*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_1:
782*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_1_MASK:
783*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_2:
784*4882a593Smuzhiyun 	case WM2200_INTERRUPT_RAW_STATUS_2:
785*4882a593Smuzhiyun 	case WM2200_INTERRUPT_STATUS_2_MASK:
786*4882a593Smuzhiyun 	case WM2200_INTERRUPT_CONTROL:
787*4882a593Smuzhiyun 	case WM2200_EQL_1:
788*4882a593Smuzhiyun 	case WM2200_EQL_2:
789*4882a593Smuzhiyun 	case WM2200_EQL_3:
790*4882a593Smuzhiyun 	case WM2200_EQL_4:
791*4882a593Smuzhiyun 	case WM2200_EQL_5:
792*4882a593Smuzhiyun 	case WM2200_EQL_6:
793*4882a593Smuzhiyun 	case WM2200_EQL_7:
794*4882a593Smuzhiyun 	case WM2200_EQL_8:
795*4882a593Smuzhiyun 	case WM2200_EQL_9:
796*4882a593Smuzhiyun 	case WM2200_EQL_10:
797*4882a593Smuzhiyun 	case WM2200_EQL_11:
798*4882a593Smuzhiyun 	case WM2200_EQL_12:
799*4882a593Smuzhiyun 	case WM2200_EQL_13:
800*4882a593Smuzhiyun 	case WM2200_EQL_14:
801*4882a593Smuzhiyun 	case WM2200_EQL_15:
802*4882a593Smuzhiyun 	case WM2200_EQL_16:
803*4882a593Smuzhiyun 	case WM2200_EQL_17:
804*4882a593Smuzhiyun 	case WM2200_EQL_18:
805*4882a593Smuzhiyun 	case WM2200_EQL_19:
806*4882a593Smuzhiyun 	case WM2200_EQL_20:
807*4882a593Smuzhiyun 	case WM2200_EQR_1:
808*4882a593Smuzhiyun 	case WM2200_EQR_2:
809*4882a593Smuzhiyun 	case WM2200_EQR_3:
810*4882a593Smuzhiyun 	case WM2200_EQR_4:
811*4882a593Smuzhiyun 	case WM2200_EQR_5:
812*4882a593Smuzhiyun 	case WM2200_EQR_6:
813*4882a593Smuzhiyun 	case WM2200_EQR_7:
814*4882a593Smuzhiyun 	case WM2200_EQR_8:
815*4882a593Smuzhiyun 	case WM2200_EQR_9:
816*4882a593Smuzhiyun 	case WM2200_EQR_10:
817*4882a593Smuzhiyun 	case WM2200_EQR_11:
818*4882a593Smuzhiyun 	case WM2200_EQR_12:
819*4882a593Smuzhiyun 	case WM2200_EQR_13:
820*4882a593Smuzhiyun 	case WM2200_EQR_14:
821*4882a593Smuzhiyun 	case WM2200_EQR_15:
822*4882a593Smuzhiyun 	case WM2200_EQR_16:
823*4882a593Smuzhiyun 	case WM2200_EQR_17:
824*4882a593Smuzhiyun 	case WM2200_EQR_18:
825*4882a593Smuzhiyun 	case WM2200_EQR_19:
826*4882a593Smuzhiyun 	case WM2200_EQR_20:
827*4882a593Smuzhiyun 	case WM2200_HPLPF1_1:
828*4882a593Smuzhiyun 	case WM2200_HPLPF1_2:
829*4882a593Smuzhiyun 	case WM2200_HPLPF2_1:
830*4882a593Smuzhiyun 	case WM2200_HPLPF2_2:
831*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_1:
832*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_2:
833*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_3:
834*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_4:
835*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_5:
836*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_6:
837*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_7:
838*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_8:
839*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_9:
840*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_10:
841*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_11:
842*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_12:
843*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_13:
844*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_14:
845*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_15:
846*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_16:
847*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_17:
848*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_18:
849*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_19:
850*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_20:
851*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_21:
852*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_22:
853*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_23:
854*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_24:
855*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_25:
856*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_26:
857*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_27:
858*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_28:
859*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_29:
860*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_30:
861*4882a593Smuzhiyun 	case WM2200_DSP1_CONTROL_31:
862*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_1:
863*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_2:
864*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_3:
865*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_4:
866*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_5:
867*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_6:
868*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_7:
869*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_8:
870*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_9:
871*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_10:
872*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_11:
873*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_12:
874*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_13:
875*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_14:
876*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_15:
877*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_16:
878*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_17:
879*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_18:
880*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_19:
881*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_20:
882*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_21:
883*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_22:
884*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_23:
885*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_24:
886*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_25:
887*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_26:
888*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_27:
889*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_28:
890*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_29:
891*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_30:
892*4882a593Smuzhiyun 	case WM2200_DSP2_CONTROL_31:
893*4882a593Smuzhiyun 		return true;
894*4882a593Smuzhiyun 	default:
895*4882a593Smuzhiyun 		return false;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static const struct reg_sequence wm2200_reva_patch[] = {
900*4882a593Smuzhiyun 	{ 0x07, 0x0003 },
901*4882a593Smuzhiyun 	{ 0x102, 0x0200 },
902*4882a593Smuzhiyun 	{ 0x203, 0x0084 },
903*4882a593Smuzhiyun 	{ 0x201, 0x83FF },
904*4882a593Smuzhiyun 	{ 0x20C, 0x0062 },
905*4882a593Smuzhiyun 	{ 0x20D, 0x0062 },
906*4882a593Smuzhiyun 	{ 0x207, 0x2002 },
907*4882a593Smuzhiyun 	{ 0x208, 0x20C0 },
908*4882a593Smuzhiyun 	{ 0x21D, 0x01C0 },
909*4882a593Smuzhiyun 	{ 0x50A, 0x0001 },
910*4882a593Smuzhiyun 	{ 0x50B, 0x0002 },
911*4882a593Smuzhiyun 	{ 0x50C, 0x0003 },
912*4882a593Smuzhiyun 	{ 0x50D, 0x0004 },
913*4882a593Smuzhiyun 	{ 0x50E, 0x0005 },
914*4882a593Smuzhiyun 	{ 0x510, 0x0001 },
915*4882a593Smuzhiyun 	{ 0x511, 0x0002 },
916*4882a593Smuzhiyun 	{ 0x512, 0x0003 },
917*4882a593Smuzhiyun 	{ 0x513, 0x0004 },
918*4882a593Smuzhiyun 	{ 0x514, 0x0005 },
919*4882a593Smuzhiyun 	{ 0x515, 0x0000 },
920*4882a593Smuzhiyun 	{ 0x201, 0x8084 },
921*4882a593Smuzhiyun 	{ 0x202, 0xBBDE },
922*4882a593Smuzhiyun 	{ 0x203, 0x00EC },
923*4882a593Smuzhiyun 	{ 0x500, 0x8000 },
924*4882a593Smuzhiyun 	{ 0x507, 0x1820 },
925*4882a593Smuzhiyun 	{ 0x508, 0x1820 },
926*4882a593Smuzhiyun 	{ 0x505, 0x0300 },
927*4882a593Smuzhiyun 	{ 0x506, 0x0300 },
928*4882a593Smuzhiyun 	{ 0x302, 0x2280 },
929*4882a593Smuzhiyun 	{ 0x303, 0x0080 },
930*4882a593Smuzhiyun 	{ 0x304, 0x2280 },
931*4882a593Smuzhiyun 	{ 0x305, 0x0080 },
932*4882a593Smuzhiyun 	{ 0x306, 0x2280 },
933*4882a593Smuzhiyun 	{ 0x307, 0x0080 },
934*4882a593Smuzhiyun 	{ 0x401, 0x0080 },
935*4882a593Smuzhiyun 	{ 0x402, 0x0080 },
936*4882a593Smuzhiyun 	{ 0x417, 0x3069 },
937*4882a593Smuzhiyun 	{ 0x900, 0x6318 },
938*4882a593Smuzhiyun 	{ 0x901, 0x6300 },
939*4882a593Smuzhiyun 	{ 0x902, 0x0FC8 },
940*4882a593Smuzhiyun 	{ 0x903, 0x03FE },
941*4882a593Smuzhiyun 	{ 0x904, 0x00E0 },
942*4882a593Smuzhiyun 	{ 0x905, 0x1EC4 },
943*4882a593Smuzhiyun 	{ 0x906, 0xF136 },
944*4882a593Smuzhiyun 	{ 0x907, 0x0409 },
945*4882a593Smuzhiyun 	{ 0x908, 0x04CC },
946*4882a593Smuzhiyun 	{ 0x909, 0x1C9B },
947*4882a593Smuzhiyun 	{ 0x90A, 0xF337 },
948*4882a593Smuzhiyun 	{ 0x90B, 0x040B },
949*4882a593Smuzhiyun 	{ 0x90C, 0x0CBB },
950*4882a593Smuzhiyun 	{ 0x90D, 0x16F8 },
951*4882a593Smuzhiyun 	{ 0x90E, 0xF7D9 },
952*4882a593Smuzhiyun 	{ 0x90F, 0x040A },
953*4882a593Smuzhiyun 	{ 0x910, 0x1F14 },
954*4882a593Smuzhiyun 	{ 0x911, 0x058C },
955*4882a593Smuzhiyun 	{ 0x912, 0x0563 },
956*4882a593Smuzhiyun 	{ 0x913, 0x4000 },
957*4882a593Smuzhiyun 	{ 0x916, 0x6318 },
958*4882a593Smuzhiyun 	{ 0x917, 0x6300 },
959*4882a593Smuzhiyun 	{ 0x918, 0x0FC8 },
960*4882a593Smuzhiyun 	{ 0x919, 0x03FE },
961*4882a593Smuzhiyun 	{ 0x91A, 0x00E0 },
962*4882a593Smuzhiyun 	{ 0x91B, 0x1EC4 },
963*4882a593Smuzhiyun 	{ 0x91C, 0xF136 },
964*4882a593Smuzhiyun 	{ 0x91D, 0x0409 },
965*4882a593Smuzhiyun 	{ 0x91E, 0x04CC },
966*4882a593Smuzhiyun 	{ 0x91F, 0x1C9B },
967*4882a593Smuzhiyun 	{ 0x920, 0xF337 },
968*4882a593Smuzhiyun 	{ 0x921, 0x040B },
969*4882a593Smuzhiyun 	{ 0x922, 0x0CBB },
970*4882a593Smuzhiyun 	{ 0x923, 0x16F8 },
971*4882a593Smuzhiyun 	{ 0x924, 0xF7D9 },
972*4882a593Smuzhiyun 	{ 0x925, 0x040A },
973*4882a593Smuzhiyun 	{ 0x926, 0x1F14 },
974*4882a593Smuzhiyun 	{ 0x927, 0x058C },
975*4882a593Smuzhiyun 	{ 0x928, 0x0563 },
976*4882a593Smuzhiyun 	{ 0x929, 0x4000 },
977*4882a593Smuzhiyun 	{ 0x709, 0x2000 },
978*4882a593Smuzhiyun 	{ 0x207, 0x200E },
979*4882a593Smuzhiyun 	{ 0x208, 0x20D4 },
980*4882a593Smuzhiyun 	{ 0x20A, 0x0080 },
981*4882a593Smuzhiyun 	{ 0x07, 0x0000 },
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
wm2200_reset(struct wm2200_priv * wm2200)984*4882a593Smuzhiyun static int wm2200_reset(struct wm2200_priv *wm2200)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	if (wm2200->pdata.reset) {
987*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.reset, 0);
988*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.reset, 1);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		return 0;
991*4882a593Smuzhiyun 	} else {
992*4882a593Smuzhiyun 		return regmap_write(wm2200->regmap, WM2200_SOFTWARE_RESET,
993*4882a593Smuzhiyun 				    0x2200);
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
998*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
999*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun static const char * const wm2200_mixer_texts[] = {
1002*4882a593Smuzhiyun 	"None",
1003*4882a593Smuzhiyun 	"Tone Generator",
1004*4882a593Smuzhiyun 	"AEC Loopback",
1005*4882a593Smuzhiyun 	"IN1L",
1006*4882a593Smuzhiyun 	"IN1R",
1007*4882a593Smuzhiyun 	"IN2L",
1008*4882a593Smuzhiyun 	"IN2R",
1009*4882a593Smuzhiyun 	"IN3L",
1010*4882a593Smuzhiyun 	"IN3R",
1011*4882a593Smuzhiyun 	"AIF1RX1",
1012*4882a593Smuzhiyun 	"AIF1RX2",
1013*4882a593Smuzhiyun 	"AIF1RX3",
1014*4882a593Smuzhiyun 	"AIF1RX4",
1015*4882a593Smuzhiyun 	"AIF1RX5",
1016*4882a593Smuzhiyun 	"AIF1RX6",
1017*4882a593Smuzhiyun 	"EQL",
1018*4882a593Smuzhiyun 	"EQR",
1019*4882a593Smuzhiyun 	"LHPF1",
1020*4882a593Smuzhiyun 	"LHPF2",
1021*4882a593Smuzhiyun 	"DSP1.1",
1022*4882a593Smuzhiyun 	"DSP1.2",
1023*4882a593Smuzhiyun 	"DSP1.3",
1024*4882a593Smuzhiyun 	"DSP1.4",
1025*4882a593Smuzhiyun 	"DSP1.5",
1026*4882a593Smuzhiyun 	"DSP1.6",
1027*4882a593Smuzhiyun 	"DSP2.1",
1028*4882a593Smuzhiyun 	"DSP2.2",
1029*4882a593Smuzhiyun 	"DSP2.3",
1030*4882a593Smuzhiyun 	"DSP2.4",
1031*4882a593Smuzhiyun 	"DSP2.5",
1032*4882a593Smuzhiyun 	"DSP2.6",
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun static unsigned int wm2200_mixer_values[] = {
1036*4882a593Smuzhiyun 	0x00,
1037*4882a593Smuzhiyun 	0x04,   /* Tone */
1038*4882a593Smuzhiyun 	0x08,   /* AEC */
1039*4882a593Smuzhiyun 	0x10,   /* Input */
1040*4882a593Smuzhiyun 	0x11,
1041*4882a593Smuzhiyun 	0x12,
1042*4882a593Smuzhiyun 	0x13,
1043*4882a593Smuzhiyun 	0x14,
1044*4882a593Smuzhiyun 	0x15,
1045*4882a593Smuzhiyun 	0x20,   /* AIF */
1046*4882a593Smuzhiyun 	0x21,
1047*4882a593Smuzhiyun 	0x22,
1048*4882a593Smuzhiyun 	0x23,
1049*4882a593Smuzhiyun 	0x24,
1050*4882a593Smuzhiyun 	0x25,
1051*4882a593Smuzhiyun 	0x50,   /* EQ */
1052*4882a593Smuzhiyun 	0x51,
1053*4882a593Smuzhiyun 	0x60,   /* LHPF1 */
1054*4882a593Smuzhiyun 	0x61,   /* LHPF2 */
1055*4882a593Smuzhiyun 	0x68,   /* DSP1 */
1056*4882a593Smuzhiyun 	0x69,
1057*4882a593Smuzhiyun 	0x6a,
1058*4882a593Smuzhiyun 	0x6b,
1059*4882a593Smuzhiyun 	0x6c,
1060*4882a593Smuzhiyun 	0x6d,
1061*4882a593Smuzhiyun 	0x70,   /* DSP2 */
1062*4882a593Smuzhiyun 	0x71,
1063*4882a593Smuzhiyun 	0x72,
1064*4882a593Smuzhiyun 	0x73,
1065*4882a593Smuzhiyun 	0x74,
1066*4882a593Smuzhiyun 	0x75,
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun #define WM2200_MIXER_CONTROLS(name, base) \
1070*4882a593Smuzhiyun 	SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
1071*4882a593Smuzhiyun 		       WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1072*4882a593Smuzhiyun 	SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
1073*4882a593Smuzhiyun 		       WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1074*4882a593Smuzhiyun 	SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
1075*4882a593Smuzhiyun 		       WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1076*4882a593Smuzhiyun 	SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
1077*4882a593Smuzhiyun 		       WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun #define WM2200_MUX_ENUM_DECL(name, reg) \
1080*4882a593Smuzhiyun 	SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, 			\
1081*4882a593Smuzhiyun 				   wm2200_mixer_texts, wm2200_mixer_values)
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun #define WM2200_MUX_CTL_DECL(name) \
1084*4882a593Smuzhiyun 	const struct snd_kcontrol_new name##_mux =	\
1085*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Route", name##_enum)
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun #define WM2200_MIXER_ENUMS(name, base_reg) \
1088*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_in1_enum, base_reg);	     \
1089*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2);  \
1090*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4);  \
1091*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6);  \
1092*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_in1); \
1093*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_in2); \
1094*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_in3); \
1095*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_in4)
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun #define WM2200_DSP_ENUMS(name, base_reg) \
1098*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux1_enum, base_reg);     \
1099*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux2_enum, base_reg + 1); \
1100*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux3_enum, base_reg + 2); \
1101*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux4_enum, base_reg + 3); \
1102*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux5_enum, base_reg + 4); \
1103*4882a593Smuzhiyun 	static WM2200_MUX_ENUM_DECL(name##_aux6_enum, base_reg + 5); \
1104*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux1); \
1105*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux2); \
1106*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux3); \
1107*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux4); \
1108*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux5); \
1109*4882a593Smuzhiyun 	static WM2200_MUX_CTL_DECL(name##_aux6);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static const char *wm2200_rxanc_input_sel_texts[] = {
1112*4882a593Smuzhiyun 	"None", "IN1", "IN2", "IN3",
1113*4882a593Smuzhiyun };
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm2200_rxanc_input_sel,
1116*4882a593Smuzhiyun 			    WM2200_RXANC_SRC,
1117*4882a593Smuzhiyun 			    WM2200_IN_RXANC_SEL_SHIFT,
1118*4882a593Smuzhiyun 			    wm2200_rxanc_input_sel_texts);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun static const struct snd_kcontrol_new wm2200_snd_controls[] = {
1121*4882a593Smuzhiyun SOC_SINGLE("IN1 High Performance Switch", WM2200_IN1L_CONTROL,
1122*4882a593Smuzhiyun 	   WM2200_IN1_OSR_SHIFT, 1, 0),
1123*4882a593Smuzhiyun SOC_SINGLE("IN2 High Performance Switch", WM2200_IN2L_CONTROL,
1124*4882a593Smuzhiyun 	   WM2200_IN2_OSR_SHIFT, 1, 0),
1125*4882a593Smuzhiyun SOC_SINGLE("IN3 High Performance Switch", WM2200_IN3L_CONTROL,
1126*4882a593Smuzhiyun 	   WM2200_IN3_OSR_SHIFT, 1, 0),
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN1 Volume", WM2200_IN1L_CONTROL, WM2200_IN1R_CONTROL,
1129*4882a593Smuzhiyun 		 WM2200_IN1L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1130*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN2 Volume", WM2200_IN2L_CONTROL, WM2200_IN2R_CONTROL,
1131*4882a593Smuzhiyun 		 WM2200_IN2L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1132*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN3 Volume", WM2200_IN3L_CONTROL, WM2200_IN3R_CONTROL,
1133*4882a593Smuzhiyun 		 WM2200_IN3L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun SOC_DOUBLE_R("IN1 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_1L,
1136*4882a593Smuzhiyun 	     WM2200_ADC_DIGITAL_VOLUME_1R, WM2200_IN1L_MUTE_SHIFT, 1, 1),
1137*4882a593Smuzhiyun SOC_DOUBLE_R("IN2 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_2L,
1138*4882a593Smuzhiyun 	     WM2200_ADC_DIGITAL_VOLUME_2R, WM2200_IN2L_MUTE_SHIFT, 1, 1),
1139*4882a593Smuzhiyun SOC_DOUBLE_R("IN3 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_3L,
1140*4882a593Smuzhiyun 	     WM2200_ADC_DIGITAL_VOLUME_3R, WM2200_IN3L_MUTE_SHIFT, 1, 1),
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_1L,
1143*4882a593Smuzhiyun 		 WM2200_ADC_DIGITAL_VOLUME_1R, WM2200_IN1L_DIG_VOL_SHIFT,
1144*4882a593Smuzhiyun 		 0xbf, 0, digital_tlv),
1145*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_2L,
1146*4882a593Smuzhiyun 		 WM2200_ADC_DIGITAL_VOLUME_2R, WM2200_IN2L_DIG_VOL_SHIFT,
1147*4882a593Smuzhiyun 		 0xbf, 0, digital_tlv),
1148*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_3L,
1149*4882a593Smuzhiyun 		 WM2200_ADC_DIGITAL_VOLUME_3R, WM2200_IN3L_DIG_VOL_SHIFT,
1150*4882a593Smuzhiyun 		 0xbf, 0, digital_tlv),
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQL Coefficients", WM2200_EQL_1, 20, WM2200_EQL_ENA),
1153*4882a593Smuzhiyun SND_SOC_BYTES_MASK("EQR Coefficients", WM2200_EQR_1, 20, WM2200_EQR_ENA),
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun SND_SOC_BYTES("LHPF1 Coefficients", WM2200_HPLPF1_2, 1),
1156*4882a593Smuzhiyun SND_SOC_BYTES("LHPF2 Coefficients", WM2200_HPLPF2_2, 1),
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun SOC_SINGLE("OUT1 High Performance Switch", WM2200_DAC_DIGITAL_VOLUME_1L,
1159*4882a593Smuzhiyun 	   WM2200_OUT1_OSR_SHIFT, 1, 0),
1160*4882a593Smuzhiyun SOC_SINGLE("OUT2 High Performance Switch", WM2200_DAC_DIGITAL_VOLUME_2L,
1161*4882a593Smuzhiyun 	   WM2200_OUT2_OSR_SHIFT, 1, 0),
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun SOC_DOUBLE_R("OUT1 Digital Switch", WM2200_DAC_DIGITAL_VOLUME_1L,
1164*4882a593Smuzhiyun 	     WM2200_DAC_DIGITAL_VOLUME_1R, WM2200_OUT1L_MUTE_SHIFT, 1, 1),
1165*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("OUT1 Digital Volume", WM2200_DAC_DIGITAL_VOLUME_1L,
1166*4882a593Smuzhiyun 		 WM2200_DAC_DIGITAL_VOLUME_1R, WM2200_OUT1L_VOL_SHIFT, 0x9f, 0,
1167*4882a593Smuzhiyun 		 digital_tlv),
1168*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("OUT1 Volume", WM2200_DAC_VOLUME_LIMIT_1L,
1169*4882a593Smuzhiyun 		 WM2200_DAC_VOLUME_LIMIT_1R, WM2200_OUT1L_PGA_VOL_SHIFT,
1170*4882a593Smuzhiyun 		 0x46, 0, out_tlv),
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun SOC_DOUBLE_R("OUT2 Digital Switch", WM2200_DAC_DIGITAL_VOLUME_2L,
1173*4882a593Smuzhiyun 	     WM2200_DAC_DIGITAL_VOLUME_2R, WM2200_OUT2L_MUTE_SHIFT, 1, 1),
1174*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("OUT2 Digital Volume", WM2200_DAC_DIGITAL_VOLUME_2L,
1175*4882a593Smuzhiyun 		 WM2200_DAC_DIGITAL_VOLUME_2R, WM2200_OUT2L_VOL_SHIFT, 0x9f, 0,
1176*4882a593Smuzhiyun 		 digital_tlv),
1177*4882a593Smuzhiyun SOC_DOUBLE("OUT2 Switch", WM2200_PDM_1, WM2200_SPK1L_MUTE_SHIFT,
1178*4882a593Smuzhiyun 	   WM2200_SPK1R_MUTE_SHIFT, 1, 1),
1179*4882a593Smuzhiyun SOC_ENUM("RxANC Src", wm2200_rxanc_input_sel),
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun WM_ADSP_FW_CONTROL("DSP1", 0),
1182*4882a593Smuzhiyun WM_ADSP_FW_CONTROL("DSP2", 1),
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun WM2200_MIXER_ENUMS(OUT1L, WM2200_OUT1LMIX_INPUT_1_SOURCE);
1186*4882a593Smuzhiyun WM2200_MIXER_ENUMS(OUT1R, WM2200_OUT1RMIX_INPUT_1_SOURCE);
1187*4882a593Smuzhiyun WM2200_MIXER_ENUMS(OUT2L, WM2200_OUT2LMIX_INPUT_1_SOURCE);
1188*4882a593Smuzhiyun WM2200_MIXER_ENUMS(OUT2R, WM2200_OUT2RMIX_INPUT_1_SOURCE);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX1, WM2200_AIF1TX1MIX_INPUT_1_SOURCE);
1191*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX2, WM2200_AIF1TX2MIX_INPUT_1_SOURCE);
1192*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX3, WM2200_AIF1TX3MIX_INPUT_1_SOURCE);
1193*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX4, WM2200_AIF1TX4MIX_INPUT_1_SOURCE);
1194*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX5, WM2200_AIF1TX5MIX_INPUT_1_SOURCE);
1195*4882a593Smuzhiyun WM2200_MIXER_ENUMS(AIF1TX6, WM2200_AIF1TX6MIX_INPUT_1_SOURCE);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun WM2200_MIXER_ENUMS(EQL, WM2200_EQLMIX_INPUT_1_SOURCE);
1198*4882a593Smuzhiyun WM2200_MIXER_ENUMS(EQR, WM2200_EQRMIX_INPUT_1_SOURCE);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun WM2200_MIXER_ENUMS(DSP1L, WM2200_DSP1LMIX_INPUT_1_SOURCE);
1201*4882a593Smuzhiyun WM2200_MIXER_ENUMS(DSP1R, WM2200_DSP1RMIX_INPUT_1_SOURCE);
1202*4882a593Smuzhiyun WM2200_MIXER_ENUMS(DSP2L, WM2200_DSP2LMIX_INPUT_1_SOURCE);
1203*4882a593Smuzhiyun WM2200_MIXER_ENUMS(DSP2R, WM2200_DSP2RMIX_INPUT_1_SOURCE);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun WM2200_DSP_ENUMS(DSP1, WM2200_DSP1AUX1MIX_INPUT_1_SOURCE);
1206*4882a593Smuzhiyun WM2200_DSP_ENUMS(DSP2, WM2200_DSP2AUX1MIX_INPUT_1_SOURCE);
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun WM2200_MIXER_ENUMS(LHPF1, WM2200_LHPF1MIX_INPUT_1_SOURCE);
1209*4882a593Smuzhiyun WM2200_MIXER_ENUMS(LHPF2, WM2200_LHPF2MIX_INPUT_1_SOURCE);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun #define WM2200_MUX(name, ctrl) \
1212*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun #define WM2200_MIXER_WIDGETS(name, name_str)	\
1215*4882a593Smuzhiyun 	WM2200_MUX(name_str " Input 1", &name##_in1_mux), \
1216*4882a593Smuzhiyun 	WM2200_MUX(name_str " Input 2", &name##_in2_mux), \
1217*4882a593Smuzhiyun 	WM2200_MUX(name_str " Input 3", &name##_in3_mux), \
1218*4882a593Smuzhiyun 	WM2200_MUX(name_str " Input 4", &name##_in4_mux), \
1219*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun #define WM2200_DSP_WIDGETS(name, name_str) \
1222*4882a593Smuzhiyun 	WM2200_MIXER_WIDGETS(name##L, name_str "L"), \
1223*4882a593Smuzhiyun 	WM2200_MIXER_WIDGETS(name##R, name_str "R"), \
1224*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 1", &name##_aux1_mux), \
1225*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 2", &name##_aux2_mux), \
1226*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 3", &name##_aux3_mux), \
1227*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 4", &name##_aux4_mux), \
1228*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 5", &name##_aux5_mux), \
1229*4882a593Smuzhiyun 	WM2200_MUX(name_str " Aux 6", &name##_aux6_mux)
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun #define WM2200_MIXER_INPUT_ROUTES(name)	\
1232*4882a593Smuzhiyun 	{ name, "Tone Generator", "Tone Generator" }, \
1233*4882a593Smuzhiyun 	{ name, "AEC Loopback", "AEC Loopback" }, \
1234*4882a593Smuzhiyun         { name, "IN1L", "IN1L PGA" }, \
1235*4882a593Smuzhiyun         { name, "IN1R", "IN1R PGA" }, \
1236*4882a593Smuzhiyun         { name, "IN2L", "IN2L PGA" }, \
1237*4882a593Smuzhiyun         { name, "IN2R", "IN2R PGA" }, \
1238*4882a593Smuzhiyun         { name, "IN3L", "IN3L PGA" }, \
1239*4882a593Smuzhiyun         { name, "IN3R", "IN3R PGA" }, \
1240*4882a593Smuzhiyun         { name, "DSP1.1", "DSP1" }, \
1241*4882a593Smuzhiyun         { name, "DSP1.2", "DSP1" }, \
1242*4882a593Smuzhiyun         { name, "DSP1.3", "DSP1" }, \
1243*4882a593Smuzhiyun         { name, "DSP1.4", "DSP1" }, \
1244*4882a593Smuzhiyun         { name, "DSP1.5", "DSP1" }, \
1245*4882a593Smuzhiyun         { name, "DSP1.6", "DSP1" }, \
1246*4882a593Smuzhiyun         { name, "DSP2.1", "DSP2" }, \
1247*4882a593Smuzhiyun         { name, "DSP2.2", "DSP2" }, \
1248*4882a593Smuzhiyun         { name, "DSP2.3", "DSP2" }, \
1249*4882a593Smuzhiyun         { name, "DSP2.4", "DSP2" }, \
1250*4882a593Smuzhiyun         { name, "DSP2.5", "DSP2" }, \
1251*4882a593Smuzhiyun         { name, "DSP2.6", "DSP2" }, \
1252*4882a593Smuzhiyun         { name, "AIF1RX1", "AIF1RX1" }, \
1253*4882a593Smuzhiyun         { name, "AIF1RX2", "AIF1RX2" }, \
1254*4882a593Smuzhiyun         { name, "AIF1RX3", "AIF1RX3" }, \
1255*4882a593Smuzhiyun         { name, "AIF1RX4", "AIF1RX4" }, \
1256*4882a593Smuzhiyun         { name, "AIF1RX5", "AIF1RX5" }, \
1257*4882a593Smuzhiyun         { name, "AIF1RX6", "AIF1RX6" }, \
1258*4882a593Smuzhiyun         { name, "EQL", "EQL" }, \
1259*4882a593Smuzhiyun         { name, "EQR", "EQR" }, \
1260*4882a593Smuzhiyun         { name, "LHPF1", "LHPF1" }, \
1261*4882a593Smuzhiyun         { name, "LHPF2", "LHPF2" }
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun #define WM2200_MIXER_ROUTES(widget, name) \
1264*4882a593Smuzhiyun 	{ widget, NULL, name " Mixer" },         \
1265*4882a593Smuzhiyun 	{ name " Mixer", NULL, name " Input 1" }, \
1266*4882a593Smuzhiyun 	{ name " Mixer", NULL, name " Input 2" }, \
1267*4882a593Smuzhiyun 	{ name " Mixer", NULL, name " Input 3" }, \
1268*4882a593Smuzhiyun 	{ name " Mixer", NULL, name " Input 4" }, \
1269*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Input 1"), \
1270*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Input 2"), \
1271*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Input 3"), \
1272*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Input 4")
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun #define WM2200_DSP_AUX_ROUTES(name) \
1275*4882a593Smuzhiyun 	{ name, NULL, name " Aux 1" }, \
1276*4882a593Smuzhiyun 	{ name, NULL, name " Aux 2" }, \
1277*4882a593Smuzhiyun 	{ name, NULL, name " Aux 3" }, \
1278*4882a593Smuzhiyun 	{ name, NULL, name " Aux 4" }, \
1279*4882a593Smuzhiyun 	{ name, NULL, name " Aux 5" }, \
1280*4882a593Smuzhiyun 	{ name, NULL, name " Aux 6" }, \
1281*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 1"), \
1282*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 2"), \
1283*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 3"), \
1284*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 4"), \
1285*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 5"), \
1286*4882a593Smuzhiyun 	WM2200_MIXER_INPUT_ROUTES(name " Aux 6")
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun static const char *wm2200_aec_loopback_texts[] = {
1289*4882a593Smuzhiyun 	"OUT1L", "OUT1R", "OUT2L", "OUT2R",
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(wm2200_aec_loopback,
1293*4882a593Smuzhiyun 			    WM2200_DAC_AEC_CONTROL_1,
1294*4882a593Smuzhiyun 			    WM2200_AEC_LOOPBACK_SRC_SHIFT,
1295*4882a593Smuzhiyun 			    wm2200_aec_loopback_texts);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun static const struct snd_kcontrol_new wm2200_aec_loopback_mux =
1298*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AEC Loopback", wm2200_aec_loopback);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wm2200_dapm_widgets[] = {
1301*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SYSCLK", WM2200_CLOCKING_3, WM2200_SYSCLK_ENA_SHIFT, 0,
1302*4882a593Smuzhiyun 		    NULL, 0),
1303*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP1", WM2200_DM_CHARGE_PUMP_1, WM2200_CPDM_ENA_SHIFT, 0,
1304*4882a593Smuzhiyun 		    NULL, 0),
1305*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CP2", WM2200_MIC_CHARGE_PUMP_1, WM2200_CPMIC_ENA_SHIFT, 0,
1306*4882a593Smuzhiyun 		    NULL, 0),
1307*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS1", WM2200_MIC_BIAS_CTRL_1, WM2200_MICB1_ENA_SHIFT,
1308*4882a593Smuzhiyun 		    0, NULL, 0),
1309*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS2", WM2200_MIC_BIAS_CTRL_2, WM2200_MICB2_ENA_SHIFT,
1310*4882a593Smuzhiyun 		    0, NULL, 0),
1311*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
1312*4882a593Smuzhiyun SND_SOC_DAPM_REGULATOR_SUPPLY("AVDD", 20, 0),
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1L"),
1315*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1R"),
1316*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2L"),
1317*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2R"),
1318*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3L"),
1319*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3R"),
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun SND_SOC_DAPM_SIGGEN("TONE"),
1322*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Tone Generator", WM2200_TONE_GENERATOR_1,
1323*4882a593Smuzhiyun 		 WM2200_TONE_ENA_SHIFT, 0, NULL, 0),
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN1L PGA", WM2200_INPUT_ENABLES, WM2200_IN1L_ENA_SHIFT, 0,
1326*4882a593Smuzhiyun 		 NULL, 0),
1327*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN1R PGA", WM2200_INPUT_ENABLES, WM2200_IN1R_ENA_SHIFT, 0,
1328*4882a593Smuzhiyun 		 NULL, 0),
1329*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN2L PGA", WM2200_INPUT_ENABLES, WM2200_IN2L_ENA_SHIFT, 0,
1330*4882a593Smuzhiyun 		 NULL, 0),
1331*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN2R PGA", WM2200_INPUT_ENABLES, WM2200_IN2R_ENA_SHIFT, 0,
1332*4882a593Smuzhiyun 		 NULL, 0),
1333*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN3L PGA", WM2200_INPUT_ENABLES, WM2200_IN3L_ENA_SHIFT, 0,
1334*4882a593Smuzhiyun 		 NULL, 0),
1335*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IN3R PGA", WM2200_INPUT_ENABLES, WM2200_IN3R_ENA_SHIFT, 0,
1336*4882a593Smuzhiyun 		 NULL, 0),
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX1", "Playback", 0,
1339*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX1_ENA_SHIFT, 0),
1340*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX2", "Playback", 1,
1341*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX2_ENA_SHIFT, 0),
1342*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX3", "Playback", 2,
1343*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX3_ENA_SHIFT, 0),
1344*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX4", "Playback", 3,
1345*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX4_ENA_SHIFT, 0),
1346*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX5", "Playback", 4,
1347*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX5_ENA_SHIFT, 0),
1348*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX6", "Playback", 5,
1349*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1RX6_ENA_SHIFT, 0),
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQL", WM2200_EQL_1, WM2200_EQL_ENA_SHIFT, 0, NULL, 0),
1352*4882a593Smuzhiyun SND_SOC_DAPM_PGA("EQR", WM2200_EQR_1, WM2200_EQR_ENA_SHIFT, 0, NULL, 0),
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF1", WM2200_HPLPF1_1, WM2200_LHPF1_ENA_SHIFT, 0,
1355*4882a593Smuzhiyun 		 NULL, 0),
1356*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LHPF2", WM2200_HPLPF2_1, WM2200_LHPF2_ENA_SHIFT, 0,
1357*4882a593Smuzhiyun 		 NULL, 0),
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun WM_ADSP1("DSP1", 0),
1360*4882a593Smuzhiyun WM_ADSP1("DSP2", 1),
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX1", "Capture", 0,
1363*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX1_ENA_SHIFT, 0),
1364*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX2", "Capture", 1,
1365*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX2_ENA_SHIFT, 0),
1366*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX3", "Capture", 2,
1367*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX3_ENA_SHIFT, 0),
1368*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX4", "Capture", 3,
1369*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX4_ENA_SHIFT, 0),
1370*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX5", "Capture", 4,
1371*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX5_ENA_SHIFT, 0),
1372*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX6", "Capture", 5,
1373*4882a593Smuzhiyun 		    WM2200_AUDIO_IF_1_22, WM2200_AIF1TX6_ENA_SHIFT, 0),
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AEC Loopback", WM2200_DAC_AEC_CONTROL_1,
1376*4882a593Smuzhiyun 		 WM2200_AEC_LOOPBACK_ENA_SHIFT, 0, &wm2200_aec_loopback_mux),
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("OUT1L", 0, WM2200_OUTPUT_ENABLES,
1379*4882a593Smuzhiyun 		   WM2200_OUT1L_ENA_SHIFT, 0, NULL, 0),
1380*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("OUT1R", 0, WM2200_OUTPUT_ENABLES,
1381*4882a593Smuzhiyun 		   WM2200_OUT1R_ENA_SHIFT, 0, NULL, 0),
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1384*4882a593Smuzhiyun 		   WM2200_EPD_LP_ENA_SHIFT, 0, NULL, 0),
1385*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_OUTP_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1386*4882a593Smuzhiyun 		   WM2200_EPD_OUTP_LP_ENA_SHIFT, 0, NULL, 0),
1387*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1388*4882a593Smuzhiyun 		   WM2200_EPD_RMV_SHRT_LP_SHIFT, 0, NULL, 0),
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1391*4882a593Smuzhiyun 		   WM2200_EPD_LN_ENA_SHIFT, 0, NULL, 0),
1392*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_OUTP_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1393*4882a593Smuzhiyun 		   WM2200_EPD_OUTP_LN_ENA_SHIFT, 0, NULL, 0),
1394*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1395*4882a593Smuzhiyun 		   WM2200_EPD_RMV_SHRT_LN_SHIFT, 0, NULL, 0),
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1398*4882a593Smuzhiyun 		   WM2200_EPD_RP_ENA_SHIFT, 0, NULL, 0),
1399*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_OUTP_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1400*4882a593Smuzhiyun 		   WM2200_EPD_OUTP_RP_ENA_SHIFT, 0, NULL, 0),
1401*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1402*4882a593Smuzhiyun 		   WM2200_EPD_RMV_SHRT_RP_SHIFT, 0, NULL, 0),
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1405*4882a593Smuzhiyun 		   WM2200_EPD_RN_ENA_SHIFT, 0, NULL, 0),
1406*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_OUTP_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1407*4882a593Smuzhiyun 		   WM2200_EPD_OUTP_RN_ENA_SHIFT, 0, NULL, 0),
1408*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1409*4882a593Smuzhiyun 		   WM2200_EPD_RMV_SHRT_RN_SHIFT, 0, NULL, 0),
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OUT2L", WM2200_OUTPUT_ENABLES, WM2200_OUT2L_ENA_SHIFT,
1412*4882a593Smuzhiyun 		 0, NULL, 0),
1413*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OUT2R", WM2200_OUTPUT_ENABLES, WM2200_OUT2R_ENA_SHIFT,
1414*4882a593Smuzhiyun 		 0, NULL, 0),
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EPOUTLN"),
1417*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EPOUTLP"),
1418*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EPOUTRN"),
1419*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EPOUTRP"),
1420*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPK"),
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(EQL, "EQL"),
1423*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(EQR, "EQR"),
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(LHPF1, "LHPF1"),
1426*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(LHPF2, "LHPF2"),
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun WM2200_DSP_WIDGETS(DSP1, "DSP1"),
1429*4882a593Smuzhiyun WM2200_DSP_WIDGETS(DSP2, "DSP2"),
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1432*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1433*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1434*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1435*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1436*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(OUT1L, "OUT1L"),
1439*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(OUT1R, "OUT1R"),
1440*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(OUT2L, "OUT2L"),
1441*4882a593Smuzhiyun WM2200_MIXER_WIDGETS(OUT2R, "OUT2R"),
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun static const struct snd_soc_dapm_route wm2200_dapm_routes[] = {
1445*4882a593Smuzhiyun 	/* Everything needs SYSCLK but only hook up things on the edge
1446*4882a593Smuzhiyun 	 * of the chip */
1447*4882a593Smuzhiyun 	{ "IN1L", NULL, "SYSCLK" },
1448*4882a593Smuzhiyun 	{ "IN1R", NULL, "SYSCLK" },
1449*4882a593Smuzhiyun 	{ "IN2L", NULL, "SYSCLK" },
1450*4882a593Smuzhiyun 	{ "IN2R", NULL, "SYSCLK" },
1451*4882a593Smuzhiyun 	{ "IN3L", NULL, "SYSCLK" },
1452*4882a593Smuzhiyun 	{ "IN3R", NULL, "SYSCLK" },
1453*4882a593Smuzhiyun 	{ "OUT1L", NULL, "SYSCLK" },
1454*4882a593Smuzhiyun 	{ "OUT1R", NULL, "SYSCLK" },
1455*4882a593Smuzhiyun 	{ "OUT2L", NULL, "SYSCLK" },
1456*4882a593Smuzhiyun 	{ "OUT2R", NULL, "SYSCLK" },
1457*4882a593Smuzhiyun 	{ "AIF1RX1", NULL, "SYSCLK" },
1458*4882a593Smuzhiyun 	{ "AIF1RX2", NULL, "SYSCLK" },
1459*4882a593Smuzhiyun 	{ "AIF1RX3", NULL, "SYSCLK" },
1460*4882a593Smuzhiyun 	{ "AIF1RX4", NULL, "SYSCLK" },
1461*4882a593Smuzhiyun 	{ "AIF1RX5", NULL, "SYSCLK" },
1462*4882a593Smuzhiyun 	{ "AIF1RX6", NULL, "SYSCLK" },
1463*4882a593Smuzhiyun 	{ "AIF1TX1", NULL, "SYSCLK" },
1464*4882a593Smuzhiyun 	{ "AIF1TX2", NULL, "SYSCLK" },
1465*4882a593Smuzhiyun 	{ "AIF1TX3", NULL, "SYSCLK" },
1466*4882a593Smuzhiyun 	{ "AIF1TX4", NULL, "SYSCLK" },
1467*4882a593Smuzhiyun 	{ "AIF1TX5", NULL, "SYSCLK" },
1468*4882a593Smuzhiyun 	{ "AIF1TX6", NULL, "SYSCLK" },
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	{ "IN1L", NULL, "AVDD" },
1471*4882a593Smuzhiyun 	{ "IN1R", NULL, "AVDD" },
1472*4882a593Smuzhiyun 	{ "IN2L", NULL, "AVDD" },
1473*4882a593Smuzhiyun 	{ "IN2R", NULL, "AVDD" },
1474*4882a593Smuzhiyun 	{ "IN3L", NULL, "AVDD" },
1475*4882a593Smuzhiyun 	{ "IN3R", NULL, "AVDD" },
1476*4882a593Smuzhiyun 	{ "OUT1L", NULL, "AVDD" },
1477*4882a593Smuzhiyun 	{ "OUT1R", NULL, "AVDD" },
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	{ "IN1L PGA", NULL, "IN1L" },
1480*4882a593Smuzhiyun 	{ "IN1R PGA", NULL, "IN1R" },
1481*4882a593Smuzhiyun 	{ "IN2L PGA", NULL, "IN2L" },
1482*4882a593Smuzhiyun 	{ "IN2R PGA", NULL, "IN2R" },
1483*4882a593Smuzhiyun 	{ "IN3L PGA", NULL, "IN3L" },
1484*4882a593Smuzhiyun 	{ "IN3R PGA", NULL, "IN3R" },
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	{ "Tone Generator", NULL, "TONE" },
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	{ "CP2", NULL, "CPVDD" },
1489*4882a593Smuzhiyun 	{ "MICBIAS1", NULL, "CP2" },
1490*4882a593Smuzhiyun 	{ "MICBIAS2", NULL, "CP2" },
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	{ "CP1", NULL, "CPVDD" },
1493*4882a593Smuzhiyun 	{ "EPD_LN", NULL, "CP1" },
1494*4882a593Smuzhiyun 	{ "EPD_LP", NULL, "CP1" },
1495*4882a593Smuzhiyun 	{ "EPD_RN", NULL, "CP1" },
1496*4882a593Smuzhiyun 	{ "EPD_RP", NULL, "CP1" },
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	{ "EPD_LP", NULL, "OUT1L" },
1499*4882a593Smuzhiyun 	{ "EPD_OUTP_LP", NULL, "EPD_LP" },
1500*4882a593Smuzhiyun 	{ "EPD_RMV_SHRT_LP", NULL, "EPD_OUTP_LP" },
1501*4882a593Smuzhiyun 	{ "EPOUTLP", NULL, "EPD_RMV_SHRT_LP" },
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	{ "EPD_LN", NULL, "OUT1L" },
1504*4882a593Smuzhiyun 	{ "EPD_OUTP_LN", NULL, "EPD_LN" },
1505*4882a593Smuzhiyun 	{ "EPD_RMV_SHRT_LN", NULL, "EPD_OUTP_LN" },
1506*4882a593Smuzhiyun 	{ "EPOUTLN", NULL, "EPD_RMV_SHRT_LN" },
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	{ "EPD_RP", NULL, "OUT1R" },
1509*4882a593Smuzhiyun 	{ "EPD_OUTP_RP", NULL, "EPD_RP" },
1510*4882a593Smuzhiyun 	{ "EPD_RMV_SHRT_RP", NULL, "EPD_OUTP_RP" },
1511*4882a593Smuzhiyun 	{ "EPOUTRP", NULL, "EPD_RMV_SHRT_RP" },
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	{ "EPD_RN", NULL, "OUT1R" },
1514*4882a593Smuzhiyun 	{ "EPD_OUTP_RN", NULL, "EPD_RN" },
1515*4882a593Smuzhiyun 	{ "EPD_RMV_SHRT_RN", NULL, "EPD_OUTP_RN" },
1516*4882a593Smuzhiyun 	{ "EPOUTRN", NULL, "EPD_RMV_SHRT_RN" },
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	{ "SPK", NULL, "OUT2L" },
1519*4882a593Smuzhiyun 	{ "SPK", NULL, "OUT2R" },
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	{ "AEC Loopback", "OUT1L", "OUT1L" },
1522*4882a593Smuzhiyun 	{ "AEC Loopback", "OUT1R", "OUT1R" },
1523*4882a593Smuzhiyun 	{ "AEC Loopback", "OUT2L", "OUT2L" },
1524*4882a593Smuzhiyun 	{ "AEC Loopback", "OUT2R", "OUT2R" },
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("DSP1", "DSP1L"),
1527*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("DSP1", "DSP1R"),
1528*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("DSP2", "DSP2L"),
1529*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("DSP2", "DSP2R"),
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	WM2200_DSP_AUX_ROUTES("DSP1"),
1532*4882a593Smuzhiyun 	WM2200_DSP_AUX_ROUTES("DSP2"),
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("OUT1L", "OUT1L"),
1535*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("OUT1R", "OUT1R"),
1536*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("OUT2L", "OUT2L"),
1537*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("OUT2R", "OUT2R"),
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1540*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1541*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1542*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1543*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1544*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("EQL", "EQL"),
1547*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("EQR", "EQR"),
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("LHPF1", "LHPF1"),
1550*4882a593Smuzhiyun 	WM2200_MIXER_ROUTES("LHPF2", "LHPF2"),
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun 
wm2200_probe(struct snd_soc_component * component)1553*4882a593Smuzhiyun static int wm2200_probe(struct snd_soc_component *component)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = snd_soc_component_get_drvdata(component);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	wm2200->component = component;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	return 0;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun 
wm2200_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)1562*4882a593Smuzhiyun static int wm2200_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1565*4882a593Smuzhiyun 	int lrclk, bclk, fmt_val;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	lrclk = 0;
1568*4882a593Smuzhiyun 	bclk = 0;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1571*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1572*4882a593Smuzhiyun 		fmt_val = 0;
1573*4882a593Smuzhiyun 		break;
1574*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1575*4882a593Smuzhiyun 		fmt_val = 2;
1576*4882a593Smuzhiyun 		break;
1577*4882a593Smuzhiyun 	default:
1578*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported DAI format %d\n",
1579*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1580*4882a593Smuzhiyun 		return -EINVAL;
1581*4882a593Smuzhiyun 	}
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1584*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1585*4882a593Smuzhiyun 		break;
1586*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
1587*4882a593Smuzhiyun 		lrclk |= WM2200_AIF1TX_LRCLK_MSTR;
1588*4882a593Smuzhiyun 		break;
1589*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
1590*4882a593Smuzhiyun 		bclk |= WM2200_AIF1_BCLK_MSTR;
1591*4882a593Smuzhiyun 		break;
1592*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1593*4882a593Smuzhiyun 		lrclk |= WM2200_AIF1TX_LRCLK_MSTR;
1594*4882a593Smuzhiyun 		bclk |= WM2200_AIF1_BCLK_MSTR;
1595*4882a593Smuzhiyun 		break;
1596*4882a593Smuzhiyun 	default:
1597*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported master mode %d\n",
1598*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_MASTER_MASK);
1599*4882a593Smuzhiyun 		return -EINVAL;
1600*4882a593Smuzhiyun 	}
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1603*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1604*4882a593Smuzhiyun 		break;
1605*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
1606*4882a593Smuzhiyun 		bclk |= WM2200_AIF1_BCLK_INV;
1607*4882a593Smuzhiyun 		lrclk |= WM2200_AIF1TX_LRCLK_INV;
1608*4882a593Smuzhiyun 		break;
1609*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1610*4882a593Smuzhiyun 		bclk |= WM2200_AIF1_BCLK_INV;
1611*4882a593Smuzhiyun 		break;
1612*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
1613*4882a593Smuzhiyun 		lrclk |= WM2200_AIF1TX_LRCLK_INV;
1614*4882a593Smuzhiyun 		break;
1615*4882a593Smuzhiyun 	default:
1616*4882a593Smuzhiyun 		return -EINVAL;
1617*4882a593Smuzhiyun 	}
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_1, WM2200_AIF1_BCLK_MSTR |
1620*4882a593Smuzhiyun 			    WM2200_AIF1_BCLK_INV, bclk);
1621*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_2,
1622*4882a593Smuzhiyun 			    WM2200_AIF1TX_LRCLK_MSTR | WM2200_AIF1TX_LRCLK_INV,
1623*4882a593Smuzhiyun 			    lrclk);
1624*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_3,
1625*4882a593Smuzhiyun 			    WM2200_AIF1TX_LRCLK_MSTR | WM2200_AIF1TX_LRCLK_INV,
1626*4882a593Smuzhiyun 			    lrclk);
1627*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_5,
1628*4882a593Smuzhiyun 			    WM2200_AIF1_FMT_MASK, fmt_val);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	return 0;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun static int wm2200_sr_code[] = {
1634*4882a593Smuzhiyun 	0,
1635*4882a593Smuzhiyun 	12000,
1636*4882a593Smuzhiyun 	24000,
1637*4882a593Smuzhiyun 	48000,
1638*4882a593Smuzhiyun 	96000,
1639*4882a593Smuzhiyun 	192000,
1640*4882a593Smuzhiyun 	384000,
1641*4882a593Smuzhiyun 	768000,
1642*4882a593Smuzhiyun 	0,
1643*4882a593Smuzhiyun 	11025,
1644*4882a593Smuzhiyun 	22050,
1645*4882a593Smuzhiyun 	44100,
1646*4882a593Smuzhiyun 	88200,
1647*4882a593Smuzhiyun 	176400,
1648*4882a593Smuzhiyun 	352800,
1649*4882a593Smuzhiyun 	705600,
1650*4882a593Smuzhiyun 	4000,
1651*4882a593Smuzhiyun 	8000,
1652*4882a593Smuzhiyun 	16000,
1653*4882a593Smuzhiyun 	32000,
1654*4882a593Smuzhiyun 	64000,
1655*4882a593Smuzhiyun 	128000,
1656*4882a593Smuzhiyun 	256000,
1657*4882a593Smuzhiyun 	512000,
1658*4882a593Smuzhiyun };
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun #define WM2200_NUM_BCLK_RATES 12
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun static int wm2200_bclk_rates_dat[WM2200_NUM_BCLK_RATES] = {
1663*4882a593Smuzhiyun 	6144000,
1664*4882a593Smuzhiyun 	3072000,
1665*4882a593Smuzhiyun 	2048000,
1666*4882a593Smuzhiyun 	1536000,
1667*4882a593Smuzhiyun 	768000,
1668*4882a593Smuzhiyun 	512000,
1669*4882a593Smuzhiyun 	384000,
1670*4882a593Smuzhiyun 	256000,
1671*4882a593Smuzhiyun 	192000,
1672*4882a593Smuzhiyun 	128000,
1673*4882a593Smuzhiyun 	96000,
1674*4882a593Smuzhiyun 	64000,
1675*4882a593Smuzhiyun };
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun static int wm2200_bclk_rates_cd[WM2200_NUM_BCLK_RATES] = {
1678*4882a593Smuzhiyun 	5644800,
1679*4882a593Smuzhiyun 	3763200,
1680*4882a593Smuzhiyun 	2882400,
1681*4882a593Smuzhiyun 	1881600,
1682*4882a593Smuzhiyun 	1411200,
1683*4882a593Smuzhiyun 	705600,
1684*4882a593Smuzhiyun 	470400,
1685*4882a593Smuzhiyun 	352800,
1686*4882a593Smuzhiyun 	176400,
1687*4882a593Smuzhiyun 	117600,
1688*4882a593Smuzhiyun 	88200,
1689*4882a593Smuzhiyun 	58800,
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun 
wm2200_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1692*4882a593Smuzhiyun static int wm2200_hw_params(struct snd_pcm_substream *substream,
1693*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
1694*4882a593Smuzhiyun 			    struct snd_soc_dai *dai)
1695*4882a593Smuzhiyun {
1696*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1697*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = snd_soc_component_get_drvdata(component);
1698*4882a593Smuzhiyun 	int i, bclk, lrclk, wl, fl, sr_code;
1699*4882a593Smuzhiyun 	int *bclk_rates;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/* Data sizes if not using TDM */
1702*4882a593Smuzhiyun 	wl = params_width(params);
1703*4882a593Smuzhiyun 	if (wl < 0)
1704*4882a593Smuzhiyun 		return wl;
1705*4882a593Smuzhiyun 	fl = snd_soc_params_to_frame_size(params);
1706*4882a593Smuzhiyun 	if (fl < 0)
1707*4882a593Smuzhiyun 		return fl;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	dev_dbg(component->dev, "Word length %d bits, frame length %d bits\n",
1710*4882a593Smuzhiyun 		wl, fl);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	/* Target BCLK rate */
1713*4882a593Smuzhiyun 	bclk = snd_soc_params_to_bclk(params);
1714*4882a593Smuzhiyun 	if (bclk < 0)
1715*4882a593Smuzhiyun 		return bclk;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	if (!wm2200->sysclk) {
1718*4882a593Smuzhiyun 		dev_err(component->dev, "SYSCLK has no rate set\n");
1719*4882a593Smuzhiyun 		return -EINVAL;
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200_sr_code); i++)
1723*4882a593Smuzhiyun 		if (wm2200_sr_code[i] == params_rate(params))
1724*4882a593Smuzhiyun 			break;
1725*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(wm2200_sr_code)) {
1726*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported sample rate: %dHz\n",
1727*4882a593Smuzhiyun 			params_rate(params));
1728*4882a593Smuzhiyun 		return -EINVAL;
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 	sr_code = i;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	dev_dbg(component->dev, "Target BCLK is %dHz, using %dHz SYSCLK\n",
1733*4882a593Smuzhiyun 		bclk, wm2200->sysclk);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	if (wm2200->sysclk % 4000)
1736*4882a593Smuzhiyun 		bclk_rates = wm2200_bclk_rates_cd;
1737*4882a593Smuzhiyun 	else
1738*4882a593Smuzhiyun 		bclk_rates = wm2200_bclk_rates_dat;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	for (i = 0; i < WM2200_NUM_BCLK_RATES; i++)
1741*4882a593Smuzhiyun 		if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1742*4882a593Smuzhiyun 			break;
1743*4882a593Smuzhiyun 	if (i == WM2200_NUM_BCLK_RATES) {
1744*4882a593Smuzhiyun 		dev_err(component->dev,
1745*4882a593Smuzhiyun 			"No valid BCLK for %dHz found from %dHz SYSCLK\n",
1746*4882a593Smuzhiyun 			bclk, wm2200->sysclk);
1747*4882a593Smuzhiyun 		return -EINVAL;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	bclk = i;
1751*4882a593Smuzhiyun 	dev_dbg(component->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1752*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_1,
1753*4882a593Smuzhiyun 			    WM2200_AIF1_BCLK_DIV_MASK, bclk);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	lrclk = bclk_rates[bclk] / params_rate(params);
1756*4882a593Smuzhiyun 	dev_dbg(component->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1757*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1758*4882a593Smuzhiyun 	    wm2200->symmetric_rates)
1759*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_7,
1760*4882a593Smuzhiyun 				    WM2200_AIF1RX_BCPF_MASK, lrclk);
1761*4882a593Smuzhiyun 	else
1762*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_6,
1763*4882a593Smuzhiyun 				    WM2200_AIF1TX_BCPF_MASK, lrclk);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	i = (wl << WM2200_AIF1TX_WL_SHIFT) | wl;
1766*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1767*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_9,
1768*4882a593Smuzhiyun 				    WM2200_AIF1RX_WL_MASK |
1769*4882a593Smuzhiyun 				    WM2200_AIF1RX_SLOT_LEN_MASK, i);
1770*4882a593Smuzhiyun 	else
1771*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_8,
1772*4882a593Smuzhiyun 				    WM2200_AIF1TX_WL_MASK |
1773*4882a593Smuzhiyun 				    WM2200_AIF1TX_SLOT_LEN_MASK, i);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_CLOCKING_4,
1776*4882a593Smuzhiyun 			    WM2200_SAMPLE_RATE_1_MASK, sr_code);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	return 0;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun static const struct snd_soc_dai_ops wm2200_dai_ops = {
1782*4882a593Smuzhiyun 	.set_fmt = wm2200_set_fmt,
1783*4882a593Smuzhiyun 	.hw_params = wm2200_hw_params,
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun 
wm2200_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1786*4882a593Smuzhiyun static int wm2200_set_sysclk(struct snd_soc_component *component, int clk_id,
1787*4882a593Smuzhiyun 			     int source, unsigned int freq, int dir)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = snd_soc_component_get_drvdata(component);
1790*4882a593Smuzhiyun 	int fval;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	switch (clk_id) {
1793*4882a593Smuzhiyun 	case WM2200_CLK_SYSCLK:
1794*4882a593Smuzhiyun 		break;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	default:
1797*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown clock %d\n", clk_id);
1798*4882a593Smuzhiyun 		return -EINVAL;
1799*4882a593Smuzhiyun 	}
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	switch (source) {
1802*4882a593Smuzhiyun 	case WM2200_CLKSRC_MCLK1:
1803*4882a593Smuzhiyun 	case WM2200_CLKSRC_MCLK2:
1804*4882a593Smuzhiyun 	case WM2200_CLKSRC_FLL:
1805*4882a593Smuzhiyun 	case WM2200_CLKSRC_BCLK1:
1806*4882a593Smuzhiyun 		break;
1807*4882a593Smuzhiyun 	default:
1808*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid source %d\n", source);
1809*4882a593Smuzhiyun 		return -EINVAL;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	switch (freq) {
1813*4882a593Smuzhiyun 	case 22579200:
1814*4882a593Smuzhiyun 	case 24576000:
1815*4882a593Smuzhiyun 		fval = 2;
1816*4882a593Smuzhiyun 		break;
1817*4882a593Smuzhiyun 	default:
1818*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid clock rate: %d\n", freq);
1819*4882a593Smuzhiyun 		return -EINVAL;
1820*4882a593Smuzhiyun 	}
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	/* TODO: Check if MCLKs are in use and enable/disable pulls to
1823*4882a593Smuzhiyun 	 * match.
1824*4882a593Smuzhiyun 	 */
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_CLOCKING_3, WM2200_SYSCLK_FREQ_MASK |
1827*4882a593Smuzhiyun 			    WM2200_SYSCLK_SRC_MASK,
1828*4882a593Smuzhiyun 			    fval << WM2200_SYSCLK_FREQ_SHIFT | source);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	wm2200->sysclk = freq;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	return 0;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun struct _fll_div {
1836*4882a593Smuzhiyun 	u16 fll_fratio;
1837*4882a593Smuzhiyun 	u16 fll_outdiv;
1838*4882a593Smuzhiyun 	u16 fll_refclk_div;
1839*4882a593Smuzhiyun 	u16 n;
1840*4882a593Smuzhiyun 	u16 theta;
1841*4882a593Smuzhiyun 	u16 lambda;
1842*4882a593Smuzhiyun };
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun static struct {
1845*4882a593Smuzhiyun 	unsigned int min;
1846*4882a593Smuzhiyun 	unsigned int max;
1847*4882a593Smuzhiyun 	u16 fll_fratio;
1848*4882a593Smuzhiyun 	int ratio;
1849*4882a593Smuzhiyun } fll_fratios[] = {
1850*4882a593Smuzhiyun 	{       0,    64000, 4, 16 },
1851*4882a593Smuzhiyun 	{   64000,   128000, 3,  8 },
1852*4882a593Smuzhiyun 	{  128000,   256000, 2,  4 },
1853*4882a593Smuzhiyun 	{  256000,  1000000, 1,  2 },
1854*4882a593Smuzhiyun 	{ 1000000, 13500000, 0,  1 },
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun 
fll_factors(struct _fll_div * fll_div,unsigned int Fref,unsigned int Fout)1857*4882a593Smuzhiyun static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1858*4882a593Smuzhiyun 		       unsigned int Fout)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun 	unsigned int target;
1861*4882a593Smuzhiyun 	unsigned int div;
1862*4882a593Smuzhiyun 	unsigned int fratio, gcd_fll;
1863*4882a593Smuzhiyun 	int i;
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	/* Fref must be <=13.5MHz */
1866*4882a593Smuzhiyun 	div = 1;
1867*4882a593Smuzhiyun 	fll_div->fll_refclk_div = 0;
1868*4882a593Smuzhiyun 	while ((Fref / div) > 13500000) {
1869*4882a593Smuzhiyun 		div *= 2;
1870*4882a593Smuzhiyun 		fll_div->fll_refclk_div++;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 		if (div > 8) {
1873*4882a593Smuzhiyun 			pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1874*4882a593Smuzhiyun 			       Fref);
1875*4882a593Smuzhiyun 			return -EINVAL;
1876*4882a593Smuzhiyun 		}
1877*4882a593Smuzhiyun 	}
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/* Apply the division for our remaining calculations */
1882*4882a593Smuzhiyun 	Fref /= div;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	/* Fvco should be 90-100MHz; don't check the upper bound */
1885*4882a593Smuzhiyun 	div = 2;
1886*4882a593Smuzhiyun 	while (Fout * div < 90000000) {
1887*4882a593Smuzhiyun 		div++;
1888*4882a593Smuzhiyun 		if (div > 64) {
1889*4882a593Smuzhiyun 			pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1890*4882a593Smuzhiyun 			       Fout);
1891*4882a593Smuzhiyun 			return -EINVAL;
1892*4882a593Smuzhiyun 		}
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 	target = Fout * div;
1895*4882a593Smuzhiyun 	fll_div->fll_outdiv = div - 1;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	pr_debug("FLL Fvco=%dHz\n", target);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	/* Find an appropraite FLL_FRATIO and factor it out of the target */
1900*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1901*4882a593Smuzhiyun 		if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1902*4882a593Smuzhiyun 			fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1903*4882a593Smuzhiyun 			fratio = fll_fratios[i].ratio;
1904*4882a593Smuzhiyun 			break;
1905*4882a593Smuzhiyun 		}
1906*4882a593Smuzhiyun 	}
1907*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(fll_fratios)) {
1908*4882a593Smuzhiyun 		pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1909*4882a593Smuzhiyun 		return -EINVAL;
1910*4882a593Smuzhiyun 	}
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	fll_div->n = target / (fratio * Fref);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	if (target % Fref == 0) {
1915*4882a593Smuzhiyun 		fll_div->theta = 0;
1916*4882a593Smuzhiyun 		fll_div->lambda = 0;
1917*4882a593Smuzhiyun 	} else {
1918*4882a593Smuzhiyun 		gcd_fll = gcd(target, fratio * Fref);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 		fll_div->theta = (target - (fll_div->n * fratio * Fref))
1921*4882a593Smuzhiyun 			/ gcd_fll;
1922*4882a593Smuzhiyun 		fll_div->lambda = (fratio * Fref) / gcd_fll;
1923*4882a593Smuzhiyun 	}
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1926*4882a593Smuzhiyun 		 fll_div->n, fll_div->theta, fll_div->lambda);
1927*4882a593Smuzhiyun 	pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1928*4882a593Smuzhiyun 		 fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1929*4882a593Smuzhiyun 		 fll_div->fll_refclk_div);
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	return 0;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun 
wm2200_set_fll(struct snd_soc_component * component,int fll_id,int source,unsigned int Fref,unsigned int Fout)1934*4882a593Smuzhiyun static int wm2200_set_fll(struct snd_soc_component *component, int fll_id, int source,
1935*4882a593Smuzhiyun 			  unsigned int Fref, unsigned int Fout)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun 	struct i2c_client *i2c = to_i2c_client(component->dev);
1938*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = snd_soc_component_get_drvdata(component);
1939*4882a593Smuzhiyun 	struct _fll_div factors;
1940*4882a593Smuzhiyun 	int ret, i, timeout;
1941*4882a593Smuzhiyun 	unsigned long time_left;
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	if (!Fout) {
1944*4882a593Smuzhiyun 		dev_dbg(component->dev, "FLL disabled");
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 		if (wm2200->fll_fout)
1947*4882a593Smuzhiyun 			pm_runtime_put(component->dev);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 		wm2200->fll_fout = 0;
1950*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_1,
1951*4882a593Smuzhiyun 				    WM2200_FLL_ENA, 0);
1952*4882a593Smuzhiyun 		return 0;
1953*4882a593Smuzhiyun 	}
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	switch (source) {
1956*4882a593Smuzhiyun 	case WM2200_FLL_SRC_MCLK1:
1957*4882a593Smuzhiyun 	case WM2200_FLL_SRC_MCLK2:
1958*4882a593Smuzhiyun 	case WM2200_FLL_SRC_BCLK:
1959*4882a593Smuzhiyun 		break;
1960*4882a593Smuzhiyun 	default:
1961*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid FLL source %d\n", source);
1962*4882a593Smuzhiyun 		return -EINVAL;
1963*4882a593Smuzhiyun 	}
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	ret = fll_factors(&factors, Fref, Fout);
1966*4882a593Smuzhiyun 	if (ret < 0)
1967*4882a593Smuzhiyun 		return ret;
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 	/* Disable the FLL while we reconfigure */
1970*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_1, WM2200_FLL_ENA, 0);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_2,
1973*4882a593Smuzhiyun 			    WM2200_FLL_OUTDIV_MASK | WM2200_FLL_FRATIO_MASK,
1974*4882a593Smuzhiyun 			    (factors.fll_outdiv << WM2200_FLL_OUTDIV_SHIFT) |
1975*4882a593Smuzhiyun 			    factors.fll_fratio);
1976*4882a593Smuzhiyun 	if (factors.theta) {
1977*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_3,
1978*4882a593Smuzhiyun 				    WM2200_FLL_FRACN_ENA,
1979*4882a593Smuzhiyun 				    WM2200_FLL_FRACN_ENA);
1980*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_FLL_EFS_2,
1981*4882a593Smuzhiyun 				    WM2200_FLL_EFS_ENA,
1982*4882a593Smuzhiyun 				    WM2200_FLL_EFS_ENA);
1983*4882a593Smuzhiyun 	} else {
1984*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_3,
1985*4882a593Smuzhiyun 				    WM2200_FLL_FRACN_ENA, 0);
1986*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WM2200_FLL_EFS_2,
1987*4882a593Smuzhiyun 				    WM2200_FLL_EFS_ENA, 0);
1988*4882a593Smuzhiyun 	}
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_4, WM2200_FLL_THETA_MASK,
1991*4882a593Smuzhiyun 			    factors.theta);
1992*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_6, WM2200_FLL_N_MASK,
1993*4882a593Smuzhiyun 			    factors.n);
1994*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_7,
1995*4882a593Smuzhiyun 			    WM2200_FLL_CLK_REF_DIV_MASK |
1996*4882a593Smuzhiyun 			    WM2200_FLL_CLK_REF_SRC_MASK,
1997*4882a593Smuzhiyun 			    (factors.fll_refclk_div
1998*4882a593Smuzhiyun 			     << WM2200_FLL_CLK_REF_DIV_SHIFT) | source);
1999*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_EFS_1,
2000*4882a593Smuzhiyun 			    WM2200_FLL_LAMBDA_MASK, factors.lambda);
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	/* Clear any pending completions */
2003*4882a593Smuzhiyun 	try_wait_for_completion(&wm2200->fll_lock);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	pm_runtime_get_sync(component->dev);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_FLL_CONTROL_1,
2008*4882a593Smuzhiyun 			    WM2200_FLL_ENA, WM2200_FLL_ENA);
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	if (i2c->irq)
2011*4882a593Smuzhiyun 		timeout = 2;
2012*4882a593Smuzhiyun 	else
2013*4882a593Smuzhiyun 		timeout = 50;
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_CLOCKING_3, WM2200_SYSCLK_ENA,
2016*4882a593Smuzhiyun 			    WM2200_SYSCLK_ENA);
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	/* Poll for the lock; will use the interrupt to exit quickly */
2019*4882a593Smuzhiyun 	for (i = 0; i < timeout; i++) {
2020*4882a593Smuzhiyun 		if (i2c->irq) {
2021*4882a593Smuzhiyun 			time_left = wait_for_completion_timeout(
2022*4882a593Smuzhiyun 							&wm2200->fll_lock,
2023*4882a593Smuzhiyun 							msecs_to_jiffies(25));
2024*4882a593Smuzhiyun 			if (time_left > 0)
2025*4882a593Smuzhiyun 				break;
2026*4882a593Smuzhiyun 		} else {
2027*4882a593Smuzhiyun 			msleep(1);
2028*4882a593Smuzhiyun 		}
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 		ret = snd_soc_component_read(component,
2031*4882a593Smuzhiyun 				   WM2200_INTERRUPT_RAW_STATUS_2);
2032*4882a593Smuzhiyun 		if (ret < 0) {
2033*4882a593Smuzhiyun 			dev_err(component->dev,
2034*4882a593Smuzhiyun 				"Failed to read FLL status: %d\n",
2035*4882a593Smuzhiyun 				ret);
2036*4882a593Smuzhiyun 			continue;
2037*4882a593Smuzhiyun 		}
2038*4882a593Smuzhiyun 		if (ret & WM2200_FLL_LOCK_STS)
2039*4882a593Smuzhiyun 			break;
2040*4882a593Smuzhiyun 	}
2041*4882a593Smuzhiyun 	if (i == timeout) {
2042*4882a593Smuzhiyun 		dev_err(component->dev, "FLL lock timed out\n");
2043*4882a593Smuzhiyun 		pm_runtime_put(component->dev);
2044*4882a593Smuzhiyun 		return -ETIMEDOUT;
2045*4882a593Smuzhiyun 	}
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	wm2200->fll_src = source;
2048*4882a593Smuzhiyun 	wm2200->fll_fref = Fref;
2049*4882a593Smuzhiyun 	wm2200->fll_fout = Fout;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	dev_dbg(component->dev, "FLL running %dHz->%dHz\n", Fref, Fout);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	return 0;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun 
wm2200_dai_probe(struct snd_soc_dai * dai)2056*4882a593Smuzhiyun static int wm2200_dai_probe(struct snd_soc_dai *dai)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2059*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = snd_soc_component_get_drvdata(component);
2060*4882a593Smuzhiyun 	unsigned int val = 0;
2061*4882a593Smuzhiyun 	int ret;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	ret = snd_soc_component_read(component, WM2200_GPIO_CTRL_1);
2064*4882a593Smuzhiyun 	if (ret >= 0) {
2065*4882a593Smuzhiyun 		if ((ret & WM2200_GP1_FN_MASK) != 0) {
2066*4882a593Smuzhiyun 			wm2200->symmetric_rates = true;
2067*4882a593Smuzhiyun 			val = WM2200_AIF1TX_LRCLK_SRC;
2068*4882a593Smuzhiyun 		}
2069*4882a593Smuzhiyun 	} else {
2070*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to read GPIO 1 config: %d\n", ret);
2071*4882a593Smuzhiyun 	}
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, WM2200_AUDIO_IF_1_2,
2074*4882a593Smuzhiyun 			    WM2200_AIF1TX_LRCLK_SRC, val);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	return 0;
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun #define WM2200_RATES SNDRV_PCM_RATE_8000_48000
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun #define WM2200_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
2082*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun static struct snd_soc_dai_driver wm2200_dai = {
2085*4882a593Smuzhiyun 	.name = "wm2200",
2086*4882a593Smuzhiyun 	.probe = wm2200_dai_probe,
2087*4882a593Smuzhiyun 	.playback = {
2088*4882a593Smuzhiyun 		.stream_name = "Playback",
2089*4882a593Smuzhiyun 		.channels_min = 2,
2090*4882a593Smuzhiyun 		.channels_max = 2,
2091*4882a593Smuzhiyun 		.rates = WM2200_RATES,
2092*4882a593Smuzhiyun 		.formats = WM2200_FORMATS,
2093*4882a593Smuzhiyun 	},
2094*4882a593Smuzhiyun 	.capture = {
2095*4882a593Smuzhiyun 		 .stream_name = "Capture",
2096*4882a593Smuzhiyun 		 .channels_min = 2,
2097*4882a593Smuzhiyun 		 .channels_max = 2,
2098*4882a593Smuzhiyun 		 .rates = WM2200_RATES,
2099*4882a593Smuzhiyun 		 .formats = WM2200_FORMATS,
2100*4882a593Smuzhiyun 	 },
2101*4882a593Smuzhiyun 	.ops = &wm2200_dai_ops,
2102*4882a593Smuzhiyun };
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_wm2200 = {
2105*4882a593Smuzhiyun 	.probe			= wm2200_probe,
2106*4882a593Smuzhiyun 	.set_sysclk		= wm2200_set_sysclk,
2107*4882a593Smuzhiyun 	.set_pll		= wm2200_set_fll,
2108*4882a593Smuzhiyun 	.controls		= wm2200_snd_controls,
2109*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(wm2200_snd_controls),
2110*4882a593Smuzhiyun 	.dapm_widgets		= wm2200_dapm_widgets,
2111*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(wm2200_dapm_widgets),
2112*4882a593Smuzhiyun 	.dapm_routes		= wm2200_dapm_routes,
2113*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(wm2200_dapm_routes),
2114*4882a593Smuzhiyun 	.endianness		= 1,
2115*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun 
wm2200_irq(int irq,void * data)2118*4882a593Smuzhiyun static irqreturn_t wm2200_irq(int irq, void *data)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = data;
2121*4882a593Smuzhiyun 	unsigned int val, mask;
2122*4882a593Smuzhiyun 	int ret;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	ret = regmap_read(wm2200->regmap, WM2200_INTERRUPT_STATUS_2, &val);
2125*4882a593Smuzhiyun 	if (ret != 0) {
2126*4882a593Smuzhiyun 		dev_err(wm2200->dev, "Failed to read IRQ status: %d\n", ret);
2127*4882a593Smuzhiyun 		return IRQ_NONE;
2128*4882a593Smuzhiyun 	}
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	ret = regmap_read(wm2200->regmap, WM2200_INTERRUPT_STATUS_2_MASK,
2131*4882a593Smuzhiyun 			   &mask);
2132*4882a593Smuzhiyun 	if (ret != 0) {
2133*4882a593Smuzhiyun 		dev_warn(wm2200->dev, "Failed to read IRQ mask: %d\n", ret);
2134*4882a593Smuzhiyun 		mask = 0;
2135*4882a593Smuzhiyun 	}
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	val &= ~mask;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	if (val & WM2200_FLL_LOCK_EINT) {
2140*4882a593Smuzhiyun 		dev_dbg(wm2200->dev, "FLL locked\n");
2141*4882a593Smuzhiyun 		complete(&wm2200->fll_lock);
2142*4882a593Smuzhiyun 	}
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	if (val) {
2145*4882a593Smuzhiyun 		regmap_write(wm2200->regmap, WM2200_INTERRUPT_STATUS_2, val);
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 		return IRQ_HANDLED;
2148*4882a593Smuzhiyun 	} else {
2149*4882a593Smuzhiyun 		return IRQ_NONE;
2150*4882a593Smuzhiyun 	}
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun static const struct regmap_config wm2200_regmap = {
2154*4882a593Smuzhiyun 	.reg_bits = 16,
2155*4882a593Smuzhiyun 	.val_bits = 16,
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	.max_register = WM2200_MAX_REGISTER + (ARRAY_SIZE(wm2200_ranges) *
2158*4882a593Smuzhiyun 					       WM2200_DSP_SPACING),
2159*4882a593Smuzhiyun 	.reg_defaults = wm2200_reg_defaults,
2160*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(wm2200_reg_defaults),
2161*4882a593Smuzhiyun 	.volatile_reg = wm2200_volatile_register,
2162*4882a593Smuzhiyun 	.readable_reg = wm2200_readable_register,
2163*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
2164*4882a593Smuzhiyun 	.ranges = wm2200_ranges,
2165*4882a593Smuzhiyun 	.num_ranges = ARRAY_SIZE(wm2200_ranges),
2166*4882a593Smuzhiyun };
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun static const unsigned int wm2200_dig_vu[] = {
2169*4882a593Smuzhiyun 	WM2200_DAC_DIGITAL_VOLUME_1L,
2170*4882a593Smuzhiyun 	WM2200_DAC_DIGITAL_VOLUME_1R,
2171*4882a593Smuzhiyun 	WM2200_DAC_DIGITAL_VOLUME_2L,
2172*4882a593Smuzhiyun 	WM2200_DAC_DIGITAL_VOLUME_2R,
2173*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_1L,
2174*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_1R,
2175*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_2L,
2176*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_2R,
2177*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_3L,
2178*4882a593Smuzhiyun 	WM2200_ADC_DIGITAL_VOLUME_3R,
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun static const unsigned int wm2200_mic_ctrl_reg[] = {
2182*4882a593Smuzhiyun 	WM2200_IN1L_CONTROL,
2183*4882a593Smuzhiyun 	WM2200_IN2L_CONTROL,
2184*4882a593Smuzhiyun 	WM2200_IN3L_CONTROL,
2185*4882a593Smuzhiyun };
2186*4882a593Smuzhiyun 
wm2200_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2187*4882a593Smuzhiyun static int wm2200_i2c_probe(struct i2c_client *i2c,
2188*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun 	struct wm2200_pdata *pdata = dev_get_platdata(&i2c->dev);
2191*4882a593Smuzhiyun 	struct wm2200_priv *wm2200;
2192*4882a593Smuzhiyun 	unsigned int reg;
2193*4882a593Smuzhiyun 	int ret, i;
2194*4882a593Smuzhiyun 	int val;
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	wm2200 = devm_kzalloc(&i2c->dev, sizeof(struct wm2200_priv),
2197*4882a593Smuzhiyun 			      GFP_KERNEL);
2198*4882a593Smuzhiyun 	if (wm2200 == NULL)
2199*4882a593Smuzhiyun 		return -ENOMEM;
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	wm2200->dev = &i2c->dev;
2202*4882a593Smuzhiyun 	init_completion(&wm2200->fll_lock);
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	wm2200->regmap = devm_regmap_init_i2c(i2c, &wm2200_regmap);
2205*4882a593Smuzhiyun 	if (IS_ERR(wm2200->regmap)) {
2206*4882a593Smuzhiyun 		ret = PTR_ERR(wm2200->regmap);
2207*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2208*4882a593Smuzhiyun 			ret);
2209*4882a593Smuzhiyun 		return ret;
2210*4882a593Smuzhiyun 	}
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
2213*4882a593Smuzhiyun 		wm2200->dsp[i].type = WMFW_ADSP1;
2214*4882a593Smuzhiyun 		wm2200->dsp[i].part = "wm2200";
2215*4882a593Smuzhiyun 		wm2200->dsp[i].num = i + 1;
2216*4882a593Smuzhiyun 		wm2200->dsp[i].dev = &i2c->dev;
2217*4882a593Smuzhiyun 		wm2200->dsp[i].regmap = wm2200->regmap;
2218*4882a593Smuzhiyun 		wm2200->dsp[i].sysclk_reg = WM2200_CLOCKING_3;
2219*4882a593Smuzhiyun 		wm2200->dsp[i].sysclk_mask = WM2200_SYSCLK_FREQ_MASK;
2220*4882a593Smuzhiyun 		wm2200->dsp[i].sysclk_shift =  WM2200_SYSCLK_FREQ_SHIFT;
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	wm2200->dsp[0].base = WM2200_DSP1_CONTROL_1;
2224*4882a593Smuzhiyun 	wm2200->dsp[0].mem = wm2200_dsp1_regions;
2225*4882a593Smuzhiyun 	wm2200->dsp[0].num_mems = ARRAY_SIZE(wm2200_dsp1_regions);
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	wm2200->dsp[1].base = WM2200_DSP2_CONTROL_1;
2228*4882a593Smuzhiyun 	wm2200->dsp[1].mem = wm2200_dsp2_regions;
2229*4882a593Smuzhiyun 	wm2200->dsp[1].num_mems = ARRAY_SIZE(wm2200_dsp2_regions);
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200->dsp); i++)
2232*4882a593Smuzhiyun 		wm_adsp1_init(&wm2200->dsp[i]);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	if (pdata)
2235*4882a593Smuzhiyun 		wm2200->pdata = *pdata;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, wm2200);
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200->core_supplies); i++)
2240*4882a593Smuzhiyun 		wm2200->core_supplies[i].supply = wm2200_core_supply_names[i];
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&i2c->dev,
2243*4882a593Smuzhiyun 				      ARRAY_SIZE(wm2200->core_supplies),
2244*4882a593Smuzhiyun 				      wm2200->core_supplies);
2245*4882a593Smuzhiyun 	if (ret != 0) {
2246*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to request core supplies: %d\n",
2247*4882a593Smuzhiyun 			ret);
2248*4882a593Smuzhiyun 		return ret;
2249*4882a593Smuzhiyun 	}
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(wm2200->core_supplies),
2252*4882a593Smuzhiyun 				    wm2200->core_supplies);
2253*4882a593Smuzhiyun 	if (ret != 0) {
2254*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to enable core supplies: %d\n",
2255*4882a593Smuzhiyun 			ret);
2256*4882a593Smuzhiyun 		return ret;
2257*4882a593Smuzhiyun 	}
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	if (wm2200->pdata.ldo_ena) {
2260*4882a593Smuzhiyun 		ret = devm_gpio_request_one(&i2c->dev, wm2200->pdata.ldo_ena,
2261*4882a593Smuzhiyun 					    GPIOF_OUT_INIT_HIGH,
2262*4882a593Smuzhiyun 					    "WM2200 LDOENA");
2263*4882a593Smuzhiyun 		if (ret < 0) {
2264*4882a593Smuzhiyun 			dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2265*4882a593Smuzhiyun 				wm2200->pdata.ldo_ena, ret);
2266*4882a593Smuzhiyun 			goto err_enable;
2267*4882a593Smuzhiyun 		}
2268*4882a593Smuzhiyun 		msleep(2);
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (wm2200->pdata.reset) {
2272*4882a593Smuzhiyun 		ret = devm_gpio_request_one(&i2c->dev, wm2200->pdata.reset,
2273*4882a593Smuzhiyun 					    GPIOF_OUT_INIT_HIGH,
2274*4882a593Smuzhiyun 					    "WM2200 /RESET");
2275*4882a593Smuzhiyun 		if (ret < 0) {
2276*4882a593Smuzhiyun 			dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2277*4882a593Smuzhiyun 				wm2200->pdata.reset, ret);
2278*4882a593Smuzhiyun 			goto err_ldo;
2279*4882a593Smuzhiyun 		}
2280*4882a593Smuzhiyun 	}
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	ret = regmap_read(wm2200->regmap, WM2200_SOFTWARE_RESET, &reg);
2283*4882a593Smuzhiyun 	if (ret < 0) {
2284*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
2285*4882a593Smuzhiyun 		goto err_reset;
2286*4882a593Smuzhiyun 	}
2287*4882a593Smuzhiyun 	switch (reg) {
2288*4882a593Smuzhiyun 	case 0x2200:
2289*4882a593Smuzhiyun 		break;
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	default:
2292*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Device is not a WM2200, ID is %x\n", reg);
2293*4882a593Smuzhiyun 		ret = -EINVAL;
2294*4882a593Smuzhiyun 		goto err_reset;
2295*4882a593Smuzhiyun 	}
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	ret = regmap_read(wm2200->regmap, WM2200_DEVICE_REVISION, &reg);
2298*4882a593Smuzhiyun 	if (ret < 0) {
2299*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to read revision register\n");
2300*4882a593Smuzhiyun 		goto err_reset;
2301*4882a593Smuzhiyun 	}
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	wm2200->rev = reg & WM2200_DEVICE_REVISION_MASK;
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	dev_info(&i2c->dev, "revision %c\n", wm2200->rev + 'A');
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	switch (wm2200->rev) {
2308*4882a593Smuzhiyun 	case 0:
2309*4882a593Smuzhiyun 	case 1:
2310*4882a593Smuzhiyun 		ret = regmap_register_patch(wm2200->regmap, wm2200_reva_patch,
2311*4882a593Smuzhiyun 					    ARRAY_SIZE(wm2200_reva_patch));
2312*4882a593Smuzhiyun 		if (ret != 0) {
2313*4882a593Smuzhiyun 			dev_err(&i2c->dev, "Failed to register patch: %d\n",
2314*4882a593Smuzhiyun 				ret);
2315*4882a593Smuzhiyun 		}
2316*4882a593Smuzhiyun 		break;
2317*4882a593Smuzhiyun 	default:
2318*4882a593Smuzhiyun 		break;
2319*4882a593Smuzhiyun 	}
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	ret = wm2200_reset(wm2200);
2322*4882a593Smuzhiyun 	if (ret < 0) {
2323*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to issue reset\n");
2324*4882a593Smuzhiyun 		goto err_reset;
2325*4882a593Smuzhiyun 	}
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200->pdata.gpio_defaults); i++) {
2328*4882a593Smuzhiyun 		if (!wm2200->pdata.gpio_defaults[i])
2329*4882a593Smuzhiyun 			continue;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 		regmap_write(wm2200->regmap, WM2200_GPIO_CTRL_1 + i,
2332*4882a593Smuzhiyun 			     wm2200->pdata.gpio_defaults[i]);
2333*4882a593Smuzhiyun 	}
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200_dig_vu); i++)
2336*4882a593Smuzhiyun 		regmap_update_bits(wm2200->regmap, wm2200_dig_vu[i],
2337*4882a593Smuzhiyun 				   WM2200_OUT_VU, WM2200_OUT_VU);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	/* Assign slots 1-6 to channels 1-6 for both TX and RX */
2340*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
2341*4882a593Smuzhiyun 		regmap_write(wm2200->regmap, WM2200_AUDIO_IF_1_10 + i, i);
2342*4882a593Smuzhiyun 		regmap_write(wm2200->regmap, WM2200_AUDIO_IF_1_16 + i, i);
2343*4882a593Smuzhiyun 	}
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	for (i = 0; i < WM2200_MAX_MICBIAS; i++) {
2346*4882a593Smuzhiyun 		if (!wm2200->pdata.micbias[i].mb_lvl &&
2347*4882a593Smuzhiyun 		    !wm2200->pdata.micbias[i].bypass)
2348*4882a593Smuzhiyun 			continue;
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 		/* Apply default for bypass mode */
2351*4882a593Smuzhiyun 		if (!wm2200->pdata.micbias[i].mb_lvl)
2352*4882a593Smuzhiyun 			wm2200->pdata.micbias[i].mb_lvl
2353*4882a593Smuzhiyun 					= WM2200_MBIAS_LVL_1V5;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 		val = (wm2200->pdata.micbias[i].mb_lvl -1)
2356*4882a593Smuzhiyun 					<< WM2200_MICB1_LVL_SHIFT;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		if (wm2200->pdata.micbias[i].discharge)
2359*4882a593Smuzhiyun 			val |= WM2200_MICB1_DISCH;
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 		if (wm2200->pdata.micbias[i].fast_start)
2362*4882a593Smuzhiyun 			val |= WM2200_MICB1_RATE;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 		if (wm2200->pdata.micbias[i].bypass)
2365*4882a593Smuzhiyun 			val |= WM2200_MICB1_MODE;
2366*4882a593Smuzhiyun 
2367*4882a593Smuzhiyun 		regmap_update_bits(wm2200->regmap,
2368*4882a593Smuzhiyun 				   WM2200_MIC_BIAS_CTRL_1 + i,
2369*4882a593Smuzhiyun 				   WM2200_MICB1_LVL_MASK |
2370*4882a593Smuzhiyun 				   WM2200_MICB1_DISCH |
2371*4882a593Smuzhiyun 				   WM2200_MICB1_MODE |
2372*4882a593Smuzhiyun 				   WM2200_MICB1_RATE, val);
2373*4882a593Smuzhiyun 	}
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm2200->pdata.in_mode); i++) {
2376*4882a593Smuzhiyun 		regmap_update_bits(wm2200->regmap, wm2200_mic_ctrl_reg[i],
2377*4882a593Smuzhiyun 				   WM2200_IN1_MODE_MASK |
2378*4882a593Smuzhiyun 				   WM2200_IN1_DMIC_SUP_MASK,
2379*4882a593Smuzhiyun 				   (wm2200->pdata.in_mode[i] <<
2380*4882a593Smuzhiyun 				    WM2200_IN1_MODE_SHIFT) |
2381*4882a593Smuzhiyun 				   (wm2200->pdata.dmic_sup[i] <<
2382*4882a593Smuzhiyun 				    WM2200_IN1_DMIC_SUP_SHIFT));
2383*4882a593Smuzhiyun 	}
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	if (i2c->irq) {
2386*4882a593Smuzhiyun 		ret = request_threaded_irq(i2c->irq, NULL, wm2200_irq,
2387*4882a593Smuzhiyun 					   IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
2388*4882a593Smuzhiyun 					   "wm2200", wm2200);
2389*4882a593Smuzhiyun 		if (ret == 0)
2390*4882a593Smuzhiyun 			regmap_update_bits(wm2200->regmap,
2391*4882a593Smuzhiyun 					   WM2200_INTERRUPT_STATUS_2_MASK,
2392*4882a593Smuzhiyun 					   WM2200_FLL_LOCK_EINT, 0);
2393*4882a593Smuzhiyun 		else
2394*4882a593Smuzhiyun 			dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
2395*4882a593Smuzhiyun 				i2c->irq, ret);
2396*4882a593Smuzhiyun 	}
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	pm_runtime_set_active(&i2c->dev);
2399*4882a593Smuzhiyun 	pm_runtime_enable(&i2c->dev);
2400*4882a593Smuzhiyun 	pm_request_idle(&i2c->dev);
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev, &soc_component_wm2200,
2403*4882a593Smuzhiyun 				     &wm2200_dai, 1);
2404*4882a593Smuzhiyun 	if (ret != 0) {
2405*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to register CODEC: %d\n", ret);
2406*4882a593Smuzhiyun 		goto err_pm_runtime;
2407*4882a593Smuzhiyun 	}
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	return 0;
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun err_pm_runtime:
2412*4882a593Smuzhiyun 	pm_runtime_disable(&i2c->dev);
2413*4882a593Smuzhiyun 	if (i2c->irq)
2414*4882a593Smuzhiyun 		free_irq(i2c->irq, wm2200);
2415*4882a593Smuzhiyun err_reset:
2416*4882a593Smuzhiyun 	if (wm2200->pdata.reset)
2417*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.reset, 0);
2418*4882a593Smuzhiyun err_ldo:
2419*4882a593Smuzhiyun 	if (wm2200->pdata.ldo_ena)
2420*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
2421*4882a593Smuzhiyun err_enable:
2422*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm2200->core_supplies),
2423*4882a593Smuzhiyun 			       wm2200->core_supplies);
2424*4882a593Smuzhiyun 	return ret;
2425*4882a593Smuzhiyun }
2426*4882a593Smuzhiyun 
wm2200_i2c_remove(struct i2c_client * i2c)2427*4882a593Smuzhiyun static int wm2200_i2c_remove(struct i2c_client *i2c)
2428*4882a593Smuzhiyun {
2429*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = i2c_get_clientdata(i2c);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	pm_runtime_disable(&i2c->dev);
2432*4882a593Smuzhiyun 	if (i2c->irq)
2433*4882a593Smuzhiyun 		free_irq(i2c->irq, wm2200);
2434*4882a593Smuzhiyun 	if (wm2200->pdata.reset)
2435*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.reset, 0);
2436*4882a593Smuzhiyun 	if (wm2200->pdata.ldo_ena)
2437*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
2438*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm2200->core_supplies),
2439*4882a593Smuzhiyun 			       wm2200->core_supplies);
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	return 0;
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun #ifdef CONFIG_PM
wm2200_runtime_suspend(struct device * dev)2445*4882a593Smuzhiyun static int wm2200_runtime_suspend(struct device *dev)
2446*4882a593Smuzhiyun {
2447*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = dev_get_drvdata(dev);
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	regcache_cache_only(wm2200->regmap, true);
2450*4882a593Smuzhiyun 	regcache_mark_dirty(wm2200->regmap);
2451*4882a593Smuzhiyun 	if (wm2200->pdata.ldo_ena)
2452*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
2453*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(wm2200->core_supplies),
2454*4882a593Smuzhiyun 			       wm2200->core_supplies);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	return 0;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun 
wm2200_runtime_resume(struct device * dev)2459*4882a593Smuzhiyun static int wm2200_runtime_resume(struct device *dev)
2460*4882a593Smuzhiyun {
2461*4882a593Smuzhiyun 	struct wm2200_priv *wm2200 = dev_get_drvdata(dev);
2462*4882a593Smuzhiyun 	int ret;
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(wm2200->core_supplies),
2465*4882a593Smuzhiyun 				    wm2200->core_supplies);
2466*4882a593Smuzhiyun 	if (ret != 0) {
2467*4882a593Smuzhiyun 		dev_err(dev, "Failed to enable supplies: %d\n",
2468*4882a593Smuzhiyun 			ret);
2469*4882a593Smuzhiyun 		return ret;
2470*4882a593Smuzhiyun 	}
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	if (wm2200->pdata.ldo_ena) {
2473*4882a593Smuzhiyun 		gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 1);
2474*4882a593Smuzhiyun 		msleep(2);
2475*4882a593Smuzhiyun 	}
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	regcache_cache_only(wm2200->regmap, false);
2478*4882a593Smuzhiyun 	regcache_sync(wm2200->regmap);
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	return 0;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun #endif
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun static const struct dev_pm_ops wm2200_pm = {
2485*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(wm2200_runtime_suspend, wm2200_runtime_resume,
2486*4882a593Smuzhiyun 			   NULL)
2487*4882a593Smuzhiyun };
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun static const struct i2c_device_id wm2200_i2c_id[] = {
2490*4882a593Smuzhiyun 	{ "wm2200", 0 },
2491*4882a593Smuzhiyun 	{ }
2492*4882a593Smuzhiyun };
2493*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, wm2200_i2c_id);
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun static struct i2c_driver wm2200_i2c_driver = {
2496*4882a593Smuzhiyun 	.driver = {
2497*4882a593Smuzhiyun 		.name = "wm2200",
2498*4882a593Smuzhiyun 		.pm = &wm2200_pm,
2499*4882a593Smuzhiyun 	},
2500*4882a593Smuzhiyun 	.probe =    wm2200_i2c_probe,
2501*4882a593Smuzhiyun 	.remove =   wm2200_i2c_remove,
2502*4882a593Smuzhiyun 	.id_table = wm2200_i2c_id,
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun module_i2c_driver(wm2200_i2c_driver);
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC WM2200 driver");
2508*4882a593Smuzhiyun MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2509*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2510