xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wcd934x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2019, Linaro Limited
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/clk-provider.h>
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/mfd/wcd934x/registers.h>
9*4882a593Smuzhiyun #include <linux/mfd/wcd934x/wcd934x.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/of_clk.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/slimbus.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/soc-dapm.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun #include "wcd-clsh-v2.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define WCD934X_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
26*4882a593Smuzhiyun 			    SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
27*4882a593Smuzhiyun 			    SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
28*4882a593Smuzhiyun /* Fractional Rates */
29*4882a593Smuzhiyun #define WCD934X_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
30*4882a593Smuzhiyun 				 SNDRV_PCM_RATE_176400)
31*4882a593Smuzhiyun #define WCD934X_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
32*4882a593Smuzhiyun 				    SNDRV_PCM_FMTBIT_S24_LE)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* slave port water mark level
35*4882a593Smuzhiyun  *   (0: 6bytes, 1: 9bytes, 2: 12 bytes, 3: 15 bytes)
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_6BYTES	0
38*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_9BYTES	1
39*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_12BYTES	2
40*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_15BYTES	3
41*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_SHIFT	1
42*4882a593Smuzhiyun #define SLAVE_PORT_ENABLE		1
43*4882a593Smuzhiyun #define SLAVE_PORT_DISABLE		0
44*4882a593Smuzhiyun #define WCD934X_SLIM_WATER_MARK_VAL \
45*4882a593Smuzhiyun 	((SLAVE_PORT_WATER_MARK_12BYTES << SLAVE_PORT_WATER_MARK_SHIFT) | \
46*4882a593Smuzhiyun 	 (SLAVE_PORT_ENABLE))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define WCD934X_SLIM_NUM_PORT_REG	3
49*4882a593Smuzhiyun #define WCD934X_SLIM_PGD_PORT_INT_TX_EN0 (WCD934X_SLIM_PGD_PORT_INT_EN0 + 2)
50*4882a593Smuzhiyun #define WCD934X_SLIM_IRQ_OVERFLOW	BIT(0)
51*4882a593Smuzhiyun #define WCD934X_SLIM_IRQ_UNDERFLOW	BIT(1)
52*4882a593Smuzhiyun #define WCD934X_SLIM_IRQ_PORT_CLOSED	BIT(2)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define WCD934X_MCLK_CLK_12P288MHZ	12288000
55*4882a593Smuzhiyun #define WCD934X_MCLK_CLK_9P6MHZ		9600000
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Only valid for 9.6 MHz mclk */
58*4882a593Smuzhiyun #define WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ 2400000
59*4882a593Smuzhiyun #define WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ 4800000
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Only valid for 12.288 MHz mclk */
62*4882a593Smuzhiyun #define WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ 4096000
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_2		0x0
65*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_3		0x1
66*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_4		0x2
67*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_6		0x3
68*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_8		0x4
69*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DIV_16		0x5
70*4882a593Smuzhiyun #define WCD934X_DMIC_CLK_DRIVE_DEFAULT 0x02
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define TX_HPF_CUT_OFF_FREQ_MASK	0x60
73*4882a593Smuzhiyun #define CF_MIN_3DB_4HZ			0x0
74*4882a593Smuzhiyun #define CF_MIN_3DB_75HZ			0x1
75*4882a593Smuzhiyun #define CF_MIN_3DB_150HZ		0x2
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define WCD934X_RX_START		16
78*4882a593Smuzhiyun #define WCD934X_NUM_INTERPOLATORS	9
79*4882a593Smuzhiyun #define WCD934X_RX_PATH_CTL_OFFSET	20
80*4882a593Smuzhiyun #define WCD934X_MAX_VALID_ADC_MUX	13
81*4882a593Smuzhiyun #define WCD934X_INVALID_ADC_MUX		9
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define WCD934X_SLIM_RX_CH(p) \
84*4882a593Smuzhiyun 	{.port = p + WCD934X_RX_START, .shift = p,}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define WCD934X_SLIM_TX_CH(p) \
87*4882a593Smuzhiyun 	{.port = p, .shift = p,}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Feature masks to distinguish codec version */
90*4882a593Smuzhiyun #define DSD_DISABLED_MASK   0
91*4882a593Smuzhiyun #define SLNQ_DISABLED_MASK  1
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define DSD_DISABLED   BIT(DSD_DISABLED_MASK)
94*4882a593Smuzhiyun #define SLNQ_DISABLED  BIT(SLNQ_DISABLED_MASK)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* As fine version info cannot be retrieved before wcd probe.
97*4882a593Smuzhiyun  * Define three coarse versions for possible future use before wcd probe.
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun #define WCD_VERSION_WCD9340_1_0     0x400
100*4882a593Smuzhiyun #define WCD_VERSION_WCD9341_1_0     0x410
101*4882a593Smuzhiyun #define WCD_VERSION_WCD9340_1_1     0x401
102*4882a593Smuzhiyun #define WCD_VERSION_WCD9341_1_1     0x411
103*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LEVEL_LP	0
104*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LEVEL_DEFAULT	1
105*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LEVEL_HP	2
106*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LEVEL_HYBRID	3
107*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LVL_MASK	0x60
108*4882a593Smuzhiyun #define WCD934X_AMIC_PWR_LVL_SHIFT	0x5
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define WCD934X_DEC_PWR_LVL_MASK	0x06
111*4882a593Smuzhiyun #define WCD934X_DEC_PWR_LVL_LP		0x02
112*4882a593Smuzhiyun #define WCD934X_DEC_PWR_LVL_HP		0x04
113*4882a593Smuzhiyun #define WCD934X_DEC_PWR_LVL_DF		0x00
114*4882a593Smuzhiyun #define WCD934X_DEC_PWR_LVL_HYBRID WCD934X_DEC_PWR_LVL_DF
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define WCD934X_DEF_MICBIAS_MV	1800
117*4882a593Smuzhiyun #define WCD934X_MAX_MICBIAS_MV	2850
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define WCD_IIR_FILTER_SIZE	(sizeof(u32) * BAND_MAX)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define WCD_IIR_FILTER_CTL(xname, iidx, bidx) \
122*4882a593Smuzhiyun { \
123*4882a593Smuzhiyun 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
124*4882a593Smuzhiyun 	.info = wcd934x_iir_filter_info, \
125*4882a593Smuzhiyun 	.get = wcd934x_get_iir_band_audio_mixer, \
126*4882a593Smuzhiyun 	.put = wcd934x_put_iir_band_audio_mixer, \
127*4882a593Smuzhiyun 	.private_value = (unsigned long)&(struct wcd_iir_filter_ctl) { \
128*4882a593Smuzhiyun 		.iir_idx = iidx, \
129*4882a593Smuzhiyun 		.band_idx = bidx, \
130*4882a593Smuzhiyun 		.bytes_ext = {.max = WCD_IIR_FILTER_SIZE, }, \
131*4882a593Smuzhiyun 	} \
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define WCD934X_INTERPOLATOR_PATH(id)			\
135*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX0", "SLIM RX0"},	\
136*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX1", "SLIM RX1"},	\
137*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX2", "SLIM RX2"},	\
138*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX3", "SLIM RX3"},	\
139*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX4", "SLIM RX4"},	\
140*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX5", "SLIM RX5"},	\
141*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX6", "SLIM RX6"},	\
142*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "RX7", "SLIM RX7"},	\
143*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "IIR0", "IIR0"},	\
144*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP0", "IIR1", "IIR1"},	\
145*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX0", "SLIM RX0"},	\
146*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX1", "SLIM RX1"},	\
147*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX2", "SLIM RX2"},	\
148*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX3", "SLIM RX3"},	\
149*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX4", "SLIM RX4"},	\
150*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX5", "SLIM RX5"},	\
151*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX6", "SLIM RX6"},	\
152*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "RX7", "SLIM RX7"},	\
153*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "IIR0", "IIR0"},	\
154*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP1", "IIR1", "IIR1"},	\
155*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX0", "SLIM RX0"},	\
156*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX1", "SLIM RX1"},	\
157*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX2", "SLIM RX2"},	\
158*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX3", "SLIM RX3"},	\
159*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX4", "SLIM RX4"},	\
160*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX5", "SLIM RX5"},	\
161*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX6", "SLIM RX6"},	\
162*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "RX7", "SLIM RX7"},	\
163*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "IIR0", "IIR0"},		\
164*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1 INP2", "IIR1", "IIR1"},		\
165*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP0"}, \
166*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP1"}, \
167*4882a593Smuzhiyun 	{"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP2"}, \
168*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX0", "SLIM RX0"},	\
169*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX1", "SLIM RX1"},	\
170*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX2", "SLIM RX2"},	\
171*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX3", "SLIM RX3"},	\
172*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX4", "SLIM RX4"},	\
173*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX5", "SLIM RX5"},	\
174*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX6", "SLIM RX6"},	\
175*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", "RX7", "SLIM RX7"},	\
176*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", NULL, "INT" #id "_CLK"}, \
177*4882a593Smuzhiyun 	{"RX INT" #id "_2 MUX", NULL, "DSMDEM" #id "_CLK"}, \
178*4882a593Smuzhiyun 	{"RX INT" #id "_2 INTERP", NULL, "RX INT" #id "_2 MUX"},	\
179*4882a593Smuzhiyun 	{"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_2 INTERP"},	\
180*4882a593Smuzhiyun 	{"RX INT" #id "_1 INTERP", NULL, "RX INT" #id "_1 MIX1"},	\
181*4882a593Smuzhiyun 	{"RX INT" #id "_1 INTERP", NULL, "INT" #id "_CLK"},	\
182*4882a593Smuzhiyun 	{"RX INT" #id "_1 INTERP", NULL, "DSMDEM" #id "_CLK"},	\
183*4882a593Smuzhiyun 	{"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_1 INTERP"}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define WCD934X_INTERPOLATOR_MIX2(id)			\
186*4882a593Smuzhiyun 	{"RX INT" #id " MIX2", NULL, "RX INT" #id " SEC MIX"}, \
187*4882a593Smuzhiyun 	{"RX INT" #id " MIX2", NULL, "RX INT" #id " MIX2 INP"}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define WCD934X_SLIM_RX_AIF_PATH(id)	\
190*4882a593Smuzhiyun 	{"SLIM RX"#id" MUX", "AIF1_PB", "AIF1 PB"},	\
191*4882a593Smuzhiyun 	{"SLIM RX"#id" MUX", "AIF2_PB", "AIF2 PB"},	\
192*4882a593Smuzhiyun 	{"SLIM RX"#id" MUX", "AIF3_PB", "AIF3 PB"},	\
193*4882a593Smuzhiyun 	{"SLIM RX"#id" MUX", "AIF4_PB", "AIF4 PB"},   \
194*4882a593Smuzhiyun 	{"SLIM RX"#id, NULL, "SLIM RX"#id" MUX"}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define WCD934X_ADC_MUX(id) \
197*4882a593Smuzhiyun 	{"ADC MUX" #id, "DMIC", "DMIC MUX" #id },	\
198*4882a593Smuzhiyun 	{"ADC MUX" #id, "AMIC", "AMIC MUX" #id },	\
199*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC0", "DMIC0"},		\
200*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC1", "DMIC1"},		\
201*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC2", "DMIC2"},		\
202*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC3", "DMIC3"},		\
203*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC4", "DMIC4"},		\
204*4882a593Smuzhiyun 	{"DMIC MUX" #id, "DMIC5", "DMIC5"},		\
205*4882a593Smuzhiyun 	{"AMIC MUX" #id, "ADC1", "ADC1"},		\
206*4882a593Smuzhiyun 	{"AMIC MUX" #id, "ADC2", "ADC2"},		\
207*4882a593Smuzhiyun 	{"AMIC MUX" #id, "ADC3", "ADC3"},		\
208*4882a593Smuzhiyun 	{"AMIC MUX" #id, "ADC4", "ADC4"}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define WCD934X_IIR_INP_MUX(id) \
211*4882a593Smuzhiyun 	{"IIR" #id, NULL, "IIR" #id " INP0 MUX"},	\
212*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC0", "ADC MUX0"},	\
213*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC1", "ADC MUX1"},	\
214*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC2", "ADC MUX2"},	\
215*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC3", "ADC MUX3"},	\
216*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC4", "ADC MUX4"},	\
217*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC5", "ADC MUX5"},	\
218*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC6", "ADC MUX6"},	\
219*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC7", "ADC MUX7"},	\
220*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "DEC8", "ADC MUX8"},	\
221*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX0", "SLIM RX0"},	\
222*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX1", "SLIM RX1"},	\
223*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX2", "SLIM RX2"},	\
224*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX3", "SLIM RX3"},	\
225*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX4", "SLIM RX4"},	\
226*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX5", "SLIM RX5"},	\
227*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX6", "SLIM RX6"},	\
228*4882a593Smuzhiyun 	{"IIR" #id " INP0 MUX", "RX7", "SLIM RX7"},	\
229*4882a593Smuzhiyun 	{"IIR" #id, NULL, "IIR" #id " INP1 MUX"},	\
230*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC0", "ADC MUX0"},	\
231*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC1", "ADC MUX1"},	\
232*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC2", "ADC MUX2"},	\
233*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC3", "ADC MUX3"},	\
234*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC4", "ADC MUX4"},	\
235*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC5", "ADC MUX5"},	\
236*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC6", "ADC MUX6"},	\
237*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC7", "ADC MUX7"},	\
238*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "DEC8", "ADC MUX8"},	\
239*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX0", "SLIM RX0"},	\
240*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX1", "SLIM RX1"},	\
241*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX2", "SLIM RX2"},	\
242*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX3", "SLIM RX3"},	\
243*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX4", "SLIM RX4"},	\
244*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX5", "SLIM RX5"},	\
245*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX6", "SLIM RX6"},	\
246*4882a593Smuzhiyun 	{"IIR" #id " INP1 MUX", "RX7", "SLIM RX7"},	\
247*4882a593Smuzhiyun 	{"IIR" #id, NULL, "IIR" #id " INP2 MUX"},	\
248*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC0", "ADC MUX0"},	\
249*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC1", "ADC MUX1"},	\
250*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC2", "ADC MUX2"},	\
251*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC3", "ADC MUX3"},	\
252*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC4", "ADC MUX4"},	\
253*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC5", "ADC MUX5"},	\
254*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC6", "ADC MUX6"},	\
255*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC7", "ADC MUX7"},	\
256*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "DEC8", "ADC MUX8"},	\
257*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX0", "SLIM RX0"},	\
258*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX1", "SLIM RX1"},	\
259*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX2", "SLIM RX2"},	\
260*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX3", "SLIM RX3"},	\
261*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX4", "SLIM RX4"},	\
262*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX5", "SLIM RX5"},	\
263*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX6", "SLIM RX6"},	\
264*4882a593Smuzhiyun 	{"IIR" #id " INP2 MUX", "RX7", "SLIM RX7"},	\
265*4882a593Smuzhiyun 	{"IIR" #id, NULL, "IIR" #id " INP3 MUX"},	\
266*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC0", "ADC MUX0"},	\
267*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC1", "ADC MUX1"},	\
268*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC2", "ADC MUX2"},	\
269*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC3", "ADC MUX3"},	\
270*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC4", "ADC MUX4"},	\
271*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC5", "ADC MUX5"},	\
272*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC6", "ADC MUX6"},	\
273*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC7", "ADC MUX7"},	\
274*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "DEC8", "ADC MUX8"},	\
275*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX0", "SLIM RX0"},	\
276*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX1", "SLIM RX1"},	\
277*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX2", "SLIM RX2"},	\
278*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX3", "SLIM RX3"},	\
279*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX4", "SLIM RX4"},	\
280*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX5", "SLIM RX5"},	\
281*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX6", "SLIM RX6"},	\
282*4882a593Smuzhiyun 	{"IIR" #id " INP3 MUX", "RX7", "SLIM RX7"}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define WCD934X_SLIM_TX_AIF_PATH(id)	\
285*4882a593Smuzhiyun 	{"AIF1_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id },	\
286*4882a593Smuzhiyun 	{"AIF2_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id },	\
287*4882a593Smuzhiyun 	{"AIF3_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id },	\
288*4882a593Smuzhiyun 	{"SLIM TX" #id, NULL, "CDC_IF TX" #id " MUX"}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun enum {
291*4882a593Smuzhiyun 	MIC_BIAS_1 = 1,
292*4882a593Smuzhiyun 	MIC_BIAS_2,
293*4882a593Smuzhiyun 	MIC_BIAS_3,
294*4882a593Smuzhiyun 	MIC_BIAS_4
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun enum {
298*4882a593Smuzhiyun 	SIDO_SOURCE_INTERNAL,
299*4882a593Smuzhiyun 	SIDO_SOURCE_RCO_BG,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun enum {
303*4882a593Smuzhiyun 	INTERP_EAR = 0,
304*4882a593Smuzhiyun 	INTERP_HPHL,
305*4882a593Smuzhiyun 	INTERP_HPHR,
306*4882a593Smuzhiyun 	INTERP_LO1,
307*4882a593Smuzhiyun 	INTERP_LO2,
308*4882a593Smuzhiyun 	INTERP_LO3_NA, /* LO3 not avalible in Tavil */
309*4882a593Smuzhiyun 	INTERP_LO4_NA,
310*4882a593Smuzhiyun 	INTERP_SPKR1, /*INT7 WSA Speakers via soundwire */
311*4882a593Smuzhiyun 	INTERP_SPKR2, /*INT8 WSA Speakers via soundwire */
312*4882a593Smuzhiyun 	INTERP_MAX,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun enum {
316*4882a593Smuzhiyun 	WCD934X_RX0 = 0,
317*4882a593Smuzhiyun 	WCD934X_RX1,
318*4882a593Smuzhiyun 	WCD934X_RX2,
319*4882a593Smuzhiyun 	WCD934X_RX3,
320*4882a593Smuzhiyun 	WCD934X_RX4,
321*4882a593Smuzhiyun 	WCD934X_RX5,
322*4882a593Smuzhiyun 	WCD934X_RX6,
323*4882a593Smuzhiyun 	WCD934X_RX7,
324*4882a593Smuzhiyun 	WCD934X_RX8,
325*4882a593Smuzhiyun 	WCD934X_RX9,
326*4882a593Smuzhiyun 	WCD934X_RX10,
327*4882a593Smuzhiyun 	WCD934X_RX11,
328*4882a593Smuzhiyun 	WCD934X_RX12,
329*4882a593Smuzhiyun 	WCD934X_RX_MAX,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun enum {
333*4882a593Smuzhiyun 	WCD934X_TX0 = 0,
334*4882a593Smuzhiyun 	WCD934X_TX1,
335*4882a593Smuzhiyun 	WCD934X_TX2,
336*4882a593Smuzhiyun 	WCD934X_TX3,
337*4882a593Smuzhiyun 	WCD934X_TX4,
338*4882a593Smuzhiyun 	WCD934X_TX5,
339*4882a593Smuzhiyun 	WCD934X_TX6,
340*4882a593Smuzhiyun 	WCD934X_TX7,
341*4882a593Smuzhiyun 	WCD934X_TX8,
342*4882a593Smuzhiyun 	WCD934X_TX9,
343*4882a593Smuzhiyun 	WCD934X_TX10,
344*4882a593Smuzhiyun 	WCD934X_TX11,
345*4882a593Smuzhiyun 	WCD934X_TX12,
346*4882a593Smuzhiyun 	WCD934X_TX13,
347*4882a593Smuzhiyun 	WCD934X_TX14,
348*4882a593Smuzhiyun 	WCD934X_TX15,
349*4882a593Smuzhiyun 	WCD934X_TX_MAX,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun struct wcd934x_slim_ch {
353*4882a593Smuzhiyun 	u32 ch_num;
354*4882a593Smuzhiyun 	u16 port;
355*4882a593Smuzhiyun 	u16 shift;
356*4882a593Smuzhiyun 	struct list_head list;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const struct wcd934x_slim_ch wcd934x_tx_chs[WCD934X_TX_MAX] = {
360*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(0),
361*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(1),
362*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(2),
363*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(3),
364*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(4),
365*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(5),
366*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(6),
367*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(7),
368*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(8),
369*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(9),
370*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(10),
371*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(11),
372*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(12),
373*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(13),
374*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(14),
375*4882a593Smuzhiyun 	WCD934X_SLIM_TX_CH(15),
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const struct wcd934x_slim_ch wcd934x_rx_chs[WCD934X_RX_MAX] = {
379*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(0),	 /* 16 */
380*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(1),	 /* 17 */
381*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(2),
382*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(3),
383*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(4),
384*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(5),
385*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(6),
386*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(7),
387*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(8),
388*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(9),
389*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(10),
390*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(11),
391*4882a593Smuzhiyun 	WCD934X_SLIM_RX_CH(12),
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* Codec supports 2 IIR filters */
395*4882a593Smuzhiyun enum {
396*4882a593Smuzhiyun 	IIR0 = 0,
397*4882a593Smuzhiyun 	IIR1,
398*4882a593Smuzhiyun 	IIR_MAX,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* Each IIR has 5 Filter Stages */
402*4882a593Smuzhiyun enum {
403*4882a593Smuzhiyun 	BAND1 = 0,
404*4882a593Smuzhiyun 	BAND2,
405*4882a593Smuzhiyun 	BAND3,
406*4882a593Smuzhiyun 	BAND4,
407*4882a593Smuzhiyun 	BAND5,
408*4882a593Smuzhiyun 	BAND_MAX,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun enum {
412*4882a593Smuzhiyun 	COMPANDER_1, /* HPH_L */
413*4882a593Smuzhiyun 	COMPANDER_2, /* HPH_R */
414*4882a593Smuzhiyun 	COMPANDER_3, /* LO1_DIFF */
415*4882a593Smuzhiyun 	COMPANDER_4, /* LO2_DIFF */
416*4882a593Smuzhiyun 	COMPANDER_5, /* LO3_SE - not used in Tavil */
417*4882a593Smuzhiyun 	COMPANDER_6, /* LO4_SE - not used in Tavil */
418*4882a593Smuzhiyun 	COMPANDER_7, /* SWR SPK CH1 */
419*4882a593Smuzhiyun 	COMPANDER_8, /* SWR SPK CH2 */
420*4882a593Smuzhiyun 	COMPANDER_MAX,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun enum {
424*4882a593Smuzhiyun 	AIF1_PB = 0,
425*4882a593Smuzhiyun 	AIF1_CAP,
426*4882a593Smuzhiyun 	AIF2_PB,
427*4882a593Smuzhiyun 	AIF2_CAP,
428*4882a593Smuzhiyun 	AIF3_PB,
429*4882a593Smuzhiyun 	AIF3_CAP,
430*4882a593Smuzhiyun 	AIF4_PB,
431*4882a593Smuzhiyun 	AIF4_VIFEED,
432*4882a593Smuzhiyun 	AIF4_MAD_TX,
433*4882a593Smuzhiyun 	NUM_CODEC_DAIS,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun enum {
437*4882a593Smuzhiyun 	INTn_1_INP_SEL_ZERO = 0,
438*4882a593Smuzhiyun 	INTn_1_INP_SEL_DEC0,
439*4882a593Smuzhiyun 	INTn_1_INP_SEL_DEC1,
440*4882a593Smuzhiyun 	INTn_1_INP_SEL_IIR0,
441*4882a593Smuzhiyun 	INTn_1_INP_SEL_IIR1,
442*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX0,
443*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX1,
444*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX2,
445*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX3,
446*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX4,
447*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX5,
448*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX6,
449*4882a593Smuzhiyun 	INTn_1_INP_SEL_RX7,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun enum {
453*4882a593Smuzhiyun 	INTn_2_INP_SEL_ZERO = 0,
454*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX0,
455*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX1,
456*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX2,
457*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX3,
458*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX4,
459*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX5,
460*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX6,
461*4882a593Smuzhiyun 	INTn_2_INP_SEL_RX7,
462*4882a593Smuzhiyun 	INTn_2_INP_SEL_PROXIMITY,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun enum {
466*4882a593Smuzhiyun 	INTERP_MAIN_PATH,
467*4882a593Smuzhiyun 	INTERP_MIX_PATH,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun struct interp_sample_rate {
471*4882a593Smuzhiyun 	int sample_rate;
472*4882a593Smuzhiyun 	int rate_val;
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static struct interp_sample_rate sr_val_tbl[] = {
476*4882a593Smuzhiyun 	{8000, 0x0},
477*4882a593Smuzhiyun 	{16000, 0x1},
478*4882a593Smuzhiyun 	{32000, 0x3},
479*4882a593Smuzhiyun 	{48000, 0x4},
480*4882a593Smuzhiyun 	{96000, 0x5},
481*4882a593Smuzhiyun 	{192000, 0x6},
482*4882a593Smuzhiyun 	{384000, 0x7},
483*4882a593Smuzhiyun 	{44100, 0x9},
484*4882a593Smuzhiyun 	{88200, 0xA},
485*4882a593Smuzhiyun 	{176400, 0xB},
486*4882a593Smuzhiyun 	{352800, 0xC},
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun struct wcd_slim_codec_dai_data {
490*4882a593Smuzhiyun 	struct list_head slim_ch_list;
491*4882a593Smuzhiyun 	struct slim_stream_config sconfig;
492*4882a593Smuzhiyun 	struct slim_stream_runtime *sruntime;
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static const struct regmap_range_cfg wcd934x_ifc_ranges[] = {
496*4882a593Smuzhiyun 	{
497*4882a593Smuzhiyun 		.name = "WCD9335-IFC-DEV",
498*4882a593Smuzhiyun 		.range_min =  0x0,
499*4882a593Smuzhiyun 		.range_max = 0xffff,
500*4882a593Smuzhiyun 		.selector_reg = 0x800,
501*4882a593Smuzhiyun 		.selector_mask = 0xfff,
502*4882a593Smuzhiyun 		.selector_shift = 0,
503*4882a593Smuzhiyun 		.window_start = 0x800,
504*4882a593Smuzhiyun 		.window_len = 0x400,
505*4882a593Smuzhiyun 	},
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static struct regmap_config wcd934x_ifc_regmap_config = {
509*4882a593Smuzhiyun 	.reg_bits = 16,
510*4882a593Smuzhiyun 	.val_bits = 8,
511*4882a593Smuzhiyun 	.max_register = 0xffff,
512*4882a593Smuzhiyun 	.ranges = wcd934x_ifc_ranges,
513*4882a593Smuzhiyun 	.num_ranges = ARRAY_SIZE(wcd934x_ifc_ranges),
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun struct wcd934x_codec {
517*4882a593Smuzhiyun 	struct device *dev;
518*4882a593Smuzhiyun 	struct clk_hw hw;
519*4882a593Smuzhiyun 	struct clk *extclk;
520*4882a593Smuzhiyun 	struct regmap *regmap;
521*4882a593Smuzhiyun 	struct regmap *if_regmap;
522*4882a593Smuzhiyun 	struct slim_device *sdev;
523*4882a593Smuzhiyun 	struct slim_device *sidev;
524*4882a593Smuzhiyun 	struct wcd_clsh_ctrl *clsh_ctrl;
525*4882a593Smuzhiyun 	struct snd_soc_component *component;
526*4882a593Smuzhiyun 	struct wcd934x_slim_ch rx_chs[WCD934X_RX_MAX];
527*4882a593Smuzhiyun 	struct wcd934x_slim_ch tx_chs[WCD934X_TX_MAX];
528*4882a593Smuzhiyun 	struct wcd_slim_codec_dai_data dai[NUM_CODEC_DAIS];
529*4882a593Smuzhiyun 	int rate;
530*4882a593Smuzhiyun 	u32 version;
531*4882a593Smuzhiyun 	u32 hph_mode;
532*4882a593Smuzhiyun 	int num_rx_port;
533*4882a593Smuzhiyun 	int num_tx_port;
534*4882a593Smuzhiyun 	u32 tx_port_value[WCD934X_TX_MAX];
535*4882a593Smuzhiyun 	u32 rx_port_value[WCD934X_RX_MAX];
536*4882a593Smuzhiyun 	int sido_input_src;
537*4882a593Smuzhiyun 	int dmic_0_1_clk_cnt;
538*4882a593Smuzhiyun 	int dmic_2_3_clk_cnt;
539*4882a593Smuzhiyun 	int dmic_4_5_clk_cnt;
540*4882a593Smuzhiyun 	int dmic_sample_rate;
541*4882a593Smuzhiyun 	int comp_enabled[COMPANDER_MAX];
542*4882a593Smuzhiyun 	int sysclk_users;
543*4882a593Smuzhiyun 	struct mutex sysclk_mutex;
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define to_wcd934x_codec(_hw) container_of(_hw, struct wcd934x_codec, hw)
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun struct wcd_iir_filter_ctl {
549*4882a593Smuzhiyun 	unsigned int iir_idx;
550*4882a593Smuzhiyun 	unsigned int band_idx;
551*4882a593Smuzhiyun 	struct soc_bytes_ext bytes_ext;
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_gain, -8400, 100, -8400);
555*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
556*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
557*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(ear_pa_gain, 0, 150, 0);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* Cutoff frequency for high pass filter */
560*4882a593Smuzhiyun static const char * const cf_text[] = {
561*4882a593Smuzhiyun 	"CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun static const char * const rx_cf_text[] = {
565*4882a593Smuzhiyun 	"CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
566*4882a593Smuzhiyun 	"CF_NEG_3DB_0P48HZ"
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static const char * const rx_hph_mode_mux_text[] = {
570*4882a593Smuzhiyun 	"Class H Invalid", "Class-H Hi-Fi", "Class-H Low Power", "Class-AB",
571*4882a593Smuzhiyun 	"Class-H Hi-Fi Low Power"
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static const char *const slim_rx_mux_text[] = {
575*4882a593Smuzhiyun 	"ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB",
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static const char * const rx_int0_7_mix_mux_text[] = {
579*4882a593Smuzhiyun 	"ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
580*4882a593Smuzhiyun 	"RX6", "RX7", "PROXIMITY"
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun static const char * const rx_int_mix_mux_text[] = {
584*4882a593Smuzhiyun 	"ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
585*4882a593Smuzhiyun 	"RX6", "RX7"
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const char * const rx_prim_mix_text[] = {
589*4882a593Smuzhiyun 	"ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
590*4882a593Smuzhiyun 	"RX3", "RX4", "RX5", "RX6", "RX7"
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static const char * const rx_sidetone_mix_text[] = {
594*4882a593Smuzhiyun 	"ZERO", "SRC0", "SRC1", "SRC_SUM"
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static const char * const iir_inp_mux_text[] = {
598*4882a593Smuzhiyun 	"ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
599*4882a593Smuzhiyun 	"DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static const char * const rx_int_dem_inp_mux_text[] = {
603*4882a593Smuzhiyun 	"NORMAL_DSM_OUT", "CLSH_DSM_OUT",
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun static const char * const rx_int0_1_interp_mux_text[] = {
607*4882a593Smuzhiyun 	"ZERO", "RX INT0_1 MIX1",
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun static const char * const rx_int1_1_interp_mux_text[] = {
611*4882a593Smuzhiyun 	"ZERO", "RX INT1_1 MIX1",
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun static const char * const rx_int2_1_interp_mux_text[] = {
615*4882a593Smuzhiyun 	"ZERO", "RX INT2_1 MIX1",
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun static const char * const rx_int3_1_interp_mux_text[] = {
619*4882a593Smuzhiyun 	"ZERO", "RX INT3_1 MIX1",
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun static const char * const rx_int4_1_interp_mux_text[] = {
623*4882a593Smuzhiyun 	"ZERO", "RX INT4_1 MIX1",
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const char * const rx_int7_1_interp_mux_text[] = {
627*4882a593Smuzhiyun 	"ZERO", "RX INT7_1 MIX1",
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const char * const rx_int8_1_interp_mux_text[] = {
631*4882a593Smuzhiyun 	"ZERO", "RX INT8_1 MIX1",
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static const char * const rx_int0_2_interp_mux_text[] = {
635*4882a593Smuzhiyun 	"ZERO", "RX INT0_2 MUX",
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static const char * const rx_int1_2_interp_mux_text[] = {
639*4882a593Smuzhiyun 	"ZERO", "RX INT1_2 MUX",
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static const char * const rx_int2_2_interp_mux_text[] = {
643*4882a593Smuzhiyun 	"ZERO", "RX INT2_2 MUX",
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const char * const rx_int3_2_interp_mux_text[] = {
647*4882a593Smuzhiyun 	"ZERO", "RX INT3_2 MUX",
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const char * const rx_int4_2_interp_mux_text[] = {
651*4882a593Smuzhiyun 	"ZERO", "RX INT4_2 MUX",
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun static const char * const rx_int7_2_interp_mux_text[] = {
655*4882a593Smuzhiyun 	"ZERO", "RX INT7_2 MUX",
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun static const char * const rx_int8_2_interp_mux_text[] = {
659*4882a593Smuzhiyun 	"ZERO", "RX INT8_2 MUX",
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static const char * const dmic_mux_text[] = {
663*4882a593Smuzhiyun 	"ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5"
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const char * const amic_mux_text[] = {
667*4882a593Smuzhiyun 	"ZERO", "ADC1", "ADC2", "ADC3", "ADC4"
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const char * const amic4_5_sel_text[] = {
671*4882a593Smuzhiyun 	"AMIC4", "AMIC5"
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun static const char * const adc_mux_text[] = {
675*4882a593Smuzhiyun 	"DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun static const char * const cdc_if_tx0_mux_text[] = {
679*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static const char * const cdc_if_tx1_mux_text[] = {
683*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static const char * const cdc_if_tx2_mux_text[] = {
687*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static const char * const cdc_if_tx3_mux_text[] = {
691*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun static const char * const cdc_if_tx4_mux_text[] = {
695*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const char * const cdc_if_tx5_mux_text[] = {
699*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static const char * const cdc_if_tx6_mux_text[] = {
703*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static const char * const cdc_if_tx7_mux_text[] = {
707*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun static const char * const cdc_if_tx8_mux_text[] = {
711*4882a593Smuzhiyun 	"ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun static const char * const cdc_if_tx9_mux_text[] = {
715*4882a593Smuzhiyun 	"ZERO", "DEC7", "DEC7_192"
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static const char * const cdc_if_tx10_mux_text[] = {
719*4882a593Smuzhiyun 	"ZERO", "DEC6", "DEC6_192"
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun static const char * const cdc_if_tx11_mux_text[] = {
723*4882a593Smuzhiyun 	"DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun static const char * const cdc_if_tx11_inp1_mux_text[] = {
727*4882a593Smuzhiyun 	"ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
728*4882a593Smuzhiyun 	"DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const char * const cdc_if_tx13_mux_text[] = {
732*4882a593Smuzhiyun 	"CDC_DEC_5", "MAD_BRDCST"
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static const char * const cdc_if_tx13_inp1_mux_text[] = {
736*4882a593Smuzhiyun 	"ZERO", "DEC5", "DEC5_192"
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static const struct soc_enum cf_dec0_enum =
740*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static const struct soc_enum cf_dec1_enum =
743*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static const struct soc_enum cf_dec2_enum =
746*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun static const struct soc_enum cf_dec3_enum =
749*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static const struct soc_enum cf_dec4_enum =
752*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static const struct soc_enum cf_dec5_enum =
755*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static const struct soc_enum cf_dec6_enum =
758*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct soc_enum cf_dec7_enum =
761*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static const struct soc_enum cf_dec8_enum =
764*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static const struct soc_enum cf_int0_1_enum =
767*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD934X_CDC_RX0_RX_PATH_MIX_CFG, 2,
770*4882a593Smuzhiyun 		     rx_cf_text);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct soc_enum cf_int1_1_enum =
773*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD934X_CDC_RX1_RX_PATH_MIX_CFG, 2,
776*4882a593Smuzhiyun 		     rx_cf_text);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static const struct soc_enum cf_int2_1_enum =
779*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD934X_CDC_RX2_RX_PATH_MIX_CFG, 2,
782*4882a593Smuzhiyun 		     rx_cf_text);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static const struct soc_enum cf_int3_1_enum =
785*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD934X_CDC_RX3_RX_PATH_MIX_CFG, 2,
788*4882a593Smuzhiyun 			    rx_cf_text);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun static const struct soc_enum cf_int4_1_enum =
791*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD934X_CDC_RX4_RX_PATH_MIX_CFG, 2,
794*4882a593Smuzhiyun 			    rx_cf_text);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun static const struct soc_enum cf_int7_1_enum =
797*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD934X_CDC_RX7_RX_PATH_MIX_CFG, 2,
800*4882a593Smuzhiyun 			    rx_cf_text);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct soc_enum cf_int8_1_enum =
803*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD934X_CDC_RX8_RX_PATH_MIX_CFG, 2,
806*4882a593Smuzhiyun 			    rx_cf_text);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static const struct soc_enum rx_hph_mode_mux_enum =
809*4882a593Smuzhiyun 	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
810*4882a593Smuzhiyun 			    rx_hph_mode_mux_text);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun static const struct soc_enum slim_rx_mux_enum =
813*4882a593Smuzhiyun 	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun static const struct soc_enum rx_int0_2_mux_chain_enum =
816*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
817*4882a593Smuzhiyun 			rx_int0_7_mix_mux_text);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static const struct soc_enum rx_int1_2_mux_chain_enum =
820*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
821*4882a593Smuzhiyun 			rx_int_mix_mux_text);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static const struct soc_enum rx_int2_2_mux_chain_enum =
824*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
825*4882a593Smuzhiyun 			rx_int_mix_mux_text);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun static const struct soc_enum rx_int3_2_mux_chain_enum =
828*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
829*4882a593Smuzhiyun 			rx_int_mix_mux_text);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const struct soc_enum rx_int4_2_mux_chain_enum =
832*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
833*4882a593Smuzhiyun 			rx_int_mix_mux_text);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun static const struct soc_enum rx_int7_2_mux_chain_enum =
836*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
837*4882a593Smuzhiyun 			rx_int0_7_mix_mux_text);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const struct soc_enum rx_int8_2_mux_chain_enum =
840*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
841*4882a593Smuzhiyun 			rx_int_mix_mux_text);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
844*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
845*4882a593Smuzhiyun 			rx_prim_mix_text);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
848*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
849*4882a593Smuzhiyun 			rx_prim_mix_text);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
852*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
853*4882a593Smuzhiyun 			rx_prim_mix_text);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
856*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
857*4882a593Smuzhiyun 			rx_prim_mix_text);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
860*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
861*4882a593Smuzhiyun 			rx_prim_mix_text);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
864*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
865*4882a593Smuzhiyun 			rx_prim_mix_text);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
868*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
869*4882a593Smuzhiyun 			rx_prim_mix_text);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
872*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
873*4882a593Smuzhiyun 			rx_prim_mix_text);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
876*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
877*4882a593Smuzhiyun 			rx_prim_mix_text);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
880*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
881*4882a593Smuzhiyun 			rx_prim_mix_text);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
884*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
885*4882a593Smuzhiyun 			rx_prim_mix_text);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
888*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
889*4882a593Smuzhiyun 			rx_prim_mix_text);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
892*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
893*4882a593Smuzhiyun 			rx_prim_mix_text);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
896*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
897*4882a593Smuzhiyun 			rx_prim_mix_text);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
900*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
901*4882a593Smuzhiyun 			rx_prim_mix_text);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
904*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
905*4882a593Smuzhiyun 			rx_prim_mix_text);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
908*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
909*4882a593Smuzhiyun 			rx_prim_mix_text);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
912*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
913*4882a593Smuzhiyun 			rx_prim_mix_text);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
916*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
917*4882a593Smuzhiyun 			rx_prim_mix_text);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
920*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
921*4882a593Smuzhiyun 			rx_prim_mix_text);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
924*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
925*4882a593Smuzhiyun 			rx_prim_mix_text);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static const struct soc_enum rx_int0_mix2_inp_mux_enum =
928*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0, 4,
929*4882a593Smuzhiyun 			rx_sidetone_mix_text);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun static const struct soc_enum rx_int1_mix2_inp_mux_enum =
932*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2, 4,
933*4882a593Smuzhiyun 			rx_sidetone_mix_text);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun static const struct soc_enum rx_int2_mix2_inp_mux_enum =
936*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4, 4,
937*4882a593Smuzhiyun 			rx_sidetone_mix_text);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun static const struct soc_enum rx_int3_mix2_inp_mux_enum =
940*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6, 4,
941*4882a593Smuzhiyun 			rx_sidetone_mix_text);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun static const struct soc_enum rx_int4_mix2_inp_mux_enum =
944*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0, 4,
945*4882a593Smuzhiyun 			rx_sidetone_mix_text);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static const struct soc_enum rx_int7_mix2_inp_mux_enum =
948*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2, 4,
949*4882a593Smuzhiyun 			rx_sidetone_mix_text);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static const struct soc_enum iir0_inp0_mux_enum =
952*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0,
953*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const struct soc_enum iir0_inp1_mux_enum =
956*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1,
957*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static const struct soc_enum iir0_inp2_mux_enum =
960*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2,
961*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun static const struct soc_enum iir0_inp3_mux_enum =
964*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3,
965*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun static const struct soc_enum iir1_inp0_mux_enum =
968*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0,
969*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static const struct soc_enum iir1_inp1_mux_enum =
972*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1,
973*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun static const struct soc_enum iir1_inp2_mux_enum =
976*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2,
977*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun static const struct soc_enum iir1_inp3_mux_enum =
980*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3,
981*4882a593Smuzhiyun 			0, 18, iir_inp_mux_text);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun static const struct soc_enum rx_int0_dem_inp_mux_enum =
984*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX0_RX_PATH_SEC0, 0,
985*4882a593Smuzhiyun 			ARRAY_SIZE(rx_int_dem_inp_mux_text),
986*4882a593Smuzhiyun 			rx_int_dem_inp_mux_text);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun static const struct soc_enum rx_int1_dem_inp_mux_enum =
989*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX1_RX_PATH_SEC0, 0,
990*4882a593Smuzhiyun 			ARRAY_SIZE(rx_int_dem_inp_mux_text),
991*4882a593Smuzhiyun 			rx_int_dem_inp_mux_text);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun static const struct soc_enum rx_int2_dem_inp_mux_enum =
994*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_RX2_RX_PATH_SEC0, 0,
995*4882a593Smuzhiyun 			ARRAY_SIZE(rx_int_dem_inp_mux_text),
996*4882a593Smuzhiyun 			rx_int_dem_inp_mux_text);
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux0_enum =
999*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0,
1000*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1001*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux1_enum =
1002*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0,
1003*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1004*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux2_enum =
1005*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0,
1006*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1007*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux3_enum =
1008*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0,
1009*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1010*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux4_enum =
1011*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 2,
1012*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1013*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux5_enum =
1014*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 2,
1015*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1016*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux6_enum =
1017*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 2,
1018*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1019*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux7_enum =
1020*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 2,
1021*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1022*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux8_enum =
1023*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 4,
1024*4882a593Smuzhiyun 			ARRAY_SIZE(adc_mux_text), adc_mux_text);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_interp_mux_enum =
1027*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2,
1028*4882a593Smuzhiyun 			rx_int0_1_interp_mux_text);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_interp_mux_enum =
1031*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2,
1032*4882a593Smuzhiyun 			rx_int1_1_interp_mux_text);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_interp_mux_enum =
1035*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2,
1036*4882a593Smuzhiyun 			rx_int2_1_interp_mux_text);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_interp_mux_enum =
1039*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int3_1_interp_mux_text);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_interp_mux_enum =
1042*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int4_1_interp_mux_text);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_interp_mux_enum =
1045*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int7_1_interp_mux_text);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_interp_mux_enum =
1048*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int8_1_interp_mux_text);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun static const struct soc_enum rx_int0_2_interp_mux_enum =
1051*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int0_2_interp_mux_text);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static const struct soc_enum rx_int1_2_interp_mux_enum =
1054*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int1_2_interp_mux_text);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun static const struct soc_enum rx_int2_2_interp_mux_enum =
1057*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int2_2_interp_mux_text);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun static const struct soc_enum rx_int3_2_interp_mux_enum =
1060*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int3_2_interp_mux_text);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static const struct soc_enum rx_int4_2_interp_mux_enum =
1063*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int4_2_interp_mux_text);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun static const struct soc_enum rx_int7_2_interp_mux_enum =
1066*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int7_2_interp_mux_text);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun static const struct soc_enum rx_int8_2_interp_mux_enum =
1069*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(SND_SOC_NOPM,	0, 2, rx_int8_2_interp_mux_text);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux0_enum =
1072*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 7,
1073*4882a593Smuzhiyun 			dmic_mux_text);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux1_enum =
1076*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 7,
1077*4882a593Smuzhiyun 			dmic_mux_text);
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux2_enum =
1080*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 7,
1081*4882a593Smuzhiyun 			dmic_mux_text);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux3_enum =
1084*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 7,
1085*4882a593Smuzhiyun 			dmic_mux_text);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux4_enum =
1088*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
1089*4882a593Smuzhiyun 			dmic_mux_text);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux5_enum =
1092*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
1093*4882a593Smuzhiyun 			dmic_mux_text);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux6_enum =
1096*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
1097*4882a593Smuzhiyun 			dmic_mux_text);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux7_enum =
1100*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
1101*4882a593Smuzhiyun 			dmic_mux_text);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux8_enum =
1104*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
1105*4882a593Smuzhiyun 			dmic_mux_text);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux0_enum =
1108*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 5,
1109*4882a593Smuzhiyun 			amic_mux_text);
1110*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux1_enum =
1111*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 5,
1112*4882a593Smuzhiyun 			amic_mux_text);
1113*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux2_enum =
1114*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 5,
1115*4882a593Smuzhiyun 			amic_mux_text);
1116*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux3_enum =
1117*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 5,
1118*4882a593Smuzhiyun 			amic_mux_text);
1119*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux4_enum =
1120*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 5,
1121*4882a593Smuzhiyun 			amic_mux_text);
1122*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux5_enum =
1123*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 5,
1124*4882a593Smuzhiyun 			amic_mux_text);
1125*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux6_enum =
1126*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 5,
1127*4882a593Smuzhiyun 			amic_mux_text);
1128*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux7_enum =
1129*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 5,
1130*4882a593Smuzhiyun 			amic_mux_text);
1131*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux8_enum =
1132*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 5,
1133*4882a593Smuzhiyun 			amic_mux_text);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun static const struct soc_enum tx_amic4_5_enum =
1136*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_TX_NEW_AMIC_4_5_SEL, 7, 2, amic4_5_sel_text);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx0_mux_enum =
1139*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 0,
1140*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx0_mux_text), cdc_if_tx0_mux_text);
1141*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx1_mux_enum =
1142*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 2,
1143*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx1_mux_text), cdc_if_tx1_mux_text);
1144*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx2_mux_enum =
1145*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 4,
1146*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx2_mux_text), cdc_if_tx2_mux_text);
1147*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx3_mux_enum =
1148*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 6,
1149*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx3_mux_text), cdc_if_tx3_mux_text);
1150*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx4_mux_enum =
1151*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 0,
1152*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx4_mux_text), cdc_if_tx4_mux_text);
1153*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx5_mux_enum =
1154*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 2,
1155*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx5_mux_text), cdc_if_tx5_mux_text);
1156*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx6_mux_enum =
1157*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 4,
1158*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx6_mux_text), cdc_if_tx6_mux_text);
1159*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx7_mux_enum =
1160*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 6,
1161*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx7_mux_text), cdc_if_tx7_mux_text);
1162*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx8_mux_enum =
1163*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 0,
1164*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx8_mux_text), cdc_if_tx8_mux_text);
1165*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx9_mux_enum =
1166*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 2,
1167*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx9_mux_text), cdc_if_tx9_mux_text);
1168*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx10_mux_enum =
1169*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 4,
1170*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx10_mux_text), cdc_if_tx10_mux_text);
1171*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx11_inp1_mux_enum =
1172*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 0,
1173*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx11_inp1_mux_text),
1174*4882a593Smuzhiyun 			cdc_if_tx11_inp1_mux_text);
1175*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx11_mux_enum =
1176*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0,
1177*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx11_mux_text), cdc_if_tx11_mux_text);
1178*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx13_inp1_mux_enum =
1179*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 4,
1180*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx13_inp1_mux_text),
1181*4882a593Smuzhiyun 			cdc_if_tx13_inp1_mux_text);
1182*4882a593Smuzhiyun static const struct soc_enum cdc_if_tx13_mux_enum =
1183*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(WCD934X_DATA_HUB_SB_TX13_INP_CFG, 0,
1184*4882a593Smuzhiyun 			ARRAY_SIZE(cdc_if_tx13_mux_text), cdc_if_tx13_mux_text);
1185*4882a593Smuzhiyun 
wcd934x_set_sido_input_src(struct wcd934x_codec * wcd,int sido_src)1186*4882a593Smuzhiyun static int wcd934x_set_sido_input_src(struct wcd934x_codec *wcd, int sido_src)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	if (sido_src == wcd->sido_input_src)
1189*4882a593Smuzhiyun 		return 0;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	if (sido_src == SIDO_SOURCE_RCO_BG) {
1192*4882a593Smuzhiyun 		regmap_update_bits(wcd->regmap, WCD934X_ANA_RCO,
1193*4882a593Smuzhiyun 				   WCD934X_ANA_RCO_BG_EN_MASK,
1194*4882a593Smuzhiyun 				   WCD934X_ANA_RCO_BG_ENABLE);
1195*4882a593Smuzhiyun 		usleep_range(100, 110);
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 	wcd->sido_input_src = sido_src;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	return 0;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
wcd934x_enable_ana_bias_and_sysclk(struct wcd934x_codec * wcd)1202*4882a593Smuzhiyun static int wcd934x_enable_ana_bias_and_sysclk(struct wcd934x_codec *wcd)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	mutex_lock(&wcd->sysclk_mutex);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (++wcd->sysclk_users != 1) {
1207*4882a593Smuzhiyun 		mutex_unlock(&wcd->sysclk_mutex);
1208*4882a593Smuzhiyun 		return 0;
1209*4882a593Smuzhiyun 	}
1210*4882a593Smuzhiyun 	mutex_unlock(&wcd->sysclk_mutex);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1213*4882a593Smuzhiyun 			   WCD934X_ANA_BIAS_EN_MASK,
1214*4882a593Smuzhiyun 			   WCD934X_ANA_BIAS_EN);
1215*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1216*4882a593Smuzhiyun 			   WCD934X_ANA_PRECHRG_EN_MASK,
1217*4882a593Smuzhiyun 			   WCD934X_ANA_PRECHRG_EN);
1218*4882a593Smuzhiyun 	/*
1219*4882a593Smuzhiyun 	 * 1ms delay is required after pre-charge is enabled
1220*4882a593Smuzhiyun 	 * as per HW requirement
1221*4882a593Smuzhiyun 	 */
1222*4882a593Smuzhiyun 	usleep_range(1000, 1100);
1223*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1224*4882a593Smuzhiyun 			   WCD934X_ANA_PRECHRG_EN_MASK, 0);
1225*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1226*4882a593Smuzhiyun 			   WCD934X_ANA_PRECHRG_MODE_MASK, 0);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/*
1229*4882a593Smuzhiyun 	 * In data clock contrl register is changed
1230*4882a593Smuzhiyun 	 * to CLK_SYS_MCLK_PRG
1231*4882a593Smuzhiyun 	 */
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CLK_SYS_MCLK_PRG,
1234*4882a593Smuzhiyun 			   WCD934X_EXT_CLK_BUF_EN_MASK,
1235*4882a593Smuzhiyun 			   WCD934X_EXT_CLK_BUF_EN);
1236*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CLK_SYS_MCLK_PRG,
1237*4882a593Smuzhiyun 			   WCD934X_EXT_CLK_DIV_RATIO_MASK,
1238*4882a593Smuzhiyun 			   WCD934X_EXT_CLK_DIV_BY_2);
1239*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CLK_SYS_MCLK_PRG,
1240*4882a593Smuzhiyun 			   WCD934X_MCLK_SRC_MASK,
1241*4882a593Smuzhiyun 			   WCD934X_MCLK_SRC_EXT_CLK);
1242*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CLK_SYS_MCLK_PRG,
1243*4882a593Smuzhiyun 			   WCD934X_MCLK_EN_MASK, WCD934X_MCLK_EN);
1244*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap,
1245*4882a593Smuzhiyun 			   WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
1246*4882a593Smuzhiyun 			   WCD934X_CDC_FS_MCLK_CNT_EN_MASK,
1247*4882a593Smuzhiyun 			   WCD934X_CDC_FS_MCLK_CNT_ENABLE);
1248*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap,
1249*4882a593Smuzhiyun 			   WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
1250*4882a593Smuzhiyun 			   WCD934X_MCLK_EN_MASK,
1251*4882a593Smuzhiyun 			   WCD934X_MCLK_EN);
1252*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CODEC_RPM_CLK_GATE,
1253*4882a593Smuzhiyun 			   WCD934X_CODEC_RPM_CLK_GATE_MASK, 0x0);
1254*4882a593Smuzhiyun 	/*
1255*4882a593Smuzhiyun 	 * 10us sleep is required after clock is enabled
1256*4882a593Smuzhiyun 	 * as per HW requirement
1257*4882a593Smuzhiyun 	 */
1258*4882a593Smuzhiyun 	usleep_range(10, 15);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	wcd934x_set_sido_input_src(wcd, SIDO_SOURCE_RCO_BG);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
wcd934x_disable_ana_bias_and_syclk(struct wcd934x_codec * wcd)1265*4882a593Smuzhiyun static int wcd934x_disable_ana_bias_and_syclk(struct wcd934x_codec *wcd)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	mutex_lock(&wcd->sysclk_mutex);
1268*4882a593Smuzhiyun 	if (--wcd->sysclk_users != 0) {
1269*4882a593Smuzhiyun 		mutex_unlock(&wcd->sysclk_mutex);
1270*4882a593Smuzhiyun 		return 0;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 	mutex_unlock(&wcd->sysclk_mutex);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CLK_SYS_MCLK_PRG,
1275*4882a593Smuzhiyun 			   WCD934X_EXT_CLK_BUF_EN_MASK |
1276*4882a593Smuzhiyun 			   WCD934X_MCLK_EN_MASK, 0x0);
1277*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1278*4882a593Smuzhiyun 			   WCD934X_ANA_BIAS_EN_MASK, 0);
1279*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_ANA_BIAS,
1280*4882a593Smuzhiyun 			   WCD934X_ANA_PRECHRG_EN_MASK, 0);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	return 0;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
__wcd934x_cdc_mclk_enable(struct wcd934x_codec * wcd,bool enable)1285*4882a593Smuzhiyun static int __wcd934x_cdc_mclk_enable(struct wcd934x_codec *wcd, bool enable)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	int ret = 0;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (enable) {
1290*4882a593Smuzhiyun 		ret = clk_prepare_enable(wcd->extclk);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 		if (ret) {
1293*4882a593Smuzhiyun 			dev_err(wcd->dev, "%s: ext clk enable failed\n",
1294*4882a593Smuzhiyun 				__func__);
1295*4882a593Smuzhiyun 			return ret;
1296*4882a593Smuzhiyun 		}
1297*4882a593Smuzhiyun 		ret = wcd934x_enable_ana_bias_and_sysclk(wcd);
1298*4882a593Smuzhiyun 	} else {
1299*4882a593Smuzhiyun 		int val;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 		regmap_read(wcd->regmap, WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
1302*4882a593Smuzhiyun 			    &val);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 		/* Don't disable clock if soundwire using it.*/
1305*4882a593Smuzhiyun 		if (val & WCD934X_CDC_SWR_CLK_EN_MASK)
1306*4882a593Smuzhiyun 			return 0;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 		wcd934x_disable_ana_bias_and_syclk(wcd);
1309*4882a593Smuzhiyun 		clk_disable_unprepare(wcd->extclk);
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	return ret;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
wcd934x_codec_enable_mclk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)1315*4882a593Smuzhiyun static int wcd934x_codec_enable_mclk(struct snd_soc_dapm_widget *w,
1316*4882a593Smuzhiyun 				     struct snd_kcontrol *kc, int event)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
1319*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	switch (event) {
1322*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
1323*4882a593Smuzhiyun 		return __wcd934x_cdc_mclk_enable(wcd, true);
1324*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
1325*4882a593Smuzhiyun 		return __wcd934x_cdc_mclk_enable(wcd, false);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
wcd934x_get_version(struct wcd934x_codec * wcd)1331*4882a593Smuzhiyun static int wcd934x_get_version(struct wcd934x_codec *wcd)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	int val1, val2, ver, ret;
1334*4882a593Smuzhiyun 	struct regmap *regmap;
1335*4882a593Smuzhiyun 	u16 id_minor;
1336*4882a593Smuzhiyun 	u32 version_mask = 0;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	regmap = wcd->regmap;
1339*4882a593Smuzhiyun 	ver = 0;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	ret = regmap_bulk_read(regmap, WCD934X_CHIP_TIER_CTRL_CHIP_ID_BYTE0,
1342*4882a593Smuzhiyun 			       (u8 *)&id_minor, sizeof(u16));
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	if (ret)
1345*4882a593Smuzhiyun 		return ret;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT14, &val1);
1348*4882a593Smuzhiyun 	regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT15, &val2);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	version_mask |= (!!((u8)val1 & 0x80)) << DSD_DISABLED_MASK;
1351*4882a593Smuzhiyun 	version_mask |= (!!((u8)val2 & 0x01)) << SLNQ_DISABLED_MASK;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	switch (version_mask) {
1354*4882a593Smuzhiyun 	case DSD_DISABLED | SLNQ_DISABLED:
1355*4882a593Smuzhiyun 		if (id_minor == 0)
1356*4882a593Smuzhiyun 			ver = WCD_VERSION_WCD9340_1_0;
1357*4882a593Smuzhiyun 		else if (id_minor == 0x01)
1358*4882a593Smuzhiyun 			ver = WCD_VERSION_WCD9340_1_1;
1359*4882a593Smuzhiyun 		break;
1360*4882a593Smuzhiyun 	case SLNQ_DISABLED:
1361*4882a593Smuzhiyun 		if (id_minor == 0)
1362*4882a593Smuzhiyun 			ver = WCD_VERSION_WCD9341_1_0;
1363*4882a593Smuzhiyun 		else if (id_minor == 0x01)
1364*4882a593Smuzhiyun 			ver = WCD_VERSION_WCD9341_1_1;
1365*4882a593Smuzhiyun 		break;
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	wcd->version = ver;
1369*4882a593Smuzhiyun 	dev_info(wcd->dev, "WCD934X Minor:0x%x Version:0x%x\n", id_minor, ver);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
wcd934x_enable_efuse_sensing(struct wcd934x_codec * wcd)1374*4882a593Smuzhiyun static void wcd934x_enable_efuse_sensing(struct wcd934x_codec *wcd)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	int rc, val;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	__wcd934x_cdc_mclk_enable(wcd, true);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap,
1381*4882a593Smuzhiyun 			   WCD934X_CHIP_TIER_CTRL_EFUSE_CTL,
1382*4882a593Smuzhiyun 			   WCD934X_EFUSE_SENSE_STATE_MASK,
1383*4882a593Smuzhiyun 			   WCD934X_EFUSE_SENSE_STATE_DEF);
1384*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap,
1385*4882a593Smuzhiyun 			   WCD934X_CHIP_TIER_CTRL_EFUSE_CTL,
1386*4882a593Smuzhiyun 			   WCD934X_EFUSE_SENSE_EN_MASK,
1387*4882a593Smuzhiyun 			   WCD934X_EFUSE_SENSE_ENABLE);
1388*4882a593Smuzhiyun 	/*
1389*4882a593Smuzhiyun 	 * 5ms sleep required after enabling efuse control
1390*4882a593Smuzhiyun 	 * before checking the status.
1391*4882a593Smuzhiyun 	 */
1392*4882a593Smuzhiyun 	usleep_range(5000, 5500);
1393*4882a593Smuzhiyun 	wcd934x_set_sido_input_src(wcd, SIDO_SOURCE_RCO_BG);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	rc = regmap_read(wcd->regmap,
1396*4882a593Smuzhiyun 			 WCD934X_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
1397*4882a593Smuzhiyun 	if (rc || (!(val & 0x01)))
1398*4882a593Smuzhiyun 		WARN(1, "%s: Efuse sense is not complete val=%x, ret=%d\n",
1399*4882a593Smuzhiyun 		     __func__, val, rc);
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	__wcd934x_cdc_mclk_enable(wcd, false);
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
wcd934x_swrm_clock(struct wcd934x_codec * wcd,bool enable)1404*4882a593Smuzhiyun static int wcd934x_swrm_clock(struct wcd934x_codec *wcd, bool enable)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	if (enable) {
1407*4882a593Smuzhiyun 		__wcd934x_cdc_mclk_enable(wcd, true);
1408*4882a593Smuzhiyun 		regmap_update_bits(wcd->regmap,
1409*4882a593Smuzhiyun 				   WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
1410*4882a593Smuzhiyun 				   WCD934X_CDC_SWR_CLK_EN_MASK,
1411*4882a593Smuzhiyun 				   WCD934X_CDC_SWR_CLK_ENABLE);
1412*4882a593Smuzhiyun 	} else {
1413*4882a593Smuzhiyun 		regmap_update_bits(wcd->regmap,
1414*4882a593Smuzhiyun 				   WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
1415*4882a593Smuzhiyun 				   WCD934X_CDC_SWR_CLK_EN_MASK, 0);
1416*4882a593Smuzhiyun 		__wcd934x_cdc_mclk_enable(wcd, false);
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return 0;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
wcd934x_set_prim_interpolator_rate(struct snd_soc_dai * dai,u8 rate_val,u32 rate)1422*4882a593Smuzhiyun static int wcd934x_set_prim_interpolator_rate(struct snd_soc_dai *dai,
1423*4882a593Smuzhiyun 					      u8 rate_val, u32 rate)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	struct snd_soc_component *comp = dai->component;
1426*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
1427*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
1428*4882a593Smuzhiyun 	u8 cfg0, cfg1, inp0_sel, inp1_sel, inp2_sel;
1429*4882a593Smuzhiyun 	int inp, j;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1432*4882a593Smuzhiyun 		inp = ch->shift + INTn_1_INP_SEL_RX0;
1433*4882a593Smuzhiyun 		/*
1434*4882a593Smuzhiyun 		 * Loop through all interpolator MUX inputs and find out
1435*4882a593Smuzhiyun 		 * to which interpolator input, the slim rx port
1436*4882a593Smuzhiyun 		 * is connected
1437*4882a593Smuzhiyun 		 */
1438*4882a593Smuzhiyun 		for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
1439*4882a593Smuzhiyun 			/* Interpolators 5 and 6 are not aviliable in Tavil */
1440*4882a593Smuzhiyun 			if (j == INTERP_LO3_NA || j == INTERP_LO4_NA)
1441*4882a593Smuzhiyun 				continue;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 			cfg0 = snd_soc_component_read(comp,
1444*4882a593Smuzhiyun 					WCD934X_CDC_RX_INP_MUX_RX_INT_CFG0(j));
1445*4882a593Smuzhiyun 			cfg1 = snd_soc_component_read(comp,
1446*4882a593Smuzhiyun 					WCD934X_CDC_RX_INP_MUX_RX_INT_CFG1(j));
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 			inp0_sel = cfg0 &
1449*4882a593Smuzhiyun 				 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1450*4882a593Smuzhiyun 			inp1_sel = (cfg0 >> 4) &
1451*4882a593Smuzhiyun 				 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1452*4882a593Smuzhiyun 			inp2_sel = (cfg1 >> 4) &
1453*4882a593Smuzhiyun 				 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 			if ((inp0_sel == inp) ||  (inp1_sel == inp) ||
1456*4882a593Smuzhiyun 			    (inp2_sel == inp)) {
1457*4882a593Smuzhiyun 				/* rate is in Hz */
1458*4882a593Smuzhiyun 				/*
1459*4882a593Smuzhiyun 				 * Ear and speaker primary path does not support
1460*4882a593Smuzhiyun 				 * native sample rates
1461*4882a593Smuzhiyun 				 */
1462*4882a593Smuzhiyun 				if ((j == INTERP_EAR || j == INTERP_SPKR1 ||
1463*4882a593Smuzhiyun 				     j == INTERP_SPKR2) && rate == 44100)
1464*4882a593Smuzhiyun 					dev_err(wcd->dev,
1465*4882a593Smuzhiyun 						"Cannot set 44.1KHz on INT%d\n",
1466*4882a593Smuzhiyun 						j);
1467*4882a593Smuzhiyun 				else
1468*4882a593Smuzhiyun 					snd_soc_component_update_bits(comp,
1469*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PATH_CTL(j),
1470*4882a593Smuzhiyun 					      WCD934X_CDC_MIX_PCM_RATE_MASK,
1471*4882a593Smuzhiyun 					      rate_val);
1472*4882a593Smuzhiyun 			}
1473*4882a593Smuzhiyun 		}
1474*4882a593Smuzhiyun 	}
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	return 0;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun 
wcd934x_set_mix_interpolator_rate(struct snd_soc_dai * dai,int rate_val,u32 rate)1479*4882a593Smuzhiyun static int wcd934x_set_mix_interpolator_rate(struct snd_soc_dai *dai,
1480*4882a593Smuzhiyun 					     int rate_val, u32 rate)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1483*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
1484*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
1485*4882a593Smuzhiyun 	int val, j;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1488*4882a593Smuzhiyun 		for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
1489*4882a593Smuzhiyun 			/* Interpolators 5 and 6 are not aviliable in Tavil */
1490*4882a593Smuzhiyun 			if (j == INTERP_LO3_NA || j == INTERP_LO4_NA)
1491*4882a593Smuzhiyun 				continue;
1492*4882a593Smuzhiyun 			val = snd_soc_component_read(component,
1493*4882a593Smuzhiyun 					WCD934X_CDC_RX_INP_MUX_RX_INT_CFG1(j)) &
1494*4882a593Smuzhiyun 					WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 			if (val == (ch->shift + INTn_2_INP_SEL_RX0)) {
1497*4882a593Smuzhiyun 				/*
1498*4882a593Smuzhiyun 				 * Ear mix path supports only 48, 96, 192,
1499*4882a593Smuzhiyun 				 * 384KHz only
1500*4882a593Smuzhiyun 				 */
1501*4882a593Smuzhiyun 				if ((j == INTERP_EAR) &&
1502*4882a593Smuzhiyun 				    (rate_val < 0x4 ||
1503*4882a593Smuzhiyun 				     rate_val > 0x7)) {
1504*4882a593Smuzhiyun 					dev_err(component->dev,
1505*4882a593Smuzhiyun 						"Invalid rate for AIF_PB DAI(%d)\n",
1506*4882a593Smuzhiyun 						dai->id);
1507*4882a593Smuzhiyun 					return -EINVAL;
1508*4882a593Smuzhiyun 				}
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 				snd_soc_component_update_bits(component,
1511*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PATH_MIX_CTL(j),
1512*4882a593Smuzhiyun 					      WCD934X_CDC_MIX_PCM_RATE_MASK,
1513*4882a593Smuzhiyun 					      rate_val);
1514*4882a593Smuzhiyun 			}
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
wcd934x_set_interpolator_rate(struct snd_soc_dai * dai,u32 sample_rate)1521*4882a593Smuzhiyun static int wcd934x_set_interpolator_rate(struct snd_soc_dai *dai,
1522*4882a593Smuzhiyun 					 u32 sample_rate)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	int rate_val = 0;
1525*4882a593Smuzhiyun 	int i, ret;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
1528*4882a593Smuzhiyun 		if (sample_rate == sr_val_tbl[i].sample_rate) {
1529*4882a593Smuzhiyun 			rate_val = sr_val_tbl[i].rate_val;
1530*4882a593Smuzhiyun 			break;
1531*4882a593Smuzhiyun 		}
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 	if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
1534*4882a593Smuzhiyun 		dev_err(dai->dev, "Unsupported sample rate: %d\n", sample_rate);
1535*4882a593Smuzhiyun 		return -EINVAL;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	ret = wcd934x_set_prim_interpolator_rate(dai, (u8)rate_val,
1539*4882a593Smuzhiyun 						 sample_rate);
1540*4882a593Smuzhiyun 	if (ret)
1541*4882a593Smuzhiyun 		return ret;
1542*4882a593Smuzhiyun 	ret = wcd934x_set_mix_interpolator_rate(dai, (u8)rate_val,
1543*4882a593Smuzhiyun 						sample_rate);
1544*4882a593Smuzhiyun 	if (ret)
1545*4882a593Smuzhiyun 		return ret;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	return ret;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
wcd934x_set_decimator_rate(struct snd_soc_dai * dai,u8 rate_val,u32 rate)1550*4882a593Smuzhiyun static int wcd934x_set_decimator_rate(struct snd_soc_dai *dai,
1551*4882a593Smuzhiyun 				      u8 rate_val, u32 rate)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct snd_soc_component *comp = dai->component;
1554*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = snd_soc_component_get_drvdata(comp);
1555*4882a593Smuzhiyun 	u8 shift = 0, shift_val = 0, tx_mux_sel;
1556*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
1557*4882a593Smuzhiyun 	int tx_port, tx_port_reg;
1558*4882a593Smuzhiyun 	int decimator = -1;
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1561*4882a593Smuzhiyun 		tx_port = ch->port;
1562*4882a593Smuzhiyun 		/* Find the SB TX MUX input - which decimator is connected */
1563*4882a593Smuzhiyun 		switch (tx_port) {
1564*4882a593Smuzhiyun 		case 0 ...  3:
1565*4882a593Smuzhiyun 			tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0;
1566*4882a593Smuzhiyun 			shift = (tx_port << 1);
1567*4882a593Smuzhiyun 			shift_val = 0x03;
1568*4882a593Smuzhiyun 			break;
1569*4882a593Smuzhiyun 		case 4 ... 7:
1570*4882a593Smuzhiyun 			tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1;
1571*4882a593Smuzhiyun 			shift = ((tx_port - 4) << 1);
1572*4882a593Smuzhiyun 			shift_val = 0x03;
1573*4882a593Smuzhiyun 			break;
1574*4882a593Smuzhiyun 		case 8 ... 10:
1575*4882a593Smuzhiyun 			tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2;
1576*4882a593Smuzhiyun 			shift = ((tx_port - 8) << 1);
1577*4882a593Smuzhiyun 			shift_val = 0x03;
1578*4882a593Smuzhiyun 			break;
1579*4882a593Smuzhiyun 		case 11:
1580*4882a593Smuzhiyun 			tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
1581*4882a593Smuzhiyun 			shift = 0;
1582*4882a593Smuzhiyun 			shift_val = 0x0F;
1583*4882a593Smuzhiyun 			break;
1584*4882a593Smuzhiyun 		case 13:
1585*4882a593Smuzhiyun 			tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
1586*4882a593Smuzhiyun 			shift = 4;
1587*4882a593Smuzhiyun 			shift_val = 0x03;
1588*4882a593Smuzhiyun 			break;
1589*4882a593Smuzhiyun 		default:
1590*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid SLIM TX%u port DAI ID:%d\n",
1591*4882a593Smuzhiyun 				tx_port, dai->id);
1592*4882a593Smuzhiyun 			return -EINVAL;
1593*4882a593Smuzhiyun 		}
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		tx_mux_sel = snd_soc_component_read(comp, tx_port_reg) &
1596*4882a593Smuzhiyun 						      (shift_val << shift);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 		tx_mux_sel = tx_mux_sel >> shift;
1599*4882a593Smuzhiyun 		switch (tx_port) {
1600*4882a593Smuzhiyun 		case 0 ... 8:
1601*4882a593Smuzhiyun 			if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
1602*4882a593Smuzhiyun 				decimator = tx_port;
1603*4882a593Smuzhiyun 			break;
1604*4882a593Smuzhiyun 		case 9 ... 10:
1605*4882a593Smuzhiyun 			if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
1606*4882a593Smuzhiyun 				decimator = ((tx_port == 9) ? 7 : 6);
1607*4882a593Smuzhiyun 			break;
1608*4882a593Smuzhiyun 		case 11:
1609*4882a593Smuzhiyun 			if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
1610*4882a593Smuzhiyun 				decimator = tx_mux_sel - 1;
1611*4882a593Smuzhiyun 			break;
1612*4882a593Smuzhiyun 		case 13:
1613*4882a593Smuzhiyun 			if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
1614*4882a593Smuzhiyun 				decimator = 5;
1615*4882a593Smuzhiyun 			break;
1616*4882a593Smuzhiyun 		default:
1617*4882a593Smuzhiyun 			dev_err(wcd->dev, "ERROR: Invalid tx_port: %d\n",
1618*4882a593Smuzhiyun 				tx_port);
1619*4882a593Smuzhiyun 			return -EINVAL;
1620*4882a593Smuzhiyun 		}
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
1623*4882a593Smuzhiyun 				      WCD934X_CDC_TX_PATH_CTL(decimator),
1624*4882a593Smuzhiyun 				      WCD934X_CDC_TX_PATH_CTL_PCM_RATE_MASK,
1625*4882a593Smuzhiyun 				      rate_val);
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	return 0;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun 
wcd934x_slim_set_hw_params(struct wcd934x_codec * wcd,struct wcd_slim_codec_dai_data * dai_data,int direction)1631*4882a593Smuzhiyun static int wcd934x_slim_set_hw_params(struct wcd934x_codec *wcd,
1632*4882a593Smuzhiyun 				      struct wcd_slim_codec_dai_data *dai_data,
1633*4882a593Smuzhiyun 				      int direction)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun 	struct list_head *slim_ch_list = &dai_data->slim_ch_list;
1636*4882a593Smuzhiyun 	struct slim_stream_config *cfg = &dai_data->sconfig;
1637*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
1638*4882a593Smuzhiyun 	u16 payload = 0;
1639*4882a593Smuzhiyun 	int ret, i;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	cfg->ch_count = 0;
1642*4882a593Smuzhiyun 	cfg->direction = direction;
1643*4882a593Smuzhiyun 	cfg->port_mask = 0;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	/* Configure slave interface device */
1646*4882a593Smuzhiyun 	list_for_each_entry(ch, slim_ch_list, list) {
1647*4882a593Smuzhiyun 		cfg->ch_count++;
1648*4882a593Smuzhiyun 		payload |= 1 << ch->shift;
1649*4882a593Smuzhiyun 		cfg->port_mask |= BIT(ch->port);
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	cfg->chs = kcalloc(cfg->ch_count, sizeof(unsigned int), GFP_KERNEL);
1653*4882a593Smuzhiyun 	if (!cfg->chs)
1654*4882a593Smuzhiyun 		return -ENOMEM;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	i = 0;
1657*4882a593Smuzhiyun 	list_for_each_entry(ch, slim_ch_list, list) {
1658*4882a593Smuzhiyun 		cfg->chs[i++] = ch->ch_num;
1659*4882a593Smuzhiyun 		if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
1660*4882a593Smuzhiyun 			/* write to interface device */
1661*4882a593Smuzhiyun 			ret = regmap_write(wcd->if_regmap,
1662*4882a593Smuzhiyun 			   WCD934X_SLIM_PGD_RX_PORT_MULTI_CHNL_0(ch->port),
1663*4882a593Smuzhiyun 			   payload);
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 			if (ret < 0)
1666*4882a593Smuzhiyun 				goto err;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 			/* configure the slave port for water mark and enable*/
1669*4882a593Smuzhiyun 			ret = regmap_write(wcd->if_regmap,
1670*4882a593Smuzhiyun 					WCD934X_SLIM_PGD_RX_PORT_CFG(ch->port),
1671*4882a593Smuzhiyun 					WCD934X_SLIM_WATER_MARK_VAL);
1672*4882a593Smuzhiyun 			if (ret < 0)
1673*4882a593Smuzhiyun 				goto err;
1674*4882a593Smuzhiyun 		} else {
1675*4882a593Smuzhiyun 			ret = regmap_write(wcd->if_regmap,
1676*4882a593Smuzhiyun 				WCD934X_SLIM_PGD_TX_PORT_MULTI_CHNL_0(ch->port),
1677*4882a593Smuzhiyun 				payload & 0x00FF);
1678*4882a593Smuzhiyun 			if (ret < 0)
1679*4882a593Smuzhiyun 				goto err;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 			/* ports 8,9 */
1682*4882a593Smuzhiyun 			ret = regmap_write(wcd->if_regmap,
1683*4882a593Smuzhiyun 				WCD934X_SLIM_PGD_TX_PORT_MULTI_CHNL_1(ch->port),
1684*4882a593Smuzhiyun 				(payload & 0xFF00) >> 8);
1685*4882a593Smuzhiyun 			if (ret < 0)
1686*4882a593Smuzhiyun 				goto err;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 			/* configure the slave port for water mark and enable*/
1689*4882a593Smuzhiyun 			ret = regmap_write(wcd->if_regmap,
1690*4882a593Smuzhiyun 					WCD934X_SLIM_PGD_TX_PORT_CFG(ch->port),
1691*4882a593Smuzhiyun 					WCD934X_SLIM_WATER_MARK_VAL);
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 			if (ret < 0)
1694*4882a593Smuzhiyun 				goto err;
1695*4882a593Smuzhiyun 		}
1696*4882a593Smuzhiyun 	}
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	dai_data->sruntime = slim_stream_allocate(wcd->sdev, "WCD934x-SLIM");
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	return 0;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun err:
1703*4882a593Smuzhiyun 	dev_err(wcd->dev, "Error Setting slim hw params\n");
1704*4882a593Smuzhiyun 	kfree(cfg->chs);
1705*4882a593Smuzhiyun 	cfg->chs = NULL;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	return ret;
1708*4882a593Smuzhiyun }
1709*4882a593Smuzhiyun 
wcd934x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1710*4882a593Smuzhiyun static int wcd934x_hw_params(struct snd_pcm_substream *substream,
1711*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
1712*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
1715*4882a593Smuzhiyun 	int ret, tx_fs_rate = 0;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	wcd = snd_soc_component_get_drvdata(dai->component);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	switch (substream->stream) {
1720*4882a593Smuzhiyun 	case SNDRV_PCM_STREAM_PLAYBACK:
1721*4882a593Smuzhiyun 		ret = wcd934x_set_interpolator_rate(dai, params_rate(params));
1722*4882a593Smuzhiyun 		if (ret) {
1723*4882a593Smuzhiyun 			dev_err(wcd->dev, "cannot set sample rate: %u\n",
1724*4882a593Smuzhiyun 				params_rate(params));
1725*4882a593Smuzhiyun 			return ret;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 		switch (params_width(params)) {
1728*4882a593Smuzhiyun 		case 16 ... 24:
1729*4882a593Smuzhiyun 			wcd->dai[dai->id].sconfig.bps = params_width(params);
1730*4882a593Smuzhiyun 			break;
1731*4882a593Smuzhiyun 		default:
1732*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid format 0x%x\n",
1733*4882a593Smuzhiyun 				params_width(params));
1734*4882a593Smuzhiyun 			return -EINVAL;
1735*4882a593Smuzhiyun 		}
1736*4882a593Smuzhiyun 		break;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	case SNDRV_PCM_STREAM_CAPTURE:
1739*4882a593Smuzhiyun 		switch (params_rate(params)) {
1740*4882a593Smuzhiyun 		case 8000:
1741*4882a593Smuzhiyun 			tx_fs_rate = 0;
1742*4882a593Smuzhiyun 			break;
1743*4882a593Smuzhiyun 		case 16000:
1744*4882a593Smuzhiyun 			tx_fs_rate = 1;
1745*4882a593Smuzhiyun 			break;
1746*4882a593Smuzhiyun 		case 32000:
1747*4882a593Smuzhiyun 			tx_fs_rate = 3;
1748*4882a593Smuzhiyun 			break;
1749*4882a593Smuzhiyun 		case 48000:
1750*4882a593Smuzhiyun 			tx_fs_rate = 4;
1751*4882a593Smuzhiyun 			break;
1752*4882a593Smuzhiyun 		case 96000:
1753*4882a593Smuzhiyun 			tx_fs_rate = 5;
1754*4882a593Smuzhiyun 			break;
1755*4882a593Smuzhiyun 		case 192000:
1756*4882a593Smuzhiyun 			tx_fs_rate = 6;
1757*4882a593Smuzhiyun 			break;
1758*4882a593Smuzhiyun 		case 384000:
1759*4882a593Smuzhiyun 			tx_fs_rate = 7;
1760*4882a593Smuzhiyun 			break;
1761*4882a593Smuzhiyun 		default:
1762*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid TX sample rate: %d\n",
1763*4882a593Smuzhiyun 				params_rate(params));
1764*4882a593Smuzhiyun 			return -EINVAL;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 		}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 		ret = wcd934x_set_decimator_rate(dai, tx_fs_rate,
1769*4882a593Smuzhiyun 						 params_rate(params));
1770*4882a593Smuzhiyun 		if (ret < 0) {
1771*4882a593Smuzhiyun 			dev_err(wcd->dev, "Cannot set TX Decimator rate\n");
1772*4882a593Smuzhiyun 			return ret;
1773*4882a593Smuzhiyun 		}
1774*4882a593Smuzhiyun 		switch (params_width(params)) {
1775*4882a593Smuzhiyun 		case 16 ... 32:
1776*4882a593Smuzhiyun 			wcd->dai[dai->id].sconfig.bps = params_width(params);
1777*4882a593Smuzhiyun 			break;
1778*4882a593Smuzhiyun 		default:
1779*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid format 0x%x\n",
1780*4882a593Smuzhiyun 				params_width(params));
1781*4882a593Smuzhiyun 			return -EINVAL;
1782*4882a593Smuzhiyun 		}
1783*4882a593Smuzhiyun 		break;
1784*4882a593Smuzhiyun 	default:
1785*4882a593Smuzhiyun 		dev_err(wcd->dev, "Invalid stream type %d\n",
1786*4882a593Smuzhiyun 			substream->stream);
1787*4882a593Smuzhiyun 		return -EINVAL;
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	wcd->dai[dai->id].sconfig.rate = params_rate(params);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	return wcd934x_slim_set_hw_params(wcd, &wcd->dai[dai->id], substream->stream);
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun 
wcd934x_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1795*4882a593Smuzhiyun static int wcd934x_hw_free(struct snd_pcm_substream *substream,
1796*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun 	struct wcd_slim_codec_dai_data *dai_data;
1799*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	wcd = snd_soc_component_get_drvdata(dai->component);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	dai_data = &wcd->dai[dai->id];
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	kfree(dai_data->sconfig.chs);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	return 0;
1808*4882a593Smuzhiyun }
1809*4882a593Smuzhiyun 
wcd934x_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)1810*4882a593Smuzhiyun static int wcd934x_trigger(struct snd_pcm_substream *substream, int cmd,
1811*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
1812*4882a593Smuzhiyun {
1813*4882a593Smuzhiyun 	struct wcd_slim_codec_dai_data *dai_data;
1814*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
1815*4882a593Smuzhiyun 	struct slim_stream_config *cfg;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	wcd = snd_soc_component_get_drvdata(dai->component);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	dai_data = &wcd->dai[dai->id];
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	switch (cmd) {
1822*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
1823*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
1824*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1825*4882a593Smuzhiyun 		cfg = &dai_data->sconfig;
1826*4882a593Smuzhiyun 		slim_stream_prepare(dai_data->sruntime, cfg);
1827*4882a593Smuzhiyun 		slim_stream_enable(dai_data->sruntime);
1828*4882a593Smuzhiyun 		break;
1829*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
1830*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
1831*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1832*4882a593Smuzhiyun 		slim_stream_disable(dai_data->sruntime);
1833*4882a593Smuzhiyun 		slim_stream_unprepare(dai_data->sruntime);
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	default:
1836*4882a593Smuzhiyun 		break;
1837*4882a593Smuzhiyun 	}
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	return 0;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
wcd934x_set_channel_map(struct snd_soc_dai * dai,unsigned int tx_num,unsigned int * tx_slot,unsigned int rx_num,unsigned int * rx_slot)1842*4882a593Smuzhiyun static int wcd934x_set_channel_map(struct snd_soc_dai *dai,
1843*4882a593Smuzhiyun 				   unsigned int tx_num, unsigned int *tx_slot,
1844*4882a593Smuzhiyun 				   unsigned int rx_num, unsigned int *rx_slot)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
1847*4882a593Smuzhiyun 	int i;
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	wcd = snd_soc_component_get_drvdata(dai->component);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (tx_num > WCD934X_TX_MAX || rx_num > WCD934X_RX_MAX) {
1852*4882a593Smuzhiyun 		dev_err(wcd->dev, "Invalid tx %d or rx %d channel count\n",
1853*4882a593Smuzhiyun 			tx_num, rx_num);
1854*4882a593Smuzhiyun 		return -EINVAL;
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	if (!tx_slot || !rx_slot) {
1858*4882a593Smuzhiyun 		dev_err(wcd->dev, "Invalid tx_slot=%p, rx_slot=%p\n",
1859*4882a593Smuzhiyun 			tx_slot, rx_slot);
1860*4882a593Smuzhiyun 		return -EINVAL;
1861*4882a593Smuzhiyun 	}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	wcd->num_rx_port = rx_num;
1864*4882a593Smuzhiyun 	for (i = 0; i < rx_num; i++) {
1865*4882a593Smuzhiyun 		wcd->rx_chs[i].ch_num = rx_slot[i];
1866*4882a593Smuzhiyun 		INIT_LIST_HEAD(&wcd->rx_chs[i].list);
1867*4882a593Smuzhiyun 	}
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	wcd->num_tx_port = tx_num;
1870*4882a593Smuzhiyun 	for (i = 0; i < tx_num; i++) {
1871*4882a593Smuzhiyun 		wcd->tx_chs[i].ch_num = tx_slot[i];
1872*4882a593Smuzhiyun 		INIT_LIST_HEAD(&wcd->tx_chs[i].list);
1873*4882a593Smuzhiyun 	}
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	return 0;
1876*4882a593Smuzhiyun }
1877*4882a593Smuzhiyun 
wcd934x_get_channel_map(struct snd_soc_dai * dai,unsigned int * tx_num,unsigned int * tx_slot,unsigned int * rx_num,unsigned int * rx_slot)1878*4882a593Smuzhiyun static int wcd934x_get_channel_map(struct snd_soc_dai *dai,
1879*4882a593Smuzhiyun 				   unsigned int *tx_num, unsigned int *tx_slot,
1880*4882a593Smuzhiyun 				   unsigned int *rx_num, unsigned int *rx_slot)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
1883*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
1884*4882a593Smuzhiyun 	int i = 0;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	wcd = snd_soc_component_get_drvdata(dai->component);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	switch (dai->id) {
1889*4882a593Smuzhiyun 	case AIF1_PB:
1890*4882a593Smuzhiyun 	case AIF2_PB:
1891*4882a593Smuzhiyun 	case AIF3_PB:
1892*4882a593Smuzhiyun 	case AIF4_PB:
1893*4882a593Smuzhiyun 		if (!rx_slot || !rx_num) {
1894*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid rx_slot %p or rx_num %p\n",
1895*4882a593Smuzhiyun 				rx_slot, rx_num);
1896*4882a593Smuzhiyun 			return -EINVAL;
1897*4882a593Smuzhiyun 		}
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list)
1900*4882a593Smuzhiyun 			rx_slot[i++] = ch->ch_num;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 		*rx_num = i;
1903*4882a593Smuzhiyun 		break;
1904*4882a593Smuzhiyun 	case AIF1_CAP:
1905*4882a593Smuzhiyun 	case AIF2_CAP:
1906*4882a593Smuzhiyun 	case AIF3_CAP:
1907*4882a593Smuzhiyun 		if (!tx_slot || !tx_num) {
1908*4882a593Smuzhiyun 			dev_err(wcd->dev, "Invalid tx_slot %p or tx_num %p\n",
1909*4882a593Smuzhiyun 				tx_slot, tx_num);
1910*4882a593Smuzhiyun 			return -EINVAL;
1911*4882a593Smuzhiyun 		}
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 		list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list)
1914*4882a593Smuzhiyun 			tx_slot[i++] = ch->ch_num;
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 		*tx_num = i;
1917*4882a593Smuzhiyun 		break;
1918*4882a593Smuzhiyun 	default:
1919*4882a593Smuzhiyun 		dev_err(wcd->dev, "Invalid DAI ID %x\n", dai->id);
1920*4882a593Smuzhiyun 		break;
1921*4882a593Smuzhiyun 	}
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	return 0;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun static struct snd_soc_dai_ops wcd934x_dai_ops = {
1927*4882a593Smuzhiyun 	.hw_params = wcd934x_hw_params,
1928*4882a593Smuzhiyun 	.hw_free = wcd934x_hw_free,
1929*4882a593Smuzhiyun 	.trigger = wcd934x_trigger,
1930*4882a593Smuzhiyun 	.set_channel_map = wcd934x_set_channel_map,
1931*4882a593Smuzhiyun 	.get_channel_map = wcd934x_get_channel_map,
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct snd_soc_dai_driver wcd934x_slim_dais[] = {
1935*4882a593Smuzhiyun 	[0] = {
1936*4882a593Smuzhiyun 		.name = "wcd934x_rx1",
1937*4882a593Smuzhiyun 		.id = AIF1_PB,
1938*4882a593Smuzhiyun 		.playback = {
1939*4882a593Smuzhiyun 			.stream_name = "AIF1 Playback",
1940*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
1941*4882a593Smuzhiyun 			.formats = WCD934X_FORMATS_S16_S24_LE,
1942*4882a593Smuzhiyun 			.rate_max = 192000,
1943*4882a593Smuzhiyun 			.rate_min = 8000,
1944*4882a593Smuzhiyun 			.channels_min = 1,
1945*4882a593Smuzhiyun 			.channels_max = 2,
1946*4882a593Smuzhiyun 		},
1947*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
1948*4882a593Smuzhiyun 	},
1949*4882a593Smuzhiyun 	[1] = {
1950*4882a593Smuzhiyun 		.name = "wcd934x_tx1",
1951*4882a593Smuzhiyun 		.id = AIF1_CAP,
1952*4882a593Smuzhiyun 		.capture = {
1953*4882a593Smuzhiyun 			.stream_name = "AIF1 Capture",
1954*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK,
1955*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
1956*4882a593Smuzhiyun 			.rate_min = 8000,
1957*4882a593Smuzhiyun 			.rate_max = 192000,
1958*4882a593Smuzhiyun 			.channels_min = 1,
1959*4882a593Smuzhiyun 			.channels_max = 4,
1960*4882a593Smuzhiyun 		},
1961*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
1962*4882a593Smuzhiyun 	},
1963*4882a593Smuzhiyun 	[2] = {
1964*4882a593Smuzhiyun 		.name = "wcd934x_rx2",
1965*4882a593Smuzhiyun 		.id = AIF2_PB,
1966*4882a593Smuzhiyun 		.playback = {
1967*4882a593Smuzhiyun 			.stream_name = "AIF2 Playback",
1968*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
1969*4882a593Smuzhiyun 			.formats = WCD934X_FORMATS_S16_S24_LE,
1970*4882a593Smuzhiyun 			.rate_min = 8000,
1971*4882a593Smuzhiyun 			.rate_max = 192000,
1972*4882a593Smuzhiyun 			.channels_min = 1,
1973*4882a593Smuzhiyun 			.channels_max = 2,
1974*4882a593Smuzhiyun 		},
1975*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
1976*4882a593Smuzhiyun 	},
1977*4882a593Smuzhiyun 	[3] = {
1978*4882a593Smuzhiyun 		.name = "wcd934x_tx2",
1979*4882a593Smuzhiyun 		.id = AIF2_CAP,
1980*4882a593Smuzhiyun 		.capture = {
1981*4882a593Smuzhiyun 			.stream_name = "AIF2 Capture",
1982*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK,
1983*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
1984*4882a593Smuzhiyun 			.rate_min = 8000,
1985*4882a593Smuzhiyun 			.rate_max = 192000,
1986*4882a593Smuzhiyun 			.channels_min = 1,
1987*4882a593Smuzhiyun 			.channels_max = 4,
1988*4882a593Smuzhiyun 		},
1989*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
1990*4882a593Smuzhiyun 	},
1991*4882a593Smuzhiyun 	[4] = {
1992*4882a593Smuzhiyun 		.name = "wcd934x_rx3",
1993*4882a593Smuzhiyun 		.id = AIF3_PB,
1994*4882a593Smuzhiyun 		.playback = {
1995*4882a593Smuzhiyun 			.stream_name = "AIF3 Playback",
1996*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
1997*4882a593Smuzhiyun 			.formats = WCD934X_FORMATS_S16_S24_LE,
1998*4882a593Smuzhiyun 			.rate_min = 8000,
1999*4882a593Smuzhiyun 			.rate_max = 192000,
2000*4882a593Smuzhiyun 			.channels_min = 1,
2001*4882a593Smuzhiyun 			.channels_max = 2,
2002*4882a593Smuzhiyun 		},
2003*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
2004*4882a593Smuzhiyun 	},
2005*4882a593Smuzhiyun 	[5] = {
2006*4882a593Smuzhiyun 		.name = "wcd934x_tx3",
2007*4882a593Smuzhiyun 		.id = AIF3_CAP,
2008*4882a593Smuzhiyun 		.capture = {
2009*4882a593Smuzhiyun 			.stream_name = "AIF3 Capture",
2010*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK,
2011*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
2012*4882a593Smuzhiyun 			.rate_min = 8000,
2013*4882a593Smuzhiyun 			.rate_max = 192000,
2014*4882a593Smuzhiyun 			.channels_min = 1,
2015*4882a593Smuzhiyun 			.channels_max = 4,
2016*4882a593Smuzhiyun 		},
2017*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
2018*4882a593Smuzhiyun 	},
2019*4882a593Smuzhiyun 	[6] = {
2020*4882a593Smuzhiyun 		.name = "wcd934x_rx4",
2021*4882a593Smuzhiyun 		.id = AIF4_PB,
2022*4882a593Smuzhiyun 		.playback = {
2023*4882a593Smuzhiyun 			.stream_name = "AIF4 Playback",
2024*4882a593Smuzhiyun 			.rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
2025*4882a593Smuzhiyun 			.formats = WCD934X_FORMATS_S16_S24_LE,
2026*4882a593Smuzhiyun 			.rate_min = 8000,
2027*4882a593Smuzhiyun 			.rate_max = 192000,
2028*4882a593Smuzhiyun 			.channels_min = 1,
2029*4882a593Smuzhiyun 			.channels_max = 2,
2030*4882a593Smuzhiyun 		},
2031*4882a593Smuzhiyun 		.ops = &wcd934x_dai_ops,
2032*4882a593Smuzhiyun 	},
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun 
swclk_gate_enable(struct clk_hw * hw)2035*4882a593Smuzhiyun static int swclk_gate_enable(struct clk_hw *hw)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun 	return wcd934x_swrm_clock(to_wcd934x_codec(hw), true);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun 
swclk_gate_disable(struct clk_hw * hw)2040*4882a593Smuzhiyun static void swclk_gate_disable(struct clk_hw *hw)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	wcd934x_swrm_clock(to_wcd934x_codec(hw), false);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun 
swclk_gate_is_enabled(struct clk_hw * hw)2045*4882a593Smuzhiyun static int swclk_gate_is_enabled(struct clk_hw *hw)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = to_wcd934x_codec(hw);
2048*4882a593Smuzhiyun 	int ret, val;
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	regmap_read(wcd->regmap, WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL, &val);
2051*4882a593Smuzhiyun 	ret = val & WCD934X_CDC_SWR_CLK_EN_MASK;
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	return ret;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun 
swclk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)2056*4882a593Smuzhiyun static unsigned long swclk_recalc_rate(struct clk_hw *hw,
2057*4882a593Smuzhiyun 				       unsigned long parent_rate)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun 	return parent_rate / 2;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun static const struct clk_ops swclk_gate_ops = {
2063*4882a593Smuzhiyun 	.prepare = swclk_gate_enable,
2064*4882a593Smuzhiyun 	.unprepare = swclk_gate_disable,
2065*4882a593Smuzhiyun 	.is_enabled = swclk_gate_is_enabled,
2066*4882a593Smuzhiyun 	.recalc_rate = swclk_recalc_rate,
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun 
wcd934x_register_mclk_output(struct wcd934x_codec * wcd)2070*4882a593Smuzhiyun static struct clk *wcd934x_register_mclk_output(struct wcd934x_codec *wcd)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	struct clk *parent = wcd->extclk;
2073*4882a593Smuzhiyun 	struct device *dev = wcd->dev;
2074*4882a593Smuzhiyun 	struct device_node *np = dev->parent->of_node;
2075*4882a593Smuzhiyun 	const char *parent_clk_name = NULL;
2076*4882a593Smuzhiyun 	const char *clk_name = "mclk";
2077*4882a593Smuzhiyun 	struct clk_hw *hw;
2078*4882a593Smuzhiyun 	struct clk_init_data init;
2079*4882a593Smuzhiyun 	int ret;
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	if (of_property_read_u32(np, "clock-frequency", &wcd->rate))
2082*4882a593Smuzhiyun 		return NULL;
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	parent_clk_name = __clk_get_name(parent);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	of_property_read_string(np, "clock-output-names", &clk_name);
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	init.name = clk_name;
2089*4882a593Smuzhiyun 	init.ops = &swclk_gate_ops;
2090*4882a593Smuzhiyun 	init.flags = 0;
2091*4882a593Smuzhiyun 	init.parent_names = &parent_clk_name;
2092*4882a593Smuzhiyun 	init.num_parents = 1;
2093*4882a593Smuzhiyun 	wcd->hw.init = &init;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	hw = &wcd->hw;
2096*4882a593Smuzhiyun 	ret = clk_hw_register(wcd->dev->parent, hw);
2097*4882a593Smuzhiyun 	if (ret)
2098*4882a593Smuzhiyun 		return ERR_PTR(ret);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	of_clk_add_provider(np, of_clk_src_simple_get, hw->clk);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	return NULL;
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun 
wcd934x_get_micbias_val(struct device * dev,const char * micbias)2105*4882a593Smuzhiyun static int wcd934x_get_micbias_val(struct device *dev, const char *micbias)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun 	int mv;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	if (of_property_read_u32(dev->parent->of_node, micbias, &mv)) {
2110*4882a593Smuzhiyun 		dev_err(dev, "%s value not found, using default\n", micbias);
2111*4882a593Smuzhiyun 		mv = WCD934X_DEF_MICBIAS_MV;
2112*4882a593Smuzhiyun 	} else {
2113*4882a593Smuzhiyun 		/* convert it to milli volts */
2114*4882a593Smuzhiyun 		mv = mv/1000;
2115*4882a593Smuzhiyun 	}
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 	if (mv < 1000 || mv > 2850) {
2118*4882a593Smuzhiyun 		dev_err(dev, "%s value not in valid range, using default\n",
2119*4882a593Smuzhiyun 			micbias);
2120*4882a593Smuzhiyun 		mv = WCD934X_DEF_MICBIAS_MV;
2121*4882a593Smuzhiyun 	}
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	return (mv - 1000) / 50;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
wcd934x_init_dmic(struct snd_soc_component * comp)2126*4882a593Smuzhiyun static int wcd934x_init_dmic(struct snd_soc_component *comp)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun 	int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
2129*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
2130*4882a593Smuzhiyun 	u32 def_dmic_rate, dmic_clk_drv;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	vout_ctl_1 = wcd934x_get_micbias_val(comp->dev,
2133*4882a593Smuzhiyun 					     "qcom,micbias1-microvolt");
2134*4882a593Smuzhiyun 	vout_ctl_2 = wcd934x_get_micbias_val(comp->dev,
2135*4882a593Smuzhiyun 					     "qcom,micbias2-microvolt");
2136*4882a593Smuzhiyun 	vout_ctl_3 = wcd934x_get_micbias_val(comp->dev,
2137*4882a593Smuzhiyun 					     "qcom,micbias3-microvolt");
2138*4882a593Smuzhiyun 	vout_ctl_4 = wcd934x_get_micbias_val(comp->dev,
2139*4882a593Smuzhiyun 					     "qcom,micbias4-microvolt");
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_ANA_MICB1,
2142*4882a593Smuzhiyun 				      WCD934X_MICB_VAL_MASK, vout_ctl_1);
2143*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_ANA_MICB2,
2144*4882a593Smuzhiyun 				      WCD934X_MICB_VAL_MASK, vout_ctl_2);
2145*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_ANA_MICB3,
2146*4882a593Smuzhiyun 				      WCD934X_MICB_VAL_MASK, vout_ctl_3);
2147*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_ANA_MICB4,
2148*4882a593Smuzhiyun 				      WCD934X_MICB_VAL_MASK, vout_ctl_4);
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	if (wcd->rate == WCD934X_MCLK_CLK_9P6MHZ)
2151*4882a593Smuzhiyun 		def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
2152*4882a593Smuzhiyun 	else
2153*4882a593Smuzhiyun 		def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	wcd->dmic_sample_rate = def_dmic_rate;
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	dmic_clk_drv = 0;
2158*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_TEST_DEBUG_PAD_DRVCTL_0,
2159*4882a593Smuzhiyun 				      0x0C, dmic_clk_drv << 2);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	return 0;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun 
wcd934x_hw_init(struct wcd934x_codec * wcd)2164*4882a593Smuzhiyun static void wcd934x_hw_init(struct wcd934x_codec *wcd)
2165*4882a593Smuzhiyun {
2166*4882a593Smuzhiyun 	struct regmap *rm = wcd->regmap;
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	/* set SPKR rate to FS_2P4_3P072 */
2169*4882a593Smuzhiyun 	regmap_update_bits(rm, WCD934X_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08);
2170*4882a593Smuzhiyun 	regmap_update_bits(rm, WCD934X_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08);
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	/* Take DMICs out of reset */
2173*4882a593Smuzhiyun 	regmap_update_bits(rm, WCD934X_CPE_SS_DMIC_CFG, 0x80, 0x00);
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun 
wcd934x_comp_init(struct snd_soc_component * component)2176*4882a593Smuzhiyun static int wcd934x_comp_init(struct snd_soc_component *component)
2177*4882a593Smuzhiyun {
2178*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	wcd934x_hw_init(wcd);
2181*4882a593Smuzhiyun 	wcd934x_enable_efuse_sensing(wcd);
2182*4882a593Smuzhiyun 	wcd934x_get_version(wcd);
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	return 0;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun 
wcd934x_slim_irq_handler(int irq,void * data)2187*4882a593Smuzhiyun static irqreturn_t wcd934x_slim_irq_handler(int irq, void *data)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = data;
2190*4882a593Smuzhiyun 	unsigned long status = 0;
2191*4882a593Smuzhiyun 	int i, j, port_id;
2192*4882a593Smuzhiyun 	unsigned int val, int_val = 0;
2193*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
2194*4882a593Smuzhiyun 	bool tx;
2195*4882a593Smuzhiyun 	unsigned short reg = 0;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	for (i = WCD934X_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
2198*4882a593Smuzhiyun 	     i <= WCD934X_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
2199*4882a593Smuzhiyun 		regmap_read(wcd->if_regmap, i, &val);
2200*4882a593Smuzhiyun 		status |= ((u32)val << (8 * j));
2201*4882a593Smuzhiyun 	}
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	for_each_set_bit(j, &status, 32) {
2204*4882a593Smuzhiyun 		tx = false;
2205*4882a593Smuzhiyun 		port_id = j;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 		if (j >= 16) {
2208*4882a593Smuzhiyun 			tx = true;
2209*4882a593Smuzhiyun 			port_id = j - 16;
2210*4882a593Smuzhiyun 		}
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 		regmap_read(wcd->if_regmap,
2213*4882a593Smuzhiyun 			    WCD934X_SLIM_PGD_PORT_INT_RX_SOURCE0 + j, &val);
2214*4882a593Smuzhiyun 		if (val) {
2215*4882a593Smuzhiyun 			if (!tx)
2216*4882a593Smuzhiyun 				reg = WCD934X_SLIM_PGD_PORT_INT_EN0 +
2217*4882a593Smuzhiyun 					(port_id / 8);
2218*4882a593Smuzhiyun 			else
2219*4882a593Smuzhiyun 				reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
2220*4882a593Smuzhiyun 					(port_id / 8);
2221*4882a593Smuzhiyun 			regmap_read(wcd->if_regmap, reg, &int_val);
2222*4882a593Smuzhiyun 		}
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 		if (val & WCD934X_SLIM_IRQ_OVERFLOW)
2225*4882a593Smuzhiyun 			dev_err_ratelimited(wcd->dev,
2226*4882a593Smuzhiyun 					    "overflow error on %s port %d, value %x\n",
2227*4882a593Smuzhiyun 					    (tx ? "TX" : "RX"), port_id, val);
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 		if (val & WCD934X_SLIM_IRQ_UNDERFLOW)
2230*4882a593Smuzhiyun 			dev_err_ratelimited(wcd->dev,
2231*4882a593Smuzhiyun 					    "underflow error on %s port %d, value %x\n",
2232*4882a593Smuzhiyun 					    (tx ? "TX" : "RX"), port_id, val);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 		if ((val & WCD934X_SLIM_IRQ_OVERFLOW) ||
2235*4882a593Smuzhiyun 		    (val & WCD934X_SLIM_IRQ_UNDERFLOW)) {
2236*4882a593Smuzhiyun 			if (!tx)
2237*4882a593Smuzhiyun 				reg = WCD934X_SLIM_PGD_PORT_INT_EN0 +
2238*4882a593Smuzhiyun 					(port_id / 8);
2239*4882a593Smuzhiyun 			else
2240*4882a593Smuzhiyun 				reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
2241*4882a593Smuzhiyun 					(port_id / 8);
2242*4882a593Smuzhiyun 			regmap_read(
2243*4882a593Smuzhiyun 				wcd->if_regmap, reg, &int_val);
2244*4882a593Smuzhiyun 			if (int_val & (1 << (port_id % 8))) {
2245*4882a593Smuzhiyun 				int_val = int_val ^ (1 << (port_id % 8));
2246*4882a593Smuzhiyun 				regmap_write(wcd->if_regmap,
2247*4882a593Smuzhiyun 					     reg, int_val);
2248*4882a593Smuzhiyun 			}
2249*4882a593Smuzhiyun 		}
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		if (val & WCD934X_SLIM_IRQ_PORT_CLOSED)
2252*4882a593Smuzhiyun 			dev_err_ratelimited(wcd->dev,
2253*4882a593Smuzhiyun 					    "Port Closed %s port %d, value %x\n",
2254*4882a593Smuzhiyun 					    (tx ? "TX" : "RX"), port_id, val);
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 		regmap_write(wcd->if_regmap,
2257*4882a593Smuzhiyun 			     WCD934X_SLIM_PGD_PORT_INT_CLR_RX_0 + (j / 8),
2258*4882a593Smuzhiyun 				BIT(j % 8));
2259*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
2260*4882a593Smuzhiyun 	}
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	return ret;
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun 
wcd934x_comp_probe(struct snd_soc_component * component)2265*4882a593Smuzhiyun static int wcd934x_comp_probe(struct snd_soc_component *component)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2268*4882a593Smuzhiyun 	int i;
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 	snd_soc_component_init_regmap(component, wcd->regmap);
2271*4882a593Smuzhiyun 	wcd->component = component;
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	/* Class-H Init*/
2274*4882a593Smuzhiyun 	wcd->clsh_ctrl = wcd_clsh_ctrl_alloc(component, wcd->version);
2275*4882a593Smuzhiyun 	if (IS_ERR(wcd->clsh_ctrl))
2276*4882a593Smuzhiyun 		return PTR_ERR(wcd->clsh_ctrl);
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	/* Default HPH Mode to Class-H Low HiFi */
2279*4882a593Smuzhiyun 	wcd->hph_mode = CLS_H_LOHIFI;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 	wcd934x_comp_init(component);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	for (i = 0; i < NUM_CODEC_DAIS; i++)
2284*4882a593Smuzhiyun 		INIT_LIST_HEAD(&wcd->dai[i].slim_ch_list);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	wcd934x_init_dmic(component);
2287*4882a593Smuzhiyun 	return 0;
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun 
wcd934x_comp_remove(struct snd_soc_component * comp)2290*4882a593Smuzhiyun static void wcd934x_comp_remove(struct snd_soc_component *comp)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	wcd_clsh_ctrl_free(wcd->clsh_ctrl);
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
wcd934x_comp_set_sysclk(struct snd_soc_component * comp,int clk_id,int source,unsigned int freq,int dir)2297*4882a593Smuzhiyun static int wcd934x_comp_set_sysclk(struct snd_soc_component *comp,
2298*4882a593Smuzhiyun 				   int clk_id, int source,
2299*4882a593Smuzhiyun 				   unsigned int freq, int dir)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
2302*4882a593Smuzhiyun 	int val = WCD934X_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ;
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	wcd->rate = freq;
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 	if (wcd->rate == WCD934X_MCLK_CLK_12P288MHZ)
2307*4882a593Smuzhiyun 		val = WCD934X_CODEC_RPM_CLK_MCLK_CFG_12P288MHZ;
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 	snd_soc_component_update_bits(comp, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
2310*4882a593Smuzhiyun 				      WCD934X_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK,
2311*4882a593Smuzhiyun 				      val);
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	return clk_set_rate(wcd->extclk, freq);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun 
get_iir_band_coeff(struct snd_soc_component * component,int iir_idx,int band_idx,int coeff_idx)2316*4882a593Smuzhiyun static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
2317*4882a593Smuzhiyun 				   int iir_idx, int band_idx, int coeff_idx)
2318*4882a593Smuzhiyun {
2319*4882a593Smuzhiyun 	u32 value = 0;
2320*4882a593Smuzhiyun 	int reg, b2_reg;
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	/* Address does not automatically update if reading */
2323*4882a593Smuzhiyun 	reg = WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx;
2324*4882a593Smuzhiyun 	b2_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx;
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	snd_soc_component_write(component, reg,
2327*4882a593Smuzhiyun 				((band_idx * BAND_MAX + coeff_idx) *
2328*4882a593Smuzhiyun 				 sizeof(uint32_t)) & 0x7F);
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	value |= snd_soc_component_read(component, b2_reg);
2331*4882a593Smuzhiyun 	snd_soc_component_write(component, reg,
2332*4882a593Smuzhiyun 				((band_idx * BAND_MAX + coeff_idx)
2333*4882a593Smuzhiyun 				 * sizeof(uint32_t) + 1) & 0x7F);
2334*4882a593Smuzhiyun 
2335*4882a593Smuzhiyun 	value |= (snd_soc_component_read(component, b2_reg) << 8);
2336*4882a593Smuzhiyun 	snd_soc_component_write(component, reg,
2337*4882a593Smuzhiyun 				((band_idx * BAND_MAX + coeff_idx)
2338*4882a593Smuzhiyun 				 * sizeof(uint32_t) + 2) & 0x7F);
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	value |= (snd_soc_component_read(component, b2_reg) << 16);
2341*4882a593Smuzhiyun 	snd_soc_component_write(component, reg,
2342*4882a593Smuzhiyun 		((band_idx * BAND_MAX + coeff_idx)
2343*4882a593Smuzhiyun 		* sizeof(uint32_t) + 3) & 0x7F);
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	/* Mask bits top 2 bits since they are reserved */
2346*4882a593Smuzhiyun 	value |= (snd_soc_component_read(component, b2_reg) << 24);
2347*4882a593Smuzhiyun 	return value;
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun 
set_iir_band_coeff(struct snd_soc_component * component,int iir_idx,int band_idx,uint32_t value)2350*4882a593Smuzhiyun static void set_iir_band_coeff(struct snd_soc_component *component,
2351*4882a593Smuzhiyun 			       int iir_idx, int band_idx, uint32_t value)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun 	int reg = WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	snd_soc_component_write(component, reg, (value & 0xFF));
2356*4882a593Smuzhiyun 	snd_soc_component_write(component, reg, (value >> 8) & 0xFF);
2357*4882a593Smuzhiyun 	snd_soc_component_write(component, reg, (value >> 16) & 0xFF);
2358*4882a593Smuzhiyun 	/* Mask top 2 bits, 7-8 are reserved */
2359*4882a593Smuzhiyun 	snd_soc_component_write(component, reg, (value >> 24) & 0x3F);
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun 
wcd934x_put_iir_band_audio_mixer(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2362*4882a593Smuzhiyun static int wcd934x_put_iir_band_audio_mixer(
2363*4882a593Smuzhiyun 					struct snd_kcontrol *kcontrol,
2364*4882a593Smuzhiyun 					struct snd_ctl_elem_value *ucontrol)
2365*4882a593Smuzhiyun {
2366*4882a593Smuzhiyun 	struct snd_soc_component *component =
2367*4882a593Smuzhiyun 			snd_soc_kcontrol_component(kcontrol);
2368*4882a593Smuzhiyun 	struct wcd_iir_filter_ctl *ctl =
2369*4882a593Smuzhiyun 			(struct wcd_iir_filter_ctl *)kcontrol->private_value;
2370*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
2371*4882a593Smuzhiyun 	int iir_idx = ctl->iir_idx;
2372*4882a593Smuzhiyun 	int band_idx = ctl->band_idx;
2373*4882a593Smuzhiyun 	u32 coeff[BAND_MAX];
2374*4882a593Smuzhiyun 	int reg = WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	memcpy(&coeff[0], ucontrol->value.bytes.data, params->max);
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	/* Mask top bit it is reserved */
2379*4882a593Smuzhiyun 	/* Updates addr automatically for each B2 write */
2380*4882a593Smuzhiyun 	snd_soc_component_write(component, reg, (band_idx * BAND_MAX *
2381*4882a593Smuzhiyun 						 sizeof(uint32_t)) & 0x7F);
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	set_iir_band_coeff(component, iir_idx, band_idx, coeff[0]);
2384*4882a593Smuzhiyun 	set_iir_band_coeff(component, iir_idx, band_idx, coeff[1]);
2385*4882a593Smuzhiyun 	set_iir_band_coeff(component, iir_idx, band_idx, coeff[2]);
2386*4882a593Smuzhiyun 	set_iir_band_coeff(component, iir_idx, band_idx, coeff[3]);
2387*4882a593Smuzhiyun 	set_iir_band_coeff(component, iir_idx, band_idx, coeff[4]);
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	return 0;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun 
wcd934x_get_iir_band_audio_mixer(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2392*4882a593Smuzhiyun static int wcd934x_get_iir_band_audio_mixer(struct snd_kcontrol *kcontrol,
2393*4882a593Smuzhiyun 				    struct snd_ctl_elem_value *ucontrol)
2394*4882a593Smuzhiyun {
2395*4882a593Smuzhiyun 	struct snd_soc_component *component =
2396*4882a593Smuzhiyun 			snd_soc_kcontrol_component(kcontrol);
2397*4882a593Smuzhiyun 	struct wcd_iir_filter_ctl *ctl =
2398*4882a593Smuzhiyun 			(struct wcd_iir_filter_ctl *)kcontrol->private_value;
2399*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
2400*4882a593Smuzhiyun 	int iir_idx = ctl->iir_idx;
2401*4882a593Smuzhiyun 	int band_idx = ctl->band_idx;
2402*4882a593Smuzhiyun 	u32 coeff[BAND_MAX];
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	coeff[0] = get_iir_band_coeff(component, iir_idx, band_idx, 0);
2405*4882a593Smuzhiyun 	coeff[1] = get_iir_band_coeff(component, iir_idx, band_idx, 1);
2406*4882a593Smuzhiyun 	coeff[2] = get_iir_band_coeff(component, iir_idx, band_idx, 2);
2407*4882a593Smuzhiyun 	coeff[3] = get_iir_band_coeff(component, iir_idx, band_idx, 3);
2408*4882a593Smuzhiyun 	coeff[4] = get_iir_band_coeff(component, iir_idx, band_idx, 4);
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	memcpy(ucontrol->value.bytes.data, &coeff[0], params->max);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	return 0;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun 
wcd934x_iir_filter_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * ucontrol)2415*4882a593Smuzhiyun static int wcd934x_iir_filter_info(struct snd_kcontrol *kcontrol,
2416*4882a593Smuzhiyun 				   struct snd_ctl_elem_info *ucontrol)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun 	struct wcd_iir_filter_ctl *ctl =
2419*4882a593Smuzhiyun 		(struct wcd_iir_filter_ctl *)kcontrol->private_value;
2420*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
2423*4882a593Smuzhiyun 	ucontrol->count = params->max;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	return 0;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun 
wcd934x_compander_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2428*4882a593Smuzhiyun static int wcd934x_compander_get(struct snd_kcontrol *kc,
2429*4882a593Smuzhiyun 				 struct snd_ctl_elem_value *ucontrol)
2430*4882a593Smuzhiyun {
2431*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2432*4882a593Smuzhiyun 	int comp = ((struct soc_mixer_control *)kc->private_value)->shift;
2433*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = wcd->comp_enabled[comp];
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	return 0;
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun 
wcd934x_compander_set(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2440*4882a593Smuzhiyun static int wcd934x_compander_set(struct snd_kcontrol *kc,
2441*4882a593Smuzhiyun 				 struct snd_ctl_elem_value *ucontrol)
2442*4882a593Smuzhiyun {
2443*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2444*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2445*4882a593Smuzhiyun 	int comp = ((struct soc_mixer_control *)kc->private_value)->shift;
2446*4882a593Smuzhiyun 	int value = ucontrol->value.integer.value[0];
2447*4882a593Smuzhiyun 	int sel;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	if (wcd->comp_enabled[comp] == value)
2450*4882a593Smuzhiyun 		return 0;
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	wcd->comp_enabled[comp] = value;
2453*4882a593Smuzhiyun 	sel = value ? WCD934X_HPH_GAIN_SRC_SEL_COMPANDER :
2454*4882a593Smuzhiyun 		WCD934X_HPH_GAIN_SRC_SEL_REGISTER;
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	/* Any specific register configuration for compander */
2457*4882a593Smuzhiyun 	switch (comp) {
2458*4882a593Smuzhiyun 	case COMPANDER_1:
2459*4882a593Smuzhiyun 		/* Set Gain Source Select based on compander enable/disable */
2460*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WCD934X_HPH_L_EN,
2461*4882a593Smuzhiyun 					      WCD934X_HPH_GAIN_SRC_SEL_MASK,
2462*4882a593Smuzhiyun 					      sel);
2463*4882a593Smuzhiyun 		break;
2464*4882a593Smuzhiyun 	case COMPANDER_2:
2465*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, WCD934X_HPH_R_EN,
2466*4882a593Smuzhiyun 					      WCD934X_HPH_GAIN_SRC_SEL_MASK,
2467*4882a593Smuzhiyun 					      sel);
2468*4882a593Smuzhiyun 		break;
2469*4882a593Smuzhiyun 	case COMPANDER_3:
2470*4882a593Smuzhiyun 	case COMPANDER_4:
2471*4882a593Smuzhiyun 	case COMPANDER_7:
2472*4882a593Smuzhiyun 	case COMPANDER_8:
2473*4882a593Smuzhiyun 		break;
2474*4882a593Smuzhiyun 	default:
2475*4882a593Smuzhiyun 		return 0;
2476*4882a593Smuzhiyun 	}
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	return 1;
2479*4882a593Smuzhiyun }
2480*4882a593Smuzhiyun 
wcd934x_rx_hph_mode_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2481*4882a593Smuzhiyun static int wcd934x_rx_hph_mode_get(struct snd_kcontrol *kc,
2482*4882a593Smuzhiyun 				   struct snd_ctl_elem_value *ucontrol)
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2485*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = wcd->hph_mode;
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	return 0;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun 
wcd934x_rx_hph_mode_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2492*4882a593Smuzhiyun static int wcd934x_rx_hph_mode_put(struct snd_kcontrol *kc,
2493*4882a593Smuzhiyun 				   struct snd_ctl_elem_value *ucontrol)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2496*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
2497*4882a593Smuzhiyun 	u32 mode_val;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	mode_val = ucontrol->value.enumerated.item[0];
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	if (mode_val == wcd->hph_mode)
2502*4882a593Smuzhiyun 		return 0;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	if (mode_val == 0) {
2505*4882a593Smuzhiyun 		dev_err(wcd->dev, "Invalid HPH Mode, default to ClSH HiFi\n");
2506*4882a593Smuzhiyun 		mode_val = CLS_H_LOHIFI;
2507*4882a593Smuzhiyun 	}
2508*4882a593Smuzhiyun 	wcd->hph_mode = mode_val;
2509*4882a593Smuzhiyun 
2510*4882a593Smuzhiyun 	return 1;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun 
slim_rx_mux_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2513*4882a593Smuzhiyun static int slim_rx_mux_get(struct snd_kcontrol *kc,
2514*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
2515*4882a593Smuzhiyun {
2516*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_dapm_kcontrol_dapm(kc);
2517*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kc);
2518*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(dapm->dev);
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = wcd->rx_port_value[w->shift];
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 	return 0;
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun 
slim_rx_mux_to_dai_id(int mux)2525*4882a593Smuzhiyun static int slim_rx_mux_to_dai_id(int mux)
2526*4882a593Smuzhiyun {
2527*4882a593Smuzhiyun 	int aif_id;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	switch (mux) {
2530*4882a593Smuzhiyun 	case 1:
2531*4882a593Smuzhiyun 		aif_id = AIF1_PB;
2532*4882a593Smuzhiyun 		break;
2533*4882a593Smuzhiyun 	case 2:
2534*4882a593Smuzhiyun 		aif_id = AIF2_PB;
2535*4882a593Smuzhiyun 		break;
2536*4882a593Smuzhiyun 	case 3:
2537*4882a593Smuzhiyun 		aif_id = AIF3_PB;
2538*4882a593Smuzhiyun 		break;
2539*4882a593Smuzhiyun 	case 4:
2540*4882a593Smuzhiyun 		aif_id = AIF4_PB;
2541*4882a593Smuzhiyun 		break;
2542*4882a593Smuzhiyun 	default:
2543*4882a593Smuzhiyun 		aif_id = -1;
2544*4882a593Smuzhiyun 		break;
2545*4882a593Smuzhiyun 	}
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	return aif_id;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun 
slim_rx_mux_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2550*4882a593Smuzhiyun static int slim_rx_mux_put(struct snd_kcontrol *kc,
2551*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
2552*4882a593Smuzhiyun {
2553*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kc);
2554*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(w->dapm->dev);
2555*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kc->private_value;
2556*4882a593Smuzhiyun 	struct snd_soc_dapm_update *update = NULL;
2557*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch, *c;
2558*4882a593Smuzhiyun 	u32 port_id = w->shift;
2559*4882a593Smuzhiyun 	bool found = false;
2560*4882a593Smuzhiyun 	int mux_idx;
2561*4882a593Smuzhiyun 	int prev_mux_idx = wcd->rx_port_value[port_id];
2562*4882a593Smuzhiyun 	int aif_id;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	mux_idx = ucontrol->value.enumerated.item[0];
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	if (mux_idx == prev_mux_idx)
2567*4882a593Smuzhiyun 		return 0;
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 	switch(mux_idx) {
2570*4882a593Smuzhiyun 	case 0:
2571*4882a593Smuzhiyun 		aif_id = slim_rx_mux_to_dai_id(prev_mux_idx);
2572*4882a593Smuzhiyun 		if (aif_id < 0)
2573*4882a593Smuzhiyun 			return 0;
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun 		list_for_each_entry_safe(ch, c, &wcd->dai[aif_id].slim_ch_list, list) {
2576*4882a593Smuzhiyun 			if (ch->port == port_id + WCD934X_RX_START) {
2577*4882a593Smuzhiyun 				found = true;
2578*4882a593Smuzhiyun 				list_del_init(&ch->list);
2579*4882a593Smuzhiyun 				break;
2580*4882a593Smuzhiyun 			}
2581*4882a593Smuzhiyun 		}
2582*4882a593Smuzhiyun 		if (!found)
2583*4882a593Smuzhiyun 			return 0;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 		break;
2586*4882a593Smuzhiyun 	case 1 ... 4:
2587*4882a593Smuzhiyun 		aif_id = slim_rx_mux_to_dai_id(mux_idx);
2588*4882a593Smuzhiyun 		if (aif_id < 0)
2589*4882a593Smuzhiyun 			return 0;
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 		if (list_empty(&wcd->rx_chs[port_id].list)) {
2592*4882a593Smuzhiyun 			list_add_tail(&wcd->rx_chs[port_id].list,
2593*4882a593Smuzhiyun 				      &wcd->dai[aif_id].slim_ch_list);
2594*4882a593Smuzhiyun 		} else {
2595*4882a593Smuzhiyun 			dev_err(wcd->dev ,"SLIM_RX%d PORT is busy\n", port_id);
2596*4882a593Smuzhiyun 			return 0;
2597*4882a593Smuzhiyun 		}
2598*4882a593Smuzhiyun 		break;
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun 	default:
2601*4882a593Smuzhiyun 		dev_err(wcd->dev, "Unknown AIF %d\n", mux_idx);
2602*4882a593Smuzhiyun 		goto err;
2603*4882a593Smuzhiyun 	}
2604*4882a593Smuzhiyun 
2605*4882a593Smuzhiyun 	wcd->rx_port_value[port_id] = mux_idx;
2606*4882a593Smuzhiyun 	snd_soc_dapm_mux_update_power(w->dapm, kc, wcd->rx_port_value[port_id],
2607*4882a593Smuzhiyun 				      e, update);
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	return 1;
2610*4882a593Smuzhiyun err:
2611*4882a593Smuzhiyun 	return -EINVAL;
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun 
wcd934x_int_dem_inp_mux_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2614*4882a593Smuzhiyun static int wcd934x_int_dem_inp_mux_put(struct snd_kcontrol *kc,
2615*4882a593Smuzhiyun 				       struct snd_ctl_elem_value *ucontrol)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kc->private_value;
2618*4882a593Smuzhiyun 	struct snd_soc_component *component;
2619*4882a593Smuzhiyun 	int reg, val, ret;
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	component = snd_soc_dapm_kcontrol_component(kc);
2622*4882a593Smuzhiyun 	val = ucontrol->value.enumerated.item[0];
2623*4882a593Smuzhiyun 	if (e->reg == WCD934X_CDC_RX0_RX_PATH_SEC0)
2624*4882a593Smuzhiyun 		reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
2625*4882a593Smuzhiyun 	else if (e->reg == WCD934X_CDC_RX1_RX_PATH_SEC0)
2626*4882a593Smuzhiyun 		reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
2627*4882a593Smuzhiyun 	else if (e->reg == WCD934X_CDC_RX2_RX_PATH_SEC0)
2628*4882a593Smuzhiyun 		reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
2629*4882a593Smuzhiyun 	else
2630*4882a593Smuzhiyun 		return -EINVAL;
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 	/* Set Look Ahead Delay */
2633*4882a593Smuzhiyun 	if (val)
2634*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, reg,
2635*4882a593Smuzhiyun 					      WCD934X_RX_DLY_ZN_EN_MASK,
2636*4882a593Smuzhiyun 					      WCD934X_RX_DLY_ZN_ENABLE);
2637*4882a593Smuzhiyun 	else
2638*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, reg,
2639*4882a593Smuzhiyun 					      WCD934X_RX_DLY_ZN_EN_MASK,
2640*4882a593Smuzhiyun 					      WCD934X_RX_DLY_ZN_DISABLE);
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	ret = snd_soc_dapm_put_enum_double(kc, ucontrol);
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	return ret;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun 
wcd934x_dec_enum_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2647*4882a593Smuzhiyun static int wcd934x_dec_enum_put(struct snd_kcontrol *kcontrol,
2648*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
2649*4882a593Smuzhiyun {
2650*4882a593Smuzhiyun 	struct snd_soc_component *comp;
2651*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
2652*4882a593Smuzhiyun 	unsigned int val;
2653*4882a593Smuzhiyun 	u16 mic_sel_reg = 0;
2654*4882a593Smuzhiyun 	u8 mic_sel;
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	comp = snd_soc_dapm_kcontrol_component(kcontrol);
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 	val = ucontrol->value.enumerated.item[0];
2659*4882a593Smuzhiyun 	if (val > e->items - 1)
2660*4882a593Smuzhiyun 		return -EINVAL;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	switch (e->reg) {
2663*4882a593Smuzhiyun 	case WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
2664*4882a593Smuzhiyun 		if (e->shift_l == 0)
2665*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX0_TX_PATH_CFG0;
2666*4882a593Smuzhiyun 		else if (e->shift_l == 2)
2667*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX4_TX_PATH_CFG0;
2668*4882a593Smuzhiyun 		else if (e->shift_l == 4)
2669*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX8_TX_PATH_CFG0;
2670*4882a593Smuzhiyun 		break;
2671*4882a593Smuzhiyun 	case WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
2672*4882a593Smuzhiyun 		if (e->shift_l == 0)
2673*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX1_TX_PATH_CFG0;
2674*4882a593Smuzhiyun 		else if (e->shift_l == 2)
2675*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX5_TX_PATH_CFG0;
2676*4882a593Smuzhiyun 		break;
2677*4882a593Smuzhiyun 	case WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
2678*4882a593Smuzhiyun 		if (e->shift_l == 0)
2679*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX2_TX_PATH_CFG0;
2680*4882a593Smuzhiyun 		else if (e->shift_l == 2)
2681*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX6_TX_PATH_CFG0;
2682*4882a593Smuzhiyun 		break;
2683*4882a593Smuzhiyun 	case WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
2684*4882a593Smuzhiyun 		if (e->shift_l == 0)
2685*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX3_TX_PATH_CFG0;
2686*4882a593Smuzhiyun 		else if (e->shift_l == 2)
2687*4882a593Smuzhiyun 			mic_sel_reg = WCD934X_CDC_TX7_TX_PATH_CFG0;
2688*4882a593Smuzhiyun 		break;
2689*4882a593Smuzhiyun 	default:
2690*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: e->reg: 0x%x not expected\n",
2691*4882a593Smuzhiyun 			__func__, e->reg);
2692*4882a593Smuzhiyun 		return -EINVAL;
2693*4882a593Smuzhiyun 	}
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	/* ADC: 0, DMIC: 1 */
2696*4882a593Smuzhiyun 	mic_sel = val ? 0x0 : 0x1;
2697*4882a593Smuzhiyun 	if (mic_sel_reg)
2698*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, mic_sel_reg, BIT(7),
2699*4882a593Smuzhiyun 					      mic_sel << 7);
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
2702*4882a593Smuzhiyun }
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_2_mux =
2705*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_2_mux =
2708*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_2_mux =
2711*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_2_mux =
2714*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_2_mux =
2717*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_2_mux =
2720*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_2_mux =
2723*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
2726*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
2729*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
2732*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
2735*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
2738*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
2741*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
2744*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
2747*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
2750*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
2753*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
2756*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
2757*4882a593Smuzhiyun 
2758*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
2759*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
2762*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
2763*4882a593Smuzhiyun 
2764*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
2765*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
2768*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
2771*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
2774*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
2777*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
2780*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
2783*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
2786*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_mix2_inp_mux =
2789*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_mix2_inp_mux_enum);
2790*4882a593Smuzhiyun 
2791*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_mix2_inp_mux =
2792*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_mix2_inp_mux_enum);
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_mix2_inp_mux =
2795*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_mix2_inp_mux_enum);
2796*4882a593Smuzhiyun 
2797*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_mix2_inp_mux =
2798*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_mix2_inp_mux_enum);
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_mix2_inp_mux =
2801*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_mix2_inp_mux_enum);
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_mix2_inp_mux =
2804*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_mix2_inp_mux_enum);
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun static const struct snd_kcontrol_new iir0_inp0_mux =
2807*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum);
2808*4882a593Smuzhiyun static const struct snd_kcontrol_new iir0_inp1_mux =
2809*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum);
2810*4882a593Smuzhiyun static const struct snd_kcontrol_new iir0_inp2_mux =
2811*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum);
2812*4882a593Smuzhiyun static const struct snd_kcontrol_new iir0_inp3_mux =
2813*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum);
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun static const struct snd_kcontrol_new iir1_inp0_mux =
2816*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum);
2817*4882a593Smuzhiyun static const struct snd_kcontrol_new iir1_inp1_mux =
2818*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
2819*4882a593Smuzhiyun static const struct snd_kcontrol_new iir1_inp2_mux =
2820*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum);
2821*4882a593Smuzhiyun static const struct snd_kcontrol_new iir1_inp3_mux =
2822*4882a593Smuzhiyun 	SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum);
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun static const struct snd_kcontrol_new slim_rx_mux[WCD934X_RX_MAX] = {
2825*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
2826*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2827*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2828*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2829*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2830*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2831*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2832*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2833*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2834*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2835*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2836*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2837*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2838*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2839*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2840*4882a593Smuzhiyun 			  slim_rx_mux_get, slim_rx_mux_put),
2841*4882a593Smuzhiyun };
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_asrc_switch[] = {
2844*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0),
2845*4882a593Smuzhiyun };
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_asrc_switch[] = {
2848*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0),
2849*4882a593Smuzhiyun };
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_asrc_switch[] = {
2852*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0),
2853*4882a593Smuzhiyun };
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_asrc_switch[] = {
2856*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0),
2857*4882a593Smuzhiyun };
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
2860*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
2861*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double,
2862*4882a593Smuzhiyun 			  wcd934x_int_dem_inp_mux_put);
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
2865*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
2866*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double,
2867*4882a593Smuzhiyun 			  wcd934x_int_dem_inp_mux_put);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
2870*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
2871*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double,
2872*4882a593Smuzhiyun 			  wcd934x_int_dem_inp_mux_put);
2873*4882a593Smuzhiyun 
2874*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_interp_mux =
2875*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_1 INTERP Mux", rx_int0_1_interp_mux_enum);
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_interp_mux =
2878*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_1 INTERP Mux", rx_int1_1_interp_mux_enum);
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_interp_mux =
2881*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_1 INTERP Mux", rx_int2_1_interp_mux_enum);
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_interp_mux =
2884*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_1 INTERP Mux", rx_int3_1_interp_mux_enum);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_interp_mux =
2887*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_1 INTERP Mux", rx_int4_1_interp_mux_enum);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_interp_mux =
2890*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_1 INTERP Mux", rx_int7_1_interp_mux_enum);
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_interp_mux =
2893*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_1 INTERP Mux", rx_int8_1_interp_mux_enum);
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_2_interp_mux =
2896*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT0_2 INTERP Mux", rx_int0_2_interp_mux_enum);
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_2_interp_mux =
2899*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT1_2 INTERP Mux", rx_int1_2_interp_mux_enum);
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_2_interp_mux =
2902*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT2_2 INTERP Mux", rx_int2_2_interp_mux_enum);
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_2_interp_mux =
2905*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT3_2 INTERP Mux", rx_int3_2_interp_mux_enum);
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_2_interp_mux =
2908*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT4_2 INTERP Mux", rx_int4_2_interp_mux_enum);
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_2_interp_mux =
2911*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT7_2 INTERP Mux", rx_int7_2_interp_mux_enum);
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_2_interp_mux =
2914*4882a593Smuzhiyun 	SOC_DAPM_ENUM("RX INT8_2 INTERP Mux", rx_int8_2_interp_mux_enum);
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux0 =
2917*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux1 =
2920*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux2 =
2923*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux3 =
2926*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux4 =
2929*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux5 =
2932*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux6 =
2935*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux7 =
2938*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux8 =
2941*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux0 =
2944*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux1 =
2947*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux2 =
2950*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux3 =
2953*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux4 =
2956*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux5 =
2959*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux6 =
2962*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux7 =
2965*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux8 =
2968*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic4_5 =
2971*4882a593Smuzhiyun 	SOC_DAPM_ENUM("AMIC4_5 SEL Mux", tx_amic4_5_enum);
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux0_mux =
2974*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_enum,
2975*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2976*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux1_mux =
2977*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_enum,
2978*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2979*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux2_mux =
2980*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_enum,
2981*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2982*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux3_mux =
2983*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_enum,
2984*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2985*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux4_mux =
2986*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_enum,
2987*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2988*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux5_mux =
2989*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_enum,
2990*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2991*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux6_mux =
2992*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_enum,
2993*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2994*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux7_mux =
2995*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_enum,
2996*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
2997*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux8_mux =
2998*4882a593Smuzhiyun 	SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_enum,
2999*4882a593Smuzhiyun 			  snd_soc_dapm_get_enum_double, wcd934x_dec_enum_put);
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx0_mux =
3002*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX0 MUX Mux", cdc_if_tx0_mux_enum);
3003*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx1_mux =
3004*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX1 MUX Mux", cdc_if_tx1_mux_enum);
3005*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx2_mux =
3006*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX2 MUX Mux", cdc_if_tx2_mux_enum);
3007*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx3_mux =
3008*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX3 MUX Mux", cdc_if_tx3_mux_enum);
3009*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx4_mux =
3010*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX4 MUX Mux", cdc_if_tx4_mux_enum);
3011*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx5_mux =
3012*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX5 MUX Mux", cdc_if_tx5_mux_enum);
3013*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx6_mux =
3014*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX6 MUX Mux", cdc_if_tx6_mux_enum);
3015*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx7_mux =
3016*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX7 MUX Mux", cdc_if_tx7_mux_enum);
3017*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx8_mux =
3018*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX8 MUX Mux", cdc_if_tx8_mux_enum);
3019*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx9_mux =
3020*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX9 MUX Mux", cdc_if_tx9_mux_enum);
3021*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx10_mux =
3022*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX10 MUX Mux", cdc_if_tx10_mux_enum);
3023*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx11_mux =
3024*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX11 MUX Mux", cdc_if_tx11_mux_enum);
3025*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx11_inp1_mux =
3026*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX11 INP1 MUX Mux", cdc_if_tx11_inp1_mux_enum);
3027*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx13_mux =
3028*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX13 MUX Mux", cdc_if_tx13_mux_enum);
3029*4882a593Smuzhiyun static const struct snd_kcontrol_new cdc_if_tx13_inp1_mux =
3030*4882a593Smuzhiyun 	SOC_DAPM_ENUM("CDC_IF TX13 INP1 MUX Mux", cdc_if_tx13_inp1_mux_enum);
3031*4882a593Smuzhiyun 
slim_tx_mixer_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)3032*4882a593Smuzhiyun static int slim_tx_mixer_get(struct snd_kcontrol *kc,
3033*4882a593Smuzhiyun 			     struct snd_ctl_elem_value *ucontrol)
3034*4882a593Smuzhiyun {
3035*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_dapm_kcontrol_dapm(kc);
3036*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(dapm->dev);
3037*4882a593Smuzhiyun 	struct soc_mixer_control *mixer =
3038*4882a593Smuzhiyun 			(struct soc_mixer_control *)kc->private_value;
3039*4882a593Smuzhiyun 	int port_id = mixer->shift;
3040*4882a593Smuzhiyun 
3041*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = wcd->tx_port_value[port_id];
3042*4882a593Smuzhiyun 
3043*4882a593Smuzhiyun 	return 0;
3044*4882a593Smuzhiyun }
3045*4882a593Smuzhiyun 
slim_tx_mixer_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)3046*4882a593Smuzhiyun static int slim_tx_mixer_put(struct snd_kcontrol *kc,
3047*4882a593Smuzhiyun 			     struct snd_ctl_elem_value *ucontrol)
3048*4882a593Smuzhiyun {
3049*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *widget = snd_soc_dapm_kcontrol_widget(kc);
3050*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(widget->dapm->dev);
3051*4882a593Smuzhiyun 	struct snd_soc_dapm_update *update = NULL;
3052*4882a593Smuzhiyun 	struct soc_mixer_control *mixer =
3053*4882a593Smuzhiyun 			(struct soc_mixer_control *)kc->private_value;
3054*4882a593Smuzhiyun 	int enable = ucontrol->value.integer.value[0];
3055*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch, *c;
3056*4882a593Smuzhiyun 	int dai_id = widget->shift;
3057*4882a593Smuzhiyun 	int port_id = mixer->shift;
3058*4882a593Smuzhiyun 
3059*4882a593Smuzhiyun 	/* only add to the list if value not set */
3060*4882a593Smuzhiyun 	if (enable == wcd->tx_port_value[port_id])
3061*4882a593Smuzhiyun 		return 0;
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	if (enable) {
3064*4882a593Smuzhiyun 		if (list_empty(&wcd->tx_chs[port_id].list)) {
3065*4882a593Smuzhiyun 			list_add_tail(&wcd->tx_chs[port_id].list,
3066*4882a593Smuzhiyun 				      &wcd->dai[dai_id].slim_ch_list);
3067*4882a593Smuzhiyun 		} else {
3068*4882a593Smuzhiyun 			dev_err(wcd->dev ,"SLIM_TX%d PORT is busy\n", port_id);
3069*4882a593Smuzhiyun 			return 0;
3070*4882a593Smuzhiyun 		}
3071*4882a593Smuzhiyun 	 } else {
3072*4882a593Smuzhiyun 		bool found = false;
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun 		list_for_each_entry_safe(ch, c, &wcd->dai[dai_id].slim_ch_list, list) {
3075*4882a593Smuzhiyun 			if (ch->port == port_id) {
3076*4882a593Smuzhiyun 				found = true;
3077*4882a593Smuzhiyun 				list_del_init(&wcd->tx_chs[port_id].list);
3078*4882a593Smuzhiyun 				break;
3079*4882a593Smuzhiyun 			}
3080*4882a593Smuzhiyun 		}
3081*4882a593Smuzhiyun 		if (!found)
3082*4882a593Smuzhiyun 			return 0;
3083*4882a593Smuzhiyun 	 }
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun 	wcd->tx_port_value[port_id] = enable;
3086*4882a593Smuzhiyun 	snd_soc_dapm_mixer_update_power(widget->dapm, kc, enable, update);
3087*4882a593Smuzhiyun 
3088*4882a593Smuzhiyun 	return 1;
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1_slim_cap_mixer[] = {
3092*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
3093*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3094*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
3095*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3096*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
3097*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3098*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
3099*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3100*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
3101*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3102*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
3103*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3104*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
3105*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3106*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
3107*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3108*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
3109*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3110*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
3111*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3112*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
3113*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3114*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
3115*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3116*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
3117*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3118*4882a593Smuzhiyun };
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2_slim_cap_mixer[] = {
3121*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
3122*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3123*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
3124*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3125*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
3126*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3127*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
3128*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3129*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
3130*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3131*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
3132*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3133*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
3134*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3135*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
3136*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3137*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
3138*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3139*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
3140*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3141*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
3142*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3143*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
3144*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3145*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
3146*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3147*4882a593Smuzhiyun };
3148*4882a593Smuzhiyun 
3149*4882a593Smuzhiyun static const struct snd_kcontrol_new aif3_slim_cap_mixer[] = {
3150*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
3151*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3152*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
3153*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3154*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
3155*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3156*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
3157*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3158*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
3159*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3160*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
3161*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3162*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
3163*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3164*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
3165*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3166*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
3167*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3168*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
3169*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3170*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
3171*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3172*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
3173*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3174*4882a593Smuzhiyun 	SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
3175*4882a593Smuzhiyun 		       slim_tx_mixer_get, slim_tx_mixer_put),
3176*4882a593Smuzhiyun };
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun static const struct snd_kcontrol_new wcd934x_snd_controls[] = {
3179*4882a593Smuzhiyun 	/* Gain Controls */
3180*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EAR PA Volume", WCD934X_ANA_EAR, 4, 4, 1, ear_pa_gain),
3181*4882a593Smuzhiyun 	SOC_SINGLE_TLV("HPHL Volume", WCD934X_HPH_L_EN, 0, 24, 1, line_gain),
3182*4882a593Smuzhiyun 	SOC_SINGLE_TLV("HPHR Volume", WCD934X_HPH_R_EN, 0, 24, 1, line_gain),
3183*4882a593Smuzhiyun 	SOC_SINGLE_TLV("LINEOUT1 Volume", WCD934X_DIFF_LO_LO1_COMPANDER,
3184*4882a593Smuzhiyun 		       3, 16, 1, line_gain),
3185*4882a593Smuzhiyun 	SOC_SINGLE_TLV("LINEOUT2 Volume", WCD934X_DIFF_LO_LO2_COMPANDER,
3186*4882a593Smuzhiyun 		       3, 16, 1, line_gain),
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADC1 Volume", WCD934X_ANA_AMIC1, 0, 20, 0, analog_gain),
3189*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADC2 Volume", WCD934X_ANA_AMIC2, 0, 20, 0, analog_gain),
3190*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADC3 Volume", WCD934X_ANA_AMIC3, 0, 20, 0, analog_gain),
3191*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADC4 Volume", WCD934X_ANA_AMIC4, 0, 20, 0, analog_gain),
3192*4882a593Smuzhiyun 
3193*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX0 Digital Volume", WCD934X_CDC_RX0_RX_VOL_CTL,
3194*4882a593Smuzhiyun 			  -84, 40, digital_gain), /* -84dB min - 40dB max */
3195*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX1 Digital Volume", WCD934X_CDC_RX1_RX_VOL_CTL,
3196*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3197*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX2 Digital Volume", WCD934X_CDC_RX2_RX_VOL_CTL,
3198*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3199*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX3 Digital Volume", WCD934X_CDC_RX3_RX_VOL_CTL,
3200*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3201*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX4 Digital Volume", WCD934X_CDC_RX4_RX_VOL_CTL,
3202*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3203*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX7 Digital Volume", WCD934X_CDC_RX7_RX_VOL_CTL,
3204*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3205*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX8 Digital Volume", WCD934X_CDC_RX8_RX_VOL_CTL,
3206*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3207*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX0 Mix Digital Volume",
3208*4882a593Smuzhiyun 			  WCD934X_CDC_RX0_RX_VOL_MIX_CTL,
3209*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3210*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX1 Mix Digital Volume",
3211*4882a593Smuzhiyun 			  WCD934X_CDC_RX1_RX_VOL_MIX_CTL,
3212*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3213*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX2 Mix Digital Volume",
3214*4882a593Smuzhiyun 			  WCD934X_CDC_RX2_RX_VOL_MIX_CTL,
3215*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3216*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX3 Mix Digital Volume",
3217*4882a593Smuzhiyun 			  WCD934X_CDC_RX3_RX_VOL_MIX_CTL,
3218*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3219*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX4 Mix Digital Volume",
3220*4882a593Smuzhiyun 			  WCD934X_CDC_RX4_RX_VOL_MIX_CTL,
3221*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3222*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX7 Mix Digital Volume",
3223*4882a593Smuzhiyun 			  WCD934X_CDC_RX7_RX_VOL_MIX_CTL,
3224*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3225*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("RX8 Mix Digital Volume",
3226*4882a593Smuzhiyun 			  WCD934X_CDC_RX8_RX_VOL_MIX_CTL,
3227*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3228*4882a593Smuzhiyun 
3229*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC0 Volume", WCD934X_CDC_TX0_TX_VOL_CTL,
3230*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3231*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC1 Volume", WCD934X_CDC_TX1_TX_VOL_CTL,
3232*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3233*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC2 Volume", WCD934X_CDC_TX2_TX_VOL_CTL,
3234*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3235*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC3 Volume", WCD934X_CDC_TX3_TX_VOL_CTL,
3236*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3237*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC4 Volume", WCD934X_CDC_TX4_TX_VOL_CTL,
3238*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3239*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC5 Volume", WCD934X_CDC_TX5_TX_VOL_CTL,
3240*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3241*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC6 Volume", WCD934X_CDC_TX6_TX_VOL_CTL,
3242*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3243*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC7 Volume", WCD934X_CDC_TX7_TX_VOL_CTL,
3244*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3245*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("DEC8 Volume", WCD934X_CDC_TX8_TX_VOL_CTL,
3246*4882a593Smuzhiyun 			  -84, 40, digital_gain),
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
3249*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
3250*4882a593Smuzhiyun 			  digital_gain),
3251*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
3252*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
3253*4882a593Smuzhiyun 			  digital_gain),
3254*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
3255*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
3256*4882a593Smuzhiyun 			  digital_gain),
3257*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
3258*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
3259*4882a593Smuzhiyun 			  digital_gain),
3260*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
3261*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
3262*4882a593Smuzhiyun 			  digital_gain),
3263*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
3264*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
3265*4882a593Smuzhiyun 			  digital_gain),
3266*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
3267*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
3268*4882a593Smuzhiyun 			  digital_gain),
3269*4882a593Smuzhiyun 	SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
3270*4882a593Smuzhiyun 			  WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
3271*4882a593Smuzhiyun 			  digital_gain),
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun 	SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
3274*4882a593Smuzhiyun 	SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
3275*4882a593Smuzhiyun 	SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
3276*4882a593Smuzhiyun 	SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
3277*4882a593Smuzhiyun 	SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
3278*4882a593Smuzhiyun 	SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
3279*4882a593Smuzhiyun 	SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
3280*4882a593Smuzhiyun 	SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
3281*4882a593Smuzhiyun 	SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
3284*4882a593Smuzhiyun 	SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
3285*4882a593Smuzhiyun 	SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
3286*4882a593Smuzhiyun 	SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
3287*4882a593Smuzhiyun 	SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
3288*4882a593Smuzhiyun 	SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
3289*4882a593Smuzhiyun 	SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
3290*4882a593Smuzhiyun 	SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
3291*4882a593Smuzhiyun 	SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
3292*4882a593Smuzhiyun 	SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
3293*4882a593Smuzhiyun 	SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
3294*4882a593Smuzhiyun 	SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
3295*4882a593Smuzhiyun 	SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
3296*4882a593Smuzhiyun 	SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 	SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
3299*4882a593Smuzhiyun 		     wcd934x_rx_hph_mode_get, wcd934x_rx_hph_mode_put),
3300*4882a593Smuzhiyun 
3301*4882a593Smuzhiyun 	SOC_SINGLE("IIR1 Band1 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL,
3302*4882a593Smuzhiyun 		   0, 1, 0),
3303*4882a593Smuzhiyun 	SOC_SINGLE("IIR1 Band2 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL,
3304*4882a593Smuzhiyun 		   1, 1, 0),
3305*4882a593Smuzhiyun 	SOC_SINGLE("IIR1 Band3 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL,
3306*4882a593Smuzhiyun 		   2, 1, 0),
3307*4882a593Smuzhiyun 	SOC_SINGLE("IIR1 Band4 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL,
3308*4882a593Smuzhiyun 		   3, 1, 0),
3309*4882a593Smuzhiyun 	SOC_SINGLE("IIR1 Band5 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL,
3310*4882a593Smuzhiyun 		   4, 1, 0),
3311*4882a593Smuzhiyun 	SOC_SINGLE("IIR2 Band1 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL,
3312*4882a593Smuzhiyun 		   0, 1, 0),
3313*4882a593Smuzhiyun 	SOC_SINGLE("IIR2 Band2 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL,
3314*4882a593Smuzhiyun 		   1, 1, 0),
3315*4882a593Smuzhiyun 	SOC_SINGLE("IIR2 Band3 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL,
3316*4882a593Smuzhiyun 		   2, 1, 0),
3317*4882a593Smuzhiyun 	SOC_SINGLE("IIR2 Band4 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL,
3318*4882a593Smuzhiyun 		   3, 1, 0),
3319*4882a593Smuzhiyun 	SOC_SINGLE("IIR2 Band5 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL,
3320*4882a593Smuzhiyun 		   4, 1, 0),
3321*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR0 Band1", IIR0, BAND1),
3322*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR0 Band2", IIR0, BAND2),
3323*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR0 Band3", IIR0, BAND3),
3324*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR0 Band4", IIR0, BAND4),
3325*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR0 Band5", IIR0, BAND5),
3326*4882a593Smuzhiyun 
3327*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR1 Band1", IIR1, BAND1),
3328*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR1 Band2", IIR1, BAND2),
3329*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR1 Band3", IIR1, BAND3),
3330*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR1 Band4", IIR1, BAND4),
3331*4882a593Smuzhiyun 	WCD_IIR_FILTER_CTL("IIR1 Band5", IIR1, BAND5),
3332*4882a593Smuzhiyun 
3333*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
3334*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3335*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
3336*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3337*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
3338*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3339*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
3340*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3341*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
3342*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3343*4882a593Smuzhiyun 	SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
3344*4882a593Smuzhiyun 		       wcd934x_compander_get, wcd934x_compander_set),
3345*4882a593Smuzhiyun };
3346*4882a593Smuzhiyun 
wcd934x_codec_enable_int_port(struct wcd_slim_codec_dai_data * dai,struct snd_soc_component * component)3347*4882a593Smuzhiyun static void wcd934x_codec_enable_int_port(struct wcd_slim_codec_dai_data *dai,
3348*4882a593Smuzhiyun 					  struct snd_soc_component *component)
3349*4882a593Smuzhiyun {
3350*4882a593Smuzhiyun 	int port_num = 0;
3351*4882a593Smuzhiyun 	unsigned short reg = 0;
3352*4882a593Smuzhiyun 	unsigned int val = 0;
3353*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(component->dev);
3354*4882a593Smuzhiyun 	struct wcd934x_slim_ch *ch;
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun 	list_for_each_entry(ch, &dai->slim_ch_list, list) {
3357*4882a593Smuzhiyun 		if (ch->port >= WCD934X_RX_START) {
3358*4882a593Smuzhiyun 			port_num = ch->port - WCD934X_RX_START;
3359*4882a593Smuzhiyun 			reg = WCD934X_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
3360*4882a593Smuzhiyun 		} else {
3361*4882a593Smuzhiyun 			port_num = ch->port;
3362*4882a593Smuzhiyun 			reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
3363*4882a593Smuzhiyun 		}
3364*4882a593Smuzhiyun 
3365*4882a593Smuzhiyun 		regmap_read(wcd->if_regmap, reg, &val);
3366*4882a593Smuzhiyun 		if (!(val & BIT(port_num % 8)))
3367*4882a593Smuzhiyun 			regmap_write(wcd->if_regmap, reg,
3368*4882a593Smuzhiyun 				     val | BIT(port_num % 8));
3369*4882a593Smuzhiyun 	}
3370*4882a593Smuzhiyun }
3371*4882a593Smuzhiyun 
wcd934x_codec_enable_slim(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3372*4882a593Smuzhiyun static int wcd934x_codec_enable_slim(struct snd_soc_dapm_widget *w,
3373*4882a593Smuzhiyun 				     struct snd_kcontrol *kc, int event)
3374*4882a593Smuzhiyun {
3375*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3376*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = snd_soc_component_get_drvdata(comp);
3377*4882a593Smuzhiyun 	struct wcd_slim_codec_dai_data *dai = &wcd->dai[w->shift];
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	switch (event) {
3380*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3381*4882a593Smuzhiyun 		wcd934x_codec_enable_int_port(dai, comp);
3382*4882a593Smuzhiyun 		break;
3383*4882a593Smuzhiyun 	}
3384*4882a593Smuzhiyun 
3385*4882a593Smuzhiyun 	return 0;
3386*4882a593Smuzhiyun }
3387*4882a593Smuzhiyun 
wcd934x_codec_hd2_control(struct snd_soc_component * component,u16 interp_idx,int event)3388*4882a593Smuzhiyun static void wcd934x_codec_hd2_control(struct snd_soc_component *component,
3389*4882a593Smuzhiyun 				      u16 interp_idx, int event)
3390*4882a593Smuzhiyun {
3391*4882a593Smuzhiyun 	u16 hd2_scale_reg;
3392*4882a593Smuzhiyun 	u16 hd2_enable_reg = 0;
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 	switch (interp_idx) {
3395*4882a593Smuzhiyun 	case INTERP_HPHL:
3396*4882a593Smuzhiyun 		hd2_scale_reg = WCD934X_CDC_RX1_RX_PATH_SEC3;
3397*4882a593Smuzhiyun 		hd2_enable_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
3398*4882a593Smuzhiyun 		break;
3399*4882a593Smuzhiyun 	case INTERP_HPHR:
3400*4882a593Smuzhiyun 		hd2_scale_reg = WCD934X_CDC_RX2_RX_PATH_SEC3;
3401*4882a593Smuzhiyun 		hd2_enable_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
3402*4882a593Smuzhiyun 		break;
3403*4882a593Smuzhiyun 	default:
3404*4882a593Smuzhiyun 		return;
3405*4882a593Smuzhiyun 	}
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_ON(event)) {
3408*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, hd2_scale_reg,
3409*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_MASK,
3410*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_0P3125);
3411*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, hd2_enable_reg,
3412*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_CFG_HD2_EN_MASK,
3413*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_CFG_HD2_ENABLE);
3414*4882a593Smuzhiyun 	}
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_OFF(event)) {
3417*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, hd2_enable_reg,
3418*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_CFG_HD2_EN_MASK,
3419*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_CFG_HD2_DISABLE);
3420*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, hd2_scale_reg,
3421*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_MASK,
3422*4882a593Smuzhiyun 				      WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_0P0000);
3423*4882a593Smuzhiyun 	}
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun 
wcd934x_codec_hphdelay_lutbypass(struct snd_soc_component * comp,u16 interp_idx,int event)3426*4882a593Smuzhiyun static void wcd934x_codec_hphdelay_lutbypass(struct snd_soc_component *comp,
3427*4882a593Smuzhiyun 					     u16 interp_idx, int event)
3428*4882a593Smuzhiyun {
3429*4882a593Smuzhiyun 	u8 hph_dly_mask;
3430*4882a593Smuzhiyun 	u16 hph_lut_bypass_reg = 0;
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	switch (interp_idx) {
3433*4882a593Smuzhiyun 	case INTERP_HPHL:
3434*4882a593Smuzhiyun 		hph_dly_mask = 1;
3435*4882a593Smuzhiyun 		hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHL_COMP_LUT;
3436*4882a593Smuzhiyun 		break;
3437*4882a593Smuzhiyun 	case INTERP_HPHR:
3438*4882a593Smuzhiyun 		hph_dly_mask = 2;
3439*4882a593Smuzhiyun 		hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHR_COMP_LUT;
3440*4882a593Smuzhiyun 		break;
3441*4882a593Smuzhiyun 	default:
3442*4882a593Smuzhiyun 		return;
3443*4882a593Smuzhiyun 	}
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_ON(event)) {
3446*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_CLSH_TEST0,
3447*4882a593Smuzhiyun 					      hph_dly_mask, 0x0);
3448*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, hph_lut_bypass_reg,
3449*4882a593Smuzhiyun 					      WCD934X_HPH_LUT_BYPASS_MASK,
3450*4882a593Smuzhiyun 					      WCD934X_HPH_LUT_BYPASS_ENABLE);
3451*4882a593Smuzhiyun 	}
3452*4882a593Smuzhiyun 
3453*4882a593Smuzhiyun 	if (SND_SOC_DAPM_EVENT_OFF(event)) {
3454*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_CLSH_TEST0,
3455*4882a593Smuzhiyun 					      hph_dly_mask, hph_dly_mask);
3456*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, hph_lut_bypass_reg,
3457*4882a593Smuzhiyun 					      WCD934X_HPH_LUT_BYPASS_MASK,
3458*4882a593Smuzhiyun 					      WCD934X_HPH_LUT_BYPASS_DISABLE);
3459*4882a593Smuzhiyun 	}
3460*4882a593Smuzhiyun }
3461*4882a593Smuzhiyun 
wcd934x_config_compander(struct snd_soc_component * comp,int interp_n,int event)3462*4882a593Smuzhiyun static int wcd934x_config_compander(struct snd_soc_component *comp,
3463*4882a593Smuzhiyun 				    int interp_n, int event)
3464*4882a593Smuzhiyun {
3465*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
3466*4882a593Smuzhiyun 	int compander;
3467*4882a593Smuzhiyun 	u16 comp_ctl0_reg, rx_path_cfg0_reg;
3468*4882a593Smuzhiyun 
3469*4882a593Smuzhiyun 	/* EAR does not have compander */
3470*4882a593Smuzhiyun 	if (!interp_n)
3471*4882a593Smuzhiyun 		return 0;
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	compander = interp_n - 1;
3474*4882a593Smuzhiyun 	if (!wcd->comp_enabled[compander])
3475*4882a593Smuzhiyun 		return 0;
3476*4882a593Smuzhiyun 
3477*4882a593Smuzhiyun 	comp_ctl0_reg = WCD934X_CDC_COMPANDER1_CTL0 + (compander * 8);
3478*4882a593Smuzhiyun 	rx_path_cfg0_reg = WCD934X_CDC_RX1_RX_PATH_CFG0 + (compander * 20);
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	switch (event) {
3481*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3482*4882a593Smuzhiyun 		/* Enable Compander Clock */
3483*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3484*4882a593Smuzhiyun 					      WCD934X_COMP_CLK_EN_MASK,
3485*4882a593Smuzhiyun 					      WCD934X_COMP_CLK_ENABLE);
3486*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3487*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_MASK,
3488*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_ENABLE);
3489*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3490*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_MASK,
3491*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_DISABLE);
3492*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, rx_path_cfg0_reg,
3493*4882a593Smuzhiyun 					      WCD934X_HPH_CMP_EN_MASK,
3494*4882a593Smuzhiyun 					      WCD934X_HPH_CMP_ENABLE);
3495*4882a593Smuzhiyun 		break;
3496*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3497*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, rx_path_cfg0_reg,
3498*4882a593Smuzhiyun 					      WCD934X_HPH_CMP_EN_MASK,
3499*4882a593Smuzhiyun 					      WCD934X_HPH_CMP_DISABLE);
3500*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3501*4882a593Smuzhiyun 					      WCD934X_COMP_HALT_MASK,
3502*4882a593Smuzhiyun 					      WCD934X_COMP_HALT);
3503*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3504*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_MASK,
3505*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_ENABLE);
3506*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3507*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_MASK,
3508*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_DISABLE);
3509*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3510*4882a593Smuzhiyun 					      WCD934X_COMP_CLK_EN_MASK, 0x0);
3511*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, comp_ctl0_reg,
3512*4882a593Smuzhiyun 					      WCD934X_COMP_SOFT_RST_MASK, 0x0);
3513*4882a593Smuzhiyun 		break;
3514*4882a593Smuzhiyun 	}
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	return 0;
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun 
wcd934x_codec_enable_interp_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3519*4882a593Smuzhiyun static int wcd934x_codec_enable_interp_clk(struct snd_soc_dapm_widget *w,
3520*4882a593Smuzhiyun 					 struct snd_kcontrol *kc, int event)
3521*4882a593Smuzhiyun {
3522*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3523*4882a593Smuzhiyun 	int interp_idx = w->shift;
3524*4882a593Smuzhiyun 	u16 main_reg = WCD934X_CDC_RX0_RX_PATH_CTL + (interp_idx * 20);
3525*4882a593Smuzhiyun 
3526*4882a593Smuzhiyun 	switch (event) {
3527*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3528*4882a593Smuzhiyun 		/* Clk enable */
3529*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, main_reg,
3530*4882a593Smuzhiyun 					     WCD934X_RX_CLK_EN_MASK,
3531*4882a593Smuzhiyun 					     WCD934X_RX_CLK_ENABLE);
3532*4882a593Smuzhiyun 		wcd934x_codec_hd2_control(comp, interp_idx, event);
3533*4882a593Smuzhiyun 		wcd934x_codec_hphdelay_lutbypass(comp, interp_idx, event);
3534*4882a593Smuzhiyun 		wcd934x_config_compander(comp, interp_idx, event);
3535*4882a593Smuzhiyun 		break;
3536*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3537*4882a593Smuzhiyun 		wcd934x_config_compander(comp, interp_idx, event);
3538*4882a593Smuzhiyun 		wcd934x_codec_hphdelay_lutbypass(comp, interp_idx, event);
3539*4882a593Smuzhiyun 		wcd934x_codec_hd2_control(comp, interp_idx, event);
3540*4882a593Smuzhiyun 		/* Clk Disable */
3541*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, main_reg,
3542*4882a593Smuzhiyun 					     WCD934X_RX_CLK_EN_MASK, 0);
3543*4882a593Smuzhiyun 		/* Reset enable and disable */
3544*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, main_reg,
3545*4882a593Smuzhiyun 					      WCD934X_RX_RESET_MASK,
3546*4882a593Smuzhiyun 					      WCD934X_RX_RESET_ENABLE);
3547*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, main_reg,
3548*4882a593Smuzhiyun 					      WCD934X_RX_RESET_MASK,
3549*4882a593Smuzhiyun 					      WCD934X_RX_RESET_DISABLE);
3550*4882a593Smuzhiyun 		/* Reset rate to 48K*/
3551*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, main_reg,
3552*4882a593Smuzhiyun 					      WCD934X_RX_PCM_RATE_MASK,
3553*4882a593Smuzhiyun 					      WCD934X_RX_PCM_RATE_F_48K);
3554*4882a593Smuzhiyun 		break;
3555*4882a593Smuzhiyun 	}
3556*4882a593Smuzhiyun 
3557*4882a593Smuzhiyun 	return 0;
3558*4882a593Smuzhiyun }
3559*4882a593Smuzhiyun 
wcd934x_codec_enable_mix_path(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3560*4882a593Smuzhiyun static int wcd934x_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
3561*4882a593Smuzhiyun 					 struct snd_kcontrol *kc, int event)
3562*4882a593Smuzhiyun {
3563*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3564*4882a593Smuzhiyun 	int offset_val = 0;
3565*4882a593Smuzhiyun 	u16 gain_reg, mix_reg;
3566*4882a593Smuzhiyun 	int val = 0;
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 	gain_reg = WCD934X_CDC_RX0_RX_VOL_MIX_CTL +
3569*4882a593Smuzhiyun 					(w->shift * WCD934X_RX_PATH_CTL_OFFSET);
3570*4882a593Smuzhiyun 	mix_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
3571*4882a593Smuzhiyun 					(w->shift * WCD934X_RX_PATH_CTL_OFFSET);
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun 	switch (event) {
3574*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3575*4882a593Smuzhiyun 		/* Clk enable */
3576*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, mix_reg,
3577*4882a593Smuzhiyun 					      WCD934X_CDC_RX_MIX_CLK_EN_MASK,
3578*4882a593Smuzhiyun 					      WCD934X_CDC_RX_MIX_CLK_ENABLE);
3579*4882a593Smuzhiyun 		break;
3580*4882a593Smuzhiyun 
3581*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3582*4882a593Smuzhiyun 		val = snd_soc_component_read(comp, gain_reg);
3583*4882a593Smuzhiyun 		val += offset_val;
3584*4882a593Smuzhiyun 		snd_soc_component_write(comp, gain_reg, val);
3585*4882a593Smuzhiyun 		break;
3586*4882a593Smuzhiyun 	}
3587*4882a593Smuzhiyun 
3588*4882a593Smuzhiyun 	return 0;
3589*4882a593Smuzhiyun }
3590*4882a593Smuzhiyun 
wcd934x_codec_set_iir_gain(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3591*4882a593Smuzhiyun static int wcd934x_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
3592*4882a593Smuzhiyun 				      struct snd_kcontrol *kcontrol, int event)
3593*4882a593Smuzhiyun {
3594*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3595*4882a593Smuzhiyun 	int reg = w->reg;
3596*4882a593Smuzhiyun 
3597*4882a593Smuzhiyun 	switch (event) {
3598*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3599*4882a593Smuzhiyun 		/* B1 GAIN */
3600*4882a593Smuzhiyun 		snd_soc_component_write(comp, reg,
3601*4882a593Smuzhiyun 					snd_soc_component_read(comp, reg));
3602*4882a593Smuzhiyun 		/* B2 GAIN */
3603*4882a593Smuzhiyun 		reg++;
3604*4882a593Smuzhiyun 		snd_soc_component_write(comp, reg,
3605*4882a593Smuzhiyun 					snd_soc_component_read(comp, reg));
3606*4882a593Smuzhiyun 		/* B3 GAIN */
3607*4882a593Smuzhiyun 		reg++;
3608*4882a593Smuzhiyun 		snd_soc_component_write(comp, reg,
3609*4882a593Smuzhiyun 					snd_soc_component_read(comp, reg));
3610*4882a593Smuzhiyun 		/* B4 GAIN */
3611*4882a593Smuzhiyun 		reg++;
3612*4882a593Smuzhiyun 		snd_soc_component_write(comp, reg,
3613*4882a593Smuzhiyun 					snd_soc_component_read(comp, reg));
3614*4882a593Smuzhiyun 		/* B5 GAIN */
3615*4882a593Smuzhiyun 		reg++;
3616*4882a593Smuzhiyun 		snd_soc_component_write(comp, reg,
3617*4882a593Smuzhiyun 					snd_soc_component_read(comp, reg));
3618*4882a593Smuzhiyun 		break;
3619*4882a593Smuzhiyun 	default:
3620*4882a593Smuzhiyun 		break;
3621*4882a593Smuzhiyun 	}
3622*4882a593Smuzhiyun 	return 0;
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun 
wcd934x_codec_enable_main_path(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3625*4882a593Smuzhiyun static int wcd934x_codec_enable_main_path(struct snd_soc_dapm_widget *w,
3626*4882a593Smuzhiyun 					  struct snd_kcontrol *kcontrol,
3627*4882a593Smuzhiyun 					  int event)
3628*4882a593Smuzhiyun {
3629*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3630*4882a593Smuzhiyun 	u16 gain_reg;
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun 	gain_reg = WCD934X_CDC_RX0_RX_VOL_CTL + (w->shift *
3633*4882a593Smuzhiyun 						 WCD934X_RX_PATH_CTL_OFFSET);
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 	switch (event) {
3636*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3637*4882a593Smuzhiyun 		snd_soc_component_write(comp, gain_reg,
3638*4882a593Smuzhiyun 				snd_soc_component_read(comp, gain_reg));
3639*4882a593Smuzhiyun 		break;
3640*4882a593Smuzhiyun 	}
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun 	return 0;
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun 
wcd934x_codec_ear_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3645*4882a593Smuzhiyun static int wcd934x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
3646*4882a593Smuzhiyun 				       struct snd_kcontrol *kc, int event)
3647*4882a593Smuzhiyun {
3648*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3649*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
3650*4882a593Smuzhiyun 
3651*4882a593Smuzhiyun 	switch (event) {
3652*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3653*4882a593Smuzhiyun 		/* Disable AutoChop timer during power up */
3654*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3655*4882a593Smuzhiyun 				      WCD934X_HPH_NEW_INT_HPH_TIMER1,
3656*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK, 0x0);
3657*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3658*4882a593Smuzhiyun 					WCD_CLSH_STATE_EAR, CLS_H_NORMAL);
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		break;
3661*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3662*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3663*4882a593Smuzhiyun 					WCD_CLSH_STATE_EAR, CLS_H_NORMAL);
3664*4882a593Smuzhiyun 		break;
3665*4882a593Smuzhiyun 	}
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	return 0;
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun 
wcd934x_codec_hphl_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3670*4882a593Smuzhiyun static int wcd934x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
3671*4882a593Smuzhiyun 					struct snd_kcontrol *kcontrol,
3672*4882a593Smuzhiyun 					int event)
3673*4882a593Smuzhiyun {
3674*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3675*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
3676*4882a593Smuzhiyun 	int hph_mode = wcd->hph_mode;
3677*4882a593Smuzhiyun 	u8 dem_inp;
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 	switch (event) {
3680*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3681*4882a593Smuzhiyun 		/* Read DEM INP Select */
3682*4882a593Smuzhiyun 		dem_inp = snd_soc_component_read(comp,
3683*4882a593Smuzhiyun 				   WCD934X_CDC_RX1_RX_PATH_SEC0) & 0x03;
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 		if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
3686*4882a593Smuzhiyun 		     (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
3687*4882a593Smuzhiyun 			return -EINVAL;
3688*4882a593Smuzhiyun 		}
3689*4882a593Smuzhiyun 		if (hph_mode != CLS_H_LP)
3690*4882a593Smuzhiyun 			/* Ripple freq control enable */
3691*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp,
3692*4882a593Smuzhiyun 					WCD934X_SIDO_NEW_VOUT_D_FREQ2,
3693*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_EN_MASK,
3694*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_ENABLE);
3695*4882a593Smuzhiyun 		/* Disable AutoChop timer during power up */
3696*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3697*4882a593Smuzhiyun 				      WCD934X_HPH_NEW_INT_HPH_TIMER1,
3698*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK, 0x0);
3699*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3700*4882a593Smuzhiyun 					WCD_CLSH_STATE_HPHL, hph_mode);
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 		break;
3703*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3704*4882a593Smuzhiyun 		/* 1000us required as per HW requirement */
3705*4882a593Smuzhiyun 		usleep_range(1000, 1100);
3706*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3707*4882a593Smuzhiyun 					WCD_CLSH_STATE_HPHL, hph_mode);
3708*4882a593Smuzhiyun 		if (hph_mode != CLS_H_LP)
3709*4882a593Smuzhiyun 			/* Ripple freq control disable */
3710*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp,
3711*4882a593Smuzhiyun 					WCD934X_SIDO_NEW_VOUT_D_FREQ2,
3712*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_EN_MASK, 0x0);
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 		break;
3715*4882a593Smuzhiyun 	default:
3716*4882a593Smuzhiyun 		break;
3717*4882a593Smuzhiyun 	}
3718*4882a593Smuzhiyun 
3719*4882a593Smuzhiyun 	return 0;
3720*4882a593Smuzhiyun }
3721*4882a593Smuzhiyun 
wcd934x_codec_hphr_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3722*4882a593Smuzhiyun static int wcd934x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
3723*4882a593Smuzhiyun 					struct snd_kcontrol *kcontrol,
3724*4882a593Smuzhiyun 					int event)
3725*4882a593Smuzhiyun {
3726*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3727*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
3728*4882a593Smuzhiyun 	int hph_mode = wcd->hph_mode;
3729*4882a593Smuzhiyun 	u8 dem_inp;
3730*4882a593Smuzhiyun 
3731*4882a593Smuzhiyun 	switch (event) {
3732*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3733*4882a593Smuzhiyun 		dem_inp = snd_soc_component_read(comp,
3734*4882a593Smuzhiyun 					WCD934X_CDC_RX2_RX_PATH_SEC0) & 0x03;
3735*4882a593Smuzhiyun 		if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
3736*4882a593Smuzhiyun 		     (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
3737*4882a593Smuzhiyun 			return -EINVAL;
3738*4882a593Smuzhiyun 		}
3739*4882a593Smuzhiyun 		if (hph_mode != CLS_H_LP)
3740*4882a593Smuzhiyun 			/* Ripple freq control enable */
3741*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp,
3742*4882a593Smuzhiyun 					WCD934X_SIDO_NEW_VOUT_D_FREQ2,
3743*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_EN_MASK,
3744*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_ENABLE);
3745*4882a593Smuzhiyun 		/* Disable AutoChop timer during power up */
3746*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3747*4882a593Smuzhiyun 				      WCD934X_HPH_NEW_INT_HPH_TIMER1,
3748*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK, 0x0);
3749*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3750*4882a593Smuzhiyun 					WCD_CLSH_STATE_HPHR,
3751*4882a593Smuzhiyun 			     hph_mode);
3752*4882a593Smuzhiyun 		break;
3753*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3754*4882a593Smuzhiyun 		/* 1000us required as per HW requirement */
3755*4882a593Smuzhiyun 		usleep_range(1000, 1100);
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3758*4882a593Smuzhiyun 					WCD_CLSH_STATE_HPHR, hph_mode);
3759*4882a593Smuzhiyun 		if (hph_mode != CLS_H_LP)
3760*4882a593Smuzhiyun 			/* Ripple freq control disable */
3761*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp,
3762*4882a593Smuzhiyun 					WCD934X_SIDO_NEW_VOUT_D_FREQ2,
3763*4882a593Smuzhiyun 					WCD934X_SIDO_RIPPLE_FREQ_EN_MASK, 0x0);
3764*4882a593Smuzhiyun 		break;
3765*4882a593Smuzhiyun 	default:
3766*4882a593Smuzhiyun 		break;
3767*4882a593Smuzhiyun 	}
3768*4882a593Smuzhiyun 
3769*4882a593Smuzhiyun 	return 0;
3770*4882a593Smuzhiyun }
3771*4882a593Smuzhiyun 
wcd934x_codec_lineout_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3772*4882a593Smuzhiyun static int wcd934x_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
3773*4882a593Smuzhiyun 					   struct snd_kcontrol *kc, int event)
3774*4882a593Smuzhiyun {
3775*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3776*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
3777*4882a593Smuzhiyun 
3778*4882a593Smuzhiyun 	switch (event) {
3779*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3780*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3781*4882a593Smuzhiyun 					WCD_CLSH_STATE_LO, CLS_AB);
3782*4882a593Smuzhiyun 		break;
3783*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3784*4882a593Smuzhiyun 		wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3785*4882a593Smuzhiyun 					WCD_CLSH_STATE_LO, CLS_AB);
3786*4882a593Smuzhiyun 		break;
3787*4882a593Smuzhiyun 	}
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun 	return 0;
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun 
wcd934x_codec_enable_hphl_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3792*4882a593Smuzhiyun static int wcd934x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
3793*4882a593Smuzhiyun 					struct snd_kcontrol *kcontrol,
3794*4882a593Smuzhiyun 					int event)
3795*4882a593Smuzhiyun {
3796*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 	switch (event) {
3799*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3800*4882a593Smuzhiyun 		/*
3801*4882a593Smuzhiyun 		 * 7ms sleep is required after PA is enabled as per
3802*4882a593Smuzhiyun 		 * HW requirement. If compander is disabled, then
3803*4882a593Smuzhiyun 		 * 20ms delay is needed.
3804*4882a593Smuzhiyun 		 */
3805*4882a593Smuzhiyun 		usleep_range(20000, 20100);
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_L_TEST,
3808*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_MASK,
3809*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_ENABLE);
3810*4882a593Smuzhiyun 		/* Remove Mute on primary path */
3811*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_RX1_RX_PATH_CTL,
3812*4882a593Smuzhiyun 				      WCD934X_RX_PATH_PGA_MUTE_EN_MASK,
3813*4882a593Smuzhiyun 				      0);
3814*4882a593Smuzhiyun 		/* Enable GM3 boost */
3815*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_CNP_WG_CTL,
3816*4882a593Smuzhiyun 					      WCD934X_HPH_GM3_BOOST_EN_MASK,
3817*4882a593Smuzhiyun 					      WCD934X_HPH_GM3_BOOST_ENABLE);
3818*4882a593Smuzhiyun 		/* Enable AutoChop timer at the end of power up */
3819*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3820*4882a593Smuzhiyun 				      WCD934X_HPH_NEW_INT_HPH_TIMER1,
3821*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK,
3822*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_ENABLE);
3823*4882a593Smuzhiyun 		/* Remove mix path mute */
3824*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3825*4882a593Smuzhiyun 				WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
3826*4882a593Smuzhiyun 				WCD934X_CDC_RX_PGA_MUTE_EN_MASK, 0x00);
3827*4882a593Smuzhiyun 		break;
3828*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
3829*4882a593Smuzhiyun 		/* Enable DSD Mute before PA disable */
3830*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_L_TEST,
3831*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_MASK,
3832*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_DISABLE);
3833*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_RX1_RX_PATH_CTL,
3834*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_EN_MASK,
3835*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_ENABLE);
3836*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3837*4882a593Smuzhiyun 					      WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
3838*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_EN_MASK,
3839*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_ENABLE);
3840*4882a593Smuzhiyun 		break;
3841*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3842*4882a593Smuzhiyun 		/*
3843*4882a593Smuzhiyun 		 * 5ms sleep is required after PA disable. If compander is
3844*4882a593Smuzhiyun 		 * disabled, then 20ms delay is needed after PA disable.
3845*4882a593Smuzhiyun 		 */
3846*4882a593Smuzhiyun 		usleep_range(20000, 20100);
3847*4882a593Smuzhiyun 		break;
3848*4882a593Smuzhiyun 	}
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun 	return 0;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun 
wcd934x_codec_enable_hphr_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3853*4882a593Smuzhiyun static int wcd934x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
3854*4882a593Smuzhiyun 					struct snd_kcontrol *kcontrol,
3855*4882a593Smuzhiyun 					int event)
3856*4882a593Smuzhiyun {
3857*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	switch (event) {
3860*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3861*4882a593Smuzhiyun 		/*
3862*4882a593Smuzhiyun 		 * 7ms sleep is required after PA is enabled as per
3863*4882a593Smuzhiyun 		 * HW requirement. If compander is disabled, then
3864*4882a593Smuzhiyun 		 * 20ms delay is needed.
3865*4882a593Smuzhiyun 		 */
3866*4882a593Smuzhiyun 		usleep_range(20000, 20100);
3867*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_R_TEST,
3868*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_MASK,
3869*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_ENABLE);
3870*4882a593Smuzhiyun 		/* Remove mute */
3871*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_RX2_RX_PATH_CTL,
3872*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_EN_MASK,
3873*4882a593Smuzhiyun 					      0);
3874*4882a593Smuzhiyun 		/* Enable GM3 boost */
3875*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_CNP_WG_CTL,
3876*4882a593Smuzhiyun 					      WCD934X_HPH_GM3_BOOST_EN_MASK,
3877*4882a593Smuzhiyun 					      WCD934X_HPH_GM3_BOOST_ENABLE);
3878*4882a593Smuzhiyun 		/* Enable AutoChop timer at the end of power up */
3879*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3880*4882a593Smuzhiyun 				      WCD934X_HPH_NEW_INT_HPH_TIMER1,
3881*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK,
3882*4882a593Smuzhiyun 				      WCD934X_HPH_AUTOCHOP_TIMER_ENABLE);
3883*4882a593Smuzhiyun 		/* Remove mix path mute if it is enabled */
3884*4882a593Smuzhiyun 		if ((snd_soc_component_read(comp,
3885*4882a593Smuzhiyun 				      WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) & 0x10)
3886*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp,
3887*4882a593Smuzhiyun 					      WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
3888*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PGA_MUTE_EN_MASK,
3889*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PGA_MUTE_DISABLE);
3890*4882a593Smuzhiyun 		break;
3891*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
3892*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_HPH_R_TEST,
3893*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_MASK,
3894*4882a593Smuzhiyun 					      WCD934X_HPH_OCP_DET_DISABLE);
3895*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_CDC_RX2_RX_PATH_CTL,
3896*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_EN_MASK,
3897*4882a593Smuzhiyun 					      WCD934X_RX_PATH_PGA_MUTE_ENABLE);
3898*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp,
3899*4882a593Smuzhiyun 					      WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
3900*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PGA_MUTE_EN_MASK,
3901*4882a593Smuzhiyun 					      WCD934X_CDC_RX_PGA_MUTE_ENABLE);
3902*4882a593Smuzhiyun 		break;
3903*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
3904*4882a593Smuzhiyun 		/*
3905*4882a593Smuzhiyun 		 * 5ms sleep is required after PA disable. If compander is
3906*4882a593Smuzhiyun 		 * disabled, then 20ms delay is needed after PA disable.
3907*4882a593Smuzhiyun 		 */
3908*4882a593Smuzhiyun 		usleep_range(20000, 20100);
3909*4882a593Smuzhiyun 		break;
3910*4882a593Smuzhiyun 	}
3911*4882a593Smuzhiyun 
3912*4882a593Smuzhiyun 	return 0;
3913*4882a593Smuzhiyun }
3914*4882a593Smuzhiyun 
wcd934x_get_dmic_sample_rate(struct snd_soc_component * comp,unsigned int dmic,struct wcd934x_codec * wcd)3915*4882a593Smuzhiyun static u32 wcd934x_get_dmic_sample_rate(struct snd_soc_component *comp,
3916*4882a593Smuzhiyun 					unsigned int dmic,
3917*4882a593Smuzhiyun 				      struct wcd934x_codec *wcd)
3918*4882a593Smuzhiyun {
3919*4882a593Smuzhiyun 	u8 tx_stream_fs;
3920*4882a593Smuzhiyun 	u8 adc_mux_index = 0, adc_mux_sel = 0;
3921*4882a593Smuzhiyun 	bool dec_found = false;
3922*4882a593Smuzhiyun 	u16 adc_mux_ctl_reg, tx_fs_reg;
3923*4882a593Smuzhiyun 	u32 dmic_fs;
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	while (!dec_found && adc_mux_index < WCD934X_MAX_VALID_ADC_MUX) {
3926*4882a593Smuzhiyun 		if (adc_mux_index < 4) {
3927*4882a593Smuzhiyun 			adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
3928*4882a593Smuzhiyun 						(adc_mux_index * 2);
3929*4882a593Smuzhiyun 		} else if (adc_mux_index < WCD934X_INVALID_ADC_MUX) {
3930*4882a593Smuzhiyun 			adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3931*4882a593Smuzhiyun 						adc_mux_index - 4;
3932*4882a593Smuzhiyun 		} else if (adc_mux_index == WCD934X_INVALID_ADC_MUX) {
3933*4882a593Smuzhiyun 			++adc_mux_index;
3934*4882a593Smuzhiyun 			continue;
3935*4882a593Smuzhiyun 		}
3936*4882a593Smuzhiyun 		adc_mux_sel = ((snd_soc_component_read(comp, adc_mux_ctl_reg)
3937*4882a593Smuzhiyun 			       & 0xF8) >> 3) - 1;
3938*4882a593Smuzhiyun 
3939*4882a593Smuzhiyun 		if (adc_mux_sel == dmic) {
3940*4882a593Smuzhiyun 			dec_found = true;
3941*4882a593Smuzhiyun 			break;
3942*4882a593Smuzhiyun 		}
3943*4882a593Smuzhiyun 
3944*4882a593Smuzhiyun 		++adc_mux_index;
3945*4882a593Smuzhiyun 	}
3946*4882a593Smuzhiyun 
3947*4882a593Smuzhiyun 	if (dec_found && adc_mux_index <= 8) {
3948*4882a593Smuzhiyun 		tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
3949*4882a593Smuzhiyun 		tx_stream_fs = snd_soc_component_read(comp, tx_fs_reg) & 0x0F;
3950*4882a593Smuzhiyun 		if (tx_stream_fs <= 4)  {
3951*4882a593Smuzhiyun 			if (wcd->dmic_sample_rate <=
3952*4882a593Smuzhiyun 					WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ)
3953*4882a593Smuzhiyun 				dmic_fs = wcd->dmic_sample_rate;
3954*4882a593Smuzhiyun 			else
3955*4882a593Smuzhiyun 				dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ;
3956*4882a593Smuzhiyun 		} else
3957*4882a593Smuzhiyun 			dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
3958*4882a593Smuzhiyun 	} else {
3959*4882a593Smuzhiyun 		dmic_fs = wcd->dmic_sample_rate;
3960*4882a593Smuzhiyun 	}
3961*4882a593Smuzhiyun 
3962*4882a593Smuzhiyun 	return dmic_fs;
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun 
wcd934x_get_dmic_clk_val(struct snd_soc_component * comp,u32 mclk_rate,u32 dmic_clk_rate)3965*4882a593Smuzhiyun static u8 wcd934x_get_dmic_clk_val(struct snd_soc_component *comp,
3966*4882a593Smuzhiyun 				   u32 mclk_rate, u32 dmic_clk_rate)
3967*4882a593Smuzhiyun {
3968*4882a593Smuzhiyun 	u32 div_factor;
3969*4882a593Smuzhiyun 	u8 dmic_ctl_val;
3970*4882a593Smuzhiyun 
3971*4882a593Smuzhiyun 	/* Default value to return in case of error */
3972*4882a593Smuzhiyun 	if (mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
3973*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
3974*4882a593Smuzhiyun 	else
3975*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
3976*4882a593Smuzhiyun 
3977*4882a593Smuzhiyun 	if (dmic_clk_rate == 0) {
3978*4882a593Smuzhiyun 		dev_err(comp->dev,
3979*4882a593Smuzhiyun 			"%s: dmic_sample_rate cannot be 0\n",
3980*4882a593Smuzhiyun 			__func__);
3981*4882a593Smuzhiyun 		goto done;
3982*4882a593Smuzhiyun 	}
3983*4882a593Smuzhiyun 
3984*4882a593Smuzhiyun 	div_factor = mclk_rate / dmic_clk_rate;
3985*4882a593Smuzhiyun 	switch (div_factor) {
3986*4882a593Smuzhiyun 	case 2:
3987*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
3988*4882a593Smuzhiyun 		break;
3989*4882a593Smuzhiyun 	case 3:
3990*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
3991*4882a593Smuzhiyun 		break;
3992*4882a593Smuzhiyun 	case 4:
3993*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_4;
3994*4882a593Smuzhiyun 		break;
3995*4882a593Smuzhiyun 	case 6:
3996*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_6;
3997*4882a593Smuzhiyun 		break;
3998*4882a593Smuzhiyun 	case 8:
3999*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_8;
4000*4882a593Smuzhiyun 		break;
4001*4882a593Smuzhiyun 	case 16:
4002*4882a593Smuzhiyun 		dmic_ctl_val = WCD934X_DMIC_CLK_DIV_16;
4003*4882a593Smuzhiyun 		break;
4004*4882a593Smuzhiyun 	default:
4005*4882a593Smuzhiyun 		dev_err(comp->dev,
4006*4882a593Smuzhiyun 			"%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
4007*4882a593Smuzhiyun 			__func__, div_factor, mclk_rate, dmic_clk_rate);
4008*4882a593Smuzhiyun 		break;
4009*4882a593Smuzhiyun 	}
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun done:
4012*4882a593Smuzhiyun 	return dmic_ctl_val;
4013*4882a593Smuzhiyun }
4014*4882a593Smuzhiyun 
wcd934x_codec_enable_dmic(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)4015*4882a593Smuzhiyun static int wcd934x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
4016*4882a593Smuzhiyun 				     struct snd_kcontrol *kcontrol, int event)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
4019*4882a593Smuzhiyun 	struct wcd934x_codec *wcd = dev_get_drvdata(comp->dev);
4020*4882a593Smuzhiyun 	u8  dmic_clk_en = 0x01;
4021*4882a593Smuzhiyun 	u16 dmic_clk_reg;
4022*4882a593Smuzhiyun 	s32 *dmic_clk_cnt;
4023*4882a593Smuzhiyun 	u8 dmic_rate_val, dmic_rate_shift = 1;
4024*4882a593Smuzhiyun 	unsigned int dmic;
4025*4882a593Smuzhiyun 	u32 dmic_sample_rate;
4026*4882a593Smuzhiyun 	int ret;
4027*4882a593Smuzhiyun 	char *wname;
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun 	wname = strpbrk(w->name, "012345");
4030*4882a593Smuzhiyun 	if (!wname) {
4031*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: widget not found\n", __func__);
4032*4882a593Smuzhiyun 		return -EINVAL;
4033*4882a593Smuzhiyun 	}
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun 	ret = kstrtouint(wname, 10, &dmic);
4036*4882a593Smuzhiyun 	if (ret < 0) {
4037*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: Invalid DMIC line on the codec\n",
4038*4882a593Smuzhiyun 			__func__);
4039*4882a593Smuzhiyun 		return -EINVAL;
4040*4882a593Smuzhiyun 	}
4041*4882a593Smuzhiyun 
4042*4882a593Smuzhiyun 	switch (dmic) {
4043*4882a593Smuzhiyun 	case 0:
4044*4882a593Smuzhiyun 	case 1:
4045*4882a593Smuzhiyun 		dmic_clk_cnt = &wcd->dmic_0_1_clk_cnt;
4046*4882a593Smuzhiyun 		dmic_clk_reg = WCD934X_CPE_SS_DMIC0_CTL;
4047*4882a593Smuzhiyun 		break;
4048*4882a593Smuzhiyun 	case 2:
4049*4882a593Smuzhiyun 	case 3:
4050*4882a593Smuzhiyun 		dmic_clk_cnt = &wcd->dmic_2_3_clk_cnt;
4051*4882a593Smuzhiyun 		dmic_clk_reg = WCD934X_CPE_SS_DMIC1_CTL;
4052*4882a593Smuzhiyun 		break;
4053*4882a593Smuzhiyun 	case 4:
4054*4882a593Smuzhiyun 	case 5:
4055*4882a593Smuzhiyun 		dmic_clk_cnt = &wcd->dmic_4_5_clk_cnt;
4056*4882a593Smuzhiyun 		dmic_clk_reg = WCD934X_CPE_SS_DMIC2_CTL;
4057*4882a593Smuzhiyun 		break;
4058*4882a593Smuzhiyun 	default:
4059*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: Invalid DMIC Selection\n",
4060*4882a593Smuzhiyun 			__func__);
4061*4882a593Smuzhiyun 		return -EINVAL;
4062*4882a593Smuzhiyun 	}
4063*4882a593Smuzhiyun 
4064*4882a593Smuzhiyun 	switch (event) {
4065*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
4066*4882a593Smuzhiyun 		dmic_sample_rate = wcd934x_get_dmic_sample_rate(comp, dmic,
4067*4882a593Smuzhiyun 								wcd);
4068*4882a593Smuzhiyun 		dmic_rate_val = wcd934x_get_dmic_clk_val(comp, wcd->rate,
4069*4882a593Smuzhiyun 							 dmic_sample_rate);
4070*4882a593Smuzhiyun 		(*dmic_clk_cnt)++;
4071*4882a593Smuzhiyun 		if (*dmic_clk_cnt == 1) {
4072*4882a593Smuzhiyun 			dmic_rate_val = dmic_rate_val << dmic_rate_shift;
4073*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dmic_clk_reg,
4074*4882a593Smuzhiyun 						      WCD934X_DMIC_RATE_MASK,
4075*4882a593Smuzhiyun 						      dmic_rate_val);
4076*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dmic_clk_reg,
4077*4882a593Smuzhiyun 						      dmic_clk_en, dmic_clk_en);
4078*4882a593Smuzhiyun 		}
4079*4882a593Smuzhiyun 
4080*4882a593Smuzhiyun 		break;
4081*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
4082*4882a593Smuzhiyun 		(*dmic_clk_cnt)--;
4083*4882a593Smuzhiyun 		if (*dmic_clk_cnt == 0)
4084*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dmic_clk_reg,
4085*4882a593Smuzhiyun 						      dmic_clk_en, 0);
4086*4882a593Smuzhiyun 		break;
4087*4882a593Smuzhiyun 	}
4088*4882a593Smuzhiyun 
4089*4882a593Smuzhiyun 	return 0;
4090*4882a593Smuzhiyun }
4091*4882a593Smuzhiyun 
wcd934x_codec_find_amic_input(struct snd_soc_component * comp,int adc_mux_n)4092*4882a593Smuzhiyun static int wcd934x_codec_find_amic_input(struct snd_soc_component *comp,
4093*4882a593Smuzhiyun 					 int adc_mux_n)
4094*4882a593Smuzhiyun {
4095*4882a593Smuzhiyun 	u16 mask, shift, adc_mux_in_reg;
4096*4882a593Smuzhiyun 	u16 amic_mux_sel_reg;
4097*4882a593Smuzhiyun 	bool is_amic;
4098*4882a593Smuzhiyun 
4099*4882a593Smuzhiyun 	if (adc_mux_n < 0 || adc_mux_n > WCD934X_MAX_VALID_ADC_MUX ||
4100*4882a593Smuzhiyun 	    adc_mux_n == WCD934X_INVALID_ADC_MUX)
4101*4882a593Smuzhiyun 		return 0;
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun 	if (adc_mux_n < 3) {
4104*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
4105*4882a593Smuzhiyun 				 adc_mux_n;
4106*4882a593Smuzhiyun 		mask = 0x03;
4107*4882a593Smuzhiyun 		shift = 0;
4108*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
4109*4882a593Smuzhiyun 				   2 * adc_mux_n;
4110*4882a593Smuzhiyun 	} else if (adc_mux_n < 4) {
4111*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
4112*4882a593Smuzhiyun 		mask = 0x03;
4113*4882a593Smuzhiyun 		shift = 0;
4114*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
4115*4882a593Smuzhiyun 				   2 * adc_mux_n;
4116*4882a593Smuzhiyun 	} else if (adc_mux_n < 7) {
4117*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
4118*4882a593Smuzhiyun 				 (adc_mux_n - 4);
4119*4882a593Smuzhiyun 		mask = 0x0C;
4120*4882a593Smuzhiyun 		shift = 2;
4121*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4122*4882a593Smuzhiyun 				   adc_mux_n - 4;
4123*4882a593Smuzhiyun 	} else if (adc_mux_n < 8) {
4124*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
4125*4882a593Smuzhiyun 		mask = 0x0C;
4126*4882a593Smuzhiyun 		shift = 2;
4127*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4128*4882a593Smuzhiyun 				   adc_mux_n - 4;
4129*4882a593Smuzhiyun 	} else if (adc_mux_n < 12) {
4130*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
4131*4882a593Smuzhiyun 				 ((adc_mux_n == 8) ? (adc_mux_n - 8) :
4132*4882a593Smuzhiyun 				  (adc_mux_n - 9));
4133*4882a593Smuzhiyun 		mask = 0x30;
4134*4882a593Smuzhiyun 		shift = 4;
4135*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4136*4882a593Smuzhiyun 				   adc_mux_n - 4;
4137*4882a593Smuzhiyun 	} else if (adc_mux_n < 13) {
4138*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
4139*4882a593Smuzhiyun 		mask = 0x30;
4140*4882a593Smuzhiyun 		shift = 4;
4141*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4142*4882a593Smuzhiyun 				   adc_mux_n - 4;
4143*4882a593Smuzhiyun 	} else {
4144*4882a593Smuzhiyun 		adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1;
4145*4882a593Smuzhiyun 		mask = 0xC0;
4146*4882a593Smuzhiyun 		shift = 6;
4147*4882a593Smuzhiyun 		amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4148*4882a593Smuzhiyun 				   adc_mux_n - 4;
4149*4882a593Smuzhiyun 	}
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun 	is_amic = (((snd_soc_component_read(comp, adc_mux_in_reg)
4152*4882a593Smuzhiyun 		     & mask) >> shift) == 1);
4153*4882a593Smuzhiyun 	if (!is_amic)
4154*4882a593Smuzhiyun 		return 0;
4155*4882a593Smuzhiyun 
4156*4882a593Smuzhiyun 	return snd_soc_component_read(comp, amic_mux_sel_reg) & 0x07;
4157*4882a593Smuzhiyun }
4158*4882a593Smuzhiyun 
wcd934x_codec_get_amic_pwlvl_reg(struct snd_soc_component * comp,int amic)4159*4882a593Smuzhiyun static u16 wcd934x_codec_get_amic_pwlvl_reg(struct snd_soc_component *comp,
4160*4882a593Smuzhiyun 					    int amic)
4161*4882a593Smuzhiyun {
4162*4882a593Smuzhiyun 	u16 pwr_level_reg = 0;
4163*4882a593Smuzhiyun 
4164*4882a593Smuzhiyun 	switch (amic) {
4165*4882a593Smuzhiyun 	case 1:
4166*4882a593Smuzhiyun 	case 2:
4167*4882a593Smuzhiyun 		pwr_level_reg = WCD934X_ANA_AMIC1;
4168*4882a593Smuzhiyun 		break;
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 	case 3:
4171*4882a593Smuzhiyun 	case 4:
4172*4882a593Smuzhiyun 		pwr_level_reg = WCD934X_ANA_AMIC3;
4173*4882a593Smuzhiyun 		break;
4174*4882a593Smuzhiyun 	default:
4175*4882a593Smuzhiyun 		break;
4176*4882a593Smuzhiyun 	}
4177*4882a593Smuzhiyun 
4178*4882a593Smuzhiyun 	return pwr_level_reg;
4179*4882a593Smuzhiyun }
4180*4882a593Smuzhiyun 
wcd934x_codec_enable_dec(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)4181*4882a593Smuzhiyun static int wcd934x_codec_enable_dec(struct snd_soc_dapm_widget *w,
4182*4882a593Smuzhiyun 				    struct snd_kcontrol *kcontrol, int event)
4183*4882a593Smuzhiyun {
4184*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
4185*4882a593Smuzhiyun 	unsigned int decimator;
4186*4882a593Smuzhiyun 	char *dec_adc_mux_name = NULL;
4187*4882a593Smuzhiyun 	char *widget_name = NULL;
4188*4882a593Smuzhiyun 	char *wname;
4189*4882a593Smuzhiyun 	int ret = 0, amic_n;
4190*4882a593Smuzhiyun 	u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
4191*4882a593Smuzhiyun 	u16 tx_gain_ctl_reg;
4192*4882a593Smuzhiyun 	char *dec;
4193*4882a593Smuzhiyun 	u8 hpf_coff_freq;
4194*4882a593Smuzhiyun 
4195*4882a593Smuzhiyun 	widget_name = kstrndup(w->name, 15, GFP_KERNEL);
4196*4882a593Smuzhiyun 	if (!widget_name)
4197*4882a593Smuzhiyun 		return -ENOMEM;
4198*4882a593Smuzhiyun 
4199*4882a593Smuzhiyun 	wname = widget_name;
4200*4882a593Smuzhiyun 	dec_adc_mux_name = strsep(&widget_name, " ");
4201*4882a593Smuzhiyun 	if (!dec_adc_mux_name) {
4202*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: Invalid decimator = %s\n",
4203*4882a593Smuzhiyun 			__func__, w->name);
4204*4882a593Smuzhiyun 		ret =  -EINVAL;
4205*4882a593Smuzhiyun 		goto out;
4206*4882a593Smuzhiyun 	}
4207*4882a593Smuzhiyun 	dec_adc_mux_name = widget_name;
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun 	dec = strpbrk(dec_adc_mux_name, "012345678");
4210*4882a593Smuzhiyun 	if (!dec) {
4211*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: decimator index not found\n",
4212*4882a593Smuzhiyun 			__func__);
4213*4882a593Smuzhiyun 		ret =  -EINVAL;
4214*4882a593Smuzhiyun 		goto out;
4215*4882a593Smuzhiyun 	}
4216*4882a593Smuzhiyun 
4217*4882a593Smuzhiyun 	ret = kstrtouint(dec, 10, &decimator);
4218*4882a593Smuzhiyun 	if (ret < 0) {
4219*4882a593Smuzhiyun 		dev_err(comp->dev, "%s: Invalid decimator = %s\n",
4220*4882a593Smuzhiyun 			__func__, wname);
4221*4882a593Smuzhiyun 		ret =  -EINVAL;
4222*4882a593Smuzhiyun 		goto out;
4223*4882a593Smuzhiyun 	}
4224*4882a593Smuzhiyun 
4225*4882a593Smuzhiyun 	tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL + 16 * decimator;
4226*4882a593Smuzhiyun 	hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
4227*4882a593Smuzhiyun 	dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
4228*4882a593Smuzhiyun 	tx_gain_ctl_reg = WCD934X_CDC_TX0_TX_VOL_CTL + 16 * decimator;
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun 	switch (event) {
4231*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
4232*4882a593Smuzhiyun 		amic_n = wcd934x_codec_find_amic_input(comp, decimator);
4233*4882a593Smuzhiyun 		if (amic_n)
4234*4882a593Smuzhiyun 			pwr_level_reg = wcd934x_codec_get_amic_pwlvl_reg(comp,
4235*4882a593Smuzhiyun 								 amic_n);
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 		if (!pwr_level_reg)
4238*4882a593Smuzhiyun 			break;
4239*4882a593Smuzhiyun 
4240*4882a593Smuzhiyun 		switch ((snd_soc_component_read(comp, pwr_level_reg) &
4241*4882a593Smuzhiyun 				      WCD934X_AMIC_PWR_LVL_MASK) >>
4242*4882a593Smuzhiyun 				      WCD934X_AMIC_PWR_LVL_SHIFT) {
4243*4882a593Smuzhiyun 		case WCD934X_AMIC_PWR_LEVEL_LP:
4244*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dec_cfg_reg,
4245*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_MASK,
4246*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_LP);
4247*4882a593Smuzhiyun 			break;
4248*4882a593Smuzhiyun 		case WCD934X_AMIC_PWR_LEVEL_HP:
4249*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dec_cfg_reg,
4250*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_MASK,
4251*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_HP);
4252*4882a593Smuzhiyun 			break;
4253*4882a593Smuzhiyun 		case WCD934X_AMIC_PWR_LEVEL_DEFAULT:
4254*4882a593Smuzhiyun 		case WCD934X_AMIC_PWR_LEVEL_HYBRID:
4255*4882a593Smuzhiyun 		default:
4256*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dec_cfg_reg,
4257*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_MASK,
4258*4882a593Smuzhiyun 					WCD934X_DEC_PWR_LVL_DF);
4259*4882a593Smuzhiyun 			break;
4260*4882a593Smuzhiyun 		}
4261*4882a593Smuzhiyun 		break;
4262*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
4263*4882a593Smuzhiyun 		hpf_coff_freq = (snd_soc_component_read(comp, dec_cfg_reg) &
4264*4882a593Smuzhiyun 				 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
4265*4882a593Smuzhiyun 		if (hpf_coff_freq != CF_MIN_3DB_150HZ) {
4266*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dec_cfg_reg,
4267*4882a593Smuzhiyun 						      TX_HPF_CUT_OFF_FREQ_MASK,
4268*4882a593Smuzhiyun 						      CF_MIN_3DB_150HZ << 5);
4269*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, hpf_gate_reg,
4270*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK,
4271*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ);
4272*4882a593Smuzhiyun 			/*
4273*4882a593Smuzhiyun 			 * Minimum 1 clk cycle delay is required as per
4274*4882a593Smuzhiyun 			 * HW spec.
4275*4882a593Smuzhiyun 			 */
4276*4882a593Smuzhiyun 			usleep_range(1000, 1010);
4277*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, hpf_gate_reg,
4278*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK,
4279*4882a593Smuzhiyun 				      0);
4280*4882a593Smuzhiyun 		}
4281*4882a593Smuzhiyun 		/* apply gain after decimator is enabled */
4282*4882a593Smuzhiyun 		snd_soc_component_write(comp, tx_gain_ctl_reg,
4283*4882a593Smuzhiyun 					snd_soc_component_read(comp,
4284*4882a593Smuzhiyun 							 tx_gain_ctl_reg));
4285*4882a593Smuzhiyun 		break;
4286*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
4287*4882a593Smuzhiyun 		hpf_coff_freq = (snd_soc_component_read(comp, dec_cfg_reg) &
4288*4882a593Smuzhiyun 				 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
4289*4882a593Smuzhiyun 
4290*4882a593Smuzhiyun 		if (hpf_coff_freq != CF_MIN_3DB_150HZ) {
4291*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, dec_cfg_reg,
4292*4882a593Smuzhiyun 						      TX_HPF_CUT_OFF_FREQ_MASK,
4293*4882a593Smuzhiyun 						      hpf_coff_freq << 5);
4294*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, hpf_gate_reg,
4295*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK,
4296*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ);
4297*4882a593Smuzhiyun 				/*
4298*4882a593Smuzhiyun 				 * Minimum 1 clk cycle delay is required as per
4299*4882a593Smuzhiyun 				 * HW spec.
4300*4882a593Smuzhiyun 				 */
4301*4882a593Smuzhiyun 			usleep_range(1000, 1010);
4302*4882a593Smuzhiyun 			snd_soc_component_update_bits(comp, hpf_gate_reg,
4303*4882a593Smuzhiyun 				      WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK,
4304*4882a593Smuzhiyun 				      0);
4305*4882a593Smuzhiyun 		}
4306*4882a593Smuzhiyun 		break;
4307*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
4308*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, tx_vol_ctl_reg,
4309*4882a593Smuzhiyun 					      0x10, 0x00);
4310*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, dec_cfg_reg,
4311*4882a593Smuzhiyun 					      WCD934X_DEC_PWR_LVL_MASK,
4312*4882a593Smuzhiyun 					      WCD934X_DEC_PWR_LVL_DF);
4313*4882a593Smuzhiyun 		break;
4314*4882a593Smuzhiyun 	}
4315*4882a593Smuzhiyun out:
4316*4882a593Smuzhiyun 	kfree(wname);
4317*4882a593Smuzhiyun 	return ret;
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun 
wcd934x_codec_set_tx_hold(struct snd_soc_component * comp,u16 amic_reg,bool set)4320*4882a593Smuzhiyun static void wcd934x_codec_set_tx_hold(struct snd_soc_component *comp,
4321*4882a593Smuzhiyun 				      u16 amic_reg, bool set)
4322*4882a593Smuzhiyun {
4323*4882a593Smuzhiyun 	u8 mask = 0x20;
4324*4882a593Smuzhiyun 	u8 val;
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun 	if (amic_reg == WCD934X_ANA_AMIC1 ||
4327*4882a593Smuzhiyun 	    amic_reg == WCD934X_ANA_AMIC3)
4328*4882a593Smuzhiyun 		mask = 0x40;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	val = set ? mask : 0x00;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	switch (amic_reg) {
4333*4882a593Smuzhiyun 	case WCD934X_ANA_AMIC1:
4334*4882a593Smuzhiyun 	case WCD934X_ANA_AMIC2:
4335*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_ANA_AMIC2,
4336*4882a593Smuzhiyun 					      mask, val);
4337*4882a593Smuzhiyun 		break;
4338*4882a593Smuzhiyun 	case WCD934X_ANA_AMIC3:
4339*4882a593Smuzhiyun 	case WCD934X_ANA_AMIC4:
4340*4882a593Smuzhiyun 		snd_soc_component_update_bits(comp, WCD934X_ANA_AMIC4,
4341*4882a593Smuzhiyun 					      mask, val);
4342*4882a593Smuzhiyun 		break;
4343*4882a593Smuzhiyun 	default:
4344*4882a593Smuzhiyun 		break;
4345*4882a593Smuzhiyun 	}
4346*4882a593Smuzhiyun }
4347*4882a593Smuzhiyun 
wcd934x_codec_enable_adc(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)4348*4882a593Smuzhiyun static int wcd934x_codec_enable_adc(struct snd_soc_dapm_widget *w,
4349*4882a593Smuzhiyun 				    struct snd_kcontrol *kcontrol, int event)
4350*4882a593Smuzhiyun {
4351*4882a593Smuzhiyun 	struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
4352*4882a593Smuzhiyun 
4353*4882a593Smuzhiyun 	switch (event) {
4354*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
4355*4882a593Smuzhiyun 		wcd934x_codec_set_tx_hold(comp, w->reg, true);
4356*4882a593Smuzhiyun 		break;
4357*4882a593Smuzhiyun 	default:
4358*4882a593Smuzhiyun 		break;
4359*4882a593Smuzhiyun 	}
4360*4882a593Smuzhiyun 
4361*4882a593Smuzhiyun 	return 0;
4362*4882a593Smuzhiyun }
4363*4882a593Smuzhiyun 
4364*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wcd934x_dapm_widgets[] = {
4365*4882a593Smuzhiyun 	/* Analog Outputs */
4366*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("EAR"),
4367*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPHL"),
4368*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPHR"),
4369*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4370*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4371*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
4372*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
4373*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ANC EAR"),
4374*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ANC HPHL"),
4375*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("ANC HPHR"),
4376*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("WDMA3_OUT"),
4377*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT1"),
4378*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT2"),
4379*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4380*4882a593Smuzhiyun 			      AIF1_PB, 0, wcd934x_codec_enable_slim,
4381*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4382*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4383*4882a593Smuzhiyun 			      AIF2_PB, 0, wcd934x_codec_enable_slim,
4384*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4385*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4386*4882a593Smuzhiyun 			      AIF3_PB, 0, wcd934x_codec_enable_slim,
4387*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4388*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
4389*4882a593Smuzhiyun 			      AIF4_PB, 0, wcd934x_codec_enable_slim,
4390*4882a593Smuzhiyun 			      SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, WCD934X_RX0, 0,
4393*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX0]),
4394*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, WCD934X_RX1, 0,
4395*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX1]),
4396*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, WCD934X_RX2, 0,
4397*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX2]),
4398*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, WCD934X_RX3, 0,
4399*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX3]),
4400*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, WCD934X_RX4, 0,
4401*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX4]),
4402*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, WCD934X_RX5, 0,
4403*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX5]),
4404*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, WCD934X_RX6, 0,
4405*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX6]),
4406*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, WCD934X_RX7, 0,
4407*4882a593Smuzhiyun 			 &slim_rx_mux[WCD934X_RX7]),
4408*4882a593Smuzhiyun 
4409*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
4410*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4411*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4412*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4413*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4414*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4415*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
4416*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
4417*4882a593Smuzhiyun 
4418*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_EAR, 0,
4419*4882a593Smuzhiyun 			   &rx_int0_2_mux, wcd934x_codec_enable_mix_path,
4420*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4421*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4422*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
4423*4882a593Smuzhiyun 			   &rx_int1_2_mux, wcd934x_codec_enable_mix_path,
4424*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4425*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4426*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
4427*4882a593Smuzhiyun 			   &rx_int2_2_mux, wcd934x_codec_enable_mix_path,
4428*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4429*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4430*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", SND_SOC_NOPM, INTERP_LO1, 0,
4431*4882a593Smuzhiyun 			   &rx_int3_2_mux, wcd934x_codec_enable_mix_path,
4432*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4433*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4434*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", SND_SOC_NOPM, INTERP_LO2, 0,
4435*4882a593Smuzhiyun 			   &rx_int4_2_mux, wcd934x_codec_enable_mix_path,
4436*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4437*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4438*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", SND_SOC_NOPM, INTERP_SPKR1, 0,
4439*4882a593Smuzhiyun 			   &rx_int7_2_mux, wcd934x_codec_enable_mix_path,
4440*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4441*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4442*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", SND_SOC_NOPM, INTERP_SPKR2, 0,
4443*4882a593Smuzhiyun 			   &rx_int8_2_mux, wcd934x_codec_enable_mix_path,
4444*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4445*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4446*4882a593Smuzhiyun 
4447*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4448*4882a593Smuzhiyun 			 &rx_int0_1_mix_inp0_mux),
4449*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4450*4882a593Smuzhiyun 			 &rx_int0_1_mix_inp1_mux),
4451*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4452*4882a593Smuzhiyun 			 &rx_int0_1_mix_inp2_mux),
4453*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4454*4882a593Smuzhiyun 			 &rx_int1_1_mix_inp0_mux),
4455*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4456*4882a593Smuzhiyun 			 &rx_int1_1_mix_inp1_mux),
4457*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4458*4882a593Smuzhiyun 			 &rx_int1_1_mix_inp2_mux),
4459*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4460*4882a593Smuzhiyun 			 &rx_int2_1_mix_inp0_mux),
4461*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4462*4882a593Smuzhiyun 			 &rx_int2_1_mix_inp1_mux),
4463*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4464*4882a593Smuzhiyun 			 &rx_int2_1_mix_inp2_mux),
4465*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4466*4882a593Smuzhiyun 			 &rx_int3_1_mix_inp0_mux),
4467*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4468*4882a593Smuzhiyun 			 &rx_int3_1_mix_inp1_mux),
4469*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4470*4882a593Smuzhiyun 			 &rx_int3_1_mix_inp2_mux),
4471*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4472*4882a593Smuzhiyun 			 &rx_int4_1_mix_inp0_mux),
4473*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4474*4882a593Smuzhiyun 			 &rx_int4_1_mix_inp1_mux),
4475*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4476*4882a593Smuzhiyun 			 &rx_int4_1_mix_inp2_mux),
4477*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4478*4882a593Smuzhiyun 			   &rx_int7_1_mix_inp0_mux),
4479*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4480*4882a593Smuzhiyun 			   &rx_int7_1_mix_inp1_mux),
4481*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4482*4882a593Smuzhiyun 			   &rx_int7_1_mix_inp2_mux),
4483*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4484*4882a593Smuzhiyun 			   &rx_int8_1_mix_inp0_mux),
4485*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4486*4882a593Smuzhiyun 			   &rx_int8_1_mix_inp1_mux),
4487*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4488*4882a593Smuzhiyun 			   &rx_int8_1_mix_inp2_mux),
4489*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4490*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4491*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4492*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0,
4493*4882a593Smuzhiyun 			   rx_int1_asrc_switch,
4494*4882a593Smuzhiyun 			   ARRAY_SIZE(rx_int1_asrc_switch)),
4495*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4496*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0,
4497*4882a593Smuzhiyun 			   rx_int2_asrc_switch,
4498*4882a593Smuzhiyun 			   ARRAY_SIZE(rx_int2_asrc_switch)),
4499*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4500*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0,
4501*4882a593Smuzhiyun 			   rx_int3_asrc_switch,
4502*4882a593Smuzhiyun 			   ARRAY_SIZE(rx_int3_asrc_switch)),
4503*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4504*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0,
4505*4882a593Smuzhiyun 			   rx_int4_asrc_switch,
4506*4882a593Smuzhiyun 			   ARRAY_SIZE(rx_int4_asrc_switch)),
4507*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4508*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4509*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4510*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4511*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4512*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4513*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT1 MIX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4514*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4515*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT2 MIX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4516*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4517*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT3 MIX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4518*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4519*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT4 MIX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4520*4882a593Smuzhiyun 
4521*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4522*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
4523*4882a593Smuzhiyun 			     NULL, 0, NULL, 0),
4524*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
4525*4882a593Smuzhiyun 			     NULL, 0, NULL, 0),
4526*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", WCD934X_CDC_RX0_RX_PATH_CFG0, 4,
4527*4882a593Smuzhiyun 			   0,  &rx_int0_mix2_inp_mux, NULL,
4528*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4529*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", WCD934X_CDC_RX1_RX_PATH_CFG0, 4,
4530*4882a593Smuzhiyun 			   0, &rx_int1_mix2_inp_mux,  NULL,
4531*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4532*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", WCD934X_CDC_RX2_RX_PATH_CFG0, 4,
4533*4882a593Smuzhiyun 			   0, &rx_int2_mix2_inp_mux, NULL,
4534*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4535*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT3 MIX2 INP", WCD934X_CDC_RX3_RX_PATH_CFG0, 4,
4536*4882a593Smuzhiyun 			   0, &rx_int3_mix2_inp_mux, NULL,
4537*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4538*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT4 MIX2 INP", WCD934X_CDC_RX4_RX_PATH_CFG0, 4,
4539*4882a593Smuzhiyun 			   0, &rx_int4_mix2_inp_mux, NULL,
4540*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4541*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT7 MIX2 INP", WCD934X_CDC_RX7_RX_PATH_CFG0, 4,
4542*4882a593Smuzhiyun 			   0, &rx_int7_mix2_inp_mux, NULL,
4543*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4544*4882a593Smuzhiyun 
4545*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp0_mux),
4546*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp1_mux),
4547*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp2_mux),
4548*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp3_mux),
4549*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp0_mux),
4550*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
4551*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp2_mux),
4552*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp3_mux),
4553*4882a593Smuzhiyun 
4554*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("IIR0", WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
4555*4882a593Smuzhiyun 			   0, 0, NULL, 0, wcd934x_codec_set_iir_gain,
4556*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMU),
4557*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("IIR1", WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
4558*4882a593Smuzhiyun 			   1, 0, NULL, 0, wcd934x_codec_set_iir_gain,
4559*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMU),
4560*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SRC0", WCD934X_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
4561*4882a593Smuzhiyun 			   4, 0, NULL, 0),
4562*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SRC1", WCD934X_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
4563*4882a593Smuzhiyun 			   4, 0, NULL, 0),
4564*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
4565*4882a593Smuzhiyun 			 &rx_int0_dem_inp_mux),
4566*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
4567*4882a593Smuzhiyun 			 &rx_int1_dem_inp_mux),
4568*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
4569*4882a593Smuzhiyun 			 &rx_int2_dem_inp_mux),
4570*4882a593Smuzhiyun 
4571*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_EAR, 0,
4572*4882a593Smuzhiyun 			   &rx_int0_1_interp_mux,
4573*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4574*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4575*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4576*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
4577*4882a593Smuzhiyun 			   &rx_int1_1_interp_mux,
4578*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4579*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4580*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4581*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
4582*4882a593Smuzhiyun 			   &rx_int2_1_interp_mux,
4583*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4584*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4585*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4586*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT3_1 INTERP", SND_SOC_NOPM, INTERP_LO1, 0,
4587*4882a593Smuzhiyun 			   &rx_int3_1_interp_mux,
4588*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4589*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4590*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4591*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT4_1 INTERP", SND_SOC_NOPM, INTERP_LO2, 0,
4592*4882a593Smuzhiyun 			   &rx_int4_1_interp_mux,
4593*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4594*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4595*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4596*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT7_1 INTERP", SND_SOC_NOPM, INTERP_SPKR1, 0,
4597*4882a593Smuzhiyun 			   &rx_int7_1_interp_mux,
4598*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4599*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4600*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4601*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("RX INT8_1 INTERP", SND_SOC_NOPM, INTERP_SPKR2, 0,
4602*4882a593Smuzhiyun 			   &rx_int8_1_interp_mux,
4603*4882a593Smuzhiyun 			   wcd934x_codec_enable_main_path,
4604*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4605*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
4606*4882a593Smuzhiyun 
4607*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT0_2 INTERP", SND_SOC_NOPM, 0, 0,
4608*4882a593Smuzhiyun 			 &rx_int0_2_interp_mux),
4609*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT1_2 INTERP", SND_SOC_NOPM, 0, 0,
4610*4882a593Smuzhiyun 			 &rx_int1_2_interp_mux),
4611*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT2_2 INTERP", SND_SOC_NOPM, 0, 0,
4612*4882a593Smuzhiyun 			 &rx_int2_2_interp_mux),
4613*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT3_2 INTERP", SND_SOC_NOPM, 0, 0,
4614*4882a593Smuzhiyun 			 &rx_int3_2_interp_mux),
4615*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT4_2 INTERP", SND_SOC_NOPM, 0, 0,
4616*4882a593Smuzhiyun 			 &rx_int4_2_interp_mux),
4617*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT7_2 INTERP", SND_SOC_NOPM, 0, 0,
4618*4882a593Smuzhiyun 			 &rx_int7_2_interp_mux),
4619*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("RX INT8_2 INTERP", SND_SOC_NOPM, 0, 0,
4620*4882a593Smuzhiyun 			 &rx_int8_2_interp_mux),
4621*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
4622*4882a593Smuzhiyun 			   0, 0, wcd934x_codec_ear_dac_event,
4623*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4624*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4625*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD934X_ANA_HPH,
4626*4882a593Smuzhiyun 			   5, 0, wcd934x_codec_hphl_dac_event,
4627*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4628*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4629*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD934X_ANA_HPH,
4630*4882a593Smuzhiyun 			   4, 0, wcd934x_codec_hphr_dac_event,
4631*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4632*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4633*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
4634*4882a593Smuzhiyun 			   0, 0, wcd934x_codec_lineout_dac_event,
4635*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4636*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
4637*4882a593Smuzhiyun 			   0, 0, wcd934x_codec_lineout_dac_event,
4638*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4639*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0, NULL, 0),
4640*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("HPHL PA", WCD934X_ANA_HPH, 7, 0, NULL, 0,
4641*4882a593Smuzhiyun 			   wcd934x_codec_enable_hphl_pa,
4642*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4643*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4644*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("HPHR PA", WCD934X_ANA_HPH, 6, 0, NULL, 0,
4645*4882a593Smuzhiyun 			   wcd934x_codec_enable_hphr_pa,
4646*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4647*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4648*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD934X_ANA_LO_1_2, 7, 0, NULL, 0,
4649*4882a593Smuzhiyun 			   NULL, 0),
4650*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD934X_ANA_LO_1_2, 6, 0, NULL, 0,
4651*4882a593Smuzhiyun 			   NULL, 0),
4652*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("RX_BIAS", WCD934X_ANA_RX_SUPPLIES, 0, 0, NULL,
4653*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4654*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SBOOST0", WCD934X_CDC_RX7_RX_PATH_CFG1,
4655*4882a593Smuzhiyun 			 0, 0, NULL, 0),
4656*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SBOOST0_CLK", WCD934X_CDC_BOOST0_BOOST_PATH_CTL,
4657*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4658*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SBOOST1", WCD934X_CDC_RX8_RX_PATH_CFG1,
4659*4882a593Smuzhiyun 			 0, 0, NULL, 0),
4660*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SBOOST1_CLK", WCD934X_CDC_BOOST1_BOOST_PATH_CTL,
4661*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4662*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT0_CLK", SND_SOC_NOPM, INTERP_EAR, 0,
4663*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4664*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4665*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT1_CLK", SND_SOC_NOPM, INTERP_HPHL, 0,
4666*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4667*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4668*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT2_CLK", SND_SOC_NOPM, INTERP_HPHR, 0,
4669*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4670*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4671*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT3_CLK", SND_SOC_NOPM, INTERP_LO1, 0,
4672*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4673*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4674*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT4_CLK", SND_SOC_NOPM, INTERP_LO2, 0,
4675*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4676*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4677*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT7_CLK", SND_SOC_NOPM, INTERP_SPKR1, 0,
4678*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4679*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4680*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT8_CLK", SND_SOC_NOPM, INTERP_SPKR2, 0,
4681*4882a593Smuzhiyun 			    wcd934x_codec_enable_interp_clk,
4682*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4683*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM0_CLK", WCD934X_CDC_RX0_RX_PATH_DSMDEM_CTL,
4684*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4685*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM1_CLK", WCD934X_CDC_RX1_RX_PATH_DSMDEM_CTL,
4686*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4687*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM2_CLK", WCD934X_CDC_RX2_RX_PATH_DSMDEM_CTL,
4688*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4689*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM3_CLK", WCD934X_CDC_RX3_RX_PATH_DSMDEM_CTL,
4690*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4691*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM4_CLK", WCD934X_CDC_RX4_RX_PATH_DSMDEM_CTL,
4692*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4693*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM7_CLK", WCD934X_CDC_RX7_RX_PATH_DSMDEM_CTL,
4694*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4695*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DSMDEM8_CLK", WCD934X_CDC_RX8_RX_PATH_DSMDEM_CTL,
4696*4882a593Smuzhiyun 			    0, 0, NULL, 0),
4697*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0,
4698*4882a593Smuzhiyun 			    wcd934x_codec_enable_mclk,
4699*4882a593Smuzhiyun 			    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4700*4882a593Smuzhiyun 
4701*4882a593Smuzhiyun 	/* TX */
4702*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC1"),
4703*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC2"),
4704*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC3"),
4705*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC4"),
4706*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AMIC5"),
4707*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC0 Pin"),
4708*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC1 Pin"),
4709*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC2 Pin"),
4710*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC3 Pin"),
4711*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC4 Pin"),
4712*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMIC5 Pin"),
4713*4882a593Smuzhiyun 
4714*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
4715*4882a593Smuzhiyun 			       AIF1_CAP, 0, wcd934x_codec_enable_slim,
4716*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4717*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
4718*4882a593Smuzhiyun 			       AIF2_CAP, 0, wcd934x_codec_enable_slim,
4719*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4720*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
4721*4882a593Smuzhiyun 			       AIF3_CAP, 0, wcd934x_codec_enable_slim,
4722*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4723*4882a593Smuzhiyun 
4724*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX0", SND_SOC_NOPM, 0, 0, NULL, 0),
4725*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4726*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4727*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4728*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4729*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4730*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX6", SND_SOC_NOPM, 0, 0, NULL, 0),
4731*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX7", SND_SOC_NOPM, 0, 0, NULL, 0),
4732*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX8", SND_SOC_NOPM, 0, 0, NULL, 0),
4733*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX9", SND_SOC_NOPM, 0, 0, NULL, 0),
4734*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX10", SND_SOC_NOPM, 0, 0, NULL, 0),
4735*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX11", SND_SOC_NOPM, 0, 0, NULL, 0),
4736*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("SLIM TX13", SND_SOC_NOPM, 0, 0, NULL, 0),
4737*4882a593Smuzhiyun 
4738*4882a593Smuzhiyun 	/* Digital Mic Inputs */
4739*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
4740*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4741*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4742*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
4743*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4744*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4745*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
4746*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4747*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4748*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
4749*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4750*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4751*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
4752*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4753*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4754*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
4755*4882a593Smuzhiyun 			   wcd934x_codec_enable_dmic,
4756*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4757*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0, &tx_dmic_mux0),
4758*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0, &tx_dmic_mux1),
4759*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0, &tx_dmic_mux2),
4760*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0, &tx_dmic_mux3),
4761*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0, &tx_dmic_mux4),
4762*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0, &tx_dmic_mux5),
4763*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0, &tx_dmic_mux6),
4764*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0, &tx_dmic_mux7),
4765*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0, &tx_dmic_mux8),
4766*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0, &tx_amic_mux0),
4767*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0, &tx_amic_mux1),
4768*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0, &tx_amic_mux2),
4769*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0, &tx_amic_mux3),
4770*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0, &tx_amic_mux4),
4771*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0, &tx_amic_mux5),
4772*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0, &tx_amic_mux6),
4773*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0, &tx_amic_mux7),
4774*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0, &tx_amic_mux8),
4775*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX0", WCD934X_CDC_TX0_TX_PATH_CTL, 5, 0,
4776*4882a593Smuzhiyun 			   &tx_adc_mux0_mux, wcd934x_codec_enable_dec,
4777*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4778*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4779*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX1", WCD934X_CDC_TX1_TX_PATH_CTL, 5, 0,
4780*4882a593Smuzhiyun 			   &tx_adc_mux1_mux, wcd934x_codec_enable_dec,
4781*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4782*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4783*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX2", WCD934X_CDC_TX2_TX_PATH_CTL, 5, 0,
4784*4882a593Smuzhiyun 			   &tx_adc_mux2_mux, wcd934x_codec_enable_dec,
4785*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4786*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4787*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX3", WCD934X_CDC_TX3_TX_PATH_CTL, 5, 0,
4788*4882a593Smuzhiyun 			   &tx_adc_mux3_mux, wcd934x_codec_enable_dec,
4789*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4790*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4791*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX4", WCD934X_CDC_TX4_TX_PATH_CTL, 5, 0,
4792*4882a593Smuzhiyun 			   &tx_adc_mux4_mux, wcd934x_codec_enable_dec,
4793*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4794*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4795*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX5", WCD934X_CDC_TX5_TX_PATH_CTL, 5, 0,
4796*4882a593Smuzhiyun 			   &tx_adc_mux5_mux, wcd934x_codec_enable_dec,
4797*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4798*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4799*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX6", WCD934X_CDC_TX6_TX_PATH_CTL, 5, 0,
4800*4882a593Smuzhiyun 			   &tx_adc_mux6_mux, wcd934x_codec_enable_dec,
4801*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4802*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4803*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX7", WCD934X_CDC_TX7_TX_PATH_CTL, 5, 0,
4804*4882a593Smuzhiyun 			   &tx_adc_mux7_mux, wcd934x_codec_enable_dec,
4805*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4806*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4807*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX_E("ADC MUX8", WCD934X_CDC_TX8_TX_PATH_CTL, 5, 0,
4808*4882a593Smuzhiyun 			   &tx_adc_mux8_mux, wcd934x_codec_enable_dec,
4809*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4810*4882a593Smuzhiyun 			   SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4811*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD934X_ANA_AMIC1, 7, 0,
4812*4882a593Smuzhiyun 			   wcd934x_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4813*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD934X_ANA_AMIC2, 7, 0,
4814*4882a593Smuzhiyun 			   wcd934x_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4815*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD934X_ANA_AMIC3, 7, 0,
4816*4882a593Smuzhiyun 			   wcd934x_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4817*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD934X_ANA_AMIC4, 7, 0,
4818*4882a593Smuzhiyun 			   wcd934x_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4819*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIC BIAS1", WCD934X_ANA_MICB1, 6, 0, NULL,
4820*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4821*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIC BIAS2", WCD934X_ANA_MICB2, 6, 0, NULL,
4822*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4823*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIC BIAS3", WCD934X_ANA_MICB3, 6, 0, NULL,
4824*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4825*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIC BIAS4", WCD934X_ANA_MICB4, 6, 0, NULL,
4826*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4827*4882a593Smuzhiyun 
4828*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("AMIC4_5 SEL", SND_SOC_NOPM, 0, 0, &tx_amic4_5),
4829*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX0 MUX", SND_SOC_NOPM, WCD934X_TX0, 0,
4830*4882a593Smuzhiyun 			 &cdc_if_tx0_mux),
4831*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX1 MUX", SND_SOC_NOPM, WCD934X_TX1, 0,
4832*4882a593Smuzhiyun 			 &cdc_if_tx1_mux),
4833*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX2 MUX", SND_SOC_NOPM, WCD934X_TX2, 0,
4834*4882a593Smuzhiyun 			 &cdc_if_tx2_mux),
4835*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX3 MUX", SND_SOC_NOPM, WCD934X_TX3, 0,
4836*4882a593Smuzhiyun 			 &cdc_if_tx3_mux),
4837*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX4 MUX", SND_SOC_NOPM, WCD934X_TX4, 0,
4838*4882a593Smuzhiyun 			 &cdc_if_tx4_mux),
4839*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX5 MUX", SND_SOC_NOPM, WCD934X_TX5, 0,
4840*4882a593Smuzhiyun 			 &cdc_if_tx5_mux),
4841*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX6 MUX", SND_SOC_NOPM, WCD934X_TX6, 0,
4842*4882a593Smuzhiyun 			 &cdc_if_tx6_mux),
4843*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX7 MUX", SND_SOC_NOPM, WCD934X_TX7, 0,
4844*4882a593Smuzhiyun 			 &cdc_if_tx7_mux),
4845*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX8 MUX", SND_SOC_NOPM, WCD934X_TX8, 0,
4846*4882a593Smuzhiyun 			 &cdc_if_tx8_mux),
4847*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX9 MUX", SND_SOC_NOPM, WCD934X_TX9, 0,
4848*4882a593Smuzhiyun 			 &cdc_if_tx9_mux),
4849*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX10 MUX", SND_SOC_NOPM, WCD934X_TX10, 0,
4850*4882a593Smuzhiyun 			 &cdc_if_tx10_mux),
4851*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX11 MUX", SND_SOC_NOPM, WCD934X_TX11, 0,
4852*4882a593Smuzhiyun 			 &cdc_if_tx11_mux),
4853*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX11 INP1 MUX", SND_SOC_NOPM, WCD934X_TX11, 0,
4854*4882a593Smuzhiyun 			 &cdc_if_tx11_inp1_mux),
4855*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX13 MUX", SND_SOC_NOPM, WCD934X_TX13, 0,
4856*4882a593Smuzhiyun 			 &cdc_if_tx13_mux),
4857*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CDC_IF TX13 INP1 MUX", SND_SOC_NOPM, WCD934X_TX13, 0,
4858*4882a593Smuzhiyun 			 &cdc_if_tx13_inp1_mux),
4859*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
4860*4882a593Smuzhiyun 			   aif1_slim_cap_mixer,
4861*4882a593Smuzhiyun 			   ARRAY_SIZE(aif1_slim_cap_mixer)),
4862*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
4863*4882a593Smuzhiyun 			   aif2_slim_cap_mixer,
4864*4882a593Smuzhiyun 			   ARRAY_SIZE(aif2_slim_cap_mixer)),
4865*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
4866*4882a593Smuzhiyun 			   aif3_slim_cap_mixer,
4867*4882a593Smuzhiyun 			   ARRAY_SIZE(aif3_slim_cap_mixer)),
4868*4882a593Smuzhiyun };
4869*4882a593Smuzhiyun 
4870*4882a593Smuzhiyun static const struct snd_soc_dapm_route wcd934x_audio_map[] = {
4871*4882a593Smuzhiyun 	/* RX0-RX7 */
4872*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(0),
4873*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(1),
4874*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(2),
4875*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(3),
4876*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(4),
4877*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(5),
4878*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(6),
4879*4882a593Smuzhiyun 	WCD934X_SLIM_RX_AIF_PATH(7),
4880*4882a593Smuzhiyun 
4881*4882a593Smuzhiyun 	/* RX0 Ear out */
4882*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(0),
4883*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(0),
4884*4882a593Smuzhiyun 	{"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
4885*4882a593Smuzhiyun 	{"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
4886*4882a593Smuzhiyun 	{"RX INT0 DAC", NULL, "RX_BIAS"},
4887*4882a593Smuzhiyun 	{"EAR PA", NULL, "RX INT0 DAC"},
4888*4882a593Smuzhiyun 	{"EAR", NULL, "EAR PA"},
4889*4882a593Smuzhiyun 
4890*4882a593Smuzhiyun 	/* RX1 Headphone left */
4891*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(1),
4892*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(1),
4893*4882a593Smuzhiyun 	{"RX INT1 MIX3", NULL, "RX INT1 MIX2"},
4894*4882a593Smuzhiyun 	{"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX3"},
4895*4882a593Smuzhiyun 	{"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
4896*4882a593Smuzhiyun 	{"RX INT1 DAC", NULL, "RX_BIAS"},
4897*4882a593Smuzhiyun 	{"HPHL PA", NULL, "RX INT1 DAC"},
4898*4882a593Smuzhiyun 	{"HPHL", NULL, "HPHL PA"},
4899*4882a593Smuzhiyun 
4900*4882a593Smuzhiyun 	/* RX2 Headphone right */
4901*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(2),
4902*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(2),
4903*4882a593Smuzhiyun 	{"RX INT2 MIX3", NULL, "RX INT2 MIX2"},
4904*4882a593Smuzhiyun 	{"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 MIX3"},
4905*4882a593Smuzhiyun 	{"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
4906*4882a593Smuzhiyun 	{"RX INT2 DAC", NULL, "RX_BIAS"},
4907*4882a593Smuzhiyun 	{"HPHR PA", NULL, "RX INT2 DAC"},
4908*4882a593Smuzhiyun 	{"HPHR", NULL, "HPHR PA"},
4909*4882a593Smuzhiyun 
4910*4882a593Smuzhiyun 	/* RX3 HIFi LineOut1 */
4911*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(3),
4912*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(3),
4913*4882a593Smuzhiyun 	{"RX INT3 MIX3", NULL, "RX INT3 MIX2"},
4914*4882a593Smuzhiyun 	{"RX INT3 DAC", NULL, "RX INT3 MIX3"},
4915*4882a593Smuzhiyun 	{"RX INT3 DAC", NULL, "RX_BIAS"},
4916*4882a593Smuzhiyun 	{"LINEOUT1 PA", NULL, "RX INT3 DAC"},
4917*4882a593Smuzhiyun 	{"LINEOUT1", NULL, "LINEOUT1 PA"},
4918*4882a593Smuzhiyun 
4919*4882a593Smuzhiyun 	/* RX4 HIFi LineOut2 */
4920*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(4),
4921*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(4),
4922*4882a593Smuzhiyun 	{"RX INT4 MIX3", NULL, "RX INT4 MIX2"},
4923*4882a593Smuzhiyun 	{"RX INT4 DAC", NULL, "RX INT4 MIX3"},
4924*4882a593Smuzhiyun 	{"RX INT4 DAC", NULL, "RX_BIAS"},
4925*4882a593Smuzhiyun 	{"LINEOUT2 PA", NULL, "RX INT4 DAC"},
4926*4882a593Smuzhiyun 	{"LINEOUT2", NULL, "LINEOUT2 PA"},
4927*4882a593Smuzhiyun 
4928*4882a593Smuzhiyun 	/* RX7 Speaker Left Out PA */
4929*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(7),
4930*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_MIX2(7),
4931*4882a593Smuzhiyun 	{"RX INT7 CHAIN", NULL, "RX INT7 MIX2"},
4932*4882a593Smuzhiyun 	{"RX INT7 CHAIN", NULL, "RX_BIAS"},
4933*4882a593Smuzhiyun 	{"RX INT7 CHAIN", NULL, "SBOOST0"},
4934*4882a593Smuzhiyun 	{"RX INT7 CHAIN", NULL, "SBOOST0_CLK"},
4935*4882a593Smuzhiyun 	{"SPK1 OUT", NULL, "RX INT7 CHAIN"},
4936*4882a593Smuzhiyun 
4937*4882a593Smuzhiyun 	/* RX8 Speaker Right Out PA */
4938*4882a593Smuzhiyun 	WCD934X_INTERPOLATOR_PATH(8),
4939*4882a593Smuzhiyun 	{"RX INT8 CHAIN", NULL, "RX INT8 SEC MIX"},
4940*4882a593Smuzhiyun 	{"RX INT8 CHAIN", NULL, "RX_BIAS"},
4941*4882a593Smuzhiyun 	{"RX INT8 CHAIN", NULL, "SBOOST1"},
4942*4882a593Smuzhiyun 	{"RX INT8 CHAIN", NULL, "SBOOST1_CLK"},
4943*4882a593Smuzhiyun 	{"SPK2 OUT", NULL, "RX INT8 CHAIN"},
4944*4882a593Smuzhiyun 
4945*4882a593Smuzhiyun 	/* Tx */
4946*4882a593Smuzhiyun 	{"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
4947*4882a593Smuzhiyun 	{"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
4948*4882a593Smuzhiyun 	{"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
4949*4882a593Smuzhiyun 
4950*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(0),
4951*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(1),
4952*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(2),
4953*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(3),
4954*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(4),
4955*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(5),
4956*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(6),
4957*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(7),
4958*4882a593Smuzhiyun 	WCD934X_SLIM_TX_AIF_PATH(8),
4959*4882a593Smuzhiyun 
4960*4882a593Smuzhiyun 	WCD934X_ADC_MUX(0),
4961*4882a593Smuzhiyun 	WCD934X_ADC_MUX(1),
4962*4882a593Smuzhiyun 	WCD934X_ADC_MUX(2),
4963*4882a593Smuzhiyun 	WCD934X_ADC_MUX(3),
4964*4882a593Smuzhiyun 	WCD934X_ADC_MUX(4),
4965*4882a593Smuzhiyun 	WCD934X_ADC_MUX(5),
4966*4882a593Smuzhiyun 	WCD934X_ADC_MUX(6),
4967*4882a593Smuzhiyun 	WCD934X_ADC_MUX(7),
4968*4882a593Smuzhiyun 	WCD934X_ADC_MUX(8),
4969*4882a593Smuzhiyun 
4970*4882a593Smuzhiyun 	{"CDC_IF TX0 MUX", "DEC0", "ADC MUX0"},
4971*4882a593Smuzhiyun 	{"CDC_IF TX1 MUX", "DEC1", "ADC MUX1"},
4972*4882a593Smuzhiyun 	{"CDC_IF TX2 MUX", "DEC2", "ADC MUX2"},
4973*4882a593Smuzhiyun 	{"CDC_IF TX3 MUX", "DEC3", "ADC MUX3"},
4974*4882a593Smuzhiyun 	{"CDC_IF TX4 MUX", "DEC4", "ADC MUX4"},
4975*4882a593Smuzhiyun 	{"CDC_IF TX5 MUX", "DEC5", "ADC MUX5"},
4976*4882a593Smuzhiyun 	{"CDC_IF TX6 MUX", "DEC6", "ADC MUX6"},
4977*4882a593Smuzhiyun 	{"CDC_IF TX7 MUX", "DEC7", "ADC MUX7"},
4978*4882a593Smuzhiyun 	{"CDC_IF TX8 MUX", "DEC8", "ADC MUX8"},
4979*4882a593Smuzhiyun 
4980*4882a593Smuzhiyun 	{"AMIC4_5 SEL", "AMIC4", "AMIC4"},
4981*4882a593Smuzhiyun 	{"AMIC4_5 SEL", "AMIC5", "AMIC5"},
4982*4882a593Smuzhiyun 
4983*4882a593Smuzhiyun 	{ "DMIC0", NULL, "DMIC0 Pin" },
4984*4882a593Smuzhiyun 	{ "DMIC1", NULL, "DMIC1 Pin" },
4985*4882a593Smuzhiyun 	{ "DMIC2", NULL, "DMIC2 Pin" },
4986*4882a593Smuzhiyun 	{ "DMIC3", NULL, "DMIC3 Pin" },
4987*4882a593Smuzhiyun 	{ "DMIC4", NULL, "DMIC4 Pin" },
4988*4882a593Smuzhiyun 	{ "DMIC5", NULL, "DMIC5 Pin" },
4989*4882a593Smuzhiyun 
4990*4882a593Smuzhiyun 	{"ADC1", NULL, "AMIC1"},
4991*4882a593Smuzhiyun 	{"ADC2", NULL, "AMIC2"},
4992*4882a593Smuzhiyun 	{"ADC3", NULL, "AMIC3"},
4993*4882a593Smuzhiyun 	{"ADC4", NULL, "AMIC4_5 SEL"},
4994*4882a593Smuzhiyun 
4995*4882a593Smuzhiyun 	WCD934X_IIR_INP_MUX(0),
4996*4882a593Smuzhiyun 	WCD934X_IIR_INP_MUX(1),
4997*4882a593Smuzhiyun 
4998*4882a593Smuzhiyun 	{"SRC0", NULL, "IIR0"},
4999*4882a593Smuzhiyun 	{"SRC1", NULL, "IIR1"},
5000*4882a593Smuzhiyun };
5001*4882a593Smuzhiyun 
5002*4882a593Smuzhiyun static const struct snd_soc_component_driver wcd934x_component_drv = {
5003*4882a593Smuzhiyun 	.probe = wcd934x_comp_probe,
5004*4882a593Smuzhiyun 	.remove = wcd934x_comp_remove,
5005*4882a593Smuzhiyun 	.set_sysclk = wcd934x_comp_set_sysclk,
5006*4882a593Smuzhiyun 	.controls = wcd934x_snd_controls,
5007*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(wcd934x_snd_controls),
5008*4882a593Smuzhiyun 	.dapm_widgets = wcd934x_dapm_widgets,
5009*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(wcd934x_dapm_widgets),
5010*4882a593Smuzhiyun 	.dapm_routes = wcd934x_audio_map,
5011*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(wcd934x_audio_map),
5012*4882a593Smuzhiyun };
5013*4882a593Smuzhiyun 
wcd934x_codec_parse_data(struct wcd934x_codec * wcd)5014*4882a593Smuzhiyun static int wcd934x_codec_parse_data(struct wcd934x_codec *wcd)
5015*4882a593Smuzhiyun {
5016*4882a593Smuzhiyun 	struct device *dev = &wcd->sdev->dev;
5017*4882a593Smuzhiyun 	struct device_node *ifc_dev_np;
5018*4882a593Smuzhiyun 
5019*4882a593Smuzhiyun 	ifc_dev_np = of_parse_phandle(dev->of_node, "slim-ifc-dev", 0);
5020*4882a593Smuzhiyun 	if (!ifc_dev_np) {
5021*4882a593Smuzhiyun 		dev_err(dev, "No Interface device found\n");
5022*4882a593Smuzhiyun 		return -EINVAL;
5023*4882a593Smuzhiyun 	}
5024*4882a593Smuzhiyun 
5025*4882a593Smuzhiyun 	wcd->sidev = of_slim_get_device(wcd->sdev->ctrl, ifc_dev_np);
5026*4882a593Smuzhiyun 	of_node_put(ifc_dev_np);
5027*4882a593Smuzhiyun 	if (!wcd->sidev) {
5028*4882a593Smuzhiyun 		dev_err(dev, "Unable to get SLIM Interface device\n");
5029*4882a593Smuzhiyun 		return -EINVAL;
5030*4882a593Smuzhiyun 	}
5031*4882a593Smuzhiyun 
5032*4882a593Smuzhiyun 	slim_get_logical_addr(wcd->sidev);
5033*4882a593Smuzhiyun 	wcd->if_regmap = regmap_init_slimbus(wcd->sidev,
5034*4882a593Smuzhiyun 				  &wcd934x_ifc_regmap_config);
5035*4882a593Smuzhiyun 	if (IS_ERR(wcd->if_regmap)) {
5036*4882a593Smuzhiyun 		dev_err(dev, "Failed to allocate ifc register map\n");
5037*4882a593Smuzhiyun 		return PTR_ERR(wcd->if_regmap);
5038*4882a593Smuzhiyun 	}
5039*4882a593Smuzhiyun 
5040*4882a593Smuzhiyun 	of_property_read_u32(dev->parent->of_node, "qcom,dmic-sample-rate",
5041*4882a593Smuzhiyun 			     &wcd->dmic_sample_rate);
5042*4882a593Smuzhiyun 
5043*4882a593Smuzhiyun 	return 0;
5044*4882a593Smuzhiyun }
5045*4882a593Smuzhiyun 
wcd934x_codec_probe(struct platform_device * pdev)5046*4882a593Smuzhiyun static int wcd934x_codec_probe(struct platform_device *pdev)
5047*4882a593Smuzhiyun {
5048*4882a593Smuzhiyun 	struct wcd934x_ddata *data = dev_get_drvdata(pdev->dev.parent);
5049*4882a593Smuzhiyun 	struct wcd934x_codec *wcd;
5050*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
5051*4882a593Smuzhiyun 	int ret, irq;
5052*4882a593Smuzhiyun 
5053*4882a593Smuzhiyun 	wcd = devm_kzalloc(&pdev->dev, sizeof(*wcd), GFP_KERNEL);
5054*4882a593Smuzhiyun 	if (!wcd)
5055*4882a593Smuzhiyun 		return -ENOMEM;
5056*4882a593Smuzhiyun 
5057*4882a593Smuzhiyun 	wcd->dev = dev;
5058*4882a593Smuzhiyun 	wcd->regmap = data->regmap;
5059*4882a593Smuzhiyun 	wcd->extclk = data->extclk;
5060*4882a593Smuzhiyun 	wcd->sdev = to_slim_device(data->dev);
5061*4882a593Smuzhiyun 	mutex_init(&wcd->sysclk_mutex);
5062*4882a593Smuzhiyun 
5063*4882a593Smuzhiyun 	ret = wcd934x_codec_parse_data(wcd);
5064*4882a593Smuzhiyun 	if (ret) {
5065*4882a593Smuzhiyun 		dev_err(wcd->dev, "Failed to get SLIM IRQ\n");
5066*4882a593Smuzhiyun 		return ret;
5067*4882a593Smuzhiyun 	}
5068*4882a593Smuzhiyun 
5069*4882a593Smuzhiyun 	/* set default rate 9P6MHz */
5070*4882a593Smuzhiyun 	regmap_update_bits(wcd->regmap, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
5071*4882a593Smuzhiyun 			   WCD934X_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK,
5072*4882a593Smuzhiyun 			   WCD934X_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ);
5073*4882a593Smuzhiyun 	memcpy(wcd->rx_chs, wcd934x_rx_chs, sizeof(wcd934x_rx_chs));
5074*4882a593Smuzhiyun 	memcpy(wcd->tx_chs, wcd934x_tx_chs, sizeof(wcd934x_tx_chs));
5075*4882a593Smuzhiyun 
5076*4882a593Smuzhiyun 	irq = regmap_irq_get_virq(data->irq_data, WCD934X_IRQ_SLIMBUS);
5077*4882a593Smuzhiyun 	if (irq < 0) {
5078*4882a593Smuzhiyun 		dev_err(wcd->dev, "Failed to get SLIM IRQ\n");
5079*4882a593Smuzhiyun 		return irq;
5080*4882a593Smuzhiyun 	}
5081*4882a593Smuzhiyun 
5082*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, NULL,
5083*4882a593Smuzhiyun 					wcd934x_slim_irq_handler,
5084*4882a593Smuzhiyun 					IRQF_TRIGGER_RISING,
5085*4882a593Smuzhiyun 					"slim", wcd);
5086*4882a593Smuzhiyun 	if (ret) {
5087*4882a593Smuzhiyun 		dev_err(dev, "Failed to request slimbus irq\n");
5088*4882a593Smuzhiyun 		return ret;
5089*4882a593Smuzhiyun 	}
5090*4882a593Smuzhiyun 
5091*4882a593Smuzhiyun 	wcd934x_register_mclk_output(wcd);
5092*4882a593Smuzhiyun 	platform_set_drvdata(pdev, wcd);
5093*4882a593Smuzhiyun 
5094*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev, &wcd934x_component_drv,
5095*4882a593Smuzhiyun 					       wcd934x_slim_dais,
5096*4882a593Smuzhiyun 					       ARRAY_SIZE(wcd934x_slim_dais));
5097*4882a593Smuzhiyun }
5098*4882a593Smuzhiyun 
5099*4882a593Smuzhiyun static const struct platform_device_id wcd934x_driver_id[] = {
5100*4882a593Smuzhiyun 	{
5101*4882a593Smuzhiyun 		.name = "wcd934x-codec",
5102*4882a593Smuzhiyun 	},
5103*4882a593Smuzhiyun 	{},
5104*4882a593Smuzhiyun };
5105*4882a593Smuzhiyun MODULE_DEVICE_TABLE(platform, wcd934x_driver_id);
5106*4882a593Smuzhiyun 
5107*4882a593Smuzhiyun static struct platform_driver wcd934x_codec_driver = {
5108*4882a593Smuzhiyun 	.probe	= &wcd934x_codec_probe,
5109*4882a593Smuzhiyun 	.id_table = wcd934x_driver_id,
5110*4882a593Smuzhiyun 	.driver = {
5111*4882a593Smuzhiyun 		.name	= "wcd934x-codec",
5112*4882a593Smuzhiyun 	}
5113*4882a593Smuzhiyun };
5114*4882a593Smuzhiyun 
5115*4882a593Smuzhiyun MODULE_ALIAS("platform:wcd934x-codec");
5116*4882a593Smuzhiyun module_platform_driver(wcd934x_codec_driver);
5117*4882a593Smuzhiyun MODULE_DESCRIPTION("WCD934x codec driver");
5118*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
5119