1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun // Copyright (c) 2017-2018, Linaro Limited
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/wait.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/slimbus.h>
16*4882a593Smuzhiyun #include <sound/soc.h>
17*4882a593Smuzhiyun #include <sound/pcm_params.h>
18*4882a593Smuzhiyun #include <sound/soc-dapm.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/of_irq.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun #include <sound/info.h>
24*4882a593Smuzhiyun #include "wcd9335.h"
25*4882a593Smuzhiyun #include "wcd-clsh-v2.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define WCD9335_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
28*4882a593Smuzhiyun SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
29*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
30*4882a593Smuzhiyun /* Fractional Rates */
31*4882a593Smuzhiyun #define WCD9335_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100)
32*4882a593Smuzhiyun #define WCD9335_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
33*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* slave port water mark level
36*4882a593Smuzhiyun * (0: 6bytes, 1: 9bytes, 2: 12 bytes, 3: 15 bytes)
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_6BYTES 0
39*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_9BYTES 1
40*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_12BYTES 2
41*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_15BYTES 3
42*4882a593Smuzhiyun #define SLAVE_PORT_WATER_MARK_SHIFT 1
43*4882a593Smuzhiyun #define SLAVE_PORT_ENABLE 1
44*4882a593Smuzhiyun #define SLAVE_PORT_DISABLE 0
45*4882a593Smuzhiyun #define WCD9335_SLIM_WATER_MARK_VAL \
46*4882a593Smuzhiyun ((SLAVE_PORT_WATER_MARK_12BYTES << SLAVE_PORT_WATER_MARK_SHIFT) | \
47*4882a593Smuzhiyun (SLAVE_PORT_ENABLE))
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define WCD9335_SLIM_NUM_PORT_REG 3
50*4882a593Smuzhiyun #define WCD9335_SLIM_PGD_PORT_INT_TX_EN0 (WCD9335_SLIM_PGD_PORT_INT_EN0 + 2)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define WCD9335_MCLK_CLK_12P288MHZ 12288000
53*4882a593Smuzhiyun #define WCD9335_MCLK_CLK_9P6MHZ 9600000
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define WCD9335_SLIM_CLOSE_TIMEOUT 1000
56*4882a593Smuzhiyun #define WCD9335_SLIM_IRQ_OVERFLOW (1 << 0)
57*4882a593Smuzhiyun #define WCD9335_SLIM_IRQ_UNDERFLOW (1 << 1)
58*4882a593Smuzhiyun #define WCD9335_SLIM_IRQ_PORT_CLOSED (1 << 2)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define WCD9335_NUM_INTERPOLATORS 9
61*4882a593Smuzhiyun #define WCD9335_RX_START 16
62*4882a593Smuzhiyun #define WCD9335_SLIM_CH_START 128
63*4882a593Smuzhiyun #define WCD9335_MAX_MICBIAS 4
64*4882a593Smuzhiyun #define WCD9335_MAX_VALID_ADC_MUX 13
65*4882a593Smuzhiyun #define WCD9335_INVALID_ADC_MUX 9
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
68*4882a593Smuzhiyun #define CF_MIN_3DB_4HZ 0x0
69*4882a593Smuzhiyun #define CF_MIN_3DB_75HZ 0x1
70*4882a593Smuzhiyun #define CF_MIN_3DB_150HZ 0x2
71*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_2 0x0
72*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_3 0x1
73*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_4 0x2
74*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_6 0x3
75*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_8 0x4
76*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DIV_16 0x5
77*4882a593Smuzhiyun #define WCD9335_DMIC_CLK_DRIVE_DEFAULT 0x02
78*4882a593Smuzhiyun #define WCD9335_AMIC_PWR_LEVEL_LP 0
79*4882a593Smuzhiyun #define WCD9335_AMIC_PWR_LEVEL_DEFAULT 1
80*4882a593Smuzhiyun #define WCD9335_AMIC_PWR_LEVEL_HP 2
81*4882a593Smuzhiyun #define WCD9335_AMIC_PWR_LVL_MASK 0x60
82*4882a593Smuzhiyun #define WCD9335_AMIC_PWR_LVL_SHIFT 0x5
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define WCD9335_DEC_PWR_LVL_MASK 0x06
85*4882a593Smuzhiyun #define WCD9335_DEC_PWR_LVL_LP 0x02
86*4882a593Smuzhiyun #define WCD9335_DEC_PWR_LVL_HP 0x04
87*4882a593Smuzhiyun #define WCD9335_DEC_PWR_LVL_DF 0x00
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define WCD9335_SLIM_RX_CH(p) \
90*4882a593Smuzhiyun {.port = p + WCD9335_RX_START, .shift = p,}
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define WCD9335_SLIM_TX_CH(p) \
93*4882a593Smuzhiyun {.port = p, .shift = p,}
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* vout step value */
96*4882a593Smuzhiyun #define WCD9335_CALCULATE_VOUT_D(req_mv) (((req_mv - 650) * 10) / 25)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define WCD9335_INTERPOLATOR_PATH(id) \
99*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX0", "SLIM RX0"}, \
100*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX1", "SLIM RX1"}, \
101*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX2", "SLIM RX2"}, \
102*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX3", "SLIM RX3"}, \
103*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX4", "SLIM RX4"}, \
104*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX5", "SLIM RX5"}, \
105*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX6", "SLIM RX6"}, \
106*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP0", "RX7", "SLIM RX7"}, \
107*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX0", "SLIM RX0"}, \
108*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX1", "SLIM RX1"}, \
109*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX2", "SLIM RX2"}, \
110*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX3", "SLIM RX3"}, \
111*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX4", "SLIM RX4"}, \
112*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX5", "SLIM RX5"}, \
113*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX6", "SLIM RX6"}, \
114*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP1", "RX7", "SLIM RX7"}, \
115*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX0", "SLIM RX0"}, \
116*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX1", "SLIM RX1"}, \
117*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX2", "SLIM RX2"}, \
118*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX3", "SLIM RX3"}, \
119*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX4", "SLIM RX4"}, \
120*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX5", "SLIM RX5"}, \
121*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX6", "SLIM RX6"}, \
122*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1 INP2", "RX7", "SLIM RX7"}, \
123*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX0", "SLIM RX0"}, \
124*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX1", "SLIM RX1"}, \
125*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX2", "SLIM RX2"}, \
126*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX3", "SLIM RX3"}, \
127*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX4", "SLIM RX4"}, \
128*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX5", "SLIM RX5"}, \
129*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX6", "SLIM RX6"}, \
130*4882a593Smuzhiyun {"RX INT" #id "_2 MUX", "RX7", "SLIM RX7"}, \
131*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP0"}, \
132*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP1"}, \
133*4882a593Smuzhiyun {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP2"}, \
134*4882a593Smuzhiyun {"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_2 MUX"}, \
135*4882a593Smuzhiyun {"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_1 MIX1"}, \
136*4882a593Smuzhiyun {"RX INT" #id " MIX2", NULL, "RX INT" #id " SEC MIX"}, \
137*4882a593Smuzhiyun {"RX INT" #id " INTERP", NULL, "RX INT" #id " MIX2"}
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define WCD9335_ADC_MUX_PATH(id) \
140*4882a593Smuzhiyun {"AIF1_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id " MUX"}, \
141*4882a593Smuzhiyun {"AIF2_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id " MUX"}, \
142*4882a593Smuzhiyun {"AIF3_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id " MUX"}, \
143*4882a593Smuzhiyun {"SLIM TX" #id " MUX", "DEC" #id, "ADC MUX" #id}, \
144*4882a593Smuzhiyun {"ADC MUX" #id, "DMIC", "DMIC MUX" #id}, \
145*4882a593Smuzhiyun {"ADC MUX" #id, "AMIC", "AMIC MUX" #id}, \
146*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC0", "DMIC0"}, \
147*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC1", "DMIC1"}, \
148*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC2", "DMIC2"}, \
149*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC3", "DMIC3"}, \
150*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC4", "DMIC4"}, \
151*4882a593Smuzhiyun {"DMIC MUX" #id, "DMIC5", "DMIC5"}, \
152*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC1", "ADC1"}, \
153*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC2", "ADC2"}, \
154*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC3", "ADC3"}, \
155*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC4", "ADC4"}, \
156*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC5", "ADC5"}, \
157*4882a593Smuzhiyun {"AMIC MUX" #id, "ADC6", "ADC6"}
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun enum {
160*4882a593Smuzhiyun WCD9335_RX0 = 0,
161*4882a593Smuzhiyun WCD9335_RX1,
162*4882a593Smuzhiyun WCD9335_RX2,
163*4882a593Smuzhiyun WCD9335_RX3,
164*4882a593Smuzhiyun WCD9335_RX4,
165*4882a593Smuzhiyun WCD9335_RX5,
166*4882a593Smuzhiyun WCD9335_RX6,
167*4882a593Smuzhiyun WCD9335_RX7,
168*4882a593Smuzhiyun WCD9335_RX8,
169*4882a593Smuzhiyun WCD9335_RX9,
170*4882a593Smuzhiyun WCD9335_RX10,
171*4882a593Smuzhiyun WCD9335_RX11,
172*4882a593Smuzhiyun WCD9335_RX12,
173*4882a593Smuzhiyun WCD9335_RX_MAX,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun enum {
177*4882a593Smuzhiyun WCD9335_TX0 = 0,
178*4882a593Smuzhiyun WCD9335_TX1,
179*4882a593Smuzhiyun WCD9335_TX2,
180*4882a593Smuzhiyun WCD9335_TX3,
181*4882a593Smuzhiyun WCD9335_TX4,
182*4882a593Smuzhiyun WCD9335_TX5,
183*4882a593Smuzhiyun WCD9335_TX6,
184*4882a593Smuzhiyun WCD9335_TX7,
185*4882a593Smuzhiyun WCD9335_TX8,
186*4882a593Smuzhiyun WCD9335_TX9,
187*4882a593Smuzhiyun WCD9335_TX10,
188*4882a593Smuzhiyun WCD9335_TX11,
189*4882a593Smuzhiyun WCD9335_TX12,
190*4882a593Smuzhiyun WCD9335_TX13,
191*4882a593Smuzhiyun WCD9335_TX14,
192*4882a593Smuzhiyun WCD9335_TX15,
193*4882a593Smuzhiyun WCD9335_TX_MAX,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun enum {
197*4882a593Smuzhiyun SIDO_SOURCE_INTERNAL = 0,
198*4882a593Smuzhiyun SIDO_SOURCE_RCO_BG,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun enum wcd9335_sido_voltage {
202*4882a593Smuzhiyun SIDO_VOLTAGE_SVS_MV = 950,
203*4882a593Smuzhiyun SIDO_VOLTAGE_NOMINAL_MV = 1100,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun enum {
207*4882a593Smuzhiyun AIF1_PB = 0,
208*4882a593Smuzhiyun AIF1_CAP,
209*4882a593Smuzhiyun AIF2_PB,
210*4882a593Smuzhiyun AIF2_CAP,
211*4882a593Smuzhiyun AIF3_PB,
212*4882a593Smuzhiyun AIF3_CAP,
213*4882a593Smuzhiyun AIF4_PB,
214*4882a593Smuzhiyun NUM_CODEC_DAIS,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun enum {
218*4882a593Smuzhiyun COMPANDER_1, /* HPH_L */
219*4882a593Smuzhiyun COMPANDER_2, /* HPH_R */
220*4882a593Smuzhiyun COMPANDER_3, /* LO1_DIFF */
221*4882a593Smuzhiyun COMPANDER_4, /* LO2_DIFF */
222*4882a593Smuzhiyun COMPANDER_5, /* LO3_SE */
223*4882a593Smuzhiyun COMPANDER_6, /* LO4_SE */
224*4882a593Smuzhiyun COMPANDER_7, /* SWR SPK CH1 */
225*4882a593Smuzhiyun COMPANDER_8, /* SWR SPK CH2 */
226*4882a593Smuzhiyun COMPANDER_MAX,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun enum {
230*4882a593Smuzhiyun INTn_2_INP_SEL_ZERO = 0,
231*4882a593Smuzhiyun INTn_2_INP_SEL_RX0,
232*4882a593Smuzhiyun INTn_2_INP_SEL_RX1,
233*4882a593Smuzhiyun INTn_2_INP_SEL_RX2,
234*4882a593Smuzhiyun INTn_2_INP_SEL_RX3,
235*4882a593Smuzhiyun INTn_2_INP_SEL_RX4,
236*4882a593Smuzhiyun INTn_2_INP_SEL_RX5,
237*4882a593Smuzhiyun INTn_2_INP_SEL_RX6,
238*4882a593Smuzhiyun INTn_2_INP_SEL_RX7,
239*4882a593Smuzhiyun INTn_2_INP_SEL_PROXIMITY,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun enum {
243*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_ZERO = 0,
244*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_DEC0,
245*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_DEC1,
246*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_IIR0,
247*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_IIR1,
248*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX0,
249*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX1,
250*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX2,
251*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX3,
252*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX4,
253*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX5,
254*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX6,
255*4882a593Smuzhiyun INTn_1_MIX_INP_SEL_RX7,
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun enum {
260*4882a593Smuzhiyun INTERP_EAR = 0,
261*4882a593Smuzhiyun INTERP_HPHL,
262*4882a593Smuzhiyun INTERP_HPHR,
263*4882a593Smuzhiyun INTERP_LO1,
264*4882a593Smuzhiyun INTERP_LO2,
265*4882a593Smuzhiyun INTERP_LO3,
266*4882a593Smuzhiyun INTERP_LO4,
267*4882a593Smuzhiyun INTERP_SPKR1,
268*4882a593Smuzhiyun INTERP_SPKR2,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun enum wcd_clock_type {
272*4882a593Smuzhiyun WCD_CLK_OFF,
273*4882a593Smuzhiyun WCD_CLK_RCO,
274*4882a593Smuzhiyun WCD_CLK_MCLK,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun enum {
278*4882a593Smuzhiyun MIC_BIAS_1 = 1,
279*4882a593Smuzhiyun MIC_BIAS_2,
280*4882a593Smuzhiyun MIC_BIAS_3,
281*4882a593Smuzhiyun MIC_BIAS_4
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun enum {
285*4882a593Smuzhiyun MICB_PULLUP_ENABLE,
286*4882a593Smuzhiyun MICB_PULLUP_DISABLE,
287*4882a593Smuzhiyun MICB_ENABLE,
288*4882a593Smuzhiyun MICB_DISABLE,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun struct wcd9335_slim_ch {
292*4882a593Smuzhiyun u32 ch_num;
293*4882a593Smuzhiyun u16 port;
294*4882a593Smuzhiyun u16 shift;
295*4882a593Smuzhiyun struct list_head list;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun struct wcd_slim_codec_dai_data {
299*4882a593Smuzhiyun struct list_head slim_ch_list;
300*4882a593Smuzhiyun struct slim_stream_config sconfig;
301*4882a593Smuzhiyun struct slim_stream_runtime *sruntime;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun struct wcd9335_codec {
305*4882a593Smuzhiyun struct device *dev;
306*4882a593Smuzhiyun struct clk *mclk;
307*4882a593Smuzhiyun struct clk *native_clk;
308*4882a593Smuzhiyun u32 mclk_rate;
309*4882a593Smuzhiyun u8 version;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun struct slim_device *slim;
312*4882a593Smuzhiyun struct slim_device *slim_ifc_dev;
313*4882a593Smuzhiyun struct regmap *regmap;
314*4882a593Smuzhiyun struct regmap *if_regmap;
315*4882a593Smuzhiyun struct regmap_irq_chip_data *irq_data;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun struct wcd9335_slim_ch rx_chs[WCD9335_RX_MAX];
318*4882a593Smuzhiyun struct wcd9335_slim_ch tx_chs[WCD9335_TX_MAX];
319*4882a593Smuzhiyun u32 num_rx_port;
320*4882a593Smuzhiyun u32 num_tx_port;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun int sido_input_src;
323*4882a593Smuzhiyun enum wcd9335_sido_voltage sido_voltage;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun struct wcd_slim_codec_dai_data dai[NUM_CODEC_DAIS];
326*4882a593Smuzhiyun struct snd_soc_component *component;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun int master_bias_users;
329*4882a593Smuzhiyun int clk_mclk_users;
330*4882a593Smuzhiyun int clk_rco_users;
331*4882a593Smuzhiyun int sido_ccl_cnt;
332*4882a593Smuzhiyun enum wcd_clock_type clk_type;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun struct wcd_clsh_ctrl *clsh_ctrl;
335*4882a593Smuzhiyun u32 hph_mode;
336*4882a593Smuzhiyun int prim_int_users[WCD9335_NUM_INTERPOLATORS];
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun int comp_enabled[COMPANDER_MAX];
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun int intr1;
341*4882a593Smuzhiyun int reset_gpio;
342*4882a593Smuzhiyun struct regulator_bulk_data supplies[WCD9335_MAX_SUPPLY];
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun unsigned int rx_port_value;
345*4882a593Smuzhiyun unsigned int tx_port_value;
346*4882a593Smuzhiyun int hph_l_gain;
347*4882a593Smuzhiyun int hph_r_gain;
348*4882a593Smuzhiyun u32 rx_bias_count;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*TX*/
351*4882a593Smuzhiyun int micb_ref[WCD9335_MAX_MICBIAS];
352*4882a593Smuzhiyun int pullup_ref[WCD9335_MAX_MICBIAS];
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun int dmic_0_1_clk_cnt;
355*4882a593Smuzhiyun int dmic_2_3_clk_cnt;
356*4882a593Smuzhiyun int dmic_4_5_clk_cnt;
357*4882a593Smuzhiyun int dmic_sample_rate;
358*4882a593Smuzhiyun int mad_dmic_sample_rate;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun int native_clk_users;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct wcd9335_irq {
364*4882a593Smuzhiyun int irq;
365*4882a593Smuzhiyun irqreturn_t (*handler)(int irq, void *data);
366*4882a593Smuzhiyun char *name;
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct wcd9335_slim_ch wcd9335_tx_chs[WCD9335_TX_MAX] = {
370*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(0),
371*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(1),
372*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(2),
373*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(3),
374*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(4),
375*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(5),
376*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(6),
377*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(7),
378*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(8),
379*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(9),
380*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(10),
381*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(11),
382*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(12),
383*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(13),
384*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(14),
385*4882a593Smuzhiyun WCD9335_SLIM_TX_CH(15),
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const struct wcd9335_slim_ch wcd9335_rx_chs[WCD9335_RX_MAX] = {
389*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(0), /* 16 */
390*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(1), /* 17 */
391*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(2),
392*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(3),
393*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(4),
394*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(5),
395*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(6),
396*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(7),
397*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(8),
398*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(9),
399*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(10),
400*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(11),
401*4882a593Smuzhiyun WCD9335_SLIM_RX_CH(12),
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun struct interp_sample_rate {
405*4882a593Smuzhiyun int rate;
406*4882a593Smuzhiyun int rate_val;
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct interp_sample_rate int_mix_rate_val[] = {
410*4882a593Smuzhiyun {48000, 0x4}, /* 48K */
411*4882a593Smuzhiyun {96000, 0x5}, /* 96K */
412*4882a593Smuzhiyun {192000, 0x6}, /* 192K */
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct interp_sample_rate int_prim_rate_val[] = {
416*4882a593Smuzhiyun {8000, 0x0}, /* 8K */
417*4882a593Smuzhiyun {16000, 0x1}, /* 16K */
418*4882a593Smuzhiyun {24000, -EINVAL},/* 24K */
419*4882a593Smuzhiyun {32000, 0x3}, /* 32K */
420*4882a593Smuzhiyun {48000, 0x4}, /* 48K */
421*4882a593Smuzhiyun {96000, 0x5}, /* 96K */
422*4882a593Smuzhiyun {192000, 0x6}, /* 192K */
423*4882a593Smuzhiyun {384000, 0x7}, /* 384K */
424*4882a593Smuzhiyun {44100, 0x8}, /* 44.1K */
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun struct wcd9335_reg_mask_val {
428*4882a593Smuzhiyun u16 reg;
429*4882a593Smuzhiyun u8 mask;
430*4882a593Smuzhiyun u8 val;
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct wcd9335_reg_mask_val wcd9335_codec_reg_init[] = {
434*4882a593Smuzhiyun /* Rbuckfly/R_EAR(32) */
435*4882a593Smuzhiyun {WCD9335_CDC_CLSH_K2_MSB, 0x0F, 0x00},
436*4882a593Smuzhiyun {WCD9335_CDC_CLSH_K2_LSB, 0xFF, 0x60},
437*4882a593Smuzhiyun {WCD9335_CPE_SS_DMIC_CFG, 0x80, 0x00},
438*4882a593Smuzhiyun {WCD9335_CDC_BOOST0_BOOST_CTL, 0x70, 0x50},
439*4882a593Smuzhiyun {WCD9335_CDC_BOOST1_BOOST_CTL, 0x70, 0x50},
440*4882a593Smuzhiyun {WCD9335_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
441*4882a593Smuzhiyun {WCD9335_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
442*4882a593Smuzhiyun {WCD9335_ANA_LO_1_2, 0x3C, 0X3C},
443*4882a593Smuzhiyun {WCD9335_DIFF_LO_COM_SWCAP_REFBUF_FREQ, 0x70, 0x00},
444*4882a593Smuzhiyun {WCD9335_DIFF_LO_COM_PA_FREQ, 0x70, 0x40},
445*4882a593Smuzhiyun {WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03, 0x03},
446*4882a593Smuzhiyun {WCD9335_CDC_TOP_TOP_CFG1, 0x02, 0x02},
447*4882a593Smuzhiyun {WCD9335_CDC_TOP_TOP_CFG1, 0x01, 0x01},
448*4882a593Smuzhiyun {WCD9335_EAR_CMBUFF, 0x08, 0x00},
449*4882a593Smuzhiyun {WCD9335_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
450*4882a593Smuzhiyun {WCD9335_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
451*4882a593Smuzhiyun {WCD9335_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
452*4882a593Smuzhiyun {WCD9335_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
453*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
454*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
455*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
456*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
457*4882a593Smuzhiyun {WCD9335_CDC_RX0_RX_PATH_CFG0, 0x01, 0x01},
458*4882a593Smuzhiyun {WCD9335_CDC_RX1_RX_PATH_CFG0, 0x01, 0x01},
459*4882a593Smuzhiyun {WCD9335_CDC_RX2_RX_PATH_CFG0, 0x01, 0x01},
460*4882a593Smuzhiyun {WCD9335_CDC_RX3_RX_PATH_CFG0, 0x01, 0x01},
461*4882a593Smuzhiyun {WCD9335_CDC_RX4_RX_PATH_CFG0, 0x01, 0x01},
462*4882a593Smuzhiyun {WCD9335_CDC_RX5_RX_PATH_CFG0, 0x01, 0x01},
463*4882a593Smuzhiyun {WCD9335_CDC_RX6_RX_PATH_CFG0, 0x01, 0x01},
464*4882a593Smuzhiyun {WCD9335_CDC_RX7_RX_PATH_CFG0, 0x01, 0x01},
465*4882a593Smuzhiyun {WCD9335_CDC_RX8_RX_PATH_CFG0, 0x01, 0x01},
466*4882a593Smuzhiyun {WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
467*4882a593Smuzhiyun {WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
468*4882a593Smuzhiyun {WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 0x01, 0x01},
469*4882a593Smuzhiyun {WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 0x01, 0x01},
470*4882a593Smuzhiyun {WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 0x01, 0x01},
471*4882a593Smuzhiyun {WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 0x01, 0x01},
472*4882a593Smuzhiyun {WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 0x01, 0x01},
473*4882a593Smuzhiyun {WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
474*4882a593Smuzhiyun {WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
475*4882a593Smuzhiyun {WCD9335_VBADC_IBIAS_FE, 0x0C, 0x08},
476*4882a593Smuzhiyun {WCD9335_RCO_CTRL_2, 0x0F, 0x08},
477*4882a593Smuzhiyun {WCD9335_RX_BIAS_FLYB_MID_RST, 0xF0, 0x10},
478*4882a593Smuzhiyun {WCD9335_FLYBACK_CTRL_1, 0x20, 0x20},
479*4882a593Smuzhiyun {WCD9335_HPH_OCP_CTL, 0xFF, 0x5A},
480*4882a593Smuzhiyun {WCD9335_HPH_L_TEST, 0x01, 0x01},
481*4882a593Smuzhiyun {WCD9335_HPH_R_TEST, 0x01, 0x01},
482*4882a593Smuzhiyun {WCD9335_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
483*4882a593Smuzhiyun {WCD9335_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
484*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
485*4882a593Smuzhiyun {WCD9335_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
486*4882a593Smuzhiyun {WCD9335_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
487*4882a593Smuzhiyun {WCD9335_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
488*4882a593Smuzhiyun {WCD9335_CDC_TX0_TX_PATH_SEC7, 0xFF, 0x45},
489*4882a593Smuzhiyun {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xFC, 0xF4},
490*4882a593Smuzhiyun {WCD9335_HPH_REFBUFF_LP_CTL, 0x08, 0x08},
491*4882a593Smuzhiyun {WCD9335_HPH_REFBUFF_LP_CTL, 0x06, 0x02},
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Cutoff frequency for high pass filter */
495*4882a593Smuzhiyun static const char * const cf_text[] = {
496*4882a593Smuzhiyun "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static const char * const rx_cf_text[] = {
500*4882a593Smuzhiyun "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
501*4882a593Smuzhiyun "CF_NEG_3DB_0P48HZ"
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const char * const rx_int0_7_mix_mux_text[] = {
505*4882a593Smuzhiyun "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
506*4882a593Smuzhiyun "RX6", "RX7", "PROXIMITY"
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const char * const rx_int_mix_mux_text[] = {
510*4882a593Smuzhiyun "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
511*4882a593Smuzhiyun "RX6", "RX7"
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun static const char * const rx_prim_mix_text[] = {
515*4882a593Smuzhiyun "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
516*4882a593Smuzhiyun "RX3", "RX4", "RX5", "RX6", "RX7"
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun static const char * const rx_int_dem_inp_mux_text[] = {
520*4882a593Smuzhiyun "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const char * const rx_int0_interp_mux_text[] = {
524*4882a593Smuzhiyun "ZERO", "RX INT0 MIX2",
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static const char * const rx_int1_interp_mux_text[] = {
528*4882a593Smuzhiyun "ZERO", "RX INT1 MIX2",
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun static const char * const rx_int2_interp_mux_text[] = {
532*4882a593Smuzhiyun "ZERO", "RX INT2 MIX2",
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const char * const rx_int3_interp_mux_text[] = {
536*4882a593Smuzhiyun "ZERO", "RX INT3 MIX2",
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const char * const rx_int4_interp_mux_text[] = {
540*4882a593Smuzhiyun "ZERO", "RX INT4 MIX2",
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static const char * const rx_int5_interp_mux_text[] = {
544*4882a593Smuzhiyun "ZERO", "RX INT5 MIX2",
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static const char * const rx_int6_interp_mux_text[] = {
548*4882a593Smuzhiyun "ZERO", "RX INT6 MIX2",
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static const char * const rx_int7_interp_mux_text[] = {
552*4882a593Smuzhiyun "ZERO", "RX INT7 MIX2",
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const char * const rx_int8_interp_mux_text[] = {
556*4882a593Smuzhiyun "ZERO", "RX INT8 SEC MIX"
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static const char * const rx_hph_mode_mux_text[] = {
560*4882a593Smuzhiyun "Class H Invalid", "Class-H Hi-Fi", "Class-H Low Power", "Class-AB",
561*4882a593Smuzhiyun "Class-H Hi-Fi Low Power"
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const char *const slim_rx_mux_text[] = {
565*4882a593Smuzhiyun "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB",
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static const char * const adc_mux_text[] = {
569*4882a593Smuzhiyun "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun static const char * const dmic_mux_text[] = {
573*4882a593Smuzhiyun "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
574*4882a593Smuzhiyun "SMIC0", "SMIC1", "SMIC2", "SMIC3"
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun static const char * const dmic_mux_alt_text[] = {
578*4882a593Smuzhiyun "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static const char * const amic_mux_text[] = {
582*4882a593Smuzhiyun "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6"
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const char * const sb_tx0_mux_text[] = {
586*4882a593Smuzhiyun "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static const char * const sb_tx1_mux_text[] = {
590*4882a593Smuzhiyun "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const char * const sb_tx2_mux_text[] = {
594*4882a593Smuzhiyun "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const char * const sb_tx3_mux_text[] = {
598*4882a593Smuzhiyun "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static const char * const sb_tx4_mux_text[] = {
602*4882a593Smuzhiyun "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static const char * const sb_tx5_mux_text[] = {
606*4882a593Smuzhiyun "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static const char * const sb_tx6_mux_text[] = {
610*4882a593Smuzhiyun "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun static const char * const sb_tx7_mux_text[] = {
614*4882a593Smuzhiyun "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun static const char * const sb_tx8_mux_text[] = {
618*4882a593Smuzhiyun "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_gain, -8400, 100, -8400);
622*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
623*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
624*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(ear_pa_gain, 0, 150, 0);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct soc_enum cf_dec0_enum =
627*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct soc_enum cf_dec1_enum =
630*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const struct soc_enum cf_dec2_enum =
633*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static const struct soc_enum cf_dec3_enum =
636*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct soc_enum cf_dec4_enum =
639*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static const struct soc_enum cf_dec5_enum =
642*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static const struct soc_enum cf_dec6_enum =
645*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static const struct soc_enum cf_dec7_enum =
648*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun static const struct soc_enum cf_dec8_enum =
651*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct soc_enum cf_int0_1_enum =
654*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 2,
657*4882a593Smuzhiyun rx_cf_text);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static const struct soc_enum cf_int1_1_enum =
660*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 2,
663*4882a593Smuzhiyun rx_cf_text);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static const struct soc_enum cf_int2_1_enum =
666*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 2,
669*4882a593Smuzhiyun rx_cf_text);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static const struct soc_enum cf_int3_1_enum =
672*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 2,
675*4882a593Smuzhiyun rx_cf_text);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static const struct soc_enum cf_int4_1_enum =
678*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 2,
681*4882a593Smuzhiyun rx_cf_text);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static const struct soc_enum cf_int5_1_enum =
684*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CFG2, 0, 4, rx_cf_text);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int5_2_enum, WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 2,
687*4882a593Smuzhiyun rx_cf_text);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static const struct soc_enum cf_int6_1_enum =
690*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CFG2, 0, 4, rx_cf_text);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int6_2_enum, WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 2,
693*4882a593Smuzhiyun rx_cf_text);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static const struct soc_enum cf_int7_1_enum =
696*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 2,
699*4882a593Smuzhiyun rx_cf_text);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun static const struct soc_enum cf_int8_1_enum =
702*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 2,
705*4882a593Smuzhiyun rx_cf_text);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static const struct soc_enum rx_hph_mode_mux_enum =
708*4882a593Smuzhiyun SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
709*4882a593Smuzhiyun rx_hph_mode_mux_text);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun static const struct soc_enum slim_rx_mux_enum =
712*4882a593Smuzhiyun SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static const struct soc_enum rx_int0_2_mux_chain_enum =
715*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
716*4882a593Smuzhiyun rx_int0_7_mix_mux_text);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun static const struct soc_enum rx_int1_2_mux_chain_enum =
719*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
720*4882a593Smuzhiyun rx_int_mix_mux_text);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct soc_enum rx_int2_2_mux_chain_enum =
723*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
724*4882a593Smuzhiyun rx_int_mix_mux_text);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun static const struct soc_enum rx_int3_2_mux_chain_enum =
727*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
728*4882a593Smuzhiyun rx_int_mix_mux_text);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const struct soc_enum rx_int4_2_mux_chain_enum =
731*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
732*4882a593Smuzhiyun rx_int_mix_mux_text);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static const struct soc_enum rx_int5_2_mux_chain_enum =
735*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 0, 9,
736*4882a593Smuzhiyun rx_int_mix_mux_text);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const struct soc_enum rx_int6_2_mux_chain_enum =
739*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 0, 9,
740*4882a593Smuzhiyun rx_int_mix_mux_text);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static const struct soc_enum rx_int7_2_mux_chain_enum =
743*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
744*4882a593Smuzhiyun rx_int0_7_mix_mux_text);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const struct soc_enum rx_int8_2_mux_chain_enum =
747*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
748*4882a593Smuzhiyun rx_int_mix_mux_text);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
751*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
752*4882a593Smuzhiyun rx_prim_mix_text);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
755*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
756*4882a593Smuzhiyun rx_prim_mix_text);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
759*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
760*4882a593Smuzhiyun rx_prim_mix_text);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
763*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
764*4882a593Smuzhiyun rx_prim_mix_text);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
767*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
768*4882a593Smuzhiyun rx_prim_mix_text);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
771*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
772*4882a593Smuzhiyun rx_prim_mix_text);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
775*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
776*4882a593Smuzhiyun rx_prim_mix_text);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
779*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
780*4882a593Smuzhiyun rx_prim_mix_text);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
783*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
784*4882a593Smuzhiyun rx_prim_mix_text);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
787*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
788*4882a593Smuzhiyun rx_prim_mix_text);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
791*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
792*4882a593Smuzhiyun rx_prim_mix_text);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
795*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
796*4882a593Smuzhiyun rx_prim_mix_text);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
799*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
800*4882a593Smuzhiyun rx_prim_mix_text);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
803*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
804*4882a593Smuzhiyun rx_prim_mix_text);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
807*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
808*4882a593Smuzhiyun rx_prim_mix_text);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const struct soc_enum rx_int5_1_mix_inp0_chain_enum =
811*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 0, 13,
812*4882a593Smuzhiyun rx_prim_mix_text);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static const struct soc_enum rx_int5_1_mix_inp1_chain_enum =
815*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 4, 13,
816*4882a593Smuzhiyun rx_prim_mix_text);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static const struct soc_enum rx_int5_1_mix_inp2_chain_enum =
819*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 4, 13,
820*4882a593Smuzhiyun rx_prim_mix_text);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const struct soc_enum rx_int6_1_mix_inp0_chain_enum =
823*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 0, 13,
824*4882a593Smuzhiyun rx_prim_mix_text);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const struct soc_enum rx_int6_1_mix_inp1_chain_enum =
827*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 4, 13,
828*4882a593Smuzhiyun rx_prim_mix_text);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static const struct soc_enum rx_int6_1_mix_inp2_chain_enum =
831*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 4, 13,
832*4882a593Smuzhiyun rx_prim_mix_text);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
835*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
836*4882a593Smuzhiyun rx_prim_mix_text);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
839*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
840*4882a593Smuzhiyun rx_prim_mix_text);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
843*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
844*4882a593Smuzhiyun rx_prim_mix_text);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
847*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
848*4882a593Smuzhiyun rx_prim_mix_text);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
851*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
852*4882a593Smuzhiyun rx_prim_mix_text);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
855*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
856*4882a593Smuzhiyun rx_prim_mix_text);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static const struct soc_enum rx_int0_dem_inp_mux_enum =
859*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_SEC0, 0,
860*4882a593Smuzhiyun ARRAY_SIZE(rx_int_dem_inp_mux_text),
861*4882a593Smuzhiyun rx_int_dem_inp_mux_text);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun static const struct soc_enum rx_int1_dem_inp_mux_enum =
864*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_SEC0, 0,
865*4882a593Smuzhiyun ARRAY_SIZE(rx_int_dem_inp_mux_text),
866*4882a593Smuzhiyun rx_int_dem_inp_mux_text);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const struct soc_enum rx_int2_dem_inp_mux_enum =
869*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_SEC0, 0,
870*4882a593Smuzhiyun ARRAY_SIZE(rx_int_dem_inp_mux_text),
871*4882a593Smuzhiyun rx_int_dem_inp_mux_text);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun static const struct soc_enum rx_int0_interp_mux_enum =
874*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CTL, 5, 2,
875*4882a593Smuzhiyun rx_int0_interp_mux_text);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun static const struct soc_enum rx_int1_interp_mux_enum =
878*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CTL, 5, 2,
879*4882a593Smuzhiyun rx_int1_interp_mux_text);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static const struct soc_enum rx_int2_interp_mux_enum =
882*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CTL, 5, 2,
883*4882a593Smuzhiyun rx_int2_interp_mux_text);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun static const struct soc_enum rx_int3_interp_mux_enum =
886*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CTL, 5, 2,
887*4882a593Smuzhiyun rx_int3_interp_mux_text);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static const struct soc_enum rx_int4_interp_mux_enum =
890*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CTL, 5, 2,
891*4882a593Smuzhiyun rx_int4_interp_mux_text);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static const struct soc_enum rx_int5_interp_mux_enum =
894*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CTL, 5, 2,
895*4882a593Smuzhiyun rx_int5_interp_mux_text);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static const struct soc_enum rx_int6_interp_mux_enum =
898*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CTL, 5, 2,
899*4882a593Smuzhiyun rx_int6_interp_mux_text);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun static const struct soc_enum rx_int7_interp_mux_enum =
902*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CTL, 5, 2,
903*4882a593Smuzhiyun rx_int7_interp_mux_text);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun static const struct soc_enum rx_int8_interp_mux_enum =
906*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CTL, 5, 2,
907*4882a593Smuzhiyun rx_int8_interp_mux_text);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux0_chain_enum =
910*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0, 4,
911*4882a593Smuzhiyun adc_mux_text);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux1_chain_enum =
914*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0, 4,
915*4882a593Smuzhiyun adc_mux_text);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux2_chain_enum =
918*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0, 4,
919*4882a593Smuzhiyun adc_mux_text);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux3_chain_enum =
922*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0, 4,
923*4882a593Smuzhiyun adc_mux_text);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux4_chain_enum =
926*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 6, 4,
927*4882a593Smuzhiyun adc_mux_text);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux5_chain_enum =
930*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 6, 4,
931*4882a593Smuzhiyun adc_mux_text);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux6_chain_enum =
934*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 6, 4,
935*4882a593Smuzhiyun adc_mux_text);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux7_chain_enum =
938*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 6, 4,
939*4882a593Smuzhiyun adc_mux_text);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun static const struct soc_enum tx_adc_mux8_chain_enum =
942*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 6, 4,
943*4882a593Smuzhiyun adc_mux_text);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux0_enum =
946*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 11,
947*4882a593Smuzhiyun dmic_mux_text);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux1_enum =
950*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 11,
951*4882a593Smuzhiyun dmic_mux_text);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux2_enum =
954*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 11,
955*4882a593Smuzhiyun dmic_mux_text);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux3_enum =
958*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 11,
959*4882a593Smuzhiyun dmic_mux_text);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux4_enum =
962*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
963*4882a593Smuzhiyun dmic_mux_alt_text);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux5_enum =
966*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
967*4882a593Smuzhiyun dmic_mux_alt_text);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux6_enum =
970*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
971*4882a593Smuzhiyun dmic_mux_alt_text);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux7_enum =
974*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
975*4882a593Smuzhiyun dmic_mux_alt_text);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct soc_enum tx_dmic_mux8_enum =
978*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
979*4882a593Smuzhiyun dmic_mux_alt_text);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux0_enum =
982*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 7,
983*4882a593Smuzhiyun amic_mux_text);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux1_enum =
986*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 7,
987*4882a593Smuzhiyun amic_mux_text);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux2_enum =
990*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 7,
991*4882a593Smuzhiyun amic_mux_text);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux3_enum =
994*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 7,
995*4882a593Smuzhiyun amic_mux_text);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux4_enum =
998*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 7,
999*4882a593Smuzhiyun amic_mux_text);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux5_enum =
1002*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 7,
1003*4882a593Smuzhiyun amic_mux_text);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux6_enum =
1006*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 7,
1007*4882a593Smuzhiyun amic_mux_text);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux7_enum =
1010*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 7,
1011*4882a593Smuzhiyun amic_mux_text);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun static const struct soc_enum tx_amic_mux8_enum =
1014*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 7,
1015*4882a593Smuzhiyun amic_mux_text);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun static const struct soc_enum sb_tx0_mux_enum =
1018*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0, 4,
1019*4882a593Smuzhiyun sb_tx0_mux_text);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun static const struct soc_enum sb_tx1_mux_enum =
1022*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 2, 4,
1023*4882a593Smuzhiyun sb_tx1_mux_text);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun static const struct soc_enum sb_tx2_mux_enum =
1026*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 4, 4,
1027*4882a593Smuzhiyun sb_tx2_mux_text);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun static const struct soc_enum sb_tx3_mux_enum =
1030*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 6, 4,
1031*4882a593Smuzhiyun sb_tx3_mux_text);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun static const struct soc_enum sb_tx4_mux_enum =
1034*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 0, 4,
1035*4882a593Smuzhiyun sb_tx4_mux_text);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun static const struct soc_enum sb_tx5_mux_enum =
1038*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 2, 4,
1039*4882a593Smuzhiyun sb_tx5_mux_text);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static const struct soc_enum sb_tx6_mux_enum =
1042*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 4, 4,
1043*4882a593Smuzhiyun sb_tx6_mux_text);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct soc_enum sb_tx7_mux_enum =
1046*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 6, 4,
1047*4882a593Smuzhiyun sb_tx7_mux_text);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun static const struct soc_enum sb_tx8_mux_enum =
1050*4882a593Smuzhiyun SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 0, 4,
1051*4882a593Smuzhiyun sb_tx8_mux_text);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_2_mux =
1054*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_2_mux =
1057*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_2_mux =
1060*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_2_mux =
1063*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_2_mux =
1066*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int5_2_mux =
1069*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT5_2 MUX Mux", rx_int5_2_mux_chain_enum);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int6_2_mux =
1072*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT6_2 MUX Mux", rx_int6_2_mux_chain_enum);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_2_mux =
1075*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_2_mux =
1078*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
1081*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
1084*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
1087*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
1090*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
1093*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
1096*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
1099*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
1102*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
1105*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
1108*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
1111*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
1114*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
1117*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
1120*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
1123*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int5_1_mix_inp0_mux =
1126*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT5_1 MIX1 INP0 Mux", rx_int5_1_mix_inp0_chain_enum);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int5_1_mix_inp1_mux =
1129*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT5_1 MIX1 INP1 Mux", rx_int5_1_mix_inp1_chain_enum);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int5_1_mix_inp2_mux =
1132*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT5_1 MIX1 INP2 Mux", rx_int5_1_mix_inp2_chain_enum);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int6_1_mix_inp0_mux =
1135*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT6_1 MIX1 INP0 Mux", rx_int6_1_mix_inp0_chain_enum);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int6_1_mix_inp1_mux =
1138*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT6_1 MIX1 INP1 Mux", rx_int6_1_mix_inp1_chain_enum);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int6_1_mix_inp2_mux =
1141*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT6_1 MIX1 INP2 Mux", rx_int6_1_mix_inp2_chain_enum);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
1144*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
1147*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
1150*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
1153*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
1156*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
1159*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_interp_mux =
1162*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT0 INTERP Mux", rx_int0_interp_mux_enum);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_interp_mux =
1165*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT1 INTERP Mux", rx_int1_interp_mux_enum);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_interp_mux =
1168*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT2 INTERP Mux", rx_int2_interp_mux_enum);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int3_interp_mux =
1171*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT3 INTERP Mux", rx_int3_interp_mux_enum);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int4_interp_mux =
1174*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT4 INTERP Mux", rx_int4_interp_mux_enum);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int5_interp_mux =
1177*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT5 INTERP Mux", rx_int5_interp_mux_enum);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int6_interp_mux =
1180*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT6 INTERP Mux", rx_int6_interp_mux_enum);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int7_interp_mux =
1183*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT7 INTERP Mux", rx_int7_interp_mux_enum);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int8_interp_mux =
1186*4882a593Smuzhiyun SOC_DAPM_ENUM("RX INT8 INTERP Mux", rx_int8_interp_mux_enum);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux0 =
1189*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux1 =
1192*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux2 =
1195*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux3 =
1198*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux4 =
1201*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux5 =
1204*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux6 =
1207*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux7 =
1210*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_dmic_mux8 =
1213*4882a593Smuzhiyun SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux0 =
1216*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux1 =
1219*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux2 =
1222*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux3 =
1225*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux4 =
1228*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux5 =
1231*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux6 =
1234*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux7 =
1237*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_amic_mux8 =
1240*4882a593Smuzhiyun SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx0_mux =
1243*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX0 MUX Mux", sb_tx0_mux_enum);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx1_mux =
1246*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx2_mux =
1249*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx3_mux =
1252*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx4_mux =
1255*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx5_mux =
1258*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx6_mux =
1261*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx7_mux =
1264*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun static const struct snd_kcontrol_new sb_tx8_mux =
1267*4882a593Smuzhiyun SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
1268*4882a593Smuzhiyun
slim_rx_mux_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1269*4882a593Smuzhiyun static int slim_rx_mux_get(struct snd_kcontrol *kc,
1270*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_dapm_kcontrol_dapm(kc);
1273*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(dapm->dev);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = wcd->rx_port_value;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun return 0;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
slim_rx_mux_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1280*4882a593Smuzhiyun static int slim_rx_mux_put(struct snd_kcontrol *kc,
1281*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kc);
1284*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(w->dapm->dev);
1285*4882a593Smuzhiyun struct soc_enum *e = (struct soc_enum *)kc->private_value;
1286*4882a593Smuzhiyun struct snd_soc_dapm_update *update = NULL;
1287*4882a593Smuzhiyun u32 port_id = w->shift;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun wcd->rx_port_value = ucontrol->value.enumerated.item[0];
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun switch (wcd->rx_port_value) {
1292*4882a593Smuzhiyun case 0:
1293*4882a593Smuzhiyun list_del_init(&wcd->rx_chs[port_id].list);
1294*4882a593Smuzhiyun break;
1295*4882a593Smuzhiyun case 1:
1296*4882a593Smuzhiyun list_add_tail(&wcd->rx_chs[port_id].list,
1297*4882a593Smuzhiyun &wcd->dai[AIF1_PB].slim_ch_list);
1298*4882a593Smuzhiyun break;
1299*4882a593Smuzhiyun case 2:
1300*4882a593Smuzhiyun list_add_tail(&wcd->rx_chs[port_id].list,
1301*4882a593Smuzhiyun &wcd->dai[AIF2_PB].slim_ch_list);
1302*4882a593Smuzhiyun break;
1303*4882a593Smuzhiyun case 3:
1304*4882a593Smuzhiyun list_add_tail(&wcd->rx_chs[port_id].list,
1305*4882a593Smuzhiyun &wcd->dai[AIF3_PB].slim_ch_list);
1306*4882a593Smuzhiyun break;
1307*4882a593Smuzhiyun case 4:
1308*4882a593Smuzhiyun list_add_tail(&wcd->rx_chs[port_id].list,
1309*4882a593Smuzhiyun &wcd->dai[AIF4_PB].slim_ch_list);
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun default:
1312*4882a593Smuzhiyun dev_err(wcd->dev, "Unknown AIF %d\n", wcd->rx_port_value);
1313*4882a593Smuzhiyun goto err;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun snd_soc_dapm_mux_update_power(w->dapm, kc, wcd->rx_port_value,
1317*4882a593Smuzhiyun e, update);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun return 0;
1320*4882a593Smuzhiyun err:
1321*4882a593Smuzhiyun return -EINVAL;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
slim_tx_mixer_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1324*4882a593Smuzhiyun static int slim_tx_mixer_get(struct snd_kcontrol *kc,
1325*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_dapm_kcontrol_dapm(kc);
1329*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(dapm->dev);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun ucontrol->value.integer.value[0] = wcd->tx_port_value;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun return 0;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
slim_tx_mixer_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1336*4882a593Smuzhiyun static int slim_tx_mixer_put(struct snd_kcontrol *kc,
1337*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun struct snd_soc_dapm_widget *widget = snd_soc_dapm_kcontrol_widget(kc);
1341*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(widget->dapm->dev);
1342*4882a593Smuzhiyun struct snd_soc_dapm_update *update = NULL;
1343*4882a593Smuzhiyun struct soc_mixer_control *mixer =
1344*4882a593Smuzhiyun (struct soc_mixer_control *)kc->private_value;
1345*4882a593Smuzhiyun int enable = ucontrol->value.integer.value[0];
1346*4882a593Smuzhiyun int dai_id = widget->shift;
1347*4882a593Smuzhiyun int port_id = mixer->shift;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun switch (dai_id) {
1350*4882a593Smuzhiyun case AIF1_CAP:
1351*4882a593Smuzhiyun case AIF2_CAP:
1352*4882a593Smuzhiyun case AIF3_CAP:
1353*4882a593Smuzhiyun /* only add to the list if value not set */
1354*4882a593Smuzhiyun if (enable && !(wcd->tx_port_value & BIT(port_id))) {
1355*4882a593Smuzhiyun wcd->tx_port_value |= BIT(port_id);
1356*4882a593Smuzhiyun list_add_tail(&wcd->tx_chs[port_id].list,
1357*4882a593Smuzhiyun &wcd->dai[dai_id].slim_ch_list);
1358*4882a593Smuzhiyun } else if (!enable && (wcd->tx_port_value & BIT(port_id))) {
1359*4882a593Smuzhiyun wcd->tx_port_value &= ~BIT(port_id);
1360*4882a593Smuzhiyun list_del_init(&wcd->tx_chs[port_id].list);
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun break;
1363*4882a593Smuzhiyun default:
1364*4882a593Smuzhiyun dev_err(wcd->dev, "Unknown AIF %d\n", dai_id);
1365*4882a593Smuzhiyun return -EINVAL;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun snd_soc_dapm_mixer_update_power(widget->dapm, kc, enable, update);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun return 0;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static const struct snd_kcontrol_new slim_rx_mux[WCD9335_RX_MAX] = {
1374*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
1375*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1376*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
1377*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1378*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
1379*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1380*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
1381*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1382*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
1383*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1384*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
1385*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1386*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
1387*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1388*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
1389*4882a593Smuzhiyun slim_rx_mux_get, slim_rx_mux_put),
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun static const struct snd_kcontrol_new aif1_cap_mixer[] = {
1393*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD9335_TX0, 1, 0,
1394*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1395*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD9335_TX1, 1, 0,
1396*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1397*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD9335_TX2, 1, 0,
1398*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1399*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD9335_TX3, 1, 0,
1400*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1401*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD9335_TX4, 1, 0,
1402*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1403*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD9335_TX5, 1, 0,
1404*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1405*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD9335_TX6, 1, 0,
1406*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1407*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD9335_TX7, 1, 0,
1408*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1409*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD9335_TX8, 1, 0,
1410*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1411*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD9335_TX9, 1, 0,
1412*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1413*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD9335_TX10, 1, 0,
1414*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1415*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD9335_TX11, 1, 0,
1416*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1417*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD9335_TX13, 1, 0,
1418*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1419*4882a593Smuzhiyun };
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun static const struct snd_kcontrol_new aif2_cap_mixer[] = {
1422*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD9335_TX0, 1, 0,
1423*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1424*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD9335_TX1, 1, 0,
1425*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1426*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD9335_TX2, 1, 0,
1427*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1428*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD9335_TX3, 1, 0,
1429*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1430*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD9335_TX4, 1, 0,
1431*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1432*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD9335_TX5, 1, 0,
1433*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1434*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD9335_TX6, 1, 0,
1435*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1436*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD9335_TX7, 1, 0,
1437*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1438*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD9335_TX8, 1, 0,
1439*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1440*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD9335_TX9, 1, 0,
1441*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1442*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD9335_TX10, 1, 0,
1443*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1444*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD9335_TX11, 1, 0,
1445*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1446*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD9335_TX13, 1, 0,
1447*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static const struct snd_kcontrol_new aif3_cap_mixer[] = {
1451*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD9335_TX0, 1, 0,
1452*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1453*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD9335_TX1, 1, 0,
1454*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1455*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD9335_TX2, 1, 0,
1456*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1457*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD9335_TX3, 1, 0,
1458*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1459*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD9335_TX4, 1, 0,
1460*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1461*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD9335_TX5, 1, 0,
1462*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1463*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD9335_TX6, 1, 0,
1464*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1465*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD9335_TX7, 1, 0,
1466*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1467*4882a593Smuzhiyun SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD9335_TX8, 1, 0,
1468*4882a593Smuzhiyun slim_tx_mixer_get, slim_tx_mixer_put),
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun
wcd9335_put_dec_enum(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1471*4882a593Smuzhiyun static int wcd9335_put_dec_enum(struct snd_kcontrol *kc,
1472*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_dapm_kcontrol_dapm(kc);
1475*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(dapm);
1476*4882a593Smuzhiyun struct soc_enum *e = (struct soc_enum *)kc->private_value;
1477*4882a593Smuzhiyun unsigned int val, reg, sel;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun val = ucontrol->value.enumerated.item[0];
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun switch (e->reg) {
1482*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
1483*4882a593Smuzhiyun reg = WCD9335_CDC_TX0_TX_PATH_CFG0;
1484*4882a593Smuzhiyun break;
1485*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
1486*4882a593Smuzhiyun reg = WCD9335_CDC_TX1_TX_PATH_CFG0;
1487*4882a593Smuzhiyun break;
1488*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
1489*4882a593Smuzhiyun reg = WCD9335_CDC_TX2_TX_PATH_CFG0;
1490*4882a593Smuzhiyun break;
1491*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
1492*4882a593Smuzhiyun reg = WCD9335_CDC_TX3_TX_PATH_CFG0;
1493*4882a593Smuzhiyun break;
1494*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
1495*4882a593Smuzhiyun reg = WCD9335_CDC_TX4_TX_PATH_CFG0;
1496*4882a593Smuzhiyun break;
1497*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
1498*4882a593Smuzhiyun reg = WCD9335_CDC_TX5_TX_PATH_CFG0;
1499*4882a593Smuzhiyun break;
1500*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
1501*4882a593Smuzhiyun reg = WCD9335_CDC_TX6_TX_PATH_CFG0;
1502*4882a593Smuzhiyun break;
1503*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
1504*4882a593Smuzhiyun reg = WCD9335_CDC_TX7_TX_PATH_CFG0;
1505*4882a593Smuzhiyun break;
1506*4882a593Smuzhiyun case WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0:
1507*4882a593Smuzhiyun reg = WCD9335_CDC_TX8_TX_PATH_CFG0;
1508*4882a593Smuzhiyun break;
1509*4882a593Smuzhiyun default:
1510*4882a593Smuzhiyun return -EINVAL;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun /* AMIC: 0, DMIC: 1 */
1514*4882a593Smuzhiyun sel = val ? WCD9335_CDC_TX_ADC_AMIC_SEL : WCD9335_CDC_TX_ADC_DMIC_SEL;
1515*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg,
1516*4882a593Smuzhiyun WCD9335_CDC_TX_ADC_AMIC_DMIC_SEL_MASK,
1517*4882a593Smuzhiyun sel);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun return snd_soc_dapm_put_enum_double(kc, ucontrol);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
wcd9335_int_dem_inp_mux_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)1522*4882a593Smuzhiyun static int wcd9335_int_dem_inp_mux_put(struct snd_kcontrol *kc,
1523*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun struct soc_enum *e = (struct soc_enum *)kc->private_value;
1526*4882a593Smuzhiyun struct snd_soc_component *component;
1527*4882a593Smuzhiyun int reg, val;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun component = snd_soc_dapm_kcontrol_component(kc);
1530*4882a593Smuzhiyun val = ucontrol->value.enumerated.item[0];
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (e->reg == WCD9335_CDC_RX0_RX_PATH_SEC0)
1533*4882a593Smuzhiyun reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
1534*4882a593Smuzhiyun else if (e->reg == WCD9335_CDC_RX1_RX_PATH_SEC0)
1535*4882a593Smuzhiyun reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
1536*4882a593Smuzhiyun else if (e->reg == WCD9335_CDC_RX2_RX_PATH_SEC0)
1537*4882a593Smuzhiyun reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
1538*4882a593Smuzhiyun else
1539*4882a593Smuzhiyun return -EINVAL;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* Set Look Ahead Delay */
1542*4882a593Smuzhiyun snd_soc_component_update_bits(component, reg,
1543*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG0_DLY_ZN_EN_MASK,
1544*4882a593Smuzhiyun val ? WCD9335_CDC_RX_PATH_CFG0_DLY_ZN_EN : 0);
1545*4882a593Smuzhiyun /* Set DEM INP Select */
1546*4882a593Smuzhiyun return snd_soc_dapm_put_enum_double(kc, ucontrol);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
1550*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
1551*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1552*4882a593Smuzhiyun wcd9335_int_dem_inp_mux_put);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
1555*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
1556*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1557*4882a593Smuzhiyun wcd9335_int_dem_inp_mux_put);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
1560*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
1561*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1562*4882a593Smuzhiyun wcd9335_int_dem_inp_mux_put);
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux0 =
1565*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_chain_enum,
1566*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1567*4882a593Smuzhiyun wcd9335_put_dec_enum);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux1 =
1570*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_chain_enum,
1571*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1572*4882a593Smuzhiyun wcd9335_put_dec_enum);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux2 =
1575*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_chain_enum,
1576*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1577*4882a593Smuzhiyun wcd9335_put_dec_enum);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux3 =
1580*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_chain_enum,
1581*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1582*4882a593Smuzhiyun wcd9335_put_dec_enum);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux4 =
1585*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_chain_enum,
1586*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1587*4882a593Smuzhiyun wcd9335_put_dec_enum);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux5 =
1590*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_chain_enum,
1591*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1592*4882a593Smuzhiyun wcd9335_put_dec_enum);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux6 =
1595*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_chain_enum,
1596*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1597*4882a593Smuzhiyun wcd9335_put_dec_enum);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux7 =
1600*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_chain_enum,
1601*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1602*4882a593Smuzhiyun wcd9335_put_dec_enum);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun static const struct snd_kcontrol_new tx_adc_mux8 =
1605*4882a593Smuzhiyun SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_chain_enum,
1606*4882a593Smuzhiyun snd_soc_dapm_get_enum_double,
1607*4882a593Smuzhiyun wcd9335_put_dec_enum);
1608*4882a593Smuzhiyun
wcd9335_set_mix_interpolator_rate(struct snd_soc_dai * dai,int rate_val,u32 rate)1609*4882a593Smuzhiyun static int wcd9335_set_mix_interpolator_rate(struct snd_soc_dai *dai,
1610*4882a593Smuzhiyun int rate_val,
1611*4882a593Smuzhiyun u32 rate)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1614*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
1615*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
1616*4882a593Smuzhiyun int val, j;
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1619*4882a593Smuzhiyun for (j = 0; j < WCD9335_NUM_INTERPOLATORS; j++) {
1620*4882a593Smuzhiyun val = snd_soc_component_read(component,
1621*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_CFG1(j)) &
1622*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (val == (ch->shift + INTn_2_INP_SEL_RX0))
1625*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1626*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_MIX_CTL(j),
1627*4882a593Smuzhiyun WCD9335_CDC_MIX_PCM_RATE_MASK,
1628*4882a593Smuzhiyun rate_val);
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun return 0;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
wcd9335_set_prim_interpolator_rate(struct snd_soc_dai * dai,u8 rate_val,u32 rate)1635*4882a593Smuzhiyun static int wcd9335_set_prim_interpolator_rate(struct snd_soc_dai *dai,
1636*4882a593Smuzhiyun u8 rate_val,
1637*4882a593Smuzhiyun u32 rate)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun struct snd_soc_component *comp = dai->component;
1640*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
1641*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
1642*4882a593Smuzhiyun u8 cfg0, cfg1, inp0_sel, inp1_sel, inp2_sel;
1643*4882a593Smuzhiyun int inp, j;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1646*4882a593Smuzhiyun inp = ch->shift + INTn_1_MIX_INP_SEL_RX0;
1647*4882a593Smuzhiyun /*
1648*4882a593Smuzhiyun * Loop through all interpolator MUX inputs and find out
1649*4882a593Smuzhiyun * to which interpolator input, the slim rx port
1650*4882a593Smuzhiyun * is connected
1651*4882a593Smuzhiyun */
1652*4882a593Smuzhiyun for (j = 0; j < WCD9335_NUM_INTERPOLATORS; j++) {
1653*4882a593Smuzhiyun cfg0 = snd_soc_component_read(comp,
1654*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_CFG0(j));
1655*4882a593Smuzhiyun cfg1 = snd_soc_component_read(comp,
1656*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_CFG1(j));
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun inp0_sel = cfg0 &
1659*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1660*4882a593Smuzhiyun inp1_sel = (cfg0 >> 4) &
1661*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1662*4882a593Smuzhiyun inp2_sel = (cfg1 >> 4) &
1663*4882a593Smuzhiyun WCD9335_CDC_RX_INP_MUX_RX_INT_SEL_MASK;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if ((inp0_sel == inp) || (inp1_sel == inp) ||
1666*4882a593Smuzhiyun (inp2_sel == inp)) {
1667*4882a593Smuzhiyun /* rate is in Hz */
1668*4882a593Smuzhiyun if ((j == 0) && (rate == 44100))
1669*4882a593Smuzhiyun dev_info(wcd->dev,
1670*4882a593Smuzhiyun "Cannot set 44.1KHz on INT0\n");
1671*4882a593Smuzhiyun else
1672*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
1673*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CTL(j),
1674*4882a593Smuzhiyun WCD9335_CDC_MIX_PCM_RATE_MASK,
1675*4882a593Smuzhiyun rate_val);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun
wcd9335_set_interpolator_rate(struct snd_soc_dai * dai,u32 rate)1683*4882a593Smuzhiyun static int wcd9335_set_interpolator_rate(struct snd_soc_dai *dai, u32 rate)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun int i;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* set mixing path rate */
1688*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(int_mix_rate_val); i++) {
1689*4882a593Smuzhiyun if (rate == int_mix_rate_val[i].rate) {
1690*4882a593Smuzhiyun wcd9335_set_mix_interpolator_rate(dai,
1691*4882a593Smuzhiyun int_mix_rate_val[i].rate_val, rate);
1692*4882a593Smuzhiyun break;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun /* set primary path sample rate */
1697*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(int_prim_rate_val); i++) {
1698*4882a593Smuzhiyun if (rate == int_prim_rate_val[i].rate) {
1699*4882a593Smuzhiyun wcd9335_set_prim_interpolator_rate(dai,
1700*4882a593Smuzhiyun int_prim_rate_val[i].rate_val, rate);
1701*4882a593Smuzhiyun break;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun return 0;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
wcd9335_slim_set_hw_params(struct wcd9335_codec * wcd,struct wcd_slim_codec_dai_data * dai_data,int direction)1708*4882a593Smuzhiyun static int wcd9335_slim_set_hw_params(struct wcd9335_codec *wcd,
1709*4882a593Smuzhiyun struct wcd_slim_codec_dai_data *dai_data,
1710*4882a593Smuzhiyun int direction)
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun struct list_head *slim_ch_list = &dai_data->slim_ch_list;
1713*4882a593Smuzhiyun struct slim_stream_config *cfg = &dai_data->sconfig;
1714*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
1715*4882a593Smuzhiyun u16 payload = 0;
1716*4882a593Smuzhiyun int ret, i;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun cfg->ch_count = 0;
1719*4882a593Smuzhiyun cfg->direction = direction;
1720*4882a593Smuzhiyun cfg->port_mask = 0;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* Configure slave interface device */
1723*4882a593Smuzhiyun list_for_each_entry(ch, slim_ch_list, list) {
1724*4882a593Smuzhiyun cfg->ch_count++;
1725*4882a593Smuzhiyun payload |= 1 << ch->shift;
1726*4882a593Smuzhiyun cfg->port_mask |= BIT(ch->port);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun cfg->chs = kcalloc(cfg->ch_count, sizeof(unsigned int), GFP_KERNEL);
1730*4882a593Smuzhiyun if (!cfg->chs)
1731*4882a593Smuzhiyun return -ENOMEM;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun i = 0;
1734*4882a593Smuzhiyun list_for_each_entry(ch, slim_ch_list, list) {
1735*4882a593Smuzhiyun cfg->chs[i++] = ch->ch_num;
1736*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
1737*4882a593Smuzhiyun /* write to interface device */
1738*4882a593Smuzhiyun ret = regmap_write(wcd->if_regmap,
1739*4882a593Smuzhiyun WCD9335_SLIM_PGD_RX_PORT_MULTI_CHNL_0(ch->port),
1740*4882a593Smuzhiyun payload);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (ret < 0)
1743*4882a593Smuzhiyun goto err;
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /* configure the slave port for water mark and enable*/
1746*4882a593Smuzhiyun ret = regmap_write(wcd->if_regmap,
1747*4882a593Smuzhiyun WCD9335_SLIM_PGD_RX_PORT_CFG(ch->port),
1748*4882a593Smuzhiyun WCD9335_SLIM_WATER_MARK_VAL);
1749*4882a593Smuzhiyun if (ret < 0)
1750*4882a593Smuzhiyun goto err;
1751*4882a593Smuzhiyun } else {
1752*4882a593Smuzhiyun ret = regmap_write(wcd->if_regmap,
1753*4882a593Smuzhiyun WCD9335_SLIM_PGD_TX_PORT_MULTI_CHNL_0(ch->port),
1754*4882a593Smuzhiyun payload & 0x00FF);
1755*4882a593Smuzhiyun if (ret < 0)
1756*4882a593Smuzhiyun goto err;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun /* ports 8,9 */
1759*4882a593Smuzhiyun ret = regmap_write(wcd->if_regmap,
1760*4882a593Smuzhiyun WCD9335_SLIM_PGD_TX_PORT_MULTI_CHNL_1(ch->port),
1761*4882a593Smuzhiyun (payload & 0xFF00)>>8);
1762*4882a593Smuzhiyun if (ret < 0)
1763*4882a593Smuzhiyun goto err;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /* configure the slave port for water mark and enable*/
1766*4882a593Smuzhiyun ret = regmap_write(wcd->if_regmap,
1767*4882a593Smuzhiyun WCD9335_SLIM_PGD_TX_PORT_CFG(ch->port),
1768*4882a593Smuzhiyun WCD9335_SLIM_WATER_MARK_VAL);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun if (ret < 0)
1771*4882a593Smuzhiyun goto err;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun dai_data->sruntime = slim_stream_allocate(wcd->slim, "WCD9335-SLIM");
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun return 0;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun err:
1780*4882a593Smuzhiyun dev_err(wcd->dev, "Error Setting slim hw params\n");
1781*4882a593Smuzhiyun kfree(cfg->chs);
1782*4882a593Smuzhiyun cfg->chs = NULL;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun return ret;
1785*4882a593Smuzhiyun }
1786*4882a593Smuzhiyun
wcd9335_set_decimator_rate(struct snd_soc_dai * dai,u8 rate_val,u32 rate)1787*4882a593Smuzhiyun static int wcd9335_set_decimator_rate(struct snd_soc_dai *dai,
1788*4882a593Smuzhiyun u8 rate_val, u32 rate)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun struct snd_soc_component *comp = dai->component;
1791*4882a593Smuzhiyun struct wcd9335_codec *wcd = snd_soc_component_get_drvdata(comp);
1792*4882a593Smuzhiyun u8 shift = 0, shift_val = 0, tx_mux_sel;
1793*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
1794*4882a593Smuzhiyun int tx_port, tx_port_reg;
1795*4882a593Smuzhiyun int decimator = -1;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list) {
1798*4882a593Smuzhiyun tx_port = ch->port;
1799*4882a593Smuzhiyun if ((tx_port == 12) || (tx_port >= 14)) {
1800*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid SLIM TX%u port DAI ID:%d\n",
1801*4882a593Smuzhiyun tx_port, dai->id);
1802*4882a593Smuzhiyun return -EINVAL;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun /* Find the SB TX MUX input - which decimator is connected */
1805*4882a593Smuzhiyun if (tx_port < 4) {
1806*4882a593Smuzhiyun tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0;
1807*4882a593Smuzhiyun shift = (tx_port << 1);
1808*4882a593Smuzhiyun shift_val = 0x03;
1809*4882a593Smuzhiyun } else if ((tx_port >= 4) && (tx_port < 8)) {
1810*4882a593Smuzhiyun tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1;
1811*4882a593Smuzhiyun shift = ((tx_port - 4) << 1);
1812*4882a593Smuzhiyun shift_val = 0x03;
1813*4882a593Smuzhiyun } else if ((tx_port >= 8) && (tx_port < 11)) {
1814*4882a593Smuzhiyun tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2;
1815*4882a593Smuzhiyun shift = ((tx_port - 8) << 1);
1816*4882a593Smuzhiyun shift_val = 0x03;
1817*4882a593Smuzhiyun } else if (tx_port == 11) {
1818*4882a593Smuzhiyun tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
1819*4882a593Smuzhiyun shift = 0;
1820*4882a593Smuzhiyun shift_val = 0x0F;
1821*4882a593Smuzhiyun } else if (tx_port == 13) {
1822*4882a593Smuzhiyun tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
1823*4882a593Smuzhiyun shift = 4;
1824*4882a593Smuzhiyun shift_val = 0x03;
1825*4882a593Smuzhiyun } else {
1826*4882a593Smuzhiyun return -EINVAL;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun tx_mux_sel = snd_soc_component_read(comp, tx_port_reg) &
1830*4882a593Smuzhiyun (shift_val << shift);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun tx_mux_sel = tx_mux_sel >> shift;
1833*4882a593Smuzhiyun if (tx_port <= 8) {
1834*4882a593Smuzhiyun if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
1835*4882a593Smuzhiyun decimator = tx_port;
1836*4882a593Smuzhiyun } else if (tx_port <= 10) {
1837*4882a593Smuzhiyun if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
1838*4882a593Smuzhiyun decimator = ((tx_port == 9) ? 7 : 6);
1839*4882a593Smuzhiyun } else if (tx_port == 11) {
1840*4882a593Smuzhiyun if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
1841*4882a593Smuzhiyun decimator = tx_mux_sel - 1;
1842*4882a593Smuzhiyun } else if (tx_port == 13) {
1843*4882a593Smuzhiyun if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
1844*4882a593Smuzhiyun decimator = 5;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun if (decimator >= 0) {
1848*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
1849*4882a593Smuzhiyun WCD9335_CDC_TX_PATH_CTL(decimator),
1850*4882a593Smuzhiyun WCD9335_CDC_TX_PATH_CTL_PCM_RATE_MASK,
1851*4882a593Smuzhiyun rate_val);
1852*4882a593Smuzhiyun } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
1853*4882a593Smuzhiyun /* Check if the TX Mux input is RX MIX TXn */
1854*4882a593Smuzhiyun dev_err(wcd->dev, "RX_MIX_TX%u going to SLIM TX%u\n",
1855*4882a593Smuzhiyun tx_port, tx_port);
1856*4882a593Smuzhiyun } else {
1857*4882a593Smuzhiyun dev_err(wcd->dev, "ERROR: Invalid decimator: %d\n",
1858*4882a593Smuzhiyun decimator);
1859*4882a593Smuzhiyun return -EINVAL;
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun return 0;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
wcd9335_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1866*4882a593Smuzhiyun static int wcd9335_hw_params(struct snd_pcm_substream *substream,
1867*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1868*4882a593Smuzhiyun struct snd_soc_dai *dai)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun struct wcd9335_codec *wcd;
1871*4882a593Smuzhiyun int ret, tx_fs_rate = 0;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun wcd = snd_soc_component_get_drvdata(dai->component);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun switch (substream->stream) {
1876*4882a593Smuzhiyun case SNDRV_PCM_STREAM_PLAYBACK:
1877*4882a593Smuzhiyun ret = wcd9335_set_interpolator_rate(dai, params_rate(params));
1878*4882a593Smuzhiyun if (ret) {
1879*4882a593Smuzhiyun dev_err(wcd->dev, "cannot set sample rate: %u\n",
1880*4882a593Smuzhiyun params_rate(params));
1881*4882a593Smuzhiyun return ret;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun switch (params_width(params)) {
1884*4882a593Smuzhiyun case 16 ... 24:
1885*4882a593Smuzhiyun wcd->dai[dai->id].sconfig.bps = params_width(params);
1886*4882a593Smuzhiyun break;
1887*4882a593Smuzhiyun default:
1888*4882a593Smuzhiyun dev_err(wcd->dev, "%s: Invalid format 0x%x\n",
1889*4882a593Smuzhiyun __func__, params_width(params));
1890*4882a593Smuzhiyun return -EINVAL;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun case SNDRV_PCM_STREAM_CAPTURE:
1895*4882a593Smuzhiyun switch (params_rate(params)) {
1896*4882a593Smuzhiyun case 8000:
1897*4882a593Smuzhiyun tx_fs_rate = 0;
1898*4882a593Smuzhiyun break;
1899*4882a593Smuzhiyun case 16000:
1900*4882a593Smuzhiyun tx_fs_rate = 1;
1901*4882a593Smuzhiyun break;
1902*4882a593Smuzhiyun case 32000:
1903*4882a593Smuzhiyun tx_fs_rate = 3;
1904*4882a593Smuzhiyun break;
1905*4882a593Smuzhiyun case 48000:
1906*4882a593Smuzhiyun tx_fs_rate = 4;
1907*4882a593Smuzhiyun break;
1908*4882a593Smuzhiyun case 96000:
1909*4882a593Smuzhiyun tx_fs_rate = 5;
1910*4882a593Smuzhiyun break;
1911*4882a593Smuzhiyun case 192000:
1912*4882a593Smuzhiyun tx_fs_rate = 6;
1913*4882a593Smuzhiyun break;
1914*4882a593Smuzhiyun case 384000:
1915*4882a593Smuzhiyun tx_fs_rate = 7;
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun default:
1918*4882a593Smuzhiyun dev_err(wcd->dev, "%s: Invalid TX sample rate: %d\n",
1919*4882a593Smuzhiyun __func__, params_rate(params));
1920*4882a593Smuzhiyun return -EINVAL;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun ret = wcd9335_set_decimator_rate(dai, tx_fs_rate,
1925*4882a593Smuzhiyun params_rate(params));
1926*4882a593Smuzhiyun if (ret < 0) {
1927*4882a593Smuzhiyun dev_err(wcd->dev, "Cannot set TX Decimator rate\n");
1928*4882a593Smuzhiyun return ret;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun switch (params_width(params)) {
1931*4882a593Smuzhiyun case 16 ... 32:
1932*4882a593Smuzhiyun wcd->dai[dai->id].sconfig.bps = params_width(params);
1933*4882a593Smuzhiyun break;
1934*4882a593Smuzhiyun default:
1935*4882a593Smuzhiyun dev_err(wcd->dev, "%s: Invalid format 0x%x\n",
1936*4882a593Smuzhiyun __func__, params_width(params));
1937*4882a593Smuzhiyun return -EINVAL;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun break;
1940*4882a593Smuzhiyun default:
1941*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid stream type %d\n",
1942*4882a593Smuzhiyun substream->stream);
1943*4882a593Smuzhiyun return -EINVAL;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun wcd->dai[dai->id].sconfig.rate = params_rate(params);
1947*4882a593Smuzhiyun wcd9335_slim_set_hw_params(wcd, &wcd->dai[dai->id], substream->stream);
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun return 0;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
wcd9335_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)1952*4882a593Smuzhiyun static int wcd9335_trigger(struct snd_pcm_substream *substream, int cmd,
1953*4882a593Smuzhiyun struct snd_soc_dai *dai)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun struct wcd_slim_codec_dai_data *dai_data;
1956*4882a593Smuzhiyun struct wcd9335_codec *wcd;
1957*4882a593Smuzhiyun struct slim_stream_config *cfg;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun wcd = snd_soc_component_get_drvdata(dai->component);
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun dai_data = &wcd->dai[dai->id];
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun switch (cmd) {
1964*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1965*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
1966*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1967*4882a593Smuzhiyun cfg = &dai_data->sconfig;
1968*4882a593Smuzhiyun slim_stream_prepare(dai_data->sruntime, cfg);
1969*4882a593Smuzhiyun slim_stream_enable(dai_data->sruntime);
1970*4882a593Smuzhiyun break;
1971*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1972*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
1973*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1974*4882a593Smuzhiyun slim_stream_disable(dai_data->sruntime);
1975*4882a593Smuzhiyun slim_stream_unprepare(dai_data->sruntime);
1976*4882a593Smuzhiyun break;
1977*4882a593Smuzhiyun default:
1978*4882a593Smuzhiyun break;
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun return 0;
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun
wcd9335_set_channel_map(struct snd_soc_dai * dai,unsigned int tx_num,unsigned int * tx_slot,unsigned int rx_num,unsigned int * rx_slot)1984*4882a593Smuzhiyun static int wcd9335_set_channel_map(struct snd_soc_dai *dai,
1985*4882a593Smuzhiyun unsigned int tx_num, unsigned int *tx_slot,
1986*4882a593Smuzhiyun unsigned int rx_num, unsigned int *rx_slot)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun struct wcd9335_codec *wcd;
1989*4882a593Smuzhiyun int i;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun wcd = snd_soc_component_get_drvdata(dai->component);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun if (!tx_slot || !rx_slot) {
1994*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid tx_slot=%p, rx_slot=%p\n",
1995*4882a593Smuzhiyun tx_slot, rx_slot);
1996*4882a593Smuzhiyun return -EINVAL;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun wcd->num_rx_port = rx_num;
2000*4882a593Smuzhiyun for (i = 0; i < rx_num; i++) {
2001*4882a593Smuzhiyun wcd->rx_chs[i].ch_num = rx_slot[i];
2002*4882a593Smuzhiyun INIT_LIST_HEAD(&wcd->rx_chs[i].list);
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun wcd->num_tx_port = tx_num;
2006*4882a593Smuzhiyun for (i = 0; i < tx_num; i++) {
2007*4882a593Smuzhiyun wcd->tx_chs[i].ch_num = tx_slot[i];
2008*4882a593Smuzhiyun INIT_LIST_HEAD(&wcd->tx_chs[i].list);
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun return 0;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
wcd9335_get_channel_map(struct snd_soc_dai * dai,unsigned int * tx_num,unsigned int * tx_slot,unsigned int * rx_num,unsigned int * rx_slot)2014*4882a593Smuzhiyun static int wcd9335_get_channel_map(struct snd_soc_dai *dai,
2015*4882a593Smuzhiyun unsigned int *tx_num, unsigned int *tx_slot,
2016*4882a593Smuzhiyun unsigned int *rx_num, unsigned int *rx_slot)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
2019*4882a593Smuzhiyun struct wcd9335_codec *wcd;
2020*4882a593Smuzhiyun int i = 0;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun wcd = snd_soc_component_get_drvdata(dai->component);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun switch (dai->id) {
2025*4882a593Smuzhiyun case AIF1_PB:
2026*4882a593Smuzhiyun case AIF2_PB:
2027*4882a593Smuzhiyun case AIF3_PB:
2028*4882a593Smuzhiyun case AIF4_PB:
2029*4882a593Smuzhiyun if (!rx_slot || !rx_num) {
2030*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid rx_slot %p or rx_num %p\n",
2031*4882a593Smuzhiyun rx_slot, rx_num);
2032*4882a593Smuzhiyun return -EINVAL;
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list)
2036*4882a593Smuzhiyun rx_slot[i++] = ch->ch_num;
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun *rx_num = i;
2039*4882a593Smuzhiyun break;
2040*4882a593Smuzhiyun case AIF1_CAP:
2041*4882a593Smuzhiyun case AIF2_CAP:
2042*4882a593Smuzhiyun case AIF3_CAP:
2043*4882a593Smuzhiyun if (!tx_slot || !tx_num) {
2044*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid tx_slot %p or tx_num %p\n",
2045*4882a593Smuzhiyun tx_slot, tx_num);
2046*4882a593Smuzhiyun return -EINVAL;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun list_for_each_entry(ch, &wcd->dai[dai->id].slim_ch_list, list)
2049*4882a593Smuzhiyun tx_slot[i++] = ch->ch_num;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun *tx_num = i;
2052*4882a593Smuzhiyun break;
2053*4882a593Smuzhiyun default:
2054*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid DAI ID %x\n", dai->id);
2055*4882a593Smuzhiyun break;
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun return 0;
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun static struct snd_soc_dai_ops wcd9335_dai_ops = {
2062*4882a593Smuzhiyun .hw_params = wcd9335_hw_params,
2063*4882a593Smuzhiyun .trigger = wcd9335_trigger,
2064*4882a593Smuzhiyun .set_channel_map = wcd9335_set_channel_map,
2065*4882a593Smuzhiyun .get_channel_map = wcd9335_get_channel_map,
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun static struct snd_soc_dai_driver wcd9335_slim_dais[] = {
2069*4882a593Smuzhiyun [0] = {
2070*4882a593Smuzhiyun .name = "wcd9335_rx1",
2071*4882a593Smuzhiyun .id = AIF1_PB,
2072*4882a593Smuzhiyun .playback = {
2073*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
2074*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK |
2075*4882a593Smuzhiyun SNDRV_PCM_RATE_384000,
2076*4882a593Smuzhiyun .formats = WCD9335_FORMATS_S16_S24_LE,
2077*4882a593Smuzhiyun .rate_max = 384000,
2078*4882a593Smuzhiyun .rate_min = 8000,
2079*4882a593Smuzhiyun .channels_min = 1,
2080*4882a593Smuzhiyun .channels_max = 2,
2081*4882a593Smuzhiyun },
2082*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2083*4882a593Smuzhiyun },
2084*4882a593Smuzhiyun [1] = {
2085*4882a593Smuzhiyun .name = "wcd9335_tx1",
2086*4882a593Smuzhiyun .id = AIF1_CAP,
2087*4882a593Smuzhiyun .capture = {
2088*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
2089*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK,
2090*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
2091*4882a593Smuzhiyun .rate_min = 8000,
2092*4882a593Smuzhiyun .rate_max = 192000,
2093*4882a593Smuzhiyun .channels_min = 1,
2094*4882a593Smuzhiyun .channels_max = 4,
2095*4882a593Smuzhiyun },
2096*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2097*4882a593Smuzhiyun },
2098*4882a593Smuzhiyun [2] = {
2099*4882a593Smuzhiyun .name = "wcd9335_rx2",
2100*4882a593Smuzhiyun .id = AIF2_PB,
2101*4882a593Smuzhiyun .playback = {
2102*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
2103*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK |
2104*4882a593Smuzhiyun SNDRV_PCM_RATE_384000,
2105*4882a593Smuzhiyun .formats = WCD9335_FORMATS_S16_S24_LE,
2106*4882a593Smuzhiyun .rate_min = 8000,
2107*4882a593Smuzhiyun .rate_max = 384000,
2108*4882a593Smuzhiyun .channels_min = 1,
2109*4882a593Smuzhiyun .channels_max = 2,
2110*4882a593Smuzhiyun },
2111*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2112*4882a593Smuzhiyun },
2113*4882a593Smuzhiyun [3] = {
2114*4882a593Smuzhiyun .name = "wcd9335_tx2",
2115*4882a593Smuzhiyun .id = AIF2_CAP,
2116*4882a593Smuzhiyun .capture = {
2117*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
2118*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK,
2119*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
2120*4882a593Smuzhiyun .rate_min = 8000,
2121*4882a593Smuzhiyun .rate_max = 192000,
2122*4882a593Smuzhiyun .channels_min = 1,
2123*4882a593Smuzhiyun .channels_max = 4,
2124*4882a593Smuzhiyun },
2125*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2126*4882a593Smuzhiyun },
2127*4882a593Smuzhiyun [4] = {
2128*4882a593Smuzhiyun .name = "wcd9335_rx3",
2129*4882a593Smuzhiyun .id = AIF3_PB,
2130*4882a593Smuzhiyun .playback = {
2131*4882a593Smuzhiyun .stream_name = "AIF3 Playback",
2132*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK |
2133*4882a593Smuzhiyun SNDRV_PCM_RATE_384000,
2134*4882a593Smuzhiyun .formats = WCD9335_FORMATS_S16_S24_LE,
2135*4882a593Smuzhiyun .rate_min = 8000,
2136*4882a593Smuzhiyun .rate_max = 384000,
2137*4882a593Smuzhiyun .channels_min = 1,
2138*4882a593Smuzhiyun .channels_max = 2,
2139*4882a593Smuzhiyun },
2140*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2141*4882a593Smuzhiyun },
2142*4882a593Smuzhiyun [5] = {
2143*4882a593Smuzhiyun .name = "wcd9335_tx3",
2144*4882a593Smuzhiyun .id = AIF3_CAP,
2145*4882a593Smuzhiyun .capture = {
2146*4882a593Smuzhiyun .stream_name = "AIF3 Capture",
2147*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK,
2148*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
2149*4882a593Smuzhiyun .rate_min = 8000,
2150*4882a593Smuzhiyun .rate_max = 192000,
2151*4882a593Smuzhiyun .channels_min = 1,
2152*4882a593Smuzhiyun .channels_max = 4,
2153*4882a593Smuzhiyun },
2154*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2155*4882a593Smuzhiyun },
2156*4882a593Smuzhiyun [6] = {
2157*4882a593Smuzhiyun .name = "wcd9335_rx4",
2158*4882a593Smuzhiyun .id = AIF4_PB,
2159*4882a593Smuzhiyun .playback = {
2160*4882a593Smuzhiyun .stream_name = "AIF4 Playback",
2161*4882a593Smuzhiyun .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK |
2162*4882a593Smuzhiyun SNDRV_PCM_RATE_384000,
2163*4882a593Smuzhiyun .formats = WCD9335_FORMATS_S16_S24_LE,
2164*4882a593Smuzhiyun .rate_min = 8000,
2165*4882a593Smuzhiyun .rate_max = 384000,
2166*4882a593Smuzhiyun .channels_min = 1,
2167*4882a593Smuzhiyun .channels_max = 2,
2168*4882a593Smuzhiyun },
2169*4882a593Smuzhiyun .ops = &wcd9335_dai_ops,
2170*4882a593Smuzhiyun },
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun
wcd9335_get_compander(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2173*4882a593Smuzhiyun static int wcd9335_get_compander(struct snd_kcontrol *kc,
2174*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2178*4882a593Smuzhiyun int comp = ((struct soc_mixer_control *)kc->private_value)->shift;
2179*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun ucontrol->value.integer.value[0] = wcd->comp_enabled[comp];
2182*4882a593Smuzhiyun return 0;
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun
wcd9335_set_compander(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2185*4882a593Smuzhiyun static int wcd9335_set_compander(struct snd_kcontrol *kc,
2186*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
2187*4882a593Smuzhiyun {
2188*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2189*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
2190*4882a593Smuzhiyun int comp = ((struct soc_mixer_control *) kc->private_value)->shift;
2191*4882a593Smuzhiyun int value = ucontrol->value.integer.value[0];
2192*4882a593Smuzhiyun int sel;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun wcd->comp_enabled[comp] = value;
2195*4882a593Smuzhiyun sel = value ? WCD9335_HPH_GAIN_SRC_SEL_COMPANDER :
2196*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_REGISTER;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun /* Any specific register configuration for compander */
2199*4882a593Smuzhiyun switch (comp) {
2200*4882a593Smuzhiyun case COMPANDER_1:
2201*4882a593Smuzhiyun /* Set Gain Source Select based on compander enable/disable */
2202*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_HPH_L_EN,
2203*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK, sel);
2204*4882a593Smuzhiyun break;
2205*4882a593Smuzhiyun case COMPANDER_2:
2206*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_HPH_R_EN,
2207*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK, sel);
2208*4882a593Smuzhiyun break;
2209*4882a593Smuzhiyun case COMPANDER_5:
2210*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_SE_LO_LO3_GAIN,
2211*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK, sel);
2212*4882a593Smuzhiyun break;
2213*4882a593Smuzhiyun case COMPANDER_6:
2214*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_SE_LO_LO4_GAIN,
2215*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK, sel);
2216*4882a593Smuzhiyun break;
2217*4882a593Smuzhiyun default:
2218*4882a593Smuzhiyun break;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun return 0;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun
wcd9335_rx_hph_mode_get(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2224*4882a593Smuzhiyun static int wcd9335_rx_hph_mode_get(struct snd_kcontrol *kc,
2225*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2228*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun ucontrol->value.enumerated.item[0] = wcd->hph_mode;
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun return 0;
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun
wcd9335_rx_hph_mode_put(struct snd_kcontrol * kc,struct snd_ctl_elem_value * ucontrol)2235*4882a593Smuzhiyun static int wcd9335_rx_hph_mode_put(struct snd_kcontrol *kc,
2236*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kc);
2239*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
2240*4882a593Smuzhiyun u32 mode_val;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun mode_val = ucontrol->value.enumerated.item[0];
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun if (mode_val == 0) {
2245*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid HPH Mode, default to ClSH HiFi\n");
2246*4882a593Smuzhiyun mode_val = CLS_H_HIFI;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun wcd->hph_mode = mode_val;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun return 0;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun static const struct snd_kcontrol_new wcd9335_snd_controls[] = {
2254*4882a593Smuzhiyun /* -84dB min - 40dB max */
2255*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX0 Digital Volume", WCD9335_CDC_RX0_RX_VOL_CTL,
2256*4882a593Smuzhiyun -84, 40, digital_gain),
2257*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX1 Digital Volume", WCD9335_CDC_RX1_RX_VOL_CTL,
2258*4882a593Smuzhiyun -84, 40, digital_gain),
2259*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX2 Digital Volume", WCD9335_CDC_RX2_RX_VOL_CTL,
2260*4882a593Smuzhiyun -84, 40, digital_gain),
2261*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX3 Digital Volume", WCD9335_CDC_RX3_RX_VOL_CTL,
2262*4882a593Smuzhiyun -84, 40, digital_gain),
2263*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX4 Digital Volume", WCD9335_CDC_RX4_RX_VOL_CTL,
2264*4882a593Smuzhiyun -84, 40, digital_gain),
2265*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX5 Digital Volume", WCD9335_CDC_RX5_RX_VOL_CTL,
2266*4882a593Smuzhiyun -84, 40, digital_gain),
2267*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX6 Digital Volume", WCD9335_CDC_RX6_RX_VOL_CTL,
2268*4882a593Smuzhiyun -84, 40, digital_gain),
2269*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX7 Digital Volume", WCD9335_CDC_RX7_RX_VOL_CTL,
2270*4882a593Smuzhiyun -84, 40, digital_gain),
2271*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX8 Digital Volume", WCD9335_CDC_RX8_RX_VOL_CTL,
2272*4882a593Smuzhiyun -84, 40, digital_gain),
2273*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX0 Mix Digital Volume", WCD9335_CDC_RX0_RX_VOL_MIX_CTL,
2274*4882a593Smuzhiyun -84, 40, digital_gain),
2275*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX1 Mix Digital Volume", WCD9335_CDC_RX1_RX_VOL_MIX_CTL,
2276*4882a593Smuzhiyun -84, 40, digital_gain),
2277*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX2 Mix Digital Volume", WCD9335_CDC_RX2_RX_VOL_MIX_CTL,
2278*4882a593Smuzhiyun -84, 40, digital_gain),
2279*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX3 Mix Digital Volume", WCD9335_CDC_RX3_RX_VOL_MIX_CTL,
2280*4882a593Smuzhiyun -84, 40, digital_gain),
2281*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX4 Mix Digital Volume", WCD9335_CDC_RX4_RX_VOL_MIX_CTL,
2282*4882a593Smuzhiyun -84, 40, digital_gain),
2283*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX5 Mix Digital Volume", WCD9335_CDC_RX5_RX_VOL_MIX_CTL,
2284*4882a593Smuzhiyun -84, 40, digital_gain),
2285*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX6 Mix Digital Volume", WCD9335_CDC_RX6_RX_VOL_MIX_CTL,
2286*4882a593Smuzhiyun -84, 40, digital_gain),
2287*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX7 Mix Digital Volume", WCD9335_CDC_RX7_RX_VOL_MIX_CTL,
2288*4882a593Smuzhiyun -84, 40, digital_gain),
2289*4882a593Smuzhiyun SOC_SINGLE_S8_TLV("RX8 Mix Digital Volume", WCD9335_CDC_RX8_RX_VOL_MIX_CTL,
2290*4882a593Smuzhiyun -84, 40, digital_gain),
2291*4882a593Smuzhiyun SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
2292*4882a593Smuzhiyun SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
2293*4882a593Smuzhiyun SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
2294*4882a593Smuzhiyun SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
2295*4882a593Smuzhiyun SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
2296*4882a593Smuzhiyun SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
2297*4882a593Smuzhiyun SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
2298*4882a593Smuzhiyun SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
2299*4882a593Smuzhiyun SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
2300*4882a593Smuzhiyun SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
2301*4882a593Smuzhiyun SOC_ENUM("RX INT5_1 HPF cut off", cf_int5_1_enum),
2302*4882a593Smuzhiyun SOC_ENUM("RX INT5_2 HPF cut off", cf_int5_2_enum),
2303*4882a593Smuzhiyun SOC_ENUM("RX INT6_1 HPF cut off", cf_int6_1_enum),
2304*4882a593Smuzhiyun SOC_ENUM("RX INT6_2 HPF cut off", cf_int6_2_enum),
2305*4882a593Smuzhiyun SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
2306*4882a593Smuzhiyun SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
2307*4882a593Smuzhiyun SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
2308*4882a593Smuzhiyun SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
2309*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
2310*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2311*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
2312*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2313*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
2314*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2315*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
2316*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2317*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP5 Switch", SND_SOC_NOPM, COMPANDER_5, 1, 0,
2318*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2319*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP6 Switch", SND_SOC_NOPM, COMPANDER_6, 1, 0,
2320*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2321*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
2322*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2323*4882a593Smuzhiyun SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
2324*4882a593Smuzhiyun wcd9335_get_compander, wcd9335_set_compander),
2325*4882a593Smuzhiyun SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
2326*4882a593Smuzhiyun wcd9335_rx_hph_mode_get, wcd9335_rx_hph_mode_put),
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /* Gain Controls */
2329*4882a593Smuzhiyun SOC_SINGLE_TLV("EAR PA Volume", WCD9335_ANA_EAR, 4, 4, 1,
2330*4882a593Smuzhiyun ear_pa_gain),
2331*4882a593Smuzhiyun SOC_SINGLE_TLV("HPHL Volume", WCD9335_HPH_L_EN, 0, 20, 1,
2332*4882a593Smuzhiyun line_gain),
2333*4882a593Smuzhiyun SOC_SINGLE_TLV("HPHR Volume", WCD9335_HPH_R_EN, 0, 20, 1,
2334*4882a593Smuzhiyun line_gain),
2335*4882a593Smuzhiyun SOC_SINGLE_TLV("LINEOUT1 Volume", WCD9335_DIFF_LO_LO1_COMPANDER,
2336*4882a593Smuzhiyun 3, 16, 1, line_gain),
2337*4882a593Smuzhiyun SOC_SINGLE_TLV("LINEOUT2 Volume", WCD9335_DIFF_LO_LO2_COMPANDER,
2338*4882a593Smuzhiyun 3, 16, 1, line_gain),
2339*4882a593Smuzhiyun SOC_SINGLE_TLV("LINEOUT3 Volume", WCD9335_SE_LO_LO3_GAIN, 0, 20, 1,
2340*4882a593Smuzhiyun line_gain),
2341*4882a593Smuzhiyun SOC_SINGLE_TLV("LINEOUT4 Volume", WCD9335_SE_LO_LO4_GAIN, 0, 20, 1,
2342*4882a593Smuzhiyun line_gain),
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC1 Volume", WCD9335_ANA_AMIC1, 0, 20, 0,
2345*4882a593Smuzhiyun analog_gain),
2346*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC2 Volume", WCD9335_ANA_AMIC2, 0, 20, 0,
2347*4882a593Smuzhiyun analog_gain),
2348*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC3 Volume", WCD9335_ANA_AMIC3, 0, 20, 0,
2349*4882a593Smuzhiyun analog_gain),
2350*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC4 Volume", WCD9335_ANA_AMIC4, 0, 20, 0,
2351*4882a593Smuzhiyun analog_gain),
2352*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC5 Volume", WCD9335_ANA_AMIC5, 0, 20, 0,
2353*4882a593Smuzhiyun analog_gain),
2354*4882a593Smuzhiyun SOC_SINGLE_TLV("ADC6 Volume", WCD9335_ANA_AMIC6, 0, 20, 0,
2355*4882a593Smuzhiyun analog_gain),
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
2358*4882a593Smuzhiyun SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
2359*4882a593Smuzhiyun SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
2360*4882a593Smuzhiyun SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
2361*4882a593Smuzhiyun SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
2362*4882a593Smuzhiyun SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
2363*4882a593Smuzhiyun SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
2364*4882a593Smuzhiyun SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
2365*4882a593Smuzhiyun SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun static const struct snd_soc_dapm_route wcd9335_audio_map[] = {
2369*4882a593Smuzhiyun {"SLIM RX0 MUX", "AIF1_PB", "AIF1 PB"},
2370*4882a593Smuzhiyun {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
2371*4882a593Smuzhiyun {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
2372*4882a593Smuzhiyun {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
2373*4882a593Smuzhiyun {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
2374*4882a593Smuzhiyun {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
2375*4882a593Smuzhiyun {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
2376*4882a593Smuzhiyun {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun {"SLIM RX0 MUX", "AIF2_PB", "AIF2 PB"},
2379*4882a593Smuzhiyun {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
2380*4882a593Smuzhiyun {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
2381*4882a593Smuzhiyun {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
2382*4882a593Smuzhiyun {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
2383*4882a593Smuzhiyun {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
2384*4882a593Smuzhiyun {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
2385*4882a593Smuzhiyun {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun {"SLIM RX0 MUX", "AIF3_PB", "AIF3 PB"},
2388*4882a593Smuzhiyun {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
2389*4882a593Smuzhiyun {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
2390*4882a593Smuzhiyun {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
2391*4882a593Smuzhiyun {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
2392*4882a593Smuzhiyun {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
2393*4882a593Smuzhiyun {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
2394*4882a593Smuzhiyun {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun {"SLIM RX0 MUX", "AIF4_PB", "AIF4 PB"},
2397*4882a593Smuzhiyun {"SLIM RX1 MUX", "AIF4_PB", "AIF4 PB"},
2398*4882a593Smuzhiyun {"SLIM RX2 MUX", "AIF4_PB", "AIF4 PB"},
2399*4882a593Smuzhiyun {"SLIM RX3 MUX", "AIF4_PB", "AIF4 PB"},
2400*4882a593Smuzhiyun {"SLIM RX4 MUX", "AIF4_PB", "AIF4 PB"},
2401*4882a593Smuzhiyun {"SLIM RX5 MUX", "AIF4_PB", "AIF4 PB"},
2402*4882a593Smuzhiyun {"SLIM RX6 MUX", "AIF4_PB", "AIF4 PB"},
2403*4882a593Smuzhiyun {"SLIM RX7 MUX", "AIF4_PB", "AIF4 PB"},
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun {"SLIM RX0", NULL, "SLIM RX0 MUX"},
2406*4882a593Smuzhiyun {"SLIM RX1", NULL, "SLIM RX1 MUX"},
2407*4882a593Smuzhiyun {"SLIM RX2", NULL, "SLIM RX2 MUX"},
2408*4882a593Smuzhiyun {"SLIM RX3", NULL, "SLIM RX3 MUX"},
2409*4882a593Smuzhiyun {"SLIM RX4", NULL, "SLIM RX4 MUX"},
2410*4882a593Smuzhiyun {"SLIM RX5", NULL, "SLIM RX5 MUX"},
2411*4882a593Smuzhiyun {"SLIM RX6", NULL, "SLIM RX6 MUX"},
2412*4882a593Smuzhiyun {"SLIM RX7", NULL, "SLIM RX7 MUX"},
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(0),
2415*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(1),
2416*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(2),
2417*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(3),
2418*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(4),
2419*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(5),
2420*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(6),
2421*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(7),
2422*4882a593Smuzhiyun WCD9335_INTERPOLATOR_PATH(8),
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun /* EAR PA */
2425*4882a593Smuzhiyun {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 INTERP"},
2426*4882a593Smuzhiyun {"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
2427*4882a593Smuzhiyun {"RX INT0 DAC", NULL, "RX_BIAS"},
2428*4882a593Smuzhiyun {"EAR PA", NULL, "RX INT0 DAC"},
2429*4882a593Smuzhiyun {"EAR", NULL, "EAR PA"},
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /* HPHL */
2432*4882a593Smuzhiyun {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 INTERP"},
2433*4882a593Smuzhiyun {"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
2434*4882a593Smuzhiyun {"RX INT1 DAC", NULL, "RX_BIAS"},
2435*4882a593Smuzhiyun {"HPHL PA", NULL, "RX INT1 DAC"},
2436*4882a593Smuzhiyun {"HPHL", NULL, "HPHL PA"},
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun /* HPHR */
2439*4882a593Smuzhiyun {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 INTERP"},
2440*4882a593Smuzhiyun {"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
2441*4882a593Smuzhiyun {"RX INT2 DAC", NULL, "RX_BIAS"},
2442*4882a593Smuzhiyun {"HPHR PA", NULL, "RX INT2 DAC"},
2443*4882a593Smuzhiyun {"HPHR", NULL, "HPHR PA"},
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun /* LINEOUT1 */
2446*4882a593Smuzhiyun {"RX INT3 DAC", NULL, "RX INT3 INTERP"},
2447*4882a593Smuzhiyun {"RX INT3 DAC", NULL, "RX_BIAS"},
2448*4882a593Smuzhiyun {"LINEOUT1 PA", NULL, "RX INT3 DAC"},
2449*4882a593Smuzhiyun {"LINEOUT1", NULL, "LINEOUT1 PA"},
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun /* LINEOUT2 */
2452*4882a593Smuzhiyun {"RX INT4 DAC", NULL, "RX INT4 INTERP"},
2453*4882a593Smuzhiyun {"RX INT4 DAC", NULL, "RX_BIAS"},
2454*4882a593Smuzhiyun {"LINEOUT2 PA", NULL, "RX INT4 DAC"},
2455*4882a593Smuzhiyun {"LINEOUT2", NULL, "LINEOUT2 PA"},
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun /* LINEOUT3 */
2458*4882a593Smuzhiyun {"RX INT5 DAC", NULL, "RX INT5 INTERP"},
2459*4882a593Smuzhiyun {"RX INT5 DAC", NULL, "RX_BIAS"},
2460*4882a593Smuzhiyun {"LINEOUT3 PA", NULL, "RX INT5 DAC"},
2461*4882a593Smuzhiyun {"LINEOUT3", NULL, "LINEOUT3 PA"},
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun /* LINEOUT4 */
2464*4882a593Smuzhiyun {"RX INT6 DAC", NULL, "RX INT6 INTERP"},
2465*4882a593Smuzhiyun {"RX INT6 DAC", NULL, "RX_BIAS"},
2466*4882a593Smuzhiyun {"LINEOUT4 PA", NULL, "RX INT6 DAC"},
2467*4882a593Smuzhiyun {"LINEOUT4", NULL, "LINEOUT4 PA"},
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun /* SLIMBUS Connections */
2470*4882a593Smuzhiyun {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
2471*4882a593Smuzhiyun {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
2472*4882a593Smuzhiyun {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun /* ADC Mux */
2475*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(0),
2476*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(1),
2477*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(2),
2478*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(3),
2479*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(4),
2480*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(5),
2481*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(6),
2482*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(7),
2483*4882a593Smuzhiyun WCD9335_ADC_MUX_PATH(8),
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun /* ADC Connections */
2486*4882a593Smuzhiyun {"ADC1", NULL, "AMIC1"},
2487*4882a593Smuzhiyun {"ADC2", NULL, "AMIC2"},
2488*4882a593Smuzhiyun {"ADC3", NULL, "AMIC3"},
2489*4882a593Smuzhiyun {"ADC4", NULL, "AMIC4"},
2490*4882a593Smuzhiyun {"ADC5", NULL, "AMIC5"},
2491*4882a593Smuzhiyun {"ADC6", NULL, "AMIC6"},
2492*4882a593Smuzhiyun };
2493*4882a593Smuzhiyun
wcd9335_micbias_control(struct snd_soc_component * component,int micb_num,int req,bool is_dapm)2494*4882a593Smuzhiyun static int wcd9335_micbias_control(struct snd_soc_component *component,
2495*4882a593Smuzhiyun int micb_num, int req, bool is_dapm)
2496*4882a593Smuzhiyun {
2497*4882a593Smuzhiyun struct wcd9335_codec *wcd = snd_soc_component_get_drvdata(component);
2498*4882a593Smuzhiyun int micb_index = micb_num - 1;
2499*4882a593Smuzhiyun u16 micb_reg;
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun if ((micb_index < 0) || (micb_index > WCD9335_MAX_MICBIAS - 1)) {
2502*4882a593Smuzhiyun dev_err(wcd->dev, "Invalid micbias index, micb_ind:%d\n",
2503*4882a593Smuzhiyun micb_index);
2504*4882a593Smuzhiyun return -EINVAL;
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun switch (micb_num) {
2508*4882a593Smuzhiyun case MIC_BIAS_1:
2509*4882a593Smuzhiyun micb_reg = WCD9335_ANA_MICB1;
2510*4882a593Smuzhiyun break;
2511*4882a593Smuzhiyun case MIC_BIAS_2:
2512*4882a593Smuzhiyun micb_reg = WCD9335_ANA_MICB2;
2513*4882a593Smuzhiyun break;
2514*4882a593Smuzhiyun case MIC_BIAS_3:
2515*4882a593Smuzhiyun micb_reg = WCD9335_ANA_MICB3;
2516*4882a593Smuzhiyun break;
2517*4882a593Smuzhiyun case MIC_BIAS_4:
2518*4882a593Smuzhiyun micb_reg = WCD9335_ANA_MICB4;
2519*4882a593Smuzhiyun break;
2520*4882a593Smuzhiyun default:
2521*4882a593Smuzhiyun dev_err(component->dev, "%s: Invalid micbias number: %d\n",
2522*4882a593Smuzhiyun __func__, micb_num);
2523*4882a593Smuzhiyun return -EINVAL;
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun switch (req) {
2527*4882a593Smuzhiyun case MICB_PULLUP_ENABLE:
2528*4882a593Smuzhiyun wcd->pullup_ref[micb_index]++;
2529*4882a593Smuzhiyun if ((wcd->pullup_ref[micb_index] == 1) &&
2530*4882a593Smuzhiyun (wcd->micb_ref[micb_index] == 0))
2531*4882a593Smuzhiyun snd_soc_component_update_bits(component, micb_reg,
2532*4882a593Smuzhiyun 0xC0, 0x80);
2533*4882a593Smuzhiyun break;
2534*4882a593Smuzhiyun case MICB_PULLUP_DISABLE:
2535*4882a593Smuzhiyun wcd->pullup_ref[micb_index]--;
2536*4882a593Smuzhiyun if ((wcd->pullup_ref[micb_index] == 0) &&
2537*4882a593Smuzhiyun (wcd->micb_ref[micb_index] == 0))
2538*4882a593Smuzhiyun snd_soc_component_update_bits(component, micb_reg,
2539*4882a593Smuzhiyun 0xC0, 0x00);
2540*4882a593Smuzhiyun break;
2541*4882a593Smuzhiyun case MICB_ENABLE:
2542*4882a593Smuzhiyun wcd->micb_ref[micb_index]++;
2543*4882a593Smuzhiyun if (wcd->micb_ref[micb_index] == 1)
2544*4882a593Smuzhiyun snd_soc_component_update_bits(component, micb_reg,
2545*4882a593Smuzhiyun 0xC0, 0x40);
2546*4882a593Smuzhiyun break;
2547*4882a593Smuzhiyun case MICB_DISABLE:
2548*4882a593Smuzhiyun wcd->micb_ref[micb_index]--;
2549*4882a593Smuzhiyun if ((wcd->micb_ref[micb_index] == 0) &&
2550*4882a593Smuzhiyun (wcd->pullup_ref[micb_index] > 0))
2551*4882a593Smuzhiyun snd_soc_component_update_bits(component, micb_reg,
2552*4882a593Smuzhiyun 0xC0, 0x80);
2553*4882a593Smuzhiyun else if ((wcd->micb_ref[micb_index] == 0) &&
2554*4882a593Smuzhiyun (wcd->pullup_ref[micb_index] == 0)) {
2555*4882a593Smuzhiyun snd_soc_component_update_bits(component, micb_reg,
2556*4882a593Smuzhiyun 0xC0, 0x00);
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun break;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun return 0;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
__wcd9335_codec_enable_micbias(struct snd_soc_dapm_widget * w,int event)2564*4882a593Smuzhiyun static int __wcd9335_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2565*4882a593Smuzhiyun int event)
2566*4882a593Smuzhiyun {
2567*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
2568*4882a593Smuzhiyun int micb_num;
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
2571*4882a593Smuzhiyun micb_num = MIC_BIAS_1;
2572*4882a593Smuzhiyun else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
2573*4882a593Smuzhiyun micb_num = MIC_BIAS_2;
2574*4882a593Smuzhiyun else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
2575*4882a593Smuzhiyun micb_num = MIC_BIAS_3;
2576*4882a593Smuzhiyun else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
2577*4882a593Smuzhiyun micb_num = MIC_BIAS_4;
2578*4882a593Smuzhiyun else
2579*4882a593Smuzhiyun return -EINVAL;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun switch (event) {
2582*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2583*4882a593Smuzhiyun /*
2584*4882a593Smuzhiyun * MIC BIAS can also be requested by MBHC,
2585*4882a593Smuzhiyun * so use ref count to handle micbias pullup
2586*4882a593Smuzhiyun * and enable requests
2587*4882a593Smuzhiyun */
2588*4882a593Smuzhiyun wcd9335_micbias_control(comp, micb_num, MICB_ENABLE, true);
2589*4882a593Smuzhiyun break;
2590*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2591*4882a593Smuzhiyun /* wait for cnp time */
2592*4882a593Smuzhiyun usleep_range(1000, 1100);
2593*4882a593Smuzhiyun break;
2594*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
2595*4882a593Smuzhiyun wcd9335_micbias_control(comp, micb_num, MICB_DISABLE, true);
2596*4882a593Smuzhiyun break;
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun return 0;
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun
wcd9335_codec_enable_micbias(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)2602*4882a593Smuzhiyun static int wcd9335_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2603*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
2604*4882a593Smuzhiyun {
2605*4882a593Smuzhiyun return __wcd9335_codec_enable_micbias(w, event);
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun
wcd9335_codec_set_tx_hold(struct snd_soc_component * comp,u16 amic_reg,bool set)2608*4882a593Smuzhiyun static void wcd9335_codec_set_tx_hold(struct snd_soc_component *comp,
2609*4882a593Smuzhiyun u16 amic_reg, bool set)
2610*4882a593Smuzhiyun {
2611*4882a593Smuzhiyun u8 mask = 0x20;
2612*4882a593Smuzhiyun u8 val;
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun if (amic_reg == WCD9335_ANA_AMIC1 || amic_reg == WCD9335_ANA_AMIC3 ||
2615*4882a593Smuzhiyun amic_reg == WCD9335_ANA_AMIC5)
2616*4882a593Smuzhiyun mask = 0x40;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun val = set ? mask : 0x00;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun switch (amic_reg) {
2621*4882a593Smuzhiyun case WCD9335_ANA_AMIC1:
2622*4882a593Smuzhiyun case WCD9335_ANA_AMIC2:
2623*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_ANA_AMIC2, mask,
2624*4882a593Smuzhiyun val);
2625*4882a593Smuzhiyun break;
2626*4882a593Smuzhiyun case WCD9335_ANA_AMIC3:
2627*4882a593Smuzhiyun case WCD9335_ANA_AMIC4:
2628*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_ANA_AMIC4, mask,
2629*4882a593Smuzhiyun val);
2630*4882a593Smuzhiyun break;
2631*4882a593Smuzhiyun case WCD9335_ANA_AMIC5:
2632*4882a593Smuzhiyun case WCD9335_ANA_AMIC6:
2633*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_ANA_AMIC6, mask,
2634*4882a593Smuzhiyun val);
2635*4882a593Smuzhiyun break;
2636*4882a593Smuzhiyun default:
2637*4882a593Smuzhiyun dev_err(comp->dev, "%s: invalid amic: %d\n",
2638*4882a593Smuzhiyun __func__, amic_reg);
2639*4882a593Smuzhiyun break;
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun
wcd9335_codec_enable_adc(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)2643*4882a593Smuzhiyun static int wcd9335_codec_enable_adc(struct snd_soc_dapm_widget *w,
2644*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
2645*4882a593Smuzhiyun {
2646*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun switch (event) {
2649*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2650*4882a593Smuzhiyun wcd9335_codec_set_tx_hold(comp, w->reg, true);
2651*4882a593Smuzhiyun break;
2652*4882a593Smuzhiyun default:
2653*4882a593Smuzhiyun break;
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun return 0;
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun
wcd9335_codec_find_amic_input(struct snd_soc_component * comp,int adc_mux_n)2659*4882a593Smuzhiyun static int wcd9335_codec_find_amic_input(struct snd_soc_component *comp,
2660*4882a593Smuzhiyun int adc_mux_n)
2661*4882a593Smuzhiyun {
2662*4882a593Smuzhiyun int mux_sel, reg, mreg;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun if (adc_mux_n < 0 || adc_mux_n > WCD9335_MAX_VALID_ADC_MUX ||
2665*4882a593Smuzhiyun adc_mux_n == WCD9335_INVALID_ADC_MUX)
2666*4882a593Smuzhiyun return 0;
2667*4882a593Smuzhiyun
2668*4882a593Smuzhiyun /* Check whether adc mux input is AMIC or DMIC */
2669*4882a593Smuzhiyun if (adc_mux_n < 4) {
2670*4882a593Smuzhiyun reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1 + 2 * adc_mux_n;
2671*4882a593Smuzhiyun mreg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 + 2 * adc_mux_n;
2672*4882a593Smuzhiyun mux_sel = snd_soc_component_read(comp, reg) & 0x3;
2673*4882a593Smuzhiyun } else {
2674*4882a593Smuzhiyun reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 + adc_mux_n - 4;
2675*4882a593Smuzhiyun mreg = reg;
2676*4882a593Smuzhiyun mux_sel = snd_soc_component_read(comp, reg) >> 6;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (mux_sel != WCD9335_CDC_TX_INP_MUX_SEL_AMIC)
2680*4882a593Smuzhiyun return 0;
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun return snd_soc_component_read(comp, mreg) & 0x07;
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun
wcd9335_codec_get_amic_pwlvl_reg(struct snd_soc_component * comp,int amic)2685*4882a593Smuzhiyun static u16 wcd9335_codec_get_amic_pwlvl_reg(struct snd_soc_component *comp,
2686*4882a593Smuzhiyun int amic)
2687*4882a593Smuzhiyun {
2688*4882a593Smuzhiyun u16 pwr_level_reg = 0;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun switch (amic) {
2691*4882a593Smuzhiyun case 1:
2692*4882a593Smuzhiyun case 2:
2693*4882a593Smuzhiyun pwr_level_reg = WCD9335_ANA_AMIC1;
2694*4882a593Smuzhiyun break;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun case 3:
2697*4882a593Smuzhiyun case 4:
2698*4882a593Smuzhiyun pwr_level_reg = WCD9335_ANA_AMIC3;
2699*4882a593Smuzhiyun break;
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun case 5:
2702*4882a593Smuzhiyun case 6:
2703*4882a593Smuzhiyun pwr_level_reg = WCD9335_ANA_AMIC5;
2704*4882a593Smuzhiyun break;
2705*4882a593Smuzhiyun default:
2706*4882a593Smuzhiyun dev_err(comp->dev, "invalid amic: %d\n", amic);
2707*4882a593Smuzhiyun break;
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun return pwr_level_reg;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
wcd9335_codec_enable_dec(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)2713*4882a593Smuzhiyun static int wcd9335_codec_enable_dec(struct snd_soc_dapm_widget *w,
2714*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
2717*4882a593Smuzhiyun unsigned int decimator;
2718*4882a593Smuzhiyun char *dec_adc_mux_name = NULL;
2719*4882a593Smuzhiyun char *widget_name = NULL;
2720*4882a593Smuzhiyun char *wname;
2721*4882a593Smuzhiyun int ret = 0, amic_n;
2722*4882a593Smuzhiyun u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
2723*4882a593Smuzhiyun u16 tx_gain_ctl_reg;
2724*4882a593Smuzhiyun char *dec;
2725*4882a593Smuzhiyun u8 hpf_coff_freq;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun widget_name = kmemdup_nul(w->name, 15, GFP_KERNEL);
2728*4882a593Smuzhiyun if (!widget_name)
2729*4882a593Smuzhiyun return -ENOMEM;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun wname = widget_name;
2732*4882a593Smuzhiyun dec_adc_mux_name = strsep(&widget_name, " ");
2733*4882a593Smuzhiyun if (!dec_adc_mux_name) {
2734*4882a593Smuzhiyun dev_err(comp->dev, "%s: Invalid decimator = %s\n",
2735*4882a593Smuzhiyun __func__, w->name);
2736*4882a593Smuzhiyun ret = -EINVAL;
2737*4882a593Smuzhiyun goto out;
2738*4882a593Smuzhiyun }
2739*4882a593Smuzhiyun dec_adc_mux_name = widget_name;
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun dec = strpbrk(dec_adc_mux_name, "012345678");
2742*4882a593Smuzhiyun if (!dec) {
2743*4882a593Smuzhiyun dev_err(comp->dev, "%s: decimator index not found\n",
2744*4882a593Smuzhiyun __func__);
2745*4882a593Smuzhiyun ret = -EINVAL;
2746*4882a593Smuzhiyun goto out;
2747*4882a593Smuzhiyun }
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun ret = kstrtouint(dec, 10, &decimator);
2750*4882a593Smuzhiyun if (ret < 0) {
2751*4882a593Smuzhiyun dev_err(comp->dev, "%s: Invalid decimator = %s\n",
2752*4882a593Smuzhiyun __func__, wname);
2753*4882a593Smuzhiyun ret = -EINVAL;
2754*4882a593Smuzhiyun goto out;
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL + 16 * decimator;
2758*4882a593Smuzhiyun hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
2759*4882a593Smuzhiyun dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
2760*4882a593Smuzhiyun tx_gain_ctl_reg = WCD9335_CDC_TX0_TX_VOL_CTL + 16 * decimator;
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun switch (event) {
2763*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2764*4882a593Smuzhiyun amic_n = wcd9335_codec_find_amic_input(comp, decimator);
2765*4882a593Smuzhiyun if (amic_n)
2766*4882a593Smuzhiyun pwr_level_reg = wcd9335_codec_get_amic_pwlvl_reg(comp,
2767*4882a593Smuzhiyun amic_n);
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun if (pwr_level_reg) {
2770*4882a593Smuzhiyun switch ((snd_soc_component_read(comp, pwr_level_reg) &
2771*4882a593Smuzhiyun WCD9335_AMIC_PWR_LVL_MASK) >>
2772*4882a593Smuzhiyun WCD9335_AMIC_PWR_LVL_SHIFT) {
2773*4882a593Smuzhiyun case WCD9335_AMIC_PWR_LEVEL_LP:
2774*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg,
2775*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_MASK,
2776*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_LP);
2777*4882a593Smuzhiyun break;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun case WCD9335_AMIC_PWR_LEVEL_HP:
2780*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg,
2781*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_MASK,
2782*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_HP);
2783*4882a593Smuzhiyun break;
2784*4882a593Smuzhiyun case WCD9335_AMIC_PWR_LEVEL_DEFAULT:
2785*4882a593Smuzhiyun default:
2786*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg,
2787*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_MASK,
2788*4882a593Smuzhiyun WCD9335_DEC_PWR_LVL_DF);
2789*4882a593Smuzhiyun break;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun hpf_coff_freq = (snd_soc_component_read(comp, dec_cfg_reg) &
2793*4882a593Smuzhiyun TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun if (hpf_coff_freq != CF_MIN_3DB_150HZ)
2796*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg,
2797*4882a593Smuzhiyun TX_HPF_CUT_OFF_FREQ_MASK,
2798*4882a593Smuzhiyun CF_MIN_3DB_150HZ << 5);
2799*4882a593Smuzhiyun /* Enable TX PGA Mute */
2800*4882a593Smuzhiyun snd_soc_component_update_bits(comp, tx_vol_ctl_reg,
2801*4882a593Smuzhiyun 0x10, 0x10);
2802*4882a593Smuzhiyun /* Enable APC */
2803*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg, 0x08, 0x08);
2804*4882a593Smuzhiyun break;
2805*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2806*4882a593Smuzhiyun snd_soc_component_update_bits(comp, hpf_gate_reg, 0x01, 0x00);
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun if (decimator == 0) {
2809*4882a593Smuzhiyun snd_soc_component_write(comp,
2810*4882a593Smuzhiyun WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
2811*4882a593Smuzhiyun snd_soc_component_write(comp,
2812*4882a593Smuzhiyun WCD9335_MBHC_ZDET_RAMP_CTL, 0xA3);
2813*4882a593Smuzhiyun snd_soc_component_write(comp,
2814*4882a593Smuzhiyun WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
2815*4882a593Smuzhiyun snd_soc_component_write(comp,
2816*4882a593Smuzhiyun WCD9335_MBHC_ZDET_RAMP_CTL, 0x03);
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun snd_soc_component_update_bits(comp, hpf_gate_reg,
2820*4882a593Smuzhiyun 0x01, 0x01);
2821*4882a593Smuzhiyun snd_soc_component_update_bits(comp, tx_vol_ctl_reg,
2822*4882a593Smuzhiyun 0x10, 0x00);
2823*4882a593Smuzhiyun snd_soc_component_write(comp, tx_gain_ctl_reg,
2824*4882a593Smuzhiyun snd_soc_component_read(comp, tx_gain_ctl_reg));
2825*4882a593Smuzhiyun break;
2826*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2827*4882a593Smuzhiyun hpf_coff_freq = (snd_soc_component_read(comp, dec_cfg_reg) &
2828*4882a593Smuzhiyun TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
2829*4882a593Smuzhiyun snd_soc_component_update_bits(comp, tx_vol_ctl_reg, 0x10, 0x10);
2830*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg, 0x08, 0x00);
2831*4882a593Smuzhiyun if (hpf_coff_freq != CF_MIN_3DB_150HZ) {
2832*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dec_cfg_reg,
2833*4882a593Smuzhiyun TX_HPF_CUT_OFF_FREQ_MASK,
2834*4882a593Smuzhiyun hpf_coff_freq << 5);
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun break;
2837*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
2838*4882a593Smuzhiyun snd_soc_component_update_bits(comp, tx_vol_ctl_reg, 0x10, 0x00);
2839*4882a593Smuzhiyun break;
2840*4882a593Smuzhiyun }
2841*4882a593Smuzhiyun out:
2842*4882a593Smuzhiyun kfree(wname);
2843*4882a593Smuzhiyun return ret;
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
wcd9335_get_dmic_clk_val(struct snd_soc_component * component,u32 mclk_rate,u32 dmic_clk_rate)2846*4882a593Smuzhiyun static u8 wcd9335_get_dmic_clk_val(struct snd_soc_component *component,
2847*4882a593Smuzhiyun u32 mclk_rate, u32 dmic_clk_rate)
2848*4882a593Smuzhiyun {
2849*4882a593Smuzhiyun u32 div_factor;
2850*4882a593Smuzhiyun u8 dmic_ctl_val;
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun dev_err(component->dev,
2853*4882a593Smuzhiyun "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
2854*4882a593Smuzhiyun __func__, mclk_rate, dmic_clk_rate);
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun /* Default value to return in case of error */
2857*4882a593Smuzhiyun if (mclk_rate == WCD9335_MCLK_CLK_9P6MHZ)
2858*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
2859*4882a593Smuzhiyun else
2860*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun if (dmic_clk_rate == 0) {
2863*4882a593Smuzhiyun dev_err(component->dev,
2864*4882a593Smuzhiyun "%s: dmic_sample_rate cannot be 0\n",
2865*4882a593Smuzhiyun __func__);
2866*4882a593Smuzhiyun goto done;
2867*4882a593Smuzhiyun }
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun div_factor = mclk_rate / dmic_clk_rate;
2870*4882a593Smuzhiyun switch (div_factor) {
2871*4882a593Smuzhiyun case 2:
2872*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
2873*4882a593Smuzhiyun break;
2874*4882a593Smuzhiyun case 3:
2875*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
2876*4882a593Smuzhiyun break;
2877*4882a593Smuzhiyun case 4:
2878*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_4;
2879*4882a593Smuzhiyun break;
2880*4882a593Smuzhiyun case 6:
2881*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_6;
2882*4882a593Smuzhiyun break;
2883*4882a593Smuzhiyun case 8:
2884*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_8;
2885*4882a593Smuzhiyun break;
2886*4882a593Smuzhiyun case 16:
2887*4882a593Smuzhiyun dmic_ctl_val = WCD9335_DMIC_CLK_DIV_16;
2888*4882a593Smuzhiyun break;
2889*4882a593Smuzhiyun default:
2890*4882a593Smuzhiyun dev_err(component->dev,
2891*4882a593Smuzhiyun "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
2892*4882a593Smuzhiyun __func__, div_factor, mclk_rate, dmic_clk_rate);
2893*4882a593Smuzhiyun break;
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun done:
2897*4882a593Smuzhiyun return dmic_ctl_val;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun
wcd9335_codec_enable_dmic(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)2900*4882a593Smuzhiyun static int wcd9335_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2901*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
2902*4882a593Smuzhiyun {
2903*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
2904*4882a593Smuzhiyun struct wcd9335_codec *wcd = snd_soc_component_get_drvdata(comp);
2905*4882a593Smuzhiyun u8 dmic_clk_en = 0x01;
2906*4882a593Smuzhiyun u16 dmic_clk_reg;
2907*4882a593Smuzhiyun s32 *dmic_clk_cnt;
2908*4882a593Smuzhiyun u8 dmic_rate_val, dmic_rate_shift = 1;
2909*4882a593Smuzhiyun unsigned int dmic;
2910*4882a593Smuzhiyun int ret;
2911*4882a593Smuzhiyun char *wname;
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun wname = strpbrk(w->name, "012345");
2914*4882a593Smuzhiyun if (!wname) {
2915*4882a593Smuzhiyun dev_err(comp->dev, "%s: widget not found\n", __func__);
2916*4882a593Smuzhiyun return -EINVAL;
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun ret = kstrtouint(wname, 10, &dmic);
2920*4882a593Smuzhiyun if (ret < 0) {
2921*4882a593Smuzhiyun dev_err(comp->dev, "%s: Invalid DMIC line on the codec\n",
2922*4882a593Smuzhiyun __func__);
2923*4882a593Smuzhiyun return -EINVAL;
2924*4882a593Smuzhiyun }
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun switch (dmic) {
2927*4882a593Smuzhiyun case 0:
2928*4882a593Smuzhiyun case 1:
2929*4882a593Smuzhiyun dmic_clk_cnt = &(wcd->dmic_0_1_clk_cnt);
2930*4882a593Smuzhiyun dmic_clk_reg = WCD9335_CPE_SS_DMIC0_CTL;
2931*4882a593Smuzhiyun break;
2932*4882a593Smuzhiyun case 2:
2933*4882a593Smuzhiyun case 3:
2934*4882a593Smuzhiyun dmic_clk_cnt = &(wcd->dmic_2_3_clk_cnt);
2935*4882a593Smuzhiyun dmic_clk_reg = WCD9335_CPE_SS_DMIC1_CTL;
2936*4882a593Smuzhiyun break;
2937*4882a593Smuzhiyun case 4:
2938*4882a593Smuzhiyun case 5:
2939*4882a593Smuzhiyun dmic_clk_cnt = &(wcd->dmic_4_5_clk_cnt);
2940*4882a593Smuzhiyun dmic_clk_reg = WCD9335_CPE_SS_DMIC2_CTL;
2941*4882a593Smuzhiyun break;
2942*4882a593Smuzhiyun default:
2943*4882a593Smuzhiyun dev_err(comp->dev, "%s: Invalid DMIC Selection\n",
2944*4882a593Smuzhiyun __func__);
2945*4882a593Smuzhiyun return -EINVAL;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun switch (event) {
2949*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2950*4882a593Smuzhiyun dmic_rate_val =
2951*4882a593Smuzhiyun wcd9335_get_dmic_clk_val(comp,
2952*4882a593Smuzhiyun wcd->mclk_rate,
2953*4882a593Smuzhiyun wcd->dmic_sample_rate);
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun (*dmic_clk_cnt)++;
2956*4882a593Smuzhiyun if (*dmic_clk_cnt == 1) {
2957*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dmic_clk_reg,
2958*4882a593Smuzhiyun 0x07 << dmic_rate_shift,
2959*4882a593Smuzhiyun dmic_rate_val << dmic_rate_shift);
2960*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dmic_clk_reg,
2961*4882a593Smuzhiyun dmic_clk_en, dmic_clk_en);
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun break;
2965*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
2966*4882a593Smuzhiyun dmic_rate_val =
2967*4882a593Smuzhiyun wcd9335_get_dmic_clk_val(comp,
2968*4882a593Smuzhiyun wcd->mclk_rate,
2969*4882a593Smuzhiyun wcd->mad_dmic_sample_rate);
2970*4882a593Smuzhiyun (*dmic_clk_cnt)--;
2971*4882a593Smuzhiyun if (*dmic_clk_cnt == 0) {
2972*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dmic_clk_reg,
2973*4882a593Smuzhiyun dmic_clk_en, 0);
2974*4882a593Smuzhiyun snd_soc_component_update_bits(comp, dmic_clk_reg,
2975*4882a593Smuzhiyun 0x07 << dmic_rate_shift,
2976*4882a593Smuzhiyun dmic_rate_val << dmic_rate_shift);
2977*4882a593Smuzhiyun }
2978*4882a593Smuzhiyun break;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun return 0;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun
wcd9335_codec_enable_int_port(struct wcd_slim_codec_dai_data * dai,struct snd_soc_component * component)2984*4882a593Smuzhiyun static void wcd9335_codec_enable_int_port(struct wcd_slim_codec_dai_data *dai,
2985*4882a593Smuzhiyun struct snd_soc_component *component)
2986*4882a593Smuzhiyun {
2987*4882a593Smuzhiyun int port_num = 0;
2988*4882a593Smuzhiyun unsigned short reg = 0;
2989*4882a593Smuzhiyun unsigned int val = 0;
2990*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
2991*4882a593Smuzhiyun struct wcd9335_slim_ch *ch;
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun list_for_each_entry(ch, &dai->slim_ch_list, list) {
2994*4882a593Smuzhiyun if (ch->port >= WCD9335_RX_START) {
2995*4882a593Smuzhiyun port_num = ch->port - WCD9335_RX_START;
2996*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
2997*4882a593Smuzhiyun } else {
2998*4882a593Smuzhiyun port_num = ch->port;
2999*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun regmap_read(wcd->if_regmap, reg, &val);
3003*4882a593Smuzhiyun if (!(val & BIT(port_num % 8)))
3004*4882a593Smuzhiyun regmap_write(wcd->if_regmap, reg,
3005*4882a593Smuzhiyun val | BIT(port_num % 8));
3006*4882a593Smuzhiyun }
3007*4882a593Smuzhiyun }
3008*4882a593Smuzhiyun
wcd9335_codec_enable_slim(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3009*4882a593Smuzhiyun static int wcd9335_codec_enable_slim(struct snd_soc_dapm_widget *w,
3010*4882a593Smuzhiyun struct snd_kcontrol *kc,
3011*4882a593Smuzhiyun int event)
3012*4882a593Smuzhiyun {
3013*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3014*4882a593Smuzhiyun struct wcd9335_codec *wcd = snd_soc_component_get_drvdata(comp);
3015*4882a593Smuzhiyun struct wcd_slim_codec_dai_data *dai = &wcd->dai[w->shift];
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun switch (event) {
3018*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3019*4882a593Smuzhiyun wcd9335_codec_enable_int_port(dai, comp);
3020*4882a593Smuzhiyun break;
3021*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3022*4882a593Smuzhiyun kfree(dai->sconfig.chs);
3023*4882a593Smuzhiyun
3024*4882a593Smuzhiyun break;
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun return 0;
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun
wcd9335_codec_enable_mix_path(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3030*4882a593Smuzhiyun static int wcd9335_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
3031*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3032*4882a593Smuzhiyun {
3033*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3034*4882a593Smuzhiyun u16 gain_reg;
3035*4882a593Smuzhiyun int offset_val = 0;
3036*4882a593Smuzhiyun int val = 0;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun switch (w->reg) {
3039*4882a593Smuzhiyun case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
3040*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX0_RX_VOL_MIX_CTL;
3041*4882a593Smuzhiyun break;
3042*4882a593Smuzhiyun case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
3043*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX1_RX_VOL_MIX_CTL;
3044*4882a593Smuzhiyun break;
3045*4882a593Smuzhiyun case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
3046*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX2_RX_VOL_MIX_CTL;
3047*4882a593Smuzhiyun break;
3048*4882a593Smuzhiyun case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
3049*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX3_RX_VOL_MIX_CTL;
3050*4882a593Smuzhiyun break;
3051*4882a593Smuzhiyun case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
3052*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX4_RX_VOL_MIX_CTL;
3053*4882a593Smuzhiyun break;
3054*4882a593Smuzhiyun case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
3055*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX5_RX_VOL_MIX_CTL;
3056*4882a593Smuzhiyun break;
3057*4882a593Smuzhiyun case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
3058*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX6_RX_VOL_MIX_CTL;
3059*4882a593Smuzhiyun break;
3060*4882a593Smuzhiyun case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
3061*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX7_RX_VOL_MIX_CTL;
3062*4882a593Smuzhiyun break;
3063*4882a593Smuzhiyun case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
3064*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX8_RX_VOL_MIX_CTL;
3065*4882a593Smuzhiyun break;
3066*4882a593Smuzhiyun default:
3067*4882a593Smuzhiyun dev_err(comp->dev, "%s: No gain register avail for %s\n",
3068*4882a593Smuzhiyun __func__, w->name);
3069*4882a593Smuzhiyun return 0;
3070*4882a593Smuzhiyun }
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun switch (event) {
3073*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3074*4882a593Smuzhiyun val = snd_soc_component_read(comp, gain_reg);
3075*4882a593Smuzhiyun val += offset_val;
3076*4882a593Smuzhiyun snd_soc_component_write(comp, gain_reg, val);
3077*4882a593Smuzhiyun break;
3078*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3079*4882a593Smuzhiyun break;
3080*4882a593Smuzhiyun }
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun return 0;
3083*4882a593Smuzhiyun }
3084*4882a593Smuzhiyun
wcd9335_interp_get_primary_reg(u16 reg,u16 * ind)3085*4882a593Smuzhiyun static u16 wcd9335_interp_get_primary_reg(u16 reg, u16 *ind)
3086*4882a593Smuzhiyun {
3087*4882a593Smuzhiyun u16 prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun switch (reg) {
3090*4882a593Smuzhiyun case WCD9335_CDC_RX0_RX_PATH_CTL:
3091*4882a593Smuzhiyun case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
3092*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
3093*4882a593Smuzhiyun *ind = 0;
3094*4882a593Smuzhiyun break;
3095*4882a593Smuzhiyun case WCD9335_CDC_RX1_RX_PATH_CTL:
3096*4882a593Smuzhiyun case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
3097*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
3098*4882a593Smuzhiyun *ind = 1;
3099*4882a593Smuzhiyun break;
3100*4882a593Smuzhiyun case WCD9335_CDC_RX2_RX_PATH_CTL:
3101*4882a593Smuzhiyun case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
3102*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
3103*4882a593Smuzhiyun *ind = 2;
3104*4882a593Smuzhiyun break;
3105*4882a593Smuzhiyun case WCD9335_CDC_RX3_RX_PATH_CTL:
3106*4882a593Smuzhiyun case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
3107*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
3108*4882a593Smuzhiyun *ind = 3;
3109*4882a593Smuzhiyun break;
3110*4882a593Smuzhiyun case WCD9335_CDC_RX4_RX_PATH_CTL:
3111*4882a593Smuzhiyun case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
3112*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
3113*4882a593Smuzhiyun *ind = 4;
3114*4882a593Smuzhiyun break;
3115*4882a593Smuzhiyun case WCD9335_CDC_RX5_RX_PATH_CTL:
3116*4882a593Smuzhiyun case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
3117*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
3118*4882a593Smuzhiyun *ind = 5;
3119*4882a593Smuzhiyun break;
3120*4882a593Smuzhiyun case WCD9335_CDC_RX6_RX_PATH_CTL:
3121*4882a593Smuzhiyun case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
3122*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
3123*4882a593Smuzhiyun *ind = 6;
3124*4882a593Smuzhiyun break;
3125*4882a593Smuzhiyun case WCD9335_CDC_RX7_RX_PATH_CTL:
3126*4882a593Smuzhiyun case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
3127*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
3128*4882a593Smuzhiyun *ind = 7;
3129*4882a593Smuzhiyun break;
3130*4882a593Smuzhiyun case WCD9335_CDC_RX8_RX_PATH_CTL:
3131*4882a593Smuzhiyun case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
3132*4882a593Smuzhiyun prim_int_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
3133*4882a593Smuzhiyun *ind = 8;
3134*4882a593Smuzhiyun break;
3135*4882a593Smuzhiyun }
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun return prim_int_reg;
3138*4882a593Smuzhiyun }
3139*4882a593Smuzhiyun
wcd9335_codec_hd2_control(struct snd_soc_component * component,u16 prim_int_reg,int event)3140*4882a593Smuzhiyun static void wcd9335_codec_hd2_control(struct snd_soc_component *component,
3141*4882a593Smuzhiyun u16 prim_int_reg, int event)
3142*4882a593Smuzhiyun {
3143*4882a593Smuzhiyun u16 hd2_scale_reg;
3144*4882a593Smuzhiyun u16 hd2_enable_reg = 0;
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun if (prim_int_reg == WCD9335_CDC_RX1_RX_PATH_CTL) {
3147*4882a593Smuzhiyun hd2_scale_reg = WCD9335_CDC_RX1_RX_PATH_SEC3;
3148*4882a593Smuzhiyun hd2_enable_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
3149*4882a593Smuzhiyun }
3150*4882a593Smuzhiyun if (prim_int_reg == WCD9335_CDC_RX2_RX_PATH_CTL) {
3151*4882a593Smuzhiyun hd2_scale_reg = WCD9335_CDC_RX2_RX_PATH_SEC3;
3152*4882a593Smuzhiyun hd2_enable_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
3156*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_scale_reg,
3157*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_ALPHA_MASK,
3158*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_ALPHA_0P2500);
3159*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_scale_reg,
3160*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_SCALE_MASK,
3161*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_SCALE_2);
3162*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_enable_reg,
3163*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_HD2_EN_MASK,
3164*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_HD2_ENABLE);
3165*4882a593Smuzhiyun }
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
3168*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_enable_reg,
3169*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_HD2_EN_MASK,
3170*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_HD2_DISABLE);
3171*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_scale_reg,
3172*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_SCALE_MASK,
3173*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_SCALE_1);
3174*4882a593Smuzhiyun snd_soc_component_update_bits(component, hd2_scale_reg,
3175*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_ALPHA_MASK,
3176*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_SEC_HD2_ALPHA_0P0000);
3177*4882a593Smuzhiyun }
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
wcd9335_codec_enable_prim_interpolator(struct snd_soc_component * comp,u16 reg,int event)3180*4882a593Smuzhiyun static int wcd9335_codec_enable_prim_interpolator(
3181*4882a593Smuzhiyun struct snd_soc_component *comp,
3182*4882a593Smuzhiyun u16 reg, int event)
3183*4882a593Smuzhiyun {
3184*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3185*4882a593Smuzhiyun u16 ind = 0;
3186*4882a593Smuzhiyun int prim_int_reg = wcd9335_interp_get_primary_reg(reg, &ind);
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun switch (event) {
3189*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3190*4882a593Smuzhiyun wcd->prim_int_users[ind]++;
3191*4882a593Smuzhiyun if (wcd->prim_int_users[ind] == 1) {
3192*4882a593Smuzhiyun snd_soc_component_update_bits(comp, prim_int_reg,
3193*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3194*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_ENABLE);
3195*4882a593Smuzhiyun wcd9335_codec_hd2_control(comp, prim_int_reg, event);
3196*4882a593Smuzhiyun snd_soc_component_update_bits(comp, prim_int_reg,
3197*4882a593Smuzhiyun WCD9335_CDC_RX_CLK_EN_MASK,
3198*4882a593Smuzhiyun WCD9335_CDC_RX_CLK_ENABLE);
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun if ((reg != prim_int_reg) &&
3202*4882a593Smuzhiyun ((snd_soc_component_read(comp, prim_int_reg)) &
3203*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK))
3204*4882a593Smuzhiyun snd_soc_component_update_bits(comp, reg,
3205*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3206*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_ENABLE);
3207*4882a593Smuzhiyun break;
3208*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3209*4882a593Smuzhiyun wcd->prim_int_users[ind]--;
3210*4882a593Smuzhiyun if (wcd->prim_int_users[ind] == 0) {
3211*4882a593Smuzhiyun snd_soc_component_update_bits(comp, prim_int_reg,
3212*4882a593Smuzhiyun WCD9335_CDC_RX_CLK_EN_MASK,
3213*4882a593Smuzhiyun WCD9335_CDC_RX_CLK_DISABLE);
3214*4882a593Smuzhiyun snd_soc_component_update_bits(comp, prim_int_reg,
3215*4882a593Smuzhiyun WCD9335_CDC_RX_RESET_MASK,
3216*4882a593Smuzhiyun WCD9335_CDC_RX_RESET_ENABLE);
3217*4882a593Smuzhiyun snd_soc_component_update_bits(comp, prim_int_reg,
3218*4882a593Smuzhiyun WCD9335_CDC_RX_RESET_MASK,
3219*4882a593Smuzhiyun WCD9335_CDC_RX_RESET_DISABLE);
3220*4882a593Smuzhiyun wcd9335_codec_hd2_control(comp, prim_int_reg, event);
3221*4882a593Smuzhiyun }
3222*4882a593Smuzhiyun break;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun return 0;
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun
wcd9335_config_compander(struct snd_soc_component * component,int interp_n,int event)3228*4882a593Smuzhiyun static int wcd9335_config_compander(struct snd_soc_component *component,
3229*4882a593Smuzhiyun int interp_n, int event)
3230*4882a593Smuzhiyun {
3231*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
3232*4882a593Smuzhiyun int comp;
3233*4882a593Smuzhiyun u16 comp_ctl0_reg, rx_path_cfg0_reg;
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun /* EAR does not have compander */
3236*4882a593Smuzhiyun if (!interp_n)
3237*4882a593Smuzhiyun return 0;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun comp = interp_n - 1;
3240*4882a593Smuzhiyun if (!wcd->comp_enabled[comp])
3241*4882a593Smuzhiyun return 0;
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun comp_ctl0_reg = WCD9335_CDC_COMPANDER1_CTL(comp);
3244*4882a593Smuzhiyun rx_path_cfg0_reg = WCD9335_CDC_RX1_RX_PATH_CFG(comp);
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
3247*4882a593Smuzhiyun /* Enable Compander Clock */
3248*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3249*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_CLK_EN_MASK,
3250*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_CLK_ENABLE);
3251*4882a593Smuzhiyun /* Reset comander */
3252*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3253*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_MASK,
3254*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_ENABLE);
3255*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3256*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_MASK,
3257*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_DISABLE);
3258*4882a593Smuzhiyun /* Enables DRE in this path */
3259*4882a593Smuzhiyun snd_soc_component_update_bits(component, rx_path_cfg0_reg,
3260*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_CMP_EN_MASK,
3261*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_CMP_ENABLE);
3262*4882a593Smuzhiyun }
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event)) {
3265*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3266*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_HALT_MASK,
3267*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_HALT);
3268*4882a593Smuzhiyun snd_soc_component_update_bits(component, rx_path_cfg0_reg,
3269*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_CMP_EN_MASK,
3270*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_CFG_CMP_DISABLE);
3271*4882a593Smuzhiyun
3272*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3273*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_MASK,
3274*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_ENABLE);
3275*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3276*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_MASK,
3277*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_SOFT_RST_DISABLE);
3278*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3279*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_CLK_EN_MASK,
3280*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_CLK_DISABLE);
3281*4882a593Smuzhiyun snd_soc_component_update_bits(component, comp_ctl0_reg,
3282*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_HALT_MASK,
3283*4882a593Smuzhiyun WCD9335_CDC_COMPANDER_NOHALT);
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun return 0;
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun
wcd9335_codec_enable_interpolator(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3289*4882a593Smuzhiyun static int wcd9335_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
3290*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3291*4882a593Smuzhiyun {
3292*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3293*4882a593Smuzhiyun u16 gain_reg;
3294*4882a593Smuzhiyun u16 reg;
3295*4882a593Smuzhiyun int val;
3296*4882a593Smuzhiyun int offset_val = 0;
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun if (!(strcmp(w->name, "RX INT0 INTERP"))) {
3299*4882a593Smuzhiyun reg = WCD9335_CDC_RX0_RX_PATH_CTL;
3300*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX0_RX_VOL_CTL;
3301*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT1 INTERP"))) {
3302*4882a593Smuzhiyun reg = WCD9335_CDC_RX1_RX_PATH_CTL;
3303*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX1_RX_VOL_CTL;
3304*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT2 INTERP"))) {
3305*4882a593Smuzhiyun reg = WCD9335_CDC_RX2_RX_PATH_CTL;
3306*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX2_RX_VOL_CTL;
3307*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT3 INTERP"))) {
3308*4882a593Smuzhiyun reg = WCD9335_CDC_RX3_RX_PATH_CTL;
3309*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX3_RX_VOL_CTL;
3310*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT4 INTERP"))) {
3311*4882a593Smuzhiyun reg = WCD9335_CDC_RX4_RX_PATH_CTL;
3312*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX4_RX_VOL_CTL;
3313*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
3314*4882a593Smuzhiyun reg = WCD9335_CDC_RX5_RX_PATH_CTL;
3315*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX5_RX_VOL_CTL;
3316*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT6 INTERP"))) {
3317*4882a593Smuzhiyun reg = WCD9335_CDC_RX6_RX_PATH_CTL;
3318*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX6_RX_VOL_CTL;
3319*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT7 INTERP"))) {
3320*4882a593Smuzhiyun reg = WCD9335_CDC_RX7_RX_PATH_CTL;
3321*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX7_RX_VOL_CTL;
3322*4882a593Smuzhiyun } else if (!(strcmp(w->name, "RX INT8 INTERP"))) {
3323*4882a593Smuzhiyun reg = WCD9335_CDC_RX8_RX_PATH_CTL;
3324*4882a593Smuzhiyun gain_reg = WCD9335_CDC_RX8_RX_VOL_CTL;
3325*4882a593Smuzhiyun } else {
3326*4882a593Smuzhiyun dev_err(comp->dev, "%s: Interpolator reg not found\n",
3327*4882a593Smuzhiyun __func__);
3328*4882a593Smuzhiyun return -EINVAL;
3329*4882a593Smuzhiyun }
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun switch (event) {
3332*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3333*4882a593Smuzhiyun /* Reset if needed */
3334*4882a593Smuzhiyun wcd9335_codec_enable_prim_interpolator(comp, reg, event);
3335*4882a593Smuzhiyun break;
3336*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3337*4882a593Smuzhiyun wcd9335_config_compander(comp, w->shift, event);
3338*4882a593Smuzhiyun val = snd_soc_component_read(comp, gain_reg);
3339*4882a593Smuzhiyun val += offset_val;
3340*4882a593Smuzhiyun snd_soc_component_write(comp, gain_reg, val);
3341*4882a593Smuzhiyun break;
3342*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3343*4882a593Smuzhiyun wcd9335_config_compander(comp, w->shift, event);
3344*4882a593Smuzhiyun wcd9335_codec_enable_prim_interpolator(comp, reg, event);
3345*4882a593Smuzhiyun break;
3346*4882a593Smuzhiyun }
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun return 0;
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
wcd9335_codec_hph_mode_gain_opt(struct snd_soc_component * component,u8 gain)3351*4882a593Smuzhiyun static void wcd9335_codec_hph_mode_gain_opt(struct snd_soc_component *component,
3352*4882a593Smuzhiyun u8 gain)
3353*4882a593Smuzhiyun {
3354*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
3355*4882a593Smuzhiyun u8 hph_l_en, hph_r_en;
3356*4882a593Smuzhiyun u8 l_val, r_val;
3357*4882a593Smuzhiyun u8 hph_pa_status;
3358*4882a593Smuzhiyun bool is_hphl_pa, is_hphr_pa;
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun hph_pa_status = snd_soc_component_read(component, WCD9335_ANA_HPH);
3361*4882a593Smuzhiyun is_hphl_pa = hph_pa_status >> 7;
3362*4882a593Smuzhiyun is_hphr_pa = (hph_pa_status & 0x40) >> 6;
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun hph_l_en = snd_soc_component_read(component, WCD9335_HPH_L_EN);
3365*4882a593Smuzhiyun hph_r_en = snd_soc_component_read(component, WCD9335_HPH_R_EN);
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun l_val = (hph_l_en & 0xC0) | 0x20 | gain;
3368*4882a593Smuzhiyun r_val = (hph_r_en & 0xC0) | 0x20 | gain;
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun /*
3371*4882a593Smuzhiyun * Set HPH_L & HPH_R gain source selection to REGISTER
3372*4882a593Smuzhiyun * for better click and pop only if corresponding PAs are
3373*4882a593Smuzhiyun * not enabled. Also cache the values of the HPHL/R
3374*4882a593Smuzhiyun * PA gains to be applied after PAs are enabled
3375*4882a593Smuzhiyun */
3376*4882a593Smuzhiyun if ((l_val != hph_l_en) && !is_hphl_pa) {
3377*4882a593Smuzhiyun snd_soc_component_write(component, WCD9335_HPH_L_EN, l_val);
3378*4882a593Smuzhiyun wcd->hph_l_gain = hph_l_en & 0x1F;
3379*4882a593Smuzhiyun }
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun if ((r_val != hph_r_en) && !is_hphr_pa) {
3382*4882a593Smuzhiyun snd_soc_component_write(component, WCD9335_HPH_R_EN, r_val);
3383*4882a593Smuzhiyun wcd->hph_r_gain = hph_r_en & 0x1F;
3384*4882a593Smuzhiyun }
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
wcd9335_codec_hph_lohifi_config(struct snd_soc_component * comp,int event)3387*4882a593Smuzhiyun static void wcd9335_codec_hph_lohifi_config(struct snd_soc_component *comp,
3388*4882a593Smuzhiyun int event)
3389*4882a593Smuzhiyun {
3390*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
3391*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_RX_BIAS_HPH_PA,
3392*4882a593Smuzhiyun WCD9335_RX_BIAS_HPH_PA_AMP_5_UA_MASK,
3393*4882a593Smuzhiyun 0x06);
3394*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3395*4882a593Smuzhiyun WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
3396*4882a593Smuzhiyun 0xF0, 0x40);
3397*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3398*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3399*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_1000);
3400*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3401*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3402*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_ENABLE);
3403*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL1,
3404*4882a593Smuzhiyun WCD9335_HPH_PA_GM3_IB_SCALE_MASK,
3405*4882a593Smuzhiyun 0x0C);
3406*4882a593Smuzhiyun wcd9335_codec_hph_mode_gain_opt(comp, 0x11);
3407*4882a593Smuzhiyun }
3408*4882a593Smuzhiyun
3409*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event)) {
3410*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3411*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3412*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_DISABLE);
3413*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3414*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3415*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_500);
3416*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
3417*4882a593Smuzhiyun 0x8A);
3418*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_RX_BIAS_HPH_PA,
3419*4882a593Smuzhiyun WCD9335_RX_BIAS_HPH_PA_AMP_5_UA_MASK,
3420*4882a593Smuzhiyun 0x0A);
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun
wcd9335_codec_hph_lp_config(struct snd_soc_component * comp,int event)3424*4882a593Smuzhiyun static void wcd9335_codec_hph_lp_config(struct snd_soc_component *comp,
3425*4882a593Smuzhiyun int event)
3426*4882a593Smuzhiyun {
3427*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
3428*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL1,
3429*4882a593Smuzhiyun WCD9335_HPH_PA_GM3_IB_SCALE_MASK,
3430*4882a593Smuzhiyun 0x0C);
3431*4882a593Smuzhiyun wcd9335_codec_hph_mode_gain_opt(comp, 0x10);
3432*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3433*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3434*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_1000);
3435*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3436*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3437*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_ENABLE);
3438*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3439*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_PSRREH_MASK,
3440*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_PSRREH_ENABLE);
3441*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3442*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_HPH_PSRR_ENH_MASK,
3443*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_HPH_PSRR_ENABLE);
3444*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_RDAC_LDO_CTL,
3445*4882a593Smuzhiyun WCD9335_HPH_RDAC_N1P65_LD_OUTCTL_MASK,
3446*4882a593Smuzhiyun WCD9335_HPH_RDAC_N1P65_LD_OUTCTL_V_N1P60);
3447*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_RDAC_LDO_CTL,
3448*4882a593Smuzhiyun WCD9335_HPH_RDAC_1P65_LD_OUTCTL_MASK,
3449*4882a593Smuzhiyun WCD9335_HPH_RDAC_1P65_LD_OUTCTL_V_N1P60);
3450*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3451*4882a593Smuzhiyun WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x0F, 0x01);
3452*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3453*4882a593Smuzhiyun WCD9335_RX_BIAS_HPH_RDAC_LDO, 0xF0, 0x10);
3454*4882a593Smuzhiyun }
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event)) {
3457*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_RX_BIAS_HPH_RDAC_LDO,
3458*4882a593Smuzhiyun 0x88);
3459*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_HPH_RDAC_LDO_CTL,
3460*4882a593Smuzhiyun 0x33);
3461*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3462*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_HPH_PSRR_ENH_MASK,
3463*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_HPH_PSRR_DISABLE);
3464*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3465*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_PSRREH_MASK,
3466*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_PSRREH_DISABLE);
3467*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3468*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3469*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_DISABLE);
3470*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3471*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3472*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_500);
3473*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_R_EN,
3474*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_MASK,
3475*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_HQ_PATH);
3476*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_L_EN,
3477*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_MASK,
3478*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_HQ_PATH);
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun }
3481*4882a593Smuzhiyun
wcd9335_codec_hph_hifi_config(struct snd_soc_component * comp,int event)3482*4882a593Smuzhiyun static void wcd9335_codec_hph_hifi_config(struct snd_soc_component *comp,
3483*4882a593Smuzhiyun int event)
3484*4882a593Smuzhiyun {
3485*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
3486*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3487*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3488*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_1000);
3489*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3490*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3491*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_ENABLE);
3492*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL1,
3493*4882a593Smuzhiyun WCD9335_HPH_PA_GM3_IB_SCALE_MASK,
3494*4882a593Smuzhiyun 0x0C);
3495*4882a593Smuzhiyun wcd9335_codec_hph_mode_gain_opt(comp, 0x11);
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event)) {
3499*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_PA_CTL2,
3500*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_MASK,
3501*4882a593Smuzhiyun WCD9335_HPH_PA_CTL2_FORCE_IQCTRL_DISABLE);
3502*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_HPH_CNP_WG_CTL,
3503*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_MASK,
3504*4882a593Smuzhiyun WCD9335_HPH_CNP_WG_CTL_CURR_LDIV_RATIO_500);
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun
wcd9335_codec_hph_mode_config(struct snd_soc_component * component,int event,int mode)3508*4882a593Smuzhiyun static void wcd9335_codec_hph_mode_config(struct snd_soc_component *component,
3509*4882a593Smuzhiyun int event, int mode)
3510*4882a593Smuzhiyun {
3511*4882a593Smuzhiyun switch (mode) {
3512*4882a593Smuzhiyun case CLS_H_LP:
3513*4882a593Smuzhiyun wcd9335_codec_hph_lp_config(component, event);
3514*4882a593Smuzhiyun break;
3515*4882a593Smuzhiyun case CLS_H_LOHIFI:
3516*4882a593Smuzhiyun wcd9335_codec_hph_lohifi_config(component, event);
3517*4882a593Smuzhiyun break;
3518*4882a593Smuzhiyun case CLS_H_HIFI:
3519*4882a593Smuzhiyun wcd9335_codec_hph_hifi_config(component, event);
3520*4882a593Smuzhiyun break;
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun }
3523*4882a593Smuzhiyun
wcd9335_codec_hphl_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3524*4882a593Smuzhiyun static int wcd9335_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
3525*4882a593Smuzhiyun struct snd_kcontrol *kc,
3526*4882a593Smuzhiyun int event)
3527*4882a593Smuzhiyun {
3528*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3529*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3530*4882a593Smuzhiyun int hph_mode = wcd->hph_mode;
3531*4882a593Smuzhiyun u8 dem_inp;
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun switch (event) {
3534*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3535*4882a593Smuzhiyun /* Read DEM INP Select */
3536*4882a593Smuzhiyun dem_inp = snd_soc_component_read(comp,
3537*4882a593Smuzhiyun WCD9335_CDC_RX1_RX_PATH_SEC0) & 0x03;
3538*4882a593Smuzhiyun if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
3539*4882a593Smuzhiyun (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
3540*4882a593Smuzhiyun dev_err(comp->dev, "Incorrect DEM Input\n");
3541*4882a593Smuzhiyun return -EINVAL;
3542*4882a593Smuzhiyun }
3543*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3544*4882a593Smuzhiyun WCD_CLSH_STATE_HPHL,
3545*4882a593Smuzhiyun ((hph_mode == CLS_H_LOHIFI) ?
3546*4882a593Smuzhiyun CLS_H_HIFI : hph_mode));
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun wcd9335_codec_hph_mode_config(comp, event, hph_mode);
3549*4882a593Smuzhiyun
3550*4882a593Smuzhiyun break;
3551*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3552*4882a593Smuzhiyun usleep_range(1000, 1100);
3553*4882a593Smuzhiyun break;
3554*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
3555*4882a593Smuzhiyun break;
3556*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3557*4882a593Smuzhiyun /* 1000us required as per HW requirement */
3558*4882a593Smuzhiyun usleep_range(1000, 1100);
3559*4882a593Smuzhiyun
3560*4882a593Smuzhiyun if (!(wcd_clsh_ctrl_get_state(wcd->clsh_ctrl) &
3561*4882a593Smuzhiyun WCD_CLSH_STATE_HPHR))
3562*4882a593Smuzhiyun wcd9335_codec_hph_mode_config(comp, event, hph_mode);
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3565*4882a593Smuzhiyun WCD_CLSH_STATE_HPHL,
3566*4882a593Smuzhiyun ((hph_mode == CLS_H_LOHIFI) ?
3567*4882a593Smuzhiyun CLS_H_HIFI : hph_mode));
3568*4882a593Smuzhiyun break;
3569*4882a593Smuzhiyun }
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun return 0;
3572*4882a593Smuzhiyun }
3573*4882a593Smuzhiyun
wcd9335_codec_lineout_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3574*4882a593Smuzhiyun static int wcd9335_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
3575*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3576*4882a593Smuzhiyun {
3577*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3578*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun switch (event) {
3581*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3582*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3583*4882a593Smuzhiyun WCD_CLSH_STATE_LO, CLS_AB);
3584*4882a593Smuzhiyun break;
3585*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3586*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3587*4882a593Smuzhiyun WCD_CLSH_STATE_LO, CLS_AB);
3588*4882a593Smuzhiyun break;
3589*4882a593Smuzhiyun }
3590*4882a593Smuzhiyun
3591*4882a593Smuzhiyun return 0;
3592*4882a593Smuzhiyun }
3593*4882a593Smuzhiyun
wcd9335_codec_ear_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3594*4882a593Smuzhiyun static int wcd9335_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
3595*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3596*4882a593Smuzhiyun {
3597*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3598*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3599*4882a593Smuzhiyun
3600*4882a593Smuzhiyun switch (event) {
3601*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3602*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_PRE_DAC,
3603*4882a593Smuzhiyun WCD_CLSH_STATE_EAR, CLS_H_NORMAL);
3604*4882a593Smuzhiyun
3605*4882a593Smuzhiyun break;
3606*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3607*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3608*4882a593Smuzhiyun WCD_CLSH_STATE_EAR, CLS_H_NORMAL);
3609*4882a593Smuzhiyun break;
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun return 0;
3613*4882a593Smuzhiyun }
3614*4882a593Smuzhiyun
wcd9335_codec_hph_post_pa_config(struct wcd9335_codec * wcd,int mode,int event)3615*4882a593Smuzhiyun static void wcd9335_codec_hph_post_pa_config(struct wcd9335_codec *wcd,
3616*4882a593Smuzhiyun int mode, int event)
3617*4882a593Smuzhiyun {
3618*4882a593Smuzhiyun u8 scale_val = 0;
3619*4882a593Smuzhiyun
3620*4882a593Smuzhiyun switch (event) {
3621*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3622*4882a593Smuzhiyun switch (mode) {
3623*4882a593Smuzhiyun case CLS_H_HIFI:
3624*4882a593Smuzhiyun scale_val = 0x3;
3625*4882a593Smuzhiyun break;
3626*4882a593Smuzhiyun case CLS_H_LOHIFI:
3627*4882a593Smuzhiyun scale_val = 0x1;
3628*4882a593Smuzhiyun break;
3629*4882a593Smuzhiyun }
3630*4882a593Smuzhiyun break;
3631*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
3632*4882a593Smuzhiyun scale_val = 0x6;
3633*4882a593Smuzhiyun break;
3634*4882a593Smuzhiyun }
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun if (scale_val)
3637*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3638*4882a593Smuzhiyun WCD9335_HPH_PA_CTL1,
3639*4882a593Smuzhiyun WCD9335_HPH_PA_GM3_IB_SCALE_MASK,
3640*4882a593Smuzhiyun scale_val << 1);
3641*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_ON(event)) {
3642*4882a593Smuzhiyun if (wcd->comp_enabled[COMPANDER_1] ||
3643*4882a593Smuzhiyun wcd->comp_enabled[COMPANDER_2]) {
3644*4882a593Smuzhiyun /* GAIN Source Selection */
3645*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3646*4882a593Smuzhiyun WCD9335_HPH_L_EN,
3647*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK,
3648*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_COMPANDER);
3649*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3650*4882a593Smuzhiyun WCD9335_HPH_R_EN,
3651*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_MASK,
3652*4882a593Smuzhiyun WCD9335_HPH_GAIN_SRC_SEL_COMPANDER);
3653*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3654*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP,
3655*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP_MASK,
3656*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP_FORCE_ENABLE);
3657*4882a593Smuzhiyun }
3658*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3659*4882a593Smuzhiyun WCD9335_HPH_L_EN,
3660*4882a593Smuzhiyun WCD9335_HPH_PA_GAIN_MASK,
3661*4882a593Smuzhiyun wcd->hph_l_gain);
3662*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3663*4882a593Smuzhiyun WCD9335_HPH_R_EN,
3664*4882a593Smuzhiyun WCD9335_HPH_PA_GAIN_MASK,
3665*4882a593Smuzhiyun wcd->hph_r_gain);
3666*4882a593Smuzhiyun }
3667*4882a593Smuzhiyun
3668*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event))
3669*4882a593Smuzhiyun snd_soc_component_update_bits(wcd->component,
3670*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP,
3671*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP_MASK,
3672*4882a593Smuzhiyun WCD9335_HPH_AUTO_CHOP_ENABLE_BY_CMPDR_GAIN);
3673*4882a593Smuzhiyun }
3674*4882a593Smuzhiyun
wcd9335_codec_hphr_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3675*4882a593Smuzhiyun static int wcd9335_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
3676*4882a593Smuzhiyun struct snd_kcontrol *kc,
3677*4882a593Smuzhiyun int event)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3680*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3681*4882a593Smuzhiyun int hph_mode = wcd->hph_mode;
3682*4882a593Smuzhiyun u8 dem_inp;
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun switch (event) {
3685*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun /* Read DEM INP Select */
3688*4882a593Smuzhiyun dem_inp = snd_soc_component_read(comp,
3689*4882a593Smuzhiyun WCD9335_CDC_RX2_RX_PATH_SEC0) &
3690*4882a593Smuzhiyun WCD9335_CDC_RX_PATH_DEM_INP_SEL_MASK;
3691*4882a593Smuzhiyun if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
3692*4882a593Smuzhiyun (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
3693*4882a593Smuzhiyun dev_err(comp->dev, "DEM Input not set correctly, hph_mode: %d\n",
3694*4882a593Smuzhiyun hph_mode);
3695*4882a593Smuzhiyun return -EINVAL;
3696*4882a593Smuzhiyun }
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl,
3699*4882a593Smuzhiyun WCD_CLSH_EVENT_PRE_DAC,
3700*4882a593Smuzhiyun WCD_CLSH_STATE_HPHR,
3701*4882a593Smuzhiyun ((hph_mode == CLS_H_LOHIFI) ?
3702*4882a593Smuzhiyun CLS_H_HIFI : hph_mode));
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun wcd9335_codec_hph_mode_config(comp, event, hph_mode);
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun break;
3707*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3708*4882a593Smuzhiyun /* 1000us required as per HW requirement */
3709*4882a593Smuzhiyun usleep_range(1000, 1100);
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun if (!(wcd_clsh_ctrl_get_state(wcd->clsh_ctrl) &
3712*4882a593Smuzhiyun WCD_CLSH_STATE_HPHL))
3713*4882a593Smuzhiyun wcd9335_codec_hph_mode_config(comp, event, hph_mode);
3714*4882a593Smuzhiyun
3715*4882a593Smuzhiyun wcd_clsh_ctrl_set_state(wcd->clsh_ctrl, WCD_CLSH_EVENT_POST_PA,
3716*4882a593Smuzhiyun WCD_CLSH_STATE_HPHR, ((hph_mode == CLS_H_LOHIFI) ?
3717*4882a593Smuzhiyun CLS_H_HIFI : hph_mode));
3718*4882a593Smuzhiyun break;
3719*4882a593Smuzhiyun }
3720*4882a593Smuzhiyun
3721*4882a593Smuzhiyun return 0;
3722*4882a593Smuzhiyun }
3723*4882a593Smuzhiyun
wcd9335_codec_enable_hphl_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3724*4882a593Smuzhiyun static int wcd9335_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
3725*4882a593Smuzhiyun struct snd_kcontrol *kc,
3726*4882a593Smuzhiyun int event)
3727*4882a593Smuzhiyun {
3728*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3729*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3730*4882a593Smuzhiyun int hph_mode = wcd->hph_mode;
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun switch (event) {
3733*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3734*4882a593Smuzhiyun break;
3735*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3736*4882a593Smuzhiyun /*
3737*4882a593Smuzhiyun * 7ms sleep is required after PA is enabled as per
3738*4882a593Smuzhiyun * HW requirement
3739*4882a593Smuzhiyun */
3740*4882a593Smuzhiyun usleep_range(7000, 7100);
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun wcd9335_codec_hph_post_pa_config(wcd, hph_mode, event);
3743*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3744*4882a593Smuzhiyun WCD9335_CDC_RX1_RX_PATH_CTL,
3745*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3746*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun /* Remove mix path mute if it is enabled */
3749*4882a593Smuzhiyun if ((snd_soc_component_read(comp,
3750*4882a593Smuzhiyun WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
3751*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK)
3752*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3753*4882a593Smuzhiyun WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
3754*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3755*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun break;
3758*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
3759*4882a593Smuzhiyun wcd9335_codec_hph_post_pa_config(wcd, hph_mode, event);
3760*4882a593Smuzhiyun break;
3761*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3762*4882a593Smuzhiyun /* 5ms sleep is required after PA is disabled as per
3763*4882a593Smuzhiyun * HW requirement
3764*4882a593Smuzhiyun */
3765*4882a593Smuzhiyun usleep_range(5000, 5500);
3766*4882a593Smuzhiyun break;
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun
3769*4882a593Smuzhiyun return 0;
3770*4882a593Smuzhiyun }
3771*4882a593Smuzhiyun
wcd9335_codec_enable_lineout_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3772*4882a593Smuzhiyun static int wcd9335_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
3773*4882a593Smuzhiyun struct snd_kcontrol *kc,
3774*4882a593Smuzhiyun int event)
3775*4882a593Smuzhiyun {
3776*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3777*4882a593Smuzhiyun int vol_reg = 0, mix_vol_reg = 0;
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun if (w->reg == WCD9335_ANA_LO_1_2) {
3780*4882a593Smuzhiyun if (w->shift == 7) {
3781*4882a593Smuzhiyun vol_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
3782*4882a593Smuzhiyun mix_vol_reg = WCD9335_CDC_RX3_RX_PATH_MIX_CTL;
3783*4882a593Smuzhiyun } else if (w->shift == 6) {
3784*4882a593Smuzhiyun vol_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
3785*4882a593Smuzhiyun mix_vol_reg = WCD9335_CDC_RX4_RX_PATH_MIX_CTL;
3786*4882a593Smuzhiyun }
3787*4882a593Smuzhiyun } else if (w->reg == WCD9335_ANA_LO_3_4) {
3788*4882a593Smuzhiyun if (w->shift == 7) {
3789*4882a593Smuzhiyun vol_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
3790*4882a593Smuzhiyun mix_vol_reg = WCD9335_CDC_RX5_RX_PATH_MIX_CTL;
3791*4882a593Smuzhiyun } else if (w->shift == 6) {
3792*4882a593Smuzhiyun vol_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
3793*4882a593Smuzhiyun mix_vol_reg = WCD9335_CDC_RX6_RX_PATH_MIX_CTL;
3794*4882a593Smuzhiyun }
3795*4882a593Smuzhiyun } else {
3796*4882a593Smuzhiyun dev_err(comp->dev, "Error enabling lineout PA\n");
3797*4882a593Smuzhiyun return -EINVAL;
3798*4882a593Smuzhiyun }
3799*4882a593Smuzhiyun
3800*4882a593Smuzhiyun switch (event) {
3801*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3802*4882a593Smuzhiyun /* 5ms sleep is required after PA is enabled as per
3803*4882a593Smuzhiyun * HW requirement
3804*4882a593Smuzhiyun */
3805*4882a593Smuzhiyun usleep_range(5000, 5500);
3806*4882a593Smuzhiyun snd_soc_component_update_bits(comp, vol_reg,
3807*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3808*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun /* Remove mix path mute if it is enabled */
3811*4882a593Smuzhiyun if ((snd_soc_component_read(comp, mix_vol_reg)) &
3812*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK)
3813*4882a593Smuzhiyun snd_soc_component_update_bits(comp, mix_vol_reg,
3814*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3815*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3816*4882a593Smuzhiyun break;
3817*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3818*4882a593Smuzhiyun /* 5ms sleep is required after PA is disabled as per
3819*4882a593Smuzhiyun * HW requirement
3820*4882a593Smuzhiyun */
3821*4882a593Smuzhiyun usleep_range(5000, 5500);
3822*4882a593Smuzhiyun break;
3823*4882a593Smuzhiyun }
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun return 0;
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun
wcd9335_codec_init_flyback(struct snd_soc_component * component)3828*4882a593Smuzhiyun static void wcd9335_codec_init_flyback(struct snd_soc_component *component)
3829*4882a593Smuzhiyun {
3830*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_HPH_L_EN,
3831*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_MASK,
3832*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_BYPASS);
3833*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_HPH_R_EN,
3834*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_MASK,
3835*4882a593Smuzhiyun WCD9335_HPH_CONST_SEL_L_BYPASS);
3836*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_RX_BIAS_FLYB_BUFF,
3837*4882a593Smuzhiyun WCD9335_RX_BIAS_FLYB_VPOS_5_UA_MASK,
3838*4882a593Smuzhiyun WCD9335_RX_BIAS_FLYB_I_0P0_UA);
3839*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_RX_BIAS_FLYB_BUFF,
3840*4882a593Smuzhiyun WCD9335_RX_BIAS_FLYB_VNEG_5_UA_MASK,
3841*4882a593Smuzhiyun WCD9335_RX_BIAS_FLYB_I_0P0_UA);
3842*4882a593Smuzhiyun }
3843*4882a593Smuzhiyun
wcd9335_codec_enable_rx_bias(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3844*4882a593Smuzhiyun static int wcd9335_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
3845*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3846*4882a593Smuzhiyun {
3847*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3848*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3849*4882a593Smuzhiyun
3850*4882a593Smuzhiyun switch (event) {
3851*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3852*4882a593Smuzhiyun wcd->rx_bias_count++;
3853*4882a593Smuzhiyun if (wcd->rx_bias_count == 1) {
3854*4882a593Smuzhiyun wcd9335_codec_init_flyback(comp);
3855*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3856*4882a593Smuzhiyun WCD9335_ANA_RX_SUPPLIES,
3857*4882a593Smuzhiyun WCD9335_ANA_RX_BIAS_ENABLE_MASK,
3858*4882a593Smuzhiyun WCD9335_ANA_RX_BIAS_ENABLE);
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun break;
3861*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3862*4882a593Smuzhiyun wcd->rx_bias_count--;
3863*4882a593Smuzhiyun if (!wcd->rx_bias_count)
3864*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3865*4882a593Smuzhiyun WCD9335_ANA_RX_SUPPLIES,
3866*4882a593Smuzhiyun WCD9335_ANA_RX_BIAS_ENABLE_MASK,
3867*4882a593Smuzhiyun WCD9335_ANA_RX_BIAS_DISABLE);
3868*4882a593Smuzhiyun break;
3869*4882a593Smuzhiyun }
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun return 0;
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
wcd9335_codec_enable_hphr_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3874*4882a593Smuzhiyun static int wcd9335_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
3875*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3876*4882a593Smuzhiyun {
3877*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3878*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
3879*4882a593Smuzhiyun int hph_mode = wcd->hph_mode;
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun switch (event) {
3882*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
3883*4882a593Smuzhiyun break;
3884*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3885*4882a593Smuzhiyun /*
3886*4882a593Smuzhiyun * 7ms sleep is required after PA is enabled as per
3887*4882a593Smuzhiyun * HW requirement
3888*4882a593Smuzhiyun */
3889*4882a593Smuzhiyun usleep_range(7000, 7100);
3890*4882a593Smuzhiyun wcd9335_codec_hph_post_pa_config(wcd, hph_mode, event);
3891*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3892*4882a593Smuzhiyun WCD9335_CDC_RX2_RX_PATH_CTL,
3893*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3894*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3895*4882a593Smuzhiyun /* Remove mix path mute if it is enabled */
3896*4882a593Smuzhiyun if ((snd_soc_component_read(comp,
3897*4882a593Smuzhiyun WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
3898*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK)
3899*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3900*4882a593Smuzhiyun WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
3901*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3902*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3903*4882a593Smuzhiyun
3904*4882a593Smuzhiyun break;
3905*4882a593Smuzhiyun
3906*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
3907*4882a593Smuzhiyun wcd9335_codec_hph_post_pa_config(wcd, hph_mode, event);
3908*4882a593Smuzhiyun break;
3909*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3910*4882a593Smuzhiyun /* 5ms sleep is required after PA is disabled as per
3911*4882a593Smuzhiyun * HW requirement
3912*4882a593Smuzhiyun */
3913*4882a593Smuzhiyun usleep_range(5000, 5500);
3914*4882a593Smuzhiyun break;
3915*4882a593Smuzhiyun }
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun return 0;
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun
wcd9335_codec_enable_ear_pa(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)3920*4882a593Smuzhiyun static int wcd9335_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
3921*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
3922*4882a593Smuzhiyun {
3923*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun switch (event) {
3926*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
3927*4882a593Smuzhiyun /* 5ms sleep is required after PA is enabled as per
3928*4882a593Smuzhiyun * HW requirement
3929*4882a593Smuzhiyun */
3930*4882a593Smuzhiyun usleep_range(5000, 5500);
3931*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3932*4882a593Smuzhiyun WCD9335_CDC_RX0_RX_PATH_CTL,
3933*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3934*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3935*4882a593Smuzhiyun /* Remove mix path mute if it is enabled */
3936*4882a593Smuzhiyun if ((snd_soc_component_read(comp,
3937*4882a593Smuzhiyun WCD9335_CDC_RX0_RX_PATH_MIX_CTL)) &
3938*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK)
3939*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
3940*4882a593Smuzhiyun WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
3941*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_EN_MASK,
3942*4882a593Smuzhiyun WCD9335_CDC_RX_PGA_MUTE_DISABLE);
3943*4882a593Smuzhiyun break;
3944*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
3945*4882a593Smuzhiyun /* 5ms sleep is required after PA is disabled as per
3946*4882a593Smuzhiyun * HW requirement
3947*4882a593Smuzhiyun */
3948*4882a593Smuzhiyun usleep_range(5000, 5500);
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun break;
3951*4882a593Smuzhiyun }
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun return 0;
3954*4882a593Smuzhiyun }
3955*4882a593Smuzhiyun
wcd9335_slimbus_irq(int irq,void * data)3956*4882a593Smuzhiyun static irqreturn_t wcd9335_slimbus_irq(int irq, void *data)
3957*4882a593Smuzhiyun {
3958*4882a593Smuzhiyun struct wcd9335_codec *wcd = data;
3959*4882a593Smuzhiyun unsigned long status = 0;
3960*4882a593Smuzhiyun int i, j, port_id;
3961*4882a593Smuzhiyun unsigned int val, int_val = 0;
3962*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
3963*4882a593Smuzhiyun bool tx;
3964*4882a593Smuzhiyun unsigned short reg = 0;
3965*4882a593Smuzhiyun
3966*4882a593Smuzhiyun for (i = WCD9335_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
3967*4882a593Smuzhiyun i <= WCD9335_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
3968*4882a593Smuzhiyun regmap_read(wcd->if_regmap, i, &val);
3969*4882a593Smuzhiyun status |= ((u32)val << (8 * j));
3970*4882a593Smuzhiyun }
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun for_each_set_bit(j, &status, 32) {
3973*4882a593Smuzhiyun tx = (j >= 16 ? true : false);
3974*4882a593Smuzhiyun port_id = (tx ? j - 16 : j);
3975*4882a593Smuzhiyun regmap_read(wcd->if_regmap,
3976*4882a593Smuzhiyun WCD9335_SLIM_PGD_PORT_INT_RX_SOURCE0 + j, &val);
3977*4882a593Smuzhiyun if (val) {
3978*4882a593Smuzhiyun if (!tx)
3979*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_EN0 +
3980*4882a593Smuzhiyun (port_id / 8);
3981*4882a593Smuzhiyun else
3982*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_TX_EN0 +
3983*4882a593Smuzhiyun (port_id / 8);
3984*4882a593Smuzhiyun regmap_read(
3985*4882a593Smuzhiyun wcd->if_regmap, reg, &int_val);
3986*4882a593Smuzhiyun /*
3987*4882a593Smuzhiyun * Ignore interrupts for ports for which the
3988*4882a593Smuzhiyun * interrupts are not specifically enabled.
3989*4882a593Smuzhiyun */
3990*4882a593Smuzhiyun if (!(int_val & (1 << (port_id % 8))))
3991*4882a593Smuzhiyun continue;
3992*4882a593Smuzhiyun }
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun if (val & WCD9335_SLIM_IRQ_OVERFLOW)
3995*4882a593Smuzhiyun dev_err_ratelimited(wcd->dev,
3996*4882a593Smuzhiyun "%s: overflow error on %s port %d, value %x\n",
3997*4882a593Smuzhiyun __func__, (tx ? "TX" : "RX"), port_id, val);
3998*4882a593Smuzhiyun
3999*4882a593Smuzhiyun if (val & WCD9335_SLIM_IRQ_UNDERFLOW)
4000*4882a593Smuzhiyun dev_err_ratelimited(wcd->dev,
4001*4882a593Smuzhiyun "%s: underflow error on %s port %d, value %x\n",
4002*4882a593Smuzhiyun __func__, (tx ? "TX" : "RX"), port_id, val);
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun if ((val & WCD9335_SLIM_IRQ_OVERFLOW) ||
4005*4882a593Smuzhiyun (val & WCD9335_SLIM_IRQ_UNDERFLOW)) {
4006*4882a593Smuzhiyun if (!tx)
4007*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_EN0 +
4008*4882a593Smuzhiyun (port_id / 8);
4009*4882a593Smuzhiyun else
4010*4882a593Smuzhiyun reg = WCD9335_SLIM_PGD_PORT_INT_TX_EN0 +
4011*4882a593Smuzhiyun (port_id / 8);
4012*4882a593Smuzhiyun regmap_read(
4013*4882a593Smuzhiyun wcd->if_regmap, reg, &int_val);
4014*4882a593Smuzhiyun if (int_val & (1 << (port_id % 8))) {
4015*4882a593Smuzhiyun int_val = int_val ^ (1 << (port_id % 8));
4016*4882a593Smuzhiyun regmap_write(wcd->if_regmap,
4017*4882a593Smuzhiyun reg, int_val);
4018*4882a593Smuzhiyun }
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun
4021*4882a593Smuzhiyun regmap_write(wcd->if_regmap,
4022*4882a593Smuzhiyun WCD9335_SLIM_PGD_PORT_INT_CLR_RX_0 + (j / 8),
4023*4882a593Smuzhiyun BIT(j % 8));
4024*4882a593Smuzhiyun ret = IRQ_HANDLED;
4025*4882a593Smuzhiyun }
4026*4882a593Smuzhiyun
4027*4882a593Smuzhiyun return ret;
4028*4882a593Smuzhiyun }
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun static struct wcd9335_irq wcd9335_irqs[] = {
4031*4882a593Smuzhiyun {
4032*4882a593Smuzhiyun .irq = WCD9335_IRQ_SLIMBUS,
4033*4882a593Smuzhiyun .handler = wcd9335_slimbus_irq,
4034*4882a593Smuzhiyun .name = "SLIM Slave",
4035*4882a593Smuzhiyun },
4036*4882a593Smuzhiyun };
4037*4882a593Smuzhiyun
wcd9335_setup_irqs(struct wcd9335_codec * wcd)4038*4882a593Smuzhiyun static int wcd9335_setup_irqs(struct wcd9335_codec *wcd)
4039*4882a593Smuzhiyun {
4040*4882a593Smuzhiyun int irq, ret, i;
4041*4882a593Smuzhiyun
4042*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wcd9335_irqs); i++) {
4043*4882a593Smuzhiyun irq = regmap_irq_get_virq(wcd->irq_data, wcd9335_irqs[i].irq);
4044*4882a593Smuzhiyun if (irq < 0) {
4045*4882a593Smuzhiyun dev_err(wcd->dev, "Failed to get %s\n",
4046*4882a593Smuzhiyun wcd9335_irqs[i].name);
4047*4882a593Smuzhiyun return irq;
4048*4882a593Smuzhiyun }
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun ret = devm_request_threaded_irq(wcd->dev, irq, NULL,
4051*4882a593Smuzhiyun wcd9335_irqs[i].handler,
4052*4882a593Smuzhiyun IRQF_TRIGGER_RISING |
4053*4882a593Smuzhiyun IRQF_ONESHOT,
4054*4882a593Smuzhiyun wcd9335_irqs[i].name, wcd);
4055*4882a593Smuzhiyun if (ret) {
4056*4882a593Smuzhiyun dev_err(wcd->dev, "Failed to request %s\n",
4057*4882a593Smuzhiyun wcd9335_irqs[i].name);
4058*4882a593Smuzhiyun return ret;
4059*4882a593Smuzhiyun }
4060*4882a593Smuzhiyun }
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun /* enable interrupts on all slave ports */
4063*4882a593Smuzhiyun for (i = 0; i < WCD9335_SLIM_NUM_PORT_REG; i++)
4064*4882a593Smuzhiyun regmap_write(wcd->if_regmap, WCD9335_SLIM_PGD_PORT_INT_EN0 + i,
4065*4882a593Smuzhiyun 0xFF);
4066*4882a593Smuzhiyun
4067*4882a593Smuzhiyun return ret;
4068*4882a593Smuzhiyun }
4069*4882a593Smuzhiyun
wcd9335_teardown_irqs(struct wcd9335_codec * wcd)4070*4882a593Smuzhiyun static void wcd9335_teardown_irqs(struct wcd9335_codec *wcd)
4071*4882a593Smuzhiyun {
4072*4882a593Smuzhiyun int i;
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun /* disable interrupts on all slave ports */
4075*4882a593Smuzhiyun for (i = 0; i < WCD9335_SLIM_NUM_PORT_REG; i++)
4076*4882a593Smuzhiyun regmap_write(wcd->if_regmap, WCD9335_SLIM_PGD_PORT_INT_EN0 + i,
4077*4882a593Smuzhiyun 0x00);
4078*4882a593Smuzhiyun }
4079*4882a593Smuzhiyun
wcd9335_cdc_sido_ccl_enable(struct wcd9335_codec * wcd,bool ccl_flag)4080*4882a593Smuzhiyun static void wcd9335_cdc_sido_ccl_enable(struct wcd9335_codec *wcd,
4081*4882a593Smuzhiyun bool ccl_flag)
4082*4882a593Smuzhiyun {
4083*4882a593Smuzhiyun struct snd_soc_component *comp = wcd->component;
4084*4882a593Smuzhiyun
4085*4882a593Smuzhiyun if (ccl_flag) {
4086*4882a593Smuzhiyun if (++wcd->sido_ccl_cnt == 1)
4087*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_SIDO_SIDO_CCL_10,
4088*4882a593Smuzhiyun WCD9335_SIDO_SIDO_CCL_DEF_VALUE);
4089*4882a593Smuzhiyun } else {
4090*4882a593Smuzhiyun if (wcd->sido_ccl_cnt == 0) {
4091*4882a593Smuzhiyun dev_err(wcd->dev, "sido_ccl already disabled\n");
4092*4882a593Smuzhiyun return;
4093*4882a593Smuzhiyun }
4094*4882a593Smuzhiyun if (--wcd->sido_ccl_cnt == 0)
4095*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_SIDO_SIDO_CCL_10,
4096*4882a593Smuzhiyun WCD9335_SIDO_SIDO_CCL_10_ICHARG_PWR_SEL_C320FF);
4097*4882a593Smuzhiyun }
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun
wcd9335_enable_master_bias(struct wcd9335_codec * wcd)4100*4882a593Smuzhiyun static int wcd9335_enable_master_bias(struct wcd9335_codec *wcd)
4101*4882a593Smuzhiyun {
4102*4882a593Smuzhiyun wcd->master_bias_users++;
4103*4882a593Smuzhiyun if (wcd->master_bias_users == 1) {
4104*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4105*4882a593Smuzhiyun WCD9335_ANA_BIAS_EN_MASK,
4106*4882a593Smuzhiyun WCD9335_ANA_BIAS_ENABLE);
4107*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4108*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_EN_MASK,
4109*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_ENABLE);
4110*4882a593Smuzhiyun /*
4111*4882a593Smuzhiyun * 1ms delay is required after pre-charge is enabled
4112*4882a593Smuzhiyun * as per HW requirement
4113*4882a593Smuzhiyun */
4114*4882a593Smuzhiyun usleep_range(1000, 1100);
4115*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4116*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_EN_MASK,
4117*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_DISABLE);
4118*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4119*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_CTL_MODE,
4120*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_CTL_MODE_MANUAL);
4121*4882a593Smuzhiyun }
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun return 0;
4124*4882a593Smuzhiyun }
4125*4882a593Smuzhiyun
wcd9335_enable_mclk(struct wcd9335_codec * wcd)4126*4882a593Smuzhiyun static int wcd9335_enable_mclk(struct wcd9335_codec *wcd)
4127*4882a593Smuzhiyun {
4128*4882a593Smuzhiyun /* Enable mclk requires master bias to be enabled first */
4129*4882a593Smuzhiyun if (wcd->master_bias_users <= 0)
4130*4882a593Smuzhiyun return -EINVAL;
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun if (((wcd->clk_mclk_users == 0) && (wcd->clk_type == WCD_CLK_MCLK)) ||
4133*4882a593Smuzhiyun ((wcd->clk_mclk_users > 0) && (wcd->clk_type != WCD_CLK_MCLK))) {
4134*4882a593Smuzhiyun dev_err(wcd->dev, "Error enabling MCLK, clk_type: %d\n",
4135*4882a593Smuzhiyun wcd->clk_type);
4136*4882a593Smuzhiyun return -EINVAL;
4137*4882a593Smuzhiyun }
4138*4882a593Smuzhiyun
4139*4882a593Smuzhiyun if (++wcd->clk_mclk_users == 1) {
4140*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4141*4882a593Smuzhiyun WCD9335_ANA_CLK_EXT_CLKBUF_EN_MASK,
4142*4882a593Smuzhiyun WCD9335_ANA_CLK_EXT_CLKBUF_ENABLE);
4143*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4144*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_SRC_MASK,
4145*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_SRC_EXTERNAL);
4146*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4147*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_EN_MASK,
4148*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_ENABLE);
4149*4882a593Smuzhiyun regmap_update_bits(wcd->regmap,
4150*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
4151*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_FS_CNT_EN_MASK,
4152*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_FS_CNT_ENABLE);
4153*4882a593Smuzhiyun regmap_update_bits(wcd->regmap,
4154*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
4155*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_MCLK_EN_MASK,
4156*4882a593Smuzhiyun WCD9335_CDC_CLK_RST_CTRL_MCLK_ENABLE);
4157*4882a593Smuzhiyun /*
4158*4882a593Smuzhiyun * 10us sleep is required after clock is enabled
4159*4882a593Smuzhiyun * as per HW requirement
4160*4882a593Smuzhiyun */
4161*4882a593Smuzhiyun usleep_range(10, 15);
4162*4882a593Smuzhiyun }
4163*4882a593Smuzhiyun
4164*4882a593Smuzhiyun wcd->clk_type = WCD_CLK_MCLK;
4165*4882a593Smuzhiyun
4166*4882a593Smuzhiyun return 0;
4167*4882a593Smuzhiyun }
4168*4882a593Smuzhiyun
wcd9335_disable_mclk(struct wcd9335_codec * wcd)4169*4882a593Smuzhiyun static int wcd9335_disable_mclk(struct wcd9335_codec *wcd)
4170*4882a593Smuzhiyun {
4171*4882a593Smuzhiyun if (wcd->clk_mclk_users <= 0)
4172*4882a593Smuzhiyun return -EINVAL;
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun if (--wcd->clk_mclk_users == 0) {
4175*4882a593Smuzhiyun if (wcd->clk_rco_users > 0) {
4176*4882a593Smuzhiyun /* MCLK to RCO switch */
4177*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4178*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_SRC_MASK,
4179*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_SRC_RCO);
4180*4882a593Smuzhiyun wcd->clk_type = WCD_CLK_RCO;
4181*4882a593Smuzhiyun } else {
4182*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4183*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_EN_MASK,
4184*4882a593Smuzhiyun WCD9335_ANA_CLK_MCLK_DISABLE);
4185*4882a593Smuzhiyun wcd->clk_type = WCD_CLK_OFF;
4186*4882a593Smuzhiyun }
4187*4882a593Smuzhiyun
4188*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_CLK_TOP,
4189*4882a593Smuzhiyun WCD9335_ANA_CLK_EXT_CLKBUF_EN_MASK,
4190*4882a593Smuzhiyun WCD9335_ANA_CLK_EXT_CLKBUF_DISABLE);
4191*4882a593Smuzhiyun }
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun return 0;
4194*4882a593Smuzhiyun }
4195*4882a593Smuzhiyun
wcd9335_disable_master_bias(struct wcd9335_codec * wcd)4196*4882a593Smuzhiyun static int wcd9335_disable_master_bias(struct wcd9335_codec *wcd)
4197*4882a593Smuzhiyun {
4198*4882a593Smuzhiyun if (wcd->master_bias_users <= 0)
4199*4882a593Smuzhiyun return -EINVAL;
4200*4882a593Smuzhiyun
4201*4882a593Smuzhiyun wcd->master_bias_users--;
4202*4882a593Smuzhiyun if (wcd->master_bias_users == 0) {
4203*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4204*4882a593Smuzhiyun WCD9335_ANA_BIAS_EN_MASK,
4205*4882a593Smuzhiyun WCD9335_ANA_BIAS_DISABLE);
4206*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_ANA_BIAS,
4207*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_CTL_MODE,
4208*4882a593Smuzhiyun WCD9335_ANA_BIAS_PRECHRG_CTL_MODE_MANUAL);
4209*4882a593Smuzhiyun }
4210*4882a593Smuzhiyun return 0;
4211*4882a593Smuzhiyun }
4212*4882a593Smuzhiyun
wcd9335_cdc_req_mclk_enable(struct wcd9335_codec * wcd,bool enable)4213*4882a593Smuzhiyun static int wcd9335_cdc_req_mclk_enable(struct wcd9335_codec *wcd,
4214*4882a593Smuzhiyun bool enable)
4215*4882a593Smuzhiyun {
4216*4882a593Smuzhiyun int ret = 0;
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun if (enable) {
4219*4882a593Smuzhiyun wcd9335_cdc_sido_ccl_enable(wcd, true);
4220*4882a593Smuzhiyun ret = clk_prepare_enable(wcd->mclk);
4221*4882a593Smuzhiyun if (ret) {
4222*4882a593Smuzhiyun dev_err(wcd->dev, "%s: ext clk enable failed\n",
4223*4882a593Smuzhiyun __func__);
4224*4882a593Smuzhiyun goto err;
4225*4882a593Smuzhiyun }
4226*4882a593Smuzhiyun /* get BG */
4227*4882a593Smuzhiyun wcd9335_enable_master_bias(wcd);
4228*4882a593Smuzhiyun /* get MCLK */
4229*4882a593Smuzhiyun wcd9335_enable_mclk(wcd);
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun } else {
4232*4882a593Smuzhiyun /* put MCLK */
4233*4882a593Smuzhiyun wcd9335_disable_mclk(wcd);
4234*4882a593Smuzhiyun /* put BG */
4235*4882a593Smuzhiyun wcd9335_disable_master_bias(wcd);
4236*4882a593Smuzhiyun clk_disable_unprepare(wcd->mclk);
4237*4882a593Smuzhiyun wcd9335_cdc_sido_ccl_enable(wcd, false);
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun err:
4240*4882a593Smuzhiyun return ret;
4241*4882a593Smuzhiyun }
4242*4882a593Smuzhiyun
wcd9335_codec_apply_sido_voltage(struct wcd9335_codec * wcd,enum wcd9335_sido_voltage req_mv)4243*4882a593Smuzhiyun static void wcd9335_codec_apply_sido_voltage(struct wcd9335_codec *wcd,
4244*4882a593Smuzhiyun enum wcd9335_sido_voltage req_mv)
4245*4882a593Smuzhiyun {
4246*4882a593Smuzhiyun struct snd_soc_component *comp = wcd->component;
4247*4882a593Smuzhiyun int vout_d_val;
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun if (req_mv == wcd->sido_voltage)
4250*4882a593Smuzhiyun return;
4251*4882a593Smuzhiyun
4252*4882a593Smuzhiyun /* compute the vout_d step value */
4253*4882a593Smuzhiyun vout_d_val = WCD9335_CALCULATE_VOUT_D(req_mv) &
4254*4882a593Smuzhiyun WCD9335_ANA_BUCK_VOUT_MASK;
4255*4882a593Smuzhiyun snd_soc_component_write(comp, WCD9335_ANA_BUCK_VOUT_D, vout_d_val);
4256*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_ANA_BUCK_CTL,
4257*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_RAMP_START_MASK,
4258*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_RAMP_START_ENABLE);
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun /* 1 msec sleep required after SIDO Vout_D voltage change */
4261*4882a593Smuzhiyun usleep_range(1000, 1100);
4262*4882a593Smuzhiyun wcd->sido_voltage = req_mv;
4263*4882a593Smuzhiyun snd_soc_component_update_bits(comp, WCD9335_ANA_BUCK_CTL,
4264*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_RAMP_START_MASK,
4265*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_RAMP_START_DISABLE);
4266*4882a593Smuzhiyun }
4267*4882a593Smuzhiyun
wcd9335_codec_update_sido_voltage(struct wcd9335_codec * wcd,enum wcd9335_sido_voltage req_mv)4268*4882a593Smuzhiyun static int wcd9335_codec_update_sido_voltage(struct wcd9335_codec *wcd,
4269*4882a593Smuzhiyun enum wcd9335_sido_voltage req_mv)
4270*4882a593Smuzhiyun {
4271*4882a593Smuzhiyun int ret = 0;
4272*4882a593Smuzhiyun
4273*4882a593Smuzhiyun /* enable mclk before setting SIDO voltage */
4274*4882a593Smuzhiyun ret = wcd9335_cdc_req_mclk_enable(wcd, true);
4275*4882a593Smuzhiyun if (ret) {
4276*4882a593Smuzhiyun dev_err(wcd->dev, "Ext clk enable failed\n");
4277*4882a593Smuzhiyun goto err;
4278*4882a593Smuzhiyun }
4279*4882a593Smuzhiyun
4280*4882a593Smuzhiyun wcd9335_codec_apply_sido_voltage(wcd, req_mv);
4281*4882a593Smuzhiyun wcd9335_cdc_req_mclk_enable(wcd, false);
4282*4882a593Smuzhiyun
4283*4882a593Smuzhiyun err:
4284*4882a593Smuzhiyun return ret;
4285*4882a593Smuzhiyun }
4286*4882a593Smuzhiyun
_wcd9335_codec_enable_mclk(struct snd_soc_component * component,int enable)4287*4882a593Smuzhiyun static int _wcd9335_codec_enable_mclk(struct snd_soc_component *component,
4288*4882a593Smuzhiyun int enable)
4289*4882a593Smuzhiyun {
4290*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
4291*4882a593Smuzhiyun int ret;
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun if (enable) {
4294*4882a593Smuzhiyun ret = wcd9335_cdc_req_mclk_enable(wcd, true);
4295*4882a593Smuzhiyun if (ret)
4296*4882a593Smuzhiyun return ret;
4297*4882a593Smuzhiyun
4298*4882a593Smuzhiyun wcd9335_codec_apply_sido_voltage(wcd,
4299*4882a593Smuzhiyun SIDO_VOLTAGE_NOMINAL_MV);
4300*4882a593Smuzhiyun } else {
4301*4882a593Smuzhiyun wcd9335_codec_update_sido_voltage(wcd,
4302*4882a593Smuzhiyun wcd->sido_voltage);
4303*4882a593Smuzhiyun wcd9335_cdc_req_mclk_enable(wcd, false);
4304*4882a593Smuzhiyun }
4305*4882a593Smuzhiyun
4306*4882a593Smuzhiyun return 0;
4307*4882a593Smuzhiyun }
4308*4882a593Smuzhiyun
wcd9335_codec_enable_mclk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kc,int event)4309*4882a593Smuzhiyun static int wcd9335_codec_enable_mclk(struct snd_soc_dapm_widget *w,
4310*4882a593Smuzhiyun struct snd_kcontrol *kc, int event)
4311*4882a593Smuzhiyun {
4312*4882a593Smuzhiyun struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
4313*4882a593Smuzhiyun
4314*4882a593Smuzhiyun switch (event) {
4315*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
4316*4882a593Smuzhiyun return _wcd9335_codec_enable_mclk(comp, true);
4317*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
4318*4882a593Smuzhiyun return _wcd9335_codec_enable_mclk(comp, false);
4319*4882a593Smuzhiyun }
4320*4882a593Smuzhiyun
4321*4882a593Smuzhiyun return 0;
4322*4882a593Smuzhiyun }
4323*4882a593Smuzhiyun
4324*4882a593Smuzhiyun static const struct snd_soc_dapm_widget wcd9335_dapm_widgets[] = {
4325*4882a593Smuzhiyun /* TODO SPK1 & SPK2 OUT*/
4326*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("EAR"),
4327*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPHL"),
4328*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPHR"),
4329*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4330*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4331*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT3"),
4332*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT4"),
4333*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4334*4882a593Smuzhiyun AIF1_PB, 0, wcd9335_codec_enable_slim,
4335*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4336*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4337*4882a593Smuzhiyun AIF2_PB, 0, wcd9335_codec_enable_slim,
4338*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4339*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4340*4882a593Smuzhiyun AIF3_PB, 0, wcd9335_codec_enable_slim,
4341*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4342*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
4343*4882a593Smuzhiyun AIF4_PB, 0, wcd9335_codec_enable_slim,
4344*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4345*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, WCD9335_RX0, 0,
4346*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX0]),
4347*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, WCD9335_RX1, 0,
4348*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX1]),
4349*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, WCD9335_RX2, 0,
4350*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX2]),
4351*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, WCD9335_RX3, 0,
4352*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX3]),
4353*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, WCD9335_RX4, 0,
4354*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX4]),
4355*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, WCD9335_RX5, 0,
4356*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX5]),
4357*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, WCD9335_RX6, 0,
4358*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX6]),
4359*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, WCD9335_RX7, 0,
4360*4882a593Smuzhiyun &slim_rx_mux[WCD9335_RX7]),
4361*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
4362*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4363*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4364*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4365*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4366*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4367*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
4368*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
4369*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
4370*4882a593Smuzhiyun 5, 0, &rx_int0_2_mux, wcd9335_codec_enable_mix_path,
4371*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4372*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
4373*4882a593Smuzhiyun 5, 0, &rx_int1_2_mux, wcd9335_codec_enable_mix_path,
4374*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4375*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
4376*4882a593Smuzhiyun 5, 0, &rx_int2_2_mux, wcd9335_codec_enable_mix_path,
4377*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4378*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", WCD9335_CDC_RX3_RX_PATH_MIX_CTL,
4379*4882a593Smuzhiyun 5, 0, &rx_int3_2_mux, wcd9335_codec_enable_mix_path,
4380*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4381*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", WCD9335_CDC_RX4_RX_PATH_MIX_CTL,
4382*4882a593Smuzhiyun 5, 0, &rx_int4_2_mux, wcd9335_codec_enable_mix_path,
4383*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4384*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT5_2 MUX", WCD9335_CDC_RX5_RX_PATH_MIX_CTL,
4385*4882a593Smuzhiyun 5, 0, &rx_int5_2_mux, wcd9335_codec_enable_mix_path,
4386*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4387*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT6_2 MUX", WCD9335_CDC_RX6_RX_PATH_MIX_CTL,
4388*4882a593Smuzhiyun 5, 0, &rx_int6_2_mux, wcd9335_codec_enable_mix_path,
4389*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4390*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", WCD9335_CDC_RX7_RX_PATH_MIX_CTL,
4391*4882a593Smuzhiyun 5, 0, &rx_int7_2_mux, wcd9335_codec_enable_mix_path,
4392*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4393*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", WCD9335_CDC_RX8_RX_PATH_MIX_CTL,
4394*4882a593Smuzhiyun 5, 0, &rx_int8_2_mux, wcd9335_codec_enable_mix_path,
4395*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
4396*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4397*4882a593Smuzhiyun &rx_int0_1_mix_inp0_mux),
4398*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4399*4882a593Smuzhiyun &rx_int0_1_mix_inp1_mux),
4400*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4401*4882a593Smuzhiyun &rx_int0_1_mix_inp2_mux),
4402*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4403*4882a593Smuzhiyun &rx_int1_1_mix_inp0_mux),
4404*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4405*4882a593Smuzhiyun &rx_int1_1_mix_inp1_mux),
4406*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4407*4882a593Smuzhiyun &rx_int1_1_mix_inp2_mux),
4408*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4409*4882a593Smuzhiyun &rx_int2_1_mix_inp0_mux),
4410*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4411*4882a593Smuzhiyun &rx_int2_1_mix_inp1_mux),
4412*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4413*4882a593Smuzhiyun &rx_int2_1_mix_inp2_mux),
4414*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4415*4882a593Smuzhiyun &rx_int3_1_mix_inp0_mux),
4416*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4417*4882a593Smuzhiyun &rx_int3_1_mix_inp1_mux),
4418*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4419*4882a593Smuzhiyun &rx_int3_1_mix_inp2_mux),
4420*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4421*4882a593Smuzhiyun &rx_int4_1_mix_inp0_mux),
4422*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4423*4882a593Smuzhiyun &rx_int4_1_mix_inp1_mux),
4424*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4425*4882a593Smuzhiyun &rx_int4_1_mix_inp2_mux),
4426*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4427*4882a593Smuzhiyun &rx_int5_1_mix_inp0_mux),
4428*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4429*4882a593Smuzhiyun &rx_int5_1_mix_inp1_mux),
4430*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4431*4882a593Smuzhiyun &rx_int5_1_mix_inp2_mux),
4432*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4433*4882a593Smuzhiyun &rx_int6_1_mix_inp0_mux),
4434*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4435*4882a593Smuzhiyun &rx_int6_1_mix_inp1_mux),
4436*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4437*4882a593Smuzhiyun &rx_int6_1_mix_inp2_mux),
4438*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4439*4882a593Smuzhiyun &rx_int7_1_mix_inp0_mux),
4440*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4441*4882a593Smuzhiyun &rx_int7_1_mix_inp1_mux),
4442*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4443*4882a593Smuzhiyun &rx_int7_1_mix_inp2_mux),
4444*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
4445*4882a593Smuzhiyun &rx_int8_1_mix_inp0_mux),
4446*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4447*4882a593Smuzhiyun &rx_int8_1_mix_inp1_mux),
4448*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4449*4882a593Smuzhiyun &rx_int8_1_mix_inp2_mux),
4450*4882a593Smuzhiyun
4451*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4452*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4453*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4454*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4455*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4456*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4457*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4458*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4459*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4460*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4461*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT5_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4462*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT5 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4463*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT6_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4464*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT6 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4465*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4466*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4467*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4468*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4471*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4472*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4473*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4474*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4475*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT5 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4476*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT6 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4477*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4478*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RX INT8 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
4481*4882a593Smuzhiyun &rx_int0_dem_inp_mux),
4482*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
4483*4882a593Smuzhiyun &rx_int1_dem_inp_mux),
4484*4882a593Smuzhiyun SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
4485*4882a593Smuzhiyun &rx_int2_dem_inp_mux),
4486*4882a593Smuzhiyun
4487*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT0 INTERP", SND_SOC_NOPM,
4488*4882a593Smuzhiyun INTERP_EAR, 0, &rx_int0_interp_mux,
4489*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4490*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4491*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4492*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT1 INTERP", SND_SOC_NOPM,
4493*4882a593Smuzhiyun INTERP_HPHL, 0, &rx_int1_interp_mux,
4494*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4495*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4496*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4497*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT2 INTERP", SND_SOC_NOPM,
4498*4882a593Smuzhiyun INTERP_HPHR, 0, &rx_int2_interp_mux,
4499*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4500*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4501*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4502*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT3 INTERP", SND_SOC_NOPM,
4503*4882a593Smuzhiyun INTERP_LO1, 0, &rx_int3_interp_mux,
4504*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4505*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4506*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4507*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT4 INTERP", SND_SOC_NOPM,
4508*4882a593Smuzhiyun INTERP_LO2, 0, &rx_int4_interp_mux,
4509*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4510*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4511*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4512*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT5 INTERP", SND_SOC_NOPM,
4513*4882a593Smuzhiyun INTERP_LO3, 0, &rx_int5_interp_mux,
4514*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4515*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4516*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4517*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT6 INTERP", SND_SOC_NOPM,
4518*4882a593Smuzhiyun INTERP_LO4, 0, &rx_int6_interp_mux,
4519*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4520*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4521*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4522*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT7 INTERP", SND_SOC_NOPM,
4523*4882a593Smuzhiyun INTERP_SPKR1, 0, &rx_int7_interp_mux,
4524*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4525*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4526*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4527*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RX INT8 INTERP", SND_SOC_NOPM,
4528*4882a593Smuzhiyun INTERP_SPKR2, 0, &rx_int8_interp_mux,
4529*4882a593Smuzhiyun wcd9335_codec_enable_interpolator,
4530*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4531*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4532*4882a593Smuzhiyun
4533*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
4534*4882a593Smuzhiyun 0, 0, wcd9335_codec_ear_dac_event,
4535*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4536*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4537*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD9335_ANA_HPH,
4538*4882a593Smuzhiyun 5, 0, wcd9335_codec_hphl_dac_event,
4539*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4540*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4541*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD9335_ANA_HPH,
4542*4882a593Smuzhiyun 4, 0, wcd9335_codec_hphr_dac_event,
4543*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4544*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4545*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
4546*4882a593Smuzhiyun 0, 0, wcd9335_codec_lineout_dac_event,
4547*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4548*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
4549*4882a593Smuzhiyun 0, 0, wcd9335_codec_lineout_dac_event,
4550*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4551*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT5 DAC", NULL, SND_SOC_NOPM,
4552*4882a593Smuzhiyun 0, 0, wcd9335_codec_lineout_dac_event,
4553*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4554*4882a593Smuzhiyun SND_SOC_DAPM_DAC_E("RX INT6 DAC", NULL, SND_SOC_NOPM,
4555*4882a593Smuzhiyun 0, 0, wcd9335_codec_lineout_dac_event,
4556*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4557*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("HPHL PA", WCD9335_ANA_HPH, 7, 0, NULL, 0,
4558*4882a593Smuzhiyun wcd9335_codec_enable_hphl_pa,
4559*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4560*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4561*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("HPHR PA", WCD9335_ANA_HPH, 6, 0, NULL, 0,
4562*4882a593Smuzhiyun wcd9335_codec_enable_hphr_pa,
4563*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4564*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4565*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
4566*4882a593Smuzhiyun wcd9335_codec_enable_ear_pa,
4567*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU |
4568*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4569*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD9335_ANA_LO_1_2, 7, 0, NULL, 0,
4570*4882a593Smuzhiyun wcd9335_codec_enable_lineout_pa,
4571*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU |
4572*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4573*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD9335_ANA_LO_1_2, 6, 0, NULL, 0,
4574*4882a593Smuzhiyun wcd9335_codec_enable_lineout_pa,
4575*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU |
4576*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4577*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINEOUT3 PA", WCD9335_ANA_LO_3_4, 7, 0, NULL, 0,
4578*4882a593Smuzhiyun wcd9335_codec_enable_lineout_pa,
4579*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU |
4580*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4581*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("LINEOUT4 PA", WCD9335_ANA_LO_3_4, 6, 0, NULL, 0,
4582*4882a593Smuzhiyun wcd9335_codec_enable_lineout_pa,
4583*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU |
4584*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4585*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
4586*4882a593Smuzhiyun wcd9335_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
4587*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4588*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM, 0, 0,
4589*4882a593Smuzhiyun wcd9335_codec_enable_mclk, SND_SOC_DAPM_PRE_PMU |
4590*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun /* TX */
4593*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC1"),
4594*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC2"),
4595*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC3"),
4596*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC4"),
4597*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC5"),
4598*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMIC6"),
4599*4882a593Smuzhiyun
4600*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
4601*4882a593Smuzhiyun AIF1_CAP, 0, wcd9335_codec_enable_slim,
4602*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
4605*4882a593Smuzhiyun AIF2_CAP, 0, wcd9335_codec_enable_slim,
4606*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4607*4882a593Smuzhiyun
4608*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
4609*4882a593Smuzhiyun AIF3_CAP, 0, wcd9335_codec_enable_slim,
4610*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4611*4882a593Smuzhiyun
4612*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
4613*4882a593Smuzhiyun wcd9335_codec_enable_micbias,
4614*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4615*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4616*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
4617*4882a593Smuzhiyun wcd9335_codec_enable_micbias,
4618*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4619*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4620*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
4621*4882a593Smuzhiyun wcd9335_codec_enable_micbias,
4622*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4623*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4624*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
4625*4882a593Smuzhiyun wcd9335_codec_enable_micbias,
4626*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4627*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4628*4882a593Smuzhiyun
4629*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD9335_ANA_AMIC1, 7, 0,
4630*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4631*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD9335_ANA_AMIC2, 7, 0,
4632*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4633*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD9335_ANA_AMIC3, 7, 0,
4634*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4635*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD9335_ANA_AMIC4, 7, 0,
4636*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4637*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC5", NULL, WCD9335_ANA_AMIC5, 7, 0,
4638*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4639*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("ADC6", NULL, WCD9335_ANA_AMIC6, 7, 0,
4640*4882a593Smuzhiyun wcd9335_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
4641*4882a593Smuzhiyun
4642*4882a593Smuzhiyun /* Digital Mic Inputs */
4643*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
4644*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4645*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4646*4882a593Smuzhiyun
4647*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
4648*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4649*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4650*4882a593Smuzhiyun
4651*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
4652*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4653*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
4656*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4657*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4658*4882a593Smuzhiyun
4659*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
4660*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4661*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4662*4882a593Smuzhiyun
4663*4882a593Smuzhiyun SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
4664*4882a593Smuzhiyun wcd9335_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
4665*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMD),
4666*4882a593Smuzhiyun
4667*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0,
4668*4882a593Smuzhiyun &tx_dmic_mux0),
4669*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0,
4670*4882a593Smuzhiyun &tx_dmic_mux1),
4671*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0,
4672*4882a593Smuzhiyun &tx_dmic_mux2),
4673*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0,
4674*4882a593Smuzhiyun &tx_dmic_mux3),
4675*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0,
4676*4882a593Smuzhiyun &tx_dmic_mux4),
4677*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0,
4678*4882a593Smuzhiyun &tx_dmic_mux5),
4679*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0,
4680*4882a593Smuzhiyun &tx_dmic_mux6),
4681*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0,
4682*4882a593Smuzhiyun &tx_dmic_mux7),
4683*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0,
4684*4882a593Smuzhiyun &tx_dmic_mux8),
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0,
4687*4882a593Smuzhiyun &tx_amic_mux0),
4688*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0,
4689*4882a593Smuzhiyun &tx_amic_mux1),
4690*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0,
4691*4882a593Smuzhiyun &tx_amic_mux2),
4692*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0,
4693*4882a593Smuzhiyun &tx_amic_mux3),
4694*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0,
4695*4882a593Smuzhiyun &tx_amic_mux4),
4696*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0,
4697*4882a593Smuzhiyun &tx_amic_mux5),
4698*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0,
4699*4882a593Smuzhiyun &tx_amic_mux6),
4700*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0,
4701*4882a593Smuzhiyun &tx_amic_mux7),
4702*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0,
4703*4882a593Smuzhiyun &tx_amic_mux8),
4704*4882a593Smuzhiyun
4705*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
4706*4882a593Smuzhiyun aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
4707*4882a593Smuzhiyun
4708*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
4709*4882a593Smuzhiyun aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
4710*4882a593Smuzhiyun
4711*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
4712*4882a593Smuzhiyun aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
4713*4882a593Smuzhiyun
4714*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX0 MUX", SND_SOC_NOPM, WCD9335_TX0, 0,
4715*4882a593Smuzhiyun &sb_tx0_mux),
4716*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, WCD9335_TX1, 0,
4717*4882a593Smuzhiyun &sb_tx1_mux),
4718*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, WCD9335_TX2, 0,
4719*4882a593Smuzhiyun &sb_tx2_mux),
4720*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, WCD9335_TX3, 0,
4721*4882a593Smuzhiyun &sb_tx3_mux),
4722*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, WCD9335_TX4, 0,
4723*4882a593Smuzhiyun &sb_tx4_mux),
4724*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, WCD9335_TX5, 0,
4725*4882a593Smuzhiyun &sb_tx5_mux),
4726*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, WCD9335_TX6, 0,
4727*4882a593Smuzhiyun &sb_tx6_mux),
4728*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, WCD9335_TX7, 0,
4729*4882a593Smuzhiyun &sb_tx7_mux),
4730*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, WCD9335_TX8, 0,
4731*4882a593Smuzhiyun &sb_tx8_mux),
4732*4882a593Smuzhiyun
4733*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX0", WCD9335_CDC_TX0_TX_PATH_CTL, 5, 0,
4734*4882a593Smuzhiyun &tx_adc_mux0, wcd9335_codec_enable_dec,
4735*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4736*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4737*4882a593Smuzhiyun
4738*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX1", WCD9335_CDC_TX1_TX_PATH_CTL, 5, 0,
4739*4882a593Smuzhiyun &tx_adc_mux1, wcd9335_codec_enable_dec,
4740*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4741*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4742*4882a593Smuzhiyun
4743*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX2", WCD9335_CDC_TX2_TX_PATH_CTL, 5, 0,
4744*4882a593Smuzhiyun &tx_adc_mux2, wcd9335_codec_enable_dec,
4745*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4746*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX3", WCD9335_CDC_TX3_TX_PATH_CTL, 5, 0,
4749*4882a593Smuzhiyun &tx_adc_mux3, wcd9335_codec_enable_dec,
4750*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4751*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4752*4882a593Smuzhiyun
4753*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX4", WCD9335_CDC_TX4_TX_PATH_CTL, 5, 0,
4754*4882a593Smuzhiyun &tx_adc_mux4, wcd9335_codec_enable_dec,
4755*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4756*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4757*4882a593Smuzhiyun
4758*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX5", WCD9335_CDC_TX5_TX_PATH_CTL, 5, 0,
4759*4882a593Smuzhiyun &tx_adc_mux5, wcd9335_codec_enable_dec,
4760*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4761*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX6", WCD9335_CDC_TX6_TX_PATH_CTL, 5, 0,
4764*4882a593Smuzhiyun &tx_adc_mux6, wcd9335_codec_enable_dec,
4765*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4766*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4767*4882a593Smuzhiyun
4768*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX7", WCD9335_CDC_TX7_TX_PATH_CTL, 5, 0,
4769*4882a593Smuzhiyun &tx_adc_mux7, wcd9335_codec_enable_dec,
4770*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4771*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4772*4882a593Smuzhiyun
4773*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC MUX8", WCD9335_CDC_TX8_TX_PATH_CTL, 5, 0,
4774*4882a593Smuzhiyun &tx_adc_mux8, wcd9335_codec_enable_dec,
4775*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4776*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4777*4882a593Smuzhiyun };
4778*4882a593Smuzhiyun
wcd9335_enable_sido_buck(struct snd_soc_component * component)4779*4882a593Smuzhiyun static void wcd9335_enable_sido_buck(struct snd_soc_component *component)
4780*4882a593Smuzhiyun {
4781*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
4782*4882a593Smuzhiyun
4783*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_ANA_RCO,
4784*4882a593Smuzhiyun WCD9335_ANA_RCO_BG_EN_MASK,
4785*4882a593Smuzhiyun WCD9335_ANA_RCO_BG_ENABLE);
4786*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
4787*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_VOUT_D_IREF_MASK,
4788*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_VOUT_D_IREF_EXT);
4789*4882a593Smuzhiyun /* 100us sleep needed after IREF settings */
4790*4882a593Smuzhiyun usleep_range(100, 110);
4791*4882a593Smuzhiyun snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
4792*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_VOUT_D_VREF_MASK,
4793*4882a593Smuzhiyun WCD9335_ANA_BUCK_CTL_VOUT_D_VREF_EXT);
4794*4882a593Smuzhiyun /* 100us sleep needed after VREF settings */
4795*4882a593Smuzhiyun usleep_range(100, 110);
4796*4882a593Smuzhiyun wcd->sido_input_src = SIDO_SOURCE_RCO_BG;
4797*4882a593Smuzhiyun }
4798*4882a593Smuzhiyun
wcd9335_enable_efuse_sensing(struct snd_soc_component * comp)4799*4882a593Smuzhiyun static int wcd9335_enable_efuse_sensing(struct snd_soc_component *comp)
4800*4882a593Smuzhiyun {
4801*4882a593Smuzhiyun _wcd9335_codec_enable_mclk(comp, true);
4802*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
4803*4882a593Smuzhiyun WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
4804*4882a593Smuzhiyun WCD9335_CHIP_TIER_CTRL_EFUSE_EN_MASK,
4805*4882a593Smuzhiyun WCD9335_CHIP_TIER_CTRL_EFUSE_ENABLE);
4806*4882a593Smuzhiyun /*
4807*4882a593Smuzhiyun * 5ms sleep required after enabling efuse control
4808*4882a593Smuzhiyun * before checking the status.
4809*4882a593Smuzhiyun */
4810*4882a593Smuzhiyun usleep_range(5000, 5500);
4811*4882a593Smuzhiyun
4812*4882a593Smuzhiyun if (!(snd_soc_component_read(comp,
4813*4882a593Smuzhiyun WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS) &
4814*4882a593Smuzhiyun WCD9335_CHIP_TIER_CTRL_EFUSE_EN_MASK))
4815*4882a593Smuzhiyun WARN(1, "%s: Efuse sense is not complete\n", __func__);
4816*4882a593Smuzhiyun
4817*4882a593Smuzhiyun wcd9335_enable_sido_buck(comp);
4818*4882a593Smuzhiyun _wcd9335_codec_enable_mclk(comp, false);
4819*4882a593Smuzhiyun
4820*4882a593Smuzhiyun return 0;
4821*4882a593Smuzhiyun }
4822*4882a593Smuzhiyun
wcd9335_codec_init(struct snd_soc_component * component)4823*4882a593Smuzhiyun static void wcd9335_codec_init(struct snd_soc_component *component)
4824*4882a593Smuzhiyun {
4825*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
4826*4882a593Smuzhiyun int i;
4827*4882a593Smuzhiyun
4828*4882a593Smuzhiyun /* ungate MCLK and set clk rate */
4829*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_CODEC_RPM_CLK_GATE,
4830*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_GATE_MCLK_GATE_MASK, 0);
4831*4882a593Smuzhiyun
4832*4882a593Smuzhiyun regmap_update_bits(wcd->regmap, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
4833*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK,
4834*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ);
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(wcd9335_codec_reg_init); i++)
4837*4882a593Smuzhiyun snd_soc_component_update_bits(component,
4838*4882a593Smuzhiyun wcd9335_codec_reg_init[i].reg,
4839*4882a593Smuzhiyun wcd9335_codec_reg_init[i].mask,
4840*4882a593Smuzhiyun wcd9335_codec_reg_init[i].val);
4841*4882a593Smuzhiyun
4842*4882a593Smuzhiyun wcd9335_enable_efuse_sensing(component);
4843*4882a593Smuzhiyun }
4844*4882a593Smuzhiyun
wcd9335_codec_probe(struct snd_soc_component * component)4845*4882a593Smuzhiyun static int wcd9335_codec_probe(struct snd_soc_component *component)
4846*4882a593Smuzhiyun {
4847*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(component->dev);
4848*4882a593Smuzhiyun int ret;
4849*4882a593Smuzhiyun int i;
4850*4882a593Smuzhiyun
4851*4882a593Smuzhiyun snd_soc_component_init_regmap(component, wcd->regmap);
4852*4882a593Smuzhiyun /* Class-H Init*/
4853*4882a593Smuzhiyun wcd->clsh_ctrl = wcd_clsh_ctrl_alloc(component, wcd->version);
4854*4882a593Smuzhiyun if (IS_ERR(wcd->clsh_ctrl))
4855*4882a593Smuzhiyun return PTR_ERR(wcd->clsh_ctrl);
4856*4882a593Smuzhiyun
4857*4882a593Smuzhiyun /* Default HPH Mode to Class-H HiFi */
4858*4882a593Smuzhiyun wcd->hph_mode = CLS_H_HIFI;
4859*4882a593Smuzhiyun wcd->component = component;
4860*4882a593Smuzhiyun
4861*4882a593Smuzhiyun wcd9335_codec_init(component);
4862*4882a593Smuzhiyun
4863*4882a593Smuzhiyun for (i = 0; i < NUM_CODEC_DAIS; i++)
4864*4882a593Smuzhiyun INIT_LIST_HEAD(&wcd->dai[i].slim_ch_list);
4865*4882a593Smuzhiyun
4866*4882a593Smuzhiyun ret = wcd9335_setup_irqs(wcd);
4867*4882a593Smuzhiyun if (ret)
4868*4882a593Smuzhiyun goto free_clsh_ctrl;
4869*4882a593Smuzhiyun
4870*4882a593Smuzhiyun return 0;
4871*4882a593Smuzhiyun
4872*4882a593Smuzhiyun free_clsh_ctrl:
4873*4882a593Smuzhiyun wcd_clsh_ctrl_free(wcd->clsh_ctrl);
4874*4882a593Smuzhiyun return ret;
4875*4882a593Smuzhiyun }
4876*4882a593Smuzhiyun
wcd9335_codec_remove(struct snd_soc_component * comp)4877*4882a593Smuzhiyun static void wcd9335_codec_remove(struct snd_soc_component *comp)
4878*4882a593Smuzhiyun {
4879*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
4880*4882a593Smuzhiyun
4881*4882a593Smuzhiyun wcd_clsh_ctrl_free(wcd->clsh_ctrl);
4882*4882a593Smuzhiyun wcd9335_teardown_irqs(wcd);
4883*4882a593Smuzhiyun }
4884*4882a593Smuzhiyun
wcd9335_codec_set_sysclk(struct snd_soc_component * comp,int clk_id,int source,unsigned int freq,int dir)4885*4882a593Smuzhiyun static int wcd9335_codec_set_sysclk(struct snd_soc_component *comp,
4886*4882a593Smuzhiyun int clk_id, int source,
4887*4882a593Smuzhiyun unsigned int freq, int dir)
4888*4882a593Smuzhiyun {
4889*4882a593Smuzhiyun struct wcd9335_codec *wcd = dev_get_drvdata(comp->dev);
4890*4882a593Smuzhiyun
4891*4882a593Smuzhiyun wcd->mclk_rate = freq;
4892*4882a593Smuzhiyun
4893*4882a593Smuzhiyun if (wcd->mclk_rate == WCD9335_MCLK_CLK_12P288MHZ)
4894*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
4895*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG,
4896*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK,
4897*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_12P288MHZ);
4898*4882a593Smuzhiyun else if (wcd->mclk_rate == WCD9335_MCLK_CLK_9P6MHZ)
4899*4882a593Smuzhiyun snd_soc_component_update_bits(comp,
4900*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG,
4901*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK,
4902*4882a593Smuzhiyun WCD9335_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ);
4903*4882a593Smuzhiyun
4904*4882a593Smuzhiyun return clk_set_rate(wcd->mclk, freq);
4905*4882a593Smuzhiyun }
4906*4882a593Smuzhiyun
4907*4882a593Smuzhiyun static const struct snd_soc_component_driver wcd9335_component_drv = {
4908*4882a593Smuzhiyun .probe = wcd9335_codec_probe,
4909*4882a593Smuzhiyun .remove = wcd9335_codec_remove,
4910*4882a593Smuzhiyun .set_sysclk = wcd9335_codec_set_sysclk,
4911*4882a593Smuzhiyun .controls = wcd9335_snd_controls,
4912*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(wcd9335_snd_controls),
4913*4882a593Smuzhiyun .dapm_widgets = wcd9335_dapm_widgets,
4914*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(wcd9335_dapm_widgets),
4915*4882a593Smuzhiyun .dapm_routes = wcd9335_audio_map,
4916*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(wcd9335_audio_map),
4917*4882a593Smuzhiyun };
4918*4882a593Smuzhiyun
wcd9335_probe(struct wcd9335_codec * wcd)4919*4882a593Smuzhiyun static int wcd9335_probe(struct wcd9335_codec *wcd)
4920*4882a593Smuzhiyun {
4921*4882a593Smuzhiyun struct device *dev = wcd->dev;
4922*4882a593Smuzhiyun
4923*4882a593Smuzhiyun memcpy(wcd->rx_chs, wcd9335_rx_chs, sizeof(wcd9335_rx_chs));
4924*4882a593Smuzhiyun memcpy(wcd->tx_chs, wcd9335_tx_chs, sizeof(wcd9335_tx_chs));
4925*4882a593Smuzhiyun
4926*4882a593Smuzhiyun wcd->sido_input_src = SIDO_SOURCE_INTERNAL;
4927*4882a593Smuzhiyun wcd->sido_voltage = SIDO_VOLTAGE_NOMINAL_MV;
4928*4882a593Smuzhiyun
4929*4882a593Smuzhiyun return devm_snd_soc_register_component(dev, &wcd9335_component_drv,
4930*4882a593Smuzhiyun wcd9335_slim_dais,
4931*4882a593Smuzhiyun ARRAY_SIZE(wcd9335_slim_dais));
4932*4882a593Smuzhiyun }
4933*4882a593Smuzhiyun
4934*4882a593Smuzhiyun static const struct regmap_range_cfg wcd9335_ranges[] = {
4935*4882a593Smuzhiyun {
4936*4882a593Smuzhiyun .name = "WCD9335",
4937*4882a593Smuzhiyun .range_min = 0x0,
4938*4882a593Smuzhiyun .range_max = WCD9335_MAX_REGISTER,
4939*4882a593Smuzhiyun .selector_reg = WCD9335_SEL_REGISTER,
4940*4882a593Smuzhiyun .selector_mask = 0xff,
4941*4882a593Smuzhiyun .selector_shift = 0,
4942*4882a593Smuzhiyun .window_start = 0x800,
4943*4882a593Smuzhiyun .window_len = 0x100,
4944*4882a593Smuzhiyun },
4945*4882a593Smuzhiyun };
4946*4882a593Smuzhiyun
wcd9335_is_volatile_register(struct device * dev,unsigned int reg)4947*4882a593Smuzhiyun static bool wcd9335_is_volatile_register(struct device *dev, unsigned int reg)
4948*4882a593Smuzhiyun {
4949*4882a593Smuzhiyun switch (reg) {
4950*4882a593Smuzhiyun case WCD9335_INTR_PIN1_STATUS0...WCD9335_INTR_PIN2_CLEAR3:
4951*4882a593Smuzhiyun case WCD9335_ANA_MBHC_RESULT_3:
4952*4882a593Smuzhiyun case WCD9335_ANA_MBHC_RESULT_2:
4953*4882a593Smuzhiyun case WCD9335_ANA_MBHC_RESULT_1:
4954*4882a593Smuzhiyun case WCD9335_ANA_MBHC_MECH:
4955*4882a593Smuzhiyun case WCD9335_ANA_MBHC_ELECT:
4956*4882a593Smuzhiyun case WCD9335_ANA_MBHC_ZDET:
4957*4882a593Smuzhiyun case WCD9335_ANA_MICB2:
4958*4882a593Smuzhiyun case WCD9335_ANA_RCO:
4959*4882a593Smuzhiyun case WCD9335_ANA_BIAS:
4960*4882a593Smuzhiyun return true;
4961*4882a593Smuzhiyun default:
4962*4882a593Smuzhiyun return false;
4963*4882a593Smuzhiyun }
4964*4882a593Smuzhiyun }
4965*4882a593Smuzhiyun
4966*4882a593Smuzhiyun static struct regmap_config wcd9335_regmap_config = {
4967*4882a593Smuzhiyun .reg_bits = 16,
4968*4882a593Smuzhiyun .val_bits = 8,
4969*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
4970*4882a593Smuzhiyun .max_register = WCD9335_MAX_REGISTER,
4971*4882a593Smuzhiyun .can_multi_write = true,
4972*4882a593Smuzhiyun .ranges = wcd9335_ranges,
4973*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(wcd9335_ranges),
4974*4882a593Smuzhiyun .volatile_reg = wcd9335_is_volatile_register,
4975*4882a593Smuzhiyun };
4976*4882a593Smuzhiyun
4977*4882a593Smuzhiyun static const struct regmap_range_cfg wcd9335_ifc_ranges[] = {
4978*4882a593Smuzhiyun {
4979*4882a593Smuzhiyun .name = "WCD9335-IFC-DEV",
4980*4882a593Smuzhiyun .range_min = 0x0,
4981*4882a593Smuzhiyun .range_max = WCD9335_MAX_REGISTER,
4982*4882a593Smuzhiyun .selector_reg = WCD9335_SEL_REGISTER,
4983*4882a593Smuzhiyun .selector_mask = 0xfff,
4984*4882a593Smuzhiyun .selector_shift = 0,
4985*4882a593Smuzhiyun .window_start = 0x800,
4986*4882a593Smuzhiyun .window_len = 0x400,
4987*4882a593Smuzhiyun },
4988*4882a593Smuzhiyun };
4989*4882a593Smuzhiyun
4990*4882a593Smuzhiyun static struct regmap_config wcd9335_ifc_regmap_config = {
4991*4882a593Smuzhiyun .reg_bits = 16,
4992*4882a593Smuzhiyun .val_bits = 8,
4993*4882a593Smuzhiyun .can_multi_write = true,
4994*4882a593Smuzhiyun .max_register = WCD9335_MAX_REGISTER,
4995*4882a593Smuzhiyun .ranges = wcd9335_ifc_ranges,
4996*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(wcd9335_ifc_ranges),
4997*4882a593Smuzhiyun };
4998*4882a593Smuzhiyun
4999*4882a593Smuzhiyun static const struct regmap_irq wcd9335_codec_irqs[] = {
5000*4882a593Smuzhiyun /* INTR_REG 0 */
5001*4882a593Smuzhiyun [WCD9335_IRQ_SLIMBUS] = {
5002*4882a593Smuzhiyun .reg_offset = 0,
5003*4882a593Smuzhiyun .mask = BIT(0),
5004*4882a593Smuzhiyun .type = {
5005*4882a593Smuzhiyun .type_reg_offset = 0,
5006*4882a593Smuzhiyun .types_supported = IRQ_TYPE_EDGE_BOTH,
5007*4882a593Smuzhiyun .type_reg_mask = BIT(0),
5008*4882a593Smuzhiyun },
5009*4882a593Smuzhiyun },
5010*4882a593Smuzhiyun };
5011*4882a593Smuzhiyun
5012*4882a593Smuzhiyun static const struct regmap_irq_chip wcd9335_regmap_irq1_chip = {
5013*4882a593Smuzhiyun .name = "wcd9335_pin1_irq",
5014*4882a593Smuzhiyun .status_base = WCD9335_INTR_PIN1_STATUS0,
5015*4882a593Smuzhiyun .mask_base = WCD9335_INTR_PIN1_MASK0,
5016*4882a593Smuzhiyun .ack_base = WCD9335_INTR_PIN1_CLEAR0,
5017*4882a593Smuzhiyun .type_base = WCD9335_INTR_LEVEL0,
5018*4882a593Smuzhiyun .num_type_reg = 4,
5019*4882a593Smuzhiyun .num_regs = 4,
5020*4882a593Smuzhiyun .irqs = wcd9335_codec_irqs,
5021*4882a593Smuzhiyun .num_irqs = ARRAY_SIZE(wcd9335_codec_irqs),
5022*4882a593Smuzhiyun };
5023*4882a593Smuzhiyun
wcd9335_parse_dt(struct wcd9335_codec * wcd)5024*4882a593Smuzhiyun static int wcd9335_parse_dt(struct wcd9335_codec *wcd)
5025*4882a593Smuzhiyun {
5026*4882a593Smuzhiyun struct device *dev = wcd->dev;
5027*4882a593Smuzhiyun struct device_node *np = dev->of_node;
5028*4882a593Smuzhiyun int ret;
5029*4882a593Smuzhiyun
5030*4882a593Smuzhiyun wcd->reset_gpio = of_get_named_gpio(np, "reset-gpios", 0);
5031*4882a593Smuzhiyun if (wcd->reset_gpio < 0) {
5032*4882a593Smuzhiyun dev_err(dev, "Reset GPIO missing from DT\n");
5033*4882a593Smuzhiyun return wcd->reset_gpio;
5034*4882a593Smuzhiyun }
5035*4882a593Smuzhiyun
5036*4882a593Smuzhiyun wcd->mclk = devm_clk_get(dev, "mclk");
5037*4882a593Smuzhiyun if (IS_ERR(wcd->mclk)) {
5038*4882a593Smuzhiyun dev_err(dev, "mclk not found\n");
5039*4882a593Smuzhiyun return PTR_ERR(wcd->mclk);
5040*4882a593Smuzhiyun }
5041*4882a593Smuzhiyun
5042*4882a593Smuzhiyun wcd->native_clk = devm_clk_get(dev, "slimbus");
5043*4882a593Smuzhiyun if (IS_ERR(wcd->native_clk)) {
5044*4882a593Smuzhiyun dev_err(dev, "slimbus clock not found\n");
5045*4882a593Smuzhiyun return PTR_ERR(wcd->native_clk);
5046*4882a593Smuzhiyun }
5047*4882a593Smuzhiyun
5048*4882a593Smuzhiyun wcd->supplies[0].supply = "vdd-buck";
5049*4882a593Smuzhiyun wcd->supplies[1].supply = "vdd-buck-sido";
5050*4882a593Smuzhiyun wcd->supplies[2].supply = "vdd-tx";
5051*4882a593Smuzhiyun wcd->supplies[3].supply = "vdd-rx";
5052*4882a593Smuzhiyun wcd->supplies[4].supply = "vdd-io";
5053*4882a593Smuzhiyun
5054*4882a593Smuzhiyun ret = regulator_bulk_get(dev, WCD9335_MAX_SUPPLY, wcd->supplies);
5055*4882a593Smuzhiyun if (ret) {
5056*4882a593Smuzhiyun dev_err(dev, "Failed to get supplies: err = %d\n", ret);
5057*4882a593Smuzhiyun return ret;
5058*4882a593Smuzhiyun }
5059*4882a593Smuzhiyun
5060*4882a593Smuzhiyun return 0;
5061*4882a593Smuzhiyun }
5062*4882a593Smuzhiyun
wcd9335_power_on_reset(struct wcd9335_codec * wcd)5063*4882a593Smuzhiyun static int wcd9335_power_on_reset(struct wcd9335_codec *wcd)
5064*4882a593Smuzhiyun {
5065*4882a593Smuzhiyun struct device *dev = wcd->dev;
5066*4882a593Smuzhiyun int ret;
5067*4882a593Smuzhiyun
5068*4882a593Smuzhiyun ret = regulator_bulk_enable(WCD9335_MAX_SUPPLY, wcd->supplies);
5069*4882a593Smuzhiyun if (ret) {
5070*4882a593Smuzhiyun dev_err(dev, "Failed to get supplies: err = %d\n", ret);
5071*4882a593Smuzhiyun return ret;
5072*4882a593Smuzhiyun }
5073*4882a593Smuzhiyun
5074*4882a593Smuzhiyun /*
5075*4882a593Smuzhiyun * For WCD9335, it takes about 600us for the Vout_A and
5076*4882a593Smuzhiyun * Vout_D to be ready after BUCK_SIDO is powered up.
5077*4882a593Smuzhiyun * SYS_RST_N shouldn't be pulled high during this time
5078*4882a593Smuzhiyun * Toggle the reset line to make sure the reset pulse is
5079*4882a593Smuzhiyun * correctly applied
5080*4882a593Smuzhiyun */
5081*4882a593Smuzhiyun usleep_range(600, 650);
5082*4882a593Smuzhiyun
5083*4882a593Smuzhiyun gpio_direction_output(wcd->reset_gpio, 0);
5084*4882a593Smuzhiyun msleep(20);
5085*4882a593Smuzhiyun gpio_set_value(wcd->reset_gpio, 1);
5086*4882a593Smuzhiyun msleep(20);
5087*4882a593Smuzhiyun
5088*4882a593Smuzhiyun return 0;
5089*4882a593Smuzhiyun }
5090*4882a593Smuzhiyun
wcd9335_bring_up(struct wcd9335_codec * wcd)5091*4882a593Smuzhiyun static int wcd9335_bring_up(struct wcd9335_codec *wcd)
5092*4882a593Smuzhiyun {
5093*4882a593Smuzhiyun struct regmap *rm = wcd->regmap;
5094*4882a593Smuzhiyun int val, byte0;
5095*4882a593Smuzhiyun
5096*4882a593Smuzhiyun regmap_read(rm, WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT0, &val);
5097*4882a593Smuzhiyun regmap_read(rm, WCD9335_CHIP_TIER_CTRL_CHIP_ID_BYTE0, &byte0);
5098*4882a593Smuzhiyun
5099*4882a593Smuzhiyun if ((val < 0) || (byte0 < 0)) {
5100*4882a593Smuzhiyun dev_err(wcd->dev, "WCD9335 CODEC version detection fail!\n");
5101*4882a593Smuzhiyun return -EINVAL;
5102*4882a593Smuzhiyun }
5103*4882a593Smuzhiyun
5104*4882a593Smuzhiyun if (byte0 == 0x1) {
5105*4882a593Smuzhiyun dev_info(wcd->dev, "WCD9335 CODEC version is v2.0\n");
5106*4882a593Smuzhiyun wcd->version = WCD9335_VERSION_2_0;
5107*4882a593Smuzhiyun regmap_write(rm, WCD9335_CODEC_RPM_RST_CTL, 0x01);
5108*4882a593Smuzhiyun regmap_write(rm, WCD9335_SIDO_SIDO_TEST_2, 0x00);
5109*4882a593Smuzhiyun regmap_write(rm, WCD9335_SIDO_SIDO_CCL_8, 0x6F);
5110*4882a593Smuzhiyun regmap_write(rm, WCD9335_BIAS_VBG_FINE_ADJ, 0x65);
5111*4882a593Smuzhiyun regmap_write(rm, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x5);
5112*4882a593Smuzhiyun regmap_write(rm, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x7);
5113*4882a593Smuzhiyun regmap_write(rm, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x3);
5114*4882a593Smuzhiyun regmap_write(rm, WCD9335_CODEC_RPM_RST_CTL, 0x3);
5115*4882a593Smuzhiyun } else {
5116*4882a593Smuzhiyun dev_err(wcd->dev, "WCD9335 CODEC version not supported\n");
5117*4882a593Smuzhiyun return -EINVAL;
5118*4882a593Smuzhiyun }
5119*4882a593Smuzhiyun
5120*4882a593Smuzhiyun return 0;
5121*4882a593Smuzhiyun }
5122*4882a593Smuzhiyun
wcd9335_irq_init(struct wcd9335_codec * wcd)5123*4882a593Smuzhiyun static int wcd9335_irq_init(struct wcd9335_codec *wcd)
5124*4882a593Smuzhiyun {
5125*4882a593Smuzhiyun int ret;
5126*4882a593Smuzhiyun
5127*4882a593Smuzhiyun /*
5128*4882a593Smuzhiyun * INTR1 consists of all possible interrupt sources Ear OCP,
5129*4882a593Smuzhiyun * HPH OCP, MBHC, MAD, VBAT, and SVA
5130*4882a593Smuzhiyun * INTR2 is a subset of first interrupt sources MAD, VBAT, and SVA
5131*4882a593Smuzhiyun */
5132*4882a593Smuzhiyun wcd->intr1 = of_irq_get_byname(wcd->dev->of_node, "intr1");
5133*4882a593Smuzhiyun if (wcd->intr1 < 0) {
5134*4882a593Smuzhiyun if (wcd->intr1 != -EPROBE_DEFER)
5135*4882a593Smuzhiyun dev_err(wcd->dev, "Unable to configure IRQ\n");
5136*4882a593Smuzhiyun
5137*4882a593Smuzhiyun return wcd->intr1;
5138*4882a593Smuzhiyun }
5139*4882a593Smuzhiyun
5140*4882a593Smuzhiyun ret = devm_regmap_add_irq_chip(wcd->dev, wcd->regmap, wcd->intr1,
5141*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, 0,
5142*4882a593Smuzhiyun &wcd9335_regmap_irq1_chip, &wcd->irq_data);
5143*4882a593Smuzhiyun if (ret)
5144*4882a593Smuzhiyun dev_err(wcd->dev, "Failed to register IRQ chip: %d\n", ret);
5145*4882a593Smuzhiyun
5146*4882a593Smuzhiyun return ret;
5147*4882a593Smuzhiyun }
5148*4882a593Smuzhiyun
wcd9335_slim_probe(struct slim_device * slim)5149*4882a593Smuzhiyun static int wcd9335_slim_probe(struct slim_device *slim)
5150*4882a593Smuzhiyun {
5151*4882a593Smuzhiyun struct device *dev = &slim->dev;
5152*4882a593Smuzhiyun struct wcd9335_codec *wcd;
5153*4882a593Smuzhiyun int ret;
5154*4882a593Smuzhiyun
5155*4882a593Smuzhiyun wcd = devm_kzalloc(dev, sizeof(*wcd), GFP_KERNEL);
5156*4882a593Smuzhiyun if (!wcd)
5157*4882a593Smuzhiyun return -ENOMEM;
5158*4882a593Smuzhiyun
5159*4882a593Smuzhiyun wcd->dev = dev;
5160*4882a593Smuzhiyun ret = wcd9335_parse_dt(wcd);
5161*4882a593Smuzhiyun if (ret) {
5162*4882a593Smuzhiyun dev_err(dev, "Error parsing DT: %d\n", ret);
5163*4882a593Smuzhiyun return ret;
5164*4882a593Smuzhiyun }
5165*4882a593Smuzhiyun
5166*4882a593Smuzhiyun ret = wcd9335_power_on_reset(wcd);
5167*4882a593Smuzhiyun if (ret)
5168*4882a593Smuzhiyun return ret;
5169*4882a593Smuzhiyun
5170*4882a593Smuzhiyun dev_set_drvdata(dev, wcd);
5171*4882a593Smuzhiyun
5172*4882a593Smuzhiyun return 0;
5173*4882a593Smuzhiyun }
5174*4882a593Smuzhiyun
wcd9335_slim_status(struct slim_device * sdev,enum slim_device_status status)5175*4882a593Smuzhiyun static int wcd9335_slim_status(struct slim_device *sdev,
5176*4882a593Smuzhiyun enum slim_device_status status)
5177*4882a593Smuzhiyun {
5178*4882a593Smuzhiyun struct device *dev = &sdev->dev;
5179*4882a593Smuzhiyun struct device_node *ifc_dev_np;
5180*4882a593Smuzhiyun struct wcd9335_codec *wcd;
5181*4882a593Smuzhiyun int ret;
5182*4882a593Smuzhiyun
5183*4882a593Smuzhiyun wcd = dev_get_drvdata(dev);
5184*4882a593Smuzhiyun
5185*4882a593Smuzhiyun ifc_dev_np = of_parse_phandle(dev->of_node, "slim-ifc-dev", 0);
5186*4882a593Smuzhiyun if (!ifc_dev_np) {
5187*4882a593Smuzhiyun dev_err(dev, "No Interface device found\n");
5188*4882a593Smuzhiyun return -EINVAL;
5189*4882a593Smuzhiyun }
5190*4882a593Smuzhiyun
5191*4882a593Smuzhiyun wcd->slim = sdev;
5192*4882a593Smuzhiyun wcd->slim_ifc_dev = of_slim_get_device(sdev->ctrl, ifc_dev_np);
5193*4882a593Smuzhiyun of_node_put(ifc_dev_np);
5194*4882a593Smuzhiyun if (!wcd->slim_ifc_dev) {
5195*4882a593Smuzhiyun dev_err(dev, "Unable to get SLIM Interface device\n");
5196*4882a593Smuzhiyun return -EINVAL;
5197*4882a593Smuzhiyun }
5198*4882a593Smuzhiyun
5199*4882a593Smuzhiyun slim_get_logical_addr(wcd->slim_ifc_dev);
5200*4882a593Smuzhiyun
5201*4882a593Smuzhiyun wcd->regmap = regmap_init_slimbus(sdev, &wcd9335_regmap_config);
5202*4882a593Smuzhiyun if (IS_ERR(wcd->regmap)) {
5203*4882a593Smuzhiyun dev_err(dev, "Failed to allocate slim register map\n");
5204*4882a593Smuzhiyun return PTR_ERR(wcd->regmap);
5205*4882a593Smuzhiyun }
5206*4882a593Smuzhiyun
5207*4882a593Smuzhiyun wcd->if_regmap = regmap_init_slimbus(wcd->slim_ifc_dev,
5208*4882a593Smuzhiyun &wcd9335_ifc_regmap_config);
5209*4882a593Smuzhiyun if (IS_ERR(wcd->if_regmap)) {
5210*4882a593Smuzhiyun dev_err(dev, "Failed to allocate ifc register map\n");
5211*4882a593Smuzhiyun return PTR_ERR(wcd->if_regmap);
5212*4882a593Smuzhiyun }
5213*4882a593Smuzhiyun
5214*4882a593Smuzhiyun ret = wcd9335_bring_up(wcd);
5215*4882a593Smuzhiyun if (ret) {
5216*4882a593Smuzhiyun dev_err(dev, "Failed to bringup WCD9335\n");
5217*4882a593Smuzhiyun return ret;
5218*4882a593Smuzhiyun }
5219*4882a593Smuzhiyun
5220*4882a593Smuzhiyun ret = wcd9335_irq_init(wcd);
5221*4882a593Smuzhiyun if (ret)
5222*4882a593Smuzhiyun return ret;
5223*4882a593Smuzhiyun
5224*4882a593Smuzhiyun wcd9335_probe(wcd);
5225*4882a593Smuzhiyun
5226*4882a593Smuzhiyun return ret;
5227*4882a593Smuzhiyun }
5228*4882a593Smuzhiyun
5229*4882a593Smuzhiyun static const struct slim_device_id wcd9335_slim_id[] = {
5230*4882a593Smuzhiyun {SLIM_MANF_ID_QCOM, SLIM_PROD_CODE_WCD9335, 0x1, 0x0},
5231*4882a593Smuzhiyun {}
5232*4882a593Smuzhiyun };
5233*4882a593Smuzhiyun MODULE_DEVICE_TABLE(slim, wcd9335_slim_id);
5234*4882a593Smuzhiyun
5235*4882a593Smuzhiyun static struct slim_driver wcd9335_slim_driver = {
5236*4882a593Smuzhiyun .driver = {
5237*4882a593Smuzhiyun .name = "wcd9335-slim",
5238*4882a593Smuzhiyun },
5239*4882a593Smuzhiyun .probe = wcd9335_slim_probe,
5240*4882a593Smuzhiyun .device_status = wcd9335_slim_status,
5241*4882a593Smuzhiyun .id_table = wcd9335_slim_id,
5242*4882a593Smuzhiyun };
5243*4882a593Smuzhiyun
5244*4882a593Smuzhiyun module_slim_driver(wcd9335_slim_driver);
5245*4882a593Smuzhiyun MODULE_DESCRIPTION("WCD9335 slim driver");
5246*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
5247*4882a593Smuzhiyun MODULE_ALIAS("slim:217:1a0:*");
5248