xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/tscs454.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // tscs454.c -- TSCS454 ALSA SoC Audio driver
3*4882a593Smuzhiyun // Copyright 2018 Tempo Semiconductor, Inc.
4*4882a593Smuzhiyun // Author: Steven Eckhoff <steven.eckhoff.opensource@gmail.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/string.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <sound/tlv.h>
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/soc-dapm.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "tscs454.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static const unsigned int PLL_44_1K_RATE = (44100 * 256);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define COEFF_SIZE 3
28*4882a593Smuzhiyun #define BIQUAD_COEFF_COUNT 5
29*4882a593Smuzhiyun #define BIQUAD_SIZE (COEFF_SIZE * BIQUAD_COEFF_COUNT)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define COEFF_RAM_MAX_ADDR 0xcd
32*4882a593Smuzhiyun #define COEFF_RAM_COEFF_COUNT (COEFF_RAM_MAX_ADDR + 1)
33*4882a593Smuzhiyun #define COEFF_RAM_SIZE (COEFF_SIZE * COEFF_RAM_COEFF_COUNT)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun enum {
36*4882a593Smuzhiyun 	TSCS454_DAI1_ID,
37*4882a593Smuzhiyun 	TSCS454_DAI2_ID,
38*4882a593Smuzhiyun 	TSCS454_DAI3_ID,
39*4882a593Smuzhiyun 	TSCS454_DAI_COUNT,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct pll {
43*4882a593Smuzhiyun 	int id;
44*4882a593Smuzhiyun 	unsigned int users;
45*4882a593Smuzhiyun 	struct mutex lock;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
pll_init(struct pll * pll,int id)48*4882a593Smuzhiyun static inline void pll_init(struct pll *pll, int id)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	pll->id = id;
51*4882a593Smuzhiyun 	mutex_init(&pll->lock);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct internal_rate {
55*4882a593Smuzhiyun 	struct pll *pll;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct aif {
59*4882a593Smuzhiyun 	unsigned int id;
60*4882a593Smuzhiyun 	bool master;
61*4882a593Smuzhiyun 	struct pll *pll;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
aif_init(struct aif * aif,unsigned int id)64*4882a593Smuzhiyun static inline void aif_init(struct aif *aif, unsigned int id)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	aif->id = id;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct coeff_ram {
70*4882a593Smuzhiyun 	u8 cache[COEFF_RAM_SIZE];
71*4882a593Smuzhiyun 	bool synced;
72*4882a593Smuzhiyun 	struct mutex lock;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
init_coeff_ram_cache(u8 * cache)75*4882a593Smuzhiyun static inline void init_coeff_ram_cache(u8 *cache)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	static const u8 norm_addrs[] = { 0x00, 0x05, 0x0a, 0x0f, 0x14, 0x19,
78*4882a593Smuzhiyun 		0x1f, 0x20, 0x25, 0x2a, 0x2f, 0x34, 0x39, 0x3f, 0x40, 0x45,
79*4882a593Smuzhiyun 		0x4a, 0x4f, 0x54, 0x59, 0x5f, 0x60, 0x65, 0x6a, 0x6f, 0x74,
80*4882a593Smuzhiyun 		0x79, 0x7f, 0x80, 0x85, 0x8c, 0x91, 0x96, 0x97, 0x9c, 0xa3,
81*4882a593Smuzhiyun 		0xa8, 0xad, 0xaf, 0xb0, 0xb5, 0xba, 0xbf, 0xc4, 0xc9};
82*4882a593Smuzhiyun 	int i;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(norm_addrs); i++)
85*4882a593Smuzhiyun 		cache[((norm_addrs[i] + 1) * COEFF_SIZE) - 1] = 0x40;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
coeff_ram_init(struct coeff_ram * ram)88*4882a593Smuzhiyun static inline void coeff_ram_init(struct coeff_ram *ram)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	init_coeff_ram_cache(ram->cache);
91*4882a593Smuzhiyun 	mutex_init(&ram->lock);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct aifs_status {
95*4882a593Smuzhiyun 	u8 streams;
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
set_aif_status_active(struct aifs_status * status,int aif_id,bool playback)98*4882a593Smuzhiyun static inline void set_aif_status_active(struct aifs_status *status,
99*4882a593Smuzhiyun 		int aif_id, bool playback)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	u8 mask = 0x01 << (aif_id * 2 + !playback);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	status->streams |= mask;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
set_aif_status_inactive(struct aifs_status * status,int aif_id,bool playback)106*4882a593Smuzhiyun static inline void set_aif_status_inactive(struct aifs_status *status,
107*4882a593Smuzhiyun 		int aif_id, bool playback)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	u8 mask = ~(0x01 << (aif_id * 2 + !playback));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	status->streams &= mask;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
aifs_active(struct aifs_status * status)114*4882a593Smuzhiyun static bool aifs_active(struct aifs_status *status)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	return status->streams;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
aif_active(struct aifs_status * status,int aif_id)119*4882a593Smuzhiyun static bool aif_active(struct aifs_status *status, int aif_id)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	return (0x03 << aif_id * 2) & status->streams;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct tscs454 {
125*4882a593Smuzhiyun 	struct regmap *regmap;
126*4882a593Smuzhiyun 	struct aif aifs[TSCS454_DAI_COUNT];
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	struct aifs_status aifs_status;
129*4882a593Smuzhiyun 	struct mutex aifs_status_lock;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	struct pll pll1;
132*4882a593Smuzhiyun 	struct pll pll2;
133*4882a593Smuzhiyun 	struct internal_rate internal_rate;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	struct coeff_ram dac_ram;
136*4882a593Smuzhiyun 	struct coeff_ram spk_ram;
137*4882a593Smuzhiyun 	struct coeff_ram sub_ram;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	struct clk *sysclk;
140*4882a593Smuzhiyun 	int sysclk_src_id;
141*4882a593Smuzhiyun 	unsigned int bclk_freq;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct coeff_ram_ctl {
145*4882a593Smuzhiyun 	unsigned int addr;
146*4882a593Smuzhiyun 	struct soc_bytes_ext bytes_ext;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct reg_sequence tscs454_patch[] = {
150*4882a593Smuzhiyun 	/* Assign ASRC out of the box so DAI 1 just works */
151*4882a593Smuzhiyun 	{ R_AUDIOMUX1, FV_ASRCIMUX_I2S1 | FV_I2S2MUX_I2S2 },
152*4882a593Smuzhiyun 	{ R_AUDIOMUX2, FV_ASRCOMUX_I2S1 | FV_DACMUX_I2S1 | FV_I2S3MUX_I2S3 },
153*4882a593Smuzhiyun 	{ R_AUDIOMUX3, FV_CLSSDMUX_I2S1 | FV_SUBMUX_I2S1_LR },
154*4882a593Smuzhiyun 	{ R_TDMCTL0, FV_TDMMD_256 },
155*4882a593Smuzhiyun 	{ VIRT_ADDR(0x0A, 0x13), 1 << 3 },
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
tscs454_volatile(struct device * dev,unsigned int reg)158*4882a593Smuzhiyun static bool tscs454_volatile(struct device *dev, unsigned int reg)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	switch (reg) {
161*4882a593Smuzhiyun 	case R_PLLSTAT:
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	case R_SPKCRRDL:
164*4882a593Smuzhiyun 	case R_SPKCRRDM:
165*4882a593Smuzhiyun 	case R_SPKCRRDH:
166*4882a593Smuzhiyun 	case R_SPKCRS:
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	case R_DACCRRDL:
169*4882a593Smuzhiyun 	case R_DACCRRDM:
170*4882a593Smuzhiyun 	case R_DACCRRDH:
171*4882a593Smuzhiyun 	case R_DACCRS:
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	case R_SUBCRRDL:
174*4882a593Smuzhiyun 	case R_SUBCRRDM:
175*4882a593Smuzhiyun 	case R_SUBCRRDH:
176*4882a593Smuzhiyun 	case R_SUBCRS:
177*4882a593Smuzhiyun 		return true;
178*4882a593Smuzhiyun 	default:
179*4882a593Smuzhiyun 		return false;
180*4882a593Smuzhiyun 	};
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
tscs454_writable(struct device * dev,unsigned int reg)183*4882a593Smuzhiyun static bool tscs454_writable(struct device *dev, unsigned int reg)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	switch (reg) {
186*4882a593Smuzhiyun 	case R_SPKCRRDL:
187*4882a593Smuzhiyun 	case R_SPKCRRDM:
188*4882a593Smuzhiyun 	case R_SPKCRRDH:
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	case R_DACCRRDL:
191*4882a593Smuzhiyun 	case R_DACCRRDM:
192*4882a593Smuzhiyun 	case R_DACCRRDH:
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	case R_SUBCRRDL:
195*4882a593Smuzhiyun 	case R_SUBCRRDM:
196*4882a593Smuzhiyun 	case R_SUBCRRDH:
197*4882a593Smuzhiyun 		return false;
198*4882a593Smuzhiyun 	default:
199*4882a593Smuzhiyun 		return true;
200*4882a593Smuzhiyun 	};
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
tscs454_readable(struct device * dev,unsigned int reg)203*4882a593Smuzhiyun static bool tscs454_readable(struct device *dev, unsigned int reg)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	switch (reg) {
206*4882a593Smuzhiyun 	case R_SPKCRWDL:
207*4882a593Smuzhiyun 	case R_SPKCRWDM:
208*4882a593Smuzhiyun 	case R_SPKCRWDH:
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	case R_DACCRWDL:
211*4882a593Smuzhiyun 	case R_DACCRWDM:
212*4882a593Smuzhiyun 	case R_DACCRWDH:
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	case R_SUBCRWDL:
215*4882a593Smuzhiyun 	case R_SUBCRWDM:
216*4882a593Smuzhiyun 	case R_SUBCRWDH:
217*4882a593Smuzhiyun 		return false;
218*4882a593Smuzhiyun 	default:
219*4882a593Smuzhiyun 		return true;
220*4882a593Smuzhiyun 	};
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
tscs454_precious(struct device * dev,unsigned int reg)223*4882a593Smuzhiyun static bool tscs454_precious(struct device *dev, unsigned int reg)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	switch (reg) {
226*4882a593Smuzhiyun 	case R_SPKCRWDL:
227*4882a593Smuzhiyun 	case R_SPKCRWDM:
228*4882a593Smuzhiyun 	case R_SPKCRWDH:
229*4882a593Smuzhiyun 	case R_SPKCRRDL:
230*4882a593Smuzhiyun 	case R_SPKCRRDM:
231*4882a593Smuzhiyun 	case R_SPKCRRDH:
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	case R_DACCRWDL:
234*4882a593Smuzhiyun 	case R_DACCRWDM:
235*4882a593Smuzhiyun 	case R_DACCRWDH:
236*4882a593Smuzhiyun 	case R_DACCRRDL:
237*4882a593Smuzhiyun 	case R_DACCRRDM:
238*4882a593Smuzhiyun 	case R_DACCRRDH:
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	case R_SUBCRWDL:
241*4882a593Smuzhiyun 	case R_SUBCRWDM:
242*4882a593Smuzhiyun 	case R_SUBCRWDH:
243*4882a593Smuzhiyun 	case R_SUBCRRDL:
244*4882a593Smuzhiyun 	case R_SUBCRRDM:
245*4882a593Smuzhiyun 	case R_SUBCRRDH:
246*4882a593Smuzhiyun 		return true;
247*4882a593Smuzhiyun 	default:
248*4882a593Smuzhiyun 		return false;
249*4882a593Smuzhiyun 	};
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const struct regmap_range_cfg tscs454_regmap_range_cfg = {
253*4882a593Smuzhiyun 	.name = "Pages",
254*4882a593Smuzhiyun 	.range_min = VIRT_BASE,
255*4882a593Smuzhiyun 	.range_max = VIRT_ADDR(0xFE, 0x02),
256*4882a593Smuzhiyun 	.selector_reg = R_PAGESEL,
257*4882a593Smuzhiyun 	.selector_mask = 0xff,
258*4882a593Smuzhiyun 	.selector_shift = 0,
259*4882a593Smuzhiyun 	.window_start = 0,
260*4882a593Smuzhiyun 	.window_len = 0x100,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct regmap_config const tscs454_regmap_cfg = {
264*4882a593Smuzhiyun 	.reg_bits = 8,
265*4882a593Smuzhiyun 	.val_bits = 8,
266*4882a593Smuzhiyun 	.writeable_reg = tscs454_writable,
267*4882a593Smuzhiyun 	.readable_reg = tscs454_readable,
268*4882a593Smuzhiyun 	.volatile_reg = tscs454_volatile,
269*4882a593Smuzhiyun 	.precious_reg = tscs454_precious,
270*4882a593Smuzhiyun 	.ranges = &tscs454_regmap_range_cfg,
271*4882a593Smuzhiyun 	.num_ranges = 1,
272*4882a593Smuzhiyun 	.max_register = VIRT_ADDR(0xFE, 0x02),
273*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun 
tscs454_data_init(struct tscs454 * tscs454,struct i2c_client * i2c)276*4882a593Smuzhiyun static inline int tscs454_data_init(struct tscs454 *tscs454,
277*4882a593Smuzhiyun 		struct i2c_client *i2c)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	int i;
280*4882a593Smuzhiyun 	int ret;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	tscs454->regmap = devm_regmap_init_i2c(i2c, &tscs454_regmap_cfg);
283*4882a593Smuzhiyun 	if (IS_ERR(tscs454->regmap)) {
284*4882a593Smuzhiyun 		ret = PTR_ERR(tscs454->regmap);
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	for (i = 0; i < TSCS454_DAI_COUNT; i++)
289*4882a593Smuzhiyun 		aif_init(&tscs454->aifs[i], i);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	mutex_init(&tscs454->aifs_status_lock);
292*4882a593Smuzhiyun 	pll_init(&tscs454->pll1, 1);
293*4882a593Smuzhiyun 	pll_init(&tscs454->pll2, 2);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	coeff_ram_init(&tscs454->dac_ram);
296*4882a593Smuzhiyun 	coeff_ram_init(&tscs454->spk_ram);
297*4882a593Smuzhiyun 	coeff_ram_init(&tscs454->sub_ram);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun struct reg_setting {
303*4882a593Smuzhiyun 	unsigned int addr;
304*4882a593Smuzhiyun 	unsigned int val;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
coeff_ram_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)307*4882a593Smuzhiyun static int coeff_ram_get(struct snd_kcontrol *kcontrol,
308*4882a593Smuzhiyun 	struct snd_ctl_elem_value *ucontrol)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct snd_soc_component *component =
311*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
312*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
313*4882a593Smuzhiyun 	struct coeff_ram_ctl *ctl =
314*4882a593Smuzhiyun 		(struct coeff_ram_ctl *)kcontrol->private_value;
315*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
316*4882a593Smuzhiyun 	u8 *coeff_ram;
317*4882a593Smuzhiyun 	struct mutex *coeff_ram_lock;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (strstr(kcontrol->id.name, "DAC")) {
320*4882a593Smuzhiyun 		coeff_ram = tscs454->dac_ram.cache;
321*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->dac_ram.lock;
322*4882a593Smuzhiyun 	} else if (strstr(kcontrol->id.name, "Speaker")) {
323*4882a593Smuzhiyun 		coeff_ram = tscs454->spk_ram.cache;
324*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->spk_ram.lock;
325*4882a593Smuzhiyun 	} else if (strstr(kcontrol->id.name, "Sub")) {
326*4882a593Smuzhiyun 		coeff_ram = tscs454->sub_ram.cache;
327*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->sub_ram.lock;
328*4882a593Smuzhiyun 	} else {
329*4882a593Smuzhiyun 		return -EINVAL;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	mutex_lock(coeff_ram_lock);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	memcpy(ucontrol->value.bytes.data,
335*4882a593Smuzhiyun 		&coeff_ram[ctl->addr * COEFF_SIZE], params->max);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	mutex_unlock(coeff_ram_lock);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define DACCRSTAT_MAX_TRYS 10
write_coeff_ram(struct snd_soc_component * component,u8 * coeff_ram,unsigned int r_stat,unsigned int r_addr,unsigned int r_wr,unsigned int coeff_addr,unsigned int coeff_cnt)343*4882a593Smuzhiyun static int write_coeff_ram(struct snd_soc_component *component, u8 *coeff_ram,
344*4882a593Smuzhiyun 		unsigned int r_stat, unsigned int r_addr, unsigned int r_wr,
345*4882a593Smuzhiyun 		unsigned int coeff_addr, unsigned int coeff_cnt)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
348*4882a593Smuzhiyun 	unsigned int val;
349*4882a593Smuzhiyun 	int cnt;
350*4882a593Smuzhiyun 	int trys;
351*4882a593Smuzhiyun 	int ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	for (cnt = 0; cnt < coeff_cnt; cnt++, coeff_addr++) {
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		for (trys = 0; trys < DACCRSTAT_MAX_TRYS; trys++) {
356*4882a593Smuzhiyun 			val = snd_soc_component_read(component, r_stat);
357*4882a593Smuzhiyun 			if (!val)
358*4882a593Smuzhiyun 				break;
359*4882a593Smuzhiyun 		}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (trys == DACCRSTAT_MAX_TRYS) {
362*4882a593Smuzhiyun 			ret = -EIO;
363*4882a593Smuzhiyun 			dev_err(component->dev,
364*4882a593Smuzhiyun 				"Coefficient write error (%d)\n", ret);
365*4882a593Smuzhiyun 			return ret;
366*4882a593Smuzhiyun 		}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		ret = regmap_write(tscs454->regmap, r_addr, coeff_addr);
369*4882a593Smuzhiyun 		if (ret < 0) {
370*4882a593Smuzhiyun 			dev_err(component->dev,
371*4882a593Smuzhiyun 				"Failed to write dac ram address (%d)\n", ret);
372*4882a593Smuzhiyun 			return ret;
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		ret = regmap_bulk_write(tscs454->regmap, r_wr,
376*4882a593Smuzhiyun 			&coeff_ram[coeff_addr * COEFF_SIZE],
377*4882a593Smuzhiyun 			COEFF_SIZE);
378*4882a593Smuzhiyun 		if (ret < 0) {
379*4882a593Smuzhiyun 			dev_err(component->dev,
380*4882a593Smuzhiyun 				"Failed to write dac ram (%d)\n", ret);
381*4882a593Smuzhiyun 			return ret;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
coeff_ram_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)388*4882a593Smuzhiyun static int coeff_ram_put(struct snd_kcontrol *kcontrol,
389*4882a593Smuzhiyun 	struct snd_ctl_elem_value *ucontrol)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct snd_soc_component *component =
392*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
393*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
394*4882a593Smuzhiyun 	struct coeff_ram_ctl *ctl =
395*4882a593Smuzhiyun 		(struct coeff_ram_ctl *)kcontrol->private_value;
396*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
397*4882a593Smuzhiyun 	unsigned int coeff_cnt = params->max / COEFF_SIZE;
398*4882a593Smuzhiyun 	u8 *coeff_ram;
399*4882a593Smuzhiyun 	struct mutex *coeff_ram_lock;
400*4882a593Smuzhiyun 	bool *coeff_ram_synced;
401*4882a593Smuzhiyun 	unsigned int r_stat;
402*4882a593Smuzhiyun 	unsigned int r_addr;
403*4882a593Smuzhiyun 	unsigned int r_wr;
404*4882a593Smuzhiyun 	unsigned int val;
405*4882a593Smuzhiyun 	int ret;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (strstr(kcontrol->id.name, "DAC")) {
408*4882a593Smuzhiyun 		coeff_ram = tscs454->dac_ram.cache;
409*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->dac_ram.lock;
410*4882a593Smuzhiyun 		coeff_ram_synced = &tscs454->dac_ram.synced;
411*4882a593Smuzhiyun 		r_stat = R_DACCRS;
412*4882a593Smuzhiyun 		r_addr = R_DACCRADD;
413*4882a593Smuzhiyun 		r_wr = R_DACCRWDL;
414*4882a593Smuzhiyun 	} else if (strstr(kcontrol->id.name, "Speaker")) {
415*4882a593Smuzhiyun 		coeff_ram = tscs454->spk_ram.cache;
416*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->spk_ram.lock;
417*4882a593Smuzhiyun 		coeff_ram_synced = &tscs454->spk_ram.synced;
418*4882a593Smuzhiyun 		r_stat = R_SPKCRS;
419*4882a593Smuzhiyun 		r_addr = R_SPKCRADD;
420*4882a593Smuzhiyun 		r_wr = R_SPKCRWDL;
421*4882a593Smuzhiyun 	} else if (strstr(kcontrol->id.name, "Sub")) {
422*4882a593Smuzhiyun 		coeff_ram = tscs454->sub_ram.cache;
423*4882a593Smuzhiyun 		coeff_ram_lock = &tscs454->sub_ram.lock;
424*4882a593Smuzhiyun 		coeff_ram_synced = &tscs454->sub_ram.synced;
425*4882a593Smuzhiyun 		r_stat = R_SUBCRS;
426*4882a593Smuzhiyun 		r_addr = R_SUBCRADD;
427*4882a593Smuzhiyun 		r_wr = R_SUBCRWDL;
428*4882a593Smuzhiyun 	} else {
429*4882a593Smuzhiyun 		return -EINVAL;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	mutex_lock(coeff_ram_lock);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	*coeff_ram_synced = false;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	memcpy(&coeff_ram[ctl->addr * COEFF_SIZE],
437*4882a593Smuzhiyun 		ucontrol->value.bytes.data, params->max);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	mutex_lock(&tscs454->pll1.lock);
440*4882a593Smuzhiyun 	mutex_lock(&tscs454->pll2.lock);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	val = snd_soc_component_read(component, R_PLLSTAT);
443*4882a593Smuzhiyun 	if (val) { /* PLLs locked */
444*4882a593Smuzhiyun 		ret = write_coeff_ram(component, coeff_ram,
445*4882a593Smuzhiyun 			r_stat, r_addr, r_wr,
446*4882a593Smuzhiyun 			ctl->addr, coeff_cnt);
447*4882a593Smuzhiyun 		if (ret < 0) {
448*4882a593Smuzhiyun 			dev_err(component->dev,
449*4882a593Smuzhiyun 				"Failed to flush coeff ram cache (%d)\n", ret);
450*4882a593Smuzhiyun 			goto exit;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 		*coeff_ram_synced = true;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	ret = 0;
456*4882a593Smuzhiyun exit:
457*4882a593Smuzhiyun 	mutex_unlock(&tscs454->pll2.lock);
458*4882a593Smuzhiyun 	mutex_unlock(&tscs454->pll1.lock);
459*4882a593Smuzhiyun 	mutex_unlock(coeff_ram_lock);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return ret;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
coeff_ram_sync(struct snd_soc_component * component,struct tscs454 * tscs454)464*4882a593Smuzhiyun static inline int coeff_ram_sync(struct snd_soc_component *component,
465*4882a593Smuzhiyun 		struct tscs454 *tscs454)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	int ret;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	mutex_lock(&tscs454->dac_ram.lock);
470*4882a593Smuzhiyun 	if (!tscs454->dac_ram.synced) {
471*4882a593Smuzhiyun 		ret = write_coeff_ram(component, tscs454->dac_ram.cache,
472*4882a593Smuzhiyun 				R_DACCRS, R_DACCRADD, R_DACCRWDL,
473*4882a593Smuzhiyun 				0x00, COEFF_RAM_COEFF_COUNT);
474*4882a593Smuzhiyun 		if (ret < 0) {
475*4882a593Smuzhiyun 			mutex_unlock(&tscs454->dac_ram.lock);
476*4882a593Smuzhiyun 			return ret;
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	mutex_unlock(&tscs454->dac_ram.lock);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	mutex_lock(&tscs454->spk_ram.lock);
482*4882a593Smuzhiyun 	if (!tscs454->spk_ram.synced) {
483*4882a593Smuzhiyun 		ret = write_coeff_ram(component, tscs454->spk_ram.cache,
484*4882a593Smuzhiyun 				R_SPKCRS, R_SPKCRADD, R_SPKCRWDL,
485*4882a593Smuzhiyun 				0x00, COEFF_RAM_COEFF_COUNT);
486*4882a593Smuzhiyun 		if (ret < 0) {
487*4882a593Smuzhiyun 			mutex_unlock(&tscs454->spk_ram.lock);
488*4882a593Smuzhiyun 			return ret;
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 	mutex_unlock(&tscs454->spk_ram.lock);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	mutex_lock(&tscs454->sub_ram.lock);
494*4882a593Smuzhiyun 	if (!tscs454->sub_ram.synced) {
495*4882a593Smuzhiyun 		ret = write_coeff_ram(component, tscs454->sub_ram.cache,
496*4882a593Smuzhiyun 				R_SUBCRS, R_SUBCRADD, R_SUBCRWDL,
497*4882a593Smuzhiyun 				0x00, COEFF_RAM_COEFF_COUNT);
498*4882a593Smuzhiyun 		if (ret < 0) {
499*4882a593Smuzhiyun 			mutex_unlock(&tscs454->sub_ram.lock);
500*4882a593Smuzhiyun 			return ret;
501*4882a593Smuzhiyun 		}
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 	mutex_unlock(&tscs454->sub_ram.lock);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	return 0;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define PLL_REG_SETTINGS_COUNT 11
509*4882a593Smuzhiyun struct pll_ctl {
510*4882a593Smuzhiyun 	int freq_in;
511*4882a593Smuzhiyun 	struct reg_setting settings[PLL_REG_SETTINGS_COUNT];
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define PLL_CTL(f, t, c1, r1, o1, f1l, f1h, c2, r2, o2, f2l, f2h)	\
515*4882a593Smuzhiyun 	{								\
516*4882a593Smuzhiyun 		.freq_in = f,						\
517*4882a593Smuzhiyun 		.settings = {						\
518*4882a593Smuzhiyun 			{R_PLL1CTL,	c1},				\
519*4882a593Smuzhiyun 			{R_PLL1RDIV,	r1},				\
520*4882a593Smuzhiyun 			{R_PLL1ODIV,	o1},				\
521*4882a593Smuzhiyun 			{R_PLL1FDIVL,	f1l},				\
522*4882a593Smuzhiyun 			{R_PLL1FDIVH,	f1h},				\
523*4882a593Smuzhiyun 			{R_PLL2CTL,	c2},				\
524*4882a593Smuzhiyun 			{R_PLL2RDIV,	r2},				\
525*4882a593Smuzhiyun 			{R_PLL2ODIV,	o2},				\
526*4882a593Smuzhiyun 			{R_PLL2FDIVL,	f2l},				\
527*4882a593Smuzhiyun 			{R_PLL2FDIVH,	f2h},				\
528*4882a593Smuzhiyun 			{R_TIMEBASE,	t},				\
529*4882a593Smuzhiyun 		},							\
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun static const struct pll_ctl pll_ctls[] = {
533*4882a593Smuzhiyun 	PLL_CTL(1411200, 0x05,
534*4882a593Smuzhiyun 		0xB9, 0x07, 0x02, 0xC3, 0x04,
535*4882a593Smuzhiyun 		0x5A, 0x02, 0x03, 0xE0, 0x01),
536*4882a593Smuzhiyun 	PLL_CTL(1536000, 0x05,
537*4882a593Smuzhiyun 		0x5A, 0x02, 0x03, 0xE0, 0x01,
538*4882a593Smuzhiyun 		0x5A, 0x02, 0x03, 0xB9, 0x01),
539*4882a593Smuzhiyun 	PLL_CTL(2822400, 0x0A,
540*4882a593Smuzhiyun 		0x63, 0x07, 0x04, 0xC3, 0x04,
541*4882a593Smuzhiyun 		0x62, 0x07, 0x03, 0x48, 0x03),
542*4882a593Smuzhiyun 	PLL_CTL(3072000, 0x0B,
543*4882a593Smuzhiyun 		0x62, 0x07, 0x03, 0x48, 0x03,
544*4882a593Smuzhiyun 		0x5A, 0x04, 0x03, 0xB9, 0x01),
545*4882a593Smuzhiyun 	PLL_CTL(5644800, 0x15,
546*4882a593Smuzhiyun 		0x63, 0x0E, 0x04, 0xC3, 0x04,
547*4882a593Smuzhiyun 		0x5A, 0x08, 0x03, 0xE0, 0x01),
548*4882a593Smuzhiyun 	PLL_CTL(6144000, 0x17,
549*4882a593Smuzhiyun 		0x5A, 0x08, 0x03, 0xE0, 0x01,
550*4882a593Smuzhiyun 		0x5A, 0x08, 0x03, 0xB9, 0x01),
551*4882a593Smuzhiyun 	PLL_CTL(12000000, 0x2E,
552*4882a593Smuzhiyun 		0x5B, 0x19, 0x03, 0x00, 0x03,
553*4882a593Smuzhiyun 		0x6A, 0x19, 0x05, 0x98, 0x04),
554*4882a593Smuzhiyun 	PLL_CTL(19200000, 0x4A,
555*4882a593Smuzhiyun 		0x53, 0x14, 0x03, 0x80, 0x01,
556*4882a593Smuzhiyun 		0x5A, 0x19, 0x03, 0xB9, 0x01),
557*4882a593Smuzhiyun 	PLL_CTL(22000000, 0x55,
558*4882a593Smuzhiyun 		0x6A, 0x37, 0x05, 0x00, 0x06,
559*4882a593Smuzhiyun 		0x62, 0x26, 0x03, 0x49, 0x02),
560*4882a593Smuzhiyun 	PLL_CTL(22579200, 0x57,
561*4882a593Smuzhiyun 		0x62, 0x31, 0x03, 0x20, 0x03,
562*4882a593Smuzhiyun 		0x53, 0x1D, 0x03, 0xB3, 0x01),
563*4882a593Smuzhiyun 	PLL_CTL(24000000, 0x5D,
564*4882a593Smuzhiyun 		0x53, 0x19, 0x03, 0x80, 0x01,
565*4882a593Smuzhiyun 		0x5B, 0x19, 0x05, 0x4C, 0x02),
566*4882a593Smuzhiyun 	PLL_CTL(24576000, 0x5F,
567*4882a593Smuzhiyun 		0x53, 0x1D, 0x03, 0xB3, 0x01,
568*4882a593Smuzhiyun 		0x62, 0x40, 0x03, 0x72, 0x03),
569*4882a593Smuzhiyun 	PLL_CTL(27000000, 0x68,
570*4882a593Smuzhiyun 		0x62, 0x4B, 0x03, 0x00, 0x04,
571*4882a593Smuzhiyun 		0x6A, 0x7D, 0x03, 0x20, 0x06),
572*4882a593Smuzhiyun 	PLL_CTL(36000000, 0x8C,
573*4882a593Smuzhiyun 		0x5B, 0x4B, 0x03, 0x00, 0x03,
574*4882a593Smuzhiyun 		0x6A, 0x7D, 0x03, 0x98, 0x04),
575*4882a593Smuzhiyun 	PLL_CTL(11289600, 0x2B,
576*4882a593Smuzhiyun 		0x6A, 0x31, 0x03, 0x40, 0x06,
577*4882a593Smuzhiyun 		0x5A, 0x12, 0x03, 0x1C, 0x02),
578*4882a593Smuzhiyun 	PLL_CTL(26000000, 0x65,
579*4882a593Smuzhiyun 		0x63, 0x41, 0x05, 0x00, 0x06,
580*4882a593Smuzhiyun 		0x5A, 0x26, 0x03, 0xEF, 0x01),
581*4882a593Smuzhiyun 	PLL_CTL(12288000, 0x2F,
582*4882a593Smuzhiyun 		0x5A, 0x12, 0x03, 0x1C, 0x02,
583*4882a593Smuzhiyun 		0x62, 0x20, 0x03, 0x72, 0x03),
584*4882a593Smuzhiyun 	PLL_CTL(40000000, 0x9B,
585*4882a593Smuzhiyun 		0xA2, 0x7D, 0x03, 0x80, 0x04,
586*4882a593Smuzhiyun 		0x63, 0x7D, 0x05, 0xE4, 0x06),
587*4882a593Smuzhiyun 	PLL_CTL(512000, 0x01,
588*4882a593Smuzhiyun 		0x62, 0x01, 0x03, 0xD0, 0x02,
589*4882a593Smuzhiyun 		0x5B, 0x01, 0x04, 0x72, 0x03),
590*4882a593Smuzhiyun 	PLL_CTL(705600, 0x02,
591*4882a593Smuzhiyun 		0x62, 0x02, 0x03, 0x15, 0x04,
592*4882a593Smuzhiyun 		0x62, 0x01, 0x04, 0x80, 0x02),
593*4882a593Smuzhiyun 	PLL_CTL(1024000, 0x03,
594*4882a593Smuzhiyun 		0x62, 0x02, 0x03, 0xD0, 0x02,
595*4882a593Smuzhiyun 		0x5B, 0x02, 0x04, 0x72, 0x03),
596*4882a593Smuzhiyun 	PLL_CTL(2048000, 0x07,
597*4882a593Smuzhiyun 		0x62, 0x04, 0x03, 0xD0, 0x02,
598*4882a593Smuzhiyun 		0x5B, 0x04, 0x04, 0x72, 0x03),
599*4882a593Smuzhiyun 	PLL_CTL(2400000, 0x08,
600*4882a593Smuzhiyun 		0x62, 0x05, 0x03, 0x00, 0x03,
601*4882a593Smuzhiyun 		0x63, 0x05, 0x05, 0x98, 0x04),
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
get_pll_ctl(unsigned long freq_in)604*4882a593Smuzhiyun static inline const struct pll_ctl *get_pll_ctl(unsigned long freq_in)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int i;
607*4882a593Smuzhiyun 	struct pll_ctl const *pll_ctl = NULL;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pll_ctls); ++i)
610*4882a593Smuzhiyun 		if (pll_ctls[i].freq_in == freq_in) {
611*4882a593Smuzhiyun 			pll_ctl = &pll_ctls[i];
612*4882a593Smuzhiyun 			break;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return pll_ctl;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun enum {
619*4882a593Smuzhiyun 	PLL_INPUT_XTAL = 0,
620*4882a593Smuzhiyun 	PLL_INPUT_MCLK1,
621*4882a593Smuzhiyun 	PLL_INPUT_MCLK2,
622*4882a593Smuzhiyun 	PLL_INPUT_BCLK,
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
set_sysclk(struct snd_soc_component * component)625*4882a593Smuzhiyun static int set_sysclk(struct snd_soc_component *component)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
628*4882a593Smuzhiyun 	struct pll_ctl const *pll_ctl;
629*4882a593Smuzhiyun 	unsigned long freq;
630*4882a593Smuzhiyun 	int i;
631*4882a593Smuzhiyun 	int ret;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (tscs454->sysclk_src_id < PLL_INPUT_BCLK)
634*4882a593Smuzhiyun 		freq = clk_get_rate(tscs454->sysclk);
635*4882a593Smuzhiyun 	else
636*4882a593Smuzhiyun 		freq = tscs454->bclk_freq;
637*4882a593Smuzhiyun 	pll_ctl = get_pll_ctl(freq);
638*4882a593Smuzhiyun 	if (!pll_ctl) {
639*4882a593Smuzhiyun 		ret = -EINVAL;
640*4882a593Smuzhiyun 		dev_err(component->dev,
641*4882a593Smuzhiyun 				"Invalid PLL input %lu (%d)\n", freq, ret);
642*4882a593Smuzhiyun 		return ret;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	for (i = 0; i < PLL_REG_SETTINGS_COUNT; ++i) {
646*4882a593Smuzhiyun 		ret = snd_soc_component_write(component,
647*4882a593Smuzhiyun 				pll_ctl->settings[i].addr,
648*4882a593Smuzhiyun 				pll_ctl->settings[i].val);
649*4882a593Smuzhiyun 		if (ret < 0) {
650*4882a593Smuzhiyun 			dev_err(component->dev,
651*4882a593Smuzhiyun 					"Failed to set pll setting (%d)\n",
652*4882a593Smuzhiyun 					ret);
653*4882a593Smuzhiyun 			return ret;
654*4882a593Smuzhiyun 		}
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
reserve_pll(struct pll * pll)660*4882a593Smuzhiyun static inline void reserve_pll(struct pll *pll)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	mutex_lock(&pll->lock);
663*4882a593Smuzhiyun 	pll->users++;
664*4882a593Smuzhiyun 	mutex_unlock(&pll->lock);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
free_pll(struct pll * pll)667*4882a593Smuzhiyun static inline void free_pll(struct pll *pll)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	mutex_lock(&pll->lock);
670*4882a593Smuzhiyun 	pll->users--;
671*4882a593Smuzhiyun 	mutex_unlock(&pll->lock);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
pll_connected(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)674*4882a593Smuzhiyun static int pll_connected(struct snd_soc_dapm_widget *source,
675*4882a593Smuzhiyun 		struct snd_soc_dapm_widget *sink)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	struct snd_soc_component *component =
678*4882a593Smuzhiyun 		snd_soc_dapm_to_component(source->dapm);
679*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
680*4882a593Smuzhiyun 	int users;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (strstr(source->name, "PLL 1")) {
683*4882a593Smuzhiyun 		mutex_lock(&tscs454->pll1.lock);
684*4882a593Smuzhiyun 		users = tscs454->pll1.users;
685*4882a593Smuzhiyun 		mutex_unlock(&tscs454->pll1.lock);
686*4882a593Smuzhiyun 		dev_dbg(component->dev, "%s(): PLL 1 users = %d\n", __func__,
687*4882a593Smuzhiyun 				users);
688*4882a593Smuzhiyun 	} else {
689*4882a593Smuzhiyun 		mutex_lock(&tscs454->pll2.lock);
690*4882a593Smuzhiyun 		users = tscs454->pll2.users;
691*4882a593Smuzhiyun 		mutex_unlock(&tscs454->pll2.lock);
692*4882a593Smuzhiyun 		dev_dbg(component->dev, "%s(): PLL 2 users = %d\n", __func__,
693*4882a593Smuzhiyun 				users);
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	return users;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun  * PLL must be enabled after power up and must be disabled before power down
701*4882a593Smuzhiyun  * for proper clock switching.
702*4882a593Smuzhiyun  */
pll_power_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)703*4882a593Smuzhiyun static int pll_power_event(struct snd_soc_dapm_widget *w,
704*4882a593Smuzhiyun 		struct snd_kcontrol *kcontrol, int event)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct snd_soc_component *component =
707*4882a593Smuzhiyun 		snd_soc_dapm_to_component(w->dapm);
708*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
709*4882a593Smuzhiyun 	bool enable;
710*4882a593Smuzhiyun 	bool pll1;
711*4882a593Smuzhiyun 	unsigned int msk;
712*4882a593Smuzhiyun 	unsigned int val;
713*4882a593Smuzhiyun 	int ret;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (strstr(w->name, "PLL 1"))
716*4882a593Smuzhiyun 		pll1 = true;
717*4882a593Smuzhiyun 	else
718*4882a593Smuzhiyun 		pll1 = false;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	msk = pll1 ? FM_PLLCTL_PLL1CLKEN : FM_PLLCTL_PLL2CLKEN;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (event == SND_SOC_DAPM_POST_PMU)
723*4882a593Smuzhiyun 		enable = true;
724*4882a593Smuzhiyun 	else
725*4882a593Smuzhiyun 		enable = false;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (enable)
728*4882a593Smuzhiyun 		val = pll1 ? FV_PLL1CLKEN_ENABLE : FV_PLL2CLKEN_ENABLE;
729*4882a593Smuzhiyun 	else
730*4882a593Smuzhiyun 		val = pll1 ? FV_PLL1CLKEN_DISABLE : FV_PLL2CLKEN_DISABLE;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component, R_PLLCTL, msk, val);
733*4882a593Smuzhiyun 	if (ret < 0) {
734*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to %s PLL %d  (%d)\n",
735*4882a593Smuzhiyun 				enable ? "enable" : "disable",
736*4882a593Smuzhiyun 				pll1 ? 1 : 2,
737*4882a593Smuzhiyun 				ret);
738*4882a593Smuzhiyun 		return ret;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	if (enable) {
742*4882a593Smuzhiyun 		msleep(20); // Wait for lock
743*4882a593Smuzhiyun 		ret = coeff_ram_sync(component, tscs454);
744*4882a593Smuzhiyun 		if (ret < 0) {
745*4882a593Smuzhiyun 			dev_err(component->dev,
746*4882a593Smuzhiyun 					"Failed to sync coeff ram (%d)\n", ret);
747*4882a593Smuzhiyun 			return ret;
748*4882a593Smuzhiyun 		}
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
aif_set_master(struct snd_soc_component * component,unsigned int aif_id,bool master)754*4882a593Smuzhiyun static inline int aif_set_master(struct snd_soc_component *component,
755*4882a593Smuzhiyun 		unsigned int aif_id, bool master)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	unsigned int reg;
758*4882a593Smuzhiyun 	unsigned int mask;
759*4882a593Smuzhiyun 	unsigned int val;
760*4882a593Smuzhiyun 	int ret;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	switch (aif_id) {
763*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
764*4882a593Smuzhiyun 		reg = R_I2SP1CTL;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
767*4882a593Smuzhiyun 		reg = R_I2SP2CTL;
768*4882a593Smuzhiyun 		break;
769*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
770*4882a593Smuzhiyun 		reg = R_I2SP3CTL;
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	default:
773*4882a593Smuzhiyun 		ret = -ENODEV;
774*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown DAI %d (%d)\n", aif_id, ret);
775*4882a593Smuzhiyun 		return ret;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 	mask = FM_I2SPCTL_PORTMS;
778*4882a593Smuzhiyun 	val = master ? FV_PORTMS_MASTER : FV_PORTMS_SLAVE;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component, reg, mask, val);
781*4882a593Smuzhiyun 	if (ret < 0) {
782*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set DAI %d to %s (%d)\n",
783*4882a593Smuzhiyun 			aif_id, master ? "master" : "slave", ret);
784*4882a593Smuzhiyun 		return ret;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	return 0;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun static inline
aif_prepare(struct snd_soc_component * component,struct aif * aif)791*4882a593Smuzhiyun int aif_prepare(struct snd_soc_component *component, struct aif *aif)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	int ret;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	ret = aif_set_master(component, aif->id, aif->master);
796*4882a593Smuzhiyun 	if (ret < 0)
797*4882a593Smuzhiyun 		return ret;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return 0;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
aif_free(struct snd_soc_component * component,struct aif * aif,bool playback)802*4882a593Smuzhiyun static inline int aif_free(struct snd_soc_component *component,
803*4882a593Smuzhiyun 		struct aif *aif, bool playback)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	mutex_lock(&tscs454->aifs_status_lock);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	dev_dbg(component->dev, "%s(): aif %d\n", __func__, aif->id);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	set_aif_status_inactive(&tscs454->aifs_status, aif->id, playback);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	dev_dbg(component->dev, "Set aif %d inactive. Streams status is 0x%x\n",
814*4882a593Smuzhiyun 		aif->id, tscs454->aifs_status.streams);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	if (!aif_active(&tscs454->aifs_status, aif->id)) {
817*4882a593Smuzhiyun 		/* Do config in slave mode */
818*4882a593Smuzhiyun 		aif_set_master(component, aif->id, false);
819*4882a593Smuzhiyun 		dev_dbg(component->dev, "Freeing pll %d from aif %d\n",
820*4882a593Smuzhiyun 				aif->pll->id, aif->id);
821*4882a593Smuzhiyun 		free_pll(aif->pll);
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (!aifs_active(&tscs454->aifs_status)) {
825*4882a593Smuzhiyun 		dev_dbg(component->dev, "Freeing pll %d from ir\n",
826*4882a593Smuzhiyun 				tscs454->internal_rate.pll->id);
827*4882a593Smuzhiyun 		free_pll(tscs454->internal_rate.pll);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	mutex_unlock(&tscs454->aifs_status_lock);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun /* R_PLLCTL PG 0 ADDR 0x15 */
836*4882a593Smuzhiyun static char const * const bclk_sel_txt[] = {
837*4882a593Smuzhiyun 		"BCLK 1", "BCLK 2", "BCLK 3"};
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static struct soc_enum const bclk_sel_enum =
840*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_PLLCTL, FB_PLLCTL_BCLKSEL,
841*4882a593Smuzhiyun 				ARRAY_SIZE(bclk_sel_txt), bclk_sel_txt);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun /* R_ISRC PG 0 ADDR 0x16 */
844*4882a593Smuzhiyun static char const * const isrc_br_txt[] = {
845*4882a593Smuzhiyun 		"44.1kHz", "48kHz"};
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static struct soc_enum const isrc_br_enum =
848*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ISRC, FB_ISRC_IBR,
849*4882a593Smuzhiyun 				ARRAY_SIZE(isrc_br_txt), isrc_br_txt);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static char const * const isrc_bm_txt[] = {
852*4882a593Smuzhiyun 		"0.25x", "0.5x", "1.0x", "2.0x"};
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun static struct soc_enum const isrc_bm_enum =
855*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ISRC, FB_ISRC_IBM,
856*4882a593Smuzhiyun 				ARRAY_SIZE(isrc_bm_txt), isrc_bm_txt);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun /* R_SCLKCTL PG 0 ADDR 0x18 */
859*4882a593Smuzhiyun static char const * const modular_rate_txt[] = {
860*4882a593Smuzhiyun 	"Reserved", "Half", "Full", "Auto",};
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun static struct soc_enum const adc_modular_rate_enum =
863*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SCLKCTL, FB_SCLKCTL_ASDM,
864*4882a593Smuzhiyun 			ARRAY_SIZE(modular_rate_txt), modular_rate_txt);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun static struct soc_enum const dac_modular_rate_enum =
867*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SCLKCTL, FB_SCLKCTL_DSDM,
868*4882a593Smuzhiyun 			ARRAY_SIZE(modular_rate_txt), modular_rate_txt);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun /* R_I2SIDCTL PG 0 ADDR 0x38 */
871*4882a593Smuzhiyun static char const * const data_ctrl_txt[] = {
872*4882a593Smuzhiyun 	"L/R", "L/L", "R/R", "R/L"};
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun static struct soc_enum const data_in_ctrl_enums[] = {
875*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SIDCTL, FB_I2SIDCTL_I2SI1DCTL,
876*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
877*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SIDCTL, FB_I2SIDCTL_I2SI2DCTL,
878*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
879*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SIDCTL, FB_I2SIDCTL_I2SI3DCTL,
880*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun /* R_I2SODCTL PG 0 ADDR 0x39 */
884*4882a593Smuzhiyun static struct soc_enum const data_out_ctrl_enums[] = {
885*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SODCTL, FB_I2SODCTL_I2SO1DCTL,
886*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
887*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SODCTL, FB_I2SODCTL_I2SO2DCTL,
888*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
889*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_I2SODCTL, FB_I2SODCTL_I2SO3DCTL,
890*4882a593Smuzhiyun 			ARRAY_SIZE(data_ctrl_txt), data_ctrl_txt),
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* R_AUDIOMUX1 PG 0 ADDR 0x3A */
894*4882a593Smuzhiyun static char const * const asrc_mux_txt[] = {
895*4882a593Smuzhiyun 		"None", "DAI 1", "DAI 2", "DAI 3"};
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun static struct soc_enum const asrc_in_mux_enum =
898*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX1, FB_AUDIOMUX1_ASRCIMUX,
899*4882a593Smuzhiyun 				ARRAY_SIZE(asrc_mux_txt), asrc_mux_txt);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun static char const * const dai_mux_txt[] = {
902*4882a593Smuzhiyun 		"CH 0_1", "CH 2_3", "CH 4_5", "ADC/DMic 1",
903*4882a593Smuzhiyun 		"DMic 2", "ClassD", "DAC", "Sub"};
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun static struct soc_enum const dai2_mux_enum =
906*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX1, FB_AUDIOMUX1_I2S2MUX,
907*4882a593Smuzhiyun 				ARRAY_SIZE(dai_mux_txt), dai_mux_txt);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun static struct snd_kcontrol_new const dai2_mux_dapm_enum =
910*4882a593Smuzhiyun 		SOC_DAPM_ENUM("DAI 2 Mux",  dai2_mux_enum);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun static struct soc_enum const dai1_mux_enum =
913*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX1, FB_AUDIOMUX1_I2S1MUX,
914*4882a593Smuzhiyun 				ARRAY_SIZE(dai_mux_txt), dai_mux_txt);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun static struct snd_kcontrol_new const dai1_mux_dapm_enum =
917*4882a593Smuzhiyun 		SOC_DAPM_ENUM("DAI 1 Mux", dai1_mux_enum);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /* R_AUDIOMUX2 PG 0 ADDR 0x3B */
920*4882a593Smuzhiyun static struct soc_enum const asrc_out_mux_enum =
921*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX2, FB_AUDIOMUX2_ASRCOMUX,
922*4882a593Smuzhiyun 				ARRAY_SIZE(asrc_mux_txt), asrc_mux_txt);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun static struct soc_enum const dac_mux_enum =
925*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX2, FB_AUDIOMUX2_DACMUX,
926*4882a593Smuzhiyun 				ARRAY_SIZE(dai_mux_txt), dai_mux_txt);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun static struct snd_kcontrol_new const dac_mux_dapm_enum =
929*4882a593Smuzhiyun 		SOC_DAPM_ENUM("DAC Mux", dac_mux_enum);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun static struct soc_enum const dai3_mux_enum =
932*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX2, FB_AUDIOMUX2_I2S3MUX,
933*4882a593Smuzhiyun 				ARRAY_SIZE(dai_mux_txt), dai_mux_txt);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun static struct snd_kcontrol_new const dai3_mux_dapm_enum =
936*4882a593Smuzhiyun 		SOC_DAPM_ENUM("DAI 3 Mux", dai3_mux_enum);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun /* R_AUDIOMUX3 PG 0 ADDR 0x3C */
939*4882a593Smuzhiyun static char const * const sub_mux_txt[] = {
940*4882a593Smuzhiyun 		"CH 0", "CH 1", "CH 0 + 1",
941*4882a593Smuzhiyun 		"CH 2", "CH 3", "CH 2 + 3",
942*4882a593Smuzhiyun 		"CH 4", "CH 5", "CH 4 + 5",
943*4882a593Smuzhiyun 		"ADC/DMic 1 Left", "ADC/DMic 1 Right",
944*4882a593Smuzhiyun 		"ADC/DMic 1 Left Plus Right",
945*4882a593Smuzhiyun 		"DMic 2 Left", "DMic 2 Right", "DMic 2 Left Plus Right",
946*4882a593Smuzhiyun 		"ClassD Left", "ClassD Right", "ClassD Left Plus Right"};
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun static struct soc_enum const sub_mux_enum =
949*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX3, FB_AUDIOMUX3_SUBMUX,
950*4882a593Smuzhiyun 				ARRAY_SIZE(sub_mux_txt), sub_mux_txt);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun static struct snd_kcontrol_new const sub_mux_dapm_enum =
953*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Sub Mux", sub_mux_enum);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static struct soc_enum const classd_mux_enum =
956*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_AUDIOMUX3, FB_AUDIOMUX3_CLSSDMUX,
957*4882a593Smuzhiyun 				ARRAY_SIZE(dai_mux_txt), dai_mux_txt);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun static struct snd_kcontrol_new const classd_mux_dapm_enum =
960*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ClassD Mux", classd_mux_enum);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /* R_HSDCTL1 PG 1 ADDR 0x01 */
963*4882a593Smuzhiyun static char const * const jack_type_txt[] = {
964*4882a593Smuzhiyun 		"3 Terminal", "4 Terminal"};
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun static struct soc_enum const hp_jack_type_enum =
967*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_HSDCTL1, FB_HSDCTL1_HPJKTYPE,
968*4882a593Smuzhiyun 				ARRAY_SIZE(jack_type_txt), jack_type_txt);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun static char const * const hs_det_pol_txt[] = {
971*4882a593Smuzhiyun 		"Rising", "Falling"};
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun static struct soc_enum const hs_det_pol_enum =
974*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_HSDCTL1, FB_HSDCTL1_HSDETPOL,
975*4882a593Smuzhiyun 				ARRAY_SIZE(hs_det_pol_txt), hs_det_pol_txt);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun /* R_HSDCTL1 PG 1 ADDR 0x02 */
978*4882a593Smuzhiyun static char const * const hs_mic_bias_force_txt[] = {
979*4882a593Smuzhiyun 		"Off", "Ring", "Sleeve"};
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun static struct soc_enum const hs_mic_bias_force_enum =
982*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_HSDCTL2, FB_HSDCTL2_FMICBIAS1,
983*4882a593Smuzhiyun 				ARRAY_SIZE(hs_mic_bias_force_txt),
984*4882a593Smuzhiyun 				hs_mic_bias_force_txt);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static char const * const plug_type_txt[] = {
987*4882a593Smuzhiyun 		"OMTP", "CTIA", "Reserved", "Headphone"};
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun static struct soc_enum const plug_type_force_enum =
990*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_HSDCTL2, FB_HSDCTL2_FPLUGTYPE,
991*4882a593Smuzhiyun 		ARRAY_SIZE(plug_type_txt), plug_type_txt);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun /* R_CH0AIC PG 1 ADDR 0x06 */
995*4882a593Smuzhiyun static char const * const in_bst_mux_txt[] = {
996*4882a593Smuzhiyun 		"Input 1", "Input 2", "Input 3", "D2S"};
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static struct soc_enum const in_bst_mux_ch0_enum =
999*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH0AIC, FB_CH0AIC_INSELL,
1000*4882a593Smuzhiyun 				ARRAY_SIZE(in_bst_mux_txt),
1001*4882a593Smuzhiyun 				in_bst_mux_txt);
1002*4882a593Smuzhiyun static struct snd_kcontrol_new const in_bst_mux_ch0_dapm_enum =
1003*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Input Boost Channel 0 Enum",
1004*4882a593Smuzhiyun 				in_bst_mux_ch0_enum);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(in_bst_vol_tlv_arr, 0, 1000, 0);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static char const * const adc_mux_txt[] = {
1009*4882a593Smuzhiyun 		"Input 1 Boost Bypass", "Input 2 Boost Bypass",
1010*4882a593Smuzhiyun 		"Input 3 Boost Bypass", "Input Boost"};
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun static struct soc_enum const adc_mux_ch0_enum =
1013*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH0AIC, FB_CH0AIC_LADCIN,
1014*4882a593Smuzhiyun 				ARRAY_SIZE(adc_mux_txt), adc_mux_txt);
1015*4882a593Smuzhiyun static struct snd_kcontrol_new const adc_mux_ch0_dapm_enum =
1016*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ADC Channel 0 Enum", adc_mux_ch0_enum);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static char const * const in_proc_mux_txt[] = {
1019*4882a593Smuzhiyun 		"ADC", "DMic"};
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static struct soc_enum const in_proc_ch0_enum =
1022*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH0AIC, FB_CH0AIC_IPCH0S,
1023*4882a593Smuzhiyun 				ARRAY_SIZE(in_proc_mux_txt), in_proc_mux_txt);
1024*4882a593Smuzhiyun static struct snd_kcontrol_new const in_proc_mux_ch0_dapm_enum =
1025*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Input Processor Channel 0 Enum",
1026*4882a593Smuzhiyun 				in_proc_ch0_enum);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun /* R_CH1AIC PG 1 ADDR 0x07 */
1029*4882a593Smuzhiyun static struct soc_enum const in_bst_mux_ch1_enum =
1030*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH1AIC, FB_CH1AIC_INSELR,
1031*4882a593Smuzhiyun 				ARRAY_SIZE(in_bst_mux_txt),
1032*4882a593Smuzhiyun 				in_bst_mux_txt);
1033*4882a593Smuzhiyun static struct snd_kcontrol_new const in_bst_mux_ch1_dapm_enum =
1034*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Input Boost Channel 1 Enum",
1035*4882a593Smuzhiyun 				in_bst_mux_ch1_enum);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun static struct soc_enum const adc_mux_ch1_enum =
1038*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH1AIC, FB_CH1AIC_RADCIN,
1039*4882a593Smuzhiyun 				ARRAY_SIZE(adc_mux_txt), adc_mux_txt);
1040*4882a593Smuzhiyun static struct snd_kcontrol_new const adc_mux_ch1_dapm_enum =
1041*4882a593Smuzhiyun 		SOC_DAPM_ENUM("ADC Channel 1 Enum", adc_mux_ch1_enum);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun static struct soc_enum const in_proc_ch1_enum =
1044*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_CH1AIC, FB_CH1AIC_IPCH1S,
1045*4882a593Smuzhiyun 				ARRAY_SIZE(in_proc_mux_txt), in_proc_mux_txt);
1046*4882a593Smuzhiyun static struct snd_kcontrol_new const in_proc_mux_ch1_dapm_enum =
1047*4882a593Smuzhiyun 		SOC_DAPM_ENUM("Input Processor Channel 1 Enum",
1048*4882a593Smuzhiyun 				in_proc_ch1_enum);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun /* R_ICTL0 PG 1 ADDR 0x0A */
1051*4882a593Smuzhiyun static char const * const pol_txt[] = {
1052*4882a593Smuzhiyun 		"Normal", "Invert"};
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static struct soc_enum const in_pol_ch1_enum =
1055*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL0, FB_ICTL0_IN0POL,
1056*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun static struct soc_enum const in_pol_ch0_enum =
1059*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL0, FB_ICTL0_IN1POL,
1060*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static char const * const in_proc_ch_sel_txt[] = {
1063*4882a593Smuzhiyun 		"Normal", "Mono Mix to Channel 0",
1064*4882a593Smuzhiyun 		"Mono Mix to Channel 1", "Add"};
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static struct soc_enum const in_proc_ch01_sel_enum =
1067*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL0, FB_ICTL0_INPCH10SEL,
1068*4882a593Smuzhiyun 				ARRAY_SIZE(in_proc_ch_sel_txt),
1069*4882a593Smuzhiyun 				in_proc_ch_sel_txt);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun /* R_ICTL1 PG 1 ADDR 0x0B */
1072*4882a593Smuzhiyun static struct soc_enum const in_pol_ch3_enum =
1073*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL1, FB_ICTL1_IN2POL,
1074*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static struct soc_enum const in_pol_ch2_enum =
1077*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL1, FB_ICTL1_IN3POL,
1078*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun static struct soc_enum const in_proc_ch23_sel_enum =
1081*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ICTL1, FB_ICTL1_INPCH32SEL,
1082*4882a593Smuzhiyun 				ARRAY_SIZE(in_proc_ch_sel_txt),
1083*4882a593Smuzhiyun 				in_proc_ch_sel_txt);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /* R_MICBIAS PG 1 ADDR 0x0C */
1086*4882a593Smuzhiyun static char const * const mic_bias_txt[] = {
1087*4882a593Smuzhiyun 		"2.5V", "2.1V", "1.8V", "Vdd"};
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun static struct soc_enum const mic_bias_2_enum =
1090*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_MICBIAS, FB_MICBIAS_MICBOV2,
1091*4882a593Smuzhiyun 				ARRAY_SIZE(mic_bias_txt), mic_bias_txt);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static struct soc_enum const mic_bias_1_enum =
1094*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_MICBIAS, FB_MICBIAS_MICBOV1,
1095*4882a593Smuzhiyun 				ARRAY_SIZE(mic_bias_txt), mic_bias_txt);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun /* R_PGACTL0 PG 1 ADDR 0x0D */
1098*4882a593Smuzhiyun /* R_PGACTL1 PG 1 ADDR 0x0E */
1099*4882a593Smuzhiyun /* R_PGACTL2 PG 1 ADDR 0x0F */
1100*4882a593Smuzhiyun /* R_PGACTL3 PG 1 ADDR 0x10 */
1101*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(in_pga_vol_tlv_arr, -1725, 75, 0);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun /* R_ICH0VOL PG1 ADDR 0x12 */
1104*4882a593Smuzhiyun /* R_ICH1VOL PG1 ADDR 0x13 */
1105*4882a593Smuzhiyun /* R_ICH2VOL PG1 ADDR 0x14 */
1106*4882a593Smuzhiyun /* R_ICH3VOL PG1 ADDR 0x15 */
1107*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(in_vol_tlv_arr, -7125, 2400);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun /* R_ASRCILVOL PG1 ADDR 0x16 */
1110*4882a593Smuzhiyun /* R_ASRCIRVOL PG1 ADDR 0x17 */
1111*4882a593Smuzhiyun /* R_ASRCOLVOL PG1 ADDR 0x18 */
1112*4882a593Smuzhiyun /* R_ASRCORVOL PG1 ADDR 0x19 */
1113*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(asrc_vol_tlv_arr, -9562, 600);
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun /* R_ALCCTL0 PG1 ADDR 0x1D */
1116*4882a593Smuzhiyun static char const * const alc_mode_txt[] = {
1117*4882a593Smuzhiyun 		"ALC", "Limiter"};
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun static struct soc_enum const alc_mode_enum =
1120*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ALCCTL0, FB_ALCCTL0_ALCMODE,
1121*4882a593Smuzhiyun 				ARRAY_SIZE(alc_mode_txt), alc_mode_txt);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static char const * const alc_ref_text[] = {
1124*4882a593Smuzhiyun 		"Channel 0", "Channel 1", "Channel 2", "Channel 3", "Peak"};
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static struct soc_enum const alc_ref_enum =
1127*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_ALCCTL0, FB_ALCCTL0_ALCREF,
1128*4882a593Smuzhiyun 				ARRAY_SIZE(alc_ref_text), alc_ref_text);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun /* R_ALCCTL1 PG 1 ADDR 0x1E */
1131*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(alc_max_gain_tlv_arr, -1200, 600, 0);
1132*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(alc_target_tlv_arr, -2850, 150, 0);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun /* R_ALCCTL2 PG 1 ADDR 0x1F */
1135*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(alc_min_gain_tlv_arr, -1725, 600, 0);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun /* R_NGATE PG 1 ADDR 0x21 */
1138*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(ngth_tlv_arr, -7650, 150, 0);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static char const * const ngate_type_txt[] = {
1141*4882a593Smuzhiyun 		"PGA Constant", "ADC Mute"};
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun static struct soc_enum const ngate_type_enum =
1144*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_NGATE, FB_NGATE_NGG,
1145*4882a593Smuzhiyun 				ARRAY_SIZE(ngate_type_txt), ngate_type_txt);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun /* R_DMICCTL PG 1 ADDR 0x22 */
1148*4882a593Smuzhiyun static char const * const dmic_mono_sel_txt[] = {
1149*4882a593Smuzhiyun 		"Stereo", "Mono"};
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static struct soc_enum const dmic_mono_sel_enum =
1152*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DMICCTL, FB_DMICCTL_DMONO,
1153*4882a593Smuzhiyun 			ARRAY_SIZE(dmic_mono_sel_txt), dmic_mono_sel_txt);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun /* R_DACCTL PG 2 ADDR 0x01 */
1156*4882a593Smuzhiyun static struct soc_enum const dac_pol_r_enum =
1157*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCTL, FB_DACCTL_DACPOLR,
1158*4882a593Smuzhiyun 			ARRAY_SIZE(pol_txt), pol_txt);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun static struct soc_enum const dac_pol_l_enum =
1161*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCTL, FB_DACCTL_DACPOLL,
1162*4882a593Smuzhiyun 			ARRAY_SIZE(pol_txt), pol_txt);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static char const * const dac_dith_txt[] = {
1165*4882a593Smuzhiyun 		"Half", "Full", "Disabled", "Static"};
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static struct soc_enum const dac_dith_enum =
1168*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCTL, FB_DACCTL_DACDITH,
1169*4882a593Smuzhiyun 			ARRAY_SIZE(dac_dith_txt), dac_dith_txt);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun /* R_SPKCTL PG 2 ADDR 0x02 */
1172*4882a593Smuzhiyun static struct soc_enum const spk_pol_r_enum =
1173*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKCTL, FB_SPKCTL_SPKPOLR,
1174*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun static struct soc_enum const spk_pol_l_enum =
1177*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKCTL, FB_SPKCTL_SPKPOLL,
1178*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /* R_SUBCTL PG 2 ADDR 0x03 */
1181*4882a593Smuzhiyun static struct soc_enum const sub_pol_enum =
1182*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBCTL, FB_SUBCTL_SUBPOL,
1183*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun /* R_MVOLL PG 2 ADDR 0x08 */
1186*4882a593Smuzhiyun /* R_MVOLR PG 2 ADDR 0x09 */
1187*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(mvol_tlv_arr, -9562, 0);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun /* R_HPVOLL PG 2 ADDR 0x0A */
1190*4882a593Smuzhiyun /* R_HPVOLR PG 2 ADDR 0x0B */
1191*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(hp_vol_tlv_arr, -8850, 75, 0);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun /* R_SPKVOLL PG 2 ADDR 0x0C */
1194*4882a593Smuzhiyun /* R_SPKVOLR PG 2 ADDR 0x0D */
1195*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(spk_vol_tlv_arr, -7725, 75, 0);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun /* R_SPKEQFILT PG 3 ADDR 0x01 */
1198*4882a593Smuzhiyun static char const * const eq_txt[] = {
1199*4882a593Smuzhiyun 	"Pre Scale",
1200*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0",
1201*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0 - 1",
1202*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0 - 2",
1203*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0 - 3",
1204*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0 - 4",
1205*4882a593Smuzhiyun 	"Pre Scale + EQ Band 0 - 5",
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun static struct soc_enum const spk_eq_enums[] = {
1209*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SPKEQFILT, FB_SPKEQFILT_EQ2BE,
1210*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1211*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SPKEQFILT, FB_SPKEQFILT_EQ1BE,
1212*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun /* R_SPKMBCCTL PG 3 ADDR 0x0B */
1216*4882a593Smuzhiyun static char const * const lvl_mode_txt[] = {
1217*4882a593Smuzhiyun 		"Average", "Peak"};
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun static struct soc_enum const spk_mbc3_lvl_det_mode_enum =
1220*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_LVLMODE3,
1221*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static char const * const win_sel_txt[] = {
1224*4882a593Smuzhiyun 		"512", "64"};
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun static struct soc_enum const spk_mbc3_win_sel_enum =
1227*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_WINSEL3,
1228*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun static struct soc_enum const spk_mbc2_lvl_det_mode_enum =
1231*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_LVLMODE2,
1232*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun static struct soc_enum const spk_mbc2_win_sel_enum =
1235*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_WINSEL2,
1236*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct soc_enum const spk_mbc1_lvl_det_mode_enum =
1239*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_LVLMODE1,
1240*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun static struct soc_enum const spk_mbc1_win_sel_enum =
1243*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCCTL, FB_SPKMBCCTL_WINSEL1,
1244*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun /* R_SPKMBCMUG1 PG 3 ADDR 0x0C */
1247*4882a593Smuzhiyun static struct soc_enum const spk_mbc1_phase_pol_enum =
1248*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCMUG1, FB_SPKMBCMUG_PHASE,
1249*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(mbc_mug_tlv_arr, -4650, 0);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun /* R_SPKMBCTHR1 PG 3 ADDR 0x0D */
1254*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(thr_tlv_arr, -9562, 0);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun /* R_SPKMBCRAT1 PG 3 ADDR 0x0E */
1257*4882a593Smuzhiyun static char const * const comp_rat_txt[] = {
1258*4882a593Smuzhiyun 		"Reserved", "1.5:1", "2:1", "3:1", "4:1", "5:1", "6:1",
1259*4882a593Smuzhiyun 		"7:1", "8:1", "9:1", "10:1", "11:1", "12:1", "13:1", "14:1",
1260*4882a593Smuzhiyun 		"15:1", "16:1", "17:1", "18:1", "19:1", "20:1"};
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static struct soc_enum const spk_mbc1_comp_rat_enum =
1263*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCRAT1, FB_SPKMBCRAT_RATIO,
1264*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun /* R_SPKMBCMUG2 PG 3 ADDR 0x13 */
1267*4882a593Smuzhiyun static struct soc_enum const spk_mbc2_phase_pol_enum =
1268*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCMUG2, FB_SPKMBCMUG_PHASE,
1269*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun /* R_SPKMBCRAT2 PG 3 ADDR 0x15 */
1272*4882a593Smuzhiyun static struct soc_enum const spk_mbc2_comp_rat_enum =
1273*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCRAT2, FB_SPKMBCRAT_RATIO,
1274*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun /* R_SPKMBCMUG3 PG 3 ADDR 0x1A */
1277*4882a593Smuzhiyun static struct soc_enum const spk_mbc3_phase_pol_enum =
1278*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCMUG3, FB_SPKMBCMUG_PHASE,
1279*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun /* R_SPKMBCRAT3 PG 3 ADDR 0x1C */
1282*4882a593Smuzhiyun static struct soc_enum const spk_mbc3_comp_rat_enum =
1283*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKMBCRAT3, FB_SPKMBCRAT_RATIO,
1284*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun /* R_SPKCLECTL PG 3 ADDR 0x21 */
1287*4882a593Smuzhiyun static struct soc_enum const spk_cle_lvl_mode_enum =
1288*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKCLECTL, FB_SPKCLECTL_LVLMODE,
1289*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun static struct soc_enum const spk_cle_win_sel_enum =
1292*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKCLECTL, FB_SPKCLECTL_WINSEL,
1293*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun /* R_SPKCLEMUG PG 3 ADDR 0x22 */
1296*4882a593Smuzhiyun static DECLARE_TLV_DB_MINMAX(cle_mug_tlv_arr, 0, 4650);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun /* R_SPKCOMPRAT PG 3 ADDR 0x24 */
1299*4882a593Smuzhiyun static struct soc_enum const spk_comp_rat_enum =
1300*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKCOMPRAT, FB_SPKCOMPRAT_RATIO,
1301*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* R_SPKEXPTHR PG 3 ADDR 0x2F */
1304*4882a593Smuzhiyun static char const * const exp_rat_txt[] = {
1305*4882a593Smuzhiyun 		"Reserved", "Reserved", "1:2", "1:3",
1306*4882a593Smuzhiyun 		"1:4", "1:5", "1:6", "1:7"};
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun static struct soc_enum const spk_exp_rat_enum =
1309*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SPKEXPRAT, FB_SPKEXPRAT_RATIO,
1310*4882a593Smuzhiyun 				ARRAY_SIZE(exp_rat_txt), exp_rat_txt);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun /* R_DACEQFILT PG 4 ADDR 0x01 */
1313*4882a593Smuzhiyun static struct soc_enum const dac_eq_enums[] = {
1314*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_DACEQFILT, FB_DACEQFILT_EQ2BE,
1315*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1316*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_DACEQFILT, FB_DACEQFILT_EQ1BE,
1317*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun /* R_DACMBCCTL PG 4 ADDR 0x0B */
1321*4882a593Smuzhiyun static struct soc_enum const dac_mbc3_lvl_det_mode_enum =
1322*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_LVLMODE3,
1323*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun static struct soc_enum const dac_mbc3_win_sel_enum =
1326*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_WINSEL3,
1327*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun static struct soc_enum const dac_mbc2_lvl_det_mode_enum =
1330*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_LVLMODE2,
1331*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun static struct soc_enum const dac_mbc2_win_sel_enum =
1334*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_WINSEL2,
1335*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static struct soc_enum const dac_mbc1_lvl_det_mode_enum =
1338*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_LVLMODE1,
1339*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun static struct soc_enum const dac_mbc1_win_sel_enum =
1342*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCCTL, FB_DACMBCCTL_WINSEL1,
1343*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun /* R_DACMBCMUG1 PG 4 ADDR 0x0C */
1346*4882a593Smuzhiyun static struct soc_enum const dac_mbc1_phase_pol_enum =
1347*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCMUG1, FB_DACMBCMUG_PHASE,
1348*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun /* R_DACMBCRAT1 PG 4 ADDR 0x0E */
1351*4882a593Smuzhiyun static struct soc_enum const dac_mbc1_comp_rat_enum =
1352*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCRAT1, FB_DACMBCRAT_RATIO,
1353*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun /* R_DACMBCMUG2 PG 4 ADDR 0x13 */
1356*4882a593Smuzhiyun static struct soc_enum const dac_mbc2_phase_pol_enum =
1357*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCMUG2, FB_DACMBCMUG_PHASE,
1358*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun /* R_DACMBCRAT2 PG 4 ADDR 0x15 */
1361*4882a593Smuzhiyun static struct soc_enum const dac_mbc2_comp_rat_enum =
1362*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCRAT2, FB_DACMBCRAT_RATIO,
1363*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun /* R_DACMBCMUG3 PG 4 ADDR 0x1A */
1366*4882a593Smuzhiyun static struct soc_enum const dac_mbc3_phase_pol_enum =
1367*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCMUG3, FB_DACMBCMUG_PHASE,
1368*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun /* R_DACMBCRAT3 PG 4 ADDR 0x1C */
1371*4882a593Smuzhiyun static struct soc_enum const dac_mbc3_comp_rat_enum =
1372*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACMBCRAT3, FB_DACMBCRAT_RATIO,
1373*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun /* R_DACCLECTL PG 4 ADDR 0x21 */
1376*4882a593Smuzhiyun static struct soc_enum const dac_cle_lvl_mode_enum =
1377*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCLECTL, FB_DACCLECTL_LVLMODE,
1378*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun static struct soc_enum const dac_cle_win_sel_enum =
1381*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCLECTL, FB_DACCLECTL_WINSEL,
1382*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun /* R_DACCOMPRAT PG 4 ADDR 0x24 */
1385*4882a593Smuzhiyun static struct soc_enum const dac_comp_rat_enum =
1386*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACCOMPRAT, FB_DACCOMPRAT_RATIO,
1387*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun /* R_DACEXPRAT PG 4 ADDR 0x30 */
1390*4882a593Smuzhiyun static struct soc_enum const dac_exp_rat_enum =
1391*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_DACEXPRAT, FB_DACEXPRAT_RATIO,
1392*4882a593Smuzhiyun 				ARRAY_SIZE(exp_rat_txt), exp_rat_txt);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun /* R_SUBEQFILT PG 5 ADDR 0x01 */
1395*4882a593Smuzhiyun static struct soc_enum const sub_eq_enums[] = {
1396*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SUBEQFILT, FB_SUBEQFILT_EQ2BE,
1397*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1398*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(R_SUBEQFILT, FB_SUBEQFILT_EQ1BE,
1399*4882a593Smuzhiyun 		ARRAY_SIZE(eq_txt), eq_txt),
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun /* R_SUBMBCCTL PG 5 ADDR 0x0B */
1403*4882a593Smuzhiyun static struct soc_enum const sub_mbc3_lvl_det_mode_enum =
1404*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_LVLMODE3,
1405*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun static struct soc_enum const sub_mbc3_win_sel_enum =
1408*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_WINSEL3,
1409*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun static struct soc_enum const sub_mbc2_lvl_det_mode_enum =
1412*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_LVLMODE2,
1413*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun static struct soc_enum const sub_mbc2_win_sel_enum =
1416*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_WINSEL2,
1417*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun static struct soc_enum const sub_mbc1_lvl_det_mode_enum =
1420*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_LVLMODE1,
1421*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun static struct soc_enum const sub_mbc1_win_sel_enum =
1424*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCCTL, FB_SUBMBCCTL_WINSEL1,
1425*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun /* R_SUBMBCMUG1 PG 5 ADDR 0x0C */
1428*4882a593Smuzhiyun static struct soc_enum const sub_mbc1_phase_pol_enum =
1429*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCMUG1, FB_SUBMBCMUG_PHASE,
1430*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun /* R_SUBMBCRAT1 PG 5 ADDR 0x0E */
1433*4882a593Smuzhiyun static struct soc_enum const sub_mbc1_comp_rat_enum =
1434*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCRAT1, FB_SUBMBCRAT_RATIO,
1435*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun /* R_SUBMBCMUG2 PG 5 ADDR 0x13 */
1438*4882a593Smuzhiyun static struct soc_enum const sub_mbc2_phase_pol_enum =
1439*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCMUG2, FB_SUBMBCMUG_PHASE,
1440*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun /* R_SUBMBCRAT2 PG 5 ADDR 0x15 */
1443*4882a593Smuzhiyun static struct soc_enum const sub_mbc2_comp_rat_enum =
1444*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCRAT2, FB_SUBMBCRAT_RATIO,
1445*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun /* R_SUBMBCMUG3 PG 5 ADDR 0x1A */
1448*4882a593Smuzhiyun static struct soc_enum const sub_mbc3_phase_pol_enum =
1449*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCMUG3, FB_SUBMBCMUG_PHASE,
1450*4882a593Smuzhiyun 				ARRAY_SIZE(pol_txt), pol_txt);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun /* R_SUBMBCRAT3 PG 5 ADDR 0x1C */
1453*4882a593Smuzhiyun static struct soc_enum const sub_mbc3_comp_rat_enum =
1454*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBMBCRAT3, FB_SUBMBCRAT_RATIO,
1455*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun /* R_SUBCLECTL PG 5 ADDR 0x21 */
1458*4882a593Smuzhiyun static struct soc_enum const sub_cle_lvl_mode_enum =
1459*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBCLECTL, FB_SUBCLECTL_LVLMODE,
1460*4882a593Smuzhiyun 				ARRAY_SIZE(lvl_mode_txt), lvl_mode_txt);
1461*4882a593Smuzhiyun static struct soc_enum const sub_cle_win_sel_enum =
1462*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBCLECTL, FB_SUBCLECTL_WINSEL,
1463*4882a593Smuzhiyun 				ARRAY_SIZE(win_sel_txt), win_sel_txt);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun /* R_SUBCOMPRAT PG 5 ADDR 0x24 */
1466*4882a593Smuzhiyun static struct soc_enum const sub_comp_rat_enum =
1467*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBCOMPRAT, FB_SUBCOMPRAT_RATIO,
1468*4882a593Smuzhiyun 				ARRAY_SIZE(comp_rat_txt), comp_rat_txt);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun /* R_SUBEXPRAT PG 5 ADDR 0x30 */
1471*4882a593Smuzhiyun static struct soc_enum const sub_exp_rat_enum =
1472*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(R_SUBEXPRAT, FB_SUBEXPRAT_RATIO,
1473*4882a593Smuzhiyun 				ARRAY_SIZE(exp_rat_txt), exp_rat_txt);
1474*4882a593Smuzhiyun 
bytes_info_ext(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * ucontrol)1475*4882a593Smuzhiyun static int bytes_info_ext(struct snd_kcontrol *kcontrol,
1476*4882a593Smuzhiyun 	struct snd_ctl_elem_info *ucontrol)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct coeff_ram_ctl *ctl =
1479*4882a593Smuzhiyun 		(struct coeff_ram_ctl *)kcontrol->private_value;
1480*4882a593Smuzhiyun 	struct soc_bytes_ext *params = &ctl->bytes_ext;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
1483*4882a593Smuzhiyun 	ucontrol->count = params->max;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	return 0;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun /* CH 0_1 Input Mux */
1489*4882a593Smuzhiyun static char const * const ch_0_1_mux_txt[] = {"DAI 1", "TDM 0_1"};
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun static struct soc_enum const ch_0_1_mux_enum =
1492*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
1493*4882a593Smuzhiyun 				ARRAY_SIZE(ch_0_1_mux_txt), ch_0_1_mux_txt);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun static struct snd_kcontrol_new const ch_0_1_mux_dapm_enum =
1496*4882a593Smuzhiyun 		SOC_DAPM_ENUM("CH 0_1 Input Mux", ch_0_1_mux_enum);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun /* CH 2_3 Input Mux */
1499*4882a593Smuzhiyun static char const * const ch_2_3_mux_txt[] = {"DAI 2", "TDM 2_3"};
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun static struct soc_enum const ch_2_3_mux_enum =
1502*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
1503*4882a593Smuzhiyun 				ARRAY_SIZE(ch_2_3_mux_txt), ch_2_3_mux_txt);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun static struct snd_kcontrol_new const ch_2_3_mux_dapm_enum =
1506*4882a593Smuzhiyun 		SOC_DAPM_ENUM("CH 2_3 Input Mux", ch_2_3_mux_enum);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun /* CH 4_5 Input Mux */
1509*4882a593Smuzhiyun static char const * const ch_4_5_mux_txt[] = {"DAI 3", "TDM 4_5"};
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static struct soc_enum const ch_4_5_mux_enum =
1512*4882a593Smuzhiyun 		SOC_ENUM_SINGLE(SND_SOC_NOPM, 0,
1513*4882a593Smuzhiyun 				ARRAY_SIZE(ch_4_5_mux_txt), ch_4_5_mux_txt);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun static struct snd_kcontrol_new const ch_4_5_mux_dapm_enum =
1516*4882a593Smuzhiyun 		SOC_DAPM_ENUM("CH 4_5 Input Mux", ch_4_5_mux_enum);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun #define COEFF_RAM_CTL(xname, xcount, xaddr) \
1519*4882a593Smuzhiyun {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1520*4882a593Smuzhiyun 	.info = bytes_info_ext, \
1521*4882a593Smuzhiyun 	.get = coeff_ram_get, .put = coeff_ram_put, \
1522*4882a593Smuzhiyun 	.private_value = (unsigned long)&(struct coeff_ram_ctl) { \
1523*4882a593Smuzhiyun 		.addr = xaddr, \
1524*4882a593Smuzhiyun 		.bytes_ext = {.max = xcount, }, \
1525*4882a593Smuzhiyun 	} \
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun static struct snd_kcontrol_new const tscs454_snd_controls[] = {
1529*4882a593Smuzhiyun 	/* R_PLLCTL PG 0 ADDR 0x15 */
1530*4882a593Smuzhiyun 	SOC_ENUM("PLL BCLK Input", bclk_sel_enum),
1531*4882a593Smuzhiyun 	/* R_ISRC PG 0 ADDR 0x16 */
1532*4882a593Smuzhiyun 	SOC_ENUM("Internal Rate", isrc_br_enum),
1533*4882a593Smuzhiyun 	SOC_ENUM("Internal Rate Multiple", isrc_bm_enum),
1534*4882a593Smuzhiyun 	/* R_SCLKCTL PG 0 ADDR 0x18 */
1535*4882a593Smuzhiyun 	SOC_ENUM("ADC Modular Rate", adc_modular_rate_enum),
1536*4882a593Smuzhiyun 	SOC_ENUM("DAC Modular Rate", dac_modular_rate_enum),
1537*4882a593Smuzhiyun 	/* R_ASRC PG 0 ADDR 0x28 */
1538*4882a593Smuzhiyun 	SOC_SINGLE("ASRC Out High Bandwidth Switch",
1539*4882a593Smuzhiyun 			R_ASRC, FB_ASRC_ASRCOBW, 1, 0),
1540*4882a593Smuzhiyun 	SOC_SINGLE("ASRC In High Bandwidth Switch",
1541*4882a593Smuzhiyun 			R_ASRC, FB_ASRC_ASRCIBW, 1, 0),
1542*4882a593Smuzhiyun 	/* R_I2SIDCTL PG 0 ADDR 0x38 */
1543*4882a593Smuzhiyun 	SOC_ENUM("I2S 1 Data In Control", data_in_ctrl_enums[0]),
1544*4882a593Smuzhiyun 	SOC_ENUM("I2S 2 Data In Control", data_in_ctrl_enums[1]),
1545*4882a593Smuzhiyun 	SOC_ENUM("I2S 3 Data In Control", data_in_ctrl_enums[2]),
1546*4882a593Smuzhiyun 	/* R_I2SODCTL PG 0 ADDR 0x39 */
1547*4882a593Smuzhiyun 	SOC_ENUM("I2S 1 Data Out Control", data_out_ctrl_enums[0]),
1548*4882a593Smuzhiyun 	SOC_ENUM("I2S 2 Data Out Control", data_out_ctrl_enums[1]),
1549*4882a593Smuzhiyun 	SOC_ENUM("I2S 3 Data Out Control", data_out_ctrl_enums[2]),
1550*4882a593Smuzhiyun 	/* R_AUDIOMUX1 PG 0 ADDR 0x3A */
1551*4882a593Smuzhiyun 	SOC_ENUM("ASRC In", asrc_in_mux_enum),
1552*4882a593Smuzhiyun 	/* R_AUDIOMUX2 PG 0 ADDR 0x3B */
1553*4882a593Smuzhiyun 	SOC_ENUM("ASRC Out", asrc_out_mux_enum),
1554*4882a593Smuzhiyun 	/* R_HSDCTL1 PG 1 ADDR 0x01 */
1555*4882a593Smuzhiyun 	SOC_ENUM("Headphone Jack Type", hp_jack_type_enum),
1556*4882a593Smuzhiyun 	SOC_ENUM("Headset Detection Polarity", hs_det_pol_enum),
1557*4882a593Smuzhiyun 	SOC_SINGLE("Headphone Detection Switch",
1558*4882a593Smuzhiyun 			R_HSDCTL1, FB_HSDCTL1_HPID_EN, 1, 0),
1559*4882a593Smuzhiyun 	SOC_SINGLE("Headset OMTP/CTIA Switch",
1560*4882a593Smuzhiyun 			R_HSDCTL1, FB_HSDCTL1_GBLHS_EN, 1, 0),
1561*4882a593Smuzhiyun 	/* R_HSDCTL1 PG 1 ADDR 0x02 */
1562*4882a593Smuzhiyun 	SOC_ENUM("Headset Mic Bias Force", hs_mic_bias_force_enum),
1563*4882a593Smuzhiyun 	SOC_SINGLE("Manual Mic Bias Switch",
1564*4882a593Smuzhiyun 			R_HSDCTL2, FB_HSDCTL2_MB1MODE, 1, 0),
1565*4882a593Smuzhiyun 	SOC_SINGLE("Ring/Sleeve Auto Switch",
1566*4882a593Smuzhiyun 			R_HSDCTL2, FB_HSDCTL2_SWMODE, 1, 0),
1567*4882a593Smuzhiyun 	SOC_ENUM("Manual Mode Plug Type", plug_type_force_enum),
1568*4882a593Smuzhiyun 	/* R_CH0AIC PG 1 ADDR 0x06 */
1569*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Boost Channel 0 Volume", R_CH0AIC,
1570*4882a593Smuzhiyun 			FB_CHAIC_MICBST, 0x3, 0, in_bst_vol_tlv_arr),
1571*4882a593Smuzhiyun 	/* R_CH1AIC PG 1 ADDR 0x07 */
1572*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Boost Channel 1 Volume", R_CH1AIC,
1573*4882a593Smuzhiyun 			FB_CHAIC_MICBST, 0x3, 0, in_bst_vol_tlv_arr),
1574*4882a593Smuzhiyun 	/* R_CH2AIC PG 1 ADDR 0x08 */
1575*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Boost Channel 2 Volume", R_CH2AIC,
1576*4882a593Smuzhiyun 			FB_CHAIC_MICBST, 0x3, 0, in_bst_vol_tlv_arr),
1577*4882a593Smuzhiyun 	/* R_CH3AIC PG 1 ADDR 0x09 */
1578*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Boost Channel 3 Volume", R_CH3AIC,
1579*4882a593Smuzhiyun 			FB_CHAIC_MICBST, 0x3, 0, in_bst_vol_tlv_arr),
1580*4882a593Smuzhiyun 	/* R_ICTL0 PG 1 ADDR 0x0A */
1581*4882a593Smuzhiyun 	SOC_ENUM("Input Channel 1 Polarity", in_pol_ch1_enum),
1582*4882a593Smuzhiyun 	SOC_ENUM("Input Channel 0 Polarity", in_pol_ch0_enum),
1583*4882a593Smuzhiyun 	SOC_ENUM("Input Processor Channel 0/1 Operation",
1584*4882a593Smuzhiyun 			in_proc_ch01_sel_enum),
1585*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 1 Mute Switch",
1586*4882a593Smuzhiyun 			R_ICTL0, FB_ICTL0_IN1MUTE, 1, 0),
1587*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 0 Mute Switch",
1588*4882a593Smuzhiyun 			R_ICTL0, FB_ICTL0_IN0MUTE, 1, 0),
1589*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 1 HPF Disable Switch",
1590*4882a593Smuzhiyun 			R_ICTL0, FB_ICTL0_IN1HP, 1, 0),
1591*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 0 HPF Disable Switch",
1592*4882a593Smuzhiyun 			R_ICTL0, FB_ICTL0_IN0HP, 1, 0),
1593*4882a593Smuzhiyun 	/* R_ICTL1 PG 1 ADDR 0x0B */
1594*4882a593Smuzhiyun 	SOC_ENUM("Input Channel 3 Polarity", in_pol_ch3_enum),
1595*4882a593Smuzhiyun 	SOC_ENUM("Input Channel 2 Polarity", in_pol_ch2_enum),
1596*4882a593Smuzhiyun 	SOC_ENUM("Input Processor Channel 2/3 Operation",
1597*4882a593Smuzhiyun 			in_proc_ch23_sel_enum),
1598*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 3 Mute Switch",
1599*4882a593Smuzhiyun 			R_ICTL1, FB_ICTL1_IN3MUTE, 1, 0),
1600*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 2 Mute Switch",
1601*4882a593Smuzhiyun 			R_ICTL1, FB_ICTL1_IN2MUTE, 1, 0),
1602*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 3 HPF Disable Switch",
1603*4882a593Smuzhiyun 			R_ICTL1, FB_ICTL1_IN3HP, 1, 0),
1604*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 2 HPF Disable Switch",
1605*4882a593Smuzhiyun 			R_ICTL1, FB_ICTL1_IN2HP, 1, 0),
1606*4882a593Smuzhiyun 	/* R_MICBIAS PG 1 ADDR 0x0C */
1607*4882a593Smuzhiyun 	SOC_ENUM("Mic Bias 2 Voltage", mic_bias_2_enum),
1608*4882a593Smuzhiyun 	SOC_ENUM("Mic Bias 1 Voltage", mic_bias_1_enum),
1609*4882a593Smuzhiyun 	/* R_PGACTL0 PG 1 ADDR 0x0D */
1610*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 0 PGA Mute Switch",
1611*4882a593Smuzhiyun 			R_PGACTL0, FB_PGACTL_PGAMUTE, 1, 0),
1612*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 0 PGA Volume", R_PGACTL0,
1613*4882a593Smuzhiyun 			FB_PGACTL_PGAVOL,
1614*4882a593Smuzhiyun 			FM_PGACTL_PGAVOL, 0, in_pga_vol_tlv_arr),
1615*4882a593Smuzhiyun 	/* R_PGACTL1 PG 1 ADDR 0x0E */
1616*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 1 PGA Mute Switch",
1617*4882a593Smuzhiyun 			R_PGACTL1, FB_PGACTL_PGAMUTE, 1, 0),
1618*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 1 PGA Volume", R_PGACTL1,
1619*4882a593Smuzhiyun 			FB_PGACTL_PGAVOL,
1620*4882a593Smuzhiyun 			FM_PGACTL_PGAVOL, 0, in_pga_vol_tlv_arr),
1621*4882a593Smuzhiyun 	/* R_PGACTL2 PG 1 ADDR 0x0F */
1622*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 2 PGA Mute Switch",
1623*4882a593Smuzhiyun 			R_PGACTL2, FB_PGACTL_PGAMUTE, 1, 0),
1624*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 2 PGA Volume", R_PGACTL2,
1625*4882a593Smuzhiyun 			FB_PGACTL_PGAVOL,
1626*4882a593Smuzhiyun 			FM_PGACTL_PGAVOL, 0, in_pga_vol_tlv_arr),
1627*4882a593Smuzhiyun 	/* R_PGACTL3 PG 1 ADDR 0x10 */
1628*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 3 PGA Mute Switch",
1629*4882a593Smuzhiyun 			R_PGACTL3, FB_PGACTL_PGAMUTE, 1, 0),
1630*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 3 PGA Volume", R_PGACTL3,
1631*4882a593Smuzhiyun 			FB_PGACTL_PGAVOL,
1632*4882a593Smuzhiyun 			FM_PGACTL_PGAVOL, 0, in_pga_vol_tlv_arr),
1633*4882a593Smuzhiyun 	/* R_ICH0VOL PG 1 ADDR 0x12 */
1634*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 0 Volume", R_ICH0VOL,
1635*4882a593Smuzhiyun 			FB_ICHVOL_ICHVOL, FM_ICHVOL_ICHVOL, 0, in_vol_tlv_arr),
1636*4882a593Smuzhiyun 	/* R_ICH1VOL PG 1 ADDR 0x13 */
1637*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 1 Volume", R_ICH1VOL,
1638*4882a593Smuzhiyun 			FB_ICHVOL_ICHVOL, FM_ICHVOL_ICHVOL, 0, in_vol_tlv_arr),
1639*4882a593Smuzhiyun 	/* R_ICH2VOL PG 1 ADDR 0x14 */
1640*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 2 Volume", R_ICH2VOL,
1641*4882a593Smuzhiyun 			FB_ICHVOL_ICHVOL, FM_ICHVOL_ICHVOL, 0, in_vol_tlv_arr),
1642*4882a593Smuzhiyun 	/* R_ICH3VOL PG 1 ADDR 0x15 */
1643*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Input Channel 3 Volume", R_ICH3VOL,
1644*4882a593Smuzhiyun 			FB_ICHVOL_ICHVOL, FM_ICHVOL_ICHVOL, 0, in_vol_tlv_arr),
1645*4882a593Smuzhiyun 	/* R_ASRCILVOL PG 1 ADDR 0x16 */
1646*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ASRC Input Left Volume", R_ASRCILVOL,
1647*4882a593Smuzhiyun 			FB_ASRCILVOL_ASRCILVOL, FM_ASRCILVOL_ASRCILVOL,
1648*4882a593Smuzhiyun 			0, asrc_vol_tlv_arr),
1649*4882a593Smuzhiyun 	/* R_ASRCIRVOL PG 1 ADDR 0x17 */
1650*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ASRC Input Right Volume", R_ASRCIRVOL,
1651*4882a593Smuzhiyun 			FB_ASRCIRVOL_ASRCIRVOL, FM_ASRCIRVOL_ASRCIRVOL,
1652*4882a593Smuzhiyun 			0, asrc_vol_tlv_arr),
1653*4882a593Smuzhiyun 	/* R_ASRCOLVOL PG 1 ADDR 0x18 */
1654*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ASRC Output Left Volume", R_ASRCOLVOL,
1655*4882a593Smuzhiyun 			FB_ASRCOLVOL_ASRCOLVOL, FM_ASRCOLVOL_ASRCOLVOL,
1656*4882a593Smuzhiyun 			0, asrc_vol_tlv_arr),
1657*4882a593Smuzhiyun 	/* R_ASRCORVOL PG 1 ADDR 0x19 */
1658*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ASRC Output Right Volume", R_ASRCORVOL,
1659*4882a593Smuzhiyun 			FB_ASRCORVOL_ASRCOLVOL, FM_ASRCORVOL_ASRCOLVOL,
1660*4882a593Smuzhiyun 			0, asrc_vol_tlv_arr),
1661*4882a593Smuzhiyun 	/* R_IVOLCTLU PG 1 ADDR 0x1C */
1662*4882a593Smuzhiyun 	/* R_ALCCTL0 PG 1 ADDR 0x1D */
1663*4882a593Smuzhiyun 	SOC_ENUM("ALC Mode", alc_mode_enum),
1664*4882a593Smuzhiyun 	SOC_ENUM("ALC Reference", alc_ref_enum),
1665*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 3 ALC Switch",
1666*4882a593Smuzhiyun 			R_ALCCTL0, FB_ALCCTL0_ALCEN3, 1, 0),
1667*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 2 ALC Switch",
1668*4882a593Smuzhiyun 			R_ALCCTL0, FB_ALCCTL0_ALCEN2, 1, 0),
1669*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 1 ALC Switch",
1670*4882a593Smuzhiyun 			R_ALCCTL0, FB_ALCCTL0_ALCEN1, 1, 0),
1671*4882a593Smuzhiyun 	SOC_SINGLE("Input Channel 0 ALC Switch",
1672*4882a593Smuzhiyun 			R_ALCCTL0, FB_ALCCTL0_ALCEN0, 1, 0),
1673*4882a593Smuzhiyun 	/* R_ALCCTL1 PG 1 ADDR 0x1E */
1674*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Max Gain Volume", R_ALCCTL1,
1675*4882a593Smuzhiyun 			FB_ALCCTL1_MAXGAIN, FM_ALCCTL1_MAXGAIN,
1676*4882a593Smuzhiyun 			0, alc_max_gain_tlv_arr),
1677*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Target Volume", R_ALCCTL1,
1678*4882a593Smuzhiyun 			FB_ALCCTL1_ALCL, FM_ALCCTL1_ALCL,
1679*4882a593Smuzhiyun 			0, alc_target_tlv_arr),
1680*4882a593Smuzhiyun 	/* R_ALCCTL2 PG 1 ADDR 0x1F */
1681*4882a593Smuzhiyun 	SOC_SINGLE("ALC Zero Cross Switch",
1682*4882a593Smuzhiyun 			R_ALCCTL2, FB_ALCCTL2_ALCZC, 1, 0),
1683*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ALC Min Gain Volume", R_ALCCTL2,
1684*4882a593Smuzhiyun 			FB_ALCCTL2_MINGAIN, FM_ALCCTL2_MINGAIN,
1685*4882a593Smuzhiyun 			0, alc_min_gain_tlv_arr),
1686*4882a593Smuzhiyun 	SOC_SINGLE_RANGE("ALC Hold", R_ALCCTL2,
1687*4882a593Smuzhiyun 			FB_ALCCTL2_HLD, 0, FM_ALCCTL2_HLD, 0),
1688*4882a593Smuzhiyun 	/* R_ALCCTL3 PG 1 ADDR 0x20 */
1689*4882a593Smuzhiyun 	SOC_SINGLE_RANGE("ALC Decay", R_ALCCTL3,
1690*4882a593Smuzhiyun 			FB_ALCCTL3_DCY, 0, FM_ALCCTL3_DCY, 0),
1691*4882a593Smuzhiyun 	SOC_SINGLE_RANGE("ALC Attack", R_ALCCTL3,
1692*4882a593Smuzhiyun 			FB_ALCCTL3_ATK, 0, FM_ALCCTL3_ATK, 0),
1693*4882a593Smuzhiyun 	/* R_NGATE PG 1 ADDR 0x21 */
1694*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Noise Gate Threshold Volume", R_NGATE,
1695*4882a593Smuzhiyun 			FB_NGATE_NGTH, FM_NGATE_NGTH, 0, ngth_tlv_arr),
1696*4882a593Smuzhiyun 	SOC_ENUM("Noise Gate Type", ngate_type_enum),
1697*4882a593Smuzhiyun 	SOC_SINGLE("Noise Gate Switch", R_NGATE, FB_NGATE_NGAT, 1, 0),
1698*4882a593Smuzhiyun 	/* R_DMICCTL PG 1 ADDR 0x22 */
1699*4882a593Smuzhiyun 	SOC_SINGLE("Digital Mic 2 Switch", R_DMICCTL, FB_DMICCTL_DMIC2EN, 1, 0),
1700*4882a593Smuzhiyun 	SOC_SINGLE("Digital Mic 1 Switch", R_DMICCTL, FB_DMICCTL_DMIC1EN, 1, 0),
1701*4882a593Smuzhiyun 	SOC_ENUM("Digital Mic Mono Select", dmic_mono_sel_enum),
1702*4882a593Smuzhiyun 	/* R_DACCTL PG 2 ADDR 0x01 */
1703*4882a593Smuzhiyun 	SOC_ENUM("DAC Polarity Left", dac_pol_r_enum),
1704*4882a593Smuzhiyun 	SOC_ENUM("DAC Polarity Right", dac_pol_l_enum),
1705*4882a593Smuzhiyun 	SOC_ENUM("DAC Dither", dac_dith_enum),
1706*4882a593Smuzhiyun 	SOC_SINGLE("DAC Mute Switch", R_DACCTL, FB_DACCTL_DACMUTE, 1, 0),
1707*4882a593Smuzhiyun 	SOC_SINGLE("DAC De-Emphasis Switch", R_DACCTL, FB_DACCTL_DACDEM, 1, 0),
1708*4882a593Smuzhiyun 	/* R_SPKCTL PG 2 ADDR 0x02 */
1709*4882a593Smuzhiyun 	SOC_ENUM("Speaker Polarity Right", spk_pol_r_enum),
1710*4882a593Smuzhiyun 	SOC_ENUM("Speaker Polarity Left", spk_pol_l_enum),
1711*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Mute Switch", R_SPKCTL, FB_SPKCTL_SPKMUTE, 1, 0),
1712*4882a593Smuzhiyun 	SOC_SINGLE("Speaker De-Emphasis Switch",
1713*4882a593Smuzhiyun 			R_SPKCTL, FB_SPKCTL_SPKDEM, 1, 0),
1714*4882a593Smuzhiyun 	/* R_SUBCTL PG 2 ADDR 0x03 */
1715*4882a593Smuzhiyun 	SOC_ENUM("Sub Polarity", sub_pol_enum),
1716*4882a593Smuzhiyun 	SOC_SINGLE("SUB Mute Switch", R_SUBCTL, FB_SUBCTL_SUBMUTE, 1, 0),
1717*4882a593Smuzhiyun 	SOC_SINGLE("Sub De-Emphasis Switch", R_SUBCTL, FB_SUBCTL_SUBDEM, 1, 0),
1718*4882a593Smuzhiyun 	/* R_DCCTL PG 2 ADDR 0x04 */
1719*4882a593Smuzhiyun 	SOC_SINGLE("Sub DC Removal Switch", R_DCCTL, FB_DCCTL_SUBDCBYP, 1, 1),
1720*4882a593Smuzhiyun 	SOC_SINGLE("DAC DC Removal Switch", R_DCCTL, FB_DCCTL_DACDCBYP, 1, 1),
1721*4882a593Smuzhiyun 	SOC_SINGLE("Speaker DC Removal Switch",
1722*4882a593Smuzhiyun 			R_DCCTL, FB_DCCTL_SPKDCBYP, 1, 1),
1723*4882a593Smuzhiyun 	SOC_SINGLE("DC Removal Coefficient Switch", R_DCCTL, FB_DCCTL_DCCOEFSEL,
1724*4882a593Smuzhiyun 			FM_DCCTL_DCCOEFSEL, 0),
1725*4882a593Smuzhiyun 	/* R_OVOLCTLU PG 2 ADDR 0x06 */
1726*4882a593Smuzhiyun 	SOC_SINGLE("Output Fade Switch", R_OVOLCTLU, FB_OVOLCTLU_OFADE, 1, 0),
1727*4882a593Smuzhiyun 	/* R_MVOLL PG 2 ADDR 0x08 */
1728*4882a593Smuzhiyun 	/* R_MVOLR PG 2 ADDR 0x09 */
1729*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Master Volume", R_MVOLL, R_MVOLR,
1730*4882a593Smuzhiyun 			FB_MVOLL_MVOL_L, FM_MVOLL_MVOL_L, 0, mvol_tlv_arr),
1731*4882a593Smuzhiyun 	/* R_HPVOLL PG 2 ADDR 0x0A */
1732*4882a593Smuzhiyun 	/* R_HPVOLR PG 2 ADDR 0x0B */
1733*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Headphone Volume", R_HPVOLL, R_HPVOLR,
1734*4882a593Smuzhiyun 			FB_HPVOLL_HPVOL_L, FM_HPVOLL_HPVOL_L, 0,
1735*4882a593Smuzhiyun 			hp_vol_tlv_arr),
1736*4882a593Smuzhiyun 	/* R_SPKVOLL PG 2 ADDR 0x0C */
1737*4882a593Smuzhiyun 	/* R_SPKVOLR PG 2 ADDR 0x0D */
1738*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Volume", R_SPKVOLL, R_SPKVOLR,
1739*4882a593Smuzhiyun 			FB_SPKVOLL_SPKVOL_L, FM_SPKVOLL_SPKVOL_L, 0,
1740*4882a593Smuzhiyun 			spk_vol_tlv_arr),
1741*4882a593Smuzhiyun 	/* R_SUBVOL PG 2 ADDR 0x10 */
1742*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub Volume", R_SUBVOL,
1743*4882a593Smuzhiyun 			FB_SUBVOL_SUBVOL, FM_SUBVOL_SUBVOL, 0, spk_vol_tlv_arr),
1744*4882a593Smuzhiyun 	/* R_SPKEQFILT PG 3 ADDR 0x01 */
1745*4882a593Smuzhiyun 	SOC_SINGLE("Speaker EQ 2 Switch",
1746*4882a593Smuzhiyun 			R_SPKEQFILT, FB_SPKEQFILT_EQ2EN, 1, 0),
1747*4882a593Smuzhiyun 	SOC_ENUM("Speaker EQ 2 Band", spk_eq_enums[0]),
1748*4882a593Smuzhiyun 	SOC_SINGLE("Speaker EQ 1 Switch",
1749*4882a593Smuzhiyun 			R_SPKEQFILT, FB_SPKEQFILT_EQ1EN, 1, 0),
1750*4882a593Smuzhiyun 	SOC_ENUM("Speaker EQ 1 Band", spk_eq_enums[1]),
1751*4882a593Smuzhiyun 	/* R_SPKMBCEN PG 3 ADDR 0x0A */
1752*4882a593Smuzhiyun 	SOC_SINGLE("Speaker MBC 3 Switch",
1753*4882a593Smuzhiyun 			R_SPKMBCEN, FB_SPKMBCEN_MBCEN3, 1, 0),
1754*4882a593Smuzhiyun 	SOC_SINGLE("Speaker MBC 2 Switch",
1755*4882a593Smuzhiyun 			R_SPKMBCEN, FB_SPKMBCEN_MBCEN2, 1, 0),
1756*4882a593Smuzhiyun 	SOC_SINGLE("Speaker MBC 1 Switch",
1757*4882a593Smuzhiyun 			R_SPKMBCEN, FB_SPKMBCEN_MBCEN1, 1, 0),
1758*4882a593Smuzhiyun 	/* R_SPKMBCCTL PG 3 ADDR 0x0B */
1759*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 3 Mode", spk_mbc3_lvl_det_mode_enum),
1760*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 3 Window", spk_mbc3_win_sel_enum),
1761*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 2 Mode", spk_mbc2_lvl_det_mode_enum),
1762*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 2 Window", spk_mbc2_win_sel_enum),
1763*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 1 Mode", spk_mbc1_lvl_det_mode_enum),
1764*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 1 Window", spk_mbc1_win_sel_enum),
1765*4882a593Smuzhiyun 	/* R_SPKMBCMUG1 PG 3 ADDR 0x0C */
1766*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 1 Phase Polarity", spk_mbc1_phase_pol_enum),
1767*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC1 Make-Up Gain Volume", R_SPKMBCMUG1,
1768*4882a593Smuzhiyun 			FB_SPKMBCMUG_MUGAIN, FM_SPKMBCMUG_MUGAIN,
1769*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1770*4882a593Smuzhiyun 	/* R_SPKMBCTHR1 PG 3 ADDR 0x0D */
1771*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC 1 Compressor Threshold Volume",
1772*4882a593Smuzhiyun 			R_SPKMBCTHR1, FB_SPKMBCTHR_THRESH, FM_SPKMBCTHR_THRESH,
1773*4882a593Smuzhiyun 			0, thr_tlv_arr),
1774*4882a593Smuzhiyun 	/* R_SPKMBCRAT1 PG 3 ADDR 0x0E */
1775*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 1 Compressor Ratio", spk_mbc1_comp_rat_enum),
1776*4882a593Smuzhiyun 	/* R_SPKMBCATK1L PG 3 ADDR 0x0F */
1777*4882a593Smuzhiyun 	/* R_SPKMBCATK1H PG 3 ADDR 0x10 */
1778*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 1 Attack", R_SPKMBCATK1L, 2),
1779*4882a593Smuzhiyun 	/* R_SPKMBCREL1L PG 3 ADDR 0x11 */
1780*4882a593Smuzhiyun 	/* R_SPKMBCREL1H PG 3 ADDR 0x12 */
1781*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 1 Release", R_SPKMBCREL1L, 2),
1782*4882a593Smuzhiyun 	/* R_SPKMBCMUG2 PG 3 ADDR 0x13 */
1783*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 2 Phase Polarity", spk_mbc2_phase_pol_enum),
1784*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC2 Make-Up Gain Volume", R_SPKMBCMUG2,
1785*4882a593Smuzhiyun 			FB_SPKMBCMUG_MUGAIN, FM_SPKMBCMUG_MUGAIN,
1786*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1787*4882a593Smuzhiyun 	/* R_SPKMBCTHR2 PG 3 ADDR 0x14 */
1788*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC 2 Compressor Threshold Volume",
1789*4882a593Smuzhiyun 			R_SPKMBCTHR2, FB_SPKMBCTHR_THRESH, FM_SPKMBCTHR_THRESH,
1790*4882a593Smuzhiyun 			0, thr_tlv_arr),
1791*4882a593Smuzhiyun 	/* R_SPKMBCRAT2 PG 3 ADDR 0x15 */
1792*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 2 Compressor Ratio", spk_mbc2_comp_rat_enum),
1793*4882a593Smuzhiyun 	/* R_SPKMBCATK2L PG 3 ADDR 0x16 */
1794*4882a593Smuzhiyun 	/* R_SPKMBCATK2H PG 3 ADDR 0x17 */
1795*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 2 Attack", R_SPKMBCATK2L, 2),
1796*4882a593Smuzhiyun 	/* R_SPKMBCREL2L PG 3 ADDR 0x18 */
1797*4882a593Smuzhiyun 	/* R_SPKMBCREL2H PG 3 ADDR 0x19 */
1798*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 2 Release", R_SPKMBCREL2L, 2),
1799*4882a593Smuzhiyun 	/* R_SPKMBCMUG3 PG 3 ADDR 0x1A */
1800*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 3 Phase Polarity", spk_mbc3_phase_pol_enum),
1801*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC 3 Make-Up Gain Volume", R_SPKMBCMUG3,
1802*4882a593Smuzhiyun 			FB_SPKMBCMUG_MUGAIN, FM_SPKMBCMUG_MUGAIN,
1803*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1804*4882a593Smuzhiyun 	/* R_SPKMBCTHR3 PG 3 ADDR 0x1B */
1805*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker MBC 3 Threshold Volume", R_SPKMBCTHR3,
1806*4882a593Smuzhiyun 			FB_SPKMBCTHR_THRESH, FM_SPKMBCTHR_THRESH,
1807*4882a593Smuzhiyun 			0, thr_tlv_arr),
1808*4882a593Smuzhiyun 	/* R_SPKMBCRAT3 PG 3 ADDR 0x1C */
1809*4882a593Smuzhiyun 	SOC_ENUM("Speaker MBC 3 Compressor Ratio", spk_mbc3_comp_rat_enum),
1810*4882a593Smuzhiyun 	/* R_SPKMBCATK3L PG 3 ADDR 0x1D */
1811*4882a593Smuzhiyun 	/* R_SPKMBCATK3H PG 3 ADDR 0x1E */
1812*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 3 Attack", R_SPKMBCATK3L, 3),
1813*4882a593Smuzhiyun 	/* R_SPKMBCREL3L PG 3 ADDR 0x1F */
1814*4882a593Smuzhiyun 	/* R_SPKMBCREL3H PG 3 ADDR 0x20 */
1815*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker MBC 3 Release", R_SPKMBCREL3L, 3),
1816*4882a593Smuzhiyun 	/* R_SPKCLECTL PG 3 ADDR 0x21 */
1817*4882a593Smuzhiyun 	SOC_ENUM("Speaker CLE Level Mode", spk_cle_lvl_mode_enum),
1818*4882a593Smuzhiyun 	SOC_ENUM("Speaker CLE Window", spk_cle_win_sel_enum),
1819*4882a593Smuzhiyun 	SOC_SINGLE("Speaker CLE Expander Switch",
1820*4882a593Smuzhiyun 			R_SPKCLECTL, FB_SPKCLECTL_EXPEN, 1, 0),
1821*4882a593Smuzhiyun 	SOC_SINGLE("Speaker CLE Limiter Switch",
1822*4882a593Smuzhiyun 			R_SPKCLECTL, FB_SPKCLECTL_LIMEN, 1, 0),
1823*4882a593Smuzhiyun 	SOC_SINGLE("Speaker CLE Compressor Switch",
1824*4882a593Smuzhiyun 			R_SPKCLECTL, FB_SPKCLECTL_COMPEN, 1, 0),
1825*4882a593Smuzhiyun 	/* R_SPKCLEMUG PG 3 ADDR 0x22 */
1826*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker CLE Make-Up Gain Volume", R_SPKCLEMUG,
1827*4882a593Smuzhiyun 			FB_SPKCLEMUG_MUGAIN, FM_SPKCLEMUG_MUGAIN,
1828*4882a593Smuzhiyun 			0, cle_mug_tlv_arr),
1829*4882a593Smuzhiyun 	/* R_SPKCOMPTHR PG 3 ADDR 0x23 */
1830*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Compressor Threshold Volume", R_SPKCOMPTHR,
1831*4882a593Smuzhiyun 			FB_SPKCOMPTHR_THRESH, FM_SPKCOMPTHR_THRESH,
1832*4882a593Smuzhiyun 			0, thr_tlv_arr),
1833*4882a593Smuzhiyun 	/* R_SPKCOMPRAT PG 3 ADDR 0x24 */
1834*4882a593Smuzhiyun 	SOC_ENUM("Speaker Compressor Ratio", spk_comp_rat_enum),
1835*4882a593Smuzhiyun 	/* R_SPKCOMPATKL PG 3 ADDR 0x25 */
1836*4882a593Smuzhiyun 	/* R_SPKCOMPATKH PG 3 ADDR 0x26 */
1837*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Compressor Attack", R_SPKCOMPATKL, 2),
1838*4882a593Smuzhiyun 	/* R_SPKCOMPRELL PG 3 ADDR 0x27 */
1839*4882a593Smuzhiyun 	/* R_SPKCOMPRELH PG 3 ADDR 0x28 */
1840*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Compressor Release", R_SPKCOMPRELL, 2),
1841*4882a593Smuzhiyun 	/* R_SPKLIMTHR PG 3 ADDR 0x29 */
1842*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Limiter Threshold Volume", R_SPKLIMTHR,
1843*4882a593Smuzhiyun 			FB_SPKLIMTHR_THRESH, FM_SPKLIMTHR_THRESH,
1844*4882a593Smuzhiyun 			0, thr_tlv_arr),
1845*4882a593Smuzhiyun 	/* R_SPKLIMTGT PG 3 ADDR 0x2A */
1846*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Limiter Target Volume", R_SPKLIMTGT,
1847*4882a593Smuzhiyun 			FB_SPKLIMTGT_TARGET, FM_SPKLIMTGT_TARGET,
1848*4882a593Smuzhiyun 			0, thr_tlv_arr),
1849*4882a593Smuzhiyun 	/* R_SPKLIMATKL PG 3 ADDR 0x2B */
1850*4882a593Smuzhiyun 	/* R_SPKLIMATKH PG 3 ADDR 0x2C */
1851*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Limiter Attack", R_SPKLIMATKL, 2),
1852*4882a593Smuzhiyun 	/* R_SPKLIMRELL PG 3 ADDR 0x2D */
1853*4882a593Smuzhiyun 	/* R_SPKLIMRELR PG 3 ADDR 0x2E */
1854*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Limiter Release", R_SPKLIMRELL, 2),
1855*4882a593Smuzhiyun 	/* R_SPKEXPTHR PG 3 ADDR 0x2F */
1856*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Expander Threshold Volume", R_SPKEXPTHR,
1857*4882a593Smuzhiyun 			FB_SPKEXPTHR_THRESH, FM_SPKEXPTHR_THRESH,
1858*4882a593Smuzhiyun 			0, thr_tlv_arr),
1859*4882a593Smuzhiyun 	/* R_SPKEXPRAT PG 3 ADDR 0x30 */
1860*4882a593Smuzhiyun 	SOC_ENUM("Speaker Expander Ratio", spk_exp_rat_enum),
1861*4882a593Smuzhiyun 	/* R_SPKEXPATKL PG 3 ADDR 0x31 */
1862*4882a593Smuzhiyun 	/* R_SPKEXPATKR PG 3 ADDR 0x32 */
1863*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Expander Attack", R_SPKEXPATKL, 2),
1864*4882a593Smuzhiyun 	/* R_SPKEXPRELL PG 3 ADDR 0x33 */
1865*4882a593Smuzhiyun 	/* R_SPKEXPRELR PG 3 ADDR 0x34 */
1866*4882a593Smuzhiyun 	SND_SOC_BYTES("Speaker Expander Release", R_SPKEXPRELL, 2),
1867*4882a593Smuzhiyun 	/* R_SPKFXCTL PG 3 ADDR 0x35 */
1868*4882a593Smuzhiyun 	SOC_SINGLE("Speaker 3D Switch", R_SPKFXCTL, FB_SPKFXCTL_3DEN, 1, 0),
1869*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Treble Enhancement Switch",
1870*4882a593Smuzhiyun 			R_SPKFXCTL, FB_SPKFXCTL_TEEN, 1, 0),
1871*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Treble NLF Switch",
1872*4882a593Smuzhiyun 			R_SPKFXCTL, FB_SPKFXCTL_TNLFBYP, 1, 1),
1873*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Bass Enhancement Switch",
1874*4882a593Smuzhiyun 			R_SPKFXCTL, FB_SPKFXCTL_BEEN, 1, 0),
1875*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Bass NLF Switch",
1876*4882a593Smuzhiyun 			R_SPKFXCTL, FB_SPKFXCTL_BNLFBYP, 1, 1),
1877*4882a593Smuzhiyun 	/* R_DACEQFILT PG 4 ADDR 0x01 */
1878*4882a593Smuzhiyun 	SOC_SINGLE("DAC EQ 2 Switch",
1879*4882a593Smuzhiyun 			R_DACEQFILT, FB_DACEQFILT_EQ2EN, 1, 0),
1880*4882a593Smuzhiyun 	SOC_ENUM("DAC EQ 2 Band", dac_eq_enums[0]),
1881*4882a593Smuzhiyun 	SOC_SINGLE("DAC EQ 1 Switch", R_DACEQFILT, FB_DACEQFILT_EQ1EN, 1, 0),
1882*4882a593Smuzhiyun 	SOC_ENUM("DAC EQ 1 Band", dac_eq_enums[1]),
1883*4882a593Smuzhiyun 	/* R_DACMBCEN PG 4 ADDR 0x0A */
1884*4882a593Smuzhiyun 	SOC_SINGLE("DAC MBC 3 Switch", R_DACMBCEN, FB_DACMBCEN_MBCEN3, 1, 0),
1885*4882a593Smuzhiyun 	SOC_SINGLE("DAC MBC 2 Switch", R_DACMBCEN, FB_DACMBCEN_MBCEN2, 1, 0),
1886*4882a593Smuzhiyun 	SOC_SINGLE("DAC MBC 1 Switch", R_DACMBCEN, FB_DACMBCEN_MBCEN1, 1, 0),
1887*4882a593Smuzhiyun 	/* R_DACMBCCTL PG 4 ADDR 0x0B */
1888*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 3 Mode", dac_mbc3_lvl_det_mode_enum),
1889*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 3 Window", dac_mbc3_win_sel_enum),
1890*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 2 Mode", dac_mbc2_lvl_det_mode_enum),
1891*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 2 Window", dac_mbc2_win_sel_enum),
1892*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 1 Mode", dac_mbc1_lvl_det_mode_enum),
1893*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 1 Window", dac_mbc1_win_sel_enum),
1894*4882a593Smuzhiyun 	/* R_DACMBCMUG1 PG 4 ADDR 0x0C */
1895*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 1 Phase Polarity", dac_mbc1_phase_pol_enum),
1896*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 1 Make-Up Gain Volume", R_DACMBCMUG1,
1897*4882a593Smuzhiyun 			FB_DACMBCMUG_MUGAIN, FM_DACMBCMUG_MUGAIN,
1898*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1899*4882a593Smuzhiyun 	/* R_DACMBCTHR1 PG 4 ADDR 0x0D */
1900*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 1 Compressor Threshold Volume", R_DACMBCTHR1,
1901*4882a593Smuzhiyun 			FB_DACMBCTHR_THRESH, FM_DACMBCTHR_THRESH,
1902*4882a593Smuzhiyun 			0, thr_tlv_arr),
1903*4882a593Smuzhiyun 	/* R_DACMBCRAT1 PG 4 ADDR 0x0E */
1904*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 1 Compressor Ratio", dac_mbc1_comp_rat_enum),
1905*4882a593Smuzhiyun 	/* R_DACMBCATK1L PG 4 ADDR 0x0F */
1906*4882a593Smuzhiyun 	/* R_DACMBCATK1H PG 4 ADDR 0x10 */
1907*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 1 Attack", R_DACMBCATK1L, 2),
1908*4882a593Smuzhiyun 	/* R_DACMBCREL1L PG 4 ADDR 0x11 */
1909*4882a593Smuzhiyun 	/* R_DACMBCREL1H PG 4 ADDR 0x12 */
1910*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 1 Release", R_DACMBCREL1L, 2),
1911*4882a593Smuzhiyun 	/* R_DACMBCMUG2 PG 4 ADDR 0x13 */
1912*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 2 Phase Polarity", dac_mbc2_phase_pol_enum),
1913*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 2 Make-Up Gain Volume", R_DACMBCMUG2,
1914*4882a593Smuzhiyun 			FB_DACMBCMUG_MUGAIN, FM_DACMBCMUG_MUGAIN,
1915*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1916*4882a593Smuzhiyun 	/* R_DACMBCTHR2 PG 4 ADDR 0x14 */
1917*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 2 Compressor Threshold Volume", R_DACMBCTHR2,
1918*4882a593Smuzhiyun 			FB_DACMBCTHR_THRESH, FM_DACMBCTHR_THRESH,
1919*4882a593Smuzhiyun 			0, thr_tlv_arr),
1920*4882a593Smuzhiyun 	/* R_DACMBCRAT2 PG 4 ADDR 0x15 */
1921*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 2 Compressor Ratio", dac_mbc2_comp_rat_enum),
1922*4882a593Smuzhiyun 	/* R_DACMBCATK2L PG 4 ADDR 0x16 */
1923*4882a593Smuzhiyun 	/* R_DACMBCATK2H PG 4 ADDR 0x17 */
1924*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 2 Attack", R_DACMBCATK2L, 2),
1925*4882a593Smuzhiyun 	/* R_DACMBCREL2L PG 4 ADDR 0x18 */
1926*4882a593Smuzhiyun 	/* R_DACMBCREL2H PG 4 ADDR 0x19 */
1927*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 2 Release", R_DACMBCREL2L, 2),
1928*4882a593Smuzhiyun 	/* R_DACMBCMUG3 PG 4 ADDR 0x1A */
1929*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 3 Phase Polarity", dac_mbc3_phase_pol_enum),
1930*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 3 Make-Up Gain Volume", R_DACMBCMUG3,
1931*4882a593Smuzhiyun 			FB_DACMBCMUG_MUGAIN, FM_DACMBCMUG_MUGAIN,
1932*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
1933*4882a593Smuzhiyun 	/* R_DACMBCTHR3 PG 4 ADDR 0x1B */
1934*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC MBC 3 Threshold Volume", R_DACMBCTHR3,
1935*4882a593Smuzhiyun 			FB_DACMBCTHR_THRESH, FM_DACMBCTHR_THRESH,
1936*4882a593Smuzhiyun 			0, thr_tlv_arr),
1937*4882a593Smuzhiyun 	/* R_DACMBCRAT3 PG 4 ADDR 0x1C */
1938*4882a593Smuzhiyun 	SOC_ENUM("DAC MBC 3 Compressor Ratio", dac_mbc3_comp_rat_enum),
1939*4882a593Smuzhiyun 	/* R_DACMBCATK3L PG 4 ADDR 0x1D */
1940*4882a593Smuzhiyun 	/* R_DACMBCATK3H PG 4 ADDR 0x1E */
1941*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 3 Attack", R_DACMBCATK3L, 3),
1942*4882a593Smuzhiyun 	/* R_DACMBCREL3L PG 4 ADDR 0x1F */
1943*4882a593Smuzhiyun 	/* R_DACMBCREL3H PG 4 ADDR 0x20 */
1944*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC MBC 3 Release", R_DACMBCREL3L, 3),
1945*4882a593Smuzhiyun 	/* R_DACCLECTL PG 4 ADDR 0x21 */
1946*4882a593Smuzhiyun 	SOC_ENUM("DAC CLE Level Mode", dac_cle_lvl_mode_enum),
1947*4882a593Smuzhiyun 	SOC_ENUM("DAC CLE Window", dac_cle_win_sel_enum),
1948*4882a593Smuzhiyun 	SOC_SINGLE("DAC CLE Expander Switch",
1949*4882a593Smuzhiyun 			R_DACCLECTL, FB_DACCLECTL_EXPEN, 1, 0),
1950*4882a593Smuzhiyun 	SOC_SINGLE("DAC CLE Limiter Switch",
1951*4882a593Smuzhiyun 			R_DACCLECTL, FB_DACCLECTL_LIMEN, 1, 0),
1952*4882a593Smuzhiyun 	SOC_SINGLE("DAC CLE Compressor Switch",
1953*4882a593Smuzhiyun 			R_DACCLECTL, FB_DACCLECTL_COMPEN, 1, 0),
1954*4882a593Smuzhiyun 	/* R_DACCLEMUG PG 4 ADDR 0x22 */
1955*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC CLE Make-Up Gain Volume", R_DACCLEMUG,
1956*4882a593Smuzhiyun 			FB_DACCLEMUG_MUGAIN, FM_DACCLEMUG_MUGAIN,
1957*4882a593Smuzhiyun 			0, cle_mug_tlv_arr),
1958*4882a593Smuzhiyun 	/* R_DACCOMPTHR PG 4 ADDR 0x23 */
1959*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Compressor Threshold Volume", R_DACCOMPTHR,
1960*4882a593Smuzhiyun 			FB_DACCOMPTHR_THRESH, FM_DACCOMPTHR_THRESH,
1961*4882a593Smuzhiyun 			0, thr_tlv_arr),
1962*4882a593Smuzhiyun 	/* R_DACCOMPRAT PG 4 ADDR 0x24 */
1963*4882a593Smuzhiyun 	SOC_ENUM("DAC Compressor Ratio", dac_comp_rat_enum),
1964*4882a593Smuzhiyun 	/* R_DACCOMPATKL PG 4 ADDR 0x25 */
1965*4882a593Smuzhiyun 	/* R_DACCOMPATKH PG 4 ADDR 0x26 */
1966*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Compressor Attack", R_DACCOMPATKL, 2),
1967*4882a593Smuzhiyun 	/* R_DACCOMPRELL PG 4 ADDR 0x27 */
1968*4882a593Smuzhiyun 	/* R_DACCOMPRELH PG 4 ADDR 0x28 */
1969*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Compressor Release", R_DACCOMPRELL, 2),
1970*4882a593Smuzhiyun 	/* R_DACLIMTHR PG 4 ADDR 0x29 */
1971*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Limiter Threshold Volume", R_DACLIMTHR,
1972*4882a593Smuzhiyun 			FB_DACLIMTHR_THRESH, FM_DACLIMTHR_THRESH,
1973*4882a593Smuzhiyun 			0, thr_tlv_arr),
1974*4882a593Smuzhiyun 	/* R_DACLIMTGT PG 4 ADDR 0x2A */
1975*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Limiter Target Volume", R_DACLIMTGT,
1976*4882a593Smuzhiyun 			FB_DACLIMTGT_TARGET, FM_DACLIMTGT_TARGET,
1977*4882a593Smuzhiyun 			0, thr_tlv_arr),
1978*4882a593Smuzhiyun 	/* R_DACLIMATKL PG 4 ADDR 0x2B */
1979*4882a593Smuzhiyun 	/* R_DACLIMATKH PG 4 ADDR 0x2C */
1980*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Limiter Attack", R_DACLIMATKL, 2),
1981*4882a593Smuzhiyun 	/* R_DACLIMRELL PG 4 ADDR 0x2D */
1982*4882a593Smuzhiyun 	/* R_DACLIMRELR PG 4 ADDR 0x2E */
1983*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Limiter Release", R_DACLIMRELL, 2),
1984*4882a593Smuzhiyun 	/* R_DACEXPTHR PG 4 ADDR 0x2F */
1985*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Expander Threshold Volume", R_DACEXPTHR,
1986*4882a593Smuzhiyun 			FB_DACEXPTHR_THRESH, FM_DACEXPTHR_THRESH,
1987*4882a593Smuzhiyun 			0, thr_tlv_arr),
1988*4882a593Smuzhiyun 	/* R_DACEXPRAT PG 4 ADDR 0x30 */
1989*4882a593Smuzhiyun 	SOC_ENUM("DAC Expander Ratio", dac_exp_rat_enum),
1990*4882a593Smuzhiyun 	/* R_DACEXPATKL PG 4 ADDR 0x31 */
1991*4882a593Smuzhiyun 	/* R_DACEXPATKR PG 4 ADDR 0x32 */
1992*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Expander Attack", R_DACEXPATKL, 2),
1993*4882a593Smuzhiyun 	/* R_DACEXPRELL PG 4 ADDR 0x33 */
1994*4882a593Smuzhiyun 	/* R_DACEXPRELR PG 4 ADDR 0x34 */
1995*4882a593Smuzhiyun 	SND_SOC_BYTES("DAC Expander Release", R_DACEXPRELL, 2),
1996*4882a593Smuzhiyun 	/* R_DACFXCTL PG 4 ADDR 0x35 */
1997*4882a593Smuzhiyun 	SOC_SINGLE("DAC 3D Switch", R_DACFXCTL, FB_DACFXCTL_3DEN, 1, 0),
1998*4882a593Smuzhiyun 	SOC_SINGLE("DAC Treble Enhancement Switch",
1999*4882a593Smuzhiyun 			R_DACFXCTL, FB_DACFXCTL_TEEN, 1, 0),
2000*4882a593Smuzhiyun 	SOC_SINGLE("DAC Treble NLF Switch",
2001*4882a593Smuzhiyun 			R_DACFXCTL, FB_DACFXCTL_TNLFBYP, 1, 1),
2002*4882a593Smuzhiyun 	SOC_SINGLE("DAC Bass Enhancement Switch",
2003*4882a593Smuzhiyun 			R_DACFXCTL, FB_DACFXCTL_BEEN, 1, 0),
2004*4882a593Smuzhiyun 	SOC_SINGLE("DAC Bass NLF Switch",
2005*4882a593Smuzhiyun 			R_DACFXCTL, FB_DACFXCTL_BNLFBYP, 1, 1),
2006*4882a593Smuzhiyun 	/* R_SUBEQFILT PG 5 ADDR 0x01 */
2007*4882a593Smuzhiyun 	SOC_SINGLE("Sub EQ 2 Switch",
2008*4882a593Smuzhiyun 			R_SUBEQFILT, FB_SUBEQFILT_EQ2EN, 1, 0),
2009*4882a593Smuzhiyun 	SOC_ENUM("Sub EQ 2 Band", sub_eq_enums[0]),
2010*4882a593Smuzhiyun 	SOC_SINGLE("Sub EQ 1 Switch", R_SUBEQFILT, FB_SUBEQFILT_EQ1EN, 1, 0),
2011*4882a593Smuzhiyun 	SOC_ENUM("Sub EQ 1 Band", sub_eq_enums[1]),
2012*4882a593Smuzhiyun 	/* R_SUBMBCEN PG 5 ADDR 0x0A */
2013*4882a593Smuzhiyun 	SOC_SINGLE("Sub MBC 3 Switch", R_SUBMBCEN, FB_SUBMBCEN_MBCEN3, 1, 0),
2014*4882a593Smuzhiyun 	SOC_SINGLE("Sub MBC 2 Switch", R_SUBMBCEN, FB_SUBMBCEN_MBCEN2, 1, 0),
2015*4882a593Smuzhiyun 	SOC_SINGLE("Sub MBC 1 Switch", R_SUBMBCEN, FB_SUBMBCEN_MBCEN1, 1, 0),
2016*4882a593Smuzhiyun 	/* R_SUBMBCCTL PG 5 ADDR 0x0B */
2017*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 3 Mode", sub_mbc3_lvl_det_mode_enum),
2018*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 3 Window", sub_mbc3_win_sel_enum),
2019*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 2 Mode", sub_mbc2_lvl_det_mode_enum),
2020*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 2 Window", sub_mbc2_win_sel_enum),
2021*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 1 Mode", sub_mbc1_lvl_det_mode_enum),
2022*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 1 Window", sub_mbc1_win_sel_enum),
2023*4882a593Smuzhiyun 	/* R_SUBMBCMUG1 PG 5 ADDR 0x0C */
2024*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 1 Phase Polarity", sub_mbc1_phase_pol_enum),
2025*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 1 Make-Up Gain Volume", R_SUBMBCMUG1,
2026*4882a593Smuzhiyun 			FB_SUBMBCMUG_MUGAIN, FM_SUBMBCMUG_MUGAIN,
2027*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
2028*4882a593Smuzhiyun 	/* R_SUBMBCTHR1 PG 5 ADDR 0x0D */
2029*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 1 Compressor Threshold Volume", R_SUBMBCTHR1,
2030*4882a593Smuzhiyun 			FB_SUBMBCTHR_THRESH, FM_SUBMBCTHR_THRESH,
2031*4882a593Smuzhiyun 			0, thr_tlv_arr),
2032*4882a593Smuzhiyun 	/* R_SUBMBCRAT1 PG 5 ADDR 0x0E */
2033*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 1 Compressor Ratio", sub_mbc1_comp_rat_enum),
2034*4882a593Smuzhiyun 	/* R_SUBMBCATK1L PG 5 ADDR 0x0F */
2035*4882a593Smuzhiyun 	/* R_SUBMBCATK1H PG 5 ADDR 0x10 */
2036*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 1 Attack", R_SUBMBCATK1L, 2),
2037*4882a593Smuzhiyun 	/* R_SUBMBCREL1L PG 5 ADDR 0x11 */
2038*4882a593Smuzhiyun 	/* R_SUBMBCREL1H PG 5 ADDR 0x12 */
2039*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 1 Release", R_SUBMBCREL1L, 2),
2040*4882a593Smuzhiyun 	/* R_SUBMBCMUG2 PG 5 ADDR 0x13 */
2041*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 2 Phase Polarity", sub_mbc2_phase_pol_enum),
2042*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 2 Make-Up Gain Volume", R_SUBMBCMUG2,
2043*4882a593Smuzhiyun 			FB_SUBMBCMUG_MUGAIN, FM_SUBMBCMUG_MUGAIN,
2044*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
2045*4882a593Smuzhiyun 	/* R_SUBMBCTHR2 PG 5 ADDR 0x14 */
2046*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 2 Compressor Threshold Volume", R_SUBMBCTHR2,
2047*4882a593Smuzhiyun 			FB_SUBMBCTHR_THRESH, FM_SUBMBCTHR_THRESH,
2048*4882a593Smuzhiyun 			0, thr_tlv_arr),
2049*4882a593Smuzhiyun 	/* R_SUBMBCRAT2 PG 5 ADDR 0x15 */
2050*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 2 Compressor Ratio", sub_mbc2_comp_rat_enum),
2051*4882a593Smuzhiyun 	/* R_SUBMBCATK2L PG 5 ADDR 0x16 */
2052*4882a593Smuzhiyun 	/* R_SUBMBCATK2H PG 5 ADDR 0x17 */
2053*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 2 Attack", R_SUBMBCATK2L, 2),
2054*4882a593Smuzhiyun 	/* R_SUBMBCREL2L PG 5 ADDR 0x18 */
2055*4882a593Smuzhiyun 	/* R_SUBMBCREL2H PG 5 ADDR 0x19 */
2056*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 2 Release", R_SUBMBCREL2L, 2),
2057*4882a593Smuzhiyun 	/* R_SUBMBCMUG3 PG 5 ADDR 0x1A */
2058*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 3 Phase Polarity", sub_mbc3_phase_pol_enum),
2059*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 3 Make-Up Gain Volume", R_SUBMBCMUG3,
2060*4882a593Smuzhiyun 			FB_SUBMBCMUG_MUGAIN, FM_SUBMBCMUG_MUGAIN,
2061*4882a593Smuzhiyun 			0, mbc_mug_tlv_arr),
2062*4882a593Smuzhiyun 	/* R_SUBMBCTHR3 PG 5 ADDR 0x1B */
2063*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub MBC 3 Threshold Volume", R_SUBMBCTHR3,
2064*4882a593Smuzhiyun 			FB_SUBMBCTHR_THRESH, FM_SUBMBCTHR_THRESH,
2065*4882a593Smuzhiyun 			0, thr_tlv_arr),
2066*4882a593Smuzhiyun 	/* R_SUBMBCRAT3 PG 5 ADDR 0x1C */
2067*4882a593Smuzhiyun 	SOC_ENUM("Sub MBC 3 Compressor Ratio", sub_mbc3_comp_rat_enum),
2068*4882a593Smuzhiyun 	/* R_SUBMBCATK3L PG 5 ADDR 0x1D */
2069*4882a593Smuzhiyun 	/* R_SUBMBCATK3H PG 5 ADDR 0x1E */
2070*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 3 Attack", R_SUBMBCATK3L, 3),
2071*4882a593Smuzhiyun 	/* R_SUBMBCREL3L PG 5 ADDR 0x1F */
2072*4882a593Smuzhiyun 	/* R_SUBMBCREL3H PG 5 ADDR 0x20 */
2073*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub MBC 3 Release", R_SUBMBCREL3L, 3),
2074*4882a593Smuzhiyun 	/* R_SUBCLECTL PG 5 ADDR 0x21 */
2075*4882a593Smuzhiyun 	SOC_ENUM("Sub CLE Level Mode", sub_cle_lvl_mode_enum),
2076*4882a593Smuzhiyun 	SOC_ENUM("Sub CLE Window", sub_cle_win_sel_enum),
2077*4882a593Smuzhiyun 	SOC_SINGLE("Sub CLE Expander Switch",
2078*4882a593Smuzhiyun 			R_SUBCLECTL, FB_SUBCLECTL_EXPEN, 1, 0),
2079*4882a593Smuzhiyun 	SOC_SINGLE("Sub CLE Limiter Switch",
2080*4882a593Smuzhiyun 			R_SUBCLECTL, FB_SUBCLECTL_LIMEN, 1, 0),
2081*4882a593Smuzhiyun 	SOC_SINGLE("Sub CLE Compressor Switch",
2082*4882a593Smuzhiyun 			R_SUBCLECTL, FB_SUBCLECTL_COMPEN, 1, 0),
2083*4882a593Smuzhiyun 	/* R_SUBCLEMUG PG 5 ADDR 0x22 */
2084*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub CLE Make-Up Gain Volume", R_SUBCLEMUG,
2085*4882a593Smuzhiyun 			FB_SUBCLEMUG_MUGAIN, FM_SUBCLEMUG_MUGAIN,
2086*4882a593Smuzhiyun 			0, cle_mug_tlv_arr),
2087*4882a593Smuzhiyun 	/* R_SUBCOMPTHR PG 5 ADDR 0x23 */
2088*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub Compressor Threshold Volume", R_SUBCOMPTHR,
2089*4882a593Smuzhiyun 			FB_SUBCOMPTHR_THRESH, FM_SUBCOMPTHR_THRESH,
2090*4882a593Smuzhiyun 			0, thr_tlv_arr),
2091*4882a593Smuzhiyun 	/* R_SUBCOMPRAT PG 5 ADDR 0x24 */
2092*4882a593Smuzhiyun 	SOC_ENUM("Sub Compressor Ratio", sub_comp_rat_enum),
2093*4882a593Smuzhiyun 	/* R_SUBCOMPATKL PG 5 ADDR 0x25 */
2094*4882a593Smuzhiyun 	/* R_SUBCOMPATKH PG 5 ADDR 0x26 */
2095*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Compressor Attack", R_SUBCOMPATKL, 2),
2096*4882a593Smuzhiyun 	/* R_SUBCOMPRELL PG 5 ADDR 0x27 */
2097*4882a593Smuzhiyun 	/* R_SUBCOMPRELH PG 5 ADDR 0x28 */
2098*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Compressor Release", R_SUBCOMPRELL, 2),
2099*4882a593Smuzhiyun 	/* R_SUBLIMTHR PG 5 ADDR 0x29 */
2100*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub Limiter Threshold Volume", R_SUBLIMTHR,
2101*4882a593Smuzhiyun 			FB_SUBLIMTHR_THRESH, FM_SUBLIMTHR_THRESH,
2102*4882a593Smuzhiyun 			0, thr_tlv_arr),
2103*4882a593Smuzhiyun 	/* R_SUBLIMTGT PG 5 ADDR 0x2A */
2104*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub Limiter Target Volume", R_SUBLIMTGT,
2105*4882a593Smuzhiyun 			FB_SUBLIMTGT_TARGET, FM_SUBLIMTGT_TARGET,
2106*4882a593Smuzhiyun 			0, thr_tlv_arr),
2107*4882a593Smuzhiyun 	/* R_SUBLIMATKL PG 5 ADDR 0x2B */
2108*4882a593Smuzhiyun 	/* R_SUBLIMATKH PG 5 ADDR 0x2C */
2109*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Limiter Attack", R_SUBLIMATKL, 2),
2110*4882a593Smuzhiyun 	/* R_SUBLIMRELL PG 5 ADDR 0x2D */
2111*4882a593Smuzhiyun 	/* R_SUBLIMRELR PG 5 ADDR 0x2E */
2112*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Limiter Release", R_SUBLIMRELL, 2),
2113*4882a593Smuzhiyun 	/* R_SUBEXPTHR PG 5 ADDR 0x2F */
2114*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Sub Expander Threshold Volume", R_SUBEXPTHR,
2115*4882a593Smuzhiyun 			FB_SUBEXPTHR_THRESH, FM_SUBEXPTHR_THRESH,
2116*4882a593Smuzhiyun 			0, thr_tlv_arr),
2117*4882a593Smuzhiyun 	/* R_SUBEXPRAT PG 5 ADDR 0x30 */
2118*4882a593Smuzhiyun 	SOC_ENUM("Sub Expander Ratio", sub_exp_rat_enum),
2119*4882a593Smuzhiyun 	/* R_SUBEXPATKL PG 5 ADDR 0x31 */
2120*4882a593Smuzhiyun 	/* R_SUBEXPATKR PG 5 ADDR 0x32 */
2121*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Expander Attack", R_SUBEXPATKL, 2),
2122*4882a593Smuzhiyun 	/* R_SUBEXPRELL PG 5 ADDR 0x33 */
2123*4882a593Smuzhiyun 	/* R_SUBEXPRELR PG 5 ADDR 0x34 */
2124*4882a593Smuzhiyun 	SND_SOC_BYTES("Sub Expander Release", R_SUBEXPRELL, 2),
2125*4882a593Smuzhiyun 	/* R_SUBFXCTL PG 5 ADDR 0x35 */
2126*4882a593Smuzhiyun 	SOC_SINGLE("Sub Treble Enhancement Switch",
2127*4882a593Smuzhiyun 			R_SUBFXCTL, FB_SUBFXCTL_TEEN, 1, 0),
2128*4882a593Smuzhiyun 	SOC_SINGLE("Sub Treble NLF Switch",
2129*4882a593Smuzhiyun 			R_SUBFXCTL, FB_SUBFXCTL_TNLFBYP, 1, 1),
2130*4882a593Smuzhiyun 	SOC_SINGLE("Sub Bass Enhancement Switch",
2131*4882a593Smuzhiyun 			R_SUBFXCTL, FB_SUBFXCTL_BEEN, 1, 0),
2132*4882a593Smuzhiyun 	SOC_SINGLE("Sub Bass NLF Switch",
2133*4882a593Smuzhiyun 			R_SUBFXCTL, FB_SUBFXCTL_BNLFBYP, 1, 1),
2134*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 1", BIQUAD_SIZE, 0x00),
2135*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 2", BIQUAD_SIZE, 0x05),
2136*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 3", BIQUAD_SIZE, 0x0a),
2137*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 4", BIQUAD_SIZE, 0x0f),
2138*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 5", BIQUAD_SIZE, 0x14),
2139*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left BiQuad 6", BIQUAD_SIZE, 0x19),
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 1", BIQUAD_SIZE, 0x20),
2142*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 2", BIQUAD_SIZE, 0x25),
2143*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 3", BIQUAD_SIZE, 0x2a),
2144*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 4", BIQUAD_SIZE, 0x2f),
2145*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 5", BIQUAD_SIZE, 0x34),
2146*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right BiQuad 6", BIQUAD_SIZE, 0x39),
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Left Prescale", COEFF_SIZE, 0x1f),
2149*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 1 Right Prescale", COEFF_SIZE, 0x3f),
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 1", BIQUAD_SIZE, 0x40),
2152*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 2", BIQUAD_SIZE, 0x45),
2153*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 3", BIQUAD_SIZE, 0x4a),
2154*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 4", BIQUAD_SIZE, 0x4f),
2155*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 5", BIQUAD_SIZE, 0x54),
2156*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left BiQuad 6", BIQUAD_SIZE, 0x59),
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 1", BIQUAD_SIZE, 0x60),
2159*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 2", BIQUAD_SIZE, 0x65),
2160*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 3", BIQUAD_SIZE, 0x6a),
2161*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 4", BIQUAD_SIZE, 0x6f),
2162*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 5", BIQUAD_SIZE, 0x74),
2163*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right BiQuad 6", BIQUAD_SIZE, 0x79),
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Left Prescale", COEFF_SIZE, 0x5f),
2166*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Cascade 2 Right Prescale", COEFF_SIZE, 0x7f),
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Extraction BiQuad 1", BIQUAD_SIZE, 0x80),
2169*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Extraction BiQuad 2", BIQUAD_SIZE, 0x85),
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Non Linear Function 1", COEFF_SIZE, 0x8a),
2172*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Non Linear Function 2", COEFF_SIZE, 0x8b),
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Limiter BiQuad", BIQUAD_SIZE, 0x8c),
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Cut Off BiQuad", BIQUAD_SIZE, 0x91),
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Bass Mix", COEFF_SIZE, 0x96),
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Extraction BiQuad 1", BIQUAD_SIZE, 0x97),
2181*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Extraction BiQuad 2", BIQUAD_SIZE, 0x9c),
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Non Linear Function 1", COEFF_SIZE, 0xa1),
2184*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Non Linear Function 2", COEFF_SIZE, 0xa2),
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Limiter BiQuad", BIQUAD_SIZE, 0xa3),
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Cut Off BiQuad", BIQUAD_SIZE, 0xa8),
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC Treb Mix", COEFF_SIZE, 0xad),
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC 3D", COEFF_SIZE, 0xae),
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC 3D Mix", COEFF_SIZE, 0xaf),
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 1 BiQuad 1", BIQUAD_SIZE, 0xb0),
2197*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 1 BiQuad 2", BIQUAD_SIZE, 0xb5),
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 2 BiQuad 1", BIQUAD_SIZE, 0xba),
2200*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 2 BiQuad 2", BIQUAD_SIZE, 0xbf),
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 3 BiQuad 1", BIQUAD_SIZE, 0xc4),
2203*4882a593Smuzhiyun 	COEFF_RAM_CTL("DAC MBC 3 BiQuad 2", BIQUAD_SIZE, 0xc9),
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 1", BIQUAD_SIZE, 0x00),
2206*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 2", BIQUAD_SIZE, 0x05),
2207*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 3", BIQUAD_SIZE, 0x0a),
2208*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 4", BIQUAD_SIZE, 0x0f),
2209*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 5", BIQUAD_SIZE, 0x14),
2210*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left BiQuad 6", BIQUAD_SIZE, 0x19),
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 1", BIQUAD_SIZE, 0x20),
2213*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 2", BIQUAD_SIZE, 0x25),
2214*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 3", BIQUAD_SIZE, 0x2a),
2215*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 4", BIQUAD_SIZE, 0x2f),
2216*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 5", BIQUAD_SIZE, 0x34),
2217*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right BiQuad 6", BIQUAD_SIZE, 0x39),
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Left Prescale", COEFF_SIZE, 0x1f),
2220*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 1 Right Prescale", COEFF_SIZE, 0x3f),
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 1", BIQUAD_SIZE, 0x40),
2223*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 2", BIQUAD_SIZE, 0x45),
2224*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 3", BIQUAD_SIZE, 0x4a),
2225*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 4", BIQUAD_SIZE, 0x4f),
2226*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 5", BIQUAD_SIZE, 0x54),
2227*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left BiQuad 6", BIQUAD_SIZE, 0x59),
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 1", BIQUAD_SIZE, 0x60),
2230*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 2", BIQUAD_SIZE, 0x65),
2231*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 3", BIQUAD_SIZE, 0x6a),
2232*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 4", BIQUAD_SIZE, 0x6f),
2233*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 5", BIQUAD_SIZE, 0x74),
2234*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right BiQuad 6", BIQUAD_SIZE, 0x79),
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Left Prescale", COEFF_SIZE, 0x5f),
2237*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Cascade 2 Right Prescale", COEFF_SIZE, 0x7f),
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Extraction BiQuad 1", BIQUAD_SIZE, 0x80),
2240*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Extraction BiQuad 2", BIQUAD_SIZE, 0x85),
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Non Linear Function 1", COEFF_SIZE, 0x8a),
2243*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Non Linear Function 2", COEFF_SIZE, 0x8b),
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Limiter BiQuad", BIQUAD_SIZE, 0x8c),
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Cut Off BiQuad", BIQUAD_SIZE, 0x91),
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Bass Mix", COEFF_SIZE, 0x96),
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Extraction BiQuad 1", BIQUAD_SIZE, 0x97),
2252*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Extraction BiQuad 2", BIQUAD_SIZE, 0x9c),
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Non Linear Function 1", COEFF_SIZE, 0xa1),
2255*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Non Linear Function 2", COEFF_SIZE, 0xa2),
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Limiter BiQuad", BIQUAD_SIZE, 0xa3),
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Cut Off BiQuad", BIQUAD_SIZE, 0xa8),
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker Treb Mix", COEFF_SIZE, 0xad),
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker 3D", COEFF_SIZE, 0xae),
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker 3D Mix", COEFF_SIZE, 0xaf),
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 1 BiQuad 1", BIQUAD_SIZE, 0xb0),
2268*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 1 BiQuad 2", BIQUAD_SIZE, 0xb5),
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 2 BiQuad 1", BIQUAD_SIZE, 0xba),
2271*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 2 BiQuad 2", BIQUAD_SIZE, 0xbf),
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 3 BiQuad 1", BIQUAD_SIZE, 0xc4),
2274*4882a593Smuzhiyun 	COEFF_RAM_CTL("Speaker MBC 3 BiQuad 2", BIQUAD_SIZE, 0xc9),
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 1", BIQUAD_SIZE, 0x00),
2277*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 2", BIQUAD_SIZE, 0x05),
2278*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 3", BIQUAD_SIZE, 0x0a),
2279*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 4", BIQUAD_SIZE, 0x0f),
2280*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 5", BIQUAD_SIZE, 0x14),
2281*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left BiQuad 6", BIQUAD_SIZE, 0x19),
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 1", BIQUAD_SIZE, 0x20),
2284*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 2", BIQUAD_SIZE, 0x25),
2285*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 3", BIQUAD_SIZE, 0x2a),
2286*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 4", BIQUAD_SIZE, 0x2f),
2287*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 5", BIQUAD_SIZE, 0x34),
2288*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right BiQuad 6", BIQUAD_SIZE, 0x39),
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Left Prescale", COEFF_SIZE, 0x1f),
2291*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 1 Right Prescale", COEFF_SIZE, 0x3f),
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 1", BIQUAD_SIZE, 0x40),
2294*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 2", BIQUAD_SIZE, 0x45),
2295*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 3", BIQUAD_SIZE, 0x4a),
2296*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 4", BIQUAD_SIZE, 0x4f),
2297*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 5", BIQUAD_SIZE, 0x54),
2298*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left BiQuad 6", BIQUAD_SIZE, 0x59),
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 1", BIQUAD_SIZE, 0x60),
2301*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 2", BIQUAD_SIZE, 0x65),
2302*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 3", BIQUAD_SIZE, 0x6a),
2303*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 4", BIQUAD_SIZE, 0x6f),
2304*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 5", BIQUAD_SIZE, 0x74),
2305*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right BiQuad 6", BIQUAD_SIZE, 0x79),
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Left Prescale", COEFF_SIZE, 0x5f),
2308*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Cascade 2 Right Prescale", COEFF_SIZE, 0x7f),
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Extraction BiQuad 1", BIQUAD_SIZE, 0x80),
2311*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Extraction BiQuad 2", BIQUAD_SIZE, 0x85),
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Non Linear Function 1", COEFF_SIZE, 0x8a),
2314*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Non Linear Function 2", COEFF_SIZE, 0x8b),
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Limiter BiQuad", BIQUAD_SIZE, 0x8c),
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Cut Off BiQuad", BIQUAD_SIZE, 0x91),
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Bass Mix", COEFF_SIZE, 0x96),
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Extraction BiQuad 1", BIQUAD_SIZE, 0x97),
2323*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Extraction BiQuad 2", BIQUAD_SIZE, 0x9c),
2324*4882a593Smuzhiyun 
2325*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Non Linear Function 1", COEFF_SIZE, 0xa1),
2326*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Non Linear Function 2", COEFF_SIZE, 0xa2),
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Limiter BiQuad", BIQUAD_SIZE, 0xa3),
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Cut Off BiQuad", BIQUAD_SIZE, 0xa8),
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub Treb Mix", COEFF_SIZE, 0xad),
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub 3D", COEFF_SIZE, 0xae),
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub 3D Mix", COEFF_SIZE, 0xaf),
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 1 BiQuad 1", BIQUAD_SIZE, 0xb0),
2339*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 1 BiQuad 2", BIQUAD_SIZE, 0xb5),
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 2 BiQuad 1", BIQUAD_SIZE, 0xba),
2342*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 2 BiQuad 2", BIQUAD_SIZE, 0xbf),
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 3 BiQuad 1", BIQUAD_SIZE, 0xc4),
2345*4882a593Smuzhiyun 	COEFF_RAM_CTL("Sub MBC 3 BiQuad 2", BIQUAD_SIZE, 0xc9),
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun static struct snd_soc_dapm_widget const tscs454_dapm_widgets[] = {
2349*4882a593Smuzhiyun 	/* R_PLLCTL PG 0 ADDR 0x15 */
2350*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL 1 Power", R_PLLCTL, FB_PLLCTL_PU_PLL1, 0,
2351*4882a593Smuzhiyun 			pll_power_event,
2352*4882a593Smuzhiyun 			SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_PRE_PMD),
2353*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL 2 Power", R_PLLCTL, FB_PLLCTL_PU_PLL2, 0,
2354*4882a593Smuzhiyun 			pll_power_event,
2355*4882a593Smuzhiyun 			SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_PRE_PMD),
2356*4882a593Smuzhiyun 	/* R_I2SPINC0 PG 0 ADDR 0x22 */
2357*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("DAI 3 Out", "DAI 3 Capture", 0,
2358*4882a593Smuzhiyun 			R_I2SPINC0, FB_I2SPINC0_SDO3TRI, 1),
2359*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("DAI 2 Out", "DAI 2 Capture", 0,
2360*4882a593Smuzhiyun 			R_I2SPINC0, FB_I2SPINC0_SDO2TRI, 1),
2361*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("DAI 1 Out", "DAI 1 Capture", 0,
2362*4882a593Smuzhiyun 			R_I2SPINC0, FB_I2SPINC0_SDO1TRI, 1),
2363*4882a593Smuzhiyun 	/* R_PWRM0 PG 0 ADDR 0x33 */
2364*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Input Processor Channel 3", NULL,
2365*4882a593Smuzhiyun 			R_PWRM0, FB_PWRM0_INPROC3PU, 0),
2366*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Input Processor Channel 2", NULL,
2367*4882a593Smuzhiyun 			R_PWRM0, FB_PWRM0_INPROC2PU, 0),
2368*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Input Processor Channel 1", NULL,
2369*4882a593Smuzhiyun 			R_PWRM0, FB_PWRM0_INPROC1PU, 0),
2370*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("Input Processor Channel 0", NULL,
2371*4882a593Smuzhiyun 			R_PWRM0, FB_PWRM0_INPROC0PU, 0),
2372*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias 2",
2373*4882a593Smuzhiyun 			R_PWRM0, FB_PWRM0_MICB2PU, 0, NULL, 0),
2374*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias 1", R_PWRM0,
2375*4882a593Smuzhiyun 			FB_PWRM0_MICB1PU, 0, NULL, 0),
2376*4882a593Smuzhiyun 	/* R_PWRM1 PG 0 ADDR 0x34 */
2377*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Sub Power", R_PWRM1, FB_PWRM1_SUBPU, 0, NULL, 0),
2378*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Headphone Left Power",
2379*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_HPLPU, 0, NULL, 0),
2380*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Headphone Right Power",
2381*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_HPRPU, 0, NULL, 0),
2382*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Speaker Left Power",
2383*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_SPKLPU, 0, NULL, 0),
2384*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Speaker Right Power",
2385*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_SPKRPU, 0, NULL, 0),
2386*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Differential Input 2 Power",
2387*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_D2S2PU, 0, NULL, 0),
2388*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Differential Input 1 Power",
2389*4882a593Smuzhiyun 			R_PWRM1, FB_PWRM1_D2S1PU, 0, NULL, 0),
2390*4882a593Smuzhiyun 	/* R_PWRM2 PG 0 ADDR 0x35 */
2391*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 3 Out Power",
2392*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S3OPU, 0, NULL, 0),
2393*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 2 Out Power",
2394*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S2OPU, 0, NULL, 0),
2395*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 1 Out Power",
2396*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S1OPU, 0, NULL, 0),
2397*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 3 In Power",
2398*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S3IPU, 0, NULL, 0),
2399*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 2 In Power",
2400*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S2IPU, 0, NULL, 0),
2401*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAI 1 In Power",
2402*4882a593Smuzhiyun 			R_PWRM2, FB_PWRM2_I2S1IPU, 0, NULL, 0),
2403*4882a593Smuzhiyun 	/* R_PWRM3 PG 0 ADDR 0x36 */
2404*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Line Out Left Power",
2405*4882a593Smuzhiyun 			R_PWRM3, FB_PWRM3_LLINEPU, 0, NULL, 0),
2406*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Line Out Right Power",
2407*4882a593Smuzhiyun 			R_PWRM3, FB_PWRM3_RLINEPU, 0, NULL, 0),
2408*4882a593Smuzhiyun 	/* R_PWRM4 PG 0 ADDR 0x37 */
2409*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("Sub", NULL, R_PWRM4, FB_PWRM4_OPSUBPU, 0),
2410*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC Left", NULL, R_PWRM4, FB_PWRM4_OPDACLPU, 0),
2411*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC Right", NULL, R_PWRM4, FB_PWRM4_OPDACRPU, 0),
2412*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("ClassD Left", NULL, R_PWRM4, FB_PWRM4_OPSPKLPU, 0),
2413*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("ClassD Right", NULL, R_PWRM4, FB_PWRM4_OPSPKRPU, 0),
2414*4882a593Smuzhiyun 	/* R_AUDIOMUX1  PG 0 ADDR 0x3A */
2415*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAI 2 Out Mux", SND_SOC_NOPM, 0, 0,
2416*4882a593Smuzhiyun 			&dai2_mux_dapm_enum),
2417*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAI 1 Out Mux", SND_SOC_NOPM, 0, 0,
2418*4882a593Smuzhiyun 			&dai1_mux_dapm_enum),
2419*4882a593Smuzhiyun 	/* R_AUDIOMUX2 PG 0 ADDR 0x3B */
2420*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAC Mux", SND_SOC_NOPM, 0, 0,
2421*4882a593Smuzhiyun 			&dac_mux_dapm_enum),
2422*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAI 3 Out Mux", SND_SOC_NOPM, 0, 0,
2423*4882a593Smuzhiyun 			&dai3_mux_dapm_enum),
2424*4882a593Smuzhiyun 	/* R_AUDIOMUX3 PG 0 ADDR 0x3C */
2425*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Sub Mux", SND_SOC_NOPM, 0, 0,
2426*4882a593Smuzhiyun 			&sub_mux_dapm_enum),
2427*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Speaker Mux", SND_SOC_NOPM, 0, 0,
2428*4882a593Smuzhiyun 			&classd_mux_dapm_enum),
2429*4882a593Smuzhiyun 	/* R_HSDCTL1 PG 1 ADDR 0x01 */
2430*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("GHS Detect Power", R_HSDCTL1,
2431*4882a593Smuzhiyun 			FB_HSDCTL1_CON_DET_PWD, 1, NULL, 0),
2432*4882a593Smuzhiyun 	/* R_CH0AIC PG 1 ADDR 0x06 */
2433*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Input Boost Channel 0 Mux", SND_SOC_NOPM, 0, 0,
2434*4882a593Smuzhiyun 			&in_bst_mux_ch0_dapm_enum),
2435*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Channel 0 Mux", SND_SOC_NOPM, 0, 0,
2436*4882a593Smuzhiyun 			&adc_mux_ch0_dapm_enum),
2437*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Input Processor Channel 0 Mux", SND_SOC_NOPM, 0, 0,
2438*4882a593Smuzhiyun 			&in_proc_mux_ch0_dapm_enum),
2439*4882a593Smuzhiyun 	/* R_CH1AIC PG 1 ADDR 0x07 */
2440*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Input Boost Channel 1 Mux", SND_SOC_NOPM, 0, 0,
2441*4882a593Smuzhiyun 			&in_bst_mux_ch1_dapm_enum),
2442*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("ADC Channel 1 Mux", SND_SOC_NOPM, 0, 0,
2443*4882a593Smuzhiyun 			&adc_mux_ch1_dapm_enum),
2444*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Input Processor Channel 1 Mux", SND_SOC_NOPM, 0, 0,
2445*4882a593Smuzhiyun 			&in_proc_mux_ch1_dapm_enum),
2446*4882a593Smuzhiyun 	/* Virtual */
2447*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("DAI 3 In", "DAI 3 Playback", 0,
2448*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
2449*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("DAI 2 In", "DAI 2 Playback", 0,
2450*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
2451*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("DAI 1 In", "DAI 1 Playback", 0,
2452*4882a593Smuzhiyun 			SND_SOC_NOPM, 0, 0),
2453*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLLs", SND_SOC_NOPM, 0, 0, NULL, 0),
2454*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Sub Out"),
2455*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Headphone Left"),
2456*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Headphone Right"),
2457*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Speaker Left"),
2458*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Speaker Right"),
2459*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Line Out Left"),
2460*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("Line Out Right"),
2461*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("D2S 2"),
2462*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("D2S 1"),
2463*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 1 Left"),
2464*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 1 Right"),
2465*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 2 Left"),
2466*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 2 Right"),
2467*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 3 Left"),
2468*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("Line In 3 Right"),
2469*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMic 1"),
2470*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("DMic 2"),
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CH 0_1 Mux", SND_SOC_NOPM, 0, 0,
2473*4882a593Smuzhiyun 			&ch_0_1_mux_dapm_enum),
2474*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CH 2_3 Mux", SND_SOC_NOPM, 0, 0,
2475*4882a593Smuzhiyun 			&ch_2_3_mux_dapm_enum),
2476*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("CH 4_5 Mux", SND_SOC_NOPM, 0, 0,
2477*4882a593Smuzhiyun 			&ch_4_5_mux_dapm_enum),
2478*4882a593Smuzhiyun };
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun static struct snd_soc_dapm_route const tscs454_intercon[] = {
2481*4882a593Smuzhiyun 	/* PLLs */
2482*4882a593Smuzhiyun 	{"PLLs", NULL, "PLL 1 Power", pll_connected},
2483*4882a593Smuzhiyun 	{"PLLs", NULL, "PLL 2 Power", pll_connected},
2484*4882a593Smuzhiyun 	/* Inputs */
2485*4882a593Smuzhiyun 	{"DAI 3 In", NULL, "DAI 3 In Power"},
2486*4882a593Smuzhiyun 	{"DAI 2 In", NULL, "DAI 2 In Power"},
2487*4882a593Smuzhiyun 	{"DAI 1 In", NULL, "DAI 1 In Power"},
2488*4882a593Smuzhiyun 	/* Outputs */
2489*4882a593Smuzhiyun 	{"DAI 3 Out", NULL, "DAI 3 Out Power"},
2490*4882a593Smuzhiyun 	{"DAI 2 Out", NULL, "DAI 2 Out Power"},
2491*4882a593Smuzhiyun 	{"DAI 1 Out", NULL, "DAI 1 Out Power"},
2492*4882a593Smuzhiyun 	/* Ch Muxing */
2493*4882a593Smuzhiyun 	{"CH 0_1 Mux", "DAI 1", "DAI 1 In"},
2494*4882a593Smuzhiyun 	{"CH 0_1 Mux", "TDM 0_1", "DAI 1 In"},
2495*4882a593Smuzhiyun 	{"CH 2_3 Mux", "DAI 2", "DAI 2 In"},
2496*4882a593Smuzhiyun 	{"CH 2_3 Mux", "TDM 2_3", "DAI 1 In"},
2497*4882a593Smuzhiyun 	{"CH 4_5 Mux", "DAI 3", "DAI 2 In"},
2498*4882a593Smuzhiyun 	{"CH 4_5 Mux", "TDM 4_5", "DAI 1 In"},
2499*4882a593Smuzhiyun 	/* In/Out Muxing */
2500*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "CH 0_1", "CH 0_1 Mux"},
2501*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "CH 2_3", "CH 2_3 Mux"},
2502*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "CH 4_5", "CH 4_5 Mux"},
2503*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "CH 0_1", "CH 0_1 Mux"},
2504*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "CH 2_3", "CH 2_3 Mux"},
2505*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "CH 4_5", "CH 4_5 Mux"},
2506*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "CH 0_1", "CH 0_1 Mux"},
2507*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "CH 2_3", "CH 2_3 Mux"},
2508*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "CH 4_5", "CH 4_5 Mux"},
2509*4882a593Smuzhiyun 	/******************
2510*4882a593Smuzhiyun 	 * Playback Paths *
2511*4882a593Smuzhiyun 	 ******************/
2512*4882a593Smuzhiyun 	/* DAC Path */
2513*4882a593Smuzhiyun 	{"DAC Mux", "CH 4_5", "CH 4_5 Mux"},
2514*4882a593Smuzhiyun 	{"DAC Mux", "CH 2_3", "CH 2_3 Mux"},
2515*4882a593Smuzhiyun 	{"DAC Mux", "CH 0_1", "CH 0_1 Mux"},
2516*4882a593Smuzhiyun 	{"DAC Left", NULL, "DAC Mux"},
2517*4882a593Smuzhiyun 	{"DAC Right", NULL, "DAC Mux"},
2518*4882a593Smuzhiyun 	{"DAC Left", NULL, "PLLs"},
2519*4882a593Smuzhiyun 	{"DAC Right", NULL, "PLLs"},
2520*4882a593Smuzhiyun 	{"Headphone Left", NULL, "Headphone Left Power"},
2521*4882a593Smuzhiyun 	{"Headphone Right", NULL, "Headphone Right Power"},
2522*4882a593Smuzhiyun 	{"Headphone Left", NULL, "DAC Left"},
2523*4882a593Smuzhiyun 	{"Headphone Right", NULL, "DAC Right"},
2524*4882a593Smuzhiyun 	/* Line Out */
2525*4882a593Smuzhiyun 	{"Line Out Left", NULL, "Line Out Left Power"},
2526*4882a593Smuzhiyun 	{"Line Out Right", NULL, "Line Out Right Power"},
2527*4882a593Smuzhiyun 	{"Line Out Left", NULL, "DAC Left"},
2528*4882a593Smuzhiyun 	{"Line Out Right", NULL, "DAC Right"},
2529*4882a593Smuzhiyun 	/* ClassD Path */
2530*4882a593Smuzhiyun 	{"Speaker Mux", "CH 4_5", "CH 4_5 Mux"},
2531*4882a593Smuzhiyun 	{"Speaker Mux", "CH 2_3", "CH 2_3 Mux"},
2532*4882a593Smuzhiyun 	{"Speaker Mux", "CH 0_1", "CH 0_1 Mux"},
2533*4882a593Smuzhiyun 	{"ClassD Left", NULL, "Speaker Mux"},
2534*4882a593Smuzhiyun 	{"ClassD Right", NULL, "Speaker Mux"},
2535*4882a593Smuzhiyun 	{"ClassD Left", NULL, "PLLs"},
2536*4882a593Smuzhiyun 	{"ClassD Right", NULL, "PLLs"},
2537*4882a593Smuzhiyun 	{"Speaker Left", NULL, "Speaker Left Power"},
2538*4882a593Smuzhiyun 	{"Speaker Right", NULL, "Speaker Right Power"},
2539*4882a593Smuzhiyun 	{"Speaker Left", NULL, "ClassD Left"},
2540*4882a593Smuzhiyun 	{"Speaker Right", NULL, "ClassD Right"},
2541*4882a593Smuzhiyun 	/* Sub Path */
2542*4882a593Smuzhiyun 	{"Sub Mux", "CH 4", "CH 4_5 Mux"},
2543*4882a593Smuzhiyun 	{"Sub Mux", "CH 5", "CH 4_5 Mux"},
2544*4882a593Smuzhiyun 	{"Sub Mux", "CH 4 + 5", "CH 4_5 Mux"},
2545*4882a593Smuzhiyun 	{"Sub Mux", "CH 2", "CH 2_3 Mux"},
2546*4882a593Smuzhiyun 	{"Sub Mux", "CH 3", "CH 2_3 Mux"},
2547*4882a593Smuzhiyun 	{"Sub Mux", "CH 2 + 3", "CH 2_3 Mux"},
2548*4882a593Smuzhiyun 	{"Sub Mux", "CH 0", "CH 0_1 Mux"},
2549*4882a593Smuzhiyun 	{"Sub Mux", "CH 1", "CH 0_1 Mux"},
2550*4882a593Smuzhiyun 	{"Sub Mux", "CH 0 + 1", "CH 0_1 Mux"},
2551*4882a593Smuzhiyun 	{"Sub Mux", "ADC/DMic 1 Left", "Input Processor Channel 0"},
2552*4882a593Smuzhiyun 	{"Sub Mux", "ADC/DMic 1 Right", "Input Processor Channel 1"},
2553*4882a593Smuzhiyun 	{"Sub Mux", "ADC/DMic 1 Left Plus Right", "Input Processor Channel 0"},
2554*4882a593Smuzhiyun 	{"Sub Mux", "ADC/DMic 1 Left Plus Right", "Input Processor Channel 1"},
2555*4882a593Smuzhiyun 	{"Sub Mux", "DMic 2 Left", "DMic 2"},
2556*4882a593Smuzhiyun 	{"Sub Mux", "DMic 2 Right", "DMic 2"},
2557*4882a593Smuzhiyun 	{"Sub Mux", "DMic 2 Left Plus Right", "DMic 2"},
2558*4882a593Smuzhiyun 	{"Sub Mux", "ClassD Left", "ClassD Left"},
2559*4882a593Smuzhiyun 	{"Sub Mux", "ClassD Right", "ClassD Right"},
2560*4882a593Smuzhiyun 	{"Sub Mux", "ClassD Left Plus Right", "ClassD Left"},
2561*4882a593Smuzhiyun 	{"Sub Mux", "ClassD Left Plus Right", "ClassD Right"},
2562*4882a593Smuzhiyun 	{"Sub", NULL, "Sub Mux"},
2563*4882a593Smuzhiyun 	{"Sub", NULL, "PLLs"},
2564*4882a593Smuzhiyun 	{"Sub Out", NULL, "Sub Power"},
2565*4882a593Smuzhiyun 	{"Sub Out", NULL, "Sub"},
2566*4882a593Smuzhiyun 	/*****************
2567*4882a593Smuzhiyun 	 * Capture Paths *
2568*4882a593Smuzhiyun 	 *****************/
2569*4882a593Smuzhiyun 	{"Input Boost Channel 0 Mux", "Input 3", "Line In 3 Left"},
2570*4882a593Smuzhiyun 	{"Input Boost Channel 0 Mux", "Input 2", "Line In 2 Left"},
2571*4882a593Smuzhiyun 	{"Input Boost Channel 0 Mux", "Input 1", "Line In 1 Left"},
2572*4882a593Smuzhiyun 	{"Input Boost Channel 0 Mux", "D2S", "D2S 1"},
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	{"Input Boost Channel 1 Mux", "Input 3", "Line In 3 Right"},
2575*4882a593Smuzhiyun 	{"Input Boost Channel 1 Mux", "Input 2", "Line In 2 Right"},
2576*4882a593Smuzhiyun 	{"Input Boost Channel 1 Mux", "Input 1", "Line In 1 Right"},
2577*4882a593Smuzhiyun 	{"Input Boost Channel 1 Mux", "D2S", "D2S 2"},
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	{"ADC Channel 0 Mux", "Input 3 Boost Bypass", "Line In 3 Left"},
2580*4882a593Smuzhiyun 	{"ADC Channel 0 Mux", "Input 2 Boost Bypass", "Line In 2 Left"},
2581*4882a593Smuzhiyun 	{"ADC Channel 0 Mux", "Input 1 Boost Bypass", "Line In 1 Left"},
2582*4882a593Smuzhiyun 	{"ADC Channel 0 Mux", "Input Boost", "Input Boost Channel 0 Mux"},
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	{"ADC Channel 1 Mux", "Input 3 Boost Bypass", "Line In 3 Right"},
2585*4882a593Smuzhiyun 	{"ADC Channel 1 Mux", "Input 2 Boost Bypass", "Line In 2 Right"},
2586*4882a593Smuzhiyun 	{"ADC Channel 1 Mux", "Input 1 Boost Bypass", "Line In 1 Right"},
2587*4882a593Smuzhiyun 	{"ADC Channel 1 Mux", "Input Boost", "Input Boost Channel 1 Mux"},
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 	{"Input Processor Channel 0 Mux", "ADC", "ADC Channel 0 Mux"},
2590*4882a593Smuzhiyun 	{"Input Processor Channel 0 Mux", "DMic", "DMic 1"},
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	{"Input Processor Channel 0", NULL, "PLLs"},
2593*4882a593Smuzhiyun 	{"Input Processor Channel 0", NULL, "Input Processor Channel 0 Mux"},
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 	{"Input Processor Channel 1 Mux", "ADC", "ADC Channel 1 Mux"},
2596*4882a593Smuzhiyun 	{"Input Processor Channel 1 Mux", "DMic", "DMic 1"},
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 	{"Input Processor Channel 1", NULL, "PLLs"},
2599*4882a593Smuzhiyun 	{"Input Processor Channel 1", NULL, "Input Processor Channel 1 Mux"},
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 	{"Input Processor Channel 2", NULL, "PLLs"},
2602*4882a593Smuzhiyun 	{"Input Processor Channel 2", NULL, "DMic 2"},
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 	{"Input Processor Channel 3", NULL, "PLLs"},
2605*4882a593Smuzhiyun 	{"Input Processor Channel 3", NULL, "DMic 2"},
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "ADC/DMic 1", "Input Processor Channel 0"},
2608*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "ADC/DMic 1", "Input Processor Channel 1"},
2609*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "DMic 2", "Input Processor Channel 2"},
2610*4882a593Smuzhiyun 	{"DAI 1 Out Mux", "DMic 2", "Input Processor Channel 3"},
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "ADC/DMic 1", "Input Processor Channel 0"},
2613*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "ADC/DMic 1", "Input Processor Channel 1"},
2614*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "DMic 2", "Input Processor Channel 2"},
2615*4882a593Smuzhiyun 	{"DAI 2 Out Mux", "DMic 2", "Input Processor Channel 3"},
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "ADC/DMic 1", "Input Processor Channel 0"},
2618*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "ADC/DMic 1", "Input Processor Channel 1"},
2619*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "DMic 2", "Input Processor Channel 2"},
2620*4882a593Smuzhiyun 	{"DAI 3 Out Mux", "DMic 2", "Input Processor Channel 3"},
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun 	{"DAI 1 Out", NULL, "DAI 1 Out Mux"},
2623*4882a593Smuzhiyun 	{"DAI 2 Out", NULL, "DAI 2 Out Mux"},
2624*4882a593Smuzhiyun 	{"DAI 3 Out", NULL, "DAI 3 Out Mux"},
2625*4882a593Smuzhiyun };
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun /* This is used when BCLK is sourcing the PLLs */
tscs454_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)2628*4882a593Smuzhiyun static int tscs454_set_sysclk(struct snd_soc_dai *dai,
2629*4882a593Smuzhiyun 		int clk_id, unsigned int freq, int dir)
2630*4882a593Smuzhiyun {
2631*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2632*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
2633*4882a593Smuzhiyun 	unsigned int val;
2634*4882a593Smuzhiyun 	int bclk_dai;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	dev_dbg(component->dev, "%s(): freq = %u\n", __func__, freq);
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	val = snd_soc_component_read(component, R_PLLCTL);
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	bclk_dai = (val & FM_PLLCTL_BCLKSEL) >> FB_PLLCTL_BCLKSEL;
2641*4882a593Smuzhiyun 	if (bclk_dai != dai->id)
2642*4882a593Smuzhiyun 		return 0;
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	tscs454->bclk_freq = freq;
2645*4882a593Smuzhiyun 	return set_sysclk(component);
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun 
tscs454_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)2648*4882a593Smuzhiyun static int tscs454_set_bclk_ratio(struct snd_soc_dai *dai,
2649*4882a593Smuzhiyun 		unsigned int ratio)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun 	unsigned int mask;
2652*4882a593Smuzhiyun 	int ret;
2653*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2654*4882a593Smuzhiyun 	unsigned int val;
2655*4882a593Smuzhiyun 	int shift;
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	dev_dbg(component->dev, "set_bclk_ratio() id = %d ratio = %u\n",
2658*4882a593Smuzhiyun 			dai->id, ratio);
2659*4882a593Smuzhiyun 
2660*4882a593Smuzhiyun 	switch (dai->id) {
2661*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
2662*4882a593Smuzhiyun 		mask = FM_I2SCMC_BCMP1;
2663*4882a593Smuzhiyun 		shift = FB_I2SCMC_BCMP1;
2664*4882a593Smuzhiyun 		break;
2665*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
2666*4882a593Smuzhiyun 		mask = FM_I2SCMC_BCMP2;
2667*4882a593Smuzhiyun 		shift = FB_I2SCMC_BCMP2;
2668*4882a593Smuzhiyun 		break;
2669*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
2670*4882a593Smuzhiyun 		mask = FM_I2SCMC_BCMP3;
2671*4882a593Smuzhiyun 		shift = FB_I2SCMC_BCMP3;
2672*4882a593Smuzhiyun 		break;
2673*4882a593Smuzhiyun 	default:
2674*4882a593Smuzhiyun 		ret = -EINVAL;
2675*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown audio interface (%d)\n", ret);
2676*4882a593Smuzhiyun 		return ret;
2677*4882a593Smuzhiyun 	}
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	switch (ratio) {
2680*4882a593Smuzhiyun 	case 32:
2681*4882a593Smuzhiyun 		val = I2SCMC_BCMP_32X;
2682*4882a593Smuzhiyun 		break;
2683*4882a593Smuzhiyun 	case 40:
2684*4882a593Smuzhiyun 		val = I2SCMC_BCMP_40X;
2685*4882a593Smuzhiyun 		break;
2686*4882a593Smuzhiyun 	case 64:
2687*4882a593Smuzhiyun 		val = I2SCMC_BCMP_64X;
2688*4882a593Smuzhiyun 		break;
2689*4882a593Smuzhiyun 	default:
2690*4882a593Smuzhiyun 		ret = -EINVAL;
2691*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported bclk ratio (%d)\n", ret);
2692*4882a593Smuzhiyun 		return ret;
2693*4882a593Smuzhiyun 	}
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component,
2696*4882a593Smuzhiyun 			R_I2SCMC, mask, val << shift);
2697*4882a593Smuzhiyun 	if (ret < 0) {
2698*4882a593Smuzhiyun 		dev_err(component->dev,
2699*4882a593Smuzhiyun 				"Failed to set DAI BCLK ratio (%d)\n", ret);
2700*4882a593Smuzhiyun 		return ret;
2701*4882a593Smuzhiyun 	}
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun 	return 0;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun 
set_aif_master_from_fmt(struct snd_soc_component * component,struct aif * aif,unsigned int fmt)2706*4882a593Smuzhiyun static inline int set_aif_master_from_fmt(struct snd_soc_component *component,
2707*4882a593Smuzhiyun 		struct aif *aif, unsigned int fmt)
2708*4882a593Smuzhiyun {
2709*4882a593Smuzhiyun 	int ret;
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2712*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
2713*4882a593Smuzhiyun 		aif->master = true;
2714*4882a593Smuzhiyun 		break;
2715*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
2716*4882a593Smuzhiyun 		aif->master = false;
2717*4882a593Smuzhiyun 		break;
2718*4882a593Smuzhiyun 	default:
2719*4882a593Smuzhiyun 		ret = -EINVAL;
2720*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported format (%d)\n", ret);
2721*4882a593Smuzhiyun 		return ret;
2722*4882a593Smuzhiyun 	}
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	return 0;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun 
set_aif_tdm_delay(struct snd_soc_component * component,unsigned int dai_id,bool delay)2727*4882a593Smuzhiyun static inline int set_aif_tdm_delay(struct snd_soc_component *component,
2728*4882a593Smuzhiyun 		unsigned int dai_id, bool delay)
2729*4882a593Smuzhiyun {
2730*4882a593Smuzhiyun 	unsigned int reg;
2731*4882a593Smuzhiyun 	int ret;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	switch (dai_id) {
2734*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
2735*4882a593Smuzhiyun 		reg = R_TDMCTL0;
2736*4882a593Smuzhiyun 		break;
2737*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
2738*4882a593Smuzhiyun 		reg = R_PCMP2CTL0;
2739*4882a593Smuzhiyun 		break;
2740*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
2741*4882a593Smuzhiyun 		reg = R_PCMP3CTL0;
2742*4882a593Smuzhiyun 		break;
2743*4882a593Smuzhiyun 	default:
2744*4882a593Smuzhiyun 		ret = -EINVAL;
2745*4882a593Smuzhiyun 		dev_err(component->dev,
2746*4882a593Smuzhiyun 				"DAI %d unknown (%d)\n", dai_id + 1, ret);
2747*4882a593Smuzhiyun 		return ret;
2748*4882a593Smuzhiyun 	}
2749*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component,
2750*4882a593Smuzhiyun 			reg, FM_TDMCTL0_BDELAY, delay);
2751*4882a593Smuzhiyun 	if (ret < 0) {
2752*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to setup tdm format (%d)\n",
2753*4882a593Smuzhiyun 				ret);
2754*4882a593Smuzhiyun 		return ret;
2755*4882a593Smuzhiyun 	}
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	return 0;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun 
set_aif_format_from_fmt(struct snd_soc_component * component,unsigned int dai_id,unsigned int fmt)2760*4882a593Smuzhiyun static inline int set_aif_format_from_fmt(struct snd_soc_component *component,
2761*4882a593Smuzhiyun 		unsigned int dai_id, unsigned int fmt)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun 	unsigned int reg;
2764*4882a593Smuzhiyun 	unsigned int val;
2765*4882a593Smuzhiyun 	int ret;
2766*4882a593Smuzhiyun 
2767*4882a593Smuzhiyun 	switch (dai_id) {
2768*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
2769*4882a593Smuzhiyun 		reg = R_I2SP1CTL;
2770*4882a593Smuzhiyun 		break;
2771*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
2772*4882a593Smuzhiyun 		reg = R_I2SP2CTL;
2773*4882a593Smuzhiyun 		break;
2774*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
2775*4882a593Smuzhiyun 		reg = R_I2SP3CTL;
2776*4882a593Smuzhiyun 		break;
2777*4882a593Smuzhiyun 	default:
2778*4882a593Smuzhiyun 		ret = -EINVAL;
2779*4882a593Smuzhiyun 		dev_err(component->dev,
2780*4882a593Smuzhiyun 				"DAI %d unknown (%d)\n", dai_id + 1, ret);
2781*4882a593Smuzhiyun 		return ret;
2782*4882a593Smuzhiyun 	}
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2785*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
2786*4882a593Smuzhiyun 		val = FV_FORMAT_RIGHT;
2787*4882a593Smuzhiyun 		break;
2788*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
2789*4882a593Smuzhiyun 		val = FV_FORMAT_LEFT;
2790*4882a593Smuzhiyun 		break;
2791*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
2792*4882a593Smuzhiyun 		val = FV_FORMAT_I2S;
2793*4882a593Smuzhiyun 		break;
2794*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
2795*4882a593Smuzhiyun 		ret = set_aif_tdm_delay(component, dai_id, true);
2796*4882a593Smuzhiyun 		if (ret < 0)
2797*4882a593Smuzhiyun 			return ret;
2798*4882a593Smuzhiyun 		val = FV_FORMAT_TDM;
2799*4882a593Smuzhiyun 		break;
2800*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
2801*4882a593Smuzhiyun 		ret = set_aif_tdm_delay(component, dai_id, false);
2802*4882a593Smuzhiyun 		if (ret < 0)
2803*4882a593Smuzhiyun 			return ret;
2804*4882a593Smuzhiyun 		val = FV_FORMAT_TDM;
2805*4882a593Smuzhiyun 		break;
2806*4882a593Smuzhiyun 	default:
2807*4882a593Smuzhiyun 		ret = -EINVAL;
2808*4882a593Smuzhiyun 		dev_err(component->dev, "Format unsupported (%d)\n", ret);
2809*4882a593Smuzhiyun 		return ret;
2810*4882a593Smuzhiyun 	}
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component,
2813*4882a593Smuzhiyun 			reg, FM_I2SPCTL_FORMAT, val);
2814*4882a593Smuzhiyun 	if (ret < 0) {
2815*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set DAI %d format (%d)\n",
2816*4882a593Smuzhiyun 				dai_id + 1, ret);
2817*4882a593Smuzhiyun 		return ret;
2818*4882a593Smuzhiyun 	}
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun 	return 0;
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun static inline int
set_aif_clock_format_from_fmt(struct snd_soc_component * component,unsigned int dai_id,unsigned int fmt)2824*4882a593Smuzhiyun set_aif_clock_format_from_fmt(struct snd_soc_component *component,
2825*4882a593Smuzhiyun 		unsigned int dai_id, unsigned int fmt)
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun 	unsigned int reg;
2828*4882a593Smuzhiyun 	unsigned int val;
2829*4882a593Smuzhiyun 	int ret;
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 	switch (dai_id) {
2832*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
2833*4882a593Smuzhiyun 		reg = R_I2SP1CTL;
2834*4882a593Smuzhiyun 		break;
2835*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
2836*4882a593Smuzhiyun 		reg = R_I2SP2CTL;
2837*4882a593Smuzhiyun 		break;
2838*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
2839*4882a593Smuzhiyun 		reg = R_I2SP3CTL;
2840*4882a593Smuzhiyun 		break;
2841*4882a593Smuzhiyun 	default:
2842*4882a593Smuzhiyun 		ret = -EINVAL;
2843*4882a593Smuzhiyun 		dev_err(component->dev,
2844*4882a593Smuzhiyun 				"DAI %d unknown (%d)\n", dai_id + 1, ret);
2845*4882a593Smuzhiyun 		return ret;
2846*4882a593Smuzhiyun 	}
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2849*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
2850*4882a593Smuzhiyun 		val = FV_BCLKP_NOT_INVERTED | FV_LRCLKP_NOT_INVERTED;
2851*4882a593Smuzhiyun 		break;
2852*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
2853*4882a593Smuzhiyun 		val = FV_BCLKP_NOT_INVERTED | FV_LRCLKP_INVERTED;
2854*4882a593Smuzhiyun 		break;
2855*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
2856*4882a593Smuzhiyun 		val = FV_BCLKP_INVERTED | FV_LRCLKP_NOT_INVERTED;
2857*4882a593Smuzhiyun 		break;
2858*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
2859*4882a593Smuzhiyun 		val = FV_BCLKP_INVERTED | FV_LRCLKP_INVERTED;
2860*4882a593Smuzhiyun 		break;
2861*4882a593Smuzhiyun 	default:
2862*4882a593Smuzhiyun 		ret = -EINVAL;
2863*4882a593Smuzhiyun 		dev_err(component->dev, "Format unknown (%d)\n", ret);
2864*4882a593Smuzhiyun 		return ret;
2865*4882a593Smuzhiyun 	}
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component, reg,
2868*4882a593Smuzhiyun 			FM_I2SPCTL_BCLKP | FM_I2SPCTL_LRCLKP, val);
2869*4882a593Smuzhiyun 	if (ret < 0) {
2870*4882a593Smuzhiyun 		dev_err(component->dev,
2871*4882a593Smuzhiyun 				"Failed to set clock polarity for DAI%d (%d)\n",
2872*4882a593Smuzhiyun 				dai_id + 1, ret);
2873*4882a593Smuzhiyun 		return ret;
2874*4882a593Smuzhiyun 	}
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun 	return 0;
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun 
tscs454_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2879*4882a593Smuzhiyun static int tscs454_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2880*4882a593Smuzhiyun {
2881*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2882*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
2883*4882a593Smuzhiyun 	struct aif *aif = &tscs454->aifs[dai->id];
2884*4882a593Smuzhiyun 	int ret;
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	ret = set_aif_master_from_fmt(component, aif, fmt);
2887*4882a593Smuzhiyun 	if (ret < 0)
2888*4882a593Smuzhiyun 		return ret;
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	ret = set_aif_format_from_fmt(component, dai->id, fmt);
2891*4882a593Smuzhiyun 	if (ret < 0)
2892*4882a593Smuzhiyun 		return ret;
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 	ret = set_aif_clock_format_from_fmt(component, dai->id, fmt);
2895*4882a593Smuzhiyun 	if (ret < 0)
2896*4882a593Smuzhiyun 		return ret;
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	return 0;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun 
tscs454_dai1_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)2901*4882a593Smuzhiyun static int tscs454_dai1_set_tdm_slot(struct snd_soc_dai *dai,
2902*4882a593Smuzhiyun 		unsigned int tx_mask, unsigned int rx_mask, int slots,
2903*4882a593Smuzhiyun 		int slot_width)
2904*4882a593Smuzhiyun {
2905*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2906*4882a593Smuzhiyun 	unsigned int val;
2907*4882a593Smuzhiyun 	int ret;
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 	if (!slots)
2910*4882a593Smuzhiyun 		return 0;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	if (tx_mask >= (1 << slots) || rx_mask >= (1 << slots)) {
2913*4882a593Smuzhiyun 		ret = -EINVAL;
2914*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid TDM slot mask (%d)\n", ret);
2915*4882a593Smuzhiyun 		return ret;
2916*4882a593Smuzhiyun 	}
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun 	switch (slots) {
2919*4882a593Smuzhiyun 	case 2:
2920*4882a593Smuzhiyun 		val = FV_TDMSO_2 | FV_TDMSI_2;
2921*4882a593Smuzhiyun 		break;
2922*4882a593Smuzhiyun 	case 4:
2923*4882a593Smuzhiyun 		val = FV_TDMSO_4 | FV_TDMSI_4;
2924*4882a593Smuzhiyun 		break;
2925*4882a593Smuzhiyun 	case 6:
2926*4882a593Smuzhiyun 		val = FV_TDMSO_6 | FV_TDMSI_6;
2927*4882a593Smuzhiyun 		break;
2928*4882a593Smuzhiyun 	default:
2929*4882a593Smuzhiyun 		ret = -EINVAL;
2930*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid number of slots (%d)\n", ret);
2931*4882a593Smuzhiyun 		return ret;
2932*4882a593Smuzhiyun 	}
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	switch (slot_width) {
2935*4882a593Smuzhiyun 	case 16:
2936*4882a593Smuzhiyun 		val = val | FV_TDMDSS_16;
2937*4882a593Smuzhiyun 		break;
2938*4882a593Smuzhiyun 	case 24:
2939*4882a593Smuzhiyun 		val = val | FV_TDMDSS_24;
2940*4882a593Smuzhiyun 		break;
2941*4882a593Smuzhiyun 	case 32:
2942*4882a593Smuzhiyun 		val = val | FV_TDMDSS_32;
2943*4882a593Smuzhiyun 		break;
2944*4882a593Smuzhiyun 	default:
2945*4882a593Smuzhiyun 		ret = -EINVAL;
2946*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid TDM slot width (%d)\n", ret);
2947*4882a593Smuzhiyun 		return ret;
2948*4882a593Smuzhiyun 	}
2949*4882a593Smuzhiyun 	ret = snd_soc_component_write(component, R_TDMCTL1, val);
2950*4882a593Smuzhiyun 	if (ret < 0) {
2951*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set slots (%d)\n", ret);
2952*4882a593Smuzhiyun 		return ret;
2953*4882a593Smuzhiyun 	}
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	return 0;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun 
tscs454_dai23_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)2958*4882a593Smuzhiyun static int tscs454_dai23_set_tdm_slot(struct snd_soc_dai *dai,
2959*4882a593Smuzhiyun 		unsigned int tx_mask, unsigned int rx_mask, int slots,
2960*4882a593Smuzhiyun 		int slot_width)
2961*4882a593Smuzhiyun {
2962*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
2963*4882a593Smuzhiyun 	unsigned int reg;
2964*4882a593Smuzhiyun 	unsigned int val;
2965*4882a593Smuzhiyun 	int ret;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	if (!slots)
2968*4882a593Smuzhiyun 		return 0;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	if (tx_mask >= (1 << slots) || rx_mask >= (1 << slots)) {
2971*4882a593Smuzhiyun 		ret = -EINVAL;
2972*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid TDM slot mask (%d)\n", ret);
2973*4882a593Smuzhiyun 		return ret;
2974*4882a593Smuzhiyun 	}
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	switch (dai->id) {
2977*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
2978*4882a593Smuzhiyun 		reg = R_PCMP2CTL1;
2979*4882a593Smuzhiyun 		break;
2980*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
2981*4882a593Smuzhiyun 		reg = R_PCMP3CTL1;
2982*4882a593Smuzhiyun 		break;
2983*4882a593Smuzhiyun 	default:
2984*4882a593Smuzhiyun 		ret = -EINVAL;
2985*4882a593Smuzhiyun 		dev_err(component->dev, "Unrecognized interface %d (%d)\n",
2986*4882a593Smuzhiyun 				dai->id, ret);
2987*4882a593Smuzhiyun 		return ret;
2988*4882a593Smuzhiyun 	}
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	switch (slots) {
2991*4882a593Smuzhiyun 	case 1:
2992*4882a593Smuzhiyun 		val = FV_PCMSOP_1 | FV_PCMSIP_1;
2993*4882a593Smuzhiyun 		break;
2994*4882a593Smuzhiyun 	case 2:
2995*4882a593Smuzhiyun 		val = FV_PCMSOP_2 | FV_PCMSIP_2;
2996*4882a593Smuzhiyun 		break;
2997*4882a593Smuzhiyun 	default:
2998*4882a593Smuzhiyun 		ret = -EINVAL;
2999*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid number of slots (%d)\n", ret);
3000*4882a593Smuzhiyun 		return ret;
3001*4882a593Smuzhiyun 	}
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	switch (slot_width) {
3004*4882a593Smuzhiyun 	case 16:
3005*4882a593Smuzhiyun 		val = val | FV_PCMDSSP_16;
3006*4882a593Smuzhiyun 		break;
3007*4882a593Smuzhiyun 	case 24:
3008*4882a593Smuzhiyun 		val = val | FV_PCMDSSP_24;
3009*4882a593Smuzhiyun 		break;
3010*4882a593Smuzhiyun 	case 32:
3011*4882a593Smuzhiyun 		val = val | FV_PCMDSSP_32;
3012*4882a593Smuzhiyun 		break;
3013*4882a593Smuzhiyun 	default:
3014*4882a593Smuzhiyun 		ret = -EINVAL;
3015*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid TDM slot width (%d)\n", ret);
3016*4882a593Smuzhiyun 		return ret;
3017*4882a593Smuzhiyun 	}
3018*4882a593Smuzhiyun 	ret = snd_soc_component_write(component, reg, val);
3019*4882a593Smuzhiyun 	if (ret < 0) {
3020*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set slots (%d)\n", ret);
3021*4882a593Smuzhiyun 		return ret;
3022*4882a593Smuzhiyun 	}
3023*4882a593Smuzhiyun 
3024*4882a593Smuzhiyun 	return 0;
3025*4882a593Smuzhiyun }
3026*4882a593Smuzhiyun 
set_aif_fs(struct snd_soc_component * component,unsigned int id,unsigned int rate)3027*4882a593Smuzhiyun static int set_aif_fs(struct snd_soc_component *component,
3028*4882a593Smuzhiyun 		unsigned int id,
3029*4882a593Smuzhiyun 		unsigned int rate)
3030*4882a593Smuzhiyun {
3031*4882a593Smuzhiyun 	unsigned int reg;
3032*4882a593Smuzhiyun 	unsigned int br;
3033*4882a593Smuzhiyun 	unsigned int bm;
3034*4882a593Smuzhiyun 	int ret;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	switch (rate) {
3037*4882a593Smuzhiyun 	case 8000:
3038*4882a593Smuzhiyun 		br = FV_I2SMBR_32;
3039*4882a593Smuzhiyun 		bm = FV_I2SMBM_0PT25;
3040*4882a593Smuzhiyun 		break;
3041*4882a593Smuzhiyun 	case 16000:
3042*4882a593Smuzhiyun 		br = FV_I2SMBR_32;
3043*4882a593Smuzhiyun 		bm = FV_I2SMBM_0PT5;
3044*4882a593Smuzhiyun 		break;
3045*4882a593Smuzhiyun 	case 24000:
3046*4882a593Smuzhiyun 		br = FV_I2SMBR_48;
3047*4882a593Smuzhiyun 		bm = FV_I2SMBM_0PT5;
3048*4882a593Smuzhiyun 		break;
3049*4882a593Smuzhiyun 	case 32000:
3050*4882a593Smuzhiyun 		br = FV_I2SMBR_32;
3051*4882a593Smuzhiyun 		bm = FV_I2SMBM_1;
3052*4882a593Smuzhiyun 		break;
3053*4882a593Smuzhiyun 	case 48000:
3054*4882a593Smuzhiyun 		br = FV_I2SMBR_48;
3055*4882a593Smuzhiyun 		bm = FV_I2SMBM_1;
3056*4882a593Smuzhiyun 		break;
3057*4882a593Smuzhiyun 	case 96000:
3058*4882a593Smuzhiyun 		br = FV_I2SMBR_48;
3059*4882a593Smuzhiyun 		bm = FV_I2SMBM_2;
3060*4882a593Smuzhiyun 		break;
3061*4882a593Smuzhiyun 	case 11025:
3062*4882a593Smuzhiyun 		br = FV_I2SMBR_44PT1;
3063*4882a593Smuzhiyun 		bm = FV_I2SMBM_0PT25;
3064*4882a593Smuzhiyun 		break;
3065*4882a593Smuzhiyun 	case 22050:
3066*4882a593Smuzhiyun 		br = FV_I2SMBR_44PT1;
3067*4882a593Smuzhiyun 		bm = FV_I2SMBM_0PT5;
3068*4882a593Smuzhiyun 		break;
3069*4882a593Smuzhiyun 	case 44100:
3070*4882a593Smuzhiyun 		br = FV_I2SMBR_44PT1;
3071*4882a593Smuzhiyun 		bm = FV_I2SMBM_1;
3072*4882a593Smuzhiyun 		break;
3073*4882a593Smuzhiyun 	case 88200:
3074*4882a593Smuzhiyun 		br = FV_I2SMBR_44PT1;
3075*4882a593Smuzhiyun 		bm = FV_I2SMBM_2;
3076*4882a593Smuzhiyun 		break;
3077*4882a593Smuzhiyun 	default:
3078*4882a593Smuzhiyun 		ret = -EINVAL;
3079*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported sample rate (%d)\n", ret);
3080*4882a593Smuzhiyun 		return ret;
3081*4882a593Smuzhiyun 	}
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	switch (id) {
3084*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
3085*4882a593Smuzhiyun 		reg = R_I2S1MRATE;
3086*4882a593Smuzhiyun 		break;
3087*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
3088*4882a593Smuzhiyun 		reg = R_I2S2MRATE;
3089*4882a593Smuzhiyun 		break;
3090*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
3091*4882a593Smuzhiyun 		reg = R_I2S3MRATE;
3092*4882a593Smuzhiyun 		break;
3093*4882a593Smuzhiyun 	default:
3094*4882a593Smuzhiyun 		ret = -EINVAL;
3095*4882a593Smuzhiyun 		dev_err(component->dev, "DAI ID not recognized (%d)\n", ret);
3096*4882a593Smuzhiyun 		return ret;
3097*4882a593Smuzhiyun 	}
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component, reg,
3100*4882a593Smuzhiyun 			FM_I2SMRATE_I2SMBR | FM_I2SMRATE_I2SMBM, br|bm);
3101*4882a593Smuzhiyun 	if (ret < 0) {
3102*4882a593Smuzhiyun 		dev_err(component->dev,
3103*4882a593Smuzhiyun 				"Failed to update register (%d)\n", ret);
3104*4882a593Smuzhiyun 		return ret;
3105*4882a593Smuzhiyun 	}
3106*4882a593Smuzhiyun 
3107*4882a593Smuzhiyun 	return 0;
3108*4882a593Smuzhiyun }
3109*4882a593Smuzhiyun 
set_aif_sample_format(struct snd_soc_component * component,snd_pcm_format_t format,int aif_id)3110*4882a593Smuzhiyun static int set_aif_sample_format(struct snd_soc_component *component,
3111*4882a593Smuzhiyun 		snd_pcm_format_t format,
3112*4882a593Smuzhiyun 		int aif_id)
3113*4882a593Smuzhiyun {
3114*4882a593Smuzhiyun 	unsigned int reg;
3115*4882a593Smuzhiyun 	unsigned int width;
3116*4882a593Smuzhiyun 	int ret;
3117*4882a593Smuzhiyun 
3118*4882a593Smuzhiyun 	switch (snd_pcm_format_width(format)) {
3119*4882a593Smuzhiyun 	case 16:
3120*4882a593Smuzhiyun 		width = FV_WL_16;
3121*4882a593Smuzhiyun 		break;
3122*4882a593Smuzhiyun 	case 20:
3123*4882a593Smuzhiyun 		width = FV_WL_20;
3124*4882a593Smuzhiyun 		break;
3125*4882a593Smuzhiyun 	case 24:
3126*4882a593Smuzhiyun 		width = FV_WL_24;
3127*4882a593Smuzhiyun 		break;
3128*4882a593Smuzhiyun 	case 32:
3129*4882a593Smuzhiyun 		width = FV_WL_32;
3130*4882a593Smuzhiyun 		break;
3131*4882a593Smuzhiyun 	default:
3132*4882a593Smuzhiyun 		ret = -EINVAL;
3133*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported format width (%d)\n", ret);
3134*4882a593Smuzhiyun 		return ret;
3135*4882a593Smuzhiyun 	}
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	switch (aif_id) {
3138*4882a593Smuzhiyun 	case TSCS454_DAI1_ID:
3139*4882a593Smuzhiyun 		reg = R_I2SP1CTL;
3140*4882a593Smuzhiyun 		break;
3141*4882a593Smuzhiyun 	case TSCS454_DAI2_ID:
3142*4882a593Smuzhiyun 		reg = R_I2SP2CTL;
3143*4882a593Smuzhiyun 		break;
3144*4882a593Smuzhiyun 	case TSCS454_DAI3_ID:
3145*4882a593Smuzhiyun 		reg = R_I2SP3CTL;
3146*4882a593Smuzhiyun 		break;
3147*4882a593Smuzhiyun 	default:
3148*4882a593Smuzhiyun 		ret = -EINVAL;
3149*4882a593Smuzhiyun 		dev_err(component->dev, "AIF ID not recognized (%d)\n", ret);
3150*4882a593Smuzhiyun 		return ret;
3151*4882a593Smuzhiyun 	}
3152*4882a593Smuzhiyun 
3153*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component,
3154*4882a593Smuzhiyun 			reg, FM_I2SPCTL_WL, width);
3155*4882a593Smuzhiyun 	if (ret < 0) {
3156*4882a593Smuzhiyun 		dev_err(component->dev,
3157*4882a593Smuzhiyun 				"Failed to set sample width (%d)\n", ret);
3158*4882a593Smuzhiyun 		return ret;
3159*4882a593Smuzhiyun 	}
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun 	return 0;
3162*4882a593Smuzhiyun }
3163*4882a593Smuzhiyun 
tscs454_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)3164*4882a593Smuzhiyun static int tscs454_hw_params(struct snd_pcm_substream *substream,
3165*4882a593Smuzhiyun 		struct snd_pcm_hw_params *params,
3166*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
3167*4882a593Smuzhiyun {
3168*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
3169*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
3170*4882a593Smuzhiyun 	unsigned int fs = params_rate(params);
3171*4882a593Smuzhiyun 	struct aif *aif = &tscs454->aifs[dai->id];
3172*4882a593Smuzhiyun 	unsigned int val;
3173*4882a593Smuzhiyun 	int ret;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 	mutex_lock(&tscs454->aifs_status_lock);
3176*4882a593Smuzhiyun 
3177*4882a593Smuzhiyun 	dev_dbg(component->dev, "%s(): aif %d fs = %u\n", __func__,
3178*4882a593Smuzhiyun 			aif->id, fs);
3179*4882a593Smuzhiyun 
3180*4882a593Smuzhiyun 	if (!aif_active(&tscs454->aifs_status, aif->id)) {
3181*4882a593Smuzhiyun 		if (PLL_44_1K_RATE % fs)
3182*4882a593Smuzhiyun 			aif->pll = &tscs454->pll1;
3183*4882a593Smuzhiyun 		else
3184*4882a593Smuzhiyun 			aif->pll = &tscs454->pll2;
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun 		dev_dbg(component->dev, "Reserving pll %d for aif %d\n",
3187*4882a593Smuzhiyun 				aif->pll->id, aif->id);
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 		reserve_pll(aif->pll);
3190*4882a593Smuzhiyun 	}
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	if (!aifs_active(&tscs454->aifs_status)) { /* First active aif */
3193*4882a593Smuzhiyun 		val = snd_soc_component_read(component, R_ISRC);
3194*4882a593Smuzhiyun 		if ((val & FM_ISRC_IBR) == FV_IBR_48)
3195*4882a593Smuzhiyun 			tscs454->internal_rate.pll = &tscs454->pll1;
3196*4882a593Smuzhiyun 		else
3197*4882a593Smuzhiyun 			tscs454->internal_rate.pll = &tscs454->pll2;
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 		dev_dbg(component->dev, "Reserving pll %d for ir\n",
3200*4882a593Smuzhiyun 				tscs454->internal_rate.pll->id);
3201*4882a593Smuzhiyun 
3202*4882a593Smuzhiyun 		reserve_pll(tscs454->internal_rate.pll);
3203*4882a593Smuzhiyun 	}
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	ret = set_aif_fs(component, aif->id, fs);
3206*4882a593Smuzhiyun 	if (ret < 0) {
3207*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set aif fs (%d)\n", ret);
3208*4882a593Smuzhiyun 		goto exit;
3209*4882a593Smuzhiyun 	}
3210*4882a593Smuzhiyun 
3211*4882a593Smuzhiyun 	ret = set_aif_sample_format(component, params_format(params), aif->id);
3212*4882a593Smuzhiyun 	if (ret < 0) {
3213*4882a593Smuzhiyun 		dev_err(component->dev,
3214*4882a593Smuzhiyun 				"Failed to set aif sample format (%d)\n", ret);
3215*4882a593Smuzhiyun 		goto exit;
3216*4882a593Smuzhiyun 	}
3217*4882a593Smuzhiyun 
3218*4882a593Smuzhiyun 	set_aif_status_active(&tscs454->aifs_status, aif->id,
3219*4882a593Smuzhiyun 			substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	dev_dbg(component->dev, "Set aif %d active. Streams status is 0x%x\n",
3222*4882a593Smuzhiyun 		aif->id, tscs454->aifs_status.streams);
3223*4882a593Smuzhiyun 
3224*4882a593Smuzhiyun 	ret = 0;
3225*4882a593Smuzhiyun exit:
3226*4882a593Smuzhiyun 	mutex_unlock(&tscs454->aifs_status_lock);
3227*4882a593Smuzhiyun 
3228*4882a593Smuzhiyun 	return ret;
3229*4882a593Smuzhiyun }
3230*4882a593Smuzhiyun 
tscs454_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3231*4882a593Smuzhiyun static int tscs454_hw_free(struct snd_pcm_substream *substream,
3232*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
3235*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
3236*4882a593Smuzhiyun 	struct aif *aif = &tscs454->aifs[dai->id];
3237*4882a593Smuzhiyun 
3238*4882a593Smuzhiyun 	return aif_free(component, aif,
3239*4882a593Smuzhiyun 			substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun 
tscs454_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)3242*4882a593Smuzhiyun static int tscs454_prepare(struct snd_pcm_substream *substream,
3243*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
3244*4882a593Smuzhiyun {
3245*4882a593Smuzhiyun 	int ret;
3246*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
3247*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
3248*4882a593Smuzhiyun 	struct aif *aif = &tscs454->aifs[dai->id];
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	ret = aif_prepare(component, aif);
3251*4882a593Smuzhiyun 	if (ret < 0)
3252*4882a593Smuzhiyun 		return ret;
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun 	return 0;
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun 
3257*4882a593Smuzhiyun static struct snd_soc_dai_ops const tscs454_dai1_ops = {
3258*4882a593Smuzhiyun 	.set_sysclk	= tscs454_set_sysclk,
3259*4882a593Smuzhiyun 	.set_bclk_ratio = tscs454_set_bclk_ratio,
3260*4882a593Smuzhiyun 	.set_fmt	= tscs454_set_dai_fmt,
3261*4882a593Smuzhiyun 	.set_tdm_slot	= tscs454_dai1_set_tdm_slot,
3262*4882a593Smuzhiyun 	.hw_params	= tscs454_hw_params,
3263*4882a593Smuzhiyun 	.hw_free	= tscs454_hw_free,
3264*4882a593Smuzhiyun 	.prepare	= tscs454_prepare,
3265*4882a593Smuzhiyun };
3266*4882a593Smuzhiyun 
3267*4882a593Smuzhiyun static struct snd_soc_dai_ops const tscs454_dai23_ops = {
3268*4882a593Smuzhiyun 	.set_sysclk	= tscs454_set_sysclk,
3269*4882a593Smuzhiyun 	.set_bclk_ratio = tscs454_set_bclk_ratio,
3270*4882a593Smuzhiyun 	.set_fmt	= tscs454_set_dai_fmt,
3271*4882a593Smuzhiyun 	.set_tdm_slot	= tscs454_dai23_set_tdm_slot,
3272*4882a593Smuzhiyun 	.hw_params	= tscs454_hw_params,
3273*4882a593Smuzhiyun 	.hw_free	= tscs454_hw_free,
3274*4882a593Smuzhiyun 	.prepare	= tscs454_prepare,
3275*4882a593Smuzhiyun };
3276*4882a593Smuzhiyun 
tscs454_probe(struct snd_soc_component * component)3277*4882a593Smuzhiyun static int tscs454_probe(struct snd_soc_component *component)
3278*4882a593Smuzhiyun {
3279*4882a593Smuzhiyun 	struct tscs454 *tscs454 = snd_soc_component_get_drvdata(component);
3280*4882a593Smuzhiyun 	unsigned int val;
3281*4882a593Smuzhiyun 	int ret = 0;
3282*4882a593Smuzhiyun 
3283*4882a593Smuzhiyun 	switch (tscs454->sysclk_src_id) {
3284*4882a593Smuzhiyun 	case PLL_INPUT_XTAL:
3285*4882a593Smuzhiyun 		val = FV_PLLISEL_XTAL;
3286*4882a593Smuzhiyun 		break;
3287*4882a593Smuzhiyun 	case PLL_INPUT_MCLK1:
3288*4882a593Smuzhiyun 		val = FV_PLLISEL_MCLK1;
3289*4882a593Smuzhiyun 		break;
3290*4882a593Smuzhiyun 	case PLL_INPUT_MCLK2:
3291*4882a593Smuzhiyun 		val = FV_PLLISEL_MCLK2;
3292*4882a593Smuzhiyun 		break;
3293*4882a593Smuzhiyun 	case PLL_INPUT_BCLK:
3294*4882a593Smuzhiyun 		val = FV_PLLISEL_BCLK;
3295*4882a593Smuzhiyun 		break;
3296*4882a593Smuzhiyun 	default:
3297*4882a593Smuzhiyun 		ret = -EINVAL;
3298*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid sysclk src id (%d)\n", ret);
3299*4882a593Smuzhiyun 		return ret;
3300*4882a593Smuzhiyun 	}
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 	ret = snd_soc_component_update_bits(component, R_PLLCTL,
3303*4882a593Smuzhiyun 			FM_PLLCTL_PLLISEL, val);
3304*4882a593Smuzhiyun 	if (ret < 0) {
3305*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to set PLL input (%d)\n", ret);
3306*4882a593Smuzhiyun 		return ret;
3307*4882a593Smuzhiyun 	}
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	if (tscs454->sysclk_src_id < PLL_INPUT_BCLK)
3310*4882a593Smuzhiyun 		ret = set_sysclk(component);
3311*4882a593Smuzhiyun 
3312*4882a593Smuzhiyun 	return ret;
3313*4882a593Smuzhiyun }
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_tscs454 = {
3316*4882a593Smuzhiyun 	.probe =	tscs454_probe,
3317*4882a593Smuzhiyun 	.dapm_widgets = tscs454_dapm_widgets,
3318*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(tscs454_dapm_widgets),
3319*4882a593Smuzhiyun 	.dapm_routes = tscs454_intercon,
3320*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(tscs454_intercon),
3321*4882a593Smuzhiyun 	.controls =	tscs454_snd_controls,
3322*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(tscs454_snd_controls),
3323*4882a593Smuzhiyun 	.endianness = 1,
3324*4882a593Smuzhiyun };
3325*4882a593Smuzhiyun 
3326*4882a593Smuzhiyun #define TSCS454_RATES SNDRV_PCM_RATE_8000_96000
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun #define TSCS454_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
3329*4882a593Smuzhiyun 	| SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE \
3330*4882a593Smuzhiyun 	| SNDRV_PCM_FMTBIT_S32_LE)
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun static struct snd_soc_dai_driver tscs454_dais[] = {
3333*4882a593Smuzhiyun 	{
3334*4882a593Smuzhiyun 		.name = "tscs454-dai1",
3335*4882a593Smuzhiyun 		.id = TSCS454_DAI1_ID,
3336*4882a593Smuzhiyun 		.playback = {
3337*4882a593Smuzhiyun 			.stream_name = "DAI 1 Playback",
3338*4882a593Smuzhiyun 			.channels_min = 1,
3339*4882a593Smuzhiyun 			.channels_max = 6,
3340*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3341*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3342*4882a593Smuzhiyun 		.capture = {
3343*4882a593Smuzhiyun 			.stream_name = "DAI 1 Capture",
3344*4882a593Smuzhiyun 			.channels_min = 1,
3345*4882a593Smuzhiyun 			.channels_max = 6,
3346*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3347*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3348*4882a593Smuzhiyun 		.ops = &tscs454_dai1_ops,
3349*4882a593Smuzhiyun 		.symmetric_rates = 1,
3350*4882a593Smuzhiyun 		.symmetric_channels = 1,
3351*4882a593Smuzhiyun 		.symmetric_samplebits = 1,
3352*4882a593Smuzhiyun 	},
3353*4882a593Smuzhiyun 	{
3354*4882a593Smuzhiyun 		.name = "tscs454-dai2",
3355*4882a593Smuzhiyun 		.id = TSCS454_DAI2_ID,
3356*4882a593Smuzhiyun 		.playback = {
3357*4882a593Smuzhiyun 			.stream_name = "DAI 2 Playback",
3358*4882a593Smuzhiyun 			.channels_min = 1,
3359*4882a593Smuzhiyun 			.channels_max = 2,
3360*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3361*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3362*4882a593Smuzhiyun 		.capture = {
3363*4882a593Smuzhiyun 			.stream_name = "DAI 2 Capture",
3364*4882a593Smuzhiyun 			.channels_min = 1,
3365*4882a593Smuzhiyun 			.channels_max = 2,
3366*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3367*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3368*4882a593Smuzhiyun 		.ops = &tscs454_dai23_ops,
3369*4882a593Smuzhiyun 		.symmetric_rates = 1,
3370*4882a593Smuzhiyun 		.symmetric_channels = 1,
3371*4882a593Smuzhiyun 		.symmetric_samplebits = 1,
3372*4882a593Smuzhiyun 	},
3373*4882a593Smuzhiyun 	{
3374*4882a593Smuzhiyun 		.name = "tscs454-dai3",
3375*4882a593Smuzhiyun 		.id = TSCS454_DAI3_ID,
3376*4882a593Smuzhiyun 		.playback = {
3377*4882a593Smuzhiyun 			.stream_name = "DAI 3 Playback",
3378*4882a593Smuzhiyun 			.channels_min = 1,
3379*4882a593Smuzhiyun 			.channels_max = 2,
3380*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3381*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3382*4882a593Smuzhiyun 		.capture = {
3383*4882a593Smuzhiyun 			.stream_name = "DAI 3 Capture",
3384*4882a593Smuzhiyun 			.channels_min = 1,
3385*4882a593Smuzhiyun 			.channels_max = 2,
3386*4882a593Smuzhiyun 			.rates = TSCS454_RATES,
3387*4882a593Smuzhiyun 			.formats = TSCS454_FORMATS,},
3388*4882a593Smuzhiyun 		.ops = &tscs454_dai23_ops,
3389*4882a593Smuzhiyun 		.symmetric_rates = 1,
3390*4882a593Smuzhiyun 		.symmetric_channels = 1,
3391*4882a593Smuzhiyun 		.symmetric_samplebits = 1,
3392*4882a593Smuzhiyun 	},
3393*4882a593Smuzhiyun };
3394*4882a593Smuzhiyun 
3395*4882a593Smuzhiyun static char const * const src_names[] = {
3396*4882a593Smuzhiyun 	"xtal", "mclk1", "mclk2", "bclk"};
3397*4882a593Smuzhiyun 
tscs454_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)3398*4882a593Smuzhiyun static int tscs454_i2c_probe(struct i2c_client *i2c,
3399*4882a593Smuzhiyun 		const struct i2c_device_id *id)
3400*4882a593Smuzhiyun {
3401*4882a593Smuzhiyun 	struct tscs454 *tscs454;
3402*4882a593Smuzhiyun 	int src;
3403*4882a593Smuzhiyun 	int ret;
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	tscs454 = devm_kzalloc(&i2c->dev, sizeof(*tscs454), GFP_KERNEL);
3406*4882a593Smuzhiyun 	if (!tscs454)
3407*4882a593Smuzhiyun 		return -ENOMEM;
3408*4882a593Smuzhiyun 
3409*4882a593Smuzhiyun 	ret = tscs454_data_init(tscs454, i2c);
3410*4882a593Smuzhiyun 	if (ret < 0)
3411*4882a593Smuzhiyun 		return ret;
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, tscs454);
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	for (src = PLL_INPUT_XTAL; src < PLL_INPUT_BCLK; src++) {
3416*4882a593Smuzhiyun 		tscs454->sysclk = devm_clk_get(&i2c->dev, src_names[src]);
3417*4882a593Smuzhiyun 		if (!IS_ERR(tscs454->sysclk)) {
3418*4882a593Smuzhiyun 			break;
3419*4882a593Smuzhiyun 		} else if (PTR_ERR(tscs454->sysclk) != -ENOENT) {
3420*4882a593Smuzhiyun 			ret = PTR_ERR(tscs454->sysclk);
3421*4882a593Smuzhiyun 			dev_err(&i2c->dev, "Failed to get sysclk (%d)\n", ret);
3422*4882a593Smuzhiyun 			return ret;
3423*4882a593Smuzhiyun 		}
3424*4882a593Smuzhiyun 	}
3425*4882a593Smuzhiyun 	dev_dbg(&i2c->dev, "PLL input is %s\n", src_names[src]);
3426*4882a593Smuzhiyun 	tscs454->sysclk_src_id = src;
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	ret = regmap_write(tscs454->regmap,
3429*4882a593Smuzhiyun 			R_RESET, FV_RESET_PWR_ON_DEFAULTS);
3430*4882a593Smuzhiyun 	if (ret < 0) {
3431*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to reset the component (%d)\n", ret);
3432*4882a593Smuzhiyun 		return ret;
3433*4882a593Smuzhiyun 	}
3434*4882a593Smuzhiyun 	regcache_mark_dirty(tscs454->regmap);
3435*4882a593Smuzhiyun 
3436*4882a593Smuzhiyun 	ret = regmap_register_patch(tscs454->regmap, tscs454_patch,
3437*4882a593Smuzhiyun 			ARRAY_SIZE(tscs454_patch));
3438*4882a593Smuzhiyun 	if (ret < 0) {
3439*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to apply patch (%d)\n", ret);
3440*4882a593Smuzhiyun 		return ret;
3441*4882a593Smuzhiyun 	}
3442*4882a593Smuzhiyun 	/* Sync pg sel reg with cache */
3443*4882a593Smuzhiyun 	regmap_write(tscs454->regmap, R_PAGESEL, 0x00);
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&i2c->dev, &soc_component_dev_tscs454,
3446*4882a593Smuzhiyun 			tscs454_dais, ARRAY_SIZE(tscs454_dais));
3447*4882a593Smuzhiyun 	if (ret) {
3448*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to register component (%d)\n", ret);
3449*4882a593Smuzhiyun 		return ret;
3450*4882a593Smuzhiyun 	}
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	return 0;
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun 
3455*4882a593Smuzhiyun static const struct i2c_device_id tscs454_i2c_id[] = {
3456*4882a593Smuzhiyun 	{ "tscs454", 0 },
3457*4882a593Smuzhiyun 	{ }
3458*4882a593Smuzhiyun };
3459*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tscs454_i2c_id);
3460*4882a593Smuzhiyun 
3461*4882a593Smuzhiyun static const struct of_device_id tscs454_of_match[] = {
3462*4882a593Smuzhiyun 	{ .compatible = "tempo,tscs454", },
3463*4882a593Smuzhiyun 	{ }
3464*4882a593Smuzhiyun };
3465*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tscs454_of_match);
3466*4882a593Smuzhiyun 
3467*4882a593Smuzhiyun static struct i2c_driver tscs454_i2c_driver = {
3468*4882a593Smuzhiyun 	.driver = {
3469*4882a593Smuzhiyun 		.name = "tscs454",
3470*4882a593Smuzhiyun 		.of_match_table = tscs454_of_match,
3471*4882a593Smuzhiyun 	},
3472*4882a593Smuzhiyun 	.probe =    tscs454_i2c_probe,
3473*4882a593Smuzhiyun 	.id_table = tscs454_i2c_id,
3474*4882a593Smuzhiyun };
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun module_i2c_driver(tscs454_i2c_driver);
3477*4882a593Smuzhiyun 
3478*4882a593Smuzhiyun MODULE_AUTHOR("Tempo Semiconductor <steven.eckhoff.opensource@gmail.com");
3479*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC TSCS454 driver");
3480*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3481