xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/tlv320dac33.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ALSA SoC Texas Instruments TLV320DAC33 codec driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright:   (C) 2009 Nokia Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/gpio.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/tlv.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <sound/tlv320dac33-plat.h>
28*4882a593Smuzhiyun #include "tlv320dac33.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * The internal FIFO is 24576 bytes long
32*4882a593Smuzhiyun  * It can be configured to hold 16bit or 24bit samples
33*4882a593Smuzhiyun  * In 16bit configuration the FIFO can hold 6144 stereo samples
34*4882a593Smuzhiyun  * In 24bit configuration the FIFO can hold 4096 stereo samples
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define DAC33_FIFO_SIZE_16BIT	6144
37*4882a593Smuzhiyun #define DAC33_FIFO_SIZE_24BIT	4096
38*4882a593Smuzhiyun #define DAC33_MODE7_MARGIN	10	/* Safety margin for FIFO in Mode7 */
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define BURST_BASEFREQ_HZ	49152000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SAMPLES_TO_US(rate, samples) \
43*4882a593Smuzhiyun 	(1000000000 / (((rate) * 1000) / (samples)))
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define US_TO_SAMPLES(rate, us) \
46*4882a593Smuzhiyun 	((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
49*4882a593Smuzhiyun 	(((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static void dac33_calculate_times(struct snd_pcm_substream *substream,
52*4882a593Smuzhiyun 				  struct snd_soc_component *component);
53*4882a593Smuzhiyun static int dac33_prepare_chip(struct snd_pcm_substream *substream,
54*4882a593Smuzhiyun 			      struct snd_soc_component *component);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun enum dac33_state {
57*4882a593Smuzhiyun 	DAC33_IDLE = 0,
58*4882a593Smuzhiyun 	DAC33_PREFILL,
59*4882a593Smuzhiyun 	DAC33_PLAYBACK,
60*4882a593Smuzhiyun 	DAC33_FLUSH,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum dac33_fifo_modes {
64*4882a593Smuzhiyun 	DAC33_FIFO_BYPASS = 0,
65*4882a593Smuzhiyun 	DAC33_FIFO_MODE1,
66*4882a593Smuzhiyun 	DAC33_FIFO_MODE7,
67*4882a593Smuzhiyun 	DAC33_FIFO_LAST_MODE,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define DAC33_NUM_SUPPLIES 3
71*4882a593Smuzhiyun static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
72*4882a593Smuzhiyun 	"AVDD",
73*4882a593Smuzhiyun 	"DVDD",
74*4882a593Smuzhiyun 	"IOVDD",
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun struct tlv320dac33_priv {
78*4882a593Smuzhiyun 	struct mutex mutex;
79*4882a593Smuzhiyun 	struct work_struct work;
80*4882a593Smuzhiyun 	struct snd_soc_component *component;
81*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
82*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
83*4882a593Smuzhiyun 	int power_gpio;
84*4882a593Smuzhiyun 	int chip_power;
85*4882a593Smuzhiyun 	int irq;
86*4882a593Smuzhiyun 	unsigned int refclk;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	unsigned int alarm_threshold;	/* set to be half of LATENCY_TIME_MS */
89*4882a593Smuzhiyun 	enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
90*4882a593Smuzhiyun 	unsigned int fifo_size;		/* Size of the FIFO in samples */
91*4882a593Smuzhiyun 	unsigned int nsample;		/* burst read amount from host */
92*4882a593Smuzhiyun 	int mode1_latency;		/* latency caused by the i2c writes in
93*4882a593Smuzhiyun 					 * us */
94*4882a593Smuzhiyun 	u8 burst_bclkdiv;		/* BCLK divider value in burst mode */
95*4882a593Smuzhiyun 	u8 *reg_cache;
96*4882a593Smuzhiyun 	unsigned int burst_rate;	/* Interface speed in Burst modes */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	int keep_bclk;			/* Keep the BCLK continuously running
99*4882a593Smuzhiyun 					 * in FIFO modes */
100*4882a593Smuzhiyun 	spinlock_t lock;
101*4882a593Smuzhiyun 	unsigned long long t_stamp1;	/* Time stamp for FIFO modes to */
102*4882a593Smuzhiyun 	unsigned long long t_stamp2;	/* calculate the FIFO caused delay */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	unsigned int mode1_us_burst;	/* Time to burst read n number of
105*4882a593Smuzhiyun 					 * samples */
106*4882a593Smuzhiyun 	unsigned int mode7_us_to_lthr;	/* Time to reach lthr from uthr */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	unsigned int uthr;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	enum dac33_state state;
111*4882a593Smuzhiyun 	struct i2c_client *i2c;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
115*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
116*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
117*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
118*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
119*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
120*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
121*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
122*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
123*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
124*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
125*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
126*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
127*4882a593Smuzhiyun 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
128*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
129*4882a593Smuzhiyun 0x00, 0x00,             /* 0x38 - 0x39 */
130*4882a593Smuzhiyun /* Registers 0x3a - 0x3f are reserved  */
131*4882a593Smuzhiyun             0x00, 0x00, /* 0x3a - 0x3b */
132*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
135*4882a593Smuzhiyun 0x00, 0x80,             /* 0x44 - 0x45 */
136*4882a593Smuzhiyun /* Registers 0x46 - 0x47 are reserved  */
137*4882a593Smuzhiyun             0x80, 0x80, /* 0x46 - 0x47 */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 0x80, 0x00, 0x00,       /* 0x48 - 0x4a */
140*4882a593Smuzhiyun /* Registers 0x4b - 0x7c are reserved  */
141*4882a593Smuzhiyun                   0x00, /* 0x4b        */
142*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
143*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
144*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
145*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
146*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
147*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
148*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
149*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
150*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
151*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
152*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
153*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
154*4882a593Smuzhiyun 0x00,                   /* 0x7c        */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun       0xda, 0x33, 0x03, /* 0x7d - 0x7f */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* Register read and write */
dac33_read_reg_cache(struct snd_soc_component * component,unsigned reg)160*4882a593Smuzhiyun static inline unsigned int dac33_read_reg_cache(struct snd_soc_component *component,
161*4882a593Smuzhiyun 						unsigned reg)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
164*4882a593Smuzhiyun 	u8 *cache = dac33->reg_cache;
165*4882a593Smuzhiyun 	if (reg >= DAC33_CACHEREGNUM)
166*4882a593Smuzhiyun 		return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	return cache[reg];
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
dac33_write_reg_cache(struct snd_soc_component * component,u8 reg,u8 value)171*4882a593Smuzhiyun static inline void dac33_write_reg_cache(struct snd_soc_component *component,
172*4882a593Smuzhiyun 					 u8 reg, u8 value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
175*4882a593Smuzhiyun 	u8 *cache = dac33->reg_cache;
176*4882a593Smuzhiyun 	if (reg >= DAC33_CACHEREGNUM)
177*4882a593Smuzhiyun 		return;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	cache[reg] = value;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
dac33_read(struct snd_soc_component * component,unsigned int reg,u8 * value)182*4882a593Smuzhiyun static int dac33_read(struct snd_soc_component *component, unsigned int reg,
183*4882a593Smuzhiyun 		      u8 *value)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
186*4882a593Smuzhiyun 	int val, ret = 0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	*value = reg & 0xff;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* If powered off, return the cached value */
191*4882a593Smuzhiyun 	if (dac33->chip_power) {
192*4882a593Smuzhiyun 		val = i2c_smbus_read_byte_data(dac33->i2c, value[0]);
193*4882a593Smuzhiyun 		if (val < 0) {
194*4882a593Smuzhiyun 			dev_err(component->dev, "Read failed (%d)\n", val);
195*4882a593Smuzhiyun 			value[0] = dac33_read_reg_cache(component, reg);
196*4882a593Smuzhiyun 			ret = val;
197*4882a593Smuzhiyun 		} else {
198*4882a593Smuzhiyun 			value[0] = val;
199*4882a593Smuzhiyun 			dac33_write_reg_cache(component, reg, val);
200*4882a593Smuzhiyun 		}
201*4882a593Smuzhiyun 	} else {
202*4882a593Smuzhiyun 		value[0] = dac33_read_reg_cache(component, reg);
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return ret;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
dac33_write(struct snd_soc_component * component,unsigned int reg,unsigned int value)208*4882a593Smuzhiyun static int dac33_write(struct snd_soc_component *component, unsigned int reg,
209*4882a593Smuzhiyun 		       unsigned int value)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
212*4882a593Smuzhiyun 	u8 data[2];
213*4882a593Smuzhiyun 	int ret = 0;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/*
216*4882a593Smuzhiyun 	 * data is
217*4882a593Smuzhiyun 	 *   D15..D8 dac33 register offset
218*4882a593Smuzhiyun 	 *   D7...D0 register data
219*4882a593Smuzhiyun 	 */
220*4882a593Smuzhiyun 	data[0] = reg & 0xff;
221*4882a593Smuzhiyun 	data[1] = value & 0xff;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	dac33_write_reg_cache(component, data[0], data[1]);
224*4882a593Smuzhiyun 	if (dac33->chip_power) {
225*4882a593Smuzhiyun 		ret = i2c_master_send(dac33->i2c, data, 2);
226*4882a593Smuzhiyun 		if (ret != 2)
227*4882a593Smuzhiyun 			dev_err(component->dev, "Write failed (%d)\n", ret);
228*4882a593Smuzhiyun 		else
229*4882a593Smuzhiyun 			ret = 0;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
dac33_write_locked(struct snd_soc_component * component,unsigned int reg,unsigned int value)235*4882a593Smuzhiyun static int dac33_write_locked(struct snd_soc_component *component, unsigned int reg,
236*4882a593Smuzhiyun 			      unsigned int value)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
239*4882a593Smuzhiyun 	int ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mutex_lock(&dac33->mutex);
242*4882a593Smuzhiyun 	ret = dac33_write(component, reg, value);
243*4882a593Smuzhiyun 	mutex_unlock(&dac33->mutex);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return ret;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define DAC33_I2C_ADDR_AUTOINC	0x80
dac33_write16(struct snd_soc_component * component,unsigned int reg,unsigned int value)249*4882a593Smuzhiyun static int dac33_write16(struct snd_soc_component *component, unsigned int reg,
250*4882a593Smuzhiyun 		       unsigned int value)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
253*4882a593Smuzhiyun 	u8 data[3];
254*4882a593Smuzhiyun 	int ret = 0;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * data is
258*4882a593Smuzhiyun 	 *   D23..D16 dac33 register offset
259*4882a593Smuzhiyun 	 *   D15..D8  register data MSB
260*4882a593Smuzhiyun 	 *   D7...D0  register data LSB
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	data[0] = reg & 0xff;
263*4882a593Smuzhiyun 	data[1] = (value >> 8) & 0xff;
264*4882a593Smuzhiyun 	data[2] = value & 0xff;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	dac33_write_reg_cache(component, data[0], data[1]);
267*4882a593Smuzhiyun 	dac33_write_reg_cache(component, data[0] + 1, data[2]);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (dac33->chip_power) {
270*4882a593Smuzhiyun 		/* We need to set autoincrement mode for 16 bit writes */
271*4882a593Smuzhiyun 		data[0] |= DAC33_I2C_ADDR_AUTOINC;
272*4882a593Smuzhiyun 		ret = i2c_master_send(dac33->i2c, data, 3);
273*4882a593Smuzhiyun 		if (ret != 3)
274*4882a593Smuzhiyun 			dev_err(component->dev, "Write failed (%d)\n", ret);
275*4882a593Smuzhiyun 		else
276*4882a593Smuzhiyun 			ret = 0;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return ret;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
dac33_init_chip(struct snd_soc_component * component)282*4882a593Smuzhiyun static void dac33_init_chip(struct snd_soc_component *component)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (unlikely(!dac33->chip_power))
287*4882a593Smuzhiyun 		return;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* A : DAC sample rate Fsref/1.5 */
290*4882a593Smuzhiyun 	dac33_write(component, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
291*4882a593Smuzhiyun 	/* B : DAC src=normal, not muted */
292*4882a593Smuzhiyun 	dac33_write(component, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
293*4882a593Smuzhiyun 					     DAC33_DACSRCL_LEFT);
294*4882a593Smuzhiyun 	/* C : (defaults) */
295*4882a593Smuzhiyun 	dac33_write(component, DAC33_DAC_CTRL_C, 0x00);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* 73 : volume soft stepping control,
298*4882a593Smuzhiyun 	 clock source = internal osc (?) */
299*4882a593Smuzhiyun 	dac33_write(component, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* Restore only selected registers (gains mostly) */
302*4882a593Smuzhiyun 	dac33_write(component, DAC33_LDAC_DIG_VOL_CTRL,
303*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_LDAC_DIG_VOL_CTRL));
304*4882a593Smuzhiyun 	dac33_write(component, DAC33_RDAC_DIG_VOL_CTRL,
305*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_RDAC_DIG_VOL_CTRL));
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	dac33_write(component, DAC33_LINEL_TO_LLO_VOL,
308*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_LINEL_TO_LLO_VOL));
309*4882a593Smuzhiyun 	dac33_write(component, DAC33_LINER_TO_RLO_VOL,
310*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_LINER_TO_RLO_VOL));
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	dac33_write(component, DAC33_OUT_AMP_CTRL,
313*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_OUT_AMP_CTRL));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	dac33_write(component, DAC33_LDAC_PWR_CTRL,
316*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_LDAC_PWR_CTRL));
317*4882a593Smuzhiyun 	dac33_write(component, DAC33_RDAC_PWR_CTRL,
318*4882a593Smuzhiyun 		    dac33_read_reg_cache(component, DAC33_RDAC_PWR_CTRL));
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
dac33_read_id(struct snd_soc_component * component)321*4882a593Smuzhiyun static inline int dac33_read_id(struct snd_soc_component *component)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	int i, ret = 0;
324*4882a593Smuzhiyun 	u8 reg;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
327*4882a593Smuzhiyun 		ret = dac33_read(component, DAC33_DEVICE_ID_MSB + i, &reg);
328*4882a593Smuzhiyun 		if (ret < 0)
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return ret;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
dac33_soft_power(struct snd_soc_component * component,int power)335*4882a593Smuzhiyun static inline void dac33_soft_power(struct snd_soc_component *component, int power)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	u8 reg;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	reg = dac33_read_reg_cache(component, DAC33_PWR_CTRL);
340*4882a593Smuzhiyun 	if (power)
341*4882a593Smuzhiyun 		reg |= DAC33_PDNALLB;
342*4882a593Smuzhiyun 	else
343*4882a593Smuzhiyun 		reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
344*4882a593Smuzhiyun 			 DAC33_DACRPDNB | DAC33_DACLPDNB);
345*4882a593Smuzhiyun 	dac33_write(component, DAC33_PWR_CTRL, reg);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
dac33_disable_digital(struct snd_soc_component * component)348*4882a593Smuzhiyun static inline void dac33_disable_digital(struct snd_soc_component *component)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	u8 reg;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	/* Stop the DAI clock */
353*4882a593Smuzhiyun 	reg = dac33_read_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_B);
354*4882a593Smuzhiyun 	reg &= ~DAC33_BCLKON;
355*4882a593Smuzhiyun 	dac33_write(component, DAC33_SER_AUDIOIF_CTRL_B, reg);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Power down the Oscillator, and DACs */
358*4882a593Smuzhiyun 	reg = dac33_read_reg_cache(component, DAC33_PWR_CTRL);
359*4882a593Smuzhiyun 	reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
360*4882a593Smuzhiyun 	dac33_write(component, DAC33_PWR_CTRL, reg);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
dac33_hard_power(struct snd_soc_component * component,int power)363*4882a593Smuzhiyun static int dac33_hard_power(struct snd_soc_component *component, int power)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
366*4882a593Smuzhiyun 	int ret = 0;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	mutex_lock(&dac33->mutex);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Safety check */
371*4882a593Smuzhiyun 	if (unlikely(power == dac33->chip_power)) {
372*4882a593Smuzhiyun 		dev_dbg(component->dev, "Trying to set the same power state: %s\n",
373*4882a593Smuzhiyun 			power ? "ON" : "OFF");
374*4882a593Smuzhiyun 		goto exit;
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (power) {
378*4882a593Smuzhiyun 		ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
379*4882a593Smuzhiyun 					  dac33->supplies);
380*4882a593Smuzhiyun 		if (ret != 0) {
381*4882a593Smuzhiyun 			dev_err(component->dev,
382*4882a593Smuzhiyun 				"Failed to enable supplies: %d\n", ret);
383*4882a593Smuzhiyun 			goto exit;
384*4882a593Smuzhiyun 		}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		if (dac33->power_gpio >= 0)
387*4882a593Smuzhiyun 			gpio_set_value(dac33->power_gpio, 1);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		dac33->chip_power = 1;
390*4882a593Smuzhiyun 	} else {
391*4882a593Smuzhiyun 		dac33_soft_power(component, 0);
392*4882a593Smuzhiyun 		if (dac33->power_gpio >= 0)
393*4882a593Smuzhiyun 			gpio_set_value(dac33->power_gpio, 0);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
396*4882a593Smuzhiyun 					     dac33->supplies);
397*4882a593Smuzhiyun 		if (ret != 0) {
398*4882a593Smuzhiyun 			dev_err(component->dev,
399*4882a593Smuzhiyun 				"Failed to disable supplies: %d\n", ret);
400*4882a593Smuzhiyun 			goto exit;
401*4882a593Smuzhiyun 		}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 		dac33->chip_power = 0;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun exit:
407*4882a593Smuzhiyun 	mutex_unlock(&dac33->mutex);
408*4882a593Smuzhiyun 	return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
dac33_playback_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)411*4882a593Smuzhiyun static int dac33_playback_event(struct snd_soc_dapm_widget *w,
412*4882a593Smuzhiyun 		struct snd_kcontrol *kcontrol, int event)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
415*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	switch (event) {
418*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
419*4882a593Smuzhiyun 		if (likely(dac33->substream)) {
420*4882a593Smuzhiyun 			dac33_calculate_times(dac33->substream, component);
421*4882a593Smuzhiyun 			dac33_prepare_chip(dac33->substream, component);
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
425*4882a593Smuzhiyun 		dac33_disable_digital(component);
426*4882a593Smuzhiyun 		break;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
dac33_get_fifo_mode(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)431*4882a593Smuzhiyun static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
432*4882a593Smuzhiyun 			 struct snd_ctl_elem_value *ucontrol)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
435*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dac33->fifo_mode;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
dac33_set_fifo_mode(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)442*4882a593Smuzhiyun static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
443*4882a593Smuzhiyun 			 struct snd_ctl_elem_value *ucontrol)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
446*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
447*4882a593Smuzhiyun 	int ret = 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (dac33->fifo_mode == ucontrol->value.enumerated.item[0])
450*4882a593Smuzhiyun 		return 0;
451*4882a593Smuzhiyun 	/* Do not allow changes while stream is running*/
452*4882a593Smuzhiyun 	if (snd_soc_component_active(component))
453*4882a593Smuzhiyun 		return -EPERM;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] >= DAC33_FIFO_LAST_MODE)
456*4882a593Smuzhiyun 		ret = -EINVAL;
457*4882a593Smuzhiyun 	else
458*4882a593Smuzhiyun 		dac33->fifo_mode = ucontrol->value.enumerated.item[0];
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return ret;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /* Codec operation modes */
464*4882a593Smuzhiyun static const char *dac33_fifo_mode_texts[] = {
465*4882a593Smuzhiyun 	"Bypass", "Mode 1", "Mode 7"
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static SOC_ENUM_SINGLE_EXT_DECL(dac33_fifo_mode_enum, dac33_fifo_mode_texts);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* L/R Line Output Gain */
471*4882a593Smuzhiyun static const char *lr_lineout_gain_texts[] = {
472*4882a593Smuzhiyun 	"Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
473*4882a593Smuzhiyun 	"Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(l_lineout_gain_enum,
477*4882a593Smuzhiyun 			    DAC33_LDAC_PWR_CTRL, 0,
478*4882a593Smuzhiyun 			    lr_lineout_gain_texts);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(r_lineout_gain_enum,
481*4882a593Smuzhiyun 			    DAC33_RDAC_PWR_CTRL, 0,
482*4882a593Smuzhiyun 			    lr_lineout_gain_texts);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /*
485*4882a593Smuzhiyun  * DACL/R digital volume control:
486*4882a593Smuzhiyun  * from 0 dB to -63.5 in 0.5 dB steps
487*4882a593Smuzhiyun  * Need to be inverted later on:
488*4882a593Smuzhiyun  * 0x00 == 0 dB
489*4882a593Smuzhiyun  * 0x7f == -63.5 dB
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_snd_controls[] = {
494*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
495*4882a593Smuzhiyun 		DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
496*4882a593Smuzhiyun 		0, 0x7f, 1, dac_digivol_tlv),
497*4882a593Smuzhiyun 	SOC_DOUBLE_R("DAC Digital Playback Switch",
498*4882a593Smuzhiyun 		 DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
499*4882a593Smuzhiyun 	SOC_DOUBLE_R("Line to Line Out Volume",
500*4882a593Smuzhiyun 		 DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
501*4882a593Smuzhiyun 	SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
502*4882a593Smuzhiyun 	SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
506*4882a593Smuzhiyun 	SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
507*4882a593Smuzhiyun 		 dac33_get_fifo_mode, dac33_set_fifo_mode),
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /* Analog bypass */
511*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
512*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
515*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* LOP L/R invert selection */
518*4882a593Smuzhiyun static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dac33_left_lom_enum,
521*4882a593Smuzhiyun 			    DAC33_OUT_AMP_CTRL, 3,
522*4882a593Smuzhiyun 			    dac33_lr_lom_texts);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
525*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(dac33_right_lom_enum,
528*4882a593Smuzhiyun 			    DAC33_OUT_AMP_CTRL, 2,
529*4882a593Smuzhiyun 			    dac33_lr_lom_texts);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
532*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
535*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("LEFT_LO"),
536*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LINEL"),
539*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("LINER"),
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
542*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* Analog bypass */
545*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
546*4882a593Smuzhiyun 				&dac33_dapm_abypassl_control),
547*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
548*4882a593Smuzhiyun 				&dac33_dapm_abypassr_control),
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
551*4882a593Smuzhiyun 		&dac33_dapm_left_lom_control),
552*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
553*4882a593Smuzhiyun 		&dac33_dapm_right_lom_control),
554*4882a593Smuzhiyun 	/*
555*4882a593Smuzhiyun 	 * For DAPM path, when only the anlog bypass path is enabled, and the
556*4882a593Smuzhiyun 	 * LOP inverted from the corresponding DAC side.
557*4882a593Smuzhiyun 	 * This is needed, so we can attach the DAC power supply in this case.
558*4882a593Smuzhiyun 	 */
559*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
560*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
563*4882a593Smuzhiyun 			 DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
564*4882a593Smuzhiyun 	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
565*4882a593Smuzhiyun 			 DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Left DAC Power",
568*4882a593Smuzhiyun 			    DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
569*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Right DAC Power",
570*4882a593Smuzhiyun 			    DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Codec Power",
573*4882a593Smuzhiyun 			    DAC33_PWR_CTRL, 4, 0, NULL, 0),
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
576*4882a593Smuzhiyun 	SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static const struct snd_soc_dapm_route audio_map[] = {
580*4882a593Smuzhiyun 	/* Analog bypass */
581*4882a593Smuzhiyun 	{"Analog Left Bypass", "Switch", "LINEL"},
582*4882a593Smuzhiyun 	{"Analog Right Bypass", "Switch", "LINER"},
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	{"Output Left Amplifier", NULL, "DACL"},
585*4882a593Smuzhiyun 	{"Output Right Amplifier", NULL, "DACR"},
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	{"Left Bypass PGA", NULL, "Analog Left Bypass"},
588*4882a593Smuzhiyun 	{"Right Bypass PGA", NULL, "Analog Right Bypass"},
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	{"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
591*4882a593Smuzhiyun 	{"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
592*4882a593Smuzhiyun 	{"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
593*4882a593Smuzhiyun 	{"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	{"Output Left Amplifier", NULL, "Left LOM Inverted From"},
596*4882a593Smuzhiyun 	{"Output Right Amplifier", NULL, "Right LOM Inverted From"},
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	{"DACL", NULL, "Left DAC Power"},
599*4882a593Smuzhiyun 	{"DACR", NULL, "Right DAC Power"},
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	{"Left Bypass PGA", NULL, "Left DAC Power"},
602*4882a593Smuzhiyun 	{"Right Bypass PGA", NULL, "Right DAC Power"},
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* output */
605*4882a593Smuzhiyun 	{"LEFT_LO", NULL, "Output Left Amplifier"},
606*4882a593Smuzhiyun 	{"RIGHT_LO", NULL, "Output Right Amplifier"},
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	{"LEFT_LO", NULL, "Codec Power"},
609*4882a593Smuzhiyun 	{"RIGHT_LO", NULL, "Codec Power"},
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
dac33_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)612*4882a593Smuzhiyun static int dac33_set_bias_level(struct snd_soc_component *component,
613*4882a593Smuzhiyun 				enum snd_soc_bias_level level)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	int ret;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	switch (level) {
618*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
621*4882a593Smuzhiyun 		break;
622*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
623*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
624*4882a593Smuzhiyun 			/* Coming from OFF, switch on the component */
625*4882a593Smuzhiyun 			ret = dac33_hard_power(component, 1);
626*4882a593Smuzhiyun 			if (ret != 0)
627*4882a593Smuzhiyun 				return ret;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 			dac33_init_chip(component);
630*4882a593Smuzhiyun 		}
631*4882a593Smuzhiyun 		break;
632*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
633*4882a593Smuzhiyun 		/* Do not power off, when the component is already off */
634*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
635*4882a593Smuzhiyun 			return 0;
636*4882a593Smuzhiyun 		ret = dac33_hard_power(component, 0);
637*4882a593Smuzhiyun 		if (ret != 0)
638*4882a593Smuzhiyun 			return ret;
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
dac33_prefill_handler(struct tlv320dac33_priv * dac33)645*4882a593Smuzhiyun static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct snd_soc_component *component = dac33->component;
648*4882a593Smuzhiyun 	unsigned int delay;
649*4882a593Smuzhiyun 	unsigned long flags;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
652*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
653*4882a593Smuzhiyun 		dac33_write16(component, DAC33_NSAMPLE_MSB,
654*4882a593Smuzhiyun 			DAC33_THRREG(dac33->nsample));
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		/* Take the timestamps */
657*4882a593Smuzhiyun 		spin_lock_irqsave(&dac33->lock, flags);
658*4882a593Smuzhiyun 		dac33->t_stamp2 = ktime_to_us(ktime_get());
659*4882a593Smuzhiyun 		dac33->t_stamp1 = dac33->t_stamp2;
660*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dac33->lock, flags);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 		dac33_write16(component, DAC33_PREFILL_MSB,
663*4882a593Smuzhiyun 				DAC33_THRREG(dac33->alarm_threshold));
664*4882a593Smuzhiyun 		/* Enable Alarm Threshold IRQ with a delay */
665*4882a593Smuzhiyun 		delay = SAMPLES_TO_US(dac33->burst_rate,
666*4882a593Smuzhiyun 				     dac33->alarm_threshold) + 1000;
667*4882a593Smuzhiyun 		usleep_range(delay, delay + 500);
668*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
671*4882a593Smuzhiyun 		/* Take the timestamp */
672*4882a593Smuzhiyun 		spin_lock_irqsave(&dac33->lock, flags);
673*4882a593Smuzhiyun 		dac33->t_stamp1 = ktime_to_us(ktime_get());
674*4882a593Smuzhiyun 		/* Move back the timestamp with drain time */
675*4882a593Smuzhiyun 		dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
676*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dac33->lock, flags);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		dac33_write16(component, DAC33_PREFILL_MSB,
679*4882a593Smuzhiyun 				DAC33_THRREG(DAC33_MODE7_MARGIN));
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		/* Enable Upper Threshold IRQ */
682*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		dev_warn(component->dev, "Unhandled FIFO mode: %d\n",
686*4882a593Smuzhiyun 							dac33->fifo_mode);
687*4882a593Smuzhiyun 		break;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
dac33_playback_handler(struct tlv320dac33_priv * dac33)691*4882a593Smuzhiyun static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct snd_soc_component *component = dac33->component;
694*4882a593Smuzhiyun 	unsigned long flags;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
697*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
698*4882a593Smuzhiyun 		/* Take the timestamp */
699*4882a593Smuzhiyun 		spin_lock_irqsave(&dac33->lock, flags);
700*4882a593Smuzhiyun 		dac33->t_stamp2 = ktime_to_us(ktime_get());
701*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dac33->lock, flags);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		dac33_write16(component, DAC33_NSAMPLE_MSB,
704*4882a593Smuzhiyun 				DAC33_THRREG(dac33->nsample));
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
707*4882a593Smuzhiyun 		/* At the moment we are not using interrupts in mode7 */
708*4882a593Smuzhiyun 		break;
709*4882a593Smuzhiyun 	default:
710*4882a593Smuzhiyun 		dev_warn(component->dev, "Unhandled FIFO mode: %d\n",
711*4882a593Smuzhiyun 							dac33->fifo_mode);
712*4882a593Smuzhiyun 		break;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
dac33_work(struct work_struct * work)716*4882a593Smuzhiyun static void dac33_work(struct work_struct *work)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct snd_soc_component *component;
719*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33;
720*4882a593Smuzhiyun 	u8 reg;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	dac33 = container_of(work, struct tlv320dac33_priv, work);
723*4882a593Smuzhiyun 	component = dac33->component;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	mutex_lock(&dac33->mutex);
726*4882a593Smuzhiyun 	switch (dac33->state) {
727*4882a593Smuzhiyun 	case DAC33_PREFILL:
728*4882a593Smuzhiyun 		dac33->state = DAC33_PLAYBACK;
729*4882a593Smuzhiyun 		dac33_prefill_handler(dac33);
730*4882a593Smuzhiyun 		break;
731*4882a593Smuzhiyun 	case DAC33_PLAYBACK:
732*4882a593Smuzhiyun 		dac33_playback_handler(dac33);
733*4882a593Smuzhiyun 		break;
734*4882a593Smuzhiyun 	case DAC33_IDLE:
735*4882a593Smuzhiyun 		break;
736*4882a593Smuzhiyun 	case DAC33_FLUSH:
737*4882a593Smuzhiyun 		dac33->state = DAC33_IDLE;
738*4882a593Smuzhiyun 		/* Mask all interrupts from dac33 */
739*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_IRQ_MASK, 0);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		/* flush fifo */
742*4882a593Smuzhiyun 		reg = dac33_read_reg_cache(component, DAC33_FIFO_CTRL_A);
743*4882a593Smuzhiyun 		reg |= DAC33_FIFOFLUSH;
744*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_CTRL_A, reg);
745*4882a593Smuzhiyun 		break;
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 	mutex_unlock(&dac33->mutex);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
dac33_interrupt_handler(int irq,void * dev)750*4882a593Smuzhiyun static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	struct snd_soc_component *component = dev;
753*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
754*4882a593Smuzhiyun 	unsigned long flags;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	spin_lock_irqsave(&dac33->lock, flags);
757*4882a593Smuzhiyun 	dac33->t_stamp1 = ktime_to_us(ktime_get());
758*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dac33->lock, flags);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* Do not schedule the workqueue in Mode7 */
761*4882a593Smuzhiyun 	if (dac33->fifo_mode != DAC33_FIFO_MODE7)
762*4882a593Smuzhiyun 		schedule_work(&dac33->work);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	return IRQ_HANDLED;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
dac33_oscwait(struct snd_soc_component * component)767*4882a593Smuzhiyun static void dac33_oscwait(struct snd_soc_component *component)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	int timeout = 60;
770*4882a593Smuzhiyun 	u8 reg;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	do {
773*4882a593Smuzhiyun 		usleep_range(1000, 2000);
774*4882a593Smuzhiyun 		dac33_read(component, DAC33_INT_OSC_STATUS, &reg);
775*4882a593Smuzhiyun 	} while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
776*4882a593Smuzhiyun 	if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
777*4882a593Smuzhiyun 		dev_err(component->dev,
778*4882a593Smuzhiyun 			"internal oscillator calibration failed\n");
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
dac33_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)781*4882a593Smuzhiyun static int dac33_startup(struct snd_pcm_substream *substream,
782*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
785*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	/* Stream started, save the substream pointer */
788*4882a593Smuzhiyun 	dac33->substream = substream;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
dac33_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)793*4882a593Smuzhiyun static void dac33_shutdown(struct snd_pcm_substream *substream,
794*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
797*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dac33->substream = NULL;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
803*4882a593Smuzhiyun 	(BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
dac33_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)804*4882a593Smuzhiyun static int dac33_hw_params(struct snd_pcm_substream *substream,
805*4882a593Smuzhiyun 			   struct snd_pcm_hw_params *params,
806*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
809*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* Check parameters for validity */
812*4882a593Smuzhiyun 	switch (params_rate(params)) {
813*4882a593Smuzhiyun 	case 44100:
814*4882a593Smuzhiyun 	case 48000:
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 	default:
817*4882a593Smuzhiyun 		dev_err(component->dev, "unsupported rate %d\n",
818*4882a593Smuzhiyun 			params_rate(params));
819*4882a593Smuzhiyun 		return -EINVAL;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	switch (params_width(params)) {
823*4882a593Smuzhiyun 	case 16:
824*4882a593Smuzhiyun 		dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
825*4882a593Smuzhiyun 		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	case 32:
828*4882a593Smuzhiyun 		dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
829*4882a593Smuzhiyun 		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
830*4882a593Smuzhiyun 		break;
831*4882a593Smuzhiyun 	default:
832*4882a593Smuzhiyun 		dev_err(component->dev, "unsupported width %d\n",
833*4882a593Smuzhiyun 			params_width(params));
834*4882a593Smuzhiyun 		return -EINVAL;
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun #define CALC_OSCSET(rate, refclk) ( \
841*4882a593Smuzhiyun 	((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
842*4882a593Smuzhiyun #define CALC_RATIOSET(rate, refclk) ( \
843*4882a593Smuzhiyun 	((((refclk  * 100000) / rate) * 16384) + 50000) / 100000)
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /*
846*4882a593Smuzhiyun  * tlv320dac33 is strict on the sequence of the register writes, if the register
847*4882a593Smuzhiyun  * writes happens in different order, than dac33 might end up in unknown state.
848*4882a593Smuzhiyun  * Use the known, working sequence of register writes to initialize the dac33.
849*4882a593Smuzhiyun  */
dac33_prepare_chip(struct snd_pcm_substream * substream,struct snd_soc_component * component)850*4882a593Smuzhiyun static int dac33_prepare_chip(struct snd_pcm_substream *substream,
851*4882a593Smuzhiyun 			      struct snd_soc_component *component)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
854*4882a593Smuzhiyun 	unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
855*4882a593Smuzhiyun 	u8 aictrl_a, aictrl_b, fifoctrl_a;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	switch (substream->runtime->rate) {
858*4882a593Smuzhiyun 	case 44100:
859*4882a593Smuzhiyun 	case 48000:
860*4882a593Smuzhiyun 		oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
861*4882a593Smuzhiyun 		ratioset = CALC_RATIOSET(substream->runtime->rate,
862*4882a593Smuzhiyun 					 dac33->refclk);
863*4882a593Smuzhiyun 		break;
864*4882a593Smuzhiyun 	default:
865*4882a593Smuzhiyun 		dev_err(component->dev, "unsupported rate %d\n",
866*4882a593Smuzhiyun 			substream->runtime->rate);
867*4882a593Smuzhiyun 		return -EINVAL;
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	aictrl_a = dac33_read_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_A);
872*4882a593Smuzhiyun 	aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
873*4882a593Smuzhiyun 	/* Read FIFO control A, and clear FIFO flush bit */
874*4882a593Smuzhiyun 	fifoctrl_a = dac33_read_reg_cache(component, DAC33_FIFO_CTRL_A);
875*4882a593Smuzhiyun 	fifoctrl_a &= ~DAC33_FIFOFLUSH;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	fifoctrl_a &= ~DAC33_WIDTH;
878*4882a593Smuzhiyun 	switch (substream->runtime->format) {
879*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
880*4882a593Smuzhiyun 		aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
881*4882a593Smuzhiyun 		fifoctrl_a |= DAC33_WIDTH;
882*4882a593Smuzhiyun 		break;
883*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
884*4882a593Smuzhiyun 		aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 	default:
887*4882a593Smuzhiyun 		dev_err(component->dev, "unsupported format %d\n",
888*4882a593Smuzhiyun 			substream->runtime->format);
889*4882a593Smuzhiyun 		return -EINVAL;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	mutex_lock(&dac33->mutex);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (!dac33->chip_power) {
895*4882a593Smuzhiyun 		/*
896*4882a593Smuzhiyun 		 * Chip is not powered yet.
897*4882a593Smuzhiyun 		 * Do the init in the dac33_set_bias_level later.
898*4882a593Smuzhiyun 		 */
899*4882a593Smuzhiyun 		mutex_unlock(&dac33->mutex);
900*4882a593Smuzhiyun 		return 0;
901*4882a593Smuzhiyun 	}
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	dac33_soft_power(component, 0);
904*4882a593Smuzhiyun 	dac33_soft_power(component, 1);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	reg_tmp = dac33_read_reg_cache(component, DAC33_INT_OSC_CTRL);
907*4882a593Smuzhiyun 	dac33_write(component, DAC33_INT_OSC_CTRL, reg_tmp);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* Write registers 0x08 and 0x09 (MSB, LSB) */
910*4882a593Smuzhiyun 	dac33_write16(component, DAC33_INT_OSC_FREQ_RAT_A, oscset);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* OSC calibration time */
913*4882a593Smuzhiyun 	dac33_write(component, DAC33_CALIB_TIME, 96);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/* adjustment treshold & step */
916*4882a593Smuzhiyun 	dac33_write(component, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
917*4882a593Smuzhiyun 						 DAC33_ADJSTEP(1));
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* div=4 / gain=1 / div */
920*4882a593Smuzhiyun 	dac33_write(component, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	pwr_ctrl = dac33_read_reg_cache(component, DAC33_PWR_CTRL);
923*4882a593Smuzhiyun 	pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
924*4882a593Smuzhiyun 	dac33_write(component, DAC33_PWR_CTRL, pwr_ctrl);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	dac33_oscwait(component);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (dac33->fifo_mode) {
929*4882a593Smuzhiyun 		/* Generic for all FIFO modes */
930*4882a593Smuzhiyun 		/* 50-51 : ASRC Control registers */
931*4882a593Smuzhiyun 		dac33_write(component, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
932*4882a593Smuzhiyun 		dac33_write(component, DAC33_ASRC_CTRL_B, 1); /* ??? */
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		/* Write registers 0x34 and 0x35 (MSB, LSB) */
935*4882a593Smuzhiyun 		dac33_write16(component, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 		/* Set interrupts to high active */
938*4882a593Smuzhiyun 		dac33_write(component, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
939*4882a593Smuzhiyun 	} else {
940*4882a593Smuzhiyun 		/* FIFO bypass mode */
941*4882a593Smuzhiyun 		/* 50-51 : ASRC Control registers */
942*4882a593Smuzhiyun 		dac33_write(component, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
943*4882a593Smuzhiyun 		dac33_write(component, DAC33_ASRC_CTRL_B, 0); /* ??? */
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* Interrupt behaviour configuration */
947*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
948*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
949*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_IRQ_MODE_B,
950*4882a593Smuzhiyun 			    DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
951*4882a593Smuzhiyun 		break;
952*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
953*4882a593Smuzhiyun 		dac33_write(component, DAC33_FIFO_IRQ_MODE_A,
954*4882a593Smuzhiyun 			DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 	default:
957*4882a593Smuzhiyun 		/* in FIFO bypass mode, the interrupts are not used */
958*4882a593Smuzhiyun 		break;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	aictrl_b = dac33_read_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_B);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
964*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
965*4882a593Smuzhiyun 		/*
966*4882a593Smuzhiyun 		 * For mode1:
967*4882a593Smuzhiyun 		 * Disable the FIFO bypass (Enable the use of FIFO)
968*4882a593Smuzhiyun 		 * Select nSample mode
969*4882a593Smuzhiyun 		 * BCLK is only running when data is needed by DAC33
970*4882a593Smuzhiyun 		 */
971*4882a593Smuzhiyun 		fifoctrl_a &= ~DAC33_FBYPAS;
972*4882a593Smuzhiyun 		fifoctrl_a &= ~DAC33_FAUTO;
973*4882a593Smuzhiyun 		if (dac33->keep_bclk)
974*4882a593Smuzhiyun 			aictrl_b |= DAC33_BCLKON;
975*4882a593Smuzhiyun 		else
976*4882a593Smuzhiyun 			aictrl_b &= ~DAC33_BCLKON;
977*4882a593Smuzhiyun 		break;
978*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
979*4882a593Smuzhiyun 		/*
980*4882a593Smuzhiyun 		 * For mode1:
981*4882a593Smuzhiyun 		 * Disable the FIFO bypass (Enable the use of FIFO)
982*4882a593Smuzhiyun 		 * Select Threshold mode
983*4882a593Smuzhiyun 		 * BCLK is only running when data is needed by DAC33
984*4882a593Smuzhiyun 		 */
985*4882a593Smuzhiyun 		fifoctrl_a &= ~DAC33_FBYPAS;
986*4882a593Smuzhiyun 		fifoctrl_a |= DAC33_FAUTO;
987*4882a593Smuzhiyun 		if (dac33->keep_bclk)
988*4882a593Smuzhiyun 			aictrl_b |= DAC33_BCLKON;
989*4882a593Smuzhiyun 		else
990*4882a593Smuzhiyun 			aictrl_b &= ~DAC33_BCLKON;
991*4882a593Smuzhiyun 		break;
992*4882a593Smuzhiyun 	default:
993*4882a593Smuzhiyun 		/*
994*4882a593Smuzhiyun 		 * For FIFO bypass mode:
995*4882a593Smuzhiyun 		 * Enable the FIFO bypass (Disable the FIFO use)
996*4882a593Smuzhiyun 		 * Set the BCLK as continuous
997*4882a593Smuzhiyun 		 */
998*4882a593Smuzhiyun 		fifoctrl_a |= DAC33_FBYPAS;
999*4882a593Smuzhiyun 		aictrl_b |= DAC33_BCLKON;
1000*4882a593Smuzhiyun 		break;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	dac33_write(component, DAC33_FIFO_CTRL_A, fifoctrl_a);
1004*4882a593Smuzhiyun 	dac33_write(component, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
1005*4882a593Smuzhiyun 	dac33_write(component, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/*
1008*4882a593Smuzhiyun 	 * BCLK divide ratio
1009*4882a593Smuzhiyun 	 * 0: 1.5
1010*4882a593Smuzhiyun 	 * 1: 1
1011*4882a593Smuzhiyun 	 * 2: 2
1012*4882a593Smuzhiyun 	 * ...
1013*4882a593Smuzhiyun 	 * 254: 254
1014*4882a593Smuzhiyun 	 * 255: 255
1015*4882a593Smuzhiyun 	 */
1016*4882a593Smuzhiyun 	if (dac33->fifo_mode)
1017*4882a593Smuzhiyun 		dac33_write(component, DAC33_SER_AUDIOIF_CTRL_C,
1018*4882a593Smuzhiyun 							dac33->burst_bclkdiv);
1019*4882a593Smuzhiyun 	else
1020*4882a593Smuzhiyun 		if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
1021*4882a593Smuzhiyun 			dac33_write(component, DAC33_SER_AUDIOIF_CTRL_C, 32);
1022*4882a593Smuzhiyun 		else
1023*4882a593Smuzhiyun 			dac33_write(component, DAC33_SER_AUDIOIF_CTRL_C, 16);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
1026*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
1027*4882a593Smuzhiyun 		dac33_write16(component, DAC33_ATHR_MSB,
1028*4882a593Smuzhiyun 			      DAC33_THRREG(dac33->alarm_threshold));
1029*4882a593Smuzhiyun 		break;
1030*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
1031*4882a593Smuzhiyun 		/*
1032*4882a593Smuzhiyun 		 * Configure the threshold levels, and leave 10 sample space
1033*4882a593Smuzhiyun 		 * at the bottom, and also at the top of the FIFO
1034*4882a593Smuzhiyun 		 */
1035*4882a593Smuzhiyun 		dac33_write16(component, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
1036*4882a593Smuzhiyun 		dac33_write16(component, DAC33_LTHR_MSB,
1037*4882a593Smuzhiyun 			      DAC33_THRREG(DAC33_MODE7_MARGIN));
1038*4882a593Smuzhiyun 		break;
1039*4882a593Smuzhiyun 	default:
1040*4882a593Smuzhiyun 		break;
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	mutex_unlock(&dac33->mutex);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
dac33_calculate_times(struct snd_pcm_substream * substream,struct snd_soc_component * component)1048*4882a593Smuzhiyun static void dac33_calculate_times(struct snd_pcm_substream *substream,
1049*4882a593Smuzhiyun 				  struct snd_soc_component *component)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1052*4882a593Smuzhiyun 	unsigned int period_size = substream->runtime->period_size;
1053*4882a593Smuzhiyun 	unsigned int rate = substream->runtime->rate;
1054*4882a593Smuzhiyun 	unsigned int nsample_limit;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* In bypass mode we don't need to calculate */
1057*4882a593Smuzhiyun 	if (!dac33->fifo_mode)
1058*4882a593Smuzhiyun 		return;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
1061*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
1062*4882a593Smuzhiyun 		/* Number of samples under i2c latency */
1063*4882a593Smuzhiyun 		dac33->alarm_threshold = US_TO_SAMPLES(rate,
1064*4882a593Smuzhiyun 						dac33->mode1_latency);
1065*4882a593Smuzhiyun 		nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 		if (period_size <= dac33->alarm_threshold)
1068*4882a593Smuzhiyun 			/*
1069*4882a593Smuzhiyun 			 * Configure nSamaple to number of periods,
1070*4882a593Smuzhiyun 			 * which covers the latency requironment.
1071*4882a593Smuzhiyun 			 */
1072*4882a593Smuzhiyun 			dac33->nsample = period_size *
1073*4882a593Smuzhiyun 				((dac33->alarm_threshold / period_size) +
1074*4882a593Smuzhiyun 				(dac33->alarm_threshold % period_size ?
1075*4882a593Smuzhiyun 				1 : 0));
1076*4882a593Smuzhiyun 		else if (period_size > nsample_limit)
1077*4882a593Smuzhiyun 			dac33->nsample = nsample_limit;
1078*4882a593Smuzhiyun 		else
1079*4882a593Smuzhiyun 			dac33->nsample = period_size;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 		dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
1082*4882a593Smuzhiyun 						      dac33->nsample);
1083*4882a593Smuzhiyun 		dac33->t_stamp1 = 0;
1084*4882a593Smuzhiyun 		dac33->t_stamp2 = 0;
1085*4882a593Smuzhiyun 		break;
1086*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
1087*4882a593Smuzhiyun 		dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
1088*4882a593Smuzhiyun 						    dac33->burst_rate) + 9;
1089*4882a593Smuzhiyun 		if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
1090*4882a593Smuzhiyun 			dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
1091*4882a593Smuzhiyun 		if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
1092*4882a593Smuzhiyun 			dac33->uthr = (DAC33_MODE7_MARGIN + 10);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 		dac33->mode7_us_to_lthr =
1095*4882a593Smuzhiyun 				SAMPLES_TO_US(substream->runtime->rate,
1096*4882a593Smuzhiyun 					dac33->uthr - DAC33_MODE7_MARGIN + 1);
1097*4882a593Smuzhiyun 		dac33->t_stamp1 = 0;
1098*4882a593Smuzhiyun 		break;
1099*4882a593Smuzhiyun 	default:
1100*4882a593Smuzhiyun 		break;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
dac33_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)1105*4882a593Smuzhiyun static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
1106*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1109*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1110*4882a593Smuzhiyun 	int ret = 0;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	switch (cmd) {
1113*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
1114*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
1115*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1116*4882a593Smuzhiyun 		if (dac33->fifo_mode) {
1117*4882a593Smuzhiyun 			dac33->state = DAC33_PREFILL;
1118*4882a593Smuzhiyun 			schedule_work(&dac33->work);
1119*4882a593Smuzhiyun 		}
1120*4882a593Smuzhiyun 		break;
1121*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
1122*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
1123*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1124*4882a593Smuzhiyun 		if (dac33->fifo_mode) {
1125*4882a593Smuzhiyun 			dac33->state = DAC33_FLUSH;
1126*4882a593Smuzhiyun 			schedule_work(&dac33->work);
1127*4882a593Smuzhiyun 		}
1128*4882a593Smuzhiyun 		break;
1129*4882a593Smuzhiyun 	default:
1130*4882a593Smuzhiyun 		ret = -EINVAL;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	return ret;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
dac33_dai_delay(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1136*4882a593Smuzhiyun static snd_pcm_sframes_t dac33_dai_delay(
1137*4882a593Smuzhiyun 			struct snd_pcm_substream *substream,
1138*4882a593Smuzhiyun 			struct snd_soc_dai *dai)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1141*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1142*4882a593Smuzhiyun 	unsigned long long t0, t1, t_now;
1143*4882a593Smuzhiyun 	unsigned int time_delta, uthr;
1144*4882a593Smuzhiyun 	int samples_out, samples_in, samples;
1145*4882a593Smuzhiyun 	snd_pcm_sframes_t delay = 0;
1146*4882a593Smuzhiyun 	unsigned long flags;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	switch (dac33->fifo_mode) {
1149*4882a593Smuzhiyun 	case DAC33_FIFO_BYPASS:
1150*4882a593Smuzhiyun 		break;
1151*4882a593Smuzhiyun 	case DAC33_FIFO_MODE1:
1152*4882a593Smuzhiyun 		spin_lock_irqsave(&dac33->lock, flags);
1153*4882a593Smuzhiyun 		t0 = dac33->t_stamp1;
1154*4882a593Smuzhiyun 		t1 = dac33->t_stamp2;
1155*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dac33->lock, flags);
1156*4882a593Smuzhiyun 		t_now = ktime_to_us(ktime_get());
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		/* We have not started to fill the FIFO yet, delay is 0 */
1159*4882a593Smuzhiyun 		if (!t1)
1160*4882a593Smuzhiyun 			goto out;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 		if (t0 > t1) {
1163*4882a593Smuzhiyun 			/*
1164*4882a593Smuzhiyun 			 * Phase 1:
1165*4882a593Smuzhiyun 			 * After Alarm threshold, and before nSample write
1166*4882a593Smuzhiyun 			 */
1167*4882a593Smuzhiyun 			time_delta = t_now - t0;
1168*4882a593Smuzhiyun 			samples_out = time_delta ? US_TO_SAMPLES(
1169*4882a593Smuzhiyun 						substream->runtime->rate,
1170*4882a593Smuzhiyun 						time_delta) : 0;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 			if (likely(dac33->alarm_threshold > samples_out))
1173*4882a593Smuzhiyun 				delay = dac33->alarm_threshold - samples_out;
1174*4882a593Smuzhiyun 			else
1175*4882a593Smuzhiyun 				delay = 0;
1176*4882a593Smuzhiyun 		} else if ((t_now - t1) <= dac33->mode1_us_burst) {
1177*4882a593Smuzhiyun 			/*
1178*4882a593Smuzhiyun 			 * Phase 2:
1179*4882a593Smuzhiyun 			 * After nSample write (during burst operation)
1180*4882a593Smuzhiyun 			 */
1181*4882a593Smuzhiyun 			time_delta = t_now - t0;
1182*4882a593Smuzhiyun 			samples_out = time_delta ? US_TO_SAMPLES(
1183*4882a593Smuzhiyun 						substream->runtime->rate,
1184*4882a593Smuzhiyun 						time_delta) : 0;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 			time_delta = t_now - t1;
1187*4882a593Smuzhiyun 			samples_in = time_delta ? US_TO_SAMPLES(
1188*4882a593Smuzhiyun 						dac33->burst_rate,
1189*4882a593Smuzhiyun 						time_delta) : 0;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 			samples = dac33->alarm_threshold;
1192*4882a593Smuzhiyun 			samples += (samples_in - samples_out);
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 			if (likely(samples > 0))
1195*4882a593Smuzhiyun 				delay = samples;
1196*4882a593Smuzhiyun 			else
1197*4882a593Smuzhiyun 				delay = 0;
1198*4882a593Smuzhiyun 		} else {
1199*4882a593Smuzhiyun 			/*
1200*4882a593Smuzhiyun 			 * Phase 3:
1201*4882a593Smuzhiyun 			 * After burst operation, before next alarm threshold
1202*4882a593Smuzhiyun 			 */
1203*4882a593Smuzhiyun 			time_delta = t_now - t0;
1204*4882a593Smuzhiyun 			samples_out = time_delta ? US_TO_SAMPLES(
1205*4882a593Smuzhiyun 						substream->runtime->rate,
1206*4882a593Smuzhiyun 						time_delta) : 0;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 			samples_in = dac33->nsample;
1209*4882a593Smuzhiyun 			samples = dac33->alarm_threshold;
1210*4882a593Smuzhiyun 			samples += (samples_in - samples_out);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 			if (likely(samples > 0))
1213*4882a593Smuzhiyun 				delay = samples > dac33->fifo_size ?
1214*4882a593Smuzhiyun 					dac33->fifo_size : samples;
1215*4882a593Smuzhiyun 			else
1216*4882a593Smuzhiyun 				delay = 0;
1217*4882a593Smuzhiyun 		}
1218*4882a593Smuzhiyun 		break;
1219*4882a593Smuzhiyun 	case DAC33_FIFO_MODE7:
1220*4882a593Smuzhiyun 		spin_lock_irqsave(&dac33->lock, flags);
1221*4882a593Smuzhiyun 		t0 = dac33->t_stamp1;
1222*4882a593Smuzhiyun 		uthr = dac33->uthr;
1223*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dac33->lock, flags);
1224*4882a593Smuzhiyun 		t_now = ktime_to_us(ktime_get());
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		/* We have not started to fill the FIFO yet, delay is 0 */
1227*4882a593Smuzhiyun 		if (!t0)
1228*4882a593Smuzhiyun 			goto out;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 		if (t_now <= t0) {
1231*4882a593Smuzhiyun 			/*
1232*4882a593Smuzhiyun 			 * Either the timestamps are messed or equal. Report
1233*4882a593Smuzhiyun 			 * maximum delay
1234*4882a593Smuzhiyun 			 */
1235*4882a593Smuzhiyun 			delay = uthr;
1236*4882a593Smuzhiyun 			goto out;
1237*4882a593Smuzhiyun 		}
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 		time_delta = t_now - t0;
1240*4882a593Smuzhiyun 		if (time_delta <= dac33->mode7_us_to_lthr) {
1241*4882a593Smuzhiyun 			/*
1242*4882a593Smuzhiyun 			* Phase 1:
1243*4882a593Smuzhiyun 			* After burst (draining phase)
1244*4882a593Smuzhiyun 			*/
1245*4882a593Smuzhiyun 			samples_out = US_TO_SAMPLES(
1246*4882a593Smuzhiyun 					substream->runtime->rate,
1247*4882a593Smuzhiyun 					time_delta);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 			if (likely(uthr > samples_out))
1250*4882a593Smuzhiyun 				delay = uthr - samples_out;
1251*4882a593Smuzhiyun 			else
1252*4882a593Smuzhiyun 				delay = 0;
1253*4882a593Smuzhiyun 		} else {
1254*4882a593Smuzhiyun 			/*
1255*4882a593Smuzhiyun 			* Phase 2:
1256*4882a593Smuzhiyun 			* During burst operation
1257*4882a593Smuzhiyun 			*/
1258*4882a593Smuzhiyun 			time_delta = time_delta - dac33->mode7_us_to_lthr;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 			samples_out = US_TO_SAMPLES(
1261*4882a593Smuzhiyun 					substream->runtime->rate,
1262*4882a593Smuzhiyun 					time_delta);
1263*4882a593Smuzhiyun 			samples_in = US_TO_SAMPLES(
1264*4882a593Smuzhiyun 					dac33->burst_rate,
1265*4882a593Smuzhiyun 					time_delta);
1266*4882a593Smuzhiyun 			delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 			if (unlikely(delay > uthr))
1269*4882a593Smuzhiyun 				delay = uthr;
1270*4882a593Smuzhiyun 		}
1271*4882a593Smuzhiyun 		break;
1272*4882a593Smuzhiyun 	default:
1273*4882a593Smuzhiyun 		dev_warn(component->dev, "Unhandled FIFO mode: %d\n",
1274*4882a593Smuzhiyun 							dac33->fifo_mode);
1275*4882a593Smuzhiyun 		break;
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun out:
1278*4882a593Smuzhiyun 	return delay;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
dac33_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)1281*4882a593Smuzhiyun static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1282*4882a593Smuzhiyun 		int clk_id, unsigned int freq, int dir)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1285*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1286*4882a593Smuzhiyun 	u8 ioc_reg, asrcb_reg;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	ioc_reg = dac33_read_reg_cache(component, DAC33_INT_OSC_CTRL);
1289*4882a593Smuzhiyun 	asrcb_reg = dac33_read_reg_cache(component, DAC33_ASRC_CTRL_B);
1290*4882a593Smuzhiyun 	switch (clk_id) {
1291*4882a593Smuzhiyun 	case TLV320DAC33_MCLK:
1292*4882a593Smuzhiyun 		ioc_reg |= DAC33_REFSEL;
1293*4882a593Smuzhiyun 		asrcb_reg |= DAC33_SRCREFSEL;
1294*4882a593Smuzhiyun 		break;
1295*4882a593Smuzhiyun 	case TLV320DAC33_SLEEPCLK:
1296*4882a593Smuzhiyun 		ioc_reg &= ~DAC33_REFSEL;
1297*4882a593Smuzhiyun 		asrcb_reg &= ~DAC33_SRCREFSEL;
1298*4882a593Smuzhiyun 		break;
1299*4882a593Smuzhiyun 	default:
1300*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid clock ID (%d)\n", clk_id);
1301*4882a593Smuzhiyun 		break;
1302*4882a593Smuzhiyun 	}
1303*4882a593Smuzhiyun 	dac33->refclk = freq;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	dac33_write_reg_cache(component, DAC33_INT_OSC_CTRL, ioc_reg);
1306*4882a593Smuzhiyun 	dac33_write_reg_cache(component, DAC33_ASRC_CTRL_B, asrcb_reg);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun 
dac33_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1311*4882a593Smuzhiyun static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
1312*4882a593Smuzhiyun 			     unsigned int fmt)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1315*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1316*4882a593Smuzhiyun 	u8 aictrl_a, aictrl_b;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	aictrl_a = dac33_read_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_A);
1319*4882a593Smuzhiyun 	aictrl_b = dac33_read_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_B);
1320*4882a593Smuzhiyun 	/* set master/slave audio interface */
1321*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1322*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1323*4882a593Smuzhiyun 		/* Codec Master */
1324*4882a593Smuzhiyun 		aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
1325*4882a593Smuzhiyun 		break;
1326*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1327*4882a593Smuzhiyun 		/* Codec Slave */
1328*4882a593Smuzhiyun 		if (dac33->fifo_mode) {
1329*4882a593Smuzhiyun 			dev_err(component->dev, "FIFO mode requires master mode\n");
1330*4882a593Smuzhiyun 			return -EINVAL;
1331*4882a593Smuzhiyun 		} else
1332*4882a593Smuzhiyun 			aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 	default:
1335*4882a593Smuzhiyun 		return -EINVAL;
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	aictrl_a &= ~DAC33_AFMT_MASK;
1339*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1340*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1341*4882a593Smuzhiyun 		aictrl_a |= DAC33_AFMT_I2S;
1342*4882a593Smuzhiyun 		break;
1343*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1344*4882a593Smuzhiyun 		aictrl_a |= DAC33_AFMT_DSP;
1345*4882a593Smuzhiyun 		aictrl_b &= ~DAC33_DATA_DELAY_MASK;
1346*4882a593Smuzhiyun 		aictrl_b |= DAC33_DATA_DELAY(0);
1347*4882a593Smuzhiyun 		break;
1348*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
1349*4882a593Smuzhiyun 		aictrl_a |= DAC33_AFMT_RIGHT_J;
1350*4882a593Smuzhiyun 		break;
1351*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1352*4882a593Smuzhiyun 		aictrl_a |= DAC33_AFMT_LEFT_J;
1353*4882a593Smuzhiyun 		break;
1354*4882a593Smuzhiyun 	default:
1355*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported format (%u)\n",
1356*4882a593Smuzhiyun 			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1357*4882a593Smuzhiyun 		return -EINVAL;
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	dac33_write_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
1361*4882a593Smuzhiyun 	dac33_write_reg_cache(component, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	return 0;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun 
dac33_soc_probe(struct snd_soc_component * component)1366*4882a593Smuzhiyun static int dac33_soc_probe(struct snd_soc_component *component)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1369*4882a593Smuzhiyun 	int ret = 0;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	dac33->component = component;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/* Read the tlv320dac33 ID registers */
1374*4882a593Smuzhiyun 	ret = dac33_hard_power(component, 1);
1375*4882a593Smuzhiyun 	if (ret != 0) {
1376*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to power up component: %d\n", ret);
1377*4882a593Smuzhiyun 		goto err_power;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 	ret = dac33_read_id(component);
1380*4882a593Smuzhiyun 	dac33_hard_power(component, 0);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	if (ret < 0) {
1383*4882a593Smuzhiyun 		dev_err(component->dev, "Failed to read chip ID: %d\n", ret);
1384*4882a593Smuzhiyun 		ret = -ENODEV;
1385*4882a593Smuzhiyun 		goto err_power;
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	/* Check if the IRQ number is valid and request it */
1389*4882a593Smuzhiyun 	if (dac33->irq >= 0) {
1390*4882a593Smuzhiyun 		ret = request_irq(dac33->irq, dac33_interrupt_handler,
1391*4882a593Smuzhiyun 				  IRQF_TRIGGER_RISING,
1392*4882a593Smuzhiyun 				  component->name, component);
1393*4882a593Smuzhiyun 		if (ret < 0) {
1394*4882a593Smuzhiyun 			dev_err(component->dev, "Could not request IRQ%d (%d)\n",
1395*4882a593Smuzhiyun 						dac33->irq, ret);
1396*4882a593Smuzhiyun 			dac33->irq = -1;
1397*4882a593Smuzhiyun 		}
1398*4882a593Smuzhiyun 		if (dac33->irq != -1) {
1399*4882a593Smuzhiyun 			INIT_WORK(&dac33->work, dac33_work);
1400*4882a593Smuzhiyun 		}
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	/* Only add the FIFO controls, if we have valid IRQ number */
1404*4882a593Smuzhiyun 	if (dac33->irq >= 0)
1405*4882a593Smuzhiyun 		snd_soc_add_component_controls(component, dac33_mode_snd_controls,
1406*4882a593Smuzhiyun 				     ARRAY_SIZE(dac33_mode_snd_controls));
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun err_power:
1409*4882a593Smuzhiyun 	return ret;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
dac33_soc_remove(struct snd_soc_component * component)1412*4882a593Smuzhiyun static void dac33_soc_remove(struct snd_soc_component *component)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = snd_soc_component_get_drvdata(component);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (dac33->irq >= 0) {
1417*4882a593Smuzhiyun 		free_irq(dac33->irq, dac33->component);
1418*4882a593Smuzhiyun 		flush_work(&dac33->work);
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_tlv320dac33 = {
1423*4882a593Smuzhiyun 	.read			= dac33_read_reg_cache,
1424*4882a593Smuzhiyun 	.write			= dac33_write_locked,
1425*4882a593Smuzhiyun 	.set_bias_level		= dac33_set_bias_level,
1426*4882a593Smuzhiyun 	.probe			= dac33_soc_probe,
1427*4882a593Smuzhiyun 	.remove			= dac33_soc_remove,
1428*4882a593Smuzhiyun 	.controls		= dac33_snd_controls,
1429*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(dac33_snd_controls),
1430*4882a593Smuzhiyun 	.dapm_widgets		= dac33_dapm_widgets,
1431*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(dac33_dapm_widgets),
1432*4882a593Smuzhiyun 	.dapm_routes		= audio_map,
1433*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(audio_map),
1434*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1435*4882a593Smuzhiyun 	.endianness		= 1,
1436*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun #define DAC33_RATES	(SNDRV_PCM_RATE_44100 | \
1440*4882a593Smuzhiyun 			 SNDRV_PCM_RATE_48000)
1441*4882a593Smuzhiyun #define DAC33_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun static const struct snd_soc_dai_ops dac33_dai_ops = {
1444*4882a593Smuzhiyun 	.startup	= dac33_startup,
1445*4882a593Smuzhiyun 	.shutdown	= dac33_shutdown,
1446*4882a593Smuzhiyun 	.hw_params	= dac33_hw_params,
1447*4882a593Smuzhiyun 	.trigger	= dac33_pcm_trigger,
1448*4882a593Smuzhiyun 	.delay		= dac33_dai_delay,
1449*4882a593Smuzhiyun 	.set_sysclk	= dac33_set_dai_sysclk,
1450*4882a593Smuzhiyun 	.set_fmt	= dac33_set_dai_fmt,
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun static struct snd_soc_dai_driver dac33_dai = {
1454*4882a593Smuzhiyun 	.name = "tlv320dac33-hifi",
1455*4882a593Smuzhiyun 	.playback = {
1456*4882a593Smuzhiyun 		.stream_name = "Playback",
1457*4882a593Smuzhiyun 		.channels_min = 2,
1458*4882a593Smuzhiyun 		.channels_max = 2,
1459*4882a593Smuzhiyun 		.rates = DAC33_RATES,
1460*4882a593Smuzhiyun 		.formats = DAC33_FORMATS,
1461*4882a593Smuzhiyun 		.sig_bits = 24,
1462*4882a593Smuzhiyun 	},
1463*4882a593Smuzhiyun 	.ops = &dac33_dai_ops,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun 
dac33_i2c_probe(struct i2c_client * client,const struct i2c_device_id * id)1466*4882a593Smuzhiyun static int dac33_i2c_probe(struct i2c_client *client,
1467*4882a593Smuzhiyun 			   const struct i2c_device_id *id)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct tlv320dac33_platform_data *pdata;
1470*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33;
1471*4882a593Smuzhiyun 	int ret, i;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (client->dev.platform_data == NULL) {
1474*4882a593Smuzhiyun 		dev_err(&client->dev, "Platform data not set\n");
1475*4882a593Smuzhiyun 		return -ENODEV;
1476*4882a593Smuzhiyun 	}
1477*4882a593Smuzhiyun 	pdata = client->dev.platform_data;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
1480*4882a593Smuzhiyun 			     GFP_KERNEL);
1481*4882a593Smuzhiyun 	if (dac33 == NULL)
1482*4882a593Smuzhiyun 		return -ENOMEM;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	dac33->reg_cache = devm_kmemdup(&client->dev,
1485*4882a593Smuzhiyun 					dac33_reg,
1486*4882a593Smuzhiyun 					ARRAY_SIZE(dac33_reg) * sizeof(u8),
1487*4882a593Smuzhiyun 					GFP_KERNEL);
1488*4882a593Smuzhiyun 	if (!dac33->reg_cache)
1489*4882a593Smuzhiyun 		return -ENOMEM;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	dac33->i2c = client;
1492*4882a593Smuzhiyun 	mutex_init(&dac33->mutex);
1493*4882a593Smuzhiyun 	spin_lock_init(&dac33->lock);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	i2c_set_clientdata(client, dac33);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	dac33->power_gpio = pdata->power_gpio;
1498*4882a593Smuzhiyun 	dac33->burst_bclkdiv = pdata->burst_bclkdiv;
1499*4882a593Smuzhiyun 	dac33->keep_bclk = pdata->keep_bclk;
1500*4882a593Smuzhiyun 	dac33->mode1_latency = pdata->mode1_latency;
1501*4882a593Smuzhiyun 	if (!dac33->mode1_latency)
1502*4882a593Smuzhiyun 		dac33->mode1_latency = 10000; /* 10ms */
1503*4882a593Smuzhiyun 	dac33->irq = client->irq;
1504*4882a593Smuzhiyun 	/* Disable FIFO use by default */
1505*4882a593Smuzhiyun 	dac33->fifo_mode = DAC33_FIFO_BYPASS;
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/* Check if the reset GPIO number is valid and request it */
1508*4882a593Smuzhiyun 	if (dac33->power_gpio >= 0) {
1509*4882a593Smuzhiyun 		ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
1510*4882a593Smuzhiyun 		if (ret < 0) {
1511*4882a593Smuzhiyun 			dev_err(&client->dev,
1512*4882a593Smuzhiyun 				"Failed to request reset GPIO (%d)\n",
1513*4882a593Smuzhiyun 				dac33->power_gpio);
1514*4882a593Smuzhiyun 			goto err_gpio;
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 		gpio_direction_output(dac33->power_gpio, 0);
1517*4882a593Smuzhiyun 	}
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
1520*4882a593Smuzhiyun 		dac33->supplies[i].supply = dac33_supply_names[i];
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
1523*4882a593Smuzhiyun 				 dac33->supplies);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	if (ret != 0) {
1526*4882a593Smuzhiyun 		dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
1527*4882a593Smuzhiyun 		goto err_get;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&client->dev,
1531*4882a593Smuzhiyun 			&soc_component_dev_tlv320dac33, &dac33_dai, 1);
1532*4882a593Smuzhiyun 	if (ret < 0)
1533*4882a593Smuzhiyun 		goto err_get;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	return ret;
1536*4882a593Smuzhiyun err_get:
1537*4882a593Smuzhiyun 	if (dac33->power_gpio >= 0)
1538*4882a593Smuzhiyun 		gpio_free(dac33->power_gpio);
1539*4882a593Smuzhiyun err_gpio:
1540*4882a593Smuzhiyun 	return ret;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
dac33_i2c_remove(struct i2c_client * client)1543*4882a593Smuzhiyun static int dac33_i2c_remove(struct i2c_client *client)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	if (unlikely(dac33->chip_power))
1548*4882a593Smuzhiyun 		dac33_hard_power(dac33->component, 0);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (dac33->power_gpio >= 0)
1551*4882a593Smuzhiyun 		gpio_free(dac33->power_gpio);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	return 0;
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun static const struct i2c_device_id tlv320dac33_i2c_id[] = {
1557*4882a593Smuzhiyun 	{
1558*4882a593Smuzhiyun 		.name = "tlv320dac33",
1559*4882a593Smuzhiyun 		.driver_data = 0,
1560*4882a593Smuzhiyun 	},
1561*4882a593Smuzhiyun 	{ },
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static struct i2c_driver tlv320dac33_i2c_driver = {
1566*4882a593Smuzhiyun 	.driver = {
1567*4882a593Smuzhiyun 		.name = "tlv320dac33-codec",
1568*4882a593Smuzhiyun 	},
1569*4882a593Smuzhiyun 	.probe		= dac33_i2c_probe,
1570*4882a593Smuzhiyun 	.remove		= dac33_i2c_remove,
1571*4882a593Smuzhiyun 	.id_table	= tlv320dac33_i2c_id,
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun module_i2c_driver(tlv320dac33_i2c_driver);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
1577*4882a593Smuzhiyun MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1578*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1579