1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ALSA SoC TLV320AIC3X codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
6*4882a593Smuzhiyun * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Notes:
11*4882a593Smuzhiyun * The AIC3X is a driver for a low power stereo audio
12*4882a593Smuzhiyun * codecs aic31, aic32, aic33, aic3007.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * It supports full aic33 codec functionality.
15*4882a593Smuzhiyun * The compatibility with aic32, aic31 and aic3007 is as follows:
16*4882a593Smuzhiyun * aic32/aic3007 | aic31
17*4882a593Smuzhiyun * ---------------------------------------
18*4882a593Smuzhiyun * MONO_LOUT -> N/A | MONO_LOUT -> N/A
19*4882a593Smuzhiyun * | IN1L -> LINE1L
20*4882a593Smuzhiyun * | IN1R -> LINE1R
21*4882a593Smuzhiyun * | IN2L -> LINE2L
22*4882a593Smuzhiyun * | IN2R -> LINE2R
23*4882a593Smuzhiyun * | MIC3L/R -> N/A
24*4882a593Smuzhiyun * truncated internal functionality in
25*4882a593Smuzhiyun * accordance with documentation
26*4882a593Smuzhiyun * ---------------------------------------
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * Hence the machine layer should disable unsupported inputs/outputs by
29*4882a593Smuzhiyun * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <linux/moduleparam.h>
34*4882a593Smuzhiyun #include <linux/init.h>
35*4882a593Smuzhiyun #include <linux/delay.h>
36*4882a593Smuzhiyun #include <linux/pm.h>
37*4882a593Smuzhiyun #include <linux/i2c.h>
38*4882a593Smuzhiyun #include <linux/gpio.h>
39*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
40*4882a593Smuzhiyun #include <linux/of.h>
41*4882a593Smuzhiyun #include <linux/of_gpio.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <sound/core.h>
44*4882a593Smuzhiyun #include <sound/pcm.h>
45*4882a593Smuzhiyun #include <sound/pcm_params.h>
46*4882a593Smuzhiyun #include <sound/soc.h>
47*4882a593Smuzhiyun #include <sound/initval.h>
48*4882a593Smuzhiyun #include <sound/tlv.h>
49*4882a593Smuzhiyun #include <sound/tlv320aic3x.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "tlv320aic3x.h"
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define AIC3X_NUM_SUPPLIES 4
54*4882a593Smuzhiyun static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
55*4882a593Smuzhiyun "IOVDD", /* I/O Voltage */
56*4882a593Smuzhiyun "DVDD", /* Digital Core Voltage */
57*4882a593Smuzhiyun "AVDD", /* Analog DAC Voltage */
58*4882a593Smuzhiyun "DRVDD", /* ADC Analog and Output Driver Voltage */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static LIST_HEAD(reset_list);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct aic3x_priv;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun struct aic3x_disable_nb {
66*4882a593Smuzhiyun struct notifier_block nb;
67*4882a593Smuzhiyun struct aic3x_priv *aic3x;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* codec private data */
71*4882a593Smuzhiyun struct aic3x_priv {
72*4882a593Smuzhiyun struct snd_soc_component *component;
73*4882a593Smuzhiyun struct regmap *regmap;
74*4882a593Smuzhiyun struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
75*4882a593Smuzhiyun struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
76*4882a593Smuzhiyun struct aic3x_setup_data *setup;
77*4882a593Smuzhiyun unsigned int sysclk;
78*4882a593Smuzhiyun unsigned int dai_fmt;
79*4882a593Smuzhiyun unsigned int tdm_delay;
80*4882a593Smuzhiyun unsigned int slot_width;
81*4882a593Smuzhiyun struct list_head list;
82*4882a593Smuzhiyun int master;
83*4882a593Smuzhiyun int gpio_reset;
84*4882a593Smuzhiyun int power;
85*4882a593Smuzhiyun #define AIC3X_MODEL_3X 0
86*4882a593Smuzhiyun #define AIC3X_MODEL_33 1
87*4882a593Smuzhiyun #define AIC3X_MODEL_3007 2
88*4882a593Smuzhiyun #define AIC3X_MODEL_3104 3
89*4882a593Smuzhiyun u16 model;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Selects the micbias voltage */
92*4882a593Smuzhiyun enum aic3x_micbias_voltage micbias_vg;
93*4882a593Smuzhiyun /* Output Common-Mode Voltage */
94*4882a593Smuzhiyun u8 ocmv;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const struct reg_default aic3x_reg[] = {
98*4882a593Smuzhiyun { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
99*4882a593Smuzhiyun { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
100*4882a593Smuzhiyun { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
101*4882a593Smuzhiyun { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
102*4882a593Smuzhiyun { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
103*4882a593Smuzhiyun { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
104*4882a593Smuzhiyun { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
105*4882a593Smuzhiyun { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
106*4882a593Smuzhiyun { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
107*4882a593Smuzhiyun { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
108*4882a593Smuzhiyun { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
109*4882a593Smuzhiyun { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
110*4882a593Smuzhiyun { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
111*4882a593Smuzhiyun { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
112*4882a593Smuzhiyun { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
113*4882a593Smuzhiyun { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
114*4882a593Smuzhiyun { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
115*4882a593Smuzhiyun { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
116*4882a593Smuzhiyun { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
117*4882a593Smuzhiyun { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
118*4882a593Smuzhiyun { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
119*4882a593Smuzhiyun { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
120*4882a593Smuzhiyun { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
121*4882a593Smuzhiyun { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
122*4882a593Smuzhiyun { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
123*4882a593Smuzhiyun { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
124*4882a593Smuzhiyun { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
125*4882a593Smuzhiyun { 108, 0x00 }, { 109, 0x00 },
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
aic3x_volatile_reg(struct device * dev,unsigned int reg)128*4882a593Smuzhiyun static bool aic3x_volatile_reg(struct device *dev, unsigned int reg)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun switch (reg) {
131*4882a593Smuzhiyun case AIC3X_RESET:
132*4882a593Smuzhiyun return true;
133*4882a593Smuzhiyun default:
134*4882a593Smuzhiyun return false;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct regmap_config aic3x_regmap = {
139*4882a593Smuzhiyun .reg_bits = 8,
140*4882a593Smuzhiyun .val_bits = 8,
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun .max_register = DAC_ICC_ADJ,
143*4882a593Smuzhiyun .reg_defaults = aic3x_reg,
144*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun .volatile_reg = aic3x_volatile_reg,
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
152*4882a593Smuzhiyun SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
153*4882a593Smuzhiyun snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun * All input lines are connected when !0xf and disconnected with 0xf bit field,
157*4882a593Smuzhiyun * so we have to use specific dapm_put call for input mixer
158*4882a593Smuzhiyun */
snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)159*4882a593Smuzhiyun static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
160*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_kcontrol_component(kcontrol);
163*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
164*4882a593Smuzhiyun struct soc_mixer_control *mc =
165*4882a593Smuzhiyun (struct soc_mixer_control *)kcontrol->private_value;
166*4882a593Smuzhiyun unsigned int reg = mc->reg;
167*4882a593Smuzhiyun unsigned int shift = mc->shift;
168*4882a593Smuzhiyun int max = mc->max;
169*4882a593Smuzhiyun unsigned int mask = (1 << fls(max)) - 1;
170*4882a593Smuzhiyun unsigned int invert = mc->invert;
171*4882a593Smuzhiyun unsigned short val;
172*4882a593Smuzhiyun struct snd_soc_dapm_update update = {};
173*4882a593Smuzhiyun int connect, change;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun val = (ucontrol->value.integer.value[0] & mask);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun mask = 0xf;
178*4882a593Smuzhiyun if (val)
179*4882a593Smuzhiyun val = mask;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun connect = !!val;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (invert)
184*4882a593Smuzhiyun val = mask - val;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun mask <<= shift;
187*4882a593Smuzhiyun val <<= shift;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun change = snd_soc_component_test_bits(component, reg, mask, val);
190*4882a593Smuzhiyun if (change) {
191*4882a593Smuzhiyun update.kcontrol = kcontrol;
192*4882a593Smuzhiyun update.reg = reg;
193*4882a593Smuzhiyun update.mask = mask;
194*4882a593Smuzhiyun update.val = val;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun snd_soc_dapm_mixer_update_power(dapm, kcontrol, connect,
197*4882a593Smuzhiyun &update);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return change;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * mic bias power on/off share the same register bits with
205*4882a593Smuzhiyun * output voltage of mic bias. when power on mic bias, we
206*4882a593Smuzhiyun * need reclaim it to voltage value.
207*4882a593Smuzhiyun * 0x0 = Powered off
208*4882a593Smuzhiyun * 0x1 = MICBIAS output is powered to 2.0V,
209*4882a593Smuzhiyun * 0x2 = MICBIAS output is powered to 2.5V
210*4882a593Smuzhiyun * 0x3 = MICBIAS output is connected to AVDD
211*4882a593Smuzhiyun */
mic_bias_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)212*4882a593Smuzhiyun static int mic_bias_event(struct snd_soc_dapm_widget *w,
213*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
216*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun switch (event) {
219*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
220*4882a593Smuzhiyun /* change mic bias voltage to user defined */
221*4882a593Smuzhiyun snd_soc_component_update_bits(component, MICBIAS_CTRL,
222*4882a593Smuzhiyun MICBIAS_LEVEL_MASK,
223*4882a593Smuzhiyun aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
227*4882a593Smuzhiyun snd_soc_component_update_bits(component, MICBIAS_CTRL,
228*4882a593Smuzhiyun MICBIAS_LEVEL_MASK, 0);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static const char * const aic3x_left_dac_mux[] = {
235*4882a593Smuzhiyun "DAC_L1", "DAC_L3", "DAC_L2" };
236*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_left_dac_enum, DAC_LINE_MUX, 6,
237*4882a593Smuzhiyun aic3x_left_dac_mux);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const char * const aic3x_right_dac_mux[] = {
240*4882a593Smuzhiyun "DAC_R1", "DAC_R3", "DAC_R2" };
241*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_right_dac_enum, DAC_LINE_MUX, 4,
242*4882a593Smuzhiyun aic3x_right_dac_mux);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static const char * const aic3x_left_hpcom_mux[] = {
245*4882a593Smuzhiyun "differential of HPLOUT", "constant VCM", "single-ended" };
246*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_left_hpcom_enum, HPLCOM_CFG, 4,
247*4882a593Smuzhiyun aic3x_left_hpcom_mux);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static const char * const aic3x_right_hpcom_mux[] = {
250*4882a593Smuzhiyun "differential of HPROUT", "constant VCM", "single-ended",
251*4882a593Smuzhiyun "differential of HPLCOM", "external feedback" };
252*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_right_hpcom_enum, HPRCOM_CFG, 3,
253*4882a593Smuzhiyun aic3x_right_hpcom_mux);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const char * const aic3x_linein_mode_mux[] = {
256*4882a593Smuzhiyun "single-ended", "differential" };
257*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_l_enum, LINE1L_2_LADC_CTRL, 7,
258*4882a593Smuzhiyun aic3x_linein_mode_mux);
259*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_r_enum, LINE1L_2_RADC_CTRL, 7,
260*4882a593Smuzhiyun aic3x_linein_mode_mux);
261*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_l_enum, LINE1R_2_LADC_CTRL, 7,
262*4882a593Smuzhiyun aic3x_linein_mode_mux);
263*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_r_enum, LINE1R_2_RADC_CTRL, 7,
264*4882a593Smuzhiyun aic3x_linein_mode_mux);
265*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line2l_2_ldac_enum, LINE2L_2_LADC_CTRL, 7,
266*4882a593Smuzhiyun aic3x_linein_mode_mux);
267*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_line2r_2_rdac_enum, LINE2R_2_RADC_CTRL, 7,
268*4882a593Smuzhiyun aic3x_linein_mode_mux);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const char * const aic3x_adc_hpf[] = {
271*4882a593Smuzhiyun "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
272*4882a593Smuzhiyun static SOC_ENUM_DOUBLE_DECL(aic3x_adc_hpf_enum, AIC3X_CODEC_DFILT_CTRL, 6, 4,
273*4882a593Smuzhiyun aic3x_adc_hpf);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const char * const aic3x_agc_level[] = {
276*4882a593Smuzhiyun "-5.5dB", "-8dB", "-10dB", "-12dB",
277*4882a593Smuzhiyun "-14dB", "-17dB", "-20dB", "-24dB" };
278*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_lagc_level_enum, LAGC_CTRL_A, 4,
279*4882a593Smuzhiyun aic3x_agc_level);
280*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_ragc_level_enum, RAGC_CTRL_A, 4,
281*4882a593Smuzhiyun aic3x_agc_level);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const char * const aic3x_agc_attack[] = {
284*4882a593Smuzhiyun "8ms", "11ms", "16ms", "20ms" };
285*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_lagc_attack_enum, LAGC_CTRL_A, 2,
286*4882a593Smuzhiyun aic3x_agc_attack);
287*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_ragc_attack_enum, RAGC_CTRL_A, 2,
288*4882a593Smuzhiyun aic3x_agc_attack);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const char * const aic3x_agc_decay[] = {
291*4882a593Smuzhiyun "100ms", "200ms", "400ms", "500ms" };
292*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_lagc_decay_enum, LAGC_CTRL_A, 0,
293*4882a593Smuzhiyun aic3x_agc_decay);
294*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_ragc_decay_enum, RAGC_CTRL_A, 0,
295*4882a593Smuzhiyun aic3x_agc_decay);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static const char * const aic3x_poweron_time[] = {
298*4882a593Smuzhiyun "0us", "10us", "100us", "1ms", "10ms", "50ms",
299*4882a593Smuzhiyun "100ms", "200ms", "400ms", "800ms", "2s", "4s" };
300*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_poweron_time_enum, HPOUT_POP_REDUCTION, 4,
301*4882a593Smuzhiyun aic3x_poweron_time);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const char * const aic3x_rampup_step[] = { "0ms", "1ms", "2ms", "4ms" };
304*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(aic3x_rampup_step_enum, HPOUT_POP_REDUCTION, 2,
305*4882a593Smuzhiyun aic3x_rampup_step);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /*
308*4882a593Smuzhiyun * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
311*4882a593Smuzhiyun /* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
312*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
315*4882a593Smuzhiyun * Step size is approximately 0.5 dB over most of the scale but increasing
316*4882a593Smuzhiyun * near the very low levels.
317*4882a593Smuzhiyun * Define dB scale so that it is mostly correct for range about -55 to 0 dB
318*4882a593Smuzhiyun * but having increasing dB difference below that (and where it doesn't count
319*4882a593Smuzhiyun * so much). This setting shows -50 dB (actual is -50.3 dB) for register
320*4882a593Smuzhiyun * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
321*4882a593Smuzhiyun */
322*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Output volumes. From 0 to 9 dB in 1 dB steps */
325*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_tlv, 0, 100, 0);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_snd_controls[] = {
328*4882a593Smuzhiyun /* Output */
329*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PCM Playback Volume",
330*4882a593Smuzhiyun LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Output controls that map to output mixer switches. Note these are
334*4882a593Smuzhiyun * only for swapped L-to-R and R-to-L routes. See below stereo controls
335*4882a593Smuzhiyun * for direct L-to-L and R-to-R routes.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
338*4882a593Smuzhiyun PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
339*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
340*4882a593Smuzhiyun DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
343*4882a593Smuzhiyun PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
344*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
345*4882a593Smuzhiyun DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
348*4882a593Smuzhiyun PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
349*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
350*4882a593Smuzhiyun DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
353*4882a593Smuzhiyun PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
354*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
355*4882a593Smuzhiyun DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
358*4882a593Smuzhiyun PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
359*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
360*4882a593Smuzhiyun DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
363*4882a593Smuzhiyun PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
364*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
365*4882a593Smuzhiyun DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* Stereo output controls for direct L-to-L and R-to-R routes */
368*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
369*4882a593Smuzhiyun PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
370*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
371*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
372*4882a593Smuzhiyun DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
373*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
376*4882a593Smuzhiyun PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
377*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
378*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
379*4882a593Smuzhiyun DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
380*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
383*4882a593Smuzhiyun PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
384*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
385*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
386*4882a593Smuzhiyun DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
387*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Output pin controls */
390*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Line Playback Volume", LLOPM_CTRL, RLOPM_CTRL, 4,
391*4882a593Smuzhiyun 9, 0, out_tlv),
392*4882a593Smuzhiyun SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
393*4882a593Smuzhiyun 0x01, 0),
394*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HP Playback Volume", HPLOUT_CTRL, HPROUT_CTRL, 4,
395*4882a593Smuzhiyun 9, 0, out_tlv),
396*4882a593Smuzhiyun SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
397*4882a593Smuzhiyun 0x01, 0),
398*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPCOM Playback Volume", HPLCOM_CTRL, HPRCOM_CTRL,
399*4882a593Smuzhiyun 4, 9, 0, out_tlv),
400*4882a593Smuzhiyun SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
401*4882a593Smuzhiyun 0x01, 0),
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * Note: enable Automatic input Gain Controller with care. It can
405*4882a593Smuzhiyun * adjust PGA to max value when ADC is on and will never go back.
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
408*4882a593Smuzhiyun SOC_ENUM("Left AGC Target level", aic3x_lagc_level_enum),
409*4882a593Smuzhiyun SOC_ENUM("Right AGC Target level", aic3x_ragc_level_enum),
410*4882a593Smuzhiyun SOC_ENUM("Left AGC Attack time", aic3x_lagc_attack_enum),
411*4882a593Smuzhiyun SOC_ENUM("Right AGC Attack time", aic3x_ragc_attack_enum),
412*4882a593Smuzhiyun SOC_ENUM("Left AGC Decay time", aic3x_lagc_decay_enum),
413*4882a593Smuzhiyun SOC_ENUM("Right AGC Decay time", aic3x_ragc_decay_enum),
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* De-emphasis */
416*4882a593Smuzhiyun SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Input */
419*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
420*4882a593Smuzhiyun 0, 119, 0, adc_tlv),
421*4882a593Smuzhiyun SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun SOC_ENUM("ADC HPF Cut-off", aic3x_adc_hpf_enum),
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Pop reduction */
426*4882a593Smuzhiyun SOC_ENUM("Output Driver Power-On time", aic3x_poweron_time_enum),
427*4882a593Smuzhiyun SOC_ENUM("Output Driver Ramp-up step", aic3x_rampup_step_enum),
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* For other than tlv320aic3104 */
431*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_extra_snd_controls[] = {
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Output controls that map to output mixer switches. Note these are
434*4882a593Smuzhiyun * only for swapped L-to-R and R-to-L routes. See below stereo controls
435*4882a593Smuzhiyun * for direct L-to-L and R-to-R routes.
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
438*4882a593Smuzhiyun LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
441*4882a593Smuzhiyun LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
444*4882a593Smuzhiyun LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
447*4882a593Smuzhiyun LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
450*4882a593Smuzhiyun LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
453*4882a593Smuzhiyun LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Stereo output controls for direct L-to-L and R-to-R routes */
456*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
457*4882a593Smuzhiyun LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
458*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
461*4882a593Smuzhiyun LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
462*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
465*4882a593Smuzhiyun LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
466*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_mono_controls[] = {
470*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
471*4882a593Smuzhiyun LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
472*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
473*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
474*4882a593Smuzhiyun PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
475*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
476*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
477*4882a593Smuzhiyun DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
478*4882a593Smuzhiyun 0, 118, 1, output_stage_tlv),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
481*4882a593Smuzhiyun SOC_SINGLE_TLV("Mono Playback Volume", MONOLOPM_CTRL, 4, 9, 0,
482*4882a593Smuzhiyun out_tlv),
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /*
487*4882a593Smuzhiyun * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
492*4882a593Smuzhiyun SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Left DAC Mux */
495*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
496*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_left_dac_enum);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Right DAC Mux */
499*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
500*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_right_dac_enum);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Left HPCOM Mux */
503*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
504*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_left_hpcom_enum);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* Right HPCOM Mux */
507*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
508*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_right_hpcom_enum);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Left Line Mixer */
511*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
512*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
513*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
514*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
515*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
516*4882a593Smuzhiyun /* Not on tlv320aic3104 */
517*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
518*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Right Line Mixer */
522*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
523*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
524*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
525*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
526*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
527*4882a593Smuzhiyun /* Not on tlv320aic3104 */
528*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
529*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* Mono Mixer */
533*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
534*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
535*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
536*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
537*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
538*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
539*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Left HP Mixer */
543*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
544*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
545*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
546*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
547*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
548*4882a593Smuzhiyun /* Not on tlv320aic3104 */
549*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
550*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Right HP Mixer */
554*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
555*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
556*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
557*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
558*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
559*4882a593Smuzhiyun /* Not on tlv320aic3104 */
560*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
561*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Left HPCOM Mixer */
565*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
566*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
567*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
568*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
569*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
570*4882a593Smuzhiyun /* Not on tlv320aic3104 */
571*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
572*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Right HPCOM Mixer */
576*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
577*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
578*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
579*4882a593Smuzhiyun SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
580*4882a593Smuzhiyun SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
581*4882a593Smuzhiyun /* Not on tlv320aic3104 */
582*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
583*4882a593Smuzhiyun SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Left PGA Mixer */
587*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
588*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
589*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
590*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
591*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
592*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Right PGA Mixer */
596*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
597*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
598*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
599*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
600*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
601*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* Left PGA Mixer for tlv320aic3104 */
605*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3104_left_pga_mixer_controls[] = {
606*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
607*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
608*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
609*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* Right PGA Mixer for tlv320aic3104 */
613*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3104_right_pga_mixer_controls[] = {
614*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
615*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
616*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
617*4882a593Smuzhiyun SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /* Left Line1 Mux */
621*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
622*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line1l_2_l_enum);
623*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
624*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line1l_2_r_enum);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* Right Line1 Mux */
627*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
628*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line1r_2_r_enum);
629*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
630*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line1r_2_l_enum);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Left Line2 Mux */
633*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
634*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line2l_2_ldac_enum);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* Right Line2 Mux */
637*4882a593Smuzhiyun static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
638*4882a593Smuzhiyun SOC_DAPM_ENUM("Route", aic3x_line2r_2_rdac_enum);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
641*4882a593Smuzhiyun /* Left DAC to Left Outputs */
642*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
643*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
644*4882a593Smuzhiyun &aic3x_left_dac_mux_controls),
645*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
646*4882a593Smuzhiyun &aic3x_left_hpcom_mux_controls),
647*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
648*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
649*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Right DAC to Right Outputs */
652*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
653*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
654*4882a593Smuzhiyun &aic3x_right_dac_mux_controls),
655*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
656*4882a593Smuzhiyun &aic3x_right_hpcom_mux_controls),
657*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
658*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
659*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Inputs to Left ADC */
662*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
663*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
664*4882a593Smuzhiyun &aic3x_left_line1l_mux_controls),
665*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
666*4882a593Smuzhiyun &aic3x_left_line1r_mux_controls),
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* Inputs to Right ADC */
669*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
670*4882a593Smuzhiyun LINE1R_2_RADC_CTRL, 2, 0),
671*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
672*4882a593Smuzhiyun &aic3x_right_line1l_mux_controls),
673*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
674*4882a593Smuzhiyun &aic3x_right_line1r_mux_controls),
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* Mic Bias */
677*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
678*4882a593Smuzhiyun mic_bias_event,
679*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LLOUT"),
682*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RLOUT"),
683*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPLOUT"),
684*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPROUT"),
685*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPLCOM"),
686*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPRCOM"),
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINE1L"),
689*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINE1R"),
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun * Virtual output pin to detection block inside codec. This can be
693*4882a593Smuzhiyun * used to keep codec bias on if gpio or detection features are needed.
694*4882a593Smuzhiyun * Force pin on or construct a path with an input jack and mic bias
695*4882a593Smuzhiyun * widgets.
696*4882a593Smuzhiyun */
697*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Detection"),
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* For other than tlv320aic3104 */
701*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic3x_extra_dapm_widgets[] = {
702*4882a593Smuzhiyun /* Inputs to Left ADC */
703*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
704*4882a593Smuzhiyun &aic3x_left_pga_mixer_controls[0],
705*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
706*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
707*4882a593Smuzhiyun &aic3x_left_line2_mux_controls),
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* Inputs to Right ADC */
710*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
711*4882a593Smuzhiyun &aic3x_right_pga_mixer_controls[0],
712*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
713*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
714*4882a593Smuzhiyun &aic3x_right_line2_mux_controls),
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /*
717*4882a593Smuzhiyun * Not a real mic bias widget but similar function. This is for dynamic
718*4882a593Smuzhiyun * control of GPIO1 digital mic modulator clock output function when
719*4882a593Smuzhiyun * using digital mic.
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
722*4882a593Smuzhiyun AIC3X_GPIO1_REG, 4, 0xf,
723*4882a593Smuzhiyun AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
724*4882a593Smuzhiyun AIC3X_GPIO1_FUNC_DISABLED),
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun * Also similar function like mic bias. Selects digital mic with
728*4882a593Smuzhiyun * configurable oversampling rate instead of ADC converter.
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
731*4882a593Smuzhiyun AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
732*4882a593Smuzhiyun SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
733*4882a593Smuzhiyun AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
734*4882a593Smuzhiyun SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
735*4882a593Smuzhiyun AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Output mixers */
738*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
739*4882a593Smuzhiyun &aic3x_left_line_mixer_controls[0],
740*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_line_mixer_controls)),
741*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
742*4882a593Smuzhiyun &aic3x_right_line_mixer_controls[0],
743*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_line_mixer_controls)),
744*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
745*4882a593Smuzhiyun &aic3x_left_hp_mixer_controls[0],
746*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
747*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
748*4882a593Smuzhiyun &aic3x_right_hp_mixer_controls[0],
749*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
750*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
751*4882a593Smuzhiyun &aic3x_left_hpcom_mixer_controls[0],
752*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
753*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
754*4882a593Smuzhiyun &aic3x_right_hpcom_mixer_controls[0],
755*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3L"),
758*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3R"),
759*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINE2L"),
760*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LINE2R"),
761*4882a593Smuzhiyun };
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* For tlv320aic3104 */
764*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic3104_extra_dapm_widgets[] = {
765*4882a593Smuzhiyun /* Inputs to Left ADC */
766*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
767*4882a593Smuzhiyun &aic3104_left_pga_mixer_controls[0],
768*4882a593Smuzhiyun ARRAY_SIZE(aic3104_left_pga_mixer_controls)),
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* Inputs to Right ADC */
771*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
772*4882a593Smuzhiyun &aic3104_right_pga_mixer_controls[0],
773*4882a593Smuzhiyun ARRAY_SIZE(aic3104_right_pga_mixer_controls)),
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Output mixers */
776*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
777*4882a593Smuzhiyun &aic3x_left_line_mixer_controls[0],
778*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_line_mixer_controls) - 2),
779*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
780*4882a593Smuzhiyun &aic3x_right_line_mixer_controls[0],
781*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_line_mixer_controls) - 2),
782*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
783*4882a593Smuzhiyun &aic3x_left_hp_mixer_controls[0],
784*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_hp_mixer_controls) - 2),
785*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
786*4882a593Smuzhiyun &aic3x_right_hp_mixer_controls[0],
787*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_hp_mixer_controls) - 2),
788*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
789*4882a593Smuzhiyun &aic3x_left_hpcom_mixer_controls[0],
790*4882a593Smuzhiyun ARRAY_SIZE(aic3x_left_hpcom_mixer_controls) - 2),
791*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
792*4882a593Smuzhiyun &aic3x_right_hpcom_mixer_controls[0],
793*4882a593Smuzhiyun ARRAY_SIZE(aic3x_right_hpcom_mixer_controls) - 2),
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2L"),
796*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2R"),
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic3x_dapm_mono_widgets[] = {
800*4882a593Smuzhiyun /* Mono Output */
801*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
804*4882a593Smuzhiyun &aic3x_mono_mixer_controls[0],
805*4882a593Smuzhiyun ARRAY_SIZE(aic3x_mono_mixer_controls)),
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
811*4882a593Smuzhiyun /* Class-D outputs */
812*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
813*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPOP"),
816*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPOM"),
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon[] = {
820*4882a593Smuzhiyun /* Left Input */
821*4882a593Smuzhiyun {"Left Line1L Mux", "single-ended", "LINE1L"},
822*4882a593Smuzhiyun {"Left Line1L Mux", "differential", "LINE1L"},
823*4882a593Smuzhiyun {"Left Line1R Mux", "single-ended", "LINE1R"},
824*4882a593Smuzhiyun {"Left Line1R Mux", "differential", "LINE1R"},
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
827*4882a593Smuzhiyun {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun {"Left ADC", NULL, "Left PGA Mixer"},
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* Right Input */
832*4882a593Smuzhiyun {"Right Line1R Mux", "single-ended", "LINE1R"},
833*4882a593Smuzhiyun {"Right Line1R Mux", "differential", "LINE1R"},
834*4882a593Smuzhiyun {"Right Line1L Mux", "single-ended", "LINE1L"},
835*4882a593Smuzhiyun {"Right Line1L Mux", "differential", "LINE1L"},
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
838*4882a593Smuzhiyun {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun {"Right ADC", NULL, "Right PGA Mixer"},
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* Left DAC Output */
843*4882a593Smuzhiyun {"Left DAC Mux", "DAC_L1", "Left DAC"},
844*4882a593Smuzhiyun {"Left DAC Mux", "DAC_L2", "Left DAC"},
845*4882a593Smuzhiyun {"Left DAC Mux", "DAC_L3", "Left DAC"},
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Right DAC Output */
848*4882a593Smuzhiyun {"Right DAC Mux", "DAC_R1", "Right DAC"},
849*4882a593Smuzhiyun {"Right DAC Mux", "DAC_R2", "Right DAC"},
850*4882a593Smuzhiyun {"Right DAC Mux", "DAC_R3", "Right DAC"},
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Left Line Output */
853*4882a593Smuzhiyun {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
854*4882a593Smuzhiyun {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
855*4882a593Smuzhiyun {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
856*4882a593Smuzhiyun {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun {"Left Line Out", NULL, "Left Line Mixer"},
859*4882a593Smuzhiyun {"Left Line Out", NULL, "Left DAC Mux"},
860*4882a593Smuzhiyun {"LLOUT", NULL, "Left Line Out"},
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /* Right Line Output */
863*4882a593Smuzhiyun {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
864*4882a593Smuzhiyun {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
865*4882a593Smuzhiyun {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
866*4882a593Smuzhiyun {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun {"Right Line Out", NULL, "Right Line Mixer"},
869*4882a593Smuzhiyun {"Right Line Out", NULL, "Right DAC Mux"},
870*4882a593Smuzhiyun {"RLOUT", NULL, "Right Line Out"},
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* Left HP Output */
873*4882a593Smuzhiyun {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
874*4882a593Smuzhiyun {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
875*4882a593Smuzhiyun {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
876*4882a593Smuzhiyun {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun {"Left HP Out", NULL, "Left HP Mixer"},
879*4882a593Smuzhiyun {"Left HP Out", NULL, "Left DAC Mux"},
880*4882a593Smuzhiyun {"HPLOUT", NULL, "Left HP Out"},
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /* Right HP Output */
883*4882a593Smuzhiyun {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
884*4882a593Smuzhiyun {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
885*4882a593Smuzhiyun {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
886*4882a593Smuzhiyun {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun {"Right HP Out", NULL, "Right HP Mixer"},
889*4882a593Smuzhiyun {"Right HP Out", NULL, "Right DAC Mux"},
890*4882a593Smuzhiyun {"HPROUT", NULL, "Right HP Out"},
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Left HPCOM Output */
893*4882a593Smuzhiyun {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
894*4882a593Smuzhiyun {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
895*4882a593Smuzhiyun {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
896*4882a593Smuzhiyun {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
899*4882a593Smuzhiyun {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
900*4882a593Smuzhiyun {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
901*4882a593Smuzhiyun {"Left HP Com", NULL, "Left HPCOM Mux"},
902*4882a593Smuzhiyun {"HPLCOM", NULL, "Left HP Com"},
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Right HPCOM Output */
905*4882a593Smuzhiyun {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
906*4882a593Smuzhiyun {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
907*4882a593Smuzhiyun {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
908*4882a593Smuzhiyun {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
911*4882a593Smuzhiyun {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
912*4882a593Smuzhiyun {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
913*4882a593Smuzhiyun {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
914*4882a593Smuzhiyun {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
915*4882a593Smuzhiyun {"Right HP Com", NULL, "Right HPCOM Mux"},
916*4882a593Smuzhiyun {"HPRCOM", NULL, "Right HP Com"},
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun /* For other than tlv320aic3104 */
920*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon_extra[] = {
921*4882a593Smuzhiyun /* Left Input */
922*4882a593Smuzhiyun {"Left Line2L Mux", "single-ended", "LINE2L"},
923*4882a593Smuzhiyun {"Left Line2L Mux", "differential", "LINE2L"},
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
926*4882a593Smuzhiyun {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
927*4882a593Smuzhiyun {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun {"Left ADC", NULL, "GPIO1 dmic modclk"},
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* Right Input */
932*4882a593Smuzhiyun {"Right Line2R Mux", "single-ended", "LINE2R"},
933*4882a593Smuzhiyun {"Right Line2R Mux", "differential", "LINE2R"},
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
936*4882a593Smuzhiyun {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
937*4882a593Smuzhiyun {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun {"Right ADC", NULL, "GPIO1 dmic modclk"},
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * Logical path between digital mic enable and GPIO1 modulator clock
943*4882a593Smuzhiyun * output function
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
946*4882a593Smuzhiyun {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
947*4882a593Smuzhiyun {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* Left Line Output */
950*4882a593Smuzhiyun {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
951*4882a593Smuzhiyun {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Right Line Output */
954*4882a593Smuzhiyun {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
955*4882a593Smuzhiyun {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* Left HP Output */
958*4882a593Smuzhiyun {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
959*4882a593Smuzhiyun {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Right HP Output */
962*4882a593Smuzhiyun {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
963*4882a593Smuzhiyun {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Left HPCOM Output */
966*4882a593Smuzhiyun {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
967*4882a593Smuzhiyun {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* Right HPCOM Output */
970*4882a593Smuzhiyun {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
971*4882a593Smuzhiyun {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* For tlv320aic3104 */
975*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon_extra_3104[] = {
976*4882a593Smuzhiyun /* Left Input */
977*4882a593Smuzhiyun {"Left PGA Mixer", "Mic2L Switch", "MIC2L"},
978*4882a593Smuzhiyun {"Left PGA Mixer", "Mic2R Switch", "MIC2R"},
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /* Right Input */
981*4882a593Smuzhiyun {"Right PGA Mixer", "Mic2L Switch", "MIC2L"},
982*4882a593Smuzhiyun {"Right PGA Mixer", "Mic2R Switch", "MIC2R"},
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon_mono[] = {
986*4882a593Smuzhiyun /* Mono Output */
987*4882a593Smuzhiyun {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
988*4882a593Smuzhiyun {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
989*4882a593Smuzhiyun {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
990*4882a593Smuzhiyun {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
991*4882a593Smuzhiyun {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
992*4882a593Smuzhiyun {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
993*4882a593Smuzhiyun {"Mono Out", NULL, "Mono Mixer"},
994*4882a593Smuzhiyun {"MONO_LOUT", NULL, "Mono Out"},
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun static const struct snd_soc_dapm_route intercon_3007[] = {
998*4882a593Smuzhiyun /* Class-D outputs */
999*4882a593Smuzhiyun {"Left Class-D Out", NULL, "Left Line Out"},
1000*4882a593Smuzhiyun {"Right Class-D Out", NULL, "Left Line Out"},
1001*4882a593Smuzhiyun {"SPOP", NULL, "Left Class-D Out"},
1002*4882a593Smuzhiyun {"SPOM", NULL, "Right Class-D Out"},
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun
aic3x_add_widgets(struct snd_soc_component * component)1005*4882a593Smuzhiyun static int aic3x_add_widgets(struct snd_soc_component *component)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1008*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun switch (aic3x->model) {
1011*4882a593Smuzhiyun case AIC3X_MODEL_3X:
1012*4882a593Smuzhiyun case AIC3X_MODEL_33:
1013*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1014*4882a593Smuzhiyun ARRAY_SIZE(aic3x_extra_dapm_widgets));
1015*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon_extra,
1016*4882a593Smuzhiyun ARRAY_SIZE(intercon_extra));
1017*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, aic3x_dapm_mono_widgets,
1018*4882a593Smuzhiyun ARRAY_SIZE(aic3x_dapm_mono_widgets));
1019*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon_mono,
1020*4882a593Smuzhiyun ARRAY_SIZE(intercon_mono));
1021*4882a593Smuzhiyun break;
1022*4882a593Smuzhiyun case AIC3X_MODEL_3007:
1023*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1024*4882a593Smuzhiyun ARRAY_SIZE(aic3x_extra_dapm_widgets));
1025*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon_extra,
1026*4882a593Smuzhiyun ARRAY_SIZE(intercon_extra));
1027*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
1028*4882a593Smuzhiyun ARRAY_SIZE(aic3007_dapm_widgets));
1029*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon_3007,
1030*4882a593Smuzhiyun ARRAY_SIZE(intercon_3007));
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun case AIC3X_MODEL_3104:
1033*4882a593Smuzhiyun snd_soc_dapm_new_controls(dapm, aic3104_extra_dapm_widgets,
1034*4882a593Smuzhiyun ARRAY_SIZE(aic3104_extra_dapm_widgets));
1035*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm, intercon_extra_3104,
1036*4882a593Smuzhiyun ARRAY_SIZE(intercon_extra_3104));
1037*4882a593Smuzhiyun break;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
aic3x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1043*4882a593Smuzhiyun static int aic3x_hw_params(struct snd_pcm_substream *substream,
1044*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1045*4882a593Smuzhiyun struct snd_soc_dai *dai)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1048*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1049*4882a593Smuzhiyun int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
1050*4882a593Smuzhiyun u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
1051*4882a593Smuzhiyun u16 d, pll_d = 1;
1052*4882a593Smuzhiyun int clk;
1053*4882a593Smuzhiyun int width = aic3x->slot_width;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun if (!width)
1056*4882a593Smuzhiyun width = params_width(params);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /* select data word length */
1059*4882a593Smuzhiyun data = snd_soc_component_read(component, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
1060*4882a593Smuzhiyun switch (width) {
1061*4882a593Smuzhiyun case 16:
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun case 20:
1064*4882a593Smuzhiyun data |= (0x01 << 4);
1065*4882a593Smuzhiyun break;
1066*4882a593Smuzhiyun case 24:
1067*4882a593Smuzhiyun data |= (0x02 << 4);
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun case 32:
1070*4882a593Smuzhiyun data |= (0x03 << 4);
1071*4882a593Smuzhiyun break;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, data);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /* Fsref can be 44100 or 48000 */
1076*4882a593Smuzhiyun fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /* Try to find a value for Q which allows us to bypass the PLL and
1079*4882a593Smuzhiyun * generate CODEC_CLK directly. */
1080*4882a593Smuzhiyun for (pll_q = 2; pll_q < 18; pll_q++)
1081*4882a593Smuzhiyun if (aic3x->sysclk / (128 * pll_q) == fsref) {
1082*4882a593Smuzhiyun bypass_pll = 1;
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (bypass_pll) {
1087*4882a593Smuzhiyun pll_q &= 0xf;
1088*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
1089*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
1090*4882a593Smuzhiyun /* disable PLL if it is bypassed */
1091*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun } else {
1094*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
1095*4882a593Smuzhiyun /* enable PLL when it is used */
1096*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
1097*4882a593Smuzhiyun PLL_ENABLE, PLL_ENABLE);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* Route Left DAC to left channel input and
1101*4882a593Smuzhiyun * right DAC to right channel input */
1102*4882a593Smuzhiyun data = (LDAC2LCH | RDAC2RCH);
1103*4882a593Smuzhiyun data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
1104*4882a593Smuzhiyun if (params_rate(params) >= 64000)
1105*4882a593Smuzhiyun data |= DUAL_RATE_MODE;
1106*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_CODEC_DATAPATH_REG, data);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* codec sample rate select */
1109*4882a593Smuzhiyun data = (fsref * 20) / params_rate(params);
1110*4882a593Smuzhiyun if (params_rate(params) < 64000)
1111*4882a593Smuzhiyun data /= 2;
1112*4882a593Smuzhiyun data /= 5;
1113*4882a593Smuzhiyun data -= 2;
1114*4882a593Smuzhiyun data |= (data << 4);
1115*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_SAMPLE_RATE_SEL_REG, data);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun if (bypass_pll)
1118*4882a593Smuzhiyun return 0;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* Use PLL, compute appropriate setup for j, d, r and p, the closest
1121*4882a593Smuzhiyun * one wins the game. Try with d==0 first, next with d!=0.
1122*4882a593Smuzhiyun * Constraints for j are according to the datasheet.
1123*4882a593Smuzhiyun * The sysclk is divided by 1000 to prevent integer overflows.
1124*4882a593Smuzhiyun */
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun for (r = 1; r <= 16; r++)
1129*4882a593Smuzhiyun for (p = 1; p <= 8; p++) {
1130*4882a593Smuzhiyun for (j = 4; j <= 55; j++) {
1131*4882a593Smuzhiyun /* This is actually 1000*((j+(d/10000))*r)/p
1132*4882a593Smuzhiyun * The term had to be converted to get
1133*4882a593Smuzhiyun * rid of the division by 10000; d = 0 here
1134*4882a593Smuzhiyun */
1135*4882a593Smuzhiyun int tmp_clk = (1000 * j * r) / p;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* Check whether this values get closer than
1138*4882a593Smuzhiyun * the best ones we had before
1139*4882a593Smuzhiyun */
1140*4882a593Smuzhiyun if (abs(codec_clk - tmp_clk) <
1141*4882a593Smuzhiyun abs(codec_clk - last_clk)) {
1142*4882a593Smuzhiyun pll_j = j; pll_d = 0;
1143*4882a593Smuzhiyun pll_r = r; pll_p = p;
1144*4882a593Smuzhiyun last_clk = tmp_clk;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* Early exit for exact matches */
1148*4882a593Smuzhiyun if (tmp_clk == codec_clk)
1149*4882a593Smuzhiyun goto found;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun /* try with d != 0 */
1154*4882a593Smuzhiyun for (p = 1; p <= 8; p++) {
1155*4882a593Smuzhiyun j = codec_clk * p / 1000;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (j < 4 || j > 11)
1158*4882a593Smuzhiyun continue;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /* do not use codec_clk here since we'd loose precision */
1161*4882a593Smuzhiyun d = ((2048 * p * fsref) - j * aic3x->sysclk)
1162*4882a593Smuzhiyun * 100 / (aic3x->sysclk/100);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun clk = (10000 * j + d) / (10 * p);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* check whether this values get closer than the best
1167*4882a593Smuzhiyun * ones we had before */
1168*4882a593Smuzhiyun if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
1169*4882a593Smuzhiyun pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
1170*4882a593Smuzhiyun last_clk = clk;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* Early exit for exact matches */
1174*4882a593Smuzhiyun if (clk == codec_clk)
1175*4882a593Smuzhiyun goto found;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (last_clk == 0) {
1179*4882a593Smuzhiyun printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
1180*4882a593Smuzhiyun return -EINVAL;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun found:
1184*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
1185*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_OVRF_STATUS_AND_PLLR_REG,
1186*4882a593Smuzhiyun pll_r << PLLR_SHIFT);
1187*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
1188*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGC_REG,
1189*4882a593Smuzhiyun (pll_d >> 6) << PLLD_MSB_SHIFT);
1190*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGD_REG,
1191*4882a593Smuzhiyun (pll_d & 0x3F) << PLLD_LSB_SHIFT);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun return 0;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
aic3x_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1196*4882a593Smuzhiyun static int aic3x_prepare(struct snd_pcm_substream *substream,
1197*4882a593Smuzhiyun struct snd_soc_dai *dai)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1200*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1201*4882a593Smuzhiyun int delay = 0;
1202*4882a593Smuzhiyun int width = aic3x->slot_width;
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (!width)
1205*4882a593Smuzhiyun width = substream->runtime->sample_bits;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* TDM slot selection only valid in DSP_A/_B mode */
1208*4882a593Smuzhiyun if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_A)
1209*4882a593Smuzhiyun delay += (aic3x->tdm_delay*width + 1);
1210*4882a593Smuzhiyun else if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_B)
1211*4882a593Smuzhiyun delay += aic3x->tdm_delay*width;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* Configure data delay */
1214*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLC, delay);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun return 0;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun
aic3x_mute(struct snd_soc_dai * dai,int mute,int direction)1219*4882a593Smuzhiyun static int aic3x_mute(struct snd_soc_dai *dai, int mute, int direction)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1222*4882a593Smuzhiyun u8 ldac_reg = snd_soc_component_read(component, LDAC_VOL) & ~MUTE_ON;
1223*4882a593Smuzhiyun u8 rdac_reg = snd_soc_component_read(component, RDAC_VOL) & ~MUTE_ON;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (mute) {
1226*4882a593Smuzhiyun snd_soc_component_write(component, LDAC_VOL, ldac_reg | MUTE_ON);
1227*4882a593Smuzhiyun snd_soc_component_write(component, RDAC_VOL, rdac_reg | MUTE_ON);
1228*4882a593Smuzhiyun } else {
1229*4882a593Smuzhiyun snd_soc_component_write(component, LDAC_VOL, ldac_reg);
1230*4882a593Smuzhiyun snd_soc_component_write(component, RDAC_VOL, rdac_reg);
1231*4882a593Smuzhiyun }
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun return 0;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
aic3x_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)1236*4882a593Smuzhiyun static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1237*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1240*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* set clock on MCLK or GPIO2 or BCLK */
1243*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
1244*4882a593Smuzhiyun clk_id << PLLCLK_IN_SHIFT);
1245*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
1246*4882a593Smuzhiyun clk_id << CLKDIV_IN_SHIFT);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun aic3x->sysclk = freq;
1249*4882a593Smuzhiyun return 0;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
aic3x_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1252*4882a593Smuzhiyun static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
1253*4882a593Smuzhiyun unsigned int fmt)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1256*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1257*4882a593Smuzhiyun u8 iface_areg, iface_breg;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun iface_areg = snd_soc_component_read(component, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1260*4882a593Smuzhiyun iface_breg = snd_soc_component_read(component, AIC3X_ASD_INTF_CTRLB) & 0x3f;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* set master/slave audio interface */
1263*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1264*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1265*4882a593Smuzhiyun aic3x->master = 1;
1266*4882a593Smuzhiyun iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1267*4882a593Smuzhiyun break;
1268*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1269*4882a593Smuzhiyun aic3x->master = 0;
1270*4882a593Smuzhiyun iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
1273*4882a593Smuzhiyun aic3x->master = 1;
1274*4882a593Smuzhiyun iface_areg |= BIT_CLK_MASTER;
1275*4882a593Smuzhiyun iface_areg &= ~WORD_CLK_MASTER;
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
1278*4882a593Smuzhiyun aic3x->master = 1;
1279*4882a593Smuzhiyun iface_areg |= WORD_CLK_MASTER;
1280*4882a593Smuzhiyun iface_areg &= ~BIT_CLK_MASTER;
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun default:
1283*4882a593Smuzhiyun return -EINVAL;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /*
1287*4882a593Smuzhiyun * match both interface format and signal polarities since they
1288*4882a593Smuzhiyun * are fixed
1289*4882a593Smuzhiyun */
1290*4882a593Smuzhiyun switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1291*4882a593Smuzhiyun SND_SOC_DAIFMT_INV_MASK)) {
1292*4882a593Smuzhiyun case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
1293*4882a593Smuzhiyun break;
1294*4882a593Smuzhiyun case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1295*4882a593Smuzhiyun case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
1296*4882a593Smuzhiyun iface_breg |= (0x01 << 6);
1297*4882a593Smuzhiyun break;
1298*4882a593Smuzhiyun case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
1299*4882a593Smuzhiyun iface_breg |= (0x02 << 6);
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
1302*4882a593Smuzhiyun iface_breg |= (0x03 << 6);
1303*4882a593Smuzhiyun break;
1304*4882a593Smuzhiyun default:
1305*4882a593Smuzhiyun return -EINVAL;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun aic3x->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* set iface */
1311*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLA, iface_areg);
1312*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_ASD_INTF_CTRLB, iface_breg);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun return 0;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
aic3x_set_dai_tdm_slot(struct snd_soc_dai * codec_dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)1317*4882a593Smuzhiyun static int aic3x_set_dai_tdm_slot(struct snd_soc_dai *codec_dai,
1318*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask,
1319*4882a593Smuzhiyun int slots, int slot_width)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
1322*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1323*4882a593Smuzhiyun unsigned int lsb;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (tx_mask != rx_mask) {
1326*4882a593Smuzhiyun dev_err(component->dev, "tx and rx masks must be symmetric\n");
1327*4882a593Smuzhiyun return -EINVAL;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun if (unlikely(!tx_mask)) {
1331*4882a593Smuzhiyun dev_err(component->dev, "tx and rx masks need to be non 0\n");
1332*4882a593Smuzhiyun return -EINVAL;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* TDM based on DSP mode requires slots to be adjacent */
1336*4882a593Smuzhiyun lsb = __ffs(tx_mask);
1337*4882a593Smuzhiyun if ((lsb + 1) != __fls(tx_mask)) {
1338*4882a593Smuzhiyun dev_err(component->dev, "Invalid mask, slots must be adjacent\n");
1339*4882a593Smuzhiyun return -EINVAL;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun switch (slot_width) {
1343*4882a593Smuzhiyun case 16:
1344*4882a593Smuzhiyun case 20:
1345*4882a593Smuzhiyun case 24:
1346*4882a593Smuzhiyun case 32:
1347*4882a593Smuzhiyun break;
1348*4882a593Smuzhiyun default:
1349*4882a593Smuzhiyun dev_err(component->dev, "Unsupported slot width %d\n", slot_width);
1350*4882a593Smuzhiyun return -EINVAL;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun aic3x->tdm_delay = lsb;
1355*4882a593Smuzhiyun aic3x->slot_width = slot_width;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun /* DOUT in high-impedance on inactive bit clocks */
1358*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_ASD_INTF_CTRLA,
1359*4882a593Smuzhiyun DOUT_TRISTATE, DOUT_TRISTATE);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return 0;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
aic3x_regulator_event(struct notifier_block * nb,unsigned long event,void * data)1364*4882a593Smuzhiyun static int aic3x_regulator_event(struct notifier_block *nb,
1365*4882a593Smuzhiyun unsigned long event, void *data)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun struct aic3x_disable_nb *disable_nb =
1368*4882a593Smuzhiyun container_of(nb, struct aic3x_disable_nb, nb);
1369*4882a593Smuzhiyun struct aic3x_priv *aic3x = disable_nb->aic3x;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (event & REGULATOR_EVENT_DISABLE) {
1372*4882a593Smuzhiyun /*
1373*4882a593Smuzhiyun * Put codec to reset and require cache sync as at least one
1374*4882a593Smuzhiyun * of the supplies was disabled
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset))
1377*4882a593Smuzhiyun gpio_set_value(aic3x->gpio_reset, 0);
1378*4882a593Smuzhiyun regcache_mark_dirty(aic3x->regmap);
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun return 0;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun
aic3x_set_power(struct snd_soc_component * component,int power)1384*4882a593Smuzhiyun static int aic3x_set_power(struct snd_soc_component *component, int power)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1387*4882a593Smuzhiyun unsigned int pll_c, pll_d;
1388*4882a593Smuzhiyun int ret;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if (power) {
1391*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1392*4882a593Smuzhiyun aic3x->supplies);
1393*4882a593Smuzhiyun if (ret)
1394*4882a593Smuzhiyun goto out;
1395*4882a593Smuzhiyun aic3x->power = 1;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset)) {
1398*4882a593Smuzhiyun udelay(1);
1399*4882a593Smuzhiyun gpio_set_value(aic3x->gpio_reset, 1);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* Sync reg_cache with the hardware */
1403*4882a593Smuzhiyun regcache_cache_only(aic3x->regmap, false);
1404*4882a593Smuzhiyun regcache_sync(aic3x->regmap);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun /* Rewrite paired PLL D registers in case cached sync skipped
1407*4882a593Smuzhiyun * writing one of them and thus caused other one also not
1408*4882a593Smuzhiyun * being written
1409*4882a593Smuzhiyun */
1410*4882a593Smuzhiyun pll_c = snd_soc_component_read(component, AIC3X_PLL_PROGC_REG);
1411*4882a593Smuzhiyun pll_d = snd_soc_component_read(component, AIC3X_PLL_PROGD_REG);
1412*4882a593Smuzhiyun if (pll_c == aic3x_reg[AIC3X_PLL_PROGC_REG].def ||
1413*4882a593Smuzhiyun pll_d == aic3x_reg[AIC3X_PLL_PROGD_REG].def) {
1414*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGC_REG, pll_c);
1415*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PLL_PROGD_REG, pll_d);
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /*
1419*4882a593Smuzhiyun * Delay is needed to reduce pop-noise after syncing back the
1420*4882a593Smuzhiyun * registers
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun mdelay(50);
1423*4882a593Smuzhiyun } else {
1424*4882a593Smuzhiyun /*
1425*4882a593Smuzhiyun * Do soft reset to this codec instance in order to clear
1426*4882a593Smuzhiyun * possible VDD leakage currents in case the supply regulators
1427*4882a593Smuzhiyun * remain on
1428*4882a593Smuzhiyun */
1429*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
1430*4882a593Smuzhiyun regcache_mark_dirty(aic3x->regmap);
1431*4882a593Smuzhiyun aic3x->power = 0;
1432*4882a593Smuzhiyun /* HW writes are needless when bias is off */
1433*4882a593Smuzhiyun regcache_cache_only(aic3x->regmap, true);
1434*4882a593Smuzhiyun ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1435*4882a593Smuzhiyun aic3x->supplies);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun out:
1438*4882a593Smuzhiyun return ret;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
aic3x_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1441*4882a593Smuzhiyun static int aic3x_set_bias_level(struct snd_soc_component *component,
1442*4882a593Smuzhiyun enum snd_soc_bias_level level)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun switch (level) {
1447*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1450*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY &&
1451*4882a593Smuzhiyun aic3x->master) {
1452*4882a593Smuzhiyun /* enable pll */
1453*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
1454*4882a593Smuzhiyun PLL_ENABLE, PLL_ENABLE);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun break;
1457*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1458*4882a593Smuzhiyun if (!aic3x->power)
1459*4882a593Smuzhiyun aic3x_set_power(component, 1);
1460*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_PREPARE &&
1461*4882a593Smuzhiyun aic3x->master) {
1462*4882a593Smuzhiyun /* disable pll */
1463*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC3X_PLL_PROGA_REG,
1464*4882a593Smuzhiyun PLL_ENABLE, 0);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1468*4882a593Smuzhiyun if (aic3x->power)
1469*4882a593Smuzhiyun aic3x_set_power(component, 0);
1470*4882a593Smuzhiyun break;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun return 0;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1477*4882a593Smuzhiyun #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1478*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE | \
1479*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE)
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const struct snd_soc_dai_ops aic3x_dai_ops = {
1482*4882a593Smuzhiyun .hw_params = aic3x_hw_params,
1483*4882a593Smuzhiyun .prepare = aic3x_prepare,
1484*4882a593Smuzhiyun .mute_stream = aic3x_mute,
1485*4882a593Smuzhiyun .set_sysclk = aic3x_set_dai_sysclk,
1486*4882a593Smuzhiyun .set_fmt = aic3x_set_dai_fmt,
1487*4882a593Smuzhiyun .set_tdm_slot = aic3x_set_dai_tdm_slot,
1488*4882a593Smuzhiyun .no_capture_mute = 1,
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun static struct snd_soc_dai_driver aic3x_dai = {
1492*4882a593Smuzhiyun .name = "tlv320aic3x-hifi",
1493*4882a593Smuzhiyun .playback = {
1494*4882a593Smuzhiyun .stream_name = "Playback",
1495*4882a593Smuzhiyun .channels_min = 2,
1496*4882a593Smuzhiyun .channels_max = 2,
1497*4882a593Smuzhiyun .rates = AIC3X_RATES,
1498*4882a593Smuzhiyun .formats = AIC3X_FORMATS,},
1499*4882a593Smuzhiyun .capture = {
1500*4882a593Smuzhiyun .stream_name = "Capture",
1501*4882a593Smuzhiyun .channels_min = 2,
1502*4882a593Smuzhiyun .channels_max = 2,
1503*4882a593Smuzhiyun .rates = AIC3X_RATES,
1504*4882a593Smuzhiyun .formats = AIC3X_FORMATS,},
1505*4882a593Smuzhiyun .ops = &aic3x_dai_ops,
1506*4882a593Smuzhiyun .symmetric_rates = 1,
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun
aic3x_mono_init(struct snd_soc_component * component)1509*4882a593Smuzhiyun static void aic3x_mono_init(struct snd_soc_component *component)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun /* DAC to Mono Line Out default volume and route to Output mixer */
1512*4882a593Smuzhiyun snd_soc_component_write(component, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1513*4882a593Smuzhiyun snd_soc_component_write(component, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* unmute all outputs */
1516*4882a593Smuzhiyun snd_soc_component_update_bits(component, MONOLOPM_CTRL, UNMUTE, UNMUTE);
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
1519*4882a593Smuzhiyun snd_soc_component_write(component, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1520*4882a593Smuzhiyun snd_soc_component_write(component, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Line2 to Mono Out default volume, disconnect from Output Mixer */
1523*4882a593Smuzhiyun snd_soc_component_write(component, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1524*4882a593Smuzhiyun snd_soc_component_write(component, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /*
1528*4882a593Smuzhiyun * initialise the AIC3X driver
1529*4882a593Smuzhiyun * register the mixer and dsp interfaces with the kernel
1530*4882a593Smuzhiyun */
aic3x_init(struct snd_soc_component * component)1531*4882a593Smuzhiyun static int aic3x_init(struct snd_soc_component *component)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1536*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_RESET, SOFT_RESET);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun /* DAC default volume and mute */
1539*4882a593Smuzhiyun snd_soc_component_write(component, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1540*4882a593Smuzhiyun snd_soc_component_write(component, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /* DAC to HP default volume and route to Output mixer */
1543*4882a593Smuzhiyun snd_soc_component_write(component, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1544*4882a593Smuzhiyun snd_soc_component_write(component, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1545*4882a593Smuzhiyun snd_soc_component_write(component, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1546*4882a593Smuzhiyun snd_soc_component_write(component, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1547*4882a593Smuzhiyun /* DAC to Line Out default volume and route to Output mixer */
1548*4882a593Smuzhiyun snd_soc_component_write(component, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1549*4882a593Smuzhiyun snd_soc_component_write(component, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /* unmute all outputs */
1552*4882a593Smuzhiyun snd_soc_component_update_bits(component, LLOPM_CTRL, UNMUTE, UNMUTE);
1553*4882a593Smuzhiyun snd_soc_component_update_bits(component, RLOPM_CTRL, UNMUTE, UNMUTE);
1554*4882a593Smuzhiyun snd_soc_component_update_bits(component, HPLOUT_CTRL, UNMUTE, UNMUTE);
1555*4882a593Smuzhiyun snd_soc_component_update_bits(component, HPROUT_CTRL, UNMUTE, UNMUTE);
1556*4882a593Smuzhiyun snd_soc_component_update_bits(component, HPLCOM_CTRL, UNMUTE, UNMUTE);
1557*4882a593Smuzhiyun snd_soc_component_update_bits(component, HPRCOM_CTRL, UNMUTE, UNMUTE);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun /* ADC default volume and unmute */
1560*4882a593Smuzhiyun snd_soc_component_write(component, LADC_VOL, DEFAULT_GAIN);
1561*4882a593Smuzhiyun snd_soc_component_write(component, RADC_VOL, DEFAULT_GAIN);
1562*4882a593Smuzhiyun /* By default route Line1 to ADC PGA mixer */
1563*4882a593Smuzhiyun snd_soc_component_write(component, LINE1L_2_LADC_CTRL, 0x0);
1564*4882a593Smuzhiyun snd_soc_component_write(component, LINE1R_2_RADC_CTRL, 0x0);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* PGA to HP Bypass default volume, disconnect from Output Mixer */
1567*4882a593Smuzhiyun snd_soc_component_write(component, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1568*4882a593Smuzhiyun snd_soc_component_write(component, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1569*4882a593Smuzhiyun snd_soc_component_write(component, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1570*4882a593Smuzhiyun snd_soc_component_write(component, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
1571*4882a593Smuzhiyun /* PGA to Line Out default volume, disconnect from Output Mixer */
1572*4882a593Smuzhiyun snd_soc_component_write(component, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1573*4882a593Smuzhiyun snd_soc_component_write(component, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun /* On tlv320aic3104, these registers are reserved and must not be written */
1576*4882a593Smuzhiyun if (aic3x->model != AIC3X_MODEL_3104) {
1577*4882a593Smuzhiyun /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
1578*4882a593Smuzhiyun snd_soc_component_write(component, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1579*4882a593Smuzhiyun snd_soc_component_write(component, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1580*4882a593Smuzhiyun snd_soc_component_write(component, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1581*4882a593Smuzhiyun snd_soc_component_write(component, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
1582*4882a593Smuzhiyun /* Line2 Line Out default volume, disconnect from Output Mixer */
1583*4882a593Smuzhiyun snd_soc_component_write(component, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1584*4882a593Smuzhiyun snd_soc_component_write(component, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun switch (aic3x->model) {
1588*4882a593Smuzhiyun case AIC3X_MODEL_3X:
1589*4882a593Smuzhiyun case AIC3X_MODEL_33:
1590*4882a593Smuzhiyun aic3x_mono_init(component);
1591*4882a593Smuzhiyun break;
1592*4882a593Smuzhiyun case AIC3X_MODEL_3007:
1593*4882a593Smuzhiyun snd_soc_component_write(component, CLASSD_CTRL, 0);
1594*4882a593Smuzhiyun break;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* Output common-mode voltage = 1.5 V */
1598*4882a593Smuzhiyun snd_soc_component_update_bits(component, HPOUT_SC, HPOUT_SC_OCMV_MASK,
1599*4882a593Smuzhiyun aic3x->ocmv << HPOUT_SC_OCMV_SHIFT);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun return 0;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
aic3x_is_shared_reset(struct aic3x_priv * aic3x)1604*4882a593Smuzhiyun static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun struct aic3x_priv *a;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun list_for_each_entry(a, &reset_list, list) {
1609*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset) &&
1610*4882a593Smuzhiyun aic3x->gpio_reset == a->gpio_reset)
1611*4882a593Smuzhiyun return true;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun return false;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
aic3x_probe(struct snd_soc_component * component)1617*4882a593Smuzhiyun static int aic3x_probe(struct snd_soc_component *component)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun struct aic3x_priv *aic3x = snd_soc_component_get_drvdata(component);
1620*4882a593Smuzhiyun int ret, i;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun aic3x->component = component;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1625*4882a593Smuzhiyun aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1626*4882a593Smuzhiyun aic3x->disable_nb[i].aic3x = aic3x;
1627*4882a593Smuzhiyun ret = devm_regulator_register_notifier(
1628*4882a593Smuzhiyun aic3x->supplies[i].consumer,
1629*4882a593Smuzhiyun &aic3x->disable_nb[i].nb);
1630*4882a593Smuzhiyun if (ret) {
1631*4882a593Smuzhiyun dev_err(component->dev,
1632*4882a593Smuzhiyun "Failed to request regulator notifier: %d\n",
1633*4882a593Smuzhiyun ret);
1634*4882a593Smuzhiyun return ret;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun regcache_mark_dirty(aic3x->regmap);
1639*4882a593Smuzhiyun aic3x_init(component);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (aic3x->setup) {
1642*4882a593Smuzhiyun if (aic3x->model != AIC3X_MODEL_3104) {
1643*4882a593Smuzhiyun /* setup GPIO functions */
1644*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_GPIO1_REG,
1645*4882a593Smuzhiyun (aic3x->setup->gpio_func[0] & 0xf) << 4);
1646*4882a593Smuzhiyun snd_soc_component_write(component, AIC3X_GPIO2_REG,
1647*4882a593Smuzhiyun (aic3x->setup->gpio_func[1] & 0xf) << 4);
1648*4882a593Smuzhiyun } else {
1649*4882a593Smuzhiyun dev_warn(component->dev, "GPIO functionality is not supported on tlv320aic3104\n");
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun switch (aic3x->model) {
1654*4882a593Smuzhiyun case AIC3X_MODEL_3X:
1655*4882a593Smuzhiyun case AIC3X_MODEL_33:
1656*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
1657*4882a593Smuzhiyun ARRAY_SIZE(aic3x_extra_snd_controls));
1658*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic3x_mono_controls,
1659*4882a593Smuzhiyun ARRAY_SIZE(aic3x_mono_controls));
1660*4882a593Smuzhiyun break;
1661*4882a593Smuzhiyun case AIC3X_MODEL_3007:
1662*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic3x_extra_snd_controls,
1663*4882a593Smuzhiyun ARRAY_SIZE(aic3x_extra_snd_controls));
1664*4882a593Smuzhiyun snd_soc_add_component_controls(component,
1665*4882a593Smuzhiyun &aic3x_classd_amp_gain_ctrl, 1);
1666*4882a593Smuzhiyun break;
1667*4882a593Smuzhiyun case AIC3X_MODEL_3104:
1668*4882a593Smuzhiyun break;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /* set mic bias voltage */
1672*4882a593Smuzhiyun switch (aic3x->micbias_vg) {
1673*4882a593Smuzhiyun case AIC3X_MICBIAS_2_0V:
1674*4882a593Smuzhiyun case AIC3X_MICBIAS_2_5V:
1675*4882a593Smuzhiyun case AIC3X_MICBIAS_AVDDV:
1676*4882a593Smuzhiyun snd_soc_component_update_bits(component, MICBIAS_CTRL,
1677*4882a593Smuzhiyun MICBIAS_LEVEL_MASK,
1678*4882a593Smuzhiyun (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1679*4882a593Smuzhiyun break;
1680*4882a593Smuzhiyun case AIC3X_MICBIAS_OFF:
1681*4882a593Smuzhiyun /*
1682*4882a593Smuzhiyun * noting to do. target won't enter here. This is just to avoid
1683*4882a593Smuzhiyun * compile time warning "warning: enumeration value
1684*4882a593Smuzhiyun * 'AIC3X_MICBIAS_OFF' not handled in switch"
1685*4882a593Smuzhiyun */
1686*4882a593Smuzhiyun break;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun aic3x_add_widgets(component);
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun return 0;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_aic3x = {
1695*4882a593Smuzhiyun .set_bias_level = aic3x_set_bias_level,
1696*4882a593Smuzhiyun .probe = aic3x_probe,
1697*4882a593Smuzhiyun .controls = aic3x_snd_controls,
1698*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(aic3x_snd_controls),
1699*4882a593Smuzhiyun .dapm_widgets = aic3x_dapm_widgets,
1700*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1701*4882a593Smuzhiyun .dapm_routes = intercon,
1702*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(intercon),
1703*4882a593Smuzhiyun .use_pmdown_time = 1,
1704*4882a593Smuzhiyun .endianness = 1,
1705*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun
aic3x_configure_ocmv(struct i2c_client * client)1708*4882a593Smuzhiyun static void aic3x_configure_ocmv(struct i2c_client *client)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct device_node *np = client->dev.of_node;
1711*4882a593Smuzhiyun struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1712*4882a593Smuzhiyun u32 value;
1713*4882a593Smuzhiyun int dvdd, avdd;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (np && !of_property_read_u32(np, "ai3x-ocmv", &value)) {
1716*4882a593Smuzhiyun /* OCMV setting is forced by DT */
1717*4882a593Smuzhiyun if (value <= 3) {
1718*4882a593Smuzhiyun aic3x->ocmv = value;
1719*4882a593Smuzhiyun return;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun dvdd = regulator_get_voltage(aic3x->supplies[1].consumer);
1724*4882a593Smuzhiyun avdd = regulator_get_voltage(aic3x->supplies[2].consumer);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun if (avdd > 3600000 || dvdd > 1950000) {
1727*4882a593Smuzhiyun dev_warn(&client->dev,
1728*4882a593Smuzhiyun "Too high supply voltage(s) AVDD: %d, DVDD: %d\n",
1729*4882a593Smuzhiyun avdd, dvdd);
1730*4882a593Smuzhiyun } else if (avdd == 3600000 && dvdd == 1950000) {
1731*4882a593Smuzhiyun aic3x->ocmv = HPOUT_SC_OCMV_1_8V;
1732*4882a593Smuzhiyun } else if (avdd > 3300000 && dvdd > 1800000) {
1733*4882a593Smuzhiyun aic3x->ocmv = HPOUT_SC_OCMV_1_65V;
1734*4882a593Smuzhiyun } else if (avdd > 3000000 && dvdd > 1650000) {
1735*4882a593Smuzhiyun aic3x->ocmv = HPOUT_SC_OCMV_1_5V;
1736*4882a593Smuzhiyun } else if (avdd >= 2700000 && dvdd >= 1525000) {
1737*4882a593Smuzhiyun aic3x->ocmv = HPOUT_SC_OCMV_1_35V;
1738*4882a593Smuzhiyun } else {
1739*4882a593Smuzhiyun dev_warn(&client->dev,
1740*4882a593Smuzhiyun "Invalid supply voltage(s) AVDD: %d, DVDD: %d\n",
1741*4882a593Smuzhiyun avdd, dvdd);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /*
1746*4882a593Smuzhiyun * AIC3X 2 wire address can be up to 4 devices with device addresses
1747*4882a593Smuzhiyun * 0x18, 0x19, 0x1A, 0x1B
1748*4882a593Smuzhiyun */
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun static const struct i2c_device_id aic3x_i2c_id[] = {
1751*4882a593Smuzhiyun { "tlv320aic3x", AIC3X_MODEL_3X },
1752*4882a593Smuzhiyun { "tlv320aic33", AIC3X_MODEL_33 },
1753*4882a593Smuzhiyun { "tlv320aic3007", AIC3X_MODEL_3007 },
1754*4882a593Smuzhiyun { "tlv320aic3106", AIC3X_MODEL_3X },
1755*4882a593Smuzhiyun { "tlv320aic3104", AIC3X_MODEL_3104 },
1756*4882a593Smuzhiyun { }
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun static const struct reg_sequence aic3007_class_d[] = {
1761*4882a593Smuzhiyun /* Class-D speaker driver init; datasheet p. 46 */
1762*4882a593Smuzhiyun { AIC3X_PAGE_SELECT, 0x0D },
1763*4882a593Smuzhiyun { 0xD, 0x0D },
1764*4882a593Smuzhiyun { 0x8, 0x5C },
1765*4882a593Smuzhiyun { 0x8, 0x5D },
1766*4882a593Smuzhiyun { 0x8, 0x5C },
1767*4882a593Smuzhiyun { AIC3X_PAGE_SELECT, 0x00 },
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /*
1771*4882a593Smuzhiyun * If the i2c layer weren't so broken, we could pass this kind of data
1772*4882a593Smuzhiyun * around
1773*4882a593Smuzhiyun */
aic3x_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1774*4882a593Smuzhiyun static int aic3x_i2c_probe(struct i2c_client *i2c,
1775*4882a593Smuzhiyun const struct i2c_device_id *id)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun struct aic3x_pdata *pdata = i2c->dev.platform_data;
1778*4882a593Smuzhiyun struct aic3x_priv *aic3x;
1779*4882a593Smuzhiyun struct aic3x_setup_data *ai3x_setup;
1780*4882a593Smuzhiyun struct device_node *np = i2c->dev.of_node;
1781*4882a593Smuzhiyun int ret, i;
1782*4882a593Smuzhiyun u32 value;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
1785*4882a593Smuzhiyun if (!aic3x)
1786*4882a593Smuzhiyun return -ENOMEM;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1789*4882a593Smuzhiyun if (IS_ERR(aic3x->regmap)) {
1790*4882a593Smuzhiyun ret = PTR_ERR(aic3x->regmap);
1791*4882a593Smuzhiyun return ret;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun regcache_cache_only(aic3x->regmap, true);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun i2c_set_clientdata(i2c, aic3x);
1797*4882a593Smuzhiyun if (pdata) {
1798*4882a593Smuzhiyun aic3x->gpio_reset = pdata->gpio_reset;
1799*4882a593Smuzhiyun aic3x->setup = pdata->setup;
1800*4882a593Smuzhiyun aic3x->micbias_vg = pdata->micbias_vg;
1801*4882a593Smuzhiyun } else if (np) {
1802*4882a593Smuzhiyun ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1803*4882a593Smuzhiyun GFP_KERNEL);
1804*4882a593Smuzhiyun if (!ai3x_setup)
1805*4882a593Smuzhiyun return -ENOMEM;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun ret = of_get_named_gpio(np, "reset-gpios", 0);
1808*4882a593Smuzhiyun if (ret >= 0) {
1809*4882a593Smuzhiyun aic3x->gpio_reset = ret;
1810*4882a593Smuzhiyun } else {
1811*4882a593Smuzhiyun ret = of_get_named_gpio(np, "gpio-reset", 0);
1812*4882a593Smuzhiyun if (ret > 0) {
1813*4882a593Smuzhiyun dev_warn(&i2c->dev, "Using deprecated property \"gpio-reset\", please update your DT");
1814*4882a593Smuzhiyun aic3x->gpio_reset = ret;
1815*4882a593Smuzhiyun } else {
1816*4882a593Smuzhiyun aic3x->gpio_reset = -1;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun if (of_property_read_u32_array(np, "ai3x-gpio-func",
1821*4882a593Smuzhiyun ai3x_setup->gpio_func, 2) >= 0) {
1822*4882a593Smuzhiyun aic3x->setup = ai3x_setup;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1826*4882a593Smuzhiyun switch (value) {
1827*4882a593Smuzhiyun case 1 :
1828*4882a593Smuzhiyun aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun case 2 :
1831*4882a593Smuzhiyun aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1832*4882a593Smuzhiyun break;
1833*4882a593Smuzhiyun case 3 :
1834*4882a593Smuzhiyun aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1835*4882a593Smuzhiyun break;
1836*4882a593Smuzhiyun default :
1837*4882a593Smuzhiyun aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1838*4882a593Smuzhiyun dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1839*4882a593Smuzhiyun "found in DT\n");
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun } else {
1842*4882a593Smuzhiyun aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun } else {
1846*4882a593Smuzhiyun aic3x->gpio_reset = -1;
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun aic3x->model = id->driver_data;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset) &&
1852*4882a593Smuzhiyun !aic3x_is_shared_reset(aic3x)) {
1853*4882a593Smuzhiyun ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1854*4882a593Smuzhiyun if (ret != 0)
1855*4882a593Smuzhiyun goto err;
1856*4882a593Smuzhiyun gpio_direction_output(aic3x->gpio_reset, 0);
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1860*4882a593Smuzhiyun aic3x->supplies[i].supply = aic3x_supply_names[i];
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1863*4882a593Smuzhiyun aic3x->supplies);
1864*4882a593Smuzhiyun if (ret != 0) {
1865*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1866*4882a593Smuzhiyun goto err_gpio;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun aic3x_configure_ocmv(i2c);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun if (aic3x->model == AIC3X_MODEL_3007) {
1872*4882a593Smuzhiyun ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1873*4882a593Smuzhiyun ARRAY_SIZE(aic3007_class_d));
1874*4882a593Smuzhiyun if (ret != 0)
1875*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to init class D: %d\n",
1876*4882a593Smuzhiyun ret);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
1880*4882a593Smuzhiyun &soc_component_dev_aic3x, &aic3x_dai, 1);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun if (ret != 0)
1883*4882a593Smuzhiyun goto err_gpio;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun INIT_LIST_HEAD(&aic3x->list);
1886*4882a593Smuzhiyun list_add(&aic3x->list, &reset_list);
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun return 0;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun err_gpio:
1891*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset) &&
1892*4882a593Smuzhiyun !aic3x_is_shared_reset(aic3x))
1893*4882a593Smuzhiyun gpio_free(aic3x->gpio_reset);
1894*4882a593Smuzhiyun err:
1895*4882a593Smuzhiyun return ret;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
aic3x_i2c_remove(struct i2c_client * client)1898*4882a593Smuzhiyun static int aic3x_i2c_remove(struct i2c_client *client)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun list_del(&aic3x->list);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (gpio_is_valid(aic3x->gpio_reset) &&
1905*4882a593Smuzhiyun !aic3x_is_shared_reset(aic3x)) {
1906*4882a593Smuzhiyun gpio_set_value(aic3x->gpio_reset, 0);
1907*4882a593Smuzhiyun gpio_free(aic3x->gpio_reset);
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun return 0;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun #if defined(CONFIG_OF)
1913*4882a593Smuzhiyun static const struct of_device_id tlv320aic3x_of_match[] = {
1914*4882a593Smuzhiyun { .compatible = "ti,tlv320aic3x", },
1915*4882a593Smuzhiyun { .compatible = "ti,tlv320aic33" },
1916*4882a593Smuzhiyun { .compatible = "ti,tlv320aic3007" },
1917*4882a593Smuzhiyun { .compatible = "ti,tlv320aic3106" },
1918*4882a593Smuzhiyun { .compatible = "ti,tlv320aic3104" },
1919*4882a593Smuzhiyun {},
1920*4882a593Smuzhiyun };
1921*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1922*4882a593Smuzhiyun #endif
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun /* machine i2c codec control layer */
1925*4882a593Smuzhiyun static struct i2c_driver aic3x_i2c_driver = {
1926*4882a593Smuzhiyun .driver = {
1927*4882a593Smuzhiyun .name = "tlv320aic3x-codec",
1928*4882a593Smuzhiyun .of_match_table = of_match_ptr(tlv320aic3x_of_match),
1929*4882a593Smuzhiyun },
1930*4882a593Smuzhiyun .probe = aic3x_i2c_probe,
1931*4882a593Smuzhiyun .remove = aic3x_i2c_remove,
1932*4882a593Smuzhiyun .id_table = aic3x_i2c_id,
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun module_i2c_driver(aic3x_i2c_driver);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1938*4882a593Smuzhiyun MODULE_AUTHOR("Vladimir Barinov");
1939*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1940