xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/tlv320aic32x4.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * tlv320aic32x4.h
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _TLV320AIC32X4_H
8*4882a593Smuzhiyun #define _TLV320AIC32X4_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun struct device;
11*4882a593Smuzhiyun struct regmap_config;
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun extern const struct regmap_config aic32x4_regmap_config;
14*4882a593Smuzhiyun int aic32x4_probe(struct device *dev, struct regmap *regmap);
15*4882a593Smuzhiyun int aic32x4_remove(struct device *dev);
16*4882a593Smuzhiyun int aic32x4_register_clocks(struct device *dev, const char *mclk_name);
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* tlv320aic32x4 register space (in decimal to match datasheet) */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AIC32X4_REG(page, reg)	((page * 128) + reg)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define	AIC32X4_PSEL		AIC32X4_REG(0, 0)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define	AIC32X4_RESET		AIC32X4_REG(0, 1)
25*4882a593Smuzhiyun #define	AIC32X4_CLKMUX		AIC32X4_REG(0, 4)
26*4882a593Smuzhiyun #define	AIC32X4_PLLPR		AIC32X4_REG(0, 5)
27*4882a593Smuzhiyun #define	AIC32X4_PLLJ		AIC32X4_REG(0, 6)
28*4882a593Smuzhiyun #define	AIC32X4_PLLDMSB		AIC32X4_REG(0, 7)
29*4882a593Smuzhiyun #define	AIC32X4_PLLDLSB		AIC32X4_REG(0, 8)
30*4882a593Smuzhiyun #define	AIC32X4_NDAC		AIC32X4_REG(0, 11)
31*4882a593Smuzhiyun #define	AIC32X4_MDAC		AIC32X4_REG(0, 12)
32*4882a593Smuzhiyun #define AIC32X4_DOSRMSB		AIC32X4_REG(0, 13)
33*4882a593Smuzhiyun #define AIC32X4_DOSRLSB		AIC32X4_REG(0, 14)
34*4882a593Smuzhiyun #define	AIC32X4_NADC		AIC32X4_REG(0, 18)
35*4882a593Smuzhiyun #define	AIC32X4_MADC		AIC32X4_REG(0, 19)
36*4882a593Smuzhiyun #define AIC32X4_AOSR		AIC32X4_REG(0, 20)
37*4882a593Smuzhiyun #define AIC32X4_CLKMUX2		AIC32X4_REG(0, 25)
38*4882a593Smuzhiyun #define AIC32X4_CLKOUTM		AIC32X4_REG(0, 26)
39*4882a593Smuzhiyun #define AIC32X4_IFACE1		AIC32X4_REG(0, 27)
40*4882a593Smuzhiyun #define AIC32X4_IFACE2		AIC32X4_REG(0, 28)
41*4882a593Smuzhiyun #define AIC32X4_IFACE3		AIC32X4_REG(0, 29)
42*4882a593Smuzhiyun #define AIC32X4_BCLKN		AIC32X4_REG(0, 30)
43*4882a593Smuzhiyun #define AIC32X4_IFACE4		AIC32X4_REG(0, 31)
44*4882a593Smuzhiyun #define AIC32X4_IFACE5		AIC32X4_REG(0, 32)
45*4882a593Smuzhiyun #define AIC32X4_IFACE6		AIC32X4_REG(0, 33)
46*4882a593Smuzhiyun #define AIC32X4_GPIOCTL		AIC32X4_REG(0, 52)
47*4882a593Smuzhiyun #define AIC32X4_DOUTCTL		AIC32X4_REG(0, 53)
48*4882a593Smuzhiyun #define AIC32X4_DINCTL		AIC32X4_REG(0, 54)
49*4882a593Smuzhiyun #define AIC32X4_MISOCTL		AIC32X4_REG(0, 55)
50*4882a593Smuzhiyun #define AIC32X4_SCLKCTL		AIC32X4_REG(0, 56)
51*4882a593Smuzhiyun #define AIC32X4_DACSPB		AIC32X4_REG(0, 60)
52*4882a593Smuzhiyun #define AIC32X4_ADCSPB		AIC32X4_REG(0, 61)
53*4882a593Smuzhiyun #define AIC32X4_DACSETUP	AIC32X4_REG(0, 63)
54*4882a593Smuzhiyun #define AIC32X4_DACMUTE		AIC32X4_REG(0, 64)
55*4882a593Smuzhiyun #define AIC32X4_LDACVOL		AIC32X4_REG(0, 65)
56*4882a593Smuzhiyun #define AIC32X4_RDACVOL		AIC32X4_REG(0, 66)
57*4882a593Smuzhiyun #define AIC32X4_ADCSETUP	AIC32X4_REG(0, 81)
58*4882a593Smuzhiyun #define	AIC32X4_ADCFGA		AIC32X4_REG(0, 82)
59*4882a593Smuzhiyun #define AIC32X4_LADCVOL		AIC32X4_REG(0, 83)
60*4882a593Smuzhiyun #define AIC32X4_RADCVOL		AIC32X4_REG(0, 84)
61*4882a593Smuzhiyun #define AIC32X4_LAGC1		AIC32X4_REG(0, 86)
62*4882a593Smuzhiyun #define AIC32X4_LAGC2		AIC32X4_REG(0, 87)
63*4882a593Smuzhiyun #define AIC32X4_LAGC3		AIC32X4_REG(0, 88)
64*4882a593Smuzhiyun #define AIC32X4_LAGC4		AIC32X4_REG(0, 89)
65*4882a593Smuzhiyun #define AIC32X4_LAGC5		AIC32X4_REG(0, 90)
66*4882a593Smuzhiyun #define AIC32X4_LAGC6		AIC32X4_REG(0, 91)
67*4882a593Smuzhiyun #define AIC32X4_LAGC7		AIC32X4_REG(0, 92)
68*4882a593Smuzhiyun #define AIC32X4_RAGC1		AIC32X4_REG(0, 94)
69*4882a593Smuzhiyun #define AIC32X4_RAGC2		AIC32X4_REG(0, 95)
70*4882a593Smuzhiyun #define AIC32X4_RAGC3		AIC32X4_REG(0, 96)
71*4882a593Smuzhiyun #define AIC32X4_RAGC4		AIC32X4_REG(0, 97)
72*4882a593Smuzhiyun #define AIC32X4_RAGC5		AIC32X4_REG(0, 98)
73*4882a593Smuzhiyun #define AIC32X4_RAGC6		AIC32X4_REG(0, 99)
74*4882a593Smuzhiyun #define AIC32X4_RAGC7		AIC32X4_REG(0, 100)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define AIC32X4_PWRCFG		AIC32X4_REG(1, 1)
77*4882a593Smuzhiyun #define AIC32X4_LDOCTL		AIC32X4_REG(1, 2)
78*4882a593Smuzhiyun #define AIC32X4_LPLAYBACK	AIC32X4_REG(1, 3)
79*4882a593Smuzhiyun #define AIC32X4_RPLAYBACK	AIC32X4_REG(1, 4)
80*4882a593Smuzhiyun #define AIC32X4_OUTPWRCTL	AIC32X4_REG(1, 9)
81*4882a593Smuzhiyun #define AIC32X4_CMMODE		AIC32X4_REG(1, 10)
82*4882a593Smuzhiyun #define AIC32X4_HPLROUTE	AIC32X4_REG(1, 12)
83*4882a593Smuzhiyun #define AIC32X4_HPRROUTE	AIC32X4_REG(1, 13)
84*4882a593Smuzhiyun #define AIC32X4_LOLROUTE	AIC32X4_REG(1, 14)
85*4882a593Smuzhiyun #define AIC32X4_LORROUTE	AIC32X4_REG(1, 15)
86*4882a593Smuzhiyun #define	AIC32X4_HPLGAIN		AIC32X4_REG(1, 16)
87*4882a593Smuzhiyun #define	AIC32X4_HPRGAIN		AIC32X4_REG(1, 17)
88*4882a593Smuzhiyun #define	AIC32X4_LOLGAIN		AIC32X4_REG(1, 18)
89*4882a593Smuzhiyun #define	AIC32X4_LORGAIN		AIC32X4_REG(1, 19)
90*4882a593Smuzhiyun #define AIC32X4_HEADSTART	AIC32X4_REG(1, 20)
91*4882a593Smuzhiyun #define AIC32X4_MICBIAS		AIC32X4_REG(1, 51)
92*4882a593Smuzhiyun #define AIC32X4_LMICPGAPIN	AIC32X4_REG(1, 52)
93*4882a593Smuzhiyun #define AIC32X4_LMICPGANIN	AIC32X4_REG(1, 54)
94*4882a593Smuzhiyun #define AIC32X4_RMICPGAPIN	AIC32X4_REG(1, 55)
95*4882a593Smuzhiyun #define AIC32X4_RMICPGANIN	AIC32X4_REG(1, 57)
96*4882a593Smuzhiyun #define AIC32X4_FLOATINGINPUT	AIC32X4_REG(1, 58)
97*4882a593Smuzhiyun #define AIC32X4_LMICPGAVOL	AIC32X4_REG(1, 59)
98*4882a593Smuzhiyun #define AIC32X4_RMICPGAVOL	AIC32X4_REG(1, 60)
99*4882a593Smuzhiyun #define AIC32X4_REFPOWERUP	AIC32X4_REG(1, 123)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Bits, masks, and shifts */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* AIC32X4_CLKMUX */
104*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_MASK		GENMASK(3, 2)
105*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_SHIFT		(2)
106*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_MCLK		(0x00)
107*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_BCKL		(0x01)
108*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_GPIO1		(0x02)
109*4882a593Smuzhiyun #define AIC32X4_PLL_CLKIN_DIN		(0x03)
110*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_MASK	GENMASK(1, 0)
111*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_SHIFT	(0)
112*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_MCLK	(0x00)
113*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_BCLK	(0x01)
114*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_GPIO1	(0x02)
115*4882a593Smuzhiyun #define AIC32X4_CODEC_CLKIN_PLL		(0x03)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* AIC32X4_PLLPR */
118*4882a593Smuzhiyun #define AIC32X4_PLLEN			BIT(7)
119*4882a593Smuzhiyun #define AIC32X4_PLL_P_MASK		GENMASK(6, 4)
120*4882a593Smuzhiyun #define AIC32X4_PLL_P_SHIFT		(4)
121*4882a593Smuzhiyun #define AIC32X4_PLL_R_MASK		GENMASK(3, 0)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* AIC32X4_NDAC */
124*4882a593Smuzhiyun #define AIC32X4_NDACEN			BIT(7)
125*4882a593Smuzhiyun #define AIC32X4_NDAC_MASK		GENMASK(6, 0)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* AIC32X4_MDAC */
128*4882a593Smuzhiyun #define AIC32X4_MDACEN			BIT(7)
129*4882a593Smuzhiyun #define AIC32X4_MDAC_MASK		GENMASK(6, 0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* AIC32X4_NADC */
132*4882a593Smuzhiyun #define AIC32X4_NADCEN			BIT(7)
133*4882a593Smuzhiyun #define AIC32X4_NADC_MASK		GENMASK(6, 0)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* AIC32X4_MADC */
136*4882a593Smuzhiyun #define AIC32X4_MADCEN			BIT(7)
137*4882a593Smuzhiyun #define AIC32X4_MADC_MASK		GENMASK(6, 0)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* AIC32X4_BCLKN */
140*4882a593Smuzhiyun #define AIC32X4_BCLKEN			BIT(7)
141*4882a593Smuzhiyun #define AIC32X4_BCLK_MASK		GENMASK(6, 0)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* AIC32X4_IFACE1 */
144*4882a593Smuzhiyun #define AIC32X4_IFACE1_DATATYPE_MASK	GENMASK(7, 6)
145*4882a593Smuzhiyun #define AIC32X4_IFACE1_DATATYPE_SHIFT	(6)
146*4882a593Smuzhiyun #define AIC32X4_I2S_MODE		(0x00)
147*4882a593Smuzhiyun #define AIC32X4_DSP_MODE		(0x01)
148*4882a593Smuzhiyun #define AIC32X4_RIGHT_JUSTIFIED_MODE	(0x02)
149*4882a593Smuzhiyun #define AIC32X4_LEFT_JUSTIFIED_MODE	(0x03)
150*4882a593Smuzhiyun #define AIC32X4_IFACE1_DATALEN_MASK	GENMASK(5, 4)
151*4882a593Smuzhiyun #define AIC32X4_IFACE1_DATALEN_SHIFT	(4)
152*4882a593Smuzhiyun #define AIC32X4_WORD_LEN_16BITS		(0x00)
153*4882a593Smuzhiyun #define AIC32X4_WORD_LEN_20BITS		(0x01)
154*4882a593Smuzhiyun #define AIC32X4_WORD_LEN_24BITS		(0x02)
155*4882a593Smuzhiyun #define AIC32X4_WORD_LEN_32BITS		(0x03)
156*4882a593Smuzhiyun #define AIC32X4_IFACE1_MASTER_MASK	GENMASK(3, 2)
157*4882a593Smuzhiyun #define AIC32X4_BCLKMASTER		BIT(2)
158*4882a593Smuzhiyun #define AIC32X4_WCLKMASTER		BIT(3)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* AIC32X4_IFACE2 */
161*4882a593Smuzhiyun #define AIC32X4_DATA_OFFSET_MASK	GENMASK(7, 0)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* AIC32X4_IFACE3 */
164*4882a593Smuzhiyun #define AIC32X4_BCLKINV_MASK		BIT(3)
165*4882a593Smuzhiyun #define AIC32X4_BDIVCLK_MASK		GENMASK(1, 0)
166*4882a593Smuzhiyun #define AIC32X4_BDIVCLK_SHIFT		(0)
167*4882a593Smuzhiyun #define AIC32X4_DAC2BCLK		(0x00)
168*4882a593Smuzhiyun #define AIC32X4_DACMOD2BCLK		(0x01)
169*4882a593Smuzhiyun #define AIC32X4_ADC2BCLK		(0x02)
170*4882a593Smuzhiyun #define AIC32X4_ADCMOD2BCLK		(0x03)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* AIC32X4_DACSETUP */
173*4882a593Smuzhiyun #define AIC32X4_DAC_CHAN_MASK		GENMASK(5, 2)
174*4882a593Smuzhiyun #define AIC32X4_LDAC2RCHN		BIT(5)
175*4882a593Smuzhiyun #define AIC32X4_LDAC2LCHN		BIT(4)
176*4882a593Smuzhiyun #define AIC32X4_RDAC2LCHN		BIT(3)
177*4882a593Smuzhiyun #define AIC32X4_RDAC2RCHN		BIT(2)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* AIC32X4_DACMUTE */
180*4882a593Smuzhiyun #define AIC32X4_MUTEON			0x0C
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* AIC32X4_ADCSETUP */
183*4882a593Smuzhiyun #define AIC32X4_LADC_EN			BIT(7)
184*4882a593Smuzhiyun #define AIC32X4_RADC_EN			BIT(6)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* AIC32X4_PWRCFG */
187*4882a593Smuzhiyun #define AIC32X4_AVDDWEAKDISABLE		BIT(3)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* AIC32X4_LDOCTL */
190*4882a593Smuzhiyun #define AIC32X4_LDOCTLEN		BIT(0)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* AIC32X4_CMMODE */
193*4882a593Smuzhiyun #define AIC32X4_LDOIN_18_36		BIT(0)
194*4882a593Smuzhiyun #define AIC32X4_LDOIN2HP		BIT(1)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* AIC32X4_MICBIAS */
197*4882a593Smuzhiyun #define AIC32X4_MICBIAS_LDOIN		BIT(3)
198*4882a593Smuzhiyun #define AIC32X4_MICBIAS_2075V		0x60
199*4882a593Smuzhiyun #define AIC32x4_MICBIAS_MASK            GENMASK(6, 3)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* AIC32X4_LMICPGANIN */
202*4882a593Smuzhiyun #define AIC32X4_LMICPGANIN_IN2R_10K	0x10
203*4882a593Smuzhiyun #define AIC32X4_LMICPGANIN_CM1L_10K	0x40
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* AIC32X4_RMICPGANIN */
206*4882a593Smuzhiyun #define AIC32X4_RMICPGANIN_IN1L_10K	0x10
207*4882a593Smuzhiyun #define AIC32X4_RMICPGANIN_CM1R_10K	0x40
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* AIC32X4_REFPOWERUP */
210*4882a593Smuzhiyun #define AIC32X4_REFPOWERUP_SLOW		0x04
211*4882a593Smuzhiyun #define AIC32X4_REFPOWERUP_40MS		0x05
212*4882a593Smuzhiyun #define AIC32X4_REFPOWERUP_80MS		0x06
213*4882a593Smuzhiyun #define AIC32X4_REFPOWERUP_120MS	0x07
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Common mask and enable for all of the dividers */
216*4882a593Smuzhiyun #define AIC32X4_DIVEN           BIT(7)
217*4882a593Smuzhiyun #define AIC32X4_DIV_MASK        GENMASK(6, 0)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* Clock Limits */
220*4882a593Smuzhiyun #define AIC32X4_MAX_DOSR_FREQ		6200000
221*4882a593Smuzhiyun #define AIC32X4_MIN_DOSR_FREQ		2800000
222*4882a593Smuzhiyun #define AIC32X4_MAX_CODEC_CLKIN_FREQ    110000000
223*4882a593Smuzhiyun #define AIC32X4_MAX_PLL_CLKIN		20000000
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #endif				/* _TLV320AIC32X4_H */
226