1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/sound/soc/codecs/tlv320aic32x4.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 Vista Silicon S.L.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Javier Martin <javier.martin@vista-silicon.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on sound/soc/codecs/wm8974 and TI driver for kernel 2.6.27.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/pm.h>
17*4882a593Smuzhiyun #include <linux/gpio.h>
18*4882a593Smuzhiyun #include <linux/of_gpio.h>
19*4882a593Smuzhiyun #include <linux/cdev.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/of_clk.h>
23*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <sound/tlv320aic32x4.h>
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/pcm_params.h>
29*4882a593Smuzhiyun #include <sound/soc.h>
30*4882a593Smuzhiyun #include <sound/soc-dapm.h>
31*4882a593Smuzhiyun #include <sound/initval.h>
32*4882a593Smuzhiyun #include <sound/tlv.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "tlv320aic32x4.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct aic32x4_priv {
37*4882a593Smuzhiyun struct regmap *regmap;
38*4882a593Smuzhiyun u32 power_cfg;
39*4882a593Smuzhiyun u32 micpga_routing;
40*4882a593Smuzhiyun bool swapdacs;
41*4882a593Smuzhiyun int rstn_gpio;
42*4882a593Smuzhiyun const char *mclk_name;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct regulator *supply_ldo;
45*4882a593Smuzhiyun struct regulator *supply_iov;
46*4882a593Smuzhiyun struct regulator *supply_dv;
47*4882a593Smuzhiyun struct regulator *supply_av;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct aic32x4_setup_data *setup;
50*4882a593Smuzhiyun struct device *dev;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
aic32x4_reset_adc(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)53*4882a593Smuzhiyun static int aic32x4_reset_adc(struct snd_soc_dapm_widget *w,
54*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
57*4882a593Smuzhiyun u32 adc_reg;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * Workaround: the datasheet does not mention a required programming
61*4882a593Smuzhiyun * sequence but experiments show the ADC needs to be reset after each
62*4882a593Smuzhiyun * capture to avoid audible artifacts.
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun switch (event) {
65*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
66*4882a593Smuzhiyun adc_reg = snd_soc_component_read(component, AIC32X4_ADCSETUP);
67*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_ADCSETUP, adc_reg |
68*4882a593Smuzhiyun AIC32X4_LADC_EN | AIC32X4_RADC_EN);
69*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_ADCSETUP, adc_reg);
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
mic_bias_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)75*4882a593Smuzhiyun static int mic_bias_event(struct snd_soc_dapm_widget *w,
76*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun switch (event) {
81*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
82*4882a593Smuzhiyun /* Change Mic Bias Registor */
83*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_MICBIAS,
84*4882a593Smuzhiyun AIC32x4_MICBIAS_MASK,
85*4882a593Smuzhiyun AIC32X4_MICBIAS_LDOIN |
86*4882a593Smuzhiyun AIC32X4_MICBIAS_2075V);
87*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Mic Bias will be turned ON\n", __func__);
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
90*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_MICBIAS,
91*4882a593Smuzhiyun AIC32x4_MICBIAS_MASK, 0);
92*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Mic Bias will be turned OFF\n",
93*4882a593Smuzhiyun __func__);
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun
aic32x4_get_mfp1_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)101*4882a593Smuzhiyun static int aic32x4_get_mfp1_gpio(struct snd_kcontrol *kcontrol,
102*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
105*4882a593Smuzhiyun u8 val;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_DINCTL);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun ucontrol->value.integer.value[0] = (val & 0x01);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
aic32x4_set_mfp2_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)114*4882a593Smuzhiyun static int aic32x4_set_mfp2_gpio(struct snd_kcontrol *kcontrol,
115*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
118*4882a593Smuzhiyun u8 val;
119*4882a593Smuzhiyun u8 gpio_check;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_DOUTCTL);
122*4882a593Smuzhiyun gpio_check = (val & AIC32X4_MFP_GPIO_ENABLED);
123*4882a593Smuzhiyun if (gpio_check != AIC32X4_MFP_GPIO_ENABLED) {
124*4882a593Smuzhiyun printk(KERN_ERR "%s: MFP2 is not configure as a GPIO output\n",
125*4882a593Smuzhiyun __func__);
126*4882a593Smuzhiyun return -EINVAL;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (ucontrol->value.integer.value[0] == (val & AIC32X4_MFP2_GPIO_OUT_HIGH))
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
133*4882a593Smuzhiyun val |= ucontrol->value.integer.value[0];
134*4882a593Smuzhiyun else
135*4882a593Smuzhiyun val &= ~AIC32X4_MFP2_GPIO_OUT_HIGH;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DOUTCTL, val);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
aic32x4_get_mfp3_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)142*4882a593Smuzhiyun static int aic32x4_get_mfp3_gpio(struct snd_kcontrol *kcontrol,
143*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
146*4882a593Smuzhiyun u8 val;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_SCLKCTL);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ucontrol->value.integer.value[0] = (val & 0x01);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
aic32x4_set_mfp4_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)155*4882a593Smuzhiyun static int aic32x4_set_mfp4_gpio(struct snd_kcontrol *kcontrol,
156*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
159*4882a593Smuzhiyun u8 val;
160*4882a593Smuzhiyun u8 gpio_check;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_MISOCTL);
163*4882a593Smuzhiyun gpio_check = (val & AIC32X4_MFP_GPIO_ENABLED);
164*4882a593Smuzhiyun if (gpio_check != AIC32X4_MFP_GPIO_ENABLED) {
165*4882a593Smuzhiyun printk(KERN_ERR "%s: MFP4 is not configure as a GPIO output\n",
166*4882a593Smuzhiyun __func__);
167*4882a593Smuzhiyun return -EINVAL;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (ucontrol->value.integer.value[0] == (val & AIC32X4_MFP5_GPIO_OUT_HIGH))
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
174*4882a593Smuzhiyun val |= ucontrol->value.integer.value[0];
175*4882a593Smuzhiyun else
176*4882a593Smuzhiyun val &= ~AIC32X4_MFP5_GPIO_OUT_HIGH;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_MISOCTL, val);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
aic32x4_get_mfp5_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)183*4882a593Smuzhiyun static int aic32x4_get_mfp5_gpio(struct snd_kcontrol *kcontrol,
184*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
187*4882a593Smuzhiyun u8 val;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_GPIOCTL);
190*4882a593Smuzhiyun ucontrol->value.integer.value[0] = ((val & 0x2) >> 1);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
aic32x4_set_mfp5_gpio(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)195*4882a593Smuzhiyun static int aic32x4_set_mfp5_gpio(struct snd_kcontrol *kcontrol,
196*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
199*4882a593Smuzhiyun u8 val;
200*4882a593Smuzhiyun u8 gpio_check;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun val = snd_soc_component_read(component, AIC32X4_GPIOCTL);
203*4882a593Smuzhiyun gpio_check = (val & AIC32X4_MFP5_GPIO_OUTPUT);
204*4882a593Smuzhiyun if (gpio_check != AIC32X4_MFP5_GPIO_OUTPUT) {
205*4882a593Smuzhiyun printk(KERN_ERR "%s: MFP5 is not configure as a GPIO output\n",
206*4882a593Smuzhiyun __func__);
207*4882a593Smuzhiyun return -EINVAL;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (ucontrol->value.integer.value[0] == (val & 0x1))
211*4882a593Smuzhiyun return 0;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
214*4882a593Smuzhiyun val |= ucontrol->value.integer.value[0];
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun val &= 0xfe;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_GPIOCTL, val);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_mfp1[] = {
224*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("MFP1 GPIO", 0, aic32x4_get_mfp1_gpio, NULL),
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_mfp2[] = {
228*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("MFP2 GPIO", 0, NULL, aic32x4_set_mfp2_gpio),
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_mfp3[] = {
232*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("MFP3 GPIO", 0, aic32x4_get_mfp3_gpio, NULL),
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_mfp4[] = {
236*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("MFP4 GPIO", 0, NULL, aic32x4_set_mfp4_gpio),
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_mfp5[] = {
240*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("MFP5 GPIO", 0, aic32x4_get_mfp5_gpio,
241*4882a593Smuzhiyun aic32x4_set_mfp5_gpio),
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* 0dB min, 0.5dB steps */
245*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(tlv_step_0_5, 0, 50, 0);
246*4882a593Smuzhiyun /* -63.5dB min, 0.5dB steps */
247*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(tlv_pcm, -6350, 50, 0);
248*4882a593Smuzhiyun /* -6dB min, 1dB steps */
249*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(tlv_driver_gain, -600, 100, 0);
250*4882a593Smuzhiyun /* -12dB min, 0.5dB steps */
251*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(tlv_adc_vol, -1200, 50, 0);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const char * const lo_cm_text[] = {
254*4882a593Smuzhiyun "Full Chip", "1.65V",
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(lo_cm_enum, AIC32X4_CMMODE, 3, lo_cm_text);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const char * const ptm_text[] = {
260*4882a593Smuzhiyun "P3", "P2", "P1",
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(l_ptm_enum, AIC32X4_LPLAYBACK, 2, ptm_text);
264*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(r_ptm_enum, AIC32X4_RPLAYBACK, 2, ptm_text);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct snd_kcontrol_new aic32x4_snd_controls[] = {
267*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("PCM Playback Volume", AIC32X4_LDACVOL,
268*4882a593Smuzhiyun AIC32X4_RDACVOL, 0, -0x7f, 0x30, 7, 0, tlv_pcm),
269*4882a593Smuzhiyun SOC_ENUM("DAC Left Playback PowerTune Switch", l_ptm_enum),
270*4882a593Smuzhiyun SOC_ENUM("DAC Right Playback PowerTune Switch", r_ptm_enum),
271*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("HP Driver Gain Volume", AIC32X4_HPLGAIN,
272*4882a593Smuzhiyun AIC32X4_HPRGAIN, 0, -0x6, 0x1d, 5, 0,
273*4882a593Smuzhiyun tlv_driver_gain),
274*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("LO Driver Gain Volume", AIC32X4_LOLGAIN,
275*4882a593Smuzhiyun AIC32X4_LORGAIN, 0, -0x6, 0x1d, 5, 0,
276*4882a593Smuzhiyun tlv_driver_gain),
277*4882a593Smuzhiyun SOC_DOUBLE_R("HP DAC Playback Switch", AIC32X4_HPLGAIN,
278*4882a593Smuzhiyun AIC32X4_HPRGAIN, 6, 0x01, 1),
279*4882a593Smuzhiyun SOC_DOUBLE_R("LO DAC Playback Switch", AIC32X4_LOLGAIN,
280*4882a593Smuzhiyun AIC32X4_LORGAIN, 6, 0x01, 1),
281*4882a593Smuzhiyun SOC_ENUM("LO Playback Common Mode Switch", lo_cm_enum),
282*4882a593Smuzhiyun SOC_DOUBLE_R("Mic PGA Switch", AIC32X4_LMICPGAVOL,
283*4882a593Smuzhiyun AIC32X4_RMICPGAVOL, 7, 0x01, 1),
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun SOC_SINGLE("ADCFGA Left Mute Switch", AIC32X4_ADCFGA, 7, 1, 0),
286*4882a593Smuzhiyun SOC_SINGLE("ADCFGA Right Mute Switch", AIC32X4_ADCFGA, 3, 1, 0),
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("ADC Level Volume", AIC32X4_LADCVOL,
289*4882a593Smuzhiyun AIC32X4_RADCVOL, 0, -0x18, 0x28, 6, 0, tlv_adc_vol),
290*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PGA Level Volume", AIC32X4_LMICPGAVOL,
291*4882a593Smuzhiyun AIC32X4_RMICPGAVOL, 0, 0x5f, 0, tlv_step_0_5),
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun SOC_SINGLE("Auto-mute Switch", AIC32X4_DACMUTE, 4, 7, 0),
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun SOC_SINGLE("AGC Left Switch", AIC32X4_LAGC1, 7, 1, 0),
296*4882a593Smuzhiyun SOC_SINGLE("AGC Right Switch", AIC32X4_RAGC1, 7, 1, 0),
297*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Target Level", AIC32X4_LAGC1, AIC32X4_RAGC1,
298*4882a593Smuzhiyun 4, 0x07, 0),
299*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Gain Hysteresis", AIC32X4_LAGC1, AIC32X4_RAGC1,
300*4882a593Smuzhiyun 0, 0x03, 0),
301*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Hysteresis", AIC32X4_LAGC2, AIC32X4_RAGC2,
302*4882a593Smuzhiyun 6, 0x03, 0),
303*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Noise Threshold", AIC32X4_LAGC2, AIC32X4_RAGC2,
304*4882a593Smuzhiyun 1, 0x1F, 0),
305*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Max PGA", AIC32X4_LAGC3, AIC32X4_RAGC3,
306*4882a593Smuzhiyun 0, 0x7F, 0),
307*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Attack Time", AIC32X4_LAGC4, AIC32X4_RAGC4,
308*4882a593Smuzhiyun 3, 0x1F, 0),
309*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Decay Time", AIC32X4_LAGC5, AIC32X4_RAGC5,
310*4882a593Smuzhiyun 3, 0x1F, 0),
311*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Noise Debounce", AIC32X4_LAGC6, AIC32X4_RAGC6,
312*4882a593Smuzhiyun 0, 0x1F, 0),
313*4882a593Smuzhiyun SOC_DOUBLE_R("AGC Signal Debounce", AIC32X4_LAGC7, AIC32X4_RAGC7,
314*4882a593Smuzhiyun 0, 0x0F, 0),
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct snd_kcontrol_new hpl_output_mixer_controls[] = {
318*4882a593Smuzhiyun SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_HPLROUTE, 3, 1, 0),
319*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1_L Switch", AIC32X4_HPLROUTE, 2, 1, 0),
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const struct snd_kcontrol_new hpr_output_mixer_controls[] = {
323*4882a593Smuzhiyun SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_HPRROUTE, 3, 1, 0),
324*4882a593Smuzhiyun SOC_DAPM_SINGLE("IN1_R Switch", AIC32X4_HPRROUTE, 2, 1, 0),
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const struct snd_kcontrol_new lol_output_mixer_controls[] = {
328*4882a593Smuzhiyun SOC_DAPM_SINGLE("L_DAC Switch", AIC32X4_LOLROUTE, 3, 1, 0),
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct snd_kcontrol_new lor_output_mixer_controls[] = {
332*4882a593Smuzhiyun SOC_DAPM_SINGLE("R_DAC Switch", AIC32X4_LORROUTE, 3, 1, 0),
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const char * const resistor_text[] = {
336*4882a593Smuzhiyun "Off", "10 kOhm", "20 kOhm", "40 kOhm",
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Left mixer pins */
340*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1l_lpga_p_enum, AIC32X4_LMICPGAPIN, 6, resistor_text);
341*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in2l_lpga_p_enum, AIC32X4_LMICPGAPIN, 4, resistor_text);
342*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in3l_lpga_p_enum, AIC32X4_LMICPGAPIN, 2, resistor_text);
343*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1r_lpga_p_enum, AIC32X4_LMICPGAPIN, 0, resistor_text);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cml_lpga_n_enum, AIC32X4_LMICPGANIN, 6, resistor_text);
346*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in2r_lpga_n_enum, AIC32X4_LMICPGANIN, 4, resistor_text);
347*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in3r_lpga_n_enum, AIC32X4_LMICPGANIN, 2, resistor_text);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct snd_kcontrol_new in1l_to_lmixer_controls[] = {
350*4882a593Smuzhiyun SOC_DAPM_ENUM("IN1_L L+ Switch", in1l_lpga_p_enum),
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun static const struct snd_kcontrol_new in2l_to_lmixer_controls[] = {
353*4882a593Smuzhiyun SOC_DAPM_ENUM("IN2_L L+ Switch", in2l_lpga_p_enum),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun static const struct snd_kcontrol_new in3l_to_lmixer_controls[] = {
356*4882a593Smuzhiyun SOC_DAPM_ENUM("IN3_L L+ Switch", in3l_lpga_p_enum),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun static const struct snd_kcontrol_new in1r_to_lmixer_controls[] = {
359*4882a593Smuzhiyun SOC_DAPM_ENUM("IN1_R L+ Switch", in1r_lpga_p_enum),
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun static const struct snd_kcontrol_new cml_to_lmixer_controls[] = {
362*4882a593Smuzhiyun SOC_DAPM_ENUM("CM_L L- Switch", cml_lpga_n_enum),
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun static const struct snd_kcontrol_new in2r_to_lmixer_controls[] = {
365*4882a593Smuzhiyun SOC_DAPM_ENUM("IN2_R L- Switch", in2r_lpga_n_enum),
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun static const struct snd_kcontrol_new in3r_to_lmixer_controls[] = {
368*4882a593Smuzhiyun SOC_DAPM_ENUM("IN3_R L- Switch", in3r_lpga_n_enum),
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Right mixer pins */
372*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1r_rpga_p_enum, AIC32X4_RMICPGAPIN, 6, resistor_text);
373*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in2r_rpga_p_enum, AIC32X4_RMICPGAPIN, 4, resistor_text);
374*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in3r_rpga_p_enum, AIC32X4_RMICPGAPIN, 2, resistor_text);
375*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in2l_rpga_p_enum, AIC32X4_RMICPGAPIN, 0, resistor_text);
376*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(cmr_rpga_n_enum, AIC32X4_RMICPGANIN, 6, resistor_text);
377*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1l_rpga_n_enum, AIC32X4_RMICPGANIN, 4, resistor_text);
378*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in3l_rpga_n_enum, AIC32X4_RMICPGANIN, 2, resistor_text);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static const struct snd_kcontrol_new in1r_to_rmixer_controls[] = {
381*4882a593Smuzhiyun SOC_DAPM_ENUM("IN1_R R+ Switch", in1r_rpga_p_enum),
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun static const struct snd_kcontrol_new in2r_to_rmixer_controls[] = {
384*4882a593Smuzhiyun SOC_DAPM_ENUM("IN2_R R+ Switch", in2r_rpga_p_enum),
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun static const struct snd_kcontrol_new in3r_to_rmixer_controls[] = {
387*4882a593Smuzhiyun SOC_DAPM_ENUM("IN3_R R+ Switch", in3r_rpga_p_enum),
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun static const struct snd_kcontrol_new in2l_to_rmixer_controls[] = {
390*4882a593Smuzhiyun SOC_DAPM_ENUM("IN2_L R+ Switch", in2l_rpga_p_enum),
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun static const struct snd_kcontrol_new cmr_to_rmixer_controls[] = {
393*4882a593Smuzhiyun SOC_DAPM_ENUM("CM_R R- Switch", cmr_rpga_n_enum),
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun static const struct snd_kcontrol_new in1l_to_rmixer_controls[] = {
396*4882a593Smuzhiyun SOC_DAPM_ENUM("IN1_L R- Switch", in1l_rpga_n_enum),
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun static const struct snd_kcontrol_new in3l_to_rmixer_controls[] = {
399*4882a593Smuzhiyun SOC_DAPM_ENUM("IN3_L R- Switch", in3l_rpga_n_enum),
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic32x4_dapm_widgets[] = {
403*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", "Left Playback", AIC32X4_DACSETUP, 7, 0),
404*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPL Output Mixer", SND_SOC_NOPM, 0, 0,
405*4882a593Smuzhiyun &hpl_output_mixer_controls[0],
406*4882a593Smuzhiyun ARRAY_SIZE(hpl_output_mixer_controls)),
407*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPL Power", AIC32X4_OUTPWRCTL, 5, 0, NULL, 0),
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LOL Output Mixer", SND_SOC_NOPM, 0, 0,
410*4882a593Smuzhiyun &lol_output_mixer_controls[0],
411*4882a593Smuzhiyun ARRAY_SIZE(lol_output_mixer_controls)),
412*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOL Power", AIC32X4_OUTPWRCTL, 3, 0, NULL, 0),
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", "Right Playback", AIC32X4_DACSETUP, 6, 0),
415*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPR Output Mixer", SND_SOC_NOPM, 0, 0,
416*4882a593Smuzhiyun &hpr_output_mixer_controls[0],
417*4882a593Smuzhiyun ARRAY_SIZE(hpr_output_mixer_controls)),
418*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HPR Power", AIC32X4_OUTPWRCTL, 4, 0, NULL, 0),
419*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LOR Output Mixer", SND_SOC_NOPM, 0, 0,
420*4882a593Smuzhiyun &lor_output_mixer_controls[0],
421*4882a593Smuzhiyun ARRAY_SIZE(lor_output_mixer_controls)),
422*4882a593Smuzhiyun SND_SOC_DAPM_PGA("LOR Power", AIC32X4_OUTPWRCTL, 2, 0, NULL, 0),
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right ADC", "Right Capture", AIC32X4_ADCSETUP, 6, 0),
425*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN1_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
426*4882a593Smuzhiyun in1r_to_rmixer_controls),
427*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN2_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
428*4882a593Smuzhiyun in2r_to_rmixer_controls),
429*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN3_R to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
430*4882a593Smuzhiyun in3r_to_rmixer_controls),
431*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN2_L to Right Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
432*4882a593Smuzhiyun in2l_to_rmixer_controls),
433*4882a593Smuzhiyun SND_SOC_DAPM_MUX("CM_R to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
434*4882a593Smuzhiyun cmr_to_rmixer_controls),
435*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN1_L to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
436*4882a593Smuzhiyun in1l_to_rmixer_controls),
437*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN3_L to Right Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
438*4882a593Smuzhiyun in3l_to_rmixer_controls),
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Left ADC", "Left Capture", AIC32X4_ADCSETUP, 7, 0),
441*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN1_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
442*4882a593Smuzhiyun in1l_to_lmixer_controls),
443*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN2_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
444*4882a593Smuzhiyun in2l_to_lmixer_controls),
445*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN3_L to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
446*4882a593Smuzhiyun in3l_to_lmixer_controls),
447*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN1_R to Left Mixer Positive Resistor", SND_SOC_NOPM, 0, 0,
448*4882a593Smuzhiyun in1r_to_lmixer_controls),
449*4882a593Smuzhiyun SND_SOC_DAPM_MUX("CM_L to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
450*4882a593Smuzhiyun cml_to_lmixer_controls),
451*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN2_R to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
452*4882a593Smuzhiyun in2r_to_lmixer_controls),
453*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN3_R to Left Mixer Negative Resistor", SND_SOC_NOPM, 0, 0,
454*4882a593Smuzhiyun in3r_to_lmixer_controls),
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias", AIC32X4_MICBIAS, 6, 0, mic_bias_event,
457*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun SND_SOC_DAPM_POST("ADC Reset", aic32x4_reset_adc),
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPL"),
462*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPR"),
463*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOL"),
464*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOR"),
465*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1_L"),
466*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1_R"),
467*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2_L"),
468*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2_R"),
469*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3_L"),
470*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3_R"),
471*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("CM_L"),
472*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("CM_R"),
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct snd_soc_dapm_route aic32x4_dapm_routes[] = {
476*4882a593Smuzhiyun /* Left Output */
477*4882a593Smuzhiyun {"HPL Output Mixer", "L_DAC Switch", "Left DAC"},
478*4882a593Smuzhiyun {"HPL Output Mixer", "IN1_L Switch", "IN1_L"},
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun {"HPL Power", NULL, "HPL Output Mixer"},
481*4882a593Smuzhiyun {"HPL", NULL, "HPL Power"},
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun {"LOL Output Mixer", "L_DAC Switch", "Left DAC"},
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun {"LOL Power", NULL, "LOL Output Mixer"},
486*4882a593Smuzhiyun {"LOL", NULL, "LOL Power"},
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Right Output */
489*4882a593Smuzhiyun {"HPR Output Mixer", "R_DAC Switch", "Right DAC"},
490*4882a593Smuzhiyun {"HPR Output Mixer", "IN1_R Switch", "IN1_R"},
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun {"HPR Power", NULL, "HPR Output Mixer"},
493*4882a593Smuzhiyun {"HPR", NULL, "HPR Power"},
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun {"LOR Output Mixer", "R_DAC Switch", "Right DAC"},
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun {"LOR Power", NULL, "LOR Output Mixer"},
498*4882a593Smuzhiyun {"LOR", NULL, "LOR Power"},
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* Right Input */
501*4882a593Smuzhiyun {"Right ADC", NULL, "IN1_R to Right Mixer Positive Resistor"},
502*4882a593Smuzhiyun {"IN1_R to Right Mixer Positive Resistor", "10 kOhm", "IN1_R"},
503*4882a593Smuzhiyun {"IN1_R to Right Mixer Positive Resistor", "20 kOhm", "IN1_R"},
504*4882a593Smuzhiyun {"IN1_R to Right Mixer Positive Resistor", "40 kOhm", "IN1_R"},
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun {"Right ADC", NULL, "IN2_R to Right Mixer Positive Resistor"},
507*4882a593Smuzhiyun {"IN2_R to Right Mixer Positive Resistor", "10 kOhm", "IN2_R"},
508*4882a593Smuzhiyun {"IN2_R to Right Mixer Positive Resistor", "20 kOhm", "IN2_R"},
509*4882a593Smuzhiyun {"IN2_R to Right Mixer Positive Resistor", "40 kOhm", "IN2_R"},
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun {"Right ADC", NULL, "IN3_R to Right Mixer Positive Resistor"},
512*4882a593Smuzhiyun {"IN3_R to Right Mixer Positive Resistor", "10 kOhm", "IN3_R"},
513*4882a593Smuzhiyun {"IN3_R to Right Mixer Positive Resistor", "20 kOhm", "IN3_R"},
514*4882a593Smuzhiyun {"IN3_R to Right Mixer Positive Resistor", "40 kOhm", "IN3_R"},
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun {"Right ADC", NULL, "IN2_L to Right Mixer Positive Resistor"},
517*4882a593Smuzhiyun {"IN2_L to Right Mixer Positive Resistor", "10 kOhm", "IN2_L"},
518*4882a593Smuzhiyun {"IN2_L to Right Mixer Positive Resistor", "20 kOhm", "IN2_L"},
519*4882a593Smuzhiyun {"IN2_L to Right Mixer Positive Resistor", "40 kOhm", "IN2_L"},
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun {"Right ADC", NULL, "CM_R to Right Mixer Negative Resistor"},
522*4882a593Smuzhiyun {"CM_R to Right Mixer Negative Resistor", "10 kOhm", "CM_R"},
523*4882a593Smuzhiyun {"CM_R to Right Mixer Negative Resistor", "20 kOhm", "CM_R"},
524*4882a593Smuzhiyun {"CM_R to Right Mixer Negative Resistor", "40 kOhm", "CM_R"},
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun {"Right ADC", NULL, "IN1_L to Right Mixer Negative Resistor"},
527*4882a593Smuzhiyun {"IN1_L to Right Mixer Negative Resistor", "10 kOhm", "IN1_L"},
528*4882a593Smuzhiyun {"IN1_L to Right Mixer Negative Resistor", "20 kOhm", "IN1_L"},
529*4882a593Smuzhiyun {"IN1_L to Right Mixer Negative Resistor", "40 kOhm", "IN1_L"},
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun {"Right ADC", NULL, "IN3_L to Right Mixer Negative Resistor"},
532*4882a593Smuzhiyun {"IN3_L to Right Mixer Negative Resistor", "10 kOhm", "IN3_L"},
533*4882a593Smuzhiyun {"IN3_L to Right Mixer Negative Resistor", "20 kOhm", "IN3_L"},
534*4882a593Smuzhiyun {"IN3_L to Right Mixer Negative Resistor", "40 kOhm", "IN3_L"},
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* Left Input */
537*4882a593Smuzhiyun {"Left ADC", NULL, "IN1_L to Left Mixer Positive Resistor"},
538*4882a593Smuzhiyun {"IN1_L to Left Mixer Positive Resistor", "10 kOhm", "IN1_L"},
539*4882a593Smuzhiyun {"IN1_L to Left Mixer Positive Resistor", "20 kOhm", "IN1_L"},
540*4882a593Smuzhiyun {"IN1_L to Left Mixer Positive Resistor", "40 kOhm", "IN1_L"},
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun {"Left ADC", NULL, "IN2_L to Left Mixer Positive Resistor"},
543*4882a593Smuzhiyun {"IN2_L to Left Mixer Positive Resistor", "10 kOhm", "IN2_L"},
544*4882a593Smuzhiyun {"IN2_L to Left Mixer Positive Resistor", "20 kOhm", "IN2_L"},
545*4882a593Smuzhiyun {"IN2_L to Left Mixer Positive Resistor", "40 kOhm", "IN2_L"},
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun {"Left ADC", NULL, "IN3_L to Left Mixer Positive Resistor"},
548*4882a593Smuzhiyun {"IN3_L to Left Mixer Positive Resistor", "10 kOhm", "IN3_L"},
549*4882a593Smuzhiyun {"IN3_L to Left Mixer Positive Resistor", "20 kOhm", "IN3_L"},
550*4882a593Smuzhiyun {"IN3_L to Left Mixer Positive Resistor", "40 kOhm", "IN3_L"},
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun {"Left ADC", NULL, "IN1_R to Left Mixer Positive Resistor"},
553*4882a593Smuzhiyun {"IN1_R to Left Mixer Positive Resistor", "10 kOhm", "IN1_R"},
554*4882a593Smuzhiyun {"IN1_R to Left Mixer Positive Resistor", "20 kOhm", "IN1_R"},
555*4882a593Smuzhiyun {"IN1_R to Left Mixer Positive Resistor", "40 kOhm", "IN1_R"},
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun {"Left ADC", NULL, "CM_L to Left Mixer Negative Resistor"},
558*4882a593Smuzhiyun {"CM_L to Left Mixer Negative Resistor", "10 kOhm", "CM_L"},
559*4882a593Smuzhiyun {"CM_L to Left Mixer Negative Resistor", "20 kOhm", "CM_L"},
560*4882a593Smuzhiyun {"CM_L to Left Mixer Negative Resistor", "40 kOhm", "CM_L"},
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun {"Left ADC", NULL, "IN2_R to Left Mixer Negative Resistor"},
563*4882a593Smuzhiyun {"IN2_R to Left Mixer Negative Resistor", "10 kOhm", "IN2_R"},
564*4882a593Smuzhiyun {"IN2_R to Left Mixer Negative Resistor", "20 kOhm", "IN2_R"},
565*4882a593Smuzhiyun {"IN2_R to Left Mixer Negative Resistor", "40 kOhm", "IN2_R"},
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun {"Left ADC", NULL, "IN3_R to Left Mixer Negative Resistor"},
568*4882a593Smuzhiyun {"IN3_R to Left Mixer Negative Resistor", "10 kOhm", "IN3_R"},
569*4882a593Smuzhiyun {"IN3_R to Left Mixer Negative Resistor", "20 kOhm", "IN3_R"},
570*4882a593Smuzhiyun {"IN3_R to Left Mixer Negative Resistor", "40 kOhm", "IN3_R"},
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static const struct regmap_range_cfg aic32x4_regmap_pages[] = {
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun .selector_reg = 0,
576*4882a593Smuzhiyun .selector_mask = 0xff,
577*4882a593Smuzhiyun .window_start = 0,
578*4882a593Smuzhiyun .window_len = 128,
579*4882a593Smuzhiyun .range_min = 0,
580*4882a593Smuzhiyun .range_max = AIC32X4_REFPOWERUP,
581*4882a593Smuzhiyun },
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun const struct regmap_config aic32x4_regmap_config = {
585*4882a593Smuzhiyun .max_register = AIC32X4_REFPOWERUP,
586*4882a593Smuzhiyun .ranges = aic32x4_regmap_pages,
587*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(aic32x4_regmap_pages),
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun EXPORT_SYMBOL(aic32x4_regmap_config);
590*4882a593Smuzhiyun
aic32x4_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)591*4882a593Smuzhiyun static int aic32x4_set_dai_sysclk(struct snd_soc_dai *codec_dai,
592*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
595*4882a593Smuzhiyun struct clk *mclk;
596*4882a593Smuzhiyun struct clk *pll;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun pll = devm_clk_get(component->dev, "pll");
599*4882a593Smuzhiyun if (IS_ERR(pll))
600*4882a593Smuzhiyun return PTR_ERR(pll);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun mclk = clk_get_parent(pll);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun return clk_set_rate(mclk, freq);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
aic32x4_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)607*4882a593Smuzhiyun static int aic32x4_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
610*4882a593Smuzhiyun u8 iface_reg_1 = 0;
611*4882a593Smuzhiyun u8 iface_reg_2 = 0;
612*4882a593Smuzhiyun u8 iface_reg_3 = 0;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* set master/slave audio interface */
615*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
616*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
617*4882a593Smuzhiyun iface_reg_1 |= AIC32X4_BCLKMASTER | AIC32X4_WCLKMASTER;
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun default:
622*4882a593Smuzhiyun printk(KERN_ERR "aic32x4: invalid DAI master/slave interface\n");
623*4882a593Smuzhiyun return -EINVAL;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
627*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
630*4882a593Smuzhiyun iface_reg_1 |= (AIC32X4_DSP_MODE <<
631*4882a593Smuzhiyun AIC32X4_IFACE1_DATATYPE_SHIFT);
632*4882a593Smuzhiyun iface_reg_3 |= AIC32X4_BCLKINV_MASK; /* invert bit clock */
633*4882a593Smuzhiyun iface_reg_2 = 0x01; /* add offset 1 */
634*4882a593Smuzhiyun break;
635*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
636*4882a593Smuzhiyun iface_reg_1 |= (AIC32X4_DSP_MODE <<
637*4882a593Smuzhiyun AIC32X4_IFACE1_DATATYPE_SHIFT);
638*4882a593Smuzhiyun iface_reg_3 |= AIC32X4_BCLKINV_MASK; /* invert bit clock */
639*4882a593Smuzhiyun break;
640*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
641*4882a593Smuzhiyun iface_reg_1 |= (AIC32X4_RIGHT_JUSTIFIED_MODE <<
642*4882a593Smuzhiyun AIC32X4_IFACE1_DATATYPE_SHIFT);
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
645*4882a593Smuzhiyun iface_reg_1 |= (AIC32X4_LEFT_JUSTIFIED_MODE <<
646*4882a593Smuzhiyun AIC32X4_IFACE1_DATATYPE_SHIFT);
647*4882a593Smuzhiyun break;
648*4882a593Smuzhiyun default:
649*4882a593Smuzhiyun printk(KERN_ERR "aic32x4: invalid DAI interface format\n");
650*4882a593Smuzhiyun return -EINVAL;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_IFACE1,
654*4882a593Smuzhiyun AIC32X4_IFACE1_DATATYPE_MASK |
655*4882a593Smuzhiyun AIC32X4_IFACE1_MASTER_MASK, iface_reg_1);
656*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_IFACE2,
657*4882a593Smuzhiyun AIC32X4_DATA_OFFSET_MASK, iface_reg_2);
658*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_IFACE3,
659*4882a593Smuzhiyun AIC32X4_BCLKINV_MASK, iface_reg_3);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
aic32x4_set_aosr(struct snd_soc_component * component,u8 aosr)664*4882a593Smuzhiyun static int aic32x4_set_aosr(struct snd_soc_component *component, u8 aosr)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun return snd_soc_component_write(component, AIC32X4_AOSR, aosr);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
aic32x4_set_dosr(struct snd_soc_component * component,u16 dosr)669*4882a593Smuzhiyun static int aic32x4_set_dosr(struct snd_soc_component *component, u16 dosr)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DOSRMSB, dosr >> 8);
672*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DOSRLSB,
673*4882a593Smuzhiyun (dosr & 0xff));
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun return 0;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
aic32x4_set_processing_blocks(struct snd_soc_component * component,u8 r_block,u8 p_block)678*4882a593Smuzhiyun static int aic32x4_set_processing_blocks(struct snd_soc_component *component,
679*4882a593Smuzhiyun u8 r_block, u8 p_block)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun if (r_block > 18 || p_block > 25)
682*4882a593Smuzhiyun return -EINVAL;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_ADCSPB, r_block);
685*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DACSPB, p_block);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
aic32x4_setup_clocks(struct snd_soc_component * component,unsigned int sample_rate,unsigned int channels,unsigned int bit_depth)690*4882a593Smuzhiyun static int aic32x4_setup_clocks(struct snd_soc_component *component,
691*4882a593Smuzhiyun unsigned int sample_rate, unsigned int channels,
692*4882a593Smuzhiyun unsigned int bit_depth)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun u8 aosr;
695*4882a593Smuzhiyun u16 dosr;
696*4882a593Smuzhiyun u8 adc_resource_class, dac_resource_class;
697*4882a593Smuzhiyun u8 madc, nadc, mdac, ndac, max_nadc, min_mdac, max_ndac;
698*4882a593Smuzhiyun u8 dosr_increment;
699*4882a593Smuzhiyun u16 max_dosr, min_dosr;
700*4882a593Smuzhiyun unsigned long adc_clock_rate, dac_clock_rate;
701*4882a593Smuzhiyun int ret;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun struct clk_bulk_data clocks[] = {
704*4882a593Smuzhiyun { .id = "pll" },
705*4882a593Smuzhiyun { .id = "nadc" },
706*4882a593Smuzhiyun { .id = "madc" },
707*4882a593Smuzhiyun { .id = "ndac" },
708*4882a593Smuzhiyun { .id = "mdac" },
709*4882a593Smuzhiyun { .id = "bdiv" },
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
712*4882a593Smuzhiyun if (ret)
713*4882a593Smuzhiyun return ret;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (sample_rate <= 48000) {
716*4882a593Smuzhiyun aosr = 128;
717*4882a593Smuzhiyun adc_resource_class = 6;
718*4882a593Smuzhiyun dac_resource_class = 8;
719*4882a593Smuzhiyun dosr_increment = 8;
720*4882a593Smuzhiyun aic32x4_set_processing_blocks(component, 1, 1);
721*4882a593Smuzhiyun } else if (sample_rate <= 96000) {
722*4882a593Smuzhiyun aosr = 64;
723*4882a593Smuzhiyun adc_resource_class = 6;
724*4882a593Smuzhiyun dac_resource_class = 8;
725*4882a593Smuzhiyun dosr_increment = 4;
726*4882a593Smuzhiyun aic32x4_set_processing_blocks(component, 1, 9);
727*4882a593Smuzhiyun } else if (sample_rate == 192000) {
728*4882a593Smuzhiyun aosr = 32;
729*4882a593Smuzhiyun adc_resource_class = 3;
730*4882a593Smuzhiyun dac_resource_class = 4;
731*4882a593Smuzhiyun dosr_increment = 2;
732*4882a593Smuzhiyun aic32x4_set_processing_blocks(component, 13, 19);
733*4882a593Smuzhiyun } else {
734*4882a593Smuzhiyun dev_err(component->dev, "Sampling rate not supported\n");
735*4882a593Smuzhiyun return -EINVAL;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun madc = DIV_ROUND_UP((32 * adc_resource_class), aosr);
739*4882a593Smuzhiyun max_dosr = (AIC32X4_MAX_DOSR_FREQ / sample_rate / dosr_increment) *
740*4882a593Smuzhiyun dosr_increment;
741*4882a593Smuzhiyun min_dosr = (AIC32X4_MIN_DOSR_FREQ / sample_rate / dosr_increment) *
742*4882a593Smuzhiyun dosr_increment;
743*4882a593Smuzhiyun max_nadc = AIC32X4_MAX_CODEC_CLKIN_FREQ / (madc * aosr * sample_rate);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun for (nadc = max_nadc; nadc > 0; --nadc) {
746*4882a593Smuzhiyun adc_clock_rate = nadc * madc * aosr * sample_rate;
747*4882a593Smuzhiyun for (dosr = max_dosr; dosr >= min_dosr;
748*4882a593Smuzhiyun dosr -= dosr_increment) {
749*4882a593Smuzhiyun min_mdac = DIV_ROUND_UP((32 * dac_resource_class), dosr);
750*4882a593Smuzhiyun max_ndac = AIC32X4_MAX_CODEC_CLKIN_FREQ /
751*4882a593Smuzhiyun (min_mdac * dosr * sample_rate);
752*4882a593Smuzhiyun for (mdac = min_mdac; mdac <= 128; ++mdac) {
753*4882a593Smuzhiyun for (ndac = max_ndac; ndac > 0; --ndac) {
754*4882a593Smuzhiyun dac_clock_rate = ndac * mdac * dosr *
755*4882a593Smuzhiyun sample_rate;
756*4882a593Smuzhiyun if (dac_clock_rate == adc_clock_rate) {
757*4882a593Smuzhiyun if (clk_round_rate(clocks[0].clk, dac_clock_rate) == 0)
758*4882a593Smuzhiyun continue;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun clk_set_rate(clocks[0].clk,
761*4882a593Smuzhiyun dac_clock_rate);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun clk_set_rate(clocks[1].clk,
764*4882a593Smuzhiyun sample_rate * aosr *
765*4882a593Smuzhiyun madc);
766*4882a593Smuzhiyun clk_set_rate(clocks[2].clk,
767*4882a593Smuzhiyun sample_rate * aosr);
768*4882a593Smuzhiyun aic32x4_set_aosr(component,
769*4882a593Smuzhiyun aosr);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun clk_set_rate(clocks[3].clk,
772*4882a593Smuzhiyun sample_rate * dosr *
773*4882a593Smuzhiyun mdac);
774*4882a593Smuzhiyun clk_set_rate(clocks[4].clk,
775*4882a593Smuzhiyun sample_rate * dosr);
776*4882a593Smuzhiyun aic32x4_set_dosr(component,
777*4882a593Smuzhiyun dosr);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun clk_set_rate(clocks[5].clk,
780*4882a593Smuzhiyun sample_rate * channels *
781*4882a593Smuzhiyun bit_depth);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun dev_err(component->dev,
791*4882a593Smuzhiyun "Could not set clocks to support sample rate.\n");
792*4882a593Smuzhiyun return -EINVAL;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
aic32x4_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)795*4882a593Smuzhiyun static int aic32x4_hw_params(struct snd_pcm_substream *substream,
796*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
797*4882a593Smuzhiyun struct snd_soc_dai *dai)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
800*4882a593Smuzhiyun struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
801*4882a593Smuzhiyun u8 iface1_reg = 0;
802*4882a593Smuzhiyun u8 dacsetup_reg = 0;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun aic32x4_setup_clocks(component, params_rate(params),
805*4882a593Smuzhiyun params_channels(params),
806*4882a593Smuzhiyun params_physical_width(params));
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun switch (params_physical_width(params)) {
809*4882a593Smuzhiyun case 16:
810*4882a593Smuzhiyun iface1_reg |= (AIC32X4_WORD_LEN_16BITS <<
811*4882a593Smuzhiyun AIC32X4_IFACE1_DATALEN_SHIFT);
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun case 20:
814*4882a593Smuzhiyun iface1_reg |= (AIC32X4_WORD_LEN_20BITS <<
815*4882a593Smuzhiyun AIC32X4_IFACE1_DATALEN_SHIFT);
816*4882a593Smuzhiyun break;
817*4882a593Smuzhiyun case 24:
818*4882a593Smuzhiyun iface1_reg |= (AIC32X4_WORD_LEN_24BITS <<
819*4882a593Smuzhiyun AIC32X4_IFACE1_DATALEN_SHIFT);
820*4882a593Smuzhiyun break;
821*4882a593Smuzhiyun case 32:
822*4882a593Smuzhiyun iface1_reg |= (AIC32X4_WORD_LEN_32BITS <<
823*4882a593Smuzhiyun AIC32X4_IFACE1_DATALEN_SHIFT);
824*4882a593Smuzhiyun break;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_IFACE1,
827*4882a593Smuzhiyun AIC32X4_IFACE1_DATALEN_MASK, iface1_reg);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (params_channels(params) == 1) {
830*4882a593Smuzhiyun dacsetup_reg = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2LCHN;
831*4882a593Smuzhiyun } else {
832*4882a593Smuzhiyun if (aic32x4->swapdacs)
833*4882a593Smuzhiyun dacsetup_reg = AIC32X4_RDAC2LCHN | AIC32X4_LDAC2RCHN;
834*4882a593Smuzhiyun else
835*4882a593Smuzhiyun dacsetup_reg = AIC32X4_LDAC2LCHN | AIC32X4_RDAC2RCHN;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_DACSETUP,
838*4882a593Smuzhiyun AIC32X4_DAC_CHAN_MASK, dacsetup_reg);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun return 0;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
aic32x4_mute(struct snd_soc_dai * dai,int mute,int direction)843*4882a593Smuzhiyun static int aic32x4_mute(struct snd_soc_dai *dai, int mute, int direction)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun snd_soc_component_update_bits(component, AIC32X4_DACMUTE,
848*4882a593Smuzhiyun AIC32X4_MUTEON, mute ? AIC32X4_MUTEON : 0);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return 0;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
aic32x4_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)853*4882a593Smuzhiyun static int aic32x4_set_bias_level(struct snd_soc_component *component,
854*4882a593Smuzhiyun enum snd_soc_bias_level level)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun int ret;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun struct clk_bulk_data clocks[] = {
859*4882a593Smuzhiyun { .id = "madc" },
860*4882a593Smuzhiyun { .id = "mdac" },
861*4882a593Smuzhiyun { .id = "bdiv" },
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
865*4882a593Smuzhiyun if (ret)
866*4882a593Smuzhiyun return ret;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun switch (level) {
869*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
870*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(ARRAY_SIZE(clocks), clocks);
871*4882a593Smuzhiyun if (ret) {
872*4882a593Smuzhiyun dev_err(component->dev, "Failed to enable clocks\n");
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
879*4882a593Smuzhiyun /* Initial cold start */
880*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun clk_bulk_disable_unprepare(ARRAY_SIZE(clocks), clocks);
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
886*4882a593Smuzhiyun break;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #define AIC32X4_RATES SNDRV_PCM_RATE_8000_192000
892*4882a593Smuzhiyun #define AIC32X4_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
893*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE \
894*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun static const struct snd_soc_dai_ops aic32x4_ops = {
897*4882a593Smuzhiyun .hw_params = aic32x4_hw_params,
898*4882a593Smuzhiyun .mute_stream = aic32x4_mute,
899*4882a593Smuzhiyun .set_fmt = aic32x4_set_dai_fmt,
900*4882a593Smuzhiyun .set_sysclk = aic32x4_set_dai_sysclk,
901*4882a593Smuzhiyun .no_capture_mute = 1,
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun static struct snd_soc_dai_driver aic32x4_dai = {
905*4882a593Smuzhiyun .name = "tlv320aic32x4-hifi",
906*4882a593Smuzhiyun .playback = {
907*4882a593Smuzhiyun .stream_name = "Playback",
908*4882a593Smuzhiyun .channels_min = 1,
909*4882a593Smuzhiyun .channels_max = 2,
910*4882a593Smuzhiyun .rates = AIC32X4_RATES,
911*4882a593Smuzhiyun .formats = AIC32X4_FORMATS,},
912*4882a593Smuzhiyun .capture = {
913*4882a593Smuzhiyun .stream_name = "Capture",
914*4882a593Smuzhiyun .channels_min = 1,
915*4882a593Smuzhiyun .channels_max = 8,
916*4882a593Smuzhiyun .rates = AIC32X4_RATES,
917*4882a593Smuzhiyun .formats = AIC32X4_FORMATS,},
918*4882a593Smuzhiyun .ops = &aic32x4_ops,
919*4882a593Smuzhiyun .symmetric_rates = 1,
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun
aic32x4_setup_gpios(struct snd_soc_component * component)922*4882a593Smuzhiyun static void aic32x4_setup_gpios(struct snd_soc_component *component)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* setup GPIO functions */
927*4882a593Smuzhiyun /* MFP1 */
928*4882a593Smuzhiyun if (aic32x4->setup->gpio_func[0] != AIC32X4_MFPX_DEFAULT_VALUE) {
929*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DINCTL,
930*4882a593Smuzhiyun aic32x4->setup->gpio_func[0]);
931*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic32x4_mfp1,
932*4882a593Smuzhiyun ARRAY_SIZE(aic32x4_mfp1));
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* MFP2 */
936*4882a593Smuzhiyun if (aic32x4->setup->gpio_func[1] != AIC32X4_MFPX_DEFAULT_VALUE) {
937*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_DOUTCTL,
938*4882a593Smuzhiyun aic32x4->setup->gpio_func[1]);
939*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic32x4_mfp2,
940*4882a593Smuzhiyun ARRAY_SIZE(aic32x4_mfp2));
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* MFP3 */
944*4882a593Smuzhiyun if (aic32x4->setup->gpio_func[2] != AIC32X4_MFPX_DEFAULT_VALUE) {
945*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_SCLKCTL,
946*4882a593Smuzhiyun aic32x4->setup->gpio_func[2]);
947*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic32x4_mfp3,
948*4882a593Smuzhiyun ARRAY_SIZE(aic32x4_mfp3));
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* MFP4 */
952*4882a593Smuzhiyun if (aic32x4->setup->gpio_func[3] != AIC32X4_MFPX_DEFAULT_VALUE) {
953*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_MISOCTL,
954*4882a593Smuzhiyun aic32x4->setup->gpio_func[3]);
955*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic32x4_mfp4,
956*4882a593Smuzhiyun ARRAY_SIZE(aic32x4_mfp4));
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* MFP5 */
960*4882a593Smuzhiyun if (aic32x4->setup->gpio_func[4] != AIC32X4_MFPX_DEFAULT_VALUE) {
961*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_GPIOCTL,
962*4882a593Smuzhiyun aic32x4->setup->gpio_func[4]);
963*4882a593Smuzhiyun snd_soc_add_component_controls(component, aic32x4_mfp5,
964*4882a593Smuzhiyun ARRAY_SIZE(aic32x4_mfp5));
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
aic32x4_component_probe(struct snd_soc_component * component)968*4882a593Smuzhiyun static int aic32x4_component_probe(struct snd_soc_component *component)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun struct aic32x4_priv *aic32x4 = snd_soc_component_get_drvdata(component);
971*4882a593Smuzhiyun u32 tmp_reg;
972*4882a593Smuzhiyun int ret;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun struct clk_bulk_data clocks[] = {
975*4882a593Smuzhiyun { .id = "codec_clkin" },
976*4882a593Smuzhiyun { .id = "pll" },
977*4882a593Smuzhiyun { .id = "bdiv" },
978*4882a593Smuzhiyun { .id = "mdac" },
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun ret = devm_clk_bulk_get(component->dev, ARRAY_SIZE(clocks), clocks);
982*4882a593Smuzhiyun if (ret)
983*4882a593Smuzhiyun return ret;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (aic32x4->setup)
986*4882a593Smuzhiyun aic32x4_setup_gpios(component);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun clk_set_parent(clocks[0].clk, clocks[1].clk);
989*4882a593Smuzhiyun clk_set_parent(clocks[2].clk, clocks[3].clk);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* Power platform configuration */
992*4882a593Smuzhiyun if (aic32x4->power_cfg & AIC32X4_PWR_MICBIAS_2075_LDOIN) {
993*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_MICBIAS,
994*4882a593Smuzhiyun AIC32X4_MICBIAS_LDOIN | AIC32X4_MICBIAS_2075V);
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun if (aic32x4->power_cfg & AIC32X4_PWR_AVDD_DVDD_WEAK_DISABLE)
997*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_PWRCFG, AIC32X4_AVDDWEAKDISABLE);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun tmp_reg = (aic32x4->power_cfg & AIC32X4_PWR_AIC32X4_LDO_ENABLE) ?
1000*4882a593Smuzhiyun AIC32X4_LDOCTLEN : 0;
1001*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_LDOCTL, tmp_reg);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun tmp_reg = snd_soc_component_read(component, AIC32X4_CMMODE);
1004*4882a593Smuzhiyun if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_LDOIN_RANGE_18_36)
1005*4882a593Smuzhiyun tmp_reg |= AIC32X4_LDOIN_18_36;
1006*4882a593Smuzhiyun if (aic32x4->power_cfg & AIC32X4_PWR_CMMODE_HP_LDOIN_POWERED)
1007*4882a593Smuzhiyun tmp_reg |= AIC32X4_LDOIN2HP;
1008*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_CMMODE, tmp_reg);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* Mic PGA routing */
1011*4882a593Smuzhiyun if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_LMIC_IN2R_10K)
1012*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_LMICPGANIN,
1013*4882a593Smuzhiyun AIC32X4_LMICPGANIN_IN2R_10K);
1014*4882a593Smuzhiyun else
1015*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_LMICPGANIN,
1016*4882a593Smuzhiyun AIC32X4_LMICPGANIN_CM1L_10K);
1017*4882a593Smuzhiyun if (aic32x4->micpga_routing & AIC32X4_MICPGA_ROUTE_RMIC_IN1L_10K)
1018*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_RMICPGANIN,
1019*4882a593Smuzhiyun AIC32X4_RMICPGANIN_IN1L_10K);
1020*4882a593Smuzhiyun else
1021*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_RMICPGANIN,
1022*4882a593Smuzhiyun AIC32X4_RMICPGANIN_CM1R_10K);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /*
1025*4882a593Smuzhiyun * Workaround: for an unknown reason, the ADC needs to be powered up
1026*4882a593Smuzhiyun * and down for the first capture to work properly. It seems related to
1027*4882a593Smuzhiyun * a HW BUG or some kind of behavior not documented in the datasheet.
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun tmp_reg = snd_soc_component_read(component, AIC32X4_ADCSETUP);
1030*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_ADCSETUP, tmp_reg |
1031*4882a593Smuzhiyun AIC32X4_LADC_EN | AIC32X4_RADC_EN);
1032*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_ADCSETUP, tmp_reg);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun /*
1035*4882a593Smuzhiyun * Enable the fast charging feature and ensure the needed 40ms ellapsed
1036*4882a593Smuzhiyun * before using the analog circuits.
1037*4882a593Smuzhiyun */
1038*4882a593Smuzhiyun snd_soc_component_write(component, AIC32X4_REFPOWERUP,
1039*4882a593Smuzhiyun AIC32X4_REFPOWERUP_40MS);
1040*4882a593Smuzhiyun msleep(40);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_aic32x4 = {
1046*4882a593Smuzhiyun .probe = aic32x4_component_probe,
1047*4882a593Smuzhiyun .set_bias_level = aic32x4_set_bias_level,
1048*4882a593Smuzhiyun .controls = aic32x4_snd_controls,
1049*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(aic32x4_snd_controls),
1050*4882a593Smuzhiyun .dapm_widgets = aic32x4_dapm_widgets,
1051*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(aic32x4_dapm_widgets),
1052*4882a593Smuzhiyun .dapm_routes = aic32x4_dapm_routes,
1053*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(aic32x4_dapm_routes),
1054*4882a593Smuzhiyun .suspend_bias_off = 1,
1055*4882a593Smuzhiyun .idle_bias_on = 1,
1056*4882a593Smuzhiyun .use_pmdown_time = 1,
1057*4882a593Smuzhiyun .endianness = 1,
1058*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun
aic32x4_parse_dt(struct aic32x4_priv * aic32x4,struct device_node * np)1061*4882a593Smuzhiyun static int aic32x4_parse_dt(struct aic32x4_priv *aic32x4,
1062*4882a593Smuzhiyun struct device_node *np)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct aic32x4_setup_data *aic32x4_setup;
1065*4882a593Smuzhiyun int ret;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun aic32x4_setup = devm_kzalloc(aic32x4->dev, sizeof(*aic32x4_setup),
1068*4882a593Smuzhiyun GFP_KERNEL);
1069*4882a593Smuzhiyun if (!aic32x4_setup)
1070*4882a593Smuzhiyun return -ENOMEM;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun ret = of_property_match_string(np, "clock-names", "mclk");
1073*4882a593Smuzhiyun if (ret < 0)
1074*4882a593Smuzhiyun return -EINVAL;
1075*4882a593Smuzhiyun aic32x4->mclk_name = of_clk_get_parent_name(np, ret);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun aic32x4->swapdacs = false;
1078*4882a593Smuzhiyun aic32x4->micpga_routing = 0;
1079*4882a593Smuzhiyun aic32x4->rstn_gpio = of_get_named_gpio(np, "reset-gpios", 0);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun if (of_property_read_u32_array(np, "aic32x4-gpio-func",
1082*4882a593Smuzhiyun aic32x4_setup->gpio_func, 5) >= 0)
1083*4882a593Smuzhiyun aic32x4->setup = aic32x4_setup;
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
aic32x4_disable_regulators(struct aic32x4_priv * aic32x4)1087*4882a593Smuzhiyun static void aic32x4_disable_regulators(struct aic32x4_priv *aic32x4)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun regulator_disable(aic32x4->supply_iov);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_ldo))
1092*4882a593Smuzhiyun regulator_disable(aic32x4->supply_ldo);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_dv))
1095*4882a593Smuzhiyun regulator_disable(aic32x4->supply_dv);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_av))
1098*4882a593Smuzhiyun regulator_disable(aic32x4->supply_av);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
aic32x4_setup_regulators(struct device * dev,struct aic32x4_priv * aic32x4)1101*4882a593Smuzhiyun static int aic32x4_setup_regulators(struct device *dev,
1102*4882a593Smuzhiyun struct aic32x4_priv *aic32x4)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun int ret = 0;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun aic32x4->supply_ldo = devm_regulator_get_optional(dev, "ldoin");
1107*4882a593Smuzhiyun aic32x4->supply_iov = devm_regulator_get(dev, "iov");
1108*4882a593Smuzhiyun aic32x4->supply_dv = devm_regulator_get_optional(dev, "dv");
1109*4882a593Smuzhiyun aic32x4->supply_av = devm_regulator_get_optional(dev, "av");
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /* Check if the regulator requirements are fulfilled */
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (IS_ERR(aic32x4->supply_iov)) {
1114*4882a593Smuzhiyun dev_err(dev, "Missing supply 'iov'\n");
1115*4882a593Smuzhiyun return PTR_ERR(aic32x4->supply_iov);
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (IS_ERR(aic32x4->supply_ldo)) {
1119*4882a593Smuzhiyun if (PTR_ERR(aic32x4->supply_ldo) == -EPROBE_DEFER)
1120*4882a593Smuzhiyun return -EPROBE_DEFER;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (IS_ERR(aic32x4->supply_dv)) {
1123*4882a593Smuzhiyun dev_err(dev, "Missing supply 'dv' or 'ldoin'\n");
1124*4882a593Smuzhiyun return PTR_ERR(aic32x4->supply_dv);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun if (IS_ERR(aic32x4->supply_av)) {
1127*4882a593Smuzhiyun dev_err(dev, "Missing supply 'av' or 'ldoin'\n");
1128*4882a593Smuzhiyun return PTR_ERR(aic32x4->supply_av);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun } else {
1131*4882a593Smuzhiyun if (PTR_ERR(aic32x4->supply_dv) == -EPROBE_DEFER)
1132*4882a593Smuzhiyun return -EPROBE_DEFER;
1133*4882a593Smuzhiyun if (PTR_ERR(aic32x4->supply_av) == -EPROBE_DEFER)
1134*4882a593Smuzhiyun return -EPROBE_DEFER;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ret = regulator_enable(aic32x4->supply_iov);
1138*4882a593Smuzhiyun if (ret) {
1139*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulator iov\n");
1140*4882a593Smuzhiyun return ret;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_ldo)) {
1144*4882a593Smuzhiyun ret = regulator_enable(aic32x4->supply_ldo);
1145*4882a593Smuzhiyun if (ret) {
1146*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulator ldo\n");
1147*4882a593Smuzhiyun goto error_ldo;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_dv)) {
1152*4882a593Smuzhiyun ret = regulator_enable(aic32x4->supply_dv);
1153*4882a593Smuzhiyun if (ret) {
1154*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulator dv\n");
1155*4882a593Smuzhiyun goto error_dv;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_av)) {
1160*4882a593Smuzhiyun ret = regulator_enable(aic32x4->supply_av);
1161*4882a593Smuzhiyun if (ret) {
1162*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulator av\n");
1163*4882a593Smuzhiyun goto error_av;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_ldo) && IS_ERR(aic32x4->supply_av))
1168*4882a593Smuzhiyun aic32x4->power_cfg |= AIC32X4_PWR_AIC32X4_LDO_ENABLE;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun return 0;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun error_av:
1173*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_dv))
1174*4882a593Smuzhiyun regulator_disable(aic32x4->supply_dv);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun error_dv:
1177*4882a593Smuzhiyun if (!IS_ERR(aic32x4->supply_ldo))
1178*4882a593Smuzhiyun regulator_disable(aic32x4->supply_ldo);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun error_ldo:
1181*4882a593Smuzhiyun regulator_disable(aic32x4->supply_iov);
1182*4882a593Smuzhiyun return ret;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
aic32x4_probe(struct device * dev,struct regmap * regmap)1185*4882a593Smuzhiyun int aic32x4_probe(struct device *dev, struct regmap *regmap)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun struct aic32x4_priv *aic32x4;
1188*4882a593Smuzhiyun struct aic32x4_pdata *pdata = dev->platform_data;
1189*4882a593Smuzhiyun struct device_node *np = dev->of_node;
1190*4882a593Smuzhiyun int ret;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (IS_ERR(regmap))
1193*4882a593Smuzhiyun return PTR_ERR(regmap);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun aic32x4 = devm_kzalloc(dev, sizeof(struct aic32x4_priv),
1196*4882a593Smuzhiyun GFP_KERNEL);
1197*4882a593Smuzhiyun if (aic32x4 == NULL)
1198*4882a593Smuzhiyun return -ENOMEM;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun aic32x4->dev = dev;
1201*4882a593Smuzhiyun dev_set_drvdata(dev, aic32x4);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun if (pdata) {
1204*4882a593Smuzhiyun aic32x4->power_cfg = pdata->power_cfg;
1205*4882a593Smuzhiyun aic32x4->swapdacs = pdata->swapdacs;
1206*4882a593Smuzhiyun aic32x4->micpga_routing = pdata->micpga_routing;
1207*4882a593Smuzhiyun aic32x4->rstn_gpio = pdata->rstn_gpio;
1208*4882a593Smuzhiyun aic32x4->mclk_name = "mclk";
1209*4882a593Smuzhiyun } else if (np) {
1210*4882a593Smuzhiyun ret = aic32x4_parse_dt(aic32x4, np);
1211*4882a593Smuzhiyun if (ret) {
1212*4882a593Smuzhiyun dev_err(dev, "Failed to parse DT node\n");
1213*4882a593Smuzhiyun return ret;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun } else {
1216*4882a593Smuzhiyun aic32x4->power_cfg = 0;
1217*4882a593Smuzhiyun aic32x4->swapdacs = false;
1218*4882a593Smuzhiyun aic32x4->micpga_routing = 0;
1219*4882a593Smuzhiyun aic32x4->rstn_gpio = -1;
1220*4882a593Smuzhiyun aic32x4->mclk_name = "mclk";
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (gpio_is_valid(aic32x4->rstn_gpio)) {
1224*4882a593Smuzhiyun ret = devm_gpio_request_one(dev, aic32x4->rstn_gpio,
1225*4882a593Smuzhiyun GPIOF_OUT_INIT_LOW, "tlv320aic32x4 rstn");
1226*4882a593Smuzhiyun if (ret != 0)
1227*4882a593Smuzhiyun return ret;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun ret = aic32x4_setup_regulators(dev, aic32x4);
1231*4882a593Smuzhiyun if (ret) {
1232*4882a593Smuzhiyun dev_err(dev, "Failed to setup regulators\n");
1233*4882a593Smuzhiyun return ret;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (gpio_is_valid(aic32x4->rstn_gpio)) {
1237*4882a593Smuzhiyun ndelay(10);
1238*4882a593Smuzhiyun gpio_set_value_cansleep(aic32x4->rstn_gpio, 1);
1239*4882a593Smuzhiyun mdelay(1);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = regmap_write(regmap, AIC32X4_RESET, 0x01);
1243*4882a593Smuzhiyun if (ret)
1244*4882a593Smuzhiyun goto err_disable_regulators;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ret = aic32x4_register_clocks(dev, aic32x4->mclk_name);
1247*4882a593Smuzhiyun if (ret)
1248*4882a593Smuzhiyun goto err_disable_regulators;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev,
1251*4882a593Smuzhiyun &soc_component_dev_aic32x4, &aic32x4_dai, 1);
1252*4882a593Smuzhiyun if (ret) {
1253*4882a593Smuzhiyun dev_err(dev, "Failed to register component\n");
1254*4882a593Smuzhiyun goto err_disable_regulators;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return 0;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun err_disable_regulators:
1260*4882a593Smuzhiyun aic32x4_disable_regulators(aic32x4);
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun return ret;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun EXPORT_SYMBOL(aic32x4_probe);
1265*4882a593Smuzhiyun
aic32x4_remove(struct device * dev)1266*4882a593Smuzhiyun int aic32x4_remove(struct device *dev)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun struct aic32x4_priv *aic32x4 = dev_get_drvdata(dev);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun aic32x4_disable_regulators(aic32x4);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun EXPORT_SYMBOL(aic32x4_remove);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC tlv320aic32x4 codec driver");
1277*4882a593Smuzhiyun MODULE_AUTHOR("Javier Martin <javier.martin@vista-silicon.com>");
1278*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1279