xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/tlv320aic31xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ALSA SoC TLV320AIC31xx CODEC Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-2017 Texas Instruments Incorporated - https://www.ti.com/
6*4882a593Smuzhiyun  *	Jyri Sarha <jsarha@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on ground work by: Ajit Kulkarni <x0175765@ti.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * The TLV320AIC31xx series of audio codecs are low-power, highly integrated
11*4882a593Smuzhiyun  * high performance codecs which provides a stereo DAC, a mono ADC,
12*4882a593Smuzhiyun  * and mono/stereo Class-D speaker driver.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/moduleparam.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/pm.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
22*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
23*4882a593Smuzhiyun #include <linux/acpi.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/of_gpio.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <sound/core.h>
28*4882a593Smuzhiyun #include <sound/jack.h>
29*4882a593Smuzhiyun #include <sound/pcm.h>
30*4882a593Smuzhiyun #include <sound/pcm_params.h>
31*4882a593Smuzhiyun #include <sound/soc.h>
32*4882a593Smuzhiyun #include <sound/initval.h>
33*4882a593Smuzhiyun #include <sound/tlv.h>
34*4882a593Smuzhiyun #include <dt-bindings/sound/tlv320aic31xx-micbias.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "tlv320aic31xx.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static int aic31xx_set_jack(struct snd_soc_component *component,
39*4882a593Smuzhiyun                             struct snd_soc_jack *jack, void *data);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct reg_default aic31xx_reg_defaults[] = {
42*4882a593Smuzhiyun 	{ AIC31XX_CLKMUX, 0x00 },
43*4882a593Smuzhiyun 	{ AIC31XX_PLLPR, 0x11 },
44*4882a593Smuzhiyun 	{ AIC31XX_PLLJ, 0x04 },
45*4882a593Smuzhiyun 	{ AIC31XX_PLLDMSB, 0x00 },
46*4882a593Smuzhiyun 	{ AIC31XX_PLLDLSB, 0x00 },
47*4882a593Smuzhiyun 	{ AIC31XX_NDAC, 0x01 },
48*4882a593Smuzhiyun 	{ AIC31XX_MDAC, 0x01 },
49*4882a593Smuzhiyun 	{ AIC31XX_DOSRMSB, 0x00 },
50*4882a593Smuzhiyun 	{ AIC31XX_DOSRLSB, 0x80 },
51*4882a593Smuzhiyun 	{ AIC31XX_NADC, 0x01 },
52*4882a593Smuzhiyun 	{ AIC31XX_MADC, 0x01 },
53*4882a593Smuzhiyun 	{ AIC31XX_AOSR, 0x80 },
54*4882a593Smuzhiyun 	{ AIC31XX_IFACE1, 0x00 },
55*4882a593Smuzhiyun 	{ AIC31XX_DATA_OFFSET, 0x00 },
56*4882a593Smuzhiyun 	{ AIC31XX_IFACE2, 0x00 },
57*4882a593Smuzhiyun 	{ AIC31XX_BCLKN, 0x01 },
58*4882a593Smuzhiyun 	{ AIC31XX_DACSETUP, 0x14 },
59*4882a593Smuzhiyun 	{ AIC31XX_DACMUTE, 0x0c },
60*4882a593Smuzhiyun 	{ AIC31XX_LDACVOL, 0x00 },
61*4882a593Smuzhiyun 	{ AIC31XX_RDACVOL, 0x00 },
62*4882a593Smuzhiyun 	{ AIC31XX_ADCSETUP, 0x00 },
63*4882a593Smuzhiyun 	{ AIC31XX_ADCFGA, 0x80 },
64*4882a593Smuzhiyun 	{ AIC31XX_ADCVOL, 0x00 },
65*4882a593Smuzhiyun 	{ AIC31XX_HPDRIVER, 0x04 },
66*4882a593Smuzhiyun 	{ AIC31XX_SPKAMP, 0x06 },
67*4882a593Smuzhiyun 	{ AIC31XX_DACMIXERROUTE, 0x00 },
68*4882a593Smuzhiyun 	{ AIC31XX_LANALOGHPL, 0x7f },
69*4882a593Smuzhiyun 	{ AIC31XX_RANALOGHPR, 0x7f },
70*4882a593Smuzhiyun 	{ AIC31XX_LANALOGSPL, 0x7f },
71*4882a593Smuzhiyun 	{ AIC31XX_RANALOGSPR, 0x7f },
72*4882a593Smuzhiyun 	{ AIC31XX_HPLGAIN, 0x02 },
73*4882a593Smuzhiyun 	{ AIC31XX_HPRGAIN, 0x02 },
74*4882a593Smuzhiyun 	{ AIC31XX_SPLGAIN, 0x00 },
75*4882a593Smuzhiyun 	{ AIC31XX_SPRGAIN, 0x00 },
76*4882a593Smuzhiyun 	{ AIC31XX_MICBIAS, 0x00 },
77*4882a593Smuzhiyun 	{ AIC31XX_MICPGA, 0x80 },
78*4882a593Smuzhiyun 	{ AIC31XX_MICPGAPI, 0x00 },
79*4882a593Smuzhiyun 	{ AIC31XX_MICPGAMI, 0x00 },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
aic31xx_volatile(struct device * dev,unsigned int reg)82*4882a593Smuzhiyun static bool aic31xx_volatile(struct device *dev, unsigned int reg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	switch (reg) {
85*4882a593Smuzhiyun 	case AIC31XX_PAGECTL: /* regmap implementation requires this */
86*4882a593Smuzhiyun 	case AIC31XX_RESET: /* always clears after write */
87*4882a593Smuzhiyun 	case AIC31XX_OT_FLAG:
88*4882a593Smuzhiyun 	case AIC31XX_ADCFLAG:
89*4882a593Smuzhiyun 	case AIC31XX_DACFLAG1:
90*4882a593Smuzhiyun 	case AIC31XX_DACFLAG2:
91*4882a593Smuzhiyun 	case AIC31XX_OFFLAG: /* Sticky interrupt flags */
92*4882a593Smuzhiyun 	case AIC31XX_INTRDACFLAG: /* Sticky interrupt flags */
93*4882a593Smuzhiyun 	case AIC31XX_INTRADCFLAG: /* Sticky interrupt flags */
94*4882a593Smuzhiyun 	case AIC31XX_INTRDACFLAG2:
95*4882a593Smuzhiyun 	case AIC31XX_INTRADCFLAG2:
96*4882a593Smuzhiyun 	case AIC31XX_HSDETECT:
97*4882a593Smuzhiyun 		return true;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	return false;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
aic31xx_writeable(struct device * dev,unsigned int reg)102*4882a593Smuzhiyun static bool aic31xx_writeable(struct device *dev, unsigned int reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	switch (reg) {
105*4882a593Smuzhiyun 	case AIC31XX_OT_FLAG:
106*4882a593Smuzhiyun 	case AIC31XX_ADCFLAG:
107*4882a593Smuzhiyun 	case AIC31XX_DACFLAG1:
108*4882a593Smuzhiyun 	case AIC31XX_DACFLAG2:
109*4882a593Smuzhiyun 	case AIC31XX_OFFLAG: /* Sticky interrupt flags */
110*4882a593Smuzhiyun 	case AIC31XX_INTRDACFLAG: /* Sticky interrupt flags */
111*4882a593Smuzhiyun 	case AIC31XX_INTRADCFLAG: /* Sticky interrupt flags */
112*4882a593Smuzhiyun 	case AIC31XX_INTRDACFLAG2:
113*4882a593Smuzhiyun 	case AIC31XX_INTRADCFLAG2:
114*4882a593Smuzhiyun 		return false;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	return true;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static const struct regmap_range_cfg aic31xx_ranges[] = {
120*4882a593Smuzhiyun 	{
121*4882a593Smuzhiyun 		.range_min = 0,
122*4882a593Smuzhiyun 		.range_max = 12 * 128,
123*4882a593Smuzhiyun 		.selector_reg = AIC31XX_PAGECTL,
124*4882a593Smuzhiyun 		.selector_mask = 0xff,
125*4882a593Smuzhiyun 		.selector_shift = 0,
126*4882a593Smuzhiyun 		.window_start = 0,
127*4882a593Smuzhiyun 		.window_len = 128,
128*4882a593Smuzhiyun 	},
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct regmap_config aic31xx_i2c_regmap = {
132*4882a593Smuzhiyun 	.reg_bits = 8,
133*4882a593Smuzhiyun 	.val_bits = 8,
134*4882a593Smuzhiyun 	.writeable_reg = aic31xx_writeable,
135*4882a593Smuzhiyun 	.volatile_reg = aic31xx_volatile,
136*4882a593Smuzhiyun 	.reg_defaults = aic31xx_reg_defaults,
137*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(aic31xx_reg_defaults),
138*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
139*4882a593Smuzhiyun 	.ranges = aic31xx_ranges,
140*4882a593Smuzhiyun 	.num_ranges = ARRAY_SIZE(aic31xx_ranges),
141*4882a593Smuzhiyun 	.max_register = 12 * 128,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const char * const aic31xx_supply_names[] = {
145*4882a593Smuzhiyun 	"HPVDD",
146*4882a593Smuzhiyun 	"SPRVDD",
147*4882a593Smuzhiyun 	"SPLVDD",
148*4882a593Smuzhiyun 	"AVDD",
149*4882a593Smuzhiyun 	"IOVDD",
150*4882a593Smuzhiyun 	"DVDD",
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define AIC31XX_NUM_SUPPLIES ARRAY_SIZE(aic31xx_supply_names)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun struct aic31xx_disable_nb {
156*4882a593Smuzhiyun 	struct notifier_block nb;
157*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun struct aic31xx_priv {
161*4882a593Smuzhiyun 	struct snd_soc_component *component;
162*4882a593Smuzhiyun 	u8 i2c_regs_status;
163*4882a593Smuzhiyun 	struct device *dev;
164*4882a593Smuzhiyun 	struct regmap *regmap;
165*4882a593Smuzhiyun 	enum aic31xx_type codec_type;
166*4882a593Smuzhiyun 	struct gpio_desc *gpio_reset;
167*4882a593Smuzhiyun 	int micbias_vg;
168*4882a593Smuzhiyun 	struct aic31xx_pdata pdata;
169*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[AIC31XX_NUM_SUPPLIES];
170*4882a593Smuzhiyun 	struct aic31xx_disable_nb disable_nb[AIC31XX_NUM_SUPPLIES];
171*4882a593Smuzhiyun 	struct snd_soc_jack *jack;
172*4882a593Smuzhiyun 	unsigned int sysclk;
173*4882a593Smuzhiyun 	u8 p_div;
174*4882a593Smuzhiyun 	int rate_div_line;
175*4882a593Smuzhiyun 	bool master_dapm_route_applied;
176*4882a593Smuzhiyun 	int irq;
177*4882a593Smuzhiyun 	u8 ocmv; /* output common-mode voltage */
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun struct aic31xx_rate_divs {
181*4882a593Smuzhiyun 	u32 mclk_p;
182*4882a593Smuzhiyun 	u32 rate;
183*4882a593Smuzhiyun 	u8 pll_j;
184*4882a593Smuzhiyun 	u16 pll_d;
185*4882a593Smuzhiyun 	u16 dosr;
186*4882a593Smuzhiyun 	u8 ndac;
187*4882a593Smuzhiyun 	u8 mdac;
188*4882a593Smuzhiyun 	u8 aosr;
189*4882a593Smuzhiyun 	u8 nadc;
190*4882a593Smuzhiyun 	u8 madc;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* ADC dividers can be disabled by configuring them to 0 */
194*4882a593Smuzhiyun static const struct aic31xx_rate_divs aic31xx_divs[] = {
195*4882a593Smuzhiyun 	/* mclk/p    rate  pll: j     d        dosr ndac mdac  aors nadc madc */
196*4882a593Smuzhiyun 	/* 8k rate */
197*4882a593Smuzhiyun 	{12000000,   8000,	8, 1920,	128,  48,  2,	128,  48,  2},
198*4882a593Smuzhiyun 	{12000000,   8000,	8, 1920,	128,  32,  3,	128,  32,  3},
199*4882a593Smuzhiyun 	{12500000,   8000,	7, 8643,	128,  48,  2,	128,  48,  2},
200*4882a593Smuzhiyun 	/* 11.025k rate */
201*4882a593Smuzhiyun 	{12000000,  11025,	7, 5264,	128,  32,  2,	128,  32,  2},
202*4882a593Smuzhiyun 	{12000000,  11025,	8, 4672,	128,  24,  3,	128,  24,  3},
203*4882a593Smuzhiyun 	{12500000,  11025,	7, 2253,	128,  32,  2,	128,  32,  2},
204*4882a593Smuzhiyun 	/* 16k rate */
205*4882a593Smuzhiyun 	{12000000,  16000,	8, 1920,	128,  24,  2,	128,  24,  2},
206*4882a593Smuzhiyun 	{12000000,  16000,	8, 1920,	128,  16,  3,	128,  16,  3},
207*4882a593Smuzhiyun 	{12500000,  16000,	7, 8643,	128,  24,  2,	128,  24,  2},
208*4882a593Smuzhiyun 	/* 22.05k rate */
209*4882a593Smuzhiyun 	{12000000,  22050,	7, 5264,	128,  16,  2,	128,  16,  2},
210*4882a593Smuzhiyun 	{12000000,  22050,	8, 4672,	128,  12,  3,	128,  12,  3},
211*4882a593Smuzhiyun 	{12500000,  22050,	7, 2253,	128,  16,  2,	128,  16,  2},
212*4882a593Smuzhiyun 	/* 32k rate */
213*4882a593Smuzhiyun 	{12000000,  32000,	8, 1920,	128,  12,  2,	128,  12,  2},
214*4882a593Smuzhiyun 	{12000000,  32000,	8, 1920,	128,   8,  3,	128,   8,  3},
215*4882a593Smuzhiyun 	{12500000,  32000,	7, 8643,	128,  12,  2,	128,  12,  2},
216*4882a593Smuzhiyun 	/* 44.1k rate */
217*4882a593Smuzhiyun 	{12000000,  44100,	7, 5264,	128,   8,  2,	128,   8,  2},
218*4882a593Smuzhiyun 	{12000000,  44100,	8, 4672,	128,   6,  3,	128,   6,  3},
219*4882a593Smuzhiyun 	{12500000,  44100,	7, 2253,	128,   8,  2,	128,   8,  2},
220*4882a593Smuzhiyun 	/* 48k rate */
221*4882a593Smuzhiyun 	{12000000,  48000,	8, 1920,	128,   8,  2,	128,   8,  2},
222*4882a593Smuzhiyun 	{12000000,  48000,	7, 6800,	 96,   5,  4,	 96,   5,  4},
223*4882a593Smuzhiyun 	{12500000,  48000,	7, 8643,	128,   8,  2,	128,   8,  2},
224*4882a593Smuzhiyun 	/* 88.2k rate */
225*4882a593Smuzhiyun 	{12000000,  88200,	7, 5264,	 64,   8,  2,	 64,   8,  2},
226*4882a593Smuzhiyun 	{12000000,  88200,	8, 4672,	 64,   6,  3,	 64,   6,  3},
227*4882a593Smuzhiyun 	{12500000,  88200,	7, 2253,	 64,   8,  2,	 64,   8,  2},
228*4882a593Smuzhiyun 	/* 96k rate */
229*4882a593Smuzhiyun 	{12000000,  96000,	8, 1920,	 64,   8,  2,	 64,   8,  2},
230*4882a593Smuzhiyun 	{12000000,  96000,	7, 6800,	 48,   5,  4,	 48,   5,  4},
231*4882a593Smuzhiyun 	{12500000,  96000,	7, 8643,	 64,   8,  2,	 64,   8,  2},
232*4882a593Smuzhiyun 	/* 176.4k rate */
233*4882a593Smuzhiyun 	{12000000, 176400,	7, 5264,	 32,   8,  2,	 32,   8,  2},
234*4882a593Smuzhiyun 	{12000000, 176400,	8, 4672,	 32,   6,  3,	 32,   6,  3},
235*4882a593Smuzhiyun 	{12500000, 176400,	7, 2253,	 32,   8,  2,	 32,   8,  2},
236*4882a593Smuzhiyun 	/* 192k rate */
237*4882a593Smuzhiyun 	{12000000, 192000,	8, 1920,	 32,   8,  2,	 32,   8,  2},
238*4882a593Smuzhiyun 	{12000000, 192000,	7, 6800,	 24,   5,  4,	 24,   5,  4},
239*4882a593Smuzhiyun 	{12500000, 192000,	7, 8643,	 32,   8,  2,	 32,   8,  2},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const char * const ldac_in_text[] = {
243*4882a593Smuzhiyun 	"Off", "Left Data", "Right Data", "Mono"
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static const char * const rdac_in_text[] = {
247*4882a593Smuzhiyun 	"Off", "Right Data", "Left Data", "Mono"
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(ldac_in_enum, AIC31XX_DACSETUP, 4, ldac_in_text);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rdac_in_enum, AIC31XX_DACSETUP, 2, rdac_in_text);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const char * const mic_select_text[] = {
255*4882a593Smuzhiyun 	"Off", "FFR 10 Ohm", "FFR 20 Ohm", "FFR 40 Ohm"
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic1lp_p_enum, AIC31XX_MICPGAPI, 6,
259*4882a593Smuzhiyun 	mic_select_text);
260*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic1rp_p_enum, AIC31XX_MICPGAPI, 4,
261*4882a593Smuzhiyun 	mic_select_text);
262*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic1lm_p_enum, AIC31XX_MICPGAPI, 2,
263*4882a593Smuzhiyun 	mic_select_text);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(mic1lm_m_enum, AIC31XX_MICPGAMI, 4,
266*4882a593Smuzhiyun 	mic_select_text);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static const char * const hp_poweron_time_text[] = {
269*4882a593Smuzhiyun 	"0us", "15.3us", "153us", "1.53ms", "15.3ms", "76.2ms",
270*4882a593Smuzhiyun 	"153ms", "304ms", "610ms", "1.22s", "3.04s", "6.1s" };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(hp_poweron_time_enum, AIC31XX_HPPOP, 3,
273*4882a593Smuzhiyun 	hp_poweron_time_text);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const char * const hp_rampup_step_text[] = {
276*4882a593Smuzhiyun 	"0ms", "0.98ms", "1.95ms", "3.9ms" };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(hp_rampup_step_enum, AIC31XX_HPPOP, 1,
279*4882a593Smuzhiyun 	hp_rampup_step_text);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const char * const vol_soft_step_mode_text[] = {
282*4882a593Smuzhiyun 	"fast", "slow", "disabled" };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(vol_soft_step_mode_enum, AIC31XX_DACSETUP, 0,
285*4882a593Smuzhiyun 	vol_soft_step_mode_text);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6350, 50, 0);
288*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_fgain_tlv, 0, 10, 0);
289*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_cgain_tlv, -2000, 50, 0);
290*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_pga_tlv, 0, 50, 0);
291*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(hp_drv_tlv, 0, 100, 0);
292*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(class_D_drv_tlv, 600, 600, 0);
293*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -6350, 50, 0);
294*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(sp_vol_tlv, -6350, 50, 0);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /*
297*4882a593Smuzhiyun  * controls to be exported to the user space
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun static const struct snd_kcontrol_new common31xx_snd_controls[] = {
300*4882a593Smuzhiyun 	SOC_DOUBLE_R_S_TLV("DAC Playback Volume", AIC31XX_LDACVOL,
301*4882a593Smuzhiyun 			   AIC31XX_RDACVOL, 0, -127, 48, 7, 0, dac_vol_tlv),
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	SOC_DOUBLE_R("HP Driver Playback Switch", AIC31XX_HPLGAIN,
304*4882a593Smuzhiyun 		     AIC31XX_HPRGAIN, 2, 1, 0),
305*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("HP Driver Playback Volume", AIC31XX_HPLGAIN,
306*4882a593Smuzhiyun 			 AIC31XX_HPRGAIN, 3, 0x09, 0, hp_drv_tlv),
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("HP Analog Playback Volume", AIC31XX_LANALOGHPL,
309*4882a593Smuzhiyun 			 AIC31XX_RANALOGHPR, 0, 0x7F, 1, hp_vol_tlv),
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* HP de-pop control: apply power not immediately but via ramp
312*4882a593Smuzhiyun 	 * function with these psarameters. Note that power up sequence
313*4882a593Smuzhiyun 	 * has to wait for this to complete; this is implemented by
314*4882a593Smuzhiyun 	 * polling HP driver status in aic31xx_dapm_power_event()
315*4882a593Smuzhiyun 	 */
316*4882a593Smuzhiyun 	SOC_ENUM("HP Output Driver Power-On time", hp_poweron_time_enum),
317*4882a593Smuzhiyun 	SOC_ENUM("HP Output Driver Ramp-up step", hp_rampup_step_enum),
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	SOC_ENUM("Volume Soft Stepping", vol_soft_step_mode_enum),
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_snd_controls[] = {
323*4882a593Smuzhiyun 	SOC_SINGLE_TLV("ADC Fine Capture Volume", AIC31XX_ADCFGA, 4, 4, 1,
324*4882a593Smuzhiyun 		       adc_fgain_tlv),
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	SOC_SINGLE("ADC Capture Switch", AIC31XX_ADCFGA, 7, 1, 1),
327*4882a593Smuzhiyun 	SOC_DOUBLE_R_S_TLV("ADC Capture Volume", AIC31XX_ADCVOL, AIC31XX_ADCVOL,
328*4882a593Smuzhiyun 			   0, -24, 40, 6, 0, adc_cgain_tlv),
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Mic PGA Capture Volume", AIC31XX_MICPGA, 0,
331*4882a593Smuzhiyun 		       119, 0, mic_pga_tlv),
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct snd_kcontrol_new aic311x_snd_controls[] = {
335*4882a593Smuzhiyun 	SOC_DOUBLE_R("Speaker Driver Playback Switch", AIC31XX_SPLGAIN,
336*4882a593Smuzhiyun 		     AIC31XX_SPRGAIN, 2, 1, 0),
337*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Driver Playback Volume", AIC31XX_SPLGAIN,
338*4882a593Smuzhiyun 			 AIC31XX_SPRGAIN, 3, 3, 0, class_D_drv_tlv),
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	SOC_DOUBLE_R_TLV("Speaker Analog Playback Volume", AIC31XX_LANALOGSPL,
341*4882a593Smuzhiyun 			 AIC31XX_RANALOGSPR, 0, 0x7F, 1, sp_vol_tlv),
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static const struct snd_kcontrol_new aic310x_snd_controls[] = {
345*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Driver Playback Switch", AIC31XX_SPLGAIN,
346*4882a593Smuzhiyun 		   2, 1, 0),
347*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Driver Playback Volume", AIC31XX_SPLGAIN,
348*4882a593Smuzhiyun 		       3, 3, 0, class_D_drv_tlv),
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Analog Playback Volume", AIC31XX_LANALOGSPL,
351*4882a593Smuzhiyun 		       0, 0x7F, 1, sp_vol_tlv),
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static const struct snd_kcontrol_new ldac_in_control =
355*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DAC Left Input", ldac_in_enum);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct snd_kcontrol_new rdac_in_control =
358*4882a593Smuzhiyun 	SOC_DAPM_ENUM("DAC Right Input", rdac_in_enum);
359*4882a593Smuzhiyun 
aic31xx_wait_bits(struct aic31xx_priv * aic31xx,unsigned int reg,unsigned int mask,unsigned int wbits,int sleep,int count)360*4882a593Smuzhiyun static int aic31xx_wait_bits(struct aic31xx_priv *aic31xx, unsigned int reg,
361*4882a593Smuzhiyun 			     unsigned int mask, unsigned int wbits, int sleep,
362*4882a593Smuzhiyun 			     int count)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	unsigned int bits;
365*4882a593Smuzhiyun 	int counter = count;
366*4882a593Smuzhiyun 	int ret = regmap_read(aic31xx->regmap, reg, &bits);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	while ((bits & mask) != wbits && counter && !ret) {
369*4882a593Smuzhiyun 		usleep_range(sleep, sleep * 2);
370*4882a593Smuzhiyun 		ret = regmap_read(aic31xx->regmap, reg, &bits);
371*4882a593Smuzhiyun 		counter--;
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 	if ((bits & mask) != wbits) {
374*4882a593Smuzhiyun 		dev_err(aic31xx->dev,
375*4882a593Smuzhiyun 			"%s: Failed! 0x%x was 0x%x expected 0x%x (%d, 0x%x, %d us)\n",
376*4882a593Smuzhiyun 			__func__, reg, bits, wbits, ret, mask,
377*4882a593Smuzhiyun 			(count - counter) * sleep);
378*4882a593Smuzhiyun 		ret = -1;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 	return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define WIDGET_BIT(reg, shift) (((shift) << 8) | (reg))
384*4882a593Smuzhiyun 
aic31xx_dapm_power_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)385*4882a593Smuzhiyun static int aic31xx_dapm_power_event(struct snd_soc_dapm_widget *w,
386*4882a593Smuzhiyun 				    struct snd_kcontrol *kcontrol, int event)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
389*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
390*4882a593Smuzhiyun 	unsigned int reg = AIC31XX_DACFLAG1;
391*4882a593Smuzhiyun 	unsigned int mask;
392*4882a593Smuzhiyun 	unsigned int timeout = 500 * USEC_PER_MSEC;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	switch (WIDGET_BIT(w->reg, w->shift)) {
395*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_DACSETUP, 7):
396*4882a593Smuzhiyun 		mask = AIC31XX_LDACPWRSTATUS_MASK;
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_DACSETUP, 6):
399*4882a593Smuzhiyun 		mask = AIC31XX_RDACPWRSTATUS_MASK;
400*4882a593Smuzhiyun 		break;
401*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_HPDRIVER, 7):
402*4882a593Smuzhiyun 		mask = AIC31XX_HPLDRVPWRSTATUS_MASK;
403*4882a593Smuzhiyun 		if (event == SND_SOC_DAPM_POST_PMU)
404*4882a593Smuzhiyun 			timeout = 7 * USEC_PER_SEC;
405*4882a593Smuzhiyun 		break;
406*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_HPDRIVER, 6):
407*4882a593Smuzhiyun 		mask = AIC31XX_HPRDRVPWRSTATUS_MASK;
408*4882a593Smuzhiyun 		if (event == SND_SOC_DAPM_POST_PMU)
409*4882a593Smuzhiyun 			timeout = 7 * USEC_PER_SEC;
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_SPKAMP, 7):
412*4882a593Smuzhiyun 		mask = AIC31XX_SPLDRVPWRSTATUS_MASK;
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_SPKAMP, 6):
415*4882a593Smuzhiyun 		mask = AIC31XX_SPRDRVPWRSTATUS_MASK;
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case WIDGET_BIT(AIC31XX_ADCSETUP, 7):
418*4882a593Smuzhiyun 		mask = AIC31XX_ADCPWRSTATUS_MASK;
419*4882a593Smuzhiyun 		reg = AIC31XX_ADCFLAG;
420*4882a593Smuzhiyun 		break;
421*4882a593Smuzhiyun 	default:
422*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown widget '%s' calling %s\n",
423*4882a593Smuzhiyun 			w->name, __func__);
424*4882a593Smuzhiyun 		return -EINVAL;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	switch (event) {
428*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
429*4882a593Smuzhiyun 		return aic31xx_wait_bits(aic31xx, reg, mask, mask,
430*4882a593Smuzhiyun 				5000, timeout / 5000);
431*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
432*4882a593Smuzhiyun 		return aic31xx_wait_bits(aic31xx, reg, mask, 0,
433*4882a593Smuzhiyun 				5000, timeout / 5000);
434*4882a593Smuzhiyun 	default:
435*4882a593Smuzhiyun 		dev_dbg(component->dev,
436*4882a593Smuzhiyun 			"Unhandled dapm widget event %d from %s\n",
437*4882a593Smuzhiyun 			event, w->name);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 	return 0;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_left_output_switches[] = {
443*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From Left DAC", AIC31XX_DACMIXERROUTE, 6, 1, 0),
444*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From MIC1LP", AIC31XX_DACMIXERROUTE, 5, 1, 0),
445*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From MIC1RP", AIC31XX_DACMIXERROUTE, 4, 1, 0),
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_right_output_switches[] = {
449*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From Right DAC", AIC31XX_DACMIXERROUTE, 2, 1, 0),
450*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From MIC1RP", AIC31XX_DACMIXERROUTE, 1, 1, 0),
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static const struct snd_kcontrol_new dac31xx_left_output_switches[] = {
454*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From Left DAC", AIC31XX_DACMIXERROUTE, 6, 1, 0),
455*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From AIN1", AIC31XX_DACMIXERROUTE, 5, 1, 0),
456*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From AIN2", AIC31XX_DACMIXERROUTE, 4, 1, 0),
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct snd_kcontrol_new dac31xx_right_output_switches[] = {
460*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From Right DAC", AIC31XX_DACMIXERROUTE, 2, 1, 0),
461*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("From AIN2", AIC31XX_DACMIXERROUTE, 1, 1, 0),
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const struct snd_kcontrol_new p_term_mic1lp =
465*4882a593Smuzhiyun 	SOC_DAPM_ENUM("MIC1LP P-Terminal", mic1lp_p_enum);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static const struct snd_kcontrol_new p_term_mic1rp =
468*4882a593Smuzhiyun 	SOC_DAPM_ENUM("MIC1RP P-Terminal", mic1rp_p_enum);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static const struct snd_kcontrol_new p_term_mic1lm =
471*4882a593Smuzhiyun 	SOC_DAPM_ENUM("MIC1LM P-Terminal", mic1lm_p_enum);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static const struct snd_kcontrol_new m_term_mic1lm =
474*4882a593Smuzhiyun 	SOC_DAPM_ENUM("MIC1LM M-Terminal", mic1lm_m_enum);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_dapm_hpl_switch =
477*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", AIC31XX_LANALOGHPL, 7, 1, 0);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_dapm_hpr_switch =
480*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", AIC31XX_RANALOGHPR, 7, 1, 0);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_dapm_spl_switch =
483*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", AIC31XX_LANALOGSPL, 7, 1, 0);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const struct snd_kcontrol_new aic31xx_dapm_spr_switch =
486*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", AIC31XX_RANALOGSPR, 7, 1, 0);
487*4882a593Smuzhiyun 
mic_bias_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)488*4882a593Smuzhiyun static int mic_bias_event(struct snd_soc_dapm_widget *w,
489*4882a593Smuzhiyun 			  struct snd_kcontrol *kcontrol, int event)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
492*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	switch (event) {
495*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
496*4882a593Smuzhiyun 		/* change mic bias voltage to user defined */
497*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_MICBIAS,
498*4882a593Smuzhiyun 				    AIC31XX_MICBIAS_MASK,
499*4882a593Smuzhiyun 				    aic31xx->micbias_vg <<
500*4882a593Smuzhiyun 				    AIC31XX_MICBIAS_SHIFT);
501*4882a593Smuzhiyun 		dev_dbg(component->dev, "%s: turned on\n", __func__);
502*4882a593Smuzhiyun 		break;
503*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
504*4882a593Smuzhiyun 		/* turn mic bias off */
505*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_MICBIAS,
506*4882a593Smuzhiyun 				    AIC31XX_MICBIAS_MASK, 0);
507*4882a593Smuzhiyun 		dev_dbg(component->dev, "%s: turned off\n", __func__);
508*4882a593Smuzhiyun 		break;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static const struct snd_soc_dapm_widget common31xx_dapm_widgets[] = {
514*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF IN", "Playback", 0, SND_SOC_NOPM, 0, 0),
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAC Left Input",
517*4882a593Smuzhiyun 			 SND_SOC_NOPM, 0, 0, &ldac_in_control),
518*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("DAC Right Input",
519*4882a593Smuzhiyun 			 SND_SOC_NOPM, 0, 0, &rdac_in_control),
520*4882a593Smuzhiyun 	/* DACs */
521*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("DAC Left", "Left Playback",
522*4882a593Smuzhiyun 			   AIC31XX_DACSETUP, 7, 0, aic31xx_dapm_power_event,
523*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("DAC Right", "Right Playback",
526*4882a593Smuzhiyun 			   AIC31XX_DACSETUP, 6, 0, aic31xx_dapm_power_event,
527*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* HP */
530*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("HP Left", SND_SOC_NOPM, 0, 0,
531*4882a593Smuzhiyun 			    &aic31xx_dapm_hpl_switch),
532*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("HP Right", SND_SOC_NOPM, 0, 0,
533*4882a593Smuzhiyun 			    &aic31xx_dapm_hpr_switch),
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* Output drivers */
536*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("HPL Driver", AIC31XX_HPDRIVER, 7, 0,
537*4882a593Smuzhiyun 			       NULL, 0, aic31xx_dapm_power_event,
538*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
539*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("HPR Driver", AIC31XX_HPDRIVER, 6, 0,
540*4882a593Smuzhiyun 			       NULL, 0, aic31xx_dapm_power_event,
541*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* Mic Bias */
544*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MICBIAS", SND_SOC_NOPM, 0, 0, mic_bias_event,
545*4882a593Smuzhiyun 			    SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* Keep BCLK/WCLK enabled even if DAC/ADC is powered down */
548*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Activate I2S clocks", AIC31XX_IFACE2, 2, 0,
549*4882a593Smuzhiyun 			    NULL, 0),
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Outputs */
552*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPL"),
553*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("HPR"),
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static const struct snd_soc_dapm_widget dac31xx_dapm_widgets[] = {
557*4882a593Smuzhiyun 	/* Inputs */
558*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN1"),
559*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AIN2"),
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Output Mixers */
562*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Left", SND_SOC_NOPM, 0, 0,
563*4882a593Smuzhiyun 			   dac31xx_left_output_switches,
564*4882a593Smuzhiyun 			   ARRAY_SIZE(dac31xx_left_output_switches)),
565*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Right", SND_SOC_NOPM, 0, 0,
566*4882a593Smuzhiyun 			   dac31xx_right_output_switches,
567*4882a593Smuzhiyun 			   ARRAY_SIZE(dac31xx_right_output_switches)),
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic31xx_dapm_widgets[] = {
571*4882a593Smuzhiyun 	/* Inputs */
572*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC1LP"),
573*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC1RP"),
574*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MIC1LM"),
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Input Selection to MIC_PGA */
577*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("MIC1LP P-Terminal", SND_SOC_NOPM, 0, 0,
578*4882a593Smuzhiyun 			 &p_term_mic1lp),
579*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("MIC1RP P-Terminal", SND_SOC_NOPM, 0, 0,
580*4882a593Smuzhiyun 			 &p_term_mic1rp),
581*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("MIC1LM P-Terminal", SND_SOC_NOPM, 0, 0,
582*4882a593Smuzhiyun 			 &p_term_mic1lm),
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* ADC */
585*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC_E("ADC", "Capture", AIC31XX_ADCSETUP, 7, 0,
586*4882a593Smuzhiyun 			   aic31xx_dapm_power_event, SND_SOC_DAPM_POST_PMU |
587*4882a593Smuzhiyun 			   SND_SOC_DAPM_POST_PMD),
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("MIC1LM M-Terminal", SND_SOC_NOPM, 0, 0,
590*4882a593Smuzhiyun 			 &m_term_mic1lm),
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* Enabling & Disabling MIC Gain Ctl */
593*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("MIC_GAIN_CTL", AIC31XX_MICPGA,
594*4882a593Smuzhiyun 			 7, 1, NULL, 0),
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Output Mixers */
597*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Left", SND_SOC_NOPM, 0, 0,
598*4882a593Smuzhiyun 			   aic31xx_left_output_switches,
599*4882a593Smuzhiyun 			   ARRAY_SIZE(aic31xx_left_output_switches)),
600*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Output Right", SND_SOC_NOPM, 0, 0,
601*4882a593Smuzhiyun 			   aic31xx_right_output_switches,
602*4882a593Smuzhiyun 			   ARRAY_SIZE(aic31xx_right_output_switches)),
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_OUT("AIF OUT", "Capture", 0, SND_SOC_NOPM, 0, 0),
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic311x_dapm_widgets[] = {
608*4882a593Smuzhiyun 	/* AIC3111 and AIC3110 have stereo class-D amplifier */
609*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("SPL ClassD", AIC31XX_SPKAMP, 7, 0, NULL, 0,
610*4882a593Smuzhiyun 			       aic31xx_dapm_power_event, SND_SOC_DAPM_POST_PMU |
611*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMD),
612*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("SPR ClassD", AIC31XX_SPKAMP, 6, 0, NULL, 0,
613*4882a593Smuzhiyun 			       aic31xx_dapm_power_event, SND_SOC_DAPM_POST_PMU |
614*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMD),
615*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Speaker Left", SND_SOC_NOPM, 0, 0,
616*4882a593Smuzhiyun 			    &aic31xx_dapm_spl_switch),
617*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Speaker Right", SND_SOC_NOPM, 0, 0,
618*4882a593Smuzhiyun 			    &aic31xx_dapm_spr_switch),
619*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPL"),
620*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPR"),
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun /* AIC3100 and AIC3120 have only mono class-D amplifier */
624*4882a593Smuzhiyun static const struct snd_soc_dapm_widget aic310x_dapm_widgets[] = {
625*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("SPK ClassD", AIC31XX_SPKAMP, 7, 0, NULL, 0,
626*4882a593Smuzhiyun 			       aic31xx_dapm_power_event, SND_SOC_DAPM_POST_PMU |
627*4882a593Smuzhiyun 			       SND_SOC_DAPM_POST_PMD),
628*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Speaker", SND_SOC_NOPM, 0, 0,
629*4882a593Smuzhiyun 			    &aic31xx_dapm_spl_switch),
630*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPK"),
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const struct snd_soc_dapm_route
634*4882a593Smuzhiyun common31xx_audio_map[] = {
635*4882a593Smuzhiyun 	/* DAC Input Routing */
636*4882a593Smuzhiyun 	{"DAC Left Input", "Left Data", "AIF IN"},
637*4882a593Smuzhiyun 	{"DAC Left Input", "Right Data", "AIF IN"},
638*4882a593Smuzhiyun 	{"DAC Left Input", "Mono", "AIF IN"},
639*4882a593Smuzhiyun 	{"DAC Right Input", "Left Data", "AIF IN"},
640*4882a593Smuzhiyun 	{"DAC Right Input", "Right Data", "AIF IN"},
641*4882a593Smuzhiyun 	{"DAC Right Input", "Mono", "AIF IN"},
642*4882a593Smuzhiyun 	{"DAC Left", NULL, "DAC Left Input"},
643*4882a593Smuzhiyun 	{"DAC Right", NULL, "DAC Right Input"},
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* HPL path */
646*4882a593Smuzhiyun 	{"HP Left", "Switch", "Output Left"},
647*4882a593Smuzhiyun 	{"HPL Driver", NULL, "HP Left"},
648*4882a593Smuzhiyun 	{"HPL", NULL, "HPL Driver"},
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* HPR path */
651*4882a593Smuzhiyun 	{"HP Right", "Switch", "Output Right"},
652*4882a593Smuzhiyun 	{"HPR Driver", NULL, "HP Right"},
653*4882a593Smuzhiyun 	{"HPR", NULL, "HPR Driver"},
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun static const struct snd_soc_dapm_route
657*4882a593Smuzhiyun dac31xx_audio_map[] = {
658*4882a593Smuzhiyun 	/* Left Output */
659*4882a593Smuzhiyun 	{"Output Left", "From Left DAC", "DAC Left"},
660*4882a593Smuzhiyun 	{"Output Left", "From AIN1", "AIN1"},
661*4882a593Smuzhiyun 	{"Output Left", "From AIN2", "AIN2"},
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* Right Output */
664*4882a593Smuzhiyun 	{"Output Right", "From Right DAC", "DAC Right"},
665*4882a593Smuzhiyun 	{"Output Right", "From AIN2", "AIN2"},
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun static const struct snd_soc_dapm_route
669*4882a593Smuzhiyun aic31xx_audio_map[] = {
670*4882a593Smuzhiyun 	/* Mic input */
671*4882a593Smuzhiyun 	{"MIC1LP P-Terminal", "FFR 10 Ohm", "MIC1LP"},
672*4882a593Smuzhiyun 	{"MIC1LP P-Terminal", "FFR 20 Ohm", "MIC1LP"},
673*4882a593Smuzhiyun 	{"MIC1LP P-Terminal", "FFR 40 Ohm", "MIC1LP"},
674*4882a593Smuzhiyun 	{"MIC1RP P-Terminal", "FFR 10 Ohm", "MIC1RP"},
675*4882a593Smuzhiyun 	{"MIC1RP P-Terminal", "FFR 20 Ohm", "MIC1RP"},
676*4882a593Smuzhiyun 	{"MIC1RP P-Terminal", "FFR 40 Ohm", "MIC1RP"},
677*4882a593Smuzhiyun 	{"MIC1LM P-Terminal", "FFR 10 Ohm", "MIC1LM"},
678*4882a593Smuzhiyun 	{"MIC1LM P-Terminal", "FFR 20 Ohm", "MIC1LM"},
679*4882a593Smuzhiyun 	{"MIC1LM P-Terminal", "FFR 40 Ohm", "MIC1LM"},
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	{"MIC1LM M-Terminal", "FFR 10 Ohm", "MIC1LM"},
682*4882a593Smuzhiyun 	{"MIC1LM M-Terminal", "FFR 20 Ohm", "MIC1LM"},
683*4882a593Smuzhiyun 	{"MIC1LM M-Terminal", "FFR 40 Ohm", "MIC1LM"},
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	{"MIC_GAIN_CTL", NULL, "MIC1LP P-Terminal"},
686*4882a593Smuzhiyun 	{"MIC_GAIN_CTL", NULL, "MIC1RP P-Terminal"},
687*4882a593Smuzhiyun 	{"MIC_GAIN_CTL", NULL, "MIC1LM P-Terminal"},
688*4882a593Smuzhiyun 	{"MIC_GAIN_CTL", NULL, "MIC1LM M-Terminal"},
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	{"ADC", NULL, "MIC_GAIN_CTL"},
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	{"AIF OUT", NULL, "ADC"},
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Left Output */
695*4882a593Smuzhiyun 	{"Output Left", "From Left DAC", "DAC Left"},
696*4882a593Smuzhiyun 	{"Output Left", "From MIC1LP", "MIC1LP"},
697*4882a593Smuzhiyun 	{"Output Left", "From MIC1RP", "MIC1RP"},
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* Right Output */
700*4882a593Smuzhiyun 	{"Output Right", "From Right DAC", "DAC Right"},
701*4882a593Smuzhiyun 	{"Output Right", "From MIC1RP", "MIC1RP"},
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static const struct snd_soc_dapm_route
705*4882a593Smuzhiyun aic311x_audio_map[] = {
706*4882a593Smuzhiyun 	/* SP L path */
707*4882a593Smuzhiyun 	{"Speaker Left", "Switch", "Output Left"},
708*4882a593Smuzhiyun 	{"SPL ClassD", NULL, "Speaker Left"},
709*4882a593Smuzhiyun 	{"SPL", NULL, "SPL ClassD"},
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* SP R path */
712*4882a593Smuzhiyun 	{"Speaker Right", "Switch", "Output Right"},
713*4882a593Smuzhiyun 	{"SPR ClassD", NULL, "Speaker Right"},
714*4882a593Smuzhiyun 	{"SPR", NULL, "SPR ClassD"},
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun static const struct snd_soc_dapm_route
718*4882a593Smuzhiyun aic310x_audio_map[] = {
719*4882a593Smuzhiyun 	/* SP L path */
720*4882a593Smuzhiyun 	{"Speaker", "Switch", "Output Left"},
721*4882a593Smuzhiyun 	{"SPK ClassD", NULL, "Speaker"},
722*4882a593Smuzhiyun 	{"SPK", NULL, "SPK ClassD"},
723*4882a593Smuzhiyun };
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun /*
726*4882a593Smuzhiyun  * Always connected DAPM routes for codec clock master modes.
727*4882a593Smuzhiyun  * If the codec is the master on the I2S bus, we need to power up components
728*4882a593Smuzhiyun  * to have valid DAC_CLK.
729*4882a593Smuzhiyun  *
730*4882a593Smuzhiyun  * In order to have the I2S clocks on the bus either the DACs/ADC need to be
731*4882a593Smuzhiyun  * enabled, or the P0/R29/D2 (Keep bclk/wclk in power down) need to be set.
732*4882a593Smuzhiyun  *
733*4882a593Smuzhiyun  * Otherwise the codec will not generate clocks on the bus.
734*4882a593Smuzhiyun  */
735*4882a593Smuzhiyun static const struct snd_soc_dapm_route
736*4882a593Smuzhiyun common31xx_cm_audio_map[] = {
737*4882a593Smuzhiyun 	{"HPL", NULL, "AIF IN"},
738*4882a593Smuzhiyun 	{"HPR", NULL, "AIF IN"},
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	{"AIF IN", NULL, "Activate I2S clocks"},
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun static const struct snd_soc_dapm_route
744*4882a593Smuzhiyun aic31xx_cm_audio_map[] = {
745*4882a593Smuzhiyun 	{"AIF OUT", NULL, "MIC1LP"},
746*4882a593Smuzhiyun 	{"AIF OUT", NULL, "MIC1RP"},
747*4882a593Smuzhiyun 	{"AIF OUT", NULL, "MIC1LM"},
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	{"AIF OUT", NULL, "Activate I2S clocks"},
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
aic31xx_add_controls(struct snd_soc_component * component)752*4882a593Smuzhiyun static int aic31xx_add_controls(struct snd_soc_component *component)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	int ret = 0;
755*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (!(aic31xx->codec_type & DAC31XX_BIT))
758*4882a593Smuzhiyun 		ret = snd_soc_add_component_controls(
759*4882a593Smuzhiyun 			component, aic31xx_snd_controls,
760*4882a593Smuzhiyun 			ARRAY_SIZE(aic31xx_snd_controls));
761*4882a593Smuzhiyun 	if (ret)
762*4882a593Smuzhiyun 		return ret;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (aic31xx->codec_type & AIC31XX_STEREO_CLASS_D_BIT)
765*4882a593Smuzhiyun 		ret = snd_soc_add_component_controls(
766*4882a593Smuzhiyun 			component, aic311x_snd_controls,
767*4882a593Smuzhiyun 			ARRAY_SIZE(aic311x_snd_controls));
768*4882a593Smuzhiyun 	else
769*4882a593Smuzhiyun 		ret = snd_soc_add_component_controls(
770*4882a593Smuzhiyun 			component, aic310x_snd_controls,
771*4882a593Smuzhiyun 			ARRAY_SIZE(aic310x_snd_controls));
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return ret;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
aic31xx_add_widgets(struct snd_soc_component * component)776*4882a593Smuzhiyun static int aic31xx_add_widgets(struct snd_soc_component *component)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
779*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
780*4882a593Smuzhiyun 	int ret = 0;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (aic31xx->codec_type & DAC31XX_BIT) {
783*4882a593Smuzhiyun 		ret = snd_soc_dapm_new_controls(
784*4882a593Smuzhiyun 			dapm, dac31xx_dapm_widgets,
785*4882a593Smuzhiyun 			ARRAY_SIZE(dac31xx_dapm_widgets));
786*4882a593Smuzhiyun 		if (ret)
787*4882a593Smuzhiyun 			return ret;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		ret = snd_soc_dapm_add_routes(dapm, dac31xx_audio_map,
790*4882a593Smuzhiyun 					      ARRAY_SIZE(dac31xx_audio_map));
791*4882a593Smuzhiyun 		if (ret)
792*4882a593Smuzhiyun 			return ret;
793*4882a593Smuzhiyun 	} else {
794*4882a593Smuzhiyun 		ret = snd_soc_dapm_new_controls(
795*4882a593Smuzhiyun 			dapm, aic31xx_dapm_widgets,
796*4882a593Smuzhiyun 			ARRAY_SIZE(aic31xx_dapm_widgets));
797*4882a593Smuzhiyun 		if (ret)
798*4882a593Smuzhiyun 			return ret;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		ret = snd_soc_dapm_add_routes(dapm, aic31xx_audio_map,
801*4882a593Smuzhiyun 					      ARRAY_SIZE(aic31xx_audio_map));
802*4882a593Smuzhiyun 		if (ret)
803*4882a593Smuzhiyun 			return ret;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	if (aic31xx->codec_type & AIC31XX_STEREO_CLASS_D_BIT) {
807*4882a593Smuzhiyun 		ret = snd_soc_dapm_new_controls(
808*4882a593Smuzhiyun 			dapm, aic311x_dapm_widgets,
809*4882a593Smuzhiyun 			ARRAY_SIZE(aic311x_dapm_widgets));
810*4882a593Smuzhiyun 		if (ret)
811*4882a593Smuzhiyun 			return ret;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 		ret = snd_soc_dapm_add_routes(dapm, aic311x_audio_map,
814*4882a593Smuzhiyun 					      ARRAY_SIZE(aic311x_audio_map));
815*4882a593Smuzhiyun 		if (ret)
816*4882a593Smuzhiyun 			return ret;
817*4882a593Smuzhiyun 	} else {
818*4882a593Smuzhiyun 		ret = snd_soc_dapm_new_controls(
819*4882a593Smuzhiyun 			dapm, aic310x_dapm_widgets,
820*4882a593Smuzhiyun 			ARRAY_SIZE(aic310x_dapm_widgets));
821*4882a593Smuzhiyun 		if (ret)
822*4882a593Smuzhiyun 			return ret;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		ret = snd_soc_dapm_add_routes(dapm, aic310x_audio_map,
825*4882a593Smuzhiyun 					      ARRAY_SIZE(aic310x_audio_map));
826*4882a593Smuzhiyun 		if (ret)
827*4882a593Smuzhiyun 			return ret;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
aic31xx_setup_pll(struct snd_soc_component * component,struct snd_pcm_hw_params * params)833*4882a593Smuzhiyun static int aic31xx_setup_pll(struct snd_soc_component *component,
834*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
837*4882a593Smuzhiyun 	int bclk_score = snd_soc_params_to_frame_size(params);
838*4882a593Smuzhiyun 	int mclk_p;
839*4882a593Smuzhiyun 	int bclk_n = 0;
840*4882a593Smuzhiyun 	int match = -1;
841*4882a593Smuzhiyun 	int i;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (!aic31xx->sysclk || !aic31xx->p_div) {
844*4882a593Smuzhiyun 		dev_err(component->dev, "Master clock not supplied\n");
845*4882a593Smuzhiyun 		return -EINVAL;
846*4882a593Smuzhiyun 	}
847*4882a593Smuzhiyun 	mclk_p = aic31xx->sysclk / aic31xx->p_div;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* Use PLL as CODEC_CLKIN and DAC_CLK as BDIV_CLKIN */
850*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_CLKMUX,
851*4882a593Smuzhiyun 			    AIC31XX_CODEC_CLKIN_MASK, AIC31XX_CODEC_CLKIN_PLL);
852*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_IFACE2,
853*4882a593Smuzhiyun 			    AIC31XX_BDIVCLK_MASK, AIC31XX_DAC2BCLK);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aic31xx_divs); i++) {
856*4882a593Smuzhiyun 		if (aic31xx_divs[i].rate == params_rate(params) &&
857*4882a593Smuzhiyun 		    aic31xx_divs[i].mclk_p == mclk_p) {
858*4882a593Smuzhiyun 			int s =	(aic31xx_divs[i].dosr * aic31xx_divs[i].mdac) %
859*4882a593Smuzhiyun 				snd_soc_params_to_frame_size(params);
860*4882a593Smuzhiyun 			int bn = (aic31xx_divs[i].dosr * aic31xx_divs[i].mdac) /
861*4882a593Smuzhiyun 				snd_soc_params_to_frame_size(params);
862*4882a593Smuzhiyun 			if (s < bclk_score && bn > 0) {
863*4882a593Smuzhiyun 				match = i;
864*4882a593Smuzhiyun 				bclk_n = bn;
865*4882a593Smuzhiyun 				bclk_score = s;
866*4882a593Smuzhiyun 			}
867*4882a593Smuzhiyun 		}
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	if (match == -1) {
871*4882a593Smuzhiyun 		dev_err(component->dev,
872*4882a593Smuzhiyun 			"%s: Sample rate (%u) and format not supported\n",
873*4882a593Smuzhiyun 			__func__, params_rate(params));
874*4882a593Smuzhiyun 		/* See bellow for details how fix this. */
875*4882a593Smuzhiyun 		return -EINVAL;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	if (bclk_score != 0) {
878*4882a593Smuzhiyun 		dev_warn(component->dev, "Can not produce exact bitclock");
879*4882a593Smuzhiyun 		/* This is fine if using dsp format, but if using i2s
880*4882a593Smuzhiyun 		   there may be trouble. To fix the issue edit the
881*4882a593Smuzhiyun 		   aic31xx_divs table for your mclk and sample
882*4882a593Smuzhiyun 		   rate. Details can be found from:
883*4882a593Smuzhiyun 		   https://www.ti.com/lit/ds/symlink/tlv320aic3100.pdf
884*4882a593Smuzhiyun 		   Section: 5.6 CLOCK Generation and PLL
885*4882a593Smuzhiyun 		*/
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 	i = match;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* PLL configuration */
890*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_PLLPR, AIC31XX_PLL_MASK,
891*4882a593Smuzhiyun 			    (aic31xx->p_div << 4) | 0x01);
892*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_PLLJ, aic31xx_divs[i].pll_j);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_PLLDMSB,
895*4882a593Smuzhiyun 		      aic31xx_divs[i].pll_d >> 8);
896*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_PLLDLSB,
897*4882a593Smuzhiyun 		      aic31xx_divs[i].pll_d & 0xff);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* DAC dividers configuration */
900*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_NDAC, AIC31XX_PLL_MASK,
901*4882a593Smuzhiyun 			    aic31xx_divs[i].ndac);
902*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_MDAC, AIC31XX_PLL_MASK,
903*4882a593Smuzhiyun 			    aic31xx_divs[i].mdac);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_DOSRMSB, aic31xx_divs[i].dosr >> 8);
906*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_DOSRLSB, aic31xx_divs[i].dosr & 0xff);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* ADC dividers configuration. Write reset value 1 if not used. */
909*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_NADC, AIC31XX_PLL_MASK,
910*4882a593Smuzhiyun 			    aic31xx_divs[i].nadc ? aic31xx_divs[i].nadc : 1);
911*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_MADC, AIC31XX_PLL_MASK,
912*4882a593Smuzhiyun 			    aic31xx_divs[i].madc ? aic31xx_divs[i].madc : 1);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	snd_soc_component_write(component, AIC31XX_AOSR, aic31xx_divs[i].aosr);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Bit clock divider configuration. */
917*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_BCLKN,
918*4882a593Smuzhiyun 			    AIC31XX_PLL_MASK, bclk_n);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	aic31xx->rate_div_line = i;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	dev_dbg(component->dev,
923*4882a593Smuzhiyun 		"pll %d.%04d/%d dosr %d n %d m %d aosr %d n %d m %d bclk_n %d\n",
924*4882a593Smuzhiyun 		aic31xx_divs[i].pll_j,
925*4882a593Smuzhiyun 		aic31xx_divs[i].pll_d,
926*4882a593Smuzhiyun 		aic31xx->p_div,
927*4882a593Smuzhiyun 		aic31xx_divs[i].dosr,
928*4882a593Smuzhiyun 		aic31xx_divs[i].ndac,
929*4882a593Smuzhiyun 		aic31xx_divs[i].mdac,
930*4882a593Smuzhiyun 		aic31xx_divs[i].aosr,
931*4882a593Smuzhiyun 		aic31xx_divs[i].nadc,
932*4882a593Smuzhiyun 		aic31xx_divs[i].madc,
933*4882a593Smuzhiyun 		bclk_n
934*4882a593Smuzhiyun 	);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
aic31xx_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)939*4882a593Smuzhiyun static int aic31xx_hw_params(struct snd_pcm_substream *substream,
940*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
941*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
944*4882a593Smuzhiyun 	u8 data = 0;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	dev_dbg(component->dev, "## %s: width %d rate %d\n",
947*4882a593Smuzhiyun 		__func__, params_width(params),
948*4882a593Smuzhiyun 		params_rate(params));
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	switch (params_width(params)) {
951*4882a593Smuzhiyun 	case 16:
952*4882a593Smuzhiyun 		break;
953*4882a593Smuzhiyun 	case 20:
954*4882a593Smuzhiyun 		data = (AIC31XX_WORD_LEN_20BITS <<
955*4882a593Smuzhiyun 			AIC31XX_IFACE1_DATALEN_SHIFT);
956*4882a593Smuzhiyun 		break;
957*4882a593Smuzhiyun 	case 24:
958*4882a593Smuzhiyun 		data = (AIC31XX_WORD_LEN_24BITS <<
959*4882a593Smuzhiyun 			AIC31XX_IFACE1_DATALEN_SHIFT);
960*4882a593Smuzhiyun 		break;
961*4882a593Smuzhiyun 	case 32:
962*4882a593Smuzhiyun 		data = (AIC31XX_WORD_LEN_32BITS <<
963*4882a593Smuzhiyun 			AIC31XX_IFACE1_DATALEN_SHIFT);
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	default:
966*4882a593Smuzhiyun 		dev_err(component->dev, "%s: Unsupported width %d\n",
967*4882a593Smuzhiyun 			__func__, params_width(params));
968*4882a593Smuzhiyun 		return -EINVAL;
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_IFACE1,
972*4882a593Smuzhiyun 			    AIC31XX_IFACE1_DATALEN_MASK,
973*4882a593Smuzhiyun 			    data);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	return aic31xx_setup_pll(component, params);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun 
aic31xx_dac_mute(struct snd_soc_dai * codec_dai,int mute,int direction)978*4882a593Smuzhiyun static int aic31xx_dac_mute(struct snd_soc_dai *codec_dai, int mute,
979*4882a593Smuzhiyun 			    int direction)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (mute) {
984*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_DACMUTE,
985*4882a593Smuzhiyun 				    AIC31XX_DACMUTE_MASK,
986*4882a593Smuzhiyun 				    AIC31XX_DACMUTE_MASK);
987*4882a593Smuzhiyun 	} else {
988*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_DACMUTE,
989*4882a593Smuzhiyun 				    AIC31XX_DACMUTE_MASK, 0x0);
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	return 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
aic31xx_clock_master_routes(struct snd_soc_component * component,unsigned int fmt)995*4882a593Smuzhiyun static int aic31xx_clock_master_routes(struct snd_soc_component *component,
996*4882a593Smuzhiyun 				       unsigned int fmt)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
999*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1000*4882a593Smuzhiyun 	int ret;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	fmt &= SND_SOC_DAIFMT_MASTER_MASK;
1003*4882a593Smuzhiyun 	if (fmt == SND_SOC_DAIFMT_CBS_CFS &&
1004*4882a593Smuzhiyun 	    aic31xx->master_dapm_route_applied) {
1005*4882a593Smuzhiyun 		/*
1006*4882a593Smuzhiyun 		 * Remove the DAPM route(s) for codec clock master modes,
1007*4882a593Smuzhiyun 		 * if applied
1008*4882a593Smuzhiyun 		 */
1009*4882a593Smuzhiyun 		ret = snd_soc_dapm_del_routes(dapm, common31xx_cm_audio_map,
1010*4882a593Smuzhiyun 					ARRAY_SIZE(common31xx_cm_audio_map));
1011*4882a593Smuzhiyun 		if (!ret && !(aic31xx->codec_type & DAC31XX_BIT))
1012*4882a593Smuzhiyun 			ret = snd_soc_dapm_del_routes(dapm,
1013*4882a593Smuzhiyun 					aic31xx_cm_audio_map,
1014*4882a593Smuzhiyun 					ARRAY_SIZE(aic31xx_cm_audio_map));
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		if (ret)
1017*4882a593Smuzhiyun 			return ret;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		aic31xx->master_dapm_route_applied = false;
1020*4882a593Smuzhiyun 	} else if (fmt != SND_SOC_DAIFMT_CBS_CFS &&
1021*4882a593Smuzhiyun 		   !aic31xx->master_dapm_route_applied) {
1022*4882a593Smuzhiyun 		/*
1023*4882a593Smuzhiyun 		 * Add the needed DAPM route(s) for codec clock master modes,
1024*4882a593Smuzhiyun 		 * if it is not done already
1025*4882a593Smuzhiyun 		 */
1026*4882a593Smuzhiyun 		ret = snd_soc_dapm_add_routes(dapm, common31xx_cm_audio_map,
1027*4882a593Smuzhiyun 					ARRAY_SIZE(common31xx_cm_audio_map));
1028*4882a593Smuzhiyun 		if (!ret && !(aic31xx->codec_type & DAC31XX_BIT))
1029*4882a593Smuzhiyun 			ret = snd_soc_dapm_add_routes(dapm,
1030*4882a593Smuzhiyun 					aic31xx_cm_audio_map,
1031*4882a593Smuzhiyun 					ARRAY_SIZE(aic31xx_cm_audio_map));
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		if (ret)
1034*4882a593Smuzhiyun 			return ret;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 		aic31xx->master_dapm_route_applied = true;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return 0;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
aic31xx_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)1042*4882a593Smuzhiyun static int aic31xx_set_dai_fmt(struct snd_soc_dai *codec_dai,
1043*4882a593Smuzhiyun 			       unsigned int fmt)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1046*4882a593Smuzhiyun 	u8 iface_reg1 = 0;
1047*4882a593Smuzhiyun 	u8 iface_reg2 = 0;
1048*4882a593Smuzhiyun 	u8 dsp_a_val = 0;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	dev_dbg(component->dev, "## %s: fmt = 0x%x\n", __func__, fmt);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	/* set master/slave audio interface */
1053*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1054*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1055*4882a593Smuzhiyun 		iface_reg1 |= AIC31XX_BCLK_MASTER | AIC31XX_WCLK_MASTER;
1056*4882a593Smuzhiyun 		break;
1057*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
1058*4882a593Smuzhiyun 		iface_reg1 |= AIC31XX_WCLK_MASTER;
1059*4882a593Smuzhiyun 		break;
1060*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
1061*4882a593Smuzhiyun 		iface_reg1 |= AIC31XX_BCLK_MASTER;
1062*4882a593Smuzhiyun 		break;
1063*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1064*4882a593Smuzhiyun 		break;
1065*4882a593Smuzhiyun 	default:
1066*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid DAI master/slave interface\n");
1067*4882a593Smuzhiyun 		return -EINVAL;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	/* signal polarity */
1071*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1072*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1073*4882a593Smuzhiyun 		break;
1074*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1075*4882a593Smuzhiyun 		iface_reg2 |= AIC31XX_BCLKINV_MASK;
1076*4882a593Smuzhiyun 		break;
1077*4882a593Smuzhiyun 	default:
1078*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid DAI clock signal polarity\n");
1079*4882a593Smuzhiyun 		return -EINVAL;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	/* interface format */
1083*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1084*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1085*4882a593Smuzhiyun 		break;
1086*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1087*4882a593Smuzhiyun 		dsp_a_val = 0x1;
1088*4882a593Smuzhiyun 		fallthrough;
1089*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1090*4882a593Smuzhiyun 		/*
1091*4882a593Smuzhiyun 		 * NOTE: This CODEC samples on the falling edge of BCLK in
1092*4882a593Smuzhiyun 		 * DSP mode, this is inverted compared to what most DAIs
1093*4882a593Smuzhiyun 		 * expect, so we invert for this mode
1094*4882a593Smuzhiyun 		 */
1095*4882a593Smuzhiyun 		iface_reg2 ^= AIC31XX_BCLKINV_MASK;
1096*4882a593Smuzhiyun 		iface_reg1 |= (AIC31XX_DSP_MODE <<
1097*4882a593Smuzhiyun 			       AIC31XX_IFACE1_DATATYPE_SHIFT);
1098*4882a593Smuzhiyun 		break;
1099*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
1100*4882a593Smuzhiyun 		iface_reg1 |= (AIC31XX_RIGHT_JUSTIFIED_MODE <<
1101*4882a593Smuzhiyun 			       AIC31XX_IFACE1_DATATYPE_SHIFT);
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1104*4882a593Smuzhiyun 		iface_reg1 |= (AIC31XX_LEFT_JUSTIFIED_MODE <<
1105*4882a593Smuzhiyun 			       AIC31XX_IFACE1_DATATYPE_SHIFT);
1106*4882a593Smuzhiyun 		break;
1107*4882a593Smuzhiyun 	default:
1108*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid DAI interface format\n");
1109*4882a593Smuzhiyun 		return -EINVAL;
1110*4882a593Smuzhiyun 	}
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_IFACE1,
1113*4882a593Smuzhiyun 			    AIC31XX_IFACE1_DATATYPE_MASK |
1114*4882a593Smuzhiyun 			    AIC31XX_IFACE1_MASTER_MASK,
1115*4882a593Smuzhiyun 			    iface_reg1);
1116*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_DATA_OFFSET,
1117*4882a593Smuzhiyun 			    AIC31XX_DATA_OFFSET_MASK,
1118*4882a593Smuzhiyun 			    dsp_a_val);
1119*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_IFACE2,
1120*4882a593Smuzhiyun 			    AIC31XX_BCLKINV_MASK,
1121*4882a593Smuzhiyun 			    iface_reg2);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return aic31xx_clock_master_routes(component, fmt);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
aic31xx_set_dai_sysclk(struct snd_soc_dai * codec_dai,int clk_id,unsigned int freq,int dir)1126*4882a593Smuzhiyun static int aic31xx_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1127*4882a593Smuzhiyun 				  int clk_id, unsigned int freq, int dir)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
1130*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1131*4882a593Smuzhiyun 	int i;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	dev_dbg(component->dev, "## %s: clk_id = %d, freq = %d, dir = %d\n",
1134*4882a593Smuzhiyun 		__func__, clk_id, freq, dir);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	for (i = 1; i < 8; i++)
1137*4882a593Smuzhiyun 		if (freq / i <= 20000000)
1138*4882a593Smuzhiyun 			break;
1139*4882a593Smuzhiyun 	if (freq/i > 20000000) {
1140*4882a593Smuzhiyun 		dev_err(aic31xx->dev, "%s: Too high mclk frequency %u\n",
1141*4882a593Smuzhiyun 			__func__, freq);
1142*4882a593Smuzhiyun 		return -EINVAL;
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun 	aic31xx->p_div = i;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aic31xx_divs); i++)
1147*4882a593Smuzhiyun 		if (aic31xx_divs[i].mclk_p == freq / aic31xx->p_div)
1148*4882a593Smuzhiyun 			break;
1149*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(aic31xx_divs)) {
1150*4882a593Smuzhiyun 		dev_err(aic31xx->dev, "%s: Unsupported frequency %d\n",
1151*4882a593Smuzhiyun 			__func__, freq);
1152*4882a593Smuzhiyun 		return -EINVAL;
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/* set clock on MCLK, BCLK, or GPIO1 as PLL input */
1156*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_CLKMUX, AIC31XX_PLL_CLKIN_MASK,
1157*4882a593Smuzhiyun 			    clk_id << AIC31XX_PLL_CLKIN_SHIFT);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	aic31xx->sysclk = freq;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
aic31xx_regulator_event(struct notifier_block * nb,unsigned long event,void * data)1164*4882a593Smuzhiyun static int aic31xx_regulator_event(struct notifier_block *nb,
1165*4882a593Smuzhiyun 				   unsigned long event, void *data)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct aic31xx_disable_nb *disable_nb =
1168*4882a593Smuzhiyun 		container_of(nb, struct aic31xx_disable_nb, nb);
1169*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = disable_nb->aic31xx;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (event & REGULATOR_EVENT_DISABLE) {
1172*4882a593Smuzhiyun 		/*
1173*4882a593Smuzhiyun 		 * Put codec to reset and as at least one of the
1174*4882a593Smuzhiyun 		 * supplies was disabled.
1175*4882a593Smuzhiyun 		 */
1176*4882a593Smuzhiyun 		if (aic31xx->gpio_reset)
1177*4882a593Smuzhiyun 			gpiod_set_value(aic31xx->gpio_reset, 1);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 		regcache_mark_dirty(aic31xx->regmap);
1180*4882a593Smuzhiyun 		dev_dbg(aic31xx->dev, "## %s: DISABLE received\n", __func__);
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
aic31xx_reset(struct aic31xx_priv * aic31xx)1186*4882a593Smuzhiyun static int aic31xx_reset(struct aic31xx_priv *aic31xx)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	int ret = 0;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (aic31xx->gpio_reset) {
1191*4882a593Smuzhiyun 		gpiod_set_value(aic31xx->gpio_reset, 1);
1192*4882a593Smuzhiyun 		ndelay(10); /* At least 10ns */
1193*4882a593Smuzhiyun 		gpiod_set_value(aic31xx->gpio_reset, 0);
1194*4882a593Smuzhiyun 	} else {
1195*4882a593Smuzhiyun 		ret = regmap_write(aic31xx->regmap, AIC31XX_RESET, 1);
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 	mdelay(1); /* At least 1ms */
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	return ret;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
aic31xx_clk_on(struct snd_soc_component * component)1202*4882a593Smuzhiyun static void aic31xx_clk_on(struct snd_soc_component *component)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1205*4882a593Smuzhiyun 	u8 mask = AIC31XX_PM_MASK;
1206*4882a593Smuzhiyun 	u8 on = AIC31XX_PM_MASK;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	dev_dbg(component->dev, "codec clock -> on (rate %d)\n",
1209*4882a593Smuzhiyun 		aic31xx_divs[aic31xx->rate_div_line].rate);
1210*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_PLLPR, mask, on);
1211*4882a593Smuzhiyun 	mdelay(10);
1212*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_NDAC, mask, on);
1213*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_MDAC, mask, on);
1214*4882a593Smuzhiyun 	if (aic31xx_divs[aic31xx->rate_div_line].nadc)
1215*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_NADC, mask, on);
1216*4882a593Smuzhiyun 	if (aic31xx_divs[aic31xx->rate_div_line].madc)
1217*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, AIC31XX_MADC, mask, on);
1218*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_BCLKN, mask, on);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
aic31xx_clk_off(struct snd_soc_component * component)1221*4882a593Smuzhiyun static void aic31xx_clk_off(struct snd_soc_component *component)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	u8 mask = AIC31XX_PM_MASK;
1224*4882a593Smuzhiyun 	u8 off = 0;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	dev_dbg(component->dev, "codec clock -> off\n");
1227*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_BCLKN, mask, off);
1228*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_MADC, mask, off);
1229*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_NADC, mask, off);
1230*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_MDAC, mask, off);
1231*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_NDAC, mask, off);
1232*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_PLLPR, mask, off);
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
aic31xx_power_on(struct snd_soc_component * component)1235*4882a593Smuzhiyun static int aic31xx_power_on(struct snd_soc_component *component)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1238*4882a593Smuzhiyun 	int ret;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(aic31xx->supplies),
1241*4882a593Smuzhiyun 				    aic31xx->supplies);
1242*4882a593Smuzhiyun 	if (ret)
1243*4882a593Smuzhiyun 		return ret;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	regcache_cache_only(aic31xx->regmap, false);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/* Reset device registers for a consistent power-on like state */
1248*4882a593Smuzhiyun 	ret = aic31xx_reset(aic31xx);
1249*4882a593Smuzhiyun 	if (ret < 0)
1250*4882a593Smuzhiyun 		dev_err(aic31xx->dev, "Could not reset device: %d\n", ret);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	ret = regcache_sync(aic31xx->regmap);
1253*4882a593Smuzhiyun 	if (ret) {
1254*4882a593Smuzhiyun 		dev_err(component->dev,
1255*4882a593Smuzhiyun 			"Failed to restore cache: %d\n", ret);
1256*4882a593Smuzhiyun 		regcache_cache_only(aic31xx->regmap, true);
1257*4882a593Smuzhiyun 		regulator_bulk_disable(ARRAY_SIZE(aic31xx->supplies),
1258*4882a593Smuzhiyun 				       aic31xx->supplies);
1259*4882a593Smuzhiyun 		return ret;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	/*
1263*4882a593Smuzhiyun 	 * The jack detection configuration is in the same register
1264*4882a593Smuzhiyun 	 * that is used to report jack detect status so is volatile
1265*4882a593Smuzhiyun 	 * and not covered by the cache sync, restore it separately.
1266*4882a593Smuzhiyun 	 */
1267*4882a593Smuzhiyun 	aic31xx_set_jack(component, aic31xx->jack, NULL);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	return 0;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
aic31xx_power_off(struct snd_soc_component * component)1272*4882a593Smuzhiyun static void aic31xx_power_off(struct snd_soc_component *component)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	regcache_cache_only(aic31xx->regmap, true);
1277*4882a593Smuzhiyun 	regulator_bulk_disable(ARRAY_SIZE(aic31xx->supplies),
1278*4882a593Smuzhiyun 			       aic31xx->supplies);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
aic31xx_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1281*4882a593Smuzhiyun static int aic31xx_set_bias_level(struct snd_soc_component *component,
1282*4882a593Smuzhiyun 				  enum snd_soc_bias_level level)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	dev_dbg(component->dev, "## %s: %d -> %d\n", __func__,
1285*4882a593Smuzhiyun 		snd_soc_component_get_bias_level(component), level);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	switch (level) {
1288*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
1289*4882a593Smuzhiyun 		break;
1290*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
1291*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY)
1292*4882a593Smuzhiyun 			aic31xx_clk_on(component);
1293*4882a593Smuzhiyun 		break;
1294*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
1295*4882a593Smuzhiyun 		switch (snd_soc_component_get_bias_level(component)) {
1296*4882a593Smuzhiyun 		case SND_SOC_BIAS_OFF:
1297*4882a593Smuzhiyun 			aic31xx_power_on(component);
1298*4882a593Smuzhiyun 			break;
1299*4882a593Smuzhiyun 		case SND_SOC_BIAS_PREPARE:
1300*4882a593Smuzhiyun 			aic31xx_clk_off(component);
1301*4882a593Smuzhiyun 			break;
1302*4882a593Smuzhiyun 		default:
1303*4882a593Smuzhiyun 			BUG();
1304*4882a593Smuzhiyun 		}
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
1307*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_STANDBY)
1308*4882a593Smuzhiyun 			aic31xx_power_off(component);
1309*4882a593Smuzhiyun 		break;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	return 0;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
aic31xx_set_jack(struct snd_soc_component * component,struct snd_soc_jack * jack,void * data)1315*4882a593Smuzhiyun static int aic31xx_set_jack(struct snd_soc_component *component,
1316*4882a593Smuzhiyun 			    struct snd_soc_jack *jack, void *data)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	aic31xx->jack = jack;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/* Enable/Disable jack detection */
1323*4882a593Smuzhiyun 	regmap_write(aic31xx->regmap, AIC31XX_HSDETECT,
1324*4882a593Smuzhiyun 		     jack ? AIC31XX_HSD_ENABLE : 0);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	return 0;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
aic31xx_codec_probe(struct snd_soc_component * component)1329*4882a593Smuzhiyun static int aic31xx_codec_probe(struct snd_soc_component *component)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = snd_soc_component_get_drvdata(component);
1332*4882a593Smuzhiyun 	int i, ret;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	dev_dbg(aic31xx->dev, "## %s\n", __func__);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	aic31xx->component = component;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aic31xx->supplies); i++) {
1339*4882a593Smuzhiyun 		aic31xx->disable_nb[i].nb.notifier_call =
1340*4882a593Smuzhiyun 			aic31xx_regulator_event;
1341*4882a593Smuzhiyun 		aic31xx->disable_nb[i].aic31xx = aic31xx;
1342*4882a593Smuzhiyun 		ret = devm_regulator_register_notifier(
1343*4882a593Smuzhiyun 						aic31xx->supplies[i].consumer,
1344*4882a593Smuzhiyun 						&aic31xx->disable_nb[i].nb);
1345*4882a593Smuzhiyun 		if (ret) {
1346*4882a593Smuzhiyun 			dev_err(component->dev,
1347*4882a593Smuzhiyun 				"Failed to request regulator notifier: %d\n",
1348*4882a593Smuzhiyun 				ret);
1349*4882a593Smuzhiyun 			return ret;
1350*4882a593Smuzhiyun 		}
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	regcache_cache_only(aic31xx->regmap, true);
1354*4882a593Smuzhiyun 	regcache_mark_dirty(aic31xx->regmap);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	ret = aic31xx_add_controls(component);
1357*4882a593Smuzhiyun 	if (ret)
1358*4882a593Smuzhiyun 		return ret;
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	ret = aic31xx_add_widgets(component);
1361*4882a593Smuzhiyun 	if (ret)
1362*4882a593Smuzhiyun 		return ret;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	/* set output common-mode voltage */
1365*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIC31XX_HPDRIVER,
1366*4882a593Smuzhiyun 				      AIC31XX_HPD_OCMV_MASK,
1367*4882a593Smuzhiyun 				      aic31xx->ocmv << AIC31XX_HPD_OCMV_SHIFT);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	return 0;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_driver_aic31xx = {
1373*4882a593Smuzhiyun 	.probe			= aic31xx_codec_probe,
1374*4882a593Smuzhiyun 	.set_jack		= aic31xx_set_jack,
1375*4882a593Smuzhiyun 	.set_bias_level		= aic31xx_set_bias_level,
1376*4882a593Smuzhiyun 	.controls		= common31xx_snd_controls,
1377*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(common31xx_snd_controls),
1378*4882a593Smuzhiyun 	.dapm_widgets		= common31xx_dapm_widgets,
1379*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(common31xx_dapm_widgets),
1380*4882a593Smuzhiyun 	.dapm_routes		= common31xx_audio_map,
1381*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(common31xx_audio_map),
1382*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
1383*4882a593Smuzhiyun 	.idle_bias_on		= 1,
1384*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1385*4882a593Smuzhiyun 	.endianness		= 1,
1386*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1387*4882a593Smuzhiyun };
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun static const struct snd_soc_dai_ops aic31xx_dai_ops = {
1390*4882a593Smuzhiyun 	.hw_params	= aic31xx_hw_params,
1391*4882a593Smuzhiyun 	.set_sysclk	= aic31xx_set_dai_sysclk,
1392*4882a593Smuzhiyun 	.set_fmt	= aic31xx_set_dai_fmt,
1393*4882a593Smuzhiyun 	.mute_stream	= aic31xx_dac_mute,
1394*4882a593Smuzhiyun 	.no_capture_mute = 1,
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun static struct snd_soc_dai_driver dac31xx_dai_driver[] = {
1398*4882a593Smuzhiyun 	{
1399*4882a593Smuzhiyun 		.name = "tlv320dac31xx-hifi",
1400*4882a593Smuzhiyun 		.playback = {
1401*4882a593Smuzhiyun 			.stream_name	 = "Playback",
1402*4882a593Smuzhiyun 			.channels_min	 = 2,
1403*4882a593Smuzhiyun 			.channels_max	 = 2,
1404*4882a593Smuzhiyun 			.rates		 = AIC31XX_RATES,
1405*4882a593Smuzhiyun 			.formats	 = AIC31XX_FORMATS,
1406*4882a593Smuzhiyun 		},
1407*4882a593Smuzhiyun 		.ops = &aic31xx_dai_ops,
1408*4882a593Smuzhiyun 		.symmetric_rates = 1,
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun };
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun static struct snd_soc_dai_driver aic31xx_dai_driver[] = {
1413*4882a593Smuzhiyun 	{
1414*4882a593Smuzhiyun 		.name = "tlv320aic31xx-hifi",
1415*4882a593Smuzhiyun 		.playback = {
1416*4882a593Smuzhiyun 			.stream_name	 = "Playback",
1417*4882a593Smuzhiyun 			.channels_min	 = 2,
1418*4882a593Smuzhiyun 			.channels_max	 = 2,
1419*4882a593Smuzhiyun 			.rates		 = AIC31XX_RATES,
1420*4882a593Smuzhiyun 			.formats	 = AIC31XX_FORMATS,
1421*4882a593Smuzhiyun 		},
1422*4882a593Smuzhiyun 		.capture = {
1423*4882a593Smuzhiyun 			.stream_name	 = "Capture",
1424*4882a593Smuzhiyun 			.channels_min	 = 2,
1425*4882a593Smuzhiyun 			.channels_max	 = 2,
1426*4882a593Smuzhiyun 			.rates		 = AIC31XX_RATES,
1427*4882a593Smuzhiyun 			.formats	 = AIC31XX_FORMATS,
1428*4882a593Smuzhiyun 		},
1429*4882a593Smuzhiyun 		.ops = &aic31xx_dai_ops,
1430*4882a593Smuzhiyun 		.symmetric_rates = 1,
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun #if defined(CONFIG_OF)
1435*4882a593Smuzhiyun static const struct of_device_id tlv320aic31xx_of_match[] = {
1436*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic310x" },
1437*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic311x" },
1438*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic3100" },
1439*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic3110" },
1440*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic3120" },
1441*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320aic3111" },
1442*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320dac3100" },
1443*4882a593Smuzhiyun 	{ .compatible = "ti,tlv320dac3101" },
1444*4882a593Smuzhiyun 	{},
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tlv320aic31xx_of_match);
1447*4882a593Smuzhiyun #endif /* CONFIG_OF */
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1450*4882a593Smuzhiyun static const struct acpi_device_id aic31xx_acpi_match[] = {
1451*4882a593Smuzhiyun 	{ "10TI3100", 0 },
1452*4882a593Smuzhiyun 	{ }
1453*4882a593Smuzhiyun };
1454*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, aic31xx_acpi_match);
1455*4882a593Smuzhiyun #endif
1456*4882a593Smuzhiyun 
aic31xx_irq(int irq,void * data)1457*4882a593Smuzhiyun static irqreturn_t aic31xx_irq(int irq, void *data)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx = data;
1460*4882a593Smuzhiyun 	struct device *dev = aic31xx->dev;
1461*4882a593Smuzhiyun 	unsigned int value;
1462*4882a593Smuzhiyun 	bool handled = false;
1463*4882a593Smuzhiyun 	int ret;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	ret = regmap_read(aic31xx->regmap, AIC31XX_INTRDACFLAG, &value);
1466*4882a593Smuzhiyun 	if (ret) {
1467*4882a593Smuzhiyun 		dev_err(dev, "Failed to read interrupt mask: %d\n", ret);
1468*4882a593Smuzhiyun 		goto exit;
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	if (value)
1472*4882a593Smuzhiyun 		handled = true;
1473*4882a593Smuzhiyun 	else
1474*4882a593Smuzhiyun 		goto read_overflow;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	if (value & AIC31XX_HPLSCDETECT)
1477*4882a593Smuzhiyun 		dev_err(dev, "Short circuit on Left output is detected\n");
1478*4882a593Smuzhiyun 	if (value & AIC31XX_HPRSCDETECT)
1479*4882a593Smuzhiyun 		dev_err(dev, "Short circuit on Right output is detected\n");
1480*4882a593Smuzhiyun 	if (value & (AIC31XX_HSPLUG | AIC31XX_BUTTONPRESS)) {
1481*4882a593Smuzhiyun 		unsigned int val;
1482*4882a593Smuzhiyun 		int status = 0;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 		ret = regmap_read(aic31xx->regmap, AIC31XX_INTRDACFLAG2,
1485*4882a593Smuzhiyun 				  &val);
1486*4882a593Smuzhiyun 		if (ret) {
1487*4882a593Smuzhiyun 			dev_err(dev, "Failed to read interrupt mask: %d\n",
1488*4882a593Smuzhiyun 				ret);
1489*4882a593Smuzhiyun 			goto exit;
1490*4882a593Smuzhiyun 		}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 		if (val & AIC31XX_BUTTONPRESS)
1493*4882a593Smuzhiyun 			status |= SND_JACK_BTN_0;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 		ret = regmap_read(aic31xx->regmap, AIC31XX_HSDETECT, &val);
1496*4882a593Smuzhiyun 		if (ret) {
1497*4882a593Smuzhiyun 			dev_err(dev, "Failed to read headset type: %d\n", ret);
1498*4882a593Smuzhiyun 			goto exit;
1499*4882a593Smuzhiyun 		}
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 		switch ((val & AIC31XX_HSD_TYPE_MASK) >>
1502*4882a593Smuzhiyun 			AIC31XX_HSD_TYPE_SHIFT) {
1503*4882a593Smuzhiyun 		case AIC31XX_HSD_HP:
1504*4882a593Smuzhiyun 			status |= SND_JACK_HEADPHONE;
1505*4882a593Smuzhiyun 			break;
1506*4882a593Smuzhiyun 		case AIC31XX_HSD_HS:
1507*4882a593Smuzhiyun 			status |= SND_JACK_HEADSET;
1508*4882a593Smuzhiyun 			break;
1509*4882a593Smuzhiyun 		default:
1510*4882a593Smuzhiyun 			break;
1511*4882a593Smuzhiyun 		}
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 		if (aic31xx->jack)
1514*4882a593Smuzhiyun 			snd_soc_jack_report(aic31xx->jack, status,
1515*4882a593Smuzhiyun 					    AIC31XX_JACK_MASK);
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 	if (value & ~(AIC31XX_HPLSCDETECT |
1518*4882a593Smuzhiyun 		      AIC31XX_HPRSCDETECT |
1519*4882a593Smuzhiyun 		      AIC31XX_HSPLUG |
1520*4882a593Smuzhiyun 		      AIC31XX_BUTTONPRESS))
1521*4882a593Smuzhiyun 		dev_err(dev, "Unknown DAC interrupt flags: 0x%08x\n", value);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun read_overflow:
1524*4882a593Smuzhiyun 	ret = regmap_read(aic31xx->regmap, AIC31XX_OFFLAG, &value);
1525*4882a593Smuzhiyun 	if (ret) {
1526*4882a593Smuzhiyun 		dev_err(dev, "Failed to read overflow flag: %d\n", ret);
1527*4882a593Smuzhiyun 		goto exit;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	if (value)
1531*4882a593Smuzhiyun 		handled = true;
1532*4882a593Smuzhiyun 	else
1533*4882a593Smuzhiyun 		goto exit;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (value & AIC31XX_DAC_OF_LEFT)
1536*4882a593Smuzhiyun 		dev_warn(dev, "Left-channel DAC overflow has occurred\n");
1537*4882a593Smuzhiyun 	if (value & AIC31XX_DAC_OF_RIGHT)
1538*4882a593Smuzhiyun 		dev_warn(dev, "Right-channel DAC overflow has occurred\n");
1539*4882a593Smuzhiyun 	if (value & AIC31XX_DAC_OF_SHIFTER)
1540*4882a593Smuzhiyun 		dev_warn(dev, "DAC barrel shifter overflow has occurred\n");
1541*4882a593Smuzhiyun 	if (value & AIC31XX_ADC_OF)
1542*4882a593Smuzhiyun 		dev_warn(dev, "ADC overflow has occurred\n");
1543*4882a593Smuzhiyun 	if (value & AIC31XX_ADC_OF_SHIFTER)
1544*4882a593Smuzhiyun 		dev_warn(dev, "ADC barrel shifter overflow has occurred\n");
1545*4882a593Smuzhiyun 	if (value & ~(AIC31XX_DAC_OF_LEFT |
1546*4882a593Smuzhiyun 		      AIC31XX_DAC_OF_RIGHT |
1547*4882a593Smuzhiyun 		      AIC31XX_DAC_OF_SHIFTER |
1548*4882a593Smuzhiyun 		      AIC31XX_ADC_OF |
1549*4882a593Smuzhiyun 		      AIC31XX_ADC_OF_SHIFTER))
1550*4882a593Smuzhiyun 		dev_warn(dev, "Unknown overflow interrupt flags: 0x%08x\n", value);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun exit:
1553*4882a593Smuzhiyun 	if (handled)
1554*4882a593Smuzhiyun 		return IRQ_HANDLED;
1555*4882a593Smuzhiyun 	else
1556*4882a593Smuzhiyun 		return IRQ_NONE;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
aic31xx_configure_ocmv(struct aic31xx_priv * priv)1559*4882a593Smuzhiyun static void aic31xx_configure_ocmv(struct aic31xx_priv *priv)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	struct device *dev = priv->dev;
1562*4882a593Smuzhiyun 	int dvdd, avdd;
1563*4882a593Smuzhiyun 	u32 value;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	if (dev->fwnode &&
1566*4882a593Smuzhiyun 	    fwnode_property_read_u32(dev->fwnode, "ai31xx-ocmv", &value)) {
1567*4882a593Smuzhiyun 		/* OCMV setting is forced by DT */
1568*4882a593Smuzhiyun 		if (value <= 3) {
1569*4882a593Smuzhiyun 			priv->ocmv = value;
1570*4882a593Smuzhiyun 			return;
1571*4882a593Smuzhiyun 		}
1572*4882a593Smuzhiyun 	}
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	avdd = regulator_get_voltage(priv->supplies[3].consumer);
1575*4882a593Smuzhiyun 	dvdd = regulator_get_voltage(priv->supplies[5].consumer);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (avdd > 3600000 || dvdd > 1950000) {
1578*4882a593Smuzhiyun 		dev_warn(dev,
1579*4882a593Smuzhiyun 			 "Too high supply voltage(s) AVDD: %d, DVDD: %d\n",
1580*4882a593Smuzhiyun 			 avdd, dvdd);
1581*4882a593Smuzhiyun 	} else if (avdd == 3600000 && dvdd == 1950000) {
1582*4882a593Smuzhiyun 		priv->ocmv = AIC31XX_HPD_OCMV_1_8V;
1583*4882a593Smuzhiyun 	} else if (avdd >= 3300000 && dvdd >= 1800000) {
1584*4882a593Smuzhiyun 		priv->ocmv = AIC31XX_HPD_OCMV_1_65V;
1585*4882a593Smuzhiyun 	} else if (avdd >= 3000000 && dvdd >= 1650000) {
1586*4882a593Smuzhiyun 		priv->ocmv = AIC31XX_HPD_OCMV_1_5V;
1587*4882a593Smuzhiyun 	} else if (avdd >= 2700000 && dvdd >= 1525000) {
1588*4882a593Smuzhiyun 		priv->ocmv = AIC31XX_HPD_OCMV_1_35V;
1589*4882a593Smuzhiyun 	} else {
1590*4882a593Smuzhiyun 		dev_warn(dev,
1591*4882a593Smuzhiyun 			 "Invalid supply voltage(s) AVDD: %d, DVDD: %d\n",
1592*4882a593Smuzhiyun 			 avdd, dvdd);
1593*4882a593Smuzhiyun 	}
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
aic31xx_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1596*4882a593Smuzhiyun static int aic31xx_i2c_probe(struct i2c_client *i2c,
1597*4882a593Smuzhiyun 			     const struct i2c_device_id *id)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun 	struct aic31xx_priv *aic31xx;
1600*4882a593Smuzhiyun 	unsigned int micbias_value = MICBIAS_2_0V;
1601*4882a593Smuzhiyun 	int i, ret;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	dev_dbg(&i2c->dev, "## %s: %s codec_type = %d\n", __func__,
1604*4882a593Smuzhiyun 		id->name, (int)id->driver_data);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	aic31xx = devm_kzalloc(&i2c->dev, sizeof(*aic31xx), GFP_KERNEL);
1607*4882a593Smuzhiyun 	if (!aic31xx)
1608*4882a593Smuzhiyun 		return -ENOMEM;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	aic31xx->regmap = devm_regmap_init_i2c(i2c, &aic31xx_i2c_regmap);
1611*4882a593Smuzhiyun 	if (IS_ERR(aic31xx->regmap)) {
1612*4882a593Smuzhiyun 		ret = PTR_ERR(aic31xx->regmap);
1613*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1614*4882a593Smuzhiyun 			ret);
1615*4882a593Smuzhiyun 		return ret;
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 	aic31xx->dev = &i2c->dev;
1618*4882a593Smuzhiyun 	aic31xx->irq = i2c->irq;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	aic31xx->codec_type = id->driver_data;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	dev_set_drvdata(aic31xx->dev, aic31xx);
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	fwnode_property_read_u32(aic31xx->dev->fwnode, "ai31xx-micbias-vg",
1625*4882a593Smuzhiyun 				 &micbias_value);
1626*4882a593Smuzhiyun 	switch (micbias_value) {
1627*4882a593Smuzhiyun 	case MICBIAS_2_0V:
1628*4882a593Smuzhiyun 	case MICBIAS_2_5V:
1629*4882a593Smuzhiyun 	case MICBIAS_AVDDV:
1630*4882a593Smuzhiyun 		aic31xx->micbias_vg = micbias_value;
1631*4882a593Smuzhiyun 		break;
1632*4882a593Smuzhiyun 	default:
1633*4882a593Smuzhiyun 		dev_err(aic31xx->dev, "Bad ai31xx-micbias-vg value %d\n",
1634*4882a593Smuzhiyun 			micbias_value);
1635*4882a593Smuzhiyun 		aic31xx->micbias_vg = MICBIAS_2_0V;
1636*4882a593Smuzhiyun 	}
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	if (dev_get_platdata(aic31xx->dev)) {
1639*4882a593Smuzhiyun 		memcpy(&aic31xx->pdata, dev_get_platdata(aic31xx->dev), sizeof(aic31xx->pdata));
1640*4882a593Smuzhiyun 		aic31xx->codec_type = aic31xx->pdata.codec_type;
1641*4882a593Smuzhiyun 		aic31xx->micbias_vg = aic31xx->pdata.micbias_vg;
1642*4882a593Smuzhiyun 	}
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	aic31xx->gpio_reset = devm_gpiod_get_optional(aic31xx->dev, "reset",
1645*4882a593Smuzhiyun 						      GPIOD_OUT_LOW);
1646*4882a593Smuzhiyun 	if (IS_ERR(aic31xx->gpio_reset)) {
1647*4882a593Smuzhiyun 		if (PTR_ERR(aic31xx->gpio_reset) != -EPROBE_DEFER)
1648*4882a593Smuzhiyun 			dev_err(aic31xx->dev, "not able to acquire gpio\n");
1649*4882a593Smuzhiyun 		return PTR_ERR(aic31xx->gpio_reset);
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aic31xx->supplies); i++)
1653*4882a593Smuzhiyun 		aic31xx->supplies[i].supply = aic31xx_supply_names[i];
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(aic31xx->dev,
1656*4882a593Smuzhiyun 				      ARRAY_SIZE(aic31xx->supplies),
1657*4882a593Smuzhiyun 				      aic31xx->supplies);
1658*4882a593Smuzhiyun 	if (ret) {
1659*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
1660*4882a593Smuzhiyun 			dev_err(aic31xx->dev,
1661*4882a593Smuzhiyun 				"Failed to request supplies: %d\n", ret);
1662*4882a593Smuzhiyun 		return ret;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	aic31xx_configure_ocmv(aic31xx);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (aic31xx->irq > 0) {
1668*4882a593Smuzhiyun 		regmap_update_bits(aic31xx->regmap, AIC31XX_GPIO1,
1669*4882a593Smuzhiyun 				   AIC31XX_GPIO1_FUNC_MASK,
1670*4882a593Smuzhiyun 				   AIC31XX_GPIO1_INT1 <<
1671*4882a593Smuzhiyun 				   AIC31XX_GPIO1_FUNC_SHIFT);
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 		regmap_write(aic31xx->regmap, AIC31XX_INT1CTRL,
1674*4882a593Smuzhiyun 			     AIC31XX_HSPLUGDET |
1675*4882a593Smuzhiyun 			     AIC31XX_BUTTONPRESSDET |
1676*4882a593Smuzhiyun 			     AIC31XX_SC |
1677*4882a593Smuzhiyun 			     AIC31XX_ENGINE);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(aic31xx->dev, aic31xx->irq,
1680*4882a593Smuzhiyun 						NULL, aic31xx_irq,
1681*4882a593Smuzhiyun 						IRQF_ONESHOT, "aic31xx-irq",
1682*4882a593Smuzhiyun 						aic31xx);
1683*4882a593Smuzhiyun 		if (ret) {
1684*4882a593Smuzhiyun 			dev_err(aic31xx->dev, "Unable to request IRQ\n");
1685*4882a593Smuzhiyun 			return ret;
1686*4882a593Smuzhiyun 		}
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	if (aic31xx->codec_type & DAC31XX_BIT)
1690*4882a593Smuzhiyun 		return devm_snd_soc_register_component(&i2c->dev,
1691*4882a593Smuzhiyun 				&soc_codec_driver_aic31xx,
1692*4882a593Smuzhiyun 				dac31xx_dai_driver,
1693*4882a593Smuzhiyun 				ARRAY_SIZE(dac31xx_dai_driver));
1694*4882a593Smuzhiyun 	else
1695*4882a593Smuzhiyun 		return devm_snd_soc_register_component(&i2c->dev,
1696*4882a593Smuzhiyun 				&soc_codec_driver_aic31xx,
1697*4882a593Smuzhiyun 				aic31xx_dai_driver,
1698*4882a593Smuzhiyun 				ARRAY_SIZE(aic31xx_dai_driver));
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun static const struct i2c_device_id aic31xx_i2c_id[] = {
1702*4882a593Smuzhiyun 	{ "tlv320aic310x", AIC3100 },
1703*4882a593Smuzhiyun 	{ "tlv320aic311x", AIC3110 },
1704*4882a593Smuzhiyun 	{ "tlv320aic3100", AIC3100 },
1705*4882a593Smuzhiyun 	{ "tlv320aic3110", AIC3110 },
1706*4882a593Smuzhiyun 	{ "tlv320aic3120", AIC3120 },
1707*4882a593Smuzhiyun 	{ "tlv320aic3111", AIC3111 },
1708*4882a593Smuzhiyun 	{ "tlv320dac3100", DAC3100 },
1709*4882a593Smuzhiyun 	{ "tlv320dac3101", DAC3101 },
1710*4882a593Smuzhiyun 	{ }
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, aic31xx_i2c_id);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun static struct i2c_driver aic31xx_i2c_driver = {
1715*4882a593Smuzhiyun 	.driver = {
1716*4882a593Smuzhiyun 		.name	= "tlv320aic31xx-codec",
1717*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(tlv320aic31xx_of_match),
1718*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(aic31xx_acpi_match),
1719*4882a593Smuzhiyun 	},
1720*4882a593Smuzhiyun 	.probe		= aic31xx_i2c_probe,
1721*4882a593Smuzhiyun 	.id_table	= aic31xx_i2c_id,
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun module_i2c_driver(aic31xx_i2c_driver);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun MODULE_AUTHOR("Jyri Sarha <jsarha@ti.com>");
1726*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC TLV320AIC31xx CODEC Driver");
1727*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1728