1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // TLV320ADCX140 Sound driver
3*4882a593Smuzhiyun // Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/moduleparam.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/pm.h>
10*4882a593Smuzhiyun #include <linux/i2c.h>
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
13*4882a593Smuzhiyun #include <linux/acpi.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_gpio.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "tlv320adcx140.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct adcx140_priv {
27*4882a593Smuzhiyun struct snd_soc_component *component;
28*4882a593Smuzhiyun struct regulator *supply_areg;
29*4882a593Smuzhiyun struct gpio_desc *gpio_reset;
30*4882a593Smuzhiyun struct regmap *regmap;
31*4882a593Smuzhiyun struct device *dev;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun bool micbias_vg;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun unsigned int dai_fmt;
36*4882a593Smuzhiyun unsigned int tdm_delay;
37*4882a593Smuzhiyun unsigned int slot_width;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const char * const gpo_config_names[] = {
41*4882a593Smuzhiyun "ti,gpo-config-1",
42*4882a593Smuzhiyun "ti,gpo-config-2",
43*4882a593Smuzhiyun "ti,gpo-config-3",
44*4882a593Smuzhiyun "ti,gpo-config-4",
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct reg_default adcx140_reg_defaults[] = {
48*4882a593Smuzhiyun { ADCX140_PAGE_SELECT, 0x00 },
49*4882a593Smuzhiyun { ADCX140_SW_RESET, 0x00 },
50*4882a593Smuzhiyun { ADCX140_SLEEP_CFG, 0x00 },
51*4882a593Smuzhiyun { ADCX140_SHDN_CFG, 0x05 },
52*4882a593Smuzhiyun { ADCX140_ASI_CFG0, 0x30 },
53*4882a593Smuzhiyun { ADCX140_ASI_CFG1, 0x00 },
54*4882a593Smuzhiyun { ADCX140_ASI_CFG2, 0x00 },
55*4882a593Smuzhiyun { ADCX140_ASI_CH1, 0x00 },
56*4882a593Smuzhiyun { ADCX140_ASI_CH2, 0x01 },
57*4882a593Smuzhiyun { ADCX140_ASI_CH3, 0x02 },
58*4882a593Smuzhiyun { ADCX140_ASI_CH4, 0x03 },
59*4882a593Smuzhiyun { ADCX140_ASI_CH5, 0x04 },
60*4882a593Smuzhiyun { ADCX140_ASI_CH6, 0x05 },
61*4882a593Smuzhiyun { ADCX140_ASI_CH7, 0x06 },
62*4882a593Smuzhiyun { ADCX140_ASI_CH8, 0x07 },
63*4882a593Smuzhiyun { ADCX140_MST_CFG0, 0x02 },
64*4882a593Smuzhiyun { ADCX140_MST_CFG1, 0x48 },
65*4882a593Smuzhiyun { ADCX140_ASI_STS, 0xff },
66*4882a593Smuzhiyun { ADCX140_CLK_SRC, 0x10 },
67*4882a593Smuzhiyun { ADCX140_PDMCLK_CFG, 0x40 },
68*4882a593Smuzhiyun { ADCX140_PDM_CFG, 0x00 },
69*4882a593Smuzhiyun { ADCX140_GPIO_CFG0, 0x22 },
70*4882a593Smuzhiyun { ADCX140_GPO_CFG0, 0x00 },
71*4882a593Smuzhiyun { ADCX140_GPO_CFG1, 0x00 },
72*4882a593Smuzhiyun { ADCX140_GPO_CFG2, 0x00 },
73*4882a593Smuzhiyun { ADCX140_GPO_CFG3, 0x00 },
74*4882a593Smuzhiyun { ADCX140_GPO_VAL, 0x00 },
75*4882a593Smuzhiyun { ADCX140_GPIO_MON, 0x00 },
76*4882a593Smuzhiyun { ADCX140_GPI_CFG0, 0x00 },
77*4882a593Smuzhiyun { ADCX140_GPI_CFG1, 0x00 },
78*4882a593Smuzhiyun { ADCX140_GPI_MON, 0x00 },
79*4882a593Smuzhiyun { ADCX140_INT_CFG, 0x00 },
80*4882a593Smuzhiyun { ADCX140_INT_MASK0, 0xff },
81*4882a593Smuzhiyun { ADCX140_INT_LTCH0, 0x00 },
82*4882a593Smuzhiyun { ADCX140_BIAS_CFG, 0x00 },
83*4882a593Smuzhiyun { ADCX140_CH1_CFG0, 0x00 },
84*4882a593Smuzhiyun { ADCX140_CH1_CFG1, 0x00 },
85*4882a593Smuzhiyun { ADCX140_CH1_CFG2, 0xc9 },
86*4882a593Smuzhiyun { ADCX140_CH1_CFG3, 0x80 },
87*4882a593Smuzhiyun { ADCX140_CH1_CFG4, 0x00 },
88*4882a593Smuzhiyun { ADCX140_CH2_CFG0, 0x00 },
89*4882a593Smuzhiyun { ADCX140_CH2_CFG1, 0x00 },
90*4882a593Smuzhiyun { ADCX140_CH2_CFG2, 0xc9 },
91*4882a593Smuzhiyun { ADCX140_CH2_CFG3, 0x80 },
92*4882a593Smuzhiyun { ADCX140_CH2_CFG4, 0x00 },
93*4882a593Smuzhiyun { ADCX140_CH3_CFG0, 0x00 },
94*4882a593Smuzhiyun { ADCX140_CH3_CFG1, 0x00 },
95*4882a593Smuzhiyun { ADCX140_CH3_CFG2, 0xc9 },
96*4882a593Smuzhiyun { ADCX140_CH3_CFG3, 0x80 },
97*4882a593Smuzhiyun { ADCX140_CH3_CFG4, 0x00 },
98*4882a593Smuzhiyun { ADCX140_CH4_CFG0, 0x00 },
99*4882a593Smuzhiyun { ADCX140_CH4_CFG1, 0x00 },
100*4882a593Smuzhiyun { ADCX140_CH4_CFG2, 0xc9 },
101*4882a593Smuzhiyun { ADCX140_CH4_CFG3, 0x80 },
102*4882a593Smuzhiyun { ADCX140_CH4_CFG4, 0x00 },
103*4882a593Smuzhiyun { ADCX140_CH5_CFG2, 0xc9 },
104*4882a593Smuzhiyun { ADCX140_CH5_CFG3, 0x80 },
105*4882a593Smuzhiyun { ADCX140_CH5_CFG4, 0x00 },
106*4882a593Smuzhiyun { ADCX140_CH6_CFG2, 0xc9 },
107*4882a593Smuzhiyun { ADCX140_CH6_CFG3, 0x80 },
108*4882a593Smuzhiyun { ADCX140_CH6_CFG4, 0x00 },
109*4882a593Smuzhiyun { ADCX140_CH7_CFG2, 0xc9 },
110*4882a593Smuzhiyun { ADCX140_CH7_CFG3, 0x80 },
111*4882a593Smuzhiyun { ADCX140_CH7_CFG4, 0x00 },
112*4882a593Smuzhiyun { ADCX140_CH8_CFG2, 0xc9 },
113*4882a593Smuzhiyun { ADCX140_CH8_CFG3, 0x80 },
114*4882a593Smuzhiyun { ADCX140_CH8_CFG4, 0x00 },
115*4882a593Smuzhiyun { ADCX140_DSP_CFG0, 0x01 },
116*4882a593Smuzhiyun { ADCX140_DSP_CFG1, 0x40 },
117*4882a593Smuzhiyun { ADCX140_DRE_CFG0, 0x7b },
118*4882a593Smuzhiyun { ADCX140_AGC_CFG0, 0xe7 },
119*4882a593Smuzhiyun { ADCX140_IN_CH_EN, 0xf0 },
120*4882a593Smuzhiyun { ADCX140_ASI_OUT_CH_EN, 0x00 },
121*4882a593Smuzhiyun { ADCX140_PWR_CFG, 0x00 },
122*4882a593Smuzhiyun { ADCX140_DEV_STS0, 0x00 },
123*4882a593Smuzhiyun { ADCX140_DEV_STS1, 0x80 },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static const struct regmap_range_cfg adcx140_ranges[] = {
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun .range_min = 0,
129*4882a593Smuzhiyun .range_max = 12 * 128,
130*4882a593Smuzhiyun .selector_reg = ADCX140_PAGE_SELECT,
131*4882a593Smuzhiyun .selector_mask = 0xff,
132*4882a593Smuzhiyun .selector_shift = 0,
133*4882a593Smuzhiyun .window_start = 0,
134*4882a593Smuzhiyun .window_len = 128,
135*4882a593Smuzhiyun },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
adcx140_volatile(struct device * dev,unsigned int reg)138*4882a593Smuzhiyun static bool adcx140_volatile(struct device *dev, unsigned int reg)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun switch (reg) {
141*4882a593Smuzhiyun case ADCX140_SW_RESET:
142*4882a593Smuzhiyun case ADCX140_DEV_STS0:
143*4882a593Smuzhiyun case ADCX140_DEV_STS1:
144*4882a593Smuzhiyun case ADCX140_ASI_STS:
145*4882a593Smuzhiyun return true;
146*4882a593Smuzhiyun default:
147*4882a593Smuzhiyun return false;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const struct regmap_config adcx140_i2c_regmap = {
152*4882a593Smuzhiyun .reg_bits = 8,
153*4882a593Smuzhiyun .val_bits = 8,
154*4882a593Smuzhiyun .reg_defaults = adcx140_reg_defaults,
155*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(adcx140_reg_defaults),
156*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
157*4882a593Smuzhiyun .ranges = adcx140_ranges,
158*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(adcx140_ranges),
159*4882a593Smuzhiyun .max_register = 12 * 128,
160*4882a593Smuzhiyun .volatile_reg = adcx140_volatile,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Digital Volume control. From -100 to 27 dB in 0.5 dB steps */
164*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dig_vol_tlv, -10050, 50, 0);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* ADC gain. From 0 to 42 dB in 1 dB steps */
167*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 100, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* DRE Level. From -12 dB to -66 dB in 1 dB steps */
170*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dre_thresh_tlv, -6600, 100, 0);
171*4882a593Smuzhiyun /* DRE Max Gain. From 2 dB to 26 dB in 2 dB steps */
172*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(dre_gain_tlv, 200, 200, 0);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* AGC Level. From -6 dB to -36 dB in 2 dB steps */
175*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(agc_thresh_tlv, -3600, 200, 0);
176*4882a593Smuzhiyun /* AGC Max Gain. From 3 dB to 42 dB in 3 dB steps */
177*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(agc_gain_tlv, 300, 300, 0);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const char * const decimation_filter_text[] = {
180*4882a593Smuzhiyun "Linear Phase", "Low Latency", "Ultra-low Latency"
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(decimation_filter_enum, ADCX140_DSP_CFG0, 4,
184*4882a593Smuzhiyun decimation_filter_text);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct snd_kcontrol_new decimation_filter_controls[] = {
187*4882a593Smuzhiyun SOC_DAPM_ENUM("Decimation Filter", decimation_filter_enum),
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const char * const pdmclk_text[] = {
191*4882a593Smuzhiyun "2.8224 MHz", "1.4112 MHz", "705.6 kHz", "5.6448 MHz"
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pdmclk_select_enum, ADCX140_PDMCLK_CFG, 0,
195*4882a593Smuzhiyun pdmclk_text);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct snd_kcontrol_new pdmclk_div_controls[] = {
198*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM Clk Divider Select", pdmclk_select_enum),
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static const char * const resistor_text[] = {
202*4882a593Smuzhiyun "2.5 kOhm", "10 kOhm", "20 kOhm"
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in1_resistor_enum, ADCX140_CH1_CFG0, 2,
206*4882a593Smuzhiyun resistor_text);
207*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in2_resistor_enum, ADCX140_CH2_CFG0, 2,
208*4882a593Smuzhiyun resistor_text);
209*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in3_resistor_enum, ADCX140_CH3_CFG0, 2,
210*4882a593Smuzhiyun resistor_text);
211*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(in4_resistor_enum, ADCX140_CH4_CFG0, 2,
212*4882a593Smuzhiyun resistor_text);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static const struct snd_kcontrol_new in1_resistor_controls[] = {
215*4882a593Smuzhiyun SOC_DAPM_ENUM("CH1 Resistor Select", in1_resistor_enum),
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun static const struct snd_kcontrol_new in2_resistor_controls[] = {
218*4882a593Smuzhiyun SOC_DAPM_ENUM("CH2 Resistor Select", in2_resistor_enum),
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun static const struct snd_kcontrol_new in3_resistor_controls[] = {
221*4882a593Smuzhiyun SOC_DAPM_ENUM("CH3 Resistor Select", in3_resistor_enum),
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun static const struct snd_kcontrol_new in4_resistor_controls[] = {
224*4882a593Smuzhiyun SOC_DAPM_ENUM("CH4 Resistor Select", in4_resistor_enum),
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Analog/Digital Selection */
228*4882a593Smuzhiyun static const char * const adcx140_mic_sel_text[] = {"Analog", "Line In", "Digital"};
229*4882a593Smuzhiyun static const char * const adcx140_analog_sel_text[] = {"Analog", "Line In"};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic1p_enum,
232*4882a593Smuzhiyun ADCX140_CH1_CFG0, 5,
233*4882a593Smuzhiyun adcx140_mic_sel_text);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic1p_control =
236*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC1P MUX", adcx140_mic1p_enum);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic1_analog_enum,
239*4882a593Smuzhiyun ADCX140_CH1_CFG0, 7,
240*4882a593Smuzhiyun adcx140_analog_sel_text);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic1_analog_control =
243*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC1 Analog MUX", adcx140_mic1_analog_enum);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic1m_enum,
246*4882a593Smuzhiyun ADCX140_CH1_CFG0, 5,
247*4882a593Smuzhiyun adcx140_mic_sel_text);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic1m_control =
250*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC1M MUX", adcx140_mic1m_enum);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic2p_enum,
253*4882a593Smuzhiyun ADCX140_CH2_CFG0, 5,
254*4882a593Smuzhiyun adcx140_mic_sel_text);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic2p_control =
257*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC2P MUX", adcx140_mic2p_enum);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic2_analog_enum,
260*4882a593Smuzhiyun ADCX140_CH2_CFG0, 7,
261*4882a593Smuzhiyun adcx140_analog_sel_text);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic2_analog_control =
264*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC2 Analog MUX", adcx140_mic2_analog_enum);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic2m_enum,
267*4882a593Smuzhiyun ADCX140_CH2_CFG0, 5,
268*4882a593Smuzhiyun adcx140_mic_sel_text);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic2m_control =
271*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC2M MUX", adcx140_mic2m_enum);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic3p_enum,
274*4882a593Smuzhiyun ADCX140_CH3_CFG0, 5,
275*4882a593Smuzhiyun adcx140_mic_sel_text);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic3p_control =
278*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC3P MUX", adcx140_mic3p_enum);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic3_analog_enum,
281*4882a593Smuzhiyun ADCX140_CH3_CFG0, 7,
282*4882a593Smuzhiyun adcx140_analog_sel_text);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic3_analog_control =
285*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC3 Analog MUX", adcx140_mic3_analog_enum);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic3m_enum,
288*4882a593Smuzhiyun ADCX140_CH3_CFG0, 5,
289*4882a593Smuzhiyun adcx140_mic_sel_text);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic3m_control =
292*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC3M MUX", adcx140_mic3m_enum);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic4p_enum,
295*4882a593Smuzhiyun ADCX140_CH4_CFG0, 5,
296*4882a593Smuzhiyun adcx140_mic_sel_text);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic4p_control =
299*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC4P MUX", adcx140_mic4p_enum);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic4_analog_enum,
302*4882a593Smuzhiyun ADCX140_CH4_CFG0, 7,
303*4882a593Smuzhiyun adcx140_analog_sel_text);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic4_analog_control =
306*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC4 Analog MUX", adcx140_mic4_analog_enum);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(adcx140_mic4m_enum,
309*4882a593Smuzhiyun ADCX140_CH4_CFG0, 5,
310*4882a593Smuzhiyun adcx140_mic_sel_text);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_mic4m_control =
313*4882a593Smuzhiyun SOC_DAPM_ENUM("MIC4M MUX", adcx140_mic4m_enum);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch1_en_switch =
316*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 7, 1, 0);
317*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch2_en_switch =
318*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 6, 1, 0);
319*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch3_en_switch =
320*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 5, 1, 0);
321*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch4_en_switch =
322*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 4, 1, 0);
323*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch5_en_switch =
324*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 3, 1, 0);
325*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch6_en_switch =
326*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 2, 1, 0);
327*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch7_en_switch =
328*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 1, 1, 0);
329*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch8_en_switch =
330*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_ASI_OUT_CH_EN, 0, 1, 0);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch1_dre_en_switch =
333*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_CH1_CFG0, 0, 1, 0);
334*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch2_dre_en_switch =
335*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_CH2_CFG0, 0, 1, 0);
336*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch3_dre_en_switch =
337*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_CH3_CFG0, 0, 1, 0);
338*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_ch4_dre_en_switch =
339*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_CH4_CFG0, 0, 1, 0);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_dapm_dre_en_switch =
342*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", ADCX140_DSP_CFG1, 3, 1, 0);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* Output Mixer */
345*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_output_mixer_controls[] = {
346*4882a593Smuzhiyun SOC_DAPM_SINGLE("Digital CH1 Switch", 0, 0, 0, 0),
347*4882a593Smuzhiyun SOC_DAPM_SINGLE("Digital CH2 Switch", 0, 0, 0, 0),
348*4882a593Smuzhiyun SOC_DAPM_SINGLE("Digital CH3 Switch", 0, 0, 0, 0),
349*4882a593Smuzhiyun SOC_DAPM_SINGLE("Digital CH4 Switch", 0, 0, 0, 0),
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static const struct snd_soc_dapm_widget adcx140_dapm_widgets[] = {
353*4882a593Smuzhiyun /* Analog Differential Inputs */
354*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1P"),
355*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1M"),
356*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2P"),
357*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2M"),
358*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3P"),
359*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3M"),
360*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC4P"),
361*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC4M"),
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH1_OUT"),
364*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH2_OUT"),
365*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH3_OUT"),
366*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH4_OUT"),
367*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH5_OUT"),
368*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH6_OUT"),
369*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH7_OUT"),
370*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("CH8_OUT"),
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Output Mixer", SND_SOC_NOPM, 0, 0,
373*4882a593Smuzhiyun &adcx140_output_mixer_controls[0],
374*4882a593Smuzhiyun ARRAY_SIZE(adcx140_output_mixer_controls)),
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Input Selection to MIC_PGA */
377*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC1P Input Mux", SND_SOC_NOPM, 0, 0,
378*4882a593Smuzhiyun &adcx140_dapm_mic1p_control),
379*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC2P Input Mux", SND_SOC_NOPM, 0, 0,
380*4882a593Smuzhiyun &adcx140_dapm_mic2p_control),
381*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC3P Input Mux", SND_SOC_NOPM, 0, 0,
382*4882a593Smuzhiyun &adcx140_dapm_mic3p_control),
383*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC4P Input Mux", SND_SOC_NOPM, 0, 0,
384*4882a593Smuzhiyun &adcx140_dapm_mic4p_control),
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Input Selection to MIC_PGA */
387*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC1 Analog Mux", SND_SOC_NOPM, 0, 0,
388*4882a593Smuzhiyun &adcx140_dapm_mic1_analog_control),
389*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC2 Analog Mux", SND_SOC_NOPM, 0, 0,
390*4882a593Smuzhiyun &adcx140_dapm_mic2_analog_control),
391*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC3 Analog Mux", SND_SOC_NOPM, 0, 0,
392*4882a593Smuzhiyun &adcx140_dapm_mic3_analog_control),
393*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC4 Analog Mux", SND_SOC_NOPM, 0, 0,
394*4882a593Smuzhiyun &adcx140_dapm_mic4_analog_control),
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC1M Input Mux", SND_SOC_NOPM, 0, 0,
397*4882a593Smuzhiyun &adcx140_dapm_mic1m_control),
398*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC2M Input Mux", SND_SOC_NOPM, 0, 0,
399*4882a593Smuzhiyun &adcx140_dapm_mic2m_control),
400*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC3M Input Mux", SND_SOC_NOPM, 0, 0,
401*4882a593Smuzhiyun &adcx140_dapm_mic3m_control),
402*4882a593Smuzhiyun SND_SOC_DAPM_MUX("MIC4M Input Mux", SND_SOC_NOPM, 0, 0,
403*4882a593Smuzhiyun &adcx140_dapm_mic4m_control),
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC_GAIN_CTL_CH1", SND_SOC_NOPM, 0, 0, NULL, 0),
406*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC_GAIN_CTL_CH2", SND_SOC_NOPM, 0, 0, NULL, 0),
407*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC_GAIN_CTL_CH3", SND_SOC_NOPM, 0, 0, NULL, 0),
408*4882a593Smuzhiyun SND_SOC_DAPM_PGA("MIC_GAIN_CTL_CH4", SND_SOC_NOPM, 0, 0, NULL, 0),
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH1_ADC", "CH1 Capture", ADCX140_IN_CH_EN, 7, 0),
411*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH2_ADC", "CH2 Capture", ADCX140_IN_CH_EN, 6, 0),
412*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH3_ADC", "CH3 Capture", ADCX140_IN_CH_EN, 5, 0),
413*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH4_ADC", "CH4 Capture", ADCX140_IN_CH_EN, 4, 0),
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH1_DIG", "CH1 Capture", ADCX140_IN_CH_EN, 7, 0),
416*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH2_DIG", "CH2 Capture", ADCX140_IN_CH_EN, 6, 0),
417*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH3_DIG", "CH3 Capture", ADCX140_IN_CH_EN, 5, 0),
418*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH4_DIG", "CH4 Capture", ADCX140_IN_CH_EN, 4, 0),
419*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH5_DIG", "CH5 Capture", ADCX140_IN_CH_EN, 3, 0),
420*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH6_DIG", "CH6 Capture", ADCX140_IN_CH_EN, 2, 0),
421*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH7_DIG", "CH7 Capture", ADCX140_IN_CH_EN, 1, 0),
422*4882a593Smuzhiyun SND_SOC_DAPM_ADC("CH8_DIG", "CH8 Capture", ADCX140_IN_CH_EN, 0, 0),
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH1_ASI_EN", SND_SOC_NOPM, 0, 0,
426*4882a593Smuzhiyun &adcx140_dapm_ch1_en_switch),
427*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH2_ASI_EN", SND_SOC_NOPM, 0, 0,
428*4882a593Smuzhiyun &adcx140_dapm_ch2_en_switch),
429*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH3_ASI_EN", SND_SOC_NOPM, 0, 0,
430*4882a593Smuzhiyun &adcx140_dapm_ch3_en_switch),
431*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH4_ASI_EN", SND_SOC_NOPM, 0, 0,
432*4882a593Smuzhiyun &adcx140_dapm_ch4_en_switch),
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH5_ASI_EN", SND_SOC_NOPM, 0, 0,
435*4882a593Smuzhiyun &adcx140_dapm_ch5_en_switch),
436*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH6_ASI_EN", SND_SOC_NOPM, 0, 0,
437*4882a593Smuzhiyun &adcx140_dapm_ch6_en_switch),
438*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH7_ASI_EN", SND_SOC_NOPM, 0, 0,
439*4882a593Smuzhiyun &adcx140_dapm_ch7_en_switch),
440*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH8_ASI_EN", SND_SOC_NOPM, 0, 0,
441*4882a593Smuzhiyun &adcx140_dapm_ch8_en_switch),
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DRE_ENABLE", SND_SOC_NOPM, 0, 0,
444*4882a593Smuzhiyun &adcx140_dapm_dre_en_switch),
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH1_DRE_EN", SND_SOC_NOPM, 0, 0,
447*4882a593Smuzhiyun &adcx140_dapm_ch1_dre_en_switch),
448*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH2_DRE_EN", SND_SOC_NOPM, 0, 0,
449*4882a593Smuzhiyun &adcx140_dapm_ch2_dre_en_switch),
450*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH3_DRE_EN", SND_SOC_NOPM, 0, 0,
451*4882a593Smuzhiyun &adcx140_dapm_ch3_dre_en_switch),
452*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("CH4_DRE_EN", SND_SOC_NOPM, 0, 0,
453*4882a593Smuzhiyun &adcx140_dapm_ch4_dre_en_switch),
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN1 Analog Mic Resistor", SND_SOC_NOPM, 0, 0,
456*4882a593Smuzhiyun in1_resistor_controls),
457*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN2 Analog Mic Resistor", SND_SOC_NOPM, 0, 0,
458*4882a593Smuzhiyun in2_resistor_controls),
459*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN3 Analog Mic Resistor", SND_SOC_NOPM, 0, 0,
460*4882a593Smuzhiyun in3_resistor_controls),
461*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IN4 Analog Mic Resistor", SND_SOC_NOPM, 0, 0,
462*4882a593Smuzhiyun in4_resistor_controls),
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM Clk Div Select", SND_SOC_NOPM, 0, 0,
465*4882a593Smuzhiyun pdmclk_div_controls),
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Decimation Filter", SND_SOC_NOPM, 0, 0,
468*4882a593Smuzhiyun decimation_filter_controls),
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun static const struct snd_soc_dapm_route adcx140_audio_map[] = {
472*4882a593Smuzhiyun /* Outputs */
473*4882a593Smuzhiyun {"CH1_OUT", NULL, "Output Mixer"},
474*4882a593Smuzhiyun {"CH2_OUT", NULL, "Output Mixer"},
475*4882a593Smuzhiyun {"CH3_OUT", NULL, "Output Mixer"},
476*4882a593Smuzhiyun {"CH4_OUT", NULL, "Output Mixer"},
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun {"CH1_ASI_EN", "Switch", "CH1_ADC"},
479*4882a593Smuzhiyun {"CH2_ASI_EN", "Switch", "CH2_ADC"},
480*4882a593Smuzhiyun {"CH3_ASI_EN", "Switch", "CH3_ADC"},
481*4882a593Smuzhiyun {"CH4_ASI_EN", "Switch", "CH4_ADC"},
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun {"CH1_ASI_EN", "Switch", "CH1_DIG"},
484*4882a593Smuzhiyun {"CH2_ASI_EN", "Switch", "CH2_DIG"},
485*4882a593Smuzhiyun {"CH3_ASI_EN", "Switch", "CH3_DIG"},
486*4882a593Smuzhiyun {"CH4_ASI_EN", "Switch", "CH4_DIG"},
487*4882a593Smuzhiyun {"CH5_ASI_EN", "Switch", "CH5_DIG"},
488*4882a593Smuzhiyun {"CH6_ASI_EN", "Switch", "CH6_DIG"},
489*4882a593Smuzhiyun {"CH7_ASI_EN", "Switch", "CH7_DIG"},
490*4882a593Smuzhiyun {"CH8_ASI_EN", "Switch", "CH8_DIG"},
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun {"CH5_ASI_EN", "Switch", "CH5_OUT"},
493*4882a593Smuzhiyun {"CH6_ASI_EN", "Switch", "CH6_OUT"},
494*4882a593Smuzhiyun {"CH7_ASI_EN", "Switch", "CH7_OUT"},
495*4882a593Smuzhiyun {"CH8_ASI_EN", "Switch", "CH8_OUT"},
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun {"Decimation Filter", "Linear Phase", "DRE_ENABLE"},
498*4882a593Smuzhiyun {"Decimation Filter", "Low Latency", "DRE_ENABLE"},
499*4882a593Smuzhiyun {"Decimation Filter", "Ultra-low Latency", "DRE_ENABLE"},
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun {"DRE_ENABLE", "Switch", "CH1_DRE_EN"},
502*4882a593Smuzhiyun {"DRE_ENABLE", "Switch", "CH2_DRE_EN"},
503*4882a593Smuzhiyun {"DRE_ENABLE", "Switch", "CH3_DRE_EN"},
504*4882a593Smuzhiyun {"DRE_ENABLE", "Switch", "CH4_DRE_EN"},
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun {"CH1_DRE_EN", "Switch", "CH1_ADC"},
507*4882a593Smuzhiyun {"CH2_DRE_EN", "Switch", "CH2_ADC"},
508*4882a593Smuzhiyun {"CH3_DRE_EN", "Switch", "CH3_ADC"},
509*4882a593Smuzhiyun {"CH4_DRE_EN", "Switch", "CH4_ADC"},
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Mic input */
512*4882a593Smuzhiyun {"CH1_ADC", NULL, "MIC_GAIN_CTL_CH1"},
513*4882a593Smuzhiyun {"CH2_ADC", NULL, "MIC_GAIN_CTL_CH2"},
514*4882a593Smuzhiyun {"CH3_ADC", NULL, "MIC_GAIN_CTL_CH3"},
515*4882a593Smuzhiyun {"CH4_ADC", NULL, "MIC_GAIN_CTL_CH4"},
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH1", NULL, "IN1 Analog Mic Resistor"},
518*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH1", NULL, "IN1 Analog Mic Resistor"},
519*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH2", NULL, "IN2 Analog Mic Resistor"},
520*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH2", NULL, "IN2 Analog Mic Resistor"},
521*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH3", NULL, "IN3 Analog Mic Resistor"},
522*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH3", NULL, "IN3 Analog Mic Resistor"},
523*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH4", NULL, "IN4 Analog Mic Resistor"},
524*4882a593Smuzhiyun {"MIC_GAIN_CTL_CH4", NULL, "IN4 Analog Mic Resistor"},
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "2.5 kOhm", "MIC1P Input Mux"},
527*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "10 kOhm", "MIC1P Input Mux"},
528*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "20 kOhm", "MIC1P Input Mux"},
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "2.5 kOhm", "MIC1M Input Mux"},
531*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "10 kOhm", "MIC1M Input Mux"},
532*4882a593Smuzhiyun {"IN1 Analog Mic Resistor", "20 kOhm", "MIC1M Input Mux"},
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "2.5 kOhm", "MIC2P Input Mux"},
535*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "10 kOhm", "MIC2P Input Mux"},
536*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "20 kOhm", "MIC2P Input Mux"},
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "2.5 kOhm", "MIC2M Input Mux"},
539*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "10 kOhm", "MIC2M Input Mux"},
540*4882a593Smuzhiyun {"IN2 Analog Mic Resistor", "20 kOhm", "MIC2M Input Mux"},
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "2.5 kOhm", "MIC3P Input Mux"},
543*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "10 kOhm", "MIC3P Input Mux"},
544*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "20 kOhm", "MIC3P Input Mux"},
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "2.5 kOhm", "MIC3M Input Mux"},
547*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "10 kOhm", "MIC3M Input Mux"},
548*4882a593Smuzhiyun {"IN3 Analog Mic Resistor", "20 kOhm", "MIC3M Input Mux"},
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "2.5 kOhm", "MIC4P Input Mux"},
551*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "10 kOhm", "MIC4P Input Mux"},
552*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "20 kOhm", "MIC4P Input Mux"},
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "2.5 kOhm", "MIC4M Input Mux"},
555*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "10 kOhm", "MIC4M Input Mux"},
556*4882a593Smuzhiyun {"IN4 Analog Mic Resistor", "20 kOhm", "MIC4M Input Mux"},
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun {"PDM Clk Div Select", "2.8224 MHz", "MIC1P Input Mux"},
559*4882a593Smuzhiyun {"PDM Clk Div Select", "1.4112 MHz", "MIC1P Input Mux"},
560*4882a593Smuzhiyun {"PDM Clk Div Select", "705.6 kHz", "MIC1P Input Mux"},
561*4882a593Smuzhiyun {"PDM Clk Div Select", "5.6448 MHz", "MIC1P Input Mux"},
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun {"MIC1P Input Mux", NULL, "CH1_DIG"},
564*4882a593Smuzhiyun {"MIC1M Input Mux", NULL, "CH2_DIG"},
565*4882a593Smuzhiyun {"MIC2P Input Mux", NULL, "CH3_DIG"},
566*4882a593Smuzhiyun {"MIC2M Input Mux", NULL, "CH4_DIG"},
567*4882a593Smuzhiyun {"MIC3P Input Mux", NULL, "CH5_DIG"},
568*4882a593Smuzhiyun {"MIC3M Input Mux", NULL, "CH6_DIG"},
569*4882a593Smuzhiyun {"MIC4P Input Mux", NULL, "CH7_DIG"},
570*4882a593Smuzhiyun {"MIC4M Input Mux", NULL, "CH8_DIG"},
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun {"MIC1 Analog Mux", "Line In", "MIC1P"},
573*4882a593Smuzhiyun {"MIC2 Analog Mux", "Line In", "MIC2P"},
574*4882a593Smuzhiyun {"MIC3 Analog Mux", "Line In", "MIC3P"},
575*4882a593Smuzhiyun {"MIC4 Analog Mux", "Line In", "MIC4P"},
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun {"MIC1P Input Mux", "Analog", "MIC1P"},
578*4882a593Smuzhiyun {"MIC1M Input Mux", "Analog", "MIC1M"},
579*4882a593Smuzhiyun {"MIC2P Input Mux", "Analog", "MIC2P"},
580*4882a593Smuzhiyun {"MIC2M Input Mux", "Analog", "MIC2M"},
581*4882a593Smuzhiyun {"MIC3P Input Mux", "Analog", "MIC3P"},
582*4882a593Smuzhiyun {"MIC3M Input Mux", "Analog", "MIC3M"},
583*4882a593Smuzhiyun {"MIC4P Input Mux", "Analog", "MIC4P"},
584*4882a593Smuzhiyun {"MIC4M Input Mux", "Analog", "MIC4M"},
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun {"MIC1P Input Mux", "Digital", "MIC1P"},
587*4882a593Smuzhiyun {"MIC1M Input Mux", "Digital", "MIC1M"},
588*4882a593Smuzhiyun {"MIC2P Input Mux", "Digital", "MIC2P"},
589*4882a593Smuzhiyun {"MIC2M Input Mux", "Digital", "MIC2M"},
590*4882a593Smuzhiyun {"MIC3P Input Mux", "Digital", "MIC3P"},
591*4882a593Smuzhiyun {"MIC3M Input Mux", "Digital", "MIC3M"},
592*4882a593Smuzhiyun {"MIC4P Input Mux", "Digital", "MIC4P"},
593*4882a593Smuzhiyun {"MIC4M Input Mux", "Digital", "MIC4M"},
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const struct snd_kcontrol_new adcx140_snd_controls[] = {
597*4882a593Smuzhiyun SOC_SINGLE_TLV("Analog CH1 Mic Gain Volume", ADCX140_CH1_CFG1, 2, 42, 0,
598*4882a593Smuzhiyun adc_tlv),
599*4882a593Smuzhiyun SOC_SINGLE_TLV("Analog CH2 Mic Gain Volume", ADCX140_CH2_CFG1, 2, 42, 0,
600*4882a593Smuzhiyun adc_tlv),
601*4882a593Smuzhiyun SOC_SINGLE_TLV("Analog CH3 Mic Gain Volume", ADCX140_CH3_CFG1, 2, 42, 0,
602*4882a593Smuzhiyun adc_tlv),
603*4882a593Smuzhiyun SOC_SINGLE_TLV("Analog CH4 Mic Gain Volume", ADCX140_CH4_CFG1, 2, 42, 0,
604*4882a593Smuzhiyun adc_tlv),
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun SOC_SINGLE_TLV("DRE Threshold", ADCX140_DRE_CFG0, 4, 9, 0,
607*4882a593Smuzhiyun dre_thresh_tlv),
608*4882a593Smuzhiyun SOC_SINGLE_TLV("DRE Max Gain", ADCX140_DRE_CFG0, 0, 12, 0,
609*4882a593Smuzhiyun dre_gain_tlv),
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun SOC_SINGLE_TLV("AGC Threshold", ADCX140_AGC_CFG0, 4, 15, 0,
612*4882a593Smuzhiyun agc_thresh_tlv),
613*4882a593Smuzhiyun SOC_SINGLE_TLV("AGC Max Gain", ADCX140_AGC_CFG0, 0, 13, 0,
614*4882a593Smuzhiyun agc_gain_tlv),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH1 Out Volume", ADCX140_CH1_CFG2,
617*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
618*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH2 Out Volume", ADCX140_CH2_CFG2,
619*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
620*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH3 Out Volume", ADCX140_CH3_CFG2,
621*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
622*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH4 Out Volume", ADCX140_CH4_CFG2,
623*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
624*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH5 Out Volume", ADCX140_CH5_CFG2,
625*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
626*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH6 Out Volume", ADCX140_CH6_CFG2,
627*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
628*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH7 Out Volume", ADCX140_CH7_CFG2,
629*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
630*4882a593Smuzhiyun SOC_SINGLE_TLV("Digital CH8 Out Volume", ADCX140_CH8_CFG2,
631*4882a593Smuzhiyun 0, 0xff, 0, dig_vol_tlv),
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
adcx140_reset(struct adcx140_priv * adcx140)634*4882a593Smuzhiyun static int adcx140_reset(struct adcx140_priv *adcx140)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun int ret = 0;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (adcx140->gpio_reset) {
639*4882a593Smuzhiyun gpiod_direction_output(adcx140->gpio_reset, 0);
640*4882a593Smuzhiyun /* 8.4.1: wait for hw shutdown (25ms) + >= 1ms */
641*4882a593Smuzhiyun usleep_range(30000, 100000);
642*4882a593Smuzhiyun gpiod_direction_output(adcx140->gpio_reset, 1);
643*4882a593Smuzhiyun } else {
644*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_SW_RESET,
645*4882a593Smuzhiyun ADCX140_RESET);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* 8.4.2: wait >= 10 ms after entering sleep mode. */
649*4882a593Smuzhiyun usleep_range(10000, 100000);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
adcx140_pwr_ctrl(struct adcx140_priv * adcx140,bool power_state)654*4882a593Smuzhiyun static void adcx140_pwr_ctrl(struct adcx140_priv *adcx140, bool power_state)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun int pwr_ctrl = 0;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (power_state)
659*4882a593Smuzhiyun pwr_ctrl = ADCX140_PWR_CFG_ADC_PDZ | ADCX140_PWR_CFG_PLL_PDZ;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (adcx140->micbias_vg && power_state)
662*4882a593Smuzhiyun pwr_ctrl |= ADCX140_PWR_CFG_BIAS_PDZ;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun regmap_update_bits(adcx140->regmap, ADCX140_PWR_CFG,
665*4882a593Smuzhiyun ADCX140_PWR_CTRL_MSK, pwr_ctrl);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
adcx140_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)668*4882a593Smuzhiyun static int adcx140_hw_params(struct snd_pcm_substream *substream,
669*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
670*4882a593Smuzhiyun struct snd_soc_dai *dai)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
673*4882a593Smuzhiyun struct adcx140_priv *adcx140 = snd_soc_component_get_drvdata(component);
674*4882a593Smuzhiyun u8 data = 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun switch (params_width(params)) {
677*4882a593Smuzhiyun case 16:
678*4882a593Smuzhiyun data = ADCX140_16_BIT_WORD;
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun case 20:
681*4882a593Smuzhiyun data = ADCX140_20_BIT_WORD;
682*4882a593Smuzhiyun break;
683*4882a593Smuzhiyun case 24:
684*4882a593Smuzhiyun data = ADCX140_24_BIT_WORD;
685*4882a593Smuzhiyun break;
686*4882a593Smuzhiyun case 32:
687*4882a593Smuzhiyun data = ADCX140_32_BIT_WORD;
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun dev_err(component->dev, "%s: Unsupported width %d\n",
691*4882a593Smuzhiyun __func__, params_width(params));
692*4882a593Smuzhiyun return -EINVAL;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, false);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun snd_soc_component_update_bits(component, ADCX140_ASI_CFG0,
698*4882a593Smuzhiyun ADCX140_WORD_LEN_MSK, data);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, true);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
adcx140_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)705*4882a593Smuzhiyun static int adcx140_set_dai_fmt(struct snd_soc_dai *codec_dai,
706*4882a593Smuzhiyun unsigned int fmt)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
709*4882a593Smuzhiyun struct adcx140_priv *adcx140 = snd_soc_component_get_drvdata(component);
710*4882a593Smuzhiyun u8 iface_reg1 = 0;
711*4882a593Smuzhiyun u8 iface_reg2 = 0;
712*4882a593Smuzhiyun int offset = 0;
713*4882a593Smuzhiyun bool inverted_bclk = false;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* set master/slave audio interface */
716*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
717*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
718*4882a593Smuzhiyun iface_reg2 |= ADCX140_BCLK_FSYNC_MASTER;
719*4882a593Smuzhiyun break;
720*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
723*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
724*4882a593Smuzhiyun default:
725*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI master/slave interface\n");
726*4882a593Smuzhiyun return -EINVAL;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* interface format */
730*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
731*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
732*4882a593Smuzhiyun iface_reg1 |= ADCX140_I2S_MODE_BIT;
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
735*4882a593Smuzhiyun iface_reg1 |= ADCX140_LEFT_JUST_BIT;
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
738*4882a593Smuzhiyun offset = 1;
739*4882a593Smuzhiyun inverted_bclk = true;
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
742*4882a593Smuzhiyun inverted_bclk = true;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun default:
745*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI interface format\n");
746*4882a593Smuzhiyun return -EINVAL;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* signal polarity */
750*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
751*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
752*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
753*4882a593Smuzhiyun inverted_bclk = !inverted_bclk;
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
756*4882a593Smuzhiyun iface_reg1 |= ADCX140_FSYNCINV_BIT;
757*4882a593Smuzhiyun break;
758*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
759*4882a593Smuzhiyun break;
760*4882a593Smuzhiyun default:
761*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI clock signal polarity\n");
762*4882a593Smuzhiyun return -EINVAL;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (inverted_bclk)
766*4882a593Smuzhiyun iface_reg1 |= ADCX140_BCLKINV_BIT;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun adcx140->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, false);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun snd_soc_component_update_bits(component, ADCX140_ASI_CFG0,
773*4882a593Smuzhiyun ADCX140_FSYNCINV_BIT |
774*4882a593Smuzhiyun ADCX140_BCLKINV_BIT |
775*4882a593Smuzhiyun ADCX140_ASI_FORMAT_MSK,
776*4882a593Smuzhiyun iface_reg1);
777*4882a593Smuzhiyun snd_soc_component_update_bits(component, ADCX140_MST_CFG0,
778*4882a593Smuzhiyun ADCX140_BCLK_FSYNC_MASTER, iface_reg2);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Configure data offset */
781*4882a593Smuzhiyun snd_soc_component_update_bits(component, ADCX140_ASI_CFG1,
782*4882a593Smuzhiyun ADCX140_TX_OFFSET_MASK, offset);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, true);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
adcx140_set_dai_tdm_slot(struct snd_soc_dai * codec_dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)789*4882a593Smuzhiyun static int adcx140_set_dai_tdm_slot(struct snd_soc_dai *codec_dai,
790*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask,
791*4882a593Smuzhiyun int slots, int slot_width)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun struct snd_soc_component *component = codec_dai->component;
794*4882a593Smuzhiyun struct adcx140_priv *adcx140 = snd_soc_component_get_drvdata(component);
795*4882a593Smuzhiyun unsigned int lsb;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* TDM based on DSP mode requires slots to be adjacent */
798*4882a593Smuzhiyun lsb = __ffs(tx_mask);
799*4882a593Smuzhiyun if ((lsb + 1) != __fls(tx_mask)) {
800*4882a593Smuzhiyun dev_err(component->dev, "Invalid mask, slots must be adjacent\n");
801*4882a593Smuzhiyun return -EINVAL;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun switch (slot_width) {
805*4882a593Smuzhiyun case 16:
806*4882a593Smuzhiyun case 20:
807*4882a593Smuzhiyun case 24:
808*4882a593Smuzhiyun case 32:
809*4882a593Smuzhiyun break;
810*4882a593Smuzhiyun default:
811*4882a593Smuzhiyun dev_err(component->dev, "Unsupported slot width %d\n", slot_width);
812*4882a593Smuzhiyun return -EINVAL;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun adcx140->tdm_delay = lsb;
816*4882a593Smuzhiyun adcx140->slot_width = slot_width;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static const struct snd_soc_dai_ops adcx140_dai_ops = {
822*4882a593Smuzhiyun .hw_params = adcx140_hw_params,
823*4882a593Smuzhiyun .set_fmt = adcx140_set_dai_fmt,
824*4882a593Smuzhiyun .set_tdm_slot = adcx140_set_dai_tdm_slot,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun
adcx140_configure_gpo(struct adcx140_priv * adcx140)827*4882a593Smuzhiyun static int adcx140_configure_gpo(struct adcx140_priv *adcx140)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun u32 gpo_outputs[ADCX140_NUM_GPOS];
830*4882a593Smuzhiyun u32 gpo_output_val = 0;
831*4882a593Smuzhiyun int ret;
832*4882a593Smuzhiyun int i;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun for (i = 0; i < ADCX140_NUM_GPOS; i++) {
835*4882a593Smuzhiyun ret = device_property_read_u32_array(adcx140->dev,
836*4882a593Smuzhiyun gpo_config_names[i],
837*4882a593Smuzhiyun gpo_outputs,
838*4882a593Smuzhiyun ADCX140_NUM_GPO_CFGS);
839*4882a593Smuzhiyun if (ret)
840*4882a593Smuzhiyun continue;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (gpo_outputs[0] > ADCX140_GPO_CFG_MAX) {
843*4882a593Smuzhiyun dev_err(adcx140->dev, "GPO%d config out of range\n", i + 1);
844*4882a593Smuzhiyun return -EINVAL;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if (gpo_outputs[1] > ADCX140_GPO_DRV_MAX) {
848*4882a593Smuzhiyun dev_err(adcx140->dev, "GPO%d drive out of range\n", i + 1);
849*4882a593Smuzhiyun return -EINVAL;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun gpo_output_val = gpo_outputs[0] << ADCX140_GPO_SHIFT |
853*4882a593Smuzhiyun gpo_outputs[1];
854*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_GPO_CFG0 + i,
855*4882a593Smuzhiyun gpo_output_val);
856*4882a593Smuzhiyun if (ret)
857*4882a593Smuzhiyun return ret;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
adcx140_configure_gpio(struct adcx140_priv * adcx140)864*4882a593Smuzhiyun static int adcx140_configure_gpio(struct adcx140_priv *adcx140)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun int gpio_count = 0;
867*4882a593Smuzhiyun u32 gpio_outputs[ADCX140_NUM_GPIO_CFGS];
868*4882a593Smuzhiyun u32 gpio_output_val = 0;
869*4882a593Smuzhiyun int ret;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun gpio_count = device_property_count_u32(adcx140->dev,
872*4882a593Smuzhiyun "ti,gpio-config");
873*4882a593Smuzhiyun if (gpio_count == 0)
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (gpio_count != ADCX140_NUM_GPIO_CFGS)
877*4882a593Smuzhiyun return -EINVAL;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun ret = device_property_read_u32_array(adcx140->dev, "ti,gpio-config",
880*4882a593Smuzhiyun gpio_outputs, gpio_count);
881*4882a593Smuzhiyun if (ret)
882*4882a593Smuzhiyun return ret;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (gpio_outputs[0] > ADCX140_GPIO_CFG_MAX) {
885*4882a593Smuzhiyun dev_err(adcx140->dev, "GPIO config out of range\n");
886*4882a593Smuzhiyun return -EINVAL;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (gpio_outputs[1] > ADCX140_GPIO_DRV_MAX) {
890*4882a593Smuzhiyun dev_err(adcx140->dev, "GPIO drive out of range\n");
891*4882a593Smuzhiyun return -EINVAL;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun gpio_output_val = gpio_outputs[0] << ADCX140_GPIO_SHIFT
895*4882a593Smuzhiyun | gpio_outputs[1];
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return regmap_write(adcx140->regmap, ADCX140_GPIO_CFG0, gpio_output_val);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
adcx140_codec_probe(struct snd_soc_component * component)900*4882a593Smuzhiyun static int adcx140_codec_probe(struct snd_soc_component *component)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun struct adcx140_priv *adcx140 = snd_soc_component_get_drvdata(component);
903*4882a593Smuzhiyun int sleep_cfg_val = ADCX140_WAKE_DEV;
904*4882a593Smuzhiyun u32 bias_source;
905*4882a593Smuzhiyun u32 vref_source;
906*4882a593Smuzhiyun u8 bias_cfg;
907*4882a593Smuzhiyun int pdm_count;
908*4882a593Smuzhiyun u32 pdm_edges[ADCX140_NUM_PDM_EDGES];
909*4882a593Smuzhiyun u32 pdm_edge_val = 0;
910*4882a593Smuzhiyun int gpi_count;
911*4882a593Smuzhiyun u32 gpi_inputs[ADCX140_NUM_GPI_PINS];
912*4882a593Smuzhiyun u32 gpi_input_val = 0;
913*4882a593Smuzhiyun int i;
914*4882a593Smuzhiyun int ret;
915*4882a593Smuzhiyun bool tx_high_z;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun ret = device_property_read_u32(adcx140->dev, "ti,mic-bias-source",
918*4882a593Smuzhiyun &bias_source);
919*4882a593Smuzhiyun if (ret || bias_source > ADCX140_MIC_BIAS_VAL_AVDD) {
920*4882a593Smuzhiyun bias_source = ADCX140_MIC_BIAS_VAL_VREF;
921*4882a593Smuzhiyun adcx140->micbias_vg = false;
922*4882a593Smuzhiyun } else {
923*4882a593Smuzhiyun adcx140->micbias_vg = true;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun ret = device_property_read_u32(adcx140->dev, "ti,vref-source",
927*4882a593Smuzhiyun &vref_source);
928*4882a593Smuzhiyun if (ret)
929*4882a593Smuzhiyun vref_source = ADCX140_MIC_BIAS_VREF_275V;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (vref_source > ADCX140_MIC_BIAS_VREF_1375V) {
932*4882a593Smuzhiyun dev_err(adcx140->dev, "Mic Bias source value is invalid\n");
933*4882a593Smuzhiyun return -EINVAL;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun bias_cfg = bias_source << ADCX140_MIC_BIAS_SHIFT | vref_source;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun ret = adcx140_reset(adcx140);
939*4882a593Smuzhiyun if (ret)
940*4882a593Smuzhiyun goto out;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (adcx140->supply_areg == NULL)
943*4882a593Smuzhiyun sleep_cfg_val |= ADCX140_AREG_INTERNAL;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_SLEEP_CFG, sleep_cfg_val);
946*4882a593Smuzhiyun if (ret) {
947*4882a593Smuzhiyun dev_err(adcx140->dev, "setting sleep config failed %d\n", ret);
948*4882a593Smuzhiyun goto out;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* 8.4.3: Wait >= 1ms after entering active mode. */
952*4882a593Smuzhiyun usleep_range(1000, 100000);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun pdm_count = device_property_count_u32(adcx140->dev,
955*4882a593Smuzhiyun "ti,pdm-edge-select");
956*4882a593Smuzhiyun if (pdm_count <= ADCX140_NUM_PDM_EDGES && pdm_count > 0) {
957*4882a593Smuzhiyun ret = device_property_read_u32_array(adcx140->dev,
958*4882a593Smuzhiyun "ti,pdm-edge-select",
959*4882a593Smuzhiyun pdm_edges, pdm_count);
960*4882a593Smuzhiyun if (ret)
961*4882a593Smuzhiyun return ret;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun for (i = 0; i < pdm_count; i++)
964*4882a593Smuzhiyun pdm_edge_val |= pdm_edges[i] << (ADCX140_PDM_EDGE_SHIFT - i);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_PDM_CFG,
967*4882a593Smuzhiyun pdm_edge_val);
968*4882a593Smuzhiyun if (ret)
969*4882a593Smuzhiyun return ret;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun gpi_count = device_property_count_u32(adcx140->dev, "ti,gpi-config");
973*4882a593Smuzhiyun if (gpi_count <= ADCX140_NUM_GPI_PINS && gpi_count > 0) {
974*4882a593Smuzhiyun ret = device_property_read_u32_array(adcx140->dev,
975*4882a593Smuzhiyun "ti,gpi-config",
976*4882a593Smuzhiyun gpi_inputs, gpi_count);
977*4882a593Smuzhiyun if (ret)
978*4882a593Smuzhiyun return ret;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun gpi_input_val = gpi_inputs[ADCX140_GPI1_INDEX] << ADCX140_GPI_SHIFT |
981*4882a593Smuzhiyun gpi_inputs[ADCX140_GPI2_INDEX];
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_GPI_CFG0,
984*4882a593Smuzhiyun gpi_input_val);
985*4882a593Smuzhiyun if (ret)
986*4882a593Smuzhiyun return ret;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun gpi_input_val = gpi_inputs[ADCX140_GPI3_INDEX] << ADCX140_GPI_SHIFT |
989*4882a593Smuzhiyun gpi_inputs[ADCX140_GPI4_INDEX];
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun ret = regmap_write(adcx140->regmap, ADCX140_GPI_CFG1,
992*4882a593Smuzhiyun gpi_input_val);
993*4882a593Smuzhiyun if (ret)
994*4882a593Smuzhiyun return ret;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ret = adcx140_configure_gpio(adcx140);
998*4882a593Smuzhiyun if (ret)
999*4882a593Smuzhiyun return ret;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun ret = adcx140_configure_gpo(adcx140);
1002*4882a593Smuzhiyun if (ret)
1003*4882a593Smuzhiyun goto out;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun ret = regmap_update_bits(adcx140->regmap, ADCX140_BIAS_CFG,
1006*4882a593Smuzhiyun ADCX140_MIC_BIAS_VAL_MSK |
1007*4882a593Smuzhiyun ADCX140_MIC_BIAS_VREF_MSK, bias_cfg);
1008*4882a593Smuzhiyun if (ret)
1009*4882a593Smuzhiyun dev_err(adcx140->dev, "setting MIC bias failed %d\n", ret);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun tx_high_z = device_property_read_bool(adcx140->dev, "ti,asi-tx-drive");
1012*4882a593Smuzhiyun if (tx_high_z) {
1013*4882a593Smuzhiyun ret = regmap_update_bits(adcx140->regmap, ADCX140_ASI_CFG0,
1014*4882a593Smuzhiyun ADCX140_TX_FILL, ADCX140_TX_FILL);
1015*4882a593Smuzhiyun if (ret) {
1016*4882a593Smuzhiyun dev_err(adcx140->dev, "Setting Tx drive failed %d\n", ret);
1017*4882a593Smuzhiyun goto out;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, true);
1022*4882a593Smuzhiyun out:
1023*4882a593Smuzhiyun return ret;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
adcx140_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1026*4882a593Smuzhiyun static int adcx140_set_bias_level(struct snd_soc_component *component,
1027*4882a593Smuzhiyun enum snd_soc_bias_level level)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct adcx140_priv *adcx140 = snd_soc_component_get_drvdata(component);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun switch (level) {
1032*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1033*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1034*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1035*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, true);
1036*4882a593Smuzhiyun break;
1037*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1038*4882a593Smuzhiyun adcx140_pwr_ctrl(adcx140, false);
1039*4882a593Smuzhiyun break;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_driver_adcx140 = {
1046*4882a593Smuzhiyun .probe = adcx140_codec_probe,
1047*4882a593Smuzhiyun .set_bias_level = adcx140_set_bias_level,
1048*4882a593Smuzhiyun .controls = adcx140_snd_controls,
1049*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(adcx140_snd_controls),
1050*4882a593Smuzhiyun .dapm_widgets = adcx140_dapm_widgets,
1051*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(adcx140_dapm_widgets),
1052*4882a593Smuzhiyun .dapm_routes = adcx140_audio_map,
1053*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(adcx140_audio_map),
1054*4882a593Smuzhiyun .suspend_bias_off = 1,
1055*4882a593Smuzhiyun .idle_bias_on = 0,
1056*4882a593Smuzhiyun .use_pmdown_time = 1,
1057*4882a593Smuzhiyun .endianness = 1,
1058*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun static struct snd_soc_dai_driver adcx140_dai_driver[] = {
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun .name = "tlv320adcx140-codec",
1064*4882a593Smuzhiyun .capture = {
1065*4882a593Smuzhiyun .stream_name = "Capture",
1066*4882a593Smuzhiyun .channels_min = 2,
1067*4882a593Smuzhiyun .channels_max = ADCX140_MAX_CHANNELS,
1068*4882a593Smuzhiyun .rates = ADCX140_RATES,
1069*4882a593Smuzhiyun .formats = ADCX140_FORMATS,
1070*4882a593Smuzhiyun },
1071*4882a593Smuzhiyun .ops = &adcx140_dai_ops,
1072*4882a593Smuzhiyun .symmetric_rates = 1,
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun static const struct of_device_id tlv320adcx140_of_match[] = {
1077*4882a593Smuzhiyun { .compatible = "ti,tlv320adc3140" },
1078*4882a593Smuzhiyun { .compatible = "ti,tlv320adc5140" },
1079*4882a593Smuzhiyun { .compatible = "ti,tlv320adc6140" },
1080*4882a593Smuzhiyun {},
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tlv320adcx140_of_match);
1083*4882a593Smuzhiyun
adcx140_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1084*4882a593Smuzhiyun static int adcx140_i2c_probe(struct i2c_client *i2c,
1085*4882a593Smuzhiyun const struct i2c_device_id *id)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun struct adcx140_priv *adcx140;
1088*4882a593Smuzhiyun int ret;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun adcx140 = devm_kzalloc(&i2c->dev, sizeof(*adcx140), GFP_KERNEL);
1091*4882a593Smuzhiyun if (!adcx140)
1092*4882a593Smuzhiyun return -ENOMEM;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun adcx140->dev = &i2c->dev;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun adcx140->gpio_reset = devm_gpiod_get_optional(adcx140->dev,
1097*4882a593Smuzhiyun "reset", GPIOD_OUT_LOW);
1098*4882a593Smuzhiyun if (IS_ERR(adcx140->gpio_reset))
1099*4882a593Smuzhiyun dev_info(&i2c->dev, "Reset GPIO not defined\n");
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun adcx140->supply_areg = devm_regulator_get_optional(adcx140->dev,
1102*4882a593Smuzhiyun "areg");
1103*4882a593Smuzhiyun if (IS_ERR(adcx140->supply_areg)) {
1104*4882a593Smuzhiyun if (PTR_ERR(adcx140->supply_areg) == -EPROBE_DEFER)
1105*4882a593Smuzhiyun return -EPROBE_DEFER;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun adcx140->supply_areg = NULL;
1108*4882a593Smuzhiyun } else {
1109*4882a593Smuzhiyun ret = regulator_enable(adcx140->supply_areg);
1110*4882a593Smuzhiyun if (ret) {
1111*4882a593Smuzhiyun dev_err(adcx140->dev, "Failed to enable areg\n");
1112*4882a593Smuzhiyun return ret;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun adcx140->regmap = devm_regmap_init_i2c(i2c, &adcx140_i2c_regmap);
1117*4882a593Smuzhiyun if (IS_ERR(adcx140->regmap)) {
1118*4882a593Smuzhiyun ret = PTR_ERR(adcx140->regmap);
1119*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1120*4882a593Smuzhiyun ret);
1121*4882a593Smuzhiyun return ret;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun i2c_set_clientdata(i2c, adcx140);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return devm_snd_soc_register_component(&i2c->dev,
1127*4882a593Smuzhiyun &soc_codec_driver_adcx140,
1128*4882a593Smuzhiyun adcx140_dai_driver, 1);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const struct i2c_device_id adcx140_i2c_id[] = {
1132*4882a593Smuzhiyun { "tlv320adc3140", 0 },
1133*4882a593Smuzhiyun { "tlv320adc5140", 1 },
1134*4882a593Smuzhiyun { "tlv320adc6140", 2 },
1135*4882a593Smuzhiyun {}
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, adcx140_i2c_id);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static struct i2c_driver adcx140_i2c_driver = {
1140*4882a593Smuzhiyun .driver = {
1141*4882a593Smuzhiyun .name = "tlv320adcx140-codec",
1142*4882a593Smuzhiyun .of_match_table = of_match_ptr(tlv320adcx140_of_match),
1143*4882a593Smuzhiyun },
1144*4882a593Smuzhiyun .probe = adcx140_i2c_probe,
1145*4882a593Smuzhiyun .id_table = adcx140_i2c_id,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun module_i2c_driver(adcx140_i2c_driver);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com>");
1150*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC TLV320ADCX140 CODEC Driver");
1151*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1152