xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/ssm4567.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SSM4567 amplifier audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2014 Google Chromium project.
6*4882a593Smuzhiyun  *  Author: Anatol Pomozov <anatol@chromium.org>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on code copyright/by:
9*4882a593Smuzhiyun  *   Copyright 2013 Analog Devices Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/acpi.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/i2c.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun #include <sound/tlv.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define SSM4567_REG_POWER_CTRL		0x00
26*4882a593Smuzhiyun #define SSM4567_REG_AMP_SNS_CTRL		0x01
27*4882a593Smuzhiyun #define SSM4567_REG_DAC_CTRL		0x02
28*4882a593Smuzhiyun #define SSM4567_REG_DAC_VOLUME		0x03
29*4882a593Smuzhiyun #define SSM4567_REG_SAI_CTRL_1		0x04
30*4882a593Smuzhiyun #define SSM4567_REG_SAI_CTRL_2		0x05
31*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_1		0x06
32*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_2		0x07
33*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_3		0x08
34*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_4		0x09
35*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_5		0x0a
36*4882a593Smuzhiyun #define SSM4567_REG_SAI_PLACEMENT_6		0x0b
37*4882a593Smuzhiyun #define SSM4567_REG_BATTERY_V_OUT		0x0c
38*4882a593Smuzhiyun #define SSM4567_REG_LIMITER_CTRL_1		0x0d
39*4882a593Smuzhiyun #define SSM4567_REG_LIMITER_CTRL_2		0x0e
40*4882a593Smuzhiyun #define SSM4567_REG_LIMITER_CTRL_3		0x0f
41*4882a593Smuzhiyun #define SSM4567_REG_STATUS_1		0x10
42*4882a593Smuzhiyun #define SSM4567_REG_STATUS_2		0x11
43*4882a593Smuzhiyun #define SSM4567_REG_FAULT_CTRL		0x12
44*4882a593Smuzhiyun #define SSM4567_REG_PDM_CTRL		0x13
45*4882a593Smuzhiyun #define SSM4567_REG_MCLK_RATIO		0x14
46*4882a593Smuzhiyun #define SSM4567_REG_BOOST_CTRL_1		0x15
47*4882a593Smuzhiyun #define SSM4567_REG_BOOST_CTRL_2		0x16
48*4882a593Smuzhiyun #define SSM4567_REG_SOFT_RESET		0xff
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* POWER_CTRL */
51*4882a593Smuzhiyun #define SSM4567_POWER_APWDN_EN		BIT(7)
52*4882a593Smuzhiyun #define SSM4567_POWER_BSNS_PWDN		BIT(6)
53*4882a593Smuzhiyun #define SSM4567_POWER_VSNS_PWDN		BIT(5)
54*4882a593Smuzhiyun #define SSM4567_POWER_ISNS_PWDN		BIT(4)
55*4882a593Smuzhiyun #define SSM4567_POWER_BOOST_PWDN		BIT(3)
56*4882a593Smuzhiyun #define SSM4567_POWER_AMP_PWDN		BIT(2)
57*4882a593Smuzhiyun #define SSM4567_POWER_VBAT_ONLY		BIT(1)
58*4882a593Smuzhiyun #define SSM4567_POWER_SPWDN			BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* DAC_CTRL */
61*4882a593Smuzhiyun #define SSM4567_DAC_HV			BIT(7)
62*4882a593Smuzhiyun #define SSM4567_DAC_MUTE		BIT(6)
63*4882a593Smuzhiyun #define SSM4567_DAC_HPF			BIT(5)
64*4882a593Smuzhiyun #define SSM4567_DAC_LPM			BIT(4)
65*4882a593Smuzhiyun #define SSM4567_DAC_FS_MASK	0x7
66*4882a593Smuzhiyun #define SSM4567_DAC_FS_8000_12000	0x0
67*4882a593Smuzhiyun #define SSM4567_DAC_FS_16000_24000	0x1
68*4882a593Smuzhiyun #define SSM4567_DAC_FS_32000_48000	0x2
69*4882a593Smuzhiyun #define SSM4567_DAC_FS_64000_96000	0x3
70*4882a593Smuzhiyun #define SSM4567_DAC_FS_128000_192000	0x4
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* SAI_CTRL_1 */
73*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_BCLK			BIT(6)
74*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_TDM_BLCKS_MASK	(0x3 << 4)
75*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_TDM_BLCKS_32		(0x0 << 4)
76*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_TDM_BLCKS_48		(0x1 << 4)
77*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_TDM_BLCKS_64		(0x2 << 4)
78*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_FSYNC		BIT(3)
79*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_LJ			BIT(2)
80*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_TDM			BIT(1)
81*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_1_PDM			BIT(0)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* SAI_CTRL_2 */
84*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_2_AUTO_SLOT		BIT(3)
85*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_2_TDM_SLOT_MASK	0x7
86*4882a593Smuzhiyun #define SSM4567_SAI_CTRL_2_TDM_SLOT(x)		(x)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct ssm4567 {
89*4882a593Smuzhiyun 	struct regmap *regmap;
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct reg_default ssm4567_reg_defaults[] = {
93*4882a593Smuzhiyun 	{ SSM4567_REG_POWER_CTRL,	0x81 },
94*4882a593Smuzhiyun 	{ SSM4567_REG_AMP_SNS_CTRL, 0x09 },
95*4882a593Smuzhiyun 	{ SSM4567_REG_DAC_CTRL, 0x32 },
96*4882a593Smuzhiyun 	{ SSM4567_REG_DAC_VOLUME, 0x40 },
97*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_CTRL_1, 0x00 },
98*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_CTRL_2, 0x08 },
99*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_1, 0x01 },
100*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_2, 0x20 },
101*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_3, 0x32 },
102*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_4, 0x07 },
103*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_5, 0x07 },
104*4882a593Smuzhiyun 	{ SSM4567_REG_SAI_PLACEMENT_6, 0x07 },
105*4882a593Smuzhiyun 	{ SSM4567_REG_BATTERY_V_OUT, 0x00 },
106*4882a593Smuzhiyun 	{ SSM4567_REG_LIMITER_CTRL_1, 0xa4 },
107*4882a593Smuzhiyun 	{ SSM4567_REG_LIMITER_CTRL_2, 0x73 },
108*4882a593Smuzhiyun 	{ SSM4567_REG_LIMITER_CTRL_3, 0x00 },
109*4882a593Smuzhiyun 	{ SSM4567_REG_STATUS_1, 0x00 },
110*4882a593Smuzhiyun 	{ SSM4567_REG_STATUS_2, 0x00 },
111*4882a593Smuzhiyun 	{ SSM4567_REG_FAULT_CTRL, 0x30 },
112*4882a593Smuzhiyun 	{ SSM4567_REG_PDM_CTRL, 0x40 },
113*4882a593Smuzhiyun 	{ SSM4567_REG_MCLK_RATIO, 0x11 },
114*4882a593Smuzhiyun 	{ SSM4567_REG_BOOST_CTRL_1, 0x03 },
115*4882a593Smuzhiyun 	{ SSM4567_REG_BOOST_CTRL_2, 0x00 },
116*4882a593Smuzhiyun 	{ SSM4567_REG_SOFT_RESET, 0x00 },
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 
ssm4567_readable_reg(struct device * dev,unsigned int reg)120*4882a593Smuzhiyun static bool ssm4567_readable_reg(struct device *dev, unsigned int reg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	switch (reg) {
123*4882a593Smuzhiyun 	case SSM4567_REG_POWER_CTRL ... SSM4567_REG_BOOST_CTRL_2:
124*4882a593Smuzhiyun 		return true;
125*4882a593Smuzhiyun 	default:
126*4882a593Smuzhiyun 		return false;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
ssm4567_writeable_reg(struct device * dev,unsigned int reg)131*4882a593Smuzhiyun static bool ssm4567_writeable_reg(struct device *dev, unsigned int reg)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	switch (reg) {
134*4882a593Smuzhiyun 	case SSM4567_REG_POWER_CTRL ... SSM4567_REG_SAI_PLACEMENT_6:
135*4882a593Smuzhiyun 	case SSM4567_REG_LIMITER_CTRL_1 ... SSM4567_REG_LIMITER_CTRL_3:
136*4882a593Smuzhiyun 	case SSM4567_REG_FAULT_CTRL ... SSM4567_REG_BOOST_CTRL_2:
137*4882a593Smuzhiyun 	/* The datasheet states that soft reset register is read-only,
138*4882a593Smuzhiyun 	 * but logically it is write-only. */
139*4882a593Smuzhiyun 	case SSM4567_REG_SOFT_RESET:
140*4882a593Smuzhiyun 		return true;
141*4882a593Smuzhiyun 	default:
142*4882a593Smuzhiyun 		return false;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
ssm4567_volatile_reg(struct device * dev,unsigned int reg)146*4882a593Smuzhiyun static bool ssm4567_volatile_reg(struct device *dev, unsigned int reg)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	switch (reg) {
149*4882a593Smuzhiyun 	case SSM4567_REG_BATTERY_V_OUT:
150*4882a593Smuzhiyun 	case SSM4567_REG_STATUS_1 ... SSM4567_REG_STATUS_2:
151*4882a593Smuzhiyun 	case SSM4567_REG_SOFT_RESET:
152*4882a593Smuzhiyun 		return true;
153*4882a593Smuzhiyun 	default:
154*4882a593Smuzhiyun 		return false;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX_MUTE(ssm4567_vol_tlv, -7125, 2400);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct snd_kcontrol_new ssm4567_snd_controls[] = {
161*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Master Playback Volume", SSM4567_REG_DAC_VOLUME, 0,
162*4882a593Smuzhiyun 		0xff, 1, ssm4567_vol_tlv),
163*4882a593Smuzhiyun 	SOC_SINGLE("DAC Low Power Mode Switch", SSM4567_REG_DAC_CTRL, 4, 1, 0),
164*4882a593Smuzhiyun 	SOC_SINGLE("DAC High Pass Filter Switch", SSM4567_REG_DAC_CTRL,
165*4882a593Smuzhiyun 		5, 1, 0),
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const struct snd_kcontrol_new ssm4567_amplifier_boost_control =
169*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", SSM4567_REG_POWER_CTRL, 1, 1, 1);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static const struct snd_soc_dapm_widget ssm4567_dapm_widgets[] = {
172*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", "HiFi Playback", SSM4567_REG_POWER_CTRL, 2, 1),
173*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Amplifier Boost", SSM4567_REG_POWER_CTRL, 3, 1,
174*4882a593Smuzhiyun 		&ssm4567_amplifier_boost_control),
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	SND_SOC_DAPM_SIGGEN("Sense"),
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Current Sense", SSM4567_REG_POWER_CTRL, 4, 1, NULL, 0),
179*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Voltage Sense", SSM4567_REG_POWER_CTRL, 5, 1, NULL, 0),
180*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("VBAT Sense", SSM4567_REG_POWER_CTRL, 6, 1, NULL, 0),
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("OUT"),
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct snd_soc_dapm_route ssm4567_routes[] = {
186*4882a593Smuzhiyun 	{ "OUT", NULL, "Amplifier Boost" },
187*4882a593Smuzhiyun 	{ "Amplifier Boost", "Switch", "DAC" },
188*4882a593Smuzhiyun 	{ "OUT", NULL, "DAC" },
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	{ "Current Sense", NULL, "Sense" },
191*4882a593Smuzhiyun 	{ "Voltage Sense", NULL, "Sense" },
192*4882a593Smuzhiyun 	{ "VBAT Sense", NULL, "Sense" },
193*4882a593Smuzhiyun 	{ "Capture Sense", NULL, "Current Sense" },
194*4882a593Smuzhiyun 	{ "Capture Sense", NULL, "Voltage Sense" },
195*4882a593Smuzhiyun 	{ "Capture Sense", NULL, "VBAT Sense" },
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
ssm4567_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)198*4882a593Smuzhiyun static int ssm4567_hw_params(struct snd_pcm_substream *substream,
199*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
202*4882a593Smuzhiyun 	struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(component);
203*4882a593Smuzhiyun 	unsigned int rate = params_rate(params);
204*4882a593Smuzhiyun 	unsigned int dacfs;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (rate >= 8000 && rate <= 12000)
207*4882a593Smuzhiyun 		dacfs = SSM4567_DAC_FS_8000_12000;
208*4882a593Smuzhiyun 	else if (rate >= 16000 && rate <= 24000)
209*4882a593Smuzhiyun 		dacfs = SSM4567_DAC_FS_16000_24000;
210*4882a593Smuzhiyun 	else if (rate >= 32000 && rate <= 48000)
211*4882a593Smuzhiyun 		dacfs = SSM4567_DAC_FS_32000_48000;
212*4882a593Smuzhiyun 	else if (rate >= 64000 && rate <= 96000)
213*4882a593Smuzhiyun 		dacfs = SSM4567_DAC_FS_64000_96000;
214*4882a593Smuzhiyun 	else if (rate >= 128000 && rate <= 192000)
215*4882a593Smuzhiyun 		dacfs = SSM4567_DAC_FS_128000_192000;
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		return -EINVAL;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
220*4882a593Smuzhiyun 				SSM4567_DAC_FS_MASK, dacfs);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
ssm4567_mute(struct snd_soc_dai * dai,int mute,int direction)223*4882a593Smuzhiyun static int ssm4567_mute(struct snd_soc_dai *dai, int mute, int direction)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(dai->component);
226*4882a593Smuzhiyun 	unsigned int val;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	val = mute ? SSM4567_DAC_MUTE : 0;
229*4882a593Smuzhiyun 	return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
230*4882a593Smuzhiyun 			SSM4567_DAC_MUTE, val);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
ssm4567_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int width)233*4882a593Smuzhiyun static int ssm4567_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
234*4882a593Smuzhiyun 	unsigned int rx_mask, int slots, int width)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct ssm4567 *ssm4567 = snd_soc_dai_get_drvdata(dai);
237*4882a593Smuzhiyun 	unsigned int blcks;
238*4882a593Smuzhiyun 	int slot;
239*4882a593Smuzhiyun 	int ret;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (tx_mask == 0)
242*4882a593Smuzhiyun 		return -EINVAL;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (rx_mask && rx_mask != tx_mask)
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	slot = __ffs(tx_mask);
248*4882a593Smuzhiyun 	if (tx_mask != BIT(slot))
249*4882a593Smuzhiyun 		return -EINVAL;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	switch (width) {
252*4882a593Smuzhiyun 	case 32:
253*4882a593Smuzhiyun 		blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_32;
254*4882a593Smuzhiyun 		break;
255*4882a593Smuzhiyun 	case 48:
256*4882a593Smuzhiyun 		blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_48;
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	case 64:
259*4882a593Smuzhiyun 		blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_64;
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	default:
262*4882a593Smuzhiyun 		return -EINVAL;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_2,
266*4882a593Smuzhiyun 		SSM4567_SAI_CTRL_2_AUTO_SLOT | SSM4567_SAI_CTRL_2_TDM_SLOT_MASK,
267*4882a593Smuzhiyun 		SSM4567_SAI_CTRL_2_TDM_SLOT(slot));
268*4882a593Smuzhiyun 	if (ret)
269*4882a593Smuzhiyun 		return ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_1,
272*4882a593Smuzhiyun 		SSM4567_SAI_CTRL_1_TDM_BLCKS_MASK, blcks);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
ssm4567_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)275*4882a593Smuzhiyun static int ssm4567_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct ssm4567 *ssm4567 = snd_soc_dai_get_drvdata(dai);
278*4882a593Smuzhiyun 	unsigned int ctrl1 = 0;
279*4882a593Smuzhiyun 	bool invert_fclk;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
282*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	default:
285*4882a593Smuzhiyun 		return -EINVAL;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
289*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
290*4882a593Smuzhiyun 		invert_fclk = false;
291*4882a593Smuzhiyun 		break;
292*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
293*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_BCLK;
294*4882a593Smuzhiyun 		invert_fclk = false;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
297*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_FSYNC;
298*4882a593Smuzhiyun 		invert_fclk = true;
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
301*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_BCLK;
302*4882a593Smuzhiyun 		invert_fclk = true;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	default:
305*4882a593Smuzhiyun 		return -EINVAL;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
309*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
310*4882a593Smuzhiyun 		break;
311*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
312*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_LJ;
313*4882a593Smuzhiyun 		invert_fclk = !invert_fclk;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
316*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_TDM;
317*4882a593Smuzhiyun 		break;
318*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
319*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_TDM | SSM4567_SAI_CTRL_1_LJ;
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_PDM:
322*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_PDM;
323*4882a593Smuzhiyun 		break;
324*4882a593Smuzhiyun 	default:
325*4882a593Smuzhiyun 		return -EINVAL;
326*4882a593Smuzhiyun 	}
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (invert_fclk)
329*4882a593Smuzhiyun 		ctrl1 |= SSM4567_SAI_CTRL_1_FSYNC;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_1,
332*4882a593Smuzhiyun 			SSM4567_SAI_CTRL_1_BCLK |
333*4882a593Smuzhiyun 			SSM4567_SAI_CTRL_1_FSYNC |
334*4882a593Smuzhiyun 			SSM4567_SAI_CTRL_1_LJ |
335*4882a593Smuzhiyun 			SSM4567_SAI_CTRL_1_TDM |
336*4882a593Smuzhiyun 			SSM4567_SAI_CTRL_1_PDM,
337*4882a593Smuzhiyun 			ctrl1);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
ssm4567_set_power(struct ssm4567 * ssm4567,bool enable)340*4882a593Smuzhiyun static int ssm4567_set_power(struct ssm4567 *ssm4567, bool enable)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	int ret = 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (!enable) {
345*4882a593Smuzhiyun 		ret = regmap_update_bits(ssm4567->regmap,
346*4882a593Smuzhiyun 			SSM4567_REG_POWER_CTRL,
347*4882a593Smuzhiyun 			SSM4567_POWER_SPWDN, SSM4567_POWER_SPWDN);
348*4882a593Smuzhiyun 		regcache_mark_dirty(ssm4567->regmap);
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	regcache_cache_only(ssm4567->regmap, !enable);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (enable) {
354*4882a593Smuzhiyun 		ret = regmap_write(ssm4567->regmap, SSM4567_REG_SOFT_RESET,
355*4882a593Smuzhiyun 			0x00);
356*4882a593Smuzhiyun 		if (ret)
357*4882a593Smuzhiyun 			return ret;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		ret = regmap_update_bits(ssm4567->regmap,
360*4882a593Smuzhiyun 			SSM4567_REG_POWER_CTRL,
361*4882a593Smuzhiyun 			SSM4567_POWER_SPWDN, 0x00);
362*4882a593Smuzhiyun 		regcache_sync(ssm4567->regmap);
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return ret;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
ssm4567_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)368*4882a593Smuzhiyun static int ssm4567_set_bias_level(struct snd_soc_component *component,
369*4882a593Smuzhiyun 	enum snd_soc_bias_level level)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(component);
372*4882a593Smuzhiyun 	int ret = 0;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	switch (level) {
375*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
378*4882a593Smuzhiyun 		break;
379*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
380*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
381*4882a593Smuzhiyun 			ret = ssm4567_set_power(ssm4567, true);
382*4882a593Smuzhiyun 		break;
383*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
384*4882a593Smuzhiyun 		ret = ssm4567_set_power(ssm4567, false);
385*4882a593Smuzhiyun 		break;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return ret;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static const struct snd_soc_dai_ops ssm4567_dai_ops = {
392*4882a593Smuzhiyun 	.hw_params	= ssm4567_hw_params,
393*4882a593Smuzhiyun 	.mute_stream	= ssm4567_mute,
394*4882a593Smuzhiyun 	.set_fmt	= ssm4567_set_dai_fmt,
395*4882a593Smuzhiyun 	.set_tdm_slot	= ssm4567_set_tdm_slot,
396*4882a593Smuzhiyun 	.no_capture_mute = 1,
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun static struct snd_soc_dai_driver ssm4567_dai = {
400*4882a593Smuzhiyun 	.name = "ssm4567-hifi",
401*4882a593Smuzhiyun 	.playback = {
402*4882a593Smuzhiyun 		.stream_name = "Playback",
403*4882a593Smuzhiyun 		.channels_min = 1,
404*4882a593Smuzhiyun 		.channels_max = 1,
405*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_192000,
406*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
407*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S32,
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun 	.capture = {
410*4882a593Smuzhiyun 		.stream_name = "Capture Sense",
411*4882a593Smuzhiyun 		.channels_min = 1,
412*4882a593Smuzhiyun 		.channels_max = 1,
413*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_192000,
414*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
415*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S32,
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun 	.ops = &ssm4567_dai_ops,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct snd_soc_component_driver ssm4567_component_driver = {
421*4882a593Smuzhiyun 	.set_bias_level		= ssm4567_set_bias_level,
422*4882a593Smuzhiyun 	.controls		= ssm4567_snd_controls,
423*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(ssm4567_snd_controls),
424*4882a593Smuzhiyun 	.dapm_widgets		= ssm4567_dapm_widgets,
425*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(ssm4567_dapm_widgets),
426*4882a593Smuzhiyun 	.dapm_routes		= ssm4567_routes,
427*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(ssm4567_routes),
428*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
429*4882a593Smuzhiyun 	.endianness		= 1,
430*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct regmap_config ssm4567_regmap_config = {
434*4882a593Smuzhiyun 	.val_bits = 8,
435*4882a593Smuzhiyun 	.reg_bits = 8,
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	.max_register = SSM4567_REG_SOFT_RESET,
438*4882a593Smuzhiyun 	.readable_reg = ssm4567_readable_reg,
439*4882a593Smuzhiyun 	.writeable_reg = ssm4567_writeable_reg,
440*4882a593Smuzhiyun 	.volatile_reg = ssm4567_volatile_reg,
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
443*4882a593Smuzhiyun 	.reg_defaults = ssm4567_reg_defaults,
444*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(ssm4567_reg_defaults),
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
ssm4567_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)447*4882a593Smuzhiyun static int ssm4567_i2c_probe(struct i2c_client *i2c,
448*4882a593Smuzhiyun 	const struct i2c_device_id *id)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	struct ssm4567 *ssm4567;
451*4882a593Smuzhiyun 	int ret;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	ssm4567 = devm_kzalloc(&i2c->dev, sizeof(*ssm4567), GFP_KERNEL);
454*4882a593Smuzhiyun 	if (ssm4567 == NULL)
455*4882a593Smuzhiyun 		return -ENOMEM;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, ssm4567);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	ssm4567->regmap = devm_regmap_init_i2c(i2c, &ssm4567_regmap_config);
460*4882a593Smuzhiyun 	if (IS_ERR(ssm4567->regmap))
461*4882a593Smuzhiyun 		return PTR_ERR(ssm4567->regmap);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	ret = regmap_write(ssm4567->regmap, SSM4567_REG_SOFT_RESET, 0x00);
464*4882a593Smuzhiyun 	if (ret)
465*4882a593Smuzhiyun 		return ret;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	ret = ssm4567_set_power(ssm4567, false);
468*4882a593Smuzhiyun 	if (ret)
469*4882a593Smuzhiyun 		return ret;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return devm_snd_soc_register_component(&i2c->dev, &ssm4567_component_driver,
472*4882a593Smuzhiyun 			&ssm4567_dai, 1);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun static const struct i2c_device_id ssm4567_i2c_ids[] = {
476*4882a593Smuzhiyun 	{ "ssm4567", 0 },
477*4882a593Smuzhiyun 	{ }
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, ssm4567_i2c_ids);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #ifdef CONFIG_OF
482*4882a593Smuzhiyun static const struct of_device_id ssm4567_of_match[] = {
483*4882a593Smuzhiyun 	{ .compatible = "adi,ssm4567", },
484*4882a593Smuzhiyun 	{ }
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ssm4567_of_match);
487*4882a593Smuzhiyun #endif
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #ifdef CONFIG_ACPI
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun static const struct acpi_device_id ssm4567_acpi_match[] = {
492*4882a593Smuzhiyun 	{ "INT343B", 0 },
493*4882a593Smuzhiyun 	{},
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, ssm4567_acpi_match);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #endif
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static struct i2c_driver ssm4567_driver = {
500*4882a593Smuzhiyun 	.driver = {
501*4882a593Smuzhiyun 		.name = "ssm4567",
502*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(ssm4567_of_match),
503*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(ssm4567_acpi_match),
504*4882a593Smuzhiyun 	},
505*4882a593Smuzhiyun 	.probe = ssm4567_i2c_probe,
506*4882a593Smuzhiyun 	.id_table = ssm4567_i2c_ids,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun module_i2c_driver(ssm4567_driver);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC SSM4567 driver");
511*4882a593Smuzhiyun MODULE_AUTHOR("Anatol Pomozov <anatol@chromium.org>");
512*4882a593Smuzhiyun MODULE_LICENSE("GPL");
513