xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt715-sdw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * rt715-sdw.c -- rt715 ALSA SoC audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright(c) 2019 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * ALC715 ASoC Codec Driver based Intel Dummy SdW codec driver
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
13*4882a593Smuzhiyun #include <linux/soundwire/sdw.h>
14*4882a593Smuzhiyun #include <linux/soundwire/sdw_type.h>
15*4882a593Smuzhiyun #include <linux/soundwire/sdw_registers.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <sound/soc.h>
20*4882a593Smuzhiyun #include "rt715.h"
21*4882a593Smuzhiyun #include "rt715-sdw.h"
22*4882a593Smuzhiyun 
rt715_readable_register(struct device * dev,unsigned int reg)23*4882a593Smuzhiyun static bool rt715_readable_register(struct device *dev, unsigned int reg)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	switch (reg) {
26*4882a593Smuzhiyun 	case 0x00e0 ... 0x00e5:
27*4882a593Smuzhiyun 	case 0x00ee ... 0x00ef:
28*4882a593Smuzhiyun 	case 0x00f0 ... 0x00f5:
29*4882a593Smuzhiyun 	case 0x00fe ... 0x00ff:
30*4882a593Smuzhiyun 	case 0x02e0:
31*4882a593Smuzhiyun 	case 0x02f0:
32*4882a593Smuzhiyun 	case 0x04e0:
33*4882a593Smuzhiyun 	case 0x04f0:
34*4882a593Smuzhiyun 	case 0x06e0:
35*4882a593Smuzhiyun 	case 0x06f0:
36*4882a593Smuzhiyun 	case 0x2000 ... 0x2016:
37*4882a593Smuzhiyun 	case 0x201a ... 0x2027:
38*4882a593Smuzhiyun 	case 0x2029 ... 0x202a:
39*4882a593Smuzhiyun 	case 0x202d ... 0x2034:
40*4882a593Smuzhiyun 	case 0x2200 ... 0x2204:
41*4882a593Smuzhiyun 	case 0x2206 ... 0x2212:
42*4882a593Smuzhiyun 	case 0x2220 ... 0x2223:
43*4882a593Smuzhiyun 	case 0x2230 ... 0x2239:
44*4882a593Smuzhiyun 	case 0x22f0 ... 0x22f3:
45*4882a593Smuzhiyun 	case 0x3122:
46*4882a593Smuzhiyun 	case 0x3123:
47*4882a593Smuzhiyun 	case 0x3124:
48*4882a593Smuzhiyun 	case 0x3125:
49*4882a593Smuzhiyun 	case 0x3607:
50*4882a593Smuzhiyun 	case 0x3608:
51*4882a593Smuzhiyun 	case 0x3609:
52*4882a593Smuzhiyun 	case 0x3610:
53*4882a593Smuzhiyun 	case 0x3611:
54*4882a593Smuzhiyun 	case 0x3627:
55*4882a593Smuzhiyun 	case 0x3712:
56*4882a593Smuzhiyun 	case 0x3713:
57*4882a593Smuzhiyun 	case 0x3718:
58*4882a593Smuzhiyun 	case 0x3719:
59*4882a593Smuzhiyun 	case 0x371a:
60*4882a593Smuzhiyun 	case 0x371b:
61*4882a593Smuzhiyun 	case 0x371d:
62*4882a593Smuzhiyun 	case 0x3729:
63*4882a593Smuzhiyun 	case 0x385e:
64*4882a593Smuzhiyun 	case 0x3859:
65*4882a593Smuzhiyun 	case 0x4c12:
66*4882a593Smuzhiyun 	case 0x4c13:
67*4882a593Smuzhiyun 	case 0x4c1d:
68*4882a593Smuzhiyun 	case 0x4c29:
69*4882a593Smuzhiyun 	case 0x4d12:
70*4882a593Smuzhiyun 	case 0x4d13:
71*4882a593Smuzhiyun 	case 0x4d1d:
72*4882a593Smuzhiyun 	case 0x4d29:
73*4882a593Smuzhiyun 	case 0x4e12:
74*4882a593Smuzhiyun 	case 0x4e13:
75*4882a593Smuzhiyun 	case 0x4e1d:
76*4882a593Smuzhiyun 	case 0x4e29:
77*4882a593Smuzhiyun 	case 0x4f12:
78*4882a593Smuzhiyun 	case 0x4f13:
79*4882a593Smuzhiyun 	case 0x4f1d:
80*4882a593Smuzhiyun 	case 0x4f29:
81*4882a593Smuzhiyun 	case 0x7207:
82*4882a593Smuzhiyun 	case 0x7208:
83*4882a593Smuzhiyun 	case 0x7209:
84*4882a593Smuzhiyun 	case 0x7227:
85*4882a593Smuzhiyun 	case 0x7307:
86*4882a593Smuzhiyun 	case 0x7308:
87*4882a593Smuzhiyun 	case 0x7309:
88*4882a593Smuzhiyun 	case 0x7312:
89*4882a593Smuzhiyun 	case 0x7313:
90*4882a593Smuzhiyun 	case 0x7318:
91*4882a593Smuzhiyun 	case 0x7319:
92*4882a593Smuzhiyun 	case 0x731a:
93*4882a593Smuzhiyun 	case 0x731b:
94*4882a593Smuzhiyun 	case 0x731d:
95*4882a593Smuzhiyun 	case 0x7327:
96*4882a593Smuzhiyun 	case 0x7329:
97*4882a593Smuzhiyun 	case 0x8287:
98*4882a593Smuzhiyun 	case 0x8288:
99*4882a593Smuzhiyun 	case 0x8289:
100*4882a593Smuzhiyun 	case 0x82a7:
101*4882a593Smuzhiyun 	case 0x8387:
102*4882a593Smuzhiyun 	case 0x8388:
103*4882a593Smuzhiyun 	case 0x8389:
104*4882a593Smuzhiyun 	case 0x8392:
105*4882a593Smuzhiyun 	case 0x8393:
106*4882a593Smuzhiyun 	case 0x8398:
107*4882a593Smuzhiyun 	case 0x8399:
108*4882a593Smuzhiyun 	case 0x839a:
109*4882a593Smuzhiyun 	case 0x839b:
110*4882a593Smuzhiyun 	case 0x839d:
111*4882a593Smuzhiyun 	case 0x83a7:
112*4882a593Smuzhiyun 	case 0x83a9:
113*4882a593Smuzhiyun 	case 0x752039:
114*4882a593Smuzhiyun 		return true;
115*4882a593Smuzhiyun 	default:
116*4882a593Smuzhiyun 		return false;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
rt715_volatile_register(struct device * dev,unsigned int reg)120*4882a593Smuzhiyun static bool rt715_volatile_register(struct device *dev, unsigned int reg)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	switch (reg) {
123*4882a593Smuzhiyun 	case 0x00e5:
124*4882a593Smuzhiyun 	case 0x00f0:
125*4882a593Smuzhiyun 	case 0x00f3:
126*4882a593Smuzhiyun 	case 0x00f5:
127*4882a593Smuzhiyun 	case 0x2009:
128*4882a593Smuzhiyun 	case 0x2016:
129*4882a593Smuzhiyun 	case 0x201b:
130*4882a593Smuzhiyun 	case 0x201c:
131*4882a593Smuzhiyun 	case 0x201d:
132*4882a593Smuzhiyun 	case 0x201f:
133*4882a593Smuzhiyun 	case 0x2023:
134*4882a593Smuzhiyun 	case 0x2230:
135*4882a593Smuzhiyun 	case 0x200b ... 0x200e: /* i2c read */
136*4882a593Smuzhiyun 	case 0x2012 ... 0x2015: /* HD-A read */
137*4882a593Smuzhiyun 	case 0x202d ... 0x202f: /* BRA */
138*4882a593Smuzhiyun 	case 0x2201 ... 0x2212: /* i2c debug */
139*4882a593Smuzhiyun 	case 0x2220 ... 0x2223: /* decoded HD-A */
140*4882a593Smuzhiyun 		return true;
141*4882a593Smuzhiyun 	default:
142*4882a593Smuzhiyun 		return false;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
rt715_sdw_read(void * context,unsigned int reg,unsigned int * val)146*4882a593Smuzhiyun static int rt715_sdw_read(void *context, unsigned int reg, unsigned int *val)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct device *dev = context;
149*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(dev);
150*4882a593Smuzhiyun 	unsigned int sdw_data_3, sdw_data_2, sdw_data_1, sdw_data_0;
151*4882a593Smuzhiyun 	unsigned int reg2 = 0, reg3 = 0, reg4 = 0, mask, nid, val2;
152*4882a593Smuzhiyun 	unsigned int is_hda_reg = 1, is_index_reg = 0;
153*4882a593Smuzhiyun 	int ret;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (reg > 0xffff)
156*4882a593Smuzhiyun 		is_index_reg = 1;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	mask = reg & 0xf000;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (is_index_reg) { /* index registers */
161*4882a593Smuzhiyun 		val2 = reg & 0xff;
162*4882a593Smuzhiyun 		reg = reg >> 8;
163*4882a593Smuzhiyun 		nid = reg & 0xff;
164*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, 0);
165*4882a593Smuzhiyun 		if (ret < 0)
166*4882a593Smuzhiyun 			return ret;
167*4882a593Smuzhiyun 		reg2 = reg + 0x1000;
168*4882a593Smuzhiyun 		reg2 |= 0x80;
169*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2, val2);
170*4882a593Smuzhiyun 		if (ret < 0)
171*4882a593Smuzhiyun 			return ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		reg3 = RT715_PRIV_DATA_R_H | nid;
174*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg3,
175*4882a593Smuzhiyun 			((*val >> 8) & 0xff));
176*4882a593Smuzhiyun 		if (ret < 0)
177*4882a593Smuzhiyun 			return ret;
178*4882a593Smuzhiyun 		reg4 = reg3 + 0x1000;
179*4882a593Smuzhiyun 		reg4 |= 0x80;
180*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg4, (*val & 0xff));
181*4882a593Smuzhiyun 		if (ret < 0)
182*4882a593Smuzhiyun 			return ret;
183*4882a593Smuzhiyun 	} else if (mask   == 0x3000) {
184*4882a593Smuzhiyun 		reg += 0x8000;
185*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, *val);
186*4882a593Smuzhiyun 		if (ret < 0)
187*4882a593Smuzhiyun 			return ret;
188*4882a593Smuzhiyun 	} else if (mask == 0x7000) {
189*4882a593Smuzhiyun 		reg += 0x2000;
190*4882a593Smuzhiyun 		reg |= 0x800;
191*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg,
192*4882a593Smuzhiyun 			((*val >> 8) & 0xff));
193*4882a593Smuzhiyun 		if (ret < 0)
194*4882a593Smuzhiyun 			return ret;
195*4882a593Smuzhiyun 		reg2 = reg + 0x1000;
196*4882a593Smuzhiyun 		reg2 |= 0x80;
197*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2, (*val & 0xff));
198*4882a593Smuzhiyun 		if (ret < 0)
199*4882a593Smuzhiyun 			return ret;
200*4882a593Smuzhiyun 	} else if ((reg & 0xff00) == 0x8300) { /* for R channel */
201*4882a593Smuzhiyun 		reg2 = reg - 0x1000;
202*4882a593Smuzhiyun 		reg2 &= ~0x80;
203*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2,
204*4882a593Smuzhiyun 			((*val >> 8) & 0xff));
205*4882a593Smuzhiyun 		if (ret < 0)
206*4882a593Smuzhiyun 			return ret;
207*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, (*val & 0xff));
208*4882a593Smuzhiyun 		if (ret < 0)
209*4882a593Smuzhiyun 			return ret;
210*4882a593Smuzhiyun 	} else if (mask == 0x9000) {
211*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg,
212*4882a593Smuzhiyun 			((*val >> 8) & 0xff));
213*4882a593Smuzhiyun 		if (ret < 0)
214*4882a593Smuzhiyun 			return ret;
215*4882a593Smuzhiyun 		reg2 = reg + 0x1000;
216*4882a593Smuzhiyun 		reg2 |= 0x80;
217*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2, (*val & 0xff));
218*4882a593Smuzhiyun 		if (ret < 0)
219*4882a593Smuzhiyun 			return ret;
220*4882a593Smuzhiyun 	} else if (mask == 0xb000) {
221*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, *val);
222*4882a593Smuzhiyun 		if (ret < 0)
223*4882a593Smuzhiyun 			return ret;
224*4882a593Smuzhiyun 	} else {
225*4882a593Smuzhiyun 		ret = regmap_read(rt715->sdw_regmap, reg, val);
226*4882a593Smuzhiyun 		if (ret < 0)
227*4882a593Smuzhiyun 			return ret;
228*4882a593Smuzhiyun 		is_hda_reg = 0;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (is_hda_reg || is_index_reg) {
232*4882a593Smuzhiyun 		sdw_data_3 = 0;
233*4882a593Smuzhiyun 		sdw_data_2 = 0;
234*4882a593Smuzhiyun 		sdw_data_1 = 0;
235*4882a593Smuzhiyun 		sdw_data_0 = 0;
236*4882a593Smuzhiyun 		ret = regmap_read(rt715->sdw_regmap, RT715_READ_HDA_3,
237*4882a593Smuzhiyun 			&sdw_data_3);
238*4882a593Smuzhiyun 		if (ret < 0)
239*4882a593Smuzhiyun 			return ret;
240*4882a593Smuzhiyun 		ret = regmap_read(rt715->sdw_regmap, RT715_READ_HDA_2,
241*4882a593Smuzhiyun 			&sdw_data_2);
242*4882a593Smuzhiyun 		if (ret < 0)
243*4882a593Smuzhiyun 			return ret;
244*4882a593Smuzhiyun 		ret = regmap_read(rt715->sdw_regmap, RT715_READ_HDA_1,
245*4882a593Smuzhiyun 			&sdw_data_1);
246*4882a593Smuzhiyun 		if (ret < 0)
247*4882a593Smuzhiyun 			return ret;
248*4882a593Smuzhiyun 		ret = regmap_read(rt715->sdw_regmap, RT715_READ_HDA_0,
249*4882a593Smuzhiyun 			&sdw_data_0);
250*4882a593Smuzhiyun 		if (ret < 0)
251*4882a593Smuzhiyun 			return ret;
252*4882a593Smuzhiyun 		*val = ((sdw_data_3 & 0xff) << 24) |
253*4882a593Smuzhiyun 			((sdw_data_2 & 0xff) << 16) |
254*4882a593Smuzhiyun 			((sdw_data_1 & 0xff) << 8) | (sdw_data_0 & 0xff);
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (is_hda_reg == 0)
258*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x => %08x\n", __func__, reg, *val);
259*4882a593Smuzhiyun 	else if (is_index_reg)
260*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x %04x %04x %04x => %08x\n", __func__,
261*4882a593Smuzhiyun 			reg, reg2, reg3, reg4, *val);
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x %04x => %08x\n",
264*4882a593Smuzhiyun 		__func__, reg, reg2, *val);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
rt715_sdw_write(void * context,unsigned int reg,unsigned int val)269*4882a593Smuzhiyun static int rt715_sdw_write(void *context, unsigned int reg, unsigned int val)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct device *dev = context;
272*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(dev);
273*4882a593Smuzhiyun 	unsigned int reg2 = 0, reg3, reg4, nid, mask, val2;
274*4882a593Smuzhiyun 	unsigned int is_index_reg = 0;
275*4882a593Smuzhiyun 	int ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (reg > 0xffff)
278*4882a593Smuzhiyun 		is_index_reg = 1;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	mask = reg & 0xf000;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (is_index_reg) { /* index registers */
283*4882a593Smuzhiyun 		val2 = reg & 0xff;
284*4882a593Smuzhiyun 		reg = reg >> 8;
285*4882a593Smuzhiyun 		nid = reg & 0xff;
286*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, 0);
287*4882a593Smuzhiyun 		if (ret < 0)
288*4882a593Smuzhiyun 			return ret;
289*4882a593Smuzhiyun 		reg2 = reg + 0x1000;
290*4882a593Smuzhiyun 		reg2 |= 0x80;
291*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2, val2);
292*4882a593Smuzhiyun 		if (ret < 0)
293*4882a593Smuzhiyun 			return ret;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		reg3 = RT715_PRIV_DATA_W_H | nid;
296*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg3,
297*4882a593Smuzhiyun 			((val >> 8) & 0xff));
298*4882a593Smuzhiyun 		if (ret < 0)
299*4882a593Smuzhiyun 			return ret;
300*4882a593Smuzhiyun 		reg4 = reg3 + 0x1000;
301*4882a593Smuzhiyun 		reg4 |= 0x80;
302*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg4, (val & 0xff));
303*4882a593Smuzhiyun 		if (ret < 0)
304*4882a593Smuzhiyun 			return ret;
305*4882a593Smuzhiyun 		is_index_reg = 1;
306*4882a593Smuzhiyun 	} else if (reg < 0x4fff) {
307*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, val);
308*4882a593Smuzhiyun 		if (ret < 0)
309*4882a593Smuzhiyun 			return ret;
310*4882a593Smuzhiyun 	} else if (reg == RT715_FUNC_RESET) {
311*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, val);
312*4882a593Smuzhiyun 		if (ret < 0)
313*4882a593Smuzhiyun 			return ret;
314*4882a593Smuzhiyun 	} else if (mask == 0x7000) {
315*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg,
316*4882a593Smuzhiyun 			((val >> 8) & 0xff));
317*4882a593Smuzhiyun 		if (ret < 0)
318*4882a593Smuzhiyun 			return ret;
319*4882a593Smuzhiyun 		reg2 = reg + 0x1000;
320*4882a593Smuzhiyun 		reg2 |= 0x80;
321*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2, (val & 0xff));
322*4882a593Smuzhiyun 		if (ret < 0)
323*4882a593Smuzhiyun 			return ret;
324*4882a593Smuzhiyun 	} else if ((reg & 0xff00) == 0x8300) {  /* for R channel */
325*4882a593Smuzhiyun 		reg2 = reg - 0x1000;
326*4882a593Smuzhiyun 		reg2 &= ~0x80;
327*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg2,
328*4882a593Smuzhiyun 			((val >> 8) & 0xff));
329*4882a593Smuzhiyun 		if (ret < 0)
330*4882a593Smuzhiyun 			return ret;
331*4882a593Smuzhiyun 		ret = regmap_write(rt715->sdw_regmap, reg, (val & 0xff));
332*4882a593Smuzhiyun 		if (ret < 0)
333*4882a593Smuzhiyun 			return ret;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (reg2 == 0)
337*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x <= %04x\n", __func__, reg, val);
338*4882a593Smuzhiyun 	else if (is_index_reg)
339*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x %04x %04x %04x <= %04x %04x\n",
340*4882a593Smuzhiyun 			__func__, reg, reg2, reg3, reg4, val2, val);
341*4882a593Smuzhiyun 	else
342*4882a593Smuzhiyun 		dev_dbg(dev, "[%s] %04x %04x <= %04x\n",
343*4882a593Smuzhiyun 		__func__, reg, reg2, val);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const struct regmap_config rt715_regmap = {
349*4882a593Smuzhiyun 	.reg_bits = 24,
350*4882a593Smuzhiyun 	.val_bits = 32,
351*4882a593Smuzhiyun 	.readable_reg = rt715_readable_register, /* Readable registers */
352*4882a593Smuzhiyun 	.volatile_reg = rt715_volatile_register, /* volatile register */
353*4882a593Smuzhiyun 	.max_register = 0x752039, /* Maximum number of register */
354*4882a593Smuzhiyun 	.reg_defaults = rt715_reg_defaults, /* Defaults */
355*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(rt715_reg_defaults),
356*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
357*4882a593Smuzhiyun 	.use_single_read = true,
358*4882a593Smuzhiyun 	.use_single_write = true,
359*4882a593Smuzhiyun 	.reg_read = rt715_sdw_read,
360*4882a593Smuzhiyun 	.reg_write = rt715_sdw_write,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const struct regmap_config rt715_sdw_regmap = {
364*4882a593Smuzhiyun 	.name = "sdw",
365*4882a593Smuzhiyun 	.reg_bits = 32, /* Total register space for SDW */
366*4882a593Smuzhiyun 	.val_bits = 8, /* Total number of bits in register */
367*4882a593Smuzhiyun 	.max_register = 0xff01, /* Maximum number of register */
368*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
369*4882a593Smuzhiyun 	.use_single_read = true,
370*4882a593Smuzhiyun 	.use_single_write = true,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
hda_to_sdw(unsigned int nid,unsigned int verb,unsigned int payload,unsigned int * sdw_addr_h,unsigned int * sdw_data_h,unsigned int * sdw_addr_l,unsigned int * sdw_data_l)373*4882a593Smuzhiyun int hda_to_sdw(unsigned int nid, unsigned int verb, unsigned int payload,
374*4882a593Smuzhiyun 	       unsigned int *sdw_addr_h, unsigned int *sdw_data_h,
375*4882a593Smuzhiyun 	       unsigned int *sdw_addr_l, unsigned int *sdw_data_l)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	unsigned int offset_h, offset_l, e_verb;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (((verb & 0xff) != 0) || verb == 0xf00) { /* 12 bits command */
380*4882a593Smuzhiyun 		if (verb == 0x7ff) /* special case */
381*4882a593Smuzhiyun 			offset_h = 0;
382*4882a593Smuzhiyun 		else
383*4882a593Smuzhiyun 			offset_h = 0x3000;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		if (verb & 0x800) /* get command */
386*4882a593Smuzhiyun 			e_verb = (verb - 0xf00) | 0x80;
387*4882a593Smuzhiyun 		else /* set command */
388*4882a593Smuzhiyun 			e_verb = (verb - 0x700);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		*sdw_data_h = payload; /* 7 bits payload */
391*4882a593Smuzhiyun 		*sdw_addr_l = *sdw_data_l = 0;
392*4882a593Smuzhiyun 	} else { /* 4 bits command */
393*4882a593Smuzhiyun 		if ((verb & 0x800) == 0x800) { /* read */
394*4882a593Smuzhiyun 			offset_h = 0x9000;
395*4882a593Smuzhiyun 			offset_l = 0xa000;
396*4882a593Smuzhiyun 		} else { /* write */
397*4882a593Smuzhiyun 			offset_h = 0x7000;
398*4882a593Smuzhiyun 			offset_l = 0x8000;
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 		e_verb = verb >> 8;
401*4882a593Smuzhiyun 		*sdw_data_h = (payload >> 8); /* 16 bits payload [15:8] */
402*4882a593Smuzhiyun 		*sdw_addr_l = (e_verb << 8) | nid | 0x80; /* 0x80: valid bit */
403*4882a593Smuzhiyun 		*sdw_addr_l += offset_l;
404*4882a593Smuzhiyun 		*sdw_data_l = payload & 0xff;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	*sdw_addr_h = (e_verb << 8) | nid;
408*4882a593Smuzhiyun 	*sdw_addr_h += offset_h;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun EXPORT_SYMBOL(hda_to_sdw);
413*4882a593Smuzhiyun 
rt715_update_status(struct sdw_slave * slave,enum sdw_slave_status status)414*4882a593Smuzhiyun static int rt715_update_status(struct sdw_slave *slave,
415*4882a593Smuzhiyun 				enum sdw_slave_status status)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(&slave->dev);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Update the status */
420*4882a593Smuzhiyun 	rt715->status = status;
421*4882a593Smuzhiyun 	/*
422*4882a593Smuzhiyun 	 * Perform initialization only if slave status is present and
423*4882a593Smuzhiyun 	 * hw_init flag is false
424*4882a593Smuzhiyun 	 */
425*4882a593Smuzhiyun 	if (rt715->hw_init || rt715->status != SDW_SLAVE_ATTACHED)
426*4882a593Smuzhiyun 		return 0;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* perform I/O transfers required for Slave initialization */
429*4882a593Smuzhiyun 	return rt715_io_init(&slave->dev, slave);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
rt715_read_prop(struct sdw_slave * slave)432*4882a593Smuzhiyun static int rt715_read_prop(struct sdw_slave *slave)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct sdw_slave_prop *prop = &slave->prop;
435*4882a593Smuzhiyun 	int nval, i;
436*4882a593Smuzhiyun 	u32 bit;
437*4882a593Smuzhiyun 	unsigned long addr;
438*4882a593Smuzhiyun 	struct sdw_dpn_prop *dpn;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	prop->scp_int1_mask = SDW_SCP_INT1_IMPL_DEF | SDW_SCP_INT1_BUS_CLASH |
441*4882a593Smuzhiyun 		SDW_SCP_INT1_PARITY;
442*4882a593Smuzhiyun 	prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	prop->paging_support = false;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* first we need to allocate memory for set bits in port lists */
447*4882a593Smuzhiyun 	prop->source_ports = 0x50;/* BITMAP: 01010000 */
448*4882a593Smuzhiyun 	prop->sink_ports = 0x0;	/* BITMAP:  00000000 */
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	nval = hweight32(prop->source_ports);
451*4882a593Smuzhiyun 	prop->src_dpn_prop = devm_kcalloc(&slave->dev, nval,
452*4882a593Smuzhiyun 					sizeof(*prop->src_dpn_prop),
453*4882a593Smuzhiyun 					GFP_KERNEL);
454*4882a593Smuzhiyun 	if (!prop->src_dpn_prop)
455*4882a593Smuzhiyun 		return -ENOMEM;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	dpn = prop->src_dpn_prop;
458*4882a593Smuzhiyun 	i = 0;
459*4882a593Smuzhiyun 	addr = prop->source_ports;
460*4882a593Smuzhiyun 	for_each_set_bit(bit, &addr, 32) {
461*4882a593Smuzhiyun 		dpn[i].num = bit;
462*4882a593Smuzhiyun 		dpn[i].simple_ch_prep_sm = true;
463*4882a593Smuzhiyun 		dpn[i].ch_prep_timeout = 10;
464*4882a593Smuzhiyun 		i++;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* set the timeout values */
468*4882a593Smuzhiyun 	prop->clk_stop_timeout = 20;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* wake-up event */
471*4882a593Smuzhiyun 	prop->wake_capable = 1;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
rt715_bus_config(struct sdw_slave * slave,struct sdw_bus_params * params)476*4882a593Smuzhiyun static int rt715_bus_config(struct sdw_slave *slave,
477*4882a593Smuzhiyun 				struct sdw_bus_params *params)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(&slave->dev);
480*4882a593Smuzhiyun 	int ret;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	memcpy(&rt715->params, params, sizeof(*params));
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	ret = rt715_clock_config(&slave->dev);
485*4882a593Smuzhiyun 	if (ret < 0)
486*4882a593Smuzhiyun 		dev_err(&slave->dev, "Invalid clk config");
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun static struct sdw_slave_ops rt715_slave_ops = {
492*4882a593Smuzhiyun 	.read_prop = rt715_read_prop,
493*4882a593Smuzhiyun 	.update_status = rt715_update_status,
494*4882a593Smuzhiyun 	.bus_config = rt715_bus_config,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
rt715_sdw_probe(struct sdw_slave * slave,const struct sdw_device_id * id)497*4882a593Smuzhiyun static int rt715_sdw_probe(struct sdw_slave *slave,
498*4882a593Smuzhiyun 			   const struct sdw_device_id *id)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct regmap *sdw_regmap, *regmap;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* Regmap Initialization */
503*4882a593Smuzhiyun 	sdw_regmap = devm_regmap_init_sdw(slave, &rt715_sdw_regmap);
504*4882a593Smuzhiyun 	if (IS_ERR(sdw_regmap))
505*4882a593Smuzhiyun 		return PTR_ERR(sdw_regmap);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	regmap = devm_regmap_init(&slave->dev, NULL, &slave->dev,
508*4882a593Smuzhiyun 		&rt715_regmap);
509*4882a593Smuzhiyun 	if (IS_ERR(regmap))
510*4882a593Smuzhiyun 		return PTR_ERR(regmap);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	rt715_init(&slave->dev, sdw_regmap, regmap, slave);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct sdw_device_id rt715_id[] = {
518*4882a593Smuzhiyun 	SDW_SLAVE_ENTRY_EXT(0x025d, 0x714, 0x2, 0, 0),
519*4882a593Smuzhiyun 	SDW_SLAVE_ENTRY_EXT(0x025d, 0x715, 0x2, 0, 0),
520*4882a593Smuzhiyun 	{},
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun MODULE_DEVICE_TABLE(sdw, rt715_id);
523*4882a593Smuzhiyun 
rt715_dev_suspend(struct device * dev)524*4882a593Smuzhiyun static int __maybe_unused rt715_dev_suspend(struct device *dev)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(dev);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (!rt715->hw_init)
529*4882a593Smuzhiyun 		return 0;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	regcache_cache_only(rt715->regmap, true);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define RT715_PROBE_TIMEOUT 2000
537*4882a593Smuzhiyun 
rt715_dev_resume(struct device * dev)538*4882a593Smuzhiyun static int __maybe_unused rt715_dev_resume(struct device *dev)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct sdw_slave *slave = dev_to_sdw_dev(dev);
541*4882a593Smuzhiyun 	struct rt715_priv *rt715 = dev_get_drvdata(dev);
542*4882a593Smuzhiyun 	unsigned long time;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (!rt715->first_hw_init)
545*4882a593Smuzhiyun 		return 0;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (!slave->unattach_request)
548*4882a593Smuzhiyun 		goto regmap_sync;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	time = wait_for_completion_timeout(&slave->initialization_complete,
551*4882a593Smuzhiyun 					   msecs_to_jiffies(RT715_PROBE_TIMEOUT));
552*4882a593Smuzhiyun 	if (!time) {
553*4882a593Smuzhiyun 		dev_err(&slave->dev, "Initialization not complete, timed out\n");
554*4882a593Smuzhiyun 		return -ETIMEDOUT;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun regmap_sync:
558*4882a593Smuzhiyun 	slave->unattach_request = 0;
559*4882a593Smuzhiyun 	regcache_cache_only(rt715->regmap, false);
560*4882a593Smuzhiyun 	regcache_sync_region(rt715->regmap, 0x3000, 0x8fff);
561*4882a593Smuzhiyun 	regcache_sync_region(rt715->regmap, 0x752039, 0x752039);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return 0;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static const struct dev_pm_ops rt715_pm = {
567*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(rt715_dev_suspend, rt715_dev_resume)
568*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(rt715_dev_suspend, rt715_dev_resume, NULL)
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static struct sdw_driver rt715_sdw_driver = {
572*4882a593Smuzhiyun 	.driver = {
573*4882a593Smuzhiyun 		   .name = "rt715",
574*4882a593Smuzhiyun 		   .owner = THIS_MODULE,
575*4882a593Smuzhiyun 		   .pm = &rt715_pm,
576*4882a593Smuzhiyun 		   },
577*4882a593Smuzhiyun 	.probe = rt715_sdw_probe,
578*4882a593Smuzhiyun 	.ops = &rt715_slave_ops,
579*4882a593Smuzhiyun 	.id_table = rt715_id,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun module_sdw_driver(rt715_sdw_driver);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT715 driver SDW");
584*4882a593Smuzhiyun MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
585*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
586