1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5682.h -- RT5682/RT5658 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2018 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5682_H__ 10*4882a593Smuzhiyun #define __RT5682_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <sound/rt5682.h> 13*4882a593Smuzhiyun #include <linux/regulator/consumer.h> 14*4882a593Smuzhiyun #include <linux/clk.h> 15*4882a593Smuzhiyun #include <linux/clkdev.h> 16*4882a593Smuzhiyun #include <linux/clk-provider.h> 17*4882a593Smuzhiyun #include <linux/soundwire/sdw.h> 18*4882a593Smuzhiyun #include <linux/soundwire/sdw_type.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define DEVICE_ID 0x6530 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* Info */ 23*4882a593Smuzhiyun #define RT5682_RESET 0x0000 24*4882a593Smuzhiyun #define RT5682_VERSION_ID 0x00fd 25*4882a593Smuzhiyun #define RT5682_VENDOR_ID 0x00fe 26*4882a593Smuzhiyun #define RT5682_DEVICE_ID 0x00ff 27*4882a593Smuzhiyun /* I/O - Output */ 28*4882a593Smuzhiyun #define RT5682_HP_CTRL_1 0x0002 29*4882a593Smuzhiyun #define RT5682_HP_CTRL_2 0x0003 30*4882a593Smuzhiyun #define RT5682_HPL_GAIN 0x0005 31*4882a593Smuzhiyun #define RT5682_HPR_GAIN 0x0006 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define RT5682_I2C_CTRL 0x0008 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* I/O - Input */ 36*4882a593Smuzhiyun #define RT5682_CBJ_BST_CTRL 0x000b 37*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_1 0x0010 38*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_2 0x0011 39*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_3 0x0012 40*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_4 0x0013 41*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_5 0x0014 42*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_6 0x0015 43*4882a593Smuzhiyun #define RT5682_CBJ_CTRL_7 0x0016 44*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 45*4882a593Smuzhiyun #define RT5682_DAC1_DIG_VOL 0x0019 46*4882a593Smuzhiyun #define RT5682_STO1_ADC_DIG_VOL 0x001c 47*4882a593Smuzhiyun #define RT5682_STO1_ADC_BOOST 0x001f 48*4882a593Smuzhiyun #define RT5682_HP_IMP_GAIN_1 0x0022 49*4882a593Smuzhiyun #define RT5682_HP_IMP_GAIN_2 0x0023 50*4882a593Smuzhiyun /* Mixer - D-D */ 51*4882a593Smuzhiyun #define RT5682_SIDETONE_CTRL 0x0024 52*4882a593Smuzhiyun #define RT5682_STO1_ADC_MIXER 0x0026 53*4882a593Smuzhiyun #define RT5682_AD_DA_MIXER 0x0029 54*4882a593Smuzhiyun #define RT5682_STO1_DAC_MIXER 0x002a 55*4882a593Smuzhiyun #define RT5682_A_DAC1_MUX 0x002b 56*4882a593Smuzhiyun #define RT5682_DIG_INF2_DATA 0x0030 57*4882a593Smuzhiyun /* Mixer - ADC */ 58*4882a593Smuzhiyun #define RT5682_REC_MIXER 0x003c 59*4882a593Smuzhiyun #define RT5682_CAL_REC 0x0044 60*4882a593Smuzhiyun #define RT5682_ALC_BACK_GAIN 0x0049 61*4882a593Smuzhiyun /* Power */ 62*4882a593Smuzhiyun #define RT5682_PWR_DIG_1 0x0061 63*4882a593Smuzhiyun #define RT5682_PWR_DIG_2 0x0062 64*4882a593Smuzhiyun #define RT5682_PWR_ANLG_1 0x0063 65*4882a593Smuzhiyun #define RT5682_PWR_ANLG_2 0x0064 66*4882a593Smuzhiyun #define RT5682_PWR_ANLG_3 0x0065 67*4882a593Smuzhiyun #define RT5682_PWR_MIXER 0x0066 68*4882a593Smuzhiyun #define RT5682_PWR_VOL 0x0067 69*4882a593Smuzhiyun /* Clock Detect */ 70*4882a593Smuzhiyun #define RT5682_CLK_DET 0x006b 71*4882a593Smuzhiyun /* Filter Auto Reset */ 72*4882a593Smuzhiyun #define RT5682_RESET_LPF_CTRL 0x006c 73*4882a593Smuzhiyun #define RT5682_RESET_HPF_CTRL 0x006d 74*4882a593Smuzhiyun /* DMIC */ 75*4882a593Smuzhiyun #define RT5682_DMIC_CTRL_1 0x006e 76*4882a593Smuzhiyun /* Format - ADC/DAC */ 77*4882a593Smuzhiyun #define RT5682_I2S1_SDP 0x0070 78*4882a593Smuzhiyun #define RT5682_I2S2_SDP 0x0071 79*4882a593Smuzhiyun #define RT5682_ADDA_CLK_1 0x0073 80*4882a593Smuzhiyun #define RT5682_ADDA_CLK_2 0x0074 81*4882a593Smuzhiyun #define RT5682_I2S1_F_DIV_CTRL_1 0x0075 82*4882a593Smuzhiyun #define RT5682_I2S1_F_DIV_CTRL_2 0x0076 83*4882a593Smuzhiyun /* Format - TDM Control */ 84*4882a593Smuzhiyun #define RT5682_TDM_CTRL 0x0079 85*4882a593Smuzhiyun #define RT5682_TDM_ADDA_CTRL_1 0x007a 86*4882a593Smuzhiyun #define RT5682_TDM_ADDA_CTRL_2 0x007b 87*4882a593Smuzhiyun #define RT5682_DATA_SEL_CTRL_1 0x007c 88*4882a593Smuzhiyun #define RT5682_TDM_TCON_CTRL 0x007e 89*4882a593Smuzhiyun /* Function - Analog */ 90*4882a593Smuzhiyun #define RT5682_GLB_CLK 0x0080 91*4882a593Smuzhiyun #define RT5682_PLL_CTRL_1 0x0081 92*4882a593Smuzhiyun #define RT5682_PLL_CTRL_2 0x0082 93*4882a593Smuzhiyun #define RT5682_PLL_TRACK_1 0x0083 94*4882a593Smuzhiyun #define RT5682_PLL_TRACK_2 0x0084 95*4882a593Smuzhiyun #define RT5682_PLL_TRACK_3 0x0085 96*4882a593Smuzhiyun #define RT5682_PLL_TRACK_4 0x0086 97*4882a593Smuzhiyun #define RT5682_PLL_TRACK_5 0x0087 98*4882a593Smuzhiyun #define RT5682_PLL_TRACK_6 0x0088 99*4882a593Smuzhiyun #define RT5682_PLL_TRACK_11 0x008c 100*4882a593Smuzhiyun #define RT5682_SDW_REF_CLK 0x008d 101*4882a593Smuzhiyun #define RT5682_DEPOP_1 0x008e 102*4882a593Smuzhiyun #define RT5682_DEPOP_2 0x008f 103*4882a593Smuzhiyun #define RT5682_HP_CHARGE_PUMP_1 0x0091 104*4882a593Smuzhiyun #define RT5682_HP_CHARGE_PUMP_2 0x0092 105*4882a593Smuzhiyun #define RT5682_MICBIAS_1 0x0093 106*4882a593Smuzhiyun #define RT5682_MICBIAS_2 0x0094 107*4882a593Smuzhiyun #define RT5682_PLL_TRACK_12 0x0098 108*4882a593Smuzhiyun #define RT5682_PLL_TRACK_14 0x009a 109*4882a593Smuzhiyun #define RT5682_PLL2_CTRL_1 0x009b 110*4882a593Smuzhiyun #define RT5682_PLL2_CTRL_2 0x009c 111*4882a593Smuzhiyun #define RT5682_PLL2_CTRL_3 0x009d 112*4882a593Smuzhiyun #define RT5682_PLL2_CTRL_4 0x009e 113*4882a593Smuzhiyun #define RT5682_RC_CLK_CTRL 0x009f 114*4882a593Smuzhiyun #define RT5682_I2S_M_CLK_CTRL_1 0x00a0 115*4882a593Smuzhiyun #define RT5682_I2S2_F_DIV_CTRL_1 0x00a3 116*4882a593Smuzhiyun #define RT5682_I2S2_F_DIV_CTRL_2 0x00a4 117*4882a593Smuzhiyun /* Function - Digital */ 118*4882a593Smuzhiyun #define RT5682_EQ_CTRL_1 0x00ae 119*4882a593Smuzhiyun #define RT5682_EQ_CTRL_2 0x00af 120*4882a593Smuzhiyun #define RT5682_IRQ_CTRL_1 0x00b6 121*4882a593Smuzhiyun #define RT5682_IRQ_CTRL_2 0x00b7 122*4882a593Smuzhiyun #define RT5682_IRQ_CTRL_3 0x00b8 123*4882a593Smuzhiyun #define RT5682_IRQ_CTRL_4 0x00b9 124*4882a593Smuzhiyun #define RT5682_INT_ST_1 0x00be 125*4882a593Smuzhiyun #define RT5682_GPIO_CTRL_1 0x00c0 126*4882a593Smuzhiyun #define RT5682_GPIO_CTRL_2 0x00c1 127*4882a593Smuzhiyun #define RT5682_GPIO_CTRL_3 0x00c2 128*4882a593Smuzhiyun #define RT5682_HP_AMP_DET_CTRL_1 0x00d0 129*4882a593Smuzhiyun #define RT5682_HP_AMP_DET_CTRL_2 0x00d1 130*4882a593Smuzhiyun #define RT5682_MID_HP_AMP_DET 0x00d2 131*4882a593Smuzhiyun #define RT5682_LOW_HP_AMP_DET 0x00d3 132*4882a593Smuzhiyun #define RT5682_DELAY_BUF_CTRL 0x00d4 133*4882a593Smuzhiyun #define RT5682_SV_ZCD_1 0x00d9 134*4882a593Smuzhiyun #define RT5682_SV_ZCD_2 0x00da 135*4882a593Smuzhiyun #define RT5682_IL_CMD_1 0x00db 136*4882a593Smuzhiyun #define RT5682_IL_CMD_2 0x00dc 137*4882a593Smuzhiyun #define RT5682_IL_CMD_3 0x00dd 138*4882a593Smuzhiyun #define RT5682_IL_CMD_4 0x00de 139*4882a593Smuzhiyun #define RT5682_IL_CMD_5 0x00df 140*4882a593Smuzhiyun #define RT5682_IL_CMD_6 0x00e0 141*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_1 0x00e2 142*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_2 0x00e3 143*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_3 0x00e4 144*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_4 0x00e5 145*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_5 0x00e6 146*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_6 0x00e7 147*4882a593Smuzhiyun #define RT5682_4BTN_IL_CMD_7 0x00e8 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define RT5682_ADC_STO1_HP_CTRL_1 0x00ea 150*4882a593Smuzhiyun #define RT5682_ADC_STO1_HP_CTRL_2 0x00eb 151*4882a593Smuzhiyun #define RT5682_AJD1_CTRL 0x00f0 152*4882a593Smuzhiyun #define RT5682_JD1_THD 0x00f1 153*4882a593Smuzhiyun #define RT5682_JD2_THD 0x00f2 154*4882a593Smuzhiyun #define RT5682_JD_CTRL_1 0x00f6 155*4882a593Smuzhiyun /* General Control */ 156*4882a593Smuzhiyun #define RT5682_DUMMY_1 0x00fa 157*4882a593Smuzhiyun #define RT5682_DUMMY_2 0x00fb 158*4882a593Smuzhiyun #define RT5682_DUMMY_3 0x00fc 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define RT5682_DAC_ADC_DIG_VOL1 0x0100 161*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_2 0x010b 162*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_3 0x010c 163*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_4 0x010d 164*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_5 0x010e 165*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_6 0x010f 166*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_7 0x0110 167*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_8 0x0111 168*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_9 0x0112 169*4882a593Smuzhiyun #define RT5682_BIAS_CUR_CTRL_10 0x0113 170*4882a593Smuzhiyun #define RT5682_VREF_REC_OP_FB_CAP_CTRL 0x0117 171*4882a593Smuzhiyun #define RT5682_CHARGE_PUMP_1 0x0125 172*4882a593Smuzhiyun #define RT5682_DIG_IN_CTRL_1 0x0132 173*4882a593Smuzhiyun #define RT5682_PAD_DRIVING_CTRL 0x0136 174*4882a593Smuzhiyun #define RT5682_SOFT_RAMP_DEPOP 0x0138 175*4882a593Smuzhiyun #define RT5682_CHOP_DAC 0x013a 176*4882a593Smuzhiyun #define RT5682_CHOP_ADC 0x013b 177*4882a593Smuzhiyun #define RT5682_CALIB_ADC_CTRL 0x013c 178*4882a593Smuzhiyun #define RT5682_VOL_TEST 0x013f 179*4882a593Smuzhiyun #define RT5682_SPKVDD_DET_STA 0x0142 180*4882a593Smuzhiyun #define RT5682_TEST_MODE_CTRL_1 0x0145 181*4882a593Smuzhiyun #define RT5682_TEST_MODE_CTRL_2 0x0146 182*4882a593Smuzhiyun #define RT5682_TEST_MODE_CTRL_3 0x0147 183*4882a593Smuzhiyun #define RT5682_TEST_MODE_CTRL_4 0x0148 184*4882a593Smuzhiyun #define RT5682_TEST_MODE_CTRL_5 0x0149 185*4882a593Smuzhiyun #define RT5682_PLL1_INTERNAL 0x0150 186*4882a593Smuzhiyun #define RT5682_PLL2_INTERNAL 0x0156 187*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_1 0x0160 188*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_2 0x0161 189*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_3 0x0162 190*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_4 0x0163 191*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_5 0x0164 192*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_6 0x0165 193*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_7 0x0166 194*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_8 0x0167 195*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_9 0x0168 196*4882a593Smuzhiyun #define RT5682_STO_NG2_CTRL_10 0x0169 197*4882a593Smuzhiyun #define RT5682_STO1_DAC_SIL_DET 0x0190 198*4882a593Smuzhiyun #define RT5682_SIL_PSV_CTRL1 0x0194 199*4882a593Smuzhiyun #define RT5682_SIL_PSV_CTRL2 0x0195 200*4882a593Smuzhiyun #define RT5682_SIL_PSV_CTRL3 0x0197 201*4882a593Smuzhiyun #define RT5682_SIL_PSV_CTRL4 0x0198 202*4882a593Smuzhiyun #define RT5682_SIL_PSV_CTRL5 0x0199 203*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_01 0x01af 204*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_02 0x01b0 205*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_03 0x01b1 206*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_04 0x01b2 207*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_05 0x01b3 208*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_06 0x01b4 209*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_07 0x01b5 210*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_08 0x01b6 211*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_09 0x01b7 212*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_10 0x01b8 213*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_11 0x01b9 214*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_12 0x01ba 215*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_13 0x01bb 216*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_14 0x01bc 217*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_15 0x01bd 218*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_16 0x01be 219*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_17 0x01bf 220*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_18 0x01c0 221*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_19 0x01c1 222*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_20 0x01c2 223*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_21 0x01c3 224*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_22 0x01c4 225*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_23 0x01c5 226*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_24 0x01c6 227*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_25 0x01c7 228*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_26 0x01c8 229*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_27 0x01c9 230*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_28 0x01ca 231*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_29 0x01cb 232*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_30 0x01cc 233*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_31 0x01cd 234*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_32 0x01ce 235*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_33 0x01cf 236*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_34 0x01d0 237*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_35 0x01d1 238*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_36 0x01d2 239*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_37 0x01d3 240*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_38 0x01d4 241*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_39 0x01d5 242*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_40 0x01d6 243*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_41 0x01d7 244*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_42 0x01d8 245*4882a593Smuzhiyun #define RT5682_HP_IMP_SENS_CTRL_43 0x01d9 246*4882a593Smuzhiyun #define RT5682_HP_LOGIC_CTRL_1 0x01da 247*4882a593Smuzhiyun #define RT5682_HP_LOGIC_CTRL_2 0x01db 248*4882a593Smuzhiyun #define RT5682_HP_LOGIC_CTRL_3 0x01dc 249*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_1 0x01de 250*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_2 0x01df 251*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_3 0x01e0 252*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_4 0x01e1 253*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_5 0x01e2 254*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_6 0x01e3 255*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_7 0x01e4 256*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_9 0x01e6 257*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_10 0x01e7 258*4882a593Smuzhiyun #define RT5682_HP_CALIB_CTRL_11 0x01e8 259*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_1 0x01ea 260*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_2 0x01eb 261*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_3 0x01ec 262*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_4 0x01ed 263*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_5 0x01ee 264*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_6 0x01ef 265*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_7 0x01f0 266*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_8 0x01f1 267*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_9 0x01f2 268*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_10 0x01f3 269*4882a593Smuzhiyun #define RT5682_HP_CALIB_STA_11 0x01f4 270*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_1 0x0210 271*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_2 0x0211 272*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_3 0x0212 273*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_4 0x0213 274*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_5 0x0214 275*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_6 0x0215 276*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_7 0x0216 277*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_8 0x0217 278*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_9 0x0218 279*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_10 0x0219 280*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_11 0x021a 281*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_12 0x021b 282*4882a593Smuzhiyun #define RT5682_SAR_IL_CMD_13 0x021c 283*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_1 0x0250 284*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_2 0x0251 285*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_3 0x0252 286*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_4 0x0253 287*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_5 0x0254 288*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_6 0x0255 289*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_7 0x0256 290*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_8 0x0257 291*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_9 0x0258 292*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_10 0x0259 293*4882a593Smuzhiyun #define RT5682_EFUSE_CTRL_11 0x025a 294*4882a593Smuzhiyun #define RT5682_JD_TOP_VC_VTRL 0x0270 295*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_0 0x02ff 296*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_1 0x0300 297*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_2 0x0301 298*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_3 0x0302 299*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_4 0x0303 300*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_5 0x0304 301*4882a593Smuzhiyun #define RT5682_DRC1_CTRL_6 0x0305 302*4882a593Smuzhiyun #define RT5682_DRC1_HARD_LMT_CTRL_1 0x0306 303*4882a593Smuzhiyun #define RT5682_DRC1_HARD_LMT_CTRL_2 0x0307 304*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_1 0x0310 305*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_2 0x0311 306*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_3 0x0312 307*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_4 0x0313 308*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_5 0x0314 309*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_6 0x0315 310*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_7 0x0316 311*4882a593Smuzhiyun #define RT5682_DRC1_PRIV_8 0x0317 312*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL1 0x03c0 313*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL2 0x03c1 314*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL3 0x03c2 315*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL4 0x03c3 316*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL5 0x03c4 317*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL6 0x03c5 318*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL7 0x03c6 319*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL8 0x03c7 320*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL9 0x03c8 321*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL10 0x03c9 322*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL11 0x03ca 323*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL12 0x03cb 324*4882a593Smuzhiyun #define RT5682_EQ_AUTO_RCV_CTRL13 0x03cc 325*4882a593Smuzhiyun #define RT5682_ADC_L_EQ_LPF1_A1 0x03d0 326*4882a593Smuzhiyun #define RT5682_R_EQ_LPF1_A1 0x03d1 327*4882a593Smuzhiyun #define RT5682_L_EQ_LPF1_H0 0x03d2 328*4882a593Smuzhiyun #define RT5682_R_EQ_LPF1_H0 0x03d3 329*4882a593Smuzhiyun #define RT5682_L_EQ_BPF1_A1 0x03d4 330*4882a593Smuzhiyun #define RT5682_R_EQ_BPF1_A1 0x03d5 331*4882a593Smuzhiyun #define RT5682_L_EQ_BPF1_A2 0x03d6 332*4882a593Smuzhiyun #define RT5682_R_EQ_BPF1_A2 0x03d7 333*4882a593Smuzhiyun #define RT5682_L_EQ_BPF1_H0 0x03d8 334*4882a593Smuzhiyun #define RT5682_R_EQ_BPF1_H0 0x03d9 335*4882a593Smuzhiyun #define RT5682_L_EQ_BPF2_A1 0x03da 336*4882a593Smuzhiyun #define RT5682_R_EQ_BPF2_A1 0x03db 337*4882a593Smuzhiyun #define RT5682_L_EQ_BPF2_A2 0x03dc 338*4882a593Smuzhiyun #define RT5682_R_EQ_BPF2_A2 0x03dd 339*4882a593Smuzhiyun #define RT5682_L_EQ_BPF2_H0 0x03de 340*4882a593Smuzhiyun #define RT5682_R_EQ_BPF2_H0 0x03df 341*4882a593Smuzhiyun #define RT5682_L_EQ_BPF3_A1 0x03e0 342*4882a593Smuzhiyun #define RT5682_R_EQ_BPF3_A1 0x03e1 343*4882a593Smuzhiyun #define RT5682_L_EQ_BPF3_A2 0x03e2 344*4882a593Smuzhiyun #define RT5682_R_EQ_BPF3_A2 0x03e3 345*4882a593Smuzhiyun #define RT5682_L_EQ_BPF3_H0 0x03e4 346*4882a593Smuzhiyun #define RT5682_R_EQ_BPF3_H0 0x03e5 347*4882a593Smuzhiyun #define RT5682_L_EQ_BPF4_A1 0x03e6 348*4882a593Smuzhiyun #define RT5682_R_EQ_BPF4_A1 0x03e7 349*4882a593Smuzhiyun #define RT5682_L_EQ_BPF4_A2 0x03e8 350*4882a593Smuzhiyun #define RT5682_R_EQ_BPF4_A2 0x03e9 351*4882a593Smuzhiyun #define RT5682_L_EQ_BPF4_H0 0x03ea 352*4882a593Smuzhiyun #define RT5682_R_EQ_BPF4_H0 0x03eb 353*4882a593Smuzhiyun #define RT5682_L_EQ_HPF1_A1 0x03ec 354*4882a593Smuzhiyun #define RT5682_R_EQ_HPF1_A1 0x03ed 355*4882a593Smuzhiyun #define RT5682_L_EQ_HPF1_H0 0x03ee 356*4882a593Smuzhiyun #define RT5682_R_EQ_HPF1_H0 0x03ef 357*4882a593Smuzhiyun #define RT5682_L_EQ_PRE_VOL 0x03f0 358*4882a593Smuzhiyun #define RT5682_R_EQ_PRE_VOL 0x03f1 359*4882a593Smuzhiyun #define RT5682_L_EQ_POST_VOL 0x03f2 360*4882a593Smuzhiyun #define RT5682_R_EQ_POST_VOL 0x03f3 361*4882a593Smuzhiyun #define RT5682_I2C_MODE 0xffff 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* global definition */ 365*4882a593Smuzhiyun #define RT5682_L_MUTE (0x1 << 15) 366*4882a593Smuzhiyun #define RT5682_L_MUTE_SFT 15 367*4882a593Smuzhiyun #define RT5682_VOL_L_MUTE (0x1 << 14) 368*4882a593Smuzhiyun #define RT5682_VOL_L_SFT 14 369*4882a593Smuzhiyun #define RT5682_R_MUTE (0x1 << 7) 370*4882a593Smuzhiyun #define RT5682_R_MUTE_SFT 7 371*4882a593Smuzhiyun #define RT5682_VOL_R_MUTE (0x1 << 6) 372*4882a593Smuzhiyun #define RT5682_VOL_R_SFT 6 373*4882a593Smuzhiyun #define RT5682_L_VOL_MASK (0x3f << 8) 374*4882a593Smuzhiyun #define RT5682_L_VOL_SFT 8 375*4882a593Smuzhiyun #define RT5682_R_VOL_MASK (0x3f) 376*4882a593Smuzhiyun #define RT5682_R_VOL_SFT 0 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/ 379*4882a593Smuzhiyun #define RT5682_G_HP (0xf << 8) 380*4882a593Smuzhiyun #define RT5682_G_HP_SFT 8 381*4882a593Smuzhiyun #define RT5682_G_STO_DA_DMIX (0xf) 382*4882a593Smuzhiyun #define RT5682_G_STO_DA_SFT 0 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* CBJ Control (0x000b) */ 385*4882a593Smuzhiyun #define RT5682_BST_CBJ_MASK (0xf << 8) 386*4882a593Smuzhiyun #define RT5682_BST_CBJ_SFT 8 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 1 (0x0010) */ 389*4882a593Smuzhiyun #define RT5682_EMB_JD_EN (0x1 << 15) 390*4882a593Smuzhiyun #define RT5682_EMB_JD_EN_SFT 15 391*4882a593Smuzhiyun #define RT5682_EMB_JD_RST (0x1 << 14) 392*4882a593Smuzhiyun #define RT5682_JD_MODE (0x1 << 13) 393*4882a593Smuzhiyun #define RT5682_JD_MODE_SFT 13 394*4882a593Smuzhiyun #define RT5682_DET_TYPE (0x1 << 12) 395*4882a593Smuzhiyun #define RT5682_DET_TYPE_SFT 12 396*4882a593Smuzhiyun #define RT5682_POLA_EXT_JD_MASK (0x1 << 11) 397*4882a593Smuzhiyun #define RT5682_POLA_EXT_JD_LOW (0x1 << 11) 398*4882a593Smuzhiyun #define RT5682_POLA_EXT_JD_HIGH (0x0 << 11) 399*4882a593Smuzhiyun #define RT5682_EXT_JD_DIG (0x1 << 9) 400*4882a593Smuzhiyun #define RT5682_POL_FAST_OFF_MASK (0x1 << 8) 401*4882a593Smuzhiyun #define RT5682_POL_FAST_OFF_HIGH (0x1 << 8) 402*4882a593Smuzhiyun #define RT5682_POL_FAST_OFF_LOW (0x0 << 8) 403*4882a593Smuzhiyun #define RT5682_FAST_OFF_MASK (0x1 << 7) 404*4882a593Smuzhiyun #define RT5682_FAST_OFF_EN (0x1 << 7) 405*4882a593Smuzhiyun #define RT5682_FAST_OFF_DIS (0x0 << 7) 406*4882a593Smuzhiyun #define RT5682_VREF_POW_MASK (0x1 << 6) 407*4882a593Smuzhiyun #define RT5682_VREF_POW_FSM (0x0 << 6) 408*4882a593Smuzhiyun #define RT5682_VREF_POW_REG (0x1 << 6) 409*4882a593Smuzhiyun #define RT5682_MB1_PATH_MASK (0x1 << 5) 410*4882a593Smuzhiyun #define RT5682_CTRL_MB1_REG (0x1 << 5) 411*4882a593Smuzhiyun #define RT5682_CTRL_MB1_FSM (0x0 << 5) 412*4882a593Smuzhiyun #define RT5682_MB2_PATH_MASK (0x1 << 4) 413*4882a593Smuzhiyun #define RT5682_CTRL_MB2_REG (0x1 << 4) 414*4882a593Smuzhiyun #define RT5682_CTRL_MB2_FSM (0x0 << 4) 415*4882a593Smuzhiyun #define RT5682_TRIG_JD_MASK (0x1 << 3) 416*4882a593Smuzhiyun #define RT5682_TRIG_JD_HIGH (0x1 << 3) 417*4882a593Smuzhiyun #define RT5682_TRIG_JD_LOW (0x0 << 3) 418*4882a593Smuzhiyun #define RT5682_MIC_CAP_MASK (0x1 << 1) 419*4882a593Smuzhiyun #define RT5682_MIC_CAP_HS (0x1 << 1) 420*4882a593Smuzhiyun #define RT5682_MIC_CAP_HP (0x0 << 1) 421*4882a593Smuzhiyun #define RT5682_MIC_CAP_SRC_MASK (0x1) 422*4882a593Smuzhiyun #define RT5682_MIC_CAP_SRC_REG (0x1) 423*4882a593Smuzhiyun #define RT5682_MIC_CAP_SRC_ANA (0x0) 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 2 (0x0011) */ 426*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC (0x7 << 4) 427*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_SFT 4 428*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_GPIO_JD1 (0x0 << 4) 429*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_GPIO_JD2 (0x1 << 4) 430*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_JDH (0x2 << 4) 431*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_JDL (0x3 << 4) 432*4882a593Smuzhiyun #define RT5682_EXT_JD_SRC_MANUAL (0x4 << 4) 433*4882a593Smuzhiyun #define RT5682_JACK_TYPE_MASK (0x3) 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun /* Combo Jack and Type Detection Control 3 (0x0012) */ 436*4882a593Smuzhiyun #define RT5682_CBJ_IN_BUF_EN (0x1 << 7) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /* Combo Jack and Type Detection Control 4 (0x0013) */ 439*4882a593Smuzhiyun #define RT5682_SEL_SHT_MID_TON_MASK (0x3 << 12) 440*4882a593Smuzhiyun #define RT5682_SEL_SHT_MID_TON_2 (0x0 << 12) 441*4882a593Smuzhiyun #define RT5682_SEL_SHT_MID_TON_3 (0x1 << 12) 442*4882a593Smuzhiyun #define RT5682_CBJ_JD_TEST_MASK (0x1 << 6) 443*4882a593Smuzhiyun #define RT5682_CBJ_JD_TEST_NORM (0x0 << 6) 444*4882a593Smuzhiyun #define RT5682_CBJ_JD_TEST_MODE (0x1 << 6) 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* DAC1 Digital Volume (0x0019) */ 447*4882a593Smuzhiyun #define RT5682_DAC_L1_VOL_MASK (0xff << 8) 448*4882a593Smuzhiyun #define RT5682_DAC_L1_VOL_SFT 8 449*4882a593Smuzhiyun #define RT5682_DAC_R1_VOL_MASK (0xff) 450*4882a593Smuzhiyun #define RT5682_DAC_R1_VOL_SFT 0 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* ADC Digital Volume Control (0x001c) */ 453*4882a593Smuzhiyun #define RT5682_ADC_L_VOL_MASK (0x7f << 8) 454*4882a593Smuzhiyun #define RT5682_ADC_L_VOL_SFT 8 455*4882a593Smuzhiyun #define RT5682_ADC_R_VOL_MASK (0x7f) 456*4882a593Smuzhiyun #define RT5682_ADC_R_VOL_SFT 0 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 459*4882a593Smuzhiyun #define RT5682_STO1_ADC_L_BST_MASK (0x3 << 14) 460*4882a593Smuzhiyun #define RT5682_STO1_ADC_L_BST_SFT 14 461*4882a593Smuzhiyun #define RT5682_STO1_ADC_R_BST_MASK (0x3 << 12) 462*4882a593Smuzhiyun #define RT5682_STO1_ADC_R_BST_SFT 12 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* Sidetone Control (0x0024) */ 465*4882a593Smuzhiyun #define RT5682_ST_SRC_SEL (0x1 << 8) 466*4882a593Smuzhiyun #define RT5682_ST_SRC_SFT 8 467*4882a593Smuzhiyun #define RT5682_ST_EN_MASK (0x1 << 6) 468*4882a593Smuzhiyun #define RT5682_ST_DIS (0x0 << 6) 469*4882a593Smuzhiyun #define RT5682_ST_EN (0x1 << 6) 470*4882a593Smuzhiyun #define RT5682_ST_EN_SFT 6 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* Stereo1 ADC Mixer Control (0x0026) */ 473*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_L1 (0x1 << 15) 474*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_L1_SFT 15 475*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_L2 (0x1 << 14) 476*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_L2_SFT 14 477*4882a593Smuzhiyun #define RT5682_STO1_ADC1L_SRC_MASK (0x1 << 13) 478*4882a593Smuzhiyun #define RT5682_STO1_ADC1L_SRC_SFT 13 479*4882a593Smuzhiyun #define RT5682_STO1_ADC1_SRC_ADC (0x1 << 13) 480*4882a593Smuzhiyun #define RT5682_STO1_ADC1_SRC_DACMIX (0x0 << 13) 481*4882a593Smuzhiyun #define RT5682_STO1_ADC2L_SRC_MASK (0x1 << 12) 482*4882a593Smuzhiyun #define RT5682_STO1_ADC2L_SRC_SFT 12 483*4882a593Smuzhiyun #define RT5682_STO1_ADCL_SRC_MASK (0x3 << 10) 484*4882a593Smuzhiyun #define RT5682_STO1_ADCL_SRC_SFT 10 485*4882a593Smuzhiyun #define RT5682_STO1_DD_L_SRC_MASK (0x1 << 9) 486*4882a593Smuzhiyun #define RT5682_STO1_DD_L_SRC_SFT 9 487*4882a593Smuzhiyun #define RT5682_STO1_DMIC_SRC_MASK (0x1 << 8) 488*4882a593Smuzhiyun #define RT5682_STO1_DMIC_SRC_SFT 8 489*4882a593Smuzhiyun #define RT5682_STO1_DMIC_SRC_DMIC2 (0x1 << 8) 490*4882a593Smuzhiyun #define RT5682_STO1_DMIC_SRC_DMIC1 (0x0 << 8) 491*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_R1 (0x1 << 7) 492*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_R1_SFT 7 493*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_R2 (0x1 << 6) 494*4882a593Smuzhiyun #define RT5682_M_STO1_ADC_R2_SFT 6 495*4882a593Smuzhiyun #define RT5682_STO1_ADC1R_SRC_MASK (0x1 << 5) 496*4882a593Smuzhiyun #define RT5682_STO1_ADC1R_SRC_SFT 5 497*4882a593Smuzhiyun #define RT5682_STO1_ADC2R_SRC_MASK (0x1 << 4) 498*4882a593Smuzhiyun #define RT5682_STO1_ADC2R_SRC_SFT 4 499*4882a593Smuzhiyun #define RT5682_STO1_ADCR_SRC_MASK (0x3 << 2) 500*4882a593Smuzhiyun #define RT5682_STO1_ADCR_SRC_SFT 2 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x0029) */ 503*4882a593Smuzhiyun #define RT5682_M_ADCMIX_L (0x1 << 15) 504*4882a593Smuzhiyun #define RT5682_M_ADCMIX_L_SFT 15 505*4882a593Smuzhiyun #define RT5682_M_DAC1_L (0x1 << 14) 506*4882a593Smuzhiyun #define RT5682_M_DAC1_L_SFT 14 507*4882a593Smuzhiyun #define RT5682_DAC1_R_SEL_MASK (0x1 << 10) 508*4882a593Smuzhiyun #define RT5682_DAC1_R_SEL_SFT 10 509*4882a593Smuzhiyun #define RT5682_DAC1_L_SEL_MASK (0x1 << 8) 510*4882a593Smuzhiyun #define RT5682_DAC1_L_SEL_SFT 8 511*4882a593Smuzhiyun #define RT5682_M_ADCMIX_R (0x1 << 7) 512*4882a593Smuzhiyun #define RT5682_M_ADCMIX_R_SFT 7 513*4882a593Smuzhiyun #define RT5682_M_DAC1_R (0x1 << 6) 514*4882a593Smuzhiyun #define RT5682_M_DAC1_R_SFT 6 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* Stereo1 DAC Mixer Control (0x002a) */ 517*4882a593Smuzhiyun #define RT5682_M_DAC_L1_STO_L (0x1 << 15) 518*4882a593Smuzhiyun #define RT5682_M_DAC_L1_STO_L_SFT 15 519*4882a593Smuzhiyun #define RT5682_G_DAC_L1_STO_L_MASK (0x1 << 14) 520*4882a593Smuzhiyun #define RT5682_G_DAC_L1_STO_L_SFT 14 521*4882a593Smuzhiyun #define RT5682_M_DAC_R1_STO_L (0x1 << 13) 522*4882a593Smuzhiyun #define RT5682_M_DAC_R1_STO_L_SFT 13 523*4882a593Smuzhiyun #define RT5682_G_DAC_R1_STO_L_MASK (0x1 << 12) 524*4882a593Smuzhiyun #define RT5682_G_DAC_R1_STO_L_SFT 12 525*4882a593Smuzhiyun #define RT5682_M_DAC_L1_STO_R (0x1 << 7) 526*4882a593Smuzhiyun #define RT5682_M_DAC_L1_STO_R_SFT 7 527*4882a593Smuzhiyun #define RT5682_G_DAC_L1_STO_R_MASK (0x1 << 6) 528*4882a593Smuzhiyun #define RT5682_G_DAC_L1_STO_R_SFT 6 529*4882a593Smuzhiyun #define RT5682_M_DAC_R1_STO_R (0x1 << 5) 530*4882a593Smuzhiyun #define RT5682_M_DAC_R1_STO_R_SFT 5 531*4882a593Smuzhiyun #define RT5682_G_DAC_R1_STO_R_MASK (0x1 << 4) 532*4882a593Smuzhiyun #define RT5682_G_DAC_R1_STO_R_SFT 4 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* Analog DAC1 Input Source Control (0x002b) */ 535*4882a593Smuzhiyun #define RT5682_M_ST_STO_L (0x1 << 9) 536*4882a593Smuzhiyun #define RT5682_M_ST_STO_L_SFT 9 537*4882a593Smuzhiyun #define RT5682_M_ST_STO_R (0x1 << 8) 538*4882a593Smuzhiyun #define RT5682_M_ST_STO_R_SFT 8 539*4882a593Smuzhiyun #define RT5682_DAC_L1_SRC_MASK (0x3 << 4) 540*4882a593Smuzhiyun #define RT5682_A_DACL1_SFT 4 541*4882a593Smuzhiyun #define RT5682_DAC_R1_SRC_MASK (0x3) 542*4882a593Smuzhiyun #define RT5682_A_DACR1_SFT 0 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun /* Digital Interface Data Control (0x0030) */ 545*4882a593Smuzhiyun #define RT5682_IF2_ADC_SEL_MASK (0x3 << 0) 546*4882a593Smuzhiyun #define RT5682_IF2_ADC_SEL_SFT 0 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x003c) */ 549*4882a593Smuzhiyun #define RT5682_G_CBJ_RM1_L (0x7 << 10) 550*4882a593Smuzhiyun #define RT5682_G_CBJ_RM1_L_SFT 10 551*4882a593Smuzhiyun #define RT5682_M_CBJ_RM1_L (0x1 << 7) 552*4882a593Smuzhiyun #define RT5682_M_CBJ_RM1_L_SFT 7 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* Power Management for Digital 1 (0x0061) */ 555*4882a593Smuzhiyun #define RT5682_PWR_I2S1 (0x1 << 15) 556*4882a593Smuzhiyun #define RT5682_PWR_I2S1_BIT 15 557*4882a593Smuzhiyun #define RT5682_PWR_I2S2 (0x1 << 14) 558*4882a593Smuzhiyun #define RT5682_PWR_I2S2_BIT 14 559*4882a593Smuzhiyun #define RT5682_PWR_DAC_L1 (0x1 << 11) 560*4882a593Smuzhiyun #define RT5682_PWR_DAC_L1_BIT 11 561*4882a593Smuzhiyun #define RT5682_PWR_DAC_R1 (0x1 << 10) 562*4882a593Smuzhiyun #define RT5682_PWR_DAC_R1_BIT 10 563*4882a593Smuzhiyun #define RT5682_PWR_LDO (0x1 << 8) 564*4882a593Smuzhiyun #define RT5682_PWR_LDO_BIT 8 565*4882a593Smuzhiyun #define RT5682_PWR_ADC_L1 (0x1 << 4) 566*4882a593Smuzhiyun #define RT5682_PWR_ADC_L1_BIT 4 567*4882a593Smuzhiyun #define RT5682_PWR_ADC_R1 (0x1 << 3) 568*4882a593Smuzhiyun #define RT5682_PWR_ADC_R1_BIT 3 569*4882a593Smuzhiyun #define RT5682_DIG_GATE_CTRL (0x1 << 0) 570*4882a593Smuzhiyun #define RT5682_DIG_GATE_CTRL_SFT 0 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun /* Power Management for Digital 2 (0x0062) */ 574*4882a593Smuzhiyun #define RT5682_PWR_ADC_S1F (0x1 << 15) 575*4882a593Smuzhiyun #define RT5682_PWR_ADC_S1F_BIT 15 576*4882a593Smuzhiyun #define RT5682_PWR_DAC_S1F (0x1 << 10) 577*4882a593Smuzhiyun #define RT5682_PWR_DAC_S1F_BIT 10 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* Power Management for Analog 1 (0x0063) */ 580*4882a593Smuzhiyun #define RT5682_PWR_VREF1 (0x1 << 15) 581*4882a593Smuzhiyun #define RT5682_PWR_VREF1_BIT 15 582*4882a593Smuzhiyun #define RT5682_PWR_FV1 (0x1 << 14) 583*4882a593Smuzhiyun #define RT5682_PWR_FV1_BIT 14 584*4882a593Smuzhiyun #define RT5682_PWR_VREF2 (0x1 << 13) 585*4882a593Smuzhiyun #define RT5682_PWR_VREF2_BIT 13 586*4882a593Smuzhiyun #define RT5682_PWR_FV2 (0x1 << 12) 587*4882a593Smuzhiyun #define RT5682_PWR_FV2_BIT 12 588*4882a593Smuzhiyun #define RT5682_LDO1_DBG_MASK (0x3 << 10) 589*4882a593Smuzhiyun #define RT5682_PWR_MB (0x1 << 9) 590*4882a593Smuzhiyun #define RT5682_PWR_MB_BIT 9 591*4882a593Smuzhiyun #define RT5682_PWR_BG (0x1 << 7) 592*4882a593Smuzhiyun #define RT5682_PWR_BG_BIT 7 593*4882a593Smuzhiyun #define RT5682_LDO1_BYPASS_MASK (0x1 << 6) 594*4882a593Smuzhiyun #define RT5682_LDO1_BYPASS (0x1 << 6) 595*4882a593Smuzhiyun #define RT5682_LDO1_NOT_BYPASS (0x0 << 6) 596*4882a593Smuzhiyun #define RT5682_PWR_MA_BIT 6 597*4882a593Smuzhiyun #define RT5682_LDO1_DVO_MASK (0x3 << 4) 598*4882a593Smuzhiyun #define RT5682_LDO1_DVO_09 (0x0 << 4) 599*4882a593Smuzhiyun #define RT5682_LDO1_DVO_10 (0x1 << 4) 600*4882a593Smuzhiyun #define RT5682_LDO1_DVO_12 (0x2 << 4) 601*4882a593Smuzhiyun #define RT5682_LDO1_DVO_14 (0x3 << 4) 602*4882a593Smuzhiyun #define RT5682_HP_DRIVER_MASK (0x3 << 2) 603*4882a593Smuzhiyun #define RT5682_HP_DRIVER_1X (0x0 << 2) 604*4882a593Smuzhiyun #define RT5682_HP_DRIVER_3X (0x1 << 2) 605*4882a593Smuzhiyun #define RT5682_HP_DRIVER_5X (0x3 << 2) 606*4882a593Smuzhiyun #define RT5682_PWR_HA_L (0x1 << 1) 607*4882a593Smuzhiyun #define RT5682_PWR_HA_L_BIT 1 608*4882a593Smuzhiyun #define RT5682_PWR_HA_R (0x1 << 0) 609*4882a593Smuzhiyun #define RT5682_PWR_HA_R_BIT 0 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun /* Power Management for Analog 2 (0x0064) */ 612*4882a593Smuzhiyun #define RT5682_PWR_MB1 (0x1 << 11) 613*4882a593Smuzhiyun #define RT5682_PWR_MB1_PWR_DOWN (0x0 << 11) 614*4882a593Smuzhiyun #define RT5682_PWR_MB1_BIT 11 615*4882a593Smuzhiyun #define RT5682_PWR_MB2 (0x1 << 10) 616*4882a593Smuzhiyun #define RT5682_PWR_MB2_PWR_DOWN (0x0 << 10) 617*4882a593Smuzhiyun #define RT5682_PWR_MB2_BIT 10 618*4882a593Smuzhiyun #define RT5682_PWR_JDH (0x1 << 3) 619*4882a593Smuzhiyun #define RT5682_PWR_JDH_BIT 3 620*4882a593Smuzhiyun #define RT5682_PWR_JDL (0x1 << 2) 621*4882a593Smuzhiyun #define RT5682_PWR_JDL_BIT 2 622*4882a593Smuzhiyun #define RT5682_PWR_RM1_L (0x1 << 1) 623*4882a593Smuzhiyun #define RT5682_PWR_RM1_L_BIT 1 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* Power Management for Analog 3 (0x0065) */ 626*4882a593Smuzhiyun #define RT5682_PWR_CBJ (0x1 << 9) 627*4882a593Smuzhiyun #define RT5682_PWR_CBJ_BIT 9 628*4882a593Smuzhiyun #define RT5682_PWR_PLL (0x1 << 6) 629*4882a593Smuzhiyun #define RT5682_PWR_PLL_BIT 6 630*4882a593Smuzhiyun #define RT5682_PWR_PLL2B (0x1 << 5) 631*4882a593Smuzhiyun #define RT5682_PWR_PLL2B_BIT 5 632*4882a593Smuzhiyun #define RT5682_PWR_PLL2F (0x1 << 4) 633*4882a593Smuzhiyun #define RT5682_PWR_PLL2F_BIT 4 634*4882a593Smuzhiyun #define RT5682_PWR_LDO2 (0x1 << 2) 635*4882a593Smuzhiyun #define RT5682_PWR_LDO2_BIT 2 636*4882a593Smuzhiyun #define RT5682_PWR_DET_SPKVDD (0x1 << 1) 637*4882a593Smuzhiyun #define RT5682_PWR_DET_SPKVDD_BIT 1 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* Power Management for Mixer (0x0066) */ 640*4882a593Smuzhiyun #define RT5682_PWR_STO1_DAC_L (0x1 << 5) 641*4882a593Smuzhiyun #define RT5682_PWR_STO1_DAC_L_BIT 5 642*4882a593Smuzhiyun #define RT5682_PWR_STO1_DAC_R (0x1 << 4) 643*4882a593Smuzhiyun #define RT5682_PWR_STO1_DAC_R_BIT 4 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun /* MCLK and System Clock Detection Control (0x006b) */ 646*4882a593Smuzhiyun #define RT5682_SYS_CLK_DET (0x1 << 15) 647*4882a593Smuzhiyun #define RT5682_SYS_CLK_DET_SFT 15 648*4882a593Smuzhiyun #define RT5682_PLL1_CLK_DET (0x1 << 14) 649*4882a593Smuzhiyun #define RT5682_PLL1_CLK_DET_SFT 14 650*4882a593Smuzhiyun #define RT5682_PLL2_CLK_DET (0x1 << 13) 651*4882a593Smuzhiyun #define RT5682_PLL2_CLK_DET_SFT 13 652*4882a593Smuzhiyun #define RT5682_POW_CLK_DET2_SFT 8 653*4882a593Smuzhiyun #define RT5682_POW_CLK_DET_SFT 0 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun /* Digital Microphone Control 1 (0x006e) */ 656*4882a593Smuzhiyun #define RT5682_DMIC_1_EN_MASK (0x1 << 15) 657*4882a593Smuzhiyun #define RT5682_DMIC_1_EN_SFT 15 658*4882a593Smuzhiyun #define RT5682_DMIC_1_DIS (0x0 << 15) 659*4882a593Smuzhiyun #define RT5682_DMIC_1_EN (0x1 << 15) 660*4882a593Smuzhiyun #define RT5682_FIFO_CLK_DIV_MASK (0x7 << 12) 661*4882a593Smuzhiyun #define RT5682_FIFO_CLK_DIV_2 (0x1 << 12) 662*4882a593Smuzhiyun #define RT5682_DMIC_1_DP_MASK (0x3 << 4) 663*4882a593Smuzhiyun #define RT5682_DMIC_1_DP_SFT 4 664*4882a593Smuzhiyun #define RT5682_DMIC_1_DP_GPIO2 (0x0 << 4) 665*4882a593Smuzhiyun #define RT5682_DMIC_1_DP_GPIO5 (0x1 << 4) 666*4882a593Smuzhiyun #define RT5682_DMIC_CLK_MASK (0xf << 0) 667*4882a593Smuzhiyun #define RT5682_DMIC_CLK_SFT 0 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun /* I2S1 Audio Serial Data Port Control (0x0070) */ 670*4882a593Smuzhiyun #define RT5682_SEL_ADCDAT_MASK (0x1 << 15) 671*4882a593Smuzhiyun #define RT5682_SEL_ADCDAT_OUT (0x0 << 15) 672*4882a593Smuzhiyun #define RT5682_SEL_ADCDAT_IN (0x1 << 15) 673*4882a593Smuzhiyun #define RT5682_SEL_ADCDAT_SFT 15 674*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_MASK (0x7 << 12) 675*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_SFT 12 676*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_16 (0x0 << 12) 677*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_20 (0x1 << 12) 678*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_24 (0x2 << 12) 679*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_32 (0x3 << 12) 680*4882a593Smuzhiyun #define RT5682_I2S1_TX_CHL_8 (0x4 << 12) 681*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_MASK (0x7 << 8) 682*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_SFT 8 683*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_16 (0x0 << 8) 684*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_20 (0x1 << 8) 685*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_24 (0x2 << 8) 686*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_32 (0x3 << 8) 687*4882a593Smuzhiyun #define RT5682_I2S1_RX_CHL_8 (0x4 << 8) 688*4882a593Smuzhiyun #define RT5682_I2S1_MONO_MASK (0x1 << 7) 689*4882a593Smuzhiyun #define RT5682_I2S1_MONO_EN (0x1 << 7) 690*4882a593Smuzhiyun #define RT5682_I2S1_MONO_DIS (0x0 << 7) 691*4882a593Smuzhiyun #define RT5682_I2S2_MONO_MASK (0x1 << 6) 692*4882a593Smuzhiyun #define RT5682_I2S2_MONO_EN (0x1 << 6) 693*4882a593Smuzhiyun #define RT5682_I2S2_MONO_DIS (0x0 << 6) 694*4882a593Smuzhiyun #define RT5682_I2S1_DL_MASK (0x7 << 4) 695*4882a593Smuzhiyun #define RT5682_I2S1_DL_SFT 4 696*4882a593Smuzhiyun #define RT5682_I2S1_DL_16 (0x0 << 4) 697*4882a593Smuzhiyun #define RT5682_I2S1_DL_20 (0x1 << 4) 698*4882a593Smuzhiyun #define RT5682_I2S1_DL_24 (0x2 << 4) 699*4882a593Smuzhiyun #define RT5682_I2S1_DL_32 (0x3 << 4) 700*4882a593Smuzhiyun #define RT5682_I2S1_DL_8 (0x4 << 4) 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun /* I2S1/2 Audio Serial Data Port Control (0x0070)(0x0071) */ 703*4882a593Smuzhiyun #define RT5682_I2S2_MS_MASK (0x1 << 15) 704*4882a593Smuzhiyun #define RT5682_I2S2_MS_SFT 15 705*4882a593Smuzhiyun #define RT5682_I2S2_MS_M (0x0 << 15) 706*4882a593Smuzhiyun #define RT5682_I2S2_MS_S (0x1 << 15) 707*4882a593Smuzhiyun #define RT5682_I2S2_PIN_CFG_MASK (0x1 << 14) 708*4882a593Smuzhiyun #define RT5682_I2S2_PIN_CFG_SFT 14 709*4882a593Smuzhiyun #define RT5682_I2S2_CLK_SEL_MASK (0x1 << 11) 710*4882a593Smuzhiyun #define RT5682_I2S2_CLK_SEL_SFT 11 711*4882a593Smuzhiyun #define RT5682_I2S2_OUT_MASK (0x1 << 9) 712*4882a593Smuzhiyun #define RT5682_I2S2_OUT_SFT 9 713*4882a593Smuzhiyun #define RT5682_I2S2_OUT_UM (0x0 << 9) 714*4882a593Smuzhiyun #define RT5682_I2S2_OUT_M (0x1 << 9) 715*4882a593Smuzhiyun #define RT5682_I2S_BP_MASK (0x1 << 8) 716*4882a593Smuzhiyun #define RT5682_I2S_BP_SFT 8 717*4882a593Smuzhiyun #define RT5682_I2S_BP_NOR (0x0 << 8) 718*4882a593Smuzhiyun #define RT5682_I2S_BP_INV (0x1 << 8) 719*4882a593Smuzhiyun #define RT5682_I2S2_MONO_EN (0x1 << 6) 720*4882a593Smuzhiyun #define RT5682_I2S2_MONO_DIS (0x0 << 6) 721*4882a593Smuzhiyun #define RT5682_I2S2_DL_MASK (0x3 << 4) 722*4882a593Smuzhiyun #define RT5682_I2S2_DL_SFT 4 723*4882a593Smuzhiyun #define RT5682_I2S2_DL_16 (0x0 << 4) 724*4882a593Smuzhiyun #define RT5682_I2S2_DL_20 (0x1 << 4) 725*4882a593Smuzhiyun #define RT5682_I2S2_DL_24 (0x2 << 4) 726*4882a593Smuzhiyun #define RT5682_I2S2_DL_8 (0x3 << 4) 727*4882a593Smuzhiyun #define RT5682_I2S_DF_MASK (0x7) 728*4882a593Smuzhiyun #define RT5682_I2S_DF_SFT 0 729*4882a593Smuzhiyun #define RT5682_I2S_DF_I2S (0x0) 730*4882a593Smuzhiyun #define RT5682_I2S_DF_LEFT (0x1) 731*4882a593Smuzhiyun #define RT5682_I2S_DF_PCM_A (0x2) 732*4882a593Smuzhiyun #define RT5682_I2S_DF_PCM_B (0x3) 733*4882a593Smuzhiyun #define RT5682_I2S_DF_PCM_A_N (0x6) 734*4882a593Smuzhiyun #define RT5682_I2S_DF_PCM_B_N (0x7) 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x0073) */ 737*4882a593Smuzhiyun #define RT5682_ADC_OSR_MASK (0xf << 12) 738*4882a593Smuzhiyun #define RT5682_ADC_OSR_SFT 12 739*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_1 (0x0 << 12) 740*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_2 (0x1 << 12) 741*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_4 (0x2 << 12) 742*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_6 (0x3 << 12) 743*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_8 (0x4 << 12) 744*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_12 (0x5 << 12) 745*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_16 (0x6 << 12) 746*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_24 (0x7 << 12) 747*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_32 (0x8 << 12) 748*4882a593Smuzhiyun #define RT5682_ADC_OSR_D_48 (0x9 << 12) 749*4882a593Smuzhiyun #define RT5682_I2S_M_DIV_MASK (0xf << 8) 750*4882a593Smuzhiyun #define RT5682_I2S_M_DIV_SFT 8 751*4882a593Smuzhiyun #define RT5682_I2S_M_D_1 (0x0 << 8) 752*4882a593Smuzhiyun #define RT5682_I2S_M_D_2 (0x1 << 8) 753*4882a593Smuzhiyun #define RT5682_I2S_M_D_3 (0x2 << 8) 754*4882a593Smuzhiyun #define RT5682_I2S_M_D_4 (0x3 << 8) 755*4882a593Smuzhiyun #define RT5682_I2S_M_D_6 (0x4 << 8) 756*4882a593Smuzhiyun #define RT5682_I2S_M_D_8 (0x5 << 8) 757*4882a593Smuzhiyun #define RT5682_I2S_M_D_12 (0x6 << 8) 758*4882a593Smuzhiyun #define RT5682_I2S_M_D_16 (0x7 << 8) 759*4882a593Smuzhiyun #define RT5682_I2S_M_D_24 (0x8 << 8) 760*4882a593Smuzhiyun #define RT5682_I2S_M_D_32 (0x9 << 8) 761*4882a593Smuzhiyun #define RT5682_I2S_M_D_48 (0x10 << 8) 762*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_MASK (0x7 << 4) 763*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_SFT 4 764*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_MCLK (0x0 << 4) 765*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_PLL1 (0x1 << 4) 766*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_PLL2 (0x2 << 4) 767*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_SDW (0x3 << 4) 768*4882a593Smuzhiyun #define RT5682_I2S_CLK_SRC_RCCLK (0x4 << 4) /* 25M */ 769*4882a593Smuzhiyun #define RT5682_DAC_OSR_MASK (0xf << 0) 770*4882a593Smuzhiyun #define RT5682_DAC_OSR_SFT 0 771*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_1 (0x0 << 0) 772*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_2 (0x1 << 0) 773*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_4 (0x2 << 0) 774*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_6 (0x3 << 0) 775*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_8 (0x4 << 0) 776*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_12 (0x5 << 0) 777*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_16 (0x6 << 0) 778*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_24 (0x7 << 0) 779*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_32 (0x8 << 0) 780*4882a593Smuzhiyun #define RT5682_DAC_OSR_D_48 (0x9 << 0) 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x0074) */ 783*4882a593Smuzhiyun #define RT5682_I2S2_BCLK_MS2_MASK (0x1 << 11) 784*4882a593Smuzhiyun #define RT5682_I2S2_BCLK_MS2_SFT 11 785*4882a593Smuzhiyun #define RT5682_I2S2_BCLK_MS2_32 (0x0 << 11) 786*4882a593Smuzhiyun #define RT5682_I2S2_BCLK_MS2_64 (0x1 << 11) 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun /* TDM control 1 (0x0079) */ 790*4882a593Smuzhiyun #define RT5682_TDM_TX_CH_MASK (0x3 << 12) 791*4882a593Smuzhiyun #define RT5682_TDM_TX_CH_2 (0x0 << 12) 792*4882a593Smuzhiyun #define RT5682_TDM_TX_CH_4 (0x1 << 12) 793*4882a593Smuzhiyun #define RT5682_TDM_TX_CH_6 (0x2 << 12) 794*4882a593Smuzhiyun #define RT5682_TDM_TX_CH_8 (0x3 << 12) 795*4882a593Smuzhiyun #define RT5682_TDM_RX_CH_MASK (0x3 << 8) 796*4882a593Smuzhiyun #define RT5682_TDM_RX_CH_2 (0x0 << 8) 797*4882a593Smuzhiyun #define RT5682_TDM_RX_CH_4 (0x1 << 8) 798*4882a593Smuzhiyun #define RT5682_TDM_RX_CH_6 (0x2 << 8) 799*4882a593Smuzhiyun #define RT5682_TDM_RX_CH_8 (0x3 << 8) 800*4882a593Smuzhiyun #define RT5682_TDM_ADC_LCA_MASK (0xf << 4) 801*4882a593Smuzhiyun #define RT5682_TDM_ADC_LCA_SFT 4 802*4882a593Smuzhiyun #define RT5682_TDM_ADC_DL_SFT 0 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun /* TDM control 2 (0x007a) */ 805*4882a593Smuzhiyun #define RT5682_IF1_ADC1_SEL_SFT 14 806*4882a593Smuzhiyun #define RT5682_IF1_ADC2_SEL_SFT 12 807*4882a593Smuzhiyun #define RT5682_IF1_ADC3_SEL_SFT 10 808*4882a593Smuzhiyun #define RT5682_IF1_ADC4_SEL_SFT 8 809*4882a593Smuzhiyun #define RT5682_TDM_ADC_SEL_SFT 4 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun /* TDM control 3 (0x007b) */ 812*4882a593Smuzhiyun #define RT5682_TDM_EN (0x1 << 7) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun /* TDM/I2S control (0x007e) */ 815*4882a593Smuzhiyun #define RT5682_TDM_S_BP_MASK (0x1 << 15) 816*4882a593Smuzhiyun #define RT5682_TDM_S_BP_SFT 15 817*4882a593Smuzhiyun #define RT5682_TDM_S_BP_NOR (0x0 << 15) 818*4882a593Smuzhiyun #define RT5682_TDM_S_BP_INV (0x1 << 15) 819*4882a593Smuzhiyun #define RT5682_TDM_S_LP_MASK (0x1 << 14) 820*4882a593Smuzhiyun #define RT5682_TDM_S_LP_SFT 14 821*4882a593Smuzhiyun #define RT5682_TDM_S_LP_NOR (0x0 << 14) 822*4882a593Smuzhiyun #define RT5682_TDM_S_LP_INV (0x1 << 14) 823*4882a593Smuzhiyun #define RT5682_TDM_DF_MASK (0x7 << 11) 824*4882a593Smuzhiyun #define RT5682_TDM_DF_SFT 11 825*4882a593Smuzhiyun #define RT5682_TDM_DF_I2S (0x0 << 11) 826*4882a593Smuzhiyun #define RT5682_TDM_DF_LEFT (0x1 << 11) 827*4882a593Smuzhiyun #define RT5682_TDM_DF_PCM_A (0x2 << 11) 828*4882a593Smuzhiyun #define RT5682_TDM_DF_PCM_B (0x3 << 11) 829*4882a593Smuzhiyun #define RT5682_TDM_DF_PCM_A_N (0x6 << 11) 830*4882a593Smuzhiyun #define RT5682_TDM_DF_PCM_B_N (0x7 << 11) 831*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_MASK (0x3 << 9) 832*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_SFT 9 833*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_32 (0x0 << 9) 834*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_64 (0x1 << 9) 835*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_128 (0x2 << 9) 836*4882a593Smuzhiyun #define RT5682_TDM_BCLK_MS1_256 (0x3 << 9) 837*4882a593Smuzhiyun #define RT5682_TDM_CL_MASK (0x3 << 4) 838*4882a593Smuzhiyun #define RT5682_TDM_CL_16 (0x0 << 4) 839*4882a593Smuzhiyun #define RT5682_TDM_CL_20 (0x1 << 4) 840*4882a593Smuzhiyun #define RT5682_TDM_CL_24 (0x2 << 4) 841*4882a593Smuzhiyun #define RT5682_TDM_CL_32 (0x3 << 4) 842*4882a593Smuzhiyun #define RT5682_TDM_M_BP_MASK (0x1 << 2) 843*4882a593Smuzhiyun #define RT5682_TDM_M_BP_SFT 2 844*4882a593Smuzhiyun #define RT5682_TDM_M_BP_NOR (0x0 << 2) 845*4882a593Smuzhiyun #define RT5682_TDM_M_BP_INV (0x1 << 2) 846*4882a593Smuzhiyun #define RT5682_TDM_M_LP_MASK (0x1 << 1) 847*4882a593Smuzhiyun #define RT5682_TDM_M_LP_SFT 1 848*4882a593Smuzhiyun #define RT5682_TDM_M_LP_NOR (0x0 << 1) 849*4882a593Smuzhiyun #define RT5682_TDM_M_LP_INV (0x1 << 1) 850*4882a593Smuzhiyun #define RT5682_TDM_MS_MASK (0x1 << 0) 851*4882a593Smuzhiyun #define RT5682_TDM_MS_SFT 0 852*4882a593Smuzhiyun #define RT5682_TDM_MS_S (0x0 << 0) 853*4882a593Smuzhiyun #define RT5682_TDM_MS_M (0x1 << 0) 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun /* Global Clock Control (0x0080) */ 856*4882a593Smuzhiyun #define RT5682_SCLK_SRC_MASK (0x7 << 13) 857*4882a593Smuzhiyun #define RT5682_SCLK_SRC_SFT 13 858*4882a593Smuzhiyun #define RT5682_SCLK_SRC_MCLK (0x0 << 13) 859*4882a593Smuzhiyun #define RT5682_SCLK_SRC_PLL1 (0x1 << 13) 860*4882a593Smuzhiyun #define RT5682_SCLK_SRC_PLL2 (0x2 << 13) 861*4882a593Smuzhiyun #define RT5682_SCLK_SRC_SDW (0x3 << 13) 862*4882a593Smuzhiyun #define RT5682_SCLK_SRC_RCCLK (0x4 << 13) 863*4882a593Smuzhiyun #define RT5682_PLL2_SRC_MASK (0x3 << 10) 864*4882a593Smuzhiyun #define RT5682_PLL2_SRC_SFT 10 865*4882a593Smuzhiyun #define RT5682_PLL2_SRC_MCLK (0x0 << 10) 866*4882a593Smuzhiyun #define RT5682_PLL2_SRC_BCLK1 (0x1 << 10) 867*4882a593Smuzhiyun #define RT5682_PLL2_SRC_SDW (0x2 << 10) 868*4882a593Smuzhiyun #define RT5682_PLL2_SRC_RC (0x3 << 10) 869*4882a593Smuzhiyun #define RT5682_PLL1_SRC_MASK (0x3 << 8) 870*4882a593Smuzhiyun #define RT5682_PLL1_SRC_SFT 8 871*4882a593Smuzhiyun #define RT5682_PLL1_SRC_MCLK (0x0 << 8) 872*4882a593Smuzhiyun #define RT5682_PLL1_SRC_BCLK1 (0x1 << 8) 873*4882a593Smuzhiyun #define RT5682_PLL1_SRC_SDW (0x2 << 8) 874*4882a593Smuzhiyun #define RT5682_PLL1_SRC_RC (0x3 << 8) 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun #define RT5682_PLL_INP_MAX 40000000 879*4882a593Smuzhiyun #define RT5682_PLL_INP_MIN 256000 880*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x0081) */ 881*4882a593Smuzhiyun #define RT5682_PLL_N_MAX 0x001ff 882*4882a593Smuzhiyun #define RT5682_PLL_N_MASK (RT5682_PLL_N_MAX << 7) 883*4882a593Smuzhiyun #define RT5682_PLL_N_SFT 7 884*4882a593Smuzhiyun #define RT5682_PLL_K_MAX 0x001f 885*4882a593Smuzhiyun #define RT5682_PLL_K_MASK (RT5682_PLL_K_MAX) 886*4882a593Smuzhiyun #define RT5682_PLL_K_SFT 0 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x0082) */ 889*4882a593Smuzhiyun #define RT5682_PLL_M_MAX 0x00f 890*4882a593Smuzhiyun #define RT5682_PLL_M_MASK (RT5682_PLL_M_MAX << 12) 891*4882a593Smuzhiyun #define RT5682_PLL_M_SFT 12 892*4882a593Smuzhiyun #define RT5682_PLL_M_BP (0x1 << 11) 893*4882a593Smuzhiyun #define RT5682_PLL_M_BP_SFT 11 894*4882a593Smuzhiyun #define RT5682_PLL_K_BP (0x1 << 10) 895*4882a593Smuzhiyun #define RT5682_PLL_K_BP_SFT 10 896*4882a593Smuzhiyun #define RT5682_PLL_RST (0x1 << 1) 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun /* PLL tracking mode 1 (0x0083) */ 899*4882a593Smuzhiyun #define RT5682_DA_ASRC_MASK (0x1 << 13) 900*4882a593Smuzhiyun #define RT5682_DA_ASRC_SFT 13 901*4882a593Smuzhiyun #define RT5682_DAC_STO1_ASRC_MASK (0x1 << 12) 902*4882a593Smuzhiyun #define RT5682_DAC_STO1_ASRC_SFT 12 903*4882a593Smuzhiyun #define RT5682_AD_ASRC_MASK (0x1 << 8) 904*4882a593Smuzhiyun #define RT5682_AD_ASRC_SFT 8 905*4882a593Smuzhiyun #define RT5682_AD_ASRC_SEL_MASK (0x1 << 4) 906*4882a593Smuzhiyun #define RT5682_AD_ASRC_SEL_SFT 4 907*4882a593Smuzhiyun #define RT5682_DMIC_ASRC_MASK (0x1 << 3) 908*4882a593Smuzhiyun #define RT5682_DMIC_ASRC_SFT 3 909*4882a593Smuzhiyun #define RT5682_ADC_STO1_ASRC_MASK (0x1 << 2) 910*4882a593Smuzhiyun #define RT5682_ADC_STO1_ASRC_SFT 2 911*4882a593Smuzhiyun #define RT5682_DA_ASRC_SEL_MASK (0x1 << 0) 912*4882a593Smuzhiyun #define RT5682_DA_ASRC_SEL_SFT 0 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun /* PLL tracking mode 2 3 (0x0084)(0x0085)*/ 915*4882a593Smuzhiyun #define RT5682_FILTER_CLK_SEL_MASK (0x7 << 12) 916*4882a593Smuzhiyun #define RT5682_FILTER_CLK_SEL_SFT 12 917*4882a593Smuzhiyun #define RT5682_FILTER_CLK_DIV_MASK (0xf << 8) 918*4882a593Smuzhiyun #define RT5682_FILTER_CLK_DIV_SFT 8 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun /* ASRC Control 4 (0x0086) */ 921*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_N1_MASK (0x3 << 14) 922*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_N1_SFT 14 923*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_N2_MASK (0x3 << 12) 924*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_N2_SFT 12 925*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_M1_MASK (0x7 << 8) 926*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_M1_SFT 8 927*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_M2_MASK (0x7 << 4) 928*4882a593Smuzhiyun #define RT5682_ASRCIN_FTK_M2_SFT 4 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun /* SoundWire reference clk (0x008d) */ 931*4882a593Smuzhiyun #define RT5682_PLL2_OUT_MASK (0x1 << 8) 932*4882a593Smuzhiyun #define RT5682_PLL2_OUT_98M (0x0 << 8) 933*4882a593Smuzhiyun #define RT5682_PLL2_OUT_49M (0x1 << 8) 934*4882a593Smuzhiyun #define RT5682_SDW_REF_2_MASK (0xf << 4) 935*4882a593Smuzhiyun #define RT5682_SDW_REF_2_SFT 4 936*4882a593Smuzhiyun #define RT5682_SDW_REF_2_48K (0x0 << 4) 937*4882a593Smuzhiyun #define RT5682_SDW_REF_2_96K (0x1 << 4) 938*4882a593Smuzhiyun #define RT5682_SDW_REF_2_192K (0x2 << 4) 939*4882a593Smuzhiyun #define RT5682_SDW_REF_2_32K (0x3 << 4) 940*4882a593Smuzhiyun #define RT5682_SDW_REF_2_24K (0x4 << 4) 941*4882a593Smuzhiyun #define RT5682_SDW_REF_2_16K (0x5 << 4) 942*4882a593Smuzhiyun #define RT5682_SDW_REF_2_12K (0x6 << 4) 943*4882a593Smuzhiyun #define RT5682_SDW_REF_2_8K (0x7 << 4) 944*4882a593Smuzhiyun #define RT5682_SDW_REF_2_44K (0x8 << 4) 945*4882a593Smuzhiyun #define RT5682_SDW_REF_2_88K (0x9 << 4) 946*4882a593Smuzhiyun #define RT5682_SDW_REF_2_176K (0xa << 4) 947*4882a593Smuzhiyun #define RT5682_SDW_REF_2_353K (0xb << 4) 948*4882a593Smuzhiyun #define RT5682_SDW_REF_2_22K (0xc << 4) 949*4882a593Smuzhiyun #define RT5682_SDW_REF_2_384K (0xd << 4) 950*4882a593Smuzhiyun #define RT5682_SDW_REF_2_11K (0xe << 4) 951*4882a593Smuzhiyun #define RT5682_SDW_REF_1_MASK (0xf << 0) 952*4882a593Smuzhiyun #define RT5682_SDW_REF_1_SFT 0 953*4882a593Smuzhiyun #define RT5682_SDW_REF_1_48K (0x0 << 0) 954*4882a593Smuzhiyun #define RT5682_SDW_REF_1_96K (0x1 << 0) 955*4882a593Smuzhiyun #define RT5682_SDW_REF_1_192K (0x2 << 0) 956*4882a593Smuzhiyun #define RT5682_SDW_REF_1_32K (0x3 << 0) 957*4882a593Smuzhiyun #define RT5682_SDW_REF_1_24K (0x4 << 0) 958*4882a593Smuzhiyun #define RT5682_SDW_REF_1_16K (0x5 << 0) 959*4882a593Smuzhiyun #define RT5682_SDW_REF_1_12K (0x6 << 0) 960*4882a593Smuzhiyun #define RT5682_SDW_REF_1_8K (0x7 << 0) 961*4882a593Smuzhiyun #define RT5682_SDW_REF_1_44K (0x8 << 0) 962*4882a593Smuzhiyun #define RT5682_SDW_REF_1_88K (0x9 << 0) 963*4882a593Smuzhiyun #define RT5682_SDW_REF_1_176K (0xa << 0) 964*4882a593Smuzhiyun #define RT5682_SDW_REF_1_353K (0xb << 0) 965*4882a593Smuzhiyun #define RT5682_SDW_REF_1_22K (0xc << 0) 966*4882a593Smuzhiyun #define RT5682_SDW_REF_1_384K (0xd << 0) 967*4882a593Smuzhiyun #define RT5682_SDW_REF_1_11K (0xe << 0) 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun /* Depop Mode Control 1 (0x008e) */ 970*4882a593Smuzhiyun #define RT5682_PUMP_EN (0x1 << 3) 971*4882a593Smuzhiyun #define RT5682_PUMP_EN_SFT 3 972*4882a593Smuzhiyun #define RT5682_CAPLESS_EN (0x1 << 0) 973*4882a593Smuzhiyun #define RT5682_CAPLESS_EN_SFT 0 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 976*4882a593Smuzhiyun #define RT5682_RAMP_MASK (0x1 << 12) 977*4882a593Smuzhiyun #define RT5682_RAMP_SFT 12 978*4882a593Smuzhiyun #define RT5682_RAMP_DIS (0x0 << 12) 979*4882a593Smuzhiyun #define RT5682_RAMP_EN (0x1 << 12) 980*4882a593Smuzhiyun #define RT5682_BPS_MASK (0x1 << 11) 981*4882a593Smuzhiyun #define RT5682_BPS_SFT 11 982*4882a593Smuzhiyun #define RT5682_BPS_DIS (0x0 << 11) 983*4882a593Smuzhiyun #define RT5682_BPS_EN (0x1 << 11) 984*4882a593Smuzhiyun #define RT5682_FAST_UPDN_MASK (0x1 << 10) 985*4882a593Smuzhiyun #define RT5682_FAST_UPDN_SFT 10 986*4882a593Smuzhiyun #define RT5682_FAST_UPDN_DIS (0x0 << 10) 987*4882a593Smuzhiyun #define RT5682_FAST_UPDN_EN (0x1 << 10) 988*4882a593Smuzhiyun #define RT5682_VLO_MASK (0x1 << 7) 989*4882a593Smuzhiyun #define RT5682_VLO_SFT 7 990*4882a593Smuzhiyun #define RT5682_VLO_3V (0x0 << 7) 991*4882a593Smuzhiyun #define RT5682_VLO_33V (0x1 << 7) 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun /* HPOUT charge pump 1 (0x0091) */ 994*4882a593Smuzhiyun #define RT5682_OSW_L_MASK (0x1 << 11) 995*4882a593Smuzhiyun #define RT5682_OSW_L_SFT 11 996*4882a593Smuzhiyun #define RT5682_OSW_L_DIS (0x0 << 11) 997*4882a593Smuzhiyun #define RT5682_OSW_L_EN (0x1 << 11) 998*4882a593Smuzhiyun #define RT5682_OSW_R_MASK (0x1 << 10) 999*4882a593Smuzhiyun #define RT5682_OSW_R_SFT 10 1000*4882a593Smuzhiyun #define RT5682_OSW_R_DIS (0x0 << 10) 1001*4882a593Smuzhiyun #define RT5682_OSW_R_EN (0x1 << 10) 1002*4882a593Smuzhiyun #define RT5682_PM_HP_MASK (0x3 << 8) 1003*4882a593Smuzhiyun #define RT5682_PM_HP_SFT 8 1004*4882a593Smuzhiyun #define RT5682_PM_HP_LV (0x0 << 8) 1005*4882a593Smuzhiyun #define RT5682_PM_HP_MV (0x1 << 8) 1006*4882a593Smuzhiyun #define RT5682_PM_HP_HV (0x2 << 8) 1007*4882a593Smuzhiyun #define RT5682_IB_HP_MASK (0x3 << 6) 1008*4882a593Smuzhiyun #define RT5682_IB_HP_SFT 6 1009*4882a593Smuzhiyun #define RT5682_IB_HP_125IL (0x0 << 6) 1010*4882a593Smuzhiyun #define RT5682_IB_HP_25IL (0x1 << 6) 1011*4882a593Smuzhiyun #define RT5682_IB_HP_5IL (0x2 << 6) 1012*4882a593Smuzhiyun #define RT5682_IB_HP_1IL (0x3 << 6) 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun /* Micbias Control1 (0x93) */ 1015*4882a593Smuzhiyun #define RT5682_MIC1_OV_MASK (0x3 << 14) 1016*4882a593Smuzhiyun #define RT5682_MIC1_OV_SFT 14 1017*4882a593Smuzhiyun #define RT5682_MIC1_OV_2V7 (0x0 << 14) 1018*4882a593Smuzhiyun #define RT5682_MIC1_OV_2V4 (0x1 << 14) 1019*4882a593Smuzhiyun #define RT5682_MIC1_OV_2V25 (0x3 << 14) 1020*4882a593Smuzhiyun #define RT5682_MIC1_OV_1V8 (0x4 << 14) 1021*4882a593Smuzhiyun #define RT5682_MIC1_CLK_MASK (0x1 << 13) 1022*4882a593Smuzhiyun #define RT5682_MIC1_CLK_SFT 13 1023*4882a593Smuzhiyun #define RT5682_MIC1_CLK_DIS (0x0 << 13) 1024*4882a593Smuzhiyun #define RT5682_MIC1_CLK_EN (0x1 << 13) 1025*4882a593Smuzhiyun #define RT5682_MIC1_OVCD_MASK (0x1 << 12) 1026*4882a593Smuzhiyun #define RT5682_MIC1_OVCD_SFT 12 1027*4882a593Smuzhiyun #define RT5682_MIC1_OVCD_DIS (0x0 << 12) 1028*4882a593Smuzhiyun #define RT5682_MIC1_OVCD_EN (0x1 << 12) 1029*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_MASK (0x3 << 10) 1030*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_SFT 10 1031*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_768UA (0x0 << 10) 1032*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_960UA (0x1 << 10) 1033*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_1152UA (0x2 << 10) 1034*4882a593Smuzhiyun #define RT5682_MIC1_OVTH_1960UA (0x3 << 10) 1035*4882a593Smuzhiyun #define RT5682_MIC2_OV_MASK (0x3 << 8) 1036*4882a593Smuzhiyun #define RT5682_MIC2_OV_SFT 8 1037*4882a593Smuzhiyun #define RT5682_MIC2_OV_2V7 (0x0 << 8) 1038*4882a593Smuzhiyun #define RT5682_MIC2_OV_2V4 (0x1 << 8) 1039*4882a593Smuzhiyun #define RT5682_MIC2_OV_2V25 (0x3 << 8) 1040*4882a593Smuzhiyun #define RT5682_MIC2_OV_1V8 (0x4 << 8) 1041*4882a593Smuzhiyun #define RT5682_MIC2_CLK_MASK (0x1 << 7) 1042*4882a593Smuzhiyun #define RT5682_MIC2_CLK_SFT 7 1043*4882a593Smuzhiyun #define RT5682_MIC2_CLK_DIS (0x0 << 7) 1044*4882a593Smuzhiyun #define RT5682_MIC2_CLK_EN (0x1 << 7) 1045*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_MASK (0x3 << 4) 1046*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_SFT 4 1047*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_768UA (0x0 << 4) 1048*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_960UA (0x1 << 4) 1049*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_1152UA (0x2 << 4) 1050*4882a593Smuzhiyun #define RT5682_MIC2_OVTH_1960UA (0x3 << 4) 1051*4882a593Smuzhiyun #define RT5682_PWR_MB_MASK (0x1 << 3) 1052*4882a593Smuzhiyun #define RT5682_PWR_MB_SFT 3 1053*4882a593Smuzhiyun #define RT5682_PWR_MB_PD (0x0 << 3) 1054*4882a593Smuzhiyun #define RT5682_PWR_MB_PU (0x1 << 3) 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun /* Micbias Control2 (0x0094) */ 1057*4882a593Smuzhiyun #define RT5682_PWR_CLK25M_MASK (0x1 << 9) 1058*4882a593Smuzhiyun #define RT5682_PWR_CLK25M_SFT 9 1059*4882a593Smuzhiyun #define RT5682_PWR_CLK25M_PD (0x0 << 9) 1060*4882a593Smuzhiyun #define RT5682_PWR_CLK25M_PU (0x1 << 9) 1061*4882a593Smuzhiyun #define RT5682_PWR_CLK1M_MASK (0x1 << 8) 1062*4882a593Smuzhiyun #define RT5682_PWR_CLK1M_SFT 8 1063*4882a593Smuzhiyun #define RT5682_PWR_CLK1M_PD (0x0 << 8) 1064*4882a593Smuzhiyun #define RT5682_PWR_CLK1M_PU (0x1 << 8) 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun /* PLL2 M/N/K Code Control 1 (0x009b) */ 1067*4882a593Smuzhiyun #define RT5682_PLL2F_K_MASK (0x1f << 8) 1068*4882a593Smuzhiyun #define RT5682_PLL2F_K_SFT 8 1069*4882a593Smuzhiyun #define RT5682_PLL2B_K_MASK (0xf << 4) 1070*4882a593Smuzhiyun #define RT5682_PLL2B_K_SFT 4 1071*4882a593Smuzhiyun #define RT5682_PLL2B_M_MASK (0xf << 0) 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun /* PLL2 M/N/K Code Control 2 (0x009c) */ 1074*4882a593Smuzhiyun #define RT5682_PLL2F_M_MASK (0x3f << 8) 1075*4882a593Smuzhiyun #define RT5682_PLL2F_M_SFT 8 1076*4882a593Smuzhiyun #define RT5682_PLL2B_N_MASK (0x3f << 0) 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun /* PLL2 M/N/K Code Control 2 (0x009d) */ 1079*4882a593Smuzhiyun #define RT5682_PLL2F_N_MASK (0x7f << 8) 1080*4882a593Smuzhiyun #define RT5682_PLL2F_N_SFT 8 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun /* PLL2 M/N/K Code Control 2 (0x009e) */ 1083*4882a593Smuzhiyun #define RT5682_PLL2B_SEL_PS_MASK (0x1 << 13) 1084*4882a593Smuzhiyun #define RT5682_PLL2B_SEL_PS_SFT 13 1085*4882a593Smuzhiyun #define RT5682_PLL2B_PS_BYP_MASK (0x1 << 12) 1086*4882a593Smuzhiyun #define RT5682_PLL2B_PS_BYP_SFT 12 1087*4882a593Smuzhiyun #define RT5682_PLL2B_M_BP_MASK (0x1 << 11) 1088*4882a593Smuzhiyun #define RT5682_PLL2B_M_BP_SFT 11 1089*4882a593Smuzhiyun #define RT5682_PLL2F_M_BP_MASK (0x1 << 7) 1090*4882a593Smuzhiyun #define RT5682_PLL2F_M_BP_SFT 7 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun /* RC Clock Control (0x009f) */ 1093*4882a593Smuzhiyun #define RT5682_POW_IRQ (0x1 << 15) 1094*4882a593Smuzhiyun #define RT5682_POW_JDH (0x1 << 14) 1095*4882a593Smuzhiyun #define RT5682_POW_JDL (0x1 << 13) 1096*4882a593Smuzhiyun #define RT5682_POW_ANA (0x1 << 12) 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun /* I2S Master Mode Clock Control 1 (0x00a0) */ 1099*4882a593Smuzhiyun #define RT5682_CLK_SRC_MCLK (0x0) 1100*4882a593Smuzhiyun #define RT5682_CLK_SRC_PLL1 (0x1) 1101*4882a593Smuzhiyun #define RT5682_CLK_SRC_PLL2 (0x2) 1102*4882a593Smuzhiyun #define RT5682_CLK_SRC_SDW (0x3) 1103*4882a593Smuzhiyun #define RT5682_CLK_SRC_RCCLK (0x4) 1104*4882a593Smuzhiyun #define RT5682_I2S_PD_1 (0x0) 1105*4882a593Smuzhiyun #define RT5682_I2S_PD_2 (0x1) 1106*4882a593Smuzhiyun #define RT5682_I2S_PD_3 (0x2) 1107*4882a593Smuzhiyun #define RT5682_I2S_PD_4 (0x3) 1108*4882a593Smuzhiyun #define RT5682_I2S_PD_6 (0x4) 1109*4882a593Smuzhiyun #define RT5682_I2S_PD_8 (0x5) 1110*4882a593Smuzhiyun #define RT5682_I2S_PD_12 (0x6) 1111*4882a593Smuzhiyun #define RT5682_I2S_PD_16 (0x7) 1112*4882a593Smuzhiyun #define RT5682_I2S_PD_24 (0x8) 1113*4882a593Smuzhiyun #define RT5682_I2S_PD_32 (0x9) 1114*4882a593Smuzhiyun #define RT5682_I2S_PD_48 (0xa) 1115*4882a593Smuzhiyun #define RT5682_I2S2_SRC_MASK (0x3 << 4) 1116*4882a593Smuzhiyun #define RT5682_I2S2_SRC_SFT 4 1117*4882a593Smuzhiyun #define RT5682_I2S2_M_PD_MASK (0xf << 0) 1118*4882a593Smuzhiyun #define RT5682_I2S2_M_PD_SFT 0 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun /* IRQ Control 1 (0x00b6) */ 1121*4882a593Smuzhiyun #define RT5682_JD1_PULSE_EN_MASK (0x1 << 10) 1122*4882a593Smuzhiyun #define RT5682_JD1_PULSE_EN_SFT 10 1123*4882a593Smuzhiyun #define RT5682_JD1_PULSE_DIS (0x0 << 10) 1124*4882a593Smuzhiyun #define RT5682_JD1_PULSE_EN (0x1 << 10) 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* IRQ Control 2 (0x00b7) */ 1127*4882a593Smuzhiyun #define RT5682_JD1_EN_MASK (0x1 << 15) 1128*4882a593Smuzhiyun #define RT5682_JD1_EN_SFT 15 1129*4882a593Smuzhiyun #define RT5682_JD1_DIS (0x0 << 15) 1130*4882a593Smuzhiyun #define RT5682_JD1_EN (0x1 << 15) 1131*4882a593Smuzhiyun #define RT5682_JD1_POL_MASK (0x1 << 13) 1132*4882a593Smuzhiyun #define RT5682_JD1_POL_NOR (0x0 << 13) 1133*4882a593Smuzhiyun #define RT5682_JD1_POL_INV (0x1 << 13) 1134*4882a593Smuzhiyun #define RT5682_JD1_IRQ_MASK (0x1 << 10) 1135*4882a593Smuzhiyun #define RT5682_JD1_IRQ_LEV (0x0 << 10) 1136*4882a593Smuzhiyun #define RT5682_JD1_IRQ_PUL (0x1 << 10) 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun /* IRQ Control 3 (0x00b8) */ 1139*4882a593Smuzhiyun #define RT5682_IL_IRQ_MASK (0x1 << 7) 1140*4882a593Smuzhiyun #define RT5682_IL_IRQ_DIS (0x0 << 7) 1141*4882a593Smuzhiyun #define RT5682_IL_IRQ_EN (0x1 << 7) 1142*4882a593Smuzhiyun #define RT5682_IL_IRQ_TYPE_MASK (0x1 << 4) 1143*4882a593Smuzhiyun #define RT5682_IL_IRQ_LEV (0x0 << 4) 1144*4882a593Smuzhiyun #define RT5682_IL_IRQ_PUL (0x1 << 4) 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun /* GPIO Control 1 (0x00c0) */ 1147*4882a593Smuzhiyun #define RT5682_GP1_PIN_MASK (0x3 << 14) 1148*4882a593Smuzhiyun #define RT5682_GP1_PIN_SFT 14 1149*4882a593Smuzhiyun #define RT5682_GP1_PIN_GPIO1 (0x0 << 14) 1150*4882a593Smuzhiyun #define RT5682_GP1_PIN_IRQ (0x1 << 14) 1151*4882a593Smuzhiyun #define RT5682_GP1_PIN_DMIC_CLK (0x2 << 14) 1152*4882a593Smuzhiyun #define RT5682_GP2_PIN_MASK (0x3 << 12) 1153*4882a593Smuzhiyun #define RT5682_GP2_PIN_SFT 12 1154*4882a593Smuzhiyun #define RT5682_GP2_PIN_GPIO2 (0x0 << 12) 1155*4882a593Smuzhiyun #define RT5682_GP2_PIN_LRCK2 (0x1 << 12) 1156*4882a593Smuzhiyun #define RT5682_GP2_PIN_DMIC_SDA (0x2 << 12) 1157*4882a593Smuzhiyun #define RT5682_GP3_PIN_MASK (0x3 << 10) 1158*4882a593Smuzhiyun #define RT5682_GP3_PIN_SFT 10 1159*4882a593Smuzhiyun #define RT5682_GP3_PIN_GPIO3 (0x0 << 10) 1160*4882a593Smuzhiyun #define RT5682_GP3_PIN_BCLK2 (0x1 << 10) 1161*4882a593Smuzhiyun #define RT5682_GP3_PIN_DMIC_CLK (0x2 << 10) 1162*4882a593Smuzhiyun #define RT5682_GP4_PIN_MASK (0x3 << 8) 1163*4882a593Smuzhiyun #define RT5682_GP4_PIN_SFT 8 1164*4882a593Smuzhiyun #define RT5682_GP4_PIN_GPIO4 (0x0 << 8) 1165*4882a593Smuzhiyun #define RT5682_GP4_PIN_ADCDAT1 (0x1 << 8) 1166*4882a593Smuzhiyun #define RT5682_GP4_PIN_DMIC_CLK (0x2 << 8) 1167*4882a593Smuzhiyun #define RT5682_GP4_PIN_ADCDAT2 (0x3 << 8) 1168*4882a593Smuzhiyun #define RT5682_GP5_PIN_MASK (0x3 << 6) 1169*4882a593Smuzhiyun #define RT5682_GP5_PIN_SFT 6 1170*4882a593Smuzhiyun #define RT5682_GP5_PIN_GPIO5 (0x0 << 6) 1171*4882a593Smuzhiyun #define RT5682_GP5_PIN_DACDAT1 (0x1 << 6) 1172*4882a593Smuzhiyun #define RT5682_GP5_PIN_DMIC_SDA (0x2 << 6) 1173*4882a593Smuzhiyun #define RT5682_GP6_PIN_MASK (0x1 << 5) 1174*4882a593Smuzhiyun #define RT5682_GP6_PIN_SFT 5 1175*4882a593Smuzhiyun #define RT5682_GP6_PIN_GPIO6 (0x0 << 5) 1176*4882a593Smuzhiyun #define RT5682_GP6_PIN_LRCK1 (0x1 << 5) 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun /* GPIO Control 2 (0x00c1)*/ 1179*4882a593Smuzhiyun #define RT5682_GP1_PF_MASK (0x1 << 15) 1180*4882a593Smuzhiyun #define RT5682_GP1_PF_IN (0x0 << 15) 1181*4882a593Smuzhiyun #define RT5682_GP1_PF_OUT (0x1 << 15) 1182*4882a593Smuzhiyun #define RT5682_GP1_OUT_MASK (0x1 << 14) 1183*4882a593Smuzhiyun #define RT5682_GP1_OUT_L (0x0 << 14) 1184*4882a593Smuzhiyun #define RT5682_GP1_OUT_H (0x1 << 14) 1185*4882a593Smuzhiyun #define RT5682_GP2_PF_MASK (0x1 << 13) 1186*4882a593Smuzhiyun #define RT5682_GP2_PF_IN (0x0 << 13) 1187*4882a593Smuzhiyun #define RT5682_GP2_PF_OUT (0x1 << 13) 1188*4882a593Smuzhiyun #define RT5682_GP2_OUT_MASK (0x1 << 12) 1189*4882a593Smuzhiyun #define RT5682_GP2_OUT_L (0x0 << 12) 1190*4882a593Smuzhiyun #define RT5682_GP2_OUT_H (0x1 << 12) 1191*4882a593Smuzhiyun #define RT5682_GP3_PF_MASK (0x1 << 11) 1192*4882a593Smuzhiyun #define RT5682_GP3_PF_IN (0x0 << 11) 1193*4882a593Smuzhiyun #define RT5682_GP3_PF_OUT (0x1 << 11) 1194*4882a593Smuzhiyun #define RT5682_GP3_OUT_MASK (0x1 << 10) 1195*4882a593Smuzhiyun #define RT5682_GP3_OUT_L (0x0 << 10) 1196*4882a593Smuzhiyun #define RT5682_GP3_OUT_H (0x1 << 10) 1197*4882a593Smuzhiyun #define RT5682_GP4_PF_MASK (0x1 << 9) 1198*4882a593Smuzhiyun #define RT5682_GP4_PF_IN (0x0 << 9) 1199*4882a593Smuzhiyun #define RT5682_GP4_PF_OUT (0x1 << 9) 1200*4882a593Smuzhiyun #define RT5682_GP4_OUT_MASK (0x1 << 8) 1201*4882a593Smuzhiyun #define RT5682_GP4_OUT_L (0x0 << 8) 1202*4882a593Smuzhiyun #define RT5682_GP4_OUT_H (0x1 << 8) 1203*4882a593Smuzhiyun #define RT5682_GP5_PF_MASK (0x1 << 7) 1204*4882a593Smuzhiyun #define RT5682_GP5_PF_IN (0x0 << 7) 1205*4882a593Smuzhiyun #define RT5682_GP5_PF_OUT (0x1 << 7) 1206*4882a593Smuzhiyun #define RT5682_GP5_OUT_MASK (0x1 << 6) 1207*4882a593Smuzhiyun #define RT5682_GP5_OUT_L (0x0 << 6) 1208*4882a593Smuzhiyun #define RT5682_GP5_OUT_H (0x1 << 6) 1209*4882a593Smuzhiyun #define RT5682_GP6_PF_MASK (0x1 << 5) 1210*4882a593Smuzhiyun #define RT5682_GP6_PF_IN (0x0 << 5) 1211*4882a593Smuzhiyun #define RT5682_GP6_PF_OUT (0x1 << 5) 1212*4882a593Smuzhiyun #define RT5682_GP6_OUT_MASK (0x1 << 4) 1213*4882a593Smuzhiyun #define RT5682_GP6_OUT_L (0x0 << 4) 1214*4882a593Smuzhiyun #define RT5682_GP6_OUT_H (0x1 << 4) 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun /* GPIO Status (0x00c2) */ 1218*4882a593Smuzhiyun #define RT5682_GP6_STA (0x1 << 6) 1219*4882a593Smuzhiyun #define RT5682_GP5_STA (0x1 << 5) 1220*4882a593Smuzhiyun #define RT5682_GP4_STA (0x1 << 4) 1221*4882a593Smuzhiyun #define RT5682_GP3_STA (0x1 << 3) 1222*4882a593Smuzhiyun #define RT5682_GP2_STA (0x1 << 2) 1223*4882a593Smuzhiyun #define RT5682_GP1_STA (0x1 << 1) 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0x00d9) */ 1226*4882a593Smuzhiyun #define RT5682_SV_MASK (0x1 << 15) 1227*4882a593Smuzhiyun #define RT5682_SV_SFT 15 1228*4882a593Smuzhiyun #define RT5682_SV_DIS (0x0 << 15) 1229*4882a593Smuzhiyun #define RT5682_SV_EN (0x1 << 15) 1230*4882a593Smuzhiyun #define RT5682_ZCD_MASK (0x1 << 10) 1231*4882a593Smuzhiyun #define RT5682_ZCD_SFT 10 1232*4882a593Smuzhiyun #define RT5682_ZCD_PD (0x0 << 10) 1233*4882a593Smuzhiyun #define RT5682_ZCD_PU (0x1 << 10) 1234*4882a593Smuzhiyun #define RT5682_SV_DLY_MASK (0xf) 1235*4882a593Smuzhiyun #define RT5682_SV_DLY_SFT 0 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0x00da) */ 1238*4882a593Smuzhiyun #define RT5682_ZCD_BST1_CBJ_MASK (0x1 << 7) 1239*4882a593Smuzhiyun #define RT5682_ZCD_BST1_CBJ_SFT 7 1240*4882a593Smuzhiyun #define RT5682_ZCD_BST1_CBJ_DIS (0x0 << 7) 1241*4882a593Smuzhiyun #define RT5682_ZCD_BST1_CBJ_EN (0x1 << 7) 1242*4882a593Smuzhiyun #define RT5682_ZCD_RECMIX_MASK (0x1) 1243*4882a593Smuzhiyun #define RT5682_ZCD_RECMIX_SFT 0 1244*4882a593Smuzhiyun #define RT5682_ZCD_RECMIX_DIS (0x0) 1245*4882a593Smuzhiyun #define RT5682_ZCD_RECMIX_EN (0x1) 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun /* 4 Button Inline Command Control 2 (0x00e3) */ 1248*4882a593Smuzhiyun #define RT5682_4BTN_IL_MASK (0x1 << 15) 1249*4882a593Smuzhiyun #define RT5682_4BTN_IL_EN (0x1 << 15) 1250*4882a593Smuzhiyun #define RT5682_4BTN_IL_DIS (0x0 << 15) 1251*4882a593Smuzhiyun #define RT5682_4BTN_IL_RST_MASK (0x1 << 14) 1252*4882a593Smuzhiyun #define RT5682_4BTN_IL_NOR (0x1 << 14) 1253*4882a593Smuzhiyun #define RT5682_4BTN_IL_RST (0x0 << 14) 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun /* Analog JD Control (0x00f0) */ 1256*4882a593Smuzhiyun #define RT5682_JDH_RS_MASK (0x1 << 4) 1257*4882a593Smuzhiyun #define RT5682_JDH_NO_PLUG (0x1 << 4) 1258*4882a593Smuzhiyun #define RT5682_JDH_PLUG (0x0 << 4) 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun /* Bias current control 8 (0x0111) */ 1261*4882a593Smuzhiyun #define RT5682_HPA_CP_BIAS_CTRL_MASK (0x3 << 2) 1262*4882a593Smuzhiyun #define RT5682_HPA_CP_BIAS_2UA (0x0 << 2) 1263*4882a593Smuzhiyun #define RT5682_HPA_CP_BIAS_3UA (0x1 << 2) 1264*4882a593Smuzhiyun #define RT5682_HPA_CP_BIAS_4UA (0x2 << 2) 1265*4882a593Smuzhiyun #define RT5682_HPA_CP_BIAS_6UA (0x3 << 2) 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun /* Charge Pump Internal Register1 (0x0125) */ 1268*4882a593Smuzhiyun #define RT5682_CP_CLK_HP_MASK (0x3 << 4) 1269*4882a593Smuzhiyun #define RT5682_CP_CLK_HP_100KHZ (0x0 << 4) 1270*4882a593Smuzhiyun #define RT5682_CP_CLK_HP_200KHZ (0x1 << 4) 1271*4882a593Smuzhiyun #define RT5682_CP_CLK_HP_300KHZ (0x2 << 4) 1272*4882a593Smuzhiyun #define RT5682_CP_CLK_HP_600KHZ (0x3 << 4) 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun /* Chopper and Clock control for DAC (0x013a)*/ 1275*4882a593Smuzhiyun #define RT5682_CKXEN_DAC1_MASK (0x1 << 13) 1276*4882a593Smuzhiyun #define RT5682_CKXEN_DAC1_SFT 13 1277*4882a593Smuzhiyun #define RT5682_CKGEN_DAC1_MASK (0x1 << 12) 1278*4882a593Smuzhiyun #define RT5682_CKGEN_DAC1_SFT 12 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x013b)*/ 1281*4882a593Smuzhiyun #define RT5682_CKXEN_ADC1_MASK (0x1 << 13) 1282*4882a593Smuzhiyun #define RT5682_CKXEN_ADC1_SFT 13 1283*4882a593Smuzhiyun #define RT5682_CKGEN_ADC1_MASK (0x1 << 12) 1284*4882a593Smuzhiyun #define RT5682_CKGEN_ADC1_SFT 12 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun /* Volume test (0x013f)*/ 1287*4882a593Smuzhiyun #define RT5682_SEL_CLK_VOL_MASK (0x1 << 15) 1288*4882a593Smuzhiyun #define RT5682_SEL_CLK_VOL_EN (0x1 << 15) 1289*4882a593Smuzhiyun #define RT5682_SEL_CLK_VOL_DIS (0x0 << 15) 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun /* Test Mode Control 1 (0x0145) */ 1292*4882a593Smuzhiyun #define RT5682_AD2DA_LB_MASK (0x1 << 10) 1293*4882a593Smuzhiyun #define RT5682_AD2DA_LB_SFT 10 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun /* Stereo Noise Gate Control 1 (0x0160) */ 1296*4882a593Smuzhiyun #define RT5682_NG2_EN_MASK (0x1 << 15) 1297*4882a593Smuzhiyun #define RT5682_NG2_EN (0x1 << 15) 1298*4882a593Smuzhiyun #define RT5682_NG2_DIS (0x0 << 15) 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun /* Stereo1 DAC Silence Detection Control (0x0190) */ 1301*4882a593Smuzhiyun #define RT5682_DEB_STO_DAC_MASK (0x7 << 4) 1302*4882a593Smuzhiyun #define RT5682_DEB_80_MS (0x0 << 4) 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun /* SAR ADC Inline Command Control 1 (0x0210) */ 1305*4882a593Smuzhiyun #define RT5682_SAR_BUTT_DET_MASK (0x1 << 15) 1306*4882a593Smuzhiyun #define RT5682_SAR_BUTT_DET_EN (0x1 << 15) 1307*4882a593Smuzhiyun #define RT5682_SAR_BUTT_DET_DIS (0x0 << 15) 1308*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_MODE_MASK (0x1 << 14) 1309*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_POW_SAV (0x1 << 14) 1310*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_POW_NORM (0x0 << 14) 1311*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_RST_MASK (0x1 << 13) 1312*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_RST_NORMAL (0x1 << 13) 1313*4882a593Smuzhiyun #define RT5682_SAR_BUTDET_RST (0x0 << 13) 1314*4882a593Smuzhiyun #define RT5682_SAR_POW_MASK (0x1 << 12) 1315*4882a593Smuzhiyun #define RT5682_SAR_POW_EN (0x1 << 12) 1316*4882a593Smuzhiyun #define RT5682_SAR_POW_DIS (0x0 << 12) 1317*4882a593Smuzhiyun #define RT5682_SAR_RST_MASK (0x1 << 11) 1318*4882a593Smuzhiyun #define RT5682_SAR_RST_NORMAL (0x1 << 11) 1319*4882a593Smuzhiyun #define RT5682_SAR_RST (0x0 << 11) 1320*4882a593Smuzhiyun #define RT5682_SAR_BYPASS_MASK (0x1 << 10) 1321*4882a593Smuzhiyun #define RT5682_SAR_BYPASS_EN (0x1 << 10) 1322*4882a593Smuzhiyun #define RT5682_SAR_BYPASS_DIS (0x0 << 10) 1323*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_MASK (0x1 << 9) 1324*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_SEL (0x1 << 9) 1325*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_NOSEL (0x0 << 9) 1326*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB2_MASK (0x1 << 8) 1327*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB2_SEL (0x1 << 8) 1328*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB2_NOSEL (0x0 << 8) 1329*4882a593Smuzhiyun #define RT5682_SAR_SEL_MODE_MASK (0x1 << 7) 1330*4882a593Smuzhiyun #define RT5682_SAR_SEL_MODE_CMP (0x1 << 7) 1331*4882a593Smuzhiyun #define RT5682_SAR_SEL_MODE_ADC (0x0 << 7) 1332*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_MB2_MASK (0x1 << 5) 1333*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_MB2_AUTO (0x1 << 5) 1334*4882a593Smuzhiyun #define RT5682_SAR_SEL_MB1_MB2_MANU (0x0 << 5) 1335*4882a593Smuzhiyun #define RT5682_SAR_SEL_SIGNAL_MASK (0x1 << 4) 1336*4882a593Smuzhiyun #define RT5682_SAR_SEL_SIGNAL_AUTO (0x1 << 4) 1337*4882a593Smuzhiyun #define RT5682_SAR_SEL_SIGNAL_MANU (0x0 << 4) 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun /* SAR ADC Inline Command Control 13 (0x021c) */ 1340*4882a593Smuzhiyun #define RT5682_SAR_SOUR_MASK (0x3f) 1341*4882a593Smuzhiyun #define RT5682_SAR_SOUR_BTN (0x3f) 1342*4882a593Smuzhiyun #define RT5682_SAR_SOUR_TYPE (0x0) 1343*4882a593Smuzhiyun 1344*4882a593Smuzhiyun /* soundwire timeout */ 1345*4882a593Smuzhiyun #define RT5682_PROBE_TIMEOUT 2000 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun #define RT5682_STEREO_RATES SNDRV_PCM_RATE_8000_192000 1349*4882a593Smuzhiyun #define RT5682_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \ 1350*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8) 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun /* System Clock Source */ 1353*4882a593Smuzhiyun enum { 1354*4882a593Smuzhiyun RT5682_SCLK_S_MCLK, 1355*4882a593Smuzhiyun RT5682_SCLK_S_PLL1, 1356*4882a593Smuzhiyun RT5682_SCLK_S_PLL2, 1357*4882a593Smuzhiyun RT5682_SCLK_S_RCCLK, 1358*4882a593Smuzhiyun }; 1359*4882a593Smuzhiyun 1360*4882a593Smuzhiyun /* PLL Source */ 1361*4882a593Smuzhiyun enum { 1362*4882a593Smuzhiyun RT5682_PLL1_S_MCLK, 1363*4882a593Smuzhiyun RT5682_PLL1_S_BCLK1, 1364*4882a593Smuzhiyun RT5682_PLL1_S_RCCLK, 1365*4882a593Smuzhiyun RT5682_PLL2_S_MCLK, 1366*4882a593Smuzhiyun }; 1367*4882a593Smuzhiyun 1368*4882a593Smuzhiyun enum { 1369*4882a593Smuzhiyun RT5682_PLL1, 1370*4882a593Smuzhiyun RT5682_PLL2, 1371*4882a593Smuzhiyun RT5682_PLLS, 1372*4882a593Smuzhiyun }; 1373*4882a593Smuzhiyun 1374*4882a593Smuzhiyun enum { 1375*4882a593Smuzhiyun RT5682_AIF1, 1376*4882a593Smuzhiyun RT5682_AIF2, 1377*4882a593Smuzhiyun RT5682_SDW, 1378*4882a593Smuzhiyun RT5682_AIFS 1379*4882a593Smuzhiyun }; 1380*4882a593Smuzhiyun 1381*4882a593Smuzhiyun /* filter mask */ 1382*4882a593Smuzhiyun enum { 1383*4882a593Smuzhiyun RT5682_DA_STEREO1_FILTER = 0x1, 1384*4882a593Smuzhiyun RT5682_AD_STEREO1_FILTER = (0x1 << 1), 1385*4882a593Smuzhiyun }; 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun enum { 1388*4882a593Smuzhiyun RT5682_CLK_SEL_SYS, 1389*4882a593Smuzhiyun RT5682_CLK_SEL_I2S1_ASRC, 1390*4882a593Smuzhiyun RT5682_CLK_SEL_I2S2_ASRC, 1391*4882a593Smuzhiyun }; 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun #define RT5682_NUM_SUPPLIES 3 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun struct rt5682_priv { 1396*4882a593Smuzhiyun struct snd_soc_component *component; 1397*4882a593Smuzhiyun struct rt5682_platform_data pdata; 1398*4882a593Smuzhiyun struct regmap *regmap; 1399*4882a593Smuzhiyun struct regmap *sdw_regmap; 1400*4882a593Smuzhiyun struct snd_soc_jack *hs_jack; 1401*4882a593Smuzhiyun struct regulator_bulk_data supplies[RT5682_NUM_SUPPLIES]; 1402*4882a593Smuzhiyun struct delayed_work jack_detect_work; 1403*4882a593Smuzhiyun struct delayed_work jd_check_work; 1404*4882a593Smuzhiyun struct mutex calibrate_mutex; 1405*4882a593Smuzhiyun struct sdw_slave *slave; 1406*4882a593Smuzhiyun enum sdw_slave_status status; 1407*4882a593Smuzhiyun struct sdw_bus_params params; 1408*4882a593Smuzhiyun bool hw_init; 1409*4882a593Smuzhiyun bool first_hw_init; 1410*4882a593Smuzhiyun bool is_sdw; 1411*4882a593Smuzhiyun 1412*4882a593Smuzhiyun #ifdef CONFIG_COMMON_CLK 1413*4882a593Smuzhiyun struct clk_hw dai_clks_hw[RT5682_DAI_NUM_CLKS]; 1414*4882a593Smuzhiyun struct clk *mclk; 1415*4882a593Smuzhiyun #endif 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun int sysclk; 1418*4882a593Smuzhiyun int sysclk_src; 1419*4882a593Smuzhiyun int lrck[RT5682_AIFS]; 1420*4882a593Smuzhiyun int bclk[RT5682_AIFS]; 1421*4882a593Smuzhiyun int master[RT5682_AIFS]; 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun int pll_src[RT5682_PLLS]; 1424*4882a593Smuzhiyun int pll_in[RT5682_PLLS]; 1425*4882a593Smuzhiyun int pll_out[RT5682_PLLS]; 1426*4882a593Smuzhiyun 1427*4882a593Smuzhiyun int jack_type; 1428*4882a593Smuzhiyun }; 1429*4882a593Smuzhiyun 1430*4882a593Smuzhiyun extern const char *rt5682_supply_names[RT5682_NUM_SUPPLIES]; 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun int rt5682_sel_asrc_clk_src(struct snd_soc_component *component, 1433*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src); 1434*4882a593Smuzhiyun 1435*4882a593Smuzhiyun void rt5682_apply_patch_list(struct rt5682_priv *rt5682, struct device *dev); 1436*4882a593Smuzhiyun 1437*4882a593Smuzhiyun int rt5682_headset_detect(struct snd_soc_component *component, int jack_insert); 1438*4882a593Smuzhiyun void rt5682_jack_detect_handler(struct work_struct *work); 1439*4882a593Smuzhiyun 1440*4882a593Smuzhiyun bool rt5682_volatile_register(struct device *dev, unsigned int reg); 1441*4882a593Smuzhiyun bool rt5682_readable_register(struct device *dev, unsigned int reg); 1442*4882a593Smuzhiyun 1443*4882a593Smuzhiyun int rt5682_register_component(struct device *dev); 1444*4882a593Smuzhiyun void rt5682_calibrate(struct rt5682_priv *rt5682); 1445*4882a593Smuzhiyun void rt5682_reset(struct rt5682_priv *rt5682); 1446*4882a593Smuzhiyun int rt5682_parse_dt(struct rt5682_priv *rt5682, struct device *dev); 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun #define RT5682_REG_NUM 318 1449*4882a593Smuzhiyun extern const struct reg_default rt5682_reg[RT5682_REG_NUM]; 1450*4882a593Smuzhiyun 1451*4882a593Smuzhiyun extern const struct snd_soc_dai_ops rt5682_aif1_dai_ops; 1452*4882a593Smuzhiyun extern const struct snd_soc_dai_ops rt5682_aif2_dai_ops; 1453*4882a593Smuzhiyun extern const struct snd_soc_component_driver rt5682_soc_component_dev; 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun #endif /* __RT5682_H__ */ 1456