1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5677.h -- RT5677 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2013 Realtek Semiconductor Corp. 6*4882a593Smuzhiyun * Author: Oder Chiou <oder_chiou@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5677_H__ 10*4882a593Smuzhiyun #define __RT5677_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/gpio/driver.h> 13*4882a593Smuzhiyun #include <linux/gpio/consumer.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* Info */ 16*4882a593Smuzhiyun #define RT5677_RESET 0x00 17*4882a593Smuzhiyun #define RT5677_VENDOR_ID 0xfd 18*4882a593Smuzhiyun #define RT5677_VENDOR_ID1 0xfe 19*4882a593Smuzhiyun #define RT5677_VENDOR_ID2 0xff 20*4882a593Smuzhiyun /* I/O - Output */ 21*4882a593Smuzhiyun #define RT5677_LOUT1 0x01 22*4882a593Smuzhiyun /* I/O - Input */ 23*4882a593Smuzhiyun #define RT5677_IN1 0x03 24*4882a593Smuzhiyun #define RT5677_MICBIAS 0x04 25*4882a593Smuzhiyun /* I/O - SLIMBus */ 26*4882a593Smuzhiyun #define RT5677_SLIMBUS_PARAM 0x07 27*4882a593Smuzhiyun #define RT5677_SLIMBUS_RX 0x08 28*4882a593Smuzhiyun #define RT5677_SLIMBUS_CTRL 0x09 29*4882a593Smuzhiyun /* I/O */ 30*4882a593Smuzhiyun #define RT5677_SIDETONE_CTRL 0x13 31*4882a593Smuzhiyun /* I/O - ADC/DAC */ 32*4882a593Smuzhiyun #define RT5677_ANA_DAC1_2_3_SRC 0x15 33*4882a593Smuzhiyun #define RT5677_IF_DSP_DAC3_4_MIXER 0x16 34*4882a593Smuzhiyun #define RT5677_DAC4_DIG_VOL 0x17 35*4882a593Smuzhiyun #define RT5677_DAC3_DIG_VOL 0x18 36*4882a593Smuzhiyun #define RT5677_DAC1_DIG_VOL 0x19 37*4882a593Smuzhiyun #define RT5677_DAC2_DIG_VOL 0x1a 38*4882a593Smuzhiyun #define RT5677_IF_DSP_DAC2_MIXER 0x1b 39*4882a593Smuzhiyun #define RT5677_STO1_ADC_DIG_VOL 0x1c 40*4882a593Smuzhiyun #define RT5677_MONO_ADC_DIG_VOL 0x1d 41*4882a593Smuzhiyun #define RT5677_STO1_2_ADC_BST 0x1e 42*4882a593Smuzhiyun #define RT5677_STO2_ADC_DIG_VOL 0x1f 43*4882a593Smuzhiyun /* Mixer - D-D */ 44*4882a593Smuzhiyun #define RT5677_ADC_BST_CTRL2 0x20 45*4882a593Smuzhiyun #define RT5677_STO3_4_ADC_BST 0x21 46*4882a593Smuzhiyun #define RT5677_STO3_ADC_DIG_VOL 0x22 47*4882a593Smuzhiyun #define RT5677_STO4_ADC_DIG_VOL 0x23 48*4882a593Smuzhiyun #define RT5677_STO4_ADC_MIXER 0x24 49*4882a593Smuzhiyun #define RT5677_STO3_ADC_MIXER 0x25 50*4882a593Smuzhiyun #define RT5677_STO2_ADC_MIXER 0x26 51*4882a593Smuzhiyun #define RT5677_STO1_ADC_MIXER 0x27 52*4882a593Smuzhiyun #define RT5677_MONO_ADC_MIXER 0x28 53*4882a593Smuzhiyun #define RT5677_ADC_IF_DSP_DAC1_MIXER 0x29 54*4882a593Smuzhiyun #define RT5677_STO1_DAC_MIXER 0x2a 55*4882a593Smuzhiyun #define RT5677_MONO_DAC_MIXER 0x2b 56*4882a593Smuzhiyun #define RT5677_DD1_MIXER 0x2c 57*4882a593Smuzhiyun #define RT5677_DD2_MIXER 0x2d 58*4882a593Smuzhiyun #define RT5677_IF3_DATA 0x2f 59*4882a593Smuzhiyun #define RT5677_IF4_DATA 0x30 60*4882a593Smuzhiyun /* Mixer - PDM */ 61*4882a593Smuzhiyun #define RT5677_PDM_OUT_CTRL 0x31 62*4882a593Smuzhiyun #define RT5677_PDM_DATA_CTRL1 0x32 63*4882a593Smuzhiyun #define RT5677_PDM_DATA_CTRL2 0x33 64*4882a593Smuzhiyun #define RT5677_PDM1_DATA_CTRL2 0x34 65*4882a593Smuzhiyun #define RT5677_PDM1_DATA_CTRL3 0x35 66*4882a593Smuzhiyun #define RT5677_PDM1_DATA_CTRL4 0x36 67*4882a593Smuzhiyun #define RT5677_PDM2_DATA_CTRL2 0x37 68*4882a593Smuzhiyun #define RT5677_PDM2_DATA_CTRL3 0x38 69*4882a593Smuzhiyun #define RT5677_PDM2_DATA_CTRL4 0x39 70*4882a593Smuzhiyun /* TDM */ 71*4882a593Smuzhiyun #define RT5677_TDM1_CTRL1 0x3b 72*4882a593Smuzhiyun #define RT5677_TDM1_CTRL2 0x3c 73*4882a593Smuzhiyun #define RT5677_TDM1_CTRL3 0x3d 74*4882a593Smuzhiyun #define RT5677_TDM1_CTRL4 0x3e 75*4882a593Smuzhiyun #define RT5677_TDM1_CTRL5 0x3f 76*4882a593Smuzhiyun #define RT5677_TDM2_CTRL1 0x40 77*4882a593Smuzhiyun #define RT5677_TDM2_CTRL2 0x41 78*4882a593Smuzhiyun #define RT5677_TDM2_CTRL3 0x42 79*4882a593Smuzhiyun #define RT5677_TDM2_CTRL4 0x43 80*4882a593Smuzhiyun #define RT5677_TDM2_CTRL5 0x44 81*4882a593Smuzhiyun /* I2C_MASTER_CTRL */ 82*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL1 0x47 83*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL2 0x48 84*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL3 0x49 85*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL4 0x4a 86*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL5 0x4b 87*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL6 0x4c 88*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL7 0x4d 89*4882a593Smuzhiyun #define RT5677_I2C_MASTER_CTRL8 0x4e 90*4882a593Smuzhiyun /* DMIC */ 91*4882a593Smuzhiyun #define RT5677_DMIC_CTRL1 0x50 92*4882a593Smuzhiyun #define RT5677_DMIC_CTRL2 0x51 93*4882a593Smuzhiyun /* Haptic Generator */ 94*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL1 0x56 95*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL2 0x57 96*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL3 0x58 97*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL4 0x59 98*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL5 0x5a 99*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL6 0x5b 100*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL7 0x5c 101*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL8 0x5d 102*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL9 0x5e 103*4882a593Smuzhiyun #define RT5677_HAP_GENE_CTRL10 0x5f 104*4882a593Smuzhiyun /* Power */ 105*4882a593Smuzhiyun #define RT5677_PWR_DIG1 0x61 106*4882a593Smuzhiyun #define RT5677_PWR_DIG2 0x62 107*4882a593Smuzhiyun #define RT5677_PWR_ANLG1 0x63 108*4882a593Smuzhiyun #define RT5677_PWR_ANLG2 0x64 109*4882a593Smuzhiyun #define RT5677_PWR_DSP1 0x65 110*4882a593Smuzhiyun #define RT5677_PWR_DSP_ST 0x66 111*4882a593Smuzhiyun #define RT5677_PWR_DSP2 0x67 112*4882a593Smuzhiyun #define RT5677_ADC_DAC_HPF_CTRL1 0x68 113*4882a593Smuzhiyun /* Private Register Control */ 114*4882a593Smuzhiyun #define RT5677_PRIV_INDEX 0x6a 115*4882a593Smuzhiyun #define RT5677_PRIV_DATA 0x6c 116*4882a593Smuzhiyun /* Format - ADC/DAC */ 117*4882a593Smuzhiyun #define RT5677_I2S4_SDP 0x6f 118*4882a593Smuzhiyun #define RT5677_I2S1_SDP 0x70 119*4882a593Smuzhiyun #define RT5677_I2S2_SDP 0x71 120*4882a593Smuzhiyun #define RT5677_I2S3_SDP 0x72 121*4882a593Smuzhiyun #define RT5677_CLK_TREE_CTRL1 0x73 122*4882a593Smuzhiyun #define RT5677_CLK_TREE_CTRL2 0x74 123*4882a593Smuzhiyun #define RT5677_CLK_TREE_CTRL3 0x75 124*4882a593Smuzhiyun /* Function - Analog */ 125*4882a593Smuzhiyun #define RT5677_PLL1_CTRL1 0x7a 126*4882a593Smuzhiyun #define RT5677_PLL1_CTRL2 0x7b 127*4882a593Smuzhiyun #define RT5677_PLL2_CTRL1 0x7c 128*4882a593Smuzhiyun #define RT5677_PLL2_CTRL2 0x7d 129*4882a593Smuzhiyun #define RT5677_GLB_CLK1 0x80 130*4882a593Smuzhiyun #define RT5677_GLB_CLK2 0x81 131*4882a593Smuzhiyun #define RT5677_ASRC_1 0x83 132*4882a593Smuzhiyun #define RT5677_ASRC_2 0x84 133*4882a593Smuzhiyun #define RT5677_ASRC_3 0x85 134*4882a593Smuzhiyun #define RT5677_ASRC_4 0x86 135*4882a593Smuzhiyun #define RT5677_ASRC_5 0x87 136*4882a593Smuzhiyun #define RT5677_ASRC_6 0x88 137*4882a593Smuzhiyun #define RT5677_ASRC_7 0x89 138*4882a593Smuzhiyun #define RT5677_ASRC_8 0x8a 139*4882a593Smuzhiyun #define RT5677_ASRC_9 0x8b 140*4882a593Smuzhiyun #define RT5677_ASRC_10 0x8c 141*4882a593Smuzhiyun #define RT5677_ASRC_11 0x8d 142*4882a593Smuzhiyun #define RT5677_ASRC_12 0x8e 143*4882a593Smuzhiyun #define RT5677_ASRC_13 0x8f 144*4882a593Smuzhiyun #define RT5677_ASRC_14 0x90 145*4882a593Smuzhiyun #define RT5677_ASRC_15 0x91 146*4882a593Smuzhiyun #define RT5677_ASRC_16 0x92 147*4882a593Smuzhiyun #define RT5677_ASRC_17 0x93 148*4882a593Smuzhiyun #define RT5677_ASRC_18 0x94 149*4882a593Smuzhiyun #define RT5677_ASRC_19 0x95 150*4882a593Smuzhiyun #define RT5677_ASRC_20 0x97 151*4882a593Smuzhiyun #define RT5677_ASRC_21 0x98 152*4882a593Smuzhiyun #define RT5677_ASRC_22 0x99 153*4882a593Smuzhiyun #define RT5677_ASRC_23 0x9a 154*4882a593Smuzhiyun #define RT5677_VAD_CTRL1 0x9c 155*4882a593Smuzhiyun #define RT5677_VAD_CTRL2 0x9d 156*4882a593Smuzhiyun #define RT5677_VAD_CTRL3 0x9e 157*4882a593Smuzhiyun #define RT5677_VAD_CTRL4 0x9f 158*4882a593Smuzhiyun #define RT5677_VAD_CTRL5 0xa0 159*4882a593Smuzhiyun /* Function - Digital */ 160*4882a593Smuzhiyun #define RT5677_DSP_INB_CTRL1 0xa3 161*4882a593Smuzhiyun #define RT5677_DSP_INB_CTRL2 0xa4 162*4882a593Smuzhiyun #define RT5677_DSP_IN_OUTB_CTRL 0xa5 163*4882a593Smuzhiyun #define RT5677_DSP_OUTB0_1_DIG_VOL 0xa6 164*4882a593Smuzhiyun #define RT5677_DSP_OUTB2_3_DIG_VOL 0xa7 165*4882a593Smuzhiyun #define RT5677_DSP_OUTB4_5_DIG_VOL 0xa8 166*4882a593Smuzhiyun #define RT5677_DSP_OUTB6_7_DIG_VOL 0xa9 167*4882a593Smuzhiyun #define RT5677_ADC_EQ_CTRL1 0xae 168*4882a593Smuzhiyun #define RT5677_ADC_EQ_CTRL2 0xaf 169*4882a593Smuzhiyun #define RT5677_EQ_CTRL1 0xb0 170*4882a593Smuzhiyun #define RT5677_EQ_CTRL2 0xb1 171*4882a593Smuzhiyun #define RT5677_EQ_CTRL3 0xb2 172*4882a593Smuzhiyun #define RT5677_SOFT_VOL_ZERO_CROSS1 0xb3 173*4882a593Smuzhiyun #define RT5677_JD_CTRL1 0xb5 174*4882a593Smuzhiyun #define RT5677_JD_CTRL2 0xb6 175*4882a593Smuzhiyun #define RT5677_JD_CTRL3 0xb8 176*4882a593Smuzhiyun #define RT5677_IRQ_CTRL1 0xbd 177*4882a593Smuzhiyun #define RT5677_IRQ_CTRL2 0xbe 178*4882a593Smuzhiyun #define RT5677_GPIO_ST 0xbf 179*4882a593Smuzhiyun #define RT5677_GPIO_CTRL1 0xc0 180*4882a593Smuzhiyun #define RT5677_GPIO_CTRL2 0xc1 181*4882a593Smuzhiyun #define RT5677_GPIO_CTRL3 0xc2 182*4882a593Smuzhiyun #define RT5677_STO1_ADC_HI_FILTER1 0xc5 183*4882a593Smuzhiyun #define RT5677_STO1_ADC_HI_FILTER2 0xc6 184*4882a593Smuzhiyun #define RT5677_MONO_ADC_HI_FILTER1 0xc7 185*4882a593Smuzhiyun #define RT5677_MONO_ADC_HI_FILTER2 0xc8 186*4882a593Smuzhiyun #define RT5677_STO2_ADC_HI_FILTER1 0xc9 187*4882a593Smuzhiyun #define RT5677_STO2_ADC_HI_FILTER2 0xca 188*4882a593Smuzhiyun #define RT5677_STO3_ADC_HI_FILTER1 0xcb 189*4882a593Smuzhiyun #define RT5677_STO3_ADC_HI_FILTER2 0xcc 190*4882a593Smuzhiyun #define RT5677_STO4_ADC_HI_FILTER1 0xcd 191*4882a593Smuzhiyun #define RT5677_STO4_ADC_HI_FILTER2 0xce 192*4882a593Smuzhiyun #define RT5677_MB_DRC_CTRL1 0xd0 193*4882a593Smuzhiyun #define RT5677_DRC1_CTRL1 0xd2 194*4882a593Smuzhiyun #define RT5677_DRC1_CTRL2 0xd3 195*4882a593Smuzhiyun #define RT5677_DRC1_CTRL3 0xd4 196*4882a593Smuzhiyun #define RT5677_DRC1_CTRL4 0xd5 197*4882a593Smuzhiyun #define RT5677_DRC1_CTRL5 0xd6 198*4882a593Smuzhiyun #define RT5677_DRC1_CTRL6 0xd7 199*4882a593Smuzhiyun #define RT5677_DRC2_CTRL1 0xd8 200*4882a593Smuzhiyun #define RT5677_DRC2_CTRL2 0xd9 201*4882a593Smuzhiyun #define RT5677_DRC2_CTRL3 0xda 202*4882a593Smuzhiyun #define RT5677_DRC2_CTRL4 0xdb 203*4882a593Smuzhiyun #define RT5677_DRC2_CTRL5 0xdc 204*4882a593Smuzhiyun #define RT5677_DRC2_CTRL6 0xdd 205*4882a593Smuzhiyun #define RT5677_DRC1_HL_CTRL1 0xde 206*4882a593Smuzhiyun #define RT5677_DRC1_HL_CTRL2 0xdf 207*4882a593Smuzhiyun #define RT5677_DRC2_HL_CTRL1 0xe0 208*4882a593Smuzhiyun #define RT5677_DRC2_HL_CTRL2 0xe1 209*4882a593Smuzhiyun #define RT5677_DSP_INB1_SRC_CTRL1 0xe3 210*4882a593Smuzhiyun #define RT5677_DSP_INB1_SRC_CTRL2 0xe4 211*4882a593Smuzhiyun #define RT5677_DSP_INB1_SRC_CTRL3 0xe5 212*4882a593Smuzhiyun #define RT5677_DSP_INB1_SRC_CTRL4 0xe6 213*4882a593Smuzhiyun #define RT5677_DSP_INB2_SRC_CTRL1 0xe7 214*4882a593Smuzhiyun #define RT5677_DSP_INB2_SRC_CTRL2 0xe8 215*4882a593Smuzhiyun #define RT5677_DSP_INB2_SRC_CTRL3 0xe9 216*4882a593Smuzhiyun #define RT5677_DSP_INB2_SRC_CTRL4 0xea 217*4882a593Smuzhiyun #define RT5677_DSP_INB3_SRC_CTRL1 0xeb 218*4882a593Smuzhiyun #define RT5677_DSP_INB3_SRC_CTRL2 0xec 219*4882a593Smuzhiyun #define RT5677_DSP_INB3_SRC_CTRL3 0xed 220*4882a593Smuzhiyun #define RT5677_DSP_INB3_SRC_CTRL4 0xee 221*4882a593Smuzhiyun #define RT5677_DSP_OUTB1_SRC_CTRL1 0xef 222*4882a593Smuzhiyun #define RT5677_DSP_OUTB1_SRC_CTRL2 0xf0 223*4882a593Smuzhiyun #define RT5677_DSP_OUTB1_SRC_CTRL3 0xf1 224*4882a593Smuzhiyun #define RT5677_DSP_OUTB1_SRC_CTRL4 0xf2 225*4882a593Smuzhiyun #define RT5677_DSP_OUTB2_SRC_CTRL1 0xf3 226*4882a593Smuzhiyun #define RT5677_DSP_OUTB2_SRC_CTRL2 0xf4 227*4882a593Smuzhiyun #define RT5677_DSP_OUTB2_SRC_CTRL3 0xf5 228*4882a593Smuzhiyun #define RT5677_DSP_OUTB2_SRC_CTRL4 0xf6 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* Virtual DSP Mixer Control */ 231*4882a593Smuzhiyun #define RT5677_DSP_OUTB_0123_MIXER_CTRL 0xf7 232*4882a593Smuzhiyun #define RT5677_DSP_OUTB_45_MIXER_CTRL 0xf8 233*4882a593Smuzhiyun #define RT5677_DSP_OUTB_67_MIXER_CTRL 0xf9 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* General Control */ 236*4882a593Smuzhiyun #define RT5677_DIG_MISC 0xfa 237*4882a593Smuzhiyun #define RT5677_GEN_CTRL1 0xfb 238*4882a593Smuzhiyun #define RT5677_GEN_CTRL2 0xfc 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* DSP Mode I2C Control*/ 241*4882a593Smuzhiyun #define RT5677_DSP_I2C_OP_CODE 0x00 242*4882a593Smuzhiyun #define RT5677_DSP_I2C_ADDR_LSB 0x01 243*4882a593Smuzhiyun #define RT5677_DSP_I2C_ADDR_MSB 0x02 244*4882a593Smuzhiyun #define RT5677_DSP_I2C_DATA_LSB 0x03 245*4882a593Smuzhiyun #define RT5677_DSP_I2C_DATA_MSB 0x04 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* Index of Codec Private Register definition */ 248*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_1 0x01 249*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_2 0x02 250*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_3 0x03 251*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_4 0x04 252*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_5 0x05 253*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_6 0x06 254*4882a593Smuzhiyun #define RT5677_PR_DRC1_CTRL_7 0x07 255*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_1 0x08 256*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_2 0x09 257*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_3 0x0a 258*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_4 0x0b 259*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_5 0x0c 260*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_6 0x0d 261*4882a593Smuzhiyun #define RT5677_PR_DRC2_CTRL_7 0x0e 262*4882a593Smuzhiyun #define RT5677_BIAS_CUR1 0x10 263*4882a593Smuzhiyun #define RT5677_BIAS_CUR2 0x12 264*4882a593Smuzhiyun #define RT5677_BIAS_CUR3 0x13 265*4882a593Smuzhiyun #define RT5677_BIAS_CUR4 0x14 266*4882a593Smuzhiyun #define RT5677_BIAS_CUR5 0x15 267*4882a593Smuzhiyun #define RT5677_VREF_LOUT_CTRL 0x17 268*4882a593Smuzhiyun #define RT5677_DIG_VOL_CTRL1 0x1a 269*4882a593Smuzhiyun #define RT5677_DIG_VOL_CTRL2 0x1b 270*4882a593Smuzhiyun #define RT5677_ANA_ADC_GAIN_CTRL 0x1e 271*4882a593Smuzhiyun #define RT5677_VAD_SRAM_TEST1 0x20 272*4882a593Smuzhiyun #define RT5677_VAD_SRAM_TEST2 0x21 273*4882a593Smuzhiyun #define RT5677_VAD_SRAM_TEST3 0x22 274*4882a593Smuzhiyun #define RT5677_VAD_SRAM_TEST4 0x23 275*4882a593Smuzhiyun #define RT5677_PAD_DRV_CTRL 0x26 276*4882a593Smuzhiyun #define RT5677_DIG_IN_PIN_ST_CTRL1 0x29 277*4882a593Smuzhiyun #define RT5677_DIG_IN_PIN_ST_CTRL2 0x2a 278*4882a593Smuzhiyun #define RT5677_DIG_IN_PIN_ST_CTRL3 0x2b 279*4882a593Smuzhiyun #define RT5677_PLL1_INT 0x38 280*4882a593Smuzhiyun #define RT5677_PLL2_INT 0x39 281*4882a593Smuzhiyun #define RT5677_TEST_CTRL1 0x3a 282*4882a593Smuzhiyun #define RT5677_TEST_CTRL2 0x3b 283*4882a593Smuzhiyun #define RT5677_TEST_CTRL3 0x3c 284*4882a593Smuzhiyun #define RT5677_CHOP_DAC_ADC 0x3d 285*4882a593Smuzhiyun #define RT5677_SOFT_DEPOP_DAC_CLK_CTRL 0x3e 286*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER1 0x90 287*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER2 0x91 288*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER3 0x92 289*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER4 0x93 290*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER5 0x94 291*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER6 0x95 292*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER7 0x96 293*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER8 0x97 294*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER9 0x98 295*4882a593Smuzhiyun #define RT5677_CROSS_OVER_FILTER10 0x99 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* global definition */ 298*4882a593Smuzhiyun #define RT5677_L_MUTE (0x1 << 15) 299*4882a593Smuzhiyun #define RT5677_L_MUTE_SFT 15 300*4882a593Smuzhiyun #define RT5677_VOL_L_MUTE (0x1 << 14) 301*4882a593Smuzhiyun #define RT5677_VOL_L_SFT 14 302*4882a593Smuzhiyun #define RT5677_R_MUTE (0x1 << 7) 303*4882a593Smuzhiyun #define RT5677_R_MUTE_SFT 7 304*4882a593Smuzhiyun #define RT5677_VOL_R_MUTE (0x1 << 6) 305*4882a593Smuzhiyun #define RT5677_VOL_R_SFT 6 306*4882a593Smuzhiyun #define RT5677_L_VOL_MASK (0x7f << 9) 307*4882a593Smuzhiyun #define RT5677_L_VOL_SFT 9 308*4882a593Smuzhiyun #define RT5677_R_VOL_MASK (0x7f << 1) 309*4882a593Smuzhiyun #define RT5677_R_VOL_SFT 1 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* LOUT1 Control (0x01) */ 312*4882a593Smuzhiyun #define RT5677_LOUT1_L_MUTE (0x1 << 15) 313*4882a593Smuzhiyun #define RT5677_LOUT1_L_MUTE_SFT (15) 314*4882a593Smuzhiyun #define RT5677_LOUT1_L_DF (0x1 << 14) 315*4882a593Smuzhiyun #define RT5677_LOUT1_L_DF_SFT (14) 316*4882a593Smuzhiyun #define RT5677_LOUT2_L_MUTE (0x1 << 13) 317*4882a593Smuzhiyun #define RT5677_LOUT2_L_MUTE_SFT (13) 318*4882a593Smuzhiyun #define RT5677_LOUT2_L_DF (0x1 << 12) 319*4882a593Smuzhiyun #define RT5677_LOUT2_L_DF_SFT (12) 320*4882a593Smuzhiyun #define RT5677_LOUT3_L_MUTE (0x1 << 11) 321*4882a593Smuzhiyun #define RT5677_LOUT3_L_MUTE_SFT (11) 322*4882a593Smuzhiyun #define RT5677_LOUT3_L_DF (0x1 << 10) 323*4882a593Smuzhiyun #define RT5677_LOUT3_L_DF_SFT (10) 324*4882a593Smuzhiyun #define RT5677_LOUT1_ENH_DRV (0x1 << 9) 325*4882a593Smuzhiyun #define RT5677_LOUT1_ENH_DRV_SFT (9) 326*4882a593Smuzhiyun #define RT5677_LOUT2_ENH_DRV (0x1 << 8) 327*4882a593Smuzhiyun #define RT5677_LOUT2_ENH_DRV_SFT (8) 328*4882a593Smuzhiyun #define RT5677_LOUT3_ENH_DRV (0x1 << 7) 329*4882a593Smuzhiyun #define RT5677_LOUT3_ENH_DRV_SFT (7) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun /* IN1 Control (0x03) */ 332*4882a593Smuzhiyun #define RT5677_BST_MASK1 (0xf << 12) 333*4882a593Smuzhiyun #define RT5677_BST_SFT1 12 334*4882a593Smuzhiyun #define RT5677_BST_MASK2 (0xf << 8) 335*4882a593Smuzhiyun #define RT5677_BST_SFT2 8 336*4882a593Smuzhiyun #define RT5677_IN_DF1 (0x1 << 7) 337*4882a593Smuzhiyun #define RT5677_IN_DF1_SFT 7 338*4882a593Smuzhiyun #define RT5677_IN_DF2 (0x1 << 6) 339*4882a593Smuzhiyun #define RT5677_IN_DF2_SFT 6 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun /* Micbias Control (0x04) */ 342*4882a593Smuzhiyun #define RT5677_MICBIAS1_OUTVOLT_MASK (0x1 << 15) 343*4882a593Smuzhiyun #define RT5677_MICBIAS1_OUTVOLT_SFT (15) 344*4882a593Smuzhiyun #define RT5677_MICBIAS1_OUTVOLT_2_7V (0x0 << 15) 345*4882a593Smuzhiyun #define RT5677_MICBIAS1_OUTVOLT_2_25V (0x1 << 15) 346*4882a593Smuzhiyun #define RT5677_MICBIAS1_CTRL_VDD_MASK (0x1 << 14) 347*4882a593Smuzhiyun #define RT5677_MICBIAS1_CTRL_VDD_SFT (14) 348*4882a593Smuzhiyun #define RT5677_MICBIAS1_CTRL_VDD_1_8V (0x0 << 14) 349*4882a593Smuzhiyun #define RT5677_MICBIAS1_CTRL_VDD_3_3V (0x1 << 14) 350*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVCD_MASK (0x1 << 11) 351*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVCD_SHIFT (11) 352*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVCD_DIS (0x0 << 11) 353*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVCD_EN (0x1 << 11) 354*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVTH_MASK (0x3 << 9) 355*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVTH_SFT 9 356*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVTH_640UA (0x0 << 9) 357*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVTH_1280UA (0x1 << 9) 358*4882a593Smuzhiyun #define RT5677_MICBIAS1_OVTH_1920UA (0x2 << 9) 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* SLIMbus Parameter (0x07) */ 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun /* SLIMbus Rx (0x08) */ 363*4882a593Smuzhiyun #define RT5677_SLB_ADC4_MASK (0x3 << 6) 364*4882a593Smuzhiyun #define RT5677_SLB_ADC4_SFT 6 365*4882a593Smuzhiyun #define RT5677_SLB_ADC3_MASK (0x3 << 4) 366*4882a593Smuzhiyun #define RT5677_SLB_ADC3_SFT 4 367*4882a593Smuzhiyun #define RT5677_SLB_ADC2_MASK (0x3 << 2) 368*4882a593Smuzhiyun #define RT5677_SLB_ADC2_SFT 2 369*4882a593Smuzhiyun #define RT5677_SLB_ADC1_MASK (0x3 << 0) 370*4882a593Smuzhiyun #define RT5677_SLB_ADC1_SFT 0 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* SLIMBus control (0x09) */ 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* Sidetone Control (0x13) */ 375*4882a593Smuzhiyun #define RT5677_ST_HPF_SEL_MASK (0x7 << 13) 376*4882a593Smuzhiyun #define RT5677_ST_HPF_SEL_SFT 13 377*4882a593Smuzhiyun #define RT5677_ST_HPF_PATH (0x1 << 12) 378*4882a593Smuzhiyun #define RT5677_ST_HPF_PATH_SFT 12 379*4882a593Smuzhiyun #define RT5677_ST_SEL_MASK (0x7 << 9) 380*4882a593Smuzhiyun #define RT5677_ST_SEL_SFT 9 381*4882a593Smuzhiyun #define RT5677_ST_EN (0x1 << 6) 382*4882a593Smuzhiyun #define RT5677_ST_EN_SFT 6 383*4882a593Smuzhiyun #define RT5677_ST_GAIN (0x1 << 5) 384*4882a593Smuzhiyun #define RT5677_ST_GAIN_SFT 5 385*4882a593Smuzhiyun #define RT5677_ST_VOL_MASK (0x1f << 0) 386*4882a593Smuzhiyun #define RT5677_ST_VOL_SFT 0 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* Analog DAC1/2/3 Source Control (0x15) */ 389*4882a593Smuzhiyun #define RT5677_ANA_DAC3_SRC_SEL_MASK (0x3 << 4) 390*4882a593Smuzhiyun #define RT5677_ANA_DAC3_SRC_SEL_SFT 4 391*4882a593Smuzhiyun #define RT5677_ANA_DAC1_2_SRC_SEL_MASK (0x3 << 0) 392*4882a593Smuzhiyun #define RT5677_ANA_DAC1_2_SRC_SEL_SFT 0 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun /* IF/DSP to DAC3/4 Mixer Control (0x16) */ 395*4882a593Smuzhiyun #define RT5677_M_DAC4_L_VOL (0x1 << 15) 396*4882a593Smuzhiyun #define RT5677_M_DAC4_L_VOL_SFT 15 397*4882a593Smuzhiyun #define RT5677_SEL_DAC4_L_SRC_MASK (0x7 << 12) 398*4882a593Smuzhiyun #define RT5677_SEL_DAC4_L_SRC_SFT 12 399*4882a593Smuzhiyun #define RT5677_M_DAC4_R_VOL (0x1 << 11) 400*4882a593Smuzhiyun #define RT5677_M_DAC4_R_VOL_SFT 11 401*4882a593Smuzhiyun #define RT5677_SEL_DAC4_R_SRC_MASK (0x7 << 8) 402*4882a593Smuzhiyun #define RT5677_SEL_DAC4_R_SRC_SFT 8 403*4882a593Smuzhiyun #define RT5677_M_DAC3_L_VOL (0x1 << 7) 404*4882a593Smuzhiyun #define RT5677_M_DAC3_L_VOL_SFT 7 405*4882a593Smuzhiyun #define RT5677_SEL_DAC3_L_SRC_MASK (0x7 << 4) 406*4882a593Smuzhiyun #define RT5677_SEL_DAC3_L_SRC_SFT 4 407*4882a593Smuzhiyun #define RT5677_M_DAC3_R_VOL (0x1 << 3) 408*4882a593Smuzhiyun #define RT5677_M_DAC3_R_VOL_SFT 3 409*4882a593Smuzhiyun #define RT5677_SEL_DAC3_R_SRC_MASK (0x7 << 0) 410*4882a593Smuzhiyun #define RT5677_SEL_DAC3_R_SRC_SFT 0 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* DAC4 Digital Volume (0x17) */ 413*4882a593Smuzhiyun #define RT5677_DAC4_L_VOL_MASK (0xff << 8) 414*4882a593Smuzhiyun #define RT5677_DAC4_L_VOL_SFT 8 415*4882a593Smuzhiyun #define RT5677_DAC4_R_VOL_MASK (0xff) 416*4882a593Smuzhiyun #define RT5677_DAC4_R_VOL_SFT 0 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun /* DAC3 Digital Volume (0x18) */ 419*4882a593Smuzhiyun #define RT5677_DAC3_L_VOL_MASK (0xff << 8) 420*4882a593Smuzhiyun #define RT5677_DAC3_L_VOL_SFT 8 421*4882a593Smuzhiyun #define RT5677_DAC3_R_VOL_MASK (0xff) 422*4882a593Smuzhiyun #define RT5677_DAC3_R_VOL_SFT 0 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* DAC3 Digital Volume (0x19) */ 425*4882a593Smuzhiyun #define RT5677_DAC1_L_VOL_MASK (0xff << 8) 426*4882a593Smuzhiyun #define RT5677_DAC1_L_VOL_SFT 8 427*4882a593Smuzhiyun #define RT5677_DAC1_R_VOL_MASK (0xff) 428*4882a593Smuzhiyun #define RT5677_DAC1_R_VOL_SFT 0 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun /* DAC2 Digital Volume (0x1a) */ 431*4882a593Smuzhiyun #define RT5677_DAC2_L_VOL_MASK (0xff << 8) 432*4882a593Smuzhiyun #define RT5677_DAC2_L_VOL_SFT 8 433*4882a593Smuzhiyun #define RT5677_DAC2_R_VOL_MASK (0xff) 434*4882a593Smuzhiyun #define RT5677_DAC2_R_VOL_SFT 0 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* IF/DSP to DAC2 Mixer Control (0x1b) */ 437*4882a593Smuzhiyun #define RT5677_M_DAC2_L_VOL (0x1 << 7) 438*4882a593Smuzhiyun #define RT5677_M_DAC2_L_VOL_SFT 7 439*4882a593Smuzhiyun #define RT5677_SEL_DAC2_L_SRC_MASK (0x7 << 4) 440*4882a593Smuzhiyun #define RT5677_SEL_DAC2_L_SRC_SFT 4 441*4882a593Smuzhiyun #define RT5677_M_DAC2_R_VOL (0x1 << 3) 442*4882a593Smuzhiyun #define RT5677_M_DAC2_R_VOL_SFT 3 443*4882a593Smuzhiyun #define RT5677_SEL_DAC2_R_SRC_MASK (0x7 << 0) 444*4882a593Smuzhiyun #define RT5677_SEL_DAC2_R_SRC_SFT 0 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* Stereo1 ADC Digital Volume Control (0x1c) */ 447*4882a593Smuzhiyun #define RT5677_STO1_ADC_L_VOL_MASK (0x3f << 9) 448*4882a593Smuzhiyun #define RT5677_STO1_ADC_L_VOL_SFT 9 449*4882a593Smuzhiyun #define RT5677_STO1_ADC_R_VOL_MASK (0x3f << 1) 450*4882a593Smuzhiyun #define RT5677_STO1_ADC_R_VOL_SFT 1 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x1d) */ 453*4882a593Smuzhiyun #define RT5677_MONO_ADC_L_VOL_MASK (0x3f << 9) 454*4882a593Smuzhiyun #define RT5677_MONO_ADC_L_VOL_SFT 9 455*4882a593Smuzhiyun #define RT5677_MONO_ADC_R_VOL_MASK (0x3f << 1) 456*4882a593Smuzhiyun #define RT5677_MONO_ADC_R_VOL_SFT 1 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Stereo 1/2 ADC Boost Gain Control (0x1e) */ 459*4882a593Smuzhiyun #define RT5677_STO1_ADC_L_BST_MASK (0x3 << 14) 460*4882a593Smuzhiyun #define RT5677_STO1_ADC_L_BST_SFT 14 461*4882a593Smuzhiyun #define RT5677_STO1_ADC_R_BST_MASK (0x3 << 12) 462*4882a593Smuzhiyun #define RT5677_STO1_ADC_R_BST_SFT 12 463*4882a593Smuzhiyun #define RT5677_STO1_ADC_COMP_MASK (0x3 << 10) 464*4882a593Smuzhiyun #define RT5677_STO1_ADC_COMP_SFT 10 465*4882a593Smuzhiyun #define RT5677_STO2_ADC_L_BST_MASK (0x3 << 8) 466*4882a593Smuzhiyun #define RT5677_STO2_ADC_L_BST_SFT 8 467*4882a593Smuzhiyun #define RT5677_STO2_ADC_R_BST_MASK (0x3 << 6) 468*4882a593Smuzhiyun #define RT5677_STO2_ADC_R_BST_SFT 6 469*4882a593Smuzhiyun #define RT5677_STO2_ADC_COMP_MASK (0x3 << 4) 470*4882a593Smuzhiyun #define RT5677_STO2_ADC_COMP_SFT 4 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* Stereo2 ADC Digital Volume Control (0x1f) */ 473*4882a593Smuzhiyun #define RT5677_STO2_ADC_L_VOL_MASK (0x7f << 8) 474*4882a593Smuzhiyun #define RT5677_STO2_ADC_L_VOL_SFT 8 475*4882a593Smuzhiyun #define RT5677_STO2_ADC_R_VOL_MASK (0x7f) 476*4882a593Smuzhiyun #define RT5677_STO2_ADC_R_VOL_SFT 0 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* ADC Boost Gain Control 2 (0x20) */ 479*4882a593Smuzhiyun #define RT5677_MONO_ADC_L_BST_MASK (0x3 << 14) 480*4882a593Smuzhiyun #define RT5677_MONO_ADC_L_BST_SFT 14 481*4882a593Smuzhiyun #define RT5677_MONO_ADC_R_BST_MASK (0x3 << 12) 482*4882a593Smuzhiyun #define RT5677_MONO_ADC_R_BST_SFT 12 483*4882a593Smuzhiyun #define RT5677_MONO_ADC_COMP_MASK (0x3 << 10) 484*4882a593Smuzhiyun #define RT5677_MONO_ADC_COMP_SFT 10 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* Stereo 3/4 ADC Boost Gain Control (0x21) */ 487*4882a593Smuzhiyun #define RT5677_STO3_ADC_L_BST_MASK (0x3 << 14) 488*4882a593Smuzhiyun #define RT5677_STO3_ADC_L_BST_SFT 14 489*4882a593Smuzhiyun #define RT5677_STO3_ADC_R_BST_MASK (0x3 << 12) 490*4882a593Smuzhiyun #define RT5677_STO3_ADC_R_BST_SFT 12 491*4882a593Smuzhiyun #define RT5677_STO3_ADC_COMP_MASK (0x3 << 10) 492*4882a593Smuzhiyun #define RT5677_STO3_ADC_COMP_SFT 10 493*4882a593Smuzhiyun #define RT5677_STO4_ADC_L_BST_MASK (0x3 << 8) 494*4882a593Smuzhiyun #define RT5677_STO4_ADC_L_BST_SFT 8 495*4882a593Smuzhiyun #define RT5677_STO4_ADC_R_BST_MASK (0x3 << 6) 496*4882a593Smuzhiyun #define RT5677_STO4_ADC_R_BST_SFT 6 497*4882a593Smuzhiyun #define RT5677_STO4_ADC_COMP_MASK (0x3 << 4) 498*4882a593Smuzhiyun #define RT5677_STO4_ADC_COMP_SFT 4 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /* Stereo3 ADC Digital Volume Control (0x22) */ 501*4882a593Smuzhiyun #define RT5677_STO3_ADC_L_VOL_MASK (0x7f << 8) 502*4882a593Smuzhiyun #define RT5677_STO3_ADC_L_VOL_SFT 8 503*4882a593Smuzhiyun #define RT5677_STO3_ADC_R_VOL_MASK (0x7f) 504*4882a593Smuzhiyun #define RT5677_STO3_ADC_R_VOL_SFT 0 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /* Stereo4 ADC Digital Volume Control (0x23) */ 507*4882a593Smuzhiyun #define RT5677_STO4_ADC_L_VOL_MASK (0x7f << 8) 508*4882a593Smuzhiyun #define RT5677_STO4_ADC_L_VOL_SFT 8 509*4882a593Smuzhiyun #define RT5677_STO4_ADC_R_VOL_MASK (0x7f) 510*4882a593Smuzhiyun #define RT5677_STO4_ADC_R_VOL_SFT 0 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun /* Stereo4 ADC Mixer control (0x24) */ 513*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_L2 (0x1 << 15) 514*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_L2_SFT 15 515*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_L1 (0x1 << 14) 516*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_L1_SFT 14 517*4882a593Smuzhiyun #define RT5677_SEL_STO4_ADC1_MASK (0x3 << 12) 518*4882a593Smuzhiyun #define RT5677_SEL_STO4_ADC1_SFT 12 519*4882a593Smuzhiyun #define RT5677_SEL_STO4_ADC2_MASK (0x3 << 10) 520*4882a593Smuzhiyun #define RT5677_SEL_STO4_ADC2_SFT 10 521*4882a593Smuzhiyun #define RT5677_SEL_STO4_DMIC_MASK (0x3 << 8) 522*4882a593Smuzhiyun #define RT5677_SEL_STO4_DMIC_SFT 8 523*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_R1 (0x1 << 7) 524*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_R1_SFT 7 525*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_R2 (0x1 << 6) 526*4882a593Smuzhiyun #define RT5677_M_STO4_ADC_R2_SFT 6 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* Stereo3 ADC Mixer control (0x25) */ 529*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_L2 (0x1 << 15) 530*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_L2_SFT 15 531*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_L1 (0x1 << 14) 532*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_L1_SFT 14 533*4882a593Smuzhiyun #define RT5677_SEL_STO3_ADC1_MASK (0x3 << 12) 534*4882a593Smuzhiyun #define RT5677_SEL_STO3_ADC1_SFT 12 535*4882a593Smuzhiyun #define RT5677_SEL_STO3_ADC2_MASK (0x3 << 10) 536*4882a593Smuzhiyun #define RT5677_SEL_STO3_ADC2_SFT 10 537*4882a593Smuzhiyun #define RT5677_SEL_STO3_DMIC_MASK (0x3 << 8) 538*4882a593Smuzhiyun #define RT5677_SEL_STO3_DMIC_SFT 8 539*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_R1 (0x1 << 7) 540*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_R1_SFT 7 541*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_R2 (0x1 << 6) 542*4882a593Smuzhiyun #define RT5677_M_STO3_ADC_R2_SFT 6 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun /* Stereo2 ADC Mixer Control (0x26) */ 545*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_L2 (0x1 << 15) 546*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_L2_SFT 15 547*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_L1 (0x1 << 14) 548*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_L1_SFT 14 549*4882a593Smuzhiyun #define RT5677_SEL_STO2_ADC1_MASK (0x3 << 12) 550*4882a593Smuzhiyun #define RT5677_SEL_STO2_ADC1_SFT 12 551*4882a593Smuzhiyun #define RT5677_SEL_STO2_ADC2_MASK (0x3 << 10) 552*4882a593Smuzhiyun #define RT5677_SEL_STO2_ADC2_SFT 10 553*4882a593Smuzhiyun #define RT5677_SEL_STO2_DMIC_MASK (0x3 << 8) 554*4882a593Smuzhiyun #define RT5677_SEL_STO2_DMIC_SFT 8 555*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_R1 (0x1 << 7) 556*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_R1_SFT 7 557*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_R2 (0x1 << 6) 558*4882a593Smuzhiyun #define RT5677_M_STO2_ADC_R2_SFT 6 559*4882a593Smuzhiyun #define RT5677_SEL_STO2_LR_MIX_MASK (0x1 << 0) 560*4882a593Smuzhiyun #define RT5677_SEL_STO2_LR_MIX_SFT 0 561*4882a593Smuzhiyun #define RT5677_SEL_STO2_LR_MIX_L (0x0 << 0) 562*4882a593Smuzhiyun #define RT5677_SEL_STO2_LR_MIX_LR (0x1 << 0) 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* Stereo1 ADC Mixer control (0x27) */ 565*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_L2 (0x1 << 15) 566*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_L2_SFT 15 567*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_L1 (0x1 << 14) 568*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_L1_SFT 14 569*4882a593Smuzhiyun #define RT5677_SEL_STO1_ADC1_MASK (0x3 << 12) 570*4882a593Smuzhiyun #define RT5677_SEL_STO1_ADC1_SFT 12 571*4882a593Smuzhiyun #define RT5677_SEL_STO1_ADC2_MASK (0x3 << 10) 572*4882a593Smuzhiyun #define RT5677_SEL_STO1_ADC2_SFT 10 573*4882a593Smuzhiyun #define RT5677_SEL_STO1_DMIC_MASK (0x3 << 8) 574*4882a593Smuzhiyun #define RT5677_SEL_STO1_DMIC_SFT 8 575*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_R1 (0x1 << 7) 576*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_R1_SFT 7 577*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_R2 (0x1 << 6) 578*4882a593Smuzhiyun #define RT5677_M_STO1_ADC_R2_SFT 6 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun /* Mono ADC Mixer control (0x28) */ 581*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_L2 (0x1 << 15) 582*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_L2_SFT 15 583*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_L1 (0x1 << 14) 584*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_L1_SFT 14 585*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_L1_MASK (0x3 << 12) 586*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_L1_SFT 12 587*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_L2_MASK (0x3 << 10) 588*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_L2_SFT 10 589*4882a593Smuzhiyun #define RT5677_SEL_MONO_DMIC_L_MASK (0x3 << 8) 590*4882a593Smuzhiyun #define RT5677_SEL_MONO_DMIC_L_SFT 8 591*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_R1 (0x1 << 7) 592*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_R1_SFT 7 593*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_R2 (0x1 << 6) 594*4882a593Smuzhiyun #define RT5677_M_MONO_ADC_R2_SFT 6 595*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_R1_MASK (0x3 << 4) 596*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_R1_SFT 4 597*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_R2_MASK (0x3 << 2) 598*4882a593Smuzhiyun #define RT5677_SEL_MONO_ADC_R2_SFT 2 599*4882a593Smuzhiyun #define RT5677_SEL_MONO_DMIC_R_MASK (0x3 << 0) 600*4882a593Smuzhiyun #define RT5677_SEL_MONO_DMIC_R_SFT 0 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun /* ADC/IF/DSP to DAC1 Mixer control (0x29) */ 603*4882a593Smuzhiyun #define RT5677_M_ADDA_MIXER1_L (0x1 << 15) 604*4882a593Smuzhiyun #define RT5677_M_ADDA_MIXER1_L_SFT 15 605*4882a593Smuzhiyun #define RT5677_M_DAC1_L (0x1 << 14) 606*4882a593Smuzhiyun #define RT5677_M_DAC1_L_SFT 14 607*4882a593Smuzhiyun #define RT5677_DAC1_L_SEL_MASK (0x7 << 8) 608*4882a593Smuzhiyun #define RT5677_DAC1_L_SEL_SFT 8 609*4882a593Smuzhiyun #define RT5677_M_ADDA_MIXER1_R (0x1 << 7) 610*4882a593Smuzhiyun #define RT5677_M_ADDA_MIXER1_R_SFT 7 611*4882a593Smuzhiyun #define RT5677_M_DAC1_R (0x1 << 6) 612*4882a593Smuzhiyun #define RT5677_M_DAC1_R_SFT 6 613*4882a593Smuzhiyun #define RT5677_ADDA1_SEL_MASK (0x3 << 0) 614*4882a593Smuzhiyun #define RT5677_ADDA1_SEL_SFT 0 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* Stereo1 DAC Mixer L/R Control (0x2a) */ 617*4882a593Smuzhiyun #define RT5677_M_ST_DAC1_L (0x1 << 15) 618*4882a593Smuzhiyun #define RT5677_M_ST_DAC1_L_SFT 15 619*4882a593Smuzhiyun #define RT5677_M_DAC1_L_STO_L (0x1 << 13) 620*4882a593Smuzhiyun #define RT5677_M_DAC1_L_STO_L_SFT 13 621*4882a593Smuzhiyun #define RT5677_DAC1_L_STO_L_VOL_MASK (0x1 << 12) 622*4882a593Smuzhiyun #define RT5677_DAC1_L_STO_L_VOL_SFT 12 623*4882a593Smuzhiyun #define RT5677_M_DAC2_L_STO_L (0x1 << 11) 624*4882a593Smuzhiyun #define RT5677_M_DAC2_L_STO_L_SFT 11 625*4882a593Smuzhiyun #define RT5677_DAC2_L_STO_L_VOL_MASK (0x1 << 10) 626*4882a593Smuzhiyun #define RT5677_DAC2_L_STO_L_VOL_SFT 10 627*4882a593Smuzhiyun #define RT5677_M_DAC1_R_STO_L (0x1 << 9) 628*4882a593Smuzhiyun #define RT5677_M_DAC1_R_STO_L_SFT 9 629*4882a593Smuzhiyun #define RT5677_DAC1_R_STO_L_VOL_MASK (0x1 << 8) 630*4882a593Smuzhiyun #define RT5677_DAC1_R_STO_L_VOL_SFT 8 631*4882a593Smuzhiyun #define RT5677_M_ST_DAC1_R (0x1 << 7) 632*4882a593Smuzhiyun #define RT5677_M_ST_DAC1_R_SFT 7 633*4882a593Smuzhiyun #define RT5677_M_DAC1_R_STO_R (0x1 << 5) 634*4882a593Smuzhiyun #define RT5677_M_DAC1_R_STO_R_SFT 5 635*4882a593Smuzhiyun #define RT5677_DAC1_R_STO_R_VOL_MASK (0x1 << 4) 636*4882a593Smuzhiyun #define RT5677_DAC1_R_STO_R_VOL_SFT 4 637*4882a593Smuzhiyun #define RT5677_M_DAC2_R_STO_R (0x1 << 3) 638*4882a593Smuzhiyun #define RT5677_M_DAC2_R_STO_R_SFT 3 639*4882a593Smuzhiyun #define RT5677_DAC2_R_STO_R_VOL_MASK (0x1 << 2) 640*4882a593Smuzhiyun #define RT5677_DAC2_R_STO_R_VOL_SFT 2 641*4882a593Smuzhiyun #define RT5677_M_DAC1_L_STO_R (0x1 << 1) 642*4882a593Smuzhiyun #define RT5677_M_DAC1_L_STO_R_SFT 1 643*4882a593Smuzhiyun #define RT5677_DAC1_L_STO_R_VOL_MASK (0x1 << 0) 644*4882a593Smuzhiyun #define RT5677_DAC1_L_STO_R_VOL_SFT 0 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun /* Mono DAC Mixer L/R Control (0x2b) */ 647*4882a593Smuzhiyun #define RT5677_M_ST_DAC2_L (0x1 << 15) 648*4882a593Smuzhiyun #define RT5677_M_ST_DAC2_L_SFT 15 649*4882a593Smuzhiyun #define RT5677_M_DAC2_L_MONO_L (0x1 << 13) 650*4882a593Smuzhiyun #define RT5677_M_DAC2_L_MONO_L_SFT 13 651*4882a593Smuzhiyun #define RT5677_DAC2_L_MONO_L_VOL_MASK (0x1 << 12) 652*4882a593Smuzhiyun #define RT5677_DAC2_L_MONO_L_VOL_SFT 12 653*4882a593Smuzhiyun #define RT5677_M_DAC2_R_MONO_L (0x1 << 11) 654*4882a593Smuzhiyun #define RT5677_M_DAC2_R_MONO_L_SFT 11 655*4882a593Smuzhiyun #define RT5677_DAC2_R_MONO_L_VOL_MASK (0x1 << 10) 656*4882a593Smuzhiyun #define RT5677_DAC2_R_MONO_L_VOL_SFT 10 657*4882a593Smuzhiyun #define RT5677_M_DAC1_L_MONO_L (0x1 << 9) 658*4882a593Smuzhiyun #define RT5677_M_DAC1_L_MONO_L_SFT 9 659*4882a593Smuzhiyun #define RT5677_DAC1_L_MONO_L_VOL_MASK (0x1 << 8) 660*4882a593Smuzhiyun #define RT5677_DAC1_L_MONO_L_VOL_SFT 8 661*4882a593Smuzhiyun #define RT5677_M_ST_DAC2_R (0x1 << 7) 662*4882a593Smuzhiyun #define RT5677_M_ST_DAC2_R_SFT 7 663*4882a593Smuzhiyun #define RT5677_M_DAC2_R_MONO_R (0x1 << 5) 664*4882a593Smuzhiyun #define RT5677_M_DAC2_R_MONO_R_SFT 5 665*4882a593Smuzhiyun #define RT5677_DAC2_R_MONO_R_VOL_MASK (0x1 << 4) 666*4882a593Smuzhiyun #define RT5677_DAC2_R_MONO_R_VOL_SFT 4 667*4882a593Smuzhiyun #define RT5677_M_DAC1_R_MONO_R (0x1 << 3) 668*4882a593Smuzhiyun #define RT5677_M_DAC1_R_MONO_R_SFT 3 669*4882a593Smuzhiyun #define RT5677_DAC1_R_MONO_R_VOL_MASK (0x1 << 2) 670*4882a593Smuzhiyun #define RT5677_DAC1_R_MONO_R_VOL_SFT 2 671*4882a593Smuzhiyun #define RT5677_M_DAC2_L_MONO_R (0x1 << 1) 672*4882a593Smuzhiyun #define RT5677_M_DAC2_L_MONO_R_SFT 1 673*4882a593Smuzhiyun #define RT5677_DAC2_L_MONO_R_VOL_MASK (0x1 << 0) 674*4882a593Smuzhiyun #define RT5677_DAC2_L_MONO_R_VOL_SFT 0 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun /* DD Mixer 1 Control (0x2c) */ 677*4882a593Smuzhiyun #define RT5677_M_STO_L_DD1_L (0x1 << 15) 678*4882a593Smuzhiyun #define RT5677_M_STO_L_DD1_L_SFT 15 679*4882a593Smuzhiyun #define RT5677_STO_L_DD1_L_VOL_MASK (0x1 << 14) 680*4882a593Smuzhiyun #define RT5677_STO_L_DD1_L_VOL_SFT 14 681*4882a593Smuzhiyun #define RT5677_M_MONO_L_DD1_L (0x1 << 13) 682*4882a593Smuzhiyun #define RT5677_M_MONO_L_DD1_L_SFT 13 683*4882a593Smuzhiyun #define RT5677_MONO_L_DD1_L_VOL_MASK (0x1 << 12) 684*4882a593Smuzhiyun #define RT5677_MONO_L_DD1_L_VOL_SFT 12 685*4882a593Smuzhiyun #define RT5677_M_DAC3_L_DD1_L (0x1 << 11) 686*4882a593Smuzhiyun #define RT5677_M_DAC3_L_DD1_L_SFT 11 687*4882a593Smuzhiyun #define RT5677_DAC3_L_DD1_L_VOL_MASK (0x1 << 10) 688*4882a593Smuzhiyun #define RT5677_DAC3_L_DD1_L_VOL_SFT 10 689*4882a593Smuzhiyun #define RT5677_M_DAC3_R_DD1_L (0x1 << 9) 690*4882a593Smuzhiyun #define RT5677_M_DAC3_R_DD1_L_SFT 9 691*4882a593Smuzhiyun #define RT5677_DAC3_R_DD1_L_VOL_MASK (0x1 << 8) 692*4882a593Smuzhiyun #define RT5677_DAC3_R_DD1_L_VOL_SFT 8 693*4882a593Smuzhiyun #define RT5677_M_STO_R_DD1_R (0x1 << 7) 694*4882a593Smuzhiyun #define RT5677_M_STO_R_DD1_R_SFT 7 695*4882a593Smuzhiyun #define RT5677_STO_R_DD1_R_VOL_MASK (0x1 << 6) 696*4882a593Smuzhiyun #define RT5677_STO_R_DD1_R_VOL_SFT 6 697*4882a593Smuzhiyun #define RT5677_M_MONO_R_DD1_R (0x1 << 5) 698*4882a593Smuzhiyun #define RT5677_M_MONO_R_DD1_R_SFT 5 699*4882a593Smuzhiyun #define RT5677_MONO_R_DD1_R_VOL_MASK (0x1 << 4) 700*4882a593Smuzhiyun #define RT5677_MONO_R_DD1_R_VOL_SFT 4 701*4882a593Smuzhiyun #define RT5677_M_DAC3_R_DD1_R (0x1 << 3) 702*4882a593Smuzhiyun #define RT5677_M_DAC3_R_DD1_R_SFT 3 703*4882a593Smuzhiyun #define RT5677_DAC3_R_DD1_R_VOL_MASK (0x1 << 2) 704*4882a593Smuzhiyun #define RT5677_DAC3_R_DD1_R_VOL_SFT 2 705*4882a593Smuzhiyun #define RT5677_M_DAC3_L_DD1_R (0x1 << 1) 706*4882a593Smuzhiyun #define RT5677_M_DAC3_L_DD1_R_SFT 1 707*4882a593Smuzhiyun #define RT5677_DAC3_L_DD1_R_VOL_MASK (0x1 << 0) 708*4882a593Smuzhiyun #define RT5677_DAC3_L_DD1_R_VOL_SFT 0 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun /* DD Mixer 2 Control (0x2d) */ 711*4882a593Smuzhiyun #define RT5677_M_STO_L_DD2_L (0x1 << 15) 712*4882a593Smuzhiyun #define RT5677_M_STO_L_DD2_L_SFT 15 713*4882a593Smuzhiyun #define RT5677_STO_L_DD2_L_VOL_MASK (0x1 << 14) 714*4882a593Smuzhiyun #define RT5677_STO_L_DD2_L_VOL_SFT 14 715*4882a593Smuzhiyun #define RT5677_M_MONO_L_DD2_L (0x1 << 13) 716*4882a593Smuzhiyun #define RT5677_M_MONO_L_DD2_L_SFT 13 717*4882a593Smuzhiyun #define RT5677_MONO_L_DD2_L_VOL_MASK (0x1 << 12) 718*4882a593Smuzhiyun #define RT5677_MONO_L_DD2_L_VOL_SFT 12 719*4882a593Smuzhiyun #define RT5677_M_DAC4_L_DD2_L (0x1 << 11) 720*4882a593Smuzhiyun #define RT5677_M_DAC4_L_DD2_L_SFT 11 721*4882a593Smuzhiyun #define RT5677_DAC4_L_DD2_L_VOL_MASK (0x1 << 10) 722*4882a593Smuzhiyun #define RT5677_DAC4_L_DD2_L_VOL_SFT 10 723*4882a593Smuzhiyun #define RT5677_M_DAC4_R_DD2_L (0x1 << 9) 724*4882a593Smuzhiyun #define RT5677_M_DAC4_R_DD2_L_SFT 9 725*4882a593Smuzhiyun #define RT5677_DAC4_R_DD2_L_VOL_MASK (0x1 << 8) 726*4882a593Smuzhiyun #define RT5677_DAC4_R_DD2_L_VOL_SFT 8 727*4882a593Smuzhiyun #define RT5677_M_STO_R_DD2_R (0x1 << 7) 728*4882a593Smuzhiyun #define RT5677_M_STO_R_DD2_R_SFT 7 729*4882a593Smuzhiyun #define RT5677_STO_R_DD2_R_VOL_MASK (0x1 << 6) 730*4882a593Smuzhiyun #define RT5677_STO_R_DD2_R_VOL_SFT 6 731*4882a593Smuzhiyun #define RT5677_M_MONO_R_DD2_R (0x1 << 5) 732*4882a593Smuzhiyun #define RT5677_M_MONO_R_DD2_R_SFT 5 733*4882a593Smuzhiyun #define RT5677_MONO_R_DD2_R_VOL_MASK (0x1 << 4) 734*4882a593Smuzhiyun #define RT5677_MONO_R_DD2_R_VOL_SFT 4 735*4882a593Smuzhiyun #define RT5677_M_DAC4_R_DD2_R (0x1 << 3) 736*4882a593Smuzhiyun #define RT5677_M_DAC4_R_DD2_R_SFT 3 737*4882a593Smuzhiyun #define RT5677_DAC4_R_DD2_R_VOL_MASK (0x1 << 2) 738*4882a593Smuzhiyun #define RT5677_DAC4_R_DD2_R_VOL_SFT 2 739*4882a593Smuzhiyun #define RT5677_M_DAC4_L_DD2_R (0x1 << 1) 740*4882a593Smuzhiyun #define RT5677_M_DAC4_L_DD2_R_SFT 1 741*4882a593Smuzhiyun #define RT5677_DAC4_L_DD2_R_VOL_MASK (0x1 << 0) 742*4882a593Smuzhiyun #define RT5677_DAC4_L_DD2_R_VOL_SFT 0 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun /* IF3 data control (0x2f) */ 745*4882a593Smuzhiyun #define RT5677_IF3_DAC_SEL_MASK (0x3 << 6) 746*4882a593Smuzhiyun #define RT5677_IF3_DAC_SEL_SFT 6 747*4882a593Smuzhiyun #define RT5677_IF3_ADC_SEL_MASK (0x3 << 4) 748*4882a593Smuzhiyun #define RT5677_IF3_ADC_SEL_SFT 4 749*4882a593Smuzhiyun #define RT5677_IF3_ADC_IN_MASK (0xf << 0) 750*4882a593Smuzhiyun #define RT5677_IF3_ADC_IN_SFT 0 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* IF4 data control (0x30) */ 753*4882a593Smuzhiyun #define RT5677_IF4_ADC_IN_MASK (0xf << 4) 754*4882a593Smuzhiyun #define RT5677_IF4_ADC_IN_SFT 4 755*4882a593Smuzhiyun #define RT5677_IF4_DAC_SEL_MASK (0x3 << 2) 756*4882a593Smuzhiyun #define RT5677_IF4_DAC_SEL_SFT 2 757*4882a593Smuzhiyun #define RT5677_IF4_ADC_SEL_MASK (0x3 << 0) 758*4882a593Smuzhiyun #define RT5677_IF4_ADC_SEL_SFT 0 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun /* PDM Output Control (0x31) */ 761*4882a593Smuzhiyun #define RT5677_M_PDM1_L (0x1 << 15) 762*4882a593Smuzhiyun #define RT5677_M_PDM1_L_SFT 15 763*4882a593Smuzhiyun #define RT5677_SEL_PDM1_L_MASK (0x3 << 12) 764*4882a593Smuzhiyun #define RT5677_SEL_PDM1_L_SFT 12 765*4882a593Smuzhiyun #define RT5677_M_PDM1_R (0x1 << 11) 766*4882a593Smuzhiyun #define RT5677_M_PDM1_R_SFT 11 767*4882a593Smuzhiyun #define RT5677_SEL_PDM1_R_MASK (0x3 << 8) 768*4882a593Smuzhiyun #define RT5677_SEL_PDM1_R_SFT 8 769*4882a593Smuzhiyun #define RT5677_M_PDM2_L (0x1 << 7) 770*4882a593Smuzhiyun #define RT5677_M_PDM2_L_SFT 7 771*4882a593Smuzhiyun #define RT5677_SEL_PDM2_L_MASK (0x3 << 4) 772*4882a593Smuzhiyun #define RT5677_SEL_PDM2_L_SFT 4 773*4882a593Smuzhiyun #define RT5677_M_PDM2_R (0x1 << 3) 774*4882a593Smuzhiyun #define RT5677_M_PDM2_R_SFT 3 775*4882a593Smuzhiyun #define RT5677_SEL_PDM2_R_MASK (0x3 << 0) 776*4882a593Smuzhiyun #define RT5677_SEL_PDM2_R_SFT 0 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* PDM I2C / Data Control 1 (0x32) */ 779*4882a593Smuzhiyun #define RT5677_PDM2_PW_DOWN (0x1 << 7) 780*4882a593Smuzhiyun #define RT5677_PDM1_PW_DOWN (0x1 << 6) 781*4882a593Smuzhiyun #define RT5677_PDM2_BUSY (0x1 << 5) 782*4882a593Smuzhiyun #define RT5677_PDM1_BUSY (0x1 << 4) 783*4882a593Smuzhiyun #define RT5677_PDM_PATTERN (0x1 << 3) 784*4882a593Smuzhiyun #define RT5677_PDM_GAIN (0x1 << 2) 785*4882a593Smuzhiyun #define RT5677_PDM_DIV_MASK (0x3 << 0) 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun /* PDM I2C / Data Control 2 (0x33) */ 788*4882a593Smuzhiyun #define RT5677_PDM1_I2C_ID (0xf << 12) 789*4882a593Smuzhiyun #define RT5677_PDM1_EXE (0x1 << 11) 790*4882a593Smuzhiyun #define RT5677_PDM1_I2C_CMD (0x1 << 10) 791*4882a593Smuzhiyun #define RT5677_PDM1_I2C_EXE (0x1 << 9) 792*4882a593Smuzhiyun #define RT5677_PDM1_I2C_BUSY (0x1 << 8) 793*4882a593Smuzhiyun #define RT5677_PDM2_I2C_ID (0xf << 4) 794*4882a593Smuzhiyun #define RT5677_PDM2_EXE (0x1 << 3) 795*4882a593Smuzhiyun #define RT5677_PDM2_I2C_CMD (0x1 << 2) 796*4882a593Smuzhiyun #define RT5677_PDM2_I2C_EXE (0x1 << 1) 797*4882a593Smuzhiyun #define RT5677_PDM2_I2C_BUSY (0x1 << 0) 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun /* TDM1 control 1 (0x3b) */ 800*4882a593Smuzhiyun #define RT5677_IF1_ADC_MODE_MASK (0x1 << 12) 801*4882a593Smuzhiyun #define RT5677_IF1_ADC_MODE_SFT 12 802*4882a593Smuzhiyun #define RT5677_IF1_ADC_MODE_I2S (0x0 << 12) 803*4882a593Smuzhiyun #define RT5677_IF1_ADC_MODE_TDM (0x1 << 12) 804*4882a593Smuzhiyun #define RT5677_IF1_ADC1_SWAP_MASK (0x3 << 6) 805*4882a593Smuzhiyun #define RT5677_IF1_ADC1_SWAP_SFT 6 806*4882a593Smuzhiyun #define RT5677_IF1_ADC2_SWAP_MASK (0x3 << 4) 807*4882a593Smuzhiyun #define RT5677_IF1_ADC2_SWAP_SFT 4 808*4882a593Smuzhiyun #define RT5677_IF1_ADC3_SWAP_MASK (0x3 << 2) 809*4882a593Smuzhiyun #define RT5677_IF1_ADC3_SWAP_SFT 2 810*4882a593Smuzhiyun #define RT5677_IF1_ADC4_SWAP_MASK (0x3 << 0) 811*4882a593Smuzhiyun #define RT5677_IF1_ADC4_SWAP_SFT 0 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun /* TDM1 control 2 (0x3c) */ 814*4882a593Smuzhiyun #define RT5677_IF1_ADC4_MASK (0x3 << 10) 815*4882a593Smuzhiyun #define RT5677_IF1_ADC4_SFT 10 816*4882a593Smuzhiyun #define RT5677_IF1_ADC3_MASK (0x3 << 8) 817*4882a593Smuzhiyun #define RT5677_IF1_ADC3_SFT 8 818*4882a593Smuzhiyun #define RT5677_IF1_ADC2_MASK (0x3 << 6) 819*4882a593Smuzhiyun #define RT5677_IF1_ADC2_SFT 6 820*4882a593Smuzhiyun #define RT5677_IF1_ADC1_MASK (0x3 << 4) 821*4882a593Smuzhiyun #define RT5677_IF1_ADC1_SFT 4 822*4882a593Smuzhiyun #define RT5677_IF1_ADC_CTRL_MASK (0x7 << 0) 823*4882a593Smuzhiyun #define RT5677_IF1_ADC_CTRL_SFT 0 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* TDM1 control 4 (0x3e) */ 826*4882a593Smuzhiyun #define RT5677_IF1_DAC0_MASK (0x7 << 12) 827*4882a593Smuzhiyun #define RT5677_IF1_DAC0_SFT 12 828*4882a593Smuzhiyun #define RT5677_IF1_DAC1_MASK (0x7 << 8) 829*4882a593Smuzhiyun #define RT5677_IF1_DAC1_SFT 8 830*4882a593Smuzhiyun #define RT5677_IF1_DAC2_MASK (0x7 << 4) 831*4882a593Smuzhiyun #define RT5677_IF1_DAC2_SFT 4 832*4882a593Smuzhiyun #define RT5677_IF1_DAC3_MASK (0x7 << 0) 833*4882a593Smuzhiyun #define RT5677_IF1_DAC3_SFT 0 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun /* TDM1 control 5 (0x3f) */ 836*4882a593Smuzhiyun #define RT5677_IF1_DAC4_MASK (0x7 << 12) 837*4882a593Smuzhiyun #define RT5677_IF1_DAC4_SFT 12 838*4882a593Smuzhiyun #define RT5677_IF1_DAC5_MASK (0x7 << 8) 839*4882a593Smuzhiyun #define RT5677_IF1_DAC5_SFT 8 840*4882a593Smuzhiyun #define RT5677_IF1_DAC6_MASK (0x7 << 4) 841*4882a593Smuzhiyun #define RT5677_IF1_DAC6_SFT 4 842*4882a593Smuzhiyun #define RT5677_IF1_DAC7_MASK (0x7 << 0) 843*4882a593Smuzhiyun #define RT5677_IF1_DAC7_SFT 0 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun /* TDM2 control 1 (0x40) */ 846*4882a593Smuzhiyun #define RT5677_IF2_ADC_MODE_MASK (0x1 << 12) 847*4882a593Smuzhiyun #define RT5677_IF2_ADC_MODE_SFT 12 848*4882a593Smuzhiyun #define RT5677_IF2_ADC_MODE_I2S (0x0 << 12) 849*4882a593Smuzhiyun #define RT5677_IF2_ADC_MODE_TDM (0x1 << 12) 850*4882a593Smuzhiyun #define RT5677_IF2_ADC1_SWAP_MASK (0x3 << 6) 851*4882a593Smuzhiyun #define RT5677_IF2_ADC1_SWAP_SFT 6 852*4882a593Smuzhiyun #define RT5677_IF2_ADC2_SWAP_MASK (0x3 << 4) 853*4882a593Smuzhiyun #define RT5677_IF2_ADC2_SWAP_SFT 4 854*4882a593Smuzhiyun #define RT5677_IF2_ADC3_SWAP_MASK (0x3 << 2) 855*4882a593Smuzhiyun #define RT5677_IF2_ADC3_SWAP_SFT 2 856*4882a593Smuzhiyun #define RT5677_IF2_ADC4_SWAP_MASK (0x3 << 0) 857*4882a593Smuzhiyun #define RT5677_IF2_ADC4_SWAP_SFT 0 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /* TDM2 control 2 (0x41) */ 860*4882a593Smuzhiyun #define RT5677_IF2_ADC4_MASK (0x3 << 10) 861*4882a593Smuzhiyun #define RT5677_IF2_ADC4_SFT 10 862*4882a593Smuzhiyun #define RT5677_IF2_ADC3_MASK (0x3 << 8) 863*4882a593Smuzhiyun #define RT5677_IF2_ADC3_SFT 8 864*4882a593Smuzhiyun #define RT5677_IF2_ADC2_MASK (0x3 << 6) 865*4882a593Smuzhiyun #define RT5677_IF2_ADC2_SFT 6 866*4882a593Smuzhiyun #define RT5677_IF2_ADC1_MASK (0x3 << 4) 867*4882a593Smuzhiyun #define RT5677_IF2_ADC1_SFT 4 868*4882a593Smuzhiyun #define RT5677_IF2_ADC_CTRL_MASK (0x7 << 0) 869*4882a593Smuzhiyun #define RT5677_IF2_ADC_CTRL_SFT 0 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* TDM2 control 4 (0x43) */ 872*4882a593Smuzhiyun #define RT5677_IF2_DAC0_MASK (0x7 << 12) 873*4882a593Smuzhiyun #define RT5677_IF2_DAC0_SFT 12 874*4882a593Smuzhiyun #define RT5677_IF2_DAC1_MASK (0x7 << 8) 875*4882a593Smuzhiyun #define RT5677_IF2_DAC1_SFT 8 876*4882a593Smuzhiyun #define RT5677_IF2_DAC2_MASK (0x7 << 4) 877*4882a593Smuzhiyun #define RT5677_IF2_DAC2_SFT 4 878*4882a593Smuzhiyun #define RT5677_IF2_DAC3_MASK (0x7 << 0) 879*4882a593Smuzhiyun #define RT5677_IF2_DAC3_SFT 0 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun /* TDM2 control 5 (0x44) */ 882*4882a593Smuzhiyun #define RT5677_IF2_DAC4_MASK (0x7 << 12) 883*4882a593Smuzhiyun #define RT5677_IF2_DAC4_SFT 12 884*4882a593Smuzhiyun #define RT5677_IF2_DAC5_MASK (0x7 << 8) 885*4882a593Smuzhiyun #define RT5677_IF2_DAC5_SFT 8 886*4882a593Smuzhiyun #define RT5677_IF2_DAC6_MASK (0x7 << 4) 887*4882a593Smuzhiyun #define RT5677_IF2_DAC6_SFT 4 888*4882a593Smuzhiyun #define RT5677_IF2_DAC7_MASK (0x7 << 0) 889*4882a593Smuzhiyun #define RT5677_IF2_DAC7_SFT 0 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* Digital Microphone Control 1 (0x50) */ 892*4882a593Smuzhiyun #define RT5677_DMIC_1_EN_MASK (0x1 << 15) 893*4882a593Smuzhiyun #define RT5677_DMIC_1_EN_SFT 15 894*4882a593Smuzhiyun #define RT5677_DMIC_1_DIS (0x0 << 15) 895*4882a593Smuzhiyun #define RT5677_DMIC_1_EN (0x1 << 15) 896*4882a593Smuzhiyun #define RT5677_DMIC_2_EN_MASK (0x1 << 14) 897*4882a593Smuzhiyun #define RT5677_DMIC_2_EN_SFT 14 898*4882a593Smuzhiyun #define RT5677_DMIC_2_DIS (0x0 << 14) 899*4882a593Smuzhiyun #define RT5677_DMIC_2_EN (0x1 << 14) 900*4882a593Smuzhiyun #define RT5677_DMIC_L_STO1_LH_MASK (0x1 << 13) 901*4882a593Smuzhiyun #define RT5677_DMIC_L_STO1_LH_SFT 13 902*4882a593Smuzhiyun #define RT5677_DMIC_L_STO1_LH_FALLING (0x0 << 13) 903*4882a593Smuzhiyun #define RT5677_DMIC_L_STO1_LH_RISING (0x1 << 13) 904*4882a593Smuzhiyun #define RT5677_DMIC_R_STO1_LH_MASK (0x1 << 12) 905*4882a593Smuzhiyun #define RT5677_DMIC_R_STO1_LH_SFT 12 906*4882a593Smuzhiyun #define RT5677_DMIC_R_STO1_LH_FALLING (0x0 << 12) 907*4882a593Smuzhiyun #define RT5677_DMIC_R_STO1_LH_RISING (0x1 << 12) 908*4882a593Smuzhiyun #define RT5677_DMIC_L_STO3_LH_MASK (0x1 << 11) 909*4882a593Smuzhiyun #define RT5677_DMIC_L_STO3_LH_SFT 11 910*4882a593Smuzhiyun #define RT5677_DMIC_L_STO3_LH_FALLING (0x0 << 11) 911*4882a593Smuzhiyun #define RT5677_DMIC_L_STO3_LH_RISING (0x1 << 11) 912*4882a593Smuzhiyun #define RT5677_DMIC_R_STO3_LH_MASK (0x1 << 10) 913*4882a593Smuzhiyun #define RT5677_DMIC_R_STO3_LH_SFT 10 914*4882a593Smuzhiyun #define RT5677_DMIC_R_STO3_LH_FALLING (0x0 << 10) 915*4882a593Smuzhiyun #define RT5677_DMIC_R_STO3_LH_RISING (0x1 << 10) 916*4882a593Smuzhiyun #define RT5677_DMIC_L_STO2_LH_MASK (0x1 << 9) 917*4882a593Smuzhiyun #define RT5677_DMIC_L_STO2_LH_SFT 9 918*4882a593Smuzhiyun #define RT5677_DMIC_L_STO2_LH_FALLING (0x0 << 9) 919*4882a593Smuzhiyun #define RT5677_DMIC_L_STO2_LH_RISING (0x1 << 9) 920*4882a593Smuzhiyun #define RT5677_DMIC_R_STO2_LH_MASK (0x1 << 8) 921*4882a593Smuzhiyun #define RT5677_DMIC_R_STO2_LH_SFT 8 922*4882a593Smuzhiyun #define RT5677_DMIC_R_STO2_LH_FALLING (0x0 << 8) 923*4882a593Smuzhiyun #define RT5677_DMIC_R_STO2_LH_RISING (0x1 << 8) 924*4882a593Smuzhiyun #define RT5677_DMIC_CLK_MASK (0x7 << 5) 925*4882a593Smuzhiyun #define RT5677_DMIC_CLK_SFT 5 926*4882a593Smuzhiyun #define RT5677_DMIC_3_EN_MASK (0x1 << 4) 927*4882a593Smuzhiyun #define RT5677_DMIC_3_EN_SFT 4 928*4882a593Smuzhiyun #define RT5677_DMIC_3_DIS (0x0 << 4) 929*4882a593Smuzhiyun #define RT5677_DMIC_3_EN (0x1 << 4) 930*4882a593Smuzhiyun #define RT5677_DMIC_R_MONO_LH_MASK (0x1 << 2) 931*4882a593Smuzhiyun #define RT5677_DMIC_R_MONO_LH_SFT 2 932*4882a593Smuzhiyun #define RT5677_DMIC_R_MONO_LH_FALLING (0x0 << 2) 933*4882a593Smuzhiyun #define RT5677_DMIC_R_MONO_LH_RISING (0x1 << 2) 934*4882a593Smuzhiyun #define RT5677_DMIC_L_STO4_LH_MASK (0x1 << 1) 935*4882a593Smuzhiyun #define RT5677_DMIC_L_STO4_LH_SFT 1 936*4882a593Smuzhiyun #define RT5677_DMIC_L_STO4_LH_FALLING (0x0 << 1) 937*4882a593Smuzhiyun #define RT5677_DMIC_L_STO4_LH_RISING (0x1 << 1) 938*4882a593Smuzhiyun #define RT5677_DMIC_R_STO4_LH_MASK (0x1 << 0) 939*4882a593Smuzhiyun #define RT5677_DMIC_R_STO4_LH_SFT 0 940*4882a593Smuzhiyun #define RT5677_DMIC_R_STO4_LH_FALLING (0x0 << 0) 941*4882a593Smuzhiyun #define RT5677_DMIC_R_STO4_LH_RISING (0x1 << 0) 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun /* Digital Microphone Control 2 (0x51) */ 944*4882a593Smuzhiyun #define RT5677_DMIC_4_EN_MASK (0x1 << 15) 945*4882a593Smuzhiyun #define RT5677_DMIC_4_EN_SFT 15 946*4882a593Smuzhiyun #define RT5677_DMIC_4_DIS (0x0 << 15) 947*4882a593Smuzhiyun #define RT5677_DMIC_4_EN (0x1 << 15) 948*4882a593Smuzhiyun #define RT5677_DMIC_4L_LH_MASK (0x1 << 7) 949*4882a593Smuzhiyun #define RT5677_DMIC_4L_LH_SFT 7 950*4882a593Smuzhiyun #define RT5677_DMIC_4L_LH_FALLING (0x0 << 7) 951*4882a593Smuzhiyun #define RT5677_DMIC_4L_LH_RISING (0x1 << 7) 952*4882a593Smuzhiyun #define RT5677_DMIC_4R_LH_MASK (0x1 << 6) 953*4882a593Smuzhiyun #define RT5677_DMIC_4R_LH_SFT 6 954*4882a593Smuzhiyun #define RT5677_DMIC_4R_LH_FALLING (0x0 << 6) 955*4882a593Smuzhiyun #define RT5677_DMIC_4R_LH_RISING (0x1 << 6) 956*4882a593Smuzhiyun #define RT5677_DMIC_3L_LH_MASK (0x1 << 5) 957*4882a593Smuzhiyun #define RT5677_DMIC_3L_LH_SFT 5 958*4882a593Smuzhiyun #define RT5677_DMIC_3L_LH_FALLING (0x0 << 5) 959*4882a593Smuzhiyun #define RT5677_DMIC_3L_LH_RISING (0x1 << 5) 960*4882a593Smuzhiyun #define RT5677_DMIC_3R_LH_MASK (0x1 << 4) 961*4882a593Smuzhiyun #define RT5677_DMIC_3R_LH_SFT 4 962*4882a593Smuzhiyun #define RT5677_DMIC_3R_LH_FALLING (0x0 << 4) 963*4882a593Smuzhiyun #define RT5677_DMIC_3R_LH_RISING (0x1 << 4) 964*4882a593Smuzhiyun #define RT5677_DMIC_2L_LH_MASK (0x1 << 3) 965*4882a593Smuzhiyun #define RT5677_DMIC_2L_LH_SFT 3 966*4882a593Smuzhiyun #define RT5677_DMIC_2L_LH_FALLING (0x0 << 3) 967*4882a593Smuzhiyun #define RT5677_DMIC_2L_LH_RISING (0x1 << 3) 968*4882a593Smuzhiyun #define RT5677_DMIC_2R_LH_MASK (0x1 << 2) 969*4882a593Smuzhiyun #define RT5677_DMIC_2R_LH_SFT 2 970*4882a593Smuzhiyun #define RT5677_DMIC_2R_LH_FALLING (0x0 << 2) 971*4882a593Smuzhiyun #define RT5677_DMIC_2R_LH_RISING (0x1 << 2) 972*4882a593Smuzhiyun #define RT5677_DMIC_1L_LH_MASK (0x1 << 1) 973*4882a593Smuzhiyun #define RT5677_DMIC_1L_LH_SFT 1 974*4882a593Smuzhiyun #define RT5677_DMIC_1L_LH_FALLING (0x0 << 1) 975*4882a593Smuzhiyun #define RT5677_DMIC_1L_LH_RISING (0x1 << 1) 976*4882a593Smuzhiyun #define RT5677_DMIC_1R_LH_MASK (0x1 << 0) 977*4882a593Smuzhiyun #define RT5677_DMIC_1R_LH_SFT 0 978*4882a593Smuzhiyun #define RT5677_DMIC_1R_LH_FALLING (0x0 << 0) 979*4882a593Smuzhiyun #define RT5677_DMIC_1R_LH_RISING (0x1 << 0) 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun /* Power Management for Digital 1 (0x61) */ 982*4882a593Smuzhiyun #define RT5677_PWR_I2S1 (0x1 << 15) 983*4882a593Smuzhiyun #define RT5677_PWR_I2S1_BIT 15 984*4882a593Smuzhiyun #define RT5677_PWR_I2S2 (0x1 << 14) 985*4882a593Smuzhiyun #define RT5677_PWR_I2S2_BIT 14 986*4882a593Smuzhiyun #define RT5677_PWR_I2S3 (0x1 << 13) 987*4882a593Smuzhiyun #define RT5677_PWR_I2S3_BIT 13 988*4882a593Smuzhiyun #define RT5677_PWR_DAC1 (0x1 << 12) 989*4882a593Smuzhiyun #define RT5677_PWR_DAC1_BIT 12 990*4882a593Smuzhiyun #define RT5677_PWR_DAC2 (0x1 << 11) 991*4882a593Smuzhiyun #define RT5677_PWR_DAC2_BIT 11 992*4882a593Smuzhiyun #define RT5677_PWR_I2S4 (0x1 << 10) 993*4882a593Smuzhiyun #define RT5677_PWR_I2S4_BIT 10 994*4882a593Smuzhiyun #define RT5677_PWR_SLB (0x1 << 9) 995*4882a593Smuzhiyun #define RT5677_PWR_SLB_BIT 9 996*4882a593Smuzhiyun #define RT5677_PWR_DAC3 (0x1 << 7) 997*4882a593Smuzhiyun #define RT5677_PWR_DAC3_BIT 7 998*4882a593Smuzhiyun #define RT5677_PWR_ADCFED2 (0x1 << 4) 999*4882a593Smuzhiyun #define RT5677_PWR_ADCFED2_BIT 4 1000*4882a593Smuzhiyun #define RT5677_PWR_ADCFED1 (0x1 << 3) 1001*4882a593Smuzhiyun #define RT5677_PWR_ADCFED1_BIT 3 1002*4882a593Smuzhiyun #define RT5677_PWR_ADC_L (0x1 << 2) 1003*4882a593Smuzhiyun #define RT5677_PWR_ADC_L_BIT 2 1004*4882a593Smuzhiyun #define RT5677_PWR_ADC_R (0x1 << 1) 1005*4882a593Smuzhiyun #define RT5677_PWR_ADC_R_BIT 1 1006*4882a593Smuzhiyun #define RT5677_PWR_I2C_MASTER (0x1 << 0) 1007*4882a593Smuzhiyun #define RT5677_PWR_I2C_MASTER_BIT 0 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun /* Power Management for Digital 2 (0x62) */ 1010*4882a593Smuzhiyun #define RT5677_PWR_ADC_S1F (0x1 << 15) 1011*4882a593Smuzhiyun #define RT5677_PWR_ADC_S1F_BIT 15 1012*4882a593Smuzhiyun #define RT5677_PWR_ADC_MF_L (0x1 << 14) 1013*4882a593Smuzhiyun #define RT5677_PWR_ADC_MF_L_BIT 14 1014*4882a593Smuzhiyun #define RT5677_PWR_ADC_MF_R (0x1 << 13) 1015*4882a593Smuzhiyun #define RT5677_PWR_ADC_MF_R_BIT 13 1016*4882a593Smuzhiyun #define RT5677_PWR_DAC_S1F (0x1 << 12) 1017*4882a593Smuzhiyun #define RT5677_PWR_DAC_S1F_BIT 12 1018*4882a593Smuzhiyun #define RT5677_PWR_DAC_M2F_L (0x1 << 11) 1019*4882a593Smuzhiyun #define RT5677_PWR_DAC_M2F_L_BIT 11 1020*4882a593Smuzhiyun #define RT5677_PWR_DAC_M2F_R (0x1 << 10) 1021*4882a593Smuzhiyun #define RT5677_PWR_DAC_M2F_R_BIT 10 1022*4882a593Smuzhiyun #define RT5677_PWR_DAC_M3F_L (0x1 << 9) 1023*4882a593Smuzhiyun #define RT5677_PWR_DAC_M3F_L_BIT 9 1024*4882a593Smuzhiyun #define RT5677_PWR_DAC_M3F_R (0x1 << 8) 1025*4882a593Smuzhiyun #define RT5677_PWR_DAC_M3F_R_BIT 8 1026*4882a593Smuzhiyun #define RT5677_PWR_DAC_M4F_L (0x1 << 7) 1027*4882a593Smuzhiyun #define RT5677_PWR_DAC_M4F_L_BIT 7 1028*4882a593Smuzhiyun #define RT5677_PWR_DAC_M4F_R (0x1 << 6) 1029*4882a593Smuzhiyun #define RT5677_PWR_DAC_M4F_R_BIT 6 1030*4882a593Smuzhiyun #define RT5677_PWR_ADC_S2F (0x1 << 5) 1031*4882a593Smuzhiyun #define RT5677_PWR_ADC_S2F_BIT 5 1032*4882a593Smuzhiyun #define RT5677_PWR_ADC_S3F (0x1 << 4) 1033*4882a593Smuzhiyun #define RT5677_PWR_ADC_S3F_BIT 4 1034*4882a593Smuzhiyun #define RT5677_PWR_ADC_S4F (0x1 << 3) 1035*4882a593Smuzhiyun #define RT5677_PWR_ADC_S4F_BIT 3 1036*4882a593Smuzhiyun #define RT5677_PWR_PDM1 (0x1 << 2) 1037*4882a593Smuzhiyun #define RT5677_PWR_PDM1_BIT 2 1038*4882a593Smuzhiyun #define RT5677_PWR_PDM2 (0x1 << 1) 1039*4882a593Smuzhiyun #define RT5677_PWR_PDM2_BIT 1 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun /* Power Management for Analog 1 (0x63) */ 1042*4882a593Smuzhiyun #define RT5677_PWR_VREF1 (0x1 << 15) 1043*4882a593Smuzhiyun #define RT5677_PWR_VREF1_BIT 15 1044*4882a593Smuzhiyun #define RT5677_PWR_FV1 (0x1 << 14) 1045*4882a593Smuzhiyun #define RT5677_PWR_FV1_BIT 14 1046*4882a593Smuzhiyun #define RT5677_PWR_MB (0x1 << 13) 1047*4882a593Smuzhiyun #define RT5677_PWR_MB_BIT 13 1048*4882a593Smuzhiyun #define RT5677_PWR_LO1 (0x1 << 12) 1049*4882a593Smuzhiyun #define RT5677_PWR_LO1_BIT 12 1050*4882a593Smuzhiyun #define RT5677_PWR_BG (0x1 << 11) 1051*4882a593Smuzhiyun #define RT5677_PWR_BG_BIT 11 1052*4882a593Smuzhiyun #define RT5677_PWR_LO2 (0x1 << 10) 1053*4882a593Smuzhiyun #define RT5677_PWR_LO2_BIT 10 1054*4882a593Smuzhiyun #define RT5677_PWR_LO3 (0x1 << 9) 1055*4882a593Smuzhiyun #define RT5677_PWR_LO3_BIT 9 1056*4882a593Smuzhiyun #define RT5677_PWR_VREF2 (0x1 << 8) 1057*4882a593Smuzhiyun #define RT5677_PWR_VREF2_BIT 8 1058*4882a593Smuzhiyun #define RT5677_PWR_FV2 (0x1 << 7) 1059*4882a593Smuzhiyun #define RT5677_PWR_FV2_BIT 7 1060*4882a593Smuzhiyun #define RT5677_LDO2_SEL_MASK (0x7 << 4) 1061*4882a593Smuzhiyun #define RT5677_LDO2_SEL_SFT 4 1062*4882a593Smuzhiyun #define RT5677_LDO1_SEL_MASK (0x7 << 0) 1063*4882a593Smuzhiyun #define RT5677_LDO1_SEL_SFT 0 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* Power Management for Analog 2 (0x64) */ 1066*4882a593Smuzhiyun #define RT5677_PWR_BST1 (0x1 << 15) 1067*4882a593Smuzhiyun #define RT5677_PWR_BST1_BIT 15 1068*4882a593Smuzhiyun #define RT5677_PWR_BST2 (0x1 << 14) 1069*4882a593Smuzhiyun #define RT5677_PWR_BST2_BIT 14 1070*4882a593Smuzhiyun #define RT5677_PWR_CLK_MB1 (0x1 << 13) 1071*4882a593Smuzhiyun #define RT5677_PWR_CLK_MB1_BIT 13 1072*4882a593Smuzhiyun #define RT5677_PWR_SLIM (0x1 << 12) 1073*4882a593Smuzhiyun #define RT5677_PWR_SLIM_BIT 12 1074*4882a593Smuzhiyun #define RT5677_PWR_MB1 (0x1 << 11) 1075*4882a593Smuzhiyun #define RT5677_PWR_MB1_BIT 11 1076*4882a593Smuzhiyun #define RT5677_PWR_PP_MB1 (0x1 << 10) 1077*4882a593Smuzhiyun #define RT5677_PWR_PP_MB1_BIT 10 1078*4882a593Smuzhiyun #define RT5677_PWR_PLL1 (0x1 << 9) 1079*4882a593Smuzhiyun #define RT5677_PWR_PLL1_BIT 9 1080*4882a593Smuzhiyun #define RT5677_PWR_PLL2 (0x1 << 8) 1081*4882a593Smuzhiyun #define RT5677_PWR_PLL2_BIT 8 1082*4882a593Smuzhiyun #define RT5677_PWR_CORE (0x1 << 7) 1083*4882a593Smuzhiyun #define RT5677_PWR_CORE_BIT 7 1084*4882a593Smuzhiyun #define RT5677_PWR_CLK_MB (0x1 << 6) 1085*4882a593Smuzhiyun #define RT5677_PWR_CLK_MB_BIT 6 1086*4882a593Smuzhiyun #define RT5677_PWR_BST1_P (0x1 << 5) 1087*4882a593Smuzhiyun #define RT5677_PWR_BST1_P_BIT 5 1088*4882a593Smuzhiyun #define RT5677_PWR_BST2_P (0x1 << 4) 1089*4882a593Smuzhiyun #define RT5677_PWR_BST2_P_BIT 4 1090*4882a593Smuzhiyun #define RT5677_PWR_IPTV (0x1 << 3) 1091*4882a593Smuzhiyun #define RT5677_PWR_IPTV_BIT 3 1092*4882a593Smuzhiyun #define RT5677_PWR_25M_CLK (0x1 << 1) 1093*4882a593Smuzhiyun #define RT5677_PWR_25M_CLK_BIT 1 1094*4882a593Smuzhiyun #define RT5677_PWR_LDO1 (0x1 << 0) 1095*4882a593Smuzhiyun #define RT5677_PWR_LDO1_BIT 0 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun /* Power Management for DSP (0x65) */ 1098*4882a593Smuzhiyun #define RT5677_PWR_SR7 (0x1 << 10) 1099*4882a593Smuzhiyun #define RT5677_PWR_SR7_BIT 10 1100*4882a593Smuzhiyun #define RT5677_PWR_SR6 (0x1 << 9) 1101*4882a593Smuzhiyun #define RT5677_PWR_SR6_BIT 9 1102*4882a593Smuzhiyun #define RT5677_PWR_SR5 (0x1 << 8) 1103*4882a593Smuzhiyun #define RT5677_PWR_SR5_BIT 8 1104*4882a593Smuzhiyun #define RT5677_PWR_SR4 (0x1 << 7) 1105*4882a593Smuzhiyun #define RT5677_PWR_SR4_BIT 7 1106*4882a593Smuzhiyun #define RT5677_PWR_SR3 (0x1 << 6) 1107*4882a593Smuzhiyun #define RT5677_PWR_SR3_BIT 6 1108*4882a593Smuzhiyun #define RT5677_PWR_SR2 (0x1 << 5) 1109*4882a593Smuzhiyun #define RT5677_PWR_SR2_BIT 5 1110*4882a593Smuzhiyun #define RT5677_PWR_SR1 (0x1 << 4) 1111*4882a593Smuzhiyun #define RT5677_PWR_SR1_BIT 4 1112*4882a593Smuzhiyun #define RT5677_PWR_SR0 (0x1 << 3) 1113*4882a593Smuzhiyun #define RT5677_PWR_SR0_BIT 3 1114*4882a593Smuzhiyun #define RT5677_PWR_MLT (0x1 << 2) 1115*4882a593Smuzhiyun #define RT5677_PWR_MLT_BIT 2 1116*4882a593Smuzhiyun #define RT5677_PWR_DSP (0x1 << 1) 1117*4882a593Smuzhiyun #define RT5677_PWR_DSP_BIT 1 1118*4882a593Smuzhiyun #define RT5677_PWR_DSP_CPU (0x1 << 0) 1119*4882a593Smuzhiyun #define RT5677_PWR_DSP_CPU_BIT 0 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun /* Power Status for DSP (0x66) */ 1122*4882a593Smuzhiyun #define RT5677_PWR_SR7_RDY (0x1 << 9) 1123*4882a593Smuzhiyun #define RT5677_PWR_SR7_RDY_BIT 9 1124*4882a593Smuzhiyun #define RT5677_PWR_SR6_RDY (0x1 << 8) 1125*4882a593Smuzhiyun #define RT5677_PWR_SR6_RDY_BIT 8 1126*4882a593Smuzhiyun #define RT5677_PWR_SR5_RDY (0x1 << 7) 1127*4882a593Smuzhiyun #define RT5677_PWR_SR5_RDY_BIT 7 1128*4882a593Smuzhiyun #define RT5677_PWR_SR4_RDY (0x1 << 6) 1129*4882a593Smuzhiyun #define RT5677_PWR_SR4_RDY_BIT 6 1130*4882a593Smuzhiyun #define RT5677_PWR_SR3_RDY (0x1 << 5) 1131*4882a593Smuzhiyun #define RT5677_PWR_SR3_RDY_BIT 5 1132*4882a593Smuzhiyun #define RT5677_PWR_SR2_RDY (0x1 << 4) 1133*4882a593Smuzhiyun #define RT5677_PWR_SR2_RDY_BIT 4 1134*4882a593Smuzhiyun #define RT5677_PWR_SR1_RDY (0x1 << 3) 1135*4882a593Smuzhiyun #define RT5677_PWR_SR1_RDY_BIT 3 1136*4882a593Smuzhiyun #define RT5677_PWR_SR0_RDY (0x1 << 2) 1137*4882a593Smuzhiyun #define RT5677_PWR_SR0_RDY_BIT 2 1138*4882a593Smuzhiyun #define RT5677_PWR_MLT_RDY (0x1 << 1) 1139*4882a593Smuzhiyun #define RT5677_PWR_MLT_RDY_BIT 1 1140*4882a593Smuzhiyun #define RT5677_PWR_DSP_RDY (0x1 << 0) 1141*4882a593Smuzhiyun #define RT5677_PWR_DSP_RDY_BIT 0 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun /* Power Management for DSP (0x67) */ 1144*4882a593Smuzhiyun #define RT5677_PWR_SLIM_ISO (0x1 << 11) 1145*4882a593Smuzhiyun #define RT5677_PWR_SLIM_ISO_BIT 11 1146*4882a593Smuzhiyun #define RT5677_PWR_CORE_ISO (0x1 << 10) 1147*4882a593Smuzhiyun #define RT5677_PWR_CORE_ISO_BIT 10 1148*4882a593Smuzhiyun #define RT5677_PWR_DSP_ISO (0x1 << 9) 1149*4882a593Smuzhiyun #define RT5677_PWR_DSP_ISO_BIT 9 1150*4882a593Smuzhiyun #define RT5677_PWR_SR7_ISO (0x1 << 8) 1151*4882a593Smuzhiyun #define RT5677_PWR_SR7_ISO_BIT 8 1152*4882a593Smuzhiyun #define RT5677_PWR_SR6_ISO (0x1 << 7) 1153*4882a593Smuzhiyun #define RT5677_PWR_SR6_ISO_BIT 7 1154*4882a593Smuzhiyun #define RT5677_PWR_SR5_ISO (0x1 << 6) 1155*4882a593Smuzhiyun #define RT5677_PWR_SR5_ISO_BIT 6 1156*4882a593Smuzhiyun #define RT5677_PWR_SR4_ISO (0x1 << 5) 1157*4882a593Smuzhiyun #define RT5677_PWR_SR4_ISO_BIT 5 1158*4882a593Smuzhiyun #define RT5677_PWR_SR3_ISO (0x1 << 4) 1159*4882a593Smuzhiyun #define RT5677_PWR_SR3_ISO_BIT 4 1160*4882a593Smuzhiyun #define RT5677_PWR_SR2_ISO (0x1 << 3) 1161*4882a593Smuzhiyun #define RT5677_PWR_SR2_ISO_BIT 3 1162*4882a593Smuzhiyun #define RT5677_PWR_SR1_ISO (0x1 << 2) 1163*4882a593Smuzhiyun #define RT5677_PWR_SR1_ISO_BIT 2 1164*4882a593Smuzhiyun #define RT5677_PWR_SR0_ISO (0x1 << 1) 1165*4882a593Smuzhiyun #define RT5677_PWR_SR0_ISO_BIT 1 1166*4882a593Smuzhiyun #define RT5677_PWR_MLT_ISO (0x1 << 0) 1167*4882a593Smuzhiyun #define RT5677_PWR_MLT_ISO_BIT 0 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun /* I2S1/2/3/4 Audio Serial Data Port Control (0x6f 0x70 0x71 0x72) */ 1170*4882a593Smuzhiyun #define RT5677_I2S_MS_MASK (0x1 << 15) 1171*4882a593Smuzhiyun #define RT5677_I2S_MS_SFT 15 1172*4882a593Smuzhiyun #define RT5677_I2S_MS_M (0x0 << 15) 1173*4882a593Smuzhiyun #define RT5677_I2S_MS_S (0x1 << 15) 1174*4882a593Smuzhiyun #define RT5677_I2S_O_CP_MASK (0x3 << 10) 1175*4882a593Smuzhiyun #define RT5677_I2S_O_CP_SFT 10 1176*4882a593Smuzhiyun #define RT5677_I2S_O_CP_OFF (0x0 << 10) 1177*4882a593Smuzhiyun #define RT5677_I2S_O_CP_U_LAW (0x1 << 10) 1178*4882a593Smuzhiyun #define RT5677_I2S_O_CP_A_LAW (0x2 << 10) 1179*4882a593Smuzhiyun #define RT5677_I2S_I_CP_MASK (0x3 << 8) 1180*4882a593Smuzhiyun #define RT5677_I2S_I_CP_SFT 8 1181*4882a593Smuzhiyun #define RT5677_I2S_I_CP_OFF (0x0 << 8) 1182*4882a593Smuzhiyun #define RT5677_I2S_I_CP_U_LAW (0x1 << 8) 1183*4882a593Smuzhiyun #define RT5677_I2S_I_CP_A_LAW (0x2 << 8) 1184*4882a593Smuzhiyun #define RT5677_I2S_BP_MASK (0x1 << 7) 1185*4882a593Smuzhiyun #define RT5677_I2S_BP_SFT 7 1186*4882a593Smuzhiyun #define RT5677_I2S_BP_NOR (0x0 << 7) 1187*4882a593Smuzhiyun #define RT5677_I2S_BP_INV (0x1 << 7) 1188*4882a593Smuzhiyun #define RT5677_I2S_DL_MASK (0x3 << 2) 1189*4882a593Smuzhiyun #define RT5677_I2S_DL_SFT 2 1190*4882a593Smuzhiyun #define RT5677_I2S_DL_16 (0x0 << 2) 1191*4882a593Smuzhiyun #define RT5677_I2S_DL_20 (0x1 << 2) 1192*4882a593Smuzhiyun #define RT5677_I2S_DL_24 (0x2 << 2) 1193*4882a593Smuzhiyun #define RT5677_I2S_DL_8 (0x3 << 2) 1194*4882a593Smuzhiyun #define RT5677_I2S_DF_MASK (0x3 << 0) 1195*4882a593Smuzhiyun #define RT5677_I2S_DF_SFT 0 1196*4882a593Smuzhiyun #define RT5677_I2S_DF_I2S (0x0 << 0) 1197*4882a593Smuzhiyun #define RT5677_I2S_DF_LEFT (0x1 << 0) 1198*4882a593Smuzhiyun #define RT5677_I2S_DF_PCM_A (0x2 << 0) 1199*4882a593Smuzhiyun #define RT5677_I2S_DF_PCM_B (0x3 << 0) 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun /* Clock Tree Control 1 (0x73) */ 1202*4882a593Smuzhiyun #define RT5677_I2S_PD1_MASK (0x7 << 12) 1203*4882a593Smuzhiyun #define RT5677_I2S_PD1_SFT 12 1204*4882a593Smuzhiyun #define RT5677_I2S_PD1_1 (0x0 << 12) 1205*4882a593Smuzhiyun #define RT5677_I2S_PD1_2 (0x1 << 12) 1206*4882a593Smuzhiyun #define RT5677_I2S_PD1_3 (0x2 << 12) 1207*4882a593Smuzhiyun #define RT5677_I2S_PD1_4 (0x3 << 12) 1208*4882a593Smuzhiyun #define RT5677_I2S_PD1_6 (0x4 << 12) 1209*4882a593Smuzhiyun #define RT5677_I2S_PD1_8 (0x5 << 12) 1210*4882a593Smuzhiyun #define RT5677_I2S_PD1_12 (0x6 << 12) 1211*4882a593Smuzhiyun #define RT5677_I2S_PD1_16 (0x7 << 12) 1212*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS2_MASK (0x1 << 11) 1213*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS2_SFT 11 1214*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS2_32 (0x0 << 11) 1215*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS2_64 (0x1 << 11) 1216*4882a593Smuzhiyun #define RT5677_I2S_PD2_MASK (0x7 << 8) 1217*4882a593Smuzhiyun #define RT5677_I2S_PD2_SFT 8 1218*4882a593Smuzhiyun #define RT5677_I2S_PD2_1 (0x0 << 8) 1219*4882a593Smuzhiyun #define RT5677_I2S_PD2_2 (0x1 << 8) 1220*4882a593Smuzhiyun #define RT5677_I2S_PD2_3 (0x2 << 8) 1221*4882a593Smuzhiyun #define RT5677_I2S_PD2_4 (0x3 << 8) 1222*4882a593Smuzhiyun #define RT5677_I2S_PD2_6 (0x4 << 8) 1223*4882a593Smuzhiyun #define RT5677_I2S_PD2_8 (0x5 << 8) 1224*4882a593Smuzhiyun #define RT5677_I2S_PD2_12 (0x6 << 8) 1225*4882a593Smuzhiyun #define RT5677_I2S_PD2_16 (0x7 << 8) 1226*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS3_MASK (0x1 << 7) 1227*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS3_SFT 7 1228*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS3_32 (0x0 << 7) 1229*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS3_64 (0x1 << 7) 1230*4882a593Smuzhiyun #define RT5677_I2S_PD3_MASK (0x7 << 4) 1231*4882a593Smuzhiyun #define RT5677_I2S_PD3_SFT 4 1232*4882a593Smuzhiyun #define RT5677_I2S_PD3_1 (0x0 << 4) 1233*4882a593Smuzhiyun #define RT5677_I2S_PD3_2 (0x1 << 4) 1234*4882a593Smuzhiyun #define RT5677_I2S_PD3_3 (0x2 << 4) 1235*4882a593Smuzhiyun #define RT5677_I2S_PD3_4 (0x3 << 4) 1236*4882a593Smuzhiyun #define RT5677_I2S_PD3_6 (0x4 << 4) 1237*4882a593Smuzhiyun #define RT5677_I2S_PD3_8 (0x5 << 4) 1238*4882a593Smuzhiyun #define RT5677_I2S_PD3_12 (0x6 << 4) 1239*4882a593Smuzhiyun #define RT5677_I2S_PD3_16 (0x7 << 4) 1240*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS4_MASK (0x1 << 3) 1241*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS4_SFT 3 1242*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS4_32 (0x0 << 3) 1243*4882a593Smuzhiyun #define RT5677_I2S_BCLK_MS4_64 (0x1 << 3) 1244*4882a593Smuzhiyun #define RT5677_I2S_PD4_MASK (0x7 << 0) 1245*4882a593Smuzhiyun #define RT5677_I2S_PD4_SFT 0 1246*4882a593Smuzhiyun #define RT5677_I2S_PD4_1 (0x0 << 0) 1247*4882a593Smuzhiyun #define RT5677_I2S_PD4_2 (0x1 << 0) 1248*4882a593Smuzhiyun #define RT5677_I2S_PD4_3 (0x2 << 0) 1249*4882a593Smuzhiyun #define RT5677_I2S_PD4_4 (0x3 << 0) 1250*4882a593Smuzhiyun #define RT5677_I2S_PD4_6 (0x4 << 0) 1251*4882a593Smuzhiyun #define RT5677_I2S_PD4_8 (0x5 << 0) 1252*4882a593Smuzhiyun #define RT5677_I2S_PD4_12 (0x6 << 0) 1253*4882a593Smuzhiyun #define RT5677_I2S_PD4_16 (0x7 << 0) 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun /* Clock Tree Control 2 (0x74) */ 1256*4882a593Smuzhiyun #define RT5677_I2S_PD5_MASK (0x7 << 12) 1257*4882a593Smuzhiyun #define RT5677_I2S_PD5_SFT 12 1258*4882a593Smuzhiyun #define RT5677_I2S_PD5_1 (0x0 << 12) 1259*4882a593Smuzhiyun #define RT5677_I2S_PD5_2 (0x1 << 12) 1260*4882a593Smuzhiyun #define RT5677_I2S_PD5_3 (0x2 << 12) 1261*4882a593Smuzhiyun #define RT5677_I2S_PD5_4 (0x3 << 12) 1262*4882a593Smuzhiyun #define RT5677_I2S_PD5_6 (0x4 << 12) 1263*4882a593Smuzhiyun #define RT5677_I2S_PD5_8 (0x5 << 12) 1264*4882a593Smuzhiyun #define RT5677_I2S_PD5_12 (0x6 << 12) 1265*4882a593Smuzhiyun #define RT5677_I2S_PD5_16 (0x7 << 12) 1266*4882a593Smuzhiyun #define RT5677_I2S_PD6_MASK (0x7 << 8) 1267*4882a593Smuzhiyun #define RT5677_I2S_PD6_SFT 8 1268*4882a593Smuzhiyun #define RT5677_I2S_PD6_1 (0x0 << 8) 1269*4882a593Smuzhiyun #define RT5677_I2S_PD6_2 (0x1 << 8) 1270*4882a593Smuzhiyun #define RT5677_I2S_PD6_3 (0x2 << 8) 1271*4882a593Smuzhiyun #define RT5677_I2S_PD6_4 (0x3 << 8) 1272*4882a593Smuzhiyun #define RT5677_I2S_PD6_6 (0x4 << 8) 1273*4882a593Smuzhiyun #define RT5677_I2S_PD6_8 (0x5 << 8) 1274*4882a593Smuzhiyun #define RT5677_I2S_PD6_12 (0x6 << 8) 1275*4882a593Smuzhiyun #define RT5677_I2S_PD6_16 (0x7 << 8) 1276*4882a593Smuzhiyun #define RT5677_I2S_PD7_MASK (0x7 << 4) 1277*4882a593Smuzhiyun #define RT5677_I2S_PD7_SFT 4 1278*4882a593Smuzhiyun #define RT5677_I2S_PD7_1 (0x0 << 4) 1279*4882a593Smuzhiyun #define RT5677_I2S_PD7_2 (0x1 << 4) 1280*4882a593Smuzhiyun #define RT5677_I2S_PD7_3 (0x2 << 4) 1281*4882a593Smuzhiyun #define RT5677_I2S_PD7_4 (0x3 << 4) 1282*4882a593Smuzhiyun #define RT5677_I2S_PD7_6 (0x4 << 4) 1283*4882a593Smuzhiyun #define RT5677_I2S_PD7_8 (0x5 << 4) 1284*4882a593Smuzhiyun #define RT5677_I2S_PD7_12 (0x6 << 4) 1285*4882a593Smuzhiyun #define RT5677_I2S_PD7_16 (0x7 << 4) 1286*4882a593Smuzhiyun #define RT5677_I2S_PD8_MASK (0x7 << 0) 1287*4882a593Smuzhiyun #define RT5677_I2S_PD8_SFT 0 1288*4882a593Smuzhiyun #define RT5677_I2S_PD8_1 (0x0 << 0) 1289*4882a593Smuzhiyun #define RT5677_I2S_PD8_2 (0x1 << 0) 1290*4882a593Smuzhiyun #define RT5677_I2S_PD8_3 (0x2 << 0) 1291*4882a593Smuzhiyun #define RT5677_I2S_PD8_4 (0x3 << 0) 1292*4882a593Smuzhiyun #define RT5677_I2S_PD8_6 (0x4 << 0) 1293*4882a593Smuzhiyun #define RT5677_I2S_PD8_8 (0x5 << 0) 1294*4882a593Smuzhiyun #define RT5677_I2S_PD8_12 (0x6 << 0) 1295*4882a593Smuzhiyun #define RT5677_I2S_PD8_16 (0x7 << 0) 1296*4882a593Smuzhiyun 1297*4882a593Smuzhiyun /* Clock Tree Control 3 (0x75) */ 1298*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_MASK (0x3 << 6) 1299*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_SFT 6 1300*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_1_0 (0x0 << 6) 1301*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_1_5 (0x1 << 6) 1302*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_2_0 (0x2 << 6) 1303*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_3_0 (0x3 << 6) 1304*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_MASK (0x3 << 4) 1305*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_SFT 4 1306*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_1_0 (0x0 << 4) 1307*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_1_5 (0x1 << 4) 1308*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_2_0 (0x2 << 4) 1309*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_3_0 (0x3 << 4) 1310*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_MASK (0x7 << 0) 1311*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_SFT 0 1312*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_1 (0x0 << 0) 1313*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_2 (0x1 << 0) 1314*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_3 (0x2 << 0) 1315*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_4 (0x3 << 0) 1316*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_6 (0x4 << 0) 1317*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_8 (0x5 << 0) 1318*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_12 (0x6 << 0) 1319*4882a593Smuzhiyun #define RT5677_DSP_BUS_PD_16 (0x7 << 0) 1320*4882a593Smuzhiyun 1321*4882a593Smuzhiyun #define RT5677_PLL_INP_MAX 40000000 1322*4882a593Smuzhiyun #define RT5677_PLL_INP_MIN 2048000 1323*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x7a 0x7c) */ 1324*4882a593Smuzhiyun #define RT5677_PLL_N_MAX 0x1ff 1325*4882a593Smuzhiyun #define RT5677_PLL_N_MASK (RT5677_PLL_N_MAX << 7) 1326*4882a593Smuzhiyun #define RT5677_PLL_N_SFT 7 1327*4882a593Smuzhiyun #define RT5677_PLL_K_BP (0x1 << 5) 1328*4882a593Smuzhiyun #define RT5677_PLL_K_BP_SFT 5 1329*4882a593Smuzhiyun #define RT5677_PLL_K_MAX 0x1f 1330*4882a593Smuzhiyun #define RT5677_PLL_K_MASK (RT5677_PLL_K_MAX) 1331*4882a593Smuzhiyun #define RT5677_PLL_K_SFT 0 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x7b 0x7d) */ 1334*4882a593Smuzhiyun #define RT5677_PLL_M_MAX 0xf 1335*4882a593Smuzhiyun #define RT5677_PLL_M_MASK (RT5677_PLL_M_MAX << 12) 1336*4882a593Smuzhiyun #define RT5677_PLL_M_SFT 12 1337*4882a593Smuzhiyun #define RT5677_PLL_M_BP (0x1 << 11) 1338*4882a593Smuzhiyun #define RT5677_PLL_M_BP_SFT 11 1339*4882a593Smuzhiyun #define RT5677_PLL_UPDATE_PLL1 (0x1 << 1) 1340*4882a593Smuzhiyun #define RT5677_PLL_UPDATE_PLL1_SFT 1 1341*4882a593Smuzhiyun 1342*4882a593Smuzhiyun /* Global Clock Control 1 (0x80) */ 1343*4882a593Smuzhiyun #define RT5677_SCLK_SRC_MASK (0x3 << 14) 1344*4882a593Smuzhiyun #define RT5677_SCLK_SRC_SFT 14 1345*4882a593Smuzhiyun #define RT5677_SCLK_SRC_MCLK (0x0 << 14) 1346*4882a593Smuzhiyun #define RT5677_SCLK_SRC_PLL1 (0x1 << 14) 1347*4882a593Smuzhiyun #define RT5677_SCLK_SRC_RCCLK (0x2 << 14) /* 25MHz */ 1348*4882a593Smuzhiyun #define RT5677_SCLK_SRC_SLIM (0x3 << 14) 1349*4882a593Smuzhiyun #define RT5677_PLL1_SRC_MASK (0x7 << 11) 1350*4882a593Smuzhiyun #define RT5677_PLL1_SRC_SFT 11 1351*4882a593Smuzhiyun #define RT5677_PLL1_SRC_MCLK (0x0 << 11) 1352*4882a593Smuzhiyun #define RT5677_PLL1_SRC_BCLK1 (0x1 << 11) 1353*4882a593Smuzhiyun #define RT5677_PLL1_SRC_BCLK2 (0x2 << 11) 1354*4882a593Smuzhiyun #define RT5677_PLL1_SRC_BCLK3 (0x3 << 11) 1355*4882a593Smuzhiyun #define RT5677_PLL1_SRC_BCLK4 (0x4 << 11) 1356*4882a593Smuzhiyun #define RT5677_PLL1_SRC_RCCLK (0x5 << 11) 1357*4882a593Smuzhiyun #define RT5677_PLL1_SRC_SLIM (0x6 << 11) 1358*4882a593Smuzhiyun #define RT5677_MCLK_SRC_MASK (0x1 << 10) 1359*4882a593Smuzhiyun #define RT5677_MCLK_SRC_SFT 10 1360*4882a593Smuzhiyun #define RT5677_MCLK1_SRC (0x0 << 10) 1361*4882a593Smuzhiyun #define RT5677_MCLK2_SRC (0x1 << 10) 1362*4882a593Smuzhiyun #define RT5677_PLL1_PD_MASK (0x1 << 8) 1363*4882a593Smuzhiyun #define RT5677_PLL1_PD_SFT 8 1364*4882a593Smuzhiyun #define RT5677_PLL1_PD_1 (0x0 << 8) 1365*4882a593Smuzhiyun #define RT5677_PLL1_PD_2 (0x1 << 8) 1366*4882a593Smuzhiyun #define RT5677_DAC_OSR_MASK (0x3 << 6) 1367*4882a593Smuzhiyun #define RT5677_DAC_OSR_SFT 6 1368*4882a593Smuzhiyun #define RT5677_DAC_OSR_128 (0x0 << 6) 1369*4882a593Smuzhiyun #define RT5677_DAC_OSR_64 (0x1 << 6) 1370*4882a593Smuzhiyun #define RT5677_DAC_OSR_32 (0x2 << 6) 1371*4882a593Smuzhiyun #define RT5677_ADC_OSR_MASK (0x3 << 4) 1372*4882a593Smuzhiyun #define RT5677_ADC_OSR_SFT 4 1373*4882a593Smuzhiyun #define RT5677_ADC_OSR_128 (0x0 << 4) 1374*4882a593Smuzhiyun #define RT5677_ADC_OSR_64 (0x1 << 4) 1375*4882a593Smuzhiyun #define RT5677_ADC_OSR_32 (0x2 << 4) 1376*4882a593Smuzhiyun 1377*4882a593Smuzhiyun /* Global Clock Control 2 (0x81) */ 1378*4882a593Smuzhiyun #define RT5677_PLL2_PR_SRC_MASK (0x1 << 15) 1379*4882a593Smuzhiyun #define RT5677_PLL2_PR_SRC_SFT 15 1380*4882a593Smuzhiyun #define RT5677_PLL2_PR_SRC_MCLK1 (0x0 << 15) 1381*4882a593Smuzhiyun #define RT5677_PLL2_PR_SRC_MCLK2 (0x1 << 15) 1382*4882a593Smuzhiyun #define RT5677_PLL2_SRC_MASK (0x7 << 12) 1383*4882a593Smuzhiyun #define RT5677_PLL2_SRC_SFT 12 1384*4882a593Smuzhiyun #define RT5677_PLL2_SRC_MCLK (0x0 << 12) 1385*4882a593Smuzhiyun #define RT5677_PLL2_SRC_BCLK1 (0x1 << 12) 1386*4882a593Smuzhiyun #define RT5677_PLL2_SRC_BCLK2 (0x2 << 12) 1387*4882a593Smuzhiyun #define RT5677_PLL2_SRC_BCLK3 (0x3 << 12) 1388*4882a593Smuzhiyun #define RT5677_PLL2_SRC_BCLK4 (0x4 << 12) 1389*4882a593Smuzhiyun #define RT5677_PLL2_SRC_RCCLK (0x5 << 12) 1390*4882a593Smuzhiyun #define RT5677_PLL2_SRC_SLIM (0x6 << 12) 1391*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_SRC (0x3 << 10) 1392*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_SRC_SFT 10 1393*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_MCLK (0x0 << 10) 1394*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_PLL1 (0x1 << 10) 1395*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_SLIM (0x2 << 10) 1396*4882a593Smuzhiyun #define RT5677_DSP_ASRC_O_RCCLK (0x3 << 10) 1397*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_SRC (0x3 << 8) 1398*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_SRC_SFT 8 1399*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_MCLK (0x0 << 8) 1400*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_PLL1 (0x1 << 8) 1401*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_SLIM (0x2 << 8) 1402*4882a593Smuzhiyun #define RT5677_DSP_ASRC_I_RCCLK (0x3 << 8) 1403*4882a593Smuzhiyun #define RT5677_DSP_CLK_SRC_MASK (0x1 << 7) 1404*4882a593Smuzhiyun #define RT5677_DSP_CLK_SRC_SFT 7 1405*4882a593Smuzhiyun #define RT5677_DSP_CLK_SRC_PLL2 (0x0 << 7) 1406*4882a593Smuzhiyun #define RT5677_DSP_CLK_SRC_BYPASS (0x1 << 7) 1407*4882a593Smuzhiyun 1408*4882a593Smuzhiyun /* ASRC Control 3 (0x85) */ 1409*4882a593Smuzhiyun #define RT5677_DA_STO_CLK_SEL_MASK (0xf << 12) 1410*4882a593Smuzhiyun #define RT5677_DA_STO_CLK_SEL_SFT 12 1411*4882a593Smuzhiyun #define RT5677_DA_MONO2L_CLK_SEL_MASK (0xf << 4) 1412*4882a593Smuzhiyun #define RT5677_DA_MONO2L_CLK_SEL_SFT 4 1413*4882a593Smuzhiyun #define RT5677_DA_MONO2R_CLK_SEL_MASK (0xf << 0) 1414*4882a593Smuzhiyun #define RT5677_DA_MONO2R_CLK_SEL_SFT 0 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun /* ASRC Control 4 (0x86) */ 1417*4882a593Smuzhiyun #define RT5677_DA_MONO3L_CLK_SEL_MASK (0xf << 12) 1418*4882a593Smuzhiyun #define RT5677_DA_MONO3L_CLK_SEL_SFT 12 1419*4882a593Smuzhiyun #define RT5677_DA_MONO3R_CLK_SEL_MASK (0xf << 8) 1420*4882a593Smuzhiyun #define RT5677_DA_MONO3R_CLK_SEL_SFT 8 1421*4882a593Smuzhiyun #define RT5677_DA_MONO4L_CLK_SEL_MASK (0xf << 4) 1422*4882a593Smuzhiyun #define RT5677_DA_MONO4L_CLK_SEL_SFT 4 1423*4882a593Smuzhiyun #define RT5677_DA_MONO4R_CLK_SEL_MASK (0xf << 0) 1424*4882a593Smuzhiyun #define RT5677_DA_MONO4R_CLK_SEL_SFT 0 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun /* ASRC Control 5 (0x87) */ 1427*4882a593Smuzhiyun #define RT5677_AD_STO1_CLK_SEL_MASK (0xf << 12) 1428*4882a593Smuzhiyun #define RT5677_AD_STO1_CLK_SEL_SFT 12 1429*4882a593Smuzhiyun #define RT5677_AD_STO2_CLK_SEL_MASK (0xf << 8) 1430*4882a593Smuzhiyun #define RT5677_AD_STO2_CLK_SEL_SFT 8 1431*4882a593Smuzhiyun #define RT5677_AD_STO3_CLK_SEL_MASK (0xf << 4) 1432*4882a593Smuzhiyun #define RT5677_AD_STO3_CLK_SEL_SFT 4 1433*4882a593Smuzhiyun #define RT5677_AD_STO4_CLK_SEL_MASK (0xf << 0) 1434*4882a593Smuzhiyun #define RT5677_AD_STO4_CLK_SEL_SFT 0 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun /* ASRC Control 6 (0x88) */ 1437*4882a593Smuzhiyun #define RT5677_AD_MONOL_CLK_SEL_MASK (0xf << 12) 1438*4882a593Smuzhiyun #define RT5677_AD_MONOL_CLK_SEL_SFT 12 1439*4882a593Smuzhiyun #define RT5677_AD_MONOR_CLK_SEL_MASK (0xf << 8) 1440*4882a593Smuzhiyun #define RT5677_AD_MONOR_CLK_SEL_SFT 8 1441*4882a593Smuzhiyun 1442*4882a593Smuzhiyun /* ASRC Control 7 (0x89) */ 1443*4882a593Smuzhiyun #define RT5677_DSP_OB_0_3_CLK_SEL_MASK (0xf << 12) 1444*4882a593Smuzhiyun #define RT5677_DSP_OB_0_3_CLK_SEL_SFT 12 1445*4882a593Smuzhiyun #define RT5677_DSP_OB_4_7_CLK_SEL_MASK (0xf << 8) 1446*4882a593Smuzhiyun #define RT5677_DSP_OB_4_7_CLK_SEL_SFT 8 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun /* ASRC Control 8 (0x8a) */ 1449*4882a593Smuzhiyun #define RT5677_I2S1_CLK_SEL_MASK (0xf << 12) 1450*4882a593Smuzhiyun #define RT5677_I2S1_CLK_SEL_SFT 12 1451*4882a593Smuzhiyun #define RT5677_I2S2_CLK_SEL_MASK (0xf << 8) 1452*4882a593Smuzhiyun #define RT5677_I2S2_CLK_SEL_SFT 8 1453*4882a593Smuzhiyun #define RT5677_I2S3_CLK_SEL_MASK (0xf << 4) 1454*4882a593Smuzhiyun #define RT5677_I2S3_CLK_SEL_SFT 4 1455*4882a593Smuzhiyun #define RT5677_I2S4_CLK_SEL_MASK (0xf) 1456*4882a593Smuzhiyun #define RT5677_I2S4_CLK_SEL_SFT 0 1457*4882a593Smuzhiyun 1458*4882a593Smuzhiyun /* VAD Function Control 1 (0x9c) */ 1459*4882a593Smuzhiyun #define RT5677_VAD_MIN_DUR_MASK (0x3 << 13) 1460*4882a593Smuzhiyun #define RT5677_VAD_MIN_DUR_SFT 13 1461*4882a593Smuzhiyun #define RT5677_VAD_ADPCM_BYPASS (1 << 10) 1462*4882a593Smuzhiyun #define RT5677_VAD_ADPCM_BYPASS_BIT 10 1463*4882a593Smuzhiyun #define RT5677_VAD_FG2ENC (1 << 9) 1464*4882a593Smuzhiyun #define RT5677_VAD_FG2ENC_BIT 9 1465*4882a593Smuzhiyun #define RT5677_VAD_BUF_OW (1 << 8) 1466*4882a593Smuzhiyun #define RT5677_VAD_BUF_OW_BIT 8 1467*4882a593Smuzhiyun #define RT5677_VAD_CLR_FLAG (1 << 7) 1468*4882a593Smuzhiyun #define RT5677_VAD_CLR_FLAG_BIT 7 1469*4882a593Smuzhiyun #define RT5677_VAD_BUF_POP (1 << 6) 1470*4882a593Smuzhiyun #define RT5677_VAD_BUF_POP_BIT 6 1471*4882a593Smuzhiyun #define RT5677_VAD_BUF_PUSH (1 << 5) 1472*4882a593Smuzhiyun #define RT5677_VAD_BUF_PUSH_BIT 5 1473*4882a593Smuzhiyun #define RT5677_VAD_DET_ENABLE (1 << 4) 1474*4882a593Smuzhiyun #define RT5677_VAD_DET_ENABLE_BIT 4 1475*4882a593Smuzhiyun #define RT5677_VAD_FUNC_ENABLE (1 << 3) 1476*4882a593Smuzhiyun #define RT5677_VAD_FUNC_ENABLE_BIT 3 1477*4882a593Smuzhiyun #define RT5677_VAD_FUNC_RESET (1 << 2) 1478*4882a593Smuzhiyun #define RT5677_VAD_FUNC_RESET_BIT 2 1479*4882a593Smuzhiyun 1480*4882a593Smuzhiyun /* VAD Function Control 4 (0x9f) */ 1481*4882a593Smuzhiyun #define RT5677_VAD_OUT_SRC_RATE_MASK (0x1 << 11) 1482*4882a593Smuzhiyun #define RT5677_VAD_OUT_SRC_RATE_SFT 11 1483*4882a593Smuzhiyun #define RT5677_VAD_OUT_SRC_MASK (0x1 << 10) 1484*4882a593Smuzhiyun #define RT5677_VAD_OUT_SRC_SFT 10 1485*4882a593Smuzhiyun #define RT5677_VAD_SRC_MASK (0x3 << 8) 1486*4882a593Smuzhiyun #define RT5677_VAD_SRC_SFT 8 1487*4882a593Smuzhiyun #define RT5677_VAD_LV_DIFF_MASK (0xff << 0) 1488*4882a593Smuzhiyun #define RT5677_VAD_LV_DIFF_SFT 0 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun /* DSP InBound Control (0xa3) */ 1491*4882a593Smuzhiyun #define RT5677_IB01_SRC_MASK (0x7 << 12) 1492*4882a593Smuzhiyun #define RT5677_IB01_SRC_SFT 12 1493*4882a593Smuzhiyun #define RT5677_IB23_SRC_MASK (0x7 << 8) 1494*4882a593Smuzhiyun #define RT5677_IB23_SRC_SFT 8 1495*4882a593Smuzhiyun #define RT5677_IB45_SRC_MASK (0x7 << 4) 1496*4882a593Smuzhiyun #define RT5677_IB45_SRC_SFT 4 1497*4882a593Smuzhiyun #define RT5677_IB6_SRC_MASK (0x7 << 0) 1498*4882a593Smuzhiyun #define RT5677_IB6_SRC_SFT 0 1499*4882a593Smuzhiyun 1500*4882a593Smuzhiyun /* DSP InBound Control (0xa4) */ 1501*4882a593Smuzhiyun #define RT5677_IB7_SRC_MASK (0x7 << 12) 1502*4882a593Smuzhiyun #define RT5677_IB7_SRC_SFT 12 1503*4882a593Smuzhiyun #define RT5677_IB8_SRC_MASK (0x7 << 8) 1504*4882a593Smuzhiyun #define RT5677_IB8_SRC_SFT 8 1505*4882a593Smuzhiyun #define RT5677_IB9_SRC_MASK (0x7 << 4) 1506*4882a593Smuzhiyun #define RT5677_IB9_SRC_SFT 4 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun /* DSP In/OutBound Control (0xa5) */ 1509*4882a593Smuzhiyun #define RT5677_SEL_SRC_OB23 (0x1 << 4) 1510*4882a593Smuzhiyun #define RT5677_SEL_SRC_OB23_SFT 4 1511*4882a593Smuzhiyun #define RT5677_SEL_SRC_OB01 (0x1 << 3) 1512*4882a593Smuzhiyun #define RT5677_SEL_SRC_OB01_SFT 3 1513*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB45 (0x1 << 2) 1514*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB45_SFT 2 1515*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB23 (0x1 << 1) 1516*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB23_SFT 1 1517*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB01 (0x1 << 0) 1518*4882a593Smuzhiyun #define RT5677_SEL_SRC_IB01_SFT 0 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun /* Jack Detect Control 1 (0xb5) */ 1521*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD1_MASK (0x3 << 14) 1522*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD1_SFT 14 1523*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD2_MASK (0x3 << 12) 1524*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD2_SFT 12 1525*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD3_MASK (0x3 << 10) 1526*4882a593Smuzhiyun #define RT5677_SEL_GPIO_JD3_SFT 10 1527*4882a593Smuzhiyun 1528*4882a593Smuzhiyun /* IRQ Control 1 (0xbd) */ 1529*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD1 (0x1 << 15) 1530*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD1_SFT 15 1531*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD1 (0x1 << 14) 1532*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD1_SFT 14 1533*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD1_STICKY (0x1 << 13) 1534*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD1_STICKY_SFT 13 1535*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD1 (0x1 << 12) 1536*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD1_SFT 12 1537*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD2 (0x1 << 11) 1538*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD2_SFT 11 1539*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD2 (0x1 << 10) 1540*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD2_SFT 10 1541*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD2_STICKY (0x1 << 9) 1542*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD2_STICKY_SFT 9 1543*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD2 (0x1 << 8) 1544*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD2_SFT 8 1545*4882a593Smuzhiyun #define RT5677_STA_MICBIAS1_OVCD (0x1 << 7) 1546*4882a593Smuzhiyun #define RT5677_STA_MICBIAS1_OVCD_SFT 7 1547*4882a593Smuzhiyun #define RT5677_EN_IRQ_MICBIAS1_OVCD (0x1 << 6) 1548*4882a593Smuzhiyun #define RT5677_EN_IRQ_MICBIAS1_OVCD_SFT 6 1549*4882a593Smuzhiyun #define RT5677_EN_MICBIAS1_OVCD_STICKY (0x1 << 5) 1550*4882a593Smuzhiyun #define RT5677_EN_MICBIAS1_OVCD_STICKY_SFT 5 1551*4882a593Smuzhiyun #define RT5677_INV_MICBIAS1_OVCD (0x1 << 4) 1552*4882a593Smuzhiyun #define RT5677_INV_MICBIAS1_OVCD_SFT 4 1553*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD3 (0x1 << 3) 1554*4882a593Smuzhiyun #define RT5677_STA_GPIO_JD3_SFT 3 1555*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD3 (0x1 << 2) 1556*4882a593Smuzhiyun #define RT5677_EN_IRQ_GPIO_JD3_SFT 2 1557*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD3_STICKY (0x1 << 1) 1558*4882a593Smuzhiyun #define RT5677_EN_GPIO_JD3_STICKY_SFT 1 1559*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD3 (0x1 << 0) 1560*4882a593Smuzhiyun #define RT5677_INV_GPIO_JD3_SFT 0 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun /* GPIO status (0xbf) */ 1563*4882a593Smuzhiyun #define RT5677_GPIO6_STATUS_MASK (0x1 << 5) 1564*4882a593Smuzhiyun #define RT5677_GPIO6_STATUS_SFT 5 1565*4882a593Smuzhiyun #define RT5677_GPIO5_STATUS_MASK (0x1 << 4) 1566*4882a593Smuzhiyun #define RT5677_GPIO5_STATUS_SFT 4 1567*4882a593Smuzhiyun #define RT5677_GPIO4_STATUS_MASK (0x1 << 3) 1568*4882a593Smuzhiyun #define RT5677_GPIO4_STATUS_SFT 3 1569*4882a593Smuzhiyun #define RT5677_GPIO3_STATUS_MASK (0x1 << 2) 1570*4882a593Smuzhiyun #define RT5677_GPIO3_STATUS_SFT 2 1571*4882a593Smuzhiyun #define RT5677_GPIO2_STATUS_MASK (0x1 << 1) 1572*4882a593Smuzhiyun #define RT5677_GPIO2_STATUS_SFT 1 1573*4882a593Smuzhiyun #define RT5677_GPIO1_STATUS_MASK (0x1 << 0) 1574*4882a593Smuzhiyun #define RT5677_GPIO1_STATUS_SFT 0 1575*4882a593Smuzhiyun 1576*4882a593Smuzhiyun /* GPIO Control 1 (0xc0) */ 1577*4882a593Smuzhiyun #define RT5677_GPIO1_PIN_MASK (0x1 << 15) 1578*4882a593Smuzhiyun #define RT5677_GPIO1_PIN_SFT 15 1579*4882a593Smuzhiyun #define RT5677_GPIO1_PIN_GPIO1 (0x0 << 15) 1580*4882a593Smuzhiyun #define RT5677_GPIO1_PIN_IRQ (0x1 << 15) 1581*4882a593Smuzhiyun #define RT5677_IPTV_MODE_MASK (0x1 << 14) 1582*4882a593Smuzhiyun #define RT5677_IPTV_MODE_SFT 14 1583*4882a593Smuzhiyun #define RT5677_IPTV_MODE_GPIO (0x0 << 14) 1584*4882a593Smuzhiyun #define RT5677_IPTV_MODE_IPTV (0x1 << 14) 1585*4882a593Smuzhiyun #define RT5677_FUNC_MODE_MASK (0x1 << 13) 1586*4882a593Smuzhiyun #define RT5677_FUNC_MODE_SFT 13 1587*4882a593Smuzhiyun #define RT5677_FUNC_MODE_DMIC_GPIO (0x0 << 13) 1588*4882a593Smuzhiyun #define RT5677_FUNC_MODE_JTAG (0x1 << 13) 1589*4882a593Smuzhiyun 1590*4882a593Smuzhiyun /* GPIO Control 2 (0xc1) */ 1591*4882a593Smuzhiyun #define RT5677_GPIO5_DIR_MASK (0x1 << 14) 1592*4882a593Smuzhiyun #define RT5677_GPIO5_DIR_SFT 14 1593*4882a593Smuzhiyun #define RT5677_GPIO5_DIR_IN (0x0 << 14) 1594*4882a593Smuzhiyun #define RT5677_GPIO5_DIR_OUT (0x1 << 14) 1595*4882a593Smuzhiyun #define RT5677_GPIO5_OUT_MASK (0x1 << 13) 1596*4882a593Smuzhiyun #define RT5677_GPIO5_OUT_SFT 13 1597*4882a593Smuzhiyun #define RT5677_GPIO5_OUT_LO (0x0 << 13) 1598*4882a593Smuzhiyun #define RT5677_GPIO5_OUT_HI (0x1 << 13) 1599*4882a593Smuzhiyun #define RT5677_GPIO5_P_MASK (0x1 << 12) 1600*4882a593Smuzhiyun #define RT5677_GPIO5_P_SFT 12 1601*4882a593Smuzhiyun #define RT5677_GPIO5_P_NOR (0x0 << 12) 1602*4882a593Smuzhiyun #define RT5677_GPIO5_P_INV (0x1 << 12) 1603*4882a593Smuzhiyun #define RT5677_GPIO4_DIR_MASK (0x1 << 11) 1604*4882a593Smuzhiyun #define RT5677_GPIO4_DIR_SFT 11 1605*4882a593Smuzhiyun #define RT5677_GPIO4_DIR_IN (0x0 << 11) 1606*4882a593Smuzhiyun #define RT5677_GPIO4_DIR_OUT (0x1 << 11) 1607*4882a593Smuzhiyun #define RT5677_GPIO4_OUT_MASK (0x1 << 10) 1608*4882a593Smuzhiyun #define RT5677_GPIO4_OUT_SFT 10 1609*4882a593Smuzhiyun #define RT5677_GPIO4_OUT_LO (0x0 << 10) 1610*4882a593Smuzhiyun #define RT5677_GPIO4_OUT_HI (0x1 << 10) 1611*4882a593Smuzhiyun #define RT5677_GPIO4_P_MASK (0x1 << 9) 1612*4882a593Smuzhiyun #define RT5677_GPIO4_P_SFT 9 1613*4882a593Smuzhiyun #define RT5677_GPIO4_P_NOR (0x0 << 9) 1614*4882a593Smuzhiyun #define RT5677_GPIO4_P_INV (0x1 << 9) 1615*4882a593Smuzhiyun #define RT5677_GPIO3_DIR_MASK (0x1 << 8) 1616*4882a593Smuzhiyun #define RT5677_GPIO3_DIR_SFT 8 1617*4882a593Smuzhiyun #define RT5677_GPIO3_DIR_IN (0x0 << 8) 1618*4882a593Smuzhiyun #define RT5677_GPIO3_DIR_OUT (0x1 << 8) 1619*4882a593Smuzhiyun #define RT5677_GPIO3_OUT_MASK (0x1 << 7) 1620*4882a593Smuzhiyun #define RT5677_GPIO3_OUT_SFT 7 1621*4882a593Smuzhiyun #define RT5677_GPIO3_OUT_LO (0x0 << 7) 1622*4882a593Smuzhiyun #define RT5677_GPIO3_OUT_HI (0x1 << 7) 1623*4882a593Smuzhiyun #define RT5677_GPIO3_P_MASK (0x1 << 6) 1624*4882a593Smuzhiyun #define RT5677_GPIO3_P_SFT 6 1625*4882a593Smuzhiyun #define RT5677_GPIO3_P_NOR (0x0 << 6) 1626*4882a593Smuzhiyun #define RT5677_GPIO3_P_INV (0x1 << 6) 1627*4882a593Smuzhiyun #define RT5677_GPIO2_DIR_MASK (0x1 << 5) 1628*4882a593Smuzhiyun #define RT5677_GPIO2_DIR_SFT 5 1629*4882a593Smuzhiyun #define RT5677_GPIO2_DIR_IN (0x0 << 5) 1630*4882a593Smuzhiyun #define RT5677_GPIO2_DIR_OUT (0x1 << 5) 1631*4882a593Smuzhiyun #define RT5677_GPIO2_OUT_MASK (0x1 << 4) 1632*4882a593Smuzhiyun #define RT5677_GPIO2_OUT_SFT 4 1633*4882a593Smuzhiyun #define RT5677_GPIO2_OUT_LO (0x0 << 4) 1634*4882a593Smuzhiyun #define RT5677_GPIO2_OUT_HI (0x1 << 4) 1635*4882a593Smuzhiyun #define RT5677_GPIO2_P_MASK (0x1 << 3) 1636*4882a593Smuzhiyun #define RT5677_GPIO2_P_SFT 3 1637*4882a593Smuzhiyun #define RT5677_GPIO2_P_NOR (0x0 << 3) 1638*4882a593Smuzhiyun #define RT5677_GPIO2_P_INV (0x1 << 3) 1639*4882a593Smuzhiyun #define RT5677_GPIO1_DIR_MASK (0x1 << 2) 1640*4882a593Smuzhiyun #define RT5677_GPIO1_DIR_SFT 2 1641*4882a593Smuzhiyun #define RT5677_GPIO1_DIR_IN (0x0 << 2) 1642*4882a593Smuzhiyun #define RT5677_GPIO1_DIR_OUT (0x1 << 2) 1643*4882a593Smuzhiyun #define RT5677_GPIO1_OUT_MASK (0x1 << 1) 1644*4882a593Smuzhiyun #define RT5677_GPIO1_OUT_SFT 1 1645*4882a593Smuzhiyun #define RT5677_GPIO1_OUT_LO (0x0 << 1) 1646*4882a593Smuzhiyun #define RT5677_GPIO1_OUT_HI (0x1 << 1) 1647*4882a593Smuzhiyun #define RT5677_GPIO1_P_MASK (0x1 << 0) 1648*4882a593Smuzhiyun #define RT5677_GPIO1_P_SFT 0 1649*4882a593Smuzhiyun #define RT5677_GPIO1_P_NOR (0x0 << 0) 1650*4882a593Smuzhiyun #define RT5677_GPIO1_P_INV (0x1 << 0) 1651*4882a593Smuzhiyun 1652*4882a593Smuzhiyun /* GPIO Control 3 (0xc2) */ 1653*4882a593Smuzhiyun #define RT5677_GPIO6_DIR_MASK (0x1 << 2) 1654*4882a593Smuzhiyun #define RT5677_GPIO6_DIR_SFT 2 1655*4882a593Smuzhiyun #define RT5677_GPIO6_DIR_IN (0x0 << 2) 1656*4882a593Smuzhiyun #define RT5677_GPIO6_DIR_OUT (0x1 << 2) 1657*4882a593Smuzhiyun #define RT5677_GPIO6_OUT_MASK (0x1 << 1) 1658*4882a593Smuzhiyun #define RT5677_GPIO6_OUT_SFT 1 1659*4882a593Smuzhiyun #define RT5677_GPIO6_OUT_LO (0x0 << 1) 1660*4882a593Smuzhiyun #define RT5677_GPIO6_OUT_HI (0x1 << 1) 1661*4882a593Smuzhiyun #define RT5677_GPIO6_P_MASK (0x1 << 0) 1662*4882a593Smuzhiyun #define RT5677_GPIO6_P_SFT 0 1663*4882a593Smuzhiyun #define RT5677_GPIO6_P_NOR (0x0 << 0) 1664*4882a593Smuzhiyun #define RT5677_GPIO6_P_INV (0x1 << 0) 1665*4882a593Smuzhiyun 1666*4882a593Smuzhiyun /* General Control (0xfa) */ 1667*4882a593Smuzhiyun #define RT5677_IRQ_DEBOUNCE_SEL_MASK (0x3 << 3) 1668*4882a593Smuzhiyun #define RT5677_IRQ_DEBOUNCE_SEL_MCLK (0x0 << 3) 1669*4882a593Smuzhiyun #define RT5677_IRQ_DEBOUNCE_SEL_RC (0x1 << 3) 1670*4882a593Smuzhiyun #define RT5677_IRQ_DEBOUNCE_SEL_SLIM (0x2 << 3) 1671*4882a593Smuzhiyun 1672*4882a593Smuzhiyun /* Virtual DSP Mixer Control (0xf7 0xf8 0xf9) */ 1673*4882a593Smuzhiyun #define RT5677_DSP_IB_01_H (0x1 << 15) 1674*4882a593Smuzhiyun #define RT5677_DSP_IB_01_H_SFT 15 1675*4882a593Smuzhiyun #define RT5677_DSP_IB_23_H (0x1 << 14) 1676*4882a593Smuzhiyun #define RT5677_DSP_IB_23_H_SFT 14 1677*4882a593Smuzhiyun #define RT5677_DSP_IB_45_H (0x1 << 13) 1678*4882a593Smuzhiyun #define RT5677_DSP_IB_45_H_SFT 13 1679*4882a593Smuzhiyun #define RT5677_DSP_IB_6_H (0x1 << 12) 1680*4882a593Smuzhiyun #define RT5677_DSP_IB_6_H_SFT 12 1681*4882a593Smuzhiyun #define RT5677_DSP_IB_7_H (0x1 << 11) 1682*4882a593Smuzhiyun #define RT5677_DSP_IB_7_H_SFT 11 1683*4882a593Smuzhiyun #define RT5677_DSP_IB_8_H (0x1 << 10) 1684*4882a593Smuzhiyun #define RT5677_DSP_IB_8_H_SFT 10 1685*4882a593Smuzhiyun #define RT5677_DSP_IB_9_H (0x1 << 9) 1686*4882a593Smuzhiyun #define RT5677_DSP_IB_9_H_SFT 9 1687*4882a593Smuzhiyun #define RT5677_DSP_IB_01_L (0x1 << 7) 1688*4882a593Smuzhiyun #define RT5677_DSP_IB_01_L_SFT 7 1689*4882a593Smuzhiyun #define RT5677_DSP_IB_23_L (0x1 << 6) 1690*4882a593Smuzhiyun #define RT5677_DSP_IB_23_L_SFT 6 1691*4882a593Smuzhiyun #define RT5677_DSP_IB_45_L (0x1 << 5) 1692*4882a593Smuzhiyun #define RT5677_DSP_IB_45_L_SFT 5 1693*4882a593Smuzhiyun #define RT5677_DSP_IB_6_L (0x1 << 4) 1694*4882a593Smuzhiyun #define RT5677_DSP_IB_6_L_SFT 4 1695*4882a593Smuzhiyun #define RT5677_DSP_IB_7_L (0x1 << 3) 1696*4882a593Smuzhiyun #define RT5677_DSP_IB_7_L_SFT 3 1697*4882a593Smuzhiyun #define RT5677_DSP_IB_8_L (0x1 << 2) 1698*4882a593Smuzhiyun #define RT5677_DSP_IB_8_L_SFT 2 1699*4882a593Smuzhiyun #define RT5677_DSP_IB_9_L (0x1 << 1) 1700*4882a593Smuzhiyun #define RT5677_DSP_IB_9_L_SFT 1 1701*4882a593Smuzhiyun 1702*4882a593Smuzhiyun /* General Control2 (0xfc)*/ 1703*4882a593Smuzhiyun #define RT5677_GPIO5_FUNC_MASK (0x1 << 9) 1704*4882a593Smuzhiyun #define RT5677_GPIO5_FUNC_GPIO (0x0 << 9) 1705*4882a593Smuzhiyun #define RT5677_GPIO5_FUNC_DMIC (0x1 << 9) 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun #define RT5677_FIRMWARE1 "rt5677_dsp_fw1.bin" 1708*4882a593Smuzhiyun #define RT5677_FIRMWARE2 "rt5677_dsp_fw2.bin" 1709*4882a593Smuzhiyun 1710*4882a593Smuzhiyun #define RT5677_DRV_NAME "rt5677" 1711*4882a593Smuzhiyun 1712*4882a593Smuzhiyun /* System Clock Source */ 1713*4882a593Smuzhiyun enum { 1714*4882a593Smuzhiyun RT5677_SCLK_S_MCLK, 1715*4882a593Smuzhiyun RT5677_SCLK_S_PLL1, 1716*4882a593Smuzhiyun RT5677_SCLK_S_RCCLK, 1717*4882a593Smuzhiyun }; 1718*4882a593Smuzhiyun 1719*4882a593Smuzhiyun /* PLL1 Source */ 1720*4882a593Smuzhiyun enum { 1721*4882a593Smuzhiyun RT5677_PLL1_S_MCLK, 1722*4882a593Smuzhiyun RT5677_PLL1_S_BCLK1, 1723*4882a593Smuzhiyun RT5677_PLL1_S_BCLK2, 1724*4882a593Smuzhiyun RT5677_PLL1_S_BCLK3, 1725*4882a593Smuzhiyun RT5677_PLL1_S_BCLK4, 1726*4882a593Smuzhiyun }; 1727*4882a593Smuzhiyun 1728*4882a593Smuzhiyun enum { 1729*4882a593Smuzhiyun RT5677_AIF1, 1730*4882a593Smuzhiyun RT5677_AIF2, 1731*4882a593Smuzhiyun RT5677_AIF3, 1732*4882a593Smuzhiyun RT5677_AIF4, 1733*4882a593Smuzhiyun RT5677_AIF5, 1734*4882a593Smuzhiyun RT5677_AIFS, 1735*4882a593Smuzhiyun RT5677_DSPBUFF, 1736*4882a593Smuzhiyun }; 1737*4882a593Smuzhiyun 1738*4882a593Smuzhiyun enum { 1739*4882a593Smuzhiyun RT5677_GPIO1, 1740*4882a593Smuzhiyun RT5677_GPIO2, 1741*4882a593Smuzhiyun RT5677_GPIO3, 1742*4882a593Smuzhiyun RT5677_GPIO4, 1743*4882a593Smuzhiyun RT5677_GPIO5, 1744*4882a593Smuzhiyun RT5677_GPIO6, 1745*4882a593Smuzhiyun RT5677_GPIO_NUM, 1746*4882a593Smuzhiyun }; 1747*4882a593Smuzhiyun 1748*4882a593Smuzhiyun enum { 1749*4882a593Smuzhiyun RT5677_IRQ_JD1, 1750*4882a593Smuzhiyun RT5677_IRQ_JD2, 1751*4882a593Smuzhiyun RT5677_IRQ_JD3, 1752*4882a593Smuzhiyun RT5677_IRQ_NUM, 1753*4882a593Smuzhiyun }; 1754*4882a593Smuzhiyun 1755*4882a593Smuzhiyun enum rt5677_type { 1756*4882a593Smuzhiyun RT5677, 1757*4882a593Smuzhiyun RT5676, 1758*4882a593Smuzhiyun }; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun /* ASRC clock source selection */ 1761*4882a593Smuzhiyun enum { 1762*4882a593Smuzhiyun RT5677_CLK_SEL_SYS, 1763*4882a593Smuzhiyun RT5677_CLK_SEL_I2S1_ASRC, 1764*4882a593Smuzhiyun RT5677_CLK_SEL_I2S2_ASRC, 1765*4882a593Smuzhiyun RT5677_CLK_SEL_I2S3_ASRC, 1766*4882a593Smuzhiyun RT5677_CLK_SEL_I2S4_ASRC, 1767*4882a593Smuzhiyun RT5677_CLK_SEL_I2S5_ASRC, 1768*4882a593Smuzhiyun RT5677_CLK_SEL_I2S6_ASRC, 1769*4882a593Smuzhiyun RT5677_CLK_SEL_SYS2, 1770*4882a593Smuzhiyun RT5677_CLK_SEL_SYS3, 1771*4882a593Smuzhiyun RT5677_CLK_SEL_SYS4, 1772*4882a593Smuzhiyun RT5677_CLK_SEL_SYS5, 1773*4882a593Smuzhiyun RT5677_CLK_SEL_SYS6, 1774*4882a593Smuzhiyun RT5677_CLK_SEL_SYS7, 1775*4882a593Smuzhiyun }; 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun /* filter mask */ 1778*4882a593Smuzhiyun enum { 1779*4882a593Smuzhiyun RT5677_DA_STEREO_FILTER = 0x1, 1780*4882a593Smuzhiyun RT5677_DA_MONO2_L_FILTER = (0x1 << 1), 1781*4882a593Smuzhiyun RT5677_DA_MONO2_R_FILTER = (0x1 << 2), 1782*4882a593Smuzhiyun RT5677_DA_MONO3_L_FILTER = (0x1 << 3), 1783*4882a593Smuzhiyun RT5677_DA_MONO3_R_FILTER = (0x1 << 4), 1784*4882a593Smuzhiyun RT5677_DA_MONO4_L_FILTER = (0x1 << 5), 1785*4882a593Smuzhiyun RT5677_DA_MONO4_R_FILTER = (0x1 << 6), 1786*4882a593Smuzhiyun RT5677_AD_STEREO1_FILTER = (0x1 << 7), 1787*4882a593Smuzhiyun RT5677_AD_STEREO2_FILTER = (0x1 << 8), 1788*4882a593Smuzhiyun RT5677_AD_STEREO3_FILTER = (0x1 << 9), 1789*4882a593Smuzhiyun RT5677_AD_STEREO4_FILTER = (0x1 << 10), 1790*4882a593Smuzhiyun RT5677_AD_MONO_L_FILTER = (0x1 << 11), 1791*4882a593Smuzhiyun RT5677_AD_MONO_R_FILTER = (0x1 << 12), 1792*4882a593Smuzhiyun RT5677_DSP_OB_0_3_FILTER = (0x1 << 13), 1793*4882a593Smuzhiyun RT5677_DSP_OB_4_7_FILTER = (0x1 << 14), 1794*4882a593Smuzhiyun RT5677_I2S1_SOURCE = (0x1 << 15), 1795*4882a593Smuzhiyun RT5677_I2S2_SOURCE = (0x1 << 16), 1796*4882a593Smuzhiyun RT5677_I2S3_SOURCE = (0x1 << 17), 1797*4882a593Smuzhiyun RT5677_I2S4_SOURCE = (0x1 << 18), 1798*4882a593Smuzhiyun }; 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun enum rt5677_dmic2_clk { 1801*4882a593Smuzhiyun RT5677_DMIC_CLK1 = 0, 1802*4882a593Smuzhiyun RT5677_DMIC_CLK2 = 1, 1803*4882a593Smuzhiyun }; 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun struct rt5677_platform_data { 1806*4882a593Smuzhiyun /* IN1/IN2/LOUT1/LOUT2/LOUT3 can optionally be differential */ 1807*4882a593Smuzhiyun bool in1_diff; 1808*4882a593Smuzhiyun bool in2_diff; 1809*4882a593Smuzhiyun bool lout1_diff; 1810*4882a593Smuzhiyun bool lout2_diff; 1811*4882a593Smuzhiyun bool lout3_diff; 1812*4882a593Smuzhiyun /* DMIC2 clock source selection */ 1813*4882a593Smuzhiyun enum rt5677_dmic2_clk dmic2_clk_pin; 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun /* configures GPIO, 0 - floating, 1 - pulldown, 2 - pullup */ 1816*4882a593Smuzhiyun u8 gpio_config[6]; 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun /* jd1 can select 0 ~ 3 as OFF, GPIO1, GPIO2 and GPIO3 respectively */ 1819*4882a593Smuzhiyun unsigned int jd1_gpio; 1820*4882a593Smuzhiyun /* jd2 and jd3 can select 0 ~ 3 as 1821*4882a593Smuzhiyun OFF, GPIO4, GPIO5 and GPIO6 respectively */ 1822*4882a593Smuzhiyun unsigned int jd2_gpio; 1823*4882a593Smuzhiyun unsigned int jd3_gpio; 1824*4882a593Smuzhiyun 1825*4882a593Smuzhiyun /* Set MICBIAS1 VDD 1v8 or 3v3 */ 1826*4882a593Smuzhiyun bool micbias1_vdd_3v3; 1827*4882a593Smuzhiyun }; 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun struct rt5677_priv { 1830*4882a593Smuzhiyun struct snd_soc_component *component; 1831*4882a593Smuzhiyun struct device *dev; 1832*4882a593Smuzhiyun struct rt5677_platform_data pdata; 1833*4882a593Smuzhiyun struct regmap *regmap, *regmap_physical; 1834*4882a593Smuzhiyun const struct firmware *fw1, *fw2; 1835*4882a593Smuzhiyun struct mutex dsp_cmd_lock, dsp_pri_lock; 1836*4882a593Smuzhiyun 1837*4882a593Smuzhiyun int sysclk; 1838*4882a593Smuzhiyun int sysclk_src; 1839*4882a593Smuzhiyun int lrck[RT5677_AIFS]; 1840*4882a593Smuzhiyun int bclk[RT5677_AIFS]; 1841*4882a593Smuzhiyun int master[RT5677_AIFS]; 1842*4882a593Smuzhiyun int pll_src; 1843*4882a593Smuzhiyun int pll_in; 1844*4882a593Smuzhiyun int pll_out; 1845*4882a593Smuzhiyun struct gpio_desc *pow_ldo2; /* POW_LDO2 pin */ 1846*4882a593Smuzhiyun struct gpio_desc *reset_pin; /* RESET pin */ 1847*4882a593Smuzhiyun enum rt5677_type type; 1848*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB 1849*4882a593Smuzhiyun struct gpio_chip gpio_chip; 1850*4882a593Smuzhiyun #endif 1851*4882a593Smuzhiyun bool dsp_vad_en_request; /* DSP VAD enable/disable request */ 1852*4882a593Smuzhiyun bool dsp_vad_en; /* dsp_work parameter */ 1853*4882a593Smuzhiyun bool is_dsp_mode; 1854*4882a593Smuzhiyun bool is_vref_slow; 1855*4882a593Smuzhiyun struct delayed_work dsp_work; 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun /* Interrupt handling */ 1858*4882a593Smuzhiyun struct irq_domain *domain; 1859*4882a593Smuzhiyun struct mutex irq_lock; 1860*4882a593Smuzhiyun unsigned int irq_en; 1861*4882a593Smuzhiyun struct delayed_work resume_irq_check; 1862*4882a593Smuzhiyun int irq; 1863*4882a593Smuzhiyun 1864*4882a593Smuzhiyun int (*set_dsp_vad)(struct snd_soc_component *component, bool on); 1865*4882a593Smuzhiyun }; 1866*4882a593Smuzhiyun 1867*4882a593Smuzhiyun int rt5677_sel_asrc_clk_src(struct snd_soc_component *component, 1868*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src); 1869*4882a593Smuzhiyun 1870*4882a593Smuzhiyun #endif /* __RT5677_H__ */ 1871