1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * rt5677.c -- RT5677 ALSA SoC audio codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2013 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun * Author: Oder Chiou <oder_chiou@realtek.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/fs.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/firmware.h>
21*4882a593Smuzhiyun #include <linux/of_device.h>
22*4882a593Smuzhiyun #include <linux/property.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/irqdomain.h>
26*4882a593Smuzhiyun #include <linux/workqueue.h>
27*4882a593Smuzhiyun #include <sound/core.h>
28*4882a593Smuzhiyun #include <sound/pcm.h>
29*4882a593Smuzhiyun #include <sound/pcm_params.h>
30*4882a593Smuzhiyun #include <sound/soc.h>
31*4882a593Smuzhiyun #include <sound/soc-dapm.h>
32*4882a593Smuzhiyun #include <sound/initval.h>
33*4882a593Smuzhiyun #include <sound/tlv.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "rl6231.h"
36*4882a593Smuzhiyun #include "rt5677.h"
37*4882a593Smuzhiyun #include "rt5677-spi.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define RT5677_DEVICE_ID 0x6327
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Register controlling boot vector */
42*4882a593Smuzhiyun #define RT5677_DSP_BOOT_VECTOR 0x1801f090
43*4882a593Smuzhiyun #define RT5677_MODEL_ADDR 0x5FFC9800
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define RT5677_PR_RANGE_BASE (0xff + 1)
46*4882a593Smuzhiyun #define RT5677_PR_SPACING 0x100
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define RT5677_PR_BASE (RT5677_PR_RANGE_BASE + (0 * RT5677_PR_SPACING))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static const struct regmap_range_cfg rt5677_ranges[] = {
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun .name = "PR",
53*4882a593Smuzhiyun .range_min = RT5677_PR_BASE,
54*4882a593Smuzhiyun .range_max = RT5677_PR_BASE + 0xfd,
55*4882a593Smuzhiyun .selector_reg = RT5677_PRIV_INDEX,
56*4882a593Smuzhiyun .selector_mask = 0xff,
57*4882a593Smuzhiyun .selector_shift = 0x0,
58*4882a593Smuzhiyun .window_start = RT5677_PRIV_DATA,
59*4882a593Smuzhiyun .window_len = 0x1,
60*4882a593Smuzhiyun },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct reg_sequence init_list[] = {
64*4882a593Smuzhiyun {RT5677_ASRC_12, 0x0018},
65*4882a593Smuzhiyun {RT5677_PR_BASE + 0x3d, 0x364d},
66*4882a593Smuzhiyun {RT5677_PR_BASE + 0x17, 0x4fc0},
67*4882a593Smuzhiyun {RT5677_PR_BASE + 0x13, 0x0312},
68*4882a593Smuzhiyun {RT5677_PR_BASE + 0x1e, 0x0000},
69*4882a593Smuzhiyun {RT5677_PR_BASE + 0x12, 0x0eaa},
70*4882a593Smuzhiyun {RT5677_PR_BASE + 0x14, 0x018a},
71*4882a593Smuzhiyun {RT5677_PR_BASE + 0x15, 0x0490},
72*4882a593Smuzhiyun {RT5677_PR_BASE + 0x38, 0x0f71},
73*4882a593Smuzhiyun {RT5677_PR_BASE + 0x39, 0x0f71},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun #define RT5677_INIT_REG_LEN ARRAY_SIZE(init_list)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct reg_default rt5677_reg[] = {
78*4882a593Smuzhiyun {RT5677_RESET , 0x0000},
79*4882a593Smuzhiyun {RT5677_LOUT1 , 0xa800},
80*4882a593Smuzhiyun {RT5677_IN1 , 0x0000},
81*4882a593Smuzhiyun {RT5677_MICBIAS , 0x0000},
82*4882a593Smuzhiyun {RT5677_SLIMBUS_PARAM , 0x0000},
83*4882a593Smuzhiyun {RT5677_SLIMBUS_RX , 0x0000},
84*4882a593Smuzhiyun {RT5677_SLIMBUS_CTRL , 0x0000},
85*4882a593Smuzhiyun {RT5677_SIDETONE_CTRL , 0x000b},
86*4882a593Smuzhiyun {RT5677_ANA_DAC1_2_3_SRC , 0x0000},
87*4882a593Smuzhiyun {RT5677_IF_DSP_DAC3_4_MIXER , 0x1111},
88*4882a593Smuzhiyun {RT5677_DAC4_DIG_VOL , 0xafaf},
89*4882a593Smuzhiyun {RT5677_DAC3_DIG_VOL , 0xafaf},
90*4882a593Smuzhiyun {RT5677_DAC1_DIG_VOL , 0xafaf},
91*4882a593Smuzhiyun {RT5677_DAC2_DIG_VOL , 0xafaf},
92*4882a593Smuzhiyun {RT5677_IF_DSP_DAC2_MIXER , 0x0011},
93*4882a593Smuzhiyun {RT5677_STO1_ADC_DIG_VOL , 0x2f2f},
94*4882a593Smuzhiyun {RT5677_MONO_ADC_DIG_VOL , 0x2f2f},
95*4882a593Smuzhiyun {RT5677_STO1_2_ADC_BST , 0x0000},
96*4882a593Smuzhiyun {RT5677_STO2_ADC_DIG_VOL , 0x2f2f},
97*4882a593Smuzhiyun {RT5677_ADC_BST_CTRL2 , 0x0000},
98*4882a593Smuzhiyun {RT5677_STO3_4_ADC_BST , 0x0000},
99*4882a593Smuzhiyun {RT5677_STO3_ADC_DIG_VOL , 0x2f2f},
100*4882a593Smuzhiyun {RT5677_STO4_ADC_DIG_VOL , 0x2f2f},
101*4882a593Smuzhiyun {RT5677_STO4_ADC_MIXER , 0xd4c0},
102*4882a593Smuzhiyun {RT5677_STO3_ADC_MIXER , 0xd4c0},
103*4882a593Smuzhiyun {RT5677_STO2_ADC_MIXER , 0xd4c0},
104*4882a593Smuzhiyun {RT5677_STO1_ADC_MIXER , 0xd4c0},
105*4882a593Smuzhiyun {RT5677_MONO_ADC_MIXER , 0xd4d1},
106*4882a593Smuzhiyun {RT5677_ADC_IF_DSP_DAC1_MIXER , 0x8080},
107*4882a593Smuzhiyun {RT5677_STO1_DAC_MIXER , 0xaaaa},
108*4882a593Smuzhiyun {RT5677_MONO_DAC_MIXER , 0xaaaa},
109*4882a593Smuzhiyun {RT5677_DD1_MIXER , 0xaaaa},
110*4882a593Smuzhiyun {RT5677_DD2_MIXER , 0xaaaa},
111*4882a593Smuzhiyun {RT5677_IF3_DATA , 0x0000},
112*4882a593Smuzhiyun {RT5677_IF4_DATA , 0x0000},
113*4882a593Smuzhiyun {RT5677_PDM_OUT_CTRL , 0x8888},
114*4882a593Smuzhiyun {RT5677_PDM_DATA_CTRL1 , 0x0000},
115*4882a593Smuzhiyun {RT5677_PDM_DATA_CTRL2 , 0x0000},
116*4882a593Smuzhiyun {RT5677_PDM1_DATA_CTRL2 , 0x0000},
117*4882a593Smuzhiyun {RT5677_PDM1_DATA_CTRL3 , 0x0000},
118*4882a593Smuzhiyun {RT5677_PDM1_DATA_CTRL4 , 0x0000},
119*4882a593Smuzhiyun {RT5677_PDM2_DATA_CTRL2 , 0x0000},
120*4882a593Smuzhiyun {RT5677_PDM2_DATA_CTRL3 , 0x0000},
121*4882a593Smuzhiyun {RT5677_PDM2_DATA_CTRL4 , 0x0000},
122*4882a593Smuzhiyun {RT5677_TDM1_CTRL1 , 0x0300},
123*4882a593Smuzhiyun {RT5677_TDM1_CTRL2 , 0x0000},
124*4882a593Smuzhiyun {RT5677_TDM1_CTRL3 , 0x4000},
125*4882a593Smuzhiyun {RT5677_TDM1_CTRL4 , 0x0123},
126*4882a593Smuzhiyun {RT5677_TDM1_CTRL5 , 0x4567},
127*4882a593Smuzhiyun {RT5677_TDM2_CTRL1 , 0x0300},
128*4882a593Smuzhiyun {RT5677_TDM2_CTRL2 , 0x0000},
129*4882a593Smuzhiyun {RT5677_TDM2_CTRL3 , 0x4000},
130*4882a593Smuzhiyun {RT5677_TDM2_CTRL4 , 0x0123},
131*4882a593Smuzhiyun {RT5677_TDM2_CTRL5 , 0x4567},
132*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL1 , 0x0001},
133*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL2 , 0x0000},
134*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL3 , 0x0000},
135*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL4 , 0x0000},
136*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL5 , 0x0000},
137*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL6 , 0x0000},
138*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL7 , 0x0000},
139*4882a593Smuzhiyun {RT5677_I2C_MASTER_CTRL8 , 0x0000},
140*4882a593Smuzhiyun {RT5677_DMIC_CTRL1 , 0x1505},
141*4882a593Smuzhiyun {RT5677_DMIC_CTRL2 , 0x0055},
142*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL1 , 0x0111},
143*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL2 , 0x0064},
144*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL3 , 0xef0e},
145*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL4 , 0xf0f0},
146*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL5 , 0xef0e},
147*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL6 , 0xf0f0},
148*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL7 , 0xef0e},
149*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL8 , 0xf0f0},
150*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL9 , 0xf000},
151*4882a593Smuzhiyun {RT5677_HAP_GENE_CTRL10 , 0x0000},
152*4882a593Smuzhiyun {RT5677_PWR_DIG1 , 0x0000},
153*4882a593Smuzhiyun {RT5677_PWR_DIG2 , 0x0000},
154*4882a593Smuzhiyun {RT5677_PWR_ANLG1 , 0x0055},
155*4882a593Smuzhiyun {RT5677_PWR_ANLG2 , 0x0000},
156*4882a593Smuzhiyun {RT5677_PWR_DSP1 , 0x0001},
157*4882a593Smuzhiyun {RT5677_PWR_DSP_ST , 0x0000},
158*4882a593Smuzhiyun {RT5677_PWR_DSP2 , 0x0000},
159*4882a593Smuzhiyun {RT5677_ADC_DAC_HPF_CTRL1 , 0x0e00},
160*4882a593Smuzhiyun {RT5677_PRIV_INDEX , 0x0000},
161*4882a593Smuzhiyun {RT5677_PRIV_DATA , 0x0000},
162*4882a593Smuzhiyun {RT5677_I2S4_SDP , 0x8000},
163*4882a593Smuzhiyun {RT5677_I2S1_SDP , 0x8000},
164*4882a593Smuzhiyun {RT5677_I2S2_SDP , 0x8000},
165*4882a593Smuzhiyun {RT5677_I2S3_SDP , 0x8000},
166*4882a593Smuzhiyun {RT5677_CLK_TREE_CTRL1 , 0x1111},
167*4882a593Smuzhiyun {RT5677_CLK_TREE_CTRL2 , 0x1111},
168*4882a593Smuzhiyun {RT5677_CLK_TREE_CTRL3 , 0x0000},
169*4882a593Smuzhiyun {RT5677_PLL1_CTRL1 , 0x0000},
170*4882a593Smuzhiyun {RT5677_PLL1_CTRL2 , 0x0000},
171*4882a593Smuzhiyun {RT5677_PLL2_CTRL1 , 0x0c60},
172*4882a593Smuzhiyun {RT5677_PLL2_CTRL2 , 0x2000},
173*4882a593Smuzhiyun {RT5677_GLB_CLK1 , 0x0000},
174*4882a593Smuzhiyun {RT5677_GLB_CLK2 , 0x0000},
175*4882a593Smuzhiyun {RT5677_ASRC_1 , 0x0000},
176*4882a593Smuzhiyun {RT5677_ASRC_2 , 0x0000},
177*4882a593Smuzhiyun {RT5677_ASRC_3 , 0x0000},
178*4882a593Smuzhiyun {RT5677_ASRC_4 , 0x0000},
179*4882a593Smuzhiyun {RT5677_ASRC_5 , 0x0000},
180*4882a593Smuzhiyun {RT5677_ASRC_6 , 0x0000},
181*4882a593Smuzhiyun {RT5677_ASRC_7 , 0x0000},
182*4882a593Smuzhiyun {RT5677_ASRC_8 , 0x0000},
183*4882a593Smuzhiyun {RT5677_ASRC_9 , 0x0000},
184*4882a593Smuzhiyun {RT5677_ASRC_10 , 0x0000},
185*4882a593Smuzhiyun {RT5677_ASRC_11 , 0x0000},
186*4882a593Smuzhiyun {RT5677_ASRC_12 , 0x0018},
187*4882a593Smuzhiyun {RT5677_ASRC_13 , 0x0000},
188*4882a593Smuzhiyun {RT5677_ASRC_14 , 0x0000},
189*4882a593Smuzhiyun {RT5677_ASRC_15 , 0x0000},
190*4882a593Smuzhiyun {RT5677_ASRC_16 , 0x0000},
191*4882a593Smuzhiyun {RT5677_ASRC_17 , 0x0000},
192*4882a593Smuzhiyun {RT5677_ASRC_18 , 0x0000},
193*4882a593Smuzhiyun {RT5677_ASRC_19 , 0x0000},
194*4882a593Smuzhiyun {RT5677_ASRC_20 , 0x0000},
195*4882a593Smuzhiyun {RT5677_ASRC_21 , 0x000c},
196*4882a593Smuzhiyun {RT5677_ASRC_22 , 0x0000},
197*4882a593Smuzhiyun {RT5677_ASRC_23 , 0x0000},
198*4882a593Smuzhiyun {RT5677_VAD_CTRL1 , 0x2184},
199*4882a593Smuzhiyun {RT5677_VAD_CTRL2 , 0x010a},
200*4882a593Smuzhiyun {RT5677_VAD_CTRL3 , 0x0aea},
201*4882a593Smuzhiyun {RT5677_VAD_CTRL4 , 0x000c},
202*4882a593Smuzhiyun {RT5677_VAD_CTRL5 , 0x0000},
203*4882a593Smuzhiyun {RT5677_DSP_INB_CTRL1 , 0x0000},
204*4882a593Smuzhiyun {RT5677_DSP_INB_CTRL2 , 0x0000},
205*4882a593Smuzhiyun {RT5677_DSP_IN_OUTB_CTRL , 0x0000},
206*4882a593Smuzhiyun {RT5677_DSP_OUTB0_1_DIG_VOL , 0x2f2f},
207*4882a593Smuzhiyun {RT5677_DSP_OUTB2_3_DIG_VOL , 0x2f2f},
208*4882a593Smuzhiyun {RT5677_DSP_OUTB4_5_DIG_VOL , 0x2f2f},
209*4882a593Smuzhiyun {RT5677_DSP_OUTB6_7_DIG_VOL , 0x2f2f},
210*4882a593Smuzhiyun {RT5677_ADC_EQ_CTRL1 , 0x6000},
211*4882a593Smuzhiyun {RT5677_ADC_EQ_CTRL2 , 0x0000},
212*4882a593Smuzhiyun {RT5677_EQ_CTRL1 , 0xc000},
213*4882a593Smuzhiyun {RT5677_EQ_CTRL2 , 0x0000},
214*4882a593Smuzhiyun {RT5677_EQ_CTRL3 , 0x0000},
215*4882a593Smuzhiyun {RT5677_SOFT_VOL_ZERO_CROSS1 , 0x0009},
216*4882a593Smuzhiyun {RT5677_JD_CTRL1 , 0x0000},
217*4882a593Smuzhiyun {RT5677_JD_CTRL2 , 0x0000},
218*4882a593Smuzhiyun {RT5677_JD_CTRL3 , 0x0000},
219*4882a593Smuzhiyun {RT5677_IRQ_CTRL1 , 0x0000},
220*4882a593Smuzhiyun {RT5677_IRQ_CTRL2 , 0x0000},
221*4882a593Smuzhiyun {RT5677_GPIO_ST , 0x0000},
222*4882a593Smuzhiyun {RT5677_GPIO_CTRL1 , 0x0000},
223*4882a593Smuzhiyun {RT5677_GPIO_CTRL2 , 0x0000},
224*4882a593Smuzhiyun {RT5677_GPIO_CTRL3 , 0x0000},
225*4882a593Smuzhiyun {RT5677_STO1_ADC_HI_FILTER1 , 0xb320},
226*4882a593Smuzhiyun {RT5677_STO1_ADC_HI_FILTER2 , 0x0000},
227*4882a593Smuzhiyun {RT5677_MONO_ADC_HI_FILTER1 , 0xb300},
228*4882a593Smuzhiyun {RT5677_MONO_ADC_HI_FILTER2 , 0x0000},
229*4882a593Smuzhiyun {RT5677_STO2_ADC_HI_FILTER1 , 0xb300},
230*4882a593Smuzhiyun {RT5677_STO2_ADC_HI_FILTER2 , 0x0000},
231*4882a593Smuzhiyun {RT5677_STO3_ADC_HI_FILTER1 , 0xb300},
232*4882a593Smuzhiyun {RT5677_STO3_ADC_HI_FILTER2 , 0x0000},
233*4882a593Smuzhiyun {RT5677_STO4_ADC_HI_FILTER1 , 0xb300},
234*4882a593Smuzhiyun {RT5677_STO4_ADC_HI_FILTER2 , 0x0000},
235*4882a593Smuzhiyun {RT5677_MB_DRC_CTRL1 , 0x0f20},
236*4882a593Smuzhiyun {RT5677_DRC1_CTRL1 , 0x001f},
237*4882a593Smuzhiyun {RT5677_DRC1_CTRL2 , 0x020c},
238*4882a593Smuzhiyun {RT5677_DRC1_CTRL3 , 0x1f00},
239*4882a593Smuzhiyun {RT5677_DRC1_CTRL4 , 0x0000},
240*4882a593Smuzhiyun {RT5677_DRC1_CTRL5 , 0x0000},
241*4882a593Smuzhiyun {RT5677_DRC1_CTRL6 , 0x0029},
242*4882a593Smuzhiyun {RT5677_DRC2_CTRL1 , 0x001f},
243*4882a593Smuzhiyun {RT5677_DRC2_CTRL2 , 0x020c},
244*4882a593Smuzhiyun {RT5677_DRC2_CTRL3 , 0x1f00},
245*4882a593Smuzhiyun {RT5677_DRC2_CTRL4 , 0x0000},
246*4882a593Smuzhiyun {RT5677_DRC2_CTRL5 , 0x0000},
247*4882a593Smuzhiyun {RT5677_DRC2_CTRL6 , 0x0029},
248*4882a593Smuzhiyun {RT5677_DRC1_HL_CTRL1 , 0x8000},
249*4882a593Smuzhiyun {RT5677_DRC1_HL_CTRL2 , 0x0200},
250*4882a593Smuzhiyun {RT5677_DRC2_HL_CTRL1 , 0x8000},
251*4882a593Smuzhiyun {RT5677_DRC2_HL_CTRL2 , 0x0200},
252*4882a593Smuzhiyun {RT5677_DSP_INB1_SRC_CTRL1 , 0x5800},
253*4882a593Smuzhiyun {RT5677_DSP_INB1_SRC_CTRL2 , 0x0000},
254*4882a593Smuzhiyun {RT5677_DSP_INB1_SRC_CTRL3 , 0x0000},
255*4882a593Smuzhiyun {RT5677_DSP_INB1_SRC_CTRL4 , 0x0800},
256*4882a593Smuzhiyun {RT5677_DSP_INB2_SRC_CTRL1 , 0x5800},
257*4882a593Smuzhiyun {RT5677_DSP_INB2_SRC_CTRL2 , 0x0000},
258*4882a593Smuzhiyun {RT5677_DSP_INB2_SRC_CTRL3 , 0x0000},
259*4882a593Smuzhiyun {RT5677_DSP_INB2_SRC_CTRL4 , 0x0800},
260*4882a593Smuzhiyun {RT5677_DSP_INB3_SRC_CTRL1 , 0x5800},
261*4882a593Smuzhiyun {RT5677_DSP_INB3_SRC_CTRL2 , 0x0000},
262*4882a593Smuzhiyun {RT5677_DSP_INB3_SRC_CTRL3 , 0x0000},
263*4882a593Smuzhiyun {RT5677_DSP_INB3_SRC_CTRL4 , 0x0800},
264*4882a593Smuzhiyun {RT5677_DSP_OUTB1_SRC_CTRL1 , 0x5800},
265*4882a593Smuzhiyun {RT5677_DSP_OUTB1_SRC_CTRL2 , 0x0000},
266*4882a593Smuzhiyun {RT5677_DSP_OUTB1_SRC_CTRL3 , 0x0000},
267*4882a593Smuzhiyun {RT5677_DSP_OUTB1_SRC_CTRL4 , 0x0800},
268*4882a593Smuzhiyun {RT5677_DSP_OUTB2_SRC_CTRL1 , 0x5800},
269*4882a593Smuzhiyun {RT5677_DSP_OUTB2_SRC_CTRL2 , 0x0000},
270*4882a593Smuzhiyun {RT5677_DSP_OUTB2_SRC_CTRL3 , 0x0000},
271*4882a593Smuzhiyun {RT5677_DSP_OUTB2_SRC_CTRL4 , 0x0800},
272*4882a593Smuzhiyun {RT5677_DSP_OUTB_0123_MIXER_CTRL, 0xfefe},
273*4882a593Smuzhiyun {RT5677_DSP_OUTB_45_MIXER_CTRL , 0xfefe},
274*4882a593Smuzhiyun {RT5677_DSP_OUTB_67_MIXER_CTRL , 0xfefe},
275*4882a593Smuzhiyun {RT5677_DIG_MISC , 0x0000},
276*4882a593Smuzhiyun {RT5677_GEN_CTRL1 , 0x0000},
277*4882a593Smuzhiyun {RT5677_GEN_CTRL2 , 0x0000},
278*4882a593Smuzhiyun {RT5677_VENDOR_ID , 0x0000},
279*4882a593Smuzhiyun {RT5677_VENDOR_ID1 , 0x10ec},
280*4882a593Smuzhiyun {RT5677_VENDOR_ID2 , 0x6327},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
rt5677_volatile_register(struct device * dev,unsigned int reg)283*4882a593Smuzhiyun static bool rt5677_volatile_register(struct device *dev, unsigned int reg)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun int i;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
288*4882a593Smuzhiyun if (reg >= rt5677_ranges[i].range_min &&
289*4882a593Smuzhiyun reg <= rt5677_ranges[i].range_max) {
290*4882a593Smuzhiyun return true;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (reg) {
295*4882a593Smuzhiyun case RT5677_RESET:
296*4882a593Smuzhiyun case RT5677_SLIMBUS_PARAM:
297*4882a593Smuzhiyun case RT5677_PDM_DATA_CTRL1:
298*4882a593Smuzhiyun case RT5677_PDM_DATA_CTRL2:
299*4882a593Smuzhiyun case RT5677_PDM1_DATA_CTRL4:
300*4882a593Smuzhiyun case RT5677_PDM2_DATA_CTRL4:
301*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL1:
302*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL7:
303*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL8:
304*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL2:
305*4882a593Smuzhiyun case RT5677_PWR_ANLG2: /* Modified by DSP firmware */
306*4882a593Smuzhiyun case RT5677_PWR_DSP_ST:
307*4882a593Smuzhiyun case RT5677_PRIV_DATA:
308*4882a593Smuzhiyun case RT5677_ASRC_22:
309*4882a593Smuzhiyun case RT5677_ASRC_23:
310*4882a593Smuzhiyun case RT5677_VAD_CTRL5:
311*4882a593Smuzhiyun case RT5677_ADC_EQ_CTRL1:
312*4882a593Smuzhiyun case RT5677_EQ_CTRL1:
313*4882a593Smuzhiyun case RT5677_IRQ_CTRL1:
314*4882a593Smuzhiyun case RT5677_IRQ_CTRL2:
315*4882a593Smuzhiyun case RT5677_GPIO_ST:
316*4882a593Smuzhiyun case RT5677_GPIO_CTRL1: /* Modified by DSP firmware */
317*4882a593Smuzhiyun case RT5677_GPIO_CTRL2: /* Modified by DSP firmware */
318*4882a593Smuzhiyun case RT5677_DSP_INB1_SRC_CTRL4:
319*4882a593Smuzhiyun case RT5677_DSP_INB2_SRC_CTRL4:
320*4882a593Smuzhiyun case RT5677_DSP_INB3_SRC_CTRL4:
321*4882a593Smuzhiyun case RT5677_DSP_OUTB1_SRC_CTRL4:
322*4882a593Smuzhiyun case RT5677_DSP_OUTB2_SRC_CTRL4:
323*4882a593Smuzhiyun case RT5677_VENDOR_ID:
324*4882a593Smuzhiyun case RT5677_VENDOR_ID1:
325*4882a593Smuzhiyun case RT5677_VENDOR_ID2:
326*4882a593Smuzhiyun return true;
327*4882a593Smuzhiyun default:
328*4882a593Smuzhiyun return false;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
rt5677_readable_register(struct device * dev,unsigned int reg)332*4882a593Smuzhiyun static bool rt5677_readable_register(struct device *dev, unsigned int reg)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun int i;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rt5677_ranges); i++) {
337*4882a593Smuzhiyun if (reg >= rt5677_ranges[i].range_min &&
338*4882a593Smuzhiyun reg <= rt5677_ranges[i].range_max) {
339*4882a593Smuzhiyun return true;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun switch (reg) {
344*4882a593Smuzhiyun case RT5677_RESET:
345*4882a593Smuzhiyun case RT5677_LOUT1:
346*4882a593Smuzhiyun case RT5677_IN1:
347*4882a593Smuzhiyun case RT5677_MICBIAS:
348*4882a593Smuzhiyun case RT5677_SLIMBUS_PARAM:
349*4882a593Smuzhiyun case RT5677_SLIMBUS_RX:
350*4882a593Smuzhiyun case RT5677_SLIMBUS_CTRL:
351*4882a593Smuzhiyun case RT5677_SIDETONE_CTRL:
352*4882a593Smuzhiyun case RT5677_ANA_DAC1_2_3_SRC:
353*4882a593Smuzhiyun case RT5677_IF_DSP_DAC3_4_MIXER:
354*4882a593Smuzhiyun case RT5677_DAC4_DIG_VOL:
355*4882a593Smuzhiyun case RT5677_DAC3_DIG_VOL:
356*4882a593Smuzhiyun case RT5677_DAC1_DIG_VOL:
357*4882a593Smuzhiyun case RT5677_DAC2_DIG_VOL:
358*4882a593Smuzhiyun case RT5677_IF_DSP_DAC2_MIXER:
359*4882a593Smuzhiyun case RT5677_STO1_ADC_DIG_VOL:
360*4882a593Smuzhiyun case RT5677_MONO_ADC_DIG_VOL:
361*4882a593Smuzhiyun case RT5677_STO1_2_ADC_BST:
362*4882a593Smuzhiyun case RT5677_STO2_ADC_DIG_VOL:
363*4882a593Smuzhiyun case RT5677_ADC_BST_CTRL2:
364*4882a593Smuzhiyun case RT5677_STO3_4_ADC_BST:
365*4882a593Smuzhiyun case RT5677_STO3_ADC_DIG_VOL:
366*4882a593Smuzhiyun case RT5677_STO4_ADC_DIG_VOL:
367*4882a593Smuzhiyun case RT5677_STO4_ADC_MIXER:
368*4882a593Smuzhiyun case RT5677_STO3_ADC_MIXER:
369*4882a593Smuzhiyun case RT5677_STO2_ADC_MIXER:
370*4882a593Smuzhiyun case RT5677_STO1_ADC_MIXER:
371*4882a593Smuzhiyun case RT5677_MONO_ADC_MIXER:
372*4882a593Smuzhiyun case RT5677_ADC_IF_DSP_DAC1_MIXER:
373*4882a593Smuzhiyun case RT5677_STO1_DAC_MIXER:
374*4882a593Smuzhiyun case RT5677_MONO_DAC_MIXER:
375*4882a593Smuzhiyun case RT5677_DD1_MIXER:
376*4882a593Smuzhiyun case RT5677_DD2_MIXER:
377*4882a593Smuzhiyun case RT5677_IF3_DATA:
378*4882a593Smuzhiyun case RT5677_IF4_DATA:
379*4882a593Smuzhiyun case RT5677_PDM_OUT_CTRL:
380*4882a593Smuzhiyun case RT5677_PDM_DATA_CTRL1:
381*4882a593Smuzhiyun case RT5677_PDM_DATA_CTRL2:
382*4882a593Smuzhiyun case RT5677_PDM1_DATA_CTRL2:
383*4882a593Smuzhiyun case RT5677_PDM1_DATA_CTRL3:
384*4882a593Smuzhiyun case RT5677_PDM1_DATA_CTRL4:
385*4882a593Smuzhiyun case RT5677_PDM2_DATA_CTRL2:
386*4882a593Smuzhiyun case RT5677_PDM2_DATA_CTRL3:
387*4882a593Smuzhiyun case RT5677_PDM2_DATA_CTRL4:
388*4882a593Smuzhiyun case RT5677_TDM1_CTRL1:
389*4882a593Smuzhiyun case RT5677_TDM1_CTRL2:
390*4882a593Smuzhiyun case RT5677_TDM1_CTRL3:
391*4882a593Smuzhiyun case RT5677_TDM1_CTRL4:
392*4882a593Smuzhiyun case RT5677_TDM1_CTRL5:
393*4882a593Smuzhiyun case RT5677_TDM2_CTRL1:
394*4882a593Smuzhiyun case RT5677_TDM2_CTRL2:
395*4882a593Smuzhiyun case RT5677_TDM2_CTRL3:
396*4882a593Smuzhiyun case RT5677_TDM2_CTRL4:
397*4882a593Smuzhiyun case RT5677_TDM2_CTRL5:
398*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL1:
399*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL2:
400*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL3:
401*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL4:
402*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL5:
403*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL6:
404*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL7:
405*4882a593Smuzhiyun case RT5677_I2C_MASTER_CTRL8:
406*4882a593Smuzhiyun case RT5677_DMIC_CTRL1:
407*4882a593Smuzhiyun case RT5677_DMIC_CTRL2:
408*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL1:
409*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL2:
410*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL3:
411*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL4:
412*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL5:
413*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL6:
414*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL7:
415*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL8:
416*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL9:
417*4882a593Smuzhiyun case RT5677_HAP_GENE_CTRL10:
418*4882a593Smuzhiyun case RT5677_PWR_DIG1:
419*4882a593Smuzhiyun case RT5677_PWR_DIG2:
420*4882a593Smuzhiyun case RT5677_PWR_ANLG1:
421*4882a593Smuzhiyun case RT5677_PWR_ANLG2:
422*4882a593Smuzhiyun case RT5677_PWR_DSP1:
423*4882a593Smuzhiyun case RT5677_PWR_DSP_ST:
424*4882a593Smuzhiyun case RT5677_PWR_DSP2:
425*4882a593Smuzhiyun case RT5677_ADC_DAC_HPF_CTRL1:
426*4882a593Smuzhiyun case RT5677_PRIV_INDEX:
427*4882a593Smuzhiyun case RT5677_PRIV_DATA:
428*4882a593Smuzhiyun case RT5677_I2S4_SDP:
429*4882a593Smuzhiyun case RT5677_I2S1_SDP:
430*4882a593Smuzhiyun case RT5677_I2S2_SDP:
431*4882a593Smuzhiyun case RT5677_I2S3_SDP:
432*4882a593Smuzhiyun case RT5677_CLK_TREE_CTRL1:
433*4882a593Smuzhiyun case RT5677_CLK_TREE_CTRL2:
434*4882a593Smuzhiyun case RT5677_CLK_TREE_CTRL3:
435*4882a593Smuzhiyun case RT5677_PLL1_CTRL1:
436*4882a593Smuzhiyun case RT5677_PLL1_CTRL2:
437*4882a593Smuzhiyun case RT5677_PLL2_CTRL1:
438*4882a593Smuzhiyun case RT5677_PLL2_CTRL2:
439*4882a593Smuzhiyun case RT5677_GLB_CLK1:
440*4882a593Smuzhiyun case RT5677_GLB_CLK2:
441*4882a593Smuzhiyun case RT5677_ASRC_1:
442*4882a593Smuzhiyun case RT5677_ASRC_2:
443*4882a593Smuzhiyun case RT5677_ASRC_3:
444*4882a593Smuzhiyun case RT5677_ASRC_4:
445*4882a593Smuzhiyun case RT5677_ASRC_5:
446*4882a593Smuzhiyun case RT5677_ASRC_6:
447*4882a593Smuzhiyun case RT5677_ASRC_7:
448*4882a593Smuzhiyun case RT5677_ASRC_8:
449*4882a593Smuzhiyun case RT5677_ASRC_9:
450*4882a593Smuzhiyun case RT5677_ASRC_10:
451*4882a593Smuzhiyun case RT5677_ASRC_11:
452*4882a593Smuzhiyun case RT5677_ASRC_12:
453*4882a593Smuzhiyun case RT5677_ASRC_13:
454*4882a593Smuzhiyun case RT5677_ASRC_14:
455*4882a593Smuzhiyun case RT5677_ASRC_15:
456*4882a593Smuzhiyun case RT5677_ASRC_16:
457*4882a593Smuzhiyun case RT5677_ASRC_17:
458*4882a593Smuzhiyun case RT5677_ASRC_18:
459*4882a593Smuzhiyun case RT5677_ASRC_19:
460*4882a593Smuzhiyun case RT5677_ASRC_20:
461*4882a593Smuzhiyun case RT5677_ASRC_21:
462*4882a593Smuzhiyun case RT5677_ASRC_22:
463*4882a593Smuzhiyun case RT5677_ASRC_23:
464*4882a593Smuzhiyun case RT5677_VAD_CTRL1:
465*4882a593Smuzhiyun case RT5677_VAD_CTRL2:
466*4882a593Smuzhiyun case RT5677_VAD_CTRL3:
467*4882a593Smuzhiyun case RT5677_VAD_CTRL4:
468*4882a593Smuzhiyun case RT5677_VAD_CTRL5:
469*4882a593Smuzhiyun case RT5677_DSP_INB_CTRL1:
470*4882a593Smuzhiyun case RT5677_DSP_INB_CTRL2:
471*4882a593Smuzhiyun case RT5677_DSP_IN_OUTB_CTRL:
472*4882a593Smuzhiyun case RT5677_DSP_OUTB0_1_DIG_VOL:
473*4882a593Smuzhiyun case RT5677_DSP_OUTB2_3_DIG_VOL:
474*4882a593Smuzhiyun case RT5677_DSP_OUTB4_5_DIG_VOL:
475*4882a593Smuzhiyun case RT5677_DSP_OUTB6_7_DIG_VOL:
476*4882a593Smuzhiyun case RT5677_ADC_EQ_CTRL1:
477*4882a593Smuzhiyun case RT5677_ADC_EQ_CTRL2:
478*4882a593Smuzhiyun case RT5677_EQ_CTRL1:
479*4882a593Smuzhiyun case RT5677_EQ_CTRL2:
480*4882a593Smuzhiyun case RT5677_EQ_CTRL3:
481*4882a593Smuzhiyun case RT5677_SOFT_VOL_ZERO_CROSS1:
482*4882a593Smuzhiyun case RT5677_JD_CTRL1:
483*4882a593Smuzhiyun case RT5677_JD_CTRL2:
484*4882a593Smuzhiyun case RT5677_JD_CTRL3:
485*4882a593Smuzhiyun case RT5677_IRQ_CTRL1:
486*4882a593Smuzhiyun case RT5677_IRQ_CTRL2:
487*4882a593Smuzhiyun case RT5677_GPIO_ST:
488*4882a593Smuzhiyun case RT5677_GPIO_CTRL1:
489*4882a593Smuzhiyun case RT5677_GPIO_CTRL2:
490*4882a593Smuzhiyun case RT5677_GPIO_CTRL3:
491*4882a593Smuzhiyun case RT5677_STO1_ADC_HI_FILTER1:
492*4882a593Smuzhiyun case RT5677_STO1_ADC_HI_FILTER2:
493*4882a593Smuzhiyun case RT5677_MONO_ADC_HI_FILTER1:
494*4882a593Smuzhiyun case RT5677_MONO_ADC_HI_FILTER2:
495*4882a593Smuzhiyun case RT5677_STO2_ADC_HI_FILTER1:
496*4882a593Smuzhiyun case RT5677_STO2_ADC_HI_FILTER2:
497*4882a593Smuzhiyun case RT5677_STO3_ADC_HI_FILTER1:
498*4882a593Smuzhiyun case RT5677_STO3_ADC_HI_FILTER2:
499*4882a593Smuzhiyun case RT5677_STO4_ADC_HI_FILTER1:
500*4882a593Smuzhiyun case RT5677_STO4_ADC_HI_FILTER2:
501*4882a593Smuzhiyun case RT5677_MB_DRC_CTRL1:
502*4882a593Smuzhiyun case RT5677_DRC1_CTRL1:
503*4882a593Smuzhiyun case RT5677_DRC1_CTRL2:
504*4882a593Smuzhiyun case RT5677_DRC1_CTRL3:
505*4882a593Smuzhiyun case RT5677_DRC1_CTRL4:
506*4882a593Smuzhiyun case RT5677_DRC1_CTRL5:
507*4882a593Smuzhiyun case RT5677_DRC1_CTRL6:
508*4882a593Smuzhiyun case RT5677_DRC2_CTRL1:
509*4882a593Smuzhiyun case RT5677_DRC2_CTRL2:
510*4882a593Smuzhiyun case RT5677_DRC2_CTRL3:
511*4882a593Smuzhiyun case RT5677_DRC2_CTRL4:
512*4882a593Smuzhiyun case RT5677_DRC2_CTRL5:
513*4882a593Smuzhiyun case RT5677_DRC2_CTRL6:
514*4882a593Smuzhiyun case RT5677_DRC1_HL_CTRL1:
515*4882a593Smuzhiyun case RT5677_DRC1_HL_CTRL2:
516*4882a593Smuzhiyun case RT5677_DRC2_HL_CTRL1:
517*4882a593Smuzhiyun case RT5677_DRC2_HL_CTRL2:
518*4882a593Smuzhiyun case RT5677_DSP_INB1_SRC_CTRL1:
519*4882a593Smuzhiyun case RT5677_DSP_INB1_SRC_CTRL2:
520*4882a593Smuzhiyun case RT5677_DSP_INB1_SRC_CTRL3:
521*4882a593Smuzhiyun case RT5677_DSP_INB1_SRC_CTRL4:
522*4882a593Smuzhiyun case RT5677_DSP_INB2_SRC_CTRL1:
523*4882a593Smuzhiyun case RT5677_DSP_INB2_SRC_CTRL2:
524*4882a593Smuzhiyun case RT5677_DSP_INB2_SRC_CTRL3:
525*4882a593Smuzhiyun case RT5677_DSP_INB2_SRC_CTRL4:
526*4882a593Smuzhiyun case RT5677_DSP_INB3_SRC_CTRL1:
527*4882a593Smuzhiyun case RT5677_DSP_INB3_SRC_CTRL2:
528*4882a593Smuzhiyun case RT5677_DSP_INB3_SRC_CTRL3:
529*4882a593Smuzhiyun case RT5677_DSP_INB3_SRC_CTRL4:
530*4882a593Smuzhiyun case RT5677_DSP_OUTB1_SRC_CTRL1:
531*4882a593Smuzhiyun case RT5677_DSP_OUTB1_SRC_CTRL2:
532*4882a593Smuzhiyun case RT5677_DSP_OUTB1_SRC_CTRL3:
533*4882a593Smuzhiyun case RT5677_DSP_OUTB1_SRC_CTRL4:
534*4882a593Smuzhiyun case RT5677_DSP_OUTB2_SRC_CTRL1:
535*4882a593Smuzhiyun case RT5677_DSP_OUTB2_SRC_CTRL2:
536*4882a593Smuzhiyun case RT5677_DSP_OUTB2_SRC_CTRL3:
537*4882a593Smuzhiyun case RT5677_DSP_OUTB2_SRC_CTRL4:
538*4882a593Smuzhiyun case RT5677_DSP_OUTB_0123_MIXER_CTRL:
539*4882a593Smuzhiyun case RT5677_DSP_OUTB_45_MIXER_CTRL:
540*4882a593Smuzhiyun case RT5677_DSP_OUTB_67_MIXER_CTRL:
541*4882a593Smuzhiyun case RT5677_DIG_MISC:
542*4882a593Smuzhiyun case RT5677_GEN_CTRL1:
543*4882a593Smuzhiyun case RT5677_GEN_CTRL2:
544*4882a593Smuzhiyun case RT5677_VENDOR_ID:
545*4882a593Smuzhiyun case RT5677_VENDOR_ID1:
546*4882a593Smuzhiyun case RT5677_VENDOR_ID2:
547*4882a593Smuzhiyun return true;
548*4882a593Smuzhiyun default:
549*4882a593Smuzhiyun return false;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /**
554*4882a593Smuzhiyun * rt5677_dsp_mode_i2c_write_addr - Write value to address on DSP mode.
555*4882a593Smuzhiyun * @rt5677: Private Data.
556*4882a593Smuzhiyun * @addr: Address index.
557*4882a593Smuzhiyun * @value: Address data.
558*4882a593Smuzhiyun * @opcode: opcode value
559*4882a593Smuzhiyun *
560*4882a593Smuzhiyun * Returns 0 for success or negative error code.
561*4882a593Smuzhiyun */
rt5677_dsp_mode_i2c_write_addr(struct rt5677_priv * rt5677,unsigned int addr,unsigned int value,unsigned int opcode)562*4882a593Smuzhiyun static int rt5677_dsp_mode_i2c_write_addr(struct rt5677_priv *rt5677,
563*4882a593Smuzhiyun unsigned int addr, unsigned int value, unsigned int opcode)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct snd_soc_component *component = rt5677->component;
566*4882a593Smuzhiyun int ret;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun mutex_lock(&rt5677->dsp_cmd_lock);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_MSB,
571*4882a593Smuzhiyun addr >> 16);
572*4882a593Smuzhiyun if (ret < 0) {
573*4882a593Smuzhiyun dev_err(component->dev, "Failed to set addr msb value: %d\n", ret);
574*4882a593Smuzhiyun goto err;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_LSB,
578*4882a593Smuzhiyun addr & 0xffff);
579*4882a593Smuzhiyun if (ret < 0) {
580*4882a593Smuzhiyun dev_err(component->dev, "Failed to set addr lsb value: %d\n", ret);
581*4882a593Smuzhiyun goto err;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_MSB,
585*4882a593Smuzhiyun value >> 16);
586*4882a593Smuzhiyun if (ret < 0) {
587*4882a593Smuzhiyun dev_err(component->dev, "Failed to set data msb value: %d\n", ret);
588*4882a593Smuzhiyun goto err;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_LSB,
592*4882a593Smuzhiyun value & 0xffff);
593*4882a593Smuzhiyun if (ret < 0) {
594*4882a593Smuzhiyun dev_err(component->dev, "Failed to set data lsb value: %d\n", ret);
595*4882a593Smuzhiyun goto err;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_OP_CODE,
599*4882a593Smuzhiyun opcode);
600*4882a593Smuzhiyun if (ret < 0) {
601*4882a593Smuzhiyun dev_err(component->dev, "Failed to set op code value: %d\n", ret);
602*4882a593Smuzhiyun goto err;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun err:
606*4882a593Smuzhiyun mutex_unlock(&rt5677->dsp_cmd_lock);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /**
612*4882a593Smuzhiyun * rt5677_dsp_mode_i2c_read_addr - Read value from address on DSP mode.
613*4882a593Smuzhiyun * @rt5677: Private Data.
614*4882a593Smuzhiyun * @addr: Address index.
615*4882a593Smuzhiyun * @value: Address data.
616*4882a593Smuzhiyun *
617*4882a593Smuzhiyun *
618*4882a593Smuzhiyun * Returns 0 for success or negative error code.
619*4882a593Smuzhiyun */
rt5677_dsp_mode_i2c_read_addr(struct rt5677_priv * rt5677,unsigned int addr,unsigned int * value)620*4882a593Smuzhiyun static int rt5677_dsp_mode_i2c_read_addr(
621*4882a593Smuzhiyun struct rt5677_priv *rt5677, unsigned int addr, unsigned int *value)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun struct snd_soc_component *component = rt5677->component;
624*4882a593Smuzhiyun int ret;
625*4882a593Smuzhiyun unsigned int msb, lsb;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun mutex_lock(&rt5677->dsp_cmd_lock);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_MSB,
630*4882a593Smuzhiyun addr >> 16);
631*4882a593Smuzhiyun if (ret < 0) {
632*4882a593Smuzhiyun dev_err(component->dev, "Failed to set addr msb value: %d\n", ret);
633*4882a593Smuzhiyun goto err;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_ADDR_LSB,
637*4882a593Smuzhiyun addr & 0xffff);
638*4882a593Smuzhiyun if (ret < 0) {
639*4882a593Smuzhiyun dev_err(component->dev, "Failed to set addr lsb value: %d\n", ret);
640*4882a593Smuzhiyun goto err;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap_physical, RT5677_DSP_I2C_OP_CODE,
644*4882a593Smuzhiyun 0x0002);
645*4882a593Smuzhiyun if (ret < 0) {
646*4882a593Smuzhiyun dev_err(component->dev, "Failed to set op code value: %d\n", ret);
647*4882a593Smuzhiyun goto err;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun regmap_read(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_MSB, &msb);
651*4882a593Smuzhiyun regmap_read(rt5677->regmap_physical, RT5677_DSP_I2C_DATA_LSB, &lsb);
652*4882a593Smuzhiyun *value = (msb << 16) | lsb;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun err:
655*4882a593Smuzhiyun mutex_unlock(&rt5677->dsp_cmd_lock);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return ret;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /**
661*4882a593Smuzhiyun * rt5677_dsp_mode_i2c_write - Write register on DSP mode.
662*4882a593Smuzhiyun * @rt5677: Private Data.
663*4882a593Smuzhiyun * @reg: Register index.
664*4882a593Smuzhiyun * @value: Register data.
665*4882a593Smuzhiyun *
666*4882a593Smuzhiyun *
667*4882a593Smuzhiyun * Returns 0 for success or negative error code.
668*4882a593Smuzhiyun */
rt5677_dsp_mode_i2c_write(struct rt5677_priv * rt5677,unsigned int reg,unsigned int value)669*4882a593Smuzhiyun static int rt5677_dsp_mode_i2c_write(struct rt5677_priv *rt5677,
670*4882a593Smuzhiyun unsigned int reg, unsigned int value)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun return rt5677_dsp_mode_i2c_write_addr(rt5677, 0x18020000 + reg * 2,
673*4882a593Smuzhiyun value, 0x0001);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /**
677*4882a593Smuzhiyun * rt5677_dsp_mode_i2c_read - Read register on DSP mode.
678*4882a593Smuzhiyun * @rt5677: Private Data
679*4882a593Smuzhiyun * @reg: Register index.
680*4882a593Smuzhiyun * @value: Register data.
681*4882a593Smuzhiyun *
682*4882a593Smuzhiyun *
683*4882a593Smuzhiyun * Returns 0 for success or negative error code.
684*4882a593Smuzhiyun */
rt5677_dsp_mode_i2c_read(struct rt5677_priv * rt5677,unsigned int reg,unsigned int * value)685*4882a593Smuzhiyun static int rt5677_dsp_mode_i2c_read(
686*4882a593Smuzhiyun struct rt5677_priv *rt5677, unsigned int reg, unsigned int *value)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun int ret = rt5677_dsp_mode_i2c_read_addr(rt5677, 0x18020000 + reg * 2,
689*4882a593Smuzhiyun value);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun *value &= 0xffff;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun return ret;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
rt5677_set_dsp_mode(struct rt5677_priv * rt5677,bool on)696*4882a593Smuzhiyun static void rt5677_set_dsp_mode(struct rt5677_priv *rt5677, bool on)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun if (on) {
699*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
700*4882a593Smuzhiyun RT5677_PWR_DSP, RT5677_PWR_DSP);
701*4882a593Smuzhiyun rt5677->is_dsp_mode = true;
702*4882a593Smuzhiyun } else {
703*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
704*4882a593Smuzhiyun RT5677_PWR_DSP, 0x0);
705*4882a593Smuzhiyun rt5677->is_dsp_mode = false;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
rt5677_set_vad_source(struct rt5677_priv * rt5677)709*4882a593Smuzhiyun static unsigned int rt5677_set_vad_source(struct rt5677_priv *rt5677)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm =
712*4882a593Smuzhiyun snd_soc_component_get_dapm(rt5677->component);
713*4882a593Smuzhiyun /* Force dapm to sync before we enable the
714*4882a593Smuzhiyun * DSP to prevent write corruption
715*4882a593Smuzhiyun */
716*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* DMIC1 power = enabled
719*4882a593Smuzhiyun * DMIC CLK = 256 * fs / 12
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DMIC_CTRL1,
722*4882a593Smuzhiyun RT5677_DMIC_CLK_MASK, 5 << RT5677_DMIC_CLK_SFT);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* I2S pre divide 2 = /6 (clk_sys2) */
725*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
726*4882a593Smuzhiyun RT5677_I2S_PD2_MASK, RT5677_I2S_PD2_6);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* DSP Clock = MCLK1 (bypassed PLL2) */
729*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_GLB_CLK2,
730*4882a593Smuzhiyun RT5677_DSP_CLK_SRC_BYPASS);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* SAD Threshold1 */
733*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_VAD_CTRL2, 0x013f);
734*4882a593Smuzhiyun /* SAD Threshold2 */
735*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_VAD_CTRL3, 0x0ae5);
736*4882a593Smuzhiyun /* SAD Sample Rate Converter = Up 6 (8K to 48K)
737*4882a593Smuzhiyun * SAD Output Sample Rate = Same as I2S
738*4882a593Smuzhiyun * SAD Threshold3
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_VAD_CTRL4,
741*4882a593Smuzhiyun RT5677_VAD_OUT_SRC_RATE_MASK | RT5677_VAD_OUT_SRC_MASK |
742*4882a593Smuzhiyun RT5677_VAD_LV_DIFF_MASK, 0x7f << RT5677_VAD_LV_DIFF_SFT);
743*4882a593Smuzhiyun /* Minimum frame level within a pre-determined duration = 32 frames
744*4882a593Smuzhiyun * Bypass ADPCM Encoder/Decoder = Bypass ADPCM
745*4882a593Smuzhiyun * Automatic Push Data to SAD Buffer Once SAD Flag is triggered = enable
746*4882a593Smuzhiyun * SAD Buffer Over-Writing = enable
747*4882a593Smuzhiyun * SAD Buffer Pop Mode Control = disable
748*4882a593Smuzhiyun * SAD Buffer Push Mode Control = enable
749*4882a593Smuzhiyun * SAD Detector Control = enable
750*4882a593Smuzhiyun * SAD Function Control = enable
751*4882a593Smuzhiyun * SAD Function Reset = normal
752*4882a593Smuzhiyun */
753*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_VAD_CTRL1,
754*4882a593Smuzhiyun RT5677_VAD_FUNC_RESET | RT5677_VAD_FUNC_ENABLE |
755*4882a593Smuzhiyun RT5677_VAD_DET_ENABLE | RT5677_VAD_BUF_PUSH |
756*4882a593Smuzhiyun RT5677_VAD_BUF_OW | RT5677_VAD_FG2ENC |
757*4882a593Smuzhiyun RT5677_VAD_ADPCM_BYPASS | 1 << RT5677_VAD_MIN_DUR_SFT);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* VAD/SAD is not routed to the IRQ output (i.e. MX-BE[14] = 0), but it
760*4882a593Smuzhiyun * is routed to DSP_IRQ_0, so DSP firmware may use it to sleep and save
761*4882a593Smuzhiyun * power. See ALC5677 datasheet section 9.17 "GPIO, Interrupt and Jack
762*4882a593Smuzhiyun * Detection" for more info.
763*4882a593Smuzhiyun */
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Private register, no doc */
766*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PR_BASE + RT5677_BIAS_CUR4,
767*4882a593Smuzhiyun 0x0f00, 0x0100);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* LDO2 output = 1.2V
770*4882a593Smuzhiyun * LDO1 output = 1.2V (LDO_IN = 1.8V)
771*4882a593Smuzhiyun */
772*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
773*4882a593Smuzhiyun RT5677_LDO1_SEL_MASK | RT5677_LDO2_SEL_MASK,
774*4882a593Smuzhiyun 5 << RT5677_LDO1_SEL_SFT | 5 << RT5677_LDO2_SEL_SFT);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Codec core power = power on
777*4882a593Smuzhiyun * LDO1 power = power on
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
780*4882a593Smuzhiyun RT5677_PWR_CORE | RT5677_PWR_LDO1,
781*4882a593Smuzhiyun RT5677_PWR_CORE | RT5677_PWR_LDO1);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Isolation for DCVDD4 = normal (set during probe)
784*4882a593Smuzhiyun * Isolation for DCVDD2 = normal (set during probe)
785*4882a593Smuzhiyun * Isolation for DSP = normal
786*4882a593Smuzhiyun * Isolation for Band 0~7 = disable
787*4882a593Smuzhiyun * Isolation for InBound 4~10 and OutBound 4~10 = disable
788*4882a593Smuzhiyun */
789*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PWR_DSP2,
790*4882a593Smuzhiyun RT5677_PWR_CORE_ISO | RT5677_PWR_DSP_ISO |
791*4882a593Smuzhiyun RT5677_PWR_SR7_ISO | RT5677_PWR_SR6_ISO |
792*4882a593Smuzhiyun RT5677_PWR_SR5_ISO | RT5677_PWR_SR4_ISO |
793*4882a593Smuzhiyun RT5677_PWR_SR3_ISO | RT5677_PWR_SR2_ISO |
794*4882a593Smuzhiyun RT5677_PWR_SR1_ISO | RT5677_PWR_SR0_ISO |
795*4882a593Smuzhiyun RT5677_PWR_MLT_ISO);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* System Band 0~7 = power on
798*4882a593Smuzhiyun * InBound 4~10 and OutBound 4~10 = power on
799*4882a593Smuzhiyun * DSP = power on
800*4882a593Smuzhiyun * DSP CPU = stop (will be set to "run" after firmware loaded)
801*4882a593Smuzhiyun */
802*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PWR_DSP1,
803*4882a593Smuzhiyun RT5677_PWR_SR7 | RT5677_PWR_SR6 |
804*4882a593Smuzhiyun RT5677_PWR_SR5 | RT5677_PWR_SR4 |
805*4882a593Smuzhiyun RT5677_PWR_SR3 | RT5677_PWR_SR2 |
806*4882a593Smuzhiyun RT5677_PWR_SR1 | RT5677_PWR_SR0 |
807*4882a593Smuzhiyun RT5677_PWR_MLT | RT5677_PWR_DSP |
808*4882a593Smuzhiyun RT5677_PWR_DSP_CPU);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
rt5677_parse_and_load_dsp(struct rt5677_priv * rt5677,const u8 * buf,unsigned int len)813*4882a593Smuzhiyun static int rt5677_parse_and_load_dsp(struct rt5677_priv *rt5677, const u8 *buf,
814*4882a593Smuzhiyun unsigned int len)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun struct snd_soc_component *component = rt5677->component;
817*4882a593Smuzhiyun Elf32_Ehdr *elf_hdr;
818*4882a593Smuzhiyun Elf32_Phdr *pr_hdr;
819*4882a593Smuzhiyun Elf32_Half i;
820*4882a593Smuzhiyun int ret = 0;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun if (!buf || (len < sizeof(Elf32_Ehdr)))
823*4882a593Smuzhiyun return -ENOMEM;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun elf_hdr = (Elf32_Ehdr *)buf;
826*4882a593Smuzhiyun #ifndef EM_XTENSA
827*4882a593Smuzhiyun #define EM_XTENSA 94
828*4882a593Smuzhiyun #endif
829*4882a593Smuzhiyun if (strncmp(elf_hdr->e_ident, ELFMAG, sizeof(ELFMAG) - 1))
830*4882a593Smuzhiyun dev_err(component->dev, "Wrong ELF header prefix\n");
831*4882a593Smuzhiyun if (elf_hdr->e_ehsize != sizeof(Elf32_Ehdr))
832*4882a593Smuzhiyun dev_err(component->dev, "Wrong Elf header size\n");
833*4882a593Smuzhiyun if (elf_hdr->e_machine != EM_XTENSA)
834*4882a593Smuzhiyun dev_err(component->dev, "Wrong DSP code file\n");
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (len < elf_hdr->e_phoff)
837*4882a593Smuzhiyun return -ENOMEM;
838*4882a593Smuzhiyun pr_hdr = (Elf32_Phdr *)(buf + elf_hdr->e_phoff);
839*4882a593Smuzhiyun for (i = 0; i < elf_hdr->e_phnum; i++) {
840*4882a593Smuzhiyun /* TODO: handle p_memsz != p_filesz */
841*4882a593Smuzhiyun if (pr_hdr->p_paddr && pr_hdr->p_filesz) {
842*4882a593Smuzhiyun dev_info(component->dev, "Load 0x%x bytes to 0x%x\n",
843*4882a593Smuzhiyun pr_hdr->p_filesz, pr_hdr->p_paddr);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun ret = rt5677_spi_write(pr_hdr->p_paddr,
846*4882a593Smuzhiyun buf + pr_hdr->p_offset,
847*4882a593Smuzhiyun pr_hdr->p_filesz);
848*4882a593Smuzhiyun if (ret)
849*4882a593Smuzhiyun dev_err(component->dev, "Load firmware failed %d\n",
850*4882a593Smuzhiyun ret);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun pr_hdr++;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun return ret;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
rt5677_load_dsp_from_file(struct rt5677_priv * rt5677)857*4882a593Smuzhiyun static int rt5677_load_dsp_from_file(struct rt5677_priv *rt5677)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun const struct firmware *fwp;
860*4882a593Smuzhiyun struct device *dev = rt5677->component->dev;
861*4882a593Smuzhiyun int ret = 0;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* Load dsp firmware from rt5677_elf_vad file */
864*4882a593Smuzhiyun ret = request_firmware(&fwp, "rt5677_elf_vad", dev);
865*4882a593Smuzhiyun if (ret) {
866*4882a593Smuzhiyun dev_err(dev, "Request rt5677_elf_vad failed %d\n", ret);
867*4882a593Smuzhiyun return ret;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun dev_info(dev, "Requested rt5677_elf_vad (%zu)\n", fwp->size);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = rt5677_parse_and_load_dsp(rt5677, fwp->data, fwp->size);
872*4882a593Smuzhiyun release_firmware(fwp);
873*4882a593Smuzhiyun return ret;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
rt5677_set_dsp_vad(struct snd_soc_component * component,bool on)876*4882a593Smuzhiyun static int rt5677_set_dsp_vad(struct snd_soc_component *component, bool on)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
879*4882a593Smuzhiyun rt5677->dsp_vad_en_request = on;
880*4882a593Smuzhiyun rt5677->dsp_vad_en = on;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_SND_SOC_RT5677_SPI))
883*4882a593Smuzhiyun return -ENXIO;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun schedule_delayed_work(&rt5677->dsp_work, 0);
886*4882a593Smuzhiyun return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
rt5677_dsp_work(struct work_struct * work)889*4882a593Smuzhiyun static void rt5677_dsp_work(struct work_struct *work)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct rt5677_priv *rt5677 =
892*4882a593Smuzhiyun container_of(work, struct rt5677_priv, dsp_work.work);
893*4882a593Smuzhiyun static bool activity;
894*4882a593Smuzhiyun bool enable = rt5677->dsp_vad_en;
895*4882a593Smuzhiyun int i, val;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun dev_info(rt5677->component->dev, "DSP VAD: enable=%d, activity=%d\n",
899*4882a593Smuzhiyun enable, activity);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (enable && !activity) {
902*4882a593Smuzhiyun activity = true;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* Before a hotword is detected, GPIO1 pin is configured as IRQ
905*4882a593Smuzhiyun * output so that jack detect works. When a hotword is detected,
906*4882a593Smuzhiyun * the DSP firmware configures the GPIO1 pin as GPIO1 and
907*4882a593Smuzhiyun * drives a 1. rt5677_irq() is called after a rising edge on
908*4882a593Smuzhiyun * the GPIO1 pin, due to either jack detect event or hotword
909*4882a593Smuzhiyun * event, or both. All possible events are checked and handled
910*4882a593Smuzhiyun * in rt5677_irq() where GPIO1 pin is configured back to IRQ
911*4882a593Smuzhiyun * output if a hotword is detected.
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun rt5677_set_vad_source(rt5677);
915*4882a593Smuzhiyun rt5677_set_dsp_mode(rt5677, true);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun #define RT5677_BOOT_RETRY 20
918*4882a593Smuzhiyun for (i = 0; i < RT5677_BOOT_RETRY; i++) {
919*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_PWR_DSP_ST, &val);
920*4882a593Smuzhiyun if (val == 0x3ff)
921*4882a593Smuzhiyun break;
922*4882a593Smuzhiyun udelay(500);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun if (i == RT5677_BOOT_RETRY && val != 0x3ff) {
925*4882a593Smuzhiyun dev_err(rt5677->component->dev, "DSP Boot Timed Out!");
926*4882a593Smuzhiyun return;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Boot the firmware from IRAM instead of SRAM0. */
930*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write_addr(rt5677, RT5677_DSP_BOOT_VECTOR,
931*4882a593Smuzhiyun 0x0009, 0x0003);
932*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write_addr(rt5677, RT5677_DSP_BOOT_VECTOR,
933*4882a593Smuzhiyun 0x0019, 0x0003);
934*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write_addr(rt5677, RT5677_DSP_BOOT_VECTOR,
935*4882a593Smuzhiyun 0x0009, 0x0003);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun rt5677_load_dsp_from_file(rt5677);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* Set DSP CPU to Run */
940*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
941*4882a593Smuzhiyun RT5677_PWR_DSP_CPU, 0x0);
942*4882a593Smuzhiyun } else if (!enable && activity) {
943*4882a593Smuzhiyun activity = false;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /* Don't turn off the DSP while handling irqs */
946*4882a593Smuzhiyun mutex_lock(&rt5677->irq_lock);
947*4882a593Smuzhiyun /* Set DSP CPU to Stop */
948*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_DSP1,
949*4882a593Smuzhiyun RT5677_PWR_DSP_CPU, RT5677_PWR_DSP_CPU);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun rt5677_set_dsp_mode(rt5677, false);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Disable and clear VAD interrupt */
954*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_VAD_CTRL1, 0x2184);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Set GPIO1 pin back to be IRQ output for jack detect */
957*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL1,
958*4882a593Smuzhiyun RT5677_GPIO1_PIN_MASK, RT5677_GPIO1_PIN_IRQ);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun mutex_unlock(&rt5677->irq_lock);
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
965*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
966*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
967*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(st_vol_tlv, -4650, 150, 0);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
970*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(bst_tlv,
971*4882a593Smuzhiyun 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
972*4882a593Smuzhiyun 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
973*4882a593Smuzhiyun 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
974*4882a593Smuzhiyun 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
975*4882a593Smuzhiyun 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
976*4882a593Smuzhiyun 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
977*4882a593Smuzhiyun 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
978*4882a593Smuzhiyun );
979*4882a593Smuzhiyun
rt5677_dsp_vad_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)980*4882a593Smuzhiyun static int rt5677_dsp_vad_get(struct snd_kcontrol *kcontrol,
981*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
984*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rt5677->dsp_vad_en_request;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return 0;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
rt5677_dsp_vad_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)991*4882a593Smuzhiyun static int rt5677_dsp_vad_put(struct snd_kcontrol *kcontrol,
992*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun rt5677_set_dsp_vad(component, !!ucontrol->value.integer.value[0]);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun return 0;
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_snd_controls[] = {
1002*4882a593Smuzhiyun /* OUTPUT Control */
1003*4882a593Smuzhiyun SOC_SINGLE("OUT1 Playback Switch", RT5677_LOUT1,
1004*4882a593Smuzhiyun RT5677_LOUT1_L_MUTE_SFT, 1, 1),
1005*4882a593Smuzhiyun SOC_SINGLE("OUT2 Playback Switch", RT5677_LOUT1,
1006*4882a593Smuzhiyun RT5677_LOUT2_L_MUTE_SFT, 1, 1),
1007*4882a593Smuzhiyun SOC_SINGLE("OUT3 Playback Switch", RT5677_LOUT1,
1008*4882a593Smuzhiyun RT5677_LOUT3_L_MUTE_SFT, 1, 1),
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* DAC Digital Volume */
1011*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5677_DAC1_DIG_VOL,
1012*4882a593Smuzhiyun RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
1013*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC2 Playback Volume", RT5677_DAC2_DIG_VOL,
1014*4882a593Smuzhiyun RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
1015*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC3 Playback Volume", RT5677_DAC3_DIG_VOL,
1016*4882a593Smuzhiyun RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
1017*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC4 Playback Volume", RT5677_DAC4_DIG_VOL,
1018*4882a593Smuzhiyun RT5677_L_VOL_SFT, RT5677_R_VOL_SFT, 127, 0, dac_vol_tlv),
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* IN1/IN2 Control */
1021*4882a593Smuzhiyun SOC_SINGLE_TLV("IN1 Boost", RT5677_IN1, RT5677_BST_SFT1, 8, 0, bst_tlv),
1022*4882a593Smuzhiyun SOC_SINGLE_TLV("IN2 Boost", RT5677_IN1, RT5677_BST_SFT2, 8, 0, bst_tlv),
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* ADC Digital Volume Control */
1025*4882a593Smuzhiyun SOC_DOUBLE("ADC1 Capture Switch", RT5677_STO1_ADC_DIG_VOL,
1026*4882a593Smuzhiyun RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
1027*4882a593Smuzhiyun SOC_DOUBLE("ADC2 Capture Switch", RT5677_STO2_ADC_DIG_VOL,
1028*4882a593Smuzhiyun RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
1029*4882a593Smuzhiyun SOC_DOUBLE("ADC3 Capture Switch", RT5677_STO3_ADC_DIG_VOL,
1030*4882a593Smuzhiyun RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
1031*4882a593Smuzhiyun SOC_DOUBLE("ADC4 Capture Switch", RT5677_STO4_ADC_DIG_VOL,
1032*4882a593Smuzhiyun RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
1033*4882a593Smuzhiyun SOC_DOUBLE("Mono ADC Capture Switch", RT5677_MONO_ADC_DIG_VOL,
1034*4882a593Smuzhiyun RT5677_L_MUTE_SFT, RT5677_R_MUTE_SFT, 1, 1),
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC1 Capture Volume", RT5677_STO1_ADC_DIG_VOL,
1037*4882a593Smuzhiyun RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
1038*4882a593Smuzhiyun adc_vol_tlv),
1039*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC2 Capture Volume", RT5677_STO2_ADC_DIG_VOL,
1040*4882a593Smuzhiyun RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
1041*4882a593Smuzhiyun adc_vol_tlv),
1042*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC3 Capture Volume", RT5677_STO3_ADC_DIG_VOL,
1043*4882a593Smuzhiyun RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
1044*4882a593Smuzhiyun adc_vol_tlv),
1045*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC4 Capture Volume", RT5677_STO4_ADC_DIG_VOL,
1046*4882a593Smuzhiyun RT5677_STO1_ADC_L_VOL_SFT, RT5677_STO1_ADC_R_VOL_SFT, 63, 0,
1047*4882a593Smuzhiyun adc_vol_tlv),
1048*4882a593Smuzhiyun SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5677_MONO_ADC_DIG_VOL,
1049*4882a593Smuzhiyun RT5677_MONO_ADC_L_VOL_SFT, RT5677_MONO_ADC_R_VOL_SFT, 63, 0,
1050*4882a593Smuzhiyun adc_vol_tlv),
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* Sidetone Control */
1053*4882a593Smuzhiyun SOC_SINGLE_TLV("Sidetone Volume", RT5677_SIDETONE_CTRL,
1054*4882a593Smuzhiyun RT5677_ST_VOL_SFT, 31, 0, st_vol_tlv),
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun /* ADC Boost Volume Control */
1057*4882a593Smuzhiyun SOC_DOUBLE_TLV("STO1 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
1058*4882a593Smuzhiyun RT5677_STO1_ADC_L_BST_SFT, RT5677_STO1_ADC_R_BST_SFT, 3, 0,
1059*4882a593Smuzhiyun adc_bst_tlv),
1060*4882a593Smuzhiyun SOC_DOUBLE_TLV("STO2 ADC Boost Volume", RT5677_STO1_2_ADC_BST,
1061*4882a593Smuzhiyun RT5677_STO2_ADC_L_BST_SFT, RT5677_STO2_ADC_R_BST_SFT, 3, 0,
1062*4882a593Smuzhiyun adc_bst_tlv),
1063*4882a593Smuzhiyun SOC_DOUBLE_TLV("STO3 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
1064*4882a593Smuzhiyun RT5677_STO3_ADC_L_BST_SFT, RT5677_STO3_ADC_R_BST_SFT, 3, 0,
1065*4882a593Smuzhiyun adc_bst_tlv),
1066*4882a593Smuzhiyun SOC_DOUBLE_TLV("STO4 ADC Boost Volume", RT5677_STO3_4_ADC_BST,
1067*4882a593Smuzhiyun RT5677_STO4_ADC_L_BST_SFT, RT5677_STO4_ADC_R_BST_SFT, 3, 0,
1068*4882a593Smuzhiyun adc_bst_tlv),
1069*4882a593Smuzhiyun SOC_DOUBLE_TLV("Mono ADC Boost Volume", RT5677_ADC_BST_CTRL2,
1070*4882a593Smuzhiyun RT5677_MONO_ADC_L_BST_SFT, RT5677_MONO_ADC_R_BST_SFT, 3, 0,
1071*4882a593Smuzhiyun adc_bst_tlv),
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun SOC_SINGLE_EXT("DSP VAD Switch", SND_SOC_NOPM, 0, 1, 0,
1074*4882a593Smuzhiyun rt5677_dsp_vad_get, rt5677_dsp_vad_put),
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /**
1078*4882a593Smuzhiyun * set_dmic_clk - Set parameter of dmic.
1079*4882a593Smuzhiyun *
1080*4882a593Smuzhiyun * @w: DAPM widget.
1081*4882a593Smuzhiyun * @kcontrol: The kcontrol of this widget.
1082*4882a593Smuzhiyun * @event: Event id.
1083*4882a593Smuzhiyun *
1084*4882a593Smuzhiyun * Choose dmic clock between 1MHz and 3MHz.
1085*4882a593Smuzhiyun * It is better for clock to approximate 3MHz.
1086*4882a593Smuzhiyun */
set_dmic_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1087*4882a593Smuzhiyun static int set_dmic_clk(struct snd_soc_dapm_widget *w,
1088*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1091*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1092*4882a593Smuzhiyun int idx, rate;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun rate = rt5677->sysclk / rl6231_get_pre_div(rt5677->regmap,
1095*4882a593Smuzhiyun RT5677_CLK_TREE_CTRL1, RT5677_I2S_PD1_SFT);
1096*4882a593Smuzhiyun idx = rl6231_calc_dmic_clk(rate);
1097*4882a593Smuzhiyun if (idx < 0)
1098*4882a593Smuzhiyun dev_err(component->dev, "Failed to set DMIC clock\n");
1099*4882a593Smuzhiyun else
1100*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DMIC_CTRL1,
1101*4882a593Smuzhiyun RT5677_DMIC_CLK_MASK, idx << RT5677_DMIC_CLK_SFT);
1102*4882a593Smuzhiyun return idx;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)1105*4882a593Smuzhiyun static int is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
1106*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1109*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1110*4882a593Smuzhiyun unsigned int val;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_GLB_CLK1, &val);
1113*4882a593Smuzhiyun val &= RT5677_SCLK_SRC_MASK;
1114*4882a593Smuzhiyun if (val == RT5677_SCLK_SRC_PLL1)
1115*4882a593Smuzhiyun return 1;
1116*4882a593Smuzhiyun else
1117*4882a593Smuzhiyun return 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
is_using_asrc(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)1120*4882a593Smuzhiyun static int is_using_asrc(struct snd_soc_dapm_widget *source,
1121*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1124*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1125*4882a593Smuzhiyun unsigned int reg, shift, val;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun if (source->reg == RT5677_ASRC_1) {
1128*4882a593Smuzhiyun switch (source->shift) {
1129*4882a593Smuzhiyun case 12:
1130*4882a593Smuzhiyun reg = RT5677_ASRC_4;
1131*4882a593Smuzhiyun shift = 0;
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun case 13:
1134*4882a593Smuzhiyun reg = RT5677_ASRC_4;
1135*4882a593Smuzhiyun shift = 4;
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun case 14:
1138*4882a593Smuzhiyun reg = RT5677_ASRC_4;
1139*4882a593Smuzhiyun shift = 8;
1140*4882a593Smuzhiyun break;
1141*4882a593Smuzhiyun case 15:
1142*4882a593Smuzhiyun reg = RT5677_ASRC_4;
1143*4882a593Smuzhiyun shift = 12;
1144*4882a593Smuzhiyun break;
1145*4882a593Smuzhiyun default:
1146*4882a593Smuzhiyun return 0;
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun switch (source->shift) {
1150*4882a593Smuzhiyun case 0:
1151*4882a593Smuzhiyun reg = RT5677_ASRC_6;
1152*4882a593Smuzhiyun shift = 8;
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun case 1:
1155*4882a593Smuzhiyun reg = RT5677_ASRC_6;
1156*4882a593Smuzhiyun shift = 12;
1157*4882a593Smuzhiyun break;
1158*4882a593Smuzhiyun case 2:
1159*4882a593Smuzhiyun reg = RT5677_ASRC_5;
1160*4882a593Smuzhiyun shift = 0;
1161*4882a593Smuzhiyun break;
1162*4882a593Smuzhiyun case 3:
1163*4882a593Smuzhiyun reg = RT5677_ASRC_5;
1164*4882a593Smuzhiyun shift = 4;
1165*4882a593Smuzhiyun break;
1166*4882a593Smuzhiyun case 4:
1167*4882a593Smuzhiyun reg = RT5677_ASRC_5;
1168*4882a593Smuzhiyun shift = 8;
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun case 5:
1171*4882a593Smuzhiyun reg = RT5677_ASRC_5;
1172*4882a593Smuzhiyun shift = 12;
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun case 12:
1175*4882a593Smuzhiyun reg = RT5677_ASRC_3;
1176*4882a593Smuzhiyun shift = 0;
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun case 13:
1179*4882a593Smuzhiyun reg = RT5677_ASRC_3;
1180*4882a593Smuzhiyun shift = 4;
1181*4882a593Smuzhiyun break;
1182*4882a593Smuzhiyun case 14:
1183*4882a593Smuzhiyun reg = RT5677_ASRC_3;
1184*4882a593Smuzhiyun shift = 12;
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun default:
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun regmap_read(rt5677->regmap, reg, &val);
1192*4882a593Smuzhiyun val = (val >> shift) & 0xf;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun switch (val) {
1195*4882a593Smuzhiyun case 1 ... 6:
1196*4882a593Smuzhiyun return 1;
1197*4882a593Smuzhiyun default:
1198*4882a593Smuzhiyun return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
can_use_asrc(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)1203*4882a593Smuzhiyun static int can_use_asrc(struct snd_soc_dapm_widget *source,
1204*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1207*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (rt5677->sysclk > rt5677->lrck[RT5677_AIF1] * 384)
1210*4882a593Smuzhiyun return 1;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /**
1216*4882a593Smuzhiyun * rt5677_sel_asrc_clk_src - select ASRC clock source for a set of filters
1217*4882a593Smuzhiyun * @component: SoC audio component device.
1218*4882a593Smuzhiyun * @filter_mask: mask of filters.
1219*4882a593Smuzhiyun * @clk_src: clock source
1220*4882a593Smuzhiyun *
1221*4882a593Smuzhiyun * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5677 can
1222*4882a593Smuzhiyun * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
1223*4882a593Smuzhiyun * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
1224*4882a593Smuzhiyun * ASRC function will track i2s clock and generate a corresponding system clock
1225*4882a593Smuzhiyun * for codec. This function provides an API to select the clock source for a
1226*4882a593Smuzhiyun * set of filters specified by the mask. And the codec driver will turn on ASRC
1227*4882a593Smuzhiyun * for these filters if ASRC is selected as their clock source.
1228*4882a593Smuzhiyun */
rt5677_sel_asrc_clk_src(struct snd_soc_component * component,unsigned int filter_mask,unsigned int clk_src)1229*4882a593Smuzhiyun int rt5677_sel_asrc_clk_src(struct snd_soc_component *component,
1230*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1233*4882a593Smuzhiyun unsigned int asrc3_mask = 0, asrc3_value = 0;
1234*4882a593Smuzhiyun unsigned int asrc4_mask = 0, asrc4_value = 0;
1235*4882a593Smuzhiyun unsigned int asrc5_mask = 0, asrc5_value = 0;
1236*4882a593Smuzhiyun unsigned int asrc6_mask = 0, asrc6_value = 0;
1237*4882a593Smuzhiyun unsigned int asrc7_mask = 0, asrc7_value = 0;
1238*4882a593Smuzhiyun unsigned int asrc8_mask = 0, asrc8_value = 0;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun switch (clk_src) {
1241*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS:
1242*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S1_ASRC:
1243*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S2_ASRC:
1244*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S3_ASRC:
1245*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S4_ASRC:
1246*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S5_ASRC:
1247*4882a593Smuzhiyun case RT5677_CLK_SEL_I2S6_ASRC:
1248*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS2:
1249*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS3:
1250*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS4:
1251*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS5:
1252*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS6:
1253*4882a593Smuzhiyun case RT5677_CLK_SEL_SYS7:
1254*4882a593Smuzhiyun break;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun default:
1257*4882a593Smuzhiyun return -EINVAL;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* ASRC 3 */
1261*4882a593Smuzhiyun if (filter_mask & RT5677_DA_STEREO_FILTER) {
1262*4882a593Smuzhiyun asrc3_mask |= RT5677_DA_STO_CLK_SEL_MASK;
1263*4882a593Smuzhiyun asrc3_value = (asrc3_value & ~RT5677_DA_STO_CLK_SEL_MASK)
1264*4882a593Smuzhiyun | (clk_src << RT5677_DA_STO_CLK_SEL_SFT);
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO2_L_FILTER) {
1268*4882a593Smuzhiyun asrc3_mask |= RT5677_DA_MONO2L_CLK_SEL_MASK;
1269*4882a593Smuzhiyun asrc3_value = (asrc3_value & ~RT5677_DA_MONO2L_CLK_SEL_MASK)
1270*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO2L_CLK_SEL_SFT);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO2_R_FILTER) {
1274*4882a593Smuzhiyun asrc3_mask |= RT5677_DA_MONO2R_CLK_SEL_MASK;
1275*4882a593Smuzhiyun asrc3_value = (asrc3_value & ~RT5677_DA_MONO2R_CLK_SEL_MASK)
1276*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO2R_CLK_SEL_SFT);
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (asrc3_mask)
1280*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_3, asrc3_mask,
1281*4882a593Smuzhiyun asrc3_value);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* ASRC 4 */
1284*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO3_L_FILTER) {
1285*4882a593Smuzhiyun asrc4_mask |= RT5677_DA_MONO3L_CLK_SEL_MASK;
1286*4882a593Smuzhiyun asrc4_value = (asrc4_value & ~RT5677_DA_MONO3L_CLK_SEL_MASK)
1287*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO3L_CLK_SEL_SFT);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO3_R_FILTER) {
1291*4882a593Smuzhiyun asrc4_mask |= RT5677_DA_MONO3R_CLK_SEL_MASK;
1292*4882a593Smuzhiyun asrc4_value = (asrc4_value & ~RT5677_DA_MONO3R_CLK_SEL_MASK)
1293*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO3R_CLK_SEL_SFT);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO4_L_FILTER) {
1297*4882a593Smuzhiyun asrc4_mask |= RT5677_DA_MONO4L_CLK_SEL_MASK;
1298*4882a593Smuzhiyun asrc4_value = (asrc4_value & ~RT5677_DA_MONO4L_CLK_SEL_MASK)
1299*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO4L_CLK_SEL_SFT);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (filter_mask & RT5677_DA_MONO4_R_FILTER) {
1303*4882a593Smuzhiyun asrc4_mask |= RT5677_DA_MONO4R_CLK_SEL_MASK;
1304*4882a593Smuzhiyun asrc4_value = (asrc4_value & ~RT5677_DA_MONO4R_CLK_SEL_MASK)
1305*4882a593Smuzhiyun | (clk_src << RT5677_DA_MONO4R_CLK_SEL_SFT);
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun if (asrc4_mask)
1309*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_4, asrc4_mask,
1310*4882a593Smuzhiyun asrc4_value);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* ASRC 5 */
1313*4882a593Smuzhiyun if (filter_mask & RT5677_AD_STEREO1_FILTER) {
1314*4882a593Smuzhiyun asrc5_mask |= RT5677_AD_STO1_CLK_SEL_MASK;
1315*4882a593Smuzhiyun asrc5_value = (asrc5_value & ~RT5677_AD_STO1_CLK_SEL_MASK)
1316*4882a593Smuzhiyun | (clk_src << RT5677_AD_STO1_CLK_SEL_SFT);
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (filter_mask & RT5677_AD_STEREO2_FILTER) {
1320*4882a593Smuzhiyun asrc5_mask |= RT5677_AD_STO2_CLK_SEL_MASK;
1321*4882a593Smuzhiyun asrc5_value = (asrc5_value & ~RT5677_AD_STO2_CLK_SEL_MASK)
1322*4882a593Smuzhiyun | (clk_src << RT5677_AD_STO2_CLK_SEL_SFT);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (filter_mask & RT5677_AD_STEREO3_FILTER) {
1326*4882a593Smuzhiyun asrc5_mask |= RT5677_AD_STO3_CLK_SEL_MASK;
1327*4882a593Smuzhiyun asrc5_value = (asrc5_value & ~RT5677_AD_STO3_CLK_SEL_MASK)
1328*4882a593Smuzhiyun | (clk_src << RT5677_AD_STO3_CLK_SEL_SFT);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (filter_mask & RT5677_AD_STEREO4_FILTER) {
1332*4882a593Smuzhiyun asrc5_mask |= RT5677_AD_STO4_CLK_SEL_MASK;
1333*4882a593Smuzhiyun asrc5_value = (asrc5_value & ~RT5677_AD_STO4_CLK_SEL_MASK)
1334*4882a593Smuzhiyun | (clk_src << RT5677_AD_STO4_CLK_SEL_SFT);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (asrc5_mask)
1338*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_5, asrc5_mask,
1339*4882a593Smuzhiyun asrc5_value);
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* ASRC 6 */
1342*4882a593Smuzhiyun if (filter_mask & RT5677_AD_MONO_L_FILTER) {
1343*4882a593Smuzhiyun asrc6_mask |= RT5677_AD_MONOL_CLK_SEL_MASK;
1344*4882a593Smuzhiyun asrc6_value = (asrc6_value & ~RT5677_AD_MONOL_CLK_SEL_MASK)
1345*4882a593Smuzhiyun | (clk_src << RT5677_AD_MONOL_CLK_SEL_SFT);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun if (filter_mask & RT5677_AD_MONO_R_FILTER) {
1349*4882a593Smuzhiyun asrc6_mask |= RT5677_AD_MONOR_CLK_SEL_MASK;
1350*4882a593Smuzhiyun asrc6_value = (asrc6_value & ~RT5677_AD_MONOR_CLK_SEL_MASK)
1351*4882a593Smuzhiyun | (clk_src << RT5677_AD_MONOR_CLK_SEL_SFT);
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun if (asrc6_mask)
1355*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_6, asrc6_mask,
1356*4882a593Smuzhiyun asrc6_value);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* ASRC 7 */
1359*4882a593Smuzhiyun if (filter_mask & RT5677_DSP_OB_0_3_FILTER) {
1360*4882a593Smuzhiyun asrc7_mask |= RT5677_DSP_OB_0_3_CLK_SEL_MASK;
1361*4882a593Smuzhiyun asrc7_value = (asrc7_value & ~RT5677_DSP_OB_0_3_CLK_SEL_MASK)
1362*4882a593Smuzhiyun | (clk_src << RT5677_DSP_OB_0_3_CLK_SEL_SFT);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (filter_mask & RT5677_DSP_OB_4_7_FILTER) {
1366*4882a593Smuzhiyun asrc7_mask |= RT5677_DSP_OB_4_7_CLK_SEL_MASK;
1367*4882a593Smuzhiyun asrc7_value = (asrc7_value & ~RT5677_DSP_OB_4_7_CLK_SEL_MASK)
1368*4882a593Smuzhiyun | (clk_src << RT5677_DSP_OB_4_7_CLK_SEL_SFT);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (asrc7_mask)
1372*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_7, asrc7_mask,
1373*4882a593Smuzhiyun asrc7_value);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* ASRC 8 */
1376*4882a593Smuzhiyun if (filter_mask & RT5677_I2S1_SOURCE) {
1377*4882a593Smuzhiyun asrc8_mask |= RT5677_I2S1_CLK_SEL_MASK;
1378*4882a593Smuzhiyun asrc8_value = (asrc8_value & ~RT5677_I2S1_CLK_SEL_MASK)
1379*4882a593Smuzhiyun | ((clk_src - 1) << RT5677_I2S1_CLK_SEL_SFT);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (filter_mask & RT5677_I2S2_SOURCE) {
1383*4882a593Smuzhiyun asrc8_mask |= RT5677_I2S2_CLK_SEL_MASK;
1384*4882a593Smuzhiyun asrc8_value = (asrc8_value & ~RT5677_I2S2_CLK_SEL_MASK)
1385*4882a593Smuzhiyun | ((clk_src - 1) << RT5677_I2S2_CLK_SEL_SFT);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (filter_mask & RT5677_I2S3_SOURCE) {
1389*4882a593Smuzhiyun asrc8_mask |= RT5677_I2S3_CLK_SEL_MASK;
1390*4882a593Smuzhiyun asrc8_value = (asrc8_value & ~RT5677_I2S3_CLK_SEL_MASK)
1391*4882a593Smuzhiyun | ((clk_src - 1) << RT5677_I2S3_CLK_SEL_SFT);
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun if (filter_mask & RT5677_I2S4_SOURCE) {
1395*4882a593Smuzhiyun asrc8_mask |= RT5677_I2S4_CLK_SEL_MASK;
1396*4882a593Smuzhiyun asrc8_value = (asrc8_value & ~RT5677_I2S4_CLK_SEL_MASK)
1397*4882a593Smuzhiyun | ((clk_src - 1) << RT5677_I2S4_CLK_SEL_SFT);
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun if (asrc8_mask)
1401*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_ASRC_8, asrc8_mask,
1402*4882a593Smuzhiyun asrc8_value);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt5677_sel_asrc_clk_src);
1407*4882a593Smuzhiyun
rt5677_dmic_use_asrc(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)1408*4882a593Smuzhiyun static int rt5677_dmic_use_asrc(struct snd_soc_dapm_widget *source,
1409*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
1412*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
1413*4882a593Smuzhiyun unsigned int asrc_setting;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun switch (source->shift) {
1416*4882a593Smuzhiyun case 11:
1417*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1418*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_STO1_CLK_SEL_MASK) >>
1419*4882a593Smuzhiyun RT5677_AD_STO1_CLK_SEL_SFT;
1420*4882a593Smuzhiyun break;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun case 10:
1423*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1424*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_STO2_CLK_SEL_MASK) >>
1425*4882a593Smuzhiyun RT5677_AD_STO2_CLK_SEL_SFT;
1426*4882a593Smuzhiyun break;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun case 9:
1429*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1430*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_STO3_CLK_SEL_MASK) >>
1431*4882a593Smuzhiyun RT5677_AD_STO3_CLK_SEL_SFT;
1432*4882a593Smuzhiyun break;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun case 8:
1435*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_5, &asrc_setting);
1436*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_STO4_CLK_SEL_MASK) >>
1437*4882a593Smuzhiyun RT5677_AD_STO4_CLK_SEL_SFT;
1438*4882a593Smuzhiyun break;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun case 7:
1441*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_6, &asrc_setting);
1442*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_MONOL_CLK_SEL_MASK) >>
1443*4882a593Smuzhiyun RT5677_AD_MONOL_CLK_SEL_SFT;
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun case 6:
1447*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_ASRC_6, &asrc_setting);
1448*4882a593Smuzhiyun asrc_setting = (asrc_setting & RT5677_AD_MONOR_CLK_SEL_MASK) >>
1449*4882a593Smuzhiyun RT5677_AD_MONOR_CLK_SEL_SFT;
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun default:
1453*4882a593Smuzhiyun return 0;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (asrc_setting >= RT5677_CLK_SEL_I2S1_ASRC &&
1457*4882a593Smuzhiyun asrc_setting <= RT5677_CLK_SEL_I2S6_ASRC)
1458*4882a593Smuzhiyun return 1;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun return 0;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /* Digital Mixer */
1464*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_adc_l_mix[] = {
1465*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
1466*4882a593Smuzhiyun RT5677_M_STO1_ADC_L1_SFT, 1, 1),
1467*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
1468*4882a593Smuzhiyun RT5677_M_STO1_ADC_L2_SFT, 1, 1),
1469*4882a593Smuzhiyun };
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_adc_r_mix[] = {
1472*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO1_ADC_MIXER,
1473*4882a593Smuzhiyun RT5677_M_STO1_ADC_R1_SFT, 1, 1),
1474*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO1_ADC_MIXER,
1475*4882a593Smuzhiyun RT5677_M_STO1_ADC_R2_SFT, 1, 1),
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_adc_l_mix[] = {
1479*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
1480*4882a593Smuzhiyun RT5677_M_STO2_ADC_L1_SFT, 1, 1),
1481*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
1482*4882a593Smuzhiyun RT5677_M_STO2_ADC_L2_SFT, 1, 1),
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_adc_r_mix[] = {
1486*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO2_ADC_MIXER,
1487*4882a593Smuzhiyun RT5677_M_STO2_ADC_R1_SFT, 1, 1),
1488*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO2_ADC_MIXER,
1489*4882a593Smuzhiyun RT5677_M_STO2_ADC_R2_SFT, 1, 1),
1490*4882a593Smuzhiyun };
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto3_adc_l_mix[] = {
1493*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
1494*4882a593Smuzhiyun RT5677_M_STO3_ADC_L1_SFT, 1, 1),
1495*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
1496*4882a593Smuzhiyun RT5677_M_STO3_ADC_L2_SFT, 1, 1),
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto3_adc_r_mix[] = {
1500*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO3_ADC_MIXER,
1501*4882a593Smuzhiyun RT5677_M_STO3_ADC_R1_SFT, 1, 1),
1502*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO3_ADC_MIXER,
1503*4882a593Smuzhiyun RT5677_M_STO3_ADC_R2_SFT, 1, 1),
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto4_adc_l_mix[] = {
1507*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
1508*4882a593Smuzhiyun RT5677_M_STO4_ADC_L1_SFT, 1, 1),
1509*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
1510*4882a593Smuzhiyun RT5677_M_STO4_ADC_L2_SFT, 1, 1),
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto4_adc_r_mix[] = {
1514*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_STO4_ADC_MIXER,
1515*4882a593Smuzhiyun RT5677_M_STO4_ADC_R1_SFT, 1, 1),
1516*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_STO4_ADC_MIXER,
1517*4882a593Smuzhiyun RT5677_M_STO4_ADC_R2_SFT, 1, 1),
1518*4882a593Smuzhiyun };
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc_l_mix[] = {
1521*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
1522*4882a593Smuzhiyun RT5677_M_MONO_ADC_L1_SFT, 1, 1),
1523*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
1524*4882a593Smuzhiyun RT5677_M_MONO_ADC_L2_SFT, 1, 1),
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc_r_mix[] = {
1528*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5677_MONO_ADC_MIXER,
1529*4882a593Smuzhiyun RT5677_M_MONO_ADC_R1_SFT, 1, 1),
1530*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5677_MONO_ADC_MIXER,
1531*4882a593Smuzhiyun RT5677_M_MONO_ADC_R2_SFT, 1, 1),
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac_l_mix[] = {
1535*4882a593Smuzhiyun SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1536*4882a593Smuzhiyun RT5677_M_ADDA_MIXER1_L_SFT, 1, 1),
1537*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1538*4882a593Smuzhiyun RT5677_M_DAC1_L_SFT, 1, 1),
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac_r_mix[] = {
1542*4882a593Smuzhiyun SOC_DAPM_SINGLE("Stereo ADC Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1543*4882a593Smuzhiyun RT5677_M_ADDA_MIXER1_R_SFT, 1, 1),
1544*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC1 Switch", RT5677_ADC_IF_DSP_DAC1_MIXER,
1545*4882a593Smuzhiyun RT5677_M_DAC1_R_SFT, 1, 1),
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_dac_l_mix[] = {
1549*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("ST L Switch", RT5677_STO1_DAC_MIXER,
1550*4882a593Smuzhiyun RT5677_M_ST_DAC1_L_SFT, 1, 1),
1551*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
1552*4882a593Smuzhiyun RT5677_M_DAC1_L_STO_L_SFT, 1, 1),
1553*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_STO1_DAC_MIXER,
1554*4882a593Smuzhiyun RT5677_M_DAC2_L_STO_L_SFT, 1, 1),
1555*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
1556*4882a593Smuzhiyun RT5677_M_DAC1_R_STO_L_SFT, 1, 1),
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_dac_r_mix[] = {
1560*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("ST R Switch", RT5677_STO1_DAC_MIXER,
1561*4882a593Smuzhiyun RT5677_M_ST_DAC1_R_SFT, 1, 1),
1562*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_STO1_DAC_MIXER,
1563*4882a593Smuzhiyun RT5677_M_DAC1_R_STO_R_SFT, 1, 1),
1564*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_STO1_DAC_MIXER,
1565*4882a593Smuzhiyun RT5677_M_DAC2_R_STO_R_SFT, 1, 1),
1566*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_STO1_DAC_MIXER,
1567*4882a593Smuzhiyun RT5677_M_DAC1_L_STO_R_SFT, 1, 1),
1568*4882a593Smuzhiyun };
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_dac_l_mix[] = {
1571*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("ST L Switch", RT5677_MONO_DAC_MIXER,
1572*4882a593Smuzhiyun RT5677_M_ST_DAC2_L_SFT, 1, 1),
1573*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 L Switch", RT5677_MONO_DAC_MIXER,
1574*4882a593Smuzhiyun RT5677_M_DAC1_L_MONO_L_SFT, 1, 1),
1575*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
1576*4882a593Smuzhiyun RT5677_M_DAC2_L_MONO_L_SFT, 1, 1),
1577*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
1578*4882a593Smuzhiyun RT5677_M_DAC2_R_MONO_L_SFT, 1, 1),
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_dac_r_mix[] = {
1582*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("ST R Switch", RT5677_MONO_DAC_MIXER,
1583*4882a593Smuzhiyun RT5677_M_ST_DAC2_R_SFT, 1, 1),
1584*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC1 R Switch", RT5677_MONO_DAC_MIXER,
1585*4882a593Smuzhiyun RT5677_M_DAC1_R_MONO_R_SFT, 1, 1),
1586*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 R Switch", RT5677_MONO_DAC_MIXER,
1587*4882a593Smuzhiyun RT5677_M_DAC2_R_MONO_R_SFT, 1, 1),
1588*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC2 L Switch", RT5677_MONO_DAC_MIXER,
1589*4882a593Smuzhiyun RT5677_M_DAC2_L_MONO_R_SFT, 1, 1),
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dd1_l_mix[] = {
1593*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix L Switch", RT5677_DD1_MIXER,
1594*4882a593Smuzhiyun RT5677_M_STO_L_DD1_L_SFT, 1, 1),
1595*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix L Switch", RT5677_DD1_MIXER,
1596*4882a593Smuzhiyun RT5677_M_MONO_L_DD1_L_SFT, 1, 1),
1597*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC3 L Switch", RT5677_DD1_MIXER,
1598*4882a593Smuzhiyun RT5677_M_DAC3_L_DD1_L_SFT, 1, 1),
1599*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC3 R Switch", RT5677_DD1_MIXER,
1600*4882a593Smuzhiyun RT5677_M_DAC3_R_DD1_L_SFT, 1, 1),
1601*4882a593Smuzhiyun };
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dd1_r_mix[] = {
1604*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix R Switch", RT5677_DD1_MIXER,
1605*4882a593Smuzhiyun RT5677_M_STO_R_DD1_R_SFT, 1, 1),
1606*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix R Switch", RT5677_DD1_MIXER,
1607*4882a593Smuzhiyun RT5677_M_MONO_R_DD1_R_SFT, 1, 1),
1608*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC3 R Switch", RT5677_DD1_MIXER,
1609*4882a593Smuzhiyun RT5677_M_DAC3_R_DD1_R_SFT, 1, 1),
1610*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC3 L Switch", RT5677_DD1_MIXER,
1611*4882a593Smuzhiyun RT5677_M_DAC3_L_DD1_R_SFT, 1, 1),
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dd2_l_mix[] = {
1615*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix L Switch", RT5677_DD2_MIXER,
1616*4882a593Smuzhiyun RT5677_M_STO_L_DD2_L_SFT, 1, 1),
1617*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix L Switch", RT5677_DD2_MIXER,
1618*4882a593Smuzhiyun RT5677_M_MONO_L_DD2_L_SFT, 1, 1),
1619*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC4 L Switch", RT5677_DD2_MIXER,
1620*4882a593Smuzhiyun RT5677_M_DAC4_L_DD2_L_SFT, 1, 1),
1621*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC4 R Switch", RT5677_DD2_MIXER,
1622*4882a593Smuzhiyun RT5677_M_DAC4_R_DD2_L_SFT, 1, 1),
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dd2_r_mix[] = {
1626*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Sto DAC Mix R Switch", RT5677_DD2_MIXER,
1627*4882a593Smuzhiyun RT5677_M_STO_R_DD2_R_SFT, 1, 1),
1628*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Mono DAC Mix R Switch", RT5677_DD2_MIXER,
1629*4882a593Smuzhiyun RT5677_M_MONO_R_DD2_R_SFT, 1, 1),
1630*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC4 R Switch", RT5677_DD2_MIXER,
1631*4882a593Smuzhiyun RT5677_M_DAC4_R_DD2_R_SFT, 1, 1),
1632*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("DAC4 L Switch", RT5677_DD2_MIXER,
1633*4882a593Smuzhiyun RT5677_M_DAC4_L_DD2_R_SFT, 1, 1),
1634*4882a593Smuzhiyun };
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_01_mix[] = {
1637*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1638*4882a593Smuzhiyun RT5677_DSP_IB_01_H_SFT, 1, 1),
1639*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1640*4882a593Smuzhiyun RT5677_DSP_IB_23_H_SFT, 1, 1),
1641*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1642*4882a593Smuzhiyun RT5677_DSP_IB_45_H_SFT, 1, 1),
1643*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1644*4882a593Smuzhiyun RT5677_DSP_IB_6_H_SFT, 1, 1),
1645*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1646*4882a593Smuzhiyun RT5677_DSP_IB_7_H_SFT, 1, 1),
1647*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1648*4882a593Smuzhiyun RT5677_DSP_IB_8_H_SFT, 1, 1),
1649*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1650*4882a593Smuzhiyun RT5677_DSP_IB_9_H_SFT, 1, 1),
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_23_mix[] = {
1654*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1655*4882a593Smuzhiyun RT5677_DSP_IB_01_L_SFT, 1, 1),
1656*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1657*4882a593Smuzhiyun RT5677_DSP_IB_23_L_SFT, 1, 1),
1658*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1659*4882a593Smuzhiyun RT5677_DSP_IB_45_L_SFT, 1, 1),
1660*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1661*4882a593Smuzhiyun RT5677_DSP_IB_6_L_SFT, 1, 1),
1662*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1663*4882a593Smuzhiyun RT5677_DSP_IB_7_L_SFT, 1, 1),
1664*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1665*4882a593Smuzhiyun RT5677_DSP_IB_8_L_SFT, 1, 1),
1666*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_0123_MIXER_CTRL,
1667*4882a593Smuzhiyun RT5677_DSP_IB_9_L_SFT, 1, 1),
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_4_mix[] = {
1671*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1672*4882a593Smuzhiyun RT5677_DSP_IB_01_H_SFT, 1, 1),
1673*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1674*4882a593Smuzhiyun RT5677_DSP_IB_23_H_SFT, 1, 1),
1675*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1676*4882a593Smuzhiyun RT5677_DSP_IB_45_H_SFT, 1, 1),
1677*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1678*4882a593Smuzhiyun RT5677_DSP_IB_6_H_SFT, 1, 1),
1679*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1680*4882a593Smuzhiyun RT5677_DSP_IB_7_H_SFT, 1, 1),
1681*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1682*4882a593Smuzhiyun RT5677_DSP_IB_8_H_SFT, 1, 1),
1683*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1684*4882a593Smuzhiyun RT5677_DSP_IB_9_H_SFT, 1, 1),
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_5_mix[] = {
1688*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1689*4882a593Smuzhiyun RT5677_DSP_IB_01_L_SFT, 1, 1),
1690*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1691*4882a593Smuzhiyun RT5677_DSP_IB_23_L_SFT, 1, 1),
1692*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1693*4882a593Smuzhiyun RT5677_DSP_IB_45_L_SFT, 1, 1),
1694*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1695*4882a593Smuzhiyun RT5677_DSP_IB_6_L_SFT, 1, 1),
1696*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1697*4882a593Smuzhiyun RT5677_DSP_IB_7_L_SFT, 1, 1),
1698*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1699*4882a593Smuzhiyun RT5677_DSP_IB_8_L_SFT, 1, 1),
1700*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_45_MIXER_CTRL,
1701*4882a593Smuzhiyun RT5677_DSP_IB_9_L_SFT, 1, 1),
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_6_mix[] = {
1705*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1706*4882a593Smuzhiyun RT5677_DSP_IB_01_H_SFT, 1, 1),
1707*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1708*4882a593Smuzhiyun RT5677_DSP_IB_23_H_SFT, 1, 1),
1709*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1710*4882a593Smuzhiyun RT5677_DSP_IB_45_H_SFT, 1, 1),
1711*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1712*4882a593Smuzhiyun RT5677_DSP_IB_6_H_SFT, 1, 1),
1713*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1714*4882a593Smuzhiyun RT5677_DSP_IB_7_H_SFT, 1, 1),
1715*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1716*4882a593Smuzhiyun RT5677_DSP_IB_8_H_SFT, 1, 1),
1717*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1718*4882a593Smuzhiyun RT5677_DSP_IB_9_H_SFT, 1, 1),
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob_7_mix[] = {
1722*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB01 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1723*4882a593Smuzhiyun RT5677_DSP_IB_01_L_SFT, 1, 1),
1724*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB23 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1725*4882a593Smuzhiyun RT5677_DSP_IB_23_L_SFT, 1, 1),
1726*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB45 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1727*4882a593Smuzhiyun RT5677_DSP_IB_45_L_SFT, 1, 1),
1728*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB6 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1729*4882a593Smuzhiyun RT5677_DSP_IB_6_L_SFT, 1, 1),
1730*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB7 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1731*4882a593Smuzhiyun RT5677_DSP_IB_7_L_SFT, 1, 1),
1732*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB8 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1733*4882a593Smuzhiyun RT5677_DSP_IB_8_L_SFT, 1, 1),
1734*4882a593Smuzhiyun SOC_DAPM_SINGLE("IB9 Switch", RT5677_DSP_OUTB_67_MIXER_CTRL,
1735*4882a593Smuzhiyun RT5677_DSP_IB_9_L_SFT, 1, 1),
1736*4882a593Smuzhiyun };
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /* Mux */
1740*4882a593Smuzhiyun /* DAC1 L/R Source */ /* MX-29 [10:8] */
1741*4882a593Smuzhiyun static const char * const rt5677_dac1_src[] = {
1742*4882a593Smuzhiyun "IF1 DAC 01", "IF2 DAC 01", "IF3 DAC LR", "IF4 DAC LR", "SLB DAC 01",
1743*4882a593Smuzhiyun "OB 01"
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1747*4882a593Smuzhiyun rt5677_dac1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
1748*4882a593Smuzhiyun RT5677_DAC1_L_SEL_SFT, rt5677_dac1_src);
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac1_mux =
1751*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC1 Source", rt5677_dac1_enum);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun /* ADDA1 L/R Source */ /* MX-29 [1:0] */
1754*4882a593Smuzhiyun static const char * const rt5677_adda1_src[] = {
1755*4882a593Smuzhiyun "STO1 ADC MIX", "STO2 ADC MIX", "OB 67",
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1759*4882a593Smuzhiyun rt5677_adda1_enum, RT5677_ADC_IF_DSP_DAC1_MIXER,
1760*4882a593Smuzhiyun RT5677_ADDA1_SEL_SFT, rt5677_adda1_src);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_adda1_mux =
1763*4882a593Smuzhiyun SOC_DAPM_ENUM("ADDA1 Source", rt5677_adda1_enum);
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /*DAC2 L/R Source*/ /* MX-1B [6:4] [2:0] */
1767*4882a593Smuzhiyun static const char * const rt5677_dac2l_src[] = {
1768*4882a593Smuzhiyun "IF1 DAC 2", "IF2 DAC 2", "IF3 DAC L", "IF4 DAC L", "SLB DAC 2",
1769*4882a593Smuzhiyun "OB 2",
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1773*4882a593Smuzhiyun rt5677_dac2l_enum, RT5677_IF_DSP_DAC2_MIXER,
1774*4882a593Smuzhiyun RT5677_SEL_DAC2_L_SRC_SFT, rt5677_dac2l_src);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac2_l_mux =
1777*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC2 L Source", rt5677_dac2l_enum);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun static const char * const rt5677_dac2r_src[] = {
1780*4882a593Smuzhiyun "IF1 DAC 3", "IF2 DAC 3", "IF3 DAC R", "IF4 DAC R", "SLB DAC 3",
1781*4882a593Smuzhiyun "OB 3", "Haptic Generator", "VAD ADC"
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1785*4882a593Smuzhiyun rt5677_dac2r_enum, RT5677_IF_DSP_DAC2_MIXER,
1786*4882a593Smuzhiyun RT5677_SEL_DAC2_R_SRC_SFT, rt5677_dac2r_src);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac2_r_mux =
1789*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC2 R Source", rt5677_dac2r_enum);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /*DAC3 L/R Source*/ /* MX-16 [6:4] [2:0] */
1792*4882a593Smuzhiyun static const char * const rt5677_dac3l_src[] = {
1793*4882a593Smuzhiyun "IF1 DAC 4", "IF2 DAC 4", "IF3 DAC L", "IF4 DAC L",
1794*4882a593Smuzhiyun "SLB DAC 4", "OB 4"
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1798*4882a593Smuzhiyun rt5677_dac3l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1799*4882a593Smuzhiyun RT5677_SEL_DAC3_L_SRC_SFT, rt5677_dac3l_src);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac3_l_mux =
1802*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC3 L Source", rt5677_dac3l_enum);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun static const char * const rt5677_dac3r_src[] = {
1805*4882a593Smuzhiyun "IF1 DAC 5", "IF2 DAC 5", "IF3 DAC R", "IF4 DAC R",
1806*4882a593Smuzhiyun "SLB DAC 5", "OB 5"
1807*4882a593Smuzhiyun };
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1810*4882a593Smuzhiyun rt5677_dac3r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1811*4882a593Smuzhiyun RT5677_SEL_DAC3_R_SRC_SFT, rt5677_dac3r_src);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac3_r_mux =
1814*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC3 R Source", rt5677_dac3r_enum);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun /*DAC4 L/R Source*/ /* MX-16 [14:12] [10:8] */
1817*4882a593Smuzhiyun static const char * const rt5677_dac4l_src[] = {
1818*4882a593Smuzhiyun "IF1 DAC 6", "IF2 DAC 6", "IF3 DAC L", "IF4 DAC L",
1819*4882a593Smuzhiyun "SLB DAC 6", "OB 6"
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1823*4882a593Smuzhiyun rt5677_dac4l_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1824*4882a593Smuzhiyun RT5677_SEL_DAC4_L_SRC_SFT, rt5677_dac4l_src);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac4_l_mux =
1827*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC4 L Source", rt5677_dac4l_enum);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun static const char * const rt5677_dac4r_src[] = {
1830*4882a593Smuzhiyun "IF1 DAC 7", "IF2 DAC 7", "IF3 DAC R", "IF4 DAC R",
1831*4882a593Smuzhiyun "SLB DAC 7", "OB 7"
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1835*4882a593Smuzhiyun rt5677_dac4r_enum, RT5677_IF_DSP_DAC3_4_MIXER,
1836*4882a593Smuzhiyun RT5677_SEL_DAC4_R_SRC_SFT, rt5677_dac4r_src);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac4_r_mux =
1839*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC4 R Source", rt5677_dac4r_enum);
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun /* In/OutBound Source Pass SRC */ /* MX-A5 [3] [4] [0] [1] [2] */
1842*4882a593Smuzhiyun static const char * const rt5677_iob_bypass_src[] = {
1843*4882a593Smuzhiyun "Bypass", "Pass SRC"
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1847*4882a593Smuzhiyun rt5677_ob01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1848*4882a593Smuzhiyun RT5677_SEL_SRC_OB01_SFT, rt5677_iob_bypass_src);
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob01_bypass_src_mux =
1851*4882a593Smuzhiyun SOC_DAPM_ENUM("OB01 Bypass Source", rt5677_ob01_bypass_src_enum);
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1854*4882a593Smuzhiyun rt5677_ob23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1855*4882a593Smuzhiyun RT5677_SEL_SRC_OB23_SFT, rt5677_iob_bypass_src);
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ob23_bypass_src_mux =
1858*4882a593Smuzhiyun SOC_DAPM_ENUM("OB23 Bypass Source", rt5677_ob23_bypass_src_enum);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1861*4882a593Smuzhiyun rt5677_ib01_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1862*4882a593Smuzhiyun RT5677_SEL_SRC_IB01_SFT, rt5677_iob_bypass_src);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib01_bypass_src_mux =
1865*4882a593Smuzhiyun SOC_DAPM_ENUM("IB01 Bypass Source", rt5677_ib01_bypass_src_enum);
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1868*4882a593Smuzhiyun rt5677_ib23_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1869*4882a593Smuzhiyun RT5677_SEL_SRC_IB23_SFT, rt5677_iob_bypass_src);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib23_bypass_src_mux =
1872*4882a593Smuzhiyun SOC_DAPM_ENUM("IB23 Bypass Source", rt5677_ib23_bypass_src_enum);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1875*4882a593Smuzhiyun rt5677_ib45_bypass_src_enum, RT5677_DSP_IN_OUTB_CTRL,
1876*4882a593Smuzhiyun RT5677_SEL_SRC_IB45_SFT, rt5677_iob_bypass_src);
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib45_bypass_src_mux =
1879*4882a593Smuzhiyun SOC_DAPM_ENUM("IB45 Bypass Source", rt5677_ib45_bypass_src_enum);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* Stereo ADC Source 2 */ /* MX-27 MX26 MX25 [11:10] */
1882*4882a593Smuzhiyun static const char * const rt5677_stereo_adc2_src[] = {
1883*4882a593Smuzhiyun "DD MIX1", "DMIC", "Stereo DAC MIX"
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1887*4882a593Smuzhiyun rt5677_stereo1_adc2_enum, RT5677_STO1_ADC_MIXER,
1888*4882a593Smuzhiyun RT5677_SEL_STO1_ADC2_SFT, rt5677_stereo_adc2_src);
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_adc2_mux =
1891*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC2 Source", rt5677_stereo1_adc2_enum);
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1894*4882a593Smuzhiyun rt5677_stereo2_adc2_enum, RT5677_STO2_ADC_MIXER,
1895*4882a593Smuzhiyun RT5677_SEL_STO2_ADC2_SFT, rt5677_stereo_adc2_src);
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_adc2_mux =
1898*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC2 Source", rt5677_stereo2_adc2_enum);
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1901*4882a593Smuzhiyun rt5677_stereo3_adc2_enum, RT5677_STO3_ADC_MIXER,
1902*4882a593Smuzhiyun RT5677_SEL_STO3_ADC2_SFT, rt5677_stereo_adc2_src);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto3_adc2_mux =
1905*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo3 ADC2 Source", rt5677_stereo3_adc2_enum);
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun /* DMIC Source */ /* MX-28 [9:8][1:0] MX-27 MX-26 MX-25 MX-24 [9:8] */
1908*4882a593Smuzhiyun static const char * const rt5677_dmic_src[] = {
1909*4882a593Smuzhiyun "DMIC1", "DMIC2", "DMIC3", "DMIC4"
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1913*4882a593Smuzhiyun rt5677_mono_dmic_l_enum, RT5677_MONO_ADC_MIXER,
1914*4882a593Smuzhiyun RT5677_SEL_MONO_DMIC_L_SFT, rt5677_dmic_src);
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_dmic_l_mux =
1917*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono DMIC L Source", rt5677_mono_dmic_l_enum);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1920*4882a593Smuzhiyun rt5677_mono_dmic_r_enum, RT5677_MONO_ADC_MIXER,
1921*4882a593Smuzhiyun RT5677_SEL_MONO_DMIC_R_SFT, rt5677_dmic_src);
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_dmic_r_mux =
1924*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono DMIC R Source", rt5677_mono_dmic_r_enum);
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1927*4882a593Smuzhiyun rt5677_stereo1_dmic_enum, RT5677_STO1_ADC_MIXER,
1928*4882a593Smuzhiyun RT5677_SEL_STO1_DMIC_SFT, rt5677_dmic_src);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_dmic_mux =
1931*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 DMIC Source", rt5677_stereo1_dmic_enum);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1934*4882a593Smuzhiyun rt5677_stereo2_dmic_enum, RT5677_STO2_ADC_MIXER,
1935*4882a593Smuzhiyun RT5677_SEL_STO2_DMIC_SFT, rt5677_dmic_src);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_dmic_mux =
1938*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 DMIC Source", rt5677_stereo2_dmic_enum);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1941*4882a593Smuzhiyun rt5677_stereo3_dmic_enum, RT5677_STO3_ADC_MIXER,
1942*4882a593Smuzhiyun RT5677_SEL_STO3_DMIC_SFT, rt5677_dmic_src);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto3_dmic_mux =
1945*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo3 DMIC Source", rt5677_stereo3_dmic_enum);
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1948*4882a593Smuzhiyun rt5677_stereo4_dmic_enum, RT5677_STO4_ADC_MIXER,
1949*4882a593Smuzhiyun RT5677_SEL_STO4_DMIC_SFT, rt5677_dmic_src);
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto4_dmic_mux =
1952*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo4 DMIC Source", rt5677_stereo4_dmic_enum);
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun /* Stereo2 ADC Source */ /* MX-26 [0] */
1955*4882a593Smuzhiyun static const char * const rt5677_stereo2_adc_lr_src[] = {
1956*4882a593Smuzhiyun "L", "LR"
1957*4882a593Smuzhiyun };
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1960*4882a593Smuzhiyun rt5677_stereo2_adc_lr_enum, RT5677_STO2_ADC_MIXER,
1961*4882a593Smuzhiyun RT5677_SEL_STO2_LR_MIX_SFT, rt5677_stereo2_adc_lr_src);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_adc_lr_mux =
1964*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC LR Source", rt5677_stereo2_adc_lr_enum);
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun /* Stereo1 ADC Source 1 */ /* MX-27 MX26 MX25 [13:12] */
1967*4882a593Smuzhiyun static const char * const rt5677_stereo_adc1_src[] = {
1968*4882a593Smuzhiyun "DD MIX1", "ADC1/2", "Stereo DAC MIX"
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1972*4882a593Smuzhiyun rt5677_stereo1_adc1_enum, RT5677_STO1_ADC_MIXER,
1973*4882a593Smuzhiyun RT5677_SEL_STO1_ADC1_SFT, rt5677_stereo_adc1_src);
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto1_adc1_mux =
1976*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC1 Source", rt5677_stereo1_adc1_enum);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1979*4882a593Smuzhiyun rt5677_stereo2_adc1_enum, RT5677_STO2_ADC_MIXER,
1980*4882a593Smuzhiyun RT5677_SEL_STO2_ADC1_SFT, rt5677_stereo_adc1_src);
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto2_adc1_mux =
1983*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC1 Source", rt5677_stereo2_adc1_enum);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1986*4882a593Smuzhiyun rt5677_stereo3_adc1_enum, RT5677_STO3_ADC_MIXER,
1987*4882a593Smuzhiyun RT5677_SEL_STO3_ADC1_SFT, rt5677_stereo_adc1_src);
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto3_adc1_mux =
1990*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo3 ADC1 Source", rt5677_stereo3_adc1_enum);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* Mono ADC Left Source 2 */ /* MX-28 [11:10] */
1993*4882a593Smuzhiyun static const char * const rt5677_mono_adc2_l_src[] = {
1994*4882a593Smuzhiyun "DD MIX1L", "DMIC", "MONO DAC MIXL"
1995*4882a593Smuzhiyun };
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
1998*4882a593Smuzhiyun rt5677_mono_adc2_l_enum, RT5677_MONO_ADC_MIXER,
1999*4882a593Smuzhiyun RT5677_SEL_MONO_ADC_L2_SFT, rt5677_mono_adc2_l_src);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc2_l_mux =
2002*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono ADC2 L Source", rt5677_mono_adc2_l_enum);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun /* Mono ADC Left Source 1 */ /* MX-28 [13:12] */
2005*4882a593Smuzhiyun static const char * const rt5677_mono_adc1_l_src[] = {
2006*4882a593Smuzhiyun "DD MIX1L", "ADC1", "MONO DAC MIXL"
2007*4882a593Smuzhiyun };
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2010*4882a593Smuzhiyun rt5677_mono_adc1_l_enum, RT5677_MONO_ADC_MIXER,
2011*4882a593Smuzhiyun RT5677_SEL_MONO_ADC_L1_SFT, rt5677_mono_adc1_l_src);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc1_l_mux =
2014*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono ADC1 L Source", rt5677_mono_adc1_l_enum);
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /* Mono ADC Right Source 2 */ /* MX-28 [3:2] */
2017*4882a593Smuzhiyun static const char * const rt5677_mono_adc2_r_src[] = {
2018*4882a593Smuzhiyun "DD MIX1R", "DMIC", "MONO DAC MIXR"
2019*4882a593Smuzhiyun };
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2022*4882a593Smuzhiyun rt5677_mono_adc2_r_enum, RT5677_MONO_ADC_MIXER,
2023*4882a593Smuzhiyun RT5677_SEL_MONO_ADC_R2_SFT, rt5677_mono_adc2_r_src);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc2_r_mux =
2026*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono ADC2 R Source", rt5677_mono_adc2_r_enum);
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun /* Mono ADC Right Source 1 */ /* MX-28 [5:4] */
2029*4882a593Smuzhiyun static const char * const rt5677_mono_adc1_r_src[] = {
2030*4882a593Smuzhiyun "DD MIX1R", "ADC2", "MONO DAC MIXR"
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2034*4882a593Smuzhiyun rt5677_mono_adc1_r_enum, RT5677_MONO_ADC_MIXER,
2035*4882a593Smuzhiyun RT5677_SEL_MONO_ADC_R1_SFT, rt5677_mono_adc1_r_src);
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_mono_adc1_r_mux =
2038*4882a593Smuzhiyun SOC_DAPM_ENUM("Mono ADC1 R Source", rt5677_mono_adc1_r_enum);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* Stereo4 ADC Source 2 */ /* MX-24 [11:10] */
2041*4882a593Smuzhiyun static const char * const rt5677_stereo4_adc2_src[] = {
2042*4882a593Smuzhiyun "DD MIX1", "DMIC", "DD MIX2"
2043*4882a593Smuzhiyun };
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2046*4882a593Smuzhiyun rt5677_stereo4_adc2_enum, RT5677_STO4_ADC_MIXER,
2047*4882a593Smuzhiyun RT5677_SEL_STO4_ADC2_SFT, rt5677_stereo4_adc2_src);
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto4_adc2_mux =
2050*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo4 ADC2 Source", rt5677_stereo4_adc2_enum);
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun /* Stereo4 ADC Source 1 */ /* MX-24 [13:12] */
2054*4882a593Smuzhiyun static const char * const rt5677_stereo4_adc1_src[] = {
2055*4882a593Smuzhiyun "DD MIX1", "ADC1/2", "DD MIX2"
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2059*4882a593Smuzhiyun rt5677_stereo4_adc1_enum, RT5677_STO4_ADC_MIXER,
2060*4882a593Smuzhiyun RT5677_SEL_STO4_ADC1_SFT, rt5677_stereo4_adc1_src);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sto4_adc1_mux =
2063*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo4 ADC1 Source", rt5677_stereo4_adc1_enum);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* InBound0/1 Source */ /* MX-A3 [14:12] */
2066*4882a593Smuzhiyun static const char * const rt5677_inbound01_src[] = {
2067*4882a593Smuzhiyun "IF1 DAC 01", "IF2 DAC 01", "SLB DAC 01", "STO1 ADC MIX",
2068*4882a593Smuzhiyun "VAD ADC/DAC1 FS"
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2072*4882a593Smuzhiyun rt5677_inbound01_enum, RT5677_DSP_INB_CTRL1,
2073*4882a593Smuzhiyun RT5677_IB01_SRC_SFT, rt5677_inbound01_src);
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib01_src_mux =
2076*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound0/1 Source", rt5677_inbound01_enum);
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /* InBound2/3 Source */ /* MX-A3 [10:8] */
2079*4882a593Smuzhiyun static const char * const rt5677_inbound23_src[] = {
2080*4882a593Smuzhiyun "IF1 DAC 23", "IF2 DAC 23", "SLB DAC 23", "STO2 ADC MIX",
2081*4882a593Smuzhiyun "DAC1 FS", "IF4 DAC"
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2085*4882a593Smuzhiyun rt5677_inbound23_enum, RT5677_DSP_INB_CTRL1,
2086*4882a593Smuzhiyun RT5677_IB23_SRC_SFT, rt5677_inbound23_src);
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib23_src_mux =
2089*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound2/3 Source", rt5677_inbound23_enum);
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun /* InBound4/5 Source */ /* MX-A3 [6:4] */
2092*4882a593Smuzhiyun static const char * const rt5677_inbound45_src[] = {
2093*4882a593Smuzhiyun "IF1 DAC 45", "IF2 DAC 45", "SLB DAC 45", "STO3 ADC MIX",
2094*4882a593Smuzhiyun "IF3 DAC"
2095*4882a593Smuzhiyun };
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2098*4882a593Smuzhiyun rt5677_inbound45_enum, RT5677_DSP_INB_CTRL1,
2099*4882a593Smuzhiyun RT5677_IB45_SRC_SFT, rt5677_inbound45_src);
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib45_src_mux =
2102*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound4/5 Source", rt5677_inbound45_enum);
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* InBound6 Source */ /* MX-A3 [2:0] */
2105*4882a593Smuzhiyun static const char * const rt5677_inbound6_src[] = {
2106*4882a593Smuzhiyun "IF1 DAC 6", "IF2 DAC 6", "SLB DAC 6", "STO4 ADC MIX L",
2107*4882a593Smuzhiyun "IF4 DAC L", "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L"
2108*4882a593Smuzhiyun };
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2111*4882a593Smuzhiyun rt5677_inbound6_enum, RT5677_DSP_INB_CTRL1,
2112*4882a593Smuzhiyun RT5677_IB6_SRC_SFT, rt5677_inbound6_src);
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib6_src_mux =
2115*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound6 Source", rt5677_inbound6_enum);
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /* InBound7 Source */ /* MX-A4 [14:12] */
2118*4882a593Smuzhiyun static const char * const rt5677_inbound7_src[] = {
2119*4882a593Smuzhiyun "IF1 DAC 7", "IF2 DAC 7", "SLB DAC 7", "STO4 ADC MIX R",
2120*4882a593Smuzhiyun "IF4 DAC R", "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R"
2121*4882a593Smuzhiyun };
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2124*4882a593Smuzhiyun rt5677_inbound7_enum, RT5677_DSP_INB_CTRL2,
2125*4882a593Smuzhiyun RT5677_IB7_SRC_SFT, rt5677_inbound7_src);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib7_src_mux =
2128*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound7 Source", rt5677_inbound7_enum);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* InBound8 Source */ /* MX-A4 [10:8] */
2131*4882a593Smuzhiyun static const char * const rt5677_inbound8_src[] = {
2132*4882a593Smuzhiyun "STO1 ADC MIX L", "STO2 ADC MIX L", "STO3 ADC MIX L", "STO4 ADC MIX L",
2133*4882a593Smuzhiyun "MONO ADC MIX L", "DACL1 FS"
2134*4882a593Smuzhiyun };
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2137*4882a593Smuzhiyun rt5677_inbound8_enum, RT5677_DSP_INB_CTRL2,
2138*4882a593Smuzhiyun RT5677_IB8_SRC_SFT, rt5677_inbound8_src);
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib8_src_mux =
2141*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound8 Source", rt5677_inbound8_enum);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun /* InBound9 Source */ /* MX-A4 [6:4] */
2144*4882a593Smuzhiyun static const char * const rt5677_inbound9_src[] = {
2145*4882a593Smuzhiyun "STO1 ADC MIX R", "STO2 ADC MIX R", "STO3 ADC MIX R", "STO4 ADC MIX R",
2146*4882a593Smuzhiyun "MONO ADC MIX R", "DACR1 FS", "DAC1 FS"
2147*4882a593Smuzhiyun };
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2150*4882a593Smuzhiyun rt5677_inbound9_enum, RT5677_DSP_INB_CTRL2,
2151*4882a593Smuzhiyun RT5677_IB9_SRC_SFT, rt5677_inbound9_src);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_ib9_src_mux =
2154*4882a593Smuzhiyun SOC_DAPM_ENUM("InBound9 Source", rt5677_inbound9_enum);
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun /* VAD Source */ /* MX-9F [6:4] */
2157*4882a593Smuzhiyun static const char * const rt5677_vad_src[] = {
2158*4882a593Smuzhiyun "STO1 ADC MIX L", "MONO ADC MIX L", "MONO ADC MIX R", "STO2 ADC MIX L",
2159*4882a593Smuzhiyun "STO3 ADC MIX L"
2160*4882a593Smuzhiyun };
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2163*4882a593Smuzhiyun rt5677_vad_enum, RT5677_VAD_CTRL4,
2164*4882a593Smuzhiyun RT5677_VAD_SRC_SFT, rt5677_vad_src);
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_vad_src_mux =
2167*4882a593Smuzhiyun SOC_DAPM_ENUM("VAD Source", rt5677_vad_enum);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun /* Sidetone Source */ /* MX-13 [11:9] */
2170*4882a593Smuzhiyun static const char * const rt5677_sidetone_src[] = {
2171*4882a593Smuzhiyun "DMIC1 L", "DMIC2 L", "DMIC3 L", "DMIC4 L", "ADC1", "ADC2"
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2175*4882a593Smuzhiyun rt5677_sidetone_enum, RT5677_SIDETONE_CTRL,
2176*4882a593Smuzhiyun RT5677_ST_SEL_SFT, rt5677_sidetone_src);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_sidetone_mux =
2179*4882a593Smuzhiyun SOC_DAPM_ENUM("Sidetone Source", rt5677_sidetone_enum);
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /* DAC1/2 Source */ /* MX-15 [1:0] */
2182*4882a593Smuzhiyun static const char * const rt5677_dac12_src[] = {
2183*4882a593Smuzhiyun "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
2184*4882a593Smuzhiyun };
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2187*4882a593Smuzhiyun rt5677_dac12_enum, RT5677_ANA_DAC1_2_3_SRC,
2188*4882a593Smuzhiyun RT5677_ANA_DAC1_2_SRC_SEL_SFT, rt5677_dac12_src);
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac12_mux =
2191*4882a593Smuzhiyun SOC_DAPM_ENUM("Analog DAC1/2 Source", rt5677_dac12_enum);
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun /* DAC3 Source */ /* MX-15 [5:4] */
2194*4882a593Smuzhiyun static const char * const rt5677_dac3_src[] = {
2195*4882a593Smuzhiyun "MONO DAC MIXL", "MONO DAC MIXR", "DD MIX1L", "DD MIX2L"
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2199*4882a593Smuzhiyun rt5677_dac3_enum, RT5677_ANA_DAC1_2_3_SRC,
2200*4882a593Smuzhiyun RT5677_ANA_DAC3_SRC_SEL_SFT, rt5677_dac3_src);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_dac3_mux =
2203*4882a593Smuzhiyun SOC_DAPM_ENUM("Analog DAC3 Source", rt5677_dac3_enum);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun /* PDM channel Source */ /* MX-31 [13:12][9:8][5:4][1:0] */
2206*4882a593Smuzhiyun static const char * const rt5677_pdm_src[] = {
2207*4882a593Smuzhiyun "STO1 DAC MIX", "MONO DAC MIX", "DD MIX1", "DD MIX2"
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2211*4882a593Smuzhiyun rt5677_pdm1_l_enum, RT5677_PDM_OUT_CTRL,
2212*4882a593Smuzhiyun RT5677_SEL_PDM1_L_SFT, rt5677_pdm_src);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_pdm1_l_mux =
2215*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_l_enum);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2218*4882a593Smuzhiyun rt5677_pdm2_l_enum, RT5677_PDM_OUT_CTRL,
2219*4882a593Smuzhiyun RT5677_SEL_PDM2_L_SFT, rt5677_pdm_src);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_pdm2_l_mux =
2222*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_l_enum);
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2225*4882a593Smuzhiyun rt5677_pdm1_r_enum, RT5677_PDM_OUT_CTRL,
2226*4882a593Smuzhiyun RT5677_SEL_PDM1_R_SFT, rt5677_pdm_src);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_pdm1_r_mux =
2229*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM1 Source", rt5677_pdm1_r_enum);
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2232*4882a593Smuzhiyun rt5677_pdm2_r_enum, RT5677_PDM_OUT_CTRL,
2233*4882a593Smuzhiyun RT5677_SEL_PDM2_R_SFT, rt5677_pdm_src);
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_pdm2_r_mux =
2236*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM2 Source", rt5677_pdm2_r_enum);
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /* TDM IF1/2 SLB ADC1 Data Selection */ /* MX-3C MX-41 [5:4] MX-08 [1:0] */
2239*4882a593Smuzhiyun static const char * const rt5677_if12_adc1_src[] = {
2240*4882a593Smuzhiyun "STO1 ADC MIX", "OB01", "VAD ADC"
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2244*4882a593Smuzhiyun rt5677_if1_adc1_enum, RT5677_TDM1_CTRL2,
2245*4882a593Smuzhiyun RT5677_IF1_ADC1_SFT, rt5677_if12_adc1_src);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc1_mux =
2248*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC1 Source", rt5677_if1_adc1_enum);
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2251*4882a593Smuzhiyun rt5677_if2_adc1_enum, RT5677_TDM2_CTRL2,
2252*4882a593Smuzhiyun RT5677_IF2_ADC1_SFT, rt5677_if12_adc1_src);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc1_mux =
2255*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC1 Source", rt5677_if2_adc1_enum);
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2258*4882a593Smuzhiyun rt5677_slb_adc1_enum, RT5677_SLIMBUS_RX,
2259*4882a593Smuzhiyun RT5677_SLB_ADC1_SFT, rt5677_if12_adc1_src);
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_slb_adc1_mux =
2262*4882a593Smuzhiyun SOC_DAPM_ENUM("SLB ADC1 Source", rt5677_slb_adc1_enum);
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun /* TDM IF1/2 SLB ADC2 Data Selection */ /* MX-3C MX-41 [7:6] MX-08 [3:2] */
2265*4882a593Smuzhiyun static const char * const rt5677_if12_adc2_src[] = {
2266*4882a593Smuzhiyun "STO2 ADC MIX", "OB23"
2267*4882a593Smuzhiyun };
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2270*4882a593Smuzhiyun rt5677_if1_adc2_enum, RT5677_TDM1_CTRL2,
2271*4882a593Smuzhiyun RT5677_IF1_ADC2_SFT, rt5677_if12_adc2_src);
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc2_mux =
2274*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC2 Source", rt5677_if1_adc2_enum);
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2277*4882a593Smuzhiyun rt5677_if2_adc2_enum, RT5677_TDM2_CTRL2,
2278*4882a593Smuzhiyun RT5677_IF2_ADC2_SFT, rt5677_if12_adc2_src);
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc2_mux =
2281*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC2 Source", rt5677_if2_adc2_enum);
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2284*4882a593Smuzhiyun rt5677_slb_adc2_enum, RT5677_SLIMBUS_RX,
2285*4882a593Smuzhiyun RT5677_SLB_ADC2_SFT, rt5677_if12_adc2_src);
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_slb_adc2_mux =
2288*4882a593Smuzhiyun SOC_DAPM_ENUM("SLB ADC2 Source", rt5677_slb_adc2_enum);
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun /* TDM IF1/2 SLB ADC3 Data Selection */ /* MX-3C MX-41 [9:8] MX-08 [5:4] */
2291*4882a593Smuzhiyun static const char * const rt5677_if12_adc3_src[] = {
2292*4882a593Smuzhiyun "STO3 ADC MIX", "MONO ADC MIX", "OB45"
2293*4882a593Smuzhiyun };
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2296*4882a593Smuzhiyun rt5677_if1_adc3_enum, RT5677_TDM1_CTRL2,
2297*4882a593Smuzhiyun RT5677_IF1_ADC3_SFT, rt5677_if12_adc3_src);
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc3_mux =
2300*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC3 Source", rt5677_if1_adc3_enum);
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2303*4882a593Smuzhiyun rt5677_if2_adc3_enum, RT5677_TDM2_CTRL2,
2304*4882a593Smuzhiyun RT5677_IF2_ADC3_SFT, rt5677_if12_adc3_src);
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc3_mux =
2307*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC3 Source", rt5677_if2_adc3_enum);
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2310*4882a593Smuzhiyun rt5677_slb_adc3_enum, RT5677_SLIMBUS_RX,
2311*4882a593Smuzhiyun RT5677_SLB_ADC3_SFT, rt5677_if12_adc3_src);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_slb_adc3_mux =
2314*4882a593Smuzhiyun SOC_DAPM_ENUM("SLB ADC3 Source", rt5677_slb_adc3_enum);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun /* TDM IF1/2 SLB ADC4 Data Selection */ /* MX-3C MX-41 [11:10] MX-08 [7:6] */
2317*4882a593Smuzhiyun static const char * const rt5677_if12_adc4_src[] = {
2318*4882a593Smuzhiyun "STO4 ADC MIX", "OB67", "OB01"
2319*4882a593Smuzhiyun };
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2322*4882a593Smuzhiyun rt5677_if1_adc4_enum, RT5677_TDM1_CTRL2,
2323*4882a593Smuzhiyun RT5677_IF1_ADC4_SFT, rt5677_if12_adc4_src);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc4_mux =
2326*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC4 Source", rt5677_if1_adc4_enum);
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2329*4882a593Smuzhiyun rt5677_if2_adc4_enum, RT5677_TDM2_CTRL2,
2330*4882a593Smuzhiyun RT5677_IF2_ADC4_SFT, rt5677_if12_adc4_src);
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc4_mux =
2333*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC4 Source", rt5677_if2_adc4_enum);
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2336*4882a593Smuzhiyun rt5677_slb_adc4_enum, RT5677_SLIMBUS_RX,
2337*4882a593Smuzhiyun RT5677_SLB_ADC4_SFT, rt5677_if12_adc4_src);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_slb_adc4_mux =
2340*4882a593Smuzhiyun SOC_DAPM_ENUM("SLB ADC4 Source", rt5677_slb_adc4_enum);
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun /* Interface3/4 ADC Data Input */ /* MX-2F [3:0] MX-30 [7:4] */
2343*4882a593Smuzhiyun static const char * const rt5677_if34_adc_src[] = {
2344*4882a593Smuzhiyun "STO1 ADC MIX", "STO2 ADC MIX", "STO3 ADC MIX", "STO4 ADC MIX",
2345*4882a593Smuzhiyun "MONO ADC MIX", "OB01", "OB23", "VAD ADC"
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2349*4882a593Smuzhiyun rt5677_if3_adc_enum, RT5677_IF3_DATA,
2350*4882a593Smuzhiyun RT5677_IF3_ADC_IN_SFT, rt5677_if34_adc_src);
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if3_adc_mux =
2353*4882a593Smuzhiyun SOC_DAPM_ENUM("IF3 ADC Source", rt5677_if3_adc_enum);
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2356*4882a593Smuzhiyun rt5677_if4_adc_enum, RT5677_IF4_DATA,
2357*4882a593Smuzhiyun RT5677_IF4_ADC_IN_SFT, rt5677_if34_adc_src);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if4_adc_mux =
2360*4882a593Smuzhiyun SOC_DAPM_ENUM("IF4 ADC Source", rt5677_if4_adc_enum);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun /* TDM IF1/2 ADC Data Selection */ /* MX-3B MX-40 [7:6][5:4][3:2][1:0] */
2363*4882a593Smuzhiyun static const char * const rt5677_if12_adc_swap_src[] = {
2364*4882a593Smuzhiyun "L/R", "R/L", "L/L", "R/R"
2365*4882a593Smuzhiyun };
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2368*4882a593Smuzhiyun rt5677_if1_adc1_swap_enum, RT5677_TDM1_CTRL1,
2369*4882a593Smuzhiyun RT5677_IF1_ADC1_SWAP_SFT, rt5677_if12_adc_swap_src);
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc1_swap_mux =
2372*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC1 Swap Source", rt5677_if1_adc1_swap_enum);
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2375*4882a593Smuzhiyun rt5677_if1_adc2_swap_enum, RT5677_TDM1_CTRL1,
2376*4882a593Smuzhiyun RT5677_IF1_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc2_swap_mux =
2379*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC2 Swap Source", rt5677_if1_adc2_swap_enum);
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2382*4882a593Smuzhiyun rt5677_if1_adc3_swap_enum, RT5677_TDM1_CTRL1,
2383*4882a593Smuzhiyun RT5677_IF1_ADC3_SWAP_SFT, rt5677_if12_adc_swap_src);
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc3_swap_mux =
2386*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC3 Swap Source", rt5677_if1_adc3_swap_enum);
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2389*4882a593Smuzhiyun rt5677_if1_adc4_swap_enum, RT5677_TDM1_CTRL1,
2390*4882a593Smuzhiyun RT5677_IF1_ADC4_SWAP_SFT, rt5677_if12_adc_swap_src);
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc4_swap_mux =
2393*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC4 Swap Source", rt5677_if1_adc4_swap_enum);
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2396*4882a593Smuzhiyun rt5677_if2_adc1_swap_enum, RT5677_TDM2_CTRL1,
2397*4882a593Smuzhiyun RT5677_IF1_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc1_swap_mux =
2400*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC2 Swap Source", rt5677_if2_adc1_swap_enum);
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2403*4882a593Smuzhiyun rt5677_if2_adc2_swap_enum, RT5677_TDM2_CTRL1,
2404*4882a593Smuzhiyun RT5677_IF2_ADC2_SWAP_SFT, rt5677_if12_adc_swap_src);
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc2_swap_mux =
2407*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC2 Swap Source", rt5677_if2_adc2_swap_enum);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2410*4882a593Smuzhiyun rt5677_if2_adc3_swap_enum, RT5677_TDM2_CTRL1,
2411*4882a593Smuzhiyun RT5677_IF2_ADC3_SWAP_SFT, rt5677_if12_adc_swap_src);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc3_swap_mux =
2414*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC3 Swap Source", rt5677_if2_adc3_swap_enum);
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2417*4882a593Smuzhiyun rt5677_if2_adc4_swap_enum, RT5677_TDM2_CTRL1,
2418*4882a593Smuzhiyun RT5677_IF2_ADC4_SWAP_SFT, rt5677_if12_adc_swap_src);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc4_swap_mux =
2421*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC4 Swap Source", rt5677_if2_adc4_swap_enum);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun /* TDM IF1 ADC Data Selection */ /* MX-3C [2:0] */
2424*4882a593Smuzhiyun static const char * const rt5677_if1_adc_tdm_swap_src[] = {
2425*4882a593Smuzhiyun "1/2/3/4", "2/1/3/4", "2/3/1/4", "4/1/2/3", "1/3/2/4", "1/4/2/3",
2426*4882a593Smuzhiyun "3/1/2/4", "3/4/1/2"
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2430*4882a593Smuzhiyun rt5677_if1_adc_tdm_swap_enum, RT5677_TDM1_CTRL2,
2431*4882a593Smuzhiyun RT5677_IF1_ADC_CTRL_SFT, rt5677_if1_adc_tdm_swap_src);
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_adc_tdm_swap_mux =
2434*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 ADC TDM Swap Source", rt5677_if1_adc_tdm_swap_enum);
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun /* TDM IF2 ADC Data Selection */ /* MX-41[2:0] */
2437*4882a593Smuzhiyun static const char * const rt5677_if2_adc_tdm_swap_src[] = {
2438*4882a593Smuzhiyun "1/2/3/4", "2/1/3/4", "3/1/2/4", "4/1/2/3", "1/3/2/4", "1/4/2/3",
2439*4882a593Smuzhiyun "2/3/1/4", "3/4/1/2"
2440*4882a593Smuzhiyun };
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2443*4882a593Smuzhiyun rt5677_if2_adc_tdm_swap_enum, RT5677_TDM2_CTRL2,
2444*4882a593Smuzhiyun RT5677_IF2_ADC_CTRL_SFT, rt5677_if2_adc_tdm_swap_src);
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_adc_tdm_swap_mux =
2447*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC TDM Swap Source", rt5677_if2_adc_tdm_swap_enum);
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun /* TDM IF1/2 DAC Data Selection */ /* MX-3E[14:12][10:8][6:4][2:0]
2450*4882a593Smuzhiyun MX-3F[14:12][10:8][6:4][2:0]
2451*4882a593Smuzhiyun MX-43[14:12][10:8][6:4][2:0]
2452*4882a593Smuzhiyun MX-44[14:12][10:8][6:4][2:0] */
2453*4882a593Smuzhiyun static const char * const rt5677_if12_dac_tdm_sel_src[] = {
2454*4882a593Smuzhiyun "Slot0", "Slot1", "Slot2", "Slot3", "Slot4", "Slot5", "Slot6", "Slot7"
2455*4882a593Smuzhiyun };
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2458*4882a593Smuzhiyun rt5677_if1_dac0_tdm_sel_enum, RT5677_TDM1_CTRL4,
2459*4882a593Smuzhiyun RT5677_IF1_DAC0_SFT, rt5677_if12_dac_tdm_sel_src);
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac0_tdm_sel_mux =
2462*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC0 TDM Source", rt5677_if1_dac0_tdm_sel_enum);
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2465*4882a593Smuzhiyun rt5677_if1_dac1_tdm_sel_enum, RT5677_TDM1_CTRL4,
2466*4882a593Smuzhiyun RT5677_IF1_DAC1_SFT, rt5677_if12_dac_tdm_sel_src);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac1_tdm_sel_mux =
2469*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC1 TDM Source", rt5677_if1_dac1_tdm_sel_enum);
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2472*4882a593Smuzhiyun rt5677_if1_dac2_tdm_sel_enum, RT5677_TDM1_CTRL4,
2473*4882a593Smuzhiyun RT5677_IF1_DAC2_SFT, rt5677_if12_dac_tdm_sel_src);
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac2_tdm_sel_mux =
2476*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC2 TDM Source", rt5677_if1_dac2_tdm_sel_enum);
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2479*4882a593Smuzhiyun rt5677_if1_dac3_tdm_sel_enum, RT5677_TDM1_CTRL4,
2480*4882a593Smuzhiyun RT5677_IF1_DAC3_SFT, rt5677_if12_dac_tdm_sel_src);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac3_tdm_sel_mux =
2483*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC3 TDM Source", rt5677_if1_dac3_tdm_sel_enum);
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2486*4882a593Smuzhiyun rt5677_if1_dac4_tdm_sel_enum, RT5677_TDM1_CTRL5,
2487*4882a593Smuzhiyun RT5677_IF1_DAC4_SFT, rt5677_if12_dac_tdm_sel_src);
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac4_tdm_sel_mux =
2490*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC4 TDM Source", rt5677_if1_dac4_tdm_sel_enum);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2493*4882a593Smuzhiyun rt5677_if1_dac5_tdm_sel_enum, RT5677_TDM1_CTRL5,
2494*4882a593Smuzhiyun RT5677_IF1_DAC5_SFT, rt5677_if12_dac_tdm_sel_src);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac5_tdm_sel_mux =
2497*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC5 TDM Source", rt5677_if1_dac5_tdm_sel_enum);
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2500*4882a593Smuzhiyun rt5677_if1_dac6_tdm_sel_enum, RT5677_TDM1_CTRL5,
2501*4882a593Smuzhiyun RT5677_IF1_DAC6_SFT, rt5677_if12_dac_tdm_sel_src);
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac6_tdm_sel_mux =
2504*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC6 TDM Source", rt5677_if1_dac6_tdm_sel_enum);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2507*4882a593Smuzhiyun rt5677_if1_dac7_tdm_sel_enum, RT5677_TDM1_CTRL5,
2508*4882a593Smuzhiyun RT5677_IF1_DAC7_SFT, rt5677_if12_dac_tdm_sel_src);
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if1_dac7_tdm_sel_mux =
2511*4882a593Smuzhiyun SOC_DAPM_ENUM("IF1 DAC7 TDM Source", rt5677_if1_dac7_tdm_sel_enum);
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2514*4882a593Smuzhiyun rt5677_if2_dac0_tdm_sel_enum, RT5677_TDM2_CTRL4,
2515*4882a593Smuzhiyun RT5677_IF2_DAC0_SFT, rt5677_if12_dac_tdm_sel_src);
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac0_tdm_sel_mux =
2518*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC0 TDM Source", rt5677_if2_dac0_tdm_sel_enum);
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2521*4882a593Smuzhiyun rt5677_if2_dac1_tdm_sel_enum, RT5677_TDM2_CTRL4,
2522*4882a593Smuzhiyun RT5677_IF2_DAC1_SFT, rt5677_if12_dac_tdm_sel_src);
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac1_tdm_sel_mux =
2525*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC1 TDM Source", rt5677_if2_dac1_tdm_sel_enum);
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2528*4882a593Smuzhiyun rt5677_if2_dac2_tdm_sel_enum, RT5677_TDM2_CTRL4,
2529*4882a593Smuzhiyun RT5677_IF2_DAC2_SFT, rt5677_if12_dac_tdm_sel_src);
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac2_tdm_sel_mux =
2532*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC2 TDM Source", rt5677_if2_dac2_tdm_sel_enum);
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2535*4882a593Smuzhiyun rt5677_if2_dac3_tdm_sel_enum, RT5677_TDM2_CTRL4,
2536*4882a593Smuzhiyun RT5677_IF2_DAC3_SFT, rt5677_if12_dac_tdm_sel_src);
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac3_tdm_sel_mux =
2539*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC3 TDM Source", rt5677_if2_dac3_tdm_sel_enum);
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2542*4882a593Smuzhiyun rt5677_if2_dac4_tdm_sel_enum, RT5677_TDM2_CTRL5,
2543*4882a593Smuzhiyun RT5677_IF2_DAC4_SFT, rt5677_if12_dac_tdm_sel_src);
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac4_tdm_sel_mux =
2546*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC4 TDM Source", rt5677_if2_dac4_tdm_sel_enum);
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2549*4882a593Smuzhiyun rt5677_if2_dac5_tdm_sel_enum, RT5677_TDM2_CTRL5,
2550*4882a593Smuzhiyun RT5677_IF2_DAC5_SFT, rt5677_if12_dac_tdm_sel_src);
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac5_tdm_sel_mux =
2553*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC5 TDM Source", rt5677_if2_dac5_tdm_sel_enum);
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2556*4882a593Smuzhiyun rt5677_if2_dac6_tdm_sel_enum, RT5677_TDM2_CTRL5,
2557*4882a593Smuzhiyun RT5677_IF2_DAC6_SFT, rt5677_if12_dac_tdm_sel_src);
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac6_tdm_sel_mux =
2560*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC6 TDM Source", rt5677_if2_dac6_tdm_sel_enum);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
2563*4882a593Smuzhiyun rt5677_if2_dac7_tdm_sel_enum, RT5677_TDM2_CTRL5,
2564*4882a593Smuzhiyun RT5677_IF2_DAC7_SFT, rt5677_if12_dac_tdm_sel_src);
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5677_if2_dac7_tdm_sel_mux =
2567*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 DAC7 TDM Source", rt5677_if2_dac7_tdm_sel_enum);
2568*4882a593Smuzhiyun
rt5677_bst1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2569*4882a593Smuzhiyun static int rt5677_bst1_event(struct snd_soc_dapm_widget *w,
2570*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2571*4882a593Smuzhiyun {
2572*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2573*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun switch (event) {
2576*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2577*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2578*4882a593Smuzhiyun RT5677_PWR_BST1_P, RT5677_PWR_BST1_P);
2579*4882a593Smuzhiyun break;
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2582*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2583*4882a593Smuzhiyun RT5677_PWR_BST1_P, 0);
2584*4882a593Smuzhiyun break;
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun default:
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun return 0;
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
rt5677_bst2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2593*4882a593Smuzhiyun static int rt5677_bst2_event(struct snd_soc_dapm_widget *w,
2594*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2595*4882a593Smuzhiyun {
2596*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2597*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun switch (event) {
2600*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2601*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2602*4882a593Smuzhiyun RT5677_PWR_BST2_P, RT5677_PWR_BST2_P);
2603*4882a593Smuzhiyun break;
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2606*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2607*4882a593Smuzhiyun RT5677_PWR_BST2_P, 0);
2608*4882a593Smuzhiyun break;
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun default:
2611*4882a593Smuzhiyun return 0;
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun return 0;
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun
rt5677_set_pll1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2617*4882a593Smuzhiyun static int rt5677_set_pll1_event(struct snd_soc_dapm_widget *w,
2618*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2621*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun switch (event) {
2624*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2625*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x2);
2626*4882a593Smuzhiyun break;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2629*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PLL1_CTRL2, 0x2, 0x0);
2630*4882a593Smuzhiyun break;
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun default:
2633*4882a593Smuzhiyun return 0;
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun return 0;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
rt5677_set_pll2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2639*4882a593Smuzhiyun static int rt5677_set_pll2_event(struct snd_soc_dapm_widget *w,
2640*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2641*4882a593Smuzhiyun {
2642*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2643*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun switch (event) {
2646*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2647*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x2);
2648*4882a593Smuzhiyun break;
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2651*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PLL2_CTRL2, 0x2, 0x0);
2652*4882a593Smuzhiyun break;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun default:
2655*4882a593Smuzhiyun return 0;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun return 0;
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun
rt5677_set_micbias1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2661*4882a593Smuzhiyun static int rt5677_set_micbias1_event(struct snd_soc_dapm_widget *w,
2662*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2663*4882a593Smuzhiyun {
2664*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2665*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun switch (event) {
2668*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2669*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2670*4882a593Smuzhiyun RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
2671*4882a593Smuzhiyun RT5677_PWR_CLK_MB, RT5677_PWR_CLK_MB1 |
2672*4882a593Smuzhiyun RT5677_PWR_PP_MB1 | RT5677_PWR_CLK_MB);
2673*4882a593Smuzhiyun break;
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2676*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
2677*4882a593Smuzhiyun RT5677_PWR_CLK_MB1 | RT5677_PWR_PP_MB1 |
2678*4882a593Smuzhiyun RT5677_PWR_CLK_MB, 0);
2679*4882a593Smuzhiyun break;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun default:
2682*4882a593Smuzhiyun return 0;
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun return 0;
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun
rt5677_if1_adc_tdm_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2688*4882a593Smuzhiyun static int rt5677_if1_adc_tdm_event(struct snd_soc_dapm_widget *w,
2689*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2690*4882a593Smuzhiyun {
2691*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2692*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2693*4882a593Smuzhiyun unsigned int value;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun switch (event) {
2696*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2697*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_TDM1_CTRL2, &value);
2698*4882a593Smuzhiyun if (value & RT5677_IF1_ADC_CTRL_MASK)
2699*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_TDM1_CTRL1,
2700*4882a593Smuzhiyun RT5677_IF1_ADC_MODE_MASK,
2701*4882a593Smuzhiyun RT5677_IF1_ADC_MODE_TDM);
2702*4882a593Smuzhiyun break;
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun default:
2705*4882a593Smuzhiyun return 0;
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun return 0;
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun
rt5677_if2_adc_tdm_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2711*4882a593Smuzhiyun static int rt5677_if2_adc_tdm_event(struct snd_soc_dapm_widget *w,
2712*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2713*4882a593Smuzhiyun {
2714*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2715*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2716*4882a593Smuzhiyun unsigned int value;
2717*4882a593Smuzhiyun
2718*4882a593Smuzhiyun switch (event) {
2719*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
2720*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_TDM2_CTRL2, &value);
2721*4882a593Smuzhiyun if (value & RT5677_IF2_ADC_CTRL_MASK)
2722*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_TDM2_CTRL1,
2723*4882a593Smuzhiyun RT5677_IF2_ADC_MODE_MASK,
2724*4882a593Smuzhiyun RT5677_IF2_ADC_MODE_TDM);
2725*4882a593Smuzhiyun break;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun default:
2728*4882a593Smuzhiyun return 0;
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun return 0;
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
rt5677_vref_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2734*4882a593Smuzhiyun static int rt5677_vref_event(struct snd_soc_dapm_widget *w,
2735*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2736*4882a593Smuzhiyun {
2737*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2738*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun switch (event) {
2741*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2742*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON &&
2743*4882a593Smuzhiyun !rt5677->is_vref_slow) {
2744*4882a593Smuzhiyun mdelay(20);
2745*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
2746*4882a593Smuzhiyun RT5677_PWR_FV1 | RT5677_PWR_FV2,
2747*4882a593Smuzhiyun RT5677_PWR_FV1 | RT5677_PWR_FV2);
2748*4882a593Smuzhiyun rt5677->is_vref_slow = true;
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun break;
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun default:
2753*4882a593Smuzhiyun return 0;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun return 0;
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun
rt5677_filter_power_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2759*4882a593Smuzhiyun static int rt5677_filter_power_event(struct snd_soc_dapm_widget *w,
2760*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
2761*4882a593Smuzhiyun {
2762*4882a593Smuzhiyun switch (event) {
2763*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2764*4882a593Smuzhiyun msleep(50);
2765*4882a593Smuzhiyun break;
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun default:
2768*4882a593Smuzhiyun return 0;
2769*4882a593Smuzhiyun }
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun return 0;
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun
2774*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt5677_dapm_widgets[] = {
2775*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL1", RT5677_PWR_ANLG2, RT5677_PWR_PLL1_BIT,
2776*4882a593Smuzhiyun 0, rt5677_set_pll1_event, SND_SOC_DAPM_PRE_PMU |
2777*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
2778*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL2", RT5677_PWR_ANLG2, RT5677_PWR_PLL2_BIT,
2779*4882a593Smuzhiyun 0, rt5677_set_pll2_event, SND_SOC_DAPM_PRE_PMU |
2780*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun /* ASRC */
2783*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5677_ASRC_1, 0, 0, NULL, 0),
2784*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5677_ASRC_1, 1, 0, NULL, 0),
2785*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S3 ASRC", 1, RT5677_ASRC_1, 2, 0, NULL, 0),
2786*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S4 ASRC", 1, RT5677_ASRC_1, 3, 0, NULL, 0),
2787*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC STO ASRC", 1, RT5677_ASRC_2, 14, 0,
2788*4882a593Smuzhiyun rt5677_filter_power_event, SND_SOC_DAPM_POST_PMU),
2789*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO2 L ASRC", 1, RT5677_ASRC_2, 13, 0, NULL,
2790*4882a593Smuzhiyun 0),
2791*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO2 R ASRC", 1, RT5677_ASRC_2, 12, 0, NULL,
2792*4882a593Smuzhiyun 0),
2793*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO3 L ASRC", 1, RT5677_ASRC_1, 15, 0, NULL,
2794*4882a593Smuzhiyun 0),
2795*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO3 R ASRC", 1, RT5677_ASRC_1, 14, 0, NULL,
2796*4882a593Smuzhiyun 0),
2797*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO4 L ASRC", 1, RT5677_ASRC_1, 13, 0, NULL,
2798*4882a593Smuzhiyun 0),
2799*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DAC MONO4 R ASRC", 1, RT5677_ASRC_1, 12, 0, NULL,
2800*4882a593Smuzhiyun 0),
2801*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC STO1 ASRC", 1, RT5677_ASRC_2, 11, 0, NULL,
2802*4882a593Smuzhiyun 0),
2803*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC STO2 ASRC", 1, RT5677_ASRC_2, 10, 0, NULL,
2804*4882a593Smuzhiyun 0),
2805*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC STO3 ASRC", 1, RT5677_ASRC_2, 9, 0, NULL,
2806*4882a593Smuzhiyun 0),
2807*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC STO4 ASRC", 1, RT5677_ASRC_2, 8, 0, NULL,
2808*4882a593Smuzhiyun 0),
2809*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC MONO L ASRC", 1, RT5677_ASRC_2, 7, 0, NULL,
2810*4882a593Smuzhiyun 0),
2811*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC MONO R ASRC", 1, RT5677_ASRC_2, 6, 0, NULL,
2812*4882a593Smuzhiyun 0),
2813*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5677_ASRC_2, 5, 0, NULL, 0),
2814*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC STO2 ASRC", 1, RT5677_ASRC_2, 4, 0, NULL, 0),
2815*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC STO3 ASRC", 1, RT5677_ASRC_2, 3, 0, NULL, 0),
2816*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC STO4 ASRC", 1, RT5677_ASRC_2, 2, 0, NULL, 0),
2817*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC MONO L ASRC", 1, RT5677_ASRC_2, 1, 0, NULL,
2818*4882a593Smuzhiyun 0),
2819*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC MONO R ASRC", 1, RT5677_ASRC_2, 0, 0, NULL,
2820*4882a593Smuzhiyun 0),
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun /* Input Side */
2823*4882a593Smuzhiyun /* micbias */
2824*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS1", RT5677_PWR_ANLG2, RT5677_PWR_MB1_BIT,
2825*4882a593Smuzhiyun 0, rt5677_set_micbias1_event, SND_SOC_DAPM_PRE_PMD |
2826*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun /* Input Lines */
2829*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC L1"),
2830*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC R1"),
2831*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC L2"),
2832*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC R2"),
2833*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC L3"),
2834*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC R3"),
2835*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC L4"),
2836*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC R4"),
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1P"),
2839*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1N"),
2840*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2P"),
2841*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2N"),
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("Haptic Generator"),
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2846*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
2847*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC3", SND_SOC_NOPM, 0, 0, NULL, 0),
2848*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC4", SND_SOC_NOPM, 0, 0, NULL, 0),
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC1 power", RT5677_DMIC_CTRL1,
2851*4882a593Smuzhiyun RT5677_DMIC_1_EN_SFT, 0, NULL, 0),
2852*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC2 power", RT5677_DMIC_CTRL1,
2853*4882a593Smuzhiyun RT5677_DMIC_2_EN_SFT, 0, NULL, 0),
2854*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC3 power", RT5677_DMIC_CTRL1,
2855*4882a593Smuzhiyun RT5677_DMIC_3_EN_SFT, 0, NULL, 0),
2856*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC4 power", RT5677_DMIC_CTRL2,
2857*4882a593Smuzhiyun RT5677_DMIC_4_EN_SFT, 0, NULL, 0),
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
2860*4882a593Smuzhiyun set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
2861*4882a593Smuzhiyun
2862*4882a593Smuzhiyun /* Boost */
2863*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("BST1", RT5677_PWR_ANLG2,
2864*4882a593Smuzhiyun RT5677_PWR_BST1_BIT, 0, NULL, 0, rt5677_bst1_event,
2865*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
2866*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("BST2", RT5677_PWR_ANLG2,
2867*4882a593Smuzhiyun RT5677_PWR_BST2_BIT, 0, NULL, 0, rt5677_bst2_event,
2868*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun /* ADCs */
2871*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC 1", NULL, SND_SOC_NOPM,
2872*4882a593Smuzhiyun 0, 0),
2873*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC 2", NULL, SND_SOC_NOPM,
2874*4882a593Smuzhiyun 0, 0),
2875*4882a593Smuzhiyun SND_SOC_DAPM_PGA("ADC 1_2", SND_SOC_NOPM, 0, 0, NULL, 0),
2876*4882a593Smuzhiyun
2877*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC 1 power", RT5677_PWR_DIG1,
2878*4882a593Smuzhiyun RT5677_PWR_ADC_L_BIT, 0, NULL, 0),
2879*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC 2 power", RT5677_PWR_DIG1,
2880*4882a593Smuzhiyun RT5677_PWR_ADC_R_BIT, 0, NULL, 0),
2881*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC1 clock", RT5677_PWR_DIG1,
2882*4882a593Smuzhiyun RT5677_PWR_ADCFED1_BIT, 0, NULL, 0),
2883*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC2 clock", RT5677_PWR_DIG1,
2884*4882a593Smuzhiyun RT5677_PWR_ADCFED2_BIT, 0, NULL, 0),
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun /* ADC Mux */
2887*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
2888*4882a593Smuzhiyun &rt5677_sto1_dmic_mux),
2889*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2890*4882a593Smuzhiyun &rt5677_sto1_adc1_mux),
2891*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2892*4882a593Smuzhiyun &rt5677_sto1_adc2_mux),
2893*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 DMIC Mux", SND_SOC_NOPM, 0, 0,
2894*4882a593Smuzhiyun &rt5677_sto2_dmic_mux),
2895*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2896*4882a593Smuzhiyun &rt5677_sto2_adc1_mux),
2897*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2898*4882a593Smuzhiyun &rt5677_sto2_adc2_mux),
2899*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC LR Mux", SND_SOC_NOPM, 0, 0,
2900*4882a593Smuzhiyun &rt5677_sto2_adc_lr_mux),
2901*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo3 DMIC Mux", SND_SOC_NOPM, 0, 0,
2902*4882a593Smuzhiyun &rt5677_sto3_dmic_mux),
2903*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo3 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2904*4882a593Smuzhiyun &rt5677_sto3_adc1_mux),
2905*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo3 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2906*4882a593Smuzhiyun &rt5677_sto3_adc2_mux),
2907*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo4 DMIC Mux", SND_SOC_NOPM, 0, 0,
2908*4882a593Smuzhiyun &rt5677_sto4_dmic_mux),
2909*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo4 ADC1 Mux", SND_SOC_NOPM, 0, 0,
2910*4882a593Smuzhiyun &rt5677_sto4_adc1_mux),
2911*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo4 ADC2 Mux", SND_SOC_NOPM, 0, 0,
2912*4882a593Smuzhiyun &rt5677_sto4_adc2_mux),
2913*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
2914*4882a593Smuzhiyun &rt5677_mono_dmic_l_mux),
2915*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
2916*4882a593Smuzhiyun &rt5677_mono_dmic_r_mux),
2917*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono ADC2 L Mux", SND_SOC_NOPM, 0, 0,
2918*4882a593Smuzhiyun &rt5677_mono_adc2_l_mux),
2919*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono ADC1 L Mux", SND_SOC_NOPM, 0, 0,
2920*4882a593Smuzhiyun &rt5677_mono_adc1_l_mux),
2921*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono ADC1 R Mux", SND_SOC_NOPM, 0, 0,
2922*4882a593Smuzhiyun &rt5677_mono_adc1_r_mux),
2923*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Mono ADC2 R Mux", SND_SOC_NOPM, 0, 0,
2924*4882a593Smuzhiyun &rt5677_mono_adc2_r_mux),
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun /* ADC Mixer */
2927*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo1 filter", RT5677_PWR_DIG2,
2928*4882a593Smuzhiyun RT5677_PWR_ADC_S1F_BIT, 0, NULL, 0),
2929*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo2 filter", RT5677_PWR_DIG2,
2930*4882a593Smuzhiyun RT5677_PWR_ADC_S2F_BIT, 0, NULL, 0),
2931*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo3 filter", RT5677_PWR_DIG2,
2932*4882a593Smuzhiyun RT5677_PWR_ADC_S3F_BIT, 0, NULL, 0),
2933*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo4 filter", RT5677_PWR_DIG2,
2934*4882a593Smuzhiyun RT5677_PWR_ADC_S4F_BIT, 0, NULL, 0),
2935*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
2936*4882a593Smuzhiyun rt5677_sto1_adc_l_mix, ARRAY_SIZE(rt5677_sto1_adc_l_mix)),
2937*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
2938*4882a593Smuzhiyun rt5677_sto1_adc_r_mix, ARRAY_SIZE(rt5677_sto1_adc_r_mix)),
2939*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto2 ADC MIXL", SND_SOC_NOPM, 0, 0,
2940*4882a593Smuzhiyun rt5677_sto2_adc_l_mix, ARRAY_SIZE(rt5677_sto2_adc_l_mix)),
2941*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto2 ADC MIXR", SND_SOC_NOPM, 0, 0,
2942*4882a593Smuzhiyun rt5677_sto2_adc_r_mix, ARRAY_SIZE(rt5677_sto2_adc_r_mix)),
2943*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto3 ADC MIXL", SND_SOC_NOPM, 0, 0,
2944*4882a593Smuzhiyun rt5677_sto3_adc_l_mix, ARRAY_SIZE(rt5677_sto3_adc_l_mix)),
2945*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto3 ADC MIXR", SND_SOC_NOPM, 0, 0,
2946*4882a593Smuzhiyun rt5677_sto3_adc_r_mix, ARRAY_SIZE(rt5677_sto3_adc_r_mix)),
2947*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto4 ADC MIXL", SND_SOC_NOPM, 0, 0,
2948*4882a593Smuzhiyun rt5677_sto4_adc_l_mix, ARRAY_SIZE(rt5677_sto4_adc_l_mix)),
2949*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto4 ADC MIXR", SND_SOC_NOPM, 0, 0,
2950*4882a593Smuzhiyun rt5677_sto4_adc_r_mix, ARRAY_SIZE(rt5677_sto4_adc_r_mix)),
2951*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc mono left filter", RT5677_PWR_DIG2,
2952*4882a593Smuzhiyun RT5677_PWR_ADC_MF_L_BIT, 0, NULL, 0),
2953*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
2954*4882a593Smuzhiyun rt5677_mono_adc_l_mix, ARRAY_SIZE(rt5677_mono_adc_l_mix)),
2955*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc mono right filter", RT5677_PWR_DIG2,
2956*4882a593Smuzhiyun RT5677_PWR_ADC_MF_R_BIT, 0, NULL, 0),
2957*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
2958*4882a593Smuzhiyun rt5677_mono_adc_r_mix, ARRAY_SIZE(rt5677_mono_adc_r_mix)),
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun /* ADC PGA */
2961*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2962*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2963*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2964*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2965*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2966*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2967*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo3 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2968*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo3 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2969*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo3 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2970*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo4 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
2971*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo4 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
2972*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo4 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2973*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Sto2 ADC LR MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2974*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Mono ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
2975*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2976*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun /* DSP */
2979*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB9 Mux", SND_SOC_NOPM, 0, 0,
2980*4882a593Smuzhiyun &rt5677_ib9_src_mux),
2981*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB8 Mux", SND_SOC_NOPM, 0, 0,
2982*4882a593Smuzhiyun &rt5677_ib8_src_mux),
2983*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB7 Mux", SND_SOC_NOPM, 0, 0,
2984*4882a593Smuzhiyun &rt5677_ib7_src_mux),
2985*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB6 Mux", SND_SOC_NOPM, 0, 0,
2986*4882a593Smuzhiyun &rt5677_ib6_src_mux),
2987*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB45 Mux", SND_SOC_NOPM, 0, 0,
2988*4882a593Smuzhiyun &rt5677_ib45_src_mux),
2989*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB23 Mux", SND_SOC_NOPM, 0, 0,
2990*4882a593Smuzhiyun &rt5677_ib23_src_mux),
2991*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB01 Mux", SND_SOC_NOPM, 0, 0,
2992*4882a593Smuzhiyun &rt5677_ib01_src_mux),
2993*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB45 Bypass Mux", SND_SOC_NOPM, 0, 0,
2994*4882a593Smuzhiyun &rt5677_ib45_bypass_src_mux),
2995*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
2996*4882a593Smuzhiyun &rt5677_ib23_bypass_src_mux),
2997*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
2998*4882a593Smuzhiyun &rt5677_ib01_bypass_src_mux),
2999*4882a593Smuzhiyun SND_SOC_DAPM_MUX("OB23 Bypass Mux", SND_SOC_NOPM, 0, 0,
3000*4882a593Smuzhiyun &rt5677_ob23_bypass_src_mux),
3001*4882a593Smuzhiyun SND_SOC_DAPM_MUX("OB01 Bypass Mux", SND_SOC_NOPM, 0, 0,
3002*4882a593Smuzhiyun &rt5677_ob01_bypass_src_mux),
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OB45", SND_SOC_NOPM, 0, 0, NULL, 0),
3005*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OB67", SND_SOC_NOPM, 0, 0, NULL, 0),
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound2", SND_SOC_NOPM, 0, 0, NULL, 0),
3008*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound3", SND_SOC_NOPM, 0, 0, NULL, 0),
3009*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound4", SND_SOC_NOPM, 0, 0, NULL, 0),
3010*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound5", SND_SOC_NOPM, 0, 0, NULL, 0),
3011*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound6", SND_SOC_NOPM, 0, 0, NULL, 0),
3012*4882a593Smuzhiyun SND_SOC_DAPM_PGA("OutBound7", SND_SOC_NOPM, 0, 0, NULL, 0),
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun /* Digital Interface */
3015*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S1", RT5677_PWR_DIG1,
3016*4882a593Smuzhiyun RT5677_PWR_I2S1_BIT, 0, NULL, 0),
3017*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
3018*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3019*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3020*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3021*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3022*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
3023*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
3024*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
3025*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
3026*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
3027*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
3028*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
3029*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3030*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3031*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3032*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S2", RT5677_PWR_DIG1,
3035*4882a593Smuzhiyun RT5677_PWR_I2S2_BIT, 0, NULL, 0),
3036*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
3037*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3038*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3039*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3040*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3041*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
3042*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
3043*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
3044*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
3045*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
3046*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
3047*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
3048*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3049*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3050*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3051*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S3", RT5677_PWR_DIG1,
3054*4882a593Smuzhiyun RT5677_PWR_I2S3_BIT, 0, NULL, 0),
3055*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
3056*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
3057*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
3058*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
3059*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
3060*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF3 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S4", RT5677_PWR_DIG1,
3063*4882a593Smuzhiyun RT5677_PWR_I2S4_BIT, 0, NULL, 0),
3064*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
3065*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
3066*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
3067*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
3068*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
3069*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF4 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SLB", RT5677_PWR_DIG1,
3072*4882a593Smuzhiyun RT5677_PWR_SLB_BIT, 0, NULL, 0),
3073*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
3074*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3075*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3076*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3077*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3078*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC5", SND_SOC_NOPM, 0, 0, NULL, 0),
3079*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC6", SND_SOC_NOPM, 0, 0, NULL, 0),
3080*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC7", SND_SOC_NOPM, 0, 0, NULL, 0),
3081*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC01", SND_SOC_NOPM, 0, 0, NULL, 0),
3082*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC23", SND_SOC_NOPM, 0, 0, NULL, 0),
3083*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC45", SND_SOC_NOPM, 0, 0, NULL, 0),
3084*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB DAC67", SND_SOC_NOPM, 0, 0, NULL, 0),
3085*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
3086*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
3087*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
3088*4882a593Smuzhiyun SND_SOC_DAPM_PGA("SLB ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun /* Digital Interface Select */
3091*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC1 Mux", SND_SOC_NOPM, 0, 0,
3092*4882a593Smuzhiyun &rt5677_if1_adc1_mux),
3093*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC2 Mux", SND_SOC_NOPM, 0, 0,
3094*4882a593Smuzhiyun &rt5677_if1_adc2_mux),
3095*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC3 Mux", SND_SOC_NOPM, 0, 0,
3096*4882a593Smuzhiyun &rt5677_if1_adc3_mux),
3097*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC4 Mux", SND_SOC_NOPM, 0, 0,
3098*4882a593Smuzhiyun &rt5677_if1_adc4_mux),
3099*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC1 Swap Mux", SND_SOC_NOPM, 0, 0,
3100*4882a593Smuzhiyun &rt5677_if1_adc1_swap_mux),
3101*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC2 Swap Mux", SND_SOC_NOPM, 0, 0,
3102*4882a593Smuzhiyun &rt5677_if1_adc2_swap_mux),
3103*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC3 Swap Mux", SND_SOC_NOPM, 0, 0,
3104*4882a593Smuzhiyun &rt5677_if1_adc3_swap_mux),
3105*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 ADC4 Swap Mux", SND_SOC_NOPM, 0, 0,
3106*4882a593Smuzhiyun &rt5677_if1_adc4_swap_mux),
3107*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("IF1 ADC TDM Swap Mux", SND_SOC_NOPM, 0, 0,
3108*4882a593Smuzhiyun &rt5677_if1_adc_tdm_swap_mux, rt5677_if1_adc_tdm_event,
3109*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
3110*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC1 Mux", SND_SOC_NOPM, 0, 0,
3111*4882a593Smuzhiyun &rt5677_if2_adc1_mux),
3112*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC2 Mux", SND_SOC_NOPM, 0, 0,
3113*4882a593Smuzhiyun &rt5677_if2_adc2_mux),
3114*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC3 Mux", SND_SOC_NOPM, 0, 0,
3115*4882a593Smuzhiyun &rt5677_if2_adc3_mux),
3116*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC4 Mux", SND_SOC_NOPM, 0, 0,
3117*4882a593Smuzhiyun &rt5677_if2_adc4_mux),
3118*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC1 Swap Mux", SND_SOC_NOPM, 0, 0,
3119*4882a593Smuzhiyun &rt5677_if2_adc1_swap_mux),
3120*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC2 Swap Mux", SND_SOC_NOPM, 0, 0,
3121*4882a593Smuzhiyun &rt5677_if2_adc2_swap_mux),
3122*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC3 Swap Mux", SND_SOC_NOPM, 0, 0,
3123*4882a593Smuzhiyun &rt5677_if2_adc3_swap_mux),
3124*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC4 Swap Mux", SND_SOC_NOPM, 0, 0,
3125*4882a593Smuzhiyun &rt5677_if2_adc4_swap_mux),
3126*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("IF2 ADC TDM Swap Mux", SND_SOC_NOPM, 0, 0,
3127*4882a593Smuzhiyun &rt5677_if2_adc_tdm_swap_mux, rt5677_if2_adc_tdm_event,
3128*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
3129*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF3 ADC Mux", SND_SOC_NOPM, 0, 0,
3130*4882a593Smuzhiyun &rt5677_if3_adc_mux),
3131*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF4 ADC Mux", SND_SOC_NOPM, 0, 0,
3132*4882a593Smuzhiyun &rt5677_if4_adc_mux),
3133*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLB ADC1 Mux", SND_SOC_NOPM, 0, 0,
3134*4882a593Smuzhiyun &rt5677_slb_adc1_mux),
3135*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLB ADC2 Mux", SND_SOC_NOPM, 0, 0,
3136*4882a593Smuzhiyun &rt5677_slb_adc2_mux),
3137*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLB ADC3 Mux", SND_SOC_NOPM, 0, 0,
3138*4882a593Smuzhiyun &rt5677_slb_adc3_mux),
3139*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SLB ADC4 Mux", SND_SOC_NOPM, 0, 0,
3140*4882a593Smuzhiyun &rt5677_slb_adc4_mux),
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC0 Mux", SND_SOC_NOPM, 0, 0,
3143*4882a593Smuzhiyun &rt5677_if1_dac0_tdm_sel_mux),
3144*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC1 Mux", SND_SOC_NOPM, 0, 0,
3145*4882a593Smuzhiyun &rt5677_if1_dac1_tdm_sel_mux),
3146*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC2 Mux", SND_SOC_NOPM, 0, 0,
3147*4882a593Smuzhiyun &rt5677_if1_dac2_tdm_sel_mux),
3148*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC3 Mux", SND_SOC_NOPM, 0, 0,
3149*4882a593Smuzhiyun &rt5677_if1_dac3_tdm_sel_mux),
3150*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC4 Mux", SND_SOC_NOPM, 0, 0,
3151*4882a593Smuzhiyun &rt5677_if1_dac4_tdm_sel_mux),
3152*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC5 Mux", SND_SOC_NOPM, 0, 0,
3153*4882a593Smuzhiyun &rt5677_if1_dac5_tdm_sel_mux),
3154*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC6 Mux", SND_SOC_NOPM, 0, 0,
3155*4882a593Smuzhiyun &rt5677_if1_dac6_tdm_sel_mux),
3156*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF1 DAC7 Mux", SND_SOC_NOPM, 0, 0,
3157*4882a593Smuzhiyun &rt5677_if1_dac7_tdm_sel_mux),
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC0 Mux", SND_SOC_NOPM, 0, 0,
3160*4882a593Smuzhiyun &rt5677_if2_dac0_tdm_sel_mux),
3161*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC1 Mux", SND_SOC_NOPM, 0, 0,
3162*4882a593Smuzhiyun &rt5677_if2_dac1_tdm_sel_mux),
3163*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC2 Mux", SND_SOC_NOPM, 0, 0,
3164*4882a593Smuzhiyun &rt5677_if2_dac2_tdm_sel_mux),
3165*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC3 Mux", SND_SOC_NOPM, 0, 0,
3166*4882a593Smuzhiyun &rt5677_if2_dac3_tdm_sel_mux),
3167*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC4 Mux", SND_SOC_NOPM, 0, 0,
3168*4882a593Smuzhiyun &rt5677_if2_dac4_tdm_sel_mux),
3169*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC5 Mux", SND_SOC_NOPM, 0, 0,
3170*4882a593Smuzhiyun &rt5677_if2_dac5_tdm_sel_mux),
3171*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC6 Mux", SND_SOC_NOPM, 0, 0,
3172*4882a593Smuzhiyun &rt5677_if2_dac6_tdm_sel_mux),
3173*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 DAC7 Mux", SND_SOC_NOPM, 0, 0,
3174*4882a593Smuzhiyun &rt5677_if2_dac7_tdm_sel_mux),
3175*4882a593Smuzhiyun
3176*4882a593Smuzhiyun /* Audio Interface */
3177*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3178*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
3179*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
3180*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
3181*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF3RX", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
3182*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF3TX", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
3183*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF4RX", "AIF4 Playback", 0, SND_SOC_NOPM, 0, 0),
3184*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF4TX", "AIF4 Capture", 0, SND_SOC_NOPM, 0, 0),
3185*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("SLBRX", "SLIMBus Playback", 0, SND_SOC_NOPM, 0, 0),
3186*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("SLBTX", "SLIMBus Capture", 0, SND_SOC_NOPM, 0, 0),
3187*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("DSPTX", "DSP Buffer", 0, SND_SOC_NOPM, 0, 0),
3188*4882a593Smuzhiyun
3189*4882a593Smuzhiyun /* Sidetone Mux */
3190*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Sidetone Mux", SND_SOC_NOPM, 0, 0,
3191*4882a593Smuzhiyun &rt5677_sidetone_mux),
3192*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Sidetone Power", RT5677_SIDETONE_CTRL,
3193*4882a593Smuzhiyun RT5677_ST_EN_SFT, 0, NULL, 0),
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun /* VAD Mux*/
3196*4882a593Smuzhiyun SND_SOC_DAPM_MUX("VAD ADC Mux", SND_SOC_NOPM, 0, 0,
3197*4882a593Smuzhiyun &rt5677_vad_src_mux),
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun /* Tensilica DSP */
3200*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Tensilica DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
3201*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB01 MIX", SND_SOC_NOPM, 0, 0,
3202*4882a593Smuzhiyun rt5677_ob_01_mix, ARRAY_SIZE(rt5677_ob_01_mix)),
3203*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB23 MIX", SND_SOC_NOPM, 0, 0,
3204*4882a593Smuzhiyun rt5677_ob_23_mix, ARRAY_SIZE(rt5677_ob_23_mix)),
3205*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB4 MIX", SND_SOC_NOPM, 0, 0,
3206*4882a593Smuzhiyun rt5677_ob_4_mix, ARRAY_SIZE(rt5677_ob_4_mix)),
3207*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB5 MIX", SND_SOC_NOPM, 0, 0,
3208*4882a593Smuzhiyun rt5677_ob_5_mix, ARRAY_SIZE(rt5677_ob_5_mix)),
3209*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB6 MIX", SND_SOC_NOPM, 0, 0,
3210*4882a593Smuzhiyun rt5677_ob_6_mix, ARRAY_SIZE(rt5677_ob_6_mix)),
3211*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OB7 MIX", SND_SOC_NOPM, 0, 0,
3212*4882a593Smuzhiyun rt5677_ob_7_mix, ARRAY_SIZE(rt5677_ob_7_mix)),
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun /* Output Side */
3215*4882a593Smuzhiyun /* DAC mixer before sound effect */
3216*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
3217*4882a593Smuzhiyun rt5677_dac_l_mix, ARRAY_SIZE(rt5677_dac_l_mix)),
3218*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
3219*4882a593Smuzhiyun rt5677_dac_r_mix, ARRAY_SIZE(rt5677_dac_r_mix)),
3220*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DAC1 FS", SND_SOC_NOPM, 0, 0, NULL, 0),
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun /* DAC Mux */
3223*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC1 Mux", SND_SOC_NOPM, 0, 0,
3224*4882a593Smuzhiyun &rt5677_dac1_mux),
3225*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADDA1 Mux", SND_SOC_NOPM, 0, 0,
3226*4882a593Smuzhiyun &rt5677_adda1_mux),
3227*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC12 SRC Mux", SND_SOC_NOPM, 0, 0,
3228*4882a593Smuzhiyun &rt5677_dac12_mux),
3229*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC3 SRC Mux", SND_SOC_NOPM, 0, 0,
3230*4882a593Smuzhiyun &rt5677_dac3_mux),
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun /* DAC2 channel Mux */
3233*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC2 L Mux", SND_SOC_NOPM, 0, 0,
3234*4882a593Smuzhiyun &rt5677_dac2_l_mux),
3235*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC2 R Mux", SND_SOC_NOPM, 0, 0,
3236*4882a593Smuzhiyun &rt5677_dac2_r_mux),
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun /* DAC3 channel Mux */
3239*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC3 L Mux", SND_SOC_NOPM, 0, 0,
3240*4882a593Smuzhiyun &rt5677_dac3_l_mux),
3241*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC3 R Mux", SND_SOC_NOPM, 0, 0,
3242*4882a593Smuzhiyun &rt5677_dac3_r_mux),
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun /* DAC4 channel Mux */
3245*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC4 L Mux", SND_SOC_NOPM, 0, 0,
3246*4882a593Smuzhiyun &rt5677_dac4_l_mux),
3247*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC4 R Mux", SND_SOC_NOPM, 0, 0,
3248*4882a593Smuzhiyun &rt5677_dac4_r_mux),
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun /* DAC Mixer */
3251*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac stereo1 filter", RT5677_PWR_DIG2,
3252*4882a593Smuzhiyun RT5677_PWR_DAC_S1F_BIT, 0, rt5677_filter_power_event,
3253*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3254*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono2 left filter", RT5677_PWR_DIG2,
3255*4882a593Smuzhiyun RT5677_PWR_DAC_M2F_L_BIT, 0, rt5677_filter_power_event,
3256*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3257*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono2 right filter", RT5677_PWR_DIG2,
3258*4882a593Smuzhiyun RT5677_PWR_DAC_M2F_R_BIT, 0, rt5677_filter_power_event,
3259*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3260*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono3 left filter", RT5677_PWR_DIG2,
3261*4882a593Smuzhiyun RT5677_PWR_DAC_M3F_L_BIT, 0, rt5677_filter_power_event,
3262*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3263*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono3 right filter", RT5677_PWR_DIG2,
3264*4882a593Smuzhiyun RT5677_PWR_DAC_M3F_R_BIT, 0, rt5677_filter_power_event,
3265*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3266*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono4 left filter", RT5677_PWR_DIG2,
3267*4882a593Smuzhiyun RT5677_PWR_DAC_M4F_L_BIT, 0, rt5677_filter_power_event,
3268*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3269*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("dac mono4 right filter", RT5677_PWR_DIG2,
3270*4882a593Smuzhiyun RT5677_PWR_DAC_M4F_R_BIT, 0, rt5677_filter_power_event,
3271*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
3274*4882a593Smuzhiyun rt5677_sto1_dac_l_mix, ARRAY_SIZE(rt5677_sto1_dac_l_mix)),
3275*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
3276*4882a593Smuzhiyun rt5677_sto1_dac_r_mix, ARRAY_SIZE(rt5677_sto1_dac_r_mix)),
3277*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
3278*4882a593Smuzhiyun rt5677_mono_dac_l_mix, ARRAY_SIZE(rt5677_mono_dac_l_mix)),
3279*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
3280*4882a593Smuzhiyun rt5677_mono_dac_r_mix, ARRAY_SIZE(rt5677_mono_dac_r_mix)),
3281*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD1 MIXL", SND_SOC_NOPM, 0, 0,
3282*4882a593Smuzhiyun rt5677_dd1_l_mix, ARRAY_SIZE(rt5677_dd1_l_mix)),
3283*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD1 MIXR", SND_SOC_NOPM, 0, 0,
3284*4882a593Smuzhiyun rt5677_dd1_r_mix, ARRAY_SIZE(rt5677_dd1_r_mix)),
3285*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD2 MIXL", SND_SOC_NOPM, 0, 0,
3286*4882a593Smuzhiyun rt5677_dd2_l_mix, ARRAY_SIZE(rt5677_dd2_l_mix)),
3287*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD2 MIXR", SND_SOC_NOPM, 0, 0,
3288*4882a593Smuzhiyun rt5677_dd2_r_mix, ARRAY_SIZE(rt5677_dd2_r_mix)),
3289*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3290*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Mono DAC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3291*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DD1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3292*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DD2 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun /* DACs */
3295*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC 1", NULL, RT5677_PWR_DIG1,
3296*4882a593Smuzhiyun RT5677_PWR_DAC1_BIT, 0),
3297*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC 2", NULL, RT5677_PWR_DIG1,
3298*4882a593Smuzhiyun RT5677_PWR_DAC2_BIT, 0),
3299*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC 3", NULL, RT5677_PWR_DIG1,
3300*4882a593Smuzhiyun RT5677_PWR_DAC3_BIT, 0),
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun /* PDM */
3303*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PDM1 Power", RT5677_PWR_DIG2,
3304*4882a593Smuzhiyun RT5677_PWR_PDM1_BIT, 0, NULL, 0),
3305*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PDM2 Power", RT5677_PWR_DIG2,
3306*4882a593Smuzhiyun RT5677_PWR_PDM2_BIT, 0, NULL, 0),
3307*4882a593Smuzhiyun
3308*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM1 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_L_SFT,
3309*4882a593Smuzhiyun 1, &rt5677_pdm1_l_mux),
3310*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM1 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM1_R_SFT,
3311*4882a593Smuzhiyun 1, &rt5677_pdm1_r_mux),
3312*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM2 L Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_L_SFT,
3313*4882a593Smuzhiyun 1, &rt5677_pdm2_l_mux),
3314*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM2 R Mux", RT5677_PDM_OUT_CTRL, RT5677_M_PDM2_R_SFT,
3315*4882a593Smuzhiyun 1, &rt5677_pdm2_r_mux),
3316*4882a593Smuzhiyun
3317*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT1 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO1_BIT,
3318*4882a593Smuzhiyun 0, NULL, 0),
3319*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT2 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO2_BIT,
3320*4882a593Smuzhiyun 0, NULL, 0),
3321*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT3 amp", 0, RT5677_PWR_ANLG1, RT5677_PWR_LO3_BIT,
3322*4882a593Smuzhiyun 0, NULL, 0),
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT1 vref", 1, SND_SOC_NOPM, 0, 0,
3325*4882a593Smuzhiyun rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3326*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT2 vref", 1, SND_SOC_NOPM, 0, 0,
3327*4882a593Smuzhiyun rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3328*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("LOUT3 vref", 1, SND_SOC_NOPM, 0, 0,
3329*4882a593Smuzhiyun rt5677_vref_event, SND_SOC_DAPM_POST_PMU),
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun /* Output Lines */
3332*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUT1"),
3333*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUT2"),
3334*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUT3"),
3335*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDM1L"),
3336*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDM1R"),
3337*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDM2L"),
3338*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDM2R"),
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun SND_SOC_DAPM_POST("vref", rt5677_vref_event),
3341*4882a593Smuzhiyun };
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt5677_dapm_routes[] = {
3344*4882a593Smuzhiyun { "Stereo1 DMIC Mux", NULL, "DMIC STO1 ASRC", rt5677_dmic_use_asrc },
3345*4882a593Smuzhiyun { "Stereo2 DMIC Mux", NULL, "DMIC STO2 ASRC", rt5677_dmic_use_asrc },
3346*4882a593Smuzhiyun { "Stereo3 DMIC Mux", NULL, "DMIC STO3 ASRC", rt5677_dmic_use_asrc },
3347*4882a593Smuzhiyun { "Stereo4 DMIC Mux", NULL, "DMIC STO4 ASRC", rt5677_dmic_use_asrc },
3348*4882a593Smuzhiyun { "Mono DMIC L Mux", NULL, "DMIC MONO L ASRC", rt5677_dmic_use_asrc },
3349*4882a593Smuzhiyun { "Mono DMIC R Mux", NULL, "DMIC MONO R ASRC", rt5677_dmic_use_asrc },
3350*4882a593Smuzhiyun { "I2S1", NULL, "I2S1 ASRC", can_use_asrc},
3351*4882a593Smuzhiyun { "I2S2", NULL, "I2S2 ASRC", can_use_asrc},
3352*4882a593Smuzhiyun { "I2S3", NULL, "I2S3 ASRC", can_use_asrc},
3353*4882a593Smuzhiyun { "I2S4", NULL, "I2S4 ASRC", can_use_asrc},
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun { "dac stereo1 filter", NULL, "DAC STO ASRC", is_using_asrc },
3356*4882a593Smuzhiyun { "dac mono2 left filter", NULL, "DAC MONO2 L ASRC", is_using_asrc },
3357*4882a593Smuzhiyun { "dac mono2 right filter", NULL, "DAC MONO2 R ASRC", is_using_asrc },
3358*4882a593Smuzhiyun { "dac mono3 left filter", NULL, "DAC MONO3 L ASRC", is_using_asrc },
3359*4882a593Smuzhiyun { "dac mono3 right filter", NULL, "DAC MONO3 R ASRC", is_using_asrc },
3360*4882a593Smuzhiyun { "dac mono4 left filter", NULL, "DAC MONO4 L ASRC", is_using_asrc },
3361*4882a593Smuzhiyun { "dac mono4 right filter", NULL, "DAC MONO4 R ASRC", is_using_asrc },
3362*4882a593Smuzhiyun { "adc stereo1 filter", NULL, "ADC STO1 ASRC", is_using_asrc },
3363*4882a593Smuzhiyun { "adc stereo2 filter", NULL, "ADC STO2 ASRC", is_using_asrc },
3364*4882a593Smuzhiyun { "adc stereo3 filter", NULL, "ADC STO3 ASRC", is_using_asrc },
3365*4882a593Smuzhiyun { "adc stereo4 filter", NULL, "ADC STO4 ASRC", is_using_asrc },
3366*4882a593Smuzhiyun { "adc mono left filter", NULL, "ADC MONO L ASRC", is_using_asrc },
3367*4882a593Smuzhiyun { "adc mono right filter", NULL, "ADC MONO R ASRC", is_using_asrc },
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun { "DMIC1", NULL, "DMIC L1" },
3370*4882a593Smuzhiyun { "DMIC1", NULL, "DMIC R1" },
3371*4882a593Smuzhiyun { "DMIC2", NULL, "DMIC L2" },
3372*4882a593Smuzhiyun { "DMIC2", NULL, "DMIC R2" },
3373*4882a593Smuzhiyun { "DMIC3", NULL, "DMIC L3" },
3374*4882a593Smuzhiyun { "DMIC3", NULL, "DMIC R3" },
3375*4882a593Smuzhiyun { "DMIC4", NULL, "DMIC L4" },
3376*4882a593Smuzhiyun { "DMIC4", NULL, "DMIC R4" },
3377*4882a593Smuzhiyun
3378*4882a593Smuzhiyun { "DMIC L1", NULL, "DMIC CLK" },
3379*4882a593Smuzhiyun { "DMIC R1", NULL, "DMIC CLK" },
3380*4882a593Smuzhiyun { "DMIC L2", NULL, "DMIC CLK" },
3381*4882a593Smuzhiyun { "DMIC R2", NULL, "DMIC CLK" },
3382*4882a593Smuzhiyun { "DMIC L3", NULL, "DMIC CLK" },
3383*4882a593Smuzhiyun { "DMIC R3", NULL, "DMIC CLK" },
3384*4882a593Smuzhiyun { "DMIC L4", NULL, "DMIC CLK" },
3385*4882a593Smuzhiyun { "DMIC R4", NULL, "DMIC CLK" },
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun { "DMIC L1", NULL, "DMIC1 power" },
3388*4882a593Smuzhiyun { "DMIC R1", NULL, "DMIC1 power" },
3389*4882a593Smuzhiyun { "DMIC L3", NULL, "DMIC3 power" },
3390*4882a593Smuzhiyun { "DMIC R3", NULL, "DMIC3 power" },
3391*4882a593Smuzhiyun { "DMIC L4", NULL, "DMIC4 power" },
3392*4882a593Smuzhiyun { "DMIC R4", NULL, "DMIC4 power" },
3393*4882a593Smuzhiyun
3394*4882a593Smuzhiyun { "BST1", NULL, "IN1P" },
3395*4882a593Smuzhiyun { "BST1", NULL, "IN1N" },
3396*4882a593Smuzhiyun { "BST2", NULL, "IN2P" },
3397*4882a593Smuzhiyun { "BST2", NULL, "IN2N" },
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun { "IN1P", NULL, "MICBIAS1" },
3400*4882a593Smuzhiyun { "IN1N", NULL, "MICBIAS1" },
3401*4882a593Smuzhiyun { "IN2P", NULL, "MICBIAS1" },
3402*4882a593Smuzhiyun { "IN2N", NULL, "MICBIAS1" },
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun { "ADC 1", NULL, "BST1" },
3405*4882a593Smuzhiyun { "ADC 1", NULL, "ADC 1 power" },
3406*4882a593Smuzhiyun { "ADC 1", NULL, "ADC1 clock" },
3407*4882a593Smuzhiyun { "ADC 2", NULL, "BST2" },
3408*4882a593Smuzhiyun { "ADC 2", NULL, "ADC 2 power" },
3409*4882a593Smuzhiyun { "ADC 2", NULL, "ADC2 clock" },
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
3412*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
3413*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC3", "DMIC3" },
3414*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC4", "DMIC4" },
3415*4882a593Smuzhiyun
3416*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC1", "DMIC1" },
3417*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC2", "DMIC2" },
3418*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC3", "DMIC3" },
3419*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC4", "DMIC4" },
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun { "Stereo3 DMIC Mux", "DMIC1", "DMIC1" },
3422*4882a593Smuzhiyun { "Stereo3 DMIC Mux", "DMIC2", "DMIC2" },
3423*4882a593Smuzhiyun { "Stereo3 DMIC Mux", "DMIC3", "DMIC3" },
3424*4882a593Smuzhiyun { "Stereo3 DMIC Mux", "DMIC4", "DMIC4" },
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun { "Stereo4 DMIC Mux", "DMIC1", "DMIC1" },
3427*4882a593Smuzhiyun { "Stereo4 DMIC Mux", "DMIC2", "DMIC2" },
3428*4882a593Smuzhiyun { "Stereo4 DMIC Mux", "DMIC3", "DMIC3" },
3429*4882a593Smuzhiyun { "Stereo4 DMIC Mux", "DMIC4", "DMIC4" },
3430*4882a593Smuzhiyun
3431*4882a593Smuzhiyun { "Mono DMIC L Mux", "DMIC1", "DMIC1" },
3432*4882a593Smuzhiyun { "Mono DMIC L Mux", "DMIC2", "DMIC2" },
3433*4882a593Smuzhiyun { "Mono DMIC L Mux", "DMIC3", "DMIC3" },
3434*4882a593Smuzhiyun { "Mono DMIC L Mux", "DMIC4", "DMIC4" },
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun { "Mono DMIC R Mux", "DMIC1", "DMIC1" },
3437*4882a593Smuzhiyun { "Mono DMIC R Mux", "DMIC2", "DMIC2" },
3438*4882a593Smuzhiyun { "Mono DMIC R Mux", "DMIC3", "DMIC3" },
3439*4882a593Smuzhiyun { "Mono DMIC R Mux", "DMIC4", "DMIC4" },
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun { "ADC 1_2", NULL, "ADC 1" },
3442*4882a593Smuzhiyun { "ADC 1_2", NULL, "ADC 2" },
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun { "Stereo1 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3445*4882a593Smuzhiyun { "Stereo1 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3446*4882a593Smuzhiyun { "Stereo1 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3447*4882a593Smuzhiyun
3448*4882a593Smuzhiyun { "Stereo1 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3449*4882a593Smuzhiyun { "Stereo1 ADC2 Mux", "DMIC", "Stereo1 DMIC Mux" },
3450*4882a593Smuzhiyun { "Stereo1 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun { "Stereo2 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3453*4882a593Smuzhiyun { "Stereo2 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3454*4882a593Smuzhiyun { "Stereo2 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun { "Stereo2 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3457*4882a593Smuzhiyun { "Stereo2 ADC2 Mux", "DMIC", "Stereo2 DMIC Mux" },
3458*4882a593Smuzhiyun { "Stereo2 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun { "Stereo3 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3461*4882a593Smuzhiyun { "Stereo3 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3462*4882a593Smuzhiyun { "Stereo3 ADC1 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun { "Stereo3 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3465*4882a593Smuzhiyun { "Stereo3 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
3466*4882a593Smuzhiyun { "Stereo3 ADC2 Mux", "Stereo DAC MIX", "Stereo DAC MIX" },
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun { "Stereo4 ADC1 Mux", "DD MIX1", "DD1 MIX" },
3469*4882a593Smuzhiyun { "Stereo4 ADC1 Mux", "ADC1/2", "ADC 1_2" },
3470*4882a593Smuzhiyun { "Stereo4 ADC1 Mux", "DD MIX2", "DD2 MIX" },
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun { "Stereo4 ADC2 Mux", "DD MIX1", "DD1 MIX" },
3473*4882a593Smuzhiyun { "Stereo4 ADC2 Mux", "DMIC", "Stereo3 DMIC Mux" },
3474*4882a593Smuzhiyun { "Stereo4 ADC2 Mux", "DD MIX2", "DD2 MIX" },
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun { "Mono ADC2 L Mux", "DD MIX1L", "DD1 MIXL" },
3477*4882a593Smuzhiyun { "Mono ADC2 L Mux", "DMIC", "Mono DMIC L Mux" },
3478*4882a593Smuzhiyun { "Mono ADC2 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun { "Mono ADC1 L Mux", "DD MIX1L", "DD1 MIXL" },
3481*4882a593Smuzhiyun { "Mono ADC1 L Mux", "ADC1", "ADC 1" },
3482*4882a593Smuzhiyun { "Mono ADC1 L Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun { "Mono ADC1 R Mux", "DD MIX1R", "DD1 MIXR" },
3485*4882a593Smuzhiyun { "Mono ADC1 R Mux", "ADC2", "ADC 2" },
3486*4882a593Smuzhiyun { "Mono ADC1 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun { "Mono ADC2 R Mux", "DD MIX1R", "DD1 MIXR" },
3489*4882a593Smuzhiyun { "Mono ADC2 R Mux", "DMIC", "Mono DMIC R Mux" },
3490*4882a593Smuzhiyun { "Mono ADC2 R Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
3491*4882a593Smuzhiyun
3492*4882a593Smuzhiyun { "Sto1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC1 Mux" },
3493*4882a593Smuzhiyun { "Sto1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC2 Mux" },
3494*4882a593Smuzhiyun { "Sto1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC1 Mux" },
3495*4882a593Smuzhiyun { "Sto1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC2 Mux" },
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
3498*4882a593Smuzhiyun { "Stereo1 ADC MIXL", NULL, "adc stereo1 filter" },
3499*4882a593Smuzhiyun { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
3500*4882a593Smuzhiyun { "Stereo1 ADC MIXR", NULL, "adc stereo1 filter" },
3501*4882a593Smuzhiyun { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL" },
3504*4882a593Smuzhiyun { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR" },
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun { "Sto2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC1 Mux" },
3507*4882a593Smuzhiyun { "Sto2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC2 Mux" },
3508*4882a593Smuzhiyun { "Sto2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC1 Mux" },
3509*4882a593Smuzhiyun { "Sto2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC2 Mux" },
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXL" },
3512*4882a593Smuzhiyun { "Sto2 ADC LR MIX", NULL, "Sto2 ADC MIXR" },
3513*4882a593Smuzhiyun
3514*4882a593Smuzhiyun { "Stereo2 ADC LR Mux", "L", "Sto2 ADC MIXL" },
3515*4882a593Smuzhiyun { "Stereo2 ADC LR Mux", "LR", "Sto2 ADC LR MIX" },
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun { "Stereo2 ADC MIXL", NULL, "Stereo2 ADC LR Mux" },
3518*4882a593Smuzhiyun { "Stereo2 ADC MIXL", NULL, "adc stereo2 filter" },
3519*4882a593Smuzhiyun { "Stereo2 ADC MIXR", NULL, "Sto2 ADC MIXR" },
3520*4882a593Smuzhiyun { "Stereo2 ADC MIXR", NULL, "adc stereo2 filter" },
3521*4882a593Smuzhiyun { "adc stereo2 filter", NULL, "PLL1", is_sys_clk_from_pll },
3522*4882a593Smuzhiyun
3523*4882a593Smuzhiyun { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL" },
3524*4882a593Smuzhiyun { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR" },
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun { "Sto3 ADC MIXL", "ADC1 Switch", "Stereo3 ADC1 Mux" },
3527*4882a593Smuzhiyun { "Sto3 ADC MIXL", "ADC2 Switch", "Stereo3 ADC2 Mux" },
3528*4882a593Smuzhiyun { "Sto3 ADC MIXR", "ADC1 Switch", "Stereo3 ADC1 Mux" },
3529*4882a593Smuzhiyun { "Sto3 ADC MIXR", "ADC2 Switch", "Stereo3 ADC2 Mux" },
3530*4882a593Smuzhiyun
3531*4882a593Smuzhiyun { "Stereo3 ADC MIXL", NULL, "Sto3 ADC MIXL" },
3532*4882a593Smuzhiyun { "Stereo3 ADC MIXL", NULL, "adc stereo3 filter" },
3533*4882a593Smuzhiyun { "Stereo3 ADC MIXR", NULL, "Sto3 ADC MIXR" },
3534*4882a593Smuzhiyun { "Stereo3 ADC MIXR", NULL, "adc stereo3 filter" },
3535*4882a593Smuzhiyun { "adc stereo3 filter", NULL, "PLL1", is_sys_clk_from_pll },
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXL" },
3538*4882a593Smuzhiyun { "Stereo3 ADC MIX", NULL, "Stereo3 ADC MIXR" },
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun { "Sto4 ADC MIXL", "ADC1 Switch", "Stereo4 ADC1 Mux" },
3541*4882a593Smuzhiyun { "Sto4 ADC MIXL", "ADC2 Switch", "Stereo4 ADC2 Mux" },
3542*4882a593Smuzhiyun { "Sto4 ADC MIXR", "ADC1 Switch", "Stereo4 ADC1 Mux" },
3543*4882a593Smuzhiyun { "Sto4 ADC MIXR", "ADC2 Switch", "Stereo4 ADC2 Mux" },
3544*4882a593Smuzhiyun
3545*4882a593Smuzhiyun { "Stereo4 ADC MIXL", NULL, "Sto4 ADC MIXL" },
3546*4882a593Smuzhiyun { "Stereo4 ADC MIXL", NULL, "adc stereo4 filter" },
3547*4882a593Smuzhiyun { "Stereo4 ADC MIXR", NULL, "Sto4 ADC MIXR" },
3548*4882a593Smuzhiyun { "Stereo4 ADC MIXR", NULL, "adc stereo4 filter" },
3549*4882a593Smuzhiyun { "adc stereo4 filter", NULL, "PLL1", is_sys_clk_from_pll },
3550*4882a593Smuzhiyun
3551*4882a593Smuzhiyun { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXL" },
3552*4882a593Smuzhiyun { "Stereo4 ADC MIX", NULL, "Stereo4 ADC MIXR" },
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun { "Mono ADC MIXL", "ADC1 Switch", "Mono ADC1 L Mux" },
3555*4882a593Smuzhiyun { "Mono ADC MIXL", "ADC2 Switch", "Mono ADC2 L Mux" },
3556*4882a593Smuzhiyun { "Mono ADC MIXL", NULL, "adc mono left filter" },
3557*4882a593Smuzhiyun { "adc mono left filter", NULL, "PLL1", is_sys_clk_from_pll },
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun { "Mono ADC MIXR", "ADC1 Switch", "Mono ADC1 R Mux" },
3560*4882a593Smuzhiyun { "Mono ADC MIXR", "ADC2 Switch", "Mono ADC2 R Mux" },
3561*4882a593Smuzhiyun { "Mono ADC MIXR", NULL, "adc mono right filter" },
3562*4882a593Smuzhiyun { "adc mono right filter", NULL, "PLL1", is_sys_clk_from_pll },
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun { "Mono ADC MIX", NULL, "Mono ADC MIXL" },
3565*4882a593Smuzhiyun { "Mono ADC MIX", NULL, "Mono ADC MIXR" },
3566*4882a593Smuzhiyun
3567*4882a593Smuzhiyun { "VAD ADC Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3568*4882a593Smuzhiyun { "VAD ADC Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
3569*4882a593Smuzhiyun { "VAD ADC Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
3570*4882a593Smuzhiyun { "VAD ADC Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3571*4882a593Smuzhiyun { "VAD ADC Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3572*4882a593Smuzhiyun
3573*4882a593Smuzhiyun { "IF1 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3574*4882a593Smuzhiyun { "IF1 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3575*4882a593Smuzhiyun { "IF1 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3576*4882a593Smuzhiyun
3577*4882a593Smuzhiyun { "IF1 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3578*4882a593Smuzhiyun { "IF1 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun { "IF1 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3581*4882a593Smuzhiyun { "IF1 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3582*4882a593Smuzhiyun { "IF1 ADC3 Mux", "OB45", "OB45" },
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun { "IF1 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3585*4882a593Smuzhiyun { "IF1 ADC4 Mux", "OB67", "OB67" },
3586*4882a593Smuzhiyun { "IF1 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun { "IF1 ADC1 Swap Mux", "L/R", "IF1 ADC1 Mux" },
3589*4882a593Smuzhiyun { "IF1 ADC1 Swap Mux", "R/L", "IF1 ADC1 Mux" },
3590*4882a593Smuzhiyun { "IF1 ADC1 Swap Mux", "L/L", "IF1 ADC1 Mux" },
3591*4882a593Smuzhiyun { "IF1 ADC1 Swap Mux", "R/R", "IF1 ADC1 Mux" },
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun { "IF1 ADC2 Swap Mux", "L/R", "IF1 ADC2 Mux" },
3594*4882a593Smuzhiyun { "IF1 ADC2 Swap Mux", "R/L", "IF1 ADC2 Mux" },
3595*4882a593Smuzhiyun { "IF1 ADC2 Swap Mux", "L/L", "IF1 ADC2 Mux" },
3596*4882a593Smuzhiyun { "IF1 ADC2 Swap Mux", "R/R", "IF1 ADC2 Mux" },
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun { "IF1 ADC3 Swap Mux", "L/R", "IF1 ADC3 Mux" },
3599*4882a593Smuzhiyun { "IF1 ADC3 Swap Mux", "R/L", "IF1 ADC3 Mux" },
3600*4882a593Smuzhiyun { "IF1 ADC3 Swap Mux", "L/L", "IF1 ADC3 Mux" },
3601*4882a593Smuzhiyun { "IF1 ADC3 Swap Mux", "R/R", "IF1 ADC3 Mux" },
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun { "IF1 ADC4 Swap Mux", "L/R", "IF1 ADC4 Mux" },
3604*4882a593Smuzhiyun { "IF1 ADC4 Swap Mux", "R/L", "IF1 ADC4 Mux" },
3605*4882a593Smuzhiyun { "IF1 ADC4 Swap Mux", "L/L", "IF1 ADC4 Mux" },
3606*4882a593Smuzhiyun { "IF1 ADC4 Swap Mux", "R/R", "IF1 ADC4 Mux" },
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun { "IF1 ADC", NULL, "IF1 ADC1 Swap Mux" },
3609*4882a593Smuzhiyun { "IF1 ADC", NULL, "IF1 ADC2 Swap Mux" },
3610*4882a593Smuzhiyun { "IF1 ADC", NULL, "IF1 ADC3 Swap Mux" },
3611*4882a593Smuzhiyun { "IF1 ADC", NULL, "IF1 ADC4 Swap Mux" },
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "1/2/3/4", "IF1 ADC" },
3614*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "2/1/3/4", "IF1 ADC" },
3615*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "2/3/1/4", "IF1 ADC" },
3616*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "4/1/2/3", "IF1 ADC" },
3617*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "1/3/2/4", "IF1 ADC" },
3618*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "1/4/2/3", "IF1 ADC" },
3619*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "3/1/2/4", "IF1 ADC" },
3620*4882a593Smuzhiyun { "IF1 ADC TDM Swap Mux", "3/4/1/2", "IF1 ADC" },
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun { "AIF1TX", NULL, "I2S1" },
3623*4882a593Smuzhiyun { "AIF1TX", NULL, "IF1 ADC TDM Swap Mux" },
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun { "IF2 ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3626*4882a593Smuzhiyun { "IF2 ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3627*4882a593Smuzhiyun { "IF2 ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3628*4882a593Smuzhiyun
3629*4882a593Smuzhiyun { "IF2 ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3630*4882a593Smuzhiyun { "IF2 ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun { "IF2 ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3633*4882a593Smuzhiyun { "IF2 ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3634*4882a593Smuzhiyun { "IF2 ADC3 Mux", "OB45", "OB45" },
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun { "IF2 ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3637*4882a593Smuzhiyun { "IF2 ADC4 Mux", "OB67", "OB67" },
3638*4882a593Smuzhiyun { "IF2 ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun { "IF2 ADC1 Swap Mux", "L/R", "IF2 ADC1 Mux" },
3641*4882a593Smuzhiyun { "IF2 ADC1 Swap Mux", "R/L", "IF2 ADC1 Mux" },
3642*4882a593Smuzhiyun { "IF2 ADC1 Swap Mux", "L/L", "IF2 ADC1 Mux" },
3643*4882a593Smuzhiyun { "IF2 ADC1 Swap Mux", "R/R", "IF2 ADC1 Mux" },
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun { "IF2 ADC2 Swap Mux", "L/R", "IF2 ADC2 Mux" },
3646*4882a593Smuzhiyun { "IF2 ADC2 Swap Mux", "R/L", "IF2 ADC2 Mux" },
3647*4882a593Smuzhiyun { "IF2 ADC2 Swap Mux", "L/L", "IF2 ADC2 Mux" },
3648*4882a593Smuzhiyun { "IF2 ADC2 Swap Mux", "R/R", "IF2 ADC2 Mux" },
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun { "IF2 ADC3 Swap Mux", "L/R", "IF2 ADC3 Mux" },
3651*4882a593Smuzhiyun { "IF2 ADC3 Swap Mux", "R/L", "IF2 ADC3 Mux" },
3652*4882a593Smuzhiyun { "IF2 ADC3 Swap Mux", "L/L", "IF2 ADC3 Mux" },
3653*4882a593Smuzhiyun { "IF2 ADC3 Swap Mux", "R/R", "IF2 ADC3 Mux" },
3654*4882a593Smuzhiyun
3655*4882a593Smuzhiyun { "IF2 ADC4 Swap Mux", "L/R", "IF2 ADC4 Mux" },
3656*4882a593Smuzhiyun { "IF2 ADC4 Swap Mux", "R/L", "IF2 ADC4 Mux" },
3657*4882a593Smuzhiyun { "IF2 ADC4 Swap Mux", "L/L", "IF2 ADC4 Mux" },
3658*4882a593Smuzhiyun { "IF2 ADC4 Swap Mux", "R/R", "IF2 ADC4 Mux" },
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun { "IF2 ADC", NULL, "IF2 ADC1 Swap Mux" },
3661*4882a593Smuzhiyun { "IF2 ADC", NULL, "IF2 ADC2 Swap Mux" },
3662*4882a593Smuzhiyun { "IF2 ADC", NULL, "IF2 ADC3 Swap Mux" },
3663*4882a593Smuzhiyun { "IF2 ADC", NULL, "IF2 ADC4 Swap Mux" },
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "1/2/3/4", "IF2 ADC" },
3666*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "2/1/3/4", "IF2 ADC" },
3667*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "3/1/2/4", "IF2 ADC" },
3668*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "4/1/2/3", "IF2 ADC" },
3669*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "1/3/2/4", "IF2 ADC" },
3670*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "1/4/2/3", "IF2 ADC" },
3671*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "2/3/1/4", "IF2 ADC" },
3672*4882a593Smuzhiyun { "IF2 ADC TDM Swap Mux", "3/4/1/2", "IF2 ADC" },
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun { "AIF2TX", NULL, "I2S2" },
3675*4882a593Smuzhiyun { "AIF2TX", NULL, "IF2 ADC TDM Swap Mux" },
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun { "IF3 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3678*4882a593Smuzhiyun { "IF3 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3679*4882a593Smuzhiyun { "IF3 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3680*4882a593Smuzhiyun { "IF3 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3681*4882a593Smuzhiyun { "IF3 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
3682*4882a593Smuzhiyun { "IF3 ADC Mux", "OB01", "OB01 Bypass Mux" },
3683*4882a593Smuzhiyun { "IF3 ADC Mux", "OB23", "OB23 Bypass Mux" },
3684*4882a593Smuzhiyun { "IF3 ADC Mux", "VAD ADC", "VAD ADC Mux" },
3685*4882a593Smuzhiyun
3686*4882a593Smuzhiyun { "AIF3TX", NULL, "I2S3" },
3687*4882a593Smuzhiyun { "AIF3TX", NULL, "IF3 ADC Mux" },
3688*4882a593Smuzhiyun
3689*4882a593Smuzhiyun { "IF4 ADC Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3690*4882a593Smuzhiyun { "IF4 ADC Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3691*4882a593Smuzhiyun { "IF4 ADC Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3692*4882a593Smuzhiyun { "IF4 ADC Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3693*4882a593Smuzhiyun { "IF4 ADC Mux", "MONO ADC MIX", "Mono ADC MIX" },
3694*4882a593Smuzhiyun { "IF4 ADC Mux", "OB01", "OB01 Bypass Mux" },
3695*4882a593Smuzhiyun { "IF4 ADC Mux", "OB23", "OB23 Bypass Mux" },
3696*4882a593Smuzhiyun { "IF4 ADC Mux", "VAD ADC", "VAD ADC Mux" },
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun { "AIF4TX", NULL, "I2S4" },
3699*4882a593Smuzhiyun { "AIF4TX", NULL, "IF4 ADC Mux" },
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun { "SLB ADC1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3702*4882a593Smuzhiyun { "SLB ADC1 Mux", "OB01", "OB01 Bypass Mux" },
3703*4882a593Smuzhiyun { "SLB ADC1 Mux", "VAD ADC", "VAD ADC Mux" },
3704*4882a593Smuzhiyun
3705*4882a593Smuzhiyun { "SLB ADC2 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3706*4882a593Smuzhiyun { "SLB ADC2 Mux", "OB23", "OB23 Bypass Mux" },
3707*4882a593Smuzhiyun
3708*4882a593Smuzhiyun { "SLB ADC3 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3709*4882a593Smuzhiyun { "SLB ADC3 Mux", "MONO ADC MIX", "Mono ADC MIX" },
3710*4882a593Smuzhiyun { "SLB ADC3 Mux", "OB45", "OB45" },
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun { "SLB ADC4 Mux", "STO4 ADC MIX", "Stereo4 ADC MIX" },
3713*4882a593Smuzhiyun { "SLB ADC4 Mux", "OB67", "OB67" },
3714*4882a593Smuzhiyun { "SLB ADC4 Mux", "OB01", "OB01 Bypass Mux" },
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun { "SLBTX", NULL, "SLB" },
3717*4882a593Smuzhiyun { "SLBTX", NULL, "SLB ADC1 Mux" },
3718*4882a593Smuzhiyun { "SLBTX", NULL, "SLB ADC2 Mux" },
3719*4882a593Smuzhiyun { "SLBTX", NULL, "SLB ADC3 Mux" },
3720*4882a593Smuzhiyun { "SLBTX", NULL, "SLB ADC4 Mux" },
3721*4882a593Smuzhiyun
3722*4882a593Smuzhiyun { "DSPTX", NULL, "IB01 Bypass Mux" },
3723*4882a593Smuzhiyun
3724*4882a593Smuzhiyun { "IB01 Mux", "IF1 DAC 01", "IF1 DAC01" },
3725*4882a593Smuzhiyun { "IB01 Mux", "IF2 DAC 01", "IF2 DAC01" },
3726*4882a593Smuzhiyun { "IB01 Mux", "SLB DAC 01", "SLB DAC01" },
3727*4882a593Smuzhiyun { "IB01 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
3728*4882a593Smuzhiyun /* The IB01 Mux controls the source for InBound0 and InBound1.
3729*4882a593Smuzhiyun * When the mux option "VAD ADC/DAC1 FS" is selected, "VAD ADC" goes to
3730*4882a593Smuzhiyun * InBound0 and "DAC1 FS" goes to InBound1. "VAD ADC" is used for
3731*4882a593Smuzhiyun * hotwording. "DAC1 FS" is not used currently.
3732*4882a593Smuzhiyun *
3733*4882a593Smuzhiyun * Creating a common widget node for "VAD ADC" + "DAC1 FS" and
3734*4882a593Smuzhiyun * connecting the common widget to IB01 Mux causes the issue where
3735*4882a593Smuzhiyun * there is an active path going from system playback -> "DAC1 FS" ->
3736*4882a593Smuzhiyun * IB01 Mux -> DSP Buffer -> hotword stream. This wrong path confuses
3737*4882a593Smuzhiyun * DAPM. Therefore "DAC1 FS" is ignored for now.
3738*4882a593Smuzhiyun */
3739*4882a593Smuzhiyun { "IB01 Mux", "VAD ADC/DAC1 FS", "VAD ADC Mux" },
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun { "IB01 Bypass Mux", "Bypass", "IB01 Mux" },
3742*4882a593Smuzhiyun { "IB01 Bypass Mux", "Pass SRC", "IB01 Mux" },
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun { "IB23 Mux", "IF1 DAC 23", "IF1 DAC23" },
3745*4882a593Smuzhiyun { "IB23 Mux", "IF2 DAC 23", "IF2 DAC23" },
3746*4882a593Smuzhiyun { "IB23 Mux", "SLB DAC 23", "SLB DAC23" },
3747*4882a593Smuzhiyun { "IB23 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
3748*4882a593Smuzhiyun { "IB23 Mux", "DAC1 FS", "DAC1 FS" },
3749*4882a593Smuzhiyun { "IB23 Mux", "IF4 DAC", "IF4 DAC" },
3750*4882a593Smuzhiyun
3751*4882a593Smuzhiyun { "IB23 Bypass Mux", "Bypass", "IB23 Mux" },
3752*4882a593Smuzhiyun { "IB23 Bypass Mux", "Pass SRC", "IB23 Mux" },
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun { "IB45 Mux", "IF1 DAC 45", "IF1 DAC45" },
3755*4882a593Smuzhiyun { "IB45 Mux", "IF2 DAC 45", "IF2 DAC45" },
3756*4882a593Smuzhiyun { "IB45 Mux", "SLB DAC 45", "SLB DAC45" },
3757*4882a593Smuzhiyun { "IB45 Mux", "STO3 ADC MIX", "Stereo3 ADC MIX" },
3758*4882a593Smuzhiyun { "IB45 Mux", "IF3 DAC", "IF3 DAC" },
3759*4882a593Smuzhiyun
3760*4882a593Smuzhiyun { "IB45 Bypass Mux", "Bypass", "IB45 Mux" },
3761*4882a593Smuzhiyun { "IB45 Bypass Mux", "Pass SRC", "IB45 Mux" },
3762*4882a593Smuzhiyun
3763*4882a593Smuzhiyun { "IB6 Mux", "IF1 DAC 6", "IF1 DAC6 Mux" },
3764*4882a593Smuzhiyun { "IB6 Mux", "IF2 DAC 6", "IF2 DAC6 Mux" },
3765*4882a593Smuzhiyun { "IB6 Mux", "SLB DAC 6", "SLB DAC6" },
3766*4882a593Smuzhiyun { "IB6 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
3767*4882a593Smuzhiyun { "IB6 Mux", "IF4 DAC L", "IF4 DAC L" },
3768*4882a593Smuzhiyun { "IB6 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3769*4882a593Smuzhiyun { "IB6 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3770*4882a593Smuzhiyun { "IB6 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3771*4882a593Smuzhiyun
3772*4882a593Smuzhiyun { "IB7 Mux", "IF1 DAC 7", "IF1 DAC7 Mux" },
3773*4882a593Smuzhiyun { "IB7 Mux", "IF2 DAC 7", "IF2 DAC7 Mux" },
3774*4882a593Smuzhiyun { "IB7 Mux", "SLB DAC 7", "SLB DAC7" },
3775*4882a593Smuzhiyun { "IB7 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
3776*4882a593Smuzhiyun { "IB7 Mux", "IF4 DAC R", "IF4 DAC R" },
3777*4882a593Smuzhiyun { "IB7 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
3778*4882a593Smuzhiyun { "IB7 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
3779*4882a593Smuzhiyun { "IB7 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
3780*4882a593Smuzhiyun
3781*4882a593Smuzhiyun { "IB8 Mux", "STO1 ADC MIX L", "Stereo1 ADC MIXL" },
3782*4882a593Smuzhiyun { "IB8 Mux", "STO2 ADC MIX L", "Stereo2 ADC MIXL" },
3783*4882a593Smuzhiyun { "IB8 Mux", "STO3 ADC MIX L", "Stereo3 ADC MIXL" },
3784*4882a593Smuzhiyun { "IB8 Mux", "STO4 ADC MIX L", "Stereo4 ADC MIXL" },
3785*4882a593Smuzhiyun { "IB8 Mux", "MONO ADC MIX L", "Mono ADC MIXL" },
3786*4882a593Smuzhiyun { "IB8 Mux", "DACL1 FS", "DAC1 MIXL" },
3787*4882a593Smuzhiyun
3788*4882a593Smuzhiyun { "IB9 Mux", "STO1 ADC MIX R", "Stereo1 ADC MIXR" },
3789*4882a593Smuzhiyun { "IB9 Mux", "STO2 ADC MIX R", "Stereo2 ADC MIXR" },
3790*4882a593Smuzhiyun { "IB9 Mux", "STO3 ADC MIX R", "Stereo3 ADC MIXR" },
3791*4882a593Smuzhiyun { "IB9 Mux", "STO4 ADC MIX R", "Stereo4 ADC MIXR" },
3792*4882a593Smuzhiyun { "IB9 Mux", "MONO ADC MIX R", "Mono ADC MIXR" },
3793*4882a593Smuzhiyun { "IB9 Mux", "DACR1 FS", "DAC1 MIXR" },
3794*4882a593Smuzhiyun { "IB9 Mux", "DAC1 FS", "DAC1 FS" },
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun { "OB01 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3797*4882a593Smuzhiyun { "OB01 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3798*4882a593Smuzhiyun { "OB01 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3799*4882a593Smuzhiyun { "OB01 MIX", "IB6 Switch", "IB6 Mux" },
3800*4882a593Smuzhiyun { "OB01 MIX", "IB7 Switch", "IB7 Mux" },
3801*4882a593Smuzhiyun { "OB01 MIX", "IB8 Switch", "IB8 Mux" },
3802*4882a593Smuzhiyun { "OB01 MIX", "IB9 Switch", "IB9 Mux" },
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun { "OB23 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3805*4882a593Smuzhiyun { "OB23 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3806*4882a593Smuzhiyun { "OB23 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3807*4882a593Smuzhiyun { "OB23 MIX", "IB6 Switch", "IB6 Mux" },
3808*4882a593Smuzhiyun { "OB23 MIX", "IB7 Switch", "IB7 Mux" },
3809*4882a593Smuzhiyun { "OB23 MIX", "IB8 Switch", "IB8 Mux" },
3810*4882a593Smuzhiyun { "OB23 MIX", "IB9 Switch", "IB9 Mux" },
3811*4882a593Smuzhiyun
3812*4882a593Smuzhiyun { "OB4 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3813*4882a593Smuzhiyun { "OB4 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3814*4882a593Smuzhiyun { "OB4 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3815*4882a593Smuzhiyun { "OB4 MIX", "IB6 Switch", "IB6 Mux" },
3816*4882a593Smuzhiyun { "OB4 MIX", "IB7 Switch", "IB7 Mux" },
3817*4882a593Smuzhiyun { "OB4 MIX", "IB8 Switch", "IB8 Mux" },
3818*4882a593Smuzhiyun { "OB4 MIX", "IB9 Switch", "IB9 Mux" },
3819*4882a593Smuzhiyun
3820*4882a593Smuzhiyun { "OB5 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3821*4882a593Smuzhiyun { "OB5 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3822*4882a593Smuzhiyun { "OB5 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3823*4882a593Smuzhiyun { "OB5 MIX", "IB6 Switch", "IB6 Mux" },
3824*4882a593Smuzhiyun { "OB5 MIX", "IB7 Switch", "IB7 Mux" },
3825*4882a593Smuzhiyun { "OB5 MIX", "IB8 Switch", "IB8 Mux" },
3826*4882a593Smuzhiyun { "OB5 MIX", "IB9 Switch", "IB9 Mux" },
3827*4882a593Smuzhiyun
3828*4882a593Smuzhiyun { "OB6 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3829*4882a593Smuzhiyun { "OB6 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3830*4882a593Smuzhiyun { "OB6 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3831*4882a593Smuzhiyun { "OB6 MIX", "IB6 Switch", "IB6 Mux" },
3832*4882a593Smuzhiyun { "OB6 MIX", "IB7 Switch", "IB7 Mux" },
3833*4882a593Smuzhiyun { "OB6 MIX", "IB8 Switch", "IB8 Mux" },
3834*4882a593Smuzhiyun { "OB6 MIX", "IB9 Switch", "IB9 Mux" },
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun { "OB7 MIX", "IB01 Switch", "IB01 Bypass Mux" },
3837*4882a593Smuzhiyun { "OB7 MIX", "IB23 Switch", "IB23 Bypass Mux" },
3838*4882a593Smuzhiyun { "OB7 MIX", "IB45 Switch", "IB45 Bypass Mux" },
3839*4882a593Smuzhiyun { "OB7 MIX", "IB6 Switch", "IB6 Mux" },
3840*4882a593Smuzhiyun { "OB7 MIX", "IB7 Switch", "IB7 Mux" },
3841*4882a593Smuzhiyun { "OB7 MIX", "IB8 Switch", "IB8 Mux" },
3842*4882a593Smuzhiyun { "OB7 MIX", "IB9 Switch", "IB9 Mux" },
3843*4882a593Smuzhiyun
3844*4882a593Smuzhiyun { "OB01 Bypass Mux", "Bypass", "OB01 MIX" },
3845*4882a593Smuzhiyun { "OB01 Bypass Mux", "Pass SRC", "OB01 MIX" },
3846*4882a593Smuzhiyun { "OB23 Bypass Mux", "Bypass", "OB23 MIX" },
3847*4882a593Smuzhiyun { "OB23 Bypass Mux", "Pass SRC", "OB23 MIX" },
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun { "OutBound2", NULL, "OB23 Bypass Mux" },
3850*4882a593Smuzhiyun { "OutBound3", NULL, "OB23 Bypass Mux" },
3851*4882a593Smuzhiyun { "OutBound4", NULL, "OB4 MIX" },
3852*4882a593Smuzhiyun { "OutBound5", NULL, "OB5 MIX" },
3853*4882a593Smuzhiyun { "OutBound6", NULL, "OB6 MIX" },
3854*4882a593Smuzhiyun { "OutBound7", NULL, "OB7 MIX" },
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun { "OB45", NULL, "OutBound4" },
3857*4882a593Smuzhiyun { "OB45", NULL, "OutBound5" },
3858*4882a593Smuzhiyun { "OB67", NULL, "OutBound6" },
3859*4882a593Smuzhiyun { "OB67", NULL, "OutBound7" },
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun { "IF1 DAC0", NULL, "AIF1RX" },
3862*4882a593Smuzhiyun { "IF1 DAC1", NULL, "AIF1RX" },
3863*4882a593Smuzhiyun { "IF1 DAC2", NULL, "AIF1RX" },
3864*4882a593Smuzhiyun { "IF1 DAC3", NULL, "AIF1RX" },
3865*4882a593Smuzhiyun { "IF1 DAC4", NULL, "AIF1RX" },
3866*4882a593Smuzhiyun { "IF1 DAC5", NULL, "AIF1RX" },
3867*4882a593Smuzhiyun { "IF1 DAC6", NULL, "AIF1RX" },
3868*4882a593Smuzhiyun { "IF1 DAC7", NULL, "AIF1RX" },
3869*4882a593Smuzhiyun { "IF1 DAC0", NULL, "I2S1" },
3870*4882a593Smuzhiyun { "IF1 DAC1", NULL, "I2S1" },
3871*4882a593Smuzhiyun { "IF1 DAC2", NULL, "I2S1" },
3872*4882a593Smuzhiyun { "IF1 DAC3", NULL, "I2S1" },
3873*4882a593Smuzhiyun { "IF1 DAC4", NULL, "I2S1" },
3874*4882a593Smuzhiyun { "IF1 DAC5", NULL, "I2S1" },
3875*4882a593Smuzhiyun { "IF1 DAC6", NULL, "I2S1" },
3876*4882a593Smuzhiyun { "IF1 DAC7", NULL, "I2S1" },
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot0", "IF1 DAC0" },
3879*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot1", "IF1 DAC1" },
3880*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot2", "IF1 DAC2" },
3881*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot3", "IF1 DAC3" },
3882*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot4", "IF1 DAC4" },
3883*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot5", "IF1 DAC5" },
3884*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot6", "IF1 DAC6" },
3885*4882a593Smuzhiyun { "IF1 DAC0 Mux", "Slot7", "IF1 DAC7" },
3886*4882a593Smuzhiyun
3887*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot0", "IF1 DAC0" },
3888*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot1", "IF1 DAC1" },
3889*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot2", "IF1 DAC2" },
3890*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot3", "IF1 DAC3" },
3891*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot4", "IF1 DAC4" },
3892*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot5", "IF1 DAC5" },
3893*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot6", "IF1 DAC6" },
3894*4882a593Smuzhiyun { "IF1 DAC1 Mux", "Slot7", "IF1 DAC7" },
3895*4882a593Smuzhiyun
3896*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot0", "IF1 DAC0" },
3897*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot1", "IF1 DAC1" },
3898*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot2", "IF1 DAC2" },
3899*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot3", "IF1 DAC3" },
3900*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot4", "IF1 DAC4" },
3901*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot5", "IF1 DAC5" },
3902*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot6", "IF1 DAC6" },
3903*4882a593Smuzhiyun { "IF1 DAC2 Mux", "Slot7", "IF1 DAC7" },
3904*4882a593Smuzhiyun
3905*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot0", "IF1 DAC0" },
3906*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot1", "IF1 DAC1" },
3907*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot2", "IF1 DAC2" },
3908*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot3", "IF1 DAC3" },
3909*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot4", "IF1 DAC4" },
3910*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot5", "IF1 DAC5" },
3911*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot6", "IF1 DAC6" },
3912*4882a593Smuzhiyun { "IF1 DAC3 Mux", "Slot7", "IF1 DAC7" },
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot0", "IF1 DAC0" },
3915*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot1", "IF1 DAC1" },
3916*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot2", "IF1 DAC2" },
3917*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot3", "IF1 DAC3" },
3918*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot4", "IF1 DAC4" },
3919*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot5", "IF1 DAC5" },
3920*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot6", "IF1 DAC6" },
3921*4882a593Smuzhiyun { "IF1 DAC4 Mux", "Slot7", "IF1 DAC7" },
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot0", "IF1 DAC0" },
3924*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot1", "IF1 DAC1" },
3925*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot2", "IF1 DAC2" },
3926*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot3", "IF1 DAC3" },
3927*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot4", "IF1 DAC4" },
3928*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot5", "IF1 DAC5" },
3929*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot6", "IF1 DAC6" },
3930*4882a593Smuzhiyun { "IF1 DAC5 Mux", "Slot7", "IF1 DAC7" },
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot0", "IF1 DAC0" },
3933*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot1", "IF1 DAC1" },
3934*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot2", "IF1 DAC2" },
3935*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot3", "IF1 DAC3" },
3936*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot4", "IF1 DAC4" },
3937*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot5", "IF1 DAC5" },
3938*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot6", "IF1 DAC6" },
3939*4882a593Smuzhiyun { "IF1 DAC6 Mux", "Slot7", "IF1 DAC7" },
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot0", "IF1 DAC0" },
3942*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot1", "IF1 DAC1" },
3943*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot2", "IF1 DAC2" },
3944*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot3", "IF1 DAC3" },
3945*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot4", "IF1 DAC4" },
3946*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot5", "IF1 DAC5" },
3947*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot6", "IF1 DAC6" },
3948*4882a593Smuzhiyun { "IF1 DAC7 Mux", "Slot7", "IF1 DAC7" },
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun { "IF1 DAC01", NULL, "IF1 DAC0 Mux" },
3951*4882a593Smuzhiyun { "IF1 DAC01", NULL, "IF1 DAC1 Mux" },
3952*4882a593Smuzhiyun { "IF1 DAC23", NULL, "IF1 DAC2 Mux" },
3953*4882a593Smuzhiyun { "IF1 DAC23", NULL, "IF1 DAC3 Mux" },
3954*4882a593Smuzhiyun { "IF1 DAC45", NULL, "IF1 DAC4 Mux" },
3955*4882a593Smuzhiyun { "IF1 DAC45", NULL, "IF1 DAC5 Mux" },
3956*4882a593Smuzhiyun { "IF1 DAC67", NULL, "IF1 DAC6 Mux" },
3957*4882a593Smuzhiyun { "IF1 DAC67", NULL, "IF1 DAC7 Mux" },
3958*4882a593Smuzhiyun
3959*4882a593Smuzhiyun { "IF2 DAC0", NULL, "AIF2RX" },
3960*4882a593Smuzhiyun { "IF2 DAC1", NULL, "AIF2RX" },
3961*4882a593Smuzhiyun { "IF2 DAC2", NULL, "AIF2RX" },
3962*4882a593Smuzhiyun { "IF2 DAC3", NULL, "AIF2RX" },
3963*4882a593Smuzhiyun { "IF2 DAC4", NULL, "AIF2RX" },
3964*4882a593Smuzhiyun { "IF2 DAC5", NULL, "AIF2RX" },
3965*4882a593Smuzhiyun { "IF2 DAC6", NULL, "AIF2RX" },
3966*4882a593Smuzhiyun { "IF2 DAC7", NULL, "AIF2RX" },
3967*4882a593Smuzhiyun { "IF2 DAC0", NULL, "I2S2" },
3968*4882a593Smuzhiyun { "IF2 DAC1", NULL, "I2S2" },
3969*4882a593Smuzhiyun { "IF2 DAC2", NULL, "I2S2" },
3970*4882a593Smuzhiyun { "IF2 DAC3", NULL, "I2S2" },
3971*4882a593Smuzhiyun { "IF2 DAC4", NULL, "I2S2" },
3972*4882a593Smuzhiyun { "IF2 DAC5", NULL, "I2S2" },
3973*4882a593Smuzhiyun { "IF2 DAC6", NULL, "I2S2" },
3974*4882a593Smuzhiyun { "IF2 DAC7", NULL, "I2S2" },
3975*4882a593Smuzhiyun
3976*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot0", "IF2 DAC0" },
3977*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot1", "IF2 DAC1" },
3978*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot2", "IF2 DAC2" },
3979*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot3", "IF2 DAC3" },
3980*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot4", "IF2 DAC4" },
3981*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot5", "IF2 DAC5" },
3982*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot6", "IF2 DAC6" },
3983*4882a593Smuzhiyun { "IF2 DAC0 Mux", "Slot7", "IF2 DAC7" },
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot0", "IF2 DAC0" },
3986*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot1", "IF2 DAC1" },
3987*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot2", "IF2 DAC2" },
3988*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot3", "IF2 DAC3" },
3989*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot4", "IF2 DAC4" },
3990*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot5", "IF2 DAC5" },
3991*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot6", "IF2 DAC6" },
3992*4882a593Smuzhiyun { "IF2 DAC1 Mux", "Slot7", "IF2 DAC7" },
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot0", "IF2 DAC0" },
3995*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot1", "IF2 DAC1" },
3996*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot2", "IF2 DAC2" },
3997*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot3", "IF2 DAC3" },
3998*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot4", "IF2 DAC4" },
3999*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot5", "IF2 DAC5" },
4000*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot6", "IF2 DAC6" },
4001*4882a593Smuzhiyun { "IF2 DAC2 Mux", "Slot7", "IF2 DAC7" },
4002*4882a593Smuzhiyun
4003*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot0", "IF2 DAC0" },
4004*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot1", "IF2 DAC1" },
4005*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot2", "IF2 DAC2" },
4006*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot3", "IF2 DAC3" },
4007*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot4", "IF2 DAC4" },
4008*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot5", "IF2 DAC5" },
4009*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot6", "IF2 DAC6" },
4010*4882a593Smuzhiyun { "IF2 DAC3 Mux", "Slot7", "IF2 DAC7" },
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot0", "IF2 DAC0" },
4013*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot1", "IF2 DAC1" },
4014*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot2", "IF2 DAC2" },
4015*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot3", "IF2 DAC3" },
4016*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot4", "IF2 DAC4" },
4017*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot5", "IF2 DAC5" },
4018*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot6", "IF2 DAC6" },
4019*4882a593Smuzhiyun { "IF2 DAC4 Mux", "Slot7", "IF2 DAC7" },
4020*4882a593Smuzhiyun
4021*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot0", "IF2 DAC0" },
4022*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot1", "IF2 DAC1" },
4023*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot2", "IF2 DAC2" },
4024*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot3", "IF2 DAC3" },
4025*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot4", "IF2 DAC4" },
4026*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot5", "IF2 DAC5" },
4027*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot6", "IF2 DAC6" },
4028*4882a593Smuzhiyun { "IF2 DAC5 Mux", "Slot7", "IF2 DAC7" },
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot0", "IF2 DAC0" },
4031*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot1", "IF2 DAC1" },
4032*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot2", "IF2 DAC2" },
4033*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot3", "IF2 DAC3" },
4034*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot4", "IF2 DAC4" },
4035*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot5", "IF2 DAC5" },
4036*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot6", "IF2 DAC6" },
4037*4882a593Smuzhiyun { "IF2 DAC6 Mux", "Slot7", "IF2 DAC7" },
4038*4882a593Smuzhiyun
4039*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot0", "IF2 DAC0" },
4040*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot1", "IF2 DAC1" },
4041*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot2", "IF2 DAC2" },
4042*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot3", "IF2 DAC3" },
4043*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot4", "IF2 DAC4" },
4044*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot5", "IF2 DAC5" },
4045*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot6", "IF2 DAC6" },
4046*4882a593Smuzhiyun { "IF2 DAC7 Mux", "Slot7", "IF2 DAC7" },
4047*4882a593Smuzhiyun
4048*4882a593Smuzhiyun { "IF2 DAC01", NULL, "IF2 DAC0 Mux" },
4049*4882a593Smuzhiyun { "IF2 DAC01", NULL, "IF2 DAC1 Mux" },
4050*4882a593Smuzhiyun { "IF2 DAC23", NULL, "IF2 DAC2 Mux" },
4051*4882a593Smuzhiyun { "IF2 DAC23", NULL, "IF2 DAC3 Mux" },
4052*4882a593Smuzhiyun { "IF2 DAC45", NULL, "IF2 DAC4 Mux" },
4053*4882a593Smuzhiyun { "IF2 DAC45", NULL, "IF2 DAC5 Mux" },
4054*4882a593Smuzhiyun { "IF2 DAC67", NULL, "IF2 DAC6 Mux" },
4055*4882a593Smuzhiyun { "IF2 DAC67", NULL, "IF2 DAC7 Mux" },
4056*4882a593Smuzhiyun
4057*4882a593Smuzhiyun { "IF3 DAC", NULL, "AIF3RX" },
4058*4882a593Smuzhiyun { "IF3 DAC", NULL, "I2S3" },
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun { "IF4 DAC", NULL, "AIF4RX" },
4061*4882a593Smuzhiyun { "IF4 DAC", NULL, "I2S4" },
4062*4882a593Smuzhiyun
4063*4882a593Smuzhiyun { "IF3 DAC L", NULL, "IF3 DAC" },
4064*4882a593Smuzhiyun { "IF3 DAC R", NULL, "IF3 DAC" },
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun { "IF4 DAC L", NULL, "IF4 DAC" },
4067*4882a593Smuzhiyun { "IF4 DAC R", NULL, "IF4 DAC" },
4068*4882a593Smuzhiyun
4069*4882a593Smuzhiyun { "SLB DAC0", NULL, "SLBRX" },
4070*4882a593Smuzhiyun { "SLB DAC1", NULL, "SLBRX" },
4071*4882a593Smuzhiyun { "SLB DAC2", NULL, "SLBRX" },
4072*4882a593Smuzhiyun { "SLB DAC3", NULL, "SLBRX" },
4073*4882a593Smuzhiyun { "SLB DAC4", NULL, "SLBRX" },
4074*4882a593Smuzhiyun { "SLB DAC5", NULL, "SLBRX" },
4075*4882a593Smuzhiyun { "SLB DAC6", NULL, "SLBRX" },
4076*4882a593Smuzhiyun { "SLB DAC7", NULL, "SLBRX" },
4077*4882a593Smuzhiyun { "SLB DAC0", NULL, "SLB" },
4078*4882a593Smuzhiyun { "SLB DAC1", NULL, "SLB" },
4079*4882a593Smuzhiyun { "SLB DAC2", NULL, "SLB" },
4080*4882a593Smuzhiyun { "SLB DAC3", NULL, "SLB" },
4081*4882a593Smuzhiyun { "SLB DAC4", NULL, "SLB" },
4082*4882a593Smuzhiyun { "SLB DAC5", NULL, "SLB" },
4083*4882a593Smuzhiyun { "SLB DAC6", NULL, "SLB" },
4084*4882a593Smuzhiyun { "SLB DAC7", NULL, "SLB" },
4085*4882a593Smuzhiyun
4086*4882a593Smuzhiyun { "SLB DAC01", NULL, "SLB DAC0" },
4087*4882a593Smuzhiyun { "SLB DAC01", NULL, "SLB DAC1" },
4088*4882a593Smuzhiyun { "SLB DAC23", NULL, "SLB DAC2" },
4089*4882a593Smuzhiyun { "SLB DAC23", NULL, "SLB DAC3" },
4090*4882a593Smuzhiyun { "SLB DAC45", NULL, "SLB DAC4" },
4091*4882a593Smuzhiyun { "SLB DAC45", NULL, "SLB DAC5" },
4092*4882a593Smuzhiyun { "SLB DAC67", NULL, "SLB DAC6" },
4093*4882a593Smuzhiyun { "SLB DAC67", NULL, "SLB DAC7" },
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun { "ADDA1 Mux", "STO1 ADC MIX", "Stereo1 ADC MIX" },
4096*4882a593Smuzhiyun { "ADDA1 Mux", "STO2 ADC MIX", "Stereo2 ADC MIX" },
4097*4882a593Smuzhiyun { "ADDA1 Mux", "OB 67", "OB67" },
4098*4882a593Smuzhiyun
4099*4882a593Smuzhiyun { "DAC1 Mux", "IF1 DAC 01", "IF1 DAC01" },
4100*4882a593Smuzhiyun { "DAC1 Mux", "IF2 DAC 01", "IF2 DAC01" },
4101*4882a593Smuzhiyun { "DAC1 Mux", "IF3 DAC LR", "IF3 DAC" },
4102*4882a593Smuzhiyun { "DAC1 Mux", "IF4 DAC LR", "IF4 DAC" },
4103*4882a593Smuzhiyun { "DAC1 Mux", "SLB DAC 01", "SLB DAC01" },
4104*4882a593Smuzhiyun { "DAC1 Mux", "OB 01", "OB01 Bypass Mux" },
4105*4882a593Smuzhiyun
4106*4882a593Smuzhiyun { "DAC1 MIXL", "Stereo ADC Switch", "ADDA1 Mux" },
4107*4882a593Smuzhiyun { "DAC1 MIXL", "DAC1 Switch", "DAC1 Mux" },
4108*4882a593Smuzhiyun { "DAC1 MIXR", "Stereo ADC Switch", "ADDA1 Mux" },
4109*4882a593Smuzhiyun { "DAC1 MIXR", "DAC1 Switch", "DAC1 Mux" },
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun { "DAC1 FS", NULL, "DAC1 MIXL" },
4112*4882a593Smuzhiyun { "DAC1 FS", NULL, "DAC1 MIXR" },
4113*4882a593Smuzhiyun
4114*4882a593Smuzhiyun { "DAC2 L Mux", "IF1 DAC 2", "IF1 DAC2 Mux" },
4115*4882a593Smuzhiyun { "DAC2 L Mux", "IF2 DAC 2", "IF2 DAC2 Mux" },
4116*4882a593Smuzhiyun { "DAC2 L Mux", "IF3 DAC L", "IF3 DAC L" },
4117*4882a593Smuzhiyun { "DAC2 L Mux", "IF4 DAC L", "IF4 DAC L" },
4118*4882a593Smuzhiyun { "DAC2 L Mux", "SLB DAC 2", "SLB DAC2" },
4119*4882a593Smuzhiyun { "DAC2 L Mux", "OB 2", "OutBound2" },
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun { "DAC2 R Mux", "IF1 DAC 3", "IF1 DAC3 Mux" },
4122*4882a593Smuzhiyun { "DAC2 R Mux", "IF2 DAC 3", "IF2 DAC3 Mux" },
4123*4882a593Smuzhiyun { "DAC2 R Mux", "IF3 DAC R", "IF3 DAC R" },
4124*4882a593Smuzhiyun { "DAC2 R Mux", "IF4 DAC R", "IF4 DAC R" },
4125*4882a593Smuzhiyun { "DAC2 R Mux", "SLB DAC 3", "SLB DAC3" },
4126*4882a593Smuzhiyun { "DAC2 R Mux", "OB 3", "OutBound3" },
4127*4882a593Smuzhiyun { "DAC2 R Mux", "Haptic Generator", "Haptic Generator" },
4128*4882a593Smuzhiyun { "DAC2 R Mux", "VAD ADC", "VAD ADC Mux" },
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun { "DAC3 L Mux", "IF1 DAC 4", "IF1 DAC4 Mux" },
4131*4882a593Smuzhiyun { "DAC3 L Mux", "IF2 DAC 4", "IF2 DAC4 Mux" },
4132*4882a593Smuzhiyun { "DAC3 L Mux", "IF3 DAC L", "IF3 DAC L" },
4133*4882a593Smuzhiyun { "DAC3 L Mux", "IF4 DAC L", "IF4 DAC L" },
4134*4882a593Smuzhiyun { "DAC3 L Mux", "SLB DAC 4", "SLB DAC4" },
4135*4882a593Smuzhiyun { "DAC3 L Mux", "OB 4", "OutBound4" },
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun { "DAC3 R Mux", "IF1 DAC 5", "IF1 DAC5 Mux" },
4138*4882a593Smuzhiyun { "DAC3 R Mux", "IF2 DAC 5", "IF2 DAC5 Mux" },
4139*4882a593Smuzhiyun { "DAC3 R Mux", "IF3 DAC R", "IF3 DAC R" },
4140*4882a593Smuzhiyun { "DAC3 R Mux", "IF4 DAC R", "IF4 DAC R" },
4141*4882a593Smuzhiyun { "DAC3 R Mux", "SLB DAC 5", "SLB DAC5" },
4142*4882a593Smuzhiyun { "DAC3 R Mux", "OB 5", "OutBound5" },
4143*4882a593Smuzhiyun
4144*4882a593Smuzhiyun { "DAC4 L Mux", "IF1 DAC 6", "IF1 DAC6 Mux" },
4145*4882a593Smuzhiyun { "DAC4 L Mux", "IF2 DAC 6", "IF2 DAC6 Mux" },
4146*4882a593Smuzhiyun { "DAC4 L Mux", "IF3 DAC L", "IF3 DAC L" },
4147*4882a593Smuzhiyun { "DAC4 L Mux", "IF4 DAC L", "IF4 DAC L" },
4148*4882a593Smuzhiyun { "DAC4 L Mux", "SLB DAC 6", "SLB DAC6" },
4149*4882a593Smuzhiyun { "DAC4 L Mux", "OB 6", "OutBound6" },
4150*4882a593Smuzhiyun
4151*4882a593Smuzhiyun { "DAC4 R Mux", "IF1 DAC 7", "IF1 DAC7 Mux" },
4152*4882a593Smuzhiyun { "DAC4 R Mux", "IF2 DAC 7", "IF2 DAC7 Mux" },
4153*4882a593Smuzhiyun { "DAC4 R Mux", "IF3 DAC R", "IF3 DAC R" },
4154*4882a593Smuzhiyun { "DAC4 R Mux", "IF4 DAC R", "IF4 DAC R" },
4155*4882a593Smuzhiyun { "DAC4 R Mux", "SLB DAC 7", "SLB DAC7" },
4156*4882a593Smuzhiyun { "DAC4 R Mux", "OB 7", "OutBound7" },
4157*4882a593Smuzhiyun
4158*4882a593Smuzhiyun { "Sidetone Mux", "DMIC1 L", "DMIC L1" },
4159*4882a593Smuzhiyun { "Sidetone Mux", "DMIC2 L", "DMIC L2" },
4160*4882a593Smuzhiyun { "Sidetone Mux", "DMIC3 L", "DMIC L3" },
4161*4882a593Smuzhiyun { "Sidetone Mux", "DMIC4 L", "DMIC L4" },
4162*4882a593Smuzhiyun { "Sidetone Mux", "ADC1", "ADC 1" },
4163*4882a593Smuzhiyun { "Sidetone Mux", "ADC2", "ADC 2" },
4164*4882a593Smuzhiyun { "Sidetone Mux", NULL, "Sidetone Power" },
4165*4882a593Smuzhiyun
4166*4882a593Smuzhiyun { "Stereo DAC MIXL", "ST L Switch", "Sidetone Mux" },
4167*4882a593Smuzhiyun { "Stereo DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
4168*4882a593Smuzhiyun { "Stereo DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
4169*4882a593Smuzhiyun { "Stereo DAC MIXL", "DAC1 R Switch", "DAC1 MIXR" },
4170*4882a593Smuzhiyun { "Stereo DAC MIXL", NULL, "dac stereo1 filter" },
4171*4882a593Smuzhiyun { "Stereo DAC MIXR", "ST R Switch", "Sidetone Mux" },
4172*4882a593Smuzhiyun { "Stereo DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
4173*4882a593Smuzhiyun { "Stereo DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
4174*4882a593Smuzhiyun { "Stereo DAC MIXR", "DAC1 L Switch", "DAC1 MIXL" },
4175*4882a593Smuzhiyun { "Stereo DAC MIXR", NULL, "dac stereo1 filter" },
4176*4882a593Smuzhiyun { "dac stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
4177*4882a593Smuzhiyun
4178*4882a593Smuzhiyun { "Mono DAC MIXL", "ST L Switch", "Sidetone Mux" },
4179*4882a593Smuzhiyun { "Mono DAC MIXL", "DAC1 L Switch", "DAC1 MIXL" },
4180*4882a593Smuzhiyun { "Mono DAC MIXL", "DAC2 L Switch", "DAC2 L Mux" },
4181*4882a593Smuzhiyun { "Mono DAC MIXL", "DAC2 R Switch", "DAC2 R Mux" },
4182*4882a593Smuzhiyun { "Mono DAC MIXL", NULL, "dac mono2 left filter" },
4183*4882a593Smuzhiyun { "dac mono2 left filter", NULL, "PLL1", is_sys_clk_from_pll },
4184*4882a593Smuzhiyun { "Mono DAC MIXR", "ST R Switch", "Sidetone Mux" },
4185*4882a593Smuzhiyun { "Mono DAC MIXR", "DAC1 R Switch", "DAC1 MIXR" },
4186*4882a593Smuzhiyun { "Mono DAC MIXR", "DAC2 R Switch", "DAC2 R Mux" },
4187*4882a593Smuzhiyun { "Mono DAC MIXR", "DAC2 L Switch", "DAC2 L Mux" },
4188*4882a593Smuzhiyun { "Mono DAC MIXR", NULL, "dac mono2 right filter" },
4189*4882a593Smuzhiyun { "dac mono2 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4190*4882a593Smuzhiyun
4191*4882a593Smuzhiyun { "DD1 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
4192*4882a593Smuzhiyun { "DD1 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
4193*4882a593Smuzhiyun { "DD1 MIXL", "DAC3 L Switch", "DAC3 L Mux" },
4194*4882a593Smuzhiyun { "DD1 MIXL", "DAC3 R Switch", "DAC3 R Mux" },
4195*4882a593Smuzhiyun { "DD1 MIXL", NULL, "dac mono3 left filter" },
4196*4882a593Smuzhiyun { "dac mono3 left filter", NULL, "PLL1", is_sys_clk_from_pll },
4197*4882a593Smuzhiyun { "DD1 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
4198*4882a593Smuzhiyun { "DD1 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
4199*4882a593Smuzhiyun { "DD1 MIXR", "DAC3 L Switch", "DAC3 L Mux" },
4200*4882a593Smuzhiyun { "DD1 MIXR", "DAC3 R Switch", "DAC3 R Mux" },
4201*4882a593Smuzhiyun { "DD1 MIXR", NULL, "dac mono3 right filter" },
4202*4882a593Smuzhiyun { "dac mono3 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4203*4882a593Smuzhiyun
4204*4882a593Smuzhiyun { "DD2 MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
4205*4882a593Smuzhiyun { "DD2 MIXL", "Mono DAC Mix L Switch", "Mono DAC MIXL" },
4206*4882a593Smuzhiyun { "DD2 MIXL", "DAC4 L Switch", "DAC4 L Mux" },
4207*4882a593Smuzhiyun { "DD2 MIXL", "DAC4 R Switch", "DAC4 R Mux" },
4208*4882a593Smuzhiyun { "DD2 MIXL", NULL, "dac mono4 left filter" },
4209*4882a593Smuzhiyun { "dac mono4 left filter", NULL, "PLL1", is_sys_clk_from_pll },
4210*4882a593Smuzhiyun { "DD2 MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
4211*4882a593Smuzhiyun { "DD2 MIXR", "Mono DAC Mix R Switch", "Mono DAC MIXR" },
4212*4882a593Smuzhiyun { "DD2 MIXR", "DAC4 L Switch", "DAC4 L Mux" },
4213*4882a593Smuzhiyun { "DD2 MIXR", "DAC4 R Switch", "DAC4 R Mux" },
4214*4882a593Smuzhiyun { "DD2 MIXR", NULL, "dac mono4 right filter" },
4215*4882a593Smuzhiyun { "dac mono4 right filter", NULL, "PLL1", is_sys_clk_from_pll },
4216*4882a593Smuzhiyun
4217*4882a593Smuzhiyun { "Stereo DAC MIX", NULL, "Stereo DAC MIXL" },
4218*4882a593Smuzhiyun { "Stereo DAC MIX", NULL, "Stereo DAC MIXR" },
4219*4882a593Smuzhiyun { "Mono DAC MIX", NULL, "Mono DAC MIXL" },
4220*4882a593Smuzhiyun { "Mono DAC MIX", NULL, "Mono DAC MIXR" },
4221*4882a593Smuzhiyun { "DD1 MIX", NULL, "DD1 MIXL" },
4222*4882a593Smuzhiyun { "DD1 MIX", NULL, "DD1 MIXR" },
4223*4882a593Smuzhiyun { "DD2 MIX", NULL, "DD2 MIXL" },
4224*4882a593Smuzhiyun { "DD2 MIX", NULL, "DD2 MIXR" },
4225*4882a593Smuzhiyun
4226*4882a593Smuzhiyun { "DAC12 SRC Mux", "STO1 DAC MIX", "Stereo DAC MIX" },
4227*4882a593Smuzhiyun { "DAC12 SRC Mux", "MONO DAC MIX", "Mono DAC MIX" },
4228*4882a593Smuzhiyun { "DAC12 SRC Mux", "DD MIX1", "DD1 MIX" },
4229*4882a593Smuzhiyun { "DAC12 SRC Mux", "DD MIX2", "DD2 MIX" },
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun { "DAC3 SRC Mux", "MONO DAC MIXL", "Mono DAC MIXL" },
4232*4882a593Smuzhiyun { "DAC3 SRC Mux", "MONO DAC MIXR", "Mono DAC MIXR" },
4233*4882a593Smuzhiyun { "DAC3 SRC Mux", "DD MIX1L", "DD1 MIXL" },
4234*4882a593Smuzhiyun { "DAC3 SRC Mux", "DD MIX2L", "DD2 MIXL" },
4235*4882a593Smuzhiyun
4236*4882a593Smuzhiyun { "DAC 1", NULL, "DAC12 SRC Mux" },
4237*4882a593Smuzhiyun { "DAC 2", NULL, "DAC12 SRC Mux" },
4238*4882a593Smuzhiyun { "DAC 3", NULL, "DAC3 SRC Mux" },
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun { "PDM1 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
4241*4882a593Smuzhiyun { "PDM1 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
4242*4882a593Smuzhiyun { "PDM1 L Mux", "DD MIX1", "DD1 MIXL" },
4243*4882a593Smuzhiyun { "PDM1 L Mux", "DD MIX2", "DD2 MIXL" },
4244*4882a593Smuzhiyun { "PDM1 L Mux", NULL, "PDM1 Power" },
4245*4882a593Smuzhiyun { "PDM1 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
4246*4882a593Smuzhiyun { "PDM1 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
4247*4882a593Smuzhiyun { "PDM1 R Mux", "DD MIX1", "DD1 MIXR" },
4248*4882a593Smuzhiyun { "PDM1 R Mux", "DD MIX2", "DD2 MIXR" },
4249*4882a593Smuzhiyun { "PDM1 R Mux", NULL, "PDM1 Power" },
4250*4882a593Smuzhiyun { "PDM2 L Mux", "STO1 DAC MIX", "Stereo DAC MIXL" },
4251*4882a593Smuzhiyun { "PDM2 L Mux", "MONO DAC MIX", "Mono DAC MIXL" },
4252*4882a593Smuzhiyun { "PDM2 L Mux", "DD MIX1", "DD1 MIXL" },
4253*4882a593Smuzhiyun { "PDM2 L Mux", "DD MIX2", "DD2 MIXL" },
4254*4882a593Smuzhiyun { "PDM2 L Mux", NULL, "PDM2 Power" },
4255*4882a593Smuzhiyun { "PDM2 R Mux", "STO1 DAC MIX", "Stereo DAC MIXR" },
4256*4882a593Smuzhiyun { "PDM2 R Mux", "MONO DAC MIX", "Mono DAC MIXR" },
4257*4882a593Smuzhiyun { "PDM2 R Mux", "DD MIX1", "DD1 MIXR" },
4258*4882a593Smuzhiyun { "PDM2 R Mux", "DD MIX1", "DD2 MIXR" },
4259*4882a593Smuzhiyun { "PDM2 R Mux", NULL, "PDM2 Power" },
4260*4882a593Smuzhiyun
4261*4882a593Smuzhiyun { "LOUT1 amp", NULL, "DAC 1" },
4262*4882a593Smuzhiyun { "LOUT2 amp", NULL, "DAC 2" },
4263*4882a593Smuzhiyun { "LOUT3 amp", NULL, "DAC 3" },
4264*4882a593Smuzhiyun
4265*4882a593Smuzhiyun { "LOUT1 vref", NULL, "LOUT1 amp" },
4266*4882a593Smuzhiyun { "LOUT2 vref", NULL, "LOUT2 amp" },
4267*4882a593Smuzhiyun { "LOUT3 vref", NULL, "LOUT3 amp" },
4268*4882a593Smuzhiyun
4269*4882a593Smuzhiyun { "LOUT1", NULL, "LOUT1 vref" },
4270*4882a593Smuzhiyun { "LOUT2", NULL, "LOUT2 vref" },
4271*4882a593Smuzhiyun { "LOUT3", NULL, "LOUT3 vref" },
4272*4882a593Smuzhiyun
4273*4882a593Smuzhiyun { "PDM1L", NULL, "PDM1 L Mux" },
4274*4882a593Smuzhiyun { "PDM1R", NULL, "PDM1 R Mux" },
4275*4882a593Smuzhiyun { "PDM2L", NULL, "PDM2 L Mux" },
4276*4882a593Smuzhiyun { "PDM2R", NULL, "PDM2 R Mux" },
4277*4882a593Smuzhiyun };
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt5677_dmic2_clk_1[] = {
4280*4882a593Smuzhiyun { "DMIC L2", NULL, "DMIC1 power" },
4281*4882a593Smuzhiyun { "DMIC R2", NULL, "DMIC1 power" },
4282*4882a593Smuzhiyun };
4283*4882a593Smuzhiyun
4284*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt5677_dmic2_clk_2[] = {
4285*4882a593Smuzhiyun { "DMIC L2", NULL, "DMIC2 power" },
4286*4882a593Smuzhiyun { "DMIC R2", NULL, "DMIC2 power" },
4287*4882a593Smuzhiyun };
4288*4882a593Smuzhiyun
rt5677_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)4289*4882a593Smuzhiyun static int rt5677_hw_params(struct snd_pcm_substream *substream,
4290*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
4291*4882a593Smuzhiyun {
4292*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
4293*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4294*4882a593Smuzhiyun unsigned int val_len = 0, val_clk, mask_clk;
4295*4882a593Smuzhiyun int pre_div, bclk_ms, frame_size;
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun rt5677->lrck[dai->id] = params_rate(params);
4298*4882a593Smuzhiyun pre_div = rl6231_get_clk_info(rt5677->sysclk, rt5677->lrck[dai->id]);
4299*4882a593Smuzhiyun if (pre_div < 0) {
4300*4882a593Smuzhiyun dev_err(component->dev, "Unsupported clock setting: sysclk=%dHz lrck=%dHz\n",
4301*4882a593Smuzhiyun rt5677->sysclk, rt5677->lrck[dai->id]);
4302*4882a593Smuzhiyun return -EINVAL;
4303*4882a593Smuzhiyun }
4304*4882a593Smuzhiyun frame_size = snd_soc_params_to_frame_size(params);
4305*4882a593Smuzhiyun if (frame_size < 0) {
4306*4882a593Smuzhiyun dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
4307*4882a593Smuzhiyun return -EINVAL;
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun bclk_ms = frame_size > 32;
4310*4882a593Smuzhiyun rt5677->bclk[dai->id] = rt5677->lrck[dai->id] * (32 << bclk_ms);
4311*4882a593Smuzhiyun
4312*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
4313*4882a593Smuzhiyun rt5677->bclk[dai->id], rt5677->lrck[dai->id]);
4314*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
4315*4882a593Smuzhiyun bclk_ms, pre_div, dai->id);
4316*4882a593Smuzhiyun
4317*4882a593Smuzhiyun switch (params_width(params)) {
4318*4882a593Smuzhiyun case 16:
4319*4882a593Smuzhiyun break;
4320*4882a593Smuzhiyun case 20:
4321*4882a593Smuzhiyun val_len |= RT5677_I2S_DL_20;
4322*4882a593Smuzhiyun break;
4323*4882a593Smuzhiyun case 24:
4324*4882a593Smuzhiyun val_len |= RT5677_I2S_DL_24;
4325*4882a593Smuzhiyun break;
4326*4882a593Smuzhiyun case 8:
4327*4882a593Smuzhiyun val_len |= RT5677_I2S_DL_8;
4328*4882a593Smuzhiyun break;
4329*4882a593Smuzhiyun default:
4330*4882a593Smuzhiyun return -EINVAL;
4331*4882a593Smuzhiyun }
4332*4882a593Smuzhiyun
4333*4882a593Smuzhiyun switch (dai->id) {
4334*4882a593Smuzhiyun case RT5677_AIF1:
4335*4882a593Smuzhiyun mask_clk = RT5677_I2S_PD1_MASK;
4336*4882a593Smuzhiyun val_clk = pre_div << RT5677_I2S_PD1_SFT;
4337*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
4338*4882a593Smuzhiyun RT5677_I2S_DL_MASK, val_len);
4339*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4340*4882a593Smuzhiyun mask_clk, val_clk);
4341*4882a593Smuzhiyun break;
4342*4882a593Smuzhiyun case RT5677_AIF2:
4343*4882a593Smuzhiyun mask_clk = RT5677_I2S_PD2_MASK;
4344*4882a593Smuzhiyun val_clk = pre_div << RT5677_I2S_PD2_SFT;
4345*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
4346*4882a593Smuzhiyun RT5677_I2S_DL_MASK, val_len);
4347*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4348*4882a593Smuzhiyun mask_clk, val_clk);
4349*4882a593Smuzhiyun break;
4350*4882a593Smuzhiyun case RT5677_AIF3:
4351*4882a593Smuzhiyun mask_clk = RT5677_I2S_BCLK_MS3_MASK | RT5677_I2S_PD3_MASK;
4352*4882a593Smuzhiyun val_clk = bclk_ms << RT5677_I2S_BCLK_MS3_SFT |
4353*4882a593Smuzhiyun pre_div << RT5677_I2S_PD3_SFT;
4354*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
4355*4882a593Smuzhiyun RT5677_I2S_DL_MASK, val_len);
4356*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4357*4882a593Smuzhiyun mask_clk, val_clk);
4358*4882a593Smuzhiyun break;
4359*4882a593Smuzhiyun case RT5677_AIF4:
4360*4882a593Smuzhiyun mask_clk = RT5677_I2S_BCLK_MS4_MASK | RT5677_I2S_PD4_MASK;
4361*4882a593Smuzhiyun val_clk = bclk_ms << RT5677_I2S_BCLK_MS4_SFT |
4362*4882a593Smuzhiyun pre_div << RT5677_I2S_PD4_SFT;
4363*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
4364*4882a593Smuzhiyun RT5677_I2S_DL_MASK, val_len);
4365*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_CLK_TREE_CTRL1,
4366*4882a593Smuzhiyun mask_clk, val_clk);
4367*4882a593Smuzhiyun break;
4368*4882a593Smuzhiyun default:
4369*4882a593Smuzhiyun break;
4370*4882a593Smuzhiyun }
4371*4882a593Smuzhiyun
4372*4882a593Smuzhiyun return 0;
4373*4882a593Smuzhiyun }
4374*4882a593Smuzhiyun
rt5677_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)4375*4882a593Smuzhiyun static int rt5677_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
4376*4882a593Smuzhiyun {
4377*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
4378*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4379*4882a593Smuzhiyun unsigned int reg_val = 0;
4380*4882a593Smuzhiyun
4381*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4382*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
4383*4882a593Smuzhiyun rt5677->master[dai->id] = 1;
4384*4882a593Smuzhiyun break;
4385*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
4386*4882a593Smuzhiyun reg_val |= RT5677_I2S_MS_S;
4387*4882a593Smuzhiyun rt5677->master[dai->id] = 0;
4388*4882a593Smuzhiyun break;
4389*4882a593Smuzhiyun default:
4390*4882a593Smuzhiyun return -EINVAL;
4391*4882a593Smuzhiyun }
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
4394*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
4395*4882a593Smuzhiyun break;
4396*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
4397*4882a593Smuzhiyun reg_val |= RT5677_I2S_BP_INV;
4398*4882a593Smuzhiyun break;
4399*4882a593Smuzhiyun default:
4400*4882a593Smuzhiyun return -EINVAL;
4401*4882a593Smuzhiyun }
4402*4882a593Smuzhiyun
4403*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
4404*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
4405*4882a593Smuzhiyun break;
4406*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
4407*4882a593Smuzhiyun reg_val |= RT5677_I2S_DF_LEFT;
4408*4882a593Smuzhiyun break;
4409*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
4410*4882a593Smuzhiyun reg_val |= RT5677_I2S_DF_PCM_A;
4411*4882a593Smuzhiyun break;
4412*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
4413*4882a593Smuzhiyun reg_val |= RT5677_I2S_DF_PCM_B;
4414*4882a593Smuzhiyun break;
4415*4882a593Smuzhiyun default:
4416*4882a593Smuzhiyun return -EINVAL;
4417*4882a593Smuzhiyun }
4418*4882a593Smuzhiyun
4419*4882a593Smuzhiyun switch (dai->id) {
4420*4882a593Smuzhiyun case RT5677_AIF1:
4421*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S1_SDP,
4422*4882a593Smuzhiyun RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4423*4882a593Smuzhiyun RT5677_I2S_DF_MASK, reg_val);
4424*4882a593Smuzhiyun break;
4425*4882a593Smuzhiyun case RT5677_AIF2:
4426*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S2_SDP,
4427*4882a593Smuzhiyun RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4428*4882a593Smuzhiyun RT5677_I2S_DF_MASK, reg_val);
4429*4882a593Smuzhiyun break;
4430*4882a593Smuzhiyun case RT5677_AIF3:
4431*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S3_SDP,
4432*4882a593Smuzhiyun RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4433*4882a593Smuzhiyun RT5677_I2S_DF_MASK, reg_val);
4434*4882a593Smuzhiyun break;
4435*4882a593Smuzhiyun case RT5677_AIF4:
4436*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_I2S4_SDP,
4437*4882a593Smuzhiyun RT5677_I2S_MS_MASK | RT5677_I2S_BP_MASK |
4438*4882a593Smuzhiyun RT5677_I2S_DF_MASK, reg_val);
4439*4882a593Smuzhiyun break;
4440*4882a593Smuzhiyun default:
4441*4882a593Smuzhiyun break;
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun
4444*4882a593Smuzhiyun
4445*4882a593Smuzhiyun return 0;
4446*4882a593Smuzhiyun }
4447*4882a593Smuzhiyun
rt5677_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)4448*4882a593Smuzhiyun static int rt5677_set_dai_sysclk(struct snd_soc_dai *dai,
4449*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
4450*4882a593Smuzhiyun {
4451*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
4452*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4453*4882a593Smuzhiyun unsigned int reg_val = 0;
4454*4882a593Smuzhiyun
4455*4882a593Smuzhiyun if (freq == rt5677->sysclk && clk_id == rt5677->sysclk_src)
4456*4882a593Smuzhiyun return 0;
4457*4882a593Smuzhiyun
4458*4882a593Smuzhiyun switch (clk_id) {
4459*4882a593Smuzhiyun case RT5677_SCLK_S_MCLK:
4460*4882a593Smuzhiyun reg_val |= RT5677_SCLK_SRC_MCLK;
4461*4882a593Smuzhiyun break;
4462*4882a593Smuzhiyun case RT5677_SCLK_S_PLL1:
4463*4882a593Smuzhiyun reg_val |= RT5677_SCLK_SRC_PLL1;
4464*4882a593Smuzhiyun break;
4465*4882a593Smuzhiyun case RT5677_SCLK_S_RCCLK:
4466*4882a593Smuzhiyun reg_val |= RT5677_SCLK_SRC_RCCLK;
4467*4882a593Smuzhiyun break;
4468*4882a593Smuzhiyun default:
4469*4882a593Smuzhiyun dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
4470*4882a593Smuzhiyun return -EINVAL;
4471*4882a593Smuzhiyun }
4472*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4473*4882a593Smuzhiyun RT5677_SCLK_SRC_MASK, reg_val);
4474*4882a593Smuzhiyun rt5677->sysclk = freq;
4475*4882a593Smuzhiyun rt5677->sysclk_src = clk_id;
4476*4882a593Smuzhiyun
4477*4882a593Smuzhiyun dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
4478*4882a593Smuzhiyun
4479*4882a593Smuzhiyun return 0;
4480*4882a593Smuzhiyun }
4481*4882a593Smuzhiyun
4482*4882a593Smuzhiyun /**
4483*4882a593Smuzhiyun * rt5677_pll_calc - Calcualte PLL M/N/K code.
4484*4882a593Smuzhiyun * @freq_in: external clock provided to codec.
4485*4882a593Smuzhiyun * @freq_out: target clock which codec works on.
4486*4882a593Smuzhiyun * @pll_code: Pointer to structure with M, N, K, bypass K and bypass M flag.
4487*4882a593Smuzhiyun *
4488*4882a593Smuzhiyun * Calcualte M/N/K code and bypass K/M flag to configure PLL for codec.
4489*4882a593Smuzhiyun *
4490*4882a593Smuzhiyun * Returns 0 for success or negative error code.
4491*4882a593Smuzhiyun */
rt5677_pll_calc(const unsigned int freq_in,const unsigned int freq_out,struct rl6231_pll_code * pll_code)4492*4882a593Smuzhiyun static int rt5677_pll_calc(const unsigned int freq_in,
4493*4882a593Smuzhiyun const unsigned int freq_out, struct rl6231_pll_code *pll_code)
4494*4882a593Smuzhiyun {
4495*4882a593Smuzhiyun if (RT5677_PLL_INP_MIN > freq_in)
4496*4882a593Smuzhiyun return -EINVAL;
4497*4882a593Smuzhiyun
4498*4882a593Smuzhiyun return rl6231_pll_calc(freq_in, freq_out, pll_code);
4499*4882a593Smuzhiyun }
4500*4882a593Smuzhiyun
rt5677_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)4501*4882a593Smuzhiyun static int rt5677_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
4502*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
4503*4882a593Smuzhiyun {
4504*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
4505*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4506*4882a593Smuzhiyun struct rl6231_pll_code pll_code;
4507*4882a593Smuzhiyun int ret;
4508*4882a593Smuzhiyun
4509*4882a593Smuzhiyun if (source == rt5677->pll_src && freq_in == rt5677->pll_in &&
4510*4882a593Smuzhiyun freq_out == rt5677->pll_out)
4511*4882a593Smuzhiyun return 0;
4512*4882a593Smuzhiyun
4513*4882a593Smuzhiyun if (!freq_in || !freq_out) {
4514*4882a593Smuzhiyun dev_dbg(component->dev, "PLL disabled\n");
4515*4882a593Smuzhiyun
4516*4882a593Smuzhiyun rt5677->pll_in = 0;
4517*4882a593Smuzhiyun rt5677->pll_out = 0;
4518*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4519*4882a593Smuzhiyun RT5677_SCLK_SRC_MASK, RT5677_SCLK_SRC_MCLK);
4520*4882a593Smuzhiyun return 0;
4521*4882a593Smuzhiyun }
4522*4882a593Smuzhiyun
4523*4882a593Smuzhiyun switch (source) {
4524*4882a593Smuzhiyun case RT5677_PLL1_S_MCLK:
4525*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4526*4882a593Smuzhiyun RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_MCLK);
4527*4882a593Smuzhiyun break;
4528*4882a593Smuzhiyun case RT5677_PLL1_S_BCLK1:
4529*4882a593Smuzhiyun case RT5677_PLL1_S_BCLK2:
4530*4882a593Smuzhiyun case RT5677_PLL1_S_BCLK3:
4531*4882a593Smuzhiyun case RT5677_PLL1_S_BCLK4:
4532*4882a593Smuzhiyun switch (dai->id) {
4533*4882a593Smuzhiyun case RT5677_AIF1:
4534*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4535*4882a593Smuzhiyun RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK1);
4536*4882a593Smuzhiyun break;
4537*4882a593Smuzhiyun case RT5677_AIF2:
4538*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4539*4882a593Smuzhiyun RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK2);
4540*4882a593Smuzhiyun break;
4541*4882a593Smuzhiyun case RT5677_AIF3:
4542*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4543*4882a593Smuzhiyun RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK3);
4544*4882a593Smuzhiyun break;
4545*4882a593Smuzhiyun case RT5677_AIF4:
4546*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GLB_CLK1,
4547*4882a593Smuzhiyun RT5677_PLL1_SRC_MASK, RT5677_PLL1_SRC_BCLK4);
4548*4882a593Smuzhiyun break;
4549*4882a593Smuzhiyun default:
4550*4882a593Smuzhiyun break;
4551*4882a593Smuzhiyun }
4552*4882a593Smuzhiyun break;
4553*4882a593Smuzhiyun default:
4554*4882a593Smuzhiyun dev_err(component->dev, "Unknown PLL source %d\n", source);
4555*4882a593Smuzhiyun return -EINVAL;
4556*4882a593Smuzhiyun }
4557*4882a593Smuzhiyun
4558*4882a593Smuzhiyun ret = rt5677_pll_calc(freq_in, freq_out, &pll_code);
4559*4882a593Smuzhiyun if (ret < 0) {
4560*4882a593Smuzhiyun dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
4561*4882a593Smuzhiyun return ret;
4562*4882a593Smuzhiyun }
4563*4882a593Smuzhiyun
4564*4882a593Smuzhiyun dev_dbg(component->dev, "m_bypass=%d m=%d n=%d k=%d\n",
4565*4882a593Smuzhiyun pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
4566*4882a593Smuzhiyun pll_code.n_code, pll_code.k_code);
4567*4882a593Smuzhiyun
4568*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PLL1_CTRL1,
4569*4882a593Smuzhiyun pll_code.n_code << RT5677_PLL_N_SFT | pll_code.k_code);
4570*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PLL1_CTRL2,
4571*4882a593Smuzhiyun (pll_code.m_bp ? 0 : pll_code.m_code) << RT5677_PLL_M_SFT |
4572*4882a593Smuzhiyun pll_code.m_bp << RT5677_PLL_M_BP_SFT);
4573*4882a593Smuzhiyun
4574*4882a593Smuzhiyun rt5677->pll_in = freq_in;
4575*4882a593Smuzhiyun rt5677->pll_out = freq_out;
4576*4882a593Smuzhiyun rt5677->pll_src = source;
4577*4882a593Smuzhiyun
4578*4882a593Smuzhiyun return 0;
4579*4882a593Smuzhiyun }
4580*4882a593Smuzhiyun
rt5677_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)4581*4882a593Smuzhiyun static int rt5677_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
4582*4882a593Smuzhiyun unsigned int rx_mask, int slots, int slot_width)
4583*4882a593Smuzhiyun {
4584*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
4585*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4586*4882a593Smuzhiyun unsigned int val = 0, slot_width_25 = 0;
4587*4882a593Smuzhiyun
4588*4882a593Smuzhiyun if (rx_mask || tx_mask)
4589*4882a593Smuzhiyun val |= (1 << 12);
4590*4882a593Smuzhiyun
4591*4882a593Smuzhiyun switch (slots) {
4592*4882a593Smuzhiyun case 4:
4593*4882a593Smuzhiyun val |= (1 << 10);
4594*4882a593Smuzhiyun break;
4595*4882a593Smuzhiyun case 6:
4596*4882a593Smuzhiyun val |= (2 << 10);
4597*4882a593Smuzhiyun break;
4598*4882a593Smuzhiyun case 8:
4599*4882a593Smuzhiyun val |= (3 << 10);
4600*4882a593Smuzhiyun break;
4601*4882a593Smuzhiyun case 2:
4602*4882a593Smuzhiyun default:
4603*4882a593Smuzhiyun break;
4604*4882a593Smuzhiyun }
4605*4882a593Smuzhiyun
4606*4882a593Smuzhiyun switch (slot_width) {
4607*4882a593Smuzhiyun case 20:
4608*4882a593Smuzhiyun val |= (1 << 8);
4609*4882a593Smuzhiyun break;
4610*4882a593Smuzhiyun case 25:
4611*4882a593Smuzhiyun slot_width_25 = 0x8080;
4612*4882a593Smuzhiyun fallthrough;
4613*4882a593Smuzhiyun case 24:
4614*4882a593Smuzhiyun val |= (2 << 8);
4615*4882a593Smuzhiyun break;
4616*4882a593Smuzhiyun case 32:
4617*4882a593Smuzhiyun val |= (3 << 8);
4618*4882a593Smuzhiyun break;
4619*4882a593Smuzhiyun case 16:
4620*4882a593Smuzhiyun default:
4621*4882a593Smuzhiyun break;
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun
4624*4882a593Smuzhiyun switch (dai->id) {
4625*4882a593Smuzhiyun case RT5677_AIF1:
4626*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_TDM1_CTRL1, 0x1f00,
4627*4882a593Smuzhiyun val);
4628*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x8000,
4629*4882a593Smuzhiyun slot_width_25);
4630*4882a593Smuzhiyun break;
4631*4882a593Smuzhiyun case RT5677_AIF2:
4632*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_TDM2_CTRL1, 0x1f00,
4633*4882a593Smuzhiyun val);
4634*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x80,
4635*4882a593Smuzhiyun slot_width_25);
4636*4882a593Smuzhiyun break;
4637*4882a593Smuzhiyun default:
4638*4882a593Smuzhiyun break;
4639*4882a593Smuzhiyun }
4640*4882a593Smuzhiyun
4641*4882a593Smuzhiyun return 0;
4642*4882a593Smuzhiyun }
4643*4882a593Smuzhiyun
rt5677_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)4644*4882a593Smuzhiyun static int rt5677_set_bias_level(struct snd_soc_component *component,
4645*4882a593Smuzhiyun enum snd_soc_bias_level level)
4646*4882a593Smuzhiyun {
4647*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4648*4882a593Smuzhiyun enum snd_soc_bias_level prev_bias =
4649*4882a593Smuzhiyun snd_soc_component_get_bias_level(component);
4650*4882a593Smuzhiyun
4651*4882a593Smuzhiyun switch (level) {
4652*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
4653*4882a593Smuzhiyun break;
4654*4882a593Smuzhiyun
4655*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
4656*4882a593Smuzhiyun if (prev_bias == SND_SOC_BIAS_STANDBY) {
4657*4882a593Smuzhiyun
4658*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
4659*4882a593Smuzhiyun RT5677_LDO1_SEL_MASK | RT5677_LDO2_SEL_MASK,
4660*4882a593Smuzhiyun 5 << RT5677_LDO1_SEL_SFT |
4661*4882a593Smuzhiyun 5 << RT5677_LDO2_SEL_SFT);
4662*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap,
4663*4882a593Smuzhiyun RT5677_PR_BASE + RT5677_BIAS_CUR4,
4664*4882a593Smuzhiyun 0x0f00, 0x0f00);
4665*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG1,
4666*4882a593Smuzhiyun RT5677_PWR_FV1 | RT5677_PWR_FV2 |
4667*4882a593Smuzhiyun RT5677_PWR_VREF1 | RT5677_PWR_MB |
4668*4882a593Smuzhiyun RT5677_PWR_BG | RT5677_PWR_VREF2,
4669*4882a593Smuzhiyun RT5677_PWR_VREF1 | RT5677_PWR_MB |
4670*4882a593Smuzhiyun RT5677_PWR_BG | RT5677_PWR_VREF2);
4671*4882a593Smuzhiyun rt5677->is_vref_slow = false;
4672*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
4673*4882a593Smuzhiyun RT5677_PWR_CORE, RT5677_PWR_CORE);
4674*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
4675*4882a593Smuzhiyun 0x1, 0x1);
4676*4882a593Smuzhiyun }
4677*4882a593Smuzhiyun break;
4678*4882a593Smuzhiyun
4679*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
4680*4882a593Smuzhiyun if (prev_bias == SND_SOC_BIAS_OFF &&
4681*4882a593Smuzhiyun rt5677->dsp_vad_en_request) {
4682*4882a593Smuzhiyun /* Re-enable the DSP if it was turned off at suspend */
4683*4882a593Smuzhiyun rt5677->dsp_vad_en = true;
4684*4882a593Smuzhiyun /* The delay is to wait for MCLK */
4685*4882a593Smuzhiyun schedule_delayed_work(&rt5677->dsp_work,
4686*4882a593Smuzhiyun msecs_to_jiffies(1000));
4687*4882a593Smuzhiyun }
4688*4882a593Smuzhiyun break;
4689*4882a593Smuzhiyun
4690*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
4691*4882a593Smuzhiyun flush_delayed_work(&rt5677->dsp_work);
4692*4882a593Smuzhiyun if (rt5677->is_dsp_mode) {
4693*4882a593Smuzhiyun /* Turn off the DSP before suspend */
4694*4882a593Smuzhiyun rt5677->dsp_vad_en = false;
4695*4882a593Smuzhiyun schedule_delayed_work(&rt5677->dsp_work, 0);
4696*4882a593Smuzhiyun flush_delayed_work(&rt5677->dsp_work);
4697*4882a593Smuzhiyun }
4698*4882a593Smuzhiyun
4699*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC, 0x1, 0x0);
4700*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PWR_DIG1, 0x0000);
4701*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PWR_ANLG1,
4702*4882a593Smuzhiyun 2 << RT5677_LDO1_SEL_SFT |
4703*4882a593Smuzhiyun 2 << RT5677_LDO2_SEL_SFT);
4704*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_PWR_ANLG2,
4705*4882a593Smuzhiyun RT5677_PWR_CORE, 0);
4706*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap,
4707*4882a593Smuzhiyun RT5677_PR_BASE + RT5677_BIAS_CUR4, 0x0f00, 0x0000);
4708*4882a593Smuzhiyun
4709*4882a593Smuzhiyun if (rt5677->dsp_vad_en)
4710*4882a593Smuzhiyun rt5677_set_dsp_vad(component, true);
4711*4882a593Smuzhiyun break;
4712*4882a593Smuzhiyun
4713*4882a593Smuzhiyun default:
4714*4882a593Smuzhiyun break;
4715*4882a593Smuzhiyun }
4716*4882a593Smuzhiyun
4717*4882a593Smuzhiyun return 0;
4718*4882a593Smuzhiyun }
4719*4882a593Smuzhiyun
4720*4882a593Smuzhiyun #ifdef CONFIG_GPIOLIB
rt5677_gpio_set(struct gpio_chip * chip,unsigned offset,int value)4721*4882a593Smuzhiyun static void rt5677_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
4722*4882a593Smuzhiyun {
4723*4882a593Smuzhiyun struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4724*4882a593Smuzhiyun
4725*4882a593Smuzhiyun switch (offset) {
4726*4882a593Smuzhiyun case RT5677_GPIO1 ... RT5677_GPIO5:
4727*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4728*4882a593Smuzhiyun 0x1 << (offset * 3 + 1), !!value << (offset * 3 + 1));
4729*4882a593Smuzhiyun break;
4730*4882a593Smuzhiyun
4731*4882a593Smuzhiyun case RT5677_GPIO6:
4732*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4733*4882a593Smuzhiyun RT5677_GPIO6_OUT_MASK, !!value << RT5677_GPIO6_OUT_SFT);
4734*4882a593Smuzhiyun break;
4735*4882a593Smuzhiyun
4736*4882a593Smuzhiyun default:
4737*4882a593Smuzhiyun break;
4738*4882a593Smuzhiyun }
4739*4882a593Smuzhiyun }
4740*4882a593Smuzhiyun
rt5677_gpio_direction_out(struct gpio_chip * chip,unsigned offset,int value)4741*4882a593Smuzhiyun static int rt5677_gpio_direction_out(struct gpio_chip *chip,
4742*4882a593Smuzhiyun unsigned offset, int value)
4743*4882a593Smuzhiyun {
4744*4882a593Smuzhiyun struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4745*4882a593Smuzhiyun
4746*4882a593Smuzhiyun switch (offset) {
4747*4882a593Smuzhiyun case RT5677_GPIO1 ... RT5677_GPIO5:
4748*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4749*4882a593Smuzhiyun 0x3 << (offset * 3 + 1),
4750*4882a593Smuzhiyun (0x2 | !!value) << (offset * 3 + 1));
4751*4882a593Smuzhiyun break;
4752*4882a593Smuzhiyun
4753*4882a593Smuzhiyun case RT5677_GPIO6:
4754*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4755*4882a593Smuzhiyun RT5677_GPIO6_DIR_MASK | RT5677_GPIO6_OUT_MASK,
4756*4882a593Smuzhiyun RT5677_GPIO6_DIR_OUT | !!value << RT5677_GPIO6_OUT_SFT);
4757*4882a593Smuzhiyun break;
4758*4882a593Smuzhiyun
4759*4882a593Smuzhiyun default:
4760*4882a593Smuzhiyun break;
4761*4882a593Smuzhiyun }
4762*4882a593Smuzhiyun
4763*4882a593Smuzhiyun return 0;
4764*4882a593Smuzhiyun }
4765*4882a593Smuzhiyun
rt5677_gpio_get(struct gpio_chip * chip,unsigned offset)4766*4882a593Smuzhiyun static int rt5677_gpio_get(struct gpio_chip *chip, unsigned offset)
4767*4882a593Smuzhiyun {
4768*4882a593Smuzhiyun struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4769*4882a593Smuzhiyun int value, ret;
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun ret = regmap_read(rt5677->regmap, RT5677_GPIO_ST, &value);
4772*4882a593Smuzhiyun if (ret < 0)
4773*4882a593Smuzhiyun return ret;
4774*4882a593Smuzhiyun
4775*4882a593Smuzhiyun return (value & (0x1 << offset)) >> offset;
4776*4882a593Smuzhiyun }
4777*4882a593Smuzhiyun
rt5677_gpio_direction_in(struct gpio_chip * chip,unsigned offset)4778*4882a593Smuzhiyun static int rt5677_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
4779*4882a593Smuzhiyun {
4780*4882a593Smuzhiyun struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4781*4882a593Smuzhiyun
4782*4882a593Smuzhiyun switch (offset) {
4783*4882a593Smuzhiyun case RT5677_GPIO1 ... RT5677_GPIO5:
4784*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
4785*4882a593Smuzhiyun 0x1 << (offset * 3 + 2), 0x0);
4786*4882a593Smuzhiyun break;
4787*4882a593Smuzhiyun
4788*4882a593Smuzhiyun case RT5677_GPIO6:
4789*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL3,
4790*4882a593Smuzhiyun RT5677_GPIO6_DIR_MASK, RT5677_GPIO6_DIR_IN);
4791*4882a593Smuzhiyun break;
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun default:
4794*4882a593Smuzhiyun break;
4795*4882a593Smuzhiyun }
4796*4882a593Smuzhiyun
4797*4882a593Smuzhiyun return 0;
4798*4882a593Smuzhiyun }
4799*4882a593Smuzhiyun
4800*4882a593Smuzhiyun /** Configures the gpio as
4801*4882a593Smuzhiyun * 0 - floating
4802*4882a593Smuzhiyun * 1 - pull down
4803*4882a593Smuzhiyun * 2 - pull up
4804*4882a593Smuzhiyun */
rt5677_gpio_config(struct rt5677_priv * rt5677,unsigned offset,int value)4805*4882a593Smuzhiyun static void rt5677_gpio_config(struct rt5677_priv *rt5677, unsigned offset,
4806*4882a593Smuzhiyun int value)
4807*4882a593Smuzhiyun {
4808*4882a593Smuzhiyun int shift;
4809*4882a593Smuzhiyun
4810*4882a593Smuzhiyun switch (offset) {
4811*4882a593Smuzhiyun case RT5677_GPIO1 ... RT5677_GPIO2:
4812*4882a593Smuzhiyun shift = 2 * (1 - offset);
4813*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap,
4814*4882a593Smuzhiyun RT5677_PR_BASE + RT5677_DIG_IN_PIN_ST_CTRL2,
4815*4882a593Smuzhiyun 0x3 << shift,
4816*4882a593Smuzhiyun (value & 0x3) << shift);
4817*4882a593Smuzhiyun break;
4818*4882a593Smuzhiyun
4819*4882a593Smuzhiyun case RT5677_GPIO3 ... RT5677_GPIO6:
4820*4882a593Smuzhiyun shift = 2 * (9 - offset);
4821*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap,
4822*4882a593Smuzhiyun RT5677_PR_BASE + RT5677_DIG_IN_PIN_ST_CTRL3,
4823*4882a593Smuzhiyun 0x3 << shift,
4824*4882a593Smuzhiyun (value & 0x3) << shift);
4825*4882a593Smuzhiyun break;
4826*4882a593Smuzhiyun
4827*4882a593Smuzhiyun default:
4828*4882a593Smuzhiyun break;
4829*4882a593Smuzhiyun }
4830*4882a593Smuzhiyun }
4831*4882a593Smuzhiyun
rt5677_to_irq(struct gpio_chip * chip,unsigned offset)4832*4882a593Smuzhiyun static int rt5677_to_irq(struct gpio_chip *chip, unsigned offset)
4833*4882a593Smuzhiyun {
4834*4882a593Smuzhiyun struct rt5677_priv *rt5677 = gpiochip_get_data(chip);
4835*4882a593Smuzhiyun int irq;
4836*4882a593Smuzhiyun
4837*4882a593Smuzhiyun if ((rt5677->pdata.jd1_gpio == 1 && offset == RT5677_GPIO1) ||
4838*4882a593Smuzhiyun (rt5677->pdata.jd1_gpio == 2 &&
4839*4882a593Smuzhiyun offset == RT5677_GPIO2) ||
4840*4882a593Smuzhiyun (rt5677->pdata.jd1_gpio == 3 &&
4841*4882a593Smuzhiyun offset == RT5677_GPIO3)) {
4842*4882a593Smuzhiyun irq = RT5677_IRQ_JD1;
4843*4882a593Smuzhiyun } else if ((rt5677->pdata.jd2_gpio == 1 && offset == RT5677_GPIO4) ||
4844*4882a593Smuzhiyun (rt5677->pdata.jd2_gpio == 2 &&
4845*4882a593Smuzhiyun offset == RT5677_GPIO5) ||
4846*4882a593Smuzhiyun (rt5677->pdata.jd2_gpio == 3 &&
4847*4882a593Smuzhiyun offset == RT5677_GPIO6)) {
4848*4882a593Smuzhiyun irq = RT5677_IRQ_JD2;
4849*4882a593Smuzhiyun } else if ((rt5677->pdata.jd3_gpio == 1 &&
4850*4882a593Smuzhiyun offset == RT5677_GPIO4) ||
4851*4882a593Smuzhiyun (rt5677->pdata.jd3_gpio == 2 &&
4852*4882a593Smuzhiyun offset == RT5677_GPIO5) ||
4853*4882a593Smuzhiyun (rt5677->pdata.jd3_gpio == 3 &&
4854*4882a593Smuzhiyun offset == RT5677_GPIO6)) {
4855*4882a593Smuzhiyun irq = RT5677_IRQ_JD3;
4856*4882a593Smuzhiyun } else {
4857*4882a593Smuzhiyun return -ENXIO;
4858*4882a593Smuzhiyun }
4859*4882a593Smuzhiyun
4860*4882a593Smuzhiyun return irq_create_mapping(rt5677->domain, irq);
4861*4882a593Smuzhiyun }
4862*4882a593Smuzhiyun
4863*4882a593Smuzhiyun static const struct gpio_chip rt5677_template_chip = {
4864*4882a593Smuzhiyun .label = RT5677_DRV_NAME,
4865*4882a593Smuzhiyun .owner = THIS_MODULE,
4866*4882a593Smuzhiyun .direction_output = rt5677_gpio_direction_out,
4867*4882a593Smuzhiyun .set = rt5677_gpio_set,
4868*4882a593Smuzhiyun .direction_input = rt5677_gpio_direction_in,
4869*4882a593Smuzhiyun .get = rt5677_gpio_get,
4870*4882a593Smuzhiyun .to_irq = rt5677_to_irq,
4871*4882a593Smuzhiyun .can_sleep = 1,
4872*4882a593Smuzhiyun };
4873*4882a593Smuzhiyun
rt5677_init_gpio(struct i2c_client * i2c)4874*4882a593Smuzhiyun static void rt5677_init_gpio(struct i2c_client *i2c)
4875*4882a593Smuzhiyun {
4876*4882a593Smuzhiyun struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
4877*4882a593Smuzhiyun int ret;
4878*4882a593Smuzhiyun
4879*4882a593Smuzhiyun rt5677->gpio_chip = rt5677_template_chip;
4880*4882a593Smuzhiyun rt5677->gpio_chip.ngpio = RT5677_GPIO_NUM;
4881*4882a593Smuzhiyun rt5677->gpio_chip.parent = &i2c->dev;
4882*4882a593Smuzhiyun rt5677->gpio_chip.base = -1;
4883*4882a593Smuzhiyun
4884*4882a593Smuzhiyun ret = gpiochip_add_data(&rt5677->gpio_chip, rt5677);
4885*4882a593Smuzhiyun if (ret != 0)
4886*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
4887*4882a593Smuzhiyun }
4888*4882a593Smuzhiyun
rt5677_free_gpio(struct i2c_client * i2c)4889*4882a593Smuzhiyun static void rt5677_free_gpio(struct i2c_client *i2c)
4890*4882a593Smuzhiyun {
4891*4882a593Smuzhiyun struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
4892*4882a593Smuzhiyun
4893*4882a593Smuzhiyun gpiochip_remove(&rt5677->gpio_chip);
4894*4882a593Smuzhiyun }
4895*4882a593Smuzhiyun #else
rt5677_gpio_config(struct rt5677_priv * rt5677,unsigned offset,int value)4896*4882a593Smuzhiyun static void rt5677_gpio_config(struct rt5677_priv *rt5677, unsigned offset,
4897*4882a593Smuzhiyun int value)
4898*4882a593Smuzhiyun {
4899*4882a593Smuzhiyun }
4900*4882a593Smuzhiyun
rt5677_init_gpio(struct i2c_client * i2c)4901*4882a593Smuzhiyun static void rt5677_init_gpio(struct i2c_client *i2c)
4902*4882a593Smuzhiyun {
4903*4882a593Smuzhiyun }
4904*4882a593Smuzhiyun
rt5677_free_gpio(struct i2c_client * i2c)4905*4882a593Smuzhiyun static void rt5677_free_gpio(struct i2c_client *i2c)
4906*4882a593Smuzhiyun {
4907*4882a593Smuzhiyun }
4908*4882a593Smuzhiyun #endif
4909*4882a593Smuzhiyun
rt5677_probe(struct snd_soc_component * component)4910*4882a593Smuzhiyun static int rt5677_probe(struct snd_soc_component *component)
4911*4882a593Smuzhiyun {
4912*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
4913*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4914*4882a593Smuzhiyun int i;
4915*4882a593Smuzhiyun
4916*4882a593Smuzhiyun rt5677->component = component;
4917*4882a593Smuzhiyun
4918*4882a593Smuzhiyun if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
4919*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm,
4920*4882a593Smuzhiyun rt5677_dmic2_clk_2,
4921*4882a593Smuzhiyun ARRAY_SIZE(rt5677_dmic2_clk_2));
4922*4882a593Smuzhiyun } else { /*use dmic1 clock by default*/
4923*4882a593Smuzhiyun snd_soc_dapm_add_routes(dapm,
4924*4882a593Smuzhiyun rt5677_dmic2_clk_1,
4925*4882a593Smuzhiyun ARRAY_SIZE(rt5677_dmic2_clk_1));
4926*4882a593Smuzhiyun }
4927*4882a593Smuzhiyun
4928*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
4929*4882a593Smuzhiyun
4930*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
4931*4882a593Smuzhiyun ~RT5677_IRQ_DEBOUNCE_SEL_MASK, 0x0020);
4932*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_PWR_DSP2,
4933*4882a593Smuzhiyun RT5677_PWR_SLIM_ISO | RT5677_PWR_CORE_ISO);
4934*4882a593Smuzhiyun
4935*4882a593Smuzhiyun for (i = 0; i < RT5677_GPIO_NUM; i++)
4936*4882a593Smuzhiyun rt5677_gpio_config(rt5677, i, rt5677->pdata.gpio_config[i]);
4937*4882a593Smuzhiyun
4938*4882a593Smuzhiyun mutex_init(&rt5677->dsp_cmd_lock);
4939*4882a593Smuzhiyun mutex_init(&rt5677->dsp_pri_lock);
4940*4882a593Smuzhiyun
4941*4882a593Smuzhiyun return 0;
4942*4882a593Smuzhiyun }
4943*4882a593Smuzhiyun
rt5677_remove(struct snd_soc_component * component)4944*4882a593Smuzhiyun static void rt5677_remove(struct snd_soc_component *component)
4945*4882a593Smuzhiyun {
4946*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4947*4882a593Smuzhiyun
4948*4882a593Smuzhiyun cancel_delayed_work_sync(&rt5677->dsp_work);
4949*4882a593Smuzhiyun
4950*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
4951*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->pow_ldo2, 0);
4952*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->reset_pin, 1);
4953*4882a593Smuzhiyun }
4954*4882a593Smuzhiyun
4955*4882a593Smuzhiyun #ifdef CONFIG_PM
rt5677_suspend(struct snd_soc_component * component)4956*4882a593Smuzhiyun static int rt5677_suspend(struct snd_soc_component *component)
4957*4882a593Smuzhiyun {
4958*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4959*4882a593Smuzhiyun
4960*4882a593Smuzhiyun if (rt5677->irq) {
4961*4882a593Smuzhiyun cancel_delayed_work_sync(&rt5677->resume_irq_check);
4962*4882a593Smuzhiyun disable_irq(rt5677->irq);
4963*4882a593Smuzhiyun }
4964*4882a593Smuzhiyun
4965*4882a593Smuzhiyun if (!rt5677->dsp_vad_en) {
4966*4882a593Smuzhiyun regcache_cache_only(rt5677->regmap, true);
4967*4882a593Smuzhiyun regcache_mark_dirty(rt5677->regmap);
4968*4882a593Smuzhiyun
4969*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->pow_ldo2, 0);
4970*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->reset_pin, 1);
4971*4882a593Smuzhiyun }
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun return 0;
4974*4882a593Smuzhiyun }
4975*4882a593Smuzhiyun
rt5677_resume(struct snd_soc_component * component)4976*4882a593Smuzhiyun static int rt5677_resume(struct snd_soc_component *component)
4977*4882a593Smuzhiyun {
4978*4882a593Smuzhiyun struct rt5677_priv *rt5677 = snd_soc_component_get_drvdata(component);
4979*4882a593Smuzhiyun
4980*4882a593Smuzhiyun if (!rt5677->dsp_vad_en) {
4981*4882a593Smuzhiyun rt5677->pll_src = 0;
4982*4882a593Smuzhiyun rt5677->pll_in = 0;
4983*4882a593Smuzhiyun rt5677->pll_out = 0;
4984*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->pow_ldo2, 1);
4985*4882a593Smuzhiyun gpiod_set_value_cansleep(rt5677->reset_pin, 0);
4986*4882a593Smuzhiyun if (rt5677->pow_ldo2 || rt5677->reset_pin)
4987*4882a593Smuzhiyun msleep(10);
4988*4882a593Smuzhiyun
4989*4882a593Smuzhiyun regcache_cache_only(rt5677->regmap, false);
4990*4882a593Smuzhiyun regcache_sync(rt5677->regmap);
4991*4882a593Smuzhiyun }
4992*4882a593Smuzhiyun
4993*4882a593Smuzhiyun if (rt5677->irq) {
4994*4882a593Smuzhiyun enable_irq(rt5677->irq);
4995*4882a593Smuzhiyun schedule_delayed_work(&rt5677->resume_irq_check, 0);
4996*4882a593Smuzhiyun }
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun return 0;
4999*4882a593Smuzhiyun }
5000*4882a593Smuzhiyun #else
5001*4882a593Smuzhiyun #define rt5677_suspend NULL
5002*4882a593Smuzhiyun #define rt5677_resume NULL
5003*4882a593Smuzhiyun #endif
5004*4882a593Smuzhiyun
rt5677_read(void * context,unsigned int reg,unsigned int * val)5005*4882a593Smuzhiyun static int rt5677_read(void *context, unsigned int reg, unsigned int *val)
5006*4882a593Smuzhiyun {
5007*4882a593Smuzhiyun struct i2c_client *client = context;
5008*4882a593Smuzhiyun struct rt5677_priv *rt5677 = i2c_get_clientdata(client);
5009*4882a593Smuzhiyun
5010*4882a593Smuzhiyun if (rt5677->is_dsp_mode) {
5011*4882a593Smuzhiyun if (reg > 0xff) {
5012*4882a593Smuzhiyun mutex_lock(&rt5677->dsp_pri_lock);
5013*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_INDEX,
5014*4882a593Smuzhiyun reg & 0xff);
5015*4882a593Smuzhiyun rt5677_dsp_mode_i2c_read(rt5677, RT5677_PRIV_DATA, val);
5016*4882a593Smuzhiyun mutex_unlock(&rt5677->dsp_pri_lock);
5017*4882a593Smuzhiyun } else {
5018*4882a593Smuzhiyun rt5677_dsp_mode_i2c_read(rt5677, reg, val);
5019*4882a593Smuzhiyun }
5020*4882a593Smuzhiyun } else {
5021*4882a593Smuzhiyun regmap_read(rt5677->regmap_physical, reg, val);
5022*4882a593Smuzhiyun }
5023*4882a593Smuzhiyun
5024*4882a593Smuzhiyun return 0;
5025*4882a593Smuzhiyun }
5026*4882a593Smuzhiyun
rt5677_write(void * context,unsigned int reg,unsigned int val)5027*4882a593Smuzhiyun static int rt5677_write(void *context, unsigned int reg, unsigned int val)
5028*4882a593Smuzhiyun {
5029*4882a593Smuzhiyun struct i2c_client *client = context;
5030*4882a593Smuzhiyun struct rt5677_priv *rt5677 = i2c_get_clientdata(client);
5031*4882a593Smuzhiyun
5032*4882a593Smuzhiyun if (rt5677->is_dsp_mode) {
5033*4882a593Smuzhiyun if (reg > 0xff) {
5034*4882a593Smuzhiyun mutex_lock(&rt5677->dsp_pri_lock);
5035*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_INDEX,
5036*4882a593Smuzhiyun reg & 0xff);
5037*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write(rt5677, RT5677_PRIV_DATA,
5038*4882a593Smuzhiyun val);
5039*4882a593Smuzhiyun mutex_unlock(&rt5677->dsp_pri_lock);
5040*4882a593Smuzhiyun } else {
5041*4882a593Smuzhiyun rt5677_dsp_mode_i2c_write(rt5677, reg, val);
5042*4882a593Smuzhiyun }
5043*4882a593Smuzhiyun } else {
5044*4882a593Smuzhiyun regmap_write(rt5677->regmap_physical, reg, val);
5045*4882a593Smuzhiyun }
5046*4882a593Smuzhiyun
5047*4882a593Smuzhiyun return 0;
5048*4882a593Smuzhiyun }
5049*4882a593Smuzhiyun
5050*4882a593Smuzhiyun #define RT5677_STEREO_RATES SNDRV_PCM_RATE_8000_96000
5051*4882a593Smuzhiyun #define RT5677_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
5052*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
5053*4882a593Smuzhiyun
5054*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt5677_aif_dai_ops = {
5055*4882a593Smuzhiyun .hw_params = rt5677_hw_params,
5056*4882a593Smuzhiyun .set_fmt = rt5677_set_dai_fmt,
5057*4882a593Smuzhiyun .set_sysclk = rt5677_set_dai_sysclk,
5058*4882a593Smuzhiyun .set_pll = rt5677_set_dai_pll,
5059*4882a593Smuzhiyun .set_tdm_slot = rt5677_set_tdm_slot,
5060*4882a593Smuzhiyun };
5061*4882a593Smuzhiyun
5062*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt5677_dsp_dai_ops = {
5063*4882a593Smuzhiyun .set_sysclk = rt5677_set_dai_sysclk,
5064*4882a593Smuzhiyun .set_pll = rt5677_set_dai_pll,
5065*4882a593Smuzhiyun };
5066*4882a593Smuzhiyun
5067*4882a593Smuzhiyun static struct snd_soc_dai_driver rt5677_dai[] = {
5068*4882a593Smuzhiyun {
5069*4882a593Smuzhiyun .name = "rt5677-aif1",
5070*4882a593Smuzhiyun .id = RT5677_AIF1,
5071*4882a593Smuzhiyun .playback = {
5072*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
5073*4882a593Smuzhiyun .channels_min = 1,
5074*4882a593Smuzhiyun .channels_max = 2,
5075*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5076*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5077*4882a593Smuzhiyun },
5078*4882a593Smuzhiyun .capture = {
5079*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
5080*4882a593Smuzhiyun .channels_min = 1,
5081*4882a593Smuzhiyun .channels_max = 2,
5082*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5083*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5084*4882a593Smuzhiyun },
5085*4882a593Smuzhiyun .ops = &rt5677_aif_dai_ops,
5086*4882a593Smuzhiyun },
5087*4882a593Smuzhiyun {
5088*4882a593Smuzhiyun .name = "rt5677-aif2",
5089*4882a593Smuzhiyun .id = RT5677_AIF2,
5090*4882a593Smuzhiyun .playback = {
5091*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
5092*4882a593Smuzhiyun .channels_min = 1,
5093*4882a593Smuzhiyun .channels_max = 2,
5094*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5095*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5096*4882a593Smuzhiyun },
5097*4882a593Smuzhiyun .capture = {
5098*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
5099*4882a593Smuzhiyun .channels_min = 1,
5100*4882a593Smuzhiyun .channels_max = 2,
5101*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5102*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5103*4882a593Smuzhiyun },
5104*4882a593Smuzhiyun .ops = &rt5677_aif_dai_ops,
5105*4882a593Smuzhiyun },
5106*4882a593Smuzhiyun {
5107*4882a593Smuzhiyun .name = "rt5677-aif3",
5108*4882a593Smuzhiyun .id = RT5677_AIF3,
5109*4882a593Smuzhiyun .playback = {
5110*4882a593Smuzhiyun .stream_name = "AIF3 Playback",
5111*4882a593Smuzhiyun .channels_min = 1,
5112*4882a593Smuzhiyun .channels_max = 2,
5113*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5114*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5115*4882a593Smuzhiyun },
5116*4882a593Smuzhiyun .capture = {
5117*4882a593Smuzhiyun .stream_name = "AIF3 Capture",
5118*4882a593Smuzhiyun .channels_min = 1,
5119*4882a593Smuzhiyun .channels_max = 2,
5120*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5121*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5122*4882a593Smuzhiyun },
5123*4882a593Smuzhiyun .ops = &rt5677_aif_dai_ops,
5124*4882a593Smuzhiyun },
5125*4882a593Smuzhiyun {
5126*4882a593Smuzhiyun .name = "rt5677-aif4",
5127*4882a593Smuzhiyun .id = RT5677_AIF4,
5128*4882a593Smuzhiyun .playback = {
5129*4882a593Smuzhiyun .stream_name = "AIF4 Playback",
5130*4882a593Smuzhiyun .channels_min = 1,
5131*4882a593Smuzhiyun .channels_max = 2,
5132*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5133*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5134*4882a593Smuzhiyun },
5135*4882a593Smuzhiyun .capture = {
5136*4882a593Smuzhiyun .stream_name = "AIF4 Capture",
5137*4882a593Smuzhiyun .channels_min = 1,
5138*4882a593Smuzhiyun .channels_max = 2,
5139*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5140*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5141*4882a593Smuzhiyun },
5142*4882a593Smuzhiyun .ops = &rt5677_aif_dai_ops,
5143*4882a593Smuzhiyun },
5144*4882a593Smuzhiyun {
5145*4882a593Smuzhiyun .name = "rt5677-slimbus",
5146*4882a593Smuzhiyun .id = RT5677_AIF5,
5147*4882a593Smuzhiyun .playback = {
5148*4882a593Smuzhiyun .stream_name = "SLIMBus Playback",
5149*4882a593Smuzhiyun .channels_min = 1,
5150*4882a593Smuzhiyun .channels_max = 2,
5151*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5152*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5153*4882a593Smuzhiyun },
5154*4882a593Smuzhiyun .capture = {
5155*4882a593Smuzhiyun .stream_name = "SLIMBus Capture",
5156*4882a593Smuzhiyun .channels_min = 1,
5157*4882a593Smuzhiyun .channels_max = 2,
5158*4882a593Smuzhiyun .rates = RT5677_STEREO_RATES,
5159*4882a593Smuzhiyun .formats = RT5677_FORMATS,
5160*4882a593Smuzhiyun },
5161*4882a593Smuzhiyun .ops = &rt5677_aif_dai_ops,
5162*4882a593Smuzhiyun },
5163*4882a593Smuzhiyun {
5164*4882a593Smuzhiyun .name = "rt5677-dspbuffer",
5165*4882a593Smuzhiyun .id = RT5677_DSPBUFF,
5166*4882a593Smuzhiyun .capture = {
5167*4882a593Smuzhiyun .stream_name = "DSP Buffer",
5168*4882a593Smuzhiyun .channels_min = 1,
5169*4882a593Smuzhiyun .channels_max = 1,
5170*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_16000,
5171*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
5172*4882a593Smuzhiyun },
5173*4882a593Smuzhiyun .ops = &rt5677_dsp_dai_ops,
5174*4882a593Smuzhiyun },
5175*4882a593Smuzhiyun };
5176*4882a593Smuzhiyun
5177*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt5677 = {
5178*4882a593Smuzhiyun .name = RT5677_DRV_NAME,
5179*4882a593Smuzhiyun .probe = rt5677_probe,
5180*4882a593Smuzhiyun .remove = rt5677_remove,
5181*4882a593Smuzhiyun .suspend = rt5677_suspend,
5182*4882a593Smuzhiyun .resume = rt5677_resume,
5183*4882a593Smuzhiyun .set_bias_level = rt5677_set_bias_level,
5184*4882a593Smuzhiyun .controls = rt5677_snd_controls,
5185*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(rt5677_snd_controls),
5186*4882a593Smuzhiyun .dapm_widgets = rt5677_dapm_widgets,
5187*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(rt5677_dapm_widgets),
5188*4882a593Smuzhiyun .dapm_routes = rt5677_dapm_routes,
5189*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(rt5677_dapm_routes),
5190*4882a593Smuzhiyun .use_pmdown_time = 1,
5191*4882a593Smuzhiyun .endianness = 1,
5192*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
5193*4882a593Smuzhiyun };
5194*4882a593Smuzhiyun
5195*4882a593Smuzhiyun static const struct regmap_config rt5677_regmap_physical = {
5196*4882a593Smuzhiyun .name = "physical",
5197*4882a593Smuzhiyun .reg_bits = 8,
5198*4882a593Smuzhiyun .val_bits = 16,
5199*4882a593Smuzhiyun
5200*4882a593Smuzhiyun .max_register = RT5677_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5677_ranges) *
5201*4882a593Smuzhiyun RT5677_PR_SPACING),
5202*4882a593Smuzhiyun .readable_reg = rt5677_readable_register,
5203*4882a593Smuzhiyun
5204*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
5205*4882a593Smuzhiyun .ranges = rt5677_ranges,
5206*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(rt5677_ranges),
5207*4882a593Smuzhiyun };
5208*4882a593Smuzhiyun
5209*4882a593Smuzhiyun static const struct regmap_config rt5677_regmap = {
5210*4882a593Smuzhiyun .reg_bits = 8,
5211*4882a593Smuzhiyun .val_bits = 16,
5212*4882a593Smuzhiyun
5213*4882a593Smuzhiyun .max_register = RT5677_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5677_ranges) *
5214*4882a593Smuzhiyun RT5677_PR_SPACING),
5215*4882a593Smuzhiyun
5216*4882a593Smuzhiyun .volatile_reg = rt5677_volatile_register,
5217*4882a593Smuzhiyun .readable_reg = rt5677_readable_register,
5218*4882a593Smuzhiyun .reg_read = rt5677_read,
5219*4882a593Smuzhiyun .reg_write = rt5677_write,
5220*4882a593Smuzhiyun
5221*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
5222*4882a593Smuzhiyun .reg_defaults = rt5677_reg,
5223*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(rt5677_reg),
5224*4882a593Smuzhiyun .ranges = rt5677_ranges,
5225*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(rt5677_ranges),
5226*4882a593Smuzhiyun };
5227*4882a593Smuzhiyun
5228*4882a593Smuzhiyun static const struct of_device_id rt5677_of_match[] = {
5229*4882a593Smuzhiyun { .compatible = "realtek,rt5677", .data = (const void *)RT5677 },
5230*4882a593Smuzhiyun { }
5231*4882a593Smuzhiyun };
5232*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt5677_of_match);
5233*4882a593Smuzhiyun
5234*4882a593Smuzhiyun static const struct acpi_device_id rt5677_acpi_match[] = {
5235*4882a593Smuzhiyun { "RT5677CE", RT5677 },
5236*4882a593Smuzhiyun { }
5237*4882a593Smuzhiyun };
5238*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt5677_acpi_match);
5239*4882a593Smuzhiyun
rt5677_read_device_properties(struct rt5677_priv * rt5677,struct device * dev)5240*4882a593Smuzhiyun static void rt5677_read_device_properties(struct rt5677_priv *rt5677,
5241*4882a593Smuzhiyun struct device *dev)
5242*4882a593Smuzhiyun {
5243*4882a593Smuzhiyun u32 val;
5244*4882a593Smuzhiyun
5245*4882a593Smuzhiyun rt5677->pdata.in1_diff =
5246*4882a593Smuzhiyun device_property_read_bool(dev, "IN1") ||
5247*4882a593Smuzhiyun device_property_read_bool(dev, "realtek,in1-differential");
5248*4882a593Smuzhiyun
5249*4882a593Smuzhiyun rt5677->pdata.in2_diff =
5250*4882a593Smuzhiyun device_property_read_bool(dev, "IN2") ||
5251*4882a593Smuzhiyun device_property_read_bool(dev, "realtek,in2-differential");
5252*4882a593Smuzhiyun
5253*4882a593Smuzhiyun rt5677->pdata.lout1_diff =
5254*4882a593Smuzhiyun device_property_read_bool(dev, "OUT1") ||
5255*4882a593Smuzhiyun device_property_read_bool(dev, "realtek,lout1-differential");
5256*4882a593Smuzhiyun
5257*4882a593Smuzhiyun rt5677->pdata.lout2_diff =
5258*4882a593Smuzhiyun device_property_read_bool(dev, "OUT2") ||
5259*4882a593Smuzhiyun device_property_read_bool(dev, "realtek,lout2-differential");
5260*4882a593Smuzhiyun
5261*4882a593Smuzhiyun rt5677->pdata.lout3_diff =
5262*4882a593Smuzhiyun device_property_read_bool(dev, "OUT3") ||
5263*4882a593Smuzhiyun device_property_read_bool(dev, "realtek,lout3-differential");
5264*4882a593Smuzhiyun
5265*4882a593Smuzhiyun device_property_read_u8_array(dev, "realtek,gpio-config",
5266*4882a593Smuzhiyun rt5677->pdata.gpio_config,
5267*4882a593Smuzhiyun RT5677_GPIO_NUM);
5268*4882a593Smuzhiyun
5269*4882a593Smuzhiyun if (!device_property_read_u32(dev, "DCLK", &val) ||
5270*4882a593Smuzhiyun !device_property_read_u32(dev, "realtek,dmic2_clk_pin", &val))
5271*4882a593Smuzhiyun rt5677->pdata.dmic2_clk_pin = val;
5272*4882a593Smuzhiyun
5273*4882a593Smuzhiyun if (!device_property_read_u32(dev, "JD1", &val) ||
5274*4882a593Smuzhiyun !device_property_read_u32(dev, "realtek,jd1-gpio", &val))
5275*4882a593Smuzhiyun rt5677->pdata.jd1_gpio = val;
5276*4882a593Smuzhiyun
5277*4882a593Smuzhiyun if (!device_property_read_u32(dev, "JD2", &val) ||
5278*4882a593Smuzhiyun !device_property_read_u32(dev, "realtek,jd2-gpio", &val))
5279*4882a593Smuzhiyun rt5677->pdata.jd2_gpio = val;
5280*4882a593Smuzhiyun
5281*4882a593Smuzhiyun if (!device_property_read_u32(dev, "JD3", &val) ||
5282*4882a593Smuzhiyun !device_property_read_u32(dev, "realtek,jd3-gpio", &val))
5283*4882a593Smuzhiyun rt5677->pdata.jd3_gpio = val;
5284*4882a593Smuzhiyun }
5285*4882a593Smuzhiyun
5286*4882a593Smuzhiyun struct rt5677_irq_desc {
5287*4882a593Smuzhiyun unsigned int enable_mask;
5288*4882a593Smuzhiyun unsigned int status_mask;
5289*4882a593Smuzhiyun unsigned int polarity_mask;
5290*4882a593Smuzhiyun };
5291*4882a593Smuzhiyun
5292*4882a593Smuzhiyun static const struct rt5677_irq_desc rt5677_irq_descs[] = {
5293*4882a593Smuzhiyun [RT5677_IRQ_JD1] = {
5294*4882a593Smuzhiyun .enable_mask = RT5677_EN_IRQ_GPIO_JD1,
5295*4882a593Smuzhiyun .status_mask = RT5677_STA_GPIO_JD1,
5296*4882a593Smuzhiyun .polarity_mask = RT5677_INV_GPIO_JD1,
5297*4882a593Smuzhiyun },
5298*4882a593Smuzhiyun [RT5677_IRQ_JD2] = {
5299*4882a593Smuzhiyun .enable_mask = RT5677_EN_IRQ_GPIO_JD2,
5300*4882a593Smuzhiyun .status_mask = RT5677_STA_GPIO_JD2,
5301*4882a593Smuzhiyun .polarity_mask = RT5677_INV_GPIO_JD2,
5302*4882a593Smuzhiyun },
5303*4882a593Smuzhiyun [RT5677_IRQ_JD3] = {
5304*4882a593Smuzhiyun .enable_mask = RT5677_EN_IRQ_GPIO_JD3,
5305*4882a593Smuzhiyun .status_mask = RT5677_STA_GPIO_JD3,
5306*4882a593Smuzhiyun .polarity_mask = RT5677_INV_GPIO_JD3,
5307*4882a593Smuzhiyun },
5308*4882a593Smuzhiyun };
5309*4882a593Smuzhiyun
rt5677_check_hotword(struct rt5677_priv * rt5677)5310*4882a593Smuzhiyun static bool rt5677_check_hotword(struct rt5677_priv *rt5677)
5311*4882a593Smuzhiyun {
5312*4882a593Smuzhiyun int reg_gpio;
5313*4882a593Smuzhiyun
5314*4882a593Smuzhiyun if (!rt5677->is_dsp_mode)
5315*4882a593Smuzhiyun return false;
5316*4882a593Smuzhiyun
5317*4882a593Smuzhiyun if (regmap_read(rt5677->regmap, RT5677_GPIO_CTRL1, ®_gpio))
5318*4882a593Smuzhiyun return false;
5319*4882a593Smuzhiyun
5320*4882a593Smuzhiyun /* Firmware sets GPIO1 pin to be GPIO1 after hotword is detected */
5321*4882a593Smuzhiyun if ((reg_gpio & RT5677_GPIO1_PIN_MASK) == RT5677_GPIO1_PIN_IRQ)
5322*4882a593Smuzhiyun return false;
5323*4882a593Smuzhiyun
5324*4882a593Smuzhiyun /* Set GPIO1 pin back to be IRQ output for jack detect */
5325*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL1,
5326*4882a593Smuzhiyun RT5677_GPIO1_PIN_MASK, RT5677_GPIO1_PIN_IRQ);
5327*4882a593Smuzhiyun
5328*4882a593Smuzhiyun rt5677_spi_hotword_detected();
5329*4882a593Smuzhiyun return true;
5330*4882a593Smuzhiyun }
5331*4882a593Smuzhiyun
rt5677_irq(int unused,void * data)5332*4882a593Smuzhiyun static irqreturn_t rt5677_irq(int unused, void *data)
5333*4882a593Smuzhiyun {
5334*4882a593Smuzhiyun struct rt5677_priv *rt5677 = data;
5335*4882a593Smuzhiyun int ret = 0, loop, i, reg_irq, virq;
5336*4882a593Smuzhiyun bool irq_fired = false;
5337*4882a593Smuzhiyun
5338*4882a593Smuzhiyun mutex_lock(&rt5677->irq_lock);
5339*4882a593Smuzhiyun
5340*4882a593Smuzhiyun /*
5341*4882a593Smuzhiyun * Loop to handle interrupts until the last i2c read shows no pending
5342*4882a593Smuzhiyun * irqs. The interrupt line is shared by multiple interrupt sources.
5343*4882a593Smuzhiyun * After the regmap_read() below, a new interrupt source line may
5344*4882a593Smuzhiyun * become high before the regmap_write() finishes, so there isn't a
5345*4882a593Smuzhiyun * rising edge on the shared interrupt line for the new interrupt. Thus,
5346*4882a593Smuzhiyun * the loop is needed to avoid missing irqs.
5347*4882a593Smuzhiyun *
5348*4882a593Smuzhiyun * A safeguard of 20 loops is used to avoid hanging in the irq handler
5349*4882a593Smuzhiyun * if there is something wrong with the interrupt status update. The
5350*4882a593Smuzhiyun * interrupt sources here are audio jack plug/unplug events which
5351*4882a593Smuzhiyun * shouldn't happen at a high frequency for a long period of time.
5352*4882a593Smuzhiyun * Empirically, more than 3 loops have never been seen.
5353*4882a593Smuzhiyun */
5354*4882a593Smuzhiyun for (loop = 0; loop < 20; loop++) {
5355*4882a593Smuzhiyun /* Read interrupt status */
5356*4882a593Smuzhiyun ret = regmap_read(rt5677->regmap, RT5677_IRQ_CTRL1, ®_irq);
5357*4882a593Smuzhiyun if (ret) {
5358*4882a593Smuzhiyun dev_err(rt5677->dev, "failed reading IRQ status: %d\n",
5359*4882a593Smuzhiyun ret);
5360*4882a593Smuzhiyun goto exit;
5361*4882a593Smuzhiyun }
5362*4882a593Smuzhiyun
5363*4882a593Smuzhiyun irq_fired = false;
5364*4882a593Smuzhiyun for (i = 0; i < RT5677_IRQ_NUM; i++) {
5365*4882a593Smuzhiyun if (reg_irq & rt5677_irq_descs[i].status_mask) {
5366*4882a593Smuzhiyun irq_fired = true;
5367*4882a593Smuzhiyun virq = irq_find_mapping(rt5677->domain, i);
5368*4882a593Smuzhiyun if (virq)
5369*4882a593Smuzhiyun handle_nested_irq(virq);
5370*4882a593Smuzhiyun
5371*4882a593Smuzhiyun /* Clear the interrupt by flipping the polarity
5372*4882a593Smuzhiyun * of the interrupt source line that fired
5373*4882a593Smuzhiyun */
5374*4882a593Smuzhiyun reg_irq ^= rt5677_irq_descs[i].polarity_mask;
5375*4882a593Smuzhiyun }
5376*4882a593Smuzhiyun }
5377*4882a593Smuzhiyun
5378*4882a593Smuzhiyun /* Exit the loop only when we know for sure that GPIO1 pin
5379*4882a593Smuzhiyun * was low at some point since irq_lock was acquired. Any event
5380*4882a593Smuzhiyun * after that point creates a rising edge that triggers another
5381*4882a593Smuzhiyun * call to rt5677_irq().
5382*4882a593Smuzhiyun */
5383*4882a593Smuzhiyun if (!irq_fired && !rt5677_check_hotword(rt5677))
5384*4882a593Smuzhiyun goto exit;
5385*4882a593Smuzhiyun
5386*4882a593Smuzhiyun ret = regmap_write(rt5677->regmap, RT5677_IRQ_CTRL1, reg_irq);
5387*4882a593Smuzhiyun if (ret) {
5388*4882a593Smuzhiyun dev_err(rt5677->dev, "failed updating IRQ status: %d\n",
5389*4882a593Smuzhiyun ret);
5390*4882a593Smuzhiyun goto exit;
5391*4882a593Smuzhiyun }
5392*4882a593Smuzhiyun }
5393*4882a593Smuzhiyun exit:
5394*4882a593Smuzhiyun WARN_ON_ONCE(loop == 20);
5395*4882a593Smuzhiyun mutex_unlock(&rt5677->irq_lock);
5396*4882a593Smuzhiyun if (irq_fired)
5397*4882a593Smuzhiyun return IRQ_HANDLED;
5398*4882a593Smuzhiyun else
5399*4882a593Smuzhiyun return IRQ_NONE;
5400*4882a593Smuzhiyun }
5401*4882a593Smuzhiyun
rt5677_resume_irq_check(struct work_struct * work)5402*4882a593Smuzhiyun static void rt5677_resume_irq_check(struct work_struct *work)
5403*4882a593Smuzhiyun {
5404*4882a593Smuzhiyun int i, virq;
5405*4882a593Smuzhiyun struct rt5677_priv *rt5677 =
5406*4882a593Smuzhiyun container_of(work, struct rt5677_priv, resume_irq_check.work);
5407*4882a593Smuzhiyun
5408*4882a593Smuzhiyun /* This is needed to check and clear the interrupt status register
5409*4882a593Smuzhiyun * at resume. If the headset is plugged/unplugged when the device is
5410*4882a593Smuzhiyun * fully suspended, there won't be a rising edge at resume to trigger
5411*4882a593Smuzhiyun * the interrupt. Without this, we miss the next unplug/plug event.
5412*4882a593Smuzhiyun */
5413*4882a593Smuzhiyun rt5677_irq(0, rt5677);
5414*4882a593Smuzhiyun
5415*4882a593Smuzhiyun /* Call all enabled jack detect irq handlers again. This is needed in
5416*4882a593Smuzhiyun * addition to the above check for a corner case caused by jack gpio
5417*4882a593Smuzhiyun * debounce. After codec irq is disabled at suspend, the delayed work
5418*4882a593Smuzhiyun * scheduled by soc-jack may run and read wrong jack gpio values, since
5419*4882a593Smuzhiyun * the regmap is in cache only mode. At resume, there is no irq because
5420*4882a593Smuzhiyun * rt5677_irq has already ran and cleared the irq status at suspend.
5421*4882a593Smuzhiyun * Without this explicit check, unplug the headset right after suspend
5422*4882a593Smuzhiyun * starts, then after resume the headset is still shown as plugged in.
5423*4882a593Smuzhiyun */
5424*4882a593Smuzhiyun mutex_lock(&rt5677->irq_lock);
5425*4882a593Smuzhiyun for (i = 0; i < RT5677_IRQ_NUM; i++) {
5426*4882a593Smuzhiyun if (rt5677->irq_en & rt5677_irq_descs[i].enable_mask) {
5427*4882a593Smuzhiyun virq = irq_find_mapping(rt5677->domain, i);
5428*4882a593Smuzhiyun if (virq)
5429*4882a593Smuzhiyun handle_nested_irq(virq);
5430*4882a593Smuzhiyun }
5431*4882a593Smuzhiyun }
5432*4882a593Smuzhiyun mutex_unlock(&rt5677->irq_lock);
5433*4882a593Smuzhiyun }
5434*4882a593Smuzhiyun
rt5677_irq_bus_lock(struct irq_data * data)5435*4882a593Smuzhiyun static void rt5677_irq_bus_lock(struct irq_data *data)
5436*4882a593Smuzhiyun {
5437*4882a593Smuzhiyun struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5438*4882a593Smuzhiyun
5439*4882a593Smuzhiyun mutex_lock(&rt5677->irq_lock);
5440*4882a593Smuzhiyun }
5441*4882a593Smuzhiyun
rt5677_irq_bus_sync_unlock(struct irq_data * data)5442*4882a593Smuzhiyun static void rt5677_irq_bus_sync_unlock(struct irq_data *data)
5443*4882a593Smuzhiyun {
5444*4882a593Smuzhiyun struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5445*4882a593Smuzhiyun
5446*4882a593Smuzhiyun // Set the enable/disable bits for the jack detect IRQs.
5447*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_IRQ_CTRL1,
5448*4882a593Smuzhiyun RT5677_EN_IRQ_GPIO_JD1 | RT5677_EN_IRQ_GPIO_JD2 |
5449*4882a593Smuzhiyun RT5677_EN_IRQ_GPIO_JD3, rt5677->irq_en);
5450*4882a593Smuzhiyun mutex_unlock(&rt5677->irq_lock);
5451*4882a593Smuzhiyun }
5452*4882a593Smuzhiyun
rt5677_irq_enable(struct irq_data * data)5453*4882a593Smuzhiyun static void rt5677_irq_enable(struct irq_data *data)
5454*4882a593Smuzhiyun {
5455*4882a593Smuzhiyun struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5456*4882a593Smuzhiyun
5457*4882a593Smuzhiyun rt5677->irq_en |= rt5677_irq_descs[data->hwirq].enable_mask;
5458*4882a593Smuzhiyun }
5459*4882a593Smuzhiyun
rt5677_irq_disable(struct irq_data * data)5460*4882a593Smuzhiyun static void rt5677_irq_disable(struct irq_data *data)
5461*4882a593Smuzhiyun {
5462*4882a593Smuzhiyun struct rt5677_priv *rt5677 = irq_data_get_irq_chip_data(data);
5463*4882a593Smuzhiyun
5464*4882a593Smuzhiyun rt5677->irq_en &= ~rt5677_irq_descs[data->hwirq].enable_mask;
5465*4882a593Smuzhiyun }
5466*4882a593Smuzhiyun
5467*4882a593Smuzhiyun static struct irq_chip rt5677_irq_chip = {
5468*4882a593Smuzhiyun .name = "rt5677_irq_chip",
5469*4882a593Smuzhiyun .irq_bus_lock = rt5677_irq_bus_lock,
5470*4882a593Smuzhiyun .irq_bus_sync_unlock = rt5677_irq_bus_sync_unlock,
5471*4882a593Smuzhiyun .irq_disable = rt5677_irq_disable,
5472*4882a593Smuzhiyun .irq_enable = rt5677_irq_enable,
5473*4882a593Smuzhiyun };
5474*4882a593Smuzhiyun
rt5677_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)5475*4882a593Smuzhiyun static int rt5677_irq_map(struct irq_domain *h, unsigned int virq,
5476*4882a593Smuzhiyun irq_hw_number_t hw)
5477*4882a593Smuzhiyun {
5478*4882a593Smuzhiyun struct rt5677_priv *rt5677 = h->host_data;
5479*4882a593Smuzhiyun
5480*4882a593Smuzhiyun irq_set_chip_data(virq, rt5677);
5481*4882a593Smuzhiyun irq_set_chip(virq, &rt5677_irq_chip);
5482*4882a593Smuzhiyun irq_set_nested_thread(virq, 1);
5483*4882a593Smuzhiyun irq_set_noprobe(virq);
5484*4882a593Smuzhiyun return 0;
5485*4882a593Smuzhiyun }
5486*4882a593Smuzhiyun
5487*4882a593Smuzhiyun
5488*4882a593Smuzhiyun static const struct irq_domain_ops rt5677_domain_ops = {
5489*4882a593Smuzhiyun .map = rt5677_irq_map,
5490*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
5491*4882a593Smuzhiyun };
5492*4882a593Smuzhiyun
rt5677_init_irq(struct i2c_client * i2c)5493*4882a593Smuzhiyun static int rt5677_init_irq(struct i2c_client *i2c)
5494*4882a593Smuzhiyun {
5495*4882a593Smuzhiyun int ret;
5496*4882a593Smuzhiyun struct rt5677_priv *rt5677 = i2c_get_clientdata(i2c);
5497*4882a593Smuzhiyun unsigned int jd_mask = 0, jd_val = 0;
5498*4882a593Smuzhiyun
5499*4882a593Smuzhiyun if (!rt5677->pdata.jd1_gpio &&
5500*4882a593Smuzhiyun !rt5677->pdata.jd2_gpio &&
5501*4882a593Smuzhiyun !rt5677->pdata.jd3_gpio)
5502*4882a593Smuzhiyun return 0;
5503*4882a593Smuzhiyun
5504*4882a593Smuzhiyun if (!i2c->irq) {
5505*4882a593Smuzhiyun dev_err(&i2c->dev, "No interrupt specified\n");
5506*4882a593Smuzhiyun return -EINVAL;
5507*4882a593Smuzhiyun }
5508*4882a593Smuzhiyun
5509*4882a593Smuzhiyun mutex_init(&rt5677->irq_lock);
5510*4882a593Smuzhiyun INIT_DELAYED_WORK(&rt5677->resume_irq_check, rt5677_resume_irq_check);
5511*4882a593Smuzhiyun
5512*4882a593Smuzhiyun /*
5513*4882a593Smuzhiyun * Select RC as the debounce clock so that GPIO works even when
5514*4882a593Smuzhiyun * MCLK is gated which happens when there is no audio stream
5515*4882a593Smuzhiyun * (SND_SOC_BIAS_OFF).
5516*4882a593Smuzhiyun */
5517*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_DIG_MISC,
5518*4882a593Smuzhiyun RT5677_IRQ_DEBOUNCE_SEL_MASK,
5519*4882a593Smuzhiyun RT5677_IRQ_DEBOUNCE_SEL_RC);
5520*4882a593Smuzhiyun /* Enable auto power on RC when GPIO states are changed */
5521*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GEN_CTRL1, 0xff, 0xff);
5522*4882a593Smuzhiyun
5523*4882a593Smuzhiyun /* Select and enable jack detection sources per platform data */
5524*4882a593Smuzhiyun if (rt5677->pdata.jd1_gpio) {
5525*4882a593Smuzhiyun jd_mask |= RT5677_SEL_GPIO_JD1_MASK;
5526*4882a593Smuzhiyun jd_val |= rt5677->pdata.jd1_gpio << RT5677_SEL_GPIO_JD1_SFT;
5527*4882a593Smuzhiyun }
5528*4882a593Smuzhiyun if (rt5677->pdata.jd2_gpio) {
5529*4882a593Smuzhiyun jd_mask |= RT5677_SEL_GPIO_JD2_MASK;
5530*4882a593Smuzhiyun jd_val |= rt5677->pdata.jd2_gpio << RT5677_SEL_GPIO_JD2_SFT;
5531*4882a593Smuzhiyun }
5532*4882a593Smuzhiyun if (rt5677->pdata.jd3_gpio) {
5533*4882a593Smuzhiyun jd_mask |= RT5677_SEL_GPIO_JD3_MASK;
5534*4882a593Smuzhiyun jd_val |= rt5677->pdata.jd3_gpio << RT5677_SEL_GPIO_JD3_SFT;
5535*4882a593Smuzhiyun }
5536*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_JD_CTRL1, jd_mask, jd_val);
5537*4882a593Smuzhiyun
5538*4882a593Smuzhiyun /* Set GPIO1 pin to be IRQ output */
5539*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL1,
5540*4882a593Smuzhiyun RT5677_GPIO1_PIN_MASK, RT5677_GPIO1_PIN_IRQ);
5541*4882a593Smuzhiyun
5542*4882a593Smuzhiyun /* Ready to listen for interrupts */
5543*4882a593Smuzhiyun rt5677->domain = irq_domain_add_linear(i2c->dev.of_node,
5544*4882a593Smuzhiyun RT5677_IRQ_NUM, &rt5677_domain_ops, rt5677);
5545*4882a593Smuzhiyun if (!rt5677->domain) {
5546*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to create IRQ domain\n");
5547*4882a593Smuzhiyun return -ENOMEM;
5548*4882a593Smuzhiyun }
5549*4882a593Smuzhiyun
5550*4882a593Smuzhiyun ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL, rt5677_irq,
5551*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_ONESHOT,
5552*4882a593Smuzhiyun "rt5677", rt5677);
5553*4882a593Smuzhiyun if (ret)
5554*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request IRQ: %d\n", ret);
5555*4882a593Smuzhiyun
5556*4882a593Smuzhiyun rt5677->irq = i2c->irq;
5557*4882a593Smuzhiyun
5558*4882a593Smuzhiyun return ret;
5559*4882a593Smuzhiyun }
5560*4882a593Smuzhiyun
rt5677_i2c_probe(struct i2c_client * i2c)5561*4882a593Smuzhiyun static int rt5677_i2c_probe(struct i2c_client *i2c)
5562*4882a593Smuzhiyun {
5563*4882a593Smuzhiyun struct rt5677_priv *rt5677;
5564*4882a593Smuzhiyun int ret;
5565*4882a593Smuzhiyun unsigned int val;
5566*4882a593Smuzhiyun
5567*4882a593Smuzhiyun rt5677 = devm_kzalloc(&i2c->dev, sizeof(struct rt5677_priv),
5568*4882a593Smuzhiyun GFP_KERNEL);
5569*4882a593Smuzhiyun if (rt5677 == NULL)
5570*4882a593Smuzhiyun return -ENOMEM;
5571*4882a593Smuzhiyun
5572*4882a593Smuzhiyun rt5677->dev = &i2c->dev;
5573*4882a593Smuzhiyun rt5677->set_dsp_vad = rt5677_set_dsp_vad;
5574*4882a593Smuzhiyun INIT_DELAYED_WORK(&rt5677->dsp_work, rt5677_dsp_work);
5575*4882a593Smuzhiyun i2c_set_clientdata(i2c, rt5677);
5576*4882a593Smuzhiyun
5577*4882a593Smuzhiyun if (i2c->dev.of_node) {
5578*4882a593Smuzhiyun const struct of_device_id *match_id;
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun match_id = of_match_device(rt5677_of_match, &i2c->dev);
5581*4882a593Smuzhiyun if (match_id)
5582*4882a593Smuzhiyun rt5677->type = (enum rt5677_type)match_id->data;
5583*4882a593Smuzhiyun } else if (ACPI_HANDLE(&i2c->dev)) {
5584*4882a593Smuzhiyun const struct acpi_device_id *acpi_id;
5585*4882a593Smuzhiyun
5586*4882a593Smuzhiyun acpi_id = acpi_match_device(rt5677_acpi_match, &i2c->dev);
5587*4882a593Smuzhiyun if (acpi_id)
5588*4882a593Smuzhiyun rt5677->type = (enum rt5677_type)acpi_id->driver_data;
5589*4882a593Smuzhiyun } else {
5590*4882a593Smuzhiyun return -EINVAL;
5591*4882a593Smuzhiyun }
5592*4882a593Smuzhiyun
5593*4882a593Smuzhiyun rt5677_read_device_properties(rt5677, &i2c->dev);
5594*4882a593Smuzhiyun
5595*4882a593Smuzhiyun /* pow-ldo2 and reset are optional. The codec pins may be statically
5596*4882a593Smuzhiyun * connected on the board without gpios. If the gpio device property
5597*4882a593Smuzhiyun * isn't specified, devm_gpiod_get_optional returns NULL.
5598*4882a593Smuzhiyun */
5599*4882a593Smuzhiyun rt5677->pow_ldo2 = devm_gpiod_get_optional(&i2c->dev,
5600*4882a593Smuzhiyun "realtek,pow-ldo2", GPIOD_OUT_HIGH);
5601*4882a593Smuzhiyun if (IS_ERR(rt5677->pow_ldo2)) {
5602*4882a593Smuzhiyun ret = PTR_ERR(rt5677->pow_ldo2);
5603*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request POW_LDO2: %d\n", ret);
5604*4882a593Smuzhiyun return ret;
5605*4882a593Smuzhiyun }
5606*4882a593Smuzhiyun rt5677->reset_pin = devm_gpiod_get_optional(&i2c->dev,
5607*4882a593Smuzhiyun "realtek,reset", GPIOD_OUT_LOW);
5608*4882a593Smuzhiyun if (IS_ERR(rt5677->reset_pin)) {
5609*4882a593Smuzhiyun ret = PTR_ERR(rt5677->reset_pin);
5610*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to request RESET: %d\n", ret);
5611*4882a593Smuzhiyun return ret;
5612*4882a593Smuzhiyun }
5613*4882a593Smuzhiyun
5614*4882a593Smuzhiyun if (rt5677->pow_ldo2 || rt5677->reset_pin) {
5615*4882a593Smuzhiyun /* Wait a while until I2C bus becomes available. The datasheet
5616*4882a593Smuzhiyun * does not specify the exact we should wait but startup
5617*4882a593Smuzhiyun * sequence mentiones at least a few milliseconds.
5618*4882a593Smuzhiyun */
5619*4882a593Smuzhiyun msleep(10);
5620*4882a593Smuzhiyun }
5621*4882a593Smuzhiyun
5622*4882a593Smuzhiyun rt5677->regmap_physical = devm_regmap_init_i2c(i2c,
5623*4882a593Smuzhiyun &rt5677_regmap_physical);
5624*4882a593Smuzhiyun if (IS_ERR(rt5677->regmap_physical)) {
5625*4882a593Smuzhiyun ret = PTR_ERR(rt5677->regmap_physical);
5626*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
5627*4882a593Smuzhiyun ret);
5628*4882a593Smuzhiyun return ret;
5629*4882a593Smuzhiyun }
5630*4882a593Smuzhiyun
5631*4882a593Smuzhiyun rt5677->regmap = devm_regmap_init(&i2c->dev, NULL, i2c, &rt5677_regmap);
5632*4882a593Smuzhiyun if (IS_ERR(rt5677->regmap)) {
5633*4882a593Smuzhiyun ret = PTR_ERR(rt5677->regmap);
5634*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
5635*4882a593Smuzhiyun ret);
5636*4882a593Smuzhiyun return ret;
5637*4882a593Smuzhiyun }
5638*4882a593Smuzhiyun
5639*4882a593Smuzhiyun regmap_read(rt5677->regmap, RT5677_VENDOR_ID2, &val);
5640*4882a593Smuzhiyun if (val != RT5677_DEVICE_ID) {
5641*4882a593Smuzhiyun dev_err(&i2c->dev,
5642*4882a593Smuzhiyun "Device with ID register %#x is not rt5677\n", val);
5643*4882a593Smuzhiyun return -ENODEV;
5644*4882a593Smuzhiyun }
5645*4882a593Smuzhiyun
5646*4882a593Smuzhiyun regmap_write(rt5677->regmap, RT5677_RESET, 0x10ec);
5647*4882a593Smuzhiyun
5648*4882a593Smuzhiyun ret = regmap_register_patch(rt5677->regmap, init_list,
5649*4882a593Smuzhiyun ARRAY_SIZE(init_list));
5650*4882a593Smuzhiyun if (ret != 0)
5651*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
5652*4882a593Smuzhiyun
5653*4882a593Smuzhiyun if (rt5677->pdata.in1_diff)
5654*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_IN1,
5655*4882a593Smuzhiyun RT5677_IN_DF1, RT5677_IN_DF1);
5656*4882a593Smuzhiyun
5657*4882a593Smuzhiyun if (rt5677->pdata.in2_diff)
5658*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_IN1,
5659*4882a593Smuzhiyun RT5677_IN_DF2, RT5677_IN_DF2);
5660*4882a593Smuzhiyun
5661*4882a593Smuzhiyun if (rt5677->pdata.lout1_diff)
5662*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5663*4882a593Smuzhiyun RT5677_LOUT1_L_DF, RT5677_LOUT1_L_DF);
5664*4882a593Smuzhiyun
5665*4882a593Smuzhiyun if (rt5677->pdata.lout2_diff)
5666*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5667*4882a593Smuzhiyun RT5677_LOUT2_L_DF, RT5677_LOUT2_L_DF);
5668*4882a593Smuzhiyun
5669*4882a593Smuzhiyun if (rt5677->pdata.lout3_diff)
5670*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_LOUT1,
5671*4882a593Smuzhiyun RT5677_LOUT3_L_DF, RT5677_LOUT3_L_DF);
5672*4882a593Smuzhiyun
5673*4882a593Smuzhiyun if (rt5677->pdata.dmic2_clk_pin == RT5677_DMIC_CLK2) {
5674*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GEN_CTRL2,
5675*4882a593Smuzhiyun RT5677_GPIO5_FUNC_MASK,
5676*4882a593Smuzhiyun RT5677_GPIO5_FUNC_DMIC);
5677*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_GPIO_CTRL2,
5678*4882a593Smuzhiyun RT5677_GPIO5_DIR_MASK,
5679*4882a593Smuzhiyun RT5677_GPIO5_DIR_OUT);
5680*4882a593Smuzhiyun }
5681*4882a593Smuzhiyun
5682*4882a593Smuzhiyun if (rt5677->pdata.micbias1_vdd_3v3)
5683*4882a593Smuzhiyun regmap_update_bits(rt5677->regmap, RT5677_MICBIAS,
5684*4882a593Smuzhiyun RT5677_MICBIAS1_CTRL_VDD_MASK,
5685*4882a593Smuzhiyun RT5677_MICBIAS1_CTRL_VDD_3_3V);
5686*4882a593Smuzhiyun
5687*4882a593Smuzhiyun rt5677_init_gpio(i2c);
5688*4882a593Smuzhiyun ret = rt5677_init_irq(i2c);
5689*4882a593Smuzhiyun if (ret)
5690*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to initialize irq: %d\n", ret);
5691*4882a593Smuzhiyun
5692*4882a593Smuzhiyun return devm_snd_soc_register_component(&i2c->dev,
5693*4882a593Smuzhiyun &soc_component_dev_rt5677,
5694*4882a593Smuzhiyun rt5677_dai, ARRAY_SIZE(rt5677_dai));
5695*4882a593Smuzhiyun }
5696*4882a593Smuzhiyun
rt5677_i2c_remove(struct i2c_client * i2c)5697*4882a593Smuzhiyun static int rt5677_i2c_remove(struct i2c_client *i2c)
5698*4882a593Smuzhiyun {
5699*4882a593Smuzhiyun rt5677_free_gpio(i2c);
5700*4882a593Smuzhiyun
5701*4882a593Smuzhiyun return 0;
5702*4882a593Smuzhiyun }
5703*4882a593Smuzhiyun
5704*4882a593Smuzhiyun static struct i2c_driver rt5677_i2c_driver = {
5705*4882a593Smuzhiyun .driver = {
5706*4882a593Smuzhiyun .name = RT5677_DRV_NAME,
5707*4882a593Smuzhiyun .of_match_table = rt5677_of_match,
5708*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(rt5677_acpi_match),
5709*4882a593Smuzhiyun },
5710*4882a593Smuzhiyun .probe_new = rt5677_i2c_probe,
5711*4882a593Smuzhiyun .remove = rt5677_i2c_remove,
5712*4882a593Smuzhiyun };
5713*4882a593Smuzhiyun module_i2c_driver(rt5677_i2c_driver);
5714*4882a593Smuzhiyun
5715*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT5677 driver");
5716*4882a593Smuzhiyun MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
5717*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
5718