1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5668.h -- RT5668/RT5658 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2018 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5668_H__ 10*4882a593Smuzhiyun #define __RT5668_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <sound/rt5668.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DEVICE_ID 0x6530 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Info */ 17*4882a593Smuzhiyun #define RT5668_RESET 0x0000 18*4882a593Smuzhiyun #define RT5668_VERSION_ID 0x00fd 19*4882a593Smuzhiyun #define RT5668_VENDOR_ID 0x00fe 20*4882a593Smuzhiyun #define RT5668_DEVICE_ID 0x00ff 21*4882a593Smuzhiyun /* I/O - Output */ 22*4882a593Smuzhiyun #define RT5668_HP_CTRL_1 0x0002 23*4882a593Smuzhiyun #define RT5668_HP_CTRL_2 0x0003 24*4882a593Smuzhiyun #define RT5668_HPL_GAIN 0x0005 25*4882a593Smuzhiyun #define RT5668_HPR_GAIN 0x0006 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define RT5668_I2C_CTRL 0x0008 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* I/O - Input */ 30*4882a593Smuzhiyun #define RT5668_CBJ_BST_CTRL 0x000b 31*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_1 0x0010 32*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_2 0x0011 33*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_3 0x0012 34*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_4 0x0013 35*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_5 0x0014 36*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_6 0x0015 37*4882a593Smuzhiyun #define RT5668_CBJ_CTRL_7 0x0016 38*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 39*4882a593Smuzhiyun #define RT5668_DAC1_DIG_VOL 0x0019 40*4882a593Smuzhiyun #define RT5668_STO1_ADC_DIG_VOL 0x001c 41*4882a593Smuzhiyun #define RT5668_STO1_ADC_BOOST 0x001f 42*4882a593Smuzhiyun #define RT5668_HP_IMP_GAIN_1 0x0022 43*4882a593Smuzhiyun #define RT5668_HP_IMP_GAIN_2 0x0023 44*4882a593Smuzhiyun /* Mixer - D-D */ 45*4882a593Smuzhiyun #define RT5668_SIDETONE_CTRL 0x0024 46*4882a593Smuzhiyun #define RT5668_STO1_ADC_MIXER 0x0026 47*4882a593Smuzhiyun #define RT5668_AD_DA_MIXER 0x0029 48*4882a593Smuzhiyun #define RT5668_STO1_DAC_MIXER 0x002a 49*4882a593Smuzhiyun #define RT5668_A_DAC1_MUX 0x002b 50*4882a593Smuzhiyun #define RT5668_DIG_INF2_DATA 0x0030 51*4882a593Smuzhiyun /* Mixer - ADC */ 52*4882a593Smuzhiyun #define RT5668_REC_MIXER 0x003c 53*4882a593Smuzhiyun #define RT5668_CAL_REC 0x0044 54*4882a593Smuzhiyun #define RT5668_ALC_BACK_GAIN 0x0049 55*4882a593Smuzhiyun /* Power */ 56*4882a593Smuzhiyun #define RT5668_PWR_DIG_1 0x0061 57*4882a593Smuzhiyun #define RT5668_PWR_DIG_2 0x0062 58*4882a593Smuzhiyun #define RT5668_PWR_ANLG_1 0x0063 59*4882a593Smuzhiyun #define RT5668_PWR_ANLG_2 0x0064 60*4882a593Smuzhiyun #define RT5668_PWR_ANLG_3 0x0065 61*4882a593Smuzhiyun #define RT5668_PWR_MIXER 0x0066 62*4882a593Smuzhiyun #define RT5668_PWR_VOL 0x0067 63*4882a593Smuzhiyun /* Clock Detect */ 64*4882a593Smuzhiyun #define RT5668_CLK_DET 0x006b 65*4882a593Smuzhiyun /* Filter Auto Reset */ 66*4882a593Smuzhiyun #define RT5668_RESET_LPF_CTRL 0x006c 67*4882a593Smuzhiyun #define RT5668_RESET_HPF_CTRL 0x006d 68*4882a593Smuzhiyun /* DMIC */ 69*4882a593Smuzhiyun #define RT5668_DMIC_CTRL_1 0x006e 70*4882a593Smuzhiyun /* Format - ADC/DAC */ 71*4882a593Smuzhiyun #define RT5668_I2S1_SDP 0x0070 72*4882a593Smuzhiyun #define RT5668_I2S2_SDP 0x0071 73*4882a593Smuzhiyun #define RT5668_ADDA_CLK_1 0x0073 74*4882a593Smuzhiyun #define RT5668_ADDA_CLK_2 0x0074 75*4882a593Smuzhiyun #define RT5668_I2S1_F_DIV_CTRL_1 0x0075 76*4882a593Smuzhiyun #define RT5668_I2S1_F_DIV_CTRL_2 0x0076 77*4882a593Smuzhiyun /* Format - TDM Control */ 78*4882a593Smuzhiyun #define RT5668_TDM_CTRL 0x0079 79*4882a593Smuzhiyun #define RT5668_TDM_ADDA_CTRL_1 0x007a 80*4882a593Smuzhiyun #define RT5668_TDM_ADDA_CTRL_2 0x007b 81*4882a593Smuzhiyun #define RT5668_DATA_SEL_CTRL_1 0x007c 82*4882a593Smuzhiyun #define RT5668_TDM_TCON_CTRL 0x007e 83*4882a593Smuzhiyun /* Function - Analog */ 84*4882a593Smuzhiyun #define RT5668_GLB_CLK 0x0080 85*4882a593Smuzhiyun #define RT5668_PLL_CTRL_1 0x0081 86*4882a593Smuzhiyun #define RT5668_PLL_CTRL_2 0x0082 87*4882a593Smuzhiyun #define RT5668_PLL_TRACK_1 0x0083 88*4882a593Smuzhiyun #define RT5668_PLL_TRACK_2 0x0084 89*4882a593Smuzhiyun #define RT5668_PLL_TRACK_3 0x0085 90*4882a593Smuzhiyun #define RT5668_PLL_TRACK_4 0x0086 91*4882a593Smuzhiyun #define RT5668_PLL_TRACK_5 0x0087 92*4882a593Smuzhiyun #define RT5668_PLL_TRACK_6 0x0088 93*4882a593Smuzhiyun #define RT5668_PLL_TRACK_11 0x008c 94*4882a593Smuzhiyun #define RT5668_SDW_REF_CLK 0x008d 95*4882a593Smuzhiyun #define RT5668_DEPOP_1 0x008e 96*4882a593Smuzhiyun #define RT5668_DEPOP_2 0x008f 97*4882a593Smuzhiyun #define RT5668_HP_CHARGE_PUMP_1 0x0091 98*4882a593Smuzhiyun #define RT5668_HP_CHARGE_PUMP_2 0x0092 99*4882a593Smuzhiyun #define RT5668_MICBIAS_1 0x0093 100*4882a593Smuzhiyun #define RT5668_MICBIAS_2 0x0094 101*4882a593Smuzhiyun #define RT5668_PLL_TRACK_12 0x0098 102*4882a593Smuzhiyun #define RT5668_PLL_TRACK_14 0x009a 103*4882a593Smuzhiyun #define RT5668_PLL2_CTRL_1 0x009b 104*4882a593Smuzhiyun #define RT5668_PLL2_CTRL_2 0x009c 105*4882a593Smuzhiyun #define RT5668_PLL2_CTRL_3 0x009d 106*4882a593Smuzhiyun #define RT5668_PLL2_CTRL_4 0x009e 107*4882a593Smuzhiyun #define RT5668_RC_CLK_CTRL 0x009f 108*4882a593Smuzhiyun #define RT5668_I2S_M_CLK_CTRL_1 0x00a0 109*4882a593Smuzhiyun #define RT5668_I2S2_F_DIV_CTRL_1 0x00a3 110*4882a593Smuzhiyun #define RT5668_I2S2_F_DIV_CTRL_2 0x00a4 111*4882a593Smuzhiyun /* Function - Digital */ 112*4882a593Smuzhiyun #define RT5668_EQ_CTRL_1 0x00ae 113*4882a593Smuzhiyun #define RT5668_EQ_CTRL_2 0x00af 114*4882a593Smuzhiyun #define RT5668_IRQ_CTRL_1 0x00b6 115*4882a593Smuzhiyun #define RT5668_IRQ_CTRL_2 0x00b7 116*4882a593Smuzhiyun #define RT5668_IRQ_CTRL_3 0x00b8 117*4882a593Smuzhiyun #define RT5668_IRQ_CTRL_4 0x00b9 118*4882a593Smuzhiyun #define RT5668_INT_ST_1 0x00be 119*4882a593Smuzhiyun #define RT5668_GPIO_CTRL_1 0x00c0 120*4882a593Smuzhiyun #define RT5668_GPIO_CTRL_2 0x00c1 121*4882a593Smuzhiyun #define RT5668_GPIO_CTRL_3 0x00c2 122*4882a593Smuzhiyun #define RT5668_HP_AMP_DET_CTRL_1 0x00d0 123*4882a593Smuzhiyun #define RT5668_HP_AMP_DET_CTRL_2 0x00d1 124*4882a593Smuzhiyun #define RT5668_MID_HP_AMP_DET 0x00d2 125*4882a593Smuzhiyun #define RT5668_LOW_HP_AMP_DET 0x00d3 126*4882a593Smuzhiyun #define RT5668_DELAY_BUF_CTRL 0x00d4 127*4882a593Smuzhiyun #define RT5668_SV_ZCD_1 0x00d9 128*4882a593Smuzhiyun #define RT5668_SV_ZCD_2 0x00da 129*4882a593Smuzhiyun #define RT5668_IL_CMD_1 0x00db 130*4882a593Smuzhiyun #define RT5668_IL_CMD_2 0x00dc 131*4882a593Smuzhiyun #define RT5668_IL_CMD_3 0x00dd 132*4882a593Smuzhiyun #define RT5668_IL_CMD_4 0x00de 133*4882a593Smuzhiyun #define RT5668_IL_CMD_5 0x00df 134*4882a593Smuzhiyun #define RT5668_IL_CMD_6 0x00e0 135*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_1 0x00e2 136*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_2 0x00e3 137*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_3 0x00e4 138*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_4 0x00e5 139*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_5 0x00e6 140*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_6 0x00e7 141*4882a593Smuzhiyun #define RT5668_4BTN_IL_CMD_7 0x00e8 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define RT5668_ADC_STO1_HP_CTRL_1 0x00ea 144*4882a593Smuzhiyun #define RT5668_ADC_STO1_HP_CTRL_2 0x00eb 145*4882a593Smuzhiyun #define RT5668_AJD1_CTRL 0x00f0 146*4882a593Smuzhiyun #define RT5668_JD1_THD 0x00f1 147*4882a593Smuzhiyun #define RT5668_JD2_THD 0x00f2 148*4882a593Smuzhiyun #define RT5668_JD_CTRL_1 0x00f6 149*4882a593Smuzhiyun /* General Control */ 150*4882a593Smuzhiyun #define RT5668_DUMMY_1 0x00fa 151*4882a593Smuzhiyun #define RT5668_DUMMY_2 0x00fb 152*4882a593Smuzhiyun #define RT5668_DUMMY_3 0x00fc 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define RT5668_DAC_ADC_DIG_VOL1 0x0100 155*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_2 0x010b 156*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_3 0x010c 157*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_4 0x010d 158*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_5 0x010e 159*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_6 0x010f 160*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_7 0x0110 161*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_8 0x0111 162*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_9 0x0112 163*4882a593Smuzhiyun #define RT5668_BIAS_CUR_CTRL_10 0x0113 164*4882a593Smuzhiyun #define RT5668_VREF_REC_OP_FB_CAP_CTRL 0x0117 165*4882a593Smuzhiyun #define RT5668_CHARGE_PUMP_1 0x0125 166*4882a593Smuzhiyun #define RT5668_DIG_IN_CTRL_1 0x0132 167*4882a593Smuzhiyun #define RT5668_PAD_DRIVING_CTRL 0x0136 168*4882a593Smuzhiyun #define RT5668_SOFT_RAMP_DEPOP 0x0138 169*4882a593Smuzhiyun #define RT5668_CHOP_DAC 0x013a 170*4882a593Smuzhiyun #define RT5668_CHOP_ADC 0x013b 171*4882a593Smuzhiyun #define RT5668_CALIB_ADC_CTRL 0x013c 172*4882a593Smuzhiyun #define RT5668_VOL_TEST 0x013f 173*4882a593Smuzhiyun #define RT5668_SPKVDD_DET_STA 0x0142 174*4882a593Smuzhiyun #define RT5668_TEST_MODE_CTRL_1 0x0145 175*4882a593Smuzhiyun #define RT5668_TEST_MODE_CTRL_2 0x0146 176*4882a593Smuzhiyun #define RT5668_TEST_MODE_CTRL_3 0x0147 177*4882a593Smuzhiyun #define RT5668_TEST_MODE_CTRL_4 0x0148 178*4882a593Smuzhiyun #define RT5668_TEST_MODE_CTRL_5 0x0149 179*4882a593Smuzhiyun #define RT5668_PLL1_INTERNAL 0x0150 180*4882a593Smuzhiyun #define RT5668_PLL2_INTERNAL 0x0151 181*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_1 0x0160 182*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_2 0x0161 183*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_3 0x0162 184*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_4 0x0163 185*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_5 0x0164 186*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_6 0x0165 187*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_7 0x0166 188*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_8 0x0167 189*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_9 0x0168 190*4882a593Smuzhiyun #define RT5668_STO_NG2_CTRL_10 0x0169 191*4882a593Smuzhiyun #define RT5668_STO1_DAC_SIL_DET 0x0190 192*4882a593Smuzhiyun #define RT5668_SIL_PSV_CTRL1 0x0194 193*4882a593Smuzhiyun #define RT5668_SIL_PSV_CTRL2 0x0195 194*4882a593Smuzhiyun #define RT5668_SIL_PSV_CTRL3 0x0197 195*4882a593Smuzhiyun #define RT5668_SIL_PSV_CTRL4 0x0198 196*4882a593Smuzhiyun #define RT5668_SIL_PSV_CTRL5 0x0199 197*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_01 0x01af 198*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_02 0x01b0 199*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_03 0x01b1 200*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_04 0x01b2 201*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_05 0x01b3 202*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_06 0x01b4 203*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_07 0x01b5 204*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_08 0x01b6 205*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_09 0x01b7 206*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_10 0x01b8 207*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_11 0x01b9 208*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_12 0x01ba 209*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_13 0x01bb 210*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_14 0x01bc 211*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_15 0x01bd 212*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_16 0x01be 213*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_17 0x01bf 214*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_18 0x01c0 215*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_19 0x01c1 216*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_20 0x01c2 217*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_21 0x01c3 218*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_22 0x01c4 219*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_23 0x01c5 220*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_24 0x01c6 221*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_25 0x01c7 222*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_26 0x01c8 223*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_27 0x01c9 224*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_28 0x01ca 225*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_29 0x01cb 226*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_30 0x01cc 227*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_31 0x01cd 228*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_32 0x01ce 229*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_33 0x01cf 230*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_34 0x01d0 231*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_35 0x01d1 232*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_36 0x01d2 233*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_37 0x01d3 234*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_38 0x01d4 235*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_39 0x01d5 236*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_40 0x01d6 237*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_41 0x01d7 238*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_42 0x01d8 239*4882a593Smuzhiyun #define RT5668_HP_IMP_SENS_CTRL_43 0x01d9 240*4882a593Smuzhiyun #define RT5668_HP_LOGIC_CTRL_1 0x01da 241*4882a593Smuzhiyun #define RT5668_HP_LOGIC_CTRL_2 0x01db 242*4882a593Smuzhiyun #define RT5668_HP_LOGIC_CTRL_3 0x01dc 243*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_1 0x01de 244*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_2 0x01df 245*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_3 0x01e0 246*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_4 0x01e1 247*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_5 0x01e2 248*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_6 0x01e3 249*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_7 0x01e4 250*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_9 0x01e6 251*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_10 0x01e7 252*4882a593Smuzhiyun #define RT5668_HP_CALIB_CTRL_11 0x01e8 253*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_1 0x01ea 254*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_2 0x01eb 255*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_3 0x01ec 256*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_4 0x01ed 257*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_5 0x01ee 258*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_6 0x01ef 259*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_7 0x01f0 260*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_8 0x01f1 261*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_9 0x01f2 262*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_10 0x01f3 263*4882a593Smuzhiyun #define RT5668_HP_CALIB_STA_11 0x01f4 264*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_1 0x0210 265*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_2 0x0211 266*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_3 0x0212 267*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_4 0x0213 268*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_5 0x0214 269*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_6 0x0215 270*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_7 0x0216 271*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_8 0x0217 272*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_9 0x0218 273*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_10 0x0219 274*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_11 0x021a 275*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_12 0x021b 276*4882a593Smuzhiyun #define RT5668_SAR_IL_CMD_13 0x021c 277*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_1 0x0250 278*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_2 0x0251 279*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_3 0x0252 280*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_4 0x0253 281*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_5 0x0254 282*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_6 0x0255 283*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_7 0x0256 284*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_8 0x0257 285*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_9 0x0258 286*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_10 0x0259 287*4882a593Smuzhiyun #define RT5668_EFUSE_CTRL_11 0x025a 288*4882a593Smuzhiyun #define RT5668_JD_TOP_VC_VTRL 0x0270 289*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_0 0x02ff 290*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_1 0x0300 291*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_2 0x0301 292*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_3 0x0302 293*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_4 0x0303 294*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_5 0x0304 295*4882a593Smuzhiyun #define RT5668_DRC1_CTRL_6 0x0305 296*4882a593Smuzhiyun #define RT5668_DRC1_HARD_LMT_CTRL_1 0x0306 297*4882a593Smuzhiyun #define RT5668_DRC1_HARD_LMT_CTRL_2 0x0307 298*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_1 0x0310 299*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_2 0x0311 300*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_3 0x0312 301*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_4 0x0313 302*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_5 0x0314 303*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_6 0x0315 304*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_7 0x0316 305*4882a593Smuzhiyun #define RT5668_DRC1_PRIV_8 0x0317 306*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL1 0x03c0 307*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL2 0x03c1 308*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL3 0x03c2 309*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL4 0x03c3 310*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL5 0x03c4 311*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL6 0x03c5 312*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL7 0x03c6 313*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL8 0x03c7 314*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL9 0x03c8 315*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL10 0x03c9 316*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL11 0x03ca 317*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL12 0x03cb 318*4882a593Smuzhiyun #define RT5668_EQ_AUTO_RCV_CTRL13 0x03cc 319*4882a593Smuzhiyun #define RT5668_ADC_L_EQ_LPF1_A1 0x03d0 320*4882a593Smuzhiyun #define RT5668_R_EQ_LPF1_A1 0x03d1 321*4882a593Smuzhiyun #define RT5668_L_EQ_LPF1_H0 0x03d2 322*4882a593Smuzhiyun #define RT5668_R_EQ_LPF1_H0 0x03d3 323*4882a593Smuzhiyun #define RT5668_L_EQ_BPF1_A1 0x03d4 324*4882a593Smuzhiyun #define RT5668_R_EQ_BPF1_A1 0x03d5 325*4882a593Smuzhiyun #define RT5668_L_EQ_BPF1_A2 0x03d6 326*4882a593Smuzhiyun #define RT5668_R_EQ_BPF1_A2 0x03d7 327*4882a593Smuzhiyun #define RT5668_L_EQ_BPF1_H0 0x03d8 328*4882a593Smuzhiyun #define RT5668_R_EQ_BPF1_H0 0x03d9 329*4882a593Smuzhiyun #define RT5668_L_EQ_BPF2_A1 0x03da 330*4882a593Smuzhiyun #define RT5668_R_EQ_BPF2_A1 0x03db 331*4882a593Smuzhiyun #define RT5668_L_EQ_BPF2_A2 0x03dc 332*4882a593Smuzhiyun #define RT5668_R_EQ_BPF2_A2 0x03dd 333*4882a593Smuzhiyun #define RT5668_L_EQ_BPF2_H0 0x03de 334*4882a593Smuzhiyun #define RT5668_R_EQ_BPF2_H0 0x03df 335*4882a593Smuzhiyun #define RT5668_L_EQ_BPF3_A1 0x03e0 336*4882a593Smuzhiyun #define RT5668_R_EQ_BPF3_A1 0x03e1 337*4882a593Smuzhiyun #define RT5668_L_EQ_BPF3_A2 0x03e2 338*4882a593Smuzhiyun #define RT5668_R_EQ_BPF3_A2 0x03e3 339*4882a593Smuzhiyun #define RT5668_L_EQ_BPF3_H0 0x03e4 340*4882a593Smuzhiyun #define RT5668_R_EQ_BPF3_H0 0x03e5 341*4882a593Smuzhiyun #define RT5668_L_EQ_BPF4_A1 0x03e6 342*4882a593Smuzhiyun #define RT5668_R_EQ_BPF4_A1 0x03e7 343*4882a593Smuzhiyun #define RT5668_L_EQ_BPF4_A2 0x03e8 344*4882a593Smuzhiyun #define RT5668_R_EQ_BPF4_A2 0x03e9 345*4882a593Smuzhiyun #define RT5668_L_EQ_BPF4_H0 0x03ea 346*4882a593Smuzhiyun #define RT5668_R_EQ_BPF4_H0 0x03eb 347*4882a593Smuzhiyun #define RT5668_L_EQ_HPF1_A1 0x03ec 348*4882a593Smuzhiyun #define RT5668_R_EQ_HPF1_A1 0x03ed 349*4882a593Smuzhiyun #define RT5668_L_EQ_HPF1_H0 0x03ee 350*4882a593Smuzhiyun #define RT5668_R_EQ_HPF1_H0 0x03ef 351*4882a593Smuzhiyun #define RT5668_L_EQ_PRE_VOL 0x03f0 352*4882a593Smuzhiyun #define RT5668_R_EQ_PRE_VOL 0x03f1 353*4882a593Smuzhiyun #define RT5668_L_EQ_POST_VOL 0x03f2 354*4882a593Smuzhiyun #define RT5668_R_EQ_POST_VOL 0x03f3 355*4882a593Smuzhiyun #define RT5668_I2C_MODE 0xffff 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* global definition */ 359*4882a593Smuzhiyun #define RT5668_L_MUTE (0x1 << 15) 360*4882a593Smuzhiyun #define RT5668_L_MUTE_SFT 15 361*4882a593Smuzhiyun #define RT5668_VOL_L_MUTE (0x1 << 14) 362*4882a593Smuzhiyun #define RT5668_VOL_L_SFT 14 363*4882a593Smuzhiyun #define RT5668_R_MUTE (0x1 << 7) 364*4882a593Smuzhiyun #define RT5668_R_MUTE_SFT 7 365*4882a593Smuzhiyun #define RT5668_VOL_R_MUTE (0x1 << 6) 366*4882a593Smuzhiyun #define RT5668_VOL_R_SFT 6 367*4882a593Smuzhiyun #define RT5668_L_VOL_MASK (0x3f << 8) 368*4882a593Smuzhiyun #define RT5668_L_VOL_SFT 8 369*4882a593Smuzhiyun #define RT5668_R_VOL_MASK (0x3f) 370*4882a593Smuzhiyun #define RT5668_R_VOL_SFT 0 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/ 373*4882a593Smuzhiyun #define RT5668_G_HP (0xf << 8) 374*4882a593Smuzhiyun #define RT5668_G_HP_SFT 8 375*4882a593Smuzhiyun #define RT5668_G_STO_DA_DMIX (0xf) 376*4882a593Smuzhiyun #define RT5668_G_STO_DA_SFT 0 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* CBJ Control (0x000b) */ 379*4882a593Smuzhiyun #define RT5668_BST_CBJ_MASK (0xf << 8) 380*4882a593Smuzhiyun #define RT5668_BST_CBJ_SFT 8 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 1 (0x0010) */ 383*4882a593Smuzhiyun #define RT5668_EMB_JD_EN (0x1 << 15) 384*4882a593Smuzhiyun #define RT5668_EMB_JD_EN_SFT 15 385*4882a593Smuzhiyun #define RT5668_EMB_JD_RST (0x1 << 14) 386*4882a593Smuzhiyun #define RT5668_JD_MODE (0x1 << 13) 387*4882a593Smuzhiyun #define RT5668_JD_MODE_SFT 13 388*4882a593Smuzhiyun #define RT5668_DET_TYPE (0x1 << 12) 389*4882a593Smuzhiyun #define RT5668_DET_TYPE_SFT 12 390*4882a593Smuzhiyun #define RT5668_POLA_EXT_JD_MASK (0x1 << 11) 391*4882a593Smuzhiyun #define RT5668_POLA_EXT_JD_LOW (0x1 << 11) 392*4882a593Smuzhiyun #define RT5668_POLA_EXT_JD_HIGH (0x0 << 11) 393*4882a593Smuzhiyun #define RT5668_EXT_JD_DIG (0x1 << 9) 394*4882a593Smuzhiyun #define RT5668_POL_FAST_OFF_MASK (0x1 << 8) 395*4882a593Smuzhiyun #define RT5668_POL_FAST_OFF_HIGH (0x1 << 8) 396*4882a593Smuzhiyun #define RT5668_POL_FAST_OFF_LOW (0x0 << 8) 397*4882a593Smuzhiyun #define RT5668_FAST_OFF_MASK (0x1 << 7) 398*4882a593Smuzhiyun #define RT5668_FAST_OFF_EN (0x1 << 7) 399*4882a593Smuzhiyun #define RT5668_FAST_OFF_DIS (0x0 << 7) 400*4882a593Smuzhiyun #define RT5668_VREF_POW_MASK (0x1 << 6) 401*4882a593Smuzhiyun #define RT5668_VREF_POW_FSM (0x0 << 6) 402*4882a593Smuzhiyun #define RT5668_VREF_POW_REG (0x1 << 6) 403*4882a593Smuzhiyun #define RT5668_MB1_PATH_MASK (0x1 << 5) 404*4882a593Smuzhiyun #define RT5668_CTRL_MB1_REG (0x1 << 5) 405*4882a593Smuzhiyun #define RT5668_CTRL_MB1_FSM (0x0 << 5) 406*4882a593Smuzhiyun #define RT5668_MB2_PATH_MASK (0x1 << 4) 407*4882a593Smuzhiyun #define RT5668_CTRL_MB2_REG (0x1 << 4) 408*4882a593Smuzhiyun #define RT5668_CTRL_MB2_FSM (0x0 << 4) 409*4882a593Smuzhiyun #define RT5668_TRIG_JD_MASK (0x1 << 3) 410*4882a593Smuzhiyun #define RT5668_TRIG_JD_HIGH (0x1 << 3) 411*4882a593Smuzhiyun #define RT5668_TRIG_JD_LOW (0x0 << 3) 412*4882a593Smuzhiyun #define RT5668_MIC_CAP_MASK (0x1 << 1) 413*4882a593Smuzhiyun #define RT5668_MIC_CAP_HS (0x1 << 1) 414*4882a593Smuzhiyun #define RT5668_MIC_CAP_HP (0x0 << 1) 415*4882a593Smuzhiyun #define RT5668_MIC_CAP_SRC_MASK (0x1) 416*4882a593Smuzhiyun #define RT5668_MIC_CAP_SRC_REG (0x1) 417*4882a593Smuzhiyun #define RT5668_MIC_CAP_SRC_ANA (0x0) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 2 (0x0011) */ 420*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC (0x7 << 4) 421*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_SFT 4 422*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_GPIO_JD1 (0x0 << 4) 423*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_GPIO_JD2 (0x1 << 4) 424*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_JDH (0x2 << 4) 425*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_JDL (0x3 << 4) 426*4882a593Smuzhiyun #define RT5668_EXT_JD_SRC_MANUAL (0x4 << 4) 427*4882a593Smuzhiyun #define RT5668_JACK_TYPE_MASK (0x3) 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Combo Jack and Type Detection Control 3 (0x0012) */ 430*4882a593Smuzhiyun #define RT5668_CBJ_IN_BUF_EN (0x1 << 7) 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun /* Combo Jack and Type Detection Control 4 (0x0013) */ 433*4882a593Smuzhiyun #define RT5668_SEL_SHT_MID_TON_MASK (0x3 << 12) 434*4882a593Smuzhiyun #define RT5668_SEL_SHT_MID_TON_2 (0x0 << 12) 435*4882a593Smuzhiyun #define RT5668_SEL_SHT_MID_TON_3 (0x1 << 12) 436*4882a593Smuzhiyun #define RT5668_CBJ_JD_TEST_MASK (0x1 << 6) 437*4882a593Smuzhiyun #define RT5668_CBJ_JD_TEST_NORM (0x0 << 6) 438*4882a593Smuzhiyun #define RT5668_CBJ_JD_TEST_MODE (0x1 << 6) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* DAC1 Digital Volume (0x0019) */ 441*4882a593Smuzhiyun #define RT5668_DAC_L1_VOL_MASK (0xff << 8) 442*4882a593Smuzhiyun #define RT5668_DAC_L1_VOL_SFT 8 443*4882a593Smuzhiyun #define RT5668_DAC_R1_VOL_MASK (0xff) 444*4882a593Smuzhiyun #define RT5668_DAC_R1_VOL_SFT 0 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun /* ADC Digital Volume Control (0x001c) */ 447*4882a593Smuzhiyun #define RT5668_ADC_L_VOL_MASK (0x7f << 8) 448*4882a593Smuzhiyun #define RT5668_ADC_L_VOL_SFT 8 449*4882a593Smuzhiyun #define RT5668_ADC_R_VOL_MASK (0x7f) 450*4882a593Smuzhiyun #define RT5668_ADC_R_VOL_SFT 0 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 453*4882a593Smuzhiyun #define RT5668_STO1_ADC_L_BST_MASK (0x3 << 14) 454*4882a593Smuzhiyun #define RT5668_STO1_ADC_L_BST_SFT 14 455*4882a593Smuzhiyun #define RT5668_STO1_ADC_R_BST_MASK (0x3 << 12) 456*4882a593Smuzhiyun #define RT5668_STO1_ADC_R_BST_SFT 12 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* Sidetone Control (0x0024) */ 459*4882a593Smuzhiyun #define RT5668_ST_SRC_SEL (0x1 << 8) 460*4882a593Smuzhiyun #define RT5668_ST_SRC_SFT 8 461*4882a593Smuzhiyun #define RT5668_ST_EN_MASK (0x1 << 6) 462*4882a593Smuzhiyun #define RT5668_ST_DIS (0x0 << 6) 463*4882a593Smuzhiyun #define RT5668_ST_EN (0x1 << 6) 464*4882a593Smuzhiyun #define RT5668_ST_EN_SFT 6 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun /* Stereo1 ADC Mixer Control (0x0026) */ 467*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_L1 (0x1 << 15) 468*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_L1_SFT 15 469*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_L2 (0x1 << 14) 470*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_L2_SFT 14 471*4882a593Smuzhiyun #define RT5668_STO1_ADC1L_SRC_MASK (0x1 << 13) 472*4882a593Smuzhiyun #define RT5668_STO1_ADC1L_SRC_SFT 13 473*4882a593Smuzhiyun #define RT5668_STO1_ADC1_SRC_ADC (0x1 << 13) 474*4882a593Smuzhiyun #define RT5668_STO1_ADC1_SRC_DACMIX (0x0 << 13) 475*4882a593Smuzhiyun #define RT5668_STO1_ADC2L_SRC_MASK (0x1 << 12) 476*4882a593Smuzhiyun #define RT5668_STO1_ADC2L_SRC_SFT 12 477*4882a593Smuzhiyun #define RT5668_STO1_ADCL_SRC_MASK (0x3 << 10) 478*4882a593Smuzhiyun #define RT5668_STO1_ADCL_SRC_SFT 10 479*4882a593Smuzhiyun #define RT5668_STO1_DD_L_SRC_MASK (0x1 << 9) 480*4882a593Smuzhiyun #define RT5668_STO1_DD_L_SRC_SFT 9 481*4882a593Smuzhiyun #define RT5668_STO1_DMIC_SRC_MASK (0x1 << 8) 482*4882a593Smuzhiyun #define RT5668_STO1_DMIC_SRC_SFT 8 483*4882a593Smuzhiyun #define RT5668_STO1_DMIC_SRC_DMIC2 (0x1 << 8) 484*4882a593Smuzhiyun #define RT5668_STO1_DMIC_SRC_DMIC1 (0x0 << 8) 485*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_R1 (0x1 << 7) 486*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_R1_SFT 7 487*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_R2 (0x1 << 6) 488*4882a593Smuzhiyun #define RT5668_M_STO1_ADC_R2_SFT 6 489*4882a593Smuzhiyun #define RT5668_STO1_ADC1R_SRC_MASK (0x1 << 5) 490*4882a593Smuzhiyun #define RT5668_STO1_ADC1R_SRC_SFT 5 491*4882a593Smuzhiyun #define RT5668_STO1_ADC2R_SRC_MASK (0x1 << 4) 492*4882a593Smuzhiyun #define RT5668_STO1_ADC2R_SRC_SFT 4 493*4882a593Smuzhiyun #define RT5668_STO1_ADCR_SRC_MASK (0x3 << 2) 494*4882a593Smuzhiyun #define RT5668_STO1_ADCR_SRC_SFT 2 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x0029) */ 497*4882a593Smuzhiyun #define RT5668_M_ADCMIX_L (0x1 << 15) 498*4882a593Smuzhiyun #define RT5668_M_ADCMIX_L_SFT 15 499*4882a593Smuzhiyun #define RT5668_M_DAC1_L (0x1 << 14) 500*4882a593Smuzhiyun #define RT5668_M_DAC1_L_SFT 14 501*4882a593Smuzhiyun #define RT5668_DAC1_R_SEL_MASK (0x1 << 10) 502*4882a593Smuzhiyun #define RT5668_DAC1_R_SEL_SFT 10 503*4882a593Smuzhiyun #define RT5668_DAC1_L_SEL_MASK (0x1 << 8) 504*4882a593Smuzhiyun #define RT5668_DAC1_L_SEL_SFT 8 505*4882a593Smuzhiyun #define RT5668_M_ADCMIX_R (0x1 << 7) 506*4882a593Smuzhiyun #define RT5668_M_ADCMIX_R_SFT 7 507*4882a593Smuzhiyun #define RT5668_M_DAC1_R (0x1 << 6) 508*4882a593Smuzhiyun #define RT5668_M_DAC1_R_SFT 6 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* Stereo1 DAC Mixer Control (0x002a) */ 511*4882a593Smuzhiyun #define RT5668_M_DAC_L1_STO_L (0x1 << 15) 512*4882a593Smuzhiyun #define RT5668_M_DAC_L1_STO_L_SFT 15 513*4882a593Smuzhiyun #define RT5668_G_DAC_L1_STO_L_MASK (0x1 << 14) 514*4882a593Smuzhiyun #define RT5668_G_DAC_L1_STO_L_SFT 14 515*4882a593Smuzhiyun #define RT5668_M_DAC_R1_STO_L (0x1 << 13) 516*4882a593Smuzhiyun #define RT5668_M_DAC_R1_STO_L_SFT 13 517*4882a593Smuzhiyun #define RT5668_G_DAC_R1_STO_L_MASK (0x1 << 12) 518*4882a593Smuzhiyun #define RT5668_G_DAC_R1_STO_L_SFT 12 519*4882a593Smuzhiyun #define RT5668_M_DAC_L1_STO_R (0x1 << 7) 520*4882a593Smuzhiyun #define RT5668_M_DAC_L1_STO_R_SFT 7 521*4882a593Smuzhiyun #define RT5668_G_DAC_L1_STO_R_MASK (0x1 << 6) 522*4882a593Smuzhiyun #define RT5668_G_DAC_L1_STO_R_SFT 6 523*4882a593Smuzhiyun #define RT5668_M_DAC_R1_STO_R (0x1 << 5) 524*4882a593Smuzhiyun #define RT5668_M_DAC_R1_STO_R_SFT 5 525*4882a593Smuzhiyun #define RT5668_G_DAC_R1_STO_R_MASK (0x1 << 4) 526*4882a593Smuzhiyun #define RT5668_G_DAC_R1_STO_R_SFT 4 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* Analog DAC1 Input Source Control (0x002b) */ 529*4882a593Smuzhiyun #define RT5668_M_ST_STO_L (0x1 << 9) 530*4882a593Smuzhiyun #define RT5668_M_ST_STO_L_SFT 9 531*4882a593Smuzhiyun #define RT5668_M_ST_STO_R (0x1 << 8) 532*4882a593Smuzhiyun #define RT5668_M_ST_STO_R_SFT 8 533*4882a593Smuzhiyun #define RT5668_DAC_L1_SRC_MASK (0x3 << 4) 534*4882a593Smuzhiyun #define RT5668_A_DACL1_SFT 4 535*4882a593Smuzhiyun #define RT5668_DAC_R1_SRC_MASK (0x3) 536*4882a593Smuzhiyun #define RT5668_A_DACR1_SFT 0 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* Digital Interface Data Control (0x0030) */ 539*4882a593Smuzhiyun #define RT5668_IF2_ADC_SEL_MASK (0x3 << 0) 540*4882a593Smuzhiyun #define RT5668_IF2_ADC_SEL_SFT 0 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x003c) */ 543*4882a593Smuzhiyun #define RT5668_G_CBJ_RM1_L (0x7 << 10) 544*4882a593Smuzhiyun #define RT5668_G_CBJ_RM1_L_SFT 10 545*4882a593Smuzhiyun #define RT5668_M_CBJ_RM1_L (0x1 << 7) 546*4882a593Smuzhiyun #define RT5668_M_CBJ_RM1_L_SFT 7 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* Power Management for Digital 1 (0x0061) */ 549*4882a593Smuzhiyun #define RT5668_PWR_I2S1 (0x1 << 15) 550*4882a593Smuzhiyun #define RT5668_PWR_I2S1_BIT 15 551*4882a593Smuzhiyun #define RT5668_PWR_I2S2 (0x1 << 14) 552*4882a593Smuzhiyun #define RT5668_PWR_I2S2_BIT 14 553*4882a593Smuzhiyun #define RT5668_PWR_DAC_L1 (0x1 << 11) 554*4882a593Smuzhiyun #define RT5668_PWR_DAC_L1_BIT 11 555*4882a593Smuzhiyun #define RT5668_PWR_DAC_R1 (0x1 << 10) 556*4882a593Smuzhiyun #define RT5668_PWR_DAC_R1_BIT 10 557*4882a593Smuzhiyun #define RT5668_PWR_LDO (0x1 << 8) 558*4882a593Smuzhiyun #define RT5668_PWR_LDO_BIT 8 559*4882a593Smuzhiyun #define RT5668_PWR_ADC_L1 (0x1 << 4) 560*4882a593Smuzhiyun #define RT5668_PWR_ADC_L1_BIT 4 561*4882a593Smuzhiyun #define RT5668_PWR_ADC_R1 (0x1 << 3) 562*4882a593Smuzhiyun #define RT5668_PWR_ADC_R1_BIT 3 563*4882a593Smuzhiyun #define RT5668_DIG_GATE_CTRL (0x1 << 0) 564*4882a593Smuzhiyun #define RT5668_DIG_GATE_CTRL_SFT 0 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun /* Power Management for Digital 2 (0x0062) */ 568*4882a593Smuzhiyun #define RT5668_PWR_ADC_S1F (0x1 << 15) 569*4882a593Smuzhiyun #define RT5668_PWR_ADC_S1F_BIT 15 570*4882a593Smuzhiyun #define RT5668_PWR_DAC_S1F (0x1 << 10) 571*4882a593Smuzhiyun #define RT5668_PWR_DAC_S1F_BIT 10 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun /* Power Management for Analog 1 (0x0063) */ 574*4882a593Smuzhiyun #define RT5668_PWR_VREF1 (0x1 << 15) 575*4882a593Smuzhiyun #define RT5668_PWR_VREF1_BIT 15 576*4882a593Smuzhiyun #define RT5668_PWR_FV1 (0x1 << 14) 577*4882a593Smuzhiyun #define RT5668_PWR_FV1_BIT 14 578*4882a593Smuzhiyun #define RT5668_PWR_VREF2 (0x1 << 13) 579*4882a593Smuzhiyun #define RT5668_PWR_VREF2_BIT 13 580*4882a593Smuzhiyun #define RT5668_PWR_FV2 (0x1 << 12) 581*4882a593Smuzhiyun #define RT5668_PWR_FV2_BIT 12 582*4882a593Smuzhiyun #define RT5668_LDO1_DBG_MASK (0x3 << 10) 583*4882a593Smuzhiyun #define RT5668_PWR_MB (0x1 << 9) 584*4882a593Smuzhiyun #define RT5668_PWR_MB_BIT 9 585*4882a593Smuzhiyun #define RT5668_PWR_BG (0x1 << 7) 586*4882a593Smuzhiyun #define RT5668_PWR_BG_BIT 7 587*4882a593Smuzhiyun #define RT5668_LDO1_BYPASS_MASK (0x1 << 6) 588*4882a593Smuzhiyun #define RT5668_LDO1_BYPASS (0x1 << 6) 589*4882a593Smuzhiyun #define RT5668_LDO1_NOT_BYPASS (0x0 << 6) 590*4882a593Smuzhiyun #define RT5668_PWR_MA_BIT 6 591*4882a593Smuzhiyun #define RT5668_LDO1_DVO_MASK (0x3 << 4) 592*4882a593Smuzhiyun #define RT5668_LDO1_DVO_09 (0x0 << 4) 593*4882a593Smuzhiyun #define RT5668_LDO1_DVO_10 (0x1 << 4) 594*4882a593Smuzhiyun #define RT5668_LDO1_DVO_12 (0x2 << 4) 595*4882a593Smuzhiyun #define RT5668_LDO1_DVO_14 (0x3 << 4) 596*4882a593Smuzhiyun #define RT5668_HP_DRIVER_MASK (0x3 << 2) 597*4882a593Smuzhiyun #define RT5668_HP_DRIVER_1X (0x0 << 2) 598*4882a593Smuzhiyun #define RT5668_HP_DRIVER_3X (0x1 << 2) 599*4882a593Smuzhiyun #define RT5668_HP_DRIVER_5X (0x3 << 2) 600*4882a593Smuzhiyun #define RT5668_PWR_HA_L (0x1 << 1) 601*4882a593Smuzhiyun #define RT5668_PWR_HA_L_BIT 1 602*4882a593Smuzhiyun #define RT5668_PWR_HA_R (0x1 << 0) 603*4882a593Smuzhiyun #define RT5668_PWR_HA_R_BIT 0 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun /* Power Management for Analog 2 (0x0064) */ 606*4882a593Smuzhiyun #define RT5668_PWR_MB1 (0x1 << 11) 607*4882a593Smuzhiyun #define RT5668_PWR_MB1_PWR_DOWN (0x0 << 11) 608*4882a593Smuzhiyun #define RT5668_PWR_MB1_BIT 11 609*4882a593Smuzhiyun #define RT5668_PWR_MB2 (0x1 << 10) 610*4882a593Smuzhiyun #define RT5668_PWR_MB2_PWR_DOWN (0x0 << 10) 611*4882a593Smuzhiyun #define RT5668_PWR_MB2_BIT 10 612*4882a593Smuzhiyun #define RT5668_PWR_JDH (0x1 << 3) 613*4882a593Smuzhiyun #define RT5668_PWR_JDH_BIT 3 614*4882a593Smuzhiyun #define RT5668_PWR_JDL (0x1 << 2) 615*4882a593Smuzhiyun #define RT5668_PWR_JDL_BIT 2 616*4882a593Smuzhiyun #define RT5668_PWR_RM1_L (0x1 << 1) 617*4882a593Smuzhiyun #define RT5668_PWR_RM1_L_BIT 1 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun /* Power Management for Analog 3 (0x0065) */ 620*4882a593Smuzhiyun #define RT5668_PWR_CBJ (0x1 << 9) 621*4882a593Smuzhiyun #define RT5668_PWR_CBJ_BIT 9 622*4882a593Smuzhiyun #define RT5668_PWR_PLL (0x1 << 6) 623*4882a593Smuzhiyun #define RT5668_PWR_PLL_BIT 6 624*4882a593Smuzhiyun #define RT5668_PWR_PLL2B (0x1 << 5) 625*4882a593Smuzhiyun #define RT5668_PWR_PLL2B_BIT 5 626*4882a593Smuzhiyun #define RT5668_PWR_PLL2F (0x1 << 4) 627*4882a593Smuzhiyun #define RT5668_PWR_PLL2F_BIT 4 628*4882a593Smuzhiyun #define RT5668_PWR_LDO2 (0x1 << 2) 629*4882a593Smuzhiyun #define RT5668_PWR_LDO2_BIT 2 630*4882a593Smuzhiyun #define RT5668_PWR_DET_SPKVDD (0x1 << 1) 631*4882a593Smuzhiyun #define RT5668_PWR_DET_SPKVDD_BIT 1 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun /* Power Management for Mixer (0x0066) */ 634*4882a593Smuzhiyun #define RT5668_PWR_STO1_DAC_L (0x1 << 5) 635*4882a593Smuzhiyun #define RT5668_PWR_STO1_DAC_L_BIT 5 636*4882a593Smuzhiyun #define RT5668_PWR_STO1_DAC_R (0x1 << 4) 637*4882a593Smuzhiyun #define RT5668_PWR_STO1_DAC_R_BIT 4 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* MCLK and System Clock Detection Control (0x006b) */ 640*4882a593Smuzhiyun #define RT5668_SYS_CLK_DET (0x1 << 15) 641*4882a593Smuzhiyun #define RT5668_SYS_CLK_DET_SFT 15 642*4882a593Smuzhiyun #define RT5668_PLL1_CLK_DET (0x1 << 14) 643*4882a593Smuzhiyun #define RT5668_PLL1_CLK_DET_SFT 14 644*4882a593Smuzhiyun #define RT5668_PLL2_CLK_DET (0x1 << 13) 645*4882a593Smuzhiyun #define RT5668_PLL2_CLK_DET_SFT 13 646*4882a593Smuzhiyun #define RT5668_POW_CLK_DET2_SFT 8 647*4882a593Smuzhiyun #define RT5668_POW_CLK_DET_SFT 0 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun /* Digital Microphone Control 1 (0x006e) */ 650*4882a593Smuzhiyun #define RT5668_DMIC_1_EN_MASK (0x1 << 15) 651*4882a593Smuzhiyun #define RT5668_DMIC_1_EN_SFT 15 652*4882a593Smuzhiyun #define RT5668_DMIC_1_DIS (0x0 << 15) 653*4882a593Smuzhiyun #define RT5668_DMIC_1_EN (0x1 << 15) 654*4882a593Smuzhiyun #define RT5668_DMIC_1_DP_MASK (0x3 << 4) 655*4882a593Smuzhiyun #define RT5668_DMIC_1_DP_SFT 4 656*4882a593Smuzhiyun #define RT5668_DMIC_1_DP_GPIO2 (0x0 << 4) 657*4882a593Smuzhiyun #define RT5668_DMIC_1_DP_GPIO5 (0x1 << 4) 658*4882a593Smuzhiyun #define RT5668_DMIC_CLK_MASK (0xf << 0) 659*4882a593Smuzhiyun #define RT5668_DMIC_CLK_SFT 0 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun /* I2S1 Audio Serial Data Port Control (0x0070) */ 662*4882a593Smuzhiyun #define RT5668_SEL_ADCDAT_MASK (0x1 << 15) 663*4882a593Smuzhiyun #define RT5668_SEL_ADCDAT_OUT (0x0 << 15) 664*4882a593Smuzhiyun #define RT5668_SEL_ADCDAT_IN (0x1 << 15) 665*4882a593Smuzhiyun #define RT5668_SEL_ADCDAT_SFT 15 666*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_MASK (0x7 << 12) 667*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_SFT 12 668*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_16 (0x0 << 12) 669*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_20 (0x1 << 12) 670*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_24 (0x2 << 12) 671*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_32 (0x3 << 12) 672*4882a593Smuzhiyun #define RT5668_I2S1_TX_CHL_8 (0x4 << 12) 673*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_MASK (0x7 << 8) 674*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_SFT 8 675*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_16 (0x0 << 8) 676*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_20 (0x1 << 8) 677*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_24 (0x2 << 8) 678*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_32 (0x3 << 8) 679*4882a593Smuzhiyun #define RT5668_I2S1_RX_CHL_8 (0x4 << 8) 680*4882a593Smuzhiyun #define RT5668_I2S1_MONO_MASK (0x1 << 7) 681*4882a593Smuzhiyun #define RT5668_I2S1_MONO_EN (0x1 << 7) 682*4882a593Smuzhiyun #define RT5668_I2S1_MONO_DIS (0x0 << 7) 683*4882a593Smuzhiyun #define RT5668_I2S2_MONO_MASK (0x1 << 6) 684*4882a593Smuzhiyun #define RT5668_I2S2_MONO_EN (0x1 << 6) 685*4882a593Smuzhiyun #define RT5668_I2S2_MONO_DIS (0x0 << 6) 686*4882a593Smuzhiyun #define RT5668_I2S1_DL_MASK (0x7 << 4) 687*4882a593Smuzhiyun #define RT5668_I2S1_DL_SFT 4 688*4882a593Smuzhiyun #define RT5668_I2S1_DL_16 (0x0 << 4) 689*4882a593Smuzhiyun #define RT5668_I2S1_DL_20 (0x1 << 4) 690*4882a593Smuzhiyun #define RT5668_I2S1_DL_24 (0x2 << 4) 691*4882a593Smuzhiyun #define RT5668_I2S1_DL_32 (0x3 << 4) 692*4882a593Smuzhiyun #define RT5668_I2S1_DL_8 (0x4 << 4) 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun /* I2S1/2 Audio Serial Data Port Control (0x0070)(0x0071) */ 695*4882a593Smuzhiyun #define RT5668_I2S2_MS_MASK (0x1 << 15) 696*4882a593Smuzhiyun #define RT5668_I2S2_MS_SFT 15 697*4882a593Smuzhiyun #define RT5668_I2S2_MS_M (0x0 << 15) 698*4882a593Smuzhiyun #define RT5668_I2S2_MS_S (0x1 << 15) 699*4882a593Smuzhiyun #define RT5668_I2S2_PIN_CFG_MASK (0x1 << 14) 700*4882a593Smuzhiyun #define RT5668_I2S2_PIN_CFG_SFT 14 701*4882a593Smuzhiyun #define RT5668_I2S2_CLK_SEL_MASK (0x1 << 11) 702*4882a593Smuzhiyun #define RT5668_I2S2_CLK_SEL_SFT 11 703*4882a593Smuzhiyun #define RT5668_I2S2_OUT_MASK (0x1 << 9) 704*4882a593Smuzhiyun #define RT5668_I2S2_OUT_SFT 9 705*4882a593Smuzhiyun #define RT5668_I2S2_OUT_UM (0x0 << 9) 706*4882a593Smuzhiyun #define RT5668_I2S2_OUT_M (0x1 << 9) 707*4882a593Smuzhiyun #define RT5668_I2S_BP_MASK (0x1 << 8) 708*4882a593Smuzhiyun #define RT5668_I2S_BP_SFT 8 709*4882a593Smuzhiyun #define RT5668_I2S_BP_NOR (0x0 << 8) 710*4882a593Smuzhiyun #define RT5668_I2S_BP_INV (0x1 << 8) 711*4882a593Smuzhiyun #define RT5668_I2S2_MONO_EN (0x1 << 6) 712*4882a593Smuzhiyun #define RT5668_I2S2_MONO_DIS (0x0 << 6) 713*4882a593Smuzhiyun #define RT5668_I2S2_DL_MASK (0x3 << 4) 714*4882a593Smuzhiyun #define RT5668_I2S2_DL_SFT 4 715*4882a593Smuzhiyun #define RT5668_I2S2_DL_16 (0x0 << 4) 716*4882a593Smuzhiyun #define RT5668_I2S2_DL_20 (0x1 << 4) 717*4882a593Smuzhiyun #define RT5668_I2S2_DL_24 (0x2 << 4) 718*4882a593Smuzhiyun #define RT5668_I2S2_DL_8 (0x3 << 4) 719*4882a593Smuzhiyun #define RT5668_I2S_DF_MASK (0x7) 720*4882a593Smuzhiyun #define RT5668_I2S_DF_SFT 0 721*4882a593Smuzhiyun #define RT5668_I2S_DF_I2S (0x0) 722*4882a593Smuzhiyun #define RT5668_I2S_DF_LEFT (0x1) 723*4882a593Smuzhiyun #define RT5668_I2S_DF_PCM_A (0x2) 724*4882a593Smuzhiyun #define RT5668_I2S_DF_PCM_B (0x3) 725*4882a593Smuzhiyun #define RT5668_I2S_DF_PCM_A_N (0x6) 726*4882a593Smuzhiyun #define RT5668_I2S_DF_PCM_B_N (0x7) 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x0073) */ 729*4882a593Smuzhiyun #define RT5668_ADC_OSR_MASK (0xf << 12) 730*4882a593Smuzhiyun #define RT5668_ADC_OSR_SFT 12 731*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_1 (0x0 << 12) 732*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_2 (0x1 << 12) 733*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_4 (0x2 << 12) 734*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_6 (0x3 << 12) 735*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_8 (0x4 << 12) 736*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_12 (0x5 << 12) 737*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_16 (0x6 << 12) 738*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_24 (0x7 << 12) 739*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_32 (0x8 << 12) 740*4882a593Smuzhiyun #define RT5668_ADC_OSR_D_48 (0x9 << 12) 741*4882a593Smuzhiyun #define RT5668_I2S_M_DIV_MASK (0xf << 12) 742*4882a593Smuzhiyun #define RT5668_I2S_M_DIV_SFT 8 743*4882a593Smuzhiyun #define RT5668_I2S_M_D_1 (0x0 << 8) 744*4882a593Smuzhiyun #define RT5668_I2S_M_D_2 (0x1 << 8) 745*4882a593Smuzhiyun #define RT5668_I2S_M_D_3 (0x2 << 8) 746*4882a593Smuzhiyun #define RT5668_I2S_M_D_4 (0x3 << 8) 747*4882a593Smuzhiyun #define RT5668_I2S_M_D_6 (0x4 << 8) 748*4882a593Smuzhiyun #define RT5668_I2S_M_D_8 (0x5 << 8) 749*4882a593Smuzhiyun #define RT5668_I2S_M_D_12 (0x6 << 8) 750*4882a593Smuzhiyun #define RT5668_I2S_M_D_16 (0x7 << 8) 751*4882a593Smuzhiyun #define RT5668_I2S_M_D_24 (0x8 << 8) 752*4882a593Smuzhiyun #define RT5668_I2S_M_D_32 (0x9 << 8) 753*4882a593Smuzhiyun #define RT5668_I2S_M_D_48 (0x10 << 8) 754*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_MASK (0x7 << 4) 755*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_SFT 4 756*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_MCLK (0x0 << 4) 757*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_PLL1 (0x1 << 4) 758*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_PLL2 (0x2 << 4) 759*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_SDW (0x3 << 4) 760*4882a593Smuzhiyun #define RT5668_I2S_CLK_SRC_RCCLK (0x4 << 4) /* 25M */ 761*4882a593Smuzhiyun #define RT5668_DAC_OSR_MASK (0xf << 0) 762*4882a593Smuzhiyun #define RT5668_DAC_OSR_SFT 0 763*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_1 (0x0 << 0) 764*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_2 (0x1 << 0) 765*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_4 (0x2 << 0) 766*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_6 (0x3 << 0) 767*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_8 (0x4 << 0) 768*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_12 (0x5 << 0) 769*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_16 (0x6 << 0) 770*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_24 (0x7 << 0) 771*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_32 (0x8 << 0) 772*4882a593Smuzhiyun #define RT5668_DAC_OSR_D_48 (0x9 << 0) 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x0074) */ 775*4882a593Smuzhiyun #define RT5668_I2S2_BCLK_MS2_MASK (0x1 << 11) 776*4882a593Smuzhiyun #define RT5668_I2S2_BCLK_MS2_SFT 11 777*4882a593Smuzhiyun #define RT5668_I2S2_BCLK_MS2_32 (0x0 << 11) 778*4882a593Smuzhiyun #define RT5668_I2S2_BCLK_MS2_64 (0x1 << 11) 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun /* TDM control 1 (0x0079) */ 782*4882a593Smuzhiyun #define RT5668_TDM_TX_CH_MASK (0x3 << 12) 783*4882a593Smuzhiyun #define RT5668_TDM_TX_CH_2 (0x0 << 12) 784*4882a593Smuzhiyun #define RT5668_TDM_TX_CH_4 (0x1 << 12) 785*4882a593Smuzhiyun #define RT5668_TDM_TX_CH_6 (0x2 << 12) 786*4882a593Smuzhiyun #define RT5668_TDM_TX_CH_8 (0x3 << 12) 787*4882a593Smuzhiyun #define RT5668_TDM_RX_CH_MASK (0x3 << 8) 788*4882a593Smuzhiyun #define RT5668_TDM_RX_CH_2 (0x0 << 8) 789*4882a593Smuzhiyun #define RT5668_TDM_RX_CH_4 (0x1 << 8) 790*4882a593Smuzhiyun #define RT5668_TDM_RX_CH_6 (0x2 << 8) 791*4882a593Smuzhiyun #define RT5668_TDM_RX_CH_8 (0x3 << 8) 792*4882a593Smuzhiyun #define RT5668_TDM_ADC_LCA_MASK (0xf << 4) 793*4882a593Smuzhiyun #define RT5668_TDM_ADC_LCA_SFT 4 794*4882a593Smuzhiyun #define RT5668_TDM_ADC_DL_SFT 0 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun /* TDM control 3 (0x007a) */ 797*4882a593Smuzhiyun #define RT5668_IF1_ADC1_SEL_SFT 14 798*4882a593Smuzhiyun #define RT5668_IF1_ADC2_SEL_SFT 12 799*4882a593Smuzhiyun #define RT5668_IF1_ADC3_SEL_SFT 10 800*4882a593Smuzhiyun #define RT5668_IF1_ADC4_SEL_SFT 8 801*4882a593Smuzhiyun #define RT5668_TDM_ADC_SEL_SFT 4 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun /* TDM/I2S control (0x007e) */ 804*4882a593Smuzhiyun #define RT5668_TDM_S_BP_MASK (0x1 << 15) 805*4882a593Smuzhiyun #define RT5668_TDM_S_BP_SFT 15 806*4882a593Smuzhiyun #define RT5668_TDM_S_BP_NOR (0x0 << 15) 807*4882a593Smuzhiyun #define RT5668_TDM_S_BP_INV (0x1 << 15) 808*4882a593Smuzhiyun #define RT5668_TDM_S_LP_MASK (0x1 << 14) 809*4882a593Smuzhiyun #define RT5668_TDM_S_LP_SFT 14 810*4882a593Smuzhiyun #define RT5668_TDM_S_LP_NOR (0x0 << 14) 811*4882a593Smuzhiyun #define RT5668_TDM_S_LP_INV (0x1 << 14) 812*4882a593Smuzhiyun #define RT5668_TDM_DF_MASK (0x7 << 11) 813*4882a593Smuzhiyun #define RT5668_TDM_DF_SFT 11 814*4882a593Smuzhiyun #define RT5668_TDM_DF_I2S (0x0 << 11) 815*4882a593Smuzhiyun #define RT5668_TDM_DF_LEFT (0x1 << 11) 816*4882a593Smuzhiyun #define RT5668_TDM_DF_PCM_A (0x2 << 11) 817*4882a593Smuzhiyun #define RT5668_TDM_DF_PCM_B (0x3 << 11) 818*4882a593Smuzhiyun #define RT5668_TDM_DF_PCM_A_N (0x6 << 11) 819*4882a593Smuzhiyun #define RT5668_TDM_DF_PCM_B_N (0x7 << 11) 820*4882a593Smuzhiyun #define RT5668_TDM_CL_MASK (0x3 << 4) 821*4882a593Smuzhiyun #define RT5668_TDM_CL_16 (0x0 << 4) 822*4882a593Smuzhiyun #define RT5668_TDM_CL_20 (0x1 << 4) 823*4882a593Smuzhiyun #define RT5668_TDM_CL_24 (0x2 << 4) 824*4882a593Smuzhiyun #define RT5668_TDM_CL_32 (0x3 << 4) 825*4882a593Smuzhiyun #define RT5668_TDM_M_BP_MASK (0x1 << 2) 826*4882a593Smuzhiyun #define RT5668_TDM_M_BP_SFT 2 827*4882a593Smuzhiyun #define RT5668_TDM_M_BP_NOR (0x0 << 2) 828*4882a593Smuzhiyun #define RT5668_TDM_M_BP_INV (0x1 << 2) 829*4882a593Smuzhiyun #define RT5668_TDM_M_LP_MASK (0x1 << 1) 830*4882a593Smuzhiyun #define RT5668_TDM_M_LP_SFT 1 831*4882a593Smuzhiyun #define RT5668_TDM_M_LP_NOR (0x0 << 1) 832*4882a593Smuzhiyun #define RT5668_TDM_M_LP_INV (0x1 << 1) 833*4882a593Smuzhiyun #define RT5668_TDM_MS_MASK (0x1 << 0) 834*4882a593Smuzhiyun #define RT5668_TDM_MS_SFT 0 835*4882a593Smuzhiyun #define RT5668_TDM_MS_M (0x0 << 0) 836*4882a593Smuzhiyun #define RT5668_TDM_MS_S (0x1 << 0) 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun /* Global Clock Control (0x0080) */ 839*4882a593Smuzhiyun #define RT5668_SCLK_SRC_MASK (0x7 << 13) 840*4882a593Smuzhiyun #define RT5668_SCLK_SRC_SFT 13 841*4882a593Smuzhiyun #define RT5668_SCLK_SRC_MCLK (0x0 << 13) 842*4882a593Smuzhiyun #define RT5668_SCLK_SRC_PLL1 (0x1 << 13) 843*4882a593Smuzhiyun #define RT5668_SCLK_SRC_PLL2 (0x2 << 13) 844*4882a593Smuzhiyun #define RT5668_SCLK_SRC_SDW (0x3 << 13) 845*4882a593Smuzhiyun #define RT5668_SCLK_SRC_RCCLK (0x4 << 13) 846*4882a593Smuzhiyun #define RT5668_PLL1_SRC_MASK (0x3 << 10) 847*4882a593Smuzhiyun #define RT5668_PLL1_SRC_SFT 10 848*4882a593Smuzhiyun #define RT5668_PLL1_SRC_MCLK (0x0 << 10) 849*4882a593Smuzhiyun #define RT5668_PLL1_SRC_BCLK1 (0x1 << 10) 850*4882a593Smuzhiyun #define RT5668_PLL1_SRC_SDW (0x2 << 10) 851*4882a593Smuzhiyun #define RT5668_PLL1_SRC_RC (0x3 << 10) 852*4882a593Smuzhiyun #define RT5668_PLL2_SRC_MASK (0x3 << 8) 853*4882a593Smuzhiyun #define RT5668_PLL2_SRC_SFT 8 854*4882a593Smuzhiyun #define RT5668_PLL2_SRC_MCLK (0x0 << 8) 855*4882a593Smuzhiyun #define RT5668_PLL2_SRC_BCLK1 (0x1 << 8) 856*4882a593Smuzhiyun #define RT5668_PLL2_SRC_SDW (0x2 << 8) 857*4882a593Smuzhiyun #define RT5668_PLL2_SRC_RC (0x3 << 8) 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun #define RT5668_PLL_INP_MAX 40000000 862*4882a593Smuzhiyun #define RT5668_PLL_INP_MIN 256000 863*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x0081) */ 864*4882a593Smuzhiyun #define RT5668_PLL_N_MAX 0x001ff 865*4882a593Smuzhiyun #define RT5668_PLL_N_MASK (RT5668_PLL_N_MAX << 7) 866*4882a593Smuzhiyun #define RT5668_PLL_N_SFT 7 867*4882a593Smuzhiyun #define RT5668_PLL_K_MAX 0x001f 868*4882a593Smuzhiyun #define RT5668_PLL_K_MASK (RT5668_PLL_K_MAX) 869*4882a593Smuzhiyun #define RT5668_PLL_K_SFT 0 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x0082) */ 872*4882a593Smuzhiyun #define RT5668_PLL_M_MAX 0x00f 873*4882a593Smuzhiyun #define RT5668_PLL_M_MASK (RT5668_PLL_M_MAX << 12) 874*4882a593Smuzhiyun #define RT5668_PLL_M_SFT 12 875*4882a593Smuzhiyun #define RT5668_PLL_M_BP (0x1 << 11) 876*4882a593Smuzhiyun #define RT5668_PLL_M_BP_SFT 11 877*4882a593Smuzhiyun #define RT5668_PLL_K_BP (0x1 << 10) 878*4882a593Smuzhiyun #define RT5668_PLL_K_BP_SFT 10 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun /* PLL tracking mode 1 (0x0083) */ 881*4882a593Smuzhiyun #define RT5668_DA_ASRC_MASK (0x1 << 13) 882*4882a593Smuzhiyun #define RT5668_DA_ASRC_SFT 13 883*4882a593Smuzhiyun #define RT5668_DAC_STO1_ASRC_MASK (0x1 << 12) 884*4882a593Smuzhiyun #define RT5668_DAC_STO1_ASRC_SFT 12 885*4882a593Smuzhiyun #define RT5668_AD_ASRC_MASK (0x1 << 8) 886*4882a593Smuzhiyun #define RT5668_AD_ASRC_SFT 8 887*4882a593Smuzhiyun #define RT5668_AD_ASRC_SEL_MASK (0x1 << 4) 888*4882a593Smuzhiyun #define RT5668_AD_ASRC_SEL_SFT 4 889*4882a593Smuzhiyun #define RT5668_DMIC_ASRC_MASK (0x1 << 3) 890*4882a593Smuzhiyun #define RT5668_DMIC_ASRC_SFT 3 891*4882a593Smuzhiyun #define RT5668_ADC_STO1_ASRC_MASK (0x1 << 2) 892*4882a593Smuzhiyun #define RT5668_ADC_STO1_ASRC_SFT 2 893*4882a593Smuzhiyun #define RT5668_DA_ASRC_SEL_MASK (0x1 << 0) 894*4882a593Smuzhiyun #define RT5668_DA_ASRC_SEL_SFT 0 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun /* PLL tracking mode 2 3 (0x0084)(0x0085)*/ 897*4882a593Smuzhiyun #define RT5668_FILTER_CLK_SEL_MASK (0x7 << 12) 898*4882a593Smuzhiyun #define RT5668_FILTER_CLK_SEL_SFT 12 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun /* ASRC Control 4 (0x0086) */ 901*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_N1_MASK (0x3 << 14) 902*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_N1_SFT 14 903*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_N2_MASK (0x3 << 12) 904*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_N2_SFT 12 905*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_M1_MASK (0x7 << 8) 906*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_M1_SFT 8 907*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_M2_MASK (0x7 << 4) 908*4882a593Smuzhiyun #define RT5668_ASRCIN_FTK_M2_SFT 4 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun /* SoundWire reference clk (0x008d) */ 911*4882a593Smuzhiyun #define RT5668_PLL2_OUT_MASK (0x1 << 8) 912*4882a593Smuzhiyun #define RT5668_PLL2_OUT_98M (0x0 << 8) 913*4882a593Smuzhiyun #define RT5668_PLL2_OUT_49M (0x1 << 8) 914*4882a593Smuzhiyun #define RT5668_SDW_REF_2_MASK (0xf << 4) 915*4882a593Smuzhiyun #define RT5668_SDW_REF_2_SFT 4 916*4882a593Smuzhiyun #define RT5668_SDW_REF_2_48K (0x0 << 4) 917*4882a593Smuzhiyun #define RT5668_SDW_REF_2_96K (0x1 << 4) 918*4882a593Smuzhiyun #define RT5668_SDW_REF_2_192K (0x2 << 4) 919*4882a593Smuzhiyun #define RT5668_SDW_REF_2_32K (0x3 << 4) 920*4882a593Smuzhiyun #define RT5668_SDW_REF_2_24K (0x4 << 4) 921*4882a593Smuzhiyun #define RT5668_SDW_REF_2_16K (0x5 << 4) 922*4882a593Smuzhiyun #define RT5668_SDW_REF_2_12K (0x6 << 4) 923*4882a593Smuzhiyun #define RT5668_SDW_REF_2_8K (0x7 << 4) 924*4882a593Smuzhiyun #define RT5668_SDW_REF_2_44K (0x8 << 4) 925*4882a593Smuzhiyun #define RT5668_SDW_REF_2_88K (0x9 << 4) 926*4882a593Smuzhiyun #define RT5668_SDW_REF_2_176K (0xa << 4) 927*4882a593Smuzhiyun #define RT5668_SDW_REF_2_353K (0xb << 4) 928*4882a593Smuzhiyun #define RT5668_SDW_REF_2_22K (0xc << 4) 929*4882a593Smuzhiyun #define RT5668_SDW_REF_2_384K (0xd << 4) 930*4882a593Smuzhiyun #define RT5668_SDW_REF_2_11K (0xe << 4) 931*4882a593Smuzhiyun #define RT5668_SDW_REF_1_MASK (0xf << 0) 932*4882a593Smuzhiyun #define RT5668_SDW_REF_1_SFT 0 933*4882a593Smuzhiyun #define RT5668_SDW_REF_1_48K (0x0 << 0) 934*4882a593Smuzhiyun #define RT5668_SDW_REF_1_96K (0x1 << 0) 935*4882a593Smuzhiyun #define RT5668_SDW_REF_1_192K (0x2 << 0) 936*4882a593Smuzhiyun #define RT5668_SDW_REF_1_32K (0x3 << 0) 937*4882a593Smuzhiyun #define RT5668_SDW_REF_1_24K (0x4 << 0) 938*4882a593Smuzhiyun #define RT5668_SDW_REF_1_16K (0x5 << 0) 939*4882a593Smuzhiyun #define RT5668_SDW_REF_1_12K (0x6 << 0) 940*4882a593Smuzhiyun #define RT5668_SDW_REF_1_8K (0x7 << 0) 941*4882a593Smuzhiyun #define RT5668_SDW_REF_1_44K (0x8 << 0) 942*4882a593Smuzhiyun #define RT5668_SDW_REF_1_88K (0x9 << 0) 943*4882a593Smuzhiyun #define RT5668_SDW_REF_1_176K (0xa << 0) 944*4882a593Smuzhiyun #define RT5668_SDW_REF_1_353K (0xb << 0) 945*4882a593Smuzhiyun #define RT5668_SDW_REF_1_22K (0xc << 0) 946*4882a593Smuzhiyun #define RT5668_SDW_REF_1_384K (0xd << 0) 947*4882a593Smuzhiyun #define RT5668_SDW_REF_1_11K (0xe << 0) 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun /* Depop Mode Control 1 (0x008e) */ 950*4882a593Smuzhiyun #define RT5668_PUMP_EN (0x1 << 3) 951*4882a593Smuzhiyun #define RT5668_PUMP_EN_SFT 3 952*4882a593Smuzhiyun #define RT5668_CAPLESS_EN (0x1 << 0) 953*4882a593Smuzhiyun #define RT5668_CAPLESS_EN_SFT 0 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 956*4882a593Smuzhiyun #define RT5668_RAMP_MASK (0x1 << 12) 957*4882a593Smuzhiyun #define RT5668_RAMP_SFT 12 958*4882a593Smuzhiyun #define RT5668_RAMP_DIS (0x0 << 12) 959*4882a593Smuzhiyun #define RT5668_RAMP_EN (0x1 << 12) 960*4882a593Smuzhiyun #define RT5668_BPS_MASK (0x1 << 11) 961*4882a593Smuzhiyun #define RT5668_BPS_SFT 11 962*4882a593Smuzhiyun #define RT5668_BPS_DIS (0x0 << 11) 963*4882a593Smuzhiyun #define RT5668_BPS_EN (0x1 << 11) 964*4882a593Smuzhiyun #define RT5668_FAST_UPDN_MASK (0x1 << 10) 965*4882a593Smuzhiyun #define RT5668_FAST_UPDN_SFT 10 966*4882a593Smuzhiyun #define RT5668_FAST_UPDN_DIS (0x0 << 10) 967*4882a593Smuzhiyun #define RT5668_FAST_UPDN_EN (0x1 << 10) 968*4882a593Smuzhiyun #define RT5668_VLO_MASK (0x1 << 7) 969*4882a593Smuzhiyun #define RT5668_VLO_SFT 7 970*4882a593Smuzhiyun #define RT5668_VLO_3V (0x0 << 7) 971*4882a593Smuzhiyun #define RT5668_VLO_33V (0x1 << 7) 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun /* HPOUT charge pump 1 (0x0091) */ 974*4882a593Smuzhiyun #define RT5668_OSW_L_MASK (0x1 << 11) 975*4882a593Smuzhiyun #define RT5668_OSW_L_SFT 11 976*4882a593Smuzhiyun #define RT5668_OSW_L_DIS (0x0 << 11) 977*4882a593Smuzhiyun #define RT5668_OSW_L_EN (0x1 << 11) 978*4882a593Smuzhiyun #define RT5668_OSW_R_MASK (0x1 << 10) 979*4882a593Smuzhiyun #define RT5668_OSW_R_SFT 10 980*4882a593Smuzhiyun #define RT5668_OSW_R_DIS (0x0 << 10) 981*4882a593Smuzhiyun #define RT5668_OSW_R_EN (0x1 << 10) 982*4882a593Smuzhiyun #define RT5668_PM_HP_MASK (0x3 << 8) 983*4882a593Smuzhiyun #define RT5668_PM_HP_SFT 8 984*4882a593Smuzhiyun #define RT5668_PM_HP_LV (0x0 << 8) 985*4882a593Smuzhiyun #define RT5668_PM_HP_MV (0x1 << 8) 986*4882a593Smuzhiyun #define RT5668_PM_HP_HV (0x2 << 8) 987*4882a593Smuzhiyun #define RT5668_IB_HP_MASK (0x3 << 6) 988*4882a593Smuzhiyun #define RT5668_IB_HP_SFT 6 989*4882a593Smuzhiyun #define RT5668_IB_HP_125IL (0x0 << 6) 990*4882a593Smuzhiyun #define RT5668_IB_HP_25IL (0x1 << 6) 991*4882a593Smuzhiyun #define RT5668_IB_HP_5IL (0x2 << 6) 992*4882a593Smuzhiyun #define RT5668_IB_HP_1IL (0x3 << 6) 993*4882a593Smuzhiyun 994*4882a593Smuzhiyun /* Micbias Control1 (0x93) */ 995*4882a593Smuzhiyun #define RT5668_MIC1_OV_MASK (0x3 << 14) 996*4882a593Smuzhiyun #define RT5668_MIC1_OV_SFT 14 997*4882a593Smuzhiyun #define RT5668_MIC1_OV_2V7 (0x0 << 14) 998*4882a593Smuzhiyun #define RT5668_MIC1_OV_2V4 (0x1 << 14) 999*4882a593Smuzhiyun #define RT5668_MIC1_OV_2V25 (0x3 << 14) 1000*4882a593Smuzhiyun #define RT5668_MIC1_OV_1V8 (0x4 << 14) 1001*4882a593Smuzhiyun #define RT5668_MIC1_CLK_MASK (0x1 << 13) 1002*4882a593Smuzhiyun #define RT5668_MIC1_CLK_SFT 13 1003*4882a593Smuzhiyun #define RT5668_MIC1_CLK_DIS (0x0 << 13) 1004*4882a593Smuzhiyun #define RT5668_MIC1_CLK_EN (0x1 << 13) 1005*4882a593Smuzhiyun #define RT5668_MIC1_OVCD_MASK (0x1 << 12) 1006*4882a593Smuzhiyun #define RT5668_MIC1_OVCD_SFT 12 1007*4882a593Smuzhiyun #define RT5668_MIC1_OVCD_DIS (0x0 << 12) 1008*4882a593Smuzhiyun #define RT5668_MIC1_OVCD_EN (0x1 << 12) 1009*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_MASK (0x3 << 10) 1010*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_SFT 10 1011*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_768UA (0x0 << 10) 1012*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_960UA (0x1 << 10) 1013*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_1152UA (0x2 << 10) 1014*4882a593Smuzhiyun #define RT5668_MIC1_OVTH_1960UA (0x3 << 10) 1015*4882a593Smuzhiyun #define RT5668_MIC2_OV_MASK (0x3 << 8) 1016*4882a593Smuzhiyun #define RT5668_MIC2_OV_SFT 8 1017*4882a593Smuzhiyun #define RT5668_MIC2_OV_2V7 (0x0 << 8) 1018*4882a593Smuzhiyun #define RT5668_MIC2_OV_2V4 (0x1 << 8) 1019*4882a593Smuzhiyun #define RT5668_MIC2_OV_2V25 (0x3 << 8) 1020*4882a593Smuzhiyun #define RT5668_MIC2_OV_1V8 (0x4 << 8) 1021*4882a593Smuzhiyun #define RT5668_MIC2_CLK_MASK (0x1 << 7) 1022*4882a593Smuzhiyun #define RT5668_MIC2_CLK_SFT 7 1023*4882a593Smuzhiyun #define RT5668_MIC2_CLK_DIS (0x0 << 7) 1024*4882a593Smuzhiyun #define RT5668_MIC2_CLK_EN (0x1 << 7) 1025*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_MASK (0x3 << 4) 1026*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_SFT 4 1027*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_768UA (0x0 << 4) 1028*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_960UA (0x1 << 4) 1029*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_1152UA (0x2 << 4) 1030*4882a593Smuzhiyun #define RT5668_MIC2_OVTH_1960UA (0x3 << 4) 1031*4882a593Smuzhiyun #define RT5668_PWR_MB_MASK (0x1 << 3) 1032*4882a593Smuzhiyun #define RT5668_PWR_MB_SFT 3 1033*4882a593Smuzhiyun #define RT5668_PWR_MB_PD (0x0 << 3) 1034*4882a593Smuzhiyun #define RT5668_PWR_MB_PU (0x1 << 3) 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun /* Micbias Control2 (0x0094) */ 1037*4882a593Smuzhiyun #define RT5668_PWR_CLK25M_MASK (0x1 << 9) 1038*4882a593Smuzhiyun #define RT5668_PWR_CLK25M_SFT 9 1039*4882a593Smuzhiyun #define RT5668_PWR_CLK25M_PD (0x0 << 9) 1040*4882a593Smuzhiyun #define RT5668_PWR_CLK25M_PU (0x1 << 9) 1041*4882a593Smuzhiyun #define RT5668_PWR_CLK1M_MASK (0x1 << 8) 1042*4882a593Smuzhiyun #define RT5668_PWR_CLK1M_SFT 8 1043*4882a593Smuzhiyun #define RT5668_PWR_CLK1M_PD (0x0 << 8) 1044*4882a593Smuzhiyun #define RT5668_PWR_CLK1M_PU (0x1 << 8) 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun /* RC Clock Control (0x009f) */ 1047*4882a593Smuzhiyun #define RT5668_POW_IRQ (0x1 << 15) 1048*4882a593Smuzhiyun #define RT5668_POW_JDH (0x1 << 14) 1049*4882a593Smuzhiyun #define RT5668_POW_JDL (0x1 << 13) 1050*4882a593Smuzhiyun #define RT5668_POW_ANA (0x1 << 12) 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun /* I2S Master Mode Clock Control 1 (0x00a0) */ 1053*4882a593Smuzhiyun #define RT5668_CLK_SRC_MCLK (0x0) 1054*4882a593Smuzhiyun #define RT5668_CLK_SRC_PLL1 (0x1) 1055*4882a593Smuzhiyun #define RT5668_CLK_SRC_PLL2 (0x2) 1056*4882a593Smuzhiyun #define RT5668_CLK_SRC_SDW (0x3) 1057*4882a593Smuzhiyun #define RT5668_CLK_SRC_RCCLK (0x4) 1058*4882a593Smuzhiyun #define RT5668_I2S_PD_1 (0x0) 1059*4882a593Smuzhiyun #define RT5668_I2S_PD_2 (0x1) 1060*4882a593Smuzhiyun #define RT5668_I2S_PD_3 (0x2) 1061*4882a593Smuzhiyun #define RT5668_I2S_PD_4 (0x3) 1062*4882a593Smuzhiyun #define RT5668_I2S_PD_6 (0x4) 1063*4882a593Smuzhiyun #define RT5668_I2S_PD_8 (0x5) 1064*4882a593Smuzhiyun #define RT5668_I2S_PD_12 (0x6) 1065*4882a593Smuzhiyun #define RT5668_I2S_PD_16 (0x7) 1066*4882a593Smuzhiyun #define RT5668_I2S_PD_24 (0x8) 1067*4882a593Smuzhiyun #define RT5668_I2S_PD_32 (0x9) 1068*4882a593Smuzhiyun #define RT5668_I2S_PD_48 (0xa) 1069*4882a593Smuzhiyun #define RT5668_I2S2_SRC_MASK (0x3 << 4) 1070*4882a593Smuzhiyun #define RT5668_I2S2_SRC_SFT 4 1071*4882a593Smuzhiyun #define RT5668_I2S2_M_PD_MASK (0xf << 0) 1072*4882a593Smuzhiyun #define RT5668_I2S2_M_PD_SFT 0 1073*4882a593Smuzhiyun 1074*4882a593Smuzhiyun /* IRQ Control 1 (0x00b6) */ 1075*4882a593Smuzhiyun #define RT5668_JD1_PULSE_EN_MASK (0x1 << 10) 1076*4882a593Smuzhiyun #define RT5668_JD1_PULSE_EN_SFT 10 1077*4882a593Smuzhiyun #define RT5668_JD1_PULSE_DIS (0x0 << 10) 1078*4882a593Smuzhiyun #define RT5668_JD1_PULSE_EN (0x1 << 10) 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun /* IRQ Control 2 (0x00b7) */ 1081*4882a593Smuzhiyun #define RT5668_JD1_EN_MASK (0x1 << 15) 1082*4882a593Smuzhiyun #define RT5668_JD1_EN_SFT 15 1083*4882a593Smuzhiyun #define RT5668_JD1_DIS (0x0 << 15) 1084*4882a593Smuzhiyun #define RT5668_JD1_EN (0x1 << 15) 1085*4882a593Smuzhiyun #define RT5668_JD1_POL_MASK (0x1 << 13) 1086*4882a593Smuzhiyun #define RT5668_JD1_POL_NOR (0x0 << 13) 1087*4882a593Smuzhiyun #define RT5668_JD1_POL_INV (0x1 << 13) 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun /* IRQ Control 3 (0x00b8) */ 1090*4882a593Smuzhiyun #define RT5668_IL_IRQ_MASK (0x1 << 7) 1091*4882a593Smuzhiyun #define RT5668_IL_IRQ_DIS (0x0 << 7) 1092*4882a593Smuzhiyun #define RT5668_IL_IRQ_EN (0x1 << 7) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun /* GPIO Control 1 (0x00c0) */ 1095*4882a593Smuzhiyun #define RT5668_GP1_PIN_MASK (0x3 << 14) 1096*4882a593Smuzhiyun #define RT5668_GP1_PIN_SFT 14 1097*4882a593Smuzhiyun #define RT5668_GP1_PIN_GPIO1 (0x0 << 14) 1098*4882a593Smuzhiyun #define RT5668_GP1_PIN_IRQ (0x1 << 14) 1099*4882a593Smuzhiyun #define RT5668_GP1_PIN_DMIC_CLK (0x2 << 14) 1100*4882a593Smuzhiyun #define RT5668_GP2_PIN_MASK (0x3 << 12) 1101*4882a593Smuzhiyun #define RT5668_GP2_PIN_SFT 12 1102*4882a593Smuzhiyun #define RT5668_GP2_PIN_GPIO2 (0x0 << 12) 1103*4882a593Smuzhiyun #define RT5668_GP2_PIN_LRCK2 (0x1 << 12) 1104*4882a593Smuzhiyun #define RT5668_GP2_PIN_DMIC_SDA (0x2 << 12) 1105*4882a593Smuzhiyun #define RT5668_GP3_PIN_MASK (0x3 << 10) 1106*4882a593Smuzhiyun #define RT5668_GP3_PIN_SFT 10 1107*4882a593Smuzhiyun #define RT5668_GP3_PIN_GPIO3 (0x0 << 10) 1108*4882a593Smuzhiyun #define RT5668_GP3_PIN_BCLK2 (0x1 << 10) 1109*4882a593Smuzhiyun #define RT5668_GP3_PIN_DMIC_CLK (0x2 << 10) 1110*4882a593Smuzhiyun #define RT5668_GP4_PIN_MASK (0x3 << 8) 1111*4882a593Smuzhiyun #define RT5668_GP4_PIN_SFT 8 1112*4882a593Smuzhiyun #define RT5668_GP4_PIN_GPIO4 (0x0 << 8) 1113*4882a593Smuzhiyun #define RT5668_GP4_PIN_ADCDAT1 (0x1 << 8) 1114*4882a593Smuzhiyun #define RT5668_GP4_PIN_DMIC_CLK (0x2 << 8) 1115*4882a593Smuzhiyun #define RT5668_GP4_PIN_ADCDAT2 (0x3 << 8) 1116*4882a593Smuzhiyun #define RT5668_GP5_PIN_MASK (0x3 << 6) 1117*4882a593Smuzhiyun #define RT5668_GP5_PIN_SFT 6 1118*4882a593Smuzhiyun #define RT5668_GP5_PIN_GPIO5 (0x0 << 6) 1119*4882a593Smuzhiyun #define RT5668_GP5_PIN_DACDAT1 (0x1 << 6) 1120*4882a593Smuzhiyun #define RT5668_GP5_PIN_DMIC_SDA (0x2 << 6) 1121*4882a593Smuzhiyun #define RT5668_GP6_PIN_MASK (0x1 << 5) 1122*4882a593Smuzhiyun #define RT5668_GP6_PIN_SFT 5 1123*4882a593Smuzhiyun #define RT5668_GP6_PIN_GPIO6 (0x0 << 5) 1124*4882a593Smuzhiyun #define RT5668_GP6_PIN_LRCK1 (0x1 << 5) 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* GPIO Control 2 (0x00c1)*/ 1127*4882a593Smuzhiyun #define RT5668_GP1_PF_MASK (0x1 << 15) 1128*4882a593Smuzhiyun #define RT5668_GP1_PF_IN (0x0 << 15) 1129*4882a593Smuzhiyun #define RT5668_GP1_PF_OUT (0x1 << 15) 1130*4882a593Smuzhiyun #define RT5668_GP1_OUT_MASK (0x1 << 14) 1131*4882a593Smuzhiyun #define RT5668_GP1_OUT_L (0x0 << 14) 1132*4882a593Smuzhiyun #define RT5668_GP1_OUT_H (0x1 << 14) 1133*4882a593Smuzhiyun #define RT5668_GP2_PF_MASK (0x1 << 13) 1134*4882a593Smuzhiyun #define RT5668_GP2_PF_IN (0x0 << 13) 1135*4882a593Smuzhiyun #define RT5668_GP2_PF_OUT (0x1 << 13) 1136*4882a593Smuzhiyun #define RT5668_GP2_OUT_MASK (0x1 << 12) 1137*4882a593Smuzhiyun #define RT5668_GP2_OUT_L (0x0 << 12) 1138*4882a593Smuzhiyun #define RT5668_GP2_OUT_H (0x1 << 12) 1139*4882a593Smuzhiyun #define RT5668_GP3_PF_MASK (0x1 << 11) 1140*4882a593Smuzhiyun #define RT5668_GP3_PF_IN (0x0 << 11) 1141*4882a593Smuzhiyun #define RT5668_GP3_PF_OUT (0x1 << 11) 1142*4882a593Smuzhiyun #define RT5668_GP3_OUT_MASK (0x1 << 10) 1143*4882a593Smuzhiyun #define RT5668_GP3_OUT_L (0x0 << 10) 1144*4882a593Smuzhiyun #define RT5668_GP3_OUT_H (0x1 << 10) 1145*4882a593Smuzhiyun #define RT5668_GP4_PF_MASK (0x1 << 9) 1146*4882a593Smuzhiyun #define RT5668_GP4_PF_IN (0x0 << 9) 1147*4882a593Smuzhiyun #define RT5668_GP4_PF_OUT (0x1 << 9) 1148*4882a593Smuzhiyun #define RT5668_GP4_OUT_MASK (0x1 << 8) 1149*4882a593Smuzhiyun #define RT5668_GP4_OUT_L (0x0 << 8) 1150*4882a593Smuzhiyun #define RT5668_GP4_OUT_H (0x1 << 8) 1151*4882a593Smuzhiyun #define RT5668_GP5_PF_MASK (0x1 << 7) 1152*4882a593Smuzhiyun #define RT5668_GP5_PF_IN (0x0 << 7) 1153*4882a593Smuzhiyun #define RT5668_GP5_PF_OUT (0x1 << 7) 1154*4882a593Smuzhiyun #define RT5668_GP5_OUT_MASK (0x1 << 6) 1155*4882a593Smuzhiyun #define RT5668_GP5_OUT_L (0x0 << 6) 1156*4882a593Smuzhiyun #define RT5668_GP5_OUT_H (0x1 << 6) 1157*4882a593Smuzhiyun #define RT5668_GP6_PF_MASK (0x1 << 5) 1158*4882a593Smuzhiyun #define RT5668_GP6_PF_IN (0x0 << 5) 1159*4882a593Smuzhiyun #define RT5668_GP6_PF_OUT (0x1 << 5) 1160*4882a593Smuzhiyun #define RT5668_GP6_OUT_MASK (0x1 << 4) 1161*4882a593Smuzhiyun #define RT5668_GP6_OUT_L (0x0 << 4) 1162*4882a593Smuzhiyun #define RT5668_GP6_OUT_H (0x1 << 4) 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun /* GPIO Status (0x00c2) */ 1166*4882a593Smuzhiyun #define RT5668_GP6_STA (0x1 << 6) 1167*4882a593Smuzhiyun #define RT5668_GP5_STA (0x1 << 5) 1168*4882a593Smuzhiyun #define RT5668_GP4_STA (0x1 << 4) 1169*4882a593Smuzhiyun #define RT5668_GP3_STA (0x1 << 3) 1170*4882a593Smuzhiyun #define RT5668_GP2_STA (0x1 << 2) 1171*4882a593Smuzhiyun #define RT5668_GP1_STA (0x1 << 1) 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0x00d9) */ 1174*4882a593Smuzhiyun #define RT5668_SV_MASK (0x1 << 15) 1175*4882a593Smuzhiyun #define RT5668_SV_SFT 15 1176*4882a593Smuzhiyun #define RT5668_SV_DIS (0x0 << 15) 1177*4882a593Smuzhiyun #define RT5668_SV_EN (0x1 << 15) 1178*4882a593Smuzhiyun #define RT5668_ZCD_MASK (0x1 << 10) 1179*4882a593Smuzhiyun #define RT5668_ZCD_SFT 10 1180*4882a593Smuzhiyun #define RT5668_ZCD_PD (0x0 << 10) 1181*4882a593Smuzhiyun #define RT5668_ZCD_PU (0x1 << 10) 1182*4882a593Smuzhiyun #define RT5668_SV_DLY_MASK (0xf) 1183*4882a593Smuzhiyun #define RT5668_SV_DLY_SFT 0 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0x00da) */ 1186*4882a593Smuzhiyun #define RT5668_ZCD_BST1_CBJ_MASK (0x1 << 7) 1187*4882a593Smuzhiyun #define RT5668_ZCD_BST1_CBJ_SFT 7 1188*4882a593Smuzhiyun #define RT5668_ZCD_BST1_CBJ_DIS (0x0 << 7) 1189*4882a593Smuzhiyun #define RT5668_ZCD_BST1_CBJ_EN (0x1 << 7) 1190*4882a593Smuzhiyun #define RT5668_ZCD_RECMIX_MASK (0x1) 1191*4882a593Smuzhiyun #define RT5668_ZCD_RECMIX_SFT 0 1192*4882a593Smuzhiyun #define RT5668_ZCD_RECMIX_DIS (0x0) 1193*4882a593Smuzhiyun #define RT5668_ZCD_RECMIX_EN (0x1) 1194*4882a593Smuzhiyun 1195*4882a593Smuzhiyun /* 4 Button Inline Command Control 2 (0x00e3) */ 1196*4882a593Smuzhiyun #define RT5668_4BTN_IL_MASK (0x1 << 15) 1197*4882a593Smuzhiyun #define RT5668_4BTN_IL_EN (0x1 << 15) 1198*4882a593Smuzhiyun #define RT5668_4BTN_IL_DIS (0x0 << 15) 1199*4882a593Smuzhiyun #define RT5668_4BTN_IL_RST_MASK (0x1 << 14) 1200*4882a593Smuzhiyun #define RT5668_4BTN_IL_NOR (0x1 << 14) 1201*4882a593Smuzhiyun #define RT5668_4BTN_IL_RST (0x0 << 14) 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun /* Analog JD Control (0x00f0) */ 1204*4882a593Smuzhiyun #define RT5668_JDH_RS_MASK (0x1 << 4) 1205*4882a593Smuzhiyun #define RT5668_JDH_NO_PLUG (0x1 << 4) 1206*4882a593Smuzhiyun #define RT5668_JDH_PLUG (0x0 << 4) 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun /* Chopper and Clock control for DAC (0x013a)*/ 1209*4882a593Smuzhiyun #define RT5668_CKXEN_DAC1_MASK (0x1 << 13) 1210*4882a593Smuzhiyun #define RT5668_CKXEN_DAC1_SFT 13 1211*4882a593Smuzhiyun #define RT5668_CKGEN_DAC1_MASK (0x1 << 12) 1212*4882a593Smuzhiyun #define RT5668_CKGEN_DAC1_SFT 12 1213*4882a593Smuzhiyun 1214*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x013b)*/ 1215*4882a593Smuzhiyun #define RT5668_CKXEN_ADC1_MASK (0x1 << 13) 1216*4882a593Smuzhiyun #define RT5668_CKXEN_ADC1_SFT 13 1217*4882a593Smuzhiyun #define RT5668_CKGEN_ADC1_MASK (0x1 << 12) 1218*4882a593Smuzhiyun #define RT5668_CKGEN_ADC1_SFT 12 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun /* Volume test (0x013f)*/ 1221*4882a593Smuzhiyun #define RT5668_SEL_CLK_VOL_MASK (0x1 << 15) 1222*4882a593Smuzhiyun #define RT5668_SEL_CLK_VOL_EN (0x1 << 15) 1223*4882a593Smuzhiyun #define RT5668_SEL_CLK_VOL_DIS (0x0 << 15) 1224*4882a593Smuzhiyun 1225*4882a593Smuzhiyun /* Test Mode Control 1 (0x0145) */ 1226*4882a593Smuzhiyun #define RT5668_AD2DA_LB_MASK (0x1 << 10) 1227*4882a593Smuzhiyun #define RT5668_AD2DA_LB_SFT 10 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun /* Stereo Noise Gate Control 1 (0x0160) */ 1230*4882a593Smuzhiyun #define RT5668_NG2_EN_MASK (0x1 << 15) 1231*4882a593Smuzhiyun #define RT5668_NG2_EN (0x1 << 15) 1232*4882a593Smuzhiyun #define RT5668_NG2_DIS (0x0 << 15) 1233*4882a593Smuzhiyun 1234*4882a593Smuzhiyun /* Stereo1 DAC Silence Detection Control (0x0190) */ 1235*4882a593Smuzhiyun #define RT5668_DEB_STO_DAC_MASK (0x7 << 4) 1236*4882a593Smuzhiyun #define RT5668_DEB_80_MS (0x0 << 4) 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun /* SAR ADC Inline Command Control 1 (0x0210) */ 1239*4882a593Smuzhiyun #define RT5668_SAR_BUTT_DET_MASK (0x1 << 15) 1240*4882a593Smuzhiyun #define RT5668_SAR_BUTT_DET_EN (0x1 << 15) 1241*4882a593Smuzhiyun #define RT5668_SAR_BUTT_DET_DIS (0x0 << 15) 1242*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_MODE_MASK (0x1 << 14) 1243*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_POW_SAV (0x1 << 14) 1244*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_POW_NORM (0x0 << 14) 1245*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_RST_MASK (0x1 << 13) 1246*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_RST_NORMAL (0x1 << 13) 1247*4882a593Smuzhiyun #define RT5668_SAR_BUTDET_RST (0x0 << 13) 1248*4882a593Smuzhiyun #define RT5668_SAR_POW_MASK (0x1 << 12) 1249*4882a593Smuzhiyun #define RT5668_SAR_POW_EN (0x1 << 12) 1250*4882a593Smuzhiyun #define RT5668_SAR_POW_DIS (0x0 << 12) 1251*4882a593Smuzhiyun #define RT5668_SAR_RST_MASK (0x1 << 11) 1252*4882a593Smuzhiyun #define RT5668_SAR_RST_NORMAL (0x1 << 11) 1253*4882a593Smuzhiyun #define RT5668_SAR_RST (0x0 << 11) 1254*4882a593Smuzhiyun #define RT5668_SAR_BYPASS_MASK (0x1 << 10) 1255*4882a593Smuzhiyun #define RT5668_SAR_BYPASS_EN (0x1 << 10) 1256*4882a593Smuzhiyun #define RT5668_SAR_BYPASS_DIS (0x0 << 10) 1257*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_MASK (0x1 << 9) 1258*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_SEL (0x1 << 9) 1259*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_NOSEL (0x0 << 9) 1260*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB2_MASK (0x1 << 8) 1261*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB2_SEL (0x1 << 8) 1262*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB2_NOSEL (0x0 << 8) 1263*4882a593Smuzhiyun #define RT5668_SAR_SEL_MODE_MASK (0x1 << 7) 1264*4882a593Smuzhiyun #define RT5668_SAR_SEL_MODE_CMP (0x1 << 7) 1265*4882a593Smuzhiyun #define RT5668_SAR_SEL_MODE_ADC (0x0 << 7) 1266*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_MB2_MASK (0x1 << 5) 1267*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_MB2_AUTO (0x1 << 5) 1268*4882a593Smuzhiyun #define RT5668_SAR_SEL_MB1_MB2_MANU (0x0 << 5) 1269*4882a593Smuzhiyun #define RT5668_SAR_SEL_SIGNAL_MASK (0x1 << 4) 1270*4882a593Smuzhiyun #define RT5668_SAR_SEL_SIGNAL_AUTO (0x1 << 4) 1271*4882a593Smuzhiyun #define RT5668_SAR_SEL_SIGNAL_MANU (0x0 << 4) 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun /* SAR ADC Inline Command Control 13 (0x021c) */ 1274*4882a593Smuzhiyun #define RT5668_SAR_SOUR_MASK (0x3f) 1275*4882a593Smuzhiyun #define RT5668_SAR_SOUR_BTN (0x3f) 1276*4882a593Smuzhiyun #define RT5668_SAR_SOUR_TYPE (0x0) 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun 1279*4882a593Smuzhiyun /* System Clock Source */ 1280*4882a593Smuzhiyun enum { 1281*4882a593Smuzhiyun RT5668_SCLK_S_MCLK, 1282*4882a593Smuzhiyun RT5668_SCLK_S_PLL1, 1283*4882a593Smuzhiyun RT5668_SCLK_S_PLL2, 1284*4882a593Smuzhiyun RT5668_SCLK_S_RCCLK, 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun /* PLL Source */ 1288*4882a593Smuzhiyun enum { 1289*4882a593Smuzhiyun RT5668_PLL1_S_MCLK, 1290*4882a593Smuzhiyun RT5668_PLL1_S_BCLK1, 1291*4882a593Smuzhiyun RT5668_PLL1_S_RCCLK, 1292*4882a593Smuzhiyun }; 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun enum { 1295*4882a593Smuzhiyun RT5668_AIF1, 1296*4882a593Smuzhiyun RT5668_AIF2, 1297*4882a593Smuzhiyun RT5668_AIFS 1298*4882a593Smuzhiyun }; 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun /* filter mask */ 1301*4882a593Smuzhiyun enum { 1302*4882a593Smuzhiyun RT5668_DA_STEREO1_FILTER = 0x1, 1303*4882a593Smuzhiyun RT5668_AD_STEREO1_FILTER = (0x1 << 1), 1304*4882a593Smuzhiyun }; 1305*4882a593Smuzhiyun 1306*4882a593Smuzhiyun enum { 1307*4882a593Smuzhiyun RT5668_CLK_SEL_SYS, 1308*4882a593Smuzhiyun RT5668_CLK_SEL_I2S1_ASRC, 1309*4882a593Smuzhiyun RT5668_CLK_SEL_I2S2_ASRC, 1310*4882a593Smuzhiyun }; 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun int rt5668_sel_asrc_clk_src(struct snd_soc_component *component, 1313*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src); 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun #endif /* __RT5668_H__ */ 1316