1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5665.h -- RT5665/RT5658 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2016 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5665_H__ 10*4882a593Smuzhiyun #define __RT5665_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <sound/rt5665.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DEVICE_ID 0x6451 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Info */ 17*4882a593Smuzhiyun #define RT5665_RESET 0x0000 18*4882a593Smuzhiyun #define RT5665_VENDOR_ID 0x00fd 19*4882a593Smuzhiyun #define RT5665_VENDOR_ID_1 0x00fe 20*4882a593Smuzhiyun #define RT5665_DEVICE_ID 0x00ff 21*4882a593Smuzhiyun /* I/O - Output */ 22*4882a593Smuzhiyun #define RT5665_LOUT 0x0001 23*4882a593Smuzhiyun #define RT5665_HP_CTRL_1 0x0002 24*4882a593Smuzhiyun #define RT5665_HP_CTRL_2 0x0003 25*4882a593Smuzhiyun #define RT5665_MONO_OUT 0x0004 26*4882a593Smuzhiyun #define RT5665_HPL_GAIN 0x0005 27*4882a593Smuzhiyun #define RT5665_HPR_GAIN 0x0006 28*4882a593Smuzhiyun #define RT5665_MONO_GAIN 0x0007 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* I/O - Input */ 31*4882a593Smuzhiyun #define RT5665_CAL_BST_CTRL 0x000a 32*4882a593Smuzhiyun #define RT5665_CBJ_BST_CTRL 0x000b 33*4882a593Smuzhiyun #define RT5665_IN1_IN2 0x000c 34*4882a593Smuzhiyun #define RT5665_IN3_IN4 0x000d 35*4882a593Smuzhiyun #define RT5665_INL1_INR1_VOL 0x000f 36*4882a593Smuzhiyun /* I/O - Speaker */ 37*4882a593Smuzhiyun #define RT5665_EJD_CTRL_1 0x0010 38*4882a593Smuzhiyun #define RT5665_EJD_CTRL_2 0x0011 39*4882a593Smuzhiyun #define RT5665_EJD_CTRL_3 0x0012 40*4882a593Smuzhiyun #define RT5665_EJD_CTRL_4 0x0013 41*4882a593Smuzhiyun #define RT5665_EJD_CTRL_5 0x0014 42*4882a593Smuzhiyun #define RT5665_EJD_CTRL_6 0x0015 43*4882a593Smuzhiyun #define RT5665_EJD_CTRL_7 0x0016 44*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 45*4882a593Smuzhiyun #define RT5665_DAC2_CTRL 0x0017 46*4882a593Smuzhiyun #define RT5665_DAC2_DIG_VOL 0x0018 47*4882a593Smuzhiyun #define RT5665_DAC1_DIG_VOL 0x0019 48*4882a593Smuzhiyun #define RT5665_DAC3_DIG_VOL 0x001a 49*4882a593Smuzhiyun #define RT5665_DAC3_CTRL 0x001b 50*4882a593Smuzhiyun #define RT5665_STO1_ADC_DIG_VOL 0x001c 51*4882a593Smuzhiyun #define RT5665_MONO_ADC_DIG_VOL 0x001d 52*4882a593Smuzhiyun #define RT5665_STO2_ADC_DIG_VOL 0x001e 53*4882a593Smuzhiyun #define RT5665_STO1_ADC_BOOST 0x001f 54*4882a593Smuzhiyun #define RT5665_MONO_ADC_BOOST 0x0020 55*4882a593Smuzhiyun #define RT5665_STO2_ADC_BOOST 0x0021 56*4882a593Smuzhiyun #define RT5665_HP_IMP_GAIN_1 0x0022 57*4882a593Smuzhiyun #define RT5665_HP_IMP_GAIN_2 0x0023 58*4882a593Smuzhiyun /* Mixer - D-D */ 59*4882a593Smuzhiyun #define RT5665_STO1_ADC_MIXER 0x0026 60*4882a593Smuzhiyun #define RT5665_MONO_ADC_MIXER 0x0027 61*4882a593Smuzhiyun #define RT5665_STO2_ADC_MIXER 0x0028 62*4882a593Smuzhiyun #define RT5665_AD_DA_MIXER 0x0029 63*4882a593Smuzhiyun #define RT5665_STO1_DAC_MIXER 0x002a 64*4882a593Smuzhiyun #define RT5665_MONO_DAC_MIXER 0x002b 65*4882a593Smuzhiyun #define RT5665_STO2_DAC_MIXER 0x002c 66*4882a593Smuzhiyun #define RT5665_A_DAC1_MUX 0x002d 67*4882a593Smuzhiyun #define RT5665_A_DAC2_MUX 0x002e 68*4882a593Smuzhiyun #define RT5665_DIG_INF2_DATA 0x002f 69*4882a593Smuzhiyun #define RT5665_DIG_INF3_DATA 0x0030 70*4882a593Smuzhiyun /* Mixer - PDM */ 71*4882a593Smuzhiyun #define RT5665_PDM_OUT_CTRL 0x0031 72*4882a593Smuzhiyun #define RT5665_PDM_DATA_CTRL_1 0x0032 73*4882a593Smuzhiyun #define RT5665_PDM_DATA_CTRL_2 0x0033 74*4882a593Smuzhiyun #define RT5665_PDM_DATA_CTRL_3 0x0034 75*4882a593Smuzhiyun #define RT5665_PDM_DATA_CTRL_4 0x0035 76*4882a593Smuzhiyun /* Mixer - ADC */ 77*4882a593Smuzhiyun #define RT5665_REC1_GAIN 0x003a 78*4882a593Smuzhiyun #define RT5665_REC1_L1_MIXER 0x003b 79*4882a593Smuzhiyun #define RT5665_REC1_L2_MIXER 0x003c 80*4882a593Smuzhiyun #define RT5665_REC1_R1_MIXER 0x003d 81*4882a593Smuzhiyun #define RT5665_REC1_R2_MIXER 0x003e 82*4882a593Smuzhiyun #define RT5665_REC2_GAIN 0x003f 83*4882a593Smuzhiyun #define RT5665_REC2_L1_MIXER 0x0040 84*4882a593Smuzhiyun #define RT5665_REC2_L2_MIXER 0x0041 85*4882a593Smuzhiyun #define RT5665_REC2_R1_MIXER 0x0042 86*4882a593Smuzhiyun #define RT5665_REC2_R2_MIXER 0x0043 87*4882a593Smuzhiyun #define RT5665_CAL_REC 0x0044 88*4882a593Smuzhiyun /* Mixer - DAC */ 89*4882a593Smuzhiyun #define RT5665_ALC_BACK_GAIN 0x0049 90*4882a593Smuzhiyun #define RT5665_MONOMIX_GAIN 0x004a 91*4882a593Smuzhiyun #define RT5665_MONOMIX_IN_GAIN 0x004b 92*4882a593Smuzhiyun #define RT5665_OUT_L_GAIN 0x004d 93*4882a593Smuzhiyun #define RT5665_OUT_L_MIXER 0x004e 94*4882a593Smuzhiyun #define RT5665_OUT_R_GAIN 0x004f 95*4882a593Smuzhiyun #define RT5665_OUT_R_MIXER 0x0050 96*4882a593Smuzhiyun #define RT5665_LOUT_MIXER 0x0052 97*4882a593Smuzhiyun /* Power */ 98*4882a593Smuzhiyun #define RT5665_PWR_DIG_1 0x0061 99*4882a593Smuzhiyun #define RT5665_PWR_DIG_2 0x0062 100*4882a593Smuzhiyun #define RT5665_PWR_ANLG_1 0x0063 101*4882a593Smuzhiyun #define RT5665_PWR_ANLG_2 0x0064 102*4882a593Smuzhiyun #define RT5665_PWR_ANLG_3 0x0065 103*4882a593Smuzhiyun #define RT5665_PWR_MIXER 0x0066 104*4882a593Smuzhiyun #define RT5665_PWR_VOL 0x0067 105*4882a593Smuzhiyun /* Clock Detect */ 106*4882a593Smuzhiyun #define RT5665_CLK_DET 0x006b 107*4882a593Smuzhiyun /* Filter */ 108*4882a593Smuzhiyun #define RT5665_HPF_CTRL1 0x006d 109*4882a593Smuzhiyun /* DMIC */ 110*4882a593Smuzhiyun #define RT5665_DMIC_CTRL_1 0x006e 111*4882a593Smuzhiyun #define RT5665_DMIC_CTRL_2 0x006f 112*4882a593Smuzhiyun /* Format - ADC/DAC */ 113*4882a593Smuzhiyun #define RT5665_I2S1_SDP 0x0070 114*4882a593Smuzhiyun #define RT5665_I2S2_SDP 0x0071 115*4882a593Smuzhiyun #define RT5665_I2S3_SDP 0x0072 116*4882a593Smuzhiyun #define RT5665_ADDA_CLK_1 0x0073 117*4882a593Smuzhiyun #define RT5665_ADDA_CLK_2 0x0074 118*4882a593Smuzhiyun #define RT5665_I2S1_F_DIV_CTRL_1 0x0075 119*4882a593Smuzhiyun #define RT5665_I2S1_F_DIV_CTRL_2 0x0076 120*4882a593Smuzhiyun /* Format - TDM Control */ 121*4882a593Smuzhiyun #define RT5665_TDM_CTRL_1 0x0078 122*4882a593Smuzhiyun #define RT5665_TDM_CTRL_2 0x0079 123*4882a593Smuzhiyun #define RT5665_TDM_CTRL_3 0x007a 124*4882a593Smuzhiyun #define RT5665_TDM_CTRL_4 0x007b 125*4882a593Smuzhiyun #define RT5665_TDM_CTRL_5 0x007c 126*4882a593Smuzhiyun #define RT5665_TDM_CTRL_6 0x007d 127*4882a593Smuzhiyun #define RT5665_TDM_CTRL_7 0x007e 128*4882a593Smuzhiyun #define RT5665_TDM_CTRL_8 0x007f 129*4882a593Smuzhiyun /* Function - Analog */ 130*4882a593Smuzhiyun #define RT5665_GLB_CLK 0x0080 131*4882a593Smuzhiyun #define RT5665_PLL_CTRL_1 0x0081 132*4882a593Smuzhiyun #define RT5665_PLL_CTRL_2 0x0082 133*4882a593Smuzhiyun #define RT5665_ASRC_1 0x0083 134*4882a593Smuzhiyun #define RT5665_ASRC_2 0x0084 135*4882a593Smuzhiyun #define RT5665_ASRC_3 0x0085 136*4882a593Smuzhiyun #define RT5665_ASRC_4 0x0086 137*4882a593Smuzhiyun #define RT5665_ASRC_5 0x0087 138*4882a593Smuzhiyun #define RT5665_ASRC_6 0x0088 139*4882a593Smuzhiyun #define RT5665_ASRC_7 0x0089 140*4882a593Smuzhiyun #define RT5665_ASRC_8 0x008a 141*4882a593Smuzhiyun #define RT5665_ASRC_9 0x008b 142*4882a593Smuzhiyun #define RT5665_ASRC_10 0x008c 143*4882a593Smuzhiyun #define RT5665_DEPOP_1 0x008e 144*4882a593Smuzhiyun #define RT5665_DEPOP_2 0x008f 145*4882a593Smuzhiyun #define RT5665_HP_CHARGE_PUMP_1 0x0091 146*4882a593Smuzhiyun #define RT5665_HP_CHARGE_PUMP_2 0x0092 147*4882a593Smuzhiyun #define RT5665_MICBIAS_1 0x0093 148*4882a593Smuzhiyun #define RT5665_MICBIAS_2 0x0094 149*4882a593Smuzhiyun #define RT5665_ASRC_12 0x0098 150*4882a593Smuzhiyun #define RT5665_ASRC_13 0x0099 151*4882a593Smuzhiyun #define RT5665_ASRC_14 0x009a 152*4882a593Smuzhiyun #define RT5665_RC_CLK_CTRL 0x009f 153*4882a593Smuzhiyun #define RT5665_I2S_M_CLK_CTRL_1 0x00a0 154*4882a593Smuzhiyun #define RT5665_I2S2_F_DIV_CTRL_1 0x00a1 155*4882a593Smuzhiyun #define RT5665_I2S2_F_DIV_CTRL_2 0x00a2 156*4882a593Smuzhiyun #define RT5665_I2S3_F_DIV_CTRL_1 0x00a3 157*4882a593Smuzhiyun #define RT5665_I2S3_F_DIV_CTRL_2 0x00a4 158*4882a593Smuzhiyun /* Function - Digital */ 159*4882a593Smuzhiyun #define RT5665_EQ_CTRL_1 0x00ae 160*4882a593Smuzhiyun #define RT5665_EQ_CTRL_2 0x00af 161*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_1 0x00b6 162*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_2 0x00b7 163*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_3 0x00b8 164*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_4 0x00b9 165*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_5 0x00ba 166*4882a593Smuzhiyun #define RT5665_IRQ_CTRL_6 0x00bb 167*4882a593Smuzhiyun #define RT5665_INT_ST_1 0x00be 168*4882a593Smuzhiyun #define RT5665_GPIO_CTRL_1 0x00c0 169*4882a593Smuzhiyun #define RT5665_GPIO_CTRL_2 0x00c1 170*4882a593Smuzhiyun #define RT5665_GPIO_CTRL_3 0x00c2 171*4882a593Smuzhiyun #define RT5665_GPIO_CTRL_4 0x00c3 172*4882a593Smuzhiyun #define RT5665_GPIO_STA 0x00c4 173*4882a593Smuzhiyun #define RT5665_HP_AMP_DET_CTRL_1 0x00d0 174*4882a593Smuzhiyun #define RT5665_HP_AMP_DET_CTRL_2 0x00d1 175*4882a593Smuzhiyun #define RT5665_MID_HP_AMP_DET 0x00d3 176*4882a593Smuzhiyun #define RT5665_LOW_HP_AMP_DET 0x00d4 177*4882a593Smuzhiyun #define RT5665_SV_ZCD_1 0x00d9 178*4882a593Smuzhiyun #define RT5665_SV_ZCD_2 0x00da 179*4882a593Smuzhiyun #define RT5665_IL_CMD_1 0x00db 180*4882a593Smuzhiyun #define RT5665_IL_CMD_2 0x00dc 181*4882a593Smuzhiyun #define RT5665_IL_CMD_3 0x00dd 182*4882a593Smuzhiyun #define RT5665_IL_CMD_4 0x00de 183*4882a593Smuzhiyun #define RT5665_4BTN_IL_CMD_1 0x00df 184*4882a593Smuzhiyun #define RT5665_4BTN_IL_CMD_2 0x00e0 185*4882a593Smuzhiyun #define RT5665_4BTN_IL_CMD_3 0x00e1 186*4882a593Smuzhiyun #define RT5665_PSV_IL_CMD_1 0x00e2 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define RT5665_ADC_STO1_HP_CTRL_1 0x00ea 189*4882a593Smuzhiyun #define RT5665_ADC_STO1_HP_CTRL_2 0x00eb 190*4882a593Smuzhiyun #define RT5665_ADC_MONO_HP_CTRL_1 0x00ec 191*4882a593Smuzhiyun #define RT5665_ADC_MONO_HP_CTRL_2 0x00ed 192*4882a593Smuzhiyun #define RT5665_ADC_STO2_HP_CTRL_1 0x00ee 193*4882a593Smuzhiyun #define RT5665_ADC_STO2_HP_CTRL_2 0x00ef 194*4882a593Smuzhiyun #define RT5665_AJD1_CTRL 0x00f0 195*4882a593Smuzhiyun #define RT5665_JD1_THD 0x00f1 196*4882a593Smuzhiyun #define RT5665_JD2_THD 0x00f2 197*4882a593Smuzhiyun #define RT5665_JD_CTRL_1 0x00f6 198*4882a593Smuzhiyun #define RT5665_JD_CTRL_2 0x00f7 199*4882a593Smuzhiyun #define RT5665_JD_CTRL_3 0x00f8 200*4882a593Smuzhiyun /* General Control */ 201*4882a593Smuzhiyun #define RT5665_DIG_MISC 0x00fa 202*4882a593Smuzhiyun #define RT5665_DUMMY_2 0x00fb 203*4882a593Smuzhiyun #define RT5665_DUMMY_3 0x00fc 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define RT5665_DAC_ADC_DIG_VOL1 0x0100 206*4882a593Smuzhiyun #define RT5665_DAC_ADC_DIG_VOL2 0x0101 207*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_1 0x010a 208*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_2 0x010b 209*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_3 0x010c 210*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_4 0x010d 211*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_5 0x010e 212*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_6 0x010f 213*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_7 0x0110 214*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_8 0x0111 215*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_9 0x0112 216*4882a593Smuzhiyun #define RT5665_BIAS_CUR_CTRL_10 0x0113 217*4882a593Smuzhiyun #define RT5665_VREF_REC_OP_FB_CAP_CTRL 0x0117 218*4882a593Smuzhiyun #define RT5665_CHARGE_PUMP_1 0x0125 219*4882a593Smuzhiyun #define RT5665_DIG_IN_CTRL_1 0x0132 220*4882a593Smuzhiyun #define RT5665_DIG_IN_CTRL_2 0x0133 221*4882a593Smuzhiyun #define RT5665_PAD_DRIVING_CTRL 0x0137 222*4882a593Smuzhiyun #define RT5665_SOFT_RAMP_DEPOP 0x0138 223*4882a593Smuzhiyun #define RT5665_PLL 0x0139 224*4882a593Smuzhiyun #define RT5665_CHOP_DAC 0x013a 225*4882a593Smuzhiyun #define RT5665_CHOP_ADC 0x013b 226*4882a593Smuzhiyun #define RT5665_CALIB_ADC_CTRL 0x013c 227*4882a593Smuzhiyun #define RT5665_VOL_TEST 0x013f 228*4882a593Smuzhiyun #define RT5665_TEST_MODE_CTRL_1 0x0145 229*4882a593Smuzhiyun #define RT5665_TEST_MODE_CTRL_2 0x0146 230*4882a593Smuzhiyun #define RT5665_TEST_MODE_CTRL_3 0x0147 231*4882a593Smuzhiyun #define RT5665_TEST_MODE_CTRL_4 0x0148 232*4882a593Smuzhiyun #define RT5665_BASSBACK_CTRL 0x0150 233*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_1 0x0160 234*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_2 0x0161 235*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_3 0x0162 236*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_4 0x0163 237*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_5 0x0164 238*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_6 0x0165 239*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_7 0x0166 240*4882a593Smuzhiyun #define RT5665_STO_NG2_CTRL_8 0x0167 241*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_1 0x0170 242*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_2 0x0171 243*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_3 0x0172 244*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_4 0x0173 245*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_5 0x0174 246*4882a593Smuzhiyun #define RT5665_MONO_NG2_CTRL_6 0x0175 247*4882a593Smuzhiyun #define RT5665_STO1_DAC_SIL_DET 0x0190 248*4882a593Smuzhiyun #define RT5665_MONOL_DAC_SIL_DET 0x0191 249*4882a593Smuzhiyun #define RT5665_MONOR_DAC_SIL_DET 0x0192 250*4882a593Smuzhiyun #define RT5665_STO2_DAC_SIL_DET 0x0193 251*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL1 0x0194 252*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL2 0x0195 253*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL3 0x0196 254*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL4 0x0197 255*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL5 0x0198 256*4882a593Smuzhiyun #define RT5665_SIL_PSV_CTRL6 0x0199 257*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_1 0x01a0 258*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_2 0x01a1 259*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_3 0x01a2 260*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_4 0x01a3 261*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_5 0x01a4 262*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_6 0x01a5 263*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_CTRL_7 0x01a6 264*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_STA1 0x01a7 265*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_STA2 0x01a8 266*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_STA3 0x01a9 267*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_STA4 0x01aa 268*4882a593Smuzhiyun #define RT5665_MONO_AMP_CALIB_STA6 0x01ab 269*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_01 0x01b5 270*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_02 0x01b6 271*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_03 0x01b7 272*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_04 0x01b8 273*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_05 0x01b9 274*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_06 0x01ba 275*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_07 0x01bb 276*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_08 0x01bc 277*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_09 0x01bd 278*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_10 0x01be 279*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_11 0x01bf 280*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_12 0x01c0 281*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_13 0x01c1 282*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_14 0x01c2 283*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_15 0x01c3 284*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_16 0x01c4 285*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_17 0x01c5 286*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_18 0x01c6 287*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_19 0x01c7 288*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_20 0x01c8 289*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_21 0x01c9 290*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_22 0x01ca 291*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_23 0x01cb 292*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_24 0x01cc 293*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_25 0x01cd 294*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_26 0x01ce 295*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_27 0x01cf 296*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_28 0x01d0 297*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_29 0x01d1 298*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_30 0x01d2 299*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_31 0x01d3 300*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_32 0x01d4 301*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_33 0x01d5 302*4882a593Smuzhiyun #define RT5665_HP_IMP_SENS_CTRL_34 0x01d6 303*4882a593Smuzhiyun #define RT5665_HP_LOGIC_CTRL_1 0x01da 304*4882a593Smuzhiyun #define RT5665_HP_LOGIC_CTRL_2 0x01db 305*4882a593Smuzhiyun #define RT5665_HP_LOGIC_CTRL_3 0x01dc 306*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_1 0x01de 307*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_2 0x01df 308*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_3 0x01e0 309*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_4 0x01e1 310*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_5 0x01e2 311*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_6 0x01e3 312*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_7 0x01e4 313*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_9 0x01e6 314*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_10 0x01e7 315*4882a593Smuzhiyun #define RT5665_HP_CALIB_CTRL_11 0x01e8 316*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_1 0x01ea 317*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_2 0x01eb 318*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_3 0x01ec 319*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_4 0x01ed 320*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_5 0x01ee 321*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_6 0x01ef 322*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_7 0x01f0 323*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_8 0x01f1 324*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_9 0x01f2 325*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_10 0x01f3 326*4882a593Smuzhiyun #define RT5665_HP_CALIB_STA_11 0x01f4 327*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL1 0x0200 328*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL2 0x0201 329*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL3 0x0202 330*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL4 0x0203 331*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL5 0x0204 332*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL6 0x0205 333*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL7 0x0206 334*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL8 0x0207 335*4882a593Smuzhiyun #define RT5665_PGM_TAB_CTRL9 0x0208 336*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_1 0x0210 337*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_2 0x0211 338*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_3 0x0212 339*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_4 0x0213 340*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_5 0x0214 341*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_6 0x0215 342*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_7 0x0216 343*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_8 0x0217 344*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_9 0x0218 345*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_10 0x0219 346*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_11 0x021a 347*4882a593Smuzhiyun #define RT5665_SAR_IL_CMD_12 0x021b 348*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_0 0x02ff 349*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_1 0x0300 350*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_2 0x0301 351*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_3 0x0302 352*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_4 0x0303 353*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_5 0x0304 354*4882a593Smuzhiyun #define RT5665_DRC1_CTRL_6 0x0305 355*4882a593Smuzhiyun #define RT5665_DRC1_HARD_LMT_CTRL_1 0x0306 356*4882a593Smuzhiyun #define RT5665_DRC1_HARD_LMT_CTRL_2 0x0307 357*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_1 0x0310 358*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_2 0x0311 359*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_3 0x0312 360*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_4 0x0313 361*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_5 0x0314 362*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_6 0x0315 363*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_7 0x0316 364*4882a593Smuzhiyun #define RT5665_DRC1_PRIV_8 0x0317 365*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_1 0x0330 366*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_2 0x0331 367*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_3 0x0332 368*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_4 0x0333 369*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_5 0x0334 370*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_6 0x0335 371*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_7 0x0336 372*4882a593Smuzhiyun #define RT5665_ALC_PGA_CTRL_8 0x0337 373*4882a593Smuzhiyun #define RT5665_ALC_PGA_STA_1 0x0338 374*4882a593Smuzhiyun #define RT5665_ALC_PGA_STA_2 0x0339 375*4882a593Smuzhiyun #define RT5665_ALC_PGA_STA_3 0x033a 376*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL1 0x03c0 377*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL2 0x03c1 378*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL3 0x03c2 379*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL4 0x03c3 380*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL5 0x03c4 381*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL6 0x03c5 382*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL7 0x03c6 383*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL8 0x03c7 384*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL9 0x03c8 385*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL10 0x03c9 386*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL11 0x03ca 387*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL12 0x03cb 388*4882a593Smuzhiyun #define RT5665_EQ_AUTO_RCV_CTRL13 0x03cc 389*4882a593Smuzhiyun #define RT5665_ADC_L_EQ_LPF1_A1 0x03d0 390*4882a593Smuzhiyun #define RT5665_R_EQ_LPF1_A1 0x03d1 391*4882a593Smuzhiyun #define RT5665_L_EQ_LPF1_H0 0x03d2 392*4882a593Smuzhiyun #define RT5665_R_EQ_LPF1_H0 0x03d3 393*4882a593Smuzhiyun #define RT5665_L_EQ_BPF1_A1 0x03d4 394*4882a593Smuzhiyun #define RT5665_R_EQ_BPF1_A1 0x03d5 395*4882a593Smuzhiyun #define RT5665_L_EQ_BPF1_A2 0x03d6 396*4882a593Smuzhiyun #define RT5665_R_EQ_BPF1_A2 0x03d7 397*4882a593Smuzhiyun #define RT5665_L_EQ_BPF1_H0 0x03d8 398*4882a593Smuzhiyun #define RT5665_R_EQ_BPF1_H0 0x03d9 399*4882a593Smuzhiyun #define RT5665_L_EQ_BPF2_A1 0x03da 400*4882a593Smuzhiyun #define RT5665_R_EQ_BPF2_A1 0x03db 401*4882a593Smuzhiyun #define RT5665_L_EQ_BPF2_A2 0x03dc 402*4882a593Smuzhiyun #define RT5665_R_EQ_BPF2_A2 0x03dd 403*4882a593Smuzhiyun #define RT5665_L_EQ_BPF2_H0 0x03de 404*4882a593Smuzhiyun #define RT5665_R_EQ_BPF2_H0 0x03df 405*4882a593Smuzhiyun #define RT5665_L_EQ_BPF3_A1 0x03e0 406*4882a593Smuzhiyun #define RT5665_R_EQ_BPF3_A1 0x03e1 407*4882a593Smuzhiyun #define RT5665_L_EQ_BPF3_A2 0x03e2 408*4882a593Smuzhiyun #define RT5665_R_EQ_BPF3_A2 0x03e3 409*4882a593Smuzhiyun #define RT5665_L_EQ_BPF3_H0 0x03e4 410*4882a593Smuzhiyun #define RT5665_R_EQ_BPF3_H0 0x03e5 411*4882a593Smuzhiyun #define RT5665_L_EQ_BPF4_A1 0x03e6 412*4882a593Smuzhiyun #define RT5665_R_EQ_BPF4_A1 0x03e7 413*4882a593Smuzhiyun #define RT5665_L_EQ_BPF4_A2 0x03e8 414*4882a593Smuzhiyun #define RT5665_R_EQ_BPF4_A2 0x03e9 415*4882a593Smuzhiyun #define RT5665_L_EQ_BPF4_H0 0x03ea 416*4882a593Smuzhiyun #define RT5665_R_EQ_BPF4_H0 0x03eb 417*4882a593Smuzhiyun #define RT5665_L_EQ_HPF1_A1 0x03ec 418*4882a593Smuzhiyun #define RT5665_R_EQ_HPF1_A1 0x03ed 419*4882a593Smuzhiyun #define RT5665_L_EQ_HPF1_H0 0x03ee 420*4882a593Smuzhiyun #define RT5665_R_EQ_HPF1_H0 0x03ef 421*4882a593Smuzhiyun #define RT5665_L_EQ_PRE_VOL 0x03f0 422*4882a593Smuzhiyun #define RT5665_R_EQ_PRE_VOL 0x03f1 423*4882a593Smuzhiyun #define RT5665_L_EQ_POST_VOL 0x03f2 424*4882a593Smuzhiyun #define RT5665_R_EQ_POST_VOL 0x03f3 425*4882a593Smuzhiyun #define RT5665_SCAN_MODE_CTRL 0x07f0 426*4882a593Smuzhiyun #define RT5665_I2C_MODE 0x07fa 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun /* global definition */ 431*4882a593Smuzhiyun #define RT5665_L_MUTE (0x1 << 15) 432*4882a593Smuzhiyun #define RT5665_L_MUTE_SFT 15 433*4882a593Smuzhiyun #define RT5665_VOL_L_MUTE (0x1 << 14) 434*4882a593Smuzhiyun #define RT5665_VOL_L_SFT 14 435*4882a593Smuzhiyun #define RT5665_R_MUTE (0x1 << 7) 436*4882a593Smuzhiyun #define RT5665_R_MUTE_SFT 7 437*4882a593Smuzhiyun #define RT5665_VOL_R_MUTE (0x1 << 6) 438*4882a593Smuzhiyun #define RT5665_VOL_R_SFT 6 439*4882a593Smuzhiyun #define RT5665_L_VOL_MASK (0x3f << 8) 440*4882a593Smuzhiyun #define RT5665_L_VOL_SFT 8 441*4882a593Smuzhiyun #define RT5665_R_VOL_MASK (0x3f) 442*4882a593Smuzhiyun #define RT5665_R_VOL_SFT 0 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/ 445*4882a593Smuzhiyun #define RT5665_G_HP (0xf << 8) 446*4882a593Smuzhiyun #define RT5665_G_HP_SFT 8 447*4882a593Smuzhiyun #define RT5665_G_STO_DA_DMIX (0xf) 448*4882a593Smuzhiyun #define RT5665_G_STO_DA_SFT 0 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* CBJ Control (0x000b) */ 451*4882a593Smuzhiyun #define RT5665_BST_CBJ_MASK (0xf << 8) 452*4882a593Smuzhiyun #define RT5665_BST_CBJ_SFT 8 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* IN1/IN2 Control (0x000c) */ 455*4882a593Smuzhiyun #define RT5665_IN1_DF_MASK (0x1 << 15) 456*4882a593Smuzhiyun #define RT5665_IN1_DF 15 457*4882a593Smuzhiyun #define RT5665_BST1_MASK (0x7f << 8) 458*4882a593Smuzhiyun #define RT5665_BST1_SFT 8 459*4882a593Smuzhiyun #define RT5665_IN2_DF_MASK (0x1 << 7) 460*4882a593Smuzhiyun #define RT5665_IN2_DF 7 461*4882a593Smuzhiyun #define RT5665_BST2_MASK (0x7f) 462*4882a593Smuzhiyun #define RT5665_BST2_SFT 0 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* IN3/IN4 Control (0x000d) */ 465*4882a593Smuzhiyun #define RT5665_IN3_DF_MASK (0x1 << 15) 466*4882a593Smuzhiyun #define RT5665_IN3_DF 15 467*4882a593Smuzhiyun #define RT5665_BST3_MASK (0x7f << 8) 468*4882a593Smuzhiyun #define RT5665_BST3_SFT 8 469*4882a593Smuzhiyun #define RT5665_IN4_DF_MASK (0x1 << 7) 470*4882a593Smuzhiyun #define RT5665_IN4_DF 7 471*4882a593Smuzhiyun #define RT5665_BST4_MASK (0x7f) 472*4882a593Smuzhiyun #define RT5665_BST4_SFT 0 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun /* INL and INR Volume Control (0x000f) */ 475*4882a593Smuzhiyun #define RT5665_INL_VOL_MASK (0x1f << 8) 476*4882a593Smuzhiyun #define RT5665_INL_VOL_SFT 8 477*4882a593Smuzhiyun #define RT5665_INR_VOL_MASK (0x1f) 478*4882a593Smuzhiyun #define RT5665_INR_VOL_SFT 0 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 1 (0x0010) */ 481*4882a593Smuzhiyun #define RT5665_EMB_JD_EN (0x1 << 15) 482*4882a593Smuzhiyun #define RT5665_EMB_JD_EN_SFT 15 483*4882a593Smuzhiyun #define RT5665_JD_MODE (0x1 << 13) 484*4882a593Smuzhiyun #define RT5665_JD_MODE_SFT 13 485*4882a593Smuzhiyun #define RT5665_POLA_EXT_JD_MASK (0x1 << 11) 486*4882a593Smuzhiyun #define RT5665_POLA_EXT_JD_LOW (0x1 << 11) 487*4882a593Smuzhiyun #define RT5665_POLA_EXT_JD_HIGH (0x0 << 11) 488*4882a593Smuzhiyun #define RT5665_EXT_JD_DIG (0x1 << 9) 489*4882a593Smuzhiyun #define RT5665_POL_FAST_OFF_MASK (0x1 << 8) 490*4882a593Smuzhiyun #define RT5665_POL_FAST_OFF_HIGH (0x1 << 8) 491*4882a593Smuzhiyun #define RT5665_POL_FAST_OFF_LOW (0x0 << 8) 492*4882a593Smuzhiyun #define RT5665_VREF_POW_MASK (0x1 << 6) 493*4882a593Smuzhiyun #define RT5665_VREF_POW_FSM (0x0 << 6) 494*4882a593Smuzhiyun #define RT5665_VREF_POW_REG (0x1 << 6) 495*4882a593Smuzhiyun #define RT5665_MB1_PATH_MASK (0x1 << 5) 496*4882a593Smuzhiyun #define RT5665_CTRL_MB1_REG (0x1 << 5) 497*4882a593Smuzhiyun #define RT5665_CTRL_MB1_FSM (0x0 << 5) 498*4882a593Smuzhiyun #define RT5665_MB2_PATH_MASK (0x1 << 4) 499*4882a593Smuzhiyun #define RT5665_CTRL_MB2_REG (0x1 << 4) 500*4882a593Smuzhiyun #define RT5665_CTRL_MB2_FSM (0x0 << 4) 501*4882a593Smuzhiyun #define RT5665_TRIG_JD_MASK (0x1 << 3) 502*4882a593Smuzhiyun #define RT5665_TRIG_JD_HIGH (0x1 << 3) 503*4882a593Smuzhiyun #define RT5665_TRIG_JD_LOW (0x0 << 3) 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 2 (0x0011) */ 506*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC (0x7 << 4) 507*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_SFT 4 508*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_GPIO_JD1 (0x0 << 4) 509*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_GPIO_JD2 (0x1 << 4) 510*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_JD1_1 (0x2 << 4) 511*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_JD1_2 (0x3 << 4) 512*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_JD2 (0x4 << 4) 513*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_JD3 (0x5 << 4) 514*4882a593Smuzhiyun #define RT5665_EXT_JD_SRC_MANUAL (0x6 << 4) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* Combo Jack and Type Detection Control 4 (0x0013) */ 517*4882a593Smuzhiyun #define RT5665_SEL_SHT_MID_TON_MASK (0x3 << 12) 518*4882a593Smuzhiyun #define RT5665_SEL_SHT_MID_TON_2 (0x0 << 12) 519*4882a593Smuzhiyun #define RT5665_SEL_SHT_MID_TON_3 (0x1 << 12) 520*4882a593Smuzhiyun #define RT5665_CBJ_JD_TEST_MASK (0x1 << 6) 521*4882a593Smuzhiyun #define RT5665_CBJ_JD_TEST_NORM (0x0 << 6) 522*4882a593Smuzhiyun #define RT5665_CBJ_JD_TEST_MODE (0x1 << 6) 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* Slience Detection Control (0x0015) */ 525*4882a593Smuzhiyun #define RT5665_SIL_DET_MASK (0x1 << 15) 526*4882a593Smuzhiyun #define RT5665_SIL_DET_DIS (0x0 << 15) 527*4882a593Smuzhiyun #define RT5665_SIL_DET_EN (0x1 << 15) 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun /* DAC2 Control (0x0017) */ 530*4882a593Smuzhiyun #define RT5665_M_DAC2_L_VOL (0x1 << 13) 531*4882a593Smuzhiyun #define RT5665_M_DAC2_L_VOL_SFT 13 532*4882a593Smuzhiyun #define RT5665_M_DAC2_R_VOL (0x1 << 12) 533*4882a593Smuzhiyun #define RT5665_M_DAC2_R_VOL_SFT 12 534*4882a593Smuzhiyun #define RT5665_DAC_L2_SEL_MASK (0x7 << 4) 535*4882a593Smuzhiyun #define RT5665_DAC_L2_SEL_SFT 4 536*4882a593Smuzhiyun #define RT5665_DAC_R2_SEL_MASK (0x7 << 0) 537*4882a593Smuzhiyun #define RT5665_DAC_R2_SEL_SFT 0 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* Sidetone Control (0x0018) */ 540*4882a593Smuzhiyun #define RT5665_ST_SEL_MASK (0x7 << 9) 541*4882a593Smuzhiyun #define RT5665_ST_SEL_SFT 9 542*4882a593Smuzhiyun #define RT5665_ST_EN (0x1 << 6) 543*4882a593Smuzhiyun #define RT5665_ST_EN_SFT 6 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* DAC1 Digital Volume (0x0019) */ 546*4882a593Smuzhiyun #define RT5665_DAC_L1_VOL_MASK (0xff << 8) 547*4882a593Smuzhiyun #define RT5665_DAC_L1_VOL_SFT 8 548*4882a593Smuzhiyun #define RT5665_DAC_R1_VOL_MASK (0xff) 549*4882a593Smuzhiyun #define RT5665_DAC_R1_VOL_SFT 0 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun /* DAC2 Digital Volume (0x001a) */ 552*4882a593Smuzhiyun #define RT5665_DAC_L2_VOL_MASK (0xff << 8) 553*4882a593Smuzhiyun #define RT5665_DAC_L2_VOL_SFT 8 554*4882a593Smuzhiyun #define RT5665_DAC_R2_VOL_MASK (0xff) 555*4882a593Smuzhiyun #define RT5665_DAC_R2_VOL_SFT 0 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun /* DAC3 Control (0x001b) */ 558*4882a593Smuzhiyun #define RT5665_M_DAC3_L_VOL (0x1 << 13) 559*4882a593Smuzhiyun #define RT5665_M_DAC3_L_VOL_SFT 13 560*4882a593Smuzhiyun #define RT5665_M_DAC3_R_VOL (0x1 << 12) 561*4882a593Smuzhiyun #define RT5665_M_DAC3_R_VOL_SFT 12 562*4882a593Smuzhiyun #define RT5665_DAC_L3_SEL_MASK (0x7 << 4) 563*4882a593Smuzhiyun #define RT5665_DAC_L3_SEL_SFT 4 564*4882a593Smuzhiyun #define RT5665_DAC_R3_SEL_MASK (0x7 << 0) 565*4882a593Smuzhiyun #define RT5665_DAC_R3_SEL_SFT 0 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun /* ADC Digital Volume Control (0x001c) */ 568*4882a593Smuzhiyun #define RT5665_ADC_L_VOL_MASK (0x7f << 8) 569*4882a593Smuzhiyun #define RT5665_ADC_L_VOL_SFT 8 570*4882a593Smuzhiyun #define RT5665_ADC_R_VOL_MASK (0x7f) 571*4882a593Smuzhiyun #define RT5665_ADC_R_VOL_SFT 0 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x001d) */ 574*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_VOL_MASK (0x7f << 8) 575*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_VOL_SFT 8 576*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_VOL_MASK (0x7f) 577*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_VOL_SFT 0 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 580*4882a593Smuzhiyun #define RT5665_STO1_ADC_L_BST_MASK (0x3 << 14) 581*4882a593Smuzhiyun #define RT5665_STO1_ADC_L_BST_SFT 14 582*4882a593Smuzhiyun #define RT5665_STO1_ADC_R_BST_MASK (0x3 << 12) 583*4882a593Smuzhiyun #define RT5665_STO1_ADC_R_BST_SFT 12 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* Mono ADC Boost Gain Control (0x0020) */ 586*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_BST_MASK (0x3 << 14) 587*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_BST_SFT 14 588*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_BST_MASK (0x3 << 12) 589*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_BST_SFT 12 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 592*4882a593Smuzhiyun #define RT5665_STO2_ADC_L_BST_MASK (0x3 << 14) 593*4882a593Smuzhiyun #define RT5665_STO2_ADC_L_BST_SFT 14 594*4882a593Smuzhiyun #define RT5665_STO2_ADC_R_BST_MASK (0x3 << 12) 595*4882a593Smuzhiyun #define RT5665_STO2_ADC_R_BST_SFT 12 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /* Stereo1 ADC Mixer Control (0x0026) */ 598*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_L1 (0x1 << 15) 599*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_L1_SFT 15 600*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_L2 (0x1 << 14) 601*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_L2_SFT 14 602*4882a593Smuzhiyun #define RT5665_STO1_ADC1L_SRC_MASK (0x1 << 13) 603*4882a593Smuzhiyun #define RT5665_STO1_ADC1L_SRC_SFT 13 604*4882a593Smuzhiyun #define RT5665_STO1_ADC1_SRC_ADC (0x1 << 13) 605*4882a593Smuzhiyun #define RT5665_STO1_ADC1_SRC_DACMIX (0x0 << 13) 606*4882a593Smuzhiyun #define RT5665_STO1_ADC2L_SRC_MASK (0x1 << 12) 607*4882a593Smuzhiyun #define RT5665_STO1_ADC2L_SRC_SFT 12 608*4882a593Smuzhiyun #define RT5665_STO1_ADCL_SRC_MASK (0x3 << 10) 609*4882a593Smuzhiyun #define RT5665_STO1_ADCL_SRC_SFT 10 610*4882a593Smuzhiyun #define RT5665_STO1_DD_L_SRC_MASK (0x1 << 9) 611*4882a593Smuzhiyun #define RT5665_STO1_DD_L_SRC_SFT 9 612*4882a593Smuzhiyun #define RT5665_STO1_DMIC_SRC_MASK (0x1 << 8) 613*4882a593Smuzhiyun #define RT5665_STO1_DMIC_SRC_SFT 8 614*4882a593Smuzhiyun #define RT5665_STO1_DMIC_SRC_DMIC2 (0x1 << 8) 615*4882a593Smuzhiyun #define RT5665_STO1_DMIC_SRC_DMIC1 (0x0 << 8) 616*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_R1 (0x1 << 7) 617*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_R1_SFT 7 618*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_R2 (0x1 << 6) 619*4882a593Smuzhiyun #define RT5665_M_STO1_ADC_R2_SFT 6 620*4882a593Smuzhiyun #define RT5665_STO1_ADC1R_SRC_MASK (0x1 << 5) 621*4882a593Smuzhiyun #define RT5665_STO1_ADC1R_SRC_SFT 5 622*4882a593Smuzhiyun #define RT5665_STO1_ADC2R_SRC_MASK (0x1 << 4) 623*4882a593Smuzhiyun #define RT5665_STO1_ADC2R_SRC_SFT 4 624*4882a593Smuzhiyun #define RT5665_STO1_ADCR_SRC_MASK (0x3 << 2) 625*4882a593Smuzhiyun #define RT5665_STO1_ADCR_SRC_SFT 2 626*4882a593Smuzhiyun #define RT5665_STO1_DD_R_SRC_MASK (0x3) 627*4882a593Smuzhiyun #define RT5665_STO1_DD_R_SRC_SFT 0 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun /* Mono1 ADC Mixer control (0x0027) */ 631*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_L1 (0x1 << 15) 632*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_L1_SFT 15 633*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_L2 (0x1 << 14) 634*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_L2_SFT 14 635*4882a593Smuzhiyun #define RT5665_MONO_ADC_L1_SRC_MASK (0x1 << 13) 636*4882a593Smuzhiyun #define RT5665_MONO_ADC_L1_SRC_SFT 13 637*4882a593Smuzhiyun #define RT5665_MONO_ADC_L2_SRC_MASK (0x1 << 12) 638*4882a593Smuzhiyun #define RT5665_MONO_ADC_L2_SRC_SFT 12 639*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_SRC_MASK (0x3 << 10) 640*4882a593Smuzhiyun #define RT5665_MONO_ADC_L_SRC_SFT 10 641*4882a593Smuzhiyun #define RT5665_MONO_DD_L_SRC_MASK (0x1 << 9) 642*4882a593Smuzhiyun #define RT5665_MONO_DD_L_SRC_SFT 9 643*4882a593Smuzhiyun #define RT5665_MONO_DMIC_L_SRC_MASK (0x1 << 8) 644*4882a593Smuzhiyun #define RT5665_MONO_DMIC_L_SRC_SFT 8 645*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_R1 (0x1 << 7) 646*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_R1_SFT 7 647*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_R2 (0x1 << 6) 648*4882a593Smuzhiyun #define RT5665_M_MONO_ADC_R2_SFT 6 649*4882a593Smuzhiyun #define RT5665_MONO_ADC_R1_SRC_MASK (0x1 << 5) 650*4882a593Smuzhiyun #define RT5665_MONO_ADC_R1_SRC_SFT 5 651*4882a593Smuzhiyun #define RT5665_MONO_ADC_R2_SRC_MASK (0x1 << 4) 652*4882a593Smuzhiyun #define RT5665_MONO_ADC_R2_SRC_SFT 4 653*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_SRC_MASK (0x3 << 2) 654*4882a593Smuzhiyun #define RT5665_MONO_ADC_R_SRC_SFT 2 655*4882a593Smuzhiyun #define RT5665_MONO_DD_R_SRC_MASK (0x1 << 1) 656*4882a593Smuzhiyun #define RT5665_MONO_DD_R_SRC_SFT 1 657*4882a593Smuzhiyun #define RT5665_MONO_DMIC_R_SRC_MASK 0x1 658*4882a593Smuzhiyun #define RT5665_MONO_DMIC_R_SRC_SFT 0 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun /* Stereo2 ADC Mixer Control (0x0028) */ 661*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_L1 (0x1 << 15) 662*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_L1_UN (0x0 << 15) 663*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_L1_SFT 15 664*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_L2 (0x1 << 14) 665*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_L2_SFT 14 666*4882a593Smuzhiyun #define RT5665_STO2_ADC1L_SRC_MASK (0x1 << 13) 667*4882a593Smuzhiyun #define RT5665_STO2_ADC1L_SRC_SFT 13 668*4882a593Smuzhiyun #define RT5665_STO2_ADC1_SRC_ADC (0x1 << 13) 669*4882a593Smuzhiyun #define RT5665_STO2_ADC1_SRC_DACMIX (0x0 << 13) 670*4882a593Smuzhiyun #define RT5665_STO2_ADC2L_SRC_MASK (0x1 << 12) 671*4882a593Smuzhiyun #define RT5665_STO2_ADC2L_SRC_SFT 12 672*4882a593Smuzhiyun #define RT5665_STO2_ADCL_SRC_MASK (0x3 << 10) 673*4882a593Smuzhiyun #define RT5665_STO2_ADCL_SRC_SFT 10 674*4882a593Smuzhiyun #define RT5665_STO2_DD_L_SRC_MASK (0x1 << 9) 675*4882a593Smuzhiyun #define RT5665_STO2_DD_L_SRC_SFT 9 676*4882a593Smuzhiyun #define RT5665_STO2_DMIC_SRC_MASK (0x1 << 8) 677*4882a593Smuzhiyun #define RT5665_STO2_DMIC_SRC_SFT 8 678*4882a593Smuzhiyun #define RT5665_STO2_DMIC_SRC_DMIC2 (0x1 << 8) 679*4882a593Smuzhiyun #define RT5665_STO2_DMIC_SRC_DMIC1 (0x0 << 8) 680*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_R1 (0x1 << 7) 681*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_R1_UN (0x0 << 7) 682*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_R1_SFT 7 683*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_R2 (0x1 << 6) 684*4882a593Smuzhiyun #define RT5665_M_STO2_ADC_R2_SFT 6 685*4882a593Smuzhiyun #define RT5665_STO2_ADC1R_SRC_MASK (0x1 << 5) 686*4882a593Smuzhiyun #define RT5665_STO2_ADC1R_SRC_SFT 5 687*4882a593Smuzhiyun #define RT5665_STO2_ADC2R_SRC_MASK (0x1 << 4) 688*4882a593Smuzhiyun #define RT5665_STO2_ADC2R_SRC_SFT 4 689*4882a593Smuzhiyun #define RT5665_STO2_ADCR_SRC_MASK (0x3 << 2) 690*4882a593Smuzhiyun #define RT5665_STO2_ADCR_SRC_SFT 2 691*4882a593Smuzhiyun #define RT5665_STO2_DD_R_SRC_MASK (0x1 << 1) 692*4882a593Smuzhiyun #define RT5665_STO2_DD_R_SRC_SFT 1 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x0029) */ 695*4882a593Smuzhiyun #define RT5665_M_ADCMIX_L (0x1 << 15) 696*4882a593Smuzhiyun #define RT5665_M_ADCMIX_L_SFT 15 697*4882a593Smuzhiyun #define RT5665_M_DAC1_L (0x1 << 14) 698*4882a593Smuzhiyun #define RT5665_M_DAC1_L_SFT 14 699*4882a593Smuzhiyun #define RT5665_DAC1_R_SEL_MASK (0x3 << 10) 700*4882a593Smuzhiyun #define RT5665_DAC1_R_SEL_SFT 10 701*4882a593Smuzhiyun #define RT5665_DAC1_L_SEL_MASK (0x3 << 8) 702*4882a593Smuzhiyun #define RT5665_DAC1_L_SEL_SFT 8 703*4882a593Smuzhiyun #define RT5665_M_ADCMIX_R (0x1 << 7) 704*4882a593Smuzhiyun #define RT5665_M_ADCMIX_R_SFT 7 705*4882a593Smuzhiyun #define RT5665_M_DAC1_R (0x1 << 6) 706*4882a593Smuzhiyun #define RT5665_M_DAC1_R_SFT 6 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun /* Stereo1 DAC Mixer Control (0x002a) */ 709*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO_L (0x1 << 15) 710*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO_L_SFT 15 711*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO_L_MASK (0x1 << 14) 712*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO_L_SFT 14 713*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO_L (0x1 << 13) 714*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO_L_SFT 13 715*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO_L_MASK (0x1 << 12) 716*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO_L_SFT 12 717*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO_L (0x1 << 11) 718*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO_L_SFT 11 719*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO_L_MASK (0x1 << 10) 720*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO_L_SFT 10 721*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO_L (0x1 << 9) 722*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO_L_SFT 9 723*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO_L_MASK (0x1 << 8) 724*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO_L_SFT 8 725*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO_R (0x1 << 7) 726*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO_R_SFT 7 727*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO_R_MASK (0x1 << 6) 728*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO_R_SFT 6 729*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO_R (0x1 << 5) 730*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO_R_SFT 5 731*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO_R_MASK (0x1 << 4) 732*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO_R_SFT 4 733*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO_R (0x1 << 3) 734*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO_R_SFT 3 735*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO_R_MASK (0x1 << 2) 736*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO_R_SFT 2 737*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO_R (0x1 << 1) 738*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO_R_SFT 1 739*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO_R_MASK (0x1) 740*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO_R_SFT 0 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun /* Mono DAC Mixer Control (0x002b) */ 743*4882a593Smuzhiyun #define RT5665_M_DAC_L1_MONO_L (0x1 << 15) 744*4882a593Smuzhiyun #define RT5665_M_DAC_L1_MONO_L_SFT 15 745*4882a593Smuzhiyun #define RT5665_G_DAC_L1_MONO_L_MASK (0x1 << 14) 746*4882a593Smuzhiyun #define RT5665_G_DAC_L1_MONO_L_SFT 14 747*4882a593Smuzhiyun #define RT5665_M_DAC_R1_MONO_L (0x1 << 13) 748*4882a593Smuzhiyun #define RT5665_M_DAC_R1_MONO_L_SFT 13 749*4882a593Smuzhiyun #define RT5665_G_DAC_R1_MONO_L_MASK (0x1 << 12) 750*4882a593Smuzhiyun #define RT5665_G_DAC_R1_MONO_L_SFT 12 751*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MONO_L (0x1 << 11) 752*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MONO_L_SFT 11 753*4882a593Smuzhiyun #define RT5665_G_DAC_L2_MONO_L_MASK (0x1 << 10) 754*4882a593Smuzhiyun #define RT5665_G_DAC_L2_MONO_L_SFT 10 755*4882a593Smuzhiyun #define RT5665_M_DAC_R2_MONO_L (0x1 << 9) 756*4882a593Smuzhiyun #define RT5665_M_DAC_R2_MONO_L_SFT 9 757*4882a593Smuzhiyun #define RT5665_G_DAC_R2_MONO_L_MASK (0x1 << 8) 758*4882a593Smuzhiyun #define RT5665_G_DAC_R2_MONO_L_SFT 8 759*4882a593Smuzhiyun #define RT5665_M_DAC_L1_MONO_R (0x1 << 7) 760*4882a593Smuzhiyun #define RT5665_M_DAC_L1_MONO_R_SFT 7 761*4882a593Smuzhiyun #define RT5665_G_DAC_L1_MONO_R_MASK (0x1 << 6) 762*4882a593Smuzhiyun #define RT5665_G_DAC_L1_MONO_R_SFT 6 763*4882a593Smuzhiyun #define RT5665_M_DAC_R1_MONO_R (0x1 << 5) 764*4882a593Smuzhiyun #define RT5665_M_DAC_R1_MONO_R_SFT 5 765*4882a593Smuzhiyun #define RT5665_G_DAC_R1_MONO_R_MASK (0x1 << 4) 766*4882a593Smuzhiyun #define RT5665_G_DAC_R1_MONO_R_SFT 4 767*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MONO_R (0x1 << 3) 768*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MONO_R_SFT 3 769*4882a593Smuzhiyun #define RT5665_G_DAC_L2_MONO_R_MASK (0x1 << 2) 770*4882a593Smuzhiyun #define RT5665_G_DAC_L2_MONO_R_SFT 2 771*4882a593Smuzhiyun #define RT5665_M_DAC_R2_MONO_R (0x1 << 1) 772*4882a593Smuzhiyun #define RT5665_M_DAC_R2_MONO_R_SFT 1 773*4882a593Smuzhiyun #define RT5665_G_DAC_R2_MONO_R_MASK (0x1) 774*4882a593Smuzhiyun #define RT5665_G_DAC_R2_MONO_R_SFT 0 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun /* Stereo2 DAC Mixer Control (0x002c) */ 777*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO2_L (0x1 << 15) 778*4882a593Smuzhiyun #define RT5665_M_DAC_L1_STO2_L_SFT 15 779*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO2_L_MASK (0x1 << 14) 780*4882a593Smuzhiyun #define RT5665_G_DAC_L1_STO2_L_SFT 14 781*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO2_L (0x1 << 13) 782*4882a593Smuzhiyun #define RT5665_M_DAC_L2_STO2_L_SFT 13 783*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO2_L_MASK (0x1 << 12) 784*4882a593Smuzhiyun #define RT5665_G_DAC_L2_STO2_L_SFT 12 785*4882a593Smuzhiyun #define RT5665_M_DAC_L3_STO2_L (0x1 << 11) 786*4882a593Smuzhiyun #define RT5665_M_DAC_L3_STO2_L_SFT 11 787*4882a593Smuzhiyun #define RT5665_G_DAC_L3_STO2_L_MASK (0x1 << 10) 788*4882a593Smuzhiyun #define RT5665_G_DAC_L3_STO2_L_SFT 10 789*4882a593Smuzhiyun #define RT5665_M_ST_DAC_L1 (0x1 << 9) 790*4882a593Smuzhiyun #define RT5665_M_ST_DAC_L1_SFT 9 791*4882a593Smuzhiyun #define RT5665_M_ST_DAC_R1 (0x1 << 8) 792*4882a593Smuzhiyun #define RT5665_M_ST_DAC_R1_SFT 8 793*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO2_R (0x1 << 7) 794*4882a593Smuzhiyun #define RT5665_M_DAC_R1_STO2_R_SFT 7 795*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO2_R_MASK (0x1 << 6) 796*4882a593Smuzhiyun #define RT5665_G_DAC_R1_STO2_R_SFT 6 797*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO2_R (0x1 << 5) 798*4882a593Smuzhiyun #define RT5665_M_DAC_R2_STO2_R_SFT 5 799*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO2_R_MASK (0x1 << 4) 800*4882a593Smuzhiyun #define RT5665_G_DAC_R2_STO2_R_SFT 4 801*4882a593Smuzhiyun #define RT5665_M_DAC_R3_STO2_R (0x1 << 3) 802*4882a593Smuzhiyun #define RT5665_M_DAC_R3_STO2_R_SFT 3 803*4882a593Smuzhiyun #define RT5665_G_DAC_R3_STO2_R_MASK (0x1 << 2) 804*4882a593Smuzhiyun #define RT5665_G_DAC_R3_STO2_R_SFT 2 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /* Analog DAC1 Input Source Control (0x002d) */ 807*4882a593Smuzhiyun #define RT5665_DAC_MIX_L_MASK (0x3 << 12) 808*4882a593Smuzhiyun #define RT5665_DAC_MIX_L_SFT 12 809*4882a593Smuzhiyun #define RT5665_DAC_MIX_R_MASK (0x3 << 8) 810*4882a593Smuzhiyun #define RT5665_DAC_MIX_R_SFT 8 811*4882a593Smuzhiyun #define RT5665_DAC_L1_SRC_MASK (0x3 << 4) 812*4882a593Smuzhiyun #define RT5665_A_DACL1_SFT 4 813*4882a593Smuzhiyun #define RT5665_DAC_R1_SRC_MASK (0x3) 814*4882a593Smuzhiyun #define RT5665_A_DACR1_SFT 0 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun /* Analog DAC Input Source Control (0x002e) */ 817*4882a593Smuzhiyun #define RT5665_A_DACL2_SEL (0x1 << 4) 818*4882a593Smuzhiyun #define RT5665_A_DACL2_SFT 4 819*4882a593Smuzhiyun #define RT5665_A_DACR2_SEL (0x1 << 0) 820*4882a593Smuzhiyun #define RT5665_A_DACR2_SFT 0 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun /* Digital Interface Data Control (0x002f) */ 823*4882a593Smuzhiyun #define RT5665_IF2_1_ADC_IN_MASK (0x7 << 12) 824*4882a593Smuzhiyun #define RT5665_IF2_1_ADC_IN_SFT 12 825*4882a593Smuzhiyun #define RT5665_IF2_1_DAC_SEL_MASK (0x3 << 10) 826*4882a593Smuzhiyun #define RT5665_IF2_1_DAC_SEL_SFT 10 827*4882a593Smuzhiyun #define RT5665_IF2_1_ADC_SEL_MASK (0x3 << 8) 828*4882a593Smuzhiyun #define RT5665_IF2_1_ADC_SEL_SFT 8 829*4882a593Smuzhiyun #define RT5665_IF2_2_ADC_IN_MASK (0x7 << 4) 830*4882a593Smuzhiyun #define RT5665_IF2_2_ADC_IN_SFT 4 831*4882a593Smuzhiyun #define RT5665_IF2_2_DAC_SEL_MASK (0x3 << 2) 832*4882a593Smuzhiyun #define RT5665_IF2_2_DAC_SEL_SFT 2 833*4882a593Smuzhiyun #define RT5665_IF2_2_ADC_SEL_MASK (0x3 << 0) 834*4882a593Smuzhiyun #define RT5665_IF2_2_ADC_SEL_SFT 0 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun /* Digital Interface Data Control (0x0030) */ 837*4882a593Smuzhiyun #define RT5665_IF3_ADC_IN_MASK (0x7 << 4) 838*4882a593Smuzhiyun #define RT5665_IF3_ADC_IN_SFT 4 839*4882a593Smuzhiyun #define RT5665_IF3_DAC_SEL_MASK (0x3 << 2) 840*4882a593Smuzhiyun #define RT5665_IF3_DAC_SEL_SFT 2 841*4882a593Smuzhiyun #define RT5665_IF3_ADC_SEL_MASK (0x3 << 0) 842*4882a593Smuzhiyun #define RT5665_IF3_ADC_SEL_SFT 0 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun /* PDM Output Control (0x0031) */ 845*4882a593Smuzhiyun #define RT5665_M_PDM1_L (0x1 << 14) 846*4882a593Smuzhiyun #define RT5665_M_PDM1_L_SFT 14 847*4882a593Smuzhiyun #define RT5665_M_PDM1_R (0x1 << 12) 848*4882a593Smuzhiyun #define RT5665_M_PDM1_R_SFT 12 849*4882a593Smuzhiyun #define RT5665_PDM1_L_MASK (0x3 << 10) 850*4882a593Smuzhiyun #define RT5665_PDM1_L_SFT 10 851*4882a593Smuzhiyun #define RT5665_PDM1_R_MASK (0x3 << 8) 852*4882a593Smuzhiyun #define RT5665_PDM1_R_SFT 8 853*4882a593Smuzhiyun #define RT5665_PDM1_BUSY (0x1 << 6) 854*4882a593Smuzhiyun #define RT5665_PDM_PATTERN (0x1 << 5) 855*4882a593Smuzhiyun #define RT5665_PDM_GAIN (0x1 << 4) 856*4882a593Smuzhiyun #define RT5665_LRCK_PDM_PI2C (0x1 << 3) 857*4882a593Smuzhiyun #define RT5665_PDM_DIV_MASK (0x3) 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /*S/PDIF Output Control (0x0036) */ 860*4882a593Smuzhiyun #define RT5665_SPDIF_SEL_MASK (0x3 << 0) 861*4882a593Smuzhiyun #define RT5665_SPDIF_SEL_SFT 0 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x003c) */ 864*4882a593Smuzhiyun #define RT5665_M_CBJ_RM1_L (0x1 << 7) 865*4882a593Smuzhiyun #define RT5665_M_CBJ_RM1_L_SFT 7 866*4882a593Smuzhiyun #define RT5665_M_BST1_RM1_L (0x1 << 5) 867*4882a593Smuzhiyun #define RT5665_M_BST1_RM1_L_SFT 5 868*4882a593Smuzhiyun #define RT5665_M_BST2_RM1_L (0x1 << 4) 869*4882a593Smuzhiyun #define RT5665_M_BST2_RM1_L_SFT 4 870*4882a593Smuzhiyun #define RT5665_M_BST3_RM1_L (0x1 << 3) 871*4882a593Smuzhiyun #define RT5665_M_BST3_RM1_L_SFT 3 872*4882a593Smuzhiyun #define RT5665_M_BST4_RM1_L (0x1 << 2) 873*4882a593Smuzhiyun #define RT5665_M_BST4_RM1_L_SFT 2 874*4882a593Smuzhiyun #define RT5665_M_INL_RM1_L (0x1 << 1) 875*4882a593Smuzhiyun #define RT5665_M_INL_RM1_L_SFT 1 876*4882a593Smuzhiyun #define RT5665_M_INR_RM1_L (0x1) 877*4882a593Smuzhiyun #define RT5665_M_INR_RM1_L_SFT 0 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x003e) */ 880*4882a593Smuzhiyun #define RT5665_M_AEC_REF_RM1_R (0x1 << 7) 881*4882a593Smuzhiyun #define RT5665_M_AEC_REF_RM1_R_SFT 7 882*4882a593Smuzhiyun #define RT5665_M_BST1_RM1_R (0x1 << 5) 883*4882a593Smuzhiyun #define RT5665_M_BST1_RM1_R_SFT 5 884*4882a593Smuzhiyun #define RT5665_M_BST2_RM1_R (0x1 << 4) 885*4882a593Smuzhiyun #define RT5665_M_BST2_RM1_R_SFT 4 886*4882a593Smuzhiyun #define RT5665_M_BST3_RM1_R (0x1 << 3) 887*4882a593Smuzhiyun #define RT5665_M_BST3_RM1_R_SFT 3 888*4882a593Smuzhiyun #define RT5665_M_BST4_RM1_R (0x1 << 2) 889*4882a593Smuzhiyun #define RT5665_M_BST4_RM1_R_SFT 2 890*4882a593Smuzhiyun #define RT5665_M_INR_RM1_R (0x1 << 1) 891*4882a593Smuzhiyun #define RT5665_M_INR_RM1_R_SFT 1 892*4882a593Smuzhiyun #define RT5665_M_MONOVOL_RM1_R (0x1) 893*4882a593Smuzhiyun #define RT5665_M_MONOVOL_RM1_R_SFT 0 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* REC Mixer 2 Left Control 2 (0x0041) */ 896*4882a593Smuzhiyun #define RT5665_M_CBJ_RM2_L (0x1 << 7) 897*4882a593Smuzhiyun #define RT5665_M_CBJ_RM2_L_SFT 7 898*4882a593Smuzhiyun #define RT5665_M_BST1_RM2_L (0x1 << 5) 899*4882a593Smuzhiyun #define RT5665_M_BST1_RM2_L_SFT 5 900*4882a593Smuzhiyun #define RT5665_M_BST2_RM2_L (0x1 << 4) 901*4882a593Smuzhiyun #define RT5665_M_BST2_RM2_L_SFT 4 902*4882a593Smuzhiyun #define RT5665_M_BST3_RM2_L (0x1 << 3) 903*4882a593Smuzhiyun #define RT5665_M_BST3_RM2_L_SFT 3 904*4882a593Smuzhiyun #define RT5665_M_BST4_RM2_L (0x1 << 2) 905*4882a593Smuzhiyun #define RT5665_M_BST4_RM2_L_SFT 2 906*4882a593Smuzhiyun #define RT5665_M_INL_RM2_L (0x1 << 1) 907*4882a593Smuzhiyun #define RT5665_M_INL_RM2_L_SFT 1 908*4882a593Smuzhiyun #define RT5665_M_INR_RM2_L (0x1) 909*4882a593Smuzhiyun #define RT5665_M_INR_RM2_L_SFT 0 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun /* REC Mixer 2 Right Control 2 (0x0043) */ 912*4882a593Smuzhiyun #define RT5665_M_MONOVOL_RM2_R (0x1 << 7) 913*4882a593Smuzhiyun #define RT5665_M_MONOVOL_RM2_R_SFT 7 914*4882a593Smuzhiyun #define RT5665_M_BST1_RM2_R (0x1 << 5) 915*4882a593Smuzhiyun #define RT5665_M_BST1_RM2_R_SFT 5 916*4882a593Smuzhiyun #define RT5665_M_BST2_RM2_R (0x1 << 4) 917*4882a593Smuzhiyun #define RT5665_M_BST2_RM2_R_SFT 4 918*4882a593Smuzhiyun #define RT5665_M_BST3_RM2_R (0x1 << 3) 919*4882a593Smuzhiyun #define RT5665_M_BST3_RM2_R_SFT 3 920*4882a593Smuzhiyun #define RT5665_M_BST4_RM2_R (0x1 << 2) 921*4882a593Smuzhiyun #define RT5665_M_BST4_RM2_R_SFT 2 922*4882a593Smuzhiyun #define RT5665_M_INL_RM2_R (0x1 << 1) 923*4882a593Smuzhiyun #define RT5665_M_INL_RM2_R_SFT 1 924*4882a593Smuzhiyun #define RT5665_M_INR_RM2_R (0x1) 925*4882a593Smuzhiyun #define RT5665_M_INR_RM2_R_SFT 0 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun /* SPK Left Mixer Control (0x0046) */ 928*4882a593Smuzhiyun #define RT5665_M_BST3_SM_L (0x1 << 4) 929*4882a593Smuzhiyun #define RT5665_M_BST3_SM_L_SFT 4 930*4882a593Smuzhiyun #define RT5665_M_IN_R_SM_L (0x1 << 3) 931*4882a593Smuzhiyun #define RT5665_M_IN_R_SM_L_SFT 3 932*4882a593Smuzhiyun #define RT5665_M_IN_L_SM_L (0x1 << 2) 933*4882a593Smuzhiyun #define RT5665_M_IN_L_SM_L_SFT 2 934*4882a593Smuzhiyun #define RT5665_M_BST1_SM_L (0x1 << 1) 935*4882a593Smuzhiyun #define RT5665_M_BST1_SM_L_SFT 1 936*4882a593Smuzhiyun #define RT5665_M_DAC_L2_SM_L (0x1) 937*4882a593Smuzhiyun #define RT5665_M_DAC_L2_SM_L_SFT 0 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun /* SPK Right Mixer Control (0x0047) */ 940*4882a593Smuzhiyun #define RT5665_M_BST3_SM_R (0x1 << 4) 941*4882a593Smuzhiyun #define RT5665_M_BST3_SM_R_SFT 4 942*4882a593Smuzhiyun #define RT5665_M_IN_R_SM_R (0x1 << 3) 943*4882a593Smuzhiyun #define RT5665_M_IN_R_SM_R_SFT 3 944*4882a593Smuzhiyun #define RT5665_M_IN_L_SM_R (0x1 << 2) 945*4882a593Smuzhiyun #define RT5665_M_IN_L_SM_R_SFT 2 946*4882a593Smuzhiyun #define RT5665_M_BST4_SM_R (0x1 << 1) 947*4882a593Smuzhiyun #define RT5665_M_BST4_SM_R_SFT 1 948*4882a593Smuzhiyun #define RT5665_M_DAC_R2_SM_R (0x1) 949*4882a593Smuzhiyun #define RT5665_M_DAC_R2_SM_R_SFT 0 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun /* SPO Amp Input and Gain Control (0x0048) */ 952*4882a593Smuzhiyun #define RT5665_M_DAC_L2_SPKOMIX (0x1 << 13) 953*4882a593Smuzhiyun #define RT5665_M_DAC_L2_SPKOMIX_SFT 13 954*4882a593Smuzhiyun #define RT5665_M_SPKVOLL_SPKOMIX (0x1 << 12) 955*4882a593Smuzhiyun #define RT5665_M_SPKVOLL_SPKOMIX_SFT 12 956*4882a593Smuzhiyun #define RT5665_M_DAC_R2_SPKOMIX (0x1 << 9) 957*4882a593Smuzhiyun #define RT5665_M_DAC_R2_SPKOMIX_SFT 9 958*4882a593Smuzhiyun #define RT5665_M_SPKVOLR_SPKOMIX (0x1 << 8) 959*4882a593Smuzhiyun #define RT5665_M_SPKVOLR_SPKOMIX_SFT 8 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun /* MONOMIX Input and Gain Control (0x004b) */ 962*4882a593Smuzhiyun #define RT5665_G_MONOVOL_MA (0x1 << 10) 963*4882a593Smuzhiyun #define RT5665_G_MONOVOL_MA_SFT 10 964*4882a593Smuzhiyun #define RT5665_M_MONOVOL_MA (0x1 << 9) 965*4882a593Smuzhiyun #define RT5665_M_MONOVOL_MA_SFT 9 966*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MA (0x1 << 8) 967*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MA_SFT 8 968*4882a593Smuzhiyun #define RT5665_M_BST3_MM (0x1 << 4) 969*4882a593Smuzhiyun #define RT5665_M_BST3_MM_SFT 4 970*4882a593Smuzhiyun #define RT5665_M_BST2_MM (0x1 << 3) 971*4882a593Smuzhiyun #define RT5665_M_BST2_MM_SFT 3 972*4882a593Smuzhiyun #define RT5665_M_BST1_MM (0x1 << 2) 973*4882a593Smuzhiyun #define RT5665_M_BST1_MM_SFT 2 974*4882a593Smuzhiyun #define RT5665_M_RECMIC2L_MM (0x1 << 1) 975*4882a593Smuzhiyun #define RT5665_M_RECMIC2L_MM_SFT 1 976*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MM (0x1) 977*4882a593Smuzhiyun #define RT5665_M_DAC_L2_MM_SFT 0 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x004d) */ 980*4882a593Smuzhiyun #define RT5665_G_BST3_OM_L_MASK (0x7 << 12) 981*4882a593Smuzhiyun #define RT5665_G_BST3_OM_L_SFT 12 982*4882a593Smuzhiyun #define RT5665_G_BST2_OM_L_MASK (0x7 << 9) 983*4882a593Smuzhiyun #define RT5665_G_BST2_OM_L_SFT 9 984*4882a593Smuzhiyun #define RT5665_G_BST1_OM_L_MASK (0x7 << 6) 985*4882a593Smuzhiyun #define RT5665_G_BST1_OM_L_SFT 6 986*4882a593Smuzhiyun #define RT5665_G_IN_L_OM_L_MASK (0x7 << 3) 987*4882a593Smuzhiyun #define RT5665_G_IN_L_OM_L_SFT 3 988*4882a593Smuzhiyun #define RT5665_G_DAC_L2_OM_L_MASK (0x7 << 0) 989*4882a593Smuzhiyun #define RT5665_G_DAC_L2_OM_L_SFT 0 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun /* Output Left Mixer Input Control (0x004e) */ 992*4882a593Smuzhiyun #define RT5665_M_BST3_OM_L (0x1 << 4) 993*4882a593Smuzhiyun #define RT5665_M_BST3_OM_L_SFT 4 994*4882a593Smuzhiyun #define RT5665_M_BST2_OM_L (0x1 << 3) 995*4882a593Smuzhiyun #define RT5665_M_BST2_OM_L_SFT 3 996*4882a593Smuzhiyun #define RT5665_M_BST1_OM_L (0x1 << 2) 997*4882a593Smuzhiyun #define RT5665_M_BST1_OM_L_SFT 2 998*4882a593Smuzhiyun #define RT5665_M_IN_L_OM_L (0x1 << 1) 999*4882a593Smuzhiyun #define RT5665_M_IN_L_OM_L_SFT 1 1000*4882a593Smuzhiyun #define RT5665_M_DAC_L2_OM_L (0x1) 1001*4882a593Smuzhiyun #define RT5665_M_DAC_L2_OM_L_SFT 0 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun /* Output Right Mixer Input Control (0x0050) */ 1004*4882a593Smuzhiyun #define RT5665_M_BST4_OM_R (0x1 << 4) 1005*4882a593Smuzhiyun #define RT5665_M_BST4_OM_R_SFT 4 1006*4882a593Smuzhiyun #define RT5665_M_BST3_OM_R (0x1 << 3) 1007*4882a593Smuzhiyun #define RT5665_M_BST3_OM_R_SFT 3 1008*4882a593Smuzhiyun #define RT5665_M_BST2_OM_R (0x1 << 2) 1009*4882a593Smuzhiyun #define RT5665_M_BST2_OM_R_SFT 2 1010*4882a593Smuzhiyun #define RT5665_M_IN_R_OM_R (0x1 << 1) 1011*4882a593Smuzhiyun #define RT5665_M_IN_R_OM_R_SFT 1 1012*4882a593Smuzhiyun #define RT5665_M_DAC_R2_OM_R (0x1) 1013*4882a593Smuzhiyun #define RT5665_M_DAC_R2_OM_R_SFT 0 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun /* LOUT Mixer Control (0x0052) */ 1016*4882a593Smuzhiyun #define RT5665_M_DAC_L2_LM (0x1 << 15) 1017*4882a593Smuzhiyun #define RT5665_M_DAC_L2_LM_SFT 15 1018*4882a593Smuzhiyun #define RT5665_M_DAC_R2_LM (0x1 << 14) 1019*4882a593Smuzhiyun #define RT5665_M_DAC_R2_LM_SFT 14 1020*4882a593Smuzhiyun #define RT5665_M_OV_L_LM (0x1 << 13) 1021*4882a593Smuzhiyun #define RT5665_M_OV_L_LM_SFT 13 1022*4882a593Smuzhiyun #define RT5665_M_OV_R_LM (0x1 << 12) 1023*4882a593Smuzhiyun #define RT5665_M_OV_R_LM_SFT 12 1024*4882a593Smuzhiyun #define RT5665_LOUT_BST_SFT 11 1025*4882a593Smuzhiyun #define RT5665_LOUT_DF (0x1 << 11) 1026*4882a593Smuzhiyun #define RT5665_LOUT_DF_SFT 11 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun /* Power Management for Digital 1 (0x0061) */ 1029*4882a593Smuzhiyun #define RT5665_PWR_I2S1_1 (0x1 << 15) 1030*4882a593Smuzhiyun #define RT5665_PWR_I2S1_1_BIT 15 1031*4882a593Smuzhiyun #define RT5665_PWR_I2S1_2 (0x1 << 14) 1032*4882a593Smuzhiyun #define RT5665_PWR_I2S1_2_BIT 14 1033*4882a593Smuzhiyun #define RT5665_PWR_I2S2_1 (0x1 << 13) 1034*4882a593Smuzhiyun #define RT5665_PWR_I2S2_1_BIT 13 1035*4882a593Smuzhiyun #define RT5665_PWR_I2S2_2 (0x1 << 12) 1036*4882a593Smuzhiyun #define RT5665_PWR_I2S2_2_BIT 12 1037*4882a593Smuzhiyun #define RT5665_PWR_DAC_L1 (0x1 << 11) 1038*4882a593Smuzhiyun #define RT5665_PWR_DAC_L1_BIT 11 1039*4882a593Smuzhiyun #define RT5665_PWR_DAC_R1 (0x1 << 10) 1040*4882a593Smuzhiyun #define RT5665_PWR_DAC_R1_BIT 10 1041*4882a593Smuzhiyun #define RT5665_PWR_I2S3 (0x1 << 9) 1042*4882a593Smuzhiyun #define RT5665_PWR_I2S3_BIT 9 1043*4882a593Smuzhiyun #define RT5665_PWR_LDO (0x1 << 8) 1044*4882a593Smuzhiyun #define RT5665_PWR_LDO_BIT 8 1045*4882a593Smuzhiyun #define RT5665_PWR_DAC_L2 (0x1 << 7) 1046*4882a593Smuzhiyun #define RT5665_PWR_DAC_L2_BIT 7 1047*4882a593Smuzhiyun #define RT5665_PWR_DAC_R2 (0x1 << 6) 1048*4882a593Smuzhiyun #define RT5665_PWR_DAC_R2_BIT 6 1049*4882a593Smuzhiyun #define RT5665_PWR_ADC_L1 (0x1 << 4) 1050*4882a593Smuzhiyun #define RT5665_PWR_ADC_L1_BIT 4 1051*4882a593Smuzhiyun #define RT5665_PWR_ADC_R1 (0x1 << 3) 1052*4882a593Smuzhiyun #define RT5665_PWR_ADC_R1_BIT 3 1053*4882a593Smuzhiyun #define RT5665_PWR_ADC_L2 (0x1 << 2) 1054*4882a593Smuzhiyun #define RT5665_PWR_ADC_L2_BIT 2 1055*4882a593Smuzhiyun #define RT5665_PWR_ADC_R2 (0x1 << 1) 1056*4882a593Smuzhiyun #define RT5665_PWR_ADC_R2_BIT 1 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun /* Power Management for Digital 2 (0x0062) */ 1059*4882a593Smuzhiyun #define RT5665_PWR_ADC_S1F (0x1 << 15) 1060*4882a593Smuzhiyun #define RT5665_PWR_ADC_S1F_BIT 15 1061*4882a593Smuzhiyun #define RT5665_PWR_ADC_S2F (0x1 << 14) 1062*4882a593Smuzhiyun #define RT5665_PWR_ADC_S2F_BIT 14 1063*4882a593Smuzhiyun #define RT5665_PWR_ADC_MF_L (0x1 << 13) 1064*4882a593Smuzhiyun #define RT5665_PWR_ADC_MF_L_BIT 13 1065*4882a593Smuzhiyun #define RT5665_PWR_ADC_MF_R (0x1 << 12) 1066*4882a593Smuzhiyun #define RT5665_PWR_ADC_MF_R_BIT 12 1067*4882a593Smuzhiyun #define RT5665_PWR_DAC_S2F (0x1 << 11) 1068*4882a593Smuzhiyun #define RT5665_PWR_DAC_S2F_BIT 11 1069*4882a593Smuzhiyun #define RT5665_PWR_DAC_S1F (0x1 << 10) 1070*4882a593Smuzhiyun #define RT5665_PWR_DAC_S1F_BIT 10 1071*4882a593Smuzhiyun #define RT5665_PWR_DAC_MF_L (0x1 << 9) 1072*4882a593Smuzhiyun #define RT5665_PWR_DAC_MF_L_BIT 9 1073*4882a593Smuzhiyun #define RT5665_PWR_DAC_MF_R (0x1 << 8) 1074*4882a593Smuzhiyun #define RT5665_PWR_DAC_MF_R_BIT 8 1075*4882a593Smuzhiyun #define RT5665_PWR_PDM1 (0x1 << 7) 1076*4882a593Smuzhiyun #define RT5665_PWR_PDM1_BIT 7 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun /* Power Management for Analog 1 (0x0063) */ 1079*4882a593Smuzhiyun #define RT5665_PWR_VREF1 (0x1 << 15) 1080*4882a593Smuzhiyun #define RT5665_PWR_VREF1_BIT 15 1081*4882a593Smuzhiyun #define RT5665_PWR_FV1 (0x1 << 14) 1082*4882a593Smuzhiyun #define RT5665_PWR_FV1_BIT 14 1083*4882a593Smuzhiyun #define RT5665_PWR_VREF2 (0x1 << 13) 1084*4882a593Smuzhiyun #define RT5665_PWR_VREF2_BIT 13 1085*4882a593Smuzhiyun #define RT5665_PWR_FV2 (0x1 << 12) 1086*4882a593Smuzhiyun #define RT5665_PWR_FV2_BIT 12 1087*4882a593Smuzhiyun #define RT5665_PWR_VREF3 (0x1 << 11) 1088*4882a593Smuzhiyun #define RT5665_PWR_VREF3_BIT 11 1089*4882a593Smuzhiyun #define RT5665_PWR_FV3 (0x1 << 10) 1090*4882a593Smuzhiyun #define RT5665_PWR_FV3_BIT 10 1091*4882a593Smuzhiyun #define RT5665_PWR_MB (0x1 << 9) 1092*4882a593Smuzhiyun #define RT5665_PWR_MB_BIT 9 1093*4882a593Smuzhiyun #define RT5665_PWR_LM (0x1 << 8) 1094*4882a593Smuzhiyun #define RT5665_PWR_LM_BIT 8 1095*4882a593Smuzhiyun #define RT5665_PWR_BG (0x1 << 7) 1096*4882a593Smuzhiyun #define RT5665_PWR_BG_BIT 7 1097*4882a593Smuzhiyun #define RT5665_PWR_MA (0x1 << 6) 1098*4882a593Smuzhiyun #define RT5665_PWR_MA_BIT 6 1099*4882a593Smuzhiyun #define RT5665_PWR_HA_L (0x1 << 5) 1100*4882a593Smuzhiyun #define RT5665_PWR_HA_L_BIT 5 1101*4882a593Smuzhiyun #define RT5665_PWR_HA_R (0x1 << 4) 1102*4882a593Smuzhiyun #define RT5665_PWR_HA_R_BIT 4 1103*4882a593Smuzhiyun #define RT5665_HP_DRIVER_MASK (0x3 << 2) 1104*4882a593Smuzhiyun #define RT5665_HP_DRIVER_1X (0x0 << 2) 1105*4882a593Smuzhiyun #define RT5665_HP_DRIVER_3X (0x1 << 2) 1106*4882a593Smuzhiyun #define RT5665_HP_DRIVER_5X (0x3 << 2) 1107*4882a593Smuzhiyun #define RT5665_LDO1_DVO_MASK (0x3) 1108*4882a593Smuzhiyun #define RT5665_LDO1_DVO_09 (0x0) 1109*4882a593Smuzhiyun #define RT5665_LDO1_DVO_10 (0x1) 1110*4882a593Smuzhiyun #define RT5665_LDO1_DVO_12 (0x2) 1111*4882a593Smuzhiyun #define RT5665_LDO1_DVO_14 (0x3) 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun /* Power Management for Analog 2 (0x0064) */ 1114*4882a593Smuzhiyun #define RT5665_PWR_BST1 (0x1 << 15) 1115*4882a593Smuzhiyun #define RT5665_PWR_BST1_BIT 15 1116*4882a593Smuzhiyun #define RT5665_PWR_BST2 (0x1 << 14) 1117*4882a593Smuzhiyun #define RT5665_PWR_BST2_BIT 14 1118*4882a593Smuzhiyun #define RT5665_PWR_BST3 (0x1 << 13) 1119*4882a593Smuzhiyun #define RT5665_PWR_BST3_BIT 13 1120*4882a593Smuzhiyun #define RT5665_PWR_BST4 (0x1 << 12) 1121*4882a593Smuzhiyun #define RT5665_PWR_BST4_BIT 12 1122*4882a593Smuzhiyun #define RT5665_PWR_MB1 (0x1 << 11) 1123*4882a593Smuzhiyun #define RT5665_PWR_MB1_PWR_DOWN (0x0 << 11) 1124*4882a593Smuzhiyun #define RT5665_PWR_MB1_BIT 11 1125*4882a593Smuzhiyun #define RT5665_PWR_MB2 (0x1 << 10) 1126*4882a593Smuzhiyun #define RT5665_PWR_MB2_PWR_DOWN (0x0 << 10) 1127*4882a593Smuzhiyun #define RT5665_PWR_MB2_BIT 10 1128*4882a593Smuzhiyun #define RT5665_PWR_MB3 (0x1 << 9) 1129*4882a593Smuzhiyun #define RT5665_PWR_MB3_BIT 9 1130*4882a593Smuzhiyun #define RT5665_PWR_BST1_P (0x1 << 7) 1131*4882a593Smuzhiyun #define RT5665_PWR_BST1_P_BIT 7 1132*4882a593Smuzhiyun #define RT5665_PWR_BST2_P (0x1 << 6) 1133*4882a593Smuzhiyun #define RT5665_PWR_BST2_P_BIT 6 1134*4882a593Smuzhiyun #define RT5665_PWR_BST3_P (0x1 << 5) 1135*4882a593Smuzhiyun #define RT5665_PWR_BST3_P_BIT 5 1136*4882a593Smuzhiyun #define RT5665_PWR_BST4_P (0x1 << 4) 1137*4882a593Smuzhiyun #define RT5665_PWR_BST4_P_BIT 4 1138*4882a593Smuzhiyun #define RT5665_PWR_JD1 (0x1 << 3) 1139*4882a593Smuzhiyun #define RT5665_PWR_JD1_BIT 3 1140*4882a593Smuzhiyun #define RT5665_PWR_JD2 (0x1 << 2) 1141*4882a593Smuzhiyun #define RT5665_PWR_JD2_BIT 2 1142*4882a593Smuzhiyun #define RT5665_PWR_RM1_L (0x1 << 1) 1143*4882a593Smuzhiyun #define RT5665_PWR_RM1_L_BIT 1 1144*4882a593Smuzhiyun #define RT5665_PWR_RM1_R (0x1) 1145*4882a593Smuzhiyun #define RT5665_PWR_RM1_R_BIT 0 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun /* Power Management for Analog 3 (0x0065) */ 1148*4882a593Smuzhiyun #define RT5665_PWR_CBJ (0x1 << 9) 1149*4882a593Smuzhiyun #define RT5665_PWR_CBJ_BIT 9 1150*4882a593Smuzhiyun #define RT5665_PWR_BST_L (0x1 << 8) 1151*4882a593Smuzhiyun #define RT5665_PWR_BST_L_BIT 8 1152*4882a593Smuzhiyun #define RT5665_PWR_BST_R (0x1 << 7) 1153*4882a593Smuzhiyun #define RT5665_PWR_BST_R_BIT 7 1154*4882a593Smuzhiyun #define RT5665_PWR_PLL (0x1 << 6) 1155*4882a593Smuzhiyun #define RT5665_PWR_PLL_BIT 6 1156*4882a593Smuzhiyun #define RT5665_PWR_LDO2 (0x1 << 2) 1157*4882a593Smuzhiyun #define RT5665_PWR_LDO2_BIT 2 1158*4882a593Smuzhiyun #define RT5665_PWR_SVD (0x1 << 1) 1159*4882a593Smuzhiyun #define RT5665_PWR_SVD_BIT 1 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun /* Power Management for Mixer (0x0066) */ 1162*4882a593Smuzhiyun #define RT5665_PWR_RM2_L (0x1 << 15) 1163*4882a593Smuzhiyun #define RT5665_PWR_RM2_L_BIT 15 1164*4882a593Smuzhiyun #define RT5665_PWR_RM2_R (0x1 << 14) 1165*4882a593Smuzhiyun #define RT5665_PWR_RM2_R_BIT 14 1166*4882a593Smuzhiyun #define RT5665_PWR_OM_L (0x1 << 13) 1167*4882a593Smuzhiyun #define RT5665_PWR_OM_L_BIT 13 1168*4882a593Smuzhiyun #define RT5665_PWR_OM_R (0x1 << 12) 1169*4882a593Smuzhiyun #define RT5665_PWR_OM_R_BIT 12 1170*4882a593Smuzhiyun #define RT5665_PWR_MM (0x1 << 11) 1171*4882a593Smuzhiyun #define RT5665_PWR_MM_BIT 11 1172*4882a593Smuzhiyun #define RT5665_PWR_AEC_REF (0x1 << 6) 1173*4882a593Smuzhiyun #define RT5665_PWR_AEC_REF_BIT 6 1174*4882a593Smuzhiyun #define RT5665_PWR_STO1_DAC_L (0x1 << 5) 1175*4882a593Smuzhiyun #define RT5665_PWR_STO1_DAC_L_BIT 5 1176*4882a593Smuzhiyun #define RT5665_PWR_STO1_DAC_R (0x1 << 4) 1177*4882a593Smuzhiyun #define RT5665_PWR_STO1_DAC_R_BIT 4 1178*4882a593Smuzhiyun #define RT5665_PWR_MONO_DAC_L (0x1 << 3) 1179*4882a593Smuzhiyun #define RT5665_PWR_MONO_DAC_L_BIT 3 1180*4882a593Smuzhiyun #define RT5665_PWR_MONO_DAC_R (0x1 << 2) 1181*4882a593Smuzhiyun #define RT5665_PWR_MONO_DAC_R_BIT 2 1182*4882a593Smuzhiyun #define RT5665_PWR_STO2_DAC_L (0x1 << 1) 1183*4882a593Smuzhiyun #define RT5665_PWR_STO2_DAC_L_BIT 1 1184*4882a593Smuzhiyun #define RT5665_PWR_STO2_DAC_R (0x1) 1185*4882a593Smuzhiyun #define RT5665_PWR_STO2_DAC_R_BIT 0 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun /* Power Management for Volume (0x0067) */ 1188*4882a593Smuzhiyun #define RT5665_PWR_OV_L (0x1 << 13) 1189*4882a593Smuzhiyun #define RT5665_PWR_OV_L_BIT 13 1190*4882a593Smuzhiyun #define RT5665_PWR_OV_R (0x1 << 12) 1191*4882a593Smuzhiyun #define RT5665_PWR_OV_R_BIT 12 1192*4882a593Smuzhiyun #define RT5665_PWR_IN_L (0x1 << 9) 1193*4882a593Smuzhiyun #define RT5665_PWR_IN_L_BIT 9 1194*4882a593Smuzhiyun #define RT5665_PWR_IN_R (0x1 << 8) 1195*4882a593Smuzhiyun #define RT5665_PWR_IN_R_BIT 8 1196*4882a593Smuzhiyun #define RT5665_PWR_MV (0x1 << 7) 1197*4882a593Smuzhiyun #define RT5665_PWR_MV_BIT 7 1198*4882a593Smuzhiyun #define RT5665_PWR_MIC_DET (0x1 << 5) 1199*4882a593Smuzhiyun #define RT5665_PWR_MIC_DET_BIT 5 1200*4882a593Smuzhiyun 1201*4882a593Smuzhiyun /* (0x006b) */ 1202*4882a593Smuzhiyun #define RT5665_SYS_CLK_DET 15 1203*4882a593Smuzhiyun #define RT5665_HP_CLK_DET 14 1204*4882a593Smuzhiyun #define RT5665_MONO_CLK_DET 13 1205*4882a593Smuzhiyun #define RT5665_LOUT_CLK_DET 12 1206*4882a593Smuzhiyun #define RT5665_POW_CLK_DET 0 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun /* Digital Microphone Control 1 (0x006e) */ 1209*4882a593Smuzhiyun #define RT5665_DMIC_1_EN_MASK (0x1 << 15) 1210*4882a593Smuzhiyun #define RT5665_DMIC_1_EN_SFT 15 1211*4882a593Smuzhiyun #define RT5665_DMIC_1_DIS (0x0 << 15) 1212*4882a593Smuzhiyun #define RT5665_DMIC_1_EN (0x1 << 15) 1213*4882a593Smuzhiyun #define RT5665_DMIC_2_EN_MASK (0x1 << 14) 1214*4882a593Smuzhiyun #define RT5665_DMIC_2_EN_SFT 14 1215*4882a593Smuzhiyun #define RT5665_DMIC_2_DIS (0x0 << 14) 1216*4882a593Smuzhiyun #define RT5665_DMIC_2_EN (0x1 << 14) 1217*4882a593Smuzhiyun #define RT5665_DMIC_2_DP_MASK (0x1 << 9) 1218*4882a593Smuzhiyun #define RT5665_DMIC_2_DP_SFT 9 1219*4882a593Smuzhiyun #define RT5665_DMIC_2_DP_GPIO5 (0x0 << 9) 1220*4882a593Smuzhiyun #define RT5665_DMIC_2_DP_IN2P (0x1 << 9) 1221*4882a593Smuzhiyun #define RT5665_DMIC_CLK_MASK (0x7 << 5) 1222*4882a593Smuzhiyun #define RT5665_DMIC_CLK_SFT 5 1223*4882a593Smuzhiyun #define RT5665_DMIC_1_DP_MASK (0x1 << 1) 1224*4882a593Smuzhiyun #define RT5665_DMIC_1_DP_SFT 1 1225*4882a593Smuzhiyun #define RT5665_DMIC_1_DP_GPIO4 (0x0 << 1) 1226*4882a593Smuzhiyun #define RT5665_DMIC_1_DP_IN2N (0x1 << 1) 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun /* Digital Microphone Control 1 (0x006f) */ 1230*4882a593Smuzhiyun #define RT5665_DMIC_2L_LH_MASK (0x1 << 3) 1231*4882a593Smuzhiyun #define RT5665_DMIC_2L_LH_SFT 3 1232*4882a593Smuzhiyun #define RT5665_DMIC_2L_LH_RISING (0x0 << 3) 1233*4882a593Smuzhiyun #define RT5665_DMIC_2L_LH_FALLING (0x1 << 3) 1234*4882a593Smuzhiyun #define RT5665_DMIC_2R_LH_MASK (0x1 << 2) 1235*4882a593Smuzhiyun #define RT5665_DMIC_2R_LH_SFT 2 1236*4882a593Smuzhiyun #define RT5665_DMIC_2R_LH_RISING (0x0 << 2) 1237*4882a593Smuzhiyun #define RT5665_DMIC_2R_LH_FALLING (0x1 << 2) 1238*4882a593Smuzhiyun #define RT5665_DMIC_1L_LH_MASK (0x1 << 1) 1239*4882a593Smuzhiyun #define RT5665_DMIC_1L_LH_SFT 1 1240*4882a593Smuzhiyun #define RT5665_DMIC_1L_LH_RISING (0x0 << 1) 1241*4882a593Smuzhiyun #define RT5665_DMIC_1L_LH_FALLING (0x1 << 1) 1242*4882a593Smuzhiyun #define RT5665_DMIC_1R_LH_MASK (0x1 << 0) 1243*4882a593Smuzhiyun #define RT5665_DMIC_1R_LH_SFT 0 1244*4882a593Smuzhiyun #define RT5665_DMIC_1R_LH_RISING (0x0) 1245*4882a593Smuzhiyun #define RT5665_DMIC_1R_LH_FALLING (0x1) 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun /* I2S1/2/3 Audio Serial Data Port Control (0x0070 0x0071 0x0072) */ 1248*4882a593Smuzhiyun #define RT5665_I2S_MS_MASK (0x1 << 15) 1249*4882a593Smuzhiyun #define RT5665_I2S_MS_SFT 15 1250*4882a593Smuzhiyun #define RT5665_I2S_MS_M (0x0 << 15) 1251*4882a593Smuzhiyun #define RT5665_I2S_MS_S (0x1 << 15) 1252*4882a593Smuzhiyun #define RT5665_I2S_PIN_CFG_MASK (0x1 << 14) 1253*4882a593Smuzhiyun #define RT5665_I2S_PIN_CFG_SFT 14 1254*4882a593Smuzhiyun #define RT5665_I2S_CLK_SEL_MASK (0x1 << 11) 1255*4882a593Smuzhiyun #define RT5665_I2S_CLK_SEL_SFT 11 1256*4882a593Smuzhiyun #define RT5665_I2S_BP_MASK (0x1 << 8) 1257*4882a593Smuzhiyun #define RT5665_I2S_BP_SFT 8 1258*4882a593Smuzhiyun #define RT5665_I2S_BP_NOR (0x0 << 8) 1259*4882a593Smuzhiyun #define RT5665_I2S_BP_INV (0x1 << 8) 1260*4882a593Smuzhiyun #define RT5665_I2S_DL_MASK (0x3 << 4) 1261*4882a593Smuzhiyun #define RT5665_I2S_DL_SFT 4 1262*4882a593Smuzhiyun #define RT5665_I2S_DL_16 (0x0 << 4) 1263*4882a593Smuzhiyun #define RT5665_I2S_DL_20 (0x1 << 4) 1264*4882a593Smuzhiyun #define RT5665_I2S_DL_24 (0x2 << 4) 1265*4882a593Smuzhiyun #define RT5665_I2S_DL_8 (0x3 << 4) 1266*4882a593Smuzhiyun #define RT5665_I2S_DF_MASK (0x7) 1267*4882a593Smuzhiyun #define RT5665_I2S_DF_SFT 0 1268*4882a593Smuzhiyun #define RT5665_I2S_DF_I2S (0x0) 1269*4882a593Smuzhiyun #define RT5665_I2S_DF_LEFT (0x1) 1270*4882a593Smuzhiyun #define RT5665_I2S_DF_PCM_A (0x2) 1271*4882a593Smuzhiyun #define RT5665_I2S_DF_PCM_B (0x3) 1272*4882a593Smuzhiyun #define RT5665_I2S_DF_PCM_A_N (0x6) 1273*4882a593Smuzhiyun #define RT5665_I2S_DF_PCM_B_N (0x7) 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x0073) */ 1276*4882a593Smuzhiyun #define RT5665_I2S_PD1_MASK (0x7 << 12) 1277*4882a593Smuzhiyun #define RT5665_I2S_PD1_SFT 12 1278*4882a593Smuzhiyun #define RT5665_I2S_PD1_1 (0x0 << 12) 1279*4882a593Smuzhiyun #define RT5665_I2S_PD1_2 (0x1 << 12) 1280*4882a593Smuzhiyun #define RT5665_I2S_PD1_3 (0x2 << 12) 1281*4882a593Smuzhiyun #define RT5665_I2S_PD1_4 (0x3 << 12) 1282*4882a593Smuzhiyun #define RT5665_I2S_PD1_6 (0x4 << 12) 1283*4882a593Smuzhiyun #define RT5665_I2S_PD1_8 (0x5 << 12) 1284*4882a593Smuzhiyun #define RT5665_I2S_PD1_12 (0x6 << 12) 1285*4882a593Smuzhiyun #define RT5665_I2S_PD1_16 (0x7 << 12) 1286*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_MASK (0x7 << 8) 1287*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_SFT 8 1288*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_1 (0x0 << 8) 1289*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_2 (0x1 << 8) 1290*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_3 (0x2 << 8) 1291*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_4 (0x3 << 8) 1292*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_6 (0x4 << 8) 1293*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_8 (0x5 << 8) 1294*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_12 (0x6 << 8) 1295*4882a593Smuzhiyun #define RT5665_I2S_M_PD2_16 (0x7 << 8) 1296*4882a593Smuzhiyun #define RT5665_I2S_CLK_SRC_MASK (0x3 << 4) 1297*4882a593Smuzhiyun #define RT5665_I2S_CLK_SRC_SFT 4 1298*4882a593Smuzhiyun #define RT5665_I2S_CLK_SRC_MCLK (0x0 << 4) 1299*4882a593Smuzhiyun #define RT5665_I2S_CLK_SRC_PLL1 (0x1 << 4) 1300*4882a593Smuzhiyun #define RT5665_I2S_CLK_SRC_RCCLK (0x2 << 4) 1301*4882a593Smuzhiyun #define RT5665_DAC_OSR_MASK (0x3 << 2) 1302*4882a593Smuzhiyun #define RT5665_DAC_OSR_SFT 2 1303*4882a593Smuzhiyun #define RT5665_DAC_OSR_128 (0x0 << 2) 1304*4882a593Smuzhiyun #define RT5665_DAC_OSR_64 (0x1 << 2) 1305*4882a593Smuzhiyun #define RT5665_DAC_OSR_32 (0x2 << 2) 1306*4882a593Smuzhiyun #define RT5665_ADC_OSR_MASK (0x3) 1307*4882a593Smuzhiyun #define RT5665_ADC_OSR_SFT 0 1308*4882a593Smuzhiyun #define RT5665_ADC_OSR_128 (0x0) 1309*4882a593Smuzhiyun #define RT5665_ADC_OSR_64 (0x1) 1310*4882a593Smuzhiyun #define RT5665_ADC_OSR_32 (0x2) 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x0074) */ 1313*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS2_MASK (0x1 << 15) 1314*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS2_SFT 15 1315*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS2_32 (0x0 << 15) 1316*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS2_64 (0x1 << 15) 1317*4882a593Smuzhiyun #define RT5665_I2S_PD2_MASK (0x7 << 12) 1318*4882a593Smuzhiyun #define RT5665_I2S_PD2_SFT 12 1319*4882a593Smuzhiyun #define RT5665_I2S_PD2_1 (0x0 << 12) 1320*4882a593Smuzhiyun #define RT5665_I2S_PD2_2 (0x1 << 12) 1321*4882a593Smuzhiyun #define RT5665_I2S_PD2_3 (0x2 << 12) 1322*4882a593Smuzhiyun #define RT5665_I2S_PD2_4 (0x3 << 12) 1323*4882a593Smuzhiyun #define RT5665_I2S_PD2_6 (0x4 << 12) 1324*4882a593Smuzhiyun #define RT5665_I2S_PD2_8 (0x5 << 12) 1325*4882a593Smuzhiyun #define RT5665_I2S_PD2_12 (0x6 << 12) 1326*4882a593Smuzhiyun #define RT5665_I2S_PD2_16 (0x7 << 12) 1327*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS3_MASK (0x1 << 11) 1328*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS3_SFT 11 1329*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS3_32 (0x0 << 11) 1330*4882a593Smuzhiyun #define RT5665_I2S_BCLK_MS3_64 (0x1 << 11) 1331*4882a593Smuzhiyun #define RT5665_I2S_PD3_MASK (0x7 << 8) 1332*4882a593Smuzhiyun #define RT5665_I2S_PD3_SFT 8 1333*4882a593Smuzhiyun #define RT5665_I2S_PD3_1 (0x0 << 8) 1334*4882a593Smuzhiyun #define RT5665_I2S_PD3_2 (0x1 << 8) 1335*4882a593Smuzhiyun #define RT5665_I2S_PD3_3 (0x2 << 8) 1336*4882a593Smuzhiyun #define RT5665_I2S_PD3_4 (0x3 << 8) 1337*4882a593Smuzhiyun #define RT5665_I2S_PD3_6 (0x4 << 8) 1338*4882a593Smuzhiyun #define RT5665_I2S_PD3_8 (0x5 << 8) 1339*4882a593Smuzhiyun #define RT5665_I2S_PD3_12 (0x6 << 8) 1340*4882a593Smuzhiyun #define RT5665_I2S_PD3_16 (0x7 << 8) 1341*4882a593Smuzhiyun #define RT5665_I2S_PD4_MASK (0x7 << 4) 1342*4882a593Smuzhiyun #define RT5665_I2S_PD4_SFT 4 1343*4882a593Smuzhiyun #define RT5665_I2S_PD4_1 (0x0 << 4) 1344*4882a593Smuzhiyun #define RT5665_I2S_PD4_2 (0x1 << 4) 1345*4882a593Smuzhiyun #define RT5665_I2S_PD4_3 (0x2 << 4) 1346*4882a593Smuzhiyun #define RT5665_I2S_PD4_4 (0x3 << 4) 1347*4882a593Smuzhiyun #define RT5665_I2S_PD4_6 (0x4 << 4) 1348*4882a593Smuzhiyun #define RT5665_I2S_PD4_8 (0x5 << 4) 1349*4882a593Smuzhiyun #define RT5665_I2S_PD4_12 (0x6 << 4) 1350*4882a593Smuzhiyun #define RT5665_I2S_PD4_16 (0x7 << 4) 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun /* TDM control 1 (0x0078) */ 1353*4882a593Smuzhiyun #define RT5665_I2S1_MODE_MASK (0x1 << 15) 1354*4882a593Smuzhiyun #define RT5665_I2S1_MODE_I2S (0x0 << 15) 1355*4882a593Smuzhiyun #define RT5665_I2S1_MODE_TDM (0x1 << 15) 1356*4882a593Smuzhiyun #define RT5665_TDM_IN_CH_MASK (0x3 << 10) 1357*4882a593Smuzhiyun #define RT5665_TDM_IN_CH_2 (0x0 << 10) 1358*4882a593Smuzhiyun #define RT5665_TDM_IN_CH_4 (0x1 << 10) 1359*4882a593Smuzhiyun #define RT5665_TDM_IN_CH_6 (0x2 << 10) 1360*4882a593Smuzhiyun #define RT5665_TDM_IN_CH_8 (0x3 << 10) 1361*4882a593Smuzhiyun #define RT5665_TDM_OUT_CH_MASK (0x3 << 8) 1362*4882a593Smuzhiyun #define RT5665_TDM_OUT_CH_2 (0x0 << 8) 1363*4882a593Smuzhiyun #define RT5665_TDM_OUT_CH_4 (0x1 << 8) 1364*4882a593Smuzhiyun #define RT5665_TDM_OUT_CH_6 (0x2 << 8) 1365*4882a593Smuzhiyun #define RT5665_TDM_OUT_CH_8 (0x3 << 8) 1366*4882a593Smuzhiyun #define RT5665_TDM_IN_LEN_MASK (0x3 << 6) 1367*4882a593Smuzhiyun #define RT5665_TDM_IN_LEN_16 (0x0 << 6) 1368*4882a593Smuzhiyun #define RT5665_TDM_IN_LEN_20 (0x1 << 6) 1369*4882a593Smuzhiyun #define RT5665_TDM_IN_LEN_24 (0x2 << 6) 1370*4882a593Smuzhiyun #define RT5665_TDM_IN_LEN_32 (0x3 << 6) 1371*4882a593Smuzhiyun #define RT5665_TDM_OUT_LEN_MASK (0x3 << 4) 1372*4882a593Smuzhiyun #define RT5665_TDM_OUT_LEN_16 (0x0 << 4) 1373*4882a593Smuzhiyun #define RT5665_TDM_OUT_LEN_20 (0x1 << 4) 1374*4882a593Smuzhiyun #define RT5665_TDM_OUT_LEN_24 (0x2 << 4) 1375*4882a593Smuzhiyun #define RT5665_TDM_OUT_LEN_32 (0x3 << 4) 1376*4882a593Smuzhiyun 1377*4882a593Smuzhiyun 1378*4882a593Smuzhiyun /* TDM control 2 (0x0079) */ 1379*4882a593Smuzhiyun #define RT5665_I2S1_1_DS_ADC_SLOT01_SFT 14 1380*4882a593Smuzhiyun #define RT5665_I2S1_1_DS_ADC_SLOT23_SFT 12 1381*4882a593Smuzhiyun #define RT5665_I2S1_1_DS_ADC_SLOT45_SFT 10 1382*4882a593Smuzhiyun #define RT5665_I2S1_1_DS_ADC_SLOT67_SFT 8 1383*4882a593Smuzhiyun #define RT5665_I2S1_2_DS_ADC_SLOT01_SFT 6 1384*4882a593Smuzhiyun #define RT5665_I2S1_2_DS_ADC_SLOT23_SFT 4 1385*4882a593Smuzhiyun #define RT5665_I2S1_2_DS_ADC_SLOT45_SFT 2 1386*4882a593Smuzhiyun #define RT5665_I2S1_2_DS_ADC_SLOT67_SFT 0 1387*4882a593Smuzhiyun 1388*4882a593Smuzhiyun /* TDM control 3/4 (0x007a) (0x007b) */ 1389*4882a593Smuzhiyun #define RT5665_IF1_ADC1_SEL_SFT 10 1390*4882a593Smuzhiyun #define RT5665_IF1_ADC2_SEL_SFT 9 1391*4882a593Smuzhiyun #define RT5665_IF1_ADC3_SEL_SFT 8 1392*4882a593Smuzhiyun #define RT5665_IF1_ADC4_SEL_SFT 7 1393*4882a593Smuzhiyun #define RT5665_TDM_ADC_SEL_SFT 0 1394*4882a593Smuzhiyun #define RT5665_TDM_ADC_CTRL_MASK (0x1f << 0) 1395*4882a593Smuzhiyun #define RT5665_TDM_ADC_DATA_06 (0x6 << 0) 1396*4882a593Smuzhiyun 1397*4882a593Smuzhiyun /* Global Clock Control (0x0080) */ 1398*4882a593Smuzhiyun #define RT5665_SCLK_SRC_MASK (0x3 << 14) 1399*4882a593Smuzhiyun #define RT5665_SCLK_SRC_SFT 14 1400*4882a593Smuzhiyun #define RT5665_SCLK_SRC_MCLK (0x0 << 14) 1401*4882a593Smuzhiyun #define RT5665_SCLK_SRC_PLL1 (0x1 << 14) 1402*4882a593Smuzhiyun #define RT5665_SCLK_SRC_RCCLK (0x2 << 14) 1403*4882a593Smuzhiyun #define RT5665_PLL1_SRC_MASK (0x7 << 8) 1404*4882a593Smuzhiyun #define RT5665_PLL1_SRC_SFT 8 1405*4882a593Smuzhiyun #define RT5665_PLL1_SRC_MCLK (0x0 << 8) 1406*4882a593Smuzhiyun #define RT5665_PLL1_SRC_BCLK1 (0x1 << 8) 1407*4882a593Smuzhiyun #define RT5665_PLL1_SRC_BCLK2 (0x2 << 8) 1408*4882a593Smuzhiyun #define RT5665_PLL1_SRC_BCLK3 (0x3 << 8) 1409*4882a593Smuzhiyun #define RT5665_PLL1_PD_MASK (0x7 << 4) 1410*4882a593Smuzhiyun #define RT5665_PLL1_PD_SFT 4 1411*4882a593Smuzhiyun 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun #define RT5665_PLL_INP_MAX 40000000 1414*4882a593Smuzhiyun #define RT5665_PLL_INP_MIN 256000 1415*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x0081) */ 1416*4882a593Smuzhiyun #define RT5665_PLL_N_MAX 0x001ff 1417*4882a593Smuzhiyun #define RT5665_PLL_N_MASK (RT5665_PLL_N_MAX << 7) 1418*4882a593Smuzhiyun #define RT5665_PLL_N_SFT 7 1419*4882a593Smuzhiyun #define RT5665_PLL_K_MAX 0x001f 1420*4882a593Smuzhiyun #define RT5665_PLL_K_MASK (RT5665_PLL_K_MAX) 1421*4882a593Smuzhiyun #define RT5665_PLL_K_SFT 0 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x0082) */ 1424*4882a593Smuzhiyun #define RT5665_PLL_M_MAX 0x00f 1425*4882a593Smuzhiyun #define RT5665_PLL_M_MASK (RT5665_PLL_M_MAX << 12) 1426*4882a593Smuzhiyun #define RT5665_PLL_M_SFT 12 1427*4882a593Smuzhiyun #define RT5665_PLL_M_BP (0x1 << 11) 1428*4882a593Smuzhiyun #define RT5665_PLL_M_BP_SFT 11 1429*4882a593Smuzhiyun #define RT5665_PLL_K_BP (0x1 << 10) 1430*4882a593Smuzhiyun #define RT5665_PLL_K_BP_SFT 10 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun /* PLL tracking mode 1 (0x0083) */ 1433*4882a593Smuzhiyun #define RT5665_I2S3_ASRC_MASK (0x1 << 15) 1434*4882a593Smuzhiyun #define RT5665_I2S3_ASRC_SFT 15 1435*4882a593Smuzhiyun #define RT5665_I2S2_ASRC_MASK (0x1 << 14) 1436*4882a593Smuzhiyun #define RT5665_I2S2_ASRC_SFT 14 1437*4882a593Smuzhiyun #define RT5665_I2S1_ASRC_MASK (0x1 << 13) 1438*4882a593Smuzhiyun #define RT5665_I2S1_ASRC_SFT 13 1439*4882a593Smuzhiyun #define RT5665_DAC_STO1_ASRC_MASK (0x1 << 12) 1440*4882a593Smuzhiyun #define RT5665_DAC_STO1_ASRC_SFT 12 1441*4882a593Smuzhiyun #define RT5665_DAC_STO2_ASRC_MASK (0x1 << 11) 1442*4882a593Smuzhiyun #define RT5665_DAC_STO2_ASRC_SFT 11 1443*4882a593Smuzhiyun #define RT5665_DAC_MONO_L_ASRC_MASK (0x1 << 10) 1444*4882a593Smuzhiyun #define RT5665_DAC_MONO_L_ASRC_SFT 10 1445*4882a593Smuzhiyun #define RT5665_DAC_MONO_R_ASRC_MASK (0x1 << 9) 1446*4882a593Smuzhiyun #define RT5665_DAC_MONO_R_ASRC_SFT 9 1447*4882a593Smuzhiyun #define RT5665_DMIC_STO1_ASRC_MASK (0x1 << 8) 1448*4882a593Smuzhiyun #define RT5665_DMIC_STO1_ASRC_SFT 8 1449*4882a593Smuzhiyun #define RT5665_DMIC_STO2_ASRC_MASK (0x1 << 7) 1450*4882a593Smuzhiyun #define RT5665_DMIC_STO2_ASRC_SFT 7 1451*4882a593Smuzhiyun #define RT5665_DMIC_MONO_L_ASRC_MASK (0x1 << 6) 1452*4882a593Smuzhiyun #define RT5665_DMIC_MONO_L_ASRC_SFT 6 1453*4882a593Smuzhiyun #define RT5665_DMIC_MONO_R_ASRC_MASK (0x1 << 5) 1454*4882a593Smuzhiyun #define RT5665_DMIC_MONO_R_ASRC_SFT 5 1455*4882a593Smuzhiyun #define RT5665_ADC_STO1_ASRC_MASK (0x1 << 4) 1456*4882a593Smuzhiyun #define RT5665_ADC_STO1_ASRC_SFT 4 1457*4882a593Smuzhiyun #define RT5665_ADC_STO2_ASRC_MASK (0x1 << 3) 1458*4882a593Smuzhiyun #define RT5665_ADC_STO2_ASRC_SFT 3 1459*4882a593Smuzhiyun #define RT5665_ADC_MONO_L_ASRC_MASK (0x1 << 2) 1460*4882a593Smuzhiyun #define RT5665_ADC_MONO_L_ASRC_SFT 2 1461*4882a593Smuzhiyun #define RT5665_ADC_MONO_R_ASRC_MASK (0x1 << 1) 1462*4882a593Smuzhiyun #define RT5665_ADC_MONO_R_ASRC_SFT 1 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun /* PLL tracking mode 2 (0x0084)*/ 1465*4882a593Smuzhiyun #define RT5665_DA_STO1_CLK_SEL_MASK (0x7 << 12) 1466*4882a593Smuzhiyun #define RT5665_DA_STO1_CLK_SEL_SFT 12 1467*4882a593Smuzhiyun #define RT5665_DA_STO2_CLK_SEL_MASK (0x7 << 8) 1468*4882a593Smuzhiyun #define RT5665_DA_STO2_CLK_SEL_SFT 8 1469*4882a593Smuzhiyun #define RT5665_DA_MONOL_CLK_SEL_MASK (0x7 << 4) 1470*4882a593Smuzhiyun #define RT5665_DA_MONOL_CLK_SEL_SFT 4 1471*4882a593Smuzhiyun #define RT5665_DA_MONOR_CLK_SEL_MASK (0x7) 1472*4882a593Smuzhiyun #define RT5665_DA_MONOR_CLK_SEL_SFT 0 1473*4882a593Smuzhiyun 1474*4882a593Smuzhiyun /* PLL tracking mode 3 (0x0085)*/ 1475*4882a593Smuzhiyun #define RT5665_AD_STO1_CLK_SEL_MASK (0x7 << 12) 1476*4882a593Smuzhiyun #define RT5665_AD_STO1_CLK_SEL_SFT 12 1477*4882a593Smuzhiyun #define RT5665_AD_STO2_CLK_SEL_MASK (0x7 << 8) 1478*4882a593Smuzhiyun #define RT5665_AD_STO2_CLK_SEL_SFT 8 1479*4882a593Smuzhiyun #define RT5665_AD_MONOL_CLK_SEL_MASK (0x7 << 4) 1480*4882a593Smuzhiyun #define RT5665_AD_MONOL_CLK_SEL_SFT 4 1481*4882a593Smuzhiyun #define RT5665_AD_MONOR_CLK_SEL_MASK (0x7) 1482*4882a593Smuzhiyun #define RT5665_AD_MONOR_CLK_SEL_SFT 0 1483*4882a593Smuzhiyun 1484*4882a593Smuzhiyun /* ASRC Control 4 (0x0086) */ 1485*4882a593Smuzhiyun #define RT5665_I2S1_RATE_MASK (0xf << 12) 1486*4882a593Smuzhiyun #define RT5665_I2S1_RATE_SFT 12 1487*4882a593Smuzhiyun #define RT5665_I2S2_RATE_MASK (0xf << 8) 1488*4882a593Smuzhiyun #define RT5665_I2S2_RATE_SFT 8 1489*4882a593Smuzhiyun #define RT5665_I2S3_RATE_MASK (0xf << 4) 1490*4882a593Smuzhiyun #define RT5665_I2S3_RATE_SFT 4 1491*4882a593Smuzhiyun 1492*4882a593Smuzhiyun /* Depop Mode Control 1 (0x008e) */ 1493*4882a593Smuzhiyun #define RT5665_PUMP_EN (0x1 << 3) 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 1496*4882a593Smuzhiyun #define RT5665_DEPOP_MASK (0x1 << 13) 1497*4882a593Smuzhiyun #define RT5665_DEPOP_SFT 13 1498*4882a593Smuzhiyun #define RT5665_DEPOP_AUTO (0x0 << 13) 1499*4882a593Smuzhiyun #define RT5665_DEPOP_MAN (0x1 << 13) 1500*4882a593Smuzhiyun #define RT5665_RAMP_MASK (0x1 << 12) 1501*4882a593Smuzhiyun #define RT5665_RAMP_SFT 12 1502*4882a593Smuzhiyun #define RT5665_RAMP_DIS (0x0 << 12) 1503*4882a593Smuzhiyun #define RT5665_RAMP_EN (0x1 << 12) 1504*4882a593Smuzhiyun #define RT5665_BPS_MASK (0x1 << 11) 1505*4882a593Smuzhiyun #define RT5665_BPS_SFT 11 1506*4882a593Smuzhiyun #define RT5665_BPS_DIS (0x0 << 11) 1507*4882a593Smuzhiyun #define RT5665_BPS_EN (0x1 << 11) 1508*4882a593Smuzhiyun #define RT5665_FAST_UPDN_MASK (0x1 << 10) 1509*4882a593Smuzhiyun #define RT5665_FAST_UPDN_SFT 10 1510*4882a593Smuzhiyun #define RT5665_FAST_UPDN_DIS (0x0 << 10) 1511*4882a593Smuzhiyun #define RT5665_FAST_UPDN_EN (0x1 << 10) 1512*4882a593Smuzhiyun #define RT5665_MRES_MASK (0x3 << 8) 1513*4882a593Smuzhiyun #define RT5665_MRES_SFT 8 1514*4882a593Smuzhiyun #define RT5665_MRES_15MO (0x0 << 8) 1515*4882a593Smuzhiyun #define RT5665_MRES_25MO (0x1 << 8) 1516*4882a593Smuzhiyun #define RT5665_MRES_35MO (0x2 << 8) 1517*4882a593Smuzhiyun #define RT5665_MRES_45MO (0x3 << 8) 1518*4882a593Smuzhiyun #define RT5665_VLO_MASK (0x1 << 7) 1519*4882a593Smuzhiyun #define RT5665_VLO_SFT 7 1520*4882a593Smuzhiyun #define RT5665_VLO_3V (0x0 << 7) 1521*4882a593Smuzhiyun #define RT5665_VLO_32V (0x1 << 7) 1522*4882a593Smuzhiyun #define RT5665_DIG_DP_MASK (0x1 << 6) 1523*4882a593Smuzhiyun #define RT5665_DIG_DP_SFT 6 1524*4882a593Smuzhiyun #define RT5665_DIG_DP_DIS (0x0 << 6) 1525*4882a593Smuzhiyun #define RT5665_DIG_DP_EN (0x1 << 6) 1526*4882a593Smuzhiyun #define RT5665_DP_TH_MASK (0x3 << 4) 1527*4882a593Smuzhiyun #define RT5665_DP_TH_SFT 4 1528*4882a593Smuzhiyun 1529*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */ 1530*4882a593Smuzhiyun #define RT5665_CP_SYS_MASK (0x7 << 12) 1531*4882a593Smuzhiyun #define RT5665_CP_SYS_SFT 12 1532*4882a593Smuzhiyun #define RT5665_CP_FQ1_MASK (0x7 << 8) 1533*4882a593Smuzhiyun #define RT5665_CP_FQ1_SFT 8 1534*4882a593Smuzhiyun #define RT5665_CP_FQ2_MASK (0x7 << 4) 1535*4882a593Smuzhiyun #define RT5665_CP_FQ2_SFT 4 1536*4882a593Smuzhiyun #define RT5665_CP_FQ3_MASK (0x7) 1537*4882a593Smuzhiyun #define RT5665_CP_FQ3_SFT 0 1538*4882a593Smuzhiyun #define RT5665_CP_FQ_1_5_KHZ 0 1539*4882a593Smuzhiyun #define RT5665_CP_FQ_3_KHZ 1 1540*4882a593Smuzhiyun #define RT5665_CP_FQ_6_KHZ 2 1541*4882a593Smuzhiyun #define RT5665_CP_FQ_12_KHZ 3 1542*4882a593Smuzhiyun #define RT5665_CP_FQ_24_KHZ 4 1543*4882a593Smuzhiyun #define RT5665_CP_FQ_48_KHZ 5 1544*4882a593Smuzhiyun #define RT5665_CP_FQ_96_KHZ 6 1545*4882a593Smuzhiyun #define RT5665_CP_FQ_192_KHZ 7 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun /* HPOUT charge pump 1 (0x0091) */ 1548*4882a593Smuzhiyun #define RT5665_OSW_L_MASK (0x1 << 11) 1549*4882a593Smuzhiyun #define RT5665_OSW_L_SFT 11 1550*4882a593Smuzhiyun #define RT5665_OSW_L_DIS (0x0 << 11) 1551*4882a593Smuzhiyun #define RT5665_OSW_L_EN (0x1 << 11) 1552*4882a593Smuzhiyun #define RT5665_OSW_R_MASK (0x1 << 10) 1553*4882a593Smuzhiyun #define RT5665_OSW_R_SFT 10 1554*4882a593Smuzhiyun #define RT5665_OSW_R_DIS (0x0 << 10) 1555*4882a593Smuzhiyun #define RT5665_OSW_R_EN (0x1 << 10) 1556*4882a593Smuzhiyun #define RT5665_PM_HP_MASK (0x3 << 8) 1557*4882a593Smuzhiyun #define RT5665_PM_HP_SFT 8 1558*4882a593Smuzhiyun #define RT5665_PM_HP_LV (0x0 << 8) 1559*4882a593Smuzhiyun #define RT5665_PM_HP_MV (0x1 << 8) 1560*4882a593Smuzhiyun #define RT5665_PM_HP_HV (0x2 << 8) 1561*4882a593Smuzhiyun #define RT5665_IB_HP_MASK (0x3 << 6) 1562*4882a593Smuzhiyun #define RT5665_IB_HP_SFT 6 1563*4882a593Smuzhiyun #define RT5665_IB_HP_125IL (0x0 << 6) 1564*4882a593Smuzhiyun #define RT5665_IB_HP_25IL (0x1 << 6) 1565*4882a593Smuzhiyun #define RT5665_IB_HP_5IL (0x2 << 6) 1566*4882a593Smuzhiyun #define RT5665_IB_HP_1IL (0x3 << 6) 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun /* PV detection and SPK gain control (0x92) */ 1569*4882a593Smuzhiyun #define RT5665_PVDD_DET_MASK (0x1 << 15) 1570*4882a593Smuzhiyun #define RT5665_PVDD_DET_SFT 15 1571*4882a593Smuzhiyun #define RT5665_PVDD_DET_DIS (0x0 << 15) 1572*4882a593Smuzhiyun #define RT5665_PVDD_DET_EN (0x1 << 15) 1573*4882a593Smuzhiyun #define RT5665_SPK_AG_MASK (0x1 << 14) 1574*4882a593Smuzhiyun #define RT5665_SPK_AG_SFT 14 1575*4882a593Smuzhiyun #define RT5665_SPK_AG_DIS (0x0 << 14) 1576*4882a593Smuzhiyun #define RT5665_SPK_AG_EN (0x1 << 14) 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun /* Micbias Control1 (0x93) */ 1579*4882a593Smuzhiyun #define RT5665_MIC1_BS_MASK (0x1 << 15) 1580*4882a593Smuzhiyun #define RT5665_MIC1_BS_SFT 15 1581*4882a593Smuzhiyun #define RT5665_MIC1_BS_9AV (0x0 << 15) 1582*4882a593Smuzhiyun #define RT5665_MIC1_BS_75AV (0x1 << 15) 1583*4882a593Smuzhiyun #define RT5665_MIC2_BS_MASK (0x1 << 14) 1584*4882a593Smuzhiyun #define RT5665_MIC2_BS_SFT 14 1585*4882a593Smuzhiyun #define RT5665_MIC2_BS_9AV (0x0 << 14) 1586*4882a593Smuzhiyun #define RT5665_MIC2_BS_75AV (0x1 << 14) 1587*4882a593Smuzhiyun #define RT5665_MIC1_CLK_MASK (0x1 << 13) 1588*4882a593Smuzhiyun #define RT5665_MIC1_CLK_SFT 13 1589*4882a593Smuzhiyun #define RT5665_MIC1_CLK_DIS (0x0 << 13) 1590*4882a593Smuzhiyun #define RT5665_MIC1_CLK_EN (0x1 << 13) 1591*4882a593Smuzhiyun #define RT5665_MIC2_CLK_MASK (0x1 << 12) 1592*4882a593Smuzhiyun #define RT5665_MIC2_CLK_SFT 12 1593*4882a593Smuzhiyun #define RT5665_MIC2_CLK_DIS (0x0 << 12) 1594*4882a593Smuzhiyun #define RT5665_MIC2_CLK_EN (0x1 << 12) 1595*4882a593Smuzhiyun #define RT5665_MIC1_OVCD_MASK (0x1 << 11) 1596*4882a593Smuzhiyun #define RT5665_MIC1_OVCD_SFT 11 1597*4882a593Smuzhiyun #define RT5665_MIC1_OVCD_DIS (0x0 << 11) 1598*4882a593Smuzhiyun #define RT5665_MIC1_OVCD_EN (0x1 << 11) 1599*4882a593Smuzhiyun #define RT5665_MIC1_OVTH_MASK (0x3 << 9) 1600*4882a593Smuzhiyun #define RT5665_MIC1_OVTH_SFT 9 1601*4882a593Smuzhiyun #define RT5665_MIC1_OVTH_600UA (0x0 << 9) 1602*4882a593Smuzhiyun #define RT5665_MIC1_OVTH_1500UA (0x1 << 9) 1603*4882a593Smuzhiyun #define RT5665_MIC1_OVTH_2000UA (0x2 << 9) 1604*4882a593Smuzhiyun #define RT5665_MIC2_OVCD_MASK (0x1 << 8) 1605*4882a593Smuzhiyun #define RT5665_MIC2_OVCD_SFT 8 1606*4882a593Smuzhiyun #define RT5665_MIC2_OVCD_DIS (0x0 << 8) 1607*4882a593Smuzhiyun #define RT5665_MIC2_OVCD_EN (0x1 << 8) 1608*4882a593Smuzhiyun #define RT5665_MIC2_OVTH_MASK (0x3 << 6) 1609*4882a593Smuzhiyun #define RT5665_MIC2_OVTH_SFT 6 1610*4882a593Smuzhiyun #define RT5665_MIC2_OVTH_600UA (0x0 << 6) 1611*4882a593Smuzhiyun #define RT5665_MIC2_OVTH_1500UA (0x1 << 6) 1612*4882a593Smuzhiyun #define RT5665_MIC2_OVTH_2000UA (0x2 << 6) 1613*4882a593Smuzhiyun #define RT5665_PWR_MB_MASK (0x1 << 5) 1614*4882a593Smuzhiyun #define RT5665_PWR_MB_SFT 5 1615*4882a593Smuzhiyun #define RT5665_PWR_MB_PD (0x0 << 5) 1616*4882a593Smuzhiyun #define RT5665_PWR_MB_PU (0x1 << 5) 1617*4882a593Smuzhiyun 1618*4882a593Smuzhiyun /* Micbias Control2 (0x94) */ 1619*4882a593Smuzhiyun #define RT5665_PWR_CLK25M_MASK (0x1 << 9) 1620*4882a593Smuzhiyun #define RT5665_PWR_CLK25M_SFT 9 1621*4882a593Smuzhiyun #define RT5665_PWR_CLK25M_PD (0x0 << 9) 1622*4882a593Smuzhiyun #define RT5665_PWR_CLK25M_PU (0x1 << 9) 1623*4882a593Smuzhiyun #define RT5665_PWR_CLK1M_MASK (0x1 << 8) 1624*4882a593Smuzhiyun #define RT5665_PWR_CLK1M_SFT 8 1625*4882a593Smuzhiyun #define RT5665_PWR_CLK1M_PD (0x0 << 8) 1626*4882a593Smuzhiyun #define RT5665_PWR_CLK1M_PU (0x1 << 8) 1627*4882a593Smuzhiyun 1628*4882a593Smuzhiyun /* I2S Master Mode Clock Control 1 (0x00a0) */ 1629*4882a593Smuzhiyun #define RT5665_CLK_SRC_MCLK (0x0) 1630*4882a593Smuzhiyun #define RT5665_CLK_SRC_PLL1 (0x1) 1631*4882a593Smuzhiyun #define RT5665_CLK_SRC_RCCLK (0x2) 1632*4882a593Smuzhiyun #define RT5665_I2S_PD_1 (0x0) 1633*4882a593Smuzhiyun #define RT5665_I2S_PD_2 (0x1) 1634*4882a593Smuzhiyun #define RT5665_I2S_PD_3 (0x2) 1635*4882a593Smuzhiyun #define RT5665_I2S_PD_4 (0x3) 1636*4882a593Smuzhiyun #define RT5665_I2S_PD_6 (0x4) 1637*4882a593Smuzhiyun #define RT5665_I2S_PD_8 (0x5) 1638*4882a593Smuzhiyun #define RT5665_I2S_PD_12 (0x6) 1639*4882a593Smuzhiyun #define RT5665_I2S_PD_16 (0x7) 1640*4882a593Smuzhiyun #define RT5665_I2S2_SRC_MASK (0x3 << 12) 1641*4882a593Smuzhiyun #define RT5665_I2S2_SRC_SFT 12 1642*4882a593Smuzhiyun #define RT5665_I2S2_M_PD_MASK (0x7 << 8) 1643*4882a593Smuzhiyun #define RT5665_I2S2_M_PD_SFT 8 1644*4882a593Smuzhiyun #define RT5665_I2S3_SRC_MASK (0x3 << 4) 1645*4882a593Smuzhiyun #define RT5665_I2S3_SRC_SFT 4 1646*4882a593Smuzhiyun #define RT5665_I2S3_M_PD_MASK (0x7 << 0) 1647*4882a593Smuzhiyun #define RT5665_I2S3_M_PD_SFT 0 1648*4882a593Smuzhiyun 1649*4882a593Smuzhiyun 1650*4882a593Smuzhiyun /* EQ Control 1 (0x00b0) */ 1651*4882a593Smuzhiyun #define RT5665_EQ_SRC_DAC (0x0 << 15) 1652*4882a593Smuzhiyun #define RT5665_EQ_SRC_ADC (0x1 << 15) 1653*4882a593Smuzhiyun #define RT5665_EQ_UPD (0x1 << 14) 1654*4882a593Smuzhiyun #define RT5665_EQ_UPD_BIT 14 1655*4882a593Smuzhiyun #define RT5665_EQ_CD_MASK (0x1 << 13) 1656*4882a593Smuzhiyun #define RT5665_EQ_CD_SFT 13 1657*4882a593Smuzhiyun #define RT5665_EQ_CD_DIS (0x0 << 13) 1658*4882a593Smuzhiyun #define RT5665_EQ_CD_EN (0x1 << 13) 1659*4882a593Smuzhiyun #define RT5665_EQ_DITH_MASK (0x3 << 8) 1660*4882a593Smuzhiyun #define RT5665_EQ_DITH_SFT 8 1661*4882a593Smuzhiyun #define RT5665_EQ_DITH_NOR (0x0 << 8) 1662*4882a593Smuzhiyun #define RT5665_EQ_DITH_LSB (0x1 << 8) 1663*4882a593Smuzhiyun #define RT5665_EQ_DITH_LSB_1 (0x2 << 8) 1664*4882a593Smuzhiyun #define RT5665_EQ_DITH_LSB_2 (0x3 << 8) 1665*4882a593Smuzhiyun 1666*4882a593Smuzhiyun /* IRQ Control 1 (0x00b7) */ 1667*4882a593Smuzhiyun #define RT5665_JD1_1_EN_MASK (0x1 << 15) 1668*4882a593Smuzhiyun #define RT5665_JD1_1_EN_SFT 15 1669*4882a593Smuzhiyun #define RT5665_JD1_1_DIS (0x0 << 15) 1670*4882a593Smuzhiyun #define RT5665_JD1_1_EN (0x1 << 15) 1671*4882a593Smuzhiyun #define RT5665_JD1_2_EN_MASK (0x1 << 12) 1672*4882a593Smuzhiyun #define RT5665_JD1_2_EN_SFT 12 1673*4882a593Smuzhiyun #define RT5665_JD1_2_DIS (0x0 << 12) 1674*4882a593Smuzhiyun #define RT5665_JD1_2_EN (0x1 << 12) 1675*4882a593Smuzhiyun 1676*4882a593Smuzhiyun /* IRQ Control 2 (0x00b8) */ 1677*4882a593Smuzhiyun #define RT5665_IL_IRQ_MASK (0x1 << 6) 1678*4882a593Smuzhiyun #define RT5665_IL_IRQ_DIS (0x0 << 6) 1679*4882a593Smuzhiyun #define RT5665_IL_IRQ_EN (0x1 << 6) 1680*4882a593Smuzhiyun 1681*4882a593Smuzhiyun /* IRQ Control 5 (0x00ba) */ 1682*4882a593Smuzhiyun #define RT5665_IRQ_JD_EN (0x1 << 3) 1683*4882a593Smuzhiyun #define RT5665_IRQ_JD_EN_SFT 3 1684*4882a593Smuzhiyun 1685*4882a593Smuzhiyun /* GPIO Control 1 (0x00c0) */ 1686*4882a593Smuzhiyun #define RT5665_GP1_PIN_MASK (0x1 << 15) 1687*4882a593Smuzhiyun #define RT5665_GP1_PIN_SFT 15 1688*4882a593Smuzhiyun #define RT5665_GP1_PIN_GPIO1 (0x0 << 15) 1689*4882a593Smuzhiyun #define RT5665_GP1_PIN_IRQ (0x1 << 15) 1690*4882a593Smuzhiyun #define RT5665_GP2_PIN_MASK (0x3 << 13) 1691*4882a593Smuzhiyun #define RT5665_GP2_PIN_SFT 13 1692*4882a593Smuzhiyun #define RT5665_GP2_PIN_GPIO2 (0x0 << 13) 1693*4882a593Smuzhiyun #define RT5665_GP2_PIN_BCLK2 (0x1 << 13) 1694*4882a593Smuzhiyun #define RT5665_GP2_PIN_PDM_SCL (0x2 << 13) 1695*4882a593Smuzhiyun #define RT5665_GP3_PIN_MASK (0x3 << 11) 1696*4882a593Smuzhiyun #define RT5665_GP3_PIN_SFT 11 1697*4882a593Smuzhiyun #define RT5665_GP3_PIN_GPIO3 (0x0 << 11) 1698*4882a593Smuzhiyun #define RT5665_GP3_PIN_LRCK2 (0x1 << 11) 1699*4882a593Smuzhiyun #define RT5665_GP3_PIN_PDM_SDA (0x2 << 11) 1700*4882a593Smuzhiyun #define RT5665_GP4_PIN_MASK (0x3 << 9) 1701*4882a593Smuzhiyun #define RT5665_GP4_PIN_SFT 9 1702*4882a593Smuzhiyun #define RT5665_GP4_PIN_GPIO4 (0x0 << 9) 1703*4882a593Smuzhiyun #define RT5665_GP4_PIN_DACDAT2_1 (0x1 << 9) 1704*4882a593Smuzhiyun #define RT5665_GP4_PIN_DMIC1_SDA (0x2 << 9) 1705*4882a593Smuzhiyun #define RT5665_GP5_PIN_MASK (0x3 << 7) 1706*4882a593Smuzhiyun #define RT5665_GP5_PIN_SFT 7 1707*4882a593Smuzhiyun #define RT5665_GP5_PIN_GPIO5 (0x0 << 7) 1708*4882a593Smuzhiyun #define RT5665_GP5_PIN_ADCDAT2_1 (0x1 << 7) 1709*4882a593Smuzhiyun #define RT5665_GP5_PIN_DMIC2_SDA (0x2 << 7) 1710*4882a593Smuzhiyun #define RT5665_GP6_PIN_MASK (0x3 << 5) 1711*4882a593Smuzhiyun #define RT5665_GP6_PIN_SFT 5 1712*4882a593Smuzhiyun #define RT5665_GP6_PIN_GPIO6 (0x0 << 5) 1713*4882a593Smuzhiyun #define RT5665_GP6_PIN_BCLK3 (0x1 << 5) 1714*4882a593Smuzhiyun #define RT5665_GP6_PIN_PDM_SCL (0x2 << 5) 1715*4882a593Smuzhiyun #define RT5665_GP7_PIN_MASK (0x3 << 3) 1716*4882a593Smuzhiyun #define RT5665_GP7_PIN_SFT 3 1717*4882a593Smuzhiyun #define RT5665_GP7_PIN_GPIO7 (0x0 << 3) 1718*4882a593Smuzhiyun #define RT5665_GP7_PIN_LRCK3 (0x1 << 3) 1719*4882a593Smuzhiyun #define RT5665_GP7_PIN_PDM_SDA (0x2 << 3) 1720*4882a593Smuzhiyun #define RT5665_GP8_PIN_MASK (0x3 << 1) 1721*4882a593Smuzhiyun #define RT5665_GP8_PIN_SFT 1 1722*4882a593Smuzhiyun #define RT5665_GP8_PIN_GPIO8 (0x0 << 1) 1723*4882a593Smuzhiyun #define RT5665_GP8_PIN_DACDAT3 (0x1 << 1) 1724*4882a593Smuzhiyun #define RT5665_GP8_PIN_DMIC2_SCL (0x2 << 1) 1725*4882a593Smuzhiyun #define RT5665_GP8_PIN_DACDAT2_2 (0x3 << 1) 1726*4882a593Smuzhiyun 1727*4882a593Smuzhiyun 1728*4882a593Smuzhiyun /* GPIO Control 2 (0x00c1)*/ 1729*4882a593Smuzhiyun #define RT5665_GP9_PIN_MASK (0x3 << 14) 1730*4882a593Smuzhiyun #define RT5665_GP9_PIN_SFT 14 1731*4882a593Smuzhiyun #define RT5665_GP9_PIN_GPIO9 (0x0 << 14) 1732*4882a593Smuzhiyun #define RT5665_GP9_PIN_ADCDAT3 (0x1 << 14) 1733*4882a593Smuzhiyun #define RT5665_GP9_PIN_DMIC1_SCL (0x2 << 14) 1734*4882a593Smuzhiyun #define RT5665_GP9_PIN_ADCDAT2_2 (0x3 << 14) 1735*4882a593Smuzhiyun #define RT5665_GP10_PIN_MASK (0x3 << 12) 1736*4882a593Smuzhiyun #define RT5665_GP10_PIN_SFT 12 1737*4882a593Smuzhiyun #define RT5665_GP10_PIN_GPIO10 (0x0 << 12) 1738*4882a593Smuzhiyun #define RT5665_GP10_PIN_ADCDAT1_2 (0x1 << 12) 1739*4882a593Smuzhiyun #define RT5665_GP10_PIN_LPD (0x2 << 12) 1740*4882a593Smuzhiyun #define RT5665_GP1_PF_MASK (0x1 << 11) 1741*4882a593Smuzhiyun #define RT5665_GP1_PF_IN (0x0 << 11) 1742*4882a593Smuzhiyun #define RT5665_GP1_PF_OUT (0x1 << 11) 1743*4882a593Smuzhiyun #define RT5665_GP1_OUT_MASK (0x1 << 10) 1744*4882a593Smuzhiyun #define RT5665_GP1_OUT_H (0x0 << 10) 1745*4882a593Smuzhiyun #define RT5665_GP1_OUT_L (0x1 << 10) 1746*4882a593Smuzhiyun #define RT5665_GP2_PF_MASK (0x1 << 9) 1747*4882a593Smuzhiyun #define RT5665_GP2_PF_IN (0x0 << 9) 1748*4882a593Smuzhiyun #define RT5665_GP2_PF_OUT (0x1 << 9) 1749*4882a593Smuzhiyun #define RT5665_GP2_OUT_MASK (0x1 << 8) 1750*4882a593Smuzhiyun #define RT5665_GP2_OUT_H (0x0 << 8) 1751*4882a593Smuzhiyun #define RT5665_GP2_OUT_L (0x1 << 8) 1752*4882a593Smuzhiyun #define RT5665_GP3_PF_MASK (0x1 << 7) 1753*4882a593Smuzhiyun #define RT5665_GP3_PF_IN (0x0 << 7) 1754*4882a593Smuzhiyun #define RT5665_GP3_PF_OUT (0x1 << 7) 1755*4882a593Smuzhiyun #define RT5665_GP3_OUT_MASK (0x1 << 6) 1756*4882a593Smuzhiyun #define RT5665_GP3_OUT_H (0x0 << 6) 1757*4882a593Smuzhiyun #define RT5665_GP3_OUT_L (0x1 << 6) 1758*4882a593Smuzhiyun #define RT5665_GP4_PF_MASK (0x1 << 5) 1759*4882a593Smuzhiyun #define RT5665_GP4_PF_IN (0x0 << 5) 1760*4882a593Smuzhiyun #define RT5665_GP4_PF_OUT (0x1 << 5) 1761*4882a593Smuzhiyun #define RT5665_GP4_OUT_MASK (0x1 << 4) 1762*4882a593Smuzhiyun #define RT5665_GP4_OUT_H (0x0 << 4) 1763*4882a593Smuzhiyun #define RT5665_GP4_OUT_L (0x1 << 4) 1764*4882a593Smuzhiyun #define RT5665_GP5_PF_MASK (0x1 << 3) 1765*4882a593Smuzhiyun #define RT5665_GP5_PF_IN (0x0 << 3) 1766*4882a593Smuzhiyun #define RT5665_GP5_PF_OUT (0x1 << 3) 1767*4882a593Smuzhiyun #define RT5665_GP5_OUT_MASK (0x1 << 2) 1768*4882a593Smuzhiyun #define RT5665_GP5_OUT_H (0x0 << 2) 1769*4882a593Smuzhiyun #define RT5665_GP5_OUT_L (0x1 << 2) 1770*4882a593Smuzhiyun #define RT5665_GP6_PF_MASK (0x1 << 1) 1771*4882a593Smuzhiyun #define RT5665_GP6_PF_IN (0x0 << 1) 1772*4882a593Smuzhiyun #define RT5665_GP6_PF_OUT (0x1 << 1) 1773*4882a593Smuzhiyun #define RT5665_GP6_OUT_MASK (0x1) 1774*4882a593Smuzhiyun #define RT5665_GP6_OUT_H (0x0) 1775*4882a593Smuzhiyun #define RT5665_GP6_OUT_L (0x1) 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun 1778*4882a593Smuzhiyun /* GPIO Control 3 (0x00c2) */ 1779*4882a593Smuzhiyun #define RT5665_GP7_PF_MASK (0x1 << 15) 1780*4882a593Smuzhiyun #define RT5665_GP7_PF_IN (0x0 << 15) 1781*4882a593Smuzhiyun #define RT5665_GP7_PF_OUT (0x1 << 15) 1782*4882a593Smuzhiyun #define RT5665_GP7_OUT_MASK (0x1 << 14) 1783*4882a593Smuzhiyun #define RT5665_GP7_OUT_H (0x0 << 14) 1784*4882a593Smuzhiyun #define RT5665_GP7_OUT_L (0x1 << 14) 1785*4882a593Smuzhiyun #define RT5665_GP8_PF_MASK (0x1 << 13) 1786*4882a593Smuzhiyun #define RT5665_GP8_PF_IN (0x0 << 13) 1787*4882a593Smuzhiyun #define RT5665_GP8_PF_OUT (0x1 << 13) 1788*4882a593Smuzhiyun #define RT5665_GP8_OUT_MASK (0x1 << 12) 1789*4882a593Smuzhiyun #define RT5665_GP8_OUT_H (0x0 << 12) 1790*4882a593Smuzhiyun #define RT5665_GP8_OUT_L (0x1 << 12) 1791*4882a593Smuzhiyun #define RT5665_GP9_PF_MASK (0x1 << 11) 1792*4882a593Smuzhiyun #define RT5665_GP9_PF_IN (0x0 << 11) 1793*4882a593Smuzhiyun #define RT5665_GP9_PF_OUT (0x1 << 11) 1794*4882a593Smuzhiyun #define RT5665_GP9_OUT_MASK (0x1 << 10) 1795*4882a593Smuzhiyun #define RT5665_GP9_OUT_H (0x0 << 10) 1796*4882a593Smuzhiyun #define RT5665_GP9_OUT_L (0x1 << 10) 1797*4882a593Smuzhiyun #define RT5665_GP10_PF_MASK (0x1 << 9) 1798*4882a593Smuzhiyun #define RT5665_GP10_PF_IN (0x0 << 9) 1799*4882a593Smuzhiyun #define RT5665_GP10_PF_OUT (0x1 << 9) 1800*4882a593Smuzhiyun #define RT5665_GP10_OUT_MASK (0x1 << 8) 1801*4882a593Smuzhiyun #define RT5665_GP10_OUT_H (0x0 << 8) 1802*4882a593Smuzhiyun #define RT5665_GP10_OUT_L (0x1 << 8) 1803*4882a593Smuzhiyun #define RT5665_GP11_PF_MASK (0x1 << 7) 1804*4882a593Smuzhiyun #define RT5665_GP11_PF_IN (0x0 << 7) 1805*4882a593Smuzhiyun #define RT5665_GP11_PF_OUT (0x1 << 7) 1806*4882a593Smuzhiyun #define RT5665_GP11_OUT_MASK (0x1 << 6) 1807*4882a593Smuzhiyun #define RT5665_GP11_OUT_H (0x0 << 6) 1808*4882a593Smuzhiyun #define RT5665_GP11_OUT_L (0x1 << 6) 1809*4882a593Smuzhiyun 1810*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0x00d9) */ 1811*4882a593Smuzhiyun #define RT5665_SV_MASK (0x1 << 15) 1812*4882a593Smuzhiyun #define RT5665_SV_SFT 15 1813*4882a593Smuzhiyun #define RT5665_SV_DIS (0x0 << 15) 1814*4882a593Smuzhiyun #define RT5665_SV_EN (0x1 << 15) 1815*4882a593Smuzhiyun #define RT5665_OUT_SV_MASK (0x1 << 13) 1816*4882a593Smuzhiyun #define RT5665_OUT_SV_SFT 13 1817*4882a593Smuzhiyun #define RT5665_OUT_SV_DIS (0x0 << 13) 1818*4882a593Smuzhiyun #define RT5665_OUT_SV_EN (0x1 << 13) 1819*4882a593Smuzhiyun #define RT5665_HP_SV_MASK (0x1 << 12) 1820*4882a593Smuzhiyun #define RT5665_HP_SV_SFT 12 1821*4882a593Smuzhiyun #define RT5665_HP_SV_DIS (0x0 << 12) 1822*4882a593Smuzhiyun #define RT5665_HP_SV_EN (0x1 << 12) 1823*4882a593Smuzhiyun #define RT5665_ZCD_DIG_MASK (0x1 << 11) 1824*4882a593Smuzhiyun #define RT5665_ZCD_DIG_SFT 11 1825*4882a593Smuzhiyun #define RT5665_ZCD_DIG_DIS (0x0 << 11) 1826*4882a593Smuzhiyun #define RT5665_ZCD_DIG_EN (0x1 << 11) 1827*4882a593Smuzhiyun #define RT5665_ZCD_MASK (0x1 << 10) 1828*4882a593Smuzhiyun #define RT5665_ZCD_SFT 10 1829*4882a593Smuzhiyun #define RT5665_ZCD_PD (0x0 << 10) 1830*4882a593Smuzhiyun #define RT5665_ZCD_PU (0x1 << 10) 1831*4882a593Smuzhiyun #define RT5665_SV_DLY_MASK (0xf) 1832*4882a593Smuzhiyun #define RT5665_SV_DLY_SFT 0 1833*4882a593Smuzhiyun 1834*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0x00da) */ 1835*4882a593Smuzhiyun #define RT5665_ZCD_HP_MASK (0x1 << 15) 1836*4882a593Smuzhiyun #define RT5665_ZCD_HP_SFT 15 1837*4882a593Smuzhiyun #define RT5665_ZCD_HP_DIS (0x0 << 15) 1838*4882a593Smuzhiyun #define RT5665_ZCD_HP_EN (0x1 << 15) 1839*4882a593Smuzhiyun 1840*4882a593Smuzhiyun /* 4 Button Inline Command Control 2 (0x00e0) */ 1841*4882a593Smuzhiyun #define RT5665_4BTN_IL_MASK (0x1 << 15) 1842*4882a593Smuzhiyun #define RT5665_4BTN_IL_EN (0x1 << 15) 1843*4882a593Smuzhiyun #define RT5665_4BTN_IL_DIS (0x0 << 15) 1844*4882a593Smuzhiyun #define RT5665_4BTN_IL_RST_MASK (0x1 << 14) 1845*4882a593Smuzhiyun #define RT5665_4BTN_IL_NOR (0x1 << 14) 1846*4882a593Smuzhiyun #define RT5665_4BTN_IL_RST (0x0 << 14) 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun /* Analog JD Control 1 (0x00f0) */ 1849*4882a593Smuzhiyun #define RT5665_JD1_MODE_MASK (0x3 << 0) 1850*4882a593Smuzhiyun #define RT5665_JD1_MODE_0 (0x0 << 0) 1851*4882a593Smuzhiyun #define RT5665_JD1_MODE_1 (0x1 << 0) 1852*4882a593Smuzhiyun #define RT5665_JD1_MODE_2 (0x2 << 0) 1853*4882a593Smuzhiyun 1854*4882a593Smuzhiyun /* Jack Detect Control 3 (0x00f8) */ 1855*4882a593Smuzhiyun #define RT5665_JD_TRI_HPO_SEL_MASK (0x7) 1856*4882a593Smuzhiyun #define RT5665_JD_TRI_HPO_SEL_SFT (0) 1857*4882a593Smuzhiyun #define RT5665_JD_HPO_GPIO_JD1 (0x0) 1858*4882a593Smuzhiyun #define RT5665_JD_HPO_JD1_1 (0x1) 1859*4882a593Smuzhiyun #define RT5665_JD_HPO_JD1_2 (0x2) 1860*4882a593Smuzhiyun #define RT5665_JD_HPO_JD2 (0x3) 1861*4882a593Smuzhiyun #define RT5665_JD_HPO_GPIO_JD2 (0x4) 1862*4882a593Smuzhiyun #define RT5665_JD_HPO_JD3 (0x5) 1863*4882a593Smuzhiyun #define RT5665_JD_HPO_JD_D (0x6) 1864*4882a593Smuzhiyun 1865*4882a593Smuzhiyun /* Digital Misc Control (0x00fa) */ 1866*4882a593Smuzhiyun #define RT5665_AM_MASK (0x1 << 7) 1867*4882a593Smuzhiyun #define RT5665_AM_EN (0x1 << 7) 1868*4882a593Smuzhiyun #define RT5665_AM_DIS (0x1 << 7) 1869*4882a593Smuzhiyun #define RT5665_DIG_GATE_CTRL 0x1 1870*4882a593Smuzhiyun #define RT5665_DIG_GATE_CTRL_SFT (0) 1871*4882a593Smuzhiyun 1872*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x011c)*/ 1873*4882a593Smuzhiyun #define RT5665_M_RF_DIG_MASK (0x1 << 12) 1874*4882a593Smuzhiyun #define RT5665_M_RF_DIG_SFT 12 1875*4882a593Smuzhiyun #define RT5665_M_RI_DIG (0x1 << 11) 1876*4882a593Smuzhiyun 1877*4882a593Smuzhiyun /* Chopper and Clock control for DAC (0x013a)*/ 1878*4882a593Smuzhiyun #define RT5665_CKXEN_DAC1_MASK (0x1 << 13) 1879*4882a593Smuzhiyun #define RT5665_CKXEN_DAC1_SFT 13 1880*4882a593Smuzhiyun #define RT5665_CKGEN_DAC1_MASK (0x1 << 12) 1881*4882a593Smuzhiyun #define RT5665_CKGEN_DAC1_SFT 12 1882*4882a593Smuzhiyun #define RT5665_CKXEN_DAC2_MASK (0x1 << 5) 1883*4882a593Smuzhiyun #define RT5665_CKXEN_DAC2_SFT 5 1884*4882a593Smuzhiyun #define RT5665_CKGEN_DAC2_MASK (0x1 << 4) 1885*4882a593Smuzhiyun #define RT5665_CKGEN_DAC2_SFT 4 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x013b)*/ 1888*4882a593Smuzhiyun #define RT5665_CKXEN_ADC1_MASK (0x1 << 13) 1889*4882a593Smuzhiyun #define RT5665_CKXEN_ADC1_SFT 13 1890*4882a593Smuzhiyun #define RT5665_CKGEN_ADC1_MASK (0x1 << 12) 1891*4882a593Smuzhiyun #define RT5665_CKGEN_ADC1_SFT 12 1892*4882a593Smuzhiyun #define RT5665_CKXEN_ADC2_MASK (0x1 << 5) 1893*4882a593Smuzhiyun #define RT5665_CKXEN_ADC2_SFT 5 1894*4882a593Smuzhiyun #define RT5665_CKGEN_ADC2_MASK (0x1 << 4) 1895*4882a593Smuzhiyun #define RT5665_CKGEN_ADC2_SFT 4 1896*4882a593Smuzhiyun 1897*4882a593Smuzhiyun /* Volume test (0x013f)*/ 1898*4882a593Smuzhiyun #define RT5665_SEL_CLK_VOL_MASK (0x1 << 15) 1899*4882a593Smuzhiyun #define RT5665_SEL_CLK_VOL_EN (0x1 << 15) 1900*4882a593Smuzhiyun #define RT5665_SEL_CLK_VOL_DIS (0x0 << 15) 1901*4882a593Smuzhiyun 1902*4882a593Smuzhiyun /* Test Mode Control 1 (0x0145) */ 1903*4882a593Smuzhiyun #define RT5665_AD2DA_LB_MASK (0x1 << 9) 1904*4882a593Smuzhiyun #define RT5665_AD2DA_LB_SFT 9 1905*4882a593Smuzhiyun 1906*4882a593Smuzhiyun /* Stereo Noise Gate Control 1 (0x0160) */ 1907*4882a593Smuzhiyun #define RT5665_NG2_EN_MASK (0x1 << 15) 1908*4882a593Smuzhiyun #define RT5665_NG2_EN (0x1 << 15) 1909*4882a593Smuzhiyun #define RT5665_NG2_DIS (0x0 << 15) 1910*4882a593Smuzhiyun 1911*4882a593Smuzhiyun /* Stereo1 DAC Silence Detection Control (0x0190) */ 1912*4882a593Smuzhiyun #define RT5665_DEB_STO_DAC_MASK (0x7 << 4) 1913*4882a593Smuzhiyun #define RT5665_DEB_80_MS (0x0 << 4) 1914*4882a593Smuzhiyun 1915*4882a593Smuzhiyun /* SAR ADC Inline Command Control 1 (0x0210) */ 1916*4882a593Smuzhiyun #define RT5665_SAR_BUTT_DET_MASK (0x1 << 15) 1917*4882a593Smuzhiyun #define RT5665_SAR_BUTT_DET_EN (0x1 << 15) 1918*4882a593Smuzhiyun #define RT5665_SAR_BUTT_DET_DIS (0x0 << 15) 1919*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_MODE_MASK (0x1 << 14) 1920*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_POW_SAV (0x1 << 14) 1921*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_POW_NORM (0x0 << 14) 1922*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_RST_MASK (0x1 << 13) 1923*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_RST_NORMAL (0x1 << 13) 1924*4882a593Smuzhiyun #define RT5665_SAR_BUTDET_RST (0x0 << 13) 1925*4882a593Smuzhiyun #define RT5665_SAR_POW_MASK (0x1 << 12) 1926*4882a593Smuzhiyun #define RT5665_SAR_POW_EN (0x1 << 12) 1927*4882a593Smuzhiyun #define RT5665_SAR_POW_DIS (0x0 << 12) 1928*4882a593Smuzhiyun #define RT5665_SAR_RST_MASK (0x1 << 11) 1929*4882a593Smuzhiyun #define RT5665_SAR_RST_NORMAL (0x1 << 11) 1930*4882a593Smuzhiyun #define RT5665_SAR_RST (0x0 << 11) 1931*4882a593Smuzhiyun #define RT5665_SAR_BYPASS_MASK (0x1 << 10) 1932*4882a593Smuzhiyun #define RT5665_SAR_BYPASS_EN (0x1 << 10) 1933*4882a593Smuzhiyun #define RT5665_SAR_BYPASS_DIS (0x0 << 10) 1934*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_MASK (0x1 << 9) 1935*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_SEL (0x1 << 9) 1936*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_NOSEL (0x0 << 9) 1937*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB2_MASK (0x1 << 8) 1938*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB2_SEL (0x1 << 8) 1939*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB2_NOSEL (0x0 << 8) 1940*4882a593Smuzhiyun #define RT5665_SAR_SEL_MODE_MASK (0x1 << 7) 1941*4882a593Smuzhiyun #define RT5665_SAR_SEL_MODE_CMP (0x1 << 7) 1942*4882a593Smuzhiyun #define RT5665_SAR_SEL_MODE_ADC (0x0 << 7) 1943*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_MB2_MASK (0x1 << 5) 1944*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_MB2_AUTO (0x1 << 5) 1945*4882a593Smuzhiyun #define RT5665_SAR_SEL_MB1_MB2_MANU (0x0 << 5) 1946*4882a593Smuzhiyun #define RT5665_SAR_SEL_SIGNAL_MASK (0x1 << 4) 1947*4882a593Smuzhiyun #define RT5665_SAR_SEL_SIGNAL_AUTO (0x1 << 4) 1948*4882a593Smuzhiyun #define RT5665_SAR_SEL_SIGNAL_MANU (0x0 << 4) 1949*4882a593Smuzhiyun 1950*4882a593Smuzhiyun /* System Clock Source */ 1951*4882a593Smuzhiyun enum { 1952*4882a593Smuzhiyun RT5665_SCLK_S_MCLK, 1953*4882a593Smuzhiyun RT5665_SCLK_S_PLL1, 1954*4882a593Smuzhiyun RT5665_SCLK_S_RCCLK, 1955*4882a593Smuzhiyun }; 1956*4882a593Smuzhiyun 1957*4882a593Smuzhiyun /* PLL1 Source */ 1958*4882a593Smuzhiyun enum { 1959*4882a593Smuzhiyun RT5665_PLL1_S_MCLK, 1960*4882a593Smuzhiyun RT5665_PLL1_S_BCLK1, 1961*4882a593Smuzhiyun RT5665_PLL1_S_BCLK2, 1962*4882a593Smuzhiyun RT5665_PLL1_S_BCLK3, 1963*4882a593Smuzhiyun RT5665_PLL1_S_BCLK4, 1964*4882a593Smuzhiyun }; 1965*4882a593Smuzhiyun 1966*4882a593Smuzhiyun enum { 1967*4882a593Smuzhiyun RT5665_AIF1_1, 1968*4882a593Smuzhiyun RT5665_AIF1_2, 1969*4882a593Smuzhiyun RT5665_AIF2_1, 1970*4882a593Smuzhiyun RT5665_AIF2_2, 1971*4882a593Smuzhiyun RT5665_AIF3, 1972*4882a593Smuzhiyun RT5665_AIFS 1973*4882a593Smuzhiyun }; 1974*4882a593Smuzhiyun 1975*4882a593Smuzhiyun enum { 1976*4882a593Smuzhiyun CODEC_5665, 1977*4882a593Smuzhiyun CODEC_5666, 1978*4882a593Smuzhiyun }; 1979*4882a593Smuzhiyun 1980*4882a593Smuzhiyun /* filter mask */ 1981*4882a593Smuzhiyun enum { 1982*4882a593Smuzhiyun RT5665_DA_STEREO1_FILTER = 0x1, 1983*4882a593Smuzhiyun RT5665_DA_STEREO2_FILTER = (0x1 << 1), 1984*4882a593Smuzhiyun RT5665_DA_MONO_L_FILTER = (0x1 << 2), 1985*4882a593Smuzhiyun RT5665_DA_MONO_R_FILTER = (0x1 << 3), 1986*4882a593Smuzhiyun RT5665_AD_STEREO1_FILTER = (0x1 << 4), 1987*4882a593Smuzhiyun RT5665_AD_STEREO2_FILTER = (0x1 << 5), 1988*4882a593Smuzhiyun RT5665_AD_MONO_L_FILTER = (0x1 << 6), 1989*4882a593Smuzhiyun RT5665_AD_MONO_R_FILTER = (0x1 << 7), 1990*4882a593Smuzhiyun }; 1991*4882a593Smuzhiyun 1992*4882a593Smuzhiyun enum { 1993*4882a593Smuzhiyun RT5665_CLK_SEL_SYS, 1994*4882a593Smuzhiyun RT5665_CLK_SEL_I2S1_ASRC, 1995*4882a593Smuzhiyun RT5665_CLK_SEL_I2S2_ASRC, 1996*4882a593Smuzhiyun RT5665_CLK_SEL_I2S3_ASRC, 1997*4882a593Smuzhiyun RT5665_CLK_SEL_SYS2, 1998*4882a593Smuzhiyun RT5665_CLK_SEL_SYS3, 1999*4882a593Smuzhiyun RT5665_CLK_SEL_SYS4, 2000*4882a593Smuzhiyun }; 2001*4882a593Smuzhiyun 2002*4882a593Smuzhiyun int rt5665_sel_asrc_clk_src(struct snd_soc_component *component, 2003*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src); 2004*4882a593Smuzhiyun 2005*4882a593Smuzhiyun #endif /* __RT5665_H__ */ 2006