1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5659.h -- RT5659/RT5658 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2015 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5659_H__ 10*4882a593Smuzhiyun #define __RT5659_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <sound/rt5659.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define DEVICE_ID 0x6311 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* Info */ 17*4882a593Smuzhiyun #define RT5659_RESET 0x0000 18*4882a593Smuzhiyun #define RT5659_VENDOR_ID 0x00fd 19*4882a593Smuzhiyun #define RT5659_VENDOR_ID_1 0x00fe 20*4882a593Smuzhiyun #define RT5659_DEVICE_ID 0x00ff 21*4882a593Smuzhiyun /* I/O - Output */ 22*4882a593Smuzhiyun #define RT5659_SPO_VOL 0x0001 23*4882a593Smuzhiyun #define RT5659_HP_VOL 0x0002 24*4882a593Smuzhiyun #define RT5659_LOUT 0x0003 25*4882a593Smuzhiyun #define RT5659_MONO_OUT 0x0004 26*4882a593Smuzhiyun #define RT5659_HPL_GAIN 0x0005 27*4882a593Smuzhiyun #define RT5659_HPR_GAIN 0x0006 28*4882a593Smuzhiyun #define RT5659_MONO_GAIN 0x0007 29*4882a593Smuzhiyun #define RT5659_SPDIF_CTRL_1 0x0008 30*4882a593Smuzhiyun #define RT5659_SPDIF_CTRL_2 0x0009 31*4882a593Smuzhiyun /* I/O - Input */ 32*4882a593Smuzhiyun #define RT5659_CAL_BST_CTRL 0x000a 33*4882a593Smuzhiyun #define RT5659_IN1_IN2 0x000c 34*4882a593Smuzhiyun #define RT5659_IN3_IN4 0x000d 35*4882a593Smuzhiyun #define RT5659_INL1_INR1_VOL 0x000f 36*4882a593Smuzhiyun /* I/O - Speaker */ 37*4882a593Smuzhiyun #define RT5659_EJD_CTRL_1 0x0010 38*4882a593Smuzhiyun #define RT5659_EJD_CTRL_2 0x0011 39*4882a593Smuzhiyun #define RT5659_EJD_CTRL_3 0x0012 40*4882a593Smuzhiyun #define RT5659_SILENCE_CTRL 0x0015 41*4882a593Smuzhiyun #define RT5659_PSV_CTRL 0x0016 42*4882a593Smuzhiyun /* I/O - Sidetone */ 43*4882a593Smuzhiyun #define RT5659_SIDETONE_CTRL 0x0018 44*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 45*4882a593Smuzhiyun #define RT5659_DAC1_DIG_VOL 0x0019 46*4882a593Smuzhiyun #define RT5659_DAC2_DIG_VOL 0x001a 47*4882a593Smuzhiyun #define RT5659_DAC_CTRL 0x001b 48*4882a593Smuzhiyun #define RT5659_STO1_ADC_DIG_VOL 0x001c 49*4882a593Smuzhiyun #define RT5659_MONO_ADC_DIG_VOL 0x001d 50*4882a593Smuzhiyun #define RT5659_STO2_ADC_DIG_VOL 0x001e 51*4882a593Smuzhiyun #define RT5659_STO1_BOOST 0x001f 52*4882a593Smuzhiyun #define RT5659_MONO_BOOST 0x0020 53*4882a593Smuzhiyun #define RT5659_STO2_BOOST 0x0021 54*4882a593Smuzhiyun #define RT5659_HP_IMP_GAIN_1 0x0022 55*4882a593Smuzhiyun #define RT5659_HP_IMP_GAIN_2 0x0023 56*4882a593Smuzhiyun /* Mixer - D-D */ 57*4882a593Smuzhiyun #define RT5659_STO1_ADC_MIXER 0x0026 58*4882a593Smuzhiyun #define RT5659_MONO_ADC_MIXER 0x0027 59*4882a593Smuzhiyun #define RT5659_AD_DA_MIXER 0x0029 60*4882a593Smuzhiyun #define RT5659_STO_DAC_MIXER 0x002a 61*4882a593Smuzhiyun #define RT5659_MONO_DAC_MIXER 0x002b 62*4882a593Smuzhiyun #define RT5659_DIG_MIXER 0x002c 63*4882a593Smuzhiyun #define RT5659_A_DAC_MUX 0x002d 64*4882a593Smuzhiyun #define RT5659_DIG_INF23_DATA 0x002f 65*4882a593Smuzhiyun /* Mixer - PDM */ 66*4882a593Smuzhiyun #define RT5659_PDM_OUT_CTRL 0x0031 67*4882a593Smuzhiyun #define RT5659_PDM_DATA_CTRL_1 0x0032 68*4882a593Smuzhiyun #define RT5659_PDM_DATA_CTRL_2 0x0033 69*4882a593Smuzhiyun #define RT5659_PDM_DATA_CTRL_3 0x0034 70*4882a593Smuzhiyun #define RT5659_PDM_DATA_CTRL_4 0x0035 71*4882a593Smuzhiyun #define RT5659_SPDIF_CTRL 0x0036 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Mixer - ADC */ 74*4882a593Smuzhiyun #define RT5659_REC1_GAIN 0x003a 75*4882a593Smuzhiyun #define RT5659_REC1_L1_MIXER 0x003b 76*4882a593Smuzhiyun #define RT5659_REC1_L2_MIXER 0x003c 77*4882a593Smuzhiyun #define RT5659_REC1_R1_MIXER 0x003d 78*4882a593Smuzhiyun #define RT5659_REC1_R2_MIXER 0x003e 79*4882a593Smuzhiyun #define RT5659_CAL_REC 0x0040 80*4882a593Smuzhiyun #define RT5659_REC2_L1_MIXER 0x009b 81*4882a593Smuzhiyun #define RT5659_REC2_L2_MIXER 0x009c 82*4882a593Smuzhiyun #define RT5659_REC2_R1_MIXER 0x009d 83*4882a593Smuzhiyun #define RT5659_REC2_R2_MIXER 0x009e 84*4882a593Smuzhiyun #define RT5659_RC_CLK_CTRL 0x009f 85*4882a593Smuzhiyun /* Mixer - DAC */ 86*4882a593Smuzhiyun #define RT5659_SPK_L_MIXER 0x0046 87*4882a593Smuzhiyun #define RT5659_SPK_R_MIXER 0x0047 88*4882a593Smuzhiyun #define RT5659_SPO_AMP_GAIN 0x0048 89*4882a593Smuzhiyun #define RT5659_ALC_BACK_GAIN 0x0049 90*4882a593Smuzhiyun #define RT5659_MONOMIX_GAIN 0x004a 91*4882a593Smuzhiyun #define RT5659_MONOMIX_IN_GAIN 0x004b 92*4882a593Smuzhiyun #define RT5659_OUT_L_GAIN 0x004d 93*4882a593Smuzhiyun #define RT5659_OUT_L_MIXER 0x004e 94*4882a593Smuzhiyun #define RT5659_OUT_R_GAIN 0x004f 95*4882a593Smuzhiyun #define RT5659_OUT_R_MIXER 0x0050 96*4882a593Smuzhiyun #define RT5659_LOUT_MIXER 0x0052 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_1 0x0053 99*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_2 0x0054 100*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_3 0x0055 101*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_4 0x0056 102*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_5 0x0057 103*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_6 0x0058 104*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_7 0x0059 105*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_8 0x005a 106*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_9 0x005b 107*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_10 0x005c 108*4882a593Smuzhiyun #define RT5659_HAPTIC_GEN_CTRL_11 0x005d 109*4882a593Smuzhiyun #define RT5659_HAPTIC_LPF_CTRL_1 0x005e 110*4882a593Smuzhiyun #define RT5659_HAPTIC_LPF_CTRL_2 0x005f 111*4882a593Smuzhiyun #define RT5659_HAPTIC_LPF_CTRL_3 0x0060 112*4882a593Smuzhiyun /* Power */ 113*4882a593Smuzhiyun #define RT5659_PWR_DIG_1 0x0061 114*4882a593Smuzhiyun #define RT5659_PWR_DIG_2 0x0062 115*4882a593Smuzhiyun #define RT5659_PWR_ANLG_1 0x0063 116*4882a593Smuzhiyun #define RT5659_PWR_ANLG_2 0x0064 117*4882a593Smuzhiyun #define RT5659_PWR_ANLG_3 0x0065 118*4882a593Smuzhiyun #define RT5659_PWR_MIXER 0x0066 119*4882a593Smuzhiyun #define RT5659_PWR_VOL 0x0067 120*4882a593Smuzhiyun /* Private Register Control */ 121*4882a593Smuzhiyun #define RT5659_PRIV_INDEX 0x006a 122*4882a593Smuzhiyun #define RT5659_CLK_DET 0x006b 123*4882a593Smuzhiyun #define RT5659_PRIV_DATA 0x006c 124*4882a593Smuzhiyun /* System Clock Pre Divider Gating Control */ 125*4882a593Smuzhiyun #define RT5659_PRE_DIV_1 0x006e 126*4882a593Smuzhiyun #define RT5659_PRE_DIV_2 0x006f 127*4882a593Smuzhiyun /* Format - ADC/DAC */ 128*4882a593Smuzhiyun #define RT5659_I2S1_SDP 0x0070 129*4882a593Smuzhiyun #define RT5659_I2S2_SDP 0x0071 130*4882a593Smuzhiyun #define RT5659_I2S3_SDP 0x0072 131*4882a593Smuzhiyun #define RT5659_ADDA_CLK_1 0x0073 132*4882a593Smuzhiyun #define RT5659_ADDA_CLK_2 0x0074 133*4882a593Smuzhiyun #define RT5659_DMIC_CTRL_1 0x0075 134*4882a593Smuzhiyun #define RT5659_DMIC_CTRL_2 0x0076 135*4882a593Smuzhiyun /* Format - TDM Control */ 136*4882a593Smuzhiyun #define RT5659_TDM_CTRL_1 0x0077 137*4882a593Smuzhiyun #define RT5659_TDM_CTRL_2 0x0078 138*4882a593Smuzhiyun #define RT5659_TDM_CTRL_3 0x0079 139*4882a593Smuzhiyun #define RT5659_TDM_CTRL_4 0x007a 140*4882a593Smuzhiyun #define RT5659_TDM_CTRL_5 0x007b 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* Function - Analog */ 143*4882a593Smuzhiyun #define RT5659_GLB_CLK 0x0080 144*4882a593Smuzhiyun #define RT5659_PLL_CTRL_1 0x0081 145*4882a593Smuzhiyun #define RT5659_PLL_CTRL_2 0x0082 146*4882a593Smuzhiyun #define RT5659_ASRC_1 0x0083 147*4882a593Smuzhiyun #define RT5659_ASRC_2 0x0084 148*4882a593Smuzhiyun #define RT5659_ASRC_3 0x0085 149*4882a593Smuzhiyun #define RT5659_ASRC_4 0x0086 150*4882a593Smuzhiyun #define RT5659_ASRC_5 0x0087 151*4882a593Smuzhiyun #define RT5659_ASRC_6 0x0088 152*4882a593Smuzhiyun #define RT5659_ASRC_7 0x0089 153*4882a593Smuzhiyun #define RT5659_ASRC_8 0x008a 154*4882a593Smuzhiyun #define RT5659_ASRC_9 0x008b 155*4882a593Smuzhiyun #define RT5659_ASRC_10 0x008c 156*4882a593Smuzhiyun #define RT5659_DEPOP_1 0x008e 157*4882a593Smuzhiyun #define RT5659_DEPOP_2 0x008f 158*4882a593Smuzhiyun #define RT5659_DEPOP_3 0x0090 159*4882a593Smuzhiyun #define RT5659_HP_CHARGE_PUMP_1 0x0091 160*4882a593Smuzhiyun #define RT5659_HP_CHARGE_PUMP_2 0x0092 161*4882a593Smuzhiyun #define RT5659_MICBIAS_1 0x0093 162*4882a593Smuzhiyun #define RT5659_MICBIAS_2 0x0094 163*4882a593Smuzhiyun #define RT5659_ASRC_11 0x0097 164*4882a593Smuzhiyun #define RT5659_ASRC_12 0x0098 165*4882a593Smuzhiyun #define RT5659_ASRC_13 0x0099 166*4882a593Smuzhiyun #define RT5659_REC_M1_M2_GAIN_CTRL 0x009a 167*4882a593Smuzhiyun #define RT5659_CLASSD_CTRL_1 0x00a0 168*4882a593Smuzhiyun #define RT5659_CLASSD_CTRL_2 0x00a1 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* Function - Digital */ 171*4882a593Smuzhiyun #define RT5659_ADC_EQ_CTRL_1 0x00ae 172*4882a593Smuzhiyun #define RT5659_ADC_EQ_CTRL_2 0x00af 173*4882a593Smuzhiyun #define RT5659_DAC_EQ_CTRL_1 0x00b0 174*4882a593Smuzhiyun #define RT5659_DAC_EQ_CTRL_2 0x00b1 175*4882a593Smuzhiyun #define RT5659_DAC_EQ_CTRL_3 0x00b2 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_1 0x00b6 178*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_2 0x00b7 179*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_3 0x00b8 180*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_4 0x00ba 181*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_5 0x00bb 182*4882a593Smuzhiyun #define RT5659_IRQ_CTRL_6 0x00bc 183*4882a593Smuzhiyun #define RT5659_INT_ST_1 0x00be 184*4882a593Smuzhiyun #define RT5659_INT_ST_2 0x00bf 185*4882a593Smuzhiyun #define RT5659_GPIO_CTRL_1 0x00c0 186*4882a593Smuzhiyun #define RT5659_GPIO_CTRL_2 0x00c1 187*4882a593Smuzhiyun #define RT5659_GPIO_CTRL_3 0x00c2 188*4882a593Smuzhiyun #define RT5659_GPIO_CTRL_4 0x00c3 189*4882a593Smuzhiyun #define RT5659_GPIO_CTRL_5 0x00c4 190*4882a593Smuzhiyun #define RT5659_GPIO_STA 0x00c5 191*4882a593Smuzhiyun #define RT5659_SINE_GEN_CTRL_1 0x00cb 192*4882a593Smuzhiyun #define RT5659_SINE_GEN_CTRL_2 0x00cc 193*4882a593Smuzhiyun #define RT5659_SINE_GEN_CTRL_3 0x00cd 194*4882a593Smuzhiyun #define RT5659_HP_AMP_DET_CTRL_1 0x00d6 195*4882a593Smuzhiyun #define RT5659_HP_AMP_DET_CTRL_2 0x00d7 196*4882a593Smuzhiyun #define RT5659_SV_ZCD_1 0x00d9 197*4882a593Smuzhiyun #define RT5659_SV_ZCD_2 0x00da 198*4882a593Smuzhiyun #define RT5659_IL_CMD_1 0x00db 199*4882a593Smuzhiyun #define RT5659_IL_CMD_2 0x00dc 200*4882a593Smuzhiyun #define RT5659_IL_CMD_3 0x00dd 201*4882a593Smuzhiyun #define RT5659_IL_CMD_4 0x00de 202*4882a593Smuzhiyun #define RT5659_4BTN_IL_CMD_1 0x00df 203*4882a593Smuzhiyun #define RT5659_4BTN_IL_CMD_2 0x00e0 204*4882a593Smuzhiyun #define RT5659_4BTN_IL_CMD_3 0x00e1 205*4882a593Smuzhiyun #define RT5659_PSV_IL_CMD_1 0x00e4 206*4882a593Smuzhiyun #define RT5659_PSV_IL_CMD_2 0x00e5 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define RT5659_ADC_STO1_HP_CTRL_1 0x00ea 209*4882a593Smuzhiyun #define RT5659_ADC_STO1_HP_CTRL_2 0x00eb 210*4882a593Smuzhiyun #define RT5659_ADC_MONO_HP_CTRL_1 0x00ec 211*4882a593Smuzhiyun #define RT5659_ADC_MONO_HP_CTRL_2 0x00ed 212*4882a593Smuzhiyun #define RT5659_AJD1_CTRL 0x00f0 213*4882a593Smuzhiyun #define RT5659_AJD2_AJD3_CTRL 0x00f1 214*4882a593Smuzhiyun #define RT5659_JD1_THD 0x00f2 215*4882a593Smuzhiyun #define RT5659_JD2_THD 0x00f3 216*4882a593Smuzhiyun #define RT5659_JD3_THD 0x00f4 217*4882a593Smuzhiyun #define RT5659_JD_CTRL_1 0x00f6 218*4882a593Smuzhiyun #define RT5659_JD_CTRL_2 0x00f7 219*4882a593Smuzhiyun #define RT5659_JD_CTRL_3 0x00f8 220*4882a593Smuzhiyun #define RT5659_JD_CTRL_4 0x00f9 221*4882a593Smuzhiyun /* General Control */ 222*4882a593Smuzhiyun #define RT5659_DIG_MISC 0x00fa 223*4882a593Smuzhiyun #define RT5659_DUMMY_2 0x00fb 224*4882a593Smuzhiyun #define RT5659_DUMMY_3 0x00fc 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define RT5659_DAC_ADC_DIG_VOL 0x0100 227*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_1 0x010a 228*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_2 0x010b 229*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_3 0x010c 230*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_4 0x010d 231*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_5 0x010e 232*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_6 0x010f 233*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_7 0x0110 234*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_8 0x0111 235*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_9 0x0112 236*4882a593Smuzhiyun #define RT5659_BIAS_CUR_CTRL_10 0x0113 237*4882a593Smuzhiyun #define RT5659_MEMORY_TEST 0x0116 238*4882a593Smuzhiyun #define RT5659_VREF_REC_OP_FB_CAP_CTRL 0x0117 239*4882a593Smuzhiyun #define RT5659_CLASSD_0 0x011a 240*4882a593Smuzhiyun #define RT5659_CLASSD_1 0x011b 241*4882a593Smuzhiyun #define RT5659_CLASSD_2 0x011c 242*4882a593Smuzhiyun #define RT5659_CLASSD_3 0x011d 243*4882a593Smuzhiyun #define RT5659_CLASSD_4 0x011e 244*4882a593Smuzhiyun #define RT5659_CLASSD_5 0x011f 245*4882a593Smuzhiyun #define RT5659_CLASSD_6 0x0120 246*4882a593Smuzhiyun #define RT5659_CLASSD_7 0x0121 247*4882a593Smuzhiyun #define RT5659_CLASSD_8 0x0122 248*4882a593Smuzhiyun #define RT5659_CLASSD_9 0x0123 249*4882a593Smuzhiyun #define RT5659_CLASSD_10 0x0124 250*4882a593Smuzhiyun #define RT5659_CHARGE_PUMP_1 0x0125 251*4882a593Smuzhiyun #define RT5659_CHARGE_PUMP_2 0x0126 252*4882a593Smuzhiyun #define RT5659_DIG_IN_CTRL_1 0x0132 253*4882a593Smuzhiyun #define RT5659_DIG_IN_CTRL_2 0x0133 254*4882a593Smuzhiyun #define RT5659_PAD_DRIVING_CTRL 0x0137 255*4882a593Smuzhiyun #define RT5659_SOFT_RAMP_DEPOP 0x0138 256*4882a593Smuzhiyun #define RT5659_PLL 0x0139 257*4882a593Smuzhiyun #define RT5659_CHOP_DAC 0x013a 258*4882a593Smuzhiyun #define RT5659_CHOP_ADC 0x013b 259*4882a593Smuzhiyun #define RT5659_CALIB_ADC_CTRL 0x013c 260*4882a593Smuzhiyun #define RT5659_SOFT_RAMP_DEPOP_DAC_CLK_CTRL 0x013e 261*4882a593Smuzhiyun #define RT5659_VOL_TEST 0x013f 262*4882a593Smuzhiyun #define RT5659_TEST_MODE_CTRL_1 0x0145 263*4882a593Smuzhiyun #define RT5659_TEST_MODE_CTRL_2 0x0146 264*4882a593Smuzhiyun #define RT5659_TEST_MODE_CTRL_3 0x0147 265*4882a593Smuzhiyun #define RT5659_TEST_MODE_CTRL_4 0x0148 266*4882a593Smuzhiyun #define RT5659_BASSBACK_CTRL 0x0150 267*4882a593Smuzhiyun #define RT5659_MP3_PLUS_CTRL_1 0x0151 268*4882a593Smuzhiyun #define RT5659_MP3_PLUS_CTRL_2 0x0152 269*4882a593Smuzhiyun #define RT5659_MP3_HPF_A1 0x0153 270*4882a593Smuzhiyun #define RT5659_MP3_HPF_A2 0x0154 271*4882a593Smuzhiyun #define RT5659_MP3_HPF_H0 0x0155 272*4882a593Smuzhiyun #define RT5659_MP3_LPF_H0 0x0156 273*4882a593Smuzhiyun #define RT5659_3D_SPK_CTRL 0x0157 274*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_1 0x0158 275*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_2 0x0159 276*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_3 0x015a 277*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_4 0x015b 278*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_5 0x015c 279*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_6 0x015d 280*4882a593Smuzhiyun #define RT5659_3D_SPK_COEF_7 0x015e 281*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_1 0x0160 282*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_2 0x0161 283*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_3 0x0162 284*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_4 0x0163 285*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_5 0x0164 286*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_6 0x0165 287*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_7 0x0166 288*4882a593Smuzhiyun #define RT5659_STO_NG2_CTRL_8 0x0167 289*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_1 0x0170 290*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_2 0x0171 291*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_3 0x0172 292*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_4 0x0173 293*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_5 0x0174 294*4882a593Smuzhiyun #define RT5659_MONO_NG2_CTRL_6 0x0175 295*4882a593Smuzhiyun #define RT5659_MID_HP_AMP_DET 0x0190 296*4882a593Smuzhiyun #define RT5659_LOW_HP_AMP_DET 0x0191 297*4882a593Smuzhiyun #define RT5659_LDO_CTRL 0x0192 298*4882a593Smuzhiyun #define RT5659_HP_DECROSS_CTRL_1 0x01b0 299*4882a593Smuzhiyun #define RT5659_HP_DECROSS_CTRL_2 0x01b1 300*4882a593Smuzhiyun #define RT5659_HP_DECROSS_CTRL_3 0x01b2 301*4882a593Smuzhiyun #define RT5659_HP_DECROSS_CTRL_4 0x01b3 302*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_CTRL_1 0x01c0 303*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_CTRL_2 0x01c1 304*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_CTRL_3 0x01c2 305*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_CTRL_4 0x01c3 306*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_1 0x01c7 307*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_2 0x01c8 308*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_3 0x01c9 309*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_4 0x01ca 310*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_5 0x01cb 311*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_6 0x01cc 312*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_7 0x01cd 313*4882a593Smuzhiyun #define RT5659_HP_IMP_SENS_MAP_8 0x01ce 314*4882a593Smuzhiyun #define RT5659_HP_LOGIC_CTRL_1 0x01da 315*4882a593Smuzhiyun #define RT5659_HP_LOGIC_CTRL_2 0x01db 316*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_1 0x01de 317*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_2 0x01df 318*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_3 0x01e0 319*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_4 0x01e1 320*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_5 0x01e2 321*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_6 0x01e3 322*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_7 0x01e4 323*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_9 0x01e6 324*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_10 0x01e7 325*4882a593Smuzhiyun #define RT5659_HP_CALIB_CTRL_11 0x01e8 326*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_1 0x01ea 327*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_2 0x01eb 328*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_3 0x01ec 329*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_4 0x01ed 330*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_5 0x01ee 331*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_6 0x01ef 332*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_7 0x01f0 333*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_8 0x01f1 334*4882a593Smuzhiyun #define RT5659_HP_CALIB_STA_9 0x01f2 335*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_CTRL_1 0x01f6 336*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_CTRL_2 0x01f7 337*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_CTRL_3 0x01f8 338*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_CTRL_4 0x01f9 339*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_CTRL_5 0x01fa 340*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_STA_1 0x01fb 341*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_STA_2 0x01fc 342*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_STA_3 0x01fd 343*4882a593Smuzhiyun #define RT5659_MONO_AMP_CALIB_STA_4 0x01fe 344*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_CTRL_1 0x0200 345*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_CTRL_2 0x0201 346*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_CTRL_3 0x0202 347*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_1 0x0203 348*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_2 0x0204 349*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_3 0x0205 350*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_4 0x0206 351*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_5 0x0207 352*4882a593Smuzhiyun #define RT5659_SPK_PWR_LMT_STA_6 0x0208 353*4882a593Smuzhiyun #define RT5659_FLEX_SPK_BST_CTRL_1 0x0256 354*4882a593Smuzhiyun #define RT5659_FLEX_SPK_BST_CTRL_2 0x0257 355*4882a593Smuzhiyun #define RT5659_FLEX_SPK_BST_CTRL_3 0x0258 356*4882a593Smuzhiyun #define RT5659_FLEX_SPK_BST_CTRL_4 0x0259 357*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_1 0x025a 358*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_2 0x025b 359*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_3 0x025c 360*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_4 0x025d 361*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_5 0x025e 362*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_6 0x025f 363*4882a593Smuzhiyun #define RT5659_SPK_EX_LMT_CTRL_7 0x0260 364*4882a593Smuzhiyun #define RT5659_ADJ_HPF_CTRL_1 0x0261 365*4882a593Smuzhiyun #define RT5659_ADJ_HPF_CTRL_2 0x0262 366*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_CTRL_1 0x0265 367*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_CTRL_2 0x0266 368*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_CTRL_3 0x0267 369*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_CTRL_4 0x0268 370*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_CTRL_5 0x0269 371*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_1 0x026a 372*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_2 0x026b 373*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_3 0x026c 374*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_4 0x026d 375*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_5 0x026e 376*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_6 0x026f 377*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_7 0x0270 378*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_8 0x0271 379*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_9 0x0272 380*4882a593Smuzhiyun #define RT5659_SPK_DC_CAILB_STA_10 0x0273 381*4882a593Smuzhiyun #define RT5659_SPK_VDD_STA_1 0x0280 382*4882a593Smuzhiyun #define RT5659_SPK_VDD_STA_2 0x0281 383*4882a593Smuzhiyun #define RT5659_SPK_DC_DET_CTRL_1 0x0282 384*4882a593Smuzhiyun #define RT5659_SPK_DC_DET_CTRL_2 0x0283 385*4882a593Smuzhiyun #define RT5659_SPK_DC_DET_CTRL_3 0x0284 386*4882a593Smuzhiyun #define RT5659_PURE_DC_DET_CTRL_1 0x0290 387*4882a593Smuzhiyun #define RT5659_PURE_DC_DET_CTRL_2 0x0291 388*4882a593Smuzhiyun #define RT5659_DUMMY_4 0x02fa 389*4882a593Smuzhiyun #define RT5659_DUMMY_5 0x02fb 390*4882a593Smuzhiyun #define RT5659_DUMMY_6 0x02fc 391*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_1 0x0300 392*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_2 0x0301 393*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_3 0x0302 394*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_4 0x0303 395*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_5 0x0304 396*4882a593Smuzhiyun #define RT5659_DRC1_CTRL_6 0x0305 397*4882a593Smuzhiyun #define RT5659_DRC1_HARD_LMT_CTRL_1 0x0306 398*4882a593Smuzhiyun #define RT5659_DRC1_HARD_LMT_CTRL_2 0x0307 399*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_1 0x0308 400*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_2 0x0309 401*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_3 0x030a 402*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_4 0x030b 403*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_5 0x030c 404*4882a593Smuzhiyun #define RT5659_DRC2_CTRL_6 0x030d 405*4882a593Smuzhiyun #define RT5659_DRC2_HARD_LMT_CTRL_1 0x030e 406*4882a593Smuzhiyun #define RT5659_DRC2_HARD_LMT_CTRL_2 0x030f 407*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_1 0x0310 408*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_2 0x0311 409*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_3 0x0312 410*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_4 0x0313 411*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_5 0x0314 412*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_6 0x0315 413*4882a593Smuzhiyun #define RT5659_DRC1_PRIV_7 0x0316 414*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_1 0x0317 415*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_2 0x0318 416*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_3 0x0319 417*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_4 0x031a 418*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_5 0x031b 419*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_6 0x031c 420*4882a593Smuzhiyun #define RT5659_DRC2_PRIV_7 0x031d 421*4882a593Smuzhiyun #define RT5659_MULTI_DRC_CTRL 0x0320 422*4882a593Smuzhiyun #define RT5659_CROSS_OVER_1 0x0321 423*4882a593Smuzhiyun #define RT5659_CROSS_OVER_2 0x0322 424*4882a593Smuzhiyun #define RT5659_CROSS_OVER_3 0x0323 425*4882a593Smuzhiyun #define RT5659_CROSS_OVER_4 0x0324 426*4882a593Smuzhiyun #define RT5659_CROSS_OVER_5 0x0325 427*4882a593Smuzhiyun #define RT5659_CROSS_OVER_6 0x0326 428*4882a593Smuzhiyun #define RT5659_CROSS_OVER_7 0x0327 429*4882a593Smuzhiyun #define RT5659_CROSS_OVER_8 0x0328 430*4882a593Smuzhiyun #define RT5659_CROSS_OVER_9 0x0329 431*4882a593Smuzhiyun #define RT5659_CROSS_OVER_10 0x032a 432*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_1 0x0330 433*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_2 0x0331 434*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_3 0x0332 435*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_4 0x0333 436*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_5 0x0334 437*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_6 0x0335 438*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_7 0x0336 439*4882a593Smuzhiyun #define RT5659_ALC_PGA_CTRL_8 0x0337 440*4882a593Smuzhiyun #define RT5659_ALC_PGA_STA_1 0x0338 441*4882a593Smuzhiyun #define RT5659_ALC_PGA_STA_2 0x0339 442*4882a593Smuzhiyun #define RT5659_ALC_PGA_STA_3 0x033a 443*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_PRE_VOL 0x0340 444*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_PRE_VOL 0x0341 445*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_POST_VOL 0x0342 446*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_POST_VOL 0x0343 447*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_LPF1_A1 0x0344 448*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_LPF1_H0 0x0345 449*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_LPF1_A1 0x0346 450*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_LPF1_H0 0x0347 451*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF2_A1 0x0348 452*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF2_A2 0x0349 453*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF2_H0 0x034a 454*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF2_A1 0x034b 455*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF2_A2 0x034c 456*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF2_H0 0x034d 457*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF3_A1 0x034e 458*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF3_A2 0x034f 459*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF3_H0 0x0350 460*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF3_A1 0x0351 461*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF3_A2 0x0352 462*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF3_H0 0x0353 463*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF4_A1 0x0354 464*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF4_A2 0x0355 465*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_BPF4_H0 0x0356 466*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF4_A1 0x0357 467*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF4_A2 0x0358 468*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_BPF4_H0 0x0359 469*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_HPF1_A1 0x035a 470*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_HPF1_H0 0x035b 471*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_HPF1_A1 0x035c 472*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_HPF1_H0 0x035d 473*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_HPF2_A1 0x035e 474*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_HPF2_A2 0x035f 475*4882a593Smuzhiyun #define RT5659_DAC_L_EQ_HPF2_H0 0x0360 476*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_HPF2_A1 0x0361 477*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_HPF2_A2 0x0362 478*4882a593Smuzhiyun #define RT5659_DAC_R_EQ_HPF2_H0 0x0363 479*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_H0_1 0x0364 480*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_H0_2 0x0365 481*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_B1_1 0x0366 482*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_B1_2 0x0367 483*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_B2_1 0x0368 484*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_B2_2 0x0369 485*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_A1_1 0x036a 486*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_A1_2 0x036b 487*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_A2_1 0x036c 488*4882a593Smuzhiyun #define RT5659_DAC_L_BI_EQ_BPF1_A2_2 0x036d 489*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_H0_1 0x036e 490*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_H0_2 0x036f 491*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_B1_1 0x0370 492*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_B1_2 0x0371 493*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_B2_1 0x0372 494*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_B2_2 0x0373 495*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_A1_1 0x0374 496*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_A1_2 0x0375 497*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_A2_1 0x0376 498*4882a593Smuzhiyun #define RT5659_DAC_R_BI_EQ_BPF1_A2_2 0x0377 499*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_LPF1_A1 0x03d0 500*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_LPF1_A1 0x03d1 501*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_LPF1_H0 0x03d2 502*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_LPF1_H0 0x03d3 503*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF1_A1 0x03d4 504*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF1_A1 0x03d5 505*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF1_A2 0x03d6 506*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF1_A2 0x03d7 507*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF1_H0 0x03d8 508*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF1_H0 0x03d9 509*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF2_A1 0x03da 510*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF2_A1 0x03db 511*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF2_A2 0x03dc 512*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF2_A2 0x03dd 513*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF2_H0 0x03de 514*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF2_H0 0x03df 515*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF3_A1 0x03e0 516*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF3_A1 0x03e1 517*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF3_A2 0x03e2 518*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF3_A2 0x03e3 519*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF3_H0 0x03e4 520*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF3_H0 0x03e5 521*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF4_A1 0x03e6 522*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF4_A1 0x03e7 523*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF4_A2 0x03e8 524*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF4_A2 0x03e9 525*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_BPF4_H0 0x03ea 526*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_BPF4_H0 0x03eb 527*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_HPF1_A1 0x03ec 528*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_HPF1_A1 0x03ed 529*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_HPF1_H0 0x03ee 530*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_HPF1_H0 0x03ef 531*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_PRE_VOL 0x03f0 532*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_PRE_VOL 0x03f1 533*4882a593Smuzhiyun #define RT5659_ADC_L_EQ_POST_VOL 0x03f2 534*4882a593Smuzhiyun #define RT5659_ADC_R_EQ_POST_VOL 0x03f3 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* global definition */ 539*4882a593Smuzhiyun #define RT5659_L_MUTE (0x1 << 15) 540*4882a593Smuzhiyun #define RT5659_L_MUTE_SFT 15 541*4882a593Smuzhiyun #define RT5659_VOL_L_MUTE (0x1 << 14) 542*4882a593Smuzhiyun #define RT5659_VOL_L_SFT 14 543*4882a593Smuzhiyun #define RT5659_R_MUTE (0x1 << 7) 544*4882a593Smuzhiyun #define RT5659_R_MUTE_SFT 7 545*4882a593Smuzhiyun #define RT5659_VOL_R_MUTE (0x1 << 6) 546*4882a593Smuzhiyun #define RT5659_VOL_R_SFT 6 547*4882a593Smuzhiyun #define RT5659_L_VOL_MASK (0x3f << 8) 548*4882a593Smuzhiyun #define RT5659_L_VOL_SFT 8 549*4882a593Smuzhiyun #define RT5659_R_VOL_MASK (0x3f) 550*4882a593Smuzhiyun #define RT5659_R_VOL_SFT 0 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /*Headphone Amp L/R Analog Gain and Digital NG2 Gain Control (0x0005 0x0006)*/ 553*4882a593Smuzhiyun #define RT5659_G_HP (0x1f << 8) 554*4882a593Smuzhiyun #define RT5659_G_HP_SFT 8 555*4882a593Smuzhiyun #define RT5659_G_STO_DA_DMIX (0x1f) 556*4882a593Smuzhiyun #define RT5659_G_STO_DA_SFT 0 557*4882a593Smuzhiyun 558*4882a593Smuzhiyun /* IN1/IN2 Control (0x000c) */ 559*4882a593Smuzhiyun #define RT5659_IN1_DF_MASK (0x1 << 15) 560*4882a593Smuzhiyun #define RT5659_IN1_DF 15 561*4882a593Smuzhiyun #define RT5659_BST1_MASK (0x7f << 8) 562*4882a593Smuzhiyun #define RT5659_BST1_SFT 8 563*4882a593Smuzhiyun #define RT5659_BST2_MASK (0x7f) 564*4882a593Smuzhiyun #define RT5659_BST2_SFT 0 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun /* IN3/IN4 Control (0x000d) */ 567*4882a593Smuzhiyun #define RT5659_IN3_DF_MASK (0x1 << 15) 568*4882a593Smuzhiyun #define RT5659_IN3_DF 15 569*4882a593Smuzhiyun #define RT5659_BST3_MASK (0x7f << 8) 570*4882a593Smuzhiyun #define RT5659_BST3_SFT 8 571*4882a593Smuzhiyun #define RT5659_IN4_DF_MASK (0x1 << 7) 572*4882a593Smuzhiyun #define RT5659_IN4_DF 7 573*4882a593Smuzhiyun #define RT5659_BST4_MASK (0x7f) 574*4882a593Smuzhiyun #define RT5659_BST4_SFT 0 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun /* INL and INR Volume Control (0x000f) */ 577*4882a593Smuzhiyun #define RT5659_INL_VOL_MASK (0x1f << 8) 578*4882a593Smuzhiyun #define RT5659_INL_VOL_SFT 8 579*4882a593Smuzhiyun #define RT5659_INR_VOL_MASK (0x1f) 580*4882a593Smuzhiyun #define RT5659_INR_VOL_SFT 0 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 1 (0x0010) */ 583*4882a593Smuzhiyun #define RT5659_EMB_JD_EN (0x1 << 15) 584*4882a593Smuzhiyun #define RT5659_EMB_JD_EN_SFT 15 585*4882a593Smuzhiyun #define RT5659_JD_MODE (0x1 << 13) 586*4882a593Smuzhiyun #define RT5659_JD_MODE_SFT 13 587*4882a593Smuzhiyun #define RT5659_EXT_JD_EN (0x1 << 11) 588*4882a593Smuzhiyun #define RT5659_EXT_JD_EN_SFT 11 589*4882a593Smuzhiyun #define RT5659_EXT_JD_DIG (0x1 << 9) 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* Embeeded Jack and Type Detection Control 2 (0x0011) */ 592*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC (0x7 << 4) 593*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_SFT 4 594*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_GPIO_JD1 (0x0 << 4) 595*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_GPIO_JD2 (0x1 << 4) 596*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_JD1_1 (0x2 << 4) 597*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_JD1_2 (0x3 << 4) 598*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_JD2 (0x4 << 4) 599*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_JD3 (0x5 << 4) 600*4882a593Smuzhiyun #define RT5659_EXT_JD_SRC_MANUAL (0x6 << 4) 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun /* Slience Detection Control (0x0015) */ 603*4882a593Smuzhiyun #define RT5659_SIL_DET_MASK (0x1 << 15) 604*4882a593Smuzhiyun #define RT5659_SIL_DET_DIS (0x0 << 15) 605*4882a593Smuzhiyun #define RT5659_SIL_DET_EN (0x1 << 15) 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun /* Sidetone Control (0x0018) */ 608*4882a593Smuzhiyun #define RT5659_ST_SEL_MASK (0x7 << 9) 609*4882a593Smuzhiyun #define RT5659_ST_SEL_SFT 9 610*4882a593Smuzhiyun #define RT5659_ST_EN (0x1 << 6) 611*4882a593Smuzhiyun #define RT5659_ST_EN_SFT 6 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun /* DAC1 Digital Volume (0x0019) */ 614*4882a593Smuzhiyun #define RT5659_DAC_L1_VOL_MASK (0xff << 8) 615*4882a593Smuzhiyun #define RT5659_DAC_L1_VOL_SFT 8 616*4882a593Smuzhiyun #define RT5659_DAC_R1_VOL_MASK (0xff) 617*4882a593Smuzhiyun #define RT5659_DAC_R1_VOL_SFT 0 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun /* DAC2 Digital Volume (0x001a) */ 620*4882a593Smuzhiyun #define RT5659_DAC_L2_VOL_MASK (0xff << 8) 621*4882a593Smuzhiyun #define RT5659_DAC_L2_VOL_SFT 8 622*4882a593Smuzhiyun #define RT5659_DAC_R2_VOL_MASK (0xff) 623*4882a593Smuzhiyun #define RT5659_DAC_R2_VOL_SFT 0 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* DAC2 Control (0x001b) */ 626*4882a593Smuzhiyun #define RT5659_M_DAC2_L_VOL (0x1 << 13) 627*4882a593Smuzhiyun #define RT5659_M_DAC2_L_VOL_SFT 13 628*4882a593Smuzhiyun #define RT5659_M_DAC2_R_VOL (0x1 << 12) 629*4882a593Smuzhiyun #define RT5659_M_DAC2_R_VOL_SFT 12 630*4882a593Smuzhiyun #define RT5659_DAC_L2_SEL_MASK (0x7 << 4) 631*4882a593Smuzhiyun #define RT5659_DAC_L2_SEL_SFT 4 632*4882a593Smuzhiyun #define RT5659_DAC_R2_SEL_MASK (0x7 << 0) 633*4882a593Smuzhiyun #define RT5659_DAC_R2_SEL_SFT 0 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* ADC Digital Volume Control (0x001c) */ 636*4882a593Smuzhiyun #define RT5659_ADC_L_VOL_MASK (0x7f << 8) 637*4882a593Smuzhiyun #define RT5659_ADC_L_VOL_SFT 8 638*4882a593Smuzhiyun #define RT5659_ADC_R_VOL_MASK (0x7f) 639*4882a593Smuzhiyun #define RT5659_ADC_R_VOL_SFT 0 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x001d) */ 642*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_VOL_MASK (0x7f << 8) 643*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_VOL_SFT 8 644*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_VOL_MASK (0x7f) 645*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_VOL_SFT 0 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 648*4882a593Smuzhiyun #define RT5659_STO1_ADC_L_BST_MASK (0x3 << 14) 649*4882a593Smuzhiyun #define RT5659_STO1_ADC_L_BST_SFT 14 650*4882a593Smuzhiyun #define RT5659_STO1_ADC_R_BST_MASK (0x3 << 12) 651*4882a593Smuzhiyun #define RT5659_STO1_ADC_R_BST_SFT 12 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun /* Mono ADC Boost Gain Control (0x0020) */ 654*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_BST_MASK (0x3 << 14) 655*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_BST_SFT 14 656*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_BST_MASK (0x3 << 12) 657*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_BST_SFT 12 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun /* Stereo1 ADC Boost Gain Control (0x001f) */ 660*4882a593Smuzhiyun #define RT5659_STO2_ADC_L_BST_MASK (0x3 << 14) 661*4882a593Smuzhiyun #define RT5659_STO2_ADC_L_BST_SFT 14 662*4882a593Smuzhiyun #define RT5659_STO2_ADC_R_BST_MASK (0x3 << 12) 663*4882a593Smuzhiyun #define RT5659_STO2_ADC_R_BST_SFT 12 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun /* Stereo ADC Mixer Control (0x0026) */ 666*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_L1 (0x1 << 15) 667*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_L1_SFT 15 668*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_L2 (0x1 << 14) 669*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_L2_SFT 14 670*4882a593Smuzhiyun #define RT5659_STO1_ADC1_SRC_MASK (0x1 << 13) 671*4882a593Smuzhiyun #define RT5659_STO1_ADC1_SRC_SFT 13 672*4882a593Smuzhiyun #define RT5659_STO1_ADC1_SRC_ADC (0x1 << 13) 673*4882a593Smuzhiyun #define RT5659_STO1_ADC1_SRC_DACMIX (0x0 << 13) 674*4882a593Smuzhiyun #define RT5659_STO1_ADC_SRC_MASK (0x1 << 12) 675*4882a593Smuzhiyun #define RT5659_STO1_ADC_SRC_SFT 12 676*4882a593Smuzhiyun #define RT5659_STO1_ADC_SRC_ADC1 (0x1 << 12) 677*4882a593Smuzhiyun #define RT5659_STO1_ADC_SRC_ADC2 (0x0 << 12) 678*4882a593Smuzhiyun #define RT5659_STO1_ADC2_SRC_MASK (0x1 << 11) 679*4882a593Smuzhiyun #define RT5659_STO1_ADC2_SRC_SFT 11 680*4882a593Smuzhiyun #define RT5659_STO1_DMIC_SRC_MASK (0x1 << 8) 681*4882a593Smuzhiyun #define RT5659_STO1_DMIC_SRC_SFT 8 682*4882a593Smuzhiyun #define RT5659_STO1_DMIC_SRC_DMIC2 (0x1 << 8) 683*4882a593Smuzhiyun #define RT5659_STO1_DMIC_SRC_DMIC1 (0x0 << 8) 684*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_R1 (0x1 << 6) 685*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_R1_SFT 6 686*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_R2 (0x1 << 5) 687*4882a593Smuzhiyun #define RT5659_M_STO1_ADC_R2_SFT 5 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun /* Mono1 ADC Mixer control (0x0027) */ 690*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_L1 (0x1 << 15) 691*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_L1_SFT 15 692*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_L2 (0x1 << 14) 693*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_L2_SFT 14 694*4882a593Smuzhiyun #define RT5659_MONO_ADC_L2_SRC_MASK (0x1 << 12) 695*4882a593Smuzhiyun #define RT5659_MONO_ADC_L2_SRC_SFT 12 696*4882a593Smuzhiyun #define RT5659_MONO_ADC_L1_SRC_MASK (0x1 << 11) 697*4882a593Smuzhiyun #define RT5659_MONO_ADC_L1_SRC_SFT 11 698*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_SRC_MASK (0x3 << 9) 699*4882a593Smuzhiyun #define RT5659_MONO_ADC_L_SRC_SFT 9 700*4882a593Smuzhiyun #define RT5659_MONO_DMIC_L_SRC_MASK (0x1 << 8) 701*4882a593Smuzhiyun #define RT5659_MONO_DMIC_L_SRC_SFT 8 702*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_R1 (0x1 << 7) 703*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_R1_SFT 7 704*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_R2 (0x1 << 6) 705*4882a593Smuzhiyun #define RT5659_M_MONO_ADC_R2_SFT 6 706*4882a593Smuzhiyun #define RT5659_STO2_ADC_SRC_MASK (0x1 << 5) 707*4882a593Smuzhiyun #define RT5659_STO2_ADC_SRC_SFT 5 708*4882a593Smuzhiyun #define RT5659_MONO_ADC_R2_SRC_MASK (0x1 << 4) 709*4882a593Smuzhiyun #define RT5659_MONO_ADC_R2_SRC_SFT 4 710*4882a593Smuzhiyun #define RT5659_MONO_ADC_R1_SRC_MASK (0x1 << 3) 711*4882a593Smuzhiyun #define RT5659_MONO_ADC_R1_SRC_SFT 3 712*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_SRC_MASK (0x3 << 1) 713*4882a593Smuzhiyun #define RT5659_MONO_ADC_R_SRC_SFT 1 714*4882a593Smuzhiyun #define RT5659_MONO_DMIC_R_SRC_MASK 0x1 715*4882a593Smuzhiyun #define RT5659_MONO_DMIC_R_SRC_SFT 0 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x0029) */ 718*4882a593Smuzhiyun #define RT5659_M_ADCMIX_L (0x1 << 15) 719*4882a593Smuzhiyun #define RT5659_M_ADCMIX_L_SFT 15 720*4882a593Smuzhiyun #define RT5659_M_DAC1_L (0x1 << 14) 721*4882a593Smuzhiyun #define RT5659_M_DAC1_L_SFT 14 722*4882a593Smuzhiyun #define RT5659_DAC1_R_SEL_MASK (0x3 << 10) 723*4882a593Smuzhiyun #define RT5659_DAC1_R_SEL_SFT 10 724*4882a593Smuzhiyun #define RT5659_DAC1_R_SEL_IF1 (0x0 << 10) 725*4882a593Smuzhiyun #define RT5659_DAC1_R_SEL_IF2 (0x1 << 10) 726*4882a593Smuzhiyun #define RT5659_DAC1_R_SEL_IF3 (0x2 << 10) 727*4882a593Smuzhiyun #define RT5659_DAC1_L_SEL_MASK (0x3 << 8) 728*4882a593Smuzhiyun #define RT5659_DAC1_L_SEL_SFT 8 729*4882a593Smuzhiyun #define RT5659_DAC1_L_SEL_IF1 (0x0 << 8) 730*4882a593Smuzhiyun #define RT5659_DAC1_L_SEL_IF2 (0x1 << 8) 731*4882a593Smuzhiyun #define RT5659_DAC1_L_SEL_IF3 (0x2 << 8) 732*4882a593Smuzhiyun #define RT5659_M_ADCMIX_R (0x1 << 7) 733*4882a593Smuzhiyun #define RT5659_M_ADCMIX_R_SFT 7 734*4882a593Smuzhiyun #define RT5659_M_DAC1_R (0x1 << 6) 735*4882a593Smuzhiyun #define RT5659_M_DAC1_R_SFT 6 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun /* Stereo DAC Mixer Control (0x002a) */ 738*4882a593Smuzhiyun #define RT5659_M_DAC_L1_STO_L (0x1 << 15) 739*4882a593Smuzhiyun #define RT5659_M_DAC_L1_STO_L_SFT 15 740*4882a593Smuzhiyun #define RT5659_G_DAC_L1_STO_L_MASK (0x1 << 14) 741*4882a593Smuzhiyun #define RT5659_G_DAC_L1_STO_L_SFT 14 742*4882a593Smuzhiyun #define RT5659_M_DAC_R1_STO_L (0x1 << 13) 743*4882a593Smuzhiyun #define RT5659_M_DAC_R1_STO_L_SFT 13 744*4882a593Smuzhiyun #define RT5659_G_DAC_R1_STO_L_MASK (0x1 << 12) 745*4882a593Smuzhiyun #define RT5659_G_DAC_R1_STO_L_SFT 12 746*4882a593Smuzhiyun #define RT5659_M_DAC_L2_STO_L (0x1 << 11) 747*4882a593Smuzhiyun #define RT5659_M_DAC_L2_STO_L_SFT 11 748*4882a593Smuzhiyun #define RT5659_G_DAC_L2_STO_L_MASK (0x1 << 10) 749*4882a593Smuzhiyun #define RT5659_G_DAC_L2_STO_L_SFT 10 750*4882a593Smuzhiyun #define RT5659_M_DAC_R2_STO_L (0x1 << 9) 751*4882a593Smuzhiyun #define RT5659_M_DAC_R2_STO_L_SFT 9 752*4882a593Smuzhiyun #define RT5659_G_DAC_R2_STO_L_MASK (0x1 << 8) 753*4882a593Smuzhiyun #define RT5659_G_DAC_R2_STO_L_SFT 8 754*4882a593Smuzhiyun #define RT5659_M_DAC_L1_STO_R (0x1 << 7) 755*4882a593Smuzhiyun #define RT5659_M_DAC_L1_STO_R_SFT 7 756*4882a593Smuzhiyun #define RT5659_G_DAC_L1_STO_R_MASK (0x1 << 6) 757*4882a593Smuzhiyun #define RT5659_G_DAC_L1_STO_R_SFT 6 758*4882a593Smuzhiyun #define RT5659_M_DAC_R1_STO_R (0x1 << 5) 759*4882a593Smuzhiyun #define RT5659_M_DAC_R1_STO_R_SFT 5 760*4882a593Smuzhiyun #define RT5659_G_DAC_R1_STO_R_MASK (0x1 << 4) 761*4882a593Smuzhiyun #define RT5659_G_DAC_R1_STO_R_SFT 4 762*4882a593Smuzhiyun #define RT5659_M_DAC_L2_STO_R (0x1 << 3) 763*4882a593Smuzhiyun #define RT5659_M_DAC_L2_STO_R_SFT 3 764*4882a593Smuzhiyun #define RT5659_G_DAC_L2_STO_R_MASK (0x1 << 2) 765*4882a593Smuzhiyun #define RT5659_G_DAC_L2_STO_R_SFT 2 766*4882a593Smuzhiyun #define RT5659_M_DAC_R2_STO_R (0x1 << 1) 767*4882a593Smuzhiyun #define RT5659_M_DAC_R2_STO_R_SFT 1 768*4882a593Smuzhiyun #define RT5659_G_DAC_R2_STO_R_MASK (0x1) 769*4882a593Smuzhiyun #define RT5659_G_DAC_R2_STO_R_SFT 0 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun /* Mono DAC Mixer Control (0x002b) */ 772*4882a593Smuzhiyun #define RT5659_M_DAC_L1_MONO_L (0x1 << 15) 773*4882a593Smuzhiyun #define RT5659_M_DAC_L1_MONO_L_SFT 15 774*4882a593Smuzhiyun #define RT5659_G_DAC_L1_MONO_L_MASK (0x1 << 14) 775*4882a593Smuzhiyun #define RT5659_G_DAC_L1_MONO_L_SFT 14 776*4882a593Smuzhiyun #define RT5659_M_DAC_R1_MONO_L (0x1 << 13) 777*4882a593Smuzhiyun #define RT5659_M_DAC_R1_MONO_L_SFT 13 778*4882a593Smuzhiyun #define RT5659_G_DAC_R1_MONO_L_MASK (0x1 << 12) 779*4882a593Smuzhiyun #define RT5659_G_DAC_R1_MONO_L_SFT 12 780*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MONO_L (0x1 << 11) 781*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MONO_L_SFT 11 782*4882a593Smuzhiyun #define RT5659_G_DAC_L2_MONO_L_MASK (0x1 << 10) 783*4882a593Smuzhiyun #define RT5659_G_DAC_L2_MONO_L_SFT 10 784*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MONO_L (0x1 << 9) 785*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MONO_L_SFT 9 786*4882a593Smuzhiyun #define RT5659_G_DAC_R2_MONO_L_MASK (0x1 << 8) 787*4882a593Smuzhiyun #define RT5659_G_DAC_R2_MONO_L_SFT 8 788*4882a593Smuzhiyun #define RT5659_M_DAC_L1_MONO_R (0x1 << 7) 789*4882a593Smuzhiyun #define RT5659_M_DAC_L1_MONO_R_SFT 7 790*4882a593Smuzhiyun #define RT5659_G_DAC_L1_MONO_R_MASK (0x1 << 6) 791*4882a593Smuzhiyun #define RT5659_G_DAC_L1_MONO_R_SFT 6 792*4882a593Smuzhiyun #define RT5659_M_DAC_R1_MONO_R (0x1 << 5) 793*4882a593Smuzhiyun #define RT5659_M_DAC_R1_MONO_R_SFT 5 794*4882a593Smuzhiyun #define RT5659_G_DAC_R1_MONO_R_MASK (0x1 << 4) 795*4882a593Smuzhiyun #define RT5659_G_DAC_R1_MONO_R_SFT 4 796*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MONO_R (0x1 << 3) 797*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MONO_R_SFT 3 798*4882a593Smuzhiyun #define RT5659_G_DAC_L2_MONO_R_MASK (0x1 << 2) 799*4882a593Smuzhiyun #define RT5659_G_DAC_L2_MONO_R_SFT 2 800*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MONO_R (0x1 << 1) 801*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MONO_R_SFT 1 802*4882a593Smuzhiyun #define RT5659_G_DAC_R2_MONO_R_MASK (0x1) 803*4882a593Smuzhiyun #define RT5659_G_DAC_R2_MONO_R_SFT 0 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun /* Digital Mixer Control (0x002c) */ 806*4882a593Smuzhiyun #define RT5659_M_DAC_MIX_L (0x1 << 7) 807*4882a593Smuzhiyun #define RT5659_M_DAC_MIX_L_SFT 7 808*4882a593Smuzhiyun #define RT5659_DAC_MIX_L_MASK (0x1 << 6) 809*4882a593Smuzhiyun #define RT5659_DAC_MIX_L_SFT 6 810*4882a593Smuzhiyun #define RT5659_M_DAC_MIX_R (0x1 << 5) 811*4882a593Smuzhiyun #define RT5659_M_DAC_MIX_R_SFT 5 812*4882a593Smuzhiyun #define RT5659_DAC_MIX_R_MASK (0x1 << 4) 813*4882a593Smuzhiyun #define RT5659_DAC_MIX_R_SFT 4 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun /* Analog DAC Input Source Control (0x002d) */ 816*4882a593Smuzhiyun #define RT5659_A_DACL1_SEL (0x1 << 3) 817*4882a593Smuzhiyun #define RT5659_A_DACL1_SFT 3 818*4882a593Smuzhiyun #define RT5659_A_DACR1_SEL (0x1 << 2) 819*4882a593Smuzhiyun #define RT5659_A_DACR1_SFT 2 820*4882a593Smuzhiyun #define RT5659_A_DACL2_SEL (0x1 << 1) 821*4882a593Smuzhiyun #define RT5659_A_DACL2_SFT 1 822*4882a593Smuzhiyun #define RT5659_A_DACR2_SEL (0x1 << 0) 823*4882a593Smuzhiyun #define RT5659_A_DACR2_SFT 0 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* Digital Interface Data Control (0x002f) */ 826*4882a593Smuzhiyun #define RT5659_IF2_ADC3_IN_MASK (0x3 << 14) 827*4882a593Smuzhiyun #define RT5659_IF2_ADC3_IN_SFT 14 828*4882a593Smuzhiyun #define RT5659_IF2_ADC_IN_MASK (0x3 << 12) 829*4882a593Smuzhiyun #define RT5659_IF2_ADC_IN_SFT 12 830*4882a593Smuzhiyun #define RT5659_IF2_DAC_SEL_MASK (0x3 << 10) 831*4882a593Smuzhiyun #define RT5659_IF2_DAC_SEL_SFT 10 832*4882a593Smuzhiyun #define RT5659_IF2_ADC_SEL_MASK (0x3 << 8) 833*4882a593Smuzhiyun #define RT5659_IF2_ADC_SEL_SFT 8 834*4882a593Smuzhiyun #define RT5659_IF3_DAC_SEL_MASK (0x3 << 6) 835*4882a593Smuzhiyun #define RT5659_IF3_DAC_SEL_SFT 6 836*4882a593Smuzhiyun #define RT5659_IF3_ADC_SEL_MASK (0x3 << 4) 837*4882a593Smuzhiyun #define RT5659_IF3_ADC_SEL_SFT 4 838*4882a593Smuzhiyun #define RT5659_IF3_ADC_IN_MASK (0x3 << 0) 839*4882a593Smuzhiyun #define RT5659_IF3_ADC_IN_SFT 0 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun /* PDM Output Control (0x0031) */ 842*4882a593Smuzhiyun #define RT5659_PDM1_L_MASK (0x1 << 15) 843*4882a593Smuzhiyun #define RT5659_PDM1_L_SFT 15 844*4882a593Smuzhiyun #define RT5659_M_PDM1_L (0x1 << 14) 845*4882a593Smuzhiyun #define RT5659_M_PDM1_L_SFT 14 846*4882a593Smuzhiyun #define RT5659_PDM1_R_MASK (0x1 << 13) 847*4882a593Smuzhiyun #define RT5659_PDM1_R_SFT 13 848*4882a593Smuzhiyun #define RT5659_M_PDM1_R (0x1 << 12) 849*4882a593Smuzhiyun #define RT5659_M_PDM1_R_SFT 12 850*4882a593Smuzhiyun #define RT5659_PDM2_BUSY (0x1 << 7) 851*4882a593Smuzhiyun #define RT5659_PDM1_BUSY (0x1 << 6) 852*4882a593Smuzhiyun #define RT5659_PDM_PATTERN (0x1 << 5) 853*4882a593Smuzhiyun #define RT5659_PDM_GAIN (0x1 << 4) 854*4882a593Smuzhiyun #define RT5659_PDM_DIV_MASK (0x3) 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun /*S/PDIF Output Control (0x0036) */ 857*4882a593Smuzhiyun #define RT5659_SPDIF_SEL_MASK (0x3 << 0) 858*4882a593Smuzhiyun #define RT5659_SPDIF_SEL_SFT 0 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x003c) */ 861*4882a593Smuzhiyun #define RT5659_M_BST1_RM1_L (0x1 << 5) 862*4882a593Smuzhiyun #define RT5659_M_BST1_RM1_L_SFT 5 863*4882a593Smuzhiyun #define RT5659_M_BST2_RM1_L (0x1 << 4) 864*4882a593Smuzhiyun #define RT5659_M_BST2_RM1_L_SFT 4 865*4882a593Smuzhiyun #define RT5659_M_BST3_RM1_L (0x1 << 3) 866*4882a593Smuzhiyun #define RT5659_M_BST3_RM1_L_SFT 3 867*4882a593Smuzhiyun #define RT5659_M_BST4_RM1_L (0x1 << 2) 868*4882a593Smuzhiyun #define RT5659_M_BST4_RM1_L_SFT 2 869*4882a593Smuzhiyun #define RT5659_M_INL_RM1_L (0x1 << 1) 870*4882a593Smuzhiyun #define RT5659_M_INL_RM1_L_SFT 1 871*4882a593Smuzhiyun #define RT5659_M_SPKVOLL_RM1_L (0x1) 872*4882a593Smuzhiyun #define RT5659_M_SPKVOLL_RM1_L_SFT 0 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x003e) */ 875*4882a593Smuzhiyun #define RT5659_M_BST1_RM1_R (0x1 << 5) 876*4882a593Smuzhiyun #define RT5659_M_BST1_RM1_R_SFT 5 877*4882a593Smuzhiyun #define RT5659_M_BST2_RM1_R (0x1 << 4) 878*4882a593Smuzhiyun #define RT5659_M_BST2_RM1_R_SFT 4 879*4882a593Smuzhiyun #define RT5659_M_BST3_RM1_R (0x1 << 3) 880*4882a593Smuzhiyun #define RT5659_M_BST3_RM1_R_SFT 3 881*4882a593Smuzhiyun #define RT5659_M_BST4_RM1_R (0x1 << 2) 882*4882a593Smuzhiyun #define RT5659_M_BST4_RM1_R_SFT 2 883*4882a593Smuzhiyun #define RT5659_M_INR_RM1_R (0x1 << 1) 884*4882a593Smuzhiyun #define RT5659_M_INR_RM1_R_SFT 1 885*4882a593Smuzhiyun #define RT5659_M_HPOVOLR_RM1_R (0x1) 886*4882a593Smuzhiyun #define RT5659_M_HPOVOLR_RM1_R_SFT 0 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* SPK Left Mixer Control (0x0046) */ 889*4882a593Smuzhiyun #define RT5659_M_BST3_SM_L (0x1 << 4) 890*4882a593Smuzhiyun #define RT5659_M_BST3_SM_L_SFT 4 891*4882a593Smuzhiyun #define RT5659_M_IN_R_SM_L (0x1 << 3) 892*4882a593Smuzhiyun #define RT5659_M_IN_R_SM_L_SFT 3 893*4882a593Smuzhiyun #define RT5659_M_IN_L_SM_L (0x1 << 2) 894*4882a593Smuzhiyun #define RT5659_M_IN_L_SM_L_SFT 2 895*4882a593Smuzhiyun #define RT5659_M_BST1_SM_L (0x1 << 1) 896*4882a593Smuzhiyun #define RT5659_M_BST1_SM_L_SFT 1 897*4882a593Smuzhiyun #define RT5659_M_DAC_L2_SM_L (0x1) 898*4882a593Smuzhiyun #define RT5659_M_DAC_L2_SM_L_SFT 0 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun /* SPK Right Mixer Control (0x0047) */ 901*4882a593Smuzhiyun #define RT5659_M_BST3_SM_R (0x1 << 4) 902*4882a593Smuzhiyun #define RT5659_M_BST3_SM_R_SFT 4 903*4882a593Smuzhiyun #define RT5659_M_IN_R_SM_R (0x1 << 3) 904*4882a593Smuzhiyun #define RT5659_M_IN_R_SM_R_SFT 3 905*4882a593Smuzhiyun #define RT5659_M_IN_L_SM_R (0x1 << 2) 906*4882a593Smuzhiyun #define RT5659_M_IN_L_SM_R_SFT 2 907*4882a593Smuzhiyun #define RT5659_M_BST4_SM_R (0x1 << 1) 908*4882a593Smuzhiyun #define RT5659_M_BST4_SM_R_SFT 1 909*4882a593Smuzhiyun #define RT5659_M_DAC_R2_SM_R (0x1) 910*4882a593Smuzhiyun #define RT5659_M_DAC_R2_SM_R_SFT 0 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun /* SPO Amp Input and Gain Control (0x0048) */ 913*4882a593Smuzhiyun #define RT5659_M_DAC_L2_SPKOMIX (0x1 << 13) 914*4882a593Smuzhiyun #define RT5659_M_DAC_L2_SPKOMIX_SFT 13 915*4882a593Smuzhiyun #define RT5659_M_SPKVOLL_SPKOMIX (0x1 << 12) 916*4882a593Smuzhiyun #define RT5659_M_SPKVOLL_SPKOMIX_SFT 12 917*4882a593Smuzhiyun #define RT5659_M_DAC_R2_SPKOMIX (0x1 << 9) 918*4882a593Smuzhiyun #define RT5659_M_DAC_R2_SPKOMIX_SFT 9 919*4882a593Smuzhiyun #define RT5659_M_SPKVOLR_SPKOMIX (0x1 << 8) 920*4882a593Smuzhiyun #define RT5659_M_SPKVOLR_SPKOMIX_SFT 8 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun /* MONOMIX Input and Gain Control (0x004b) */ 923*4882a593Smuzhiyun #define RT5659_M_MONOVOL_MA (0x1 << 9) 924*4882a593Smuzhiyun #define RT5659_M_MONOVOL_MA_SFT 9 925*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MA (0x1 << 8) 926*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MA_SFT 8 927*4882a593Smuzhiyun #define RT5659_M_BST3_MM (0x1 << 4) 928*4882a593Smuzhiyun #define RT5659_M_BST3_MM_SFT 4 929*4882a593Smuzhiyun #define RT5659_M_BST2_MM (0x1 << 3) 930*4882a593Smuzhiyun #define RT5659_M_BST2_MM_SFT 3 931*4882a593Smuzhiyun #define RT5659_M_BST1_MM (0x1 << 2) 932*4882a593Smuzhiyun #define RT5659_M_BST1_MM_SFT 2 933*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MM (0x1 << 1) 934*4882a593Smuzhiyun #define RT5659_M_DAC_R2_MM_SFT 1 935*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MM (0x1) 936*4882a593Smuzhiyun #define RT5659_M_DAC_L2_MM_SFT 0 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x004d) */ 939*4882a593Smuzhiyun #define RT5659_G_BST3_OM_L_MASK (0x7 << 12) 940*4882a593Smuzhiyun #define RT5659_G_BST3_OM_L_SFT 12 941*4882a593Smuzhiyun #define RT5659_G_BST2_OM_L_MASK (0x7 << 9) 942*4882a593Smuzhiyun #define RT5659_G_BST2_OM_L_SFT 9 943*4882a593Smuzhiyun #define RT5659_G_BST1_OM_L_MASK (0x7 << 6) 944*4882a593Smuzhiyun #define RT5659_G_BST1_OM_L_SFT 6 945*4882a593Smuzhiyun #define RT5659_G_IN_L_OM_L_MASK (0x7 << 3) 946*4882a593Smuzhiyun #define RT5659_G_IN_L_OM_L_SFT 3 947*4882a593Smuzhiyun #define RT5659_G_DAC_L2_OM_L_MASK (0x7 << 0) 948*4882a593Smuzhiyun #define RT5659_G_DAC_L2_OM_L_SFT 0 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun /* Output Left Mixer Input Control (0x004e) */ 951*4882a593Smuzhiyun #define RT5659_M_BST3_OM_L (0x1 << 4) 952*4882a593Smuzhiyun #define RT5659_M_BST3_OM_L_SFT 4 953*4882a593Smuzhiyun #define RT5659_M_BST2_OM_L (0x1 << 3) 954*4882a593Smuzhiyun #define RT5659_M_BST2_OM_L_SFT 3 955*4882a593Smuzhiyun #define RT5659_M_BST1_OM_L (0x1 << 2) 956*4882a593Smuzhiyun #define RT5659_M_BST1_OM_L_SFT 2 957*4882a593Smuzhiyun #define RT5659_M_IN_L_OM_L (0x1 << 1) 958*4882a593Smuzhiyun #define RT5659_M_IN_L_OM_L_SFT 1 959*4882a593Smuzhiyun #define RT5659_M_DAC_L2_OM_L (0x1) 960*4882a593Smuzhiyun #define RT5659_M_DAC_L2_OM_L_SFT 0 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun /* Output Right Mixer Input Control (0x0050) */ 963*4882a593Smuzhiyun #define RT5659_M_BST4_OM_R (0x1 << 4) 964*4882a593Smuzhiyun #define RT5659_M_BST4_OM_R_SFT 4 965*4882a593Smuzhiyun #define RT5659_M_BST3_OM_R (0x1 << 3) 966*4882a593Smuzhiyun #define RT5659_M_BST3_OM_R_SFT 3 967*4882a593Smuzhiyun #define RT5659_M_BST2_OM_R (0x1 << 2) 968*4882a593Smuzhiyun #define RT5659_M_BST2_OM_R_SFT 2 969*4882a593Smuzhiyun #define RT5659_M_IN_R_OM_R (0x1 << 1) 970*4882a593Smuzhiyun #define RT5659_M_IN_R_OM_R_SFT 1 971*4882a593Smuzhiyun #define RT5659_M_DAC_R2_OM_R (0x1) 972*4882a593Smuzhiyun #define RT5659_M_DAC_R2_OM_R_SFT 0 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun /* LOUT Mixer Control (0x0052) */ 975*4882a593Smuzhiyun #define RT5659_M_DAC_L2_LM (0x1 << 15) 976*4882a593Smuzhiyun #define RT5659_M_DAC_L2_LM_SFT 15 977*4882a593Smuzhiyun #define RT5659_M_DAC_R2_LM (0x1 << 14) 978*4882a593Smuzhiyun #define RT5659_M_DAC_R2_LM_SFT 14 979*4882a593Smuzhiyun #define RT5659_M_OV_L_LM (0x1 << 13) 980*4882a593Smuzhiyun #define RT5659_M_OV_L_LM_SFT 13 981*4882a593Smuzhiyun #define RT5659_M_OV_R_LM (0x1 << 12) 982*4882a593Smuzhiyun #define RT5659_M_OV_R_LM_SFT 12 983*4882a593Smuzhiyun 984*4882a593Smuzhiyun /* Power Management for Digital 1 (0x0061) */ 985*4882a593Smuzhiyun #define RT5659_PWR_I2S1 (0x1 << 15) 986*4882a593Smuzhiyun #define RT5659_PWR_I2S1_BIT 15 987*4882a593Smuzhiyun #define RT5659_PWR_I2S2 (0x1 << 14) 988*4882a593Smuzhiyun #define RT5659_PWR_I2S2_BIT 14 989*4882a593Smuzhiyun #define RT5659_PWR_I2S3 (0x1 << 13) 990*4882a593Smuzhiyun #define RT5659_PWR_I2S3_BIT 13 991*4882a593Smuzhiyun #define RT5659_PWR_SPDIF (0x1 << 12) 992*4882a593Smuzhiyun #define RT5659_PWR_SPDIF_BIT 12 993*4882a593Smuzhiyun #define RT5659_PWR_DAC_L1 (0x1 << 11) 994*4882a593Smuzhiyun #define RT5659_PWR_DAC_L1_BIT 11 995*4882a593Smuzhiyun #define RT5659_PWR_DAC_R1 (0x1 << 10) 996*4882a593Smuzhiyun #define RT5659_PWR_DAC_R1_BIT 10 997*4882a593Smuzhiyun #define RT5659_PWR_DAC_L2 (0x1 << 9) 998*4882a593Smuzhiyun #define RT5659_PWR_DAC_L2_BIT 9 999*4882a593Smuzhiyun #define RT5659_PWR_DAC_R2 (0x1 << 8) 1000*4882a593Smuzhiyun #define RT5659_PWR_DAC_R2_BIT 8 1001*4882a593Smuzhiyun #define RT5659_PWR_LDO (0x1 << 7) 1002*4882a593Smuzhiyun #define RT5659_PWR_LDO_BIT 7 1003*4882a593Smuzhiyun #define RT5659_PWR_ADC_L1 (0x1 << 4) 1004*4882a593Smuzhiyun #define RT5659_PWR_ADC_L1_BIT 4 1005*4882a593Smuzhiyun #define RT5659_PWR_ADC_R1 (0x1 << 3) 1006*4882a593Smuzhiyun #define RT5659_PWR_ADC_R1_BIT 3 1007*4882a593Smuzhiyun #define RT5659_PWR_ADC_L2 (0x1 << 2) 1008*4882a593Smuzhiyun #define RT5659_PWR_ADC_L2_BIT 2 1009*4882a593Smuzhiyun #define RT5659_PWR_ADC_R2 (0x1 << 1) 1010*4882a593Smuzhiyun #define RT5659_PWR_ADC_R2_BIT 1 1011*4882a593Smuzhiyun #define RT5659_PWR_CLS_D (0x1) 1012*4882a593Smuzhiyun #define RT5659_PWR_CLS_D_BIT 0 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun /* Power Management for Digital 2 (0x0062) */ 1015*4882a593Smuzhiyun #define RT5659_PWR_ADC_S1F (0x1 << 15) 1016*4882a593Smuzhiyun #define RT5659_PWR_ADC_S1F_BIT 15 1017*4882a593Smuzhiyun #define RT5659_PWR_ADC_S2F (0x1 << 14) 1018*4882a593Smuzhiyun #define RT5659_PWR_ADC_S2F_BIT 14 1019*4882a593Smuzhiyun #define RT5659_PWR_ADC_MF_L (0x1 << 13) 1020*4882a593Smuzhiyun #define RT5659_PWR_ADC_MF_L_BIT 13 1021*4882a593Smuzhiyun #define RT5659_PWR_ADC_MF_R (0x1 << 12) 1022*4882a593Smuzhiyun #define RT5659_PWR_ADC_MF_R_BIT 12 1023*4882a593Smuzhiyun #define RT5659_PWR_DAC_S1F (0x1 << 10) 1024*4882a593Smuzhiyun #define RT5659_PWR_DAC_S1F_BIT 10 1025*4882a593Smuzhiyun #define RT5659_PWR_DAC_MF_L (0x1 << 9) 1026*4882a593Smuzhiyun #define RT5659_PWR_DAC_MF_L_BIT 9 1027*4882a593Smuzhiyun #define RT5659_PWR_DAC_MF_R (0x1 << 8) 1028*4882a593Smuzhiyun #define RT5659_PWR_DAC_MF_R_BIT 8 1029*4882a593Smuzhiyun #define RT5659_PWR_PDM1 (0x1 << 7) 1030*4882a593Smuzhiyun #define RT5659_PWR_PDM1_BIT 7 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun /* Power Management for Analog 1 (0x0063) */ 1033*4882a593Smuzhiyun #define RT5659_PWR_VREF1 (0x1 << 15) 1034*4882a593Smuzhiyun #define RT5659_PWR_VREF1_BIT 15 1035*4882a593Smuzhiyun #define RT5659_PWR_FV1 (0x1 << 14) 1036*4882a593Smuzhiyun #define RT5659_PWR_FV1_BIT 14 1037*4882a593Smuzhiyun #define RT5659_PWR_VREF2 (0x1 << 13) 1038*4882a593Smuzhiyun #define RT5659_PWR_VREF2_BIT 13 1039*4882a593Smuzhiyun #define RT5659_PWR_FV2 (0x1 << 12) 1040*4882a593Smuzhiyun #define RT5659_PWR_FV2_BIT 12 1041*4882a593Smuzhiyun #define RT5659_PWR_VREF3 (0x1 << 11) 1042*4882a593Smuzhiyun #define RT5659_PWR_VREF3_BIT 11 1043*4882a593Smuzhiyun #define RT5659_PWR_FV3 (0x1 << 10) 1044*4882a593Smuzhiyun #define RT5659_PWR_FV3_BIT 10 1045*4882a593Smuzhiyun #define RT5659_PWR_MB (0x1 << 9) 1046*4882a593Smuzhiyun #define RT5659_PWR_MB_BIT 9 1047*4882a593Smuzhiyun #define RT5659_PWR_LM (0x1 << 8) 1048*4882a593Smuzhiyun #define RT5659_PWR_LM_BIT 8 1049*4882a593Smuzhiyun #define RT5659_PWR_BG (0x1 << 7) 1050*4882a593Smuzhiyun #define RT5659_PWR_BG_BIT 7 1051*4882a593Smuzhiyun #define RT5659_PWR_MA (0x1 << 6) 1052*4882a593Smuzhiyun #define RT5659_PWR_MA_BIT 6 1053*4882a593Smuzhiyun #define RT5659_PWR_HA_L (0x1 << 5) 1054*4882a593Smuzhiyun #define RT5659_PWR_HA_L_BIT 5 1055*4882a593Smuzhiyun #define RT5659_PWR_HA_R (0x1 << 4) 1056*4882a593Smuzhiyun #define RT5659_PWR_HA_R_BIT 4 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun /* Power Management for Analog 2 (0x0064) */ 1059*4882a593Smuzhiyun #define RT5659_PWR_BST1 (0x1 << 15) 1060*4882a593Smuzhiyun #define RT5659_PWR_BST1_BIT 15 1061*4882a593Smuzhiyun #define RT5659_PWR_BST2 (0x1 << 14) 1062*4882a593Smuzhiyun #define RT5659_PWR_BST2_BIT 14 1063*4882a593Smuzhiyun #define RT5659_PWR_BST3 (0x1 << 13) 1064*4882a593Smuzhiyun #define RT5659_PWR_BST3_BIT 13 1065*4882a593Smuzhiyun #define RT5659_PWR_BST4 (0x1 << 12) 1066*4882a593Smuzhiyun #define RT5659_PWR_BST4_BIT 12 1067*4882a593Smuzhiyun #define RT5659_PWR_MB1 (0x1 << 11) 1068*4882a593Smuzhiyun #define RT5659_PWR_MB1_BIT 11 1069*4882a593Smuzhiyun #define RT5659_PWR_MB2 (0x1 << 10) 1070*4882a593Smuzhiyun #define RT5659_PWR_MB2_BIT 10 1071*4882a593Smuzhiyun #define RT5659_PWR_MB3 (0x1 << 9) 1072*4882a593Smuzhiyun #define RT5659_PWR_MB3_BIT 9 1073*4882a593Smuzhiyun #define RT5659_PWR_BST1_P (0x1 << 6) 1074*4882a593Smuzhiyun #define RT5659_PWR_BST1_P_BIT 6 1075*4882a593Smuzhiyun #define RT5659_PWR_BST2_P (0x1 << 5) 1076*4882a593Smuzhiyun #define RT5659_PWR_BST2_P_BIT 5 1077*4882a593Smuzhiyun #define RT5659_PWR_BST3_P (0x1 << 4) 1078*4882a593Smuzhiyun #define RT5659_PWR_BST3_P_BIT 4 1079*4882a593Smuzhiyun #define RT5659_PWR_BST4_P (0x1 << 3) 1080*4882a593Smuzhiyun #define RT5659_PWR_BST4_P_BIT 3 1081*4882a593Smuzhiyun #define RT5659_PWR_JD1 (0x1 << 2) 1082*4882a593Smuzhiyun #define RT5659_PWR_JD1_BIT 2 1083*4882a593Smuzhiyun #define RT5659_PWR_JD2 (0x1 << 1) 1084*4882a593Smuzhiyun #define RT5659_PWR_JD2_BIT 1 1085*4882a593Smuzhiyun #define RT5659_PWR_JD3 (0x1) 1086*4882a593Smuzhiyun #define RT5659_PWR_JD3_BIT 0 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun /* Power Management for Analog 3 (0x0065) */ 1089*4882a593Smuzhiyun #define RT5659_PWR_BST_L (0x1 << 8) 1090*4882a593Smuzhiyun #define RT5659_PWR_BST_L_BIT 8 1091*4882a593Smuzhiyun #define RT5659_PWR_BST_R (0x1 << 7) 1092*4882a593Smuzhiyun #define RT5659_PWR_BST_R_BIT 7 1093*4882a593Smuzhiyun #define RT5659_PWR_PLL (0x1 << 6) 1094*4882a593Smuzhiyun #define RT5659_PWR_PLL_BIT 6 1095*4882a593Smuzhiyun #define RT5659_PWR_LDO5 (0x1 << 5) 1096*4882a593Smuzhiyun #define RT5659_PWR_LDO5_BIT 5 1097*4882a593Smuzhiyun #define RT5659_PWR_LDO4 (0x1 << 4) 1098*4882a593Smuzhiyun #define RT5659_PWR_LDO4_BIT 4 1099*4882a593Smuzhiyun #define RT5659_PWR_LDO3 (0x1 << 3) 1100*4882a593Smuzhiyun #define RT5659_PWR_LDO3_BIT 3 1101*4882a593Smuzhiyun #define RT5659_PWR_LDO2 (0x1 << 2) 1102*4882a593Smuzhiyun #define RT5659_PWR_LDO2_BIT 2 1103*4882a593Smuzhiyun #define RT5659_PWR_SVD (0x1 << 1) 1104*4882a593Smuzhiyun #define RT5659_PWR_SVD_BIT 1 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun /* Power Management for Mixer (0x0066) */ 1107*4882a593Smuzhiyun #define RT5659_PWR_OM_L (0x1 << 15) 1108*4882a593Smuzhiyun #define RT5659_PWR_OM_L_BIT 15 1109*4882a593Smuzhiyun #define RT5659_PWR_OM_R (0x1 << 14) 1110*4882a593Smuzhiyun #define RT5659_PWR_OM_R_BIT 14 1111*4882a593Smuzhiyun #define RT5659_PWR_SM_L (0x1 << 13) 1112*4882a593Smuzhiyun #define RT5659_PWR_SM_L_BIT 13 1113*4882a593Smuzhiyun #define RT5659_PWR_SM_R (0x1 << 12) 1114*4882a593Smuzhiyun #define RT5659_PWR_SM_R_BIT 12 1115*4882a593Smuzhiyun #define RT5659_PWR_RM1_L (0x1 << 11) 1116*4882a593Smuzhiyun #define RT5659_PWR_RM1_L_BIT 11 1117*4882a593Smuzhiyun #define RT5659_PWR_RM1_R (0x1 << 10) 1118*4882a593Smuzhiyun #define RT5659_PWR_RM1_R_BIT 10 1119*4882a593Smuzhiyun #define RT5659_PWR_MM (0x1 << 8) 1120*4882a593Smuzhiyun #define RT5659_PWR_MM_BIT 8 1121*4882a593Smuzhiyun #define RT5659_PWR_RM2_L (0x1 << 3) 1122*4882a593Smuzhiyun #define RT5659_PWR_RM2_L_BIT 3 1123*4882a593Smuzhiyun #define RT5659_PWR_RM2_R (0x1 << 2) 1124*4882a593Smuzhiyun #define RT5659_PWR_RM2_R_BIT 2 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* Power Management for Volume (0x0067) */ 1127*4882a593Smuzhiyun #define RT5659_PWR_SV_L (0x1 << 15) 1128*4882a593Smuzhiyun #define RT5659_PWR_SV_L_BIT 15 1129*4882a593Smuzhiyun #define RT5659_PWR_SV_R (0x1 << 14) 1130*4882a593Smuzhiyun #define RT5659_PWR_SV_R_BIT 14 1131*4882a593Smuzhiyun #define RT5659_PWR_OV_L (0x1 << 13) 1132*4882a593Smuzhiyun #define RT5659_PWR_OV_L_BIT 13 1133*4882a593Smuzhiyun #define RT5659_PWR_OV_R (0x1 << 12) 1134*4882a593Smuzhiyun #define RT5659_PWR_OV_R_BIT 12 1135*4882a593Smuzhiyun #define RT5659_PWR_IN_L (0x1 << 9) 1136*4882a593Smuzhiyun #define RT5659_PWR_IN_L_BIT 9 1137*4882a593Smuzhiyun #define RT5659_PWR_IN_R (0x1 << 8) 1138*4882a593Smuzhiyun #define RT5659_PWR_IN_R_BIT 8 1139*4882a593Smuzhiyun #define RT5659_PWR_MV (0x1 << 7) 1140*4882a593Smuzhiyun #define RT5659_PWR_MV_BIT 7 1141*4882a593Smuzhiyun #define RT5659_PWR_MIC_DET (0x1 << 5) 1142*4882a593Smuzhiyun #define RT5659_PWR_MIC_DET_BIT 5 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun /* I2S1/2/3 Audio Serial Data Port Control (0x0070 0x0071 0x0072) */ 1145*4882a593Smuzhiyun #define RT5659_I2S_MS_MASK (0x1 << 15) 1146*4882a593Smuzhiyun #define RT5659_I2S_MS_SFT 15 1147*4882a593Smuzhiyun #define RT5659_I2S_MS_M (0x0 << 15) 1148*4882a593Smuzhiyun #define RT5659_I2S_MS_S (0x1 << 15) 1149*4882a593Smuzhiyun #define RT5659_I2S_O_CP_MASK (0x3 << 12) 1150*4882a593Smuzhiyun #define RT5659_I2S_O_CP_SFT 12 1151*4882a593Smuzhiyun #define RT5659_I2S_O_CP_OFF (0x0 << 12) 1152*4882a593Smuzhiyun #define RT5659_I2S_O_CP_U_LAW (0x1 << 12) 1153*4882a593Smuzhiyun #define RT5659_I2S_O_CP_A_LAW (0x2 << 12) 1154*4882a593Smuzhiyun #define RT5659_I2S_I_CP_MASK (0x3 << 10) 1155*4882a593Smuzhiyun #define RT5659_I2S_I_CP_SFT 10 1156*4882a593Smuzhiyun #define RT5659_I2S_I_CP_OFF (0x0 << 10) 1157*4882a593Smuzhiyun #define RT5659_I2S_I_CP_U_LAW (0x1 << 10) 1158*4882a593Smuzhiyun #define RT5659_I2S_I_CP_A_LAW (0x2 << 10) 1159*4882a593Smuzhiyun #define RT5659_I2S_BP_MASK (0x1 << 8) 1160*4882a593Smuzhiyun #define RT5659_I2S_BP_SFT 8 1161*4882a593Smuzhiyun #define RT5659_I2S_BP_NOR (0x0 << 8) 1162*4882a593Smuzhiyun #define RT5659_I2S_BP_INV (0x1 << 8) 1163*4882a593Smuzhiyun #define RT5659_I2S_DL_MASK (0x3 << 4) 1164*4882a593Smuzhiyun #define RT5659_I2S_DL_SFT 4 1165*4882a593Smuzhiyun #define RT5659_I2S_DL_16 (0x0 << 4) 1166*4882a593Smuzhiyun #define RT5659_I2S_DL_20 (0x1 << 4) 1167*4882a593Smuzhiyun #define RT5659_I2S_DL_24 (0x2 << 4) 1168*4882a593Smuzhiyun #define RT5659_I2S_DL_8 (0x3 << 4) 1169*4882a593Smuzhiyun #define RT5659_I2S_DF_MASK (0x7) 1170*4882a593Smuzhiyun #define RT5659_I2S_DF_SFT 0 1171*4882a593Smuzhiyun #define RT5659_I2S_DF_I2S (0x0) 1172*4882a593Smuzhiyun #define RT5659_I2S_DF_LEFT (0x1) 1173*4882a593Smuzhiyun #define RT5659_I2S_DF_PCM_A (0x2) 1174*4882a593Smuzhiyun #define RT5659_I2S_DF_PCM_B (0x3) 1175*4882a593Smuzhiyun #define RT5659_I2S_DF_PCM_A_N (0x6) 1176*4882a593Smuzhiyun #define RT5659_I2S_DF_PCM_B_N (0x7) 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x0073) */ 1179*4882a593Smuzhiyun #define RT5659_I2S_PD1_MASK (0x7 << 12) 1180*4882a593Smuzhiyun #define RT5659_I2S_PD1_SFT 12 1181*4882a593Smuzhiyun #define RT5659_I2S_PD1_1 (0x0 << 12) 1182*4882a593Smuzhiyun #define RT5659_I2S_PD1_2 (0x1 << 12) 1183*4882a593Smuzhiyun #define RT5659_I2S_PD1_3 (0x2 << 12) 1184*4882a593Smuzhiyun #define RT5659_I2S_PD1_4 (0x3 << 12) 1185*4882a593Smuzhiyun #define RT5659_I2S_PD1_6 (0x4 << 12) 1186*4882a593Smuzhiyun #define RT5659_I2S_PD1_8 (0x5 << 12) 1187*4882a593Smuzhiyun #define RT5659_I2S_PD1_12 (0x6 << 12) 1188*4882a593Smuzhiyun #define RT5659_I2S_PD1_16 (0x7 << 12) 1189*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS2_MASK (0x1 << 11) 1190*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS2_SFT 11 1191*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS2_32 (0x0 << 11) 1192*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS2_64 (0x1 << 11) 1193*4882a593Smuzhiyun #define RT5659_I2S_PD2_MASK (0x7 << 8) 1194*4882a593Smuzhiyun #define RT5659_I2S_PD2_SFT 8 1195*4882a593Smuzhiyun #define RT5659_I2S_PD2_1 (0x0 << 8) 1196*4882a593Smuzhiyun #define RT5659_I2S_PD2_2 (0x1 << 8) 1197*4882a593Smuzhiyun #define RT5659_I2S_PD2_3 (0x2 << 8) 1198*4882a593Smuzhiyun #define RT5659_I2S_PD2_4 (0x3 << 8) 1199*4882a593Smuzhiyun #define RT5659_I2S_PD2_6 (0x4 << 8) 1200*4882a593Smuzhiyun #define RT5659_I2S_PD2_8 (0x5 << 8) 1201*4882a593Smuzhiyun #define RT5659_I2S_PD2_12 (0x6 << 8) 1202*4882a593Smuzhiyun #define RT5659_I2S_PD2_16 (0x7 << 8) 1203*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS3_MASK (0x1 << 7) 1204*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS3_SFT 7 1205*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS3_32 (0x0 << 7) 1206*4882a593Smuzhiyun #define RT5659_I2S_BCLK_MS3_64 (0x1 << 7) 1207*4882a593Smuzhiyun #define RT5659_I2S_PD3_MASK (0x7 << 4) 1208*4882a593Smuzhiyun #define RT5659_I2S_PD3_SFT 4 1209*4882a593Smuzhiyun #define RT5659_I2S_PD3_1 (0x0 << 4) 1210*4882a593Smuzhiyun #define RT5659_I2S_PD3_2 (0x1 << 4) 1211*4882a593Smuzhiyun #define RT5659_I2S_PD3_3 (0x2 << 4) 1212*4882a593Smuzhiyun #define RT5659_I2S_PD3_4 (0x3 << 4) 1213*4882a593Smuzhiyun #define RT5659_I2S_PD3_6 (0x4 << 4) 1214*4882a593Smuzhiyun #define RT5659_I2S_PD3_8 (0x5 << 4) 1215*4882a593Smuzhiyun #define RT5659_I2S_PD3_12 (0x6 << 4) 1216*4882a593Smuzhiyun #define RT5659_I2S_PD3_16 (0x7 << 4) 1217*4882a593Smuzhiyun #define RT5659_DAC_OSR_MASK (0x3 << 2) 1218*4882a593Smuzhiyun #define RT5659_DAC_OSR_SFT 2 1219*4882a593Smuzhiyun #define RT5659_DAC_OSR_128 (0x0 << 2) 1220*4882a593Smuzhiyun #define RT5659_DAC_OSR_64 (0x1 << 2) 1221*4882a593Smuzhiyun #define RT5659_DAC_OSR_32 (0x2 << 2) 1222*4882a593Smuzhiyun #define RT5659_DAC_OSR_16 (0x3 << 2) 1223*4882a593Smuzhiyun #define RT5659_ADC_OSR_MASK (0x3) 1224*4882a593Smuzhiyun #define RT5659_ADC_OSR_SFT 0 1225*4882a593Smuzhiyun #define RT5659_ADC_OSR_128 (0x0) 1226*4882a593Smuzhiyun #define RT5659_ADC_OSR_64 (0x1) 1227*4882a593Smuzhiyun #define RT5659_ADC_OSR_32 (0x2) 1228*4882a593Smuzhiyun #define RT5659_ADC_OSR_16 (0x3) 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun /* Digital Microphone Control (0x0075) */ 1231*4882a593Smuzhiyun #define RT5659_DMIC_1_EN_MASK (0x1 << 15) 1232*4882a593Smuzhiyun #define RT5659_DMIC_1_EN_SFT 15 1233*4882a593Smuzhiyun #define RT5659_DMIC_1_DIS (0x0 << 15) 1234*4882a593Smuzhiyun #define RT5659_DMIC_1_EN (0x1 << 15) 1235*4882a593Smuzhiyun #define RT5659_DMIC_2_EN_MASK (0x1 << 14) 1236*4882a593Smuzhiyun #define RT5659_DMIC_2_EN_SFT 14 1237*4882a593Smuzhiyun #define RT5659_DMIC_2_DIS (0x0 << 14) 1238*4882a593Smuzhiyun #define RT5659_DMIC_2_EN (0x1 << 14) 1239*4882a593Smuzhiyun #define RT5659_DMIC_1L_LH_MASK (0x1 << 13) 1240*4882a593Smuzhiyun #define RT5659_DMIC_1L_LH_SFT 13 1241*4882a593Smuzhiyun #define RT5659_DMIC_1L_LH_RISING (0x0 << 13) 1242*4882a593Smuzhiyun #define RT5659_DMIC_1L_LH_FALLING (0x1 << 13) 1243*4882a593Smuzhiyun #define RT5659_DMIC_1R_LH_MASK (0x1 << 12) 1244*4882a593Smuzhiyun #define RT5659_DMIC_1R_LH_SFT 12 1245*4882a593Smuzhiyun #define RT5659_DMIC_1R_LH_RISING (0x0 << 12) 1246*4882a593Smuzhiyun #define RT5659_DMIC_1R_LH_FALLING (0x1 << 12) 1247*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_MASK (0x3 << 10) 1248*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_SFT 10 1249*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_GPIO6 (0x0 << 10) 1250*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_GPIO10 (0x1 << 10) 1251*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_GPIO12 (0x2 << 10) 1252*4882a593Smuzhiyun #define RT5659_DMIC_2_DP_IN2P (0x3 << 10) 1253*4882a593Smuzhiyun #define RT5659_DMIC_CLK_MASK (0x7 << 5) 1254*4882a593Smuzhiyun #define RT5659_DMIC_CLK_SFT 5 1255*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_MASK (0x3 << 0) 1256*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_SFT 0 1257*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_GPIO5 (0x0 << 0) 1258*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_GPIO9 (0x1 << 0) 1259*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_GPIO11 (0x2 << 0) 1260*4882a593Smuzhiyun #define RT5659_DMIC_1_DP_IN2N (0x3 << 0) 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun /* TDM control 1 (0x0078)*/ 1263*4882a593Smuzhiyun #define RT5659_DS_ADC_SLOT01_SFT 14 1264*4882a593Smuzhiyun #define RT5659_DS_ADC_SLOT23_SFT 12 1265*4882a593Smuzhiyun #define RT5659_DS_ADC_SLOT45_SFT 10 1266*4882a593Smuzhiyun #define RT5659_DS_ADC_SLOT67_SFT 8 1267*4882a593Smuzhiyun #define RT5659_ADCDAT_SRC_MASK 0x1f 1268*4882a593Smuzhiyun #define RT5659_ADCDAT_SRC_SFT 0 1269*4882a593Smuzhiyun 1270*4882a593Smuzhiyun /* Global Clock Control (0x0080) */ 1271*4882a593Smuzhiyun #define RT5659_SCLK_SRC_MASK (0x3 << 14) 1272*4882a593Smuzhiyun #define RT5659_SCLK_SRC_SFT 14 1273*4882a593Smuzhiyun #define RT5659_SCLK_SRC_MCLK (0x0 << 14) 1274*4882a593Smuzhiyun #define RT5659_SCLK_SRC_PLL1 (0x1 << 14) 1275*4882a593Smuzhiyun #define RT5659_SCLK_SRC_RCCLK (0x2 << 14) 1276*4882a593Smuzhiyun #define RT5659_PLL1_SRC_MASK (0x7 << 11) 1277*4882a593Smuzhiyun #define RT5659_PLL1_SRC_SFT 11 1278*4882a593Smuzhiyun #define RT5659_PLL1_SRC_MCLK (0x0 << 11) 1279*4882a593Smuzhiyun #define RT5659_PLL1_SRC_BCLK1 (0x1 << 11) 1280*4882a593Smuzhiyun #define RT5659_PLL1_SRC_BCLK2 (0x2 << 11) 1281*4882a593Smuzhiyun #define RT5659_PLL1_SRC_BCLK3 (0x3 << 11) 1282*4882a593Smuzhiyun #define RT5659_PLL1_PD_MASK (0x1 << 3) 1283*4882a593Smuzhiyun #define RT5659_PLL1_PD_SFT 3 1284*4882a593Smuzhiyun #define RT5659_PLL1_PD_1 (0x0 << 3) 1285*4882a593Smuzhiyun #define RT5659_PLL1_PD_2 (0x1 << 3) 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun #define RT5659_PLL_INP_MAX 40000000 1288*4882a593Smuzhiyun #define RT5659_PLL_INP_MIN 256000 1289*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x0081) */ 1290*4882a593Smuzhiyun #define RT5659_PLL_N_MAX 0x001ff 1291*4882a593Smuzhiyun #define RT5659_PLL_N_MASK (RT5659_PLL_N_MAX << 7) 1292*4882a593Smuzhiyun #define RT5659_PLL_N_SFT 7 1293*4882a593Smuzhiyun #define RT5659_PLL_K_MAX 0x001f 1294*4882a593Smuzhiyun #define RT5659_PLL_K_MASK (RT5659_PLL_K_MAX) 1295*4882a593Smuzhiyun #define RT5659_PLL_K_SFT 0 1296*4882a593Smuzhiyun 1297*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x0082) */ 1298*4882a593Smuzhiyun #define RT5659_PLL_M_MAX 0x00f 1299*4882a593Smuzhiyun #define RT5659_PLL_M_MASK (RT5659_PLL_M_MAX << 12) 1300*4882a593Smuzhiyun #define RT5659_PLL_M_SFT 12 1301*4882a593Smuzhiyun #define RT5659_PLL_M_BP (0x1 << 11) 1302*4882a593Smuzhiyun #define RT5659_PLL_M_BP_SFT 11 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun /* PLL tracking mode 1 (0x0083) */ 1305*4882a593Smuzhiyun #define RT5659_I2S3_ASRC_MASK (0x1 << 13) 1306*4882a593Smuzhiyun #define RT5659_I2S3_ASRC_SFT 13 1307*4882a593Smuzhiyun #define RT5659_I2S2_ASRC_MASK (0x1 << 12) 1308*4882a593Smuzhiyun #define RT5659_I2S2_ASRC_SFT 12 1309*4882a593Smuzhiyun #define RT5659_I2S1_ASRC_MASK (0x1 << 11) 1310*4882a593Smuzhiyun #define RT5659_I2S1_ASRC_SFT 11 1311*4882a593Smuzhiyun #define RT5659_DAC_STO_ASRC_MASK (0x1 << 10) 1312*4882a593Smuzhiyun #define RT5659_DAC_STO_ASRC_SFT 10 1313*4882a593Smuzhiyun #define RT5659_DAC_MONO_L_ASRC_MASK (0x1 << 9) 1314*4882a593Smuzhiyun #define RT5659_DAC_MONO_L_ASRC_SFT 9 1315*4882a593Smuzhiyun #define RT5659_DAC_MONO_R_ASRC_MASK (0x1 << 8) 1316*4882a593Smuzhiyun #define RT5659_DAC_MONO_R_ASRC_SFT 8 1317*4882a593Smuzhiyun #define RT5659_DMIC_STO1_ASRC_MASK (0x1 << 7) 1318*4882a593Smuzhiyun #define RT5659_DMIC_STO1_ASRC_SFT 7 1319*4882a593Smuzhiyun #define RT5659_DMIC_MONO_L_ASRC_MASK (0x1 << 5) 1320*4882a593Smuzhiyun #define RT5659_DMIC_MONO_L_ASRC_SFT 5 1321*4882a593Smuzhiyun #define RT5659_DMIC_MONO_R_ASRC_MASK (0x1 << 4) 1322*4882a593Smuzhiyun #define RT5659_DMIC_MONO_R_ASRC_SFT 4 1323*4882a593Smuzhiyun #define RT5659_ADC_STO1_ASRC_MASK (0x1 << 3) 1324*4882a593Smuzhiyun #define RT5659_ADC_STO1_ASRC_SFT 3 1325*4882a593Smuzhiyun #define RT5659_ADC_MONO_L_ASRC_MASK (0x1 << 1) 1326*4882a593Smuzhiyun #define RT5659_ADC_MONO_L_ASRC_SFT 1 1327*4882a593Smuzhiyun #define RT5659_ADC_MONO_R_ASRC_MASK (0x1) 1328*4882a593Smuzhiyun #define RT5659_ADC_MONO_R_ASRC_SFT 0 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun /* PLL tracking mode 2 (0x0084)*/ 1331*4882a593Smuzhiyun #define RT5659_DA_STO_T_MASK (0x7 << 12) 1332*4882a593Smuzhiyun #define RT5659_DA_STO_T_SFT 12 1333*4882a593Smuzhiyun #define RT5659_DA_MONO_L_T_MASK (0x7 << 8) 1334*4882a593Smuzhiyun #define RT5659_DA_MONO_L_T_SFT 8 1335*4882a593Smuzhiyun #define RT5659_DA_MONO_R_T_MASK (0x7 << 4) 1336*4882a593Smuzhiyun #define RT5659_DA_MONO_R_T_SFT 4 1337*4882a593Smuzhiyun #define RT5659_AD_STO1_T_MASK (0x7) 1338*4882a593Smuzhiyun #define RT5659_AD_STO1_T_SFT 0 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun /* PLL tracking mode 3 (0x0085)*/ 1341*4882a593Smuzhiyun #define RT5659_AD_STO2_T_MASK (0x7 << 8) 1342*4882a593Smuzhiyun #define RT5659_AD_STO2_T_SFT 8 1343*4882a593Smuzhiyun #define RT5659_AD_MONO_L_T_MASK (0x7 << 4) 1344*4882a593Smuzhiyun #define RT5659_AD_MONO_L_T_SFT 4 1345*4882a593Smuzhiyun #define RT5659_AD_MONO_R_T_MASK (0x7) 1346*4882a593Smuzhiyun #define RT5659_AD_MONO_R_T_SFT 0 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun /* ASRC Control 4 (0x0086) */ 1349*4882a593Smuzhiyun #define RT5659_I2S1_RATE_MASK (0xf << 12) 1350*4882a593Smuzhiyun #define RT5659_I2S1_RATE_SFT 12 1351*4882a593Smuzhiyun #define RT5659_I2S2_RATE_MASK (0xf << 8) 1352*4882a593Smuzhiyun #define RT5659_I2S2_RATE_SFT 8 1353*4882a593Smuzhiyun #define RT5659_I2S3_RATE_MASK (0xf << 4) 1354*4882a593Smuzhiyun #define RT5659_I2S3_RATE_SFT 4 1355*4882a593Smuzhiyun 1356*4882a593Smuzhiyun /* Depop Mode Control 1 (0x8e) */ 1357*4882a593Smuzhiyun #define RT5659_SMT_TRIG_MASK (0x1 << 15) 1358*4882a593Smuzhiyun #define RT5659_SMT_TRIG_SFT 15 1359*4882a593Smuzhiyun #define RT5659_SMT_TRIG_DIS (0x0 << 15) 1360*4882a593Smuzhiyun #define RT5659_SMT_TRIG_EN (0x1 << 15) 1361*4882a593Smuzhiyun #define RT5659_HP_L_SMT_MASK (0x1 << 9) 1362*4882a593Smuzhiyun #define RT5659_HP_L_SMT_SFT 9 1363*4882a593Smuzhiyun #define RT5659_HP_L_SMT_DIS (0x0 << 9) 1364*4882a593Smuzhiyun #define RT5659_HP_L_SMT_EN (0x1 << 9) 1365*4882a593Smuzhiyun #define RT5659_HP_R_SMT_MASK (0x1 << 8) 1366*4882a593Smuzhiyun #define RT5659_HP_R_SMT_SFT 8 1367*4882a593Smuzhiyun #define RT5659_HP_R_SMT_DIS (0x0 << 8) 1368*4882a593Smuzhiyun #define RT5659_HP_R_SMT_EN (0x1 << 8) 1369*4882a593Smuzhiyun #define RT5659_HP_CD_PD_MASK (0x1 << 7) 1370*4882a593Smuzhiyun #define RT5659_HP_CD_PD_SFT 7 1371*4882a593Smuzhiyun #define RT5659_HP_CD_PD_DIS (0x0 << 7) 1372*4882a593Smuzhiyun #define RT5659_HP_CD_PD_EN (0x1 << 7) 1373*4882a593Smuzhiyun #define RT5659_RSTN_MASK (0x1 << 6) 1374*4882a593Smuzhiyun #define RT5659_RSTN_SFT 6 1375*4882a593Smuzhiyun #define RT5659_RSTN_DIS (0x0 << 6) 1376*4882a593Smuzhiyun #define RT5659_RSTN_EN (0x1 << 6) 1377*4882a593Smuzhiyun #define RT5659_RSTP_MASK (0x1 << 5) 1378*4882a593Smuzhiyun #define RT5659_RSTP_SFT 5 1379*4882a593Smuzhiyun #define RT5659_RSTP_DIS (0x0 << 5) 1380*4882a593Smuzhiyun #define RT5659_RSTP_EN (0x1 << 5) 1381*4882a593Smuzhiyun #define RT5659_HP_CO_MASK (0x1 << 4) 1382*4882a593Smuzhiyun #define RT5659_HP_CO_SFT 4 1383*4882a593Smuzhiyun #define RT5659_HP_CO_DIS (0x0 << 4) 1384*4882a593Smuzhiyun #define RT5659_HP_CO_EN (0x1 << 4) 1385*4882a593Smuzhiyun #define RT5659_HP_CP_MASK (0x1 << 3) 1386*4882a593Smuzhiyun #define RT5659_HP_CP_SFT 3 1387*4882a593Smuzhiyun #define RT5659_HP_CP_PD (0x0 << 3) 1388*4882a593Smuzhiyun #define RT5659_HP_CP_PU (0x1 << 3) 1389*4882a593Smuzhiyun #define RT5659_HP_SG_MASK (0x1 << 2) 1390*4882a593Smuzhiyun #define RT5659_HP_SG_SFT 2 1391*4882a593Smuzhiyun #define RT5659_HP_SG_DIS (0x0 << 2) 1392*4882a593Smuzhiyun #define RT5659_HP_SG_EN (0x1 << 2) 1393*4882a593Smuzhiyun #define RT5659_HP_DP_MASK (0x1 << 1) 1394*4882a593Smuzhiyun #define RT5659_HP_DP_SFT 1 1395*4882a593Smuzhiyun #define RT5659_HP_DP_PD (0x0 << 1) 1396*4882a593Smuzhiyun #define RT5659_HP_DP_PU (0x1 << 1) 1397*4882a593Smuzhiyun #define RT5659_HP_CB_MASK (0x1) 1398*4882a593Smuzhiyun #define RT5659_HP_CB_SFT 0 1399*4882a593Smuzhiyun #define RT5659_HP_CB_PD (0x0) 1400*4882a593Smuzhiyun #define RT5659_HP_CB_PU (0x1) 1401*4882a593Smuzhiyun 1402*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 1403*4882a593Smuzhiyun #define RT5659_DEPOP_MASK (0x1 << 13) 1404*4882a593Smuzhiyun #define RT5659_DEPOP_SFT 13 1405*4882a593Smuzhiyun #define RT5659_DEPOP_AUTO (0x0 << 13) 1406*4882a593Smuzhiyun #define RT5659_DEPOP_MAN (0x1 << 13) 1407*4882a593Smuzhiyun #define RT5659_RAMP_MASK (0x1 << 12) 1408*4882a593Smuzhiyun #define RT5659_RAMP_SFT 12 1409*4882a593Smuzhiyun #define RT5659_RAMP_DIS (0x0 << 12) 1410*4882a593Smuzhiyun #define RT5659_RAMP_EN (0x1 << 12) 1411*4882a593Smuzhiyun #define RT5659_BPS_MASK (0x1 << 11) 1412*4882a593Smuzhiyun #define RT5659_BPS_SFT 11 1413*4882a593Smuzhiyun #define RT5659_BPS_DIS (0x0 << 11) 1414*4882a593Smuzhiyun #define RT5659_BPS_EN (0x1 << 11) 1415*4882a593Smuzhiyun #define RT5659_FAST_UPDN_MASK (0x1 << 10) 1416*4882a593Smuzhiyun #define RT5659_FAST_UPDN_SFT 10 1417*4882a593Smuzhiyun #define RT5659_FAST_UPDN_DIS (0x0 << 10) 1418*4882a593Smuzhiyun #define RT5659_FAST_UPDN_EN (0x1 << 10) 1419*4882a593Smuzhiyun #define RT5659_MRES_MASK (0x3 << 8) 1420*4882a593Smuzhiyun #define RT5659_MRES_SFT 8 1421*4882a593Smuzhiyun #define RT5659_MRES_15MO (0x0 << 8) 1422*4882a593Smuzhiyun #define RT5659_MRES_25MO (0x1 << 8) 1423*4882a593Smuzhiyun #define RT5659_MRES_35MO (0x2 << 8) 1424*4882a593Smuzhiyun #define RT5659_MRES_45MO (0x3 << 8) 1425*4882a593Smuzhiyun #define RT5659_VLO_MASK (0x1 << 7) 1426*4882a593Smuzhiyun #define RT5659_VLO_SFT 7 1427*4882a593Smuzhiyun #define RT5659_VLO_3V (0x0 << 7) 1428*4882a593Smuzhiyun #define RT5659_VLO_32V (0x1 << 7) 1429*4882a593Smuzhiyun #define RT5659_DIG_DP_MASK (0x1 << 6) 1430*4882a593Smuzhiyun #define RT5659_DIG_DP_SFT 6 1431*4882a593Smuzhiyun #define RT5659_DIG_DP_DIS (0x0 << 6) 1432*4882a593Smuzhiyun #define RT5659_DIG_DP_EN (0x1 << 6) 1433*4882a593Smuzhiyun #define RT5659_DP_TH_MASK (0x3 << 4) 1434*4882a593Smuzhiyun #define RT5659_DP_TH_SFT 4 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */ 1437*4882a593Smuzhiyun #define RT5659_CP_SYS_MASK (0x7 << 12) 1438*4882a593Smuzhiyun #define RT5659_CP_SYS_SFT 12 1439*4882a593Smuzhiyun #define RT5659_CP_FQ1_MASK (0x7 << 8) 1440*4882a593Smuzhiyun #define RT5659_CP_FQ1_SFT 8 1441*4882a593Smuzhiyun #define RT5659_CP_FQ2_MASK (0x7 << 4) 1442*4882a593Smuzhiyun #define RT5659_CP_FQ2_SFT 4 1443*4882a593Smuzhiyun #define RT5659_CP_FQ3_MASK (0x7) 1444*4882a593Smuzhiyun #define RT5659_CP_FQ3_SFT 0 1445*4882a593Smuzhiyun #define RT5659_CP_FQ_1_5_KHZ 0 1446*4882a593Smuzhiyun #define RT5659_CP_FQ_3_KHZ 1 1447*4882a593Smuzhiyun #define RT5659_CP_FQ_6_KHZ 2 1448*4882a593Smuzhiyun #define RT5659_CP_FQ_12_KHZ 3 1449*4882a593Smuzhiyun #define RT5659_CP_FQ_24_KHZ 4 1450*4882a593Smuzhiyun #define RT5659_CP_FQ_48_KHZ 5 1451*4882a593Smuzhiyun #define RT5659_CP_FQ_96_KHZ 6 1452*4882a593Smuzhiyun #define RT5659_CP_FQ_192_KHZ 7 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun /* HPOUT charge pump 1 (0x0091) */ 1455*4882a593Smuzhiyun #define RT5659_OSW_L_MASK (0x1 << 11) 1456*4882a593Smuzhiyun #define RT5659_OSW_L_SFT 11 1457*4882a593Smuzhiyun #define RT5659_OSW_L_DIS (0x0 << 11) 1458*4882a593Smuzhiyun #define RT5659_OSW_L_EN (0x1 << 11) 1459*4882a593Smuzhiyun #define RT5659_OSW_R_MASK (0x1 << 10) 1460*4882a593Smuzhiyun #define RT5659_OSW_R_SFT 10 1461*4882a593Smuzhiyun #define RT5659_OSW_R_DIS (0x0 << 10) 1462*4882a593Smuzhiyun #define RT5659_OSW_R_EN (0x1 << 10) 1463*4882a593Smuzhiyun #define RT5659_PM_HP_MASK (0x3 << 8) 1464*4882a593Smuzhiyun #define RT5659_PM_HP_SFT 8 1465*4882a593Smuzhiyun #define RT5659_PM_HP_LV (0x0 << 8) 1466*4882a593Smuzhiyun #define RT5659_PM_HP_MV (0x1 << 8) 1467*4882a593Smuzhiyun #define RT5659_PM_HP_HV (0x2 << 8) 1468*4882a593Smuzhiyun #define RT5659_IB_HP_MASK (0x3 << 6) 1469*4882a593Smuzhiyun #define RT5659_IB_HP_SFT 6 1470*4882a593Smuzhiyun #define RT5659_IB_HP_125IL (0x0 << 6) 1471*4882a593Smuzhiyun #define RT5659_IB_HP_25IL (0x1 << 6) 1472*4882a593Smuzhiyun #define RT5659_IB_HP_5IL (0x2 << 6) 1473*4882a593Smuzhiyun #define RT5659_IB_HP_1IL (0x3 << 6) 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun /* PV detection and SPK gain control (0x92) */ 1476*4882a593Smuzhiyun #define RT5659_PVDD_DET_MASK (0x1 << 15) 1477*4882a593Smuzhiyun #define RT5659_PVDD_DET_SFT 15 1478*4882a593Smuzhiyun #define RT5659_PVDD_DET_DIS (0x0 << 15) 1479*4882a593Smuzhiyun #define RT5659_PVDD_DET_EN (0x1 << 15) 1480*4882a593Smuzhiyun #define RT5659_SPK_AG_MASK (0x1 << 14) 1481*4882a593Smuzhiyun #define RT5659_SPK_AG_SFT 14 1482*4882a593Smuzhiyun #define RT5659_SPK_AG_DIS (0x0 << 14) 1483*4882a593Smuzhiyun #define RT5659_SPK_AG_EN (0x1 << 14) 1484*4882a593Smuzhiyun 1485*4882a593Smuzhiyun /* Micbias Control (0x93) */ 1486*4882a593Smuzhiyun #define RT5659_MIC1_BS_MASK (0x1 << 15) 1487*4882a593Smuzhiyun #define RT5659_MIC1_BS_SFT 15 1488*4882a593Smuzhiyun #define RT5659_MIC1_BS_9AV (0x0 << 15) 1489*4882a593Smuzhiyun #define RT5659_MIC1_BS_75AV (0x1 << 15) 1490*4882a593Smuzhiyun #define RT5659_MIC2_BS_MASK (0x1 << 14) 1491*4882a593Smuzhiyun #define RT5659_MIC2_BS_SFT 14 1492*4882a593Smuzhiyun #define RT5659_MIC2_BS_9AV (0x0 << 14) 1493*4882a593Smuzhiyun #define RT5659_MIC2_BS_75AV (0x1 << 14) 1494*4882a593Smuzhiyun #define RT5659_MIC1_CLK_MASK (0x1 << 13) 1495*4882a593Smuzhiyun #define RT5659_MIC1_CLK_SFT 13 1496*4882a593Smuzhiyun #define RT5659_MIC1_CLK_DIS (0x0 << 13) 1497*4882a593Smuzhiyun #define RT5659_MIC1_CLK_EN (0x1 << 13) 1498*4882a593Smuzhiyun #define RT5659_MIC2_CLK_MASK (0x1 << 12) 1499*4882a593Smuzhiyun #define RT5659_MIC2_CLK_SFT 12 1500*4882a593Smuzhiyun #define RT5659_MIC2_CLK_DIS (0x0 << 12) 1501*4882a593Smuzhiyun #define RT5659_MIC2_CLK_EN (0x1 << 12) 1502*4882a593Smuzhiyun #define RT5659_MIC1_OVCD_MASK (0x1 << 11) 1503*4882a593Smuzhiyun #define RT5659_MIC1_OVCD_SFT 11 1504*4882a593Smuzhiyun #define RT5659_MIC1_OVCD_DIS (0x0 << 11) 1505*4882a593Smuzhiyun #define RT5659_MIC1_OVCD_EN (0x1 << 11) 1506*4882a593Smuzhiyun #define RT5659_MIC1_OVTH_MASK (0x3 << 9) 1507*4882a593Smuzhiyun #define RT5659_MIC1_OVTH_SFT 9 1508*4882a593Smuzhiyun #define RT5659_MIC1_OVTH_600UA (0x0 << 9) 1509*4882a593Smuzhiyun #define RT5659_MIC1_OVTH_1500UA (0x1 << 9) 1510*4882a593Smuzhiyun #define RT5659_MIC1_OVTH_2000UA (0x2 << 9) 1511*4882a593Smuzhiyun #define RT5659_MIC2_OVCD_MASK (0x1 << 8) 1512*4882a593Smuzhiyun #define RT5659_MIC2_OVCD_SFT 8 1513*4882a593Smuzhiyun #define RT5659_MIC2_OVCD_DIS (0x0 << 8) 1514*4882a593Smuzhiyun #define RT5659_MIC2_OVCD_EN (0x1 << 8) 1515*4882a593Smuzhiyun #define RT5659_MIC2_OVTH_MASK (0x3 << 6) 1516*4882a593Smuzhiyun #define RT5659_MIC2_OVTH_SFT 6 1517*4882a593Smuzhiyun #define RT5659_MIC2_OVTH_600UA (0x0 << 6) 1518*4882a593Smuzhiyun #define RT5659_MIC2_OVTH_1500UA (0x1 << 6) 1519*4882a593Smuzhiyun #define RT5659_MIC2_OVTH_2000UA (0x2 << 6) 1520*4882a593Smuzhiyun #define RT5659_PWR_MB_MASK (0x1 << 5) 1521*4882a593Smuzhiyun #define RT5659_PWR_MB_SFT 5 1522*4882a593Smuzhiyun #define RT5659_PWR_MB_PD (0x0 << 5) 1523*4882a593Smuzhiyun #define RT5659_PWR_MB_PU (0x1 << 5) 1524*4882a593Smuzhiyun #define RT5659_PWR_CLK25M_MASK (0x1 << 4) 1525*4882a593Smuzhiyun #define RT5659_PWR_CLK25M_SFT 4 1526*4882a593Smuzhiyun #define RT5659_PWR_CLK25M_PD (0x0 << 4) 1527*4882a593Smuzhiyun #define RT5659_PWR_CLK25M_PU (0x1 << 4) 1528*4882a593Smuzhiyun 1529*4882a593Smuzhiyun /* REC Mixer 2 Left Control 2 (0x009c) */ 1530*4882a593Smuzhiyun #define RT5659_M_BST1_RM2_L (0x1 << 5) 1531*4882a593Smuzhiyun #define RT5659_M_BST1_RM2_L_SFT 5 1532*4882a593Smuzhiyun #define RT5659_M_BST2_RM2_L (0x1 << 4) 1533*4882a593Smuzhiyun #define RT5659_M_BST2_RM2_L_SFT 4 1534*4882a593Smuzhiyun #define RT5659_M_BST3_RM2_L (0x1 << 3) 1535*4882a593Smuzhiyun #define RT5659_M_BST3_RM2_L_SFT 3 1536*4882a593Smuzhiyun #define RT5659_M_BST4_RM2_L (0x1 << 2) 1537*4882a593Smuzhiyun #define RT5659_M_BST4_RM2_L_SFT 2 1538*4882a593Smuzhiyun #define RT5659_M_OUTVOLL_RM2_L (0x1 << 1) 1539*4882a593Smuzhiyun #define RT5659_M_OUTVOLL_RM2_L_SFT 1 1540*4882a593Smuzhiyun #define RT5659_M_SPKVOL_RM2_L (0x1) 1541*4882a593Smuzhiyun #define RT5659_M_SPKVOL_RM2_L_SFT 0 1542*4882a593Smuzhiyun 1543*4882a593Smuzhiyun /* REC Mixer 2 Right Control 2 (0x009e) */ 1544*4882a593Smuzhiyun #define RT5659_M_BST1_RM2_R (0x1 << 5) 1545*4882a593Smuzhiyun #define RT5659_M_BST1_RM2_R_SFT 5 1546*4882a593Smuzhiyun #define RT5659_M_BST2_RM2_R (0x1 << 4) 1547*4882a593Smuzhiyun #define RT5659_M_BST2_RM2_R_SFT 4 1548*4882a593Smuzhiyun #define RT5659_M_BST3_RM2_R (0x1 << 3) 1549*4882a593Smuzhiyun #define RT5659_M_BST3_RM2_R_SFT 3 1550*4882a593Smuzhiyun #define RT5659_M_BST4_RM2_R (0x1 << 2) 1551*4882a593Smuzhiyun #define RT5659_M_BST4_RM2_R_SFT 2 1552*4882a593Smuzhiyun #define RT5659_M_OUTVOLR_RM2_R (0x1 << 1) 1553*4882a593Smuzhiyun #define RT5659_M_OUTVOLR_RM2_R_SFT 1 1554*4882a593Smuzhiyun #define RT5659_M_MONOVOL_RM2_R (0x1) 1555*4882a593Smuzhiyun #define RT5659_M_MONOVOL_RM2_R_SFT 0 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun /* Class D Output Control (0x00a0) */ 1558*4882a593Smuzhiyun #define RT5659_POW_CLSD_DB_MASK (0x1 << 9) 1559*4882a593Smuzhiyun #define RT5659_POW_CLSD_DB_EN (0x1 << 9) 1560*4882a593Smuzhiyun #define RT5659_POW_CLSD_DB_DIS (0x0 << 9) 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun /* EQ Control 1 (0x00b0) */ 1563*4882a593Smuzhiyun #define RT5659_EQ_SRC_DAC (0x0 << 15) 1564*4882a593Smuzhiyun #define RT5659_EQ_SRC_ADC (0x1 << 15) 1565*4882a593Smuzhiyun #define RT5659_EQ_UPD (0x1 << 14) 1566*4882a593Smuzhiyun #define RT5659_EQ_UPD_BIT 14 1567*4882a593Smuzhiyun #define RT5659_EQ_CD_MASK (0x1 << 13) 1568*4882a593Smuzhiyun #define RT5659_EQ_CD_SFT 13 1569*4882a593Smuzhiyun #define RT5659_EQ_CD_DIS (0x0 << 13) 1570*4882a593Smuzhiyun #define RT5659_EQ_CD_EN (0x1 << 13) 1571*4882a593Smuzhiyun #define RT5659_EQ_DITH_MASK (0x3 << 8) 1572*4882a593Smuzhiyun #define RT5659_EQ_DITH_SFT 8 1573*4882a593Smuzhiyun #define RT5659_EQ_DITH_NOR (0x0 << 8) 1574*4882a593Smuzhiyun #define RT5659_EQ_DITH_LSB (0x1 << 8) 1575*4882a593Smuzhiyun #define RT5659_EQ_DITH_LSB_1 (0x2 << 8) 1576*4882a593Smuzhiyun #define RT5659_EQ_DITH_LSB_2 (0x3 << 8) 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun /* IRQ Control 1 (0x00b7) */ 1579*4882a593Smuzhiyun #define RT5659_JD1_1_EN_MASK (0x1 << 15) 1580*4882a593Smuzhiyun #define RT5659_JD1_1_EN_SFT 15 1581*4882a593Smuzhiyun #define RT5659_JD1_1_DIS (0x0 << 15) 1582*4882a593Smuzhiyun #define RT5659_JD1_1_EN (0x1 << 15) 1583*4882a593Smuzhiyun #define RT5659_JD1_2_EN_MASK (0x1 << 12) 1584*4882a593Smuzhiyun #define RT5659_JD1_2_EN_SFT 12 1585*4882a593Smuzhiyun #define RT5659_JD1_2_DIS (0x0 << 12) 1586*4882a593Smuzhiyun #define RT5659_JD1_2_EN (0x1 << 12) 1587*4882a593Smuzhiyun #define RT5659_IL_IRQ_MASK (0x1 << 3) 1588*4882a593Smuzhiyun #define RT5659_IL_IRQ_DIS (0x0 << 3) 1589*4882a593Smuzhiyun #define RT5659_IL_IRQ_EN (0x1 << 3) 1590*4882a593Smuzhiyun 1591*4882a593Smuzhiyun /* IRQ Control 5 (0x00ba) */ 1592*4882a593Smuzhiyun #define RT5659_IRQ_JD_EN (0x1 << 3) 1593*4882a593Smuzhiyun #define RT5659_IRQ_JD_EN_SFT 3 1594*4882a593Smuzhiyun 1595*4882a593Smuzhiyun /* GPIO Control 1 (0x00c0) */ 1596*4882a593Smuzhiyun #define RT5659_GP1_PIN_MASK (0x1 << 15) 1597*4882a593Smuzhiyun #define RT5659_GP1_PIN_SFT 15 1598*4882a593Smuzhiyun #define RT5659_GP1_PIN_GPIO1 (0x0 << 15) 1599*4882a593Smuzhiyun #define RT5659_GP1_PIN_IRQ (0x1 << 15) 1600*4882a593Smuzhiyun #define RT5659_GP2_PIN_MASK (0x1 << 14) 1601*4882a593Smuzhiyun #define RT5659_GP2_PIN_SFT 14 1602*4882a593Smuzhiyun #define RT5659_GP2_PIN_GPIO2 (0x0 << 14) 1603*4882a593Smuzhiyun #define RT5659_GP2_PIN_DMIC1_SCL (0x1 << 14) 1604*4882a593Smuzhiyun #define RT5659_GP3_PIN_MASK (0x1 << 13) 1605*4882a593Smuzhiyun #define RT5659_GP3_PIN_SFT 13 1606*4882a593Smuzhiyun #define RT5659_GP3_PIN_GPIO3 (0x0 << 13) 1607*4882a593Smuzhiyun #define RT5659_GP3_PIN_PDM_SCL (0x1 << 13) 1608*4882a593Smuzhiyun #define RT5659_GP4_PIN_MASK (0x1 << 12) 1609*4882a593Smuzhiyun #define RT5659_GP4_PIN_SFT 12 1610*4882a593Smuzhiyun #define RT5659_GP4_PIN_GPIO4 (0x0 << 12) 1611*4882a593Smuzhiyun #define RT5659_GP4_PIN_PDM_SDA (0x1 << 12) 1612*4882a593Smuzhiyun #define RT5659_GP5_PIN_MASK (0x1 << 11) 1613*4882a593Smuzhiyun #define RT5659_GP5_PIN_SFT 11 1614*4882a593Smuzhiyun #define RT5659_GP5_PIN_GPIO5 (0x0 << 11) 1615*4882a593Smuzhiyun #define RT5659_GP5_PIN_DMIC1_SDA (0x1 << 11) 1616*4882a593Smuzhiyun #define RT5659_GP6_PIN_MASK (0x1 << 10) 1617*4882a593Smuzhiyun #define RT5659_GP6_PIN_SFT 10 1618*4882a593Smuzhiyun #define RT5659_GP6_PIN_GPIO6 (0x0 << 10) 1619*4882a593Smuzhiyun #define RT5659_GP6_PIN_DMIC2_SDA (0x1 << 10) 1620*4882a593Smuzhiyun #define RT5659_GP7_PIN_MASK (0x1 << 9) 1621*4882a593Smuzhiyun #define RT5659_GP7_PIN_SFT 9 1622*4882a593Smuzhiyun #define RT5659_GP7_PIN_GPIO7 (0x0 << 9) 1623*4882a593Smuzhiyun #define RT5659_GP7_PIN_PDM_SCL (0x1 << 9) 1624*4882a593Smuzhiyun #define RT5659_GP8_PIN_MASK (0x1 << 8) 1625*4882a593Smuzhiyun #define RT5659_GP8_PIN_SFT 8 1626*4882a593Smuzhiyun #define RT5659_GP8_PIN_GPIO8 (0x0 << 8) 1627*4882a593Smuzhiyun #define RT5659_GP8_PIN_PDM_SDA (0x1 << 8) 1628*4882a593Smuzhiyun #define RT5659_GP9_PIN_MASK (0x1 << 7) 1629*4882a593Smuzhiyun #define RT5659_GP9_PIN_SFT 7 1630*4882a593Smuzhiyun #define RT5659_GP9_PIN_GPIO9 (0x0 << 7) 1631*4882a593Smuzhiyun #define RT5659_GP9_PIN_DMIC1_SDA (0x1 << 7) 1632*4882a593Smuzhiyun #define RT5659_GP10_PIN_MASK (0x1 << 6) 1633*4882a593Smuzhiyun #define RT5659_GP10_PIN_SFT 6 1634*4882a593Smuzhiyun #define RT5659_GP10_PIN_GPIO10 (0x0 << 6) 1635*4882a593Smuzhiyun #define RT5659_GP10_PIN_DMIC2_SDA (0x1 << 6) 1636*4882a593Smuzhiyun #define RT5659_GP11_PIN_MASK (0x1 << 5) 1637*4882a593Smuzhiyun #define RT5659_GP11_PIN_SFT 5 1638*4882a593Smuzhiyun #define RT5659_GP11_PIN_GPIO11 (0x0 << 5) 1639*4882a593Smuzhiyun #define RT5659_GP11_PIN_DMIC1_SDA (0x1 << 5) 1640*4882a593Smuzhiyun #define RT5659_GP12_PIN_MASK (0x1 << 4) 1641*4882a593Smuzhiyun #define RT5659_GP12_PIN_SFT 4 1642*4882a593Smuzhiyun #define RT5659_GP12_PIN_GPIO12 (0x0 << 4) 1643*4882a593Smuzhiyun #define RT5659_GP12_PIN_DMIC2_SDA (0x1 << 4) 1644*4882a593Smuzhiyun #define RT5659_GP13_PIN_MASK (0x3 << 2) 1645*4882a593Smuzhiyun #define RT5659_GP13_PIN_SFT 2 1646*4882a593Smuzhiyun #define RT5659_GP13_PIN_GPIO13 (0x0 << 2) 1647*4882a593Smuzhiyun #define RT5659_GP13_PIN_SPDIF_SDA (0x1 << 2) 1648*4882a593Smuzhiyun #define RT5659_GP13_PIN_DMIC2_SCL (0x2 << 2) 1649*4882a593Smuzhiyun #define RT5659_GP13_PIN_PDM_SCL (0x3 << 2) 1650*4882a593Smuzhiyun #define RT5659_GP15_PIN_MASK (0x3) 1651*4882a593Smuzhiyun #define RT5659_GP15_PIN_SFT 0 1652*4882a593Smuzhiyun #define RT5659_GP15_PIN_GPIO15 (0x0) 1653*4882a593Smuzhiyun #define RT5659_GP15_PIN_DMIC3_SCL (0x1) 1654*4882a593Smuzhiyun #define RT5659_GP15_PIN_PDM_SDA (0x2) 1655*4882a593Smuzhiyun 1656*4882a593Smuzhiyun /* GPIO Control 2 (0x00c1)*/ 1657*4882a593Smuzhiyun #define RT5659_GP1_PF_IN (0x0 << 2) 1658*4882a593Smuzhiyun #define RT5659_GP1_PF_OUT (0x1 << 2) 1659*4882a593Smuzhiyun #define RT5659_GP1_PF_MASK (0x1 << 2) 1660*4882a593Smuzhiyun #define RT5659_GP1_PF_SFT 2 1661*4882a593Smuzhiyun 1662*4882a593Smuzhiyun /* GPIO Control 3 (0x00c2) */ 1663*4882a593Smuzhiyun #define RT5659_I2S2_PIN_MASK (0x1 << 15) 1664*4882a593Smuzhiyun #define RT5659_I2S2_PIN_SFT 15 1665*4882a593Smuzhiyun #define RT5659_I2S2_PIN_I2S (0x0 << 15) 1666*4882a593Smuzhiyun #define RT5659_I2S2_PIN_GPIO (0x1 << 15) 1667*4882a593Smuzhiyun 1668*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0x00d9) */ 1669*4882a593Smuzhiyun #define RT5659_SV_MASK (0x1 << 15) 1670*4882a593Smuzhiyun #define RT5659_SV_SFT 15 1671*4882a593Smuzhiyun #define RT5659_SV_DIS (0x0 << 15) 1672*4882a593Smuzhiyun #define RT5659_SV_EN (0x1 << 15) 1673*4882a593Smuzhiyun #define RT5659_OUT_SV_MASK (0x1 << 13) 1674*4882a593Smuzhiyun #define RT5659_OUT_SV_SFT 13 1675*4882a593Smuzhiyun #define RT5659_OUT_SV_DIS (0x0 << 13) 1676*4882a593Smuzhiyun #define RT5659_OUT_SV_EN (0x1 << 13) 1677*4882a593Smuzhiyun #define RT5659_HP_SV_MASK (0x1 << 12) 1678*4882a593Smuzhiyun #define RT5659_HP_SV_SFT 12 1679*4882a593Smuzhiyun #define RT5659_HP_SV_DIS (0x0 << 12) 1680*4882a593Smuzhiyun #define RT5659_HP_SV_EN (0x1 << 12) 1681*4882a593Smuzhiyun #define RT5659_ZCD_DIG_MASK (0x1 << 11) 1682*4882a593Smuzhiyun #define RT5659_ZCD_DIG_SFT 11 1683*4882a593Smuzhiyun #define RT5659_ZCD_DIG_DIS (0x0 << 11) 1684*4882a593Smuzhiyun #define RT5659_ZCD_DIG_EN (0x1 << 11) 1685*4882a593Smuzhiyun #define RT5659_ZCD_MASK (0x1 << 10) 1686*4882a593Smuzhiyun #define RT5659_ZCD_SFT 10 1687*4882a593Smuzhiyun #define RT5659_ZCD_PD (0x0 << 10) 1688*4882a593Smuzhiyun #define RT5659_ZCD_PU (0x1 << 10) 1689*4882a593Smuzhiyun #define RT5659_SV_DLY_MASK (0xf) 1690*4882a593Smuzhiyun #define RT5659_SV_DLY_SFT 0 1691*4882a593Smuzhiyun 1692*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0x00da) */ 1693*4882a593Smuzhiyun #define RT5659_ZCD_HP_MASK (0x1 << 15) 1694*4882a593Smuzhiyun #define RT5659_ZCD_HP_SFT 15 1695*4882a593Smuzhiyun #define RT5659_ZCD_HP_DIS (0x0 << 15) 1696*4882a593Smuzhiyun #define RT5659_ZCD_HP_EN (0x1 << 15) 1697*4882a593Smuzhiyun 1698*4882a593Smuzhiyun /* 4 Button Inline Command Control 2 (0x00e0) */ 1699*4882a593Smuzhiyun #define RT5659_4BTN_IL_MASK (0x1 << 15) 1700*4882a593Smuzhiyun #define RT5659_4BTN_IL_EN (0x1 << 15) 1701*4882a593Smuzhiyun #define RT5659_4BTN_IL_DIS (0x0 << 15) 1702*4882a593Smuzhiyun 1703*4882a593Smuzhiyun /* Analog JD Control 1 (0x00f0) */ 1704*4882a593Smuzhiyun #define RT5659_JD1_MODE_MASK (0x3 << 0) 1705*4882a593Smuzhiyun #define RT5659_JD1_MODE_0 (0x0 << 0) 1706*4882a593Smuzhiyun #define RT5659_JD1_MODE_1 (0x1 << 0) 1707*4882a593Smuzhiyun #define RT5659_JD1_MODE_2 (0x2 << 0) 1708*4882a593Smuzhiyun 1709*4882a593Smuzhiyun /* Jack Detect Control 3 (0x00f8) */ 1710*4882a593Smuzhiyun #define RT5659_JD_TRI_HPO_SEL_MASK (0x7) 1711*4882a593Smuzhiyun #define RT5659_JD_TRI_HPO_SEL_SFT (0) 1712*4882a593Smuzhiyun #define RT5659_JD_HPO_GPIO_JD1 (0x0) 1713*4882a593Smuzhiyun #define RT5659_JD_HPO_JD1_1 (0x1) 1714*4882a593Smuzhiyun #define RT5659_JD_HPO_JD1_2 (0x2) 1715*4882a593Smuzhiyun #define RT5659_JD_HPO_JD2 (0x3) 1716*4882a593Smuzhiyun #define RT5659_JD_HPO_GPIO_JD2 (0x4) 1717*4882a593Smuzhiyun #define RT5659_JD_HPO_JD3 (0x5) 1718*4882a593Smuzhiyun #define RT5659_JD_HPO_JD_D (0x6) 1719*4882a593Smuzhiyun 1720*4882a593Smuzhiyun /* Digital Misc Control (0x00fa) */ 1721*4882a593Smuzhiyun #define RT5659_AM_MASK (0x1 << 7) 1722*4882a593Smuzhiyun #define RT5659_AM_EN (0x1 << 7) 1723*4882a593Smuzhiyun #define RT5659_AM_DIS (0x1 << 7) 1724*4882a593Smuzhiyun #define RT5659_DIG_GATE_CTRL 0x1 1725*4882a593Smuzhiyun #define RT5659_DIG_GATE_CTRL_SFT (0) 1726*4882a593Smuzhiyun 1727*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x011c)*/ 1728*4882a593Smuzhiyun #define RT5659_M_RF_DIG_MASK (0x1 << 12) 1729*4882a593Smuzhiyun #define RT5659_M_RF_DIG_SFT 12 1730*4882a593Smuzhiyun #define RT5659_M_RI_DIG (0x1 << 11) 1731*4882a593Smuzhiyun 1732*4882a593Smuzhiyun /* Chopper and Clock control for DAC (0x013a)*/ 1733*4882a593Smuzhiyun #define RT5659_CKXEN_DAC1_MASK (0x1 << 13) 1734*4882a593Smuzhiyun #define RT5659_CKXEN_DAC1_SFT 13 1735*4882a593Smuzhiyun #define RT5659_CKGEN_DAC1_MASK (0x1 << 12) 1736*4882a593Smuzhiyun #define RT5659_CKGEN_DAC1_SFT 12 1737*4882a593Smuzhiyun #define RT5659_CKXEN_DAC2_MASK (0x1 << 5) 1738*4882a593Smuzhiyun #define RT5659_CKXEN_DAC2_SFT 5 1739*4882a593Smuzhiyun #define RT5659_CKGEN_DAC2_MASK (0x1 << 4) 1740*4882a593Smuzhiyun #define RT5659_CKGEN_DAC2_SFT 4 1741*4882a593Smuzhiyun 1742*4882a593Smuzhiyun /* Chopper and Clock control for ADC (0x013b)*/ 1743*4882a593Smuzhiyun #define RT5659_CKXEN_ADC1_MASK (0x1 << 13) 1744*4882a593Smuzhiyun #define RT5659_CKXEN_ADC1_SFT 13 1745*4882a593Smuzhiyun #define RT5659_CKGEN_ADC1_MASK (0x1 << 12) 1746*4882a593Smuzhiyun #define RT5659_CKGEN_ADC1_SFT 12 1747*4882a593Smuzhiyun #define RT5659_CKXEN_ADC2_MASK (0x1 << 5) 1748*4882a593Smuzhiyun #define RT5659_CKXEN_ADC2_SFT 5 1749*4882a593Smuzhiyun #define RT5659_CKGEN_ADC2_MASK (0x1 << 4) 1750*4882a593Smuzhiyun #define RT5659_CKGEN_ADC2_SFT 4 1751*4882a593Smuzhiyun 1752*4882a593Smuzhiyun /* Test Mode Control 1 (0x0145) */ 1753*4882a593Smuzhiyun #define RT5659_AD2DA_LB_MASK (0x1 << 9) 1754*4882a593Smuzhiyun #define RT5659_AD2DA_LB_SFT 9 1755*4882a593Smuzhiyun 1756*4882a593Smuzhiyun /* Stereo Noise Gate Control 1 (0x0160) */ 1757*4882a593Smuzhiyun #define RT5659_NG2_EN_MASK (0x1 << 15) 1758*4882a593Smuzhiyun #define RT5659_NG2_EN (0x1 << 15) 1759*4882a593Smuzhiyun #define RT5659_NG2_DIS (0x0 << 15) 1760*4882a593Smuzhiyun 1761*4882a593Smuzhiyun /* System Clock Source */ 1762*4882a593Smuzhiyun enum { 1763*4882a593Smuzhiyun RT5659_SCLK_S_MCLK, 1764*4882a593Smuzhiyun RT5659_SCLK_S_PLL1, 1765*4882a593Smuzhiyun RT5659_SCLK_S_RCCLK, 1766*4882a593Smuzhiyun }; 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun /* PLL1 Source */ 1769*4882a593Smuzhiyun enum { 1770*4882a593Smuzhiyun RT5659_PLL1_S_MCLK, 1771*4882a593Smuzhiyun RT5659_PLL1_S_BCLK1, 1772*4882a593Smuzhiyun RT5659_PLL1_S_BCLK2, 1773*4882a593Smuzhiyun RT5659_PLL1_S_BCLK3, 1774*4882a593Smuzhiyun RT5659_PLL1_S_BCLK4, 1775*4882a593Smuzhiyun }; 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun enum { 1778*4882a593Smuzhiyun RT5659_AIF1, 1779*4882a593Smuzhiyun RT5659_AIF2, 1780*4882a593Smuzhiyun RT5659_AIF3, 1781*4882a593Smuzhiyun RT5659_AIF4, 1782*4882a593Smuzhiyun RT5659_AIFS, 1783*4882a593Smuzhiyun }; 1784*4882a593Smuzhiyun 1785*4882a593Smuzhiyun struct rt5659_pll_code { 1786*4882a593Smuzhiyun bool m_bp; 1787*4882a593Smuzhiyun int m_code; 1788*4882a593Smuzhiyun int n_code; 1789*4882a593Smuzhiyun int k_code; 1790*4882a593Smuzhiyun }; 1791*4882a593Smuzhiyun 1792*4882a593Smuzhiyun struct rt5659_priv { 1793*4882a593Smuzhiyun struct snd_soc_component *component; 1794*4882a593Smuzhiyun struct rt5659_platform_data pdata; 1795*4882a593Smuzhiyun struct regmap *regmap; 1796*4882a593Smuzhiyun struct gpio_desc *gpiod_ldo1_en; 1797*4882a593Smuzhiyun struct gpio_desc *gpiod_reset; 1798*4882a593Smuzhiyun struct snd_soc_jack *hs_jack; 1799*4882a593Smuzhiyun struct delayed_work jack_detect_work; 1800*4882a593Smuzhiyun struct clk *mclk; 1801*4882a593Smuzhiyun 1802*4882a593Smuzhiyun int sysclk; 1803*4882a593Smuzhiyun int sysclk_src; 1804*4882a593Smuzhiyun int lrck[RT5659_AIFS]; 1805*4882a593Smuzhiyun int bclk[RT5659_AIFS]; 1806*4882a593Smuzhiyun int master[RT5659_AIFS]; 1807*4882a593Smuzhiyun int v_id; 1808*4882a593Smuzhiyun 1809*4882a593Smuzhiyun int pll_src; 1810*4882a593Smuzhiyun int pll_in; 1811*4882a593Smuzhiyun int pll_out; 1812*4882a593Smuzhiyun 1813*4882a593Smuzhiyun int jack_type; 1814*4882a593Smuzhiyun bool hda_hp_plugged; 1815*4882a593Smuzhiyun bool hda_mic_plugged; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun int rt5659_set_jack_detect(struct snd_soc_component *component, 1819*4882a593Smuzhiyun struct snd_soc_jack *hs_jack); 1820*4882a593Smuzhiyun 1821*4882a593Smuzhiyun #endif /* __RT5659_H__ */ 1822