1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5651.h -- RT5651 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2011 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Johnny Hsu <johnnyhsu@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5651_H__ 10*4882a593Smuzhiyun #define __RT5651_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <dt-bindings/sound/rt5651.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Info */ 15*4882a593Smuzhiyun #define RT5651_RESET 0x00 16*4882a593Smuzhiyun #define RT5651_VERSION_ID 0xfd 17*4882a593Smuzhiyun #define RT5651_VENDOR_ID 0xfe 18*4882a593Smuzhiyun #define RT5651_DEVICE_ID 0xff 19*4882a593Smuzhiyun /* I/O - Output */ 20*4882a593Smuzhiyun #define RT5651_HP_VOL 0x02 21*4882a593Smuzhiyun #define RT5651_LOUT_CTRL1 0x03 22*4882a593Smuzhiyun #define RT5651_LOUT_CTRL2 0x05 23*4882a593Smuzhiyun /* I/O - Input */ 24*4882a593Smuzhiyun #define RT5651_IN1_IN2 0x0d 25*4882a593Smuzhiyun #define RT5651_IN3 0x0e 26*4882a593Smuzhiyun #define RT5651_INL1_INR1_VOL 0x0f 27*4882a593Smuzhiyun #define RT5651_INL2_INR2_VOL 0x10 28*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 29*4882a593Smuzhiyun #define RT5651_DAC1_DIG_VOL 0x19 30*4882a593Smuzhiyun #define RT5651_DAC2_DIG_VOL 0x1a 31*4882a593Smuzhiyun #define RT5651_DAC2_CTRL 0x1b 32*4882a593Smuzhiyun #define RT5651_ADC_DIG_VOL 0x1c 33*4882a593Smuzhiyun #define RT5651_ADC_DATA 0x1d 34*4882a593Smuzhiyun #define RT5651_ADC_BST_VOL 0x1e 35*4882a593Smuzhiyun /* Mixer - D-D */ 36*4882a593Smuzhiyun #define RT5651_STO1_ADC_MIXER 0x27 37*4882a593Smuzhiyun #define RT5651_STO2_ADC_MIXER 0x28 38*4882a593Smuzhiyun #define RT5651_AD_DA_MIXER 0x29 39*4882a593Smuzhiyun #define RT5651_STO_DAC_MIXER 0x2a 40*4882a593Smuzhiyun #define RT5651_DD_MIXER 0x2b 41*4882a593Smuzhiyun #define RT5651_DIG_INF_DATA 0x2f 42*4882a593Smuzhiyun /* PDM */ 43*4882a593Smuzhiyun #define RT5651_PDM_CTL 0x30 44*4882a593Smuzhiyun #define RT5651_PDM_I2C_CTL1 0x31 45*4882a593Smuzhiyun #define RT5651_PDM_I2C_CTL2 0x32 46*4882a593Smuzhiyun #define RT5651_PDM_I2C_DATA_W 0x33 47*4882a593Smuzhiyun #define RT5651_PDM_I2C_DATA_R 0x34 48*4882a593Smuzhiyun /* Mixer - ADC */ 49*4882a593Smuzhiyun #define RT5651_REC_L1_MIXER 0x3b 50*4882a593Smuzhiyun #define RT5651_REC_L2_MIXER 0x3c 51*4882a593Smuzhiyun #define RT5651_REC_R1_MIXER 0x3d 52*4882a593Smuzhiyun #define RT5651_REC_R2_MIXER 0x3e 53*4882a593Smuzhiyun /* Mixer - DAC */ 54*4882a593Smuzhiyun #define RT5651_HPO_MIXER 0x45 55*4882a593Smuzhiyun #define RT5651_OUT_L1_MIXER 0x4d 56*4882a593Smuzhiyun #define RT5651_OUT_L2_MIXER 0x4e 57*4882a593Smuzhiyun #define RT5651_OUT_L3_MIXER 0x4f 58*4882a593Smuzhiyun #define RT5651_OUT_R1_MIXER 0x50 59*4882a593Smuzhiyun #define RT5651_OUT_R2_MIXER 0x51 60*4882a593Smuzhiyun #define RT5651_OUT_R3_MIXER 0x52 61*4882a593Smuzhiyun #define RT5651_LOUT_MIXER 0x53 62*4882a593Smuzhiyun /* Power */ 63*4882a593Smuzhiyun #define RT5651_PWR_DIG1 0x61 64*4882a593Smuzhiyun #define RT5651_PWR_DIG2 0x62 65*4882a593Smuzhiyun #define RT5651_PWR_ANLG1 0x63 66*4882a593Smuzhiyun #define RT5651_PWR_ANLG2 0x64 67*4882a593Smuzhiyun #define RT5651_PWR_MIXER 0x65 68*4882a593Smuzhiyun #define RT5651_PWR_VOL 0x66 69*4882a593Smuzhiyun /* Private Register Control */ 70*4882a593Smuzhiyun #define RT5651_PRIV_INDEX 0x6a 71*4882a593Smuzhiyun #define RT5651_PRIV_DATA 0x6c 72*4882a593Smuzhiyun /* Format - ADC/DAC */ 73*4882a593Smuzhiyun #define RT5651_I2S1_SDP 0x70 74*4882a593Smuzhiyun #define RT5651_I2S2_SDP 0x71 75*4882a593Smuzhiyun #define RT5651_ADDA_CLK1 0x73 76*4882a593Smuzhiyun #define RT5651_ADDA_CLK2 0x74 77*4882a593Smuzhiyun #define RT5651_DMIC 0x75 78*4882a593Smuzhiyun /* TDM Control */ 79*4882a593Smuzhiyun #define RT5651_TDM_CTL_1 0x77 80*4882a593Smuzhiyun #define RT5651_TDM_CTL_2 0x78 81*4882a593Smuzhiyun #define RT5651_TDM_CTL_3 0x79 82*4882a593Smuzhiyun /* Function - Analog */ 83*4882a593Smuzhiyun #define RT5651_GLB_CLK 0x80 84*4882a593Smuzhiyun #define RT5651_PLL_CTRL1 0x81 85*4882a593Smuzhiyun #define RT5651_PLL_CTRL2 0x82 86*4882a593Smuzhiyun #define RT5651_PLL_MODE_1 0x83 87*4882a593Smuzhiyun #define RT5651_PLL_MODE_2 0x84 88*4882a593Smuzhiyun #define RT5651_PLL_MODE_3 0x85 89*4882a593Smuzhiyun #define RT5651_PLL_MODE_4 0x86 90*4882a593Smuzhiyun #define RT5651_PLL_MODE_5 0x87 91*4882a593Smuzhiyun #define RT5651_PLL_MODE_6 0x89 92*4882a593Smuzhiyun #define RT5651_PLL_MODE_7 0x8a 93*4882a593Smuzhiyun #define RT5651_DEPOP_M1 0x8e 94*4882a593Smuzhiyun #define RT5651_DEPOP_M2 0x8f 95*4882a593Smuzhiyun #define RT5651_DEPOP_M3 0x90 96*4882a593Smuzhiyun #define RT5651_CHARGE_PUMP 0x91 97*4882a593Smuzhiyun #define RT5651_MICBIAS 0x93 98*4882a593Smuzhiyun #define RT5651_A_JD_CTL1 0x94 99*4882a593Smuzhiyun /* Function - Digital */ 100*4882a593Smuzhiyun #define RT5651_EQ_CTRL1 0xb0 101*4882a593Smuzhiyun #define RT5651_EQ_CTRL2 0xb1 102*4882a593Smuzhiyun #define RT5651_ALC_1 0xb4 103*4882a593Smuzhiyun #define RT5651_ALC_2 0xb5 104*4882a593Smuzhiyun #define RT5651_ALC_3 0xb6 105*4882a593Smuzhiyun #define RT5651_JD_CTRL1 0xbb 106*4882a593Smuzhiyun #define RT5651_JD_CTRL2 0xbc 107*4882a593Smuzhiyun #define RT5651_IRQ_CTRL1 0xbd 108*4882a593Smuzhiyun #define RT5651_IRQ_CTRL2 0xbe 109*4882a593Smuzhiyun #define RT5651_INT_IRQ_ST 0xbf 110*4882a593Smuzhiyun #define RT5651_GPIO_CTRL1 0xc0 111*4882a593Smuzhiyun #define RT5651_GPIO_CTRL2 0xc1 112*4882a593Smuzhiyun #define RT5651_GPIO_CTRL3 0xc2 113*4882a593Smuzhiyun #define RT5651_PGM_REG_ARR1 0xc8 114*4882a593Smuzhiyun #define RT5651_PGM_REG_ARR2 0xc9 115*4882a593Smuzhiyun #define RT5651_PGM_REG_ARR3 0xca 116*4882a593Smuzhiyun #define RT5651_PGM_REG_ARR4 0xcb 117*4882a593Smuzhiyun #define RT5651_PGM_REG_ARR5 0xcc 118*4882a593Smuzhiyun #define RT5651_SCB_FUNC 0xcd 119*4882a593Smuzhiyun #define RT5651_SCB_CTRL 0xce 120*4882a593Smuzhiyun #define RT5651_BASE_BACK 0xcf 121*4882a593Smuzhiyun #define RT5651_MP3_PLUS1 0xd0 122*4882a593Smuzhiyun #define RT5651_MP3_PLUS2 0xd1 123*4882a593Smuzhiyun #define RT5651_ADJ_HPF_CTRL1 0xd3 124*4882a593Smuzhiyun #define RT5651_ADJ_HPF_CTRL2 0xd4 125*4882a593Smuzhiyun #define RT5651_HP_CALIB_AMP_DET 0xd6 126*4882a593Smuzhiyun #define RT5651_HP_CALIB2 0xd7 127*4882a593Smuzhiyun #define RT5651_SV_ZCD1 0xd9 128*4882a593Smuzhiyun #define RT5651_SV_ZCD2 0xda 129*4882a593Smuzhiyun #define RT5651_D_MISC 0xfa 130*4882a593Smuzhiyun /* Dummy Register */ 131*4882a593Smuzhiyun #define RT5651_DUMMY2 0xfb 132*4882a593Smuzhiyun #define RT5651_DUMMY3 0xfc 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Index of Codec Private Register definition */ 136*4882a593Smuzhiyun #define RT5651_BIAS_CUR1 0x12 137*4882a593Smuzhiyun #define RT5651_BIAS_CUR3 0x14 138*4882a593Smuzhiyun #define RT5651_BIAS_CUR4 0x15 139*4882a593Smuzhiyun #define RT5651_CLSD_INT_REG1 0x1c 140*4882a593Smuzhiyun #define RT5651_CHPUMP_INT_REG1 0x24 141*4882a593Smuzhiyun #define RT5651_MAMP_INT_REG2 0x37 142*4882a593Smuzhiyun #define RT5651_CHOP_DAC_ADC 0x3d 143*4882a593Smuzhiyun #define RT5651_3D_SPK 0x63 144*4882a593Smuzhiyun #define RT5651_WND_1 0x6c 145*4882a593Smuzhiyun #define RT5651_WND_2 0x6d 146*4882a593Smuzhiyun #define RT5651_WND_3 0x6e 147*4882a593Smuzhiyun #define RT5651_WND_4 0x6f 148*4882a593Smuzhiyun #define RT5651_WND_5 0x70 149*4882a593Smuzhiyun #define RT5651_WND_8 0x73 150*4882a593Smuzhiyun #define RT5651_DIP_SPK_INF 0x75 151*4882a593Smuzhiyun #define RT5651_HP_DCC_INT1 0x77 152*4882a593Smuzhiyun #define RT5651_EQ_BW_LOP 0xa0 153*4882a593Smuzhiyun #define RT5651_EQ_GN_LOP 0xa1 154*4882a593Smuzhiyun #define RT5651_EQ_FC_BP1 0xa2 155*4882a593Smuzhiyun #define RT5651_EQ_BW_BP1 0xa3 156*4882a593Smuzhiyun #define RT5651_EQ_GN_BP1 0xa4 157*4882a593Smuzhiyun #define RT5651_EQ_FC_BP2 0xa5 158*4882a593Smuzhiyun #define RT5651_EQ_BW_BP2 0xa6 159*4882a593Smuzhiyun #define RT5651_EQ_GN_BP2 0xa7 160*4882a593Smuzhiyun #define RT5651_EQ_FC_BP3 0xa8 161*4882a593Smuzhiyun #define RT5651_EQ_BW_BP3 0xa9 162*4882a593Smuzhiyun #define RT5651_EQ_GN_BP3 0xaa 163*4882a593Smuzhiyun #define RT5651_EQ_FC_BP4 0xab 164*4882a593Smuzhiyun #define RT5651_EQ_BW_BP4 0xac 165*4882a593Smuzhiyun #define RT5651_EQ_GN_BP4 0xad 166*4882a593Smuzhiyun #define RT5651_EQ_FC_HIP1 0xae 167*4882a593Smuzhiyun #define RT5651_EQ_GN_HIP1 0xaf 168*4882a593Smuzhiyun #define RT5651_EQ_FC_HIP2 0xb0 169*4882a593Smuzhiyun #define RT5651_EQ_BW_HIP2 0xb1 170*4882a593Smuzhiyun #define RT5651_EQ_GN_HIP2 0xb2 171*4882a593Smuzhiyun #define RT5651_EQ_PRE_VOL 0xb3 172*4882a593Smuzhiyun #define RT5651_EQ_PST_VOL 0xb4 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* global definition */ 176*4882a593Smuzhiyun #define RT5651_L_MUTE (0x1 << 15) 177*4882a593Smuzhiyun #define RT5651_L_MUTE_SFT 15 178*4882a593Smuzhiyun #define RT5651_VOL_L_MUTE (0x1 << 14) 179*4882a593Smuzhiyun #define RT5651_VOL_L_SFT 14 180*4882a593Smuzhiyun #define RT5651_R_MUTE (0x1 << 7) 181*4882a593Smuzhiyun #define RT5651_R_MUTE_SFT 7 182*4882a593Smuzhiyun #define RT5651_VOL_R_MUTE (0x1 << 6) 183*4882a593Smuzhiyun #define RT5651_VOL_R_SFT 6 184*4882a593Smuzhiyun #define RT5651_L_VOL_MASK (0x3f << 8) 185*4882a593Smuzhiyun #define RT5651_L_VOL_SFT 8 186*4882a593Smuzhiyun #define RT5651_R_VOL_MASK (0x3f) 187*4882a593Smuzhiyun #define RT5651_R_VOL_SFT 0 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* LOUT Control 2(0x05) */ 190*4882a593Smuzhiyun #define RT5651_EN_DFO (0x1 << 15) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* IN1 and IN2 Control (0x0d) */ 193*4882a593Smuzhiyun /* IN3 and IN4 Control (0x0e) */ 194*4882a593Smuzhiyun #define RT5651_BST_MASK1 (0xf<<12) 195*4882a593Smuzhiyun #define RT5651_BST_SFT1 12 196*4882a593Smuzhiyun #define RT5651_BST_MASK2 (0xf<<8) 197*4882a593Smuzhiyun #define RT5651_BST_SFT2 8 198*4882a593Smuzhiyun #define RT5651_IN_DF1 (0x1 << 7) 199*4882a593Smuzhiyun #define RT5651_IN_SFT1 7 200*4882a593Smuzhiyun #define RT5651_IN_DF2 (0x1 << 6) 201*4882a593Smuzhiyun #define RT5651_IN_SFT2 6 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* INL1 and INR1 Volume Control (0x0f) */ 204*4882a593Smuzhiyun /* INL2 and INR2 Volume Control (0x10) */ 205*4882a593Smuzhiyun #define RT5651_INL_SEL_MASK (0x1 << 15) 206*4882a593Smuzhiyun #define RT5651_INL_SEL_SFT 15 207*4882a593Smuzhiyun #define RT5651_INL_SEL_IN4P (0x0 << 15) 208*4882a593Smuzhiyun #define RT5651_INL_SEL_MONOP (0x1 << 15) 209*4882a593Smuzhiyun #define RT5651_INL_VOL_MASK (0x1f << 8) 210*4882a593Smuzhiyun #define RT5651_INL_VOL_SFT 8 211*4882a593Smuzhiyun #define RT5651_INR_SEL_MASK (0x1 << 7) 212*4882a593Smuzhiyun #define RT5651_INR_SEL_SFT 7 213*4882a593Smuzhiyun #define RT5651_INR_SEL_IN4N (0x0 << 7) 214*4882a593Smuzhiyun #define RT5651_INR_SEL_MONON (0x1 << 7) 215*4882a593Smuzhiyun #define RT5651_INR_VOL_MASK (0x1f) 216*4882a593Smuzhiyun #define RT5651_INR_VOL_SFT 0 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* DAC1 Digital Volume (0x19) */ 219*4882a593Smuzhiyun #define RT5651_DAC_L1_VOL_MASK (0xff << 8) 220*4882a593Smuzhiyun #define RT5651_DAC_L1_VOL_SFT 8 221*4882a593Smuzhiyun #define RT5651_DAC_R1_VOL_MASK (0xff) 222*4882a593Smuzhiyun #define RT5651_DAC_R1_VOL_SFT 0 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun /* DAC2 Digital Volume (0x1a) */ 225*4882a593Smuzhiyun #define RT5651_DAC_L2_VOL_MASK (0xff << 8) 226*4882a593Smuzhiyun #define RT5651_DAC_L2_VOL_SFT 8 227*4882a593Smuzhiyun #define RT5651_DAC_R2_VOL_MASK (0xff) 228*4882a593Smuzhiyun #define RT5651_DAC_R2_VOL_SFT 0 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* DAC2 Control (0x1b) */ 231*4882a593Smuzhiyun #define RT5651_M_DAC_L2_VOL (0x1 << 13) 232*4882a593Smuzhiyun #define RT5651_M_DAC_L2_VOL_SFT 13 233*4882a593Smuzhiyun #define RT5651_M_DAC_R2_VOL (0x1 << 12) 234*4882a593Smuzhiyun #define RT5651_M_DAC_R2_VOL_SFT 12 235*4882a593Smuzhiyun #define RT5651_SEL_DAC_L2 (0x1 << 11) 236*4882a593Smuzhiyun #define RT5651_IF2_DAC_L2 (0x1 << 11) 237*4882a593Smuzhiyun #define RT5651_IF1_DAC_L2 (0x0 << 11) 238*4882a593Smuzhiyun #define RT5651_SEL_DAC_L2_SFT 11 239*4882a593Smuzhiyun #define RT5651_SEL_DAC_R2 (0x1 << 10) 240*4882a593Smuzhiyun #define RT5651_IF2_DAC_R2 (0x1 << 11) 241*4882a593Smuzhiyun #define RT5651_IF1_DAC_R2 (0x0 << 11) 242*4882a593Smuzhiyun #define RT5651_SEL_DAC_R2_SFT 10 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* ADC Digital Volume Control (0x1c) */ 245*4882a593Smuzhiyun #define RT5651_ADC_L_VOL_MASK (0x7f << 8) 246*4882a593Smuzhiyun #define RT5651_ADC_L_VOL_SFT 8 247*4882a593Smuzhiyun #define RT5651_ADC_R_VOL_MASK (0x7f) 248*4882a593Smuzhiyun #define RT5651_ADC_R_VOL_SFT 0 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x1d) */ 251*4882a593Smuzhiyun #define RT5651_M_MONO_ADC_L (0x1 << 15) 252*4882a593Smuzhiyun #define RT5651_M_MONO_ADC_L_SFT 15 253*4882a593Smuzhiyun #define RT5651_MONO_ADC_L_VOL_MASK (0x7f << 8) 254*4882a593Smuzhiyun #define RT5651_MONO_ADC_L_VOL_SFT 8 255*4882a593Smuzhiyun #define RT5651_M_MONO_ADC_R (0x1 << 7) 256*4882a593Smuzhiyun #define RT5651_M_MONO_ADC_R_SFT 7 257*4882a593Smuzhiyun #define RT5651_MONO_ADC_R_VOL_MASK (0x7f) 258*4882a593Smuzhiyun #define RT5651_MONO_ADC_R_VOL_SFT 0 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* ADC Boost Volume Control (0x1e) */ 261*4882a593Smuzhiyun #define RT5651_ADC_L_BST_MASK (0x3 << 14) 262*4882a593Smuzhiyun #define RT5651_ADC_L_BST_SFT 14 263*4882a593Smuzhiyun #define RT5651_ADC_R_BST_MASK (0x3 << 12) 264*4882a593Smuzhiyun #define RT5651_ADC_R_BST_SFT 12 265*4882a593Smuzhiyun #define RT5651_ADC_COMP_MASK (0x3 << 10) 266*4882a593Smuzhiyun #define RT5651_ADC_COMP_SFT 10 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* Stereo ADC1 Mixer Control (0x27) */ 269*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_L1 (0x1 << 14) 270*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_L1_SFT 14 271*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_L2 (0x1 << 13) 272*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_L2_SFT 13 273*4882a593Smuzhiyun #define RT5651_STO1_ADC_1_SRC_MASK (0x1 << 12) 274*4882a593Smuzhiyun #define RT5651_STO1_ADC_1_SRC_SFT 12 275*4882a593Smuzhiyun #define RT5651_STO1_ADC_1_SRC_ADC (0x1 << 12) 276*4882a593Smuzhiyun #define RT5651_STO1_ADC_1_SRC_DACMIX (0x0 << 12) 277*4882a593Smuzhiyun #define RT5651_STO1_ADC_2_SRC_MASK (0x1 << 11) 278*4882a593Smuzhiyun #define RT5651_STO1_ADC_2_SRC_SFT 11 279*4882a593Smuzhiyun #define RT5651_STO1_ADC_2_SRC_DMIC (0x0 << 11) 280*4882a593Smuzhiyun #define RT5651_STO1_ADC_2_SRC_DACMIXR (0x1 << 11) 281*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_R1 (0x1 << 6) 282*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_R1_SFT 6 283*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_R2 (0x1 << 5) 284*4882a593Smuzhiyun #define RT5651_M_STO1_ADC_R2_SFT 5 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* Stereo ADC2 Mixer Control (0x28) */ 287*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_L1 (0x1 << 14) 288*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_L1_SFT 14 289*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_L2 (0x1 << 13) 290*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_L2_SFT 13 291*4882a593Smuzhiyun #define RT5651_STO2_ADC_L1_SRC_MASK (0x1 << 12) 292*4882a593Smuzhiyun #define RT5651_STO2_ADC_L1_SRC_SFT 12 293*4882a593Smuzhiyun #define RT5651_STO2_ADC_L1_SRC_DACMIXL (0x0 << 12) 294*4882a593Smuzhiyun #define RT5651_STO2_ADC_L1_SRC_ADCL (0x1 << 12) 295*4882a593Smuzhiyun #define RT5651_STO2_ADC_L2_SRC_MASK (0x1 << 11) 296*4882a593Smuzhiyun #define RT5651_STO2_ADC_L2_SRC_SFT 11 297*4882a593Smuzhiyun #define RT5651_STO2_ADC_L2_SRC_DMIC (0x0 << 11) 298*4882a593Smuzhiyun #define RT5651_STO2_ADC_L2_SRC_DACMIXR (0x1 << 11) 299*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_R1 (0x1 << 6) 300*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_R1_SFT 6 301*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_R2 (0x1 << 5) 302*4882a593Smuzhiyun #define RT5651_M_STO2_ADC_R2_SFT 5 303*4882a593Smuzhiyun #define RT5651_STO2_ADC_R1_SRC_MASK (0x1 << 4) 304*4882a593Smuzhiyun #define RT5651_STO2_ADC_R1_SRC_SFT 4 305*4882a593Smuzhiyun #define RT5651_STO2_ADC_R1_SRC_ADCR (0x1 << 4) 306*4882a593Smuzhiyun #define RT5651_STO2_ADC_R1_SRC_DACMIXR (0x0 << 4) 307*4882a593Smuzhiyun #define RT5651_STO2_ADC_R2_SRC_MASK (0x1 << 3) 308*4882a593Smuzhiyun #define RT5651_STO2_ADC_R2_SRC_SFT 3 309*4882a593Smuzhiyun #define RT5651_STO2_ADC_R2_SRC_DMIC (0x0 << 3) 310*4882a593Smuzhiyun #define RT5651_STO2_ADC_R2_SRC_DACMIXR (0x1 << 3) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x29) */ 313*4882a593Smuzhiyun #define RT5651_M_ADCMIX_L (0x1 << 15) 314*4882a593Smuzhiyun #define RT5651_M_ADCMIX_L_SFT 15 315*4882a593Smuzhiyun #define RT5651_M_IF1_DAC_L (0x1 << 14) 316*4882a593Smuzhiyun #define RT5651_M_IF1_DAC_L_SFT 14 317*4882a593Smuzhiyun #define RT5651_M_ADCMIX_R (0x1 << 7) 318*4882a593Smuzhiyun #define RT5651_M_ADCMIX_R_SFT 7 319*4882a593Smuzhiyun #define RT5651_M_IF1_DAC_R (0x1 << 6) 320*4882a593Smuzhiyun #define RT5651_M_IF1_DAC_R_SFT 6 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* Stereo DAC Mixer Control (0x2a) */ 323*4882a593Smuzhiyun #define RT5651_M_DAC_L1_MIXL (0x1 << 14) 324*4882a593Smuzhiyun #define RT5651_M_DAC_L1_MIXL_SFT 14 325*4882a593Smuzhiyun #define RT5651_DAC_L1_STO_L_VOL_MASK (0x1 << 13) 326*4882a593Smuzhiyun #define RT5651_DAC_L1_STO_L_VOL_SFT 13 327*4882a593Smuzhiyun #define RT5651_M_DAC_L2_MIXL (0x1 << 12) 328*4882a593Smuzhiyun #define RT5651_M_DAC_L2_MIXL_SFT 12 329*4882a593Smuzhiyun #define RT5651_DAC_L2_STO_L_VOL_MASK (0x1 << 11) 330*4882a593Smuzhiyun #define RT5651_DAC_L2_STO_L_VOL_SFT 11 331*4882a593Smuzhiyun #define RT5651_M_DAC_R1_MIXL (0x1 << 9) 332*4882a593Smuzhiyun #define RT5651_M_DAC_R1_MIXL_SFT 9 333*4882a593Smuzhiyun #define RT5651_DAC_R1_STO_L_VOL_MASK (0x1 << 8) 334*4882a593Smuzhiyun #define RT5651_DAC_R1_STO_L_VOL_SFT 8 335*4882a593Smuzhiyun #define RT5651_M_DAC_R1_MIXR (0x1 << 6) 336*4882a593Smuzhiyun #define RT5651_M_DAC_R1_MIXR_SFT 6 337*4882a593Smuzhiyun #define RT5651_DAC_R1_STO_R_VOL_MASK (0x1 << 5) 338*4882a593Smuzhiyun #define RT5651_DAC_R1_STO_R_VOL_SFT 5 339*4882a593Smuzhiyun #define RT5651_M_DAC_R2_MIXR (0x1 << 4) 340*4882a593Smuzhiyun #define RT5651_M_DAC_R2_MIXR_SFT 4 341*4882a593Smuzhiyun #define RT5651_DAC_R2_STO_R_VOL_MASK (0x1 << 3) 342*4882a593Smuzhiyun #define RT5651_DAC_R2_STO_R_VOL_SFT 3 343*4882a593Smuzhiyun #define RT5651_M_DAC_L1_MIXR (0x1 << 1) 344*4882a593Smuzhiyun #define RT5651_M_DAC_L1_MIXR_SFT 1 345*4882a593Smuzhiyun #define RT5651_DAC_L1_STO_R_VOL_MASK (0x1) 346*4882a593Smuzhiyun #define RT5651_DAC_L1_STO_R_VOL_SFT 0 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun /* DD Mixer Control (0x2b) */ 349*4882a593Smuzhiyun #define RT5651_M_STO_DD_L1 (0x1 << 14) 350*4882a593Smuzhiyun #define RT5651_M_STO_DD_L1_SFT 14 351*4882a593Smuzhiyun #define RT5651_STO_DD_L1_VOL_MASK (0x1 << 13) 352*4882a593Smuzhiyun #define RT5651_DAC_DD_L1_VOL_SFT 13 353*4882a593Smuzhiyun #define RT5651_M_STO_DD_L2 (0x1 << 12) 354*4882a593Smuzhiyun #define RT5651_M_STO_DD_L2_SFT 12 355*4882a593Smuzhiyun #define RT5651_STO_DD_L2_VOL_MASK (0x1 << 11) 356*4882a593Smuzhiyun #define RT5651_STO_DD_L2_VOL_SFT 11 357*4882a593Smuzhiyun #define RT5651_M_STO_DD_R2_L (0x1 << 10) 358*4882a593Smuzhiyun #define RT5651_M_STO_DD_R2_L_SFT 10 359*4882a593Smuzhiyun #define RT5651_STO_DD_R2_L_VOL_MASK (0x1 << 9) 360*4882a593Smuzhiyun #define RT5651_STO_DD_R2_L_VOL_SFT 9 361*4882a593Smuzhiyun #define RT5651_M_STO_DD_R1 (0x1 << 6) 362*4882a593Smuzhiyun #define RT5651_M_STO_DD_R1_SFT 6 363*4882a593Smuzhiyun #define RT5651_STO_DD_R1_VOL_MASK (0x1 << 5) 364*4882a593Smuzhiyun #define RT5651_STO_DD_R1_VOL_SFT 5 365*4882a593Smuzhiyun #define RT5651_M_STO_DD_R2 (0x1 << 4) 366*4882a593Smuzhiyun #define RT5651_M_STO_DD_R2_SFT 4 367*4882a593Smuzhiyun #define RT5651_STO_DD_R2_VOL_MASK (0x1 << 3) 368*4882a593Smuzhiyun #define RT5651_STO_DD_R2_VOL_SFT 3 369*4882a593Smuzhiyun #define RT5651_M_STO_DD_L2_R (0x1 << 2) 370*4882a593Smuzhiyun #define RT5651_M_STO_DD_L2_R_SFT 2 371*4882a593Smuzhiyun #define RT5651_STO_DD_L2_R_VOL_MASK (0x1 << 1) 372*4882a593Smuzhiyun #define RT5651_STO_DD_L2_R_VOL_SFT 1 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* Digital Mixer Control (0x2c) */ 375*4882a593Smuzhiyun #define RT5651_M_STO_L_DAC_L (0x1 << 15) 376*4882a593Smuzhiyun #define RT5651_M_STO_L_DAC_L_SFT 15 377*4882a593Smuzhiyun #define RT5651_STO_L_DAC_L_VOL_MASK (0x1 << 14) 378*4882a593Smuzhiyun #define RT5651_STO_L_DAC_L_VOL_SFT 14 379*4882a593Smuzhiyun #define RT5651_M_DAC_L2_DAC_L (0x1 << 13) 380*4882a593Smuzhiyun #define RT5651_M_DAC_L2_DAC_L_SFT 13 381*4882a593Smuzhiyun #define RT5651_DAC_L2_DAC_L_VOL_MASK (0x1 << 12) 382*4882a593Smuzhiyun #define RT5651_DAC_L2_DAC_L_VOL_SFT 12 383*4882a593Smuzhiyun #define RT5651_M_STO_R_DAC_R (0x1 << 11) 384*4882a593Smuzhiyun #define RT5651_M_STO_R_DAC_R_SFT 11 385*4882a593Smuzhiyun #define RT5651_STO_R_DAC_R_VOL_MASK (0x1 << 10) 386*4882a593Smuzhiyun #define RT5651_STO_R_DAC_R_VOL_SFT 10 387*4882a593Smuzhiyun #define RT5651_M_DAC_R2_DAC_R (0x1 << 9) 388*4882a593Smuzhiyun #define RT5651_M_DAC_R2_DAC_R_SFT 9 389*4882a593Smuzhiyun #define RT5651_DAC_R2_DAC_R_VOL_MASK (0x1 << 8) 390*4882a593Smuzhiyun #define RT5651_DAC_R2_DAC_R_VOL_SFT 8 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* DSP Path Control 1 (0x2d) */ 393*4882a593Smuzhiyun #define RT5651_RXDP_SRC_MASK (0x1 << 15) 394*4882a593Smuzhiyun #define RT5651_RXDP_SRC_SFT 15 395*4882a593Smuzhiyun #define RT5651_RXDP_SRC_NOR (0x0 << 15) 396*4882a593Smuzhiyun #define RT5651_RXDP_SRC_DIV3 (0x1 << 15) 397*4882a593Smuzhiyun #define RT5651_TXDP_SRC_MASK (0x1 << 14) 398*4882a593Smuzhiyun #define RT5651_TXDP_SRC_SFT 14 399*4882a593Smuzhiyun #define RT5651_TXDP_SRC_NOR (0x0 << 14) 400*4882a593Smuzhiyun #define RT5651_TXDP_SRC_DIV3 (0x1 << 14) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun /* DSP Path Control 2 (0x2e) */ 403*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_MASK (0x3 << 14) 404*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_SFT 14 405*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_IF2 (0x0 << 14) 406*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_IF3 (0x1 << 14) 407*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_TXDC (0x2 << 14) 408*4882a593Smuzhiyun #define RT5651_DAC_L2_SEL_BASS (0x3 << 14) 409*4882a593Smuzhiyun #define RT5651_DAC_R2_SEL_MASK (0x3 << 12) 410*4882a593Smuzhiyun #define RT5651_DAC_R2_SEL_SFT 12 411*4882a593Smuzhiyun #define RT5651_DAC_R2_SEL_IF2 (0x0 << 12) 412*4882a593Smuzhiyun #define RT5651_DAC_R2_SEL_IF3 (0x1 << 12) 413*4882a593Smuzhiyun #define RT5651_DAC_R2_SEL_TXDC (0x2 << 12) 414*4882a593Smuzhiyun #define RT5651_IF2_ADC_L_SEL_MASK (0x1 << 11) 415*4882a593Smuzhiyun #define RT5651_IF2_ADC_L_SEL_SFT 11 416*4882a593Smuzhiyun #define RT5651_IF2_ADC_L_SEL_TXDP (0x0 << 11) 417*4882a593Smuzhiyun #define RT5651_IF2_ADC_L_SEL_PASS (0x1 << 11) 418*4882a593Smuzhiyun #define RT5651_IF2_ADC_R_SEL_MASK (0x1 << 10) 419*4882a593Smuzhiyun #define RT5651_IF2_ADC_R_SEL_SFT 10 420*4882a593Smuzhiyun #define RT5651_IF2_ADC_R_SEL_TXDP (0x0 << 10) 421*4882a593Smuzhiyun #define RT5651_IF2_ADC_R_SEL_PASS (0x1 << 10) 422*4882a593Smuzhiyun #define RT5651_RXDC_SEL_MASK (0x3 << 8) 423*4882a593Smuzhiyun #define RT5651_RXDC_SEL_SFT 8 424*4882a593Smuzhiyun #define RT5651_RXDC_SEL_NOR (0x0 << 8) 425*4882a593Smuzhiyun #define RT5651_RXDC_SEL_L2R (0x1 << 8) 426*4882a593Smuzhiyun #define RT5651_RXDC_SEL_R2L (0x2 << 8) 427*4882a593Smuzhiyun #define RT5651_RXDC_SEL_SWAP (0x3 << 8) 428*4882a593Smuzhiyun #define RT5651_RXDP_SEL_MASK (0x3 << 6) 429*4882a593Smuzhiyun #define RT5651_RXDP_SEL_SFT 6 430*4882a593Smuzhiyun #define RT5651_RXDP_SEL_NOR (0x0 << 6) 431*4882a593Smuzhiyun #define RT5651_RXDP_SEL_L2R (0x1 << 6) 432*4882a593Smuzhiyun #define RT5651_RXDP_SEL_R2L (0x2 << 6) 433*4882a593Smuzhiyun #define RT5651_RXDP_SEL_SWAP (0x3 << 6) 434*4882a593Smuzhiyun #define RT5651_TXDC_SEL_MASK (0x3 << 4) 435*4882a593Smuzhiyun #define RT5651_TXDC_SEL_SFT 4 436*4882a593Smuzhiyun #define RT5651_TXDC_SEL_NOR (0x0 << 4) 437*4882a593Smuzhiyun #define RT5651_TXDC_SEL_L2R (0x1 << 4) 438*4882a593Smuzhiyun #define RT5651_TXDC_SEL_R2L (0x2 << 4) 439*4882a593Smuzhiyun #define RT5651_TXDC_SEL_SWAP (0x3 << 4) 440*4882a593Smuzhiyun #define RT5651_TXDP_SEL_MASK (0x3 << 2) 441*4882a593Smuzhiyun #define RT5651_TXDP_SEL_SFT 2 442*4882a593Smuzhiyun #define RT5651_TXDP_SEL_NOR (0x0 << 2) 443*4882a593Smuzhiyun #define RT5651_TXDP_SEL_L2R (0x1 << 2) 444*4882a593Smuzhiyun #define RT5651_TXDP_SEL_R2L (0x2 << 2) 445*4882a593Smuzhiyun #define RT5651_TRXDP_SEL_SWAP (0x3 << 2) 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* Digital Interface Data Control (0x2f) */ 448*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_MASK (0x3 << 10) 449*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_SFT 10 450*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_NOR (0x0 << 10) 451*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_SWAP (0x1 << 10) 452*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_L2R (0x2 << 10) 453*4882a593Smuzhiyun #define RT5651_IF2_DAC_SEL_R2L (0x3 << 10) 454*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_MASK (0x3 << 8) 455*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_SFT 8 456*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_NOR (0x0 << 8) 457*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_SWAP (0x1 << 8) 458*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_L2R (0x2 << 8) 459*4882a593Smuzhiyun #define RT5651_IF2_ADC_SEL_R2L (0x3 << 8) 460*4882a593Smuzhiyun #define RT5651_IF2_ADC_SRC_MASK (0x1 << 7) 461*4882a593Smuzhiyun #define RT5651_IF2_ADC_SRC_SFT 7 462*4882a593Smuzhiyun #define RT5651_IF1_ADC1 (0x0 << 7) 463*4882a593Smuzhiyun #define RT5651_IF1_ADC2 (0x1 << 7) 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun /* PDM Output Control (0x30) */ 466*4882a593Smuzhiyun #define RT5651_PDM_L_SEL_MASK (0x1 << 15) 467*4882a593Smuzhiyun #define RT5651_PDM_L_SEL_SFT 15 468*4882a593Smuzhiyun #define RT5651_PDM_L_SEL_DD_L (0x0 << 15) 469*4882a593Smuzhiyun #define RT5651_PDM_L_SEL_STO_L (0x1 << 15) 470*4882a593Smuzhiyun #define RT5651_M_PDM_L (0x1 << 14) 471*4882a593Smuzhiyun #define RT5651_M_PDM_L_SFT 14 472*4882a593Smuzhiyun #define RT5651_PDM_R_SEL_MASK (0x1 << 13) 473*4882a593Smuzhiyun #define RT5651_PDM_R_SEL_SFT 13 474*4882a593Smuzhiyun #define RT5651_PDM_R_SEL_DD_L (0x0 << 13) 475*4882a593Smuzhiyun #define RT5651_PDM_R_SEL_STO_L (0x1 << 13) 476*4882a593Smuzhiyun #define RT5651_M_PDM_R (0x1 << 12) 477*4882a593Smuzhiyun #define RT5651_M_PDM_R_SFT 12 478*4882a593Smuzhiyun #define RT5651_PDM_BUSY (0x1 << 6) 479*4882a593Smuzhiyun #define RT5651_PDM_BUSY_SFT 6 480*4882a593Smuzhiyun #define RT5651_PDM_PATTERN_SEL_MASK (0x1 << 5) 481*4882a593Smuzhiyun #define RT5651_PDM_PATTERN_SEL_64 (0x0 << 5) 482*4882a593Smuzhiyun #define RT5651_PDM_PATTERN_SEL_128 (0x1 << 5) 483*4882a593Smuzhiyun #define RT5651_PDM_VOL_MASK (0x1 << 4) 484*4882a593Smuzhiyun #define RT5651_PDM_VOL_SFT 4 485*4882a593Smuzhiyun #define RT5651_PDM_DIV_MASK (0x3) 486*4882a593Smuzhiyun #define RT5651_PDM_DIV_SFT 0 487*4882a593Smuzhiyun #define RT5651_PDM_DIV_1 0 488*4882a593Smuzhiyun #define RT5651_PDM_DIV_2 1 489*4882a593Smuzhiyun #define RT5651_PDM_DIV_3 2 490*4882a593Smuzhiyun #define RT5651_PDM_DIV_4 3 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* PDM I2C/Data Control 1 (0x31) */ 493*4882a593Smuzhiyun #define RT5651_PDM_I2C_ID_MASK (0xf << 12) 494*4882a593Smuzhiyun #define PT5631_PDM_CMD_EXE (0x1 << 11) 495*4882a593Smuzhiyun #define RT5651_PDM_I2C_CMD_MASK (0x1 << 10) 496*4882a593Smuzhiyun #define RT5651_PDM_I2C_CMD_R (0x0 << 10) 497*4882a593Smuzhiyun #define RT5651_PDM_I2C_CMD_W (0x1 << 10) 498*4882a593Smuzhiyun #define RT5651_PDM_I2C_CMD_EXE (0x1 << 9) 499*4882a593Smuzhiyun #define RT5651_PDM_I2C_NORMAL (0x0 << 8) 500*4882a593Smuzhiyun #define RT5651_PDM_I2C_BUSY (0x1 << 8) 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun /* PDM I2C/Data Control 2 (0x32) */ 503*4882a593Smuzhiyun #define RT5651_PDM_I2C_ADDR (0xff << 8) 504*4882a593Smuzhiyun #define RT5651_PDM_I2C_CMD_PATTERN (0xff) 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* REC Left Mixer Control 1 (0x3b) */ 508*4882a593Smuzhiyun #define RT5651_G_LN_L2_RM_L_MASK (0x7 << 13) 509*4882a593Smuzhiyun #define RT5651_G_IN_L2_RM_L_SFT 13 510*4882a593Smuzhiyun #define RT5651_G_LN_L1_RM_L_MASK (0x7 << 10) 511*4882a593Smuzhiyun #define RT5651_G_IN_L1_RM_L_SFT 10 512*4882a593Smuzhiyun #define RT5651_G_BST3_RM_L_MASK (0x7 << 4) 513*4882a593Smuzhiyun #define RT5651_G_BST3_RM_L_SFT 4 514*4882a593Smuzhiyun #define RT5651_G_BST2_RM_L_MASK (0x7 << 1) 515*4882a593Smuzhiyun #define RT5651_G_BST2_RM_L_SFT 1 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x3c) */ 518*4882a593Smuzhiyun #define RT5651_G_BST1_RM_L_MASK (0x7 << 13) 519*4882a593Smuzhiyun #define RT5651_G_BST1_RM_L_SFT 13 520*4882a593Smuzhiyun #define RT5651_G_OM_L_RM_L_MASK (0x7 << 10) 521*4882a593Smuzhiyun #define RT5651_G_OM_L_RM_L_SFT 10 522*4882a593Smuzhiyun #define RT5651_M_IN2_L_RM_L (0x1 << 6) 523*4882a593Smuzhiyun #define RT5651_M_IN2_L_RM_L_SFT 6 524*4882a593Smuzhiyun #define RT5651_M_IN1_L_RM_L (0x1 << 5) 525*4882a593Smuzhiyun #define RT5651_M_IN1_L_RM_L_SFT 5 526*4882a593Smuzhiyun #define RT5651_M_BST3_RM_L (0x1 << 3) 527*4882a593Smuzhiyun #define RT5651_M_BST3_RM_L_SFT 3 528*4882a593Smuzhiyun #define RT5651_M_BST2_RM_L (0x1 << 2) 529*4882a593Smuzhiyun #define RT5651_M_BST2_RM_L_SFT 2 530*4882a593Smuzhiyun #define RT5651_M_BST1_RM_L (0x1 << 1) 531*4882a593Smuzhiyun #define RT5651_M_BST1_RM_L_SFT 1 532*4882a593Smuzhiyun #define RT5651_M_OM_L_RM_L (0x1) 533*4882a593Smuzhiyun #define RT5651_M_OM_L_RM_L_SFT 0 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun /* REC Right Mixer Control 1 (0x3d) */ 536*4882a593Smuzhiyun #define RT5651_G_IN2_R_RM_R_MASK (0x7 << 13) 537*4882a593Smuzhiyun #define RT5651_G_IN2_R_RM_R_SFT 13 538*4882a593Smuzhiyun #define RT5651_G_IN1_R_RM_R_MASK (0x7 << 10) 539*4882a593Smuzhiyun #define RT5651_G_IN1_R_RM_R_SFT 10 540*4882a593Smuzhiyun #define RT5651_G_BST3_RM_R_MASK (0x7 << 4) 541*4882a593Smuzhiyun #define RT5651_G_BST3_RM_R_SFT 4 542*4882a593Smuzhiyun #define RT5651_G_BST2_RM_R_MASK (0x7 << 1) 543*4882a593Smuzhiyun #define RT5651_G_BST2_RM_R_SFT 1 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x3e) */ 546*4882a593Smuzhiyun #define RT5651_G_BST1_RM_R_MASK (0x7 << 13) 547*4882a593Smuzhiyun #define RT5651_G_BST1_RM_R_SFT 13 548*4882a593Smuzhiyun #define RT5651_G_OM_R_RM_R_MASK (0x7 << 10) 549*4882a593Smuzhiyun #define RT5651_G_OM_R_RM_R_SFT 10 550*4882a593Smuzhiyun #define RT5651_M_IN2_R_RM_R (0x1 << 6) 551*4882a593Smuzhiyun #define RT5651_M_IN2_R_RM_R_SFT 6 552*4882a593Smuzhiyun #define RT5651_M_IN1_R_RM_R (0x1 << 5) 553*4882a593Smuzhiyun #define RT5651_M_IN1_R_RM_R_SFT 5 554*4882a593Smuzhiyun #define RT5651_M_BST3_RM_R (0x1 << 3) 555*4882a593Smuzhiyun #define RT5651_M_BST3_RM_R_SFT 3 556*4882a593Smuzhiyun #define RT5651_M_BST2_RM_R (0x1 << 2) 557*4882a593Smuzhiyun #define RT5651_M_BST2_RM_R_SFT 2 558*4882a593Smuzhiyun #define RT5651_M_BST1_RM_R (0x1 << 1) 559*4882a593Smuzhiyun #define RT5651_M_BST1_RM_R_SFT 1 560*4882a593Smuzhiyun #define RT5651_M_OM_R_RM_R (0x1) 561*4882a593Smuzhiyun #define RT5651_M_OM_R_RM_R_SFT 0 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun /* HPMIX Control (0x45) */ 564*4882a593Smuzhiyun #define RT5651_M_DAC1_HM (0x1 << 14) 565*4882a593Smuzhiyun #define RT5651_M_DAC1_HM_SFT 14 566*4882a593Smuzhiyun #define RT5651_M_HPVOL_HM (0x1 << 13) 567*4882a593Smuzhiyun #define RT5651_M_HPVOL_HM_SFT 13 568*4882a593Smuzhiyun #define RT5651_G_HPOMIX_MASK (0x1 << 12) 569*4882a593Smuzhiyun #define RT5651_G_HPOMIX_SFT 12 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun /* SPK Left Mixer Control (0x46) */ 572*4882a593Smuzhiyun #define RT5651_G_RM_L_SM_L_MASK (0x3 << 14) 573*4882a593Smuzhiyun #define RT5651_G_RM_L_SM_L_SFT 14 574*4882a593Smuzhiyun #define RT5651_G_IN_L_SM_L_MASK (0x3 << 12) 575*4882a593Smuzhiyun #define RT5651_G_IN_L_SM_L_SFT 12 576*4882a593Smuzhiyun #define RT5651_G_DAC_L1_SM_L_MASK (0x3 << 10) 577*4882a593Smuzhiyun #define RT5651_G_DAC_L1_SM_L_SFT 10 578*4882a593Smuzhiyun #define RT5651_G_DAC_L2_SM_L_MASK (0x3 << 8) 579*4882a593Smuzhiyun #define RT5651_G_DAC_L2_SM_L_SFT 8 580*4882a593Smuzhiyun #define RT5651_G_OM_L_SM_L_MASK (0x3 << 6) 581*4882a593Smuzhiyun #define RT5651_G_OM_L_SM_L_SFT 6 582*4882a593Smuzhiyun #define RT5651_M_RM_L_SM_L (0x1 << 5) 583*4882a593Smuzhiyun #define RT5651_M_RM_L_SM_L_SFT 5 584*4882a593Smuzhiyun #define RT5651_M_IN_L_SM_L (0x1 << 4) 585*4882a593Smuzhiyun #define RT5651_M_IN_L_SM_L_SFT 4 586*4882a593Smuzhiyun #define RT5651_M_DAC_L1_SM_L (0x1 << 3) 587*4882a593Smuzhiyun #define RT5651_M_DAC_L1_SM_L_SFT 3 588*4882a593Smuzhiyun #define RT5651_M_DAC_L2_SM_L (0x1 << 2) 589*4882a593Smuzhiyun #define RT5651_M_DAC_L2_SM_L_SFT 2 590*4882a593Smuzhiyun #define RT5651_M_OM_L_SM_L (0x1 << 1) 591*4882a593Smuzhiyun #define RT5651_M_OM_L_SM_L_SFT 1 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun /* SPK Right Mixer Control (0x47) */ 594*4882a593Smuzhiyun #define RT5651_G_RM_R_SM_R_MASK (0x3 << 14) 595*4882a593Smuzhiyun #define RT5651_G_RM_R_SM_R_SFT 14 596*4882a593Smuzhiyun #define RT5651_G_IN_R_SM_R_MASK (0x3 << 12) 597*4882a593Smuzhiyun #define RT5651_G_IN_R_SM_R_SFT 12 598*4882a593Smuzhiyun #define RT5651_G_DAC_R1_SM_R_MASK (0x3 << 10) 599*4882a593Smuzhiyun #define RT5651_G_DAC_R1_SM_R_SFT 10 600*4882a593Smuzhiyun #define RT5651_G_DAC_R2_SM_R_MASK (0x3 << 8) 601*4882a593Smuzhiyun #define RT5651_G_DAC_R2_SM_R_SFT 8 602*4882a593Smuzhiyun #define RT5651_G_OM_R_SM_R_MASK (0x3 << 6) 603*4882a593Smuzhiyun #define RT5651_G_OM_R_SM_R_SFT 6 604*4882a593Smuzhiyun #define RT5651_M_RM_R_SM_R (0x1 << 5) 605*4882a593Smuzhiyun #define RT5651_M_RM_R_SM_R_SFT 5 606*4882a593Smuzhiyun #define RT5651_M_IN_R_SM_R (0x1 << 4) 607*4882a593Smuzhiyun #define RT5651_M_IN_R_SM_R_SFT 4 608*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SM_R (0x1 << 3) 609*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SM_R_SFT 3 610*4882a593Smuzhiyun #define RT5651_M_DAC_R2_SM_R (0x1 << 2) 611*4882a593Smuzhiyun #define RT5651_M_DAC_R2_SM_R_SFT 2 612*4882a593Smuzhiyun #define RT5651_M_OM_R_SM_R (0x1 << 1) 613*4882a593Smuzhiyun #define RT5651_M_OM_R_SM_R_SFT 1 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun /* SPOLMIX Control (0x48) */ 616*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SPM_L (0x1 << 15) 617*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SPM_L_SFT 15 618*4882a593Smuzhiyun #define RT5651_M_DAC_L1_SPM_L (0x1 << 14) 619*4882a593Smuzhiyun #define RT5651_M_DAC_L1_SPM_L_SFT 14 620*4882a593Smuzhiyun #define RT5651_M_SV_R_SPM_L (0x1 << 13) 621*4882a593Smuzhiyun #define RT5651_M_SV_R_SPM_L_SFT 13 622*4882a593Smuzhiyun #define RT5651_M_SV_L_SPM_L (0x1 << 12) 623*4882a593Smuzhiyun #define RT5651_M_SV_L_SPM_L_SFT 12 624*4882a593Smuzhiyun #define RT5651_M_BST1_SPM_L (0x1 << 11) 625*4882a593Smuzhiyun #define RT5651_M_BST1_SPM_L_SFT 11 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* SPORMIX Control (0x49) */ 628*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SPM_R (0x1 << 13) 629*4882a593Smuzhiyun #define RT5651_M_DAC_R1_SPM_R_SFT 13 630*4882a593Smuzhiyun #define RT5651_M_SV_R_SPM_R (0x1 << 12) 631*4882a593Smuzhiyun #define RT5651_M_SV_R_SPM_R_SFT 12 632*4882a593Smuzhiyun #define RT5651_M_BST1_SPM_R (0x1 << 11) 633*4882a593Smuzhiyun #define RT5651_M_BST1_SPM_R_SFT 11 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun /* SPOLMIX / SPORMIX Ratio Control (0x4a) */ 636*4882a593Smuzhiyun #define RT5651_SPO_CLSD_RATIO_MASK (0x7) 637*4882a593Smuzhiyun #define RT5651_SPO_CLSD_RATIO_SFT 0 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun /* Mono Output Mixer Control (0x4c) */ 640*4882a593Smuzhiyun #define RT5651_M_DAC_R2_MM (0x1 << 15) 641*4882a593Smuzhiyun #define RT5651_M_DAC_R2_MM_SFT 15 642*4882a593Smuzhiyun #define RT5651_M_DAC_L2_MM (0x1 << 14) 643*4882a593Smuzhiyun #define RT5651_M_DAC_L2_MM_SFT 14 644*4882a593Smuzhiyun #define RT5651_M_OV_R_MM (0x1 << 13) 645*4882a593Smuzhiyun #define RT5651_M_OV_R_MM_SFT 13 646*4882a593Smuzhiyun #define RT5651_M_OV_L_MM (0x1 << 12) 647*4882a593Smuzhiyun #define RT5651_M_OV_L_MM_SFT 12 648*4882a593Smuzhiyun #define RT5651_M_BST1_MM (0x1 << 11) 649*4882a593Smuzhiyun #define RT5651_M_BST1_MM_SFT 11 650*4882a593Smuzhiyun #define RT5651_G_MONOMIX_MASK (0x1 << 10) 651*4882a593Smuzhiyun #define RT5651_G_MONOMIX_SFT 10 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x4d) */ 654*4882a593Smuzhiyun #define RT5651_G_BST2_OM_L_MASK (0x7 << 10) 655*4882a593Smuzhiyun #define RT5651_G_BST2_OM_L_SFT 10 656*4882a593Smuzhiyun #define RT5651_G_BST1_OM_L_MASK (0x7 << 7) 657*4882a593Smuzhiyun #define RT5651_G_BST1_OM_L_SFT 7 658*4882a593Smuzhiyun #define RT5651_G_IN1_L_OM_L_MASK (0x7 << 4) 659*4882a593Smuzhiyun #define RT5651_G_IN1_L_OM_L_SFT 4 660*4882a593Smuzhiyun #define RT5651_G_RM_L_OM_L_MASK (0x7 << 1) 661*4882a593Smuzhiyun #define RT5651_G_RM_L_OM_L_SFT 1 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* Output Left Mixer Control 2 (0x4e) */ 664*4882a593Smuzhiyun #define RT5651_G_DAC_L1_OM_L_MASK (0x7 << 7) 665*4882a593Smuzhiyun #define RT5651_G_DAC_L1_OM_L_SFT 7 666*4882a593Smuzhiyun #define RT5651_G_IN2_L_OM_L_MASK (0x7 << 4) 667*4882a593Smuzhiyun #define RT5651_G_IN2_L_OM_L_SFT 4 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun /* Output Left Mixer Control 3 (0x4f) */ 670*4882a593Smuzhiyun #define RT5651_M_IN2_L_OM_L (0x1 << 9) 671*4882a593Smuzhiyun #define RT5651_M_IN2_L_OM_L_SFT 9 672*4882a593Smuzhiyun #define RT5651_M_BST2_OM_L (0x1 << 6) 673*4882a593Smuzhiyun #define RT5651_M_BST2_OM_L_SFT 6 674*4882a593Smuzhiyun #define RT5651_M_BST1_OM_L (0x1 << 5) 675*4882a593Smuzhiyun #define RT5651_M_BST1_OM_L_SFT 5 676*4882a593Smuzhiyun #define RT5651_M_IN1_L_OM_L (0x1 << 4) 677*4882a593Smuzhiyun #define RT5651_M_IN1_L_OM_L_SFT 4 678*4882a593Smuzhiyun #define RT5651_M_RM_L_OM_L (0x1 << 3) 679*4882a593Smuzhiyun #define RT5651_M_RM_L_OM_L_SFT 3 680*4882a593Smuzhiyun #define RT5651_M_DAC_L1_OM_L (0x1) 681*4882a593Smuzhiyun #define RT5651_M_DAC_L1_OM_L_SFT 0 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun /* Output Right Mixer Control 1 (0x50) */ 684*4882a593Smuzhiyun #define RT5651_G_BST2_OM_R_MASK (0x7 << 10) 685*4882a593Smuzhiyun #define RT5651_G_BST2_OM_R_SFT 10 686*4882a593Smuzhiyun #define RT5651_G_BST1_OM_R_MASK (0x7 << 7) 687*4882a593Smuzhiyun #define RT5651_G_BST1_OM_R_SFT 7 688*4882a593Smuzhiyun #define RT5651_G_IN1_R_OM_R_MASK (0x7 << 4) 689*4882a593Smuzhiyun #define RT5651_G_IN1_R_OM_R_SFT 4 690*4882a593Smuzhiyun #define RT5651_G_RM_R_OM_R_MASK (0x7 << 1) 691*4882a593Smuzhiyun #define RT5651_G_RM_R_OM_R_SFT 1 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* Output Right Mixer Control 2 (0x51) */ 694*4882a593Smuzhiyun #define RT5651_G_DAC_R1_OM_R_MASK (0x7 << 7) 695*4882a593Smuzhiyun #define RT5651_G_DAC_R1_OM_R_SFT 7 696*4882a593Smuzhiyun #define RT5651_G_IN2_R_OM_R_MASK (0x7 << 4) 697*4882a593Smuzhiyun #define RT5651_G_IN2_R_OM_R_SFT 4 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun /* Output Right Mixer Control 3 (0x52) */ 700*4882a593Smuzhiyun #define RT5651_M_IN2_R_OM_R (0x1 << 9) 701*4882a593Smuzhiyun #define RT5651_M_IN2_R_OM_R_SFT 9 702*4882a593Smuzhiyun #define RT5651_M_BST2_OM_R (0x1 << 6) 703*4882a593Smuzhiyun #define RT5651_M_BST2_OM_R_SFT 6 704*4882a593Smuzhiyun #define RT5651_M_BST1_OM_R (0x1 << 5) 705*4882a593Smuzhiyun #define RT5651_M_BST1_OM_R_SFT 5 706*4882a593Smuzhiyun #define RT5651_M_IN1_R_OM_R (0x1 << 4) 707*4882a593Smuzhiyun #define RT5651_M_IN1_R_OM_R_SFT 4 708*4882a593Smuzhiyun #define RT5651_M_RM_R_OM_R (0x1 << 3) 709*4882a593Smuzhiyun #define RT5651_M_RM_R_OM_R_SFT 3 710*4882a593Smuzhiyun #define RT5651_M_DAC_R1_OM_R (0x1) 711*4882a593Smuzhiyun #define RT5651_M_DAC_R1_OM_R_SFT 0 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /* LOUT Mixer Control (0x53) */ 714*4882a593Smuzhiyun #define RT5651_M_DAC_L1_LM (0x1 << 15) 715*4882a593Smuzhiyun #define RT5651_M_DAC_L1_LM_SFT 15 716*4882a593Smuzhiyun #define RT5651_M_DAC_R1_LM (0x1 << 14) 717*4882a593Smuzhiyun #define RT5651_M_DAC_R1_LM_SFT 14 718*4882a593Smuzhiyun #define RT5651_M_OV_L_LM (0x1 << 13) 719*4882a593Smuzhiyun #define RT5651_M_OV_L_LM_SFT 13 720*4882a593Smuzhiyun #define RT5651_M_OV_R_LM (0x1 << 12) 721*4882a593Smuzhiyun #define RT5651_M_OV_R_LM_SFT 12 722*4882a593Smuzhiyun #define RT5651_G_LOUTMIX_MASK (0x1 << 11) 723*4882a593Smuzhiyun #define RT5651_G_LOUTMIX_SFT 11 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun /* Power Management for Digital 1 (0x61) */ 726*4882a593Smuzhiyun #define RT5651_PWR_I2S1 (0x1 << 15) 727*4882a593Smuzhiyun #define RT5651_PWR_I2S1_BIT 15 728*4882a593Smuzhiyun #define RT5651_PWR_I2S2 (0x1 << 14) 729*4882a593Smuzhiyun #define RT5651_PWR_I2S2_BIT 14 730*4882a593Smuzhiyun #define RT5651_PWR_DAC_L1 (0x1 << 12) 731*4882a593Smuzhiyun #define RT5651_PWR_DAC_L1_BIT 12 732*4882a593Smuzhiyun #define RT5651_PWR_DAC_R1 (0x1 << 11) 733*4882a593Smuzhiyun #define RT5651_PWR_DAC_R1_BIT 11 734*4882a593Smuzhiyun #define RT5651_PWR_ADC_L (0x1 << 2) 735*4882a593Smuzhiyun #define RT5651_PWR_ADC_L_BIT 2 736*4882a593Smuzhiyun #define RT5651_PWR_ADC_R (0x1 << 1) 737*4882a593Smuzhiyun #define RT5651_PWR_ADC_R_BIT 1 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun /* Power Management for Digital 2 (0x62) */ 740*4882a593Smuzhiyun #define RT5651_PWR_ADC_STO1_F (0x1 << 15) 741*4882a593Smuzhiyun #define RT5651_PWR_ADC_STO1_F_BIT 15 742*4882a593Smuzhiyun #define RT5651_PWR_ADC_STO2_F (0x1 << 14) 743*4882a593Smuzhiyun #define RT5651_PWR_ADC_STO2_F_BIT 14 744*4882a593Smuzhiyun #define RT5651_PWR_DAC_STO1_F (0x1 << 11) 745*4882a593Smuzhiyun #define RT5651_PWR_DAC_STO1_F_BIT 11 746*4882a593Smuzhiyun #define RT5651_PWR_DAC_STO2_F (0x1 << 10) 747*4882a593Smuzhiyun #define RT5651_PWR_DAC_STO2_F_BIT 10 748*4882a593Smuzhiyun #define RT5651_PWR_PDM (0x1 << 9) 749*4882a593Smuzhiyun #define RT5651_PWR_PDM_BIT 9 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun /* Power Management for Analog 1 (0x63) */ 752*4882a593Smuzhiyun #define RT5651_PWR_VREF1 (0x1 << 15) 753*4882a593Smuzhiyun #define RT5651_PWR_VREF1_BIT 15 754*4882a593Smuzhiyun #define RT5651_PWR_FV1 (0x1 << 14) 755*4882a593Smuzhiyun #define RT5651_PWR_FV1_BIT 14 756*4882a593Smuzhiyun #define RT5651_PWR_MB (0x1 << 13) 757*4882a593Smuzhiyun #define RT5651_PWR_MB_BIT 13 758*4882a593Smuzhiyun #define RT5651_PWR_LM (0x1 << 12) 759*4882a593Smuzhiyun #define RT5651_PWR_LM_BIT 12 760*4882a593Smuzhiyun #define RT5651_PWR_BG (0x1 << 11) 761*4882a593Smuzhiyun #define RT5651_PWR_BG_BIT 11 762*4882a593Smuzhiyun #define RT5651_PWR_HP_L (0x1 << 7) 763*4882a593Smuzhiyun #define RT5651_PWR_HP_L_BIT 7 764*4882a593Smuzhiyun #define RT5651_PWR_HP_R (0x1 << 6) 765*4882a593Smuzhiyun #define RT5651_PWR_HP_R_BIT 6 766*4882a593Smuzhiyun #define RT5651_PWR_HA (0x1 << 5) 767*4882a593Smuzhiyun #define RT5651_PWR_HA_BIT 5 768*4882a593Smuzhiyun #define RT5651_PWR_VREF2 (0x1 << 4) 769*4882a593Smuzhiyun #define RT5651_PWR_VREF2_BIT 4 770*4882a593Smuzhiyun #define RT5651_PWR_FV2 (0x1 << 3) 771*4882a593Smuzhiyun #define RT5651_PWR_FV2_BIT 3 772*4882a593Smuzhiyun #define RT5651_PWR_LDO (0x1 << 2) 773*4882a593Smuzhiyun #define RT5651_PWR_LDO_BIT 2 774*4882a593Smuzhiyun #define RT5651_PWR_LDO_DVO_MASK (0x3) 775*4882a593Smuzhiyun #define RT5651_PWR_LDO_DVO_1_0V 0 776*4882a593Smuzhiyun #define RT5651_PWR_LDO_DVO_1_1V 1 777*4882a593Smuzhiyun #define RT5651_PWR_LDO_DVO_1_2V 2 778*4882a593Smuzhiyun #define RT5651_PWR_LDO_DVO_1_3V 3 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun /* Power Management for Analog 2 (0x64) */ 781*4882a593Smuzhiyun #define RT5651_PWR_BST1 (0x1 << 15) 782*4882a593Smuzhiyun #define RT5651_PWR_BST1_BIT 15 783*4882a593Smuzhiyun #define RT5651_PWR_BST2 (0x1 << 14) 784*4882a593Smuzhiyun #define RT5651_PWR_BST2_BIT 14 785*4882a593Smuzhiyun #define RT5651_PWR_BST3 (0x1 << 13) 786*4882a593Smuzhiyun #define RT5651_PWR_BST3_BIT 13 787*4882a593Smuzhiyun #define RT5651_PWR_MB1 (0x1 << 11) 788*4882a593Smuzhiyun #define RT5651_PWR_MB1_BIT 11 789*4882a593Smuzhiyun #define RT5651_PWR_PLL (0x1 << 9) 790*4882a593Smuzhiyun #define RT5651_PWR_PLL_BIT 9 791*4882a593Smuzhiyun #define RT5651_PWR_BST1_OP2 (0x1 << 5) 792*4882a593Smuzhiyun #define RT5651_PWR_BST1_OP2_BIT 5 793*4882a593Smuzhiyun #define RT5651_PWR_BST2_OP2 (0x1 << 4) 794*4882a593Smuzhiyun #define RT5651_PWR_BST2_OP2_BIT 4 795*4882a593Smuzhiyun #define RT5651_PWR_BST3_OP2 (0x1 << 3) 796*4882a593Smuzhiyun #define RT5651_PWR_BST3_OP2_BIT 3 797*4882a593Smuzhiyun #define RT5651_PWR_JD_M (0x1 << 2) 798*4882a593Smuzhiyun #define RT5651_PWM_JD_M_BIT 2 799*4882a593Smuzhiyun #define RT5651_PWR_JD2 (0x1 << 1) 800*4882a593Smuzhiyun #define RT5651_PWM_JD2_BIT 1 801*4882a593Smuzhiyun #define RT5651_PWR_JD3 (0x1) 802*4882a593Smuzhiyun #define RT5651_PWM_JD3_BIT 0 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun /* Power Management for Mixer (0x65) */ 805*4882a593Smuzhiyun #define RT5651_PWR_OM_L (0x1 << 15) 806*4882a593Smuzhiyun #define RT5651_PWR_OM_L_BIT 15 807*4882a593Smuzhiyun #define RT5651_PWR_OM_R (0x1 << 14) 808*4882a593Smuzhiyun #define RT5651_PWR_OM_R_BIT 14 809*4882a593Smuzhiyun #define RT5651_PWR_RM_L (0x1 << 11) 810*4882a593Smuzhiyun #define RT5651_PWR_RM_L_BIT 11 811*4882a593Smuzhiyun #define RT5651_PWR_RM_R (0x1 << 10) 812*4882a593Smuzhiyun #define RT5651_PWR_RM_R_BIT 10 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun /* Power Management for Volume (0x66) */ 815*4882a593Smuzhiyun #define RT5651_PWR_OV_L (0x1 << 13) 816*4882a593Smuzhiyun #define RT5651_PWR_OV_L_BIT 13 817*4882a593Smuzhiyun #define RT5651_PWR_OV_R (0x1 << 12) 818*4882a593Smuzhiyun #define RT5651_PWR_OV_R_BIT 12 819*4882a593Smuzhiyun #define RT5651_PWR_HV_L (0x1 << 11) 820*4882a593Smuzhiyun #define RT5651_PWR_HV_L_BIT 11 821*4882a593Smuzhiyun #define RT5651_PWR_HV_R (0x1 << 10) 822*4882a593Smuzhiyun #define RT5651_PWR_HV_R_BIT 10 823*4882a593Smuzhiyun #define RT5651_PWR_IN1_L (0x1 << 9) 824*4882a593Smuzhiyun #define RT5651_PWR_IN1_L_BIT 9 825*4882a593Smuzhiyun #define RT5651_PWR_IN1_R (0x1 << 8) 826*4882a593Smuzhiyun #define RT5651_PWR_IN1_R_BIT 8 827*4882a593Smuzhiyun #define RT5651_PWR_IN2_L (0x1 << 7) 828*4882a593Smuzhiyun #define RT5651_PWR_IN2_L_BIT 7 829*4882a593Smuzhiyun #define RT5651_PWR_IN2_R (0x1 << 6) 830*4882a593Smuzhiyun #define RT5651_PWR_IN2_R_BIT 6 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun /* I2S1/2/3 Audio Serial Data Port Control (0x70 0x71) */ 833*4882a593Smuzhiyun #define RT5651_I2S_MS_MASK (0x1 << 15) 834*4882a593Smuzhiyun #define RT5651_I2S_MS_SFT 15 835*4882a593Smuzhiyun #define RT5651_I2S_MS_M (0x0 << 15) 836*4882a593Smuzhiyun #define RT5651_I2S_MS_S (0x1 << 15) 837*4882a593Smuzhiyun #define RT5651_I2S_O_CP_MASK (0x3 << 10) 838*4882a593Smuzhiyun #define RT5651_I2S_O_CP_SFT 10 839*4882a593Smuzhiyun #define RT5651_I2S_O_CP_OFF (0x0 << 10) 840*4882a593Smuzhiyun #define RT5651_I2S_O_CP_U_LAW (0x1 << 10) 841*4882a593Smuzhiyun #define RT5651_I2S_O_CP_A_LAW (0x2 << 10) 842*4882a593Smuzhiyun #define RT5651_I2S_I_CP_MASK (0x3 << 8) 843*4882a593Smuzhiyun #define RT5651_I2S_I_CP_SFT 8 844*4882a593Smuzhiyun #define RT5651_I2S_I_CP_OFF (0x0 << 8) 845*4882a593Smuzhiyun #define RT5651_I2S_I_CP_U_LAW (0x1 << 8) 846*4882a593Smuzhiyun #define RT5651_I2S_I_CP_A_LAW (0x2 << 8) 847*4882a593Smuzhiyun #define RT5651_I2S_BP_MASK (0x1 << 7) 848*4882a593Smuzhiyun #define RT5651_I2S_BP_SFT 7 849*4882a593Smuzhiyun #define RT5651_I2S_BP_NOR (0x0 << 7) 850*4882a593Smuzhiyun #define RT5651_I2S_BP_INV (0x1 << 7) 851*4882a593Smuzhiyun #define RT5651_I2S_DL_MASK (0x3 << 2) 852*4882a593Smuzhiyun #define RT5651_I2S_DL_SFT 2 853*4882a593Smuzhiyun #define RT5651_I2S_DL_16 (0x0 << 2) 854*4882a593Smuzhiyun #define RT5651_I2S_DL_20 (0x1 << 2) 855*4882a593Smuzhiyun #define RT5651_I2S_DL_24 (0x2 << 2) 856*4882a593Smuzhiyun #define RT5651_I2S_DL_8 (0x3 << 2) 857*4882a593Smuzhiyun #define RT5651_I2S_DF_MASK (0x3) 858*4882a593Smuzhiyun #define RT5651_I2S_DF_SFT 0 859*4882a593Smuzhiyun #define RT5651_I2S_DF_I2S (0x0) 860*4882a593Smuzhiyun #define RT5651_I2S_DF_LEFT (0x1) 861*4882a593Smuzhiyun #define RT5651_I2S_DF_PCM_A (0x2) 862*4882a593Smuzhiyun #define RT5651_I2S_DF_PCM_B (0x3) 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x73) */ 865*4882a593Smuzhiyun #define RT5651_I2S_PD1_MASK (0x7 << 12) 866*4882a593Smuzhiyun #define RT5651_I2S_PD1_SFT 12 867*4882a593Smuzhiyun #define RT5651_I2S_PD1_1 (0x0 << 12) 868*4882a593Smuzhiyun #define RT5651_I2S_PD1_2 (0x1 << 12) 869*4882a593Smuzhiyun #define RT5651_I2S_PD1_3 (0x2 << 12) 870*4882a593Smuzhiyun #define RT5651_I2S_PD1_4 (0x3 << 12) 871*4882a593Smuzhiyun #define RT5651_I2S_PD1_6 (0x4 << 12) 872*4882a593Smuzhiyun #define RT5651_I2S_PD1_8 (0x5 << 12) 873*4882a593Smuzhiyun #define RT5651_I2S_PD1_12 (0x6 << 12) 874*4882a593Smuzhiyun #define RT5651_I2S_PD1_16 (0x7 << 12) 875*4882a593Smuzhiyun #define RT5651_I2S_BCLK_MS2_MASK (0x1 << 11) 876*4882a593Smuzhiyun #define RT5651_I2S_BCLK_MS2_SFT 11 877*4882a593Smuzhiyun #define RT5651_I2S_BCLK_MS2_32 (0x0 << 11) 878*4882a593Smuzhiyun #define RT5651_I2S_BCLK_MS2_64 (0x1 << 11) 879*4882a593Smuzhiyun #define RT5651_I2S_PD2_MASK (0x7 << 8) 880*4882a593Smuzhiyun #define RT5651_I2S_PD2_SFT 8 881*4882a593Smuzhiyun #define RT5651_I2S_PD2_1 (0x0 << 8) 882*4882a593Smuzhiyun #define RT5651_I2S_PD2_2 (0x1 << 8) 883*4882a593Smuzhiyun #define RT5651_I2S_PD2_3 (0x2 << 8) 884*4882a593Smuzhiyun #define RT5651_I2S_PD2_4 (0x3 << 8) 885*4882a593Smuzhiyun #define RT5651_I2S_PD2_6 (0x4 << 8) 886*4882a593Smuzhiyun #define RT5651_I2S_PD2_8 (0x5 << 8) 887*4882a593Smuzhiyun #define RT5651_I2S_PD2_12 (0x6 << 8) 888*4882a593Smuzhiyun #define RT5651_I2S_PD2_16 (0x7 << 8) 889*4882a593Smuzhiyun #define RT5651_DAC_OSR_MASK (0x3 << 2) 890*4882a593Smuzhiyun #define RT5651_DAC_OSR_SFT 2 891*4882a593Smuzhiyun #define RT5651_DAC_OSR_128 (0x0 << 2) 892*4882a593Smuzhiyun #define RT5651_DAC_OSR_64 (0x1 << 2) 893*4882a593Smuzhiyun #define RT5651_DAC_OSR_32 (0x2 << 2) 894*4882a593Smuzhiyun #define RT5651_DAC_OSR_128_3 (0x3 << 2) 895*4882a593Smuzhiyun #define RT5651_ADC_OSR_MASK (0x3) 896*4882a593Smuzhiyun #define RT5651_ADC_OSR_SFT 0 897*4882a593Smuzhiyun #define RT5651_ADC_OSR_128 (0x0) 898*4882a593Smuzhiyun #define RT5651_ADC_OSR_64 (0x1) 899*4882a593Smuzhiyun #define RT5651_ADC_OSR_32 (0x2) 900*4882a593Smuzhiyun #define RT5651_ADC_OSR_128_3 (0x3) 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x74) */ 903*4882a593Smuzhiyun #define RT5651_DAHPF_EN (0x1 << 11) 904*4882a593Smuzhiyun #define RT5651_DAHPF_EN_SFT 11 905*4882a593Smuzhiyun #define RT5651_ADHPF_EN (0x1 << 10) 906*4882a593Smuzhiyun #define RT5651_ADHPF_EN_SFT 10 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* Digital Microphone Control (0x75) */ 909*4882a593Smuzhiyun #define RT5651_DMIC_1_EN_MASK (0x1 << 15) 910*4882a593Smuzhiyun #define RT5651_DMIC_1_EN_SFT 15 911*4882a593Smuzhiyun #define RT5651_DMIC_1_DIS (0x0 << 15) 912*4882a593Smuzhiyun #define RT5651_DMIC_1_EN (0x1 << 15) 913*4882a593Smuzhiyun #define RT5651_DMIC_1L_LH_MASK (0x1 << 13) 914*4882a593Smuzhiyun #define RT5651_DMIC_1L_LH_SFT 13 915*4882a593Smuzhiyun #define RT5651_DMIC_1L_LH_FALLING (0x0 << 13) 916*4882a593Smuzhiyun #define RT5651_DMIC_1L_LH_RISING (0x1 << 13) 917*4882a593Smuzhiyun #define RT5651_DMIC_1R_LH_MASK (0x1 << 12) 918*4882a593Smuzhiyun #define RT5651_DMIC_1R_LH_SFT 12 919*4882a593Smuzhiyun #define RT5651_DMIC_1R_LH_FALLING (0x0 << 12) 920*4882a593Smuzhiyun #define RT5651_DMIC_1R_LH_RISING (0x1 << 12) 921*4882a593Smuzhiyun #define RT5651_DMIC_1_DP_MASK (0x3 << 10) 922*4882a593Smuzhiyun #define RT5651_DMIC_1_DP_SFT 10 923*4882a593Smuzhiyun #define RT5651_DMIC_1_DP_GPIO6 (0x0 << 10) 924*4882a593Smuzhiyun #define RT5651_DMIC_1_DP_IN1P (0x1 << 10) 925*4882a593Smuzhiyun #define RT5651_DMIC_2_DP_GPIO8 (0x2 << 10) 926*4882a593Smuzhiyun #define RT5651_DMIC_CLK_MASK (0x7 << 5) 927*4882a593Smuzhiyun #define RT5651_DMIC_CLK_SFT 5 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun /* TDM Control 1 (0x77) */ 930*4882a593Smuzhiyun #define RT5651_TDM_INTEL_SEL_MASK (0x1 << 15) 931*4882a593Smuzhiyun #define RT5651_TDM_INTEL_SEL_SFT 15 932*4882a593Smuzhiyun #define RT5651_TDM_INTEL_SEL_64 (0x0 << 15) 933*4882a593Smuzhiyun #define RT5651_TDM_INTEL_SEL_50 (0x1 << 15) 934*4882a593Smuzhiyun #define RT5651_TDM_MODE_SEL_MASK (0x1 << 14) 935*4882a593Smuzhiyun #define RT5651_TDM_MODE_SEL_SFT 14 936*4882a593Smuzhiyun #define RT5651_TDM_MODE_SEL_NOR (0x0 << 14) 937*4882a593Smuzhiyun #define RT5651_TDM_MODE_SEL_TDM (0x1 << 14) 938*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_MASK (0x3 << 12) 939*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_SFT 12 940*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_2 (0x0 << 12) 941*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_4 (0x1 << 12) 942*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_6 (0x2 << 12) 943*4882a593Smuzhiyun #define RT5651_TDM_CH_NUM_SEL_8 (0x3 << 12) 944*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_MASK (0x3 << 10) 945*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_SFT 10 946*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_16 (0x0 << 10) 947*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_20 (0x1 << 10) 948*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_24 (0x2 << 10) 949*4882a593Smuzhiyun #define RT5651_TDM_CH_LEN_SEL_32 (0x3 << 10) 950*4882a593Smuzhiyun #define RT5651_TDM_ADC_SEL_MASK (0x1 << 9) 951*4882a593Smuzhiyun #define RT5651_TDM_ADC_SEL_SFT 9 952*4882a593Smuzhiyun #define RT5651_TDM_ADC_SEL_NOR (0x0 << 9) 953*4882a593Smuzhiyun #define RT5651_TDM_ADC_SEL_SWAP (0x1 << 9) 954*4882a593Smuzhiyun #define RT5651_TDM_ADC_START_SEL_MASK (0x1 << 8) 955*4882a593Smuzhiyun #define RT5651_TDM_ADC_START_SEL_SFT 8 956*4882a593Smuzhiyun #define RT5651_TDM_ADC_START_SEL_SL0 (0x0 << 8) 957*4882a593Smuzhiyun #define RT5651_TDM_ADC_START_SEL_SL4 (0x1 << 8) 958*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_MASK (0x3 << 6) 959*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_SFT 6 960*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_LR (0x0 << 6) 961*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_RL (0x1 << 6) 962*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_LL (0x2 << 6) 963*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH2_SEL_RR (0x3 << 6) 964*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_MASK (0x3 << 4) 965*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_SFT 4 966*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_LR (0x0 << 4) 967*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_RL (0x1 << 4) 968*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_LL (0x2 << 4) 969*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH4_SEL_RR (0x3 << 4) 970*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_MASK (0x3 << 2) 971*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_SFT 2 972*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_LR (0x0 << 2) 973*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_RL (0x1 << 2) 974*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_LL (0x2 << 2) 975*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH6_SEL_RR (0x3 << 2) 976*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_MASK (0x3) 977*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_SFT 0 978*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_LR (0x0) 979*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_RL (0x1) 980*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_LL (0x2) 981*4882a593Smuzhiyun #define RT5651_TDM_I2S_CH8_SEL_RR (0x3) 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun /* TDM Control 2 (0x78) */ 984*4882a593Smuzhiyun #define RT5651_TDM_LRCK_POL_SEL_MASK (0x1 << 15) 985*4882a593Smuzhiyun #define RT5651_TDM_LRCK_POL_SEL_SFT 15 986*4882a593Smuzhiyun #define RT5651_TDM_LRCK_POL_SEL_NOR (0x0 << 15) 987*4882a593Smuzhiyun #define RT5651_TDM_LRCK_POL_SEL_INV (0x1 << 15) 988*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_SEL_MASK (0x1 << 14) 989*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_SEL_SFT 14 990*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_SEL_CH01 (0x0 << 14) 991*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_SEL_CH0123 (0x1 << 14) 992*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_EN (0x1 << 13) 993*4882a593Smuzhiyun #define RT5651_TDM_CH_VAL_SFT 13 994*4882a593Smuzhiyun #define RT5651_TDM_LPBK_EN (0x1 << 12) 995*4882a593Smuzhiyun #define RT5651_TDM_LPBK_SFT 12 996*4882a593Smuzhiyun #define RT5651_TDM_LRCK_PULSE_SEL_MASK (0x1 << 11) 997*4882a593Smuzhiyun #define RT5651_TDM_LRCK_PULSE_SEL_SFT 11 998*4882a593Smuzhiyun #define RT5651_TDM_LRCK_PULSE_SEL_BCLK (0x0 << 11) 999*4882a593Smuzhiyun #define RT5651_TDM_LRCK_PULSE_SEL_CH (0x1 << 11) 1000*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_SEL_MASK (0x1 << 10) 1001*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_SEL_SFT 10 1002*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_SEL_POS (0x0 << 10) 1003*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_SEL_NEG (0x1 << 10) 1004*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_EN (0x1 << 9) 1005*4882a593Smuzhiyun #define RT5651_TDM_END_EDGE_EN_SFT 9 1006*4882a593Smuzhiyun #define RT5651_TDM_TRAN_EDGE_SEL_MASK (0x1 << 8) 1007*4882a593Smuzhiyun #define RT5651_TDM_TRAN_EDGE_SEL_SFT 8 1008*4882a593Smuzhiyun #define RT5651_TDM_TRAN_EDGE_SEL_POS (0x0 << 8) 1009*4882a593Smuzhiyun #define RT5651_TDM_TRAN_EDGE_SEL_NEG (0x1 << 8) 1010*4882a593Smuzhiyun #define RT5651_M_TDM2_L (0x1 << 7) 1011*4882a593Smuzhiyun #define RT5651_M_TDM2_L_SFT 7 1012*4882a593Smuzhiyun #define RT5651_M_TDM2_R (0x1 << 6) 1013*4882a593Smuzhiyun #define RT5651_M_TDM2_R_SFT 6 1014*4882a593Smuzhiyun #define RT5651_M_TDM4_L (0x1 << 5) 1015*4882a593Smuzhiyun #define RT5651_M_TDM4_L_SFT 5 1016*4882a593Smuzhiyun #define RT5651_M_TDM4_R (0x1 << 4) 1017*4882a593Smuzhiyun #define RT5651_M_TDM4_R_SFT 4 1018*4882a593Smuzhiyun 1019*4882a593Smuzhiyun /* TDM Control 3 (0x79) */ 1020*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_MASK (0x7 << 12) 1021*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SFT 12 1022*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL0 (0x0 << 12) 1023*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL1 (0x1 << 12) 1024*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL2 (0x2 << 12) 1025*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL3 (0x3 << 12) 1026*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL4 (0x4 << 12) 1027*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL5 (0x5 << 12) 1028*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL6 (0x6 << 12) 1029*4882a593Smuzhiyun #define RT5651_CH2_L_SEL_SL7 (0x7 << 12) 1030*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_MASK (0x7 << 8) 1031*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SFT 8 1032*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL0 (0x0 << 8) 1033*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL1 (0x1 << 8) 1034*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL2 (0x2 << 8) 1035*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL3 (0x3 << 8) 1036*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL4 (0x4 << 8) 1037*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL5 (0x5 << 8) 1038*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL6 (0x6 << 8) 1039*4882a593Smuzhiyun #define RT5651_CH2_R_SEL_SL7 (0x7 << 8) 1040*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_MASK (0x7 << 4) 1041*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SFT 4 1042*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL0 (0x0 << 4) 1043*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL1 (0x1 << 4) 1044*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL2 (0x2 << 4) 1045*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL3 (0x3 << 4) 1046*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL4 (0x4 << 4) 1047*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL5 (0x5 << 4) 1048*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL6 (0x6 << 4) 1049*4882a593Smuzhiyun #define RT5651_CH4_L_SEL_SL7 (0x7 << 4) 1050*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_MASK (0x7) 1051*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SFT 0 1052*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL0 (0x0) 1053*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL1 (0x1) 1054*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL2 (0x2) 1055*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL3 (0x3) 1056*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL4 (0x4) 1057*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL5 (0x5) 1058*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL6 (0x6) 1059*4882a593Smuzhiyun #define RT5651_CH4_R_SEL_SL7 (0x7) 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun /* Global Clock Control (0x80) */ 1062*4882a593Smuzhiyun #define RT5651_SCLK_SRC_MASK (0x3 << 14) 1063*4882a593Smuzhiyun #define RT5651_SCLK_SRC_SFT 14 1064*4882a593Smuzhiyun #define RT5651_SCLK_SRC_MCLK (0x0 << 14) 1065*4882a593Smuzhiyun #define RT5651_SCLK_SRC_PLL1 (0x1 << 14) 1066*4882a593Smuzhiyun #define RT5651_SCLK_SRC_RCCLK (0x2 << 14) 1067*4882a593Smuzhiyun #define RT5651_PLL1_SRC_MASK (0x3 << 12) 1068*4882a593Smuzhiyun #define RT5651_PLL1_SRC_SFT 12 1069*4882a593Smuzhiyun #define RT5651_PLL1_SRC_MCLK (0x0 << 12) 1070*4882a593Smuzhiyun #define RT5651_PLL1_SRC_BCLK1 (0x1 << 12) 1071*4882a593Smuzhiyun #define RT5651_PLL1_SRC_BCLK2 (0x2 << 12) 1072*4882a593Smuzhiyun #define RT5651_PLL1_PD_MASK (0x1 << 3) 1073*4882a593Smuzhiyun #define RT5651_PLL1_PD_SFT 3 1074*4882a593Smuzhiyun #define RT5651_PLL1_PD_1 (0x0 << 3) 1075*4882a593Smuzhiyun #define RT5651_PLL1_PD_2 (0x1 << 3) 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun #define RT5651_PLL_INP_MAX 40000000 1078*4882a593Smuzhiyun #define RT5651_PLL_INP_MIN 256000 1079*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x81) */ 1080*4882a593Smuzhiyun #define RT5651_PLL_N_MAX 0x1ff 1081*4882a593Smuzhiyun #define RT5651_PLL_N_MASK (RT5651_PLL_N_MAX << 7) 1082*4882a593Smuzhiyun #define RT5651_PLL_N_SFT 7 1083*4882a593Smuzhiyun #define RT5651_PLL_K_MAX 0x1f 1084*4882a593Smuzhiyun #define RT5651_PLL_K_MASK (RT5651_PLL_K_MAX) 1085*4882a593Smuzhiyun #define RT5651_PLL_K_SFT 0 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x82) */ 1088*4882a593Smuzhiyun #define RT5651_PLL_M_MAX 0xf 1089*4882a593Smuzhiyun #define RT5651_PLL_M_MASK (RT5651_PLL_M_MAX << 12) 1090*4882a593Smuzhiyun #define RT5651_PLL_M_SFT 12 1091*4882a593Smuzhiyun #define RT5651_PLL_M_BP (0x1 << 11) 1092*4882a593Smuzhiyun #define RT5651_PLL_M_BP_SFT 11 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun /* PLL tracking mode 1 (0x83) */ 1095*4882a593Smuzhiyun #define RT5651_STO1_T_MASK (0x1 << 15) 1096*4882a593Smuzhiyun #define RT5651_STO1_T_SFT 15 1097*4882a593Smuzhiyun #define RT5651_STO1_T_SCLK (0x0 << 15) 1098*4882a593Smuzhiyun #define RT5651_STO1_T_LRCK1 (0x1 << 15) 1099*4882a593Smuzhiyun #define RT5651_STO2_T_MASK (0x1 << 12) 1100*4882a593Smuzhiyun #define RT5651_STO2_T_SFT 12 1101*4882a593Smuzhiyun #define RT5651_STO2_T_I2S2 (0x0 << 12) 1102*4882a593Smuzhiyun #define RT5651_STO2_T_LRCK2 (0x1 << 12) 1103*4882a593Smuzhiyun #define RT5651_ASRC2_REF_MASK (0x1 << 11) 1104*4882a593Smuzhiyun #define RT5651_ASRC2_REF_SFT 11 1105*4882a593Smuzhiyun #define RT5651_ASRC2_REF_LRCK2 (0x0 << 11) 1106*4882a593Smuzhiyun #define RT5651_ASRC2_REF_LRCK1 (0x1 << 11) 1107*4882a593Smuzhiyun #define RT5651_DMIC_1_M_MASK (0x1 << 9) 1108*4882a593Smuzhiyun #define RT5651_DMIC_1_M_SFT 9 1109*4882a593Smuzhiyun #define RT5651_DMIC_1_M_NOR (0x0 << 9) 1110*4882a593Smuzhiyun #define RT5651_DMIC_1_M_ASYN (0x1 << 9) 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun /* PLL tracking mode 2 (0x84) */ 1113*4882a593Smuzhiyun #define RT5651_STO1_ASRC_EN (0x1 << 15) 1114*4882a593Smuzhiyun #define RT5651_STO1_ASRC_EN_SFT 15 1115*4882a593Smuzhiyun #define RT5651_STO2_ASRC_EN (0x1 << 14) 1116*4882a593Smuzhiyun #define RT5651_STO2_ASRC_EN_SFT 14 1117*4882a593Smuzhiyun #define RT5651_STO1_DAC_M_MASK (0x1 << 13) 1118*4882a593Smuzhiyun #define RT5651_STO1_DAC_M_SFT 13 1119*4882a593Smuzhiyun #define RT5651_STO1_DAC_M_NOR (0x0 << 13) 1120*4882a593Smuzhiyun #define RT5651_STO1_DAC_M_ASRC (0x1 << 13) 1121*4882a593Smuzhiyun #define RT5651_STO2_DAC_M_MASK (0x1 << 12) 1122*4882a593Smuzhiyun #define RT5651_STO2_DAC_M_SFT 12 1123*4882a593Smuzhiyun #define RT5651_STO2_DAC_M_NOR (0x0 << 12) 1124*4882a593Smuzhiyun #define RT5651_STO2_DAC_M_ASRC (0x1 << 12) 1125*4882a593Smuzhiyun #define RT5651_ADC_M_MASK (0x1 << 11) 1126*4882a593Smuzhiyun #define RT5651_ADC_M_SFT 11 1127*4882a593Smuzhiyun #define RT5651_ADC_M_NOR (0x0 << 11) 1128*4882a593Smuzhiyun #define RT5651_ADC_M_ASRC (0x1 << 11) 1129*4882a593Smuzhiyun #define RT5651_I2S1_R_D_MASK (0x1 << 4) 1130*4882a593Smuzhiyun #define RT5651_I2S1_R_D_SFT 4 1131*4882a593Smuzhiyun #define RT5651_I2S1_R_D_DIS (0x0 << 4) 1132*4882a593Smuzhiyun #define RT5651_I2S1_R_D_EN (0x1 << 4) 1133*4882a593Smuzhiyun #define RT5651_I2S2_R_D_MASK (0x1 << 3) 1134*4882a593Smuzhiyun #define RT5651_I2S2_R_D_SFT 3 1135*4882a593Smuzhiyun #define RT5651_I2S2_R_D_DIS (0x0 << 3) 1136*4882a593Smuzhiyun #define RT5651_I2S2_R_D_EN (0x1 << 3) 1137*4882a593Smuzhiyun #define RT5651_PRE_SCLK_MASK (0x3) 1138*4882a593Smuzhiyun #define RT5651_PRE_SCLK_SFT 0 1139*4882a593Smuzhiyun #define RT5651_PRE_SCLK_512 (0x0) 1140*4882a593Smuzhiyun #define RT5651_PRE_SCLK_1024 (0x1) 1141*4882a593Smuzhiyun #define RT5651_PRE_SCLK_2048 (0x2) 1142*4882a593Smuzhiyun 1143*4882a593Smuzhiyun /* PLL tracking mode 3 (0x85) */ 1144*4882a593Smuzhiyun #define RT5651_I2S1_RATE_MASK (0xf << 12) 1145*4882a593Smuzhiyun #define RT5651_I2S1_RATE_SFT 12 1146*4882a593Smuzhiyun #define RT5651_I2S2_RATE_MASK (0xf << 8) 1147*4882a593Smuzhiyun #define RT5651_I2S2_RATE_SFT 8 1148*4882a593Smuzhiyun #define RT5651_G_ASRC_LP_MASK (0x1 << 3) 1149*4882a593Smuzhiyun #define RT5651_G_ASRC_LP_SFT 3 1150*4882a593Smuzhiyun #define RT5651_ASRC_LP_F_M (0x1 << 2) 1151*4882a593Smuzhiyun #define RT5651_ASRC_LP_F_SFT 2 1152*4882a593Smuzhiyun #define RT5651_ASRC_LP_F_NOR (0x0 << 2) 1153*4882a593Smuzhiyun #define RT5651_ASRC_LP_F_SB (0x1 << 2) 1154*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_MASK (0x3) 1155*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_SFT 0 1156*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_DIV1 (0x0) 1157*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_DIV2 (0x1) 1158*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_DIV4 (0x2) 1159*4882a593Smuzhiyun #define RT5651_FTK_PH_DET_DIV8 (0x3) 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun /*PLL tracking mode 6 (0x89) */ 1162*4882a593Smuzhiyun #define RT5651_I2S1_PD_MASK (0x7 << 12) 1163*4882a593Smuzhiyun #define RT5651_I2S1_PD_SFT 12 1164*4882a593Smuzhiyun #define RT5651_I2S2_PD_MASK (0x7 << 8) 1165*4882a593Smuzhiyun #define RT5651_I2S2_PD_SFT 8 1166*4882a593Smuzhiyun 1167*4882a593Smuzhiyun /*PLL tracking mode 7 (0x8a) */ 1168*4882a593Smuzhiyun #define RT5651_FSI1_RATE_MASK (0xf << 12) 1169*4882a593Smuzhiyun #define RT5651_FSI1_RATE_SFT 12 1170*4882a593Smuzhiyun #define RT5651_FSI2_RATE_MASK (0xf << 8) 1171*4882a593Smuzhiyun #define RT5651_FSI2_RATE_SFT 8 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun /* HPOUT Over Current Detection (0x8b) */ 1174*4882a593Smuzhiyun #define RT5651_HP_OVCD_MASK (0x1 << 10) 1175*4882a593Smuzhiyun #define RT5651_HP_OVCD_SFT 10 1176*4882a593Smuzhiyun #define RT5651_HP_OVCD_DIS (0x0 << 10) 1177*4882a593Smuzhiyun #define RT5651_HP_OVCD_EN (0x1 << 10) 1178*4882a593Smuzhiyun #define RT5651_HP_OC_TH_MASK (0x3 << 8) 1179*4882a593Smuzhiyun #define RT5651_HP_OC_TH_SFT 8 1180*4882a593Smuzhiyun #define RT5651_HP_OC_TH_90 (0x0 << 8) 1181*4882a593Smuzhiyun #define RT5651_HP_OC_TH_105 (0x1 << 8) 1182*4882a593Smuzhiyun #define RT5651_HP_OC_TH_120 (0x2 << 8) 1183*4882a593Smuzhiyun #define RT5651_HP_OC_TH_135 (0x3 << 8) 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun /* Depop Mode Control 1 (0x8e) */ 1186*4882a593Smuzhiyun #define RT5651_SMT_TRIG_MASK (0x1 << 15) 1187*4882a593Smuzhiyun #define RT5651_SMT_TRIG_SFT 15 1188*4882a593Smuzhiyun #define RT5651_SMT_TRIG_DIS (0x0 << 15) 1189*4882a593Smuzhiyun #define RT5651_SMT_TRIG_EN (0x1 << 15) 1190*4882a593Smuzhiyun #define RT5651_HP_L_SMT_MASK (0x1 << 9) 1191*4882a593Smuzhiyun #define RT5651_HP_L_SMT_SFT 9 1192*4882a593Smuzhiyun #define RT5651_HP_L_SMT_DIS (0x0 << 9) 1193*4882a593Smuzhiyun #define RT5651_HP_L_SMT_EN (0x1 << 9) 1194*4882a593Smuzhiyun #define RT5651_HP_R_SMT_MASK (0x1 << 8) 1195*4882a593Smuzhiyun #define RT5651_HP_R_SMT_SFT 8 1196*4882a593Smuzhiyun #define RT5651_HP_R_SMT_DIS (0x0 << 8) 1197*4882a593Smuzhiyun #define RT5651_HP_R_SMT_EN (0x1 << 8) 1198*4882a593Smuzhiyun #define RT5651_HP_CD_PD_MASK (0x1 << 7) 1199*4882a593Smuzhiyun #define RT5651_HP_CD_PD_SFT 7 1200*4882a593Smuzhiyun #define RT5651_HP_CD_PD_DIS (0x0 << 7) 1201*4882a593Smuzhiyun #define RT5651_HP_CD_PD_EN (0x1 << 7) 1202*4882a593Smuzhiyun #define RT5651_RSTN_MASK (0x1 << 6) 1203*4882a593Smuzhiyun #define RT5651_RSTN_SFT 6 1204*4882a593Smuzhiyun #define RT5651_RSTN_DIS (0x0 << 6) 1205*4882a593Smuzhiyun #define RT5651_RSTN_EN (0x1 << 6) 1206*4882a593Smuzhiyun #define RT5651_RSTP_MASK (0x1 << 5) 1207*4882a593Smuzhiyun #define RT5651_RSTP_SFT 5 1208*4882a593Smuzhiyun #define RT5651_RSTP_DIS (0x0 << 5) 1209*4882a593Smuzhiyun #define RT5651_RSTP_EN (0x1 << 5) 1210*4882a593Smuzhiyun #define RT5651_HP_CO_MASK (0x1 << 4) 1211*4882a593Smuzhiyun #define RT5651_HP_CO_SFT 4 1212*4882a593Smuzhiyun #define RT5651_HP_CO_DIS (0x0 << 4) 1213*4882a593Smuzhiyun #define RT5651_HP_CO_EN (0x1 << 4) 1214*4882a593Smuzhiyun #define RT5651_HP_CP_MASK (0x1 << 3) 1215*4882a593Smuzhiyun #define RT5651_HP_CP_SFT 3 1216*4882a593Smuzhiyun #define RT5651_HP_CP_PD (0x0 << 3) 1217*4882a593Smuzhiyun #define RT5651_HP_CP_PU (0x1 << 3) 1218*4882a593Smuzhiyun #define RT5651_HP_SG_MASK (0x1 << 2) 1219*4882a593Smuzhiyun #define RT5651_HP_SG_SFT 2 1220*4882a593Smuzhiyun #define RT5651_HP_SG_DIS (0x0 << 2) 1221*4882a593Smuzhiyun #define RT5651_HP_SG_EN (0x1 << 2) 1222*4882a593Smuzhiyun #define RT5651_HP_DP_MASK (0x1 << 1) 1223*4882a593Smuzhiyun #define RT5651_HP_DP_SFT 1 1224*4882a593Smuzhiyun #define RT5651_HP_DP_PD (0x0 << 1) 1225*4882a593Smuzhiyun #define RT5651_HP_DP_PU (0x1 << 1) 1226*4882a593Smuzhiyun #define RT5651_HP_CB_MASK (0x1) 1227*4882a593Smuzhiyun #define RT5651_HP_CB_SFT 0 1228*4882a593Smuzhiyun #define RT5651_HP_CB_PD (0x0) 1229*4882a593Smuzhiyun #define RT5651_HP_CB_PU (0x1) 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 1232*4882a593Smuzhiyun #define RT5651_DEPOP_MASK (0x1 << 13) 1233*4882a593Smuzhiyun #define RT5651_DEPOP_SFT 13 1234*4882a593Smuzhiyun #define RT5651_DEPOP_AUTO (0x0 << 13) 1235*4882a593Smuzhiyun #define RT5651_DEPOP_MAN (0x1 << 13) 1236*4882a593Smuzhiyun #define RT5651_RAMP_MASK (0x1 << 12) 1237*4882a593Smuzhiyun #define RT5651_RAMP_SFT 12 1238*4882a593Smuzhiyun #define RT5651_RAMP_DIS (0x0 << 12) 1239*4882a593Smuzhiyun #define RT5651_RAMP_EN (0x1 << 12) 1240*4882a593Smuzhiyun #define RT5651_BPS_MASK (0x1 << 11) 1241*4882a593Smuzhiyun #define RT5651_BPS_SFT 11 1242*4882a593Smuzhiyun #define RT5651_BPS_DIS (0x0 << 11) 1243*4882a593Smuzhiyun #define RT5651_BPS_EN (0x1 << 11) 1244*4882a593Smuzhiyun #define RT5651_FAST_UPDN_MASK (0x1 << 10) 1245*4882a593Smuzhiyun #define RT5651_FAST_UPDN_SFT 10 1246*4882a593Smuzhiyun #define RT5651_FAST_UPDN_DIS (0x0 << 10) 1247*4882a593Smuzhiyun #define RT5651_FAST_UPDN_EN (0x1 << 10) 1248*4882a593Smuzhiyun #define RT5651_MRES_MASK (0x3 << 8) 1249*4882a593Smuzhiyun #define RT5651_MRES_SFT 8 1250*4882a593Smuzhiyun #define RT5651_MRES_15MO (0x0 << 8) 1251*4882a593Smuzhiyun #define RT5651_MRES_25MO (0x1 << 8) 1252*4882a593Smuzhiyun #define RT5651_MRES_35MO (0x2 << 8) 1253*4882a593Smuzhiyun #define RT5651_MRES_45MO (0x3 << 8) 1254*4882a593Smuzhiyun #define RT5651_VLO_MASK (0x1 << 7) 1255*4882a593Smuzhiyun #define RT5651_VLO_SFT 7 1256*4882a593Smuzhiyun #define RT5651_VLO_3V (0x0 << 7) 1257*4882a593Smuzhiyun #define RT5651_VLO_32V (0x1 << 7) 1258*4882a593Smuzhiyun #define RT5651_DIG_DP_MASK (0x1 << 6) 1259*4882a593Smuzhiyun #define RT5651_DIG_DP_SFT 6 1260*4882a593Smuzhiyun #define RT5651_DIG_DP_DIS (0x0 << 6) 1261*4882a593Smuzhiyun #define RT5651_DIG_DP_EN (0x1 << 6) 1262*4882a593Smuzhiyun #define RT5651_DP_TH_MASK (0x3 << 4) 1263*4882a593Smuzhiyun #define RT5651_DP_TH_SFT 4 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */ 1266*4882a593Smuzhiyun #define RT5651_CP_SYS_MASK (0x7 << 12) 1267*4882a593Smuzhiyun #define RT5651_CP_SYS_SFT 12 1268*4882a593Smuzhiyun #define RT5651_CP_FQ1_MASK (0x7 << 8) 1269*4882a593Smuzhiyun #define RT5651_CP_FQ1_SFT 8 1270*4882a593Smuzhiyun #define RT5651_CP_FQ2_MASK (0x7 << 4) 1271*4882a593Smuzhiyun #define RT5651_CP_FQ2_SFT 4 1272*4882a593Smuzhiyun #define RT5651_CP_FQ3_MASK (0x7) 1273*4882a593Smuzhiyun #define RT5651_CP_FQ3_SFT 0 1274*4882a593Smuzhiyun #define RT5651_CP_FQ_1_5_KHZ 0 1275*4882a593Smuzhiyun #define RT5651_CP_FQ_3_KHZ 1 1276*4882a593Smuzhiyun #define RT5651_CP_FQ_6_KHZ 2 1277*4882a593Smuzhiyun #define RT5651_CP_FQ_12_KHZ 3 1278*4882a593Smuzhiyun #define RT5651_CP_FQ_24_KHZ 4 1279*4882a593Smuzhiyun #define RT5651_CP_FQ_48_KHZ 5 1280*4882a593Smuzhiyun #define RT5651_CP_FQ_96_KHZ 6 1281*4882a593Smuzhiyun #define RT5651_CP_FQ_192_KHZ 7 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun /* HPOUT charge pump (0x91) */ 1284*4882a593Smuzhiyun #define RT5651_OSW_L_MASK (0x1 << 11) 1285*4882a593Smuzhiyun #define RT5651_OSW_L_SFT 11 1286*4882a593Smuzhiyun #define RT5651_OSW_L_DIS (0x0 << 11) 1287*4882a593Smuzhiyun #define RT5651_OSW_L_EN (0x1 << 11) 1288*4882a593Smuzhiyun #define RT5651_OSW_R_MASK (0x1 << 10) 1289*4882a593Smuzhiyun #define RT5651_OSW_R_SFT 10 1290*4882a593Smuzhiyun #define RT5651_OSW_R_DIS (0x0 << 10) 1291*4882a593Smuzhiyun #define RT5651_OSW_R_EN (0x1 << 10) 1292*4882a593Smuzhiyun #define RT5651_PM_HP_MASK (0x3 << 8) 1293*4882a593Smuzhiyun #define RT5651_PM_HP_SFT 8 1294*4882a593Smuzhiyun #define RT5651_PM_HP_LV (0x0 << 8) 1295*4882a593Smuzhiyun #define RT5651_PM_HP_MV (0x1 << 8) 1296*4882a593Smuzhiyun #define RT5651_PM_HP_HV (0x2 << 8) 1297*4882a593Smuzhiyun #define RT5651_IB_HP_MASK (0x3 << 6) 1298*4882a593Smuzhiyun #define RT5651_IB_HP_SFT 6 1299*4882a593Smuzhiyun #define RT5651_IB_HP_125IL (0x0 << 6) 1300*4882a593Smuzhiyun #define RT5651_IB_HP_25IL (0x1 << 6) 1301*4882a593Smuzhiyun #define RT5651_IB_HP_5IL (0x2 << 6) 1302*4882a593Smuzhiyun #define RT5651_IB_HP_1IL (0x3 << 6) 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun /* Micbias Control (0x93) */ 1305*4882a593Smuzhiyun #define RT5651_MIC1_BS_MASK (0x1 << 15) 1306*4882a593Smuzhiyun #define RT5651_MIC1_BS_SFT 15 1307*4882a593Smuzhiyun #define RT5651_MIC1_BS_9AV (0x0 << 15) 1308*4882a593Smuzhiyun #define RT5651_MIC1_BS_75AV (0x1 << 15) 1309*4882a593Smuzhiyun #define RT5651_MIC1_CLK_MASK (0x1 << 13) 1310*4882a593Smuzhiyun #define RT5651_MIC1_CLK_SFT 13 1311*4882a593Smuzhiyun #define RT5651_MIC1_CLK_DIS (0x0 << 13) 1312*4882a593Smuzhiyun #define RT5651_MIC1_CLK_EN (0x1 << 13) 1313*4882a593Smuzhiyun #define RT5651_MIC1_OVCD_MASK (0x1 << 11) 1314*4882a593Smuzhiyun #define RT5651_MIC1_OVCD_SFT 11 1315*4882a593Smuzhiyun #define RT5651_MIC1_OVCD_DIS (0x0 << 11) 1316*4882a593Smuzhiyun #define RT5651_MIC1_OVCD_EN (0x1 << 11) 1317*4882a593Smuzhiyun #define RT5651_MIC1_OVTH_MASK (0x3 << 9) 1318*4882a593Smuzhiyun #define RT5651_MIC1_OVTH_SFT 9 1319*4882a593Smuzhiyun #define RT5651_MIC1_OVTH_600UA (0x0 << 9) 1320*4882a593Smuzhiyun #define RT5651_MIC1_OVTH_1500UA (0x1 << 9) 1321*4882a593Smuzhiyun #define RT5651_MIC1_OVTH_2000UA (0x2 << 9) 1322*4882a593Smuzhiyun #define RT5651_PWR_MB_MASK (0x1 << 5) 1323*4882a593Smuzhiyun #define RT5651_PWR_MB_SFT 5 1324*4882a593Smuzhiyun #define RT5651_PWR_MB_PD (0x0 << 5) 1325*4882a593Smuzhiyun #define RT5651_PWR_MB_PU (0x1 << 5) 1326*4882a593Smuzhiyun #define RT5651_PWR_CLK12M_MASK (0x1 << 4) 1327*4882a593Smuzhiyun #define RT5651_PWR_CLK12M_SFT 4 1328*4882a593Smuzhiyun #define RT5651_PWR_CLK12M_PD (0x0 << 4) 1329*4882a593Smuzhiyun #define RT5651_PWR_CLK12M_PU (0x1 << 4) 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun /* Analog JD Control 1 (0x94) */ 1332*4882a593Smuzhiyun #define RT5651_JD2_CMP_MASK (0x7 << 12) 1333*4882a593Smuzhiyun #define RT5651_JD2_CMP_SFT 12 1334*4882a593Smuzhiyun #define RT5651_JD_PU (0x1 << 11) 1335*4882a593Smuzhiyun #define RT5651_JD_PU_SFT 11 1336*4882a593Smuzhiyun #define RT5651_JD_PD (0x1 << 10) 1337*4882a593Smuzhiyun #define RT5651_JD_PD_SFT 10 1338*4882a593Smuzhiyun #define RT5651_JD_MODE_SEL_MASK (0x3 << 8) 1339*4882a593Smuzhiyun #define RT5651_JD_MODE_SEL_SFT 8 1340*4882a593Smuzhiyun #define RT5651_JD_MODE_SEL_M0 (0x0 << 8) 1341*4882a593Smuzhiyun #define RT5651_JD_MODE_SEL_M1 (0x1 << 8) 1342*4882a593Smuzhiyun #define RT5651_JD_MODE_SEL_M2 (0x2 << 8) 1343*4882a593Smuzhiyun #define RT5651_JD_M_CMP (0x7 << 4) 1344*4882a593Smuzhiyun #define RT5651_JD_M_CMP_SFT 4 1345*4882a593Smuzhiyun #define RT5651_JD_M_PU (0x1 << 3) 1346*4882a593Smuzhiyun #define RT5651_JD_M_PU_SFT 3 1347*4882a593Smuzhiyun #define RT5651_JD_M_PD (0x1 << 2) 1348*4882a593Smuzhiyun #define RT5651_JD_M_PD_SFT 2 1349*4882a593Smuzhiyun #define RT5651_JD_M_MODE_SEL_MASK (0x3) 1350*4882a593Smuzhiyun #define RT5651_JD_M_MODE_SEL_SFT 0 1351*4882a593Smuzhiyun #define RT5651_JD_M_MODE_SEL_M0 (0x0) 1352*4882a593Smuzhiyun #define RT5651_JD_M_MODE_SEL_M1 (0x1) 1353*4882a593Smuzhiyun #define RT5651_JD_M_MODE_SEL_M2 (0x2) 1354*4882a593Smuzhiyun 1355*4882a593Smuzhiyun /* Analog JD Control 2 (0x95) */ 1356*4882a593Smuzhiyun #define RT5651_JD3_CMP_MASK (0x7 << 12) 1357*4882a593Smuzhiyun #define RT5651_JD3_CMP_SFT 12 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun /* EQ Control 1 (0xb0) */ 1360*4882a593Smuzhiyun #define RT5651_EQ_SRC_MASK (0x1 << 15) 1361*4882a593Smuzhiyun #define RT5651_EQ_SRC_SFT 15 1362*4882a593Smuzhiyun #define RT5651_EQ_SRC_DAC (0x0 << 15) 1363*4882a593Smuzhiyun #define RT5651_EQ_SRC_ADC (0x1 << 15) 1364*4882a593Smuzhiyun #define RT5651_EQ_UPD (0x1 << 14) 1365*4882a593Smuzhiyun #define RT5651_EQ_UPD_BIT 14 1366*4882a593Smuzhiyun #define RT5651_EQ_CD_MASK (0x1 << 13) 1367*4882a593Smuzhiyun #define RT5651_EQ_CD_SFT 13 1368*4882a593Smuzhiyun #define RT5651_EQ_CD_DIS (0x0 << 13) 1369*4882a593Smuzhiyun #define RT5651_EQ_CD_EN (0x1 << 13) 1370*4882a593Smuzhiyun #define RT5651_EQ_DITH_MASK (0x3 << 8) 1371*4882a593Smuzhiyun #define RT5651_EQ_DITH_SFT 8 1372*4882a593Smuzhiyun #define RT5651_EQ_DITH_NOR (0x0 << 8) 1373*4882a593Smuzhiyun #define RT5651_EQ_DITH_LSB (0x1 << 8) 1374*4882a593Smuzhiyun #define RT5651_EQ_DITH_LSB_1 (0x2 << 8) 1375*4882a593Smuzhiyun #define RT5651_EQ_DITH_LSB_2 (0x3 << 8) 1376*4882a593Smuzhiyun #define RT5651_EQ_CD_F (0x1 << 7) 1377*4882a593Smuzhiyun #define RT5651_EQ_CD_F_BIT 7 1378*4882a593Smuzhiyun #define RT5651_EQ_STA_HP2 (0x1 << 6) 1379*4882a593Smuzhiyun #define RT5651_EQ_STA_HP2_BIT 6 1380*4882a593Smuzhiyun #define RT5651_EQ_STA_HP1 (0x1 << 5) 1381*4882a593Smuzhiyun #define RT5651_EQ_STA_HP1_BIT 5 1382*4882a593Smuzhiyun #define RT5651_EQ_STA_BP4 (0x1 << 4) 1383*4882a593Smuzhiyun #define RT5651_EQ_STA_BP4_BIT 4 1384*4882a593Smuzhiyun #define RT5651_EQ_STA_BP3 (0x1 << 3) 1385*4882a593Smuzhiyun #define RT5651_EQ_STA_BP3_BIT 3 1386*4882a593Smuzhiyun #define RT5651_EQ_STA_BP2 (0x1 << 2) 1387*4882a593Smuzhiyun #define RT5651_EQ_STA_BP2_BIT 2 1388*4882a593Smuzhiyun #define RT5651_EQ_STA_BP1 (0x1 << 1) 1389*4882a593Smuzhiyun #define RT5651_EQ_STA_BP1_BIT 1 1390*4882a593Smuzhiyun #define RT5651_EQ_STA_LP (0x1) 1391*4882a593Smuzhiyun #define RT5651_EQ_STA_LP_BIT 0 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun /* EQ Control 2 (0xb1) */ 1394*4882a593Smuzhiyun #define RT5651_EQ_HPF1_M_MASK (0x1 << 8) 1395*4882a593Smuzhiyun #define RT5651_EQ_HPF1_M_SFT 8 1396*4882a593Smuzhiyun #define RT5651_EQ_HPF1_M_HI (0x0 << 8) 1397*4882a593Smuzhiyun #define RT5651_EQ_HPF1_M_1ST (0x1 << 8) 1398*4882a593Smuzhiyun #define RT5651_EQ_LPF1_M_MASK (0x1 << 7) 1399*4882a593Smuzhiyun #define RT5651_EQ_LPF1_M_SFT 7 1400*4882a593Smuzhiyun #define RT5651_EQ_LPF1_M_LO (0x0 << 7) 1401*4882a593Smuzhiyun #define RT5651_EQ_LPF1_M_1ST (0x1 << 7) 1402*4882a593Smuzhiyun #define RT5651_EQ_HPF2_MASK (0x1 << 6) 1403*4882a593Smuzhiyun #define RT5651_EQ_HPF2_SFT 6 1404*4882a593Smuzhiyun #define RT5651_EQ_HPF2_DIS (0x0 << 6) 1405*4882a593Smuzhiyun #define RT5651_EQ_HPF2_EN (0x1 << 6) 1406*4882a593Smuzhiyun #define RT5651_EQ_HPF1_MASK (0x1 << 5) 1407*4882a593Smuzhiyun #define RT5651_EQ_HPF1_SFT 5 1408*4882a593Smuzhiyun #define RT5651_EQ_HPF1_DIS (0x0 << 5) 1409*4882a593Smuzhiyun #define RT5651_EQ_HPF1_EN (0x1 << 5) 1410*4882a593Smuzhiyun #define RT5651_EQ_BPF4_MASK (0x1 << 4) 1411*4882a593Smuzhiyun #define RT5651_EQ_BPF4_SFT 4 1412*4882a593Smuzhiyun #define RT5651_EQ_BPF4_DIS (0x0 << 4) 1413*4882a593Smuzhiyun #define RT5651_EQ_BPF4_EN (0x1 << 4) 1414*4882a593Smuzhiyun #define RT5651_EQ_BPF3_MASK (0x1 << 3) 1415*4882a593Smuzhiyun #define RT5651_EQ_BPF3_SFT 3 1416*4882a593Smuzhiyun #define RT5651_EQ_BPF3_DIS (0x0 << 3) 1417*4882a593Smuzhiyun #define RT5651_EQ_BPF3_EN (0x1 << 3) 1418*4882a593Smuzhiyun #define RT5651_EQ_BPF2_MASK (0x1 << 2) 1419*4882a593Smuzhiyun #define RT5651_EQ_BPF2_SFT 2 1420*4882a593Smuzhiyun #define RT5651_EQ_BPF2_DIS (0x0 << 2) 1421*4882a593Smuzhiyun #define RT5651_EQ_BPF2_EN (0x1 << 2) 1422*4882a593Smuzhiyun #define RT5651_EQ_BPF1_MASK (0x1 << 1) 1423*4882a593Smuzhiyun #define RT5651_EQ_BPF1_SFT 1 1424*4882a593Smuzhiyun #define RT5651_EQ_BPF1_DIS (0x0 << 1) 1425*4882a593Smuzhiyun #define RT5651_EQ_BPF1_EN (0x1 << 1) 1426*4882a593Smuzhiyun #define RT5651_EQ_LPF_MASK (0x1) 1427*4882a593Smuzhiyun #define RT5651_EQ_LPF_SFT 0 1428*4882a593Smuzhiyun #define RT5651_EQ_LPF_DIS (0x0) 1429*4882a593Smuzhiyun #define RT5651_EQ_LPF_EN (0x1) 1430*4882a593Smuzhiyun #define RT5651_EQ_CTRL_MASK (0x7f) 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun /* Memory Test (0xb2) */ 1433*4882a593Smuzhiyun #define RT5651_MT_MASK (0x1 << 15) 1434*4882a593Smuzhiyun #define RT5651_MT_SFT 15 1435*4882a593Smuzhiyun #define RT5651_MT_DIS (0x0 << 15) 1436*4882a593Smuzhiyun #define RT5651_MT_EN (0x1 << 15) 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun /* ALC Control 1 (0xb4) */ 1439*4882a593Smuzhiyun #define RT5651_ALC_P_MASK (0x1 << 15) 1440*4882a593Smuzhiyun #define RT5651_ALC_P_SFT 15 1441*4882a593Smuzhiyun #define RT5651_ALC_P_DAC (0x0 << 15) 1442*4882a593Smuzhiyun #define RT5651_ALC_P_ADC (0x1 << 15) 1443*4882a593Smuzhiyun #define RT5651_ALC_MASK (0x1 << 14) 1444*4882a593Smuzhiyun #define RT5651_ALC_SFT 14 1445*4882a593Smuzhiyun #define RT5651_ALC_DIS (0x0 << 14) 1446*4882a593Smuzhiyun #define RT5651_ALC_EN (0x1 << 14) 1447*4882a593Smuzhiyun #define RT5651_ALC_UPD (0x1 << 13) 1448*4882a593Smuzhiyun #define RT5651_ALC_UPD_BIT 13 1449*4882a593Smuzhiyun #define RT5651_ALC_AR_MASK (0x1f << 8) 1450*4882a593Smuzhiyun #define RT5651_ALC_AR_SFT 8 1451*4882a593Smuzhiyun #define RT5651_ALC_R_MASK (0x7 << 5) 1452*4882a593Smuzhiyun #define RT5651_ALC_R_SFT 5 1453*4882a593Smuzhiyun #define RT5651_ALC_R_48K (0x1 << 5) 1454*4882a593Smuzhiyun #define RT5651_ALC_R_96K (0x2 << 5) 1455*4882a593Smuzhiyun #define RT5651_ALC_R_192K (0x3 << 5) 1456*4882a593Smuzhiyun #define RT5651_ALC_R_441K (0x5 << 5) 1457*4882a593Smuzhiyun #define RT5651_ALC_R_882K (0x6 << 5) 1458*4882a593Smuzhiyun #define RT5651_ALC_R_1764K (0x7 << 5) 1459*4882a593Smuzhiyun #define RT5651_ALC_RC_MASK (0x1f) 1460*4882a593Smuzhiyun #define RT5651_ALC_RC_SFT 0 1461*4882a593Smuzhiyun 1462*4882a593Smuzhiyun /* ALC Control 2 (0xb5) */ 1463*4882a593Smuzhiyun #define RT5651_ALC_POB_MASK (0x3f << 8) 1464*4882a593Smuzhiyun #define RT5651_ALC_POB_SFT 8 1465*4882a593Smuzhiyun #define RT5651_ALC_DRC_MASK (0x1 << 7) 1466*4882a593Smuzhiyun #define RT5651_ALC_DRC_SFT 7 1467*4882a593Smuzhiyun #define RT5651_ALC_DRC_DIS (0x0 << 7) 1468*4882a593Smuzhiyun #define RT5651_ALC_DRC_EN (0x1 << 7) 1469*4882a593Smuzhiyun #define RT5651_ALC_CPR_MASK (0x3 << 5) 1470*4882a593Smuzhiyun #define RT5651_ALC_CPR_SFT 5 1471*4882a593Smuzhiyun #define RT5651_ALC_CPR_1_1 (0x0 << 5) 1472*4882a593Smuzhiyun #define RT5651_ALC_CPR_1_2 (0x1 << 5) 1473*4882a593Smuzhiyun #define RT5651_ALC_CPR_1_4 (0x2 << 5) 1474*4882a593Smuzhiyun #define RT5651_ALC_CPR_1_8 (0x3 << 5) 1475*4882a593Smuzhiyun #define RT5651_ALC_PRB_MASK (0x1f) 1476*4882a593Smuzhiyun #define RT5651_ALC_PRB_SFT 0 1477*4882a593Smuzhiyun 1478*4882a593Smuzhiyun /* ALC Control 3 (0xb6) */ 1479*4882a593Smuzhiyun #define RT5651_ALC_NGB_MASK (0xf << 12) 1480*4882a593Smuzhiyun #define RT5651_ALC_NGB_SFT 12 1481*4882a593Smuzhiyun #define RT5651_ALC_TAR_MASK (0x1f << 7) 1482*4882a593Smuzhiyun #define RT5651_ALC_TAR_SFT 7 1483*4882a593Smuzhiyun #define RT5651_ALC_NG_MASK (0x1 << 6) 1484*4882a593Smuzhiyun #define RT5651_ALC_NG_SFT 6 1485*4882a593Smuzhiyun #define RT5651_ALC_NG_DIS (0x0 << 6) 1486*4882a593Smuzhiyun #define RT5651_ALC_NG_EN (0x1 << 6) 1487*4882a593Smuzhiyun #define RT5651_ALC_NGH_MASK (0x1 << 5) 1488*4882a593Smuzhiyun #define RT5651_ALC_NGH_SFT 5 1489*4882a593Smuzhiyun #define RT5651_ALC_NGH_DIS (0x0 << 5) 1490*4882a593Smuzhiyun #define RT5651_ALC_NGH_EN (0x1 << 5) 1491*4882a593Smuzhiyun #define RT5651_ALC_NGT_MASK (0x1f) 1492*4882a593Smuzhiyun #define RT5651_ALC_NGT_SFT 0 1493*4882a593Smuzhiyun 1494*4882a593Smuzhiyun /* Jack Detect Control 1 (0xbb) */ 1495*4882a593Smuzhiyun #define RT5651_JD_MASK (0x7 << 13) 1496*4882a593Smuzhiyun #define RT5651_JD_SFT 13 1497*4882a593Smuzhiyun #define RT5651_JD_DIS (0x0 << 13) 1498*4882a593Smuzhiyun #define RT5651_JD_GPIO1 (0x1 << 13) 1499*4882a593Smuzhiyun #define RT5651_JD_GPIO2 (0x2 << 13) 1500*4882a593Smuzhiyun #define RT5651_JD_GPIO3 (0x3 << 13) 1501*4882a593Smuzhiyun #define RT5651_JD_GPIO4 (0x4 << 13) 1502*4882a593Smuzhiyun #define RT5651_JD_GPIO5 (0x5 << 13) 1503*4882a593Smuzhiyun #define RT5651_JD_GPIO6 (0x6 << 13) 1504*4882a593Smuzhiyun #define RT5651_JD_HP_MASK (0x1 << 11) 1505*4882a593Smuzhiyun #define RT5651_JD_HP_SFT 11 1506*4882a593Smuzhiyun #define RT5651_JD_HP_DIS (0x0 << 11) 1507*4882a593Smuzhiyun #define RT5651_JD_HP_EN (0x1 << 11) 1508*4882a593Smuzhiyun #define RT5651_JD_HP_TRG_MASK (0x1 << 10) 1509*4882a593Smuzhiyun #define RT5651_JD_HP_TRG_SFT 10 1510*4882a593Smuzhiyun #define RT5651_JD_HP_TRG_LO (0x0 << 10) 1511*4882a593Smuzhiyun #define RT5651_JD_HP_TRG_HI (0x1 << 10) 1512*4882a593Smuzhiyun #define RT5651_JD_SPL_MASK (0x1 << 9) 1513*4882a593Smuzhiyun #define RT5651_JD_SPL_SFT 9 1514*4882a593Smuzhiyun #define RT5651_JD_SPL_DIS (0x0 << 9) 1515*4882a593Smuzhiyun #define RT5651_JD_SPL_EN (0x1 << 9) 1516*4882a593Smuzhiyun #define RT5651_JD_SPL_TRG_MASK (0x1 << 8) 1517*4882a593Smuzhiyun #define RT5651_JD_SPL_TRG_SFT 8 1518*4882a593Smuzhiyun #define RT5651_JD_SPL_TRG_LO (0x0 << 8) 1519*4882a593Smuzhiyun #define RT5651_JD_SPL_TRG_HI (0x1 << 8) 1520*4882a593Smuzhiyun #define RT5651_JD_SPR_MASK (0x1 << 7) 1521*4882a593Smuzhiyun #define RT5651_JD_SPR_SFT 7 1522*4882a593Smuzhiyun #define RT5651_JD_SPR_DIS (0x0 << 7) 1523*4882a593Smuzhiyun #define RT5651_JD_SPR_EN (0x1 << 7) 1524*4882a593Smuzhiyun #define RT5651_JD_SPR_TRG_MASK (0x1 << 6) 1525*4882a593Smuzhiyun #define RT5651_JD_SPR_TRG_SFT 6 1526*4882a593Smuzhiyun #define RT5651_JD_SPR_TRG_LO (0x0 << 6) 1527*4882a593Smuzhiyun #define RT5651_JD_SPR_TRG_HI (0x1 << 6) 1528*4882a593Smuzhiyun #define RT5651_JD_LO_MASK (0x1 << 3) 1529*4882a593Smuzhiyun #define RT5651_JD_LO_SFT 3 1530*4882a593Smuzhiyun #define RT5651_JD_LO_DIS (0x0 << 3) 1531*4882a593Smuzhiyun #define RT5651_JD_LO_EN (0x1 << 3) 1532*4882a593Smuzhiyun #define RT5651_JD_LO_TRG_MASK (0x1 << 2) 1533*4882a593Smuzhiyun #define RT5651_JD_LO_TRG_SFT 2 1534*4882a593Smuzhiyun #define RT5651_JD_LO_TRG_LO (0x0 << 2) 1535*4882a593Smuzhiyun #define RT5651_JD_LO_TRG_HI (0x1 << 2) 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun /* Jack Detect Control 2 (0xbc) */ 1538*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_MASK (0x7 << 9) 1539*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_SFT 9 1540*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_GPIO (0x0 << 9) 1541*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_JD1_1 (0x1 << 9) 1542*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_JD1_2 (0x2 << 9) 1543*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_JD2 (0x3 << 9) 1544*4882a593Smuzhiyun #define RT5651_JD_TRG_SEL_JD3 (0x4 << 9) 1545*4882a593Smuzhiyun #define RT5651_JD3_IRQ_EN (0x1 << 8) 1546*4882a593Smuzhiyun #define RT5651_JD3_IRQ_EN_SFT 8 1547*4882a593Smuzhiyun #define RT5651_JD3_EN_STKY (0x1 << 7) 1548*4882a593Smuzhiyun #define RT5651_JD3_EN_STKY_SFT 7 1549*4882a593Smuzhiyun #define RT5651_JD3_INV (0x1 << 6) 1550*4882a593Smuzhiyun #define RT5651_JD3_INV_SFT 6 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun /* IRQ Control 1 (0xbd) */ 1553*4882a593Smuzhiyun #define RT5651_IRQ_JD_MASK (0x1 << 15) 1554*4882a593Smuzhiyun #define RT5651_IRQ_JD_SFT 15 1555*4882a593Smuzhiyun #define RT5651_IRQ_JD_BP (0x0 << 15) 1556*4882a593Smuzhiyun #define RT5651_IRQ_JD_NOR (0x1 << 15) 1557*4882a593Smuzhiyun #define RT5651_JD_STKY_MASK (0x1 << 13) 1558*4882a593Smuzhiyun #define RT5651_JD_STKY_SFT 13 1559*4882a593Smuzhiyun #define RT5651_JD_STKY_DIS (0x0 << 13) 1560*4882a593Smuzhiyun #define RT5651_JD_STKY_EN (0x1 << 13) 1561*4882a593Smuzhiyun #define RT5651_JD_P_MASK (0x1 << 11) 1562*4882a593Smuzhiyun #define RT5651_JD_P_SFT 11 1563*4882a593Smuzhiyun #define RT5651_JD_P_NOR (0x0 << 11) 1564*4882a593Smuzhiyun #define RT5651_JD_P_INV (0x1 << 11) 1565*4882a593Smuzhiyun #define RT5651_JD1_1_IRQ_EN (0x1 << 9) 1566*4882a593Smuzhiyun #define RT5651_JD1_1_IRQ_EN_SFT 9 1567*4882a593Smuzhiyun #define RT5651_JD1_1_EN_STKY (0x1 << 8) 1568*4882a593Smuzhiyun #define RT5651_JD1_1_EN_STKY_SFT 8 1569*4882a593Smuzhiyun #define RT5651_JD1_1_INV (0x1 << 7) 1570*4882a593Smuzhiyun #define RT5651_JD1_1_INV_SFT 7 1571*4882a593Smuzhiyun #define RT5651_JD1_2_IRQ_EN (0x1 << 6) 1572*4882a593Smuzhiyun #define RT5651_JD1_2_IRQ_EN_SFT 6 1573*4882a593Smuzhiyun #define RT5651_JD1_2_EN_STKY (0x1 << 5) 1574*4882a593Smuzhiyun #define RT5651_JD1_2_EN_STKY_SFT 5 1575*4882a593Smuzhiyun #define RT5651_JD1_2_INV (0x1 << 4) 1576*4882a593Smuzhiyun #define RT5651_JD1_2_INV_SFT 4 1577*4882a593Smuzhiyun #define RT5651_JD2_IRQ_EN (0x1 << 3) 1578*4882a593Smuzhiyun #define RT5651_JD2_IRQ_EN_SFT 3 1579*4882a593Smuzhiyun #define RT5651_JD2_EN_STKY (0x1 << 2) 1580*4882a593Smuzhiyun #define RT5651_JD2_EN_STKY_SFT 2 1581*4882a593Smuzhiyun #define RT5651_JD2_INV (0x1 << 1) 1582*4882a593Smuzhiyun #define RT5651_JD2_INV_SFT 1 1583*4882a593Smuzhiyun 1584*4882a593Smuzhiyun /* IRQ Control 2 (0xbe) */ 1585*4882a593Smuzhiyun #define RT5651_IRQ_MB1_OC_MASK (0x1 << 15) 1586*4882a593Smuzhiyun #define RT5651_IRQ_MB1_OC_SFT 15 1587*4882a593Smuzhiyun #define RT5651_IRQ_MB1_OC_BP (0x0 << 15) 1588*4882a593Smuzhiyun #define RT5651_IRQ_MB1_OC_NOR (0x1 << 15) 1589*4882a593Smuzhiyun #define RT5651_MB1_OC_STKY_MASK (0x1 << 11) 1590*4882a593Smuzhiyun #define RT5651_MB1_OC_STKY_SFT 11 1591*4882a593Smuzhiyun #define RT5651_MB1_OC_STKY_DIS (0x0 << 11) 1592*4882a593Smuzhiyun #define RT5651_MB1_OC_STKY_EN (0x1 << 11) 1593*4882a593Smuzhiyun #define RT5651_MB1_OC_P_MASK (0x1 << 7) 1594*4882a593Smuzhiyun #define RT5651_MB1_OC_P_SFT 7 1595*4882a593Smuzhiyun #define RT5651_MB1_OC_P_NOR (0x0 << 7) 1596*4882a593Smuzhiyun #define RT5651_MB1_OC_P_INV (0x1 << 7) 1597*4882a593Smuzhiyun #define RT5651_MB2_OC_P_MASK (0x1 << 6) 1598*4882a593Smuzhiyun #define RT5651_MB1_OC_CLR (0x1 << 3) 1599*4882a593Smuzhiyun #define RT5651_MB1_OC_CLR_SFT 3 1600*4882a593Smuzhiyun #define RT5651_STA_GPIO8 (0x1) 1601*4882a593Smuzhiyun #define RT5651_STA_GPIO8_BIT 0 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun /* Internal Status and GPIO status (0xbf) */ 1604*4882a593Smuzhiyun #define RT5651_STA_JD3 (0x1 << 15) 1605*4882a593Smuzhiyun #define RT5651_STA_JD3_BIT 15 1606*4882a593Smuzhiyun #define RT5651_STA_JD2 (0x1 << 14) 1607*4882a593Smuzhiyun #define RT5651_STA_JD2_BIT 14 1608*4882a593Smuzhiyun #define RT5651_STA_JD1_2 (0x1 << 13) 1609*4882a593Smuzhiyun #define RT5651_STA_JD1_2_BIT 13 1610*4882a593Smuzhiyun #define RT5651_STA_JD1_1 (0x1 << 12) 1611*4882a593Smuzhiyun #define RT5651_STA_JD1_1_BIT 12 1612*4882a593Smuzhiyun #define RT5651_STA_GP7 (0x1 << 11) 1613*4882a593Smuzhiyun #define RT5651_STA_GP7_BIT 11 1614*4882a593Smuzhiyun #define RT5651_STA_GP6 (0x1 << 10) 1615*4882a593Smuzhiyun #define RT5651_STA_GP6_BIT 10 1616*4882a593Smuzhiyun #define RT5651_STA_GP5 (0x1 << 9) 1617*4882a593Smuzhiyun #define RT5651_STA_GP5_BIT 9 1618*4882a593Smuzhiyun #define RT5651_STA_GP1 (0x1 << 8) 1619*4882a593Smuzhiyun #define RT5651_STA_GP1_BIT 8 1620*4882a593Smuzhiyun #define RT5651_STA_GP2 (0x1 << 7) 1621*4882a593Smuzhiyun #define RT5651_STA_GP2_BIT 7 1622*4882a593Smuzhiyun #define RT5651_STA_GP3 (0x1 << 6) 1623*4882a593Smuzhiyun #define RT5651_STA_GP3_BIT 6 1624*4882a593Smuzhiyun #define RT5651_STA_GP4 (0x1 << 5) 1625*4882a593Smuzhiyun #define RT5651_STA_GP4_BIT 5 1626*4882a593Smuzhiyun #define RT5651_STA_GP_JD (0x1 << 4) 1627*4882a593Smuzhiyun #define RT5651_STA_GP_JD_BIT 4 1628*4882a593Smuzhiyun 1629*4882a593Smuzhiyun /* GPIO Control 1 (0xc0) */ 1630*4882a593Smuzhiyun #define RT5651_GP1_PIN_MASK (0x1 << 15) 1631*4882a593Smuzhiyun #define RT5651_GP1_PIN_SFT 15 1632*4882a593Smuzhiyun #define RT5651_GP1_PIN_GPIO1 (0x0 << 15) 1633*4882a593Smuzhiyun #define RT5651_GP1_PIN_IRQ (0x1 << 15) 1634*4882a593Smuzhiyun #define RT5651_GP2_PIN_MASK (0x1 << 14) 1635*4882a593Smuzhiyun #define RT5651_GP2_PIN_SFT 14 1636*4882a593Smuzhiyun #define RT5651_GP2_PIN_GPIO2 (0x0 << 14) 1637*4882a593Smuzhiyun #define RT5651_GP2_PIN_DMIC1_SCL (0x1 << 14) 1638*4882a593Smuzhiyun #define RT5651_GPIO_M_MASK (0x1 << 9) 1639*4882a593Smuzhiyun #define RT5651_GPIO_M_SFT 9 1640*4882a593Smuzhiyun #define RT5651_GPIO_M_FLT (0x0 << 9) 1641*4882a593Smuzhiyun #define RT5651_GPIO_M_PH (0x1 << 9) 1642*4882a593Smuzhiyun #define RT5651_I2S2_SEL_MASK (0x1 << 8) 1643*4882a593Smuzhiyun #define RT5651_I2S2_SEL_SFT 8 1644*4882a593Smuzhiyun #define RT5651_I2S2_SEL_I2S (0x0 << 8) 1645*4882a593Smuzhiyun #define RT5651_I2S2_SEL_GPIO (0x1 << 8) 1646*4882a593Smuzhiyun #define RT5651_GP5_PIN_MASK (0x1 << 7) 1647*4882a593Smuzhiyun #define RT5651_GP5_PIN_SFT 7 1648*4882a593Smuzhiyun #define RT5651_GP5_PIN_GPIO5 (0x0 << 7) 1649*4882a593Smuzhiyun #define RT5651_GP5_PIN_IRQ (0x1 << 7) 1650*4882a593Smuzhiyun #define RT5651_GP6_PIN_MASK (0x1 << 6) 1651*4882a593Smuzhiyun #define RT5651_GP6_PIN_SFT 6 1652*4882a593Smuzhiyun #define RT5651_GP6_PIN_GPIO6 (0x0 << 6) 1653*4882a593Smuzhiyun #define RT5651_GP6_PIN_DMIC_SDA (0x1 << 6) 1654*4882a593Smuzhiyun #define RT5651_GP7_PIN_MASK (0x1 << 5) 1655*4882a593Smuzhiyun #define RT5651_GP7_PIN_SFT 5 1656*4882a593Smuzhiyun #define RT5651_GP7_PIN_GPIO7 (0x0 << 5) 1657*4882a593Smuzhiyun #define RT5651_GP7_PIN_IRQ (0x1 << 5) 1658*4882a593Smuzhiyun #define RT5651_GP8_PIN_MASK (0x1 << 4) 1659*4882a593Smuzhiyun #define RT5651_GP8_PIN_SFT 4 1660*4882a593Smuzhiyun #define RT5651_GP8_PIN_GPIO8 (0x0 << 4) 1661*4882a593Smuzhiyun #define RT5651_GP8_PIN_DMIC_SDA (0x1 << 4) 1662*4882a593Smuzhiyun #define RT5651_GPIO_PDM_SEL_MASK (0x1 << 3) 1663*4882a593Smuzhiyun #define RT5651_GPIO_PDM_SEL_SFT 3 1664*4882a593Smuzhiyun #define RT5651_GPIO_PDM_SEL_GPIO (0x0 << 3) 1665*4882a593Smuzhiyun #define RT5651_GPIO_PDM_SEL_PDM (0x1 << 3) 1666*4882a593Smuzhiyun 1667*4882a593Smuzhiyun /* GPIO Control 2 (0xc1) */ 1668*4882a593Smuzhiyun #define RT5651_GP5_DR_MASK (0x1 << 14) 1669*4882a593Smuzhiyun #define RT5651_GP5_DR_SFT 14 1670*4882a593Smuzhiyun #define RT5651_GP5_DR_IN (0x0 << 14) 1671*4882a593Smuzhiyun #define RT5651_GP5_DR_OUT (0x1 << 14) 1672*4882a593Smuzhiyun #define RT5651_GP5_OUT_MASK (0x1 << 13) 1673*4882a593Smuzhiyun #define RT5651_GP5_OUT_SFT 13 1674*4882a593Smuzhiyun #define RT5651_GP5_OUT_LO (0x0 << 13) 1675*4882a593Smuzhiyun #define RT5651_GP5_OUT_HI (0x1 << 13) 1676*4882a593Smuzhiyun #define RT5651_GP5_P_MASK (0x1 << 12) 1677*4882a593Smuzhiyun #define RT5651_GP5_P_SFT 12 1678*4882a593Smuzhiyun #define RT5651_GP5_P_NOR (0x0 << 12) 1679*4882a593Smuzhiyun #define RT5651_GP5_P_INV (0x1 << 12) 1680*4882a593Smuzhiyun #define RT5651_GP4_DR_MASK (0x1 << 11) 1681*4882a593Smuzhiyun #define RT5651_GP4_DR_SFT 11 1682*4882a593Smuzhiyun #define RT5651_GP4_DR_IN (0x0 << 11) 1683*4882a593Smuzhiyun #define RT5651_GP4_DR_OUT (0x1 << 11) 1684*4882a593Smuzhiyun #define RT5651_GP4_OUT_MASK (0x1 << 10) 1685*4882a593Smuzhiyun #define RT5651_GP4_OUT_SFT 10 1686*4882a593Smuzhiyun #define RT5651_GP4_OUT_LO (0x0 << 10) 1687*4882a593Smuzhiyun #define RT5651_GP4_OUT_HI (0x1 << 10) 1688*4882a593Smuzhiyun #define RT5651_GP4_P_MASK (0x1 << 9) 1689*4882a593Smuzhiyun #define RT5651_GP4_P_SFT 9 1690*4882a593Smuzhiyun #define RT5651_GP4_P_NOR (0x0 << 9) 1691*4882a593Smuzhiyun #define RT5651_GP4_P_INV (0x1 << 9) 1692*4882a593Smuzhiyun #define RT5651_GP3_DR_MASK (0x1 << 8) 1693*4882a593Smuzhiyun #define RT5651_GP3_DR_SFT 8 1694*4882a593Smuzhiyun #define RT5651_GP3_DR_IN (0x0 << 8) 1695*4882a593Smuzhiyun #define RT5651_GP3_DR_OUT (0x1 << 8) 1696*4882a593Smuzhiyun #define RT5651_GP3_OUT_MASK (0x1 << 7) 1697*4882a593Smuzhiyun #define RT5651_GP3_OUT_SFT 7 1698*4882a593Smuzhiyun #define RT5651_GP3_OUT_LO (0x0 << 7) 1699*4882a593Smuzhiyun #define RT5651_GP3_OUT_HI (0x1 << 7) 1700*4882a593Smuzhiyun #define RT5651_GP3_P_MASK (0x1 << 6) 1701*4882a593Smuzhiyun #define RT5651_GP3_P_SFT 6 1702*4882a593Smuzhiyun #define RT5651_GP3_P_NOR (0x0 << 6) 1703*4882a593Smuzhiyun #define RT5651_GP3_P_INV (0x1 << 6) 1704*4882a593Smuzhiyun #define RT5651_GP2_DR_MASK (0x1 << 5) 1705*4882a593Smuzhiyun #define RT5651_GP2_DR_SFT 5 1706*4882a593Smuzhiyun #define RT5651_GP2_DR_IN (0x0 << 5) 1707*4882a593Smuzhiyun #define RT5651_GP2_DR_OUT (0x1 << 5) 1708*4882a593Smuzhiyun #define RT5651_GP2_OUT_MASK (0x1 << 4) 1709*4882a593Smuzhiyun #define RT5651_GP2_OUT_SFT 4 1710*4882a593Smuzhiyun #define RT5651_GP2_OUT_LO (0x0 << 4) 1711*4882a593Smuzhiyun #define RT5651_GP2_OUT_HI (0x1 << 4) 1712*4882a593Smuzhiyun #define RT5651_GP2_P_MASK (0x1 << 3) 1713*4882a593Smuzhiyun #define RT5651_GP2_P_SFT 3 1714*4882a593Smuzhiyun #define RT5651_GP2_P_NOR (0x0 << 3) 1715*4882a593Smuzhiyun #define RT5651_GP2_P_INV (0x1 << 3) 1716*4882a593Smuzhiyun #define RT5651_GP1_DR_MASK (0x1 << 2) 1717*4882a593Smuzhiyun #define RT5651_GP1_DR_SFT 2 1718*4882a593Smuzhiyun #define RT5651_GP1_DR_IN (0x0 << 2) 1719*4882a593Smuzhiyun #define RT5651_GP1_DR_OUT (0x1 << 2) 1720*4882a593Smuzhiyun #define RT5651_GP1_OUT_MASK (0x1 << 1) 1721*4882a593Smuzhiyun #define RT5651_GP1_OUT_SFT 1 1722*4882a593Smuzhiyun #define RT5651_GP1_OUT_LO (0x0 << 1) 1723*4882a593Smuzhiyun #define RT5651_GP1_OUT_HI (0x1 << 1) 1724*4882a593Smuzhiyun #define RT5651_GP1_P_MASK (0x1) 1725*4882a593Smuzhiyun #define RT5651_GP1_P_SFT 0 1726*4882a593Smuzhiyun #define RT5651_GP1_P_NOR (0x0) 1727*4882a593Smuzhiyun #define RT5651_GP1_P_INV (0x1) 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun /* GPIO Control 3 (0xc2) */ 1730*4882a593Smuzhiyun #define RT5651_GP8_DR_MASK (0x1 << 8) 1731*4882a593Smuzhiyun #define RT5651_GP8_DR_SFT 8 1732*4882a593Smuzhiyun #define RT5651_GP8_DR_IN (0x0 << 8) 1733*4882a593Smuzhiyun #define RT5651_GP8_DR_OUT (0x1 << 8) 1734*4882a593Smuzhiyun #define RT5651_GP8_OUT_MASK (0x1 << 7) 1735*4882a593Smuzhiyun #define RT5651_GP8_OUT_SFT 7 1736*4882a593Smuzhiyun #define RT5651_GP8_OUT_LO (0x0 << 7) 1737*4882a593Smuzhiyun #define RT5651_GP8_OUT_HI (0x1 << 7) 1738*4882a593Smuzhiyun #define RT5651_GP8_P_MASK (0x1 << 6) 1739*4882a593Smuzhiyun #define RT5651_GP8_P_SFT 6 1740*4882a593Smuzhiyun #define RT5651_GP8_P_NOR (0x0 << 6) 1741*4882a593Smuzhiyun #define RT5651_GP8_P_INV (0x1 << 6) 1742*4882a593Smuzhiyun #define RT5651_GP7_DR_MASK (0x1 << 5) 1743*4882a593Smuzhiyun #define RT5651_GP7_DR_SFT 5 1744*4882a593Smuzhiyun #define RT5651_GP7_DR_IN (0x0 << 5) 1745*4882a593Smuzhiyun #define RT5651_GP7_DR_OUT (0x1 << 5) 1746*4882a593Smuzhiyun #define RT5651_GP7_OUT_MASK (0x1 << 4) 1747*4882a593Smuzhiyun #define RT5651_GP7_OUT_SFT 4 1748*4882a593Smuzhiyun #define RT5651_GP7_OUT_LO (0x0 << 4) 1749*4882a593Smuzhiyun #define RT5651_GP7_OUT_HI (0x1 << 4) 1750*4882a593Smuzhiyun #define RT5651_GP7_P_MASK (0x1 << 3) 1751*4882a593Smuzhiyun #define RT5651_GP7_P_SFT 3 1752*4882a593Smuzhiyun #define RT5651_GP7_P_NOR (0x0 << 3) 1753*4882a593Smuzhiyun #define RT5651_GP7_P_INV (0x1 << 3) 1754*4882a593Smuzhiyun #define RT5651_GP6_DR_MASK (0x1 << 2) 1755*4882a593Smuzhiyun #define RT5651_GP6_DR_SFT 2 1756*4882a593Smuzhiyun #define RT5651_GP6_DR_IN (0x0 << 2) 1757*4882a593Smuzhiyun #define RT5651_GP6_DR_OUT (0x1 << 2) 1758*4882a593Smuzhiyun #define RT5651_GP6_OUT_MASK (0x1 << 1) 1759*4882a593Smuzhiyun #define RT5651_GP6_OUT_SFT 1 1760*4882a593Smuzhiyun #define RT5651_GP6_OUT_LO (0x0 << 1) 1761*4882a593Smuzhiyun #define RT5651_GP6_OUT_HI (0x1 << 1) 1762*4882a593Smuzhiyun #define RT5651_GP6_P_MASK (0x1) 1763*4882a593Smuzhiyun #define RT5651_GP6_P_SFT 0 1764*4882a593Smuzhiyun #define RT5651_GP6_P_NOR (0x0) 1765*4882a593Smuzhiyun #define RT5651_GP6_P_INV (0x1) 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun /* Scramble Control (0xce) */ 1768*4882a593Smuzhiyun #define RT5651_SCB_SWAP_MASK (0x1 << 15) 1769*4882a593Smuzhiyun #define RT5651_SCB_SWAP_SFT 15 1770*4882a593Smuzhiyun #define RT5651_SCB_SWAP_DIS (0x0 << 15) 1771*4882a593Smuzhiyun #define RT5651_SCB_SWAP_EN (0x1 << 15) 1772*4882a593Smuzhiyun #define RT5651_SCB_MASK (0x1 << 14) 1773*4882a593Smuzhiyun #define RT5651_SCB_SFT 14 1774*4882a593Smuzhiyun #define RT5651_SCB_DIS (0x0 << 14) 1775*4882a593Smuzhiyun #define RT5651_SCB_EN (0x1 << 14) 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun /* Baseback Control (0xcf) */ 1778*4882a593Smuzhiyun #define RT5651_BB_MASK (0x1 << 15) 1779*4882a593Smuzhiyun #define RT5651_BB_SFT 15 1780*4882a593Smuzhiyun #define RT5651_BB_DIS (0x0 << 15) 1781*4882a593Smuzhiyun #define RT5651_BB_EN (0x1 << 15) 1782*4882a593Smuzhiyun #define RT5651_BB_CT_MASK (0x7 << 12) 1783*4882a593Smuzhiyun #define RT5651_BB_CT_SFT 12 1784*4882a593Smuzhiyun #define RT5651_BB_CT_A (0x0 << 12) 1785*4882a593Smuzhiyun #define RT5651_BB_CT_B (0x1 << 12) 1786*4882a593Smuzhiyun #define RT5651_BB_CT_C (0x2 << 12) 1787*4882a593Smuzhiyun #define RT5651_BB_CT_D (0x3 << 12) 1788*4882a593Smuzhiyun #define RT5651_M_BB_L_MASK (0x1 << 9) 1789*4882a593Smuzhiyun #define RT5651_M_BB_L_SFT 9 1790*4882a593Smuzhiyun #define RT5651_M_BB_R_MASK (0x1 << 8) 1791*4882a593Smuzhiyun #define RT5651_M_BB_R_SFT 8 1792*4882a593Smuzhiyun #define RT5651_M_BB_HPF_L_MASK (0x1 << 7) 1793*4882a593Smuzhiyun #define RT5651_M_BB_HPF_L_SFT 7 1794*4882a593Smuzhiyun #define RT5651_M_BB_HPF_R_MASK (0x1 << 6) 1795*4882a593Smuzhiyun #define RT5651_M_BB_HPF_R_SFT 6 1796*4882a593Smuzhiyun #define RT5651_G_BB_BST_MASK (0x3f) 1797*4882a593Smuzhiyun #define RT5651_G_BB_BST_SFT 0 1798*4882a593Smuzhiyun 1799*4882a593Smuzhiyun /* MP3 Plus Control 1 (0xd0) */ 1800*4882a593Smuzhiyun #define RT5651_M_MP3_L_MASK (0x1 << 15) 1801*4882a593Smuzhiyun #define RT5651_M_MP3_L_SFT 15 1802*4882a593Smuzhiyun #define RT5651_M_MP3_R_MASK (0x1 << 14) 1803*4882a593Smuzhiyun #define RT5651_M_MP3_R_SFT 14 1804*4882a593Smuzhiyun #define RT5651_M_MP3_MASK (0x1 << 13) 1805*4882a593Smuzhiyun #define RT5651_M_MP3_SFT 13 1806*4882a593Smuzhiyun #define RT5651_M_MP3_DIS (0x0 << 13) 1807*4882a593Smuzhiyun #define RT5651_M_MP3_EN (0x1 << 13) 1808*4882a593Smuzhiyun #define RT5651_EG_MP3_MASK (0x1f << 8) 1809*4882a593Smuzhiyun #define RT5651_EG_MP3_SFT 8 1810*4882a593Smuzhiyun #define RT5651_MP3_HLP_MASK (0x1 << 7) 1811*4882a593Smuzhiyun #define RT5651_MP3_HLP_SFT 7 1812*4882a593Smuzhiyun #define RT5651_MP3_HLP_DIS (0x0 << 7) 1813*4882a593Smuzhiyun #define RT5651_MP3_HLP_EN (0x1 << 7) 1814*4882a593Smuzhiyun #define RT5651_M_MP3_ORG_L_MASK (0x1 << 6) 1815*4882a593Smuzhiyun #define RT5651_M_MP3_ORG_L_SFT 6 1816*4882a593Smuzhiyun #define RT5651_M_MP3_ORG_R_MASK (0x1 << 5) 1817*4882a593Smuzhiyun #define RT5651_M_MP3_ORG_R_SFT 5 1818*4882a593Smuzhiyun 1819*4882a593Smuzhiyun /* MP3 Plus Control 2 (0xd1) */ 1820*4882a593Smuzhiyun #define RT5651_MP3_WT_MASK (0x1 << 13) 1821*4882a593Smuzhiyun #define RT5651_MP3_WT_SFT 13 1822*4882a593Smuzhiyun #define RT5651_MP3_WT_1_4 (0x0 << 13) 1823*4882a593Smuzhiyun #define RT5651_MP3_WT_1_2 (0x1 << 13) 1824*4882a593Smuzhiyun #define RT5651_OG_MP3_MASK (0x1f << 8) 1825*4882a593Smuzhiyun #define RT5651_OG_MP3_SFT 8 1826*4882a593Smuzhiyun #define RT5651_HG_MP3_MASK (0x3f) 1827*4882a593Smuzhiyun #define RT5651_HG_MP3_SFT 0 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun /* 3D HP Control 1 (0xd2) */ 1830*4882a593Smuzhiyun #define RT5651_3D_CF_MASK (0x1 << 15) 1831*4882a593Smuzhiyun #define RT5651_3D_CF_SFT 15 1832*4882a593Smuzhiyun #define RT5651_3D_CF_DIS (0x0 << 15) 1833*4882a593Smuzhiyun #define RT5651_3D_CF_EN (0x1 << 15) 1834*4882a593Smuzhiyun #define RT5651_3D_HP_MASK (0x1 << 14) 1835*4882a593Smuzhiyun #define RT5651_3D_HP_SFT 14 1836*4882a593Smuzhiyun #define RT5651_3D_HP_DIS (0x0 << 14) 1837*4882a593Smuzhiyun #define RT5651_3D_HP_EN (0x1 << 14) 1838*4882a593Smuzhiyun #define RT5651_3D_BT_MASK (0x1 << 13) 1839*4882a593Smuzhiyun #define RT5651_3D_BT_SFT 13 1840*4882a593Smuzhiyun #define RT5651_3D_BT_DIS (0x0 << 13) 1841*4882a593Smuzhiyun #define RT5651_3D_BT_EN (0x1 << 13) 1842*4882a593Smuzhiyun #define RT5651_3D_1F_MIX_MASK (0x3 << 11) 1843*4882a593Smuzhiyun #define RT5651_3D_1F_MIX_SFT 11 1844*4882a593Smuzhiyun #define RT5651_3D_HP_M_MASK (0x1 << 10) 1845*4882a593Smuzhiyun #define RT5651_3D_HP_M_SFT 10 1846*4882a593Smuzhiyun #define RT5651_3D_HP_M_SUR (0x0 << 10) 1847*4882a593Smuzhiyun #define RT5651_3D_HP_M_FRO (0x1 << 10) 1848*4882a593Smuzhiyun #define RT5651_M_3D_HRTF_MASK (0x1 << 9) 1849*4882a593Smuzhiyun #define RT5651_M_3D_HRTF_SFT 9 1850*4882a593Smuzhiyun #define RT5651_M_3D_D2H_MASK (0x1 << 8) 1851*4882a593Smuzhiyun #define RT5651_M_3D_D2H_SFT 8 1852*4882a593Smuzhiyun #define RT5651_M_3D_D2R_MASK (0x1 << 7) 1853*4882a593Smuzhiyun #define RT5651_M_3D_D2R_SFT 7 1854*4882a593Smuzhiyun #define RT5651_M_3D_REVB_MASK (0x1 << 6) 1855*4882a593Smuzhiyun #define RT5651_M_3D_REVB_SFT 6 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun /* Adjustable high pass filter control 1 (0xd3) */ 1858*4882a593Smuzhiyun #define RT5651_2ND_HPF_MASK (0x1 << 15) 1859*4882a593Smuzhiyun #define RT5651_2ND_HPF_SFT 15 1860*4882a593Smuzhiyun #define RT5651_2ND_HPF_DIS (0x0 << 15) 1861*4882a593Smuzhiyun #define RT5651_2ND_HPF_EN (0x1 << 15) 1862*4882a593Smuzhiyun #define RT5651_HPF_CF_L_MASK (0x7 << 12) 1863*4882a593Smuzhiyun #define RT5651_HPF_CF_L_SFT 12 1864*4882a593Smuzhiyun #define RT5651_HPF_CF_R_MASK (0x7 << 8) 1865*4882a593Smuzhiyun #define RT5651_HPF_CF_R_SFT 8 1866*4882a593Smuzhiyun #define RT5651_ZD_T_MASK (0x3 << 6) 1867*4882a593Smuzhiyun #define RT5651_ZD_T_SFT 6 1868*4882a593Smuzhiyun #define RT5651_ZD_F_MASK (0x3 << 4) 1869*4882a593Smuzhiyun #define RT5651_ZD_F_SFT 4 1870*4882a593Smuzhiyun #define RT5651_ZD_F_IM (0x0 << 4) 1871*4882a593Smuzhiyun #define RT5651_ZD_F_ZC_IM (0x1 << 4) 1872*4882a593Smuzhiyun #define RT5651_ZD_F_ZC_IOD (0x2 << 4) 1873*4882a593Smuzhiyun #define RT5651_ZD_F_UN (0x3 << 4) 1874*4882a593Smuzhiyun 1875*4882a593Smuzhiyun /* Adjustable high pass filter control 2 (0xd4) */ 1876*4882a593Smuzhiyun #define RT5651_HPF_CF_L_NUM_MASK (0x3f << 8) 1877*4882a593Smuzhiyun #define RT5651_HPF_CF_L_NUM_SFT 8 1878*4882a593Smuzhiyun #define RT5651_HPF_CF_R_NUM_MASK (0x3f) 1879*4882a593Smuzhiyun #define RT5651_HPF_CF_R_NUM_SFT 0 1880*4882a593Smuzhiyun 1881*4882a593Smuzhiyun /* HP calibration control and Amp detection (0xd6) */ 1882*4882a593Smuzhiyun #define RT5651_SI_DAC_MASK (0x1 << 11) 1883*4882a593Smuzhiyun #define RT5651_SI_DAC_SFT 11 1884*4882a593Smuzhiyun #define RT5651_SI_DAC_AUTO (0x0 << 11) 1885*4882a593Smuzhiyun #define RT5651_SI_DAC_TEST (0x1 << 11) 1886*4882a593Smuzhiyun #define RT5651_DC_CAL_M_MASK (0x1 << 10) 1887*4882a593Smuzhiyun #define RT5651_DC_CAL_M_SFT 10 1888*4882a593Smuzhiyun #define RT5651_DC_CAL_M_NOR (0x0 << 10) 1889*4882a593Smuzhiyun #define RT5651_DC_CAL_M_CAL (0x1 << 10) 1890*4882a593Smuzhiyun #define RT5651_DC_CAL_MASK (0x1 << 9) 1891*4882a593Smuzhiyun #define RT5651_DC_CAL_SFT 9 1892*4882a593Smuzhiyun #define RT5651_DC_CAL_DIS (0x0 << 9) 1893*4882a593Smuzhiyun #define RT5651_DC_CAL_EN (0x1 << 9) 1894*4882a593Smuzhiyun #define RT5651_HPD_RCV_MASK (0x7 << 6) 1895*4882a593Smuzhiyun #define RT5651_HPD_RCV_SFT 6 1896*4882a593Smuzhiyun #define RT5651_HPD_PS_MASK (0x1 << 5) 1897*4882a593Smuzhiyun #define RT5651_HPD_PS_SFT 5 1898*4882a593Smuzhiyun #define RT5651_HPD_PS_DIS (0x0 << 5) 1899*4882a593Smuzhiyun #define RT5651_HPD_PS_EN (0x1 << 5) 1900*4882a593Smuzhiyun #define RT5651_CAL_M_MASK (0x1 << 4) 1901*4882a593Smuzhiyun #define RT5651_CAL_M_SFT 4 1902*4882a593Smuzhiyun #define RT5651_CAL_M_DEP (0x0 << 4) 1903*4882a593Smuzhiyun #define RT5651_CAL_M_CAL (0x1 << 4) 1904*4882a593Smuzhiyun #define RT5651_CAL_MASK (0x1 << 3) 1905*4882a593Smuzhiyun #define RT5651_CAL_SFT 3 1906*4882a593Smuzhiyun #define RT5651_CAL_DIS (0x0 << 3) 1907*4882a593Smuzhiyun #define RT5651_CAL_EN (0x1 << 3) 1908*4882a593Smuzhiyun #define RT5651_CAL_TEST_MASK (0x1 << 2) 1909*4882a593Smuzhiyun #define RT5651_CAL_TEST_SFT 2 1910*4882a593Smuzhiyun #define RT5651_CAL_TEST_DIS (0x0 << 2) 1911*4882a593Smuzhiyun #define RT5651_CAL_TEST_EN (0x1 << 2) 1912*4882a593Smuzhiyun #define RT5651_CAL_P_MASK (0x3) 1913*4882a593Smuzhiyun #define RT5651_CAL_P_SFT 0 1914*4882a593Smuzhiyun #define RT5651_CAL_P_NONE (0x0) 1915*4882a593Smuzhiyun #define RT5651_CAL_P_CAL (0x1) 1916*4882a593Smuzhiyun #define RT5651_CAL_P_DAC_CAL (0x2) 1917*4882a593Smuzhiyun 1918*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0xd9) */ 1919*4882a593Smuzhiyun #define RT5651_SV_MASK (0x1 << 15) 1920*4882a593Smuzhiyun #define RT5651_SV_SFT 15 1921*4882a593Smuzhiyun #define RT5651_SV_DIS (0x0 << 15) 1922*4882a593Smuzhiyun #define RT5651_SV_EN (0x1 << 15) 1923*4882a593Smuzhiyun #define RT5651_OUT_SV_MASK (0x1 << 13) 1924*4882a593Smuzhiyun #define RT5651_OUT_SV_SFT 13 1925*4882a593Smuzhiyun #define RT5651_OUT_SV_DIS (0x0 << 13) 1926*4882a593Smuzhiyun #define RT5651_OUT_SV_EN (0x1 << 13) 1927*4882a593Smuzhiyun #define RT5651_HP_SV_MASK (0x1 << 12) 1928*4882a593Smuzhiyun #define RT5651_HP_SV_SFT 12 1929*4882a593Smuzhiyun #define RT5651_HP_SV_DIS (0x0 << 12) 1930*4882a593Smuzhiyun #define RT5651_HP_SV_EN (0x1 << 12) 1931*4882a593Smuzhiyun #define RT5651_ZCD_DIG_MASK (0x1 << 11) 1932*4882a593Smuzhiyun #define RT5651_ZCD_DIG_SFT 11 1933*4882a593Smuzhiyun #define RT5651_ZCD_DIG_DIS (0x0 << 11) 1934*4882a593Smuzhiyun #define RT5651_ZCD_DIG_EN (0x1 << 11) 1935*4882a593Smuzhiyun #define RT5651_ZCD_MASK (0x1 << 10) 1936*4882a593Smuzhiyun #define RT5651_ZCD_SFT 10 1937*4882a593Smuzhiyun #define RT5651_ZCD_PD (0x0 << 10) 1938*4882a593Smuzhiyun #define RT5651_ZCD_PU (0x1 << 10) 1939*4882a593Smuzhiyun #define RT5651_M_ZCD_MASK (0x3f << 4) 1940*4882a593Smuzhiyun #define RT5651_M_ZCD_SFT 4 1941*4882a593Smuzhiyun #define RT5651_M_ZCD_OM_L (0x1 << 7) 1942*4882a593Smuzhiyun #define RT5651_M_ZCD_OM_R (0x1 << 6) 1943*4882a593Smuzhiyun #define RT5651_M_ZCD_RM_L (0x1 << 5) 1944*4882a593Smuzhiyun #define RT5651_M_ZCD_RM_R (0x1 << 4) 1945*4882a593Smuzhiyun #define RT5651_SV_DLY_MASK (0xf) 1946*4882a593Smuzhiyun #define RT5651_SV_DLY_SFT 0 1947*4882a593Smuzhiyun 1948*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0xda) */ 1949*4882a593Smuzhiyun #define RT5651_ZCD_HP_MASK (0x1 << 15) 1950*4882a593Smuzhiyun #define RT5651_ZCD_HP_SFT 15 1951*4882a593Smuzhiyun #define RT5651_ZCD_HP_DIS (0x0 << 15) 1952*4882a593Smuzhiyun #define RT5651_ZCD_HP_EN (0x1 << 15) 1953*4882a593Smuzhiyun 1954*4882a593Smuzhiyun /* Digital Misc Control (0xfa) */ 1955*4882a593Smuzhiyun #define RT5651_I2S2_MS_SP_MASK (0x1 << 8) 1956*4882a593Smuzhiyun #define RT5651_I2S2_MS_SP_SEL 8 1957*4882a593Smuzhiyun #define RT5651_I2S2_MS_SP_64 (0x0 << 8) 1958*4882a593Smuzhiyun #define RT5651_I2S2_MS_SP_50 (0x1 << 8) 1959*4882a593Smuzhiyun #define RT5651_CLK_DET_EN (0x1 << 3) 1960*4882a593Smuzhiyun #define RT5651_CLK_DET_EN_SFT 3 1961*4882a593Smuzhiyun #define RT5651_AMP_DET_EN (0x1 << 1) 1962*4882a593Smuzhiyun #define RT5651_AMP_DET_EN_SFT 1 1963*4882a593Smuzhiyun #define RT5651_D_GATE_EN (0x1) 1964*4882a593Smuzhiyun #define RT5651_D_GATE_EN_SFT 0 1965*4882a593Smuzhiyun 1966*4882a593Smuzhiyun /* Codec Private Register definition */ 1967*4882a593Smuzhiyun 1968*4882a593Smuzhiyun /* MIC Over current threshold scale factor (0x15) */ 1969*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_MASK (0x3 << 8) 1970*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_SFT 8 1971*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_0P5 (0x0 << 8) 1972*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_0P75 (0x1 << 8) 1973*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_1P0 (0x2 << 8) 1974*4882a593Smuzhiyun #define RT5651_MIC_OVCD_SF_1P5 (0x3 << 8) 1975*4882a593Smuzhiyun 1976*4882a593Smuzhiyun /* 3D Speaker Control (0x63) */ 1977*4882a593Smuzhiyun #define RT5651_3D_SPK_MASK (0x1 << 15) 1978*4882a593Smuzhiyun #define RT5651_3D_SPK_SFT 15 1979*4882a593Smuzhiyun #define RT5651_3D_SPK_DIS (0x0 << 15) 1980*4882a593Smuzhiyun #define RT5651_3D_SPK_EN (0x1 << 15) 1981*4882a593Smuzhiyun #define RT5651_3D_SPK_M_MASK (0x3 << 13) 1982*4882a593Smuzhiyun #define RT5651_3D_SPK_M_SFT 13 1983*4882a593Smuzhiyun #define RT5651_3D_SPK_CG_MASK (0x1f << 8) 1984*4882a593Smuzhiyun #define RT5651_3D_SPK_CG_SFT 8 1985*4882a593Smuzhiyun #define RT5651_3D_SPK_SG_MASK (0x1f) 1986*4882a593Smuzhiyun #define RT5651_3D_SPK_SG_SFT 0 1987*4882a593Smuzhiyun 1988*4882a593Smuzhiyun /* Wind Noise Detection Control 1 (0x6c) */ 1989*4882a593Smuzhiyun #define RT5651_WND_MASK (0x1 << 15) 1990*4882a593Smuzhiyun #define RT5651_WND_SFT 15 1991*4882a593Smuzhiyun #define RT5651_WND_DIS (0x0 << 15) 1992*4882a593Smuzhiyun #define RT5651_WND_EN (0x1 << 15) 1993*4882a593Smuzhiyun 1994*4882a593Smuzhiyun /* Wind Noise Detection Control 2 (0x6d) */ 1995*4882a593Smuzhiyun #define RT5651_WND_FC_NW_MASK (0x3f << 10) 1996*4882a593Smuzhiyun #define RT5651_WND_FC_NW_SFT 10 1997*4882a593Smuzhiyun #define RT5651_WND_FC_WK_MASK (0x3f << 4) 1998*4882a593Smuzhiyun #define RT5651_WND_FC_WK_SFT 4 1999*4882a593Smuzhiyun 2000*4882a593Smuzhiyun /* Wind Noise Detection Control 3 (0x6e) */ 2001*4882a593Smuzhiyun #define RT5651_HPF_FC_MASK (0x3f << 6) 2002*4882a593Smuzhiyun #define RT5651_HPF_FC_SFT 6 2003*4882a593Smuzhiyun #define RT5651_WND_FC_ST_MASK (0x3f) 2004*4882a593Smuzhiyun #define RT5651_WND_FC_ST_SFT 0 2005*4882a593Smuzhiyun 2006*4882a593Smuzhiyun /* Wind Noise Detection Control 4 (0x6f) */ 2007*4882a593Smuzhiyun #define RT5651_WND_TH_LO_MASK (0x3ff) 2008*4882a593Smuzhiyun #define RT5651_WND_TH_LO_SFT 0 2009*4882a593Smuzhiyun 2010*4882a593Smuzhiyun /* Wind Noise Detection Control 5 (0x70) */ 2011*4882a593Smuzhiyun #define RT5651_WND_TH_HI_MASK (0x3ff) 2012*4882a593Smuzhiyun #define RT5651_WND_TH_HI_SFT 0 2013*4882a593Smuzhiyun 2014*4882a593Smuzhiyun /* Wind Noise Detection Control 8 (0x73) */ 2015*4882a593Smuzhiyun #define RT5651_WND_WIND_MASK (0x1 << 13) /* Read-Only */ 2016*4882a593Smuzhiyun #define RT5651_WND_WIND_SFT 13 2017*4882a593Smuzhiyun #define RT5651_WND_STRONG_MASK (0x1 << 12) /* Read-Only */ 2018*4882a593Smuzhiyun #define RT5651_WND_STRONG_SFT 12 2019*4882a593Smuzhiyun enum { 2020*4882a593Smuzhiyun RT5651_NO_WIND, 2021*4882a593Smuzhiyun RT5651_BREEZE, 2022*4882a593Smuzhiyun RT5651_STORM, 2023*4882a593Smuzhiyun }; 2024*4882a593Smuzhiyun 2025*4882a593Smuzhiyun /* Dipole Speaker Interface (0x75) */ 2026*4882a593Smuzhiyun #define RT5651_DP_ATT_MASK (0x3 << 14) 2027*4882a593Smuzhiyun #define RT5651_DP_ATT_SFT 14 2028*4882a593Smuzhiyun #define RT5651_DP_SPK_MASK (0x1 << 10) 2029*4882a593Smuzhiyun #define RT5651_DP_SPK_SFT 10 2030*4882a593Smuzhiyun #define RT5651_DP_SPK_DIS (0x0 << 10) 2031*4882a593Smuzhiyun #define RT5651_DP_SPK_EN (0x1 << 10) 2032*4882a593Smuzhiyun 2033*4882a593Smuzhiyun /* EQ Pre Volume Control (0xb3) */ 2034*4882a593Smuzhiyun #define RT5651_EQ_PRE_VOL_MASK (0xffff) 2035*4882a593Smuzhiyun #define RT5651_EQ_PRE_VOL_SFT 0 2036*4882a593Smuzhiyun 2037*4882a593Smuzhiyun /* EQ Post Volume Control (0xb4) */ 2038*4882a593Smuzhiyun #define RT5651_EQ_PST_VOL_MASK (0xffff) 2039*4882a593Smuzhiyun #define RT5651_EQ_PST_VOL_SFT 0 2040*4882a593Smuzhiyun 2041*4882a593Smuzhiyun /* System Clock Source */ 2042*4882a593Smuzhiyun enum { 2043*4882a593Smuzhiyun RT5651_SCLK_S_MCLK, 2044*4882a593Smuzhiyun RT5651_SCLK_S_PLL1, 2045*4882a593Smuzhiyun RT5651_SCLK_S_RCCLK, 2046*4882a593Smuzhiyun }; 2047*4882a593Smuzhiyun 2048*4882a593Smuzhiyun /* PLL1 Source */ 2049*4882a593Smuzhiyun enum { 2050*4882a593Smuzhiyun RT5651_PLL1_S_MCLK, 2051*4882a593Smuzhiyun RT5651_PLL1_S_BCLK1, 2052*4882a593Smuzhiyun RT5651_PLL1_S_BCLK2, 2053*4882a593Smuzhiyun }; 2054*4882a593Smuzhiyun 2055*4882a593Smuzhiyun enum { 2056*4882a593Smuzhiyun RT5651_AIF1, 2057*4882a593Smuzhiyun RT5651_AIF2, 2058*4882a593Smuzhiyun RT5651_AIFS, 2059*4882a593Smuzhiyun }; 2060*4882a593Smuzhiyun 2061*4882a593Smuzhiyun struct rt5651_pll_code { 2062*4882a593Smuzhiyun bool m_bp; /* Indicates bypass m code or not. */ 2063*4882a593Smuzhiyun int m_code; 2064*4882a593Smuzhiyun int n_code; 2065*4882a593Smuzhiyun int k_code; 2066*4882a593Smuzhiyun }; 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun struct rt5651_priv { 2069*4882a593Smuzhiyun struct snd_soc_component *component; 2070*4882a593Smuzhiyun struct regmap *regmap; 2071*4882a593Smuzhiyun /* Jack and button detect data */ 2072*4882a593Smuzhiyun struct snd_soc_jack *hp_jack; 2073*4882a593Smuzhiyun struct gpio_desc *gpiod_hp_det; 2074*4882a593Smuzhiyun struct work_struct jack_detect_work; 2075*4882a593Smuzhiyun struct delayed_work bp_work; 2076*4882a593Smuzhiyun bool ovcd_irq_enabled; 2077*4882a593Smuzhiyun bool pressed; 2078*4882a593Smuzhiyun bool press_reported; 2079*4882a593Smuzhiyun int press_count; 2080*4882a593Smuzhiyun int release_count; 2081*4882a593Smuzhiyun int poll_count; 2082*4882a593Smuzhiyun unsigned int jd_src; 2083*4882a593Smuzhiyun bool jd_active_high; 2084*4882a593Smuzhiyun unsigned int ovcd_th; 2085*4882a593Smuzhiyun unsigned int ovcd_sf; 2086*4882a593Smuzhiyun 2087*4882a593Smuzhiyun int irq; 2088*4882a593Smuzhiyun int sysclk; 2089*4882a593Smuzhiyun int sysclk_src; 2090*4882a593Smuzhiyun int lrck[RT5651_AIFS]; 2091*4882a593Smuzhiyun int bclk[RT5651_AIFS]; 2092*4882a593Smuzhiyun int master[RT5651_AIFS]; 2093*4882a593Smuzhiyun 2094*4882a593Smuzhiyun int pll_src; 2095*4882a593Smuzhiyun int pll_in; 2096*4882a593Smuzhiyun int pll_out; 2097*4882a593Smuzhiyun 2098*4882a593Smuzhiyun int dmic_en; 2099*4882a593Smuzhiyun int asrc_en; 2100*4882a593Smuzhiyun bool hp_mute; 2101*4882a593Smuzhiyun struct clk *mclk; 2102*4882a593Smuzhiyun struct gpio_desc *gpiod_spk_ctl; 2103*4882a593Smuzhiyun }; 2104*4882a593Smuzhiyun 2105*4882a593Smuzhiyun #endif /* __RT5651_H__ */ 2106