1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * rt5651.c -- RT5651 ALSA SoC audio codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2014 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/pm.h>
13*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
14*4882a593Smuzhiyun #include <linux/i2c.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/spi/spi.h>
18*4882a593Smuzhiyun #include <linux/acpi.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/soc-dapm.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/tlv.h>
26*4882a593Smuzhiyun #include <sound/jack.h>
27*4882a593Smuzhiyun #include <linux/of_gpio.h>
28*4882a593Smuzhiyun #include <linux/gpio.h>
29*4882a593Smuzhiyun #include <linux/clk.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "rl6231.h"
32*4882a593Smuzhiyun #include "rt5651.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define RT5651_DEVICE_ID_VALUE 0x6281
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define RT5651_PR_RANGE_BASE (0xff + 1)
37*4882a593Smuzhiyun #define RT5651_PR_SPACING 0x100
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define RT5651_PR_BASE (RT5651_PR_RANGE_BASE + (0 * RT5651_PR_SPACING))
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct regmap_range_cfg rt5651_ranges[] = {
42*4882a593Smuzhiyun { .name = "PR", .range_min = RT5651_PR_BASE,
43*4882a593Smuzhiyun .range_max = RT5651_PR_BASE + 0xb4,
44*4882a593Smuzhiyun .selector_reg = RT5651_PRIV_INDEX,
45*4882a593Smuzhiyun .selector_mask = 0xff,
46*4882a593Smuzhiyun .selector_shift = 0x0,
47*4882a593Smuzhiyun .window_start = RT5651_PRIV_DATA,
48*4882a593Smuzhiyun .window_len = 0x1, },
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static const struct reg_sequence init_list[] = {
52*4882a593Smuzhiyun {RT5651_PR_BASE + 0x3d, 0x3e00},
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const struct reg_default rt5651_reg[] = {
56*4882a593Smuzhiyun { 0x00, 0x0000 },
57*4882a593Smuzhiyun { 0x02, 0xc8c8 },
58*4882a593Smuzhiyun { 0x03, 0xc8c8 },
59*4882a593Smuzhiyun { 0x05, 0x0000 },
60*4882a593Smuzhiyun { 0x0d, 0x0000 },
61*4882a593Smuzhiyun { 0x0e, 0x0000 },
62*4882a593Smuzhiyun { 0x0f, 0x0808 },
63*4882a593Smuzhiyun { 0x10, 0x0808 },
64*4882a593Smuzhiyun { 0x19, 0xafaf },
65*4882a593Smuzhiyun { 0x1a, 0xafaf },
66*4882a593Smuzhiyun { 0x1b, 0x0c00 },
67*4882a593Smuzhiyun { 0x1c, 0x2f2f },
68*4882a593Smuzhiyun { 0x1d, 0x2f2f },
69*4882a593Smuzhiyun { 0x1e, 0x0000 },
70*4882a593Smuzhiyun { 0x27, 0x7860 },
71*4882a593Smuzhiyun { 0x28, 0x7070 },
72*4882a593Smuzhiyun { 0x29, 0x8080 },
73*4882a593Smuzhiyun { 0x2a, 0x5252 },
74*4882a593Smuzhiyun { 0x2b, 0x5454 },
75*4882a593Smuzhiyun { 0x2f, 0x0000 },
76*4882a593Smuzhiyun { 0x30, 0x5000 },
77*4882a593Smuzhiyun { 0x3b, 0x0000 },
78*4882a593Smuzhiyun { 0x3c, 0x006f },
79*4882a593Smuzhiyun { 0x3d, 0x0000 },
80*4882a593Smuzhiyun { 0x3e, 0x006f },
81*4882a593Smuzhiyun { 0x45, 0x6000 },
82*4882a593Smuzhiyun { 0x4d, 0x0000 },
83*4882a593Smuzhiyun { 0x4e, 0x0000 },
84*4882a593Smuzhiyun { 0x4f, 0x0279 },
85*4882a593Smuzhiyun { 0x50, 0x0000 },
86*4882a593Smuzhiyun { 0x51, 0x0000 },
87*4882a593Smuzhiyun { 0x52, 0x0279 },
88*4882a593Smuzhiyun { 0x53, 0xf000 },
89*4882a593Smuzhiyun { 0x61, 0x0000 },
90*4882a593Smuzhiyun { 0x62, 0x0000 },
91*4882a593Smuzhiyun { 0x63, 0x00c0 },
92*4882a593Smuzhiyun { 0x64, 0x0000 },
93*4882a593Smuzhiyun { 0x65, 0x0000 },
94*4882a593Smuzhiyun { 0x66, 0x0000 },
95*4882a593Smuzhiyun { 0x70, 0x8000 },
96*4882a593Smuzhiyun { 0x71, 0x8000 },
97*4882a593Smuzhiyun { 0x73, 0x1104 },
98*4882a593Smuzhiyun { 0x74, 0x0c00 },
99*4882a593Smuzhiyun { 0x75, 0x1400 },
100*4882a593Smuzhiyun { 0x77, 0x0c00 },
101*4882a593Smuzhiyun { 0x78, 0x4000 },
102*4882a593Smuzhiyun { 0x79, 0x0123 },
103*4882a593Smuzhiyun { 0x80, 0x0000 },
104*4882a593Smuzhiyun { 0x81, 0x0000 },
105*4882a593Smuzhiyun { 0x82, 0x0000 },
106*4882a593Smuzhiyun { 0x83, 0x0800 },
107*4882a593Smuzhiyun { 0x84, 0x0000 },
108*4882a593Smuzhiyun { 0x85, 0x0008 },
109*4882a593Smuzhiyun { 0x89, 0x0000 },
110*4882a593Smuzhiyun { 0x8e, 0x0004 },
111*4882a593Smuzhiyun { 0x8f, 0x1100 },
112*4882a593Smuzhiyun { 0x90, 0x0000 },
113*4882a593Smuzhiyun { 0x93, 0x2000 },
114*4882a593Smuzhiyun { 0x94, 0x0200 },
115*4882a593Smuzhiyun { 0xb0, 0x2080 },
116*4882a593Smuzhiyun { 0xb1, 0x0000 },
117*4882a593Smuzhiyun { 0xb4, 0x2206 },
118*4882a593Smuzhiyun { 0xb5, 0x1f00 },
119*4882a593Smuzhiyun { 0xb6, 0x0000 },
120*4882a593Smuzhiyun { 0xbb, 0x0000 },
121*4882a593Smuzhiyun { 0xbc, 0x0000 },
122*4882a593Smuzhiyun { 0xbd, 0x0000 },
123*4882a593Smuzhiyun { 0xbe, 0x0000 },
124*4882a593Smuzhiyun { 0xbf, 0x0000 },
125*4882a593Smuzhiyun { 0xc0, 0x0400 },
126*4882a593Smuzhiyun { 0xc1, 0x0000 },
127*4882a593Smuzhiyun { 0xc2, 0x0000 },
128*4882a593Smuzhiyun { 0xcf, 0x0013 },
129*4882a593Smuzhiyun { 0xd0, 0x0680 },
130*4882a593Smuzhiyun { 0xd1, 0x1c17 },
131*4882a593Smuzhiyun { 0xd3, 0xb320 },
132*4882a593Smuzhiyun { 0xd9, 0x0809 },
133*4882a593Smuzhiyun { 0xfa, 0x0010 },
134*4882a593Smuzhiyun { 0xfe, 0x10ec },
135*4882a593Smuzhiyun { 0xff, 0x6281 },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
rt5651_volatile_register(struct device * dev,unsigned int reg)138*4882a593Smuzhiyun static bool rt5651_volatile_register(struct device *dev, unsigned int reg)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int i;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
143*4882a593Smuzhiyun if ((reg >= rt5651_ranges[i].window_start &&
144*4882a593Smuzhiyun reg <= rt5651_ranges[i].window_start +
145*4882a593Smuzhiyun rt5651_ranges[i].window_len) ||
146*4882a593Smuzhiyun (reg >= rt5651_ranges[i].range_min &&
147*4882a593Smuzhiyun reg <= rt5651_ranges[i].range_max)) {
148*4882a593Smuzhiyun return true;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun switch (reg) {
153*4882a593Smuzhiyun case RT5651_RESET:
154*4882a593Smuzhiyun case RT5651_PRIV_DATA:
155*4882a593Smuzhiyun case RT5651_EQ_CTRL1:
156*4882a593Smuzhiyun case RT5651_ALC_1:
157*4882a593Smuzhiyun case RT5651_IRQ_CTRL2:
158*4882a593Smuzhiyun case RT5651_INT_IRQ_ST:
159*4882a593Smuzhiyun case RT5651_PGM_REG_ARR1:
160*4882a593Smuzhiyun case RT5651_PGM_REG_ARR3:
161*4882a593Smuzhiyun case RT5651_VENDOR_ID:
162*4882a593Smuzhiyun case RT5651_DEVICE_ID:
163*4882a593Smuzhiyun return true;
164*4882a593Smuzhiyun default:
165*4882a593Smuzhiyun return false;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
rt5651_readable_register(struct device * dev,unsigned int reg)169*4882a593Smuzhiyun static bool rt5651_readable_register(struct device *dev, unsigned int reg)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int i;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
174*4882a593Smuzhiyun if ((reg >= rt5651_ranges[i].window_start &&
175*4882a593Smuzhiyun reg <= rt5651_ranges[i].window_start +
176*4882a593Smuzhiyun rt5651_ranges[i].window_len) ||
177*4882a593Smuzhiyun (reg >= rt5651_ranges[i].range_min &&
178*4882a593Smuzhiyun reg <= rt5651_ranges[i].range_max)) {
179*4882a593Smuzhiyun return true;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun switch (reg) {
184*4882a593Smuzhiyun case RT5651_RESET:
185*4882a593Smuzhiyun case RT5651_VERSION_ID:
186*4882a593Smuzhiyun case RT5651_VENDOR_ID:
187*4882a593Smuzhiyun case RT5651_DEVICE_ID:
188*4882a593Smuzhiyun case RT5651_HP_VOL:
189*4882a593Smuzhiyun case RT5651_LOUT_CTRL1:
190*4882a593Smuzhiyun case RT5651_LOUT_CTRL2:
191*4882a593Smuzhiyun case RT5651_IN1_IN2:
192*4882a593Smuzhiyun case RT5651_IN3:
193*4882a593Smuzhiyun case RT5651_INL1_INR1_VOL:
194*4882a593Smuzhiyun case RT5651_INL2_INR2_VOL:
195*4882a593Smuzhiyun case RT5651_DAC1_DIG_VOL:
196*4882a593Smuzhiyun case RT5651_DAC2_DIG_VOL:
197*4882a593Smuzhiyun case RT5651_DAC2_CTRL:
198*4882a593Smuzhiyun case RT5651_ADC_DIG_VOL:
199*4882a593Smuzhiyun case RT5651_ADC_DATA:
200*4882a593Smuzhiyun case RT5651_ADC_BST_VOL:
201*4882a593Smuzhiyun case RT5651_STO1_ADC_MIXER:
202*4882a593Smuzhiyun case RT5651_STO2_ADC_MIXER:
203*4882a593Smuzhiyun case RT5651_AD_DA_MIXER:
204*4882a593Smuzhiyun case RT5651_STO_DAC_MIXER:
205*4882a593Smuzhiyun case RT5651_DD_MIXER:
206*4882a593Smuzhiyun case RT5651_DIG_INF_DATA:
207*4882a593Smuzhiyun case RT5651_PDM_CTL:
208*4882a593Smuzhiyun case RT5651_REC_L1_MIXER:
209*4882a593Smuzhiyun case RT5651_REC_L2_MIXER:
210*4882a593Smuzhiyun case RT5651_REC_R1_MIXER:
211*4882a593Smuzhiyun case RT5651_REC_R2_MIXER:
212*4882a593Smuzhiyun case RT5651_HPO_MIXER:
213*4882a593Smuzhiyun case RT5651_OUT_L1_MIXER:
214*4882a593Smuzhiyun case RT5651_OUT_L2_MIXER:
215*4882a593Smuzhiyun case RT5651_OUT_L3_MIXER:
216*4882a593Smuzhiyun case RT5651_OUT_R1_MIXER:
217*4882a593Smuzhiyun case RT5651_OUT_R2_MIXER:
218*4882a593Smuzhiyun case RT5651_OUT_R3_MIXER:
219*4882a593Smuzhiyun case RT5651_LOUT_MIXER:
220*4882a593Smuzhiyun case RT5651_PWR_DIG1:
221*4882a593Smuzhiyun case RT5651_PWR_DIG2:
222*4882a593Smuzhiyun case RT5651_PWR_ANLG1:
223*4882a593Smuzhiyun case RT5651_PWR_ANLG2:
224*4882a593Smuzhiyun case RT5651_PWR_MIXER:
225*4882a593Smuzhiyun case RT5651_PWR_VOL:
226*4882a593Smuzhiyun case RT5651_PRIV_INDEX:
227*4882a593Smuzhiyun case RT5651_PRIV_DATA:
228*4882a593Smuzhiyun case RT5651_I2S1_SDP:
229*4882a593Smuzhiyun case RT5651_I2S2_SDP:
230*4882a593Smuzhiyun case RT5651_ADDA_CLK1:
231*4882a593Smuzhiyun case RT5651_ADDA_CLK2:
232*4882a593Smuzhiyun case RT5651_DMIC:
233*4882a593Smuzhiyun case RT5651_TDM_CTL_1:
234*4882a593Smuzhiyun case RT5651_TDM_CTL_2:
235*4882a593Smuzhiyun case RT5651_TDM_CTL_3:
236*4882a593Smuzhiyun case RT5651_GLB_CLK:
237*4882a593Smuzhiyun case RT5651_PLL_CTRL1:
238*4882a593Smuzhiyun case RT5651_PLL_CTRL2:
239*4882a593Smuzhiyun case RT5651_PLL_MODE_1:
240*4882a593Smuzhiyun case RT5651_PLL_MODE_2:
241*4882a593Smuzhiyun case RT5651_PLL_MODE_3:
242*4882a593Smuzhiyun case RT5651_PLL_MODE_4:
243*4882a593Smuzhiyun case RT5651_PLL_MODE_5:
244*4882a593Smuzhiyun case RT5651_PLL_MODE_6:
245*4882a593Smuzhiyun case RT5651_PLL_MODE_7:
246*4882a593Smuzhiyun case RT5651_DEPOP_M1:
247*4882a593Smuzhiyun case RT5651_DEPOP_M2:
248*4882a593Smuzhiyun case RT5651_DEPOP_M3:
249*4882a593Smuzhiyun case RT5651_CHARGE_PUMP:
250*4882a593Smuzhiyun case RT5651_MICBIAS:
251*4882a593Smuzhiyun case RT5651_A_JD_CTL1:
252*4882a593Smuzhiyun case RT5651_EQ_CTRL1:
253*4882a593Smuzhiyun case RT5651_EQ_CTRL2:
254*4882a593Smuzhiyun case RT5651_ALC_1:
255*4882a593Smuzhiyun case RT5651_ALC_2:
256*4882a593Smuzhiyun case RT5651_ALC_3:
257*4882a593Smuzhiyun case RT5651_JD_CTRL1:
258*4882a593Smuzhiyun case RT5651_JD_CTRL2:
259*4882a593Smuzhiyun case RT5651_IRQ_CTRL1:
260*4882a593Smuzhiyun case RT5651_IRQ_CTRL2:
261*4882a593Smuzhiyun case RT5651_INT_IRQ_ST:
262*4882a593Smuzhiyun case RT5651_GPIO_CTRL1:
263*4882a593Smuzhiyun case RT5651_GPIO_CTRL2:
264*4882a593Smuzhiyun case RT5651_GPIO_CTRL3:
265*4882a593Smuzhiyun case RT5651_PGM_REG_ARR1:
266*4882a593Smuzhiyun case RT5651_PGM_REG_ARR2:
267*4882a593Smuzhiyun case RT5651_PGM_REG_ARR3:
268*4882a593Smuzhiyun case RT5651_PGM_REG_ARR4:
269*4882a593Smuzhiyun case RT5651_PGM_REG_ARR5:
270*4882a593Smuzhiyun case RT5651_SCB_FUNC:
271*4882a593Smuzhiyun case RT5651_SCB_CTRL:
272*4882a593Smuzhiyun case RT5651_BASE_BACK:
273*4882a593Smuzhiyun case RT5651_MP3_PLUS1:
274*4882a593Smuzhiyun case RT5651_MP3_PLUS2:
275*4882a593Smuzhiyun case RT5651_ADJ_HPF_CTRL1:
276*4882a593Smuzhiyun case RT5651_ADJ_HPF_CTRL2:
277*4882a593Smuzhiyun case RT5651_HP_CALIB_AMP_DET:
278*4882a593Smuzhiyun case RT5651_HP_CALIB2:
279*4882a593Smuzhiyun case RT5651_SV_ZCD1:
280*4882a593Smuzhiyun case RT5651_SV_ZCD2:
281*4882a593Smuzhiyun case RT5651_D_MISC:
282*4882a593Smuzhiyun case RT5651_DUMMY2:
283*4882a593Smuzhiyun case RT5651_DUMMY3:
284*4882a593Smuzhiyun return true;
285*4882a593Smuzhiyun default:
286*4882a593Smuzhiyun return false;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
rt5651_asrc_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)290*4882a593Smuzhiyun static int rt5651_asrc_get(struct snd_kcontrol *kcontrol,
291*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
294*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rt5651->asrc_en;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
rt5651_asrc_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)301*4882a593Smuzhiyun static int rt5651_asrc_put(struct snd_kcontrol *kcontrol,
302*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
305*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun rt5651->asrc_en = ucontrol->value.integer.value[0];
308*4882a593Smuzhiyun if (rt5651->asrc_en) {
309*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x80, 0x4000);
310*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x81, 0x0302);
311*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x82, 0x0800);
312*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x73, 0x1004);
313*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x83, 0x1000);
314*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x84, 0x7000);
315*4882a593Smuzhiyun snd_soc_component_update_bits(component, 0x64, 0x0200, 0x0200);
316*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_D_MISC, 0xc00, 0xc00);
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x83, 0x0);
319*4882a593Smuzhiyun regmap_write(rt5651->regmap, 0x84, 0x0);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
325*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(dac_vol_tlv, -6562, 0);
326*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
327*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(adc_vol_tlv, -1762, 3000);
328*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
331*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(bst_tlv,
332*4882a593Smuzhiyun 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
333*4882a593Smuzhiyun 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
334*4882a593Smuzhiyun 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
335*4882a593Smuzhiyun 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
336*4882a593Smuzhiyun 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
337*4882a593Smuzhiyun 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
338*4882a593Smuzhiyun 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
339*4882a593Smuzhiyun );
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Interface data select */
342*4882a593Smuzhiyun static const char * const rt5651_data_select[] = {
343*4882a593Smuzhiyun "Normal", "Swap", "left copy to right", "right copy to left"};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt5651_if2_dac_enum, RT5651_DIG_INF_DATA,
346*4882a593Smuzhiyun RT5651_IF2_DAC_SEL_SFT, rt5651_data_select);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_enum, RT5651_DIG_INF_DATA,
349*4882a593Smuzhiyun RT5651_IF2_ADC_SEL_SFT, rt5651_data_select);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const char * const rt5651_asrc_mode[] = {"Disable", "Enable"};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt5651_asrc_enum, 0, 0, rt5651_asrc_mode);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_snd_controls[] = {
356*4882a593Smuzhiyun /* Headphone Output Volume */
357*4882a593Smuzhiyun SOC_DOUBLE_TLV("HP Playback Volume", RT5651_HP_VOL,
358*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
359*4882a593Smuzhiyun /* OUTPUT Control */
360*4882a593Smuzhiyun SOC_DOUBLE_TLV("OUT Playback Volume", RT5651_LOUT_CTRL1,
361*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* DAC Digital Volume */
364*4882a593Smuzhiyun SOC_DOUBLE("DAC2 Playback Switch", RT5651_DAC2_CTRL,
365*4882a593Smuzhiyun RT5651_M_DAC_L2_VOL_SFT, RT5651_M_DAC_R2_VOL_SFT, 1, 1),
366*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5651_DAC1_DIG_VOL,
367*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
368*4882a593Smuzhiyun 175, 0, dac_vol_tlv),
369*4882a593Smuzhiyun SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5651_DAC2_DIG_VOL,
370*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
371*4882a593Smuzhiyun 175, 0, dac_vol_tlv),
372*4882a593Smuzhiyun /* IN1/IN2/IN3 Control */
373*4882a593Smuzhiyun SOC_SINGLE_TLV("IN1 Boost", RT5651_IN1_IN2,
374*4882a593Smuzhiyun RT5651_BST_SFT1, 8, 0, bst_tlv),
375*4882a593Smuzhiyun SOC_SINGLE_TLV("IN2 Boost", RT5651_IN1_IN2,
376*4882a593Smuzhiyun RT5651_BST_SFT2, 8, 0, bst_tlv),
377*4882a593Smuzhiyun SOC_SINGLE_TLV("IN3 Boost", RT5651_IN3,
378*4882a593Smuzhiyun RT5651_BST_SFT1, 8, 0, bst_tlv),
379*4882a593Smuzhiyun /* INL/INR Volume Control */
380*4882a593Smuzhiyun SOC_DOUBLE_TLV("IN Capture Volume", RT5651_INL1_INR1_VOL,
381*4882a593Smuzhiyun RT5651_INL_VOL_SFT, RT5651_INR_VOL_SFT,
382*4882a593Smuzhiyun 31, 1, in_vol_tlv),
383*4882a593Smuzhiyun /* ADC Digital Volume Control */
384*4882a593Smuzhiyun SOC_DOUBLE("ADC Capture Switch", RT5651_ADC_DIG_VOL,
385*4882a593Smuzhiyun RT5651_L_MUTE_SFT, RT5651_R_MUTE_SFT, 1, 1),
386*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC Capture Volume", RT5651_ADC_DIG_VOL,
387*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
388*4882a593Smuzhiyun 127, 0, adc_vol_tlv),
389*4882a593Smuzhiyun SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5651_ADC_DATA,
390*4882a593Smuzhiyun RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
391*4882a593Smuzhiyun 127, 0, adc_vol_tlv),
392*4882a593Smuzhiyun /* ADC Boost Volume Control */
393*4882a593Smuzhiyun SOC_DOUBLE_TLV("ADC Boost Gain", RT5651_ADC_BST_VOL,
394*4882a593Smuzhiyun RT5651_ADC_L_BST_SFT, RT5651_ADC_R_BST_SFT,
395*4882a593Smuzhiyun 3, 0, adc_bst_tlv),
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* RT5651 ASRC Switch */
398*4882a593Smuzhiyun SOC_ENUM_EXT("RT5651 ASRC Switch", rt5651_asrc_enum,
399*4882a593Smuzhiyun rt5651_asrc_get, rt5651_asrc_put),
400*4882a593Smuzhiyun /* ASRC */
401*4882a593Smuzhiyun SOC_SINGLE("IF1 ASRC Switch", RT5651_PLL_MODE_1,
402*4882a593Smuzhiyun RT5651_STO1_T_SFT, 1, 0),
403*4882a593Smuzhiyun SOC_SINGLE("IF2 ASRC Switch", RT5651_PLL_MODE_1,
404*4882a593Smuzhiyun RT5651_STO2_T_SFT, 1, 0),
405*4882a593Smuzhiyun SOC_SINGLE("DMIC ASRC Switch", RT5651_PLL_MODE_1,
406*4882a593Smuzhiyun RT5651_DMIC_1_M_SFT, 1, 0),
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun SOC_ENUM("ADC IF2 Data Switch", rt5651_if2_adc_enum),
409*4882a593Smuzhiyun SOC_ENUM("DAC IF2 Data Switch", rt5651_if2_dac_enum),
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /**
413*4882a593Smuzhiyun * set_dmic_clk - Set parameter of dmic.
414*4882a593Smuzhiyun *
415*4882a593Smuzhiyun * @w: DAPM widget.
416*4882a593Smuzhiyun * @kcontrol: The kcontrol of this widget.
417*4882a593Smuzhiyun * @event: Event id.
418*4882a593Smuzhiyun *
419*4882a593Smuzhiyun */
set_dmic_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)420*4882a593Smuzhiyun static int set_dmic_clk(struct snd_soc_dapm_widget *w,
421*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
424*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
425*4882a593Smuzhiyun int idx, rate;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun rate = rt5651->sysclk / rl6231_get_pre_div(rt5651->regmap,
428*4882a593Smuzhiyun RT5651_ADDA_CLK1, RT5651_I2S_PD1_SFT);
429*4882a593Smuzhiyun idx = rl6231_calc_dmic_clk(rate);
430*4882a593Smuzhiyun if (idx < 0)
431*4882a593Smuzhiyun dev_err(component->dev, "Failed to set DMIC clock\n");
432*4882a593Smuzhiyun else
433*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_DMIC, RT5651_DMIC_CLK_MASK,
434*4882a593Smuzhiyun idx << RT5651_DMIC_CLK_SFT);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return idx;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Digital Mixer */
440*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_l_mix[] = {
441*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
442*4882a593Smuzhiyun RT5651_M_STO1_ADC_L1_SFT, 1, 1),
443*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
444*4882a593Smuzhiyun RT5651_M_STO1_ADC_L2_SFT, 1, 1),
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_r_mix[] = {
448*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
449*4882a593Smuzhiyun RT5651_M_STO1_ADC_R1_SFT, 1, 1),
450*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
451*4882a593Smuzhiyun RT5651_M_STO1_ADC_R2_SFT, 1, 1),
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_l_mix[] = {
455*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
456*4882a593Smuzhiyun RT5651_M_STO2_ADC_L1_SFT, 1, 1),
457*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
458*4882a593Smuzhiyun RT5651_M_STO2_ADC_L2_SFT, 1, 1),
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_r_mix[] = {
462*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
463*4882a593Smuzhiyun RT5651_M_STO2_ADC_R1_SFT, 1, 1),
464*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
465*4882a593Smuzhiyun RT5651_M_STO2_ADC_R2_SFT, 1, 1),
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dac_l_mix[] = {
469*4882a593Smuzhiyun SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
470*4882a593Smuzhiyun RT5651_M_ADCMIX_L_SFT, 1, 1),
471*4882a593Smuzhiyun SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
472*4882a593Smuzhiyun RT5651_M_IF1_DAC_L_SFT, 1, 1),
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dac_r_mix[] = {
476*4882a593Smuzhiyun SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
477*4882a593Smuzhiyun RT5651_M_ADCMIX_R_SFT, 1, 1),
478*4882a593Smuzhiyun SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
479*4882a593Smuzhiyun RT5651_M_IF1_DAC_R_SFT, 1, 1),
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto_dac_l_mix[] = {
483*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
484*4882a593Smuzhiyun RT5651_M_DAC_L1_MIXL_SFT, 1, 1),
485*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_STO_DAC_MIXER,
486*4882a593Smuzhiyun RT5651_M_DAC_L2_MIXL_SFT, 1, 1),
487*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
488*4882a593Smuzhiyun RT5651_M_DAC_R1_MIXL_SFT, 1, 1),
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto_dac_r_mix[] = {
492*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
493*4882a593Smuzhiyun RT5651_M_DAC_R1_MIXR_SFT, 1, 1),
494*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_STO_DAC_MIXER,
495*4882a593Smuzhiyun RT5651_M_DAC_R2_MIXR_SFT, 1, 1),
496*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
497*4882a593Smuzhiyun RT5651_M_DAC_L1_MIXR_SFT, 1, 1),
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dd_dac_l_mix[] = {
501*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_DD_MIXER,
502*4882a593Smuzhiyun RT5651_M_STO_DD_L1_SFT, 1, 1),
503*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
504*4882a593Smuzhiyun RT5651_M_STO_DD_L2_SFT, 1, 1),
505*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
506*4882a593Smuzhiyun RT5651_M_STO_DD_R2_L_SFT, 1, 1),
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dd_dac_r_mix[] = {
510*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_DD_MIXER,
511*4882a593Smuzhiyun RT5651_M_STO_DD_R1_SFT, 1, 1),
512*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
513*4882a593Smuzhiyun RT5651_M_STO_DD_R2_SFT, 1, 1),
514*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
515*4882a593Smuzhiyun RT5651_M_STO_DD_L2_R_SFT, 1, 1),
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Analog Input Mixer */
519*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_rec_l_mix[] = {
520*4882a593Smuzhiyun SOC_DAPM_SINGLE("INL1 Switch", RT5651_REC_L2_MIXER,
521*4882a593Smuzhiyun RT5651_M_IN1_L_RM_L_SFT, 1, 1),
522*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_L2_MIXER,
523*4882a593Smuzhiyun RT5651_M_BST3_RM_L_SFT, 1, 1),
524*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_L2_MIXER,
525*4882a593Smuzhiyun RT5651_M_BST2_RM_L_SFT, 1, 1),
526*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_L2_MIXER,
527*4882a593Smuzhiyun RT5651_M_BST1_RM_L_SFT, 1, 1),
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_rec_r_mix[] = {
531*4882a593Smuzhiyun SOC_DAPM_SINGLE("INR1 Switch", RT5651_REC_R2_MIXER,
532*4882a593Smuzhiyun RT5651_M_IN1_R_RM_R_SFT, 1, 1),
533*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_R2_MIXER,
534*4882a593Smuzhiyun RT5651_M_BST3_RM_R_SFT, 1, 1),
535*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_R2_MIXER,
536*4882a593Smuzhiyun RT5651_M_BST2_RM_R_SFT, 1, 1),
537*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_R2_MIXER,
538*4882a593Smuzhiyun RT5651_M_BST1_RM_R_SFT, 1, 1),
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* Analog Output Mixer */
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_out_l_mix[] = {
544*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_L3_MIXER,
545*4882a593Smuzhiyun RT5651_M_BST1_OM_L_SFT, 1, 1),
546*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_L3_MIXER,
547*4882a593Smuzhiyun RT5651_M_BST2_OM_L_SFT, 1, 1),
548*4882a593Smuzhiyun SOC_DAPM_SINGLE("INL1 Switch", RT5651_OUT_L3_MIXER,
549*4882a593Smuzhiyun RT5651_M_IN1_L_OM_L_SFT, 1, 1),
550*4882a593Smuzhiyun SOC_DAPM_SINGLE("REC MIXL Switch", RT5651_OUT_L3_MIXER,
551*4882a593Smuzhiyun RT5651_M_RM_L_OM_L_SFT, 1, 1),
552*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_OUT_L3_MIXER,
553*4882a593Smuzhiyun RT5651_M_DAC_L1_OM_L_SFT, 1, 1),
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_out_r_mix[] = {
557*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_R3_MIXER,
558*4882a593Smuzhiyun RT5651_M_BST2_OM_R_SFT, 1, 1),
559*4882a593Smuzhiyun SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_R3_MIXER,
560*4882a593Smuzhiyun RT5651_M_BST1_OM_R_SFT, 1, 1),
561*4882a593Smuzhiyun SOC_DAPM_SINGLE("INR1 Switch", RT5651_OUT_R3_MIXER,
562*4882a593Smuzhiyun RT5651_M_IN1_R_OM_R_SFT, 1, 1),
563*4882a593Smuzhiyun SOC_DAPM_SINGLE("REC MIXR Switch", RT5651_OUT_R3_MIXER,
564*4882a593Smuzhiyun RT5651_M_RM_R_OM_R_SFT, 1, 1),
565*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_OUT_R3_MIXER,
566*4882a593Smuzhiyun RT5651_M_DAC_R1_OM_R_SFT, 1, 1),
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_hpo_mix[] = {
570*4882a593Smuzhiyun SOC_DAPM_SINGLE("HPO MIX DAC1 Switch", RT5651_HPO_MIXER,
571*4882a593Smuzhiyun RT5651_M_DAC1_HM_SFT, 1, 1),
572*4882a593Smuzhiyun SOC_DAPM_SINGLE("HPO MIX HPVOL Switch", RT5651_HPO_MIXER,
573*4882a593Smuzhiyun RT5651_M_HPVOL_HM_SFT, 1, 1),
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_lout_mix[] = {
577*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_LOUT_MIXER,
578*4882a593Smuzhiyun RT5651_M_DAC_L1_LM_SFT, 1, 1),
579*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_LOUT_MIXER,
580*4882a593Smuzhiyun RT5651_M_DAC_R1_LM_SFT, 1, 1),
581*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUTVOL L Switch", RT5651_LOUT_MIXER,
582*4882a593Smuzhiyun RT5651_M_OV_L_LM_SFT, 1, 1),
583*4882a593Smuzhiyun SOC_DAPM_SINGLE("OUTVOL R Switch", RT5651_LOUT_MIXER,
584*4882a593Smuzhiyun RT5651_M_OV_R_LM_SFT, 1, 1),
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static const struct snd_kcontrol_new outvol_l_control =
588*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
589*4882a593Smuzhiyun RT5651_VOL_L_SFT, 1, 1);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static const struct snd_kcontrol_new outvol_r_control =
592*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
593*4882a593Smuzhiyun RT5651_VOL_R_SFT, 1, 1);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static const struct snd_kcontrol_new lout_l_mute_control =
596*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
597*4882a593Smuzhiyun RT5651_L_MUTE_SFT, 1, 1);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun static const struct snd_kcontrol_new lout_r_mute_control =
600*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
601*4882a593Smuzhiyun RT5651_R_MUTE_SFT, 1, 1);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun static const struct snd_kcontrol_new hpovol_l_control =
604*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
605*4882a593Smuzhiyun RT5651_VOL_L_SFT, 1, 1);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun static const struct snd_kcontrol_new hpovol_r_control =
608*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
609*4882a593Smuzhiyun RT5651_VOL_R_SFT, 1, 1);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static const struct snd_kcontrol_new hpo_l_mute_control =
612*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
613*4882a593Smuzhiyun RT5651_L_MUTE_SFT, 1, 1);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static const struct snd_kcontrol_new hpo_r_mute_control =
616*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
617*4882a593Smuzhiyun RT5651_R_MUTE_SFT, 1, 1);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Stereo ADC source */
620*4882a593Smuzhiyun static const char * const rt5651_stereo1_adc1_src[] = {"DD MIX", "ADC"};
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
623*4882a593Smuzhiyun rt5651_stereo1_adc1_enum, RT5651_STO1_ADC_MIXER,
624*4882a593Smuzhiyun RT5651_STO1_ADC_1_SRC_SFT, rt5651_stereo1_adc1_src);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_l1_mux =
627*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC L1 source", rt5651_stereo1_adc1_enum);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_r1_mux =
630*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC R1 source", rt5651_stereo1_adc1_enum);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const char * const rt5651_stereo1_adc2_src[] = {"DMIC", "DD MIX"};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
635*4882a593Smuzhiyun rt5651_stereo1_adc2_enum, RT5651_STO1_ADC_MIXER,
636*4882a593Smuzhiyun RT5651_STO1_ADC_2_SRC_SFT, rt5651_stereo1_adc2_src);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_l2_mux =
639*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC L2 source", rt5651_stereo1_adc2_enum);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto1_adc_r2_mux =
642*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 ADC R2 source", rt5651_stereo1_adc2_enum);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* Mono ADC source */
645*4882a593Smuzhiyun static const char * const rt5651_sto2_adc_l1_src[] = {"DD MIXL", "ADCL"};
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
648*4882a593Smuzhiyun rt5651_sto2_adc_l1_enum, RT5651_STO1_ADC_MIXER,
649*4882a593Smuzhiyun RT5651_STO2_ADC_L1_SRC_SFT, rt5651_sto2_adc_l1_src);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_l1_mux =
652*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC1 left source", rt5651_sto2_adc_l1_enum);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static const char * const rt5651_sto2_adc_l2_src[] = {"DMIC L", "DD MIXL"};
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
657*4882a593Smuzhiyun rt5651_sto2_adc_l2_enum, RT5651_STO1_ADC_MIXER,
658*4882a593Smuzhiyun RT5651_STO2_ADC_L2_SRC_SFT, rt5651_sto2_adc_l2_src);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_l2_mux =
661*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC2 left source", rt5651_sto2_adc_l2_enum);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun static const char * const rt5651_sto2_adc_r1_src[] = {"DD MIXR", "ADCR"};
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
666*4882a593Smuzhiyun rt5651_sto2_adc_r1_enum, RT5651_STO1_ADC_MIXER,
667*4882a593Smuzhiyun RT5651_STO2_ADC_R1_SRC_SFT, rt5651_sto2_adc_r1_src);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_r1_mux =
670*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC1 right source", rt5651_sto2_adc_r1_enum);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static const char * const rt5651_sto2_adc_r2_src[] = {"DMIC R", "DD MIXR"};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
675*4882a593Smuzhiyun rt5651_sto2_adc_r2_enum, RT5651_STO1_ADC_MIXER,
676*4882a593Smuzhiyun RT5651_STO2_ADC_R2_SRC_SFT, rt5651_sto2_adc_r2_src);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_sto2_adc_r2_mux =
679*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 ADC2 right source", rt5651_sto2_adc_r2_enum);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* DAC2 channel source */
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static const char * const rt5651_dac_src[] = {"IF1", "IF2"};
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt5651_dac_l2_enum, RT5651_DAC2_CTRL,
686*4882a593Smuzhiyun RT5651_SEL_DAC_L2_SFT, rt5651_dac_src);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dac_l2_mux =
689*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC2 left channel source", rt5651_dac_l2_enum);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
692*4882a593Smuzhiyun rt5651_dac_r2_enum, RT5651_DAC2_CTRL,
693*4882a593Smuzhiyun RT5651_SEL_DAC_R2_SFT, rt5651_dac_src);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_dac_r2_mux =
696*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC2 right channel source", rt5651_dac_r2_enum);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* IF2_ADC channel source */
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static const char * const rt5651_adc_src[] = {"IF1 ADC1", "IF1 ADC2"};
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_src_enum, RT5651_DIG_INF_DATA,
703*4882a593Smuzhiyun RT5651_IF2_ADC_SRC_SFT, rt5651_adc_src);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_if2_adc_src_mux =
706*4882a593Smuzhiyun SOC_DAPM_ENUM("IF2 ADC channel source", rt5651_if2_adc_src_enum);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /* PDM select */
709*4882a593Smuzhiyun static const char * const rt5651_pdm_sel[] = {"DD MIX", "Stereo DAC MIX"};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
712*4882a593Smuzhiyun rt5651_pdm_l_sel_enum, RT5651_PDM_CTL,
713*4882a593Smuzhiyun RT5651_PDM_L_SEL_SFT, rt5651_pdm_sel);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
716*4882a593Smuzhiyun rt5651_pdm_r_sel_enum, RT5651_PDM_CTL,
717*4882a593Smuzhiyun RT5651_PDM_R_SEL_SFT, rt5651_pdm_sel);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_pdm_l_mux =
720*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM L select", rt5651_pdm_l_sel_enum);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5651_pdm_r_mux =
723*4882a593Smuzhiyun SOC_DAPM_ENUM("PDM R select", rt5651_pdm_r_sel_enum);
724*4882a593Smuzhiyun
rt5651_amp_power_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)725*4882a593Smuzhiyun static int rt5651_amp_power_event(struct snd_soc_dapm_widget *w,
726*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
729*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun switch (event) {
732*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
733*4882a593Smuzhiyun /* depop parameters */
734*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
735*4882a593Smuzhiyun RT5651_CHPUMP_INT_REG1, 0x0700, 0x0200);
736*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
737*4882a593Smuzhiyun RT5651_DEPOP_MASK, RT5651_DEPOP_MAN);
738*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
739*4882a593Smuzhiyun RT5651_HP_CP_MASK | RT5651_HP_SG_MASK |
740*4882a593Smuzhiyun RT5651_HP_CB_MASK, RT5651_HP_CP_PU |
741*4882a593Smuzhiyun RT5651_HP_SG_DIS | RT5651_HP_CB_PU);
742*4882a593Smuzhiyun regmap_write(rt5651->regmap, RT5651_PR_BASE +
743*4882a593Smuzhiyun RT5651_HP_DCC_INT1, 0x9f00);
744*4882a593Smuzhiyun /* headphone amp power on */
745*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
746*4882a593Smuzhiyun RT5651_PWR_FV1 | RT5651_PWR_FV2, 0);
747*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
748*4882a593Smuzhiyun RT5651_PWR_HA,
749*4882a593Smuzhiyun RT5651_PWR_HA);
750*4882a593Smuzhiyun usleep_range(10000, 15000);
751*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
752*4882a593Smuzhiyun RT5651_PWR_FV1 | RT5651_PWR_FV2 ,
753*4882a593Smuzhiyun RT5651_PWR_FV1 | RT5651_PWR_FV2);
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun default:
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
rt5651_hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)763*4882a593Smuzhiyun static int rt5651_hp_event(struct snd_soc_dapm_widget *w,
764*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
767*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun switch (event) {
770*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
771*4882a593Smuzhiyun /* headphone unmute sequence */
772*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
773*4882a593Smuzhiyun RT5651_DEPOP_MASK | RT5651_DIG_DP_MASK,
774*4882a593Smuzhiyun RT5651_DEPOP_AUTO | RT5651_DIG_DP_EN);
775*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_CHARGE_PUMP,
776*4882a593Smuzhiyun RT5651_PM_HP_MASK, RT5651_PM_HP_HV);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M3,
779*4882a593Smuzhiyun RT5651_CP_FQ1_MASK | RT5651_CP_FQ2_MASK |
780*4882a593Smuzhiyun RT5651_CP_FQ3_MASK,
781*4882a593Smuzhiyun (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ1_SFT) |
782*4882a593Smuzhiyun (RT5651_CP_FQ_12_KHZ << RT5651_CP_FQ2_SFT) |
783*4882a593Smuzhiyun (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ3_SFT));
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun regmap_write(rt5651->regmap, RT5651_PR_BASE +
786*4882a593Smuzhiyun RT5651_MAMP_INT_REG2, 0x1c00);
787*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
788*4882a593Smuzhiyun RT5651_HP_CP_MASK | RT5651_HP_SG_MASK,
789*4882a593Smuzhiyun RT5651_HP_CP_PD | RT5651_HP_SG_EN);
790*4882a593Smuzhiyun regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
791*4882a593Smuzhiyun RT5651_CHPUMP_INT_REG1, 0x0700, 0x0400);
792*4882a593Smuzhiyun rt5651->hp_mute = false;
793*4882a593Smuzhiyun break;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
796*4882a593Smuzhiyun rt5651->hp_mute = true;
797*4882a593Smuzhiyun usleep_range(70000, 75000);
798*4882a593Smuzhiyun break;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun default:
801*4882a593Smuzhiyun return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
rt5651_hp_post_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)807*4882a593Smuzhiyun static int rt5651_hp_post_event(struct snd_soc_dapm_widget *w,
808*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
812*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun switch (event) {
815*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
816*4882a593Smuzhiyun if (!rt5651->hp_mute)
817*4882a593Smuzhiyun usleep_range(80000, 85000);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun default:
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
rt5651_bst1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)828*4882a593Smuzhiyun static int rt5651_bst1_event(struct snd_soc_dapm_widget *w,
829*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun switch (event) {
834*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
835*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
836*4882a593Smuzhiyun RT5651_PWR_BST1_OP2, RT5651_PWR_BST1_OP2);
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
840*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
841*4882a593Smuzhiyun RT5651_PWR_BST1_OP2, 0);
842*4882a593Smuzhiyun break;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun default:
845*4882a593Smuzhiyun return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
rt5651_bst2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)851*4882a593Smuzhiyun static int rt5651_bst2_event(struct snd_soc_dapm_widget *w,
852*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun switch (event) {
857*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
858*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
859*4882a593Smuzhiyun RT5651_PWR_BST2_OP2, RT5651_PWR_BST2_OP2);
860*4882a593Smuzhiyun break;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
863*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
864*4882a593Smuzhiyun RT5651_PWR_BST2_OP2, 0);
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun default:
868*4882a593Smuzhiyun return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
rt5651_bst3_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)874*4882a593Smuzhiyun static int rt5651_bst3_event(struct snd_soc_dapm_widget *w,
875*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun switch (event) {
880*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
881*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
882*4882a593Smuzhiyun RT5651_PWR_BST3_OP2, RT5651_PWR_BST3_OP2);
883*4882a593Smuzhiyun break;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
886*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
887*4882a593Smuzhiyun RT5651_PWR_BST3_OP2, 0);
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun default:
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt5651_dapm_widgets[] = {
898*4882a593Smuzhiyun /* ASRC */
899*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5651_PLL_MODE_2,
900*4882a593Smuzhiyun 15, 0, NULL, 0),
901*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5651_PLL_MODE_2,
902*4882a593Smuzhiyun 14, 0, NULL, 0),
903*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("STO1 DAC ASRC", 1, RT5651_PLL_MODE_2,
904*4882a593Smuzhiyun 13, 0, NULL, 0),
905*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("STO2 DAC ASRC", 1, RT5651_PLL_MODE_2,
906*4882a593Smuzhiyun 12, 0, NULL, 0),
907*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC ASRC", 1, RT5651_PLL_MODE_2,
908*4882a593Smuzhiyun 11, 0, NULL, 0),
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* micbias */
911*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO", RT5651_PWR_ANLG1,
912*4882a593Smuzhiyun RT5651_PWR_LDO_BIT, 0, NULL, 0),
913*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("micbias1", RT5651_PWR_ANLG2,
914*4882a593Smuzhiyun RT5651_PWR_MB1_BIT, 0, NULL, 0),
915*4882a593Smuzhiyun /* Input Lines */
916*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
917*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
918*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC3"),
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN1P"),
921*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2P"),
922*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN2N"),
923*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("IN3P"),
924*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC L1"),
925*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC R1"),
926*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC CLK", RT5651_DMIC, RT5651_DMIC_1_EN_SFT,
927*4882a593Smuzhiyun 0, set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
928*4882a593Smuzhiyun /* Boost */
929*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("BST1", RT5651_PWR_ANLG2,
930*4882a593Smuzhiyun RT5651_PWR_BST1_BIT, 0, NULL, 0, rt5651_bst1_event,
931*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
932*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("BST2", RT5651_PWR_ANLG2,
933*4882a593Smuzhiyun RT5651_PWR_BST2_BIT, 0, NULL, 0, rt5651_bst2_event,
934*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
935*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("BST3", RT5651_PWR_ANLG2,
936*4882a593Smuzhiyun RT5651_PWR_BST3_BIT, 0, NULL, 0, rt5651_bst3_event,
937*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
938*4882a593Smuzhiyun /* Input Volume */
939*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INL1 VOL", RT5651_PWR_VOL,
940*4882a593Smuzhiyun RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
941*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INR1 VOL", RT5651_PWR_VOL,
942*4882a593Smuzhiyun RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
943*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INL2 VOL", RT5651_PWR_VOL,
944*4882a593Smuzhiyun RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
945*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INR2 VOL", RT5651_PWR_VOL,
946*4882a593Smuzhiyun RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* REC Mixer */
949*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RECMIXL", RT5651_PWR_MIXER, RT5651_PWR_RM_L_BIT, 0,
950*4882a593Smuzhiyun rt5651_rec_l_mix, ARRAY_SIZE(rt5651_rec_l_mix)),
951*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("RECMIXR", RT5651_PWR_MIXER, RT5651_PWR_RM_R_BIT, 0,
952*4882a593Smuzhiyun rt5651_rec_r_mix, ARRAY_SIZE(rt5651_rec_r_mix)),
953*4882a593Smuzhiyun /* ADCs */
954*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
955*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
956*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC L Power", RT5651_PWR_DIG1,
957*4882a593Smuzhiyun RT5651_PWR_ADC_L_BIT, 0, NULL, 0),
958*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC R Power", RT5651_PWR_DIG1,
959*4882a593Smuzhiyun RT5651_PWR_ADC_R_BIT, 0, NULL, 0),
960*4882a593Smuzhiyun /* ADC Mux */
961*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
962*4882a593Smuzhiyun &rt5651_sto1_adc_l2_mux),
963*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
964*4882a593Smuzhiyun &rt5651_sto1_adc_r2_mux),
965*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
966*4882a593Smuzhiyun &rt5651_sto1_adc_l1_mux),
967*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
968*4882a593Smuzhiyun &rt5651_sto1_adc_r1_mux),
969*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
970*4882a593Smuzhiyun &rt5651_sto2_adc_l2_mux),
971*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
972*4882a593Smuzhiyun &rt5651_sto2_adc_l1_mux),
973*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
974*4882a593Smuzhiyun &rt5651_sto2_adc_r1_mux),
975*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
976*4882a593Smuzhiyun &rt5651_sto2_adc_r2_mux),
977*4882a593Smuzhiyun /* ADC Mixer */
978*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Stereo1 Filter", RT5651_PWR_DIG2,
979*4882a593Smuzhiyun RT5651_PWR_ADC_STO1_F_BIT, 0, NULL, 0),
980*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Stereo2 Filter", RT5651_PWR_DIG2,
981*4882a593Smuzhiyun RT5651_PWR_ADC_STO2_F_BIT, 0, NULL, 0),
982*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0,
983*4882a593Smuzhiyun rt5651_sto1_adc_l_mix,
984*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto1_adc_l_mix)),
985*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0,
986*4882a593Smuzhiyun rt5651_sto1_adc_r_mix,
987*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto1_adc_r_mix)),
988*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0,
989*4882a593Smuzhiyun rt5651_sto2_adc_l_mix,
990*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto2_adc_l_mix)),
991*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0,
992*4882a593Smuzhiyun rt5651_sto2_adc_r_mix,
993*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto2_adc_r_mix)),
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Digital Interface */
996*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S1", RT5651_PWR_DIG1,
997*4882a593Smuzhiyun RT5651_PWR_I2S1_BIT, 0, NULL, 0),
998*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
999*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
1000*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
1001*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
1002*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC2 L", SND_SOC_NOPM, 0, 0, NULL, 0),
1003*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 DAC2 R", SND_SOC_NOPM, 0, 0, NULL, 0),
1004*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
1005*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("I2S2", RT5651_PWR_DIG1,
1006*4882a593Smuzhiyun RT5651_PWR_I2S2_BIT, 0, NULL, 0),
1007*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
1008*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
1009*4882a593Smuzhiyun SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
1010*4882a593Smuzhiyun SND_SOC_DAPM_MUX("IF2 ADC", SND_SOC_NOPM, 0, 0,
1011*4882a593Smuzhiyun &rt5651_if2_adc_src_mux),
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* Digital Interface Select */
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM L Mux", RT5651_PDM_CTL,
1016*4882a593Smuzhiyun RT5651_M_PDM_L_SFT, 1, &rt5651_pdm_l_mux),
1017*4882a593Smuzhiyun SND_SOC_DAPM_MUX("PDM R Mux", RT5651_PDM_CTL,
1018*4882a593Smuzhiyun RT5651_M_PDM_R_SFT, 1, &rt5651_pdm_r_mux),
1019*4882a593Smuzhiyun /* Audio Interface */
1020*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1021*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
1022*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
1023*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /* Audio DSP */
1026*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Audio DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* Output Side */
1029*4882a593Smuzhiyun /* DAC mixer before sound effect */
1030*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
1031*4882a593Smuzhiyun rt5651_dac_l_mix, ARRAY_SIZE(rt5651_dac_l_mix)),
1032*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
1033*4882a593Smuzhiyun rt5651_dac_r_mix, ARRAY_SIZE(rt5651_dac_r_mix)),
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* DAC2 channel Mux */
1036*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_l2_mux),
1037*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_r2_mux),
1038*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DAC L2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
1039*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DAC R2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Stero1 DAC Power", RT5651_PWR_DIG2,
1042*4882a593Smuzhiyun RT5651_PWR_DAC_STO1_F_BIT, 0, NULL, 0),
1043*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Stero2 DAC Power", RT5651_PWR_DIG2,
1044*4882a593Smuzhiyun RT5651_PWR_DAC_STO2_F_BIT, 0, NULL, 0),
1045*4882a593Smuzhiyun /* DAC Mixer */
1046*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
1047*4882a593Smuzhiyun rt5651_sto_dac_l_mix,
1048*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto_dac_l_mix)),
1049*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
1050*4882a593Smuzhiyun rt5651_sto_dac_r_mix,
1051*4882a593Smuzhiyun ARRAY_SIZE(rt5651_sto_dac_r_mix)),
1052*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD MIXL", SND_SOC_NOPM, 0, 0,
1053*4882a593Smuzhiyun rt5651_dd_dac_l_mix,
1054*4882a593Smuzhiyun ARRAY_SIZE(rt5651_dd_dac_l_mix)),
1055*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("DD MIXR", SND_SOC_NOPM, 0, 0,
1056*4882a593Smuzhiyun rt5651_dd_dac_r_mix,
1057*4882a593Smuzhiyun ARRAY_SIZE(rt5651_dd_dac_r_mix)),
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* DACs */
1060*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC L1", NULL, SND_SOC_NOPM, 0, 0),
1061*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC R1", NULL, SND_SOC_NOPM, 0, 0),
1062*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC L1 Power", RT5651_PWR_DIG1,
1063*4882a593Smuzhiyun RT5651_PWR_DAC_L1_BIT, 0, NULL, 0),
1064*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC R1 Power", RT5651_PWR_DIG1,
1065*4882a593Smuzhiyun RT5651_PWR_DAC_R1_BIT, 0, NULL, 0),
1066*4882a593Smuzhiyun /* OUT Mixer */
1067*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT MIXL", RT5651_PWR_MIXER, RT5651_PWR_OM_L_BIT,
1068*4882a593Smuzhiyun 0, rt5651_out_l_mix, ARRAY_SIZE(rt5651_out_l_mix)),
1069*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("OUT MIXR", RT5651_PWR_MIXER, RT5651_PWR_OM_R_BIT,
1070*4882a593Smuzhiyun 0, rt5651_out_r_mix, ARRAY_SIZE(rt5651_out_r_mix)),
1071*4882a593Smuzhiyun /* Ouput Volume */
1072*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("OUTVOL L", RT5651_PWR_VOL,
1073*4882a593Smuzhiyun RT5651_PWR_OV_L_BIT, 0, &outvol_l_control),
1074*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("OUTVOL R", RT5651_PWR_VOL,
1075*4882a593Smuzhiyun RT5651_PWR_OV_R_BIT, 0, &outvol_r_control),
1076*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("HPOVOL L", RT5651_PWR_VOL,
1077*4882a593Smuzhiyun RT5651_PWR_HV_L_BIT, 0, &hpovol_l_control),
1078*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("HPOVOL R", RT5651_PWR_VOL,
1079*4882a593Smuzhiyun RT5651_PWR_HV_R_BIT, 0, &hpovol_r_control),
1080*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INL1", RT5651_PWR_VOL,
1081*4882a593Smuzhiyun RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
1082*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INR1", RT5651_PWR_VOL,
1083*4882a593Smuzhiyun RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
1084*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INL2", RT5651_PWR_VOL,
1085*4882a593Smuzhiyun RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
1086*4882a593Smuzhiyun SND_SOC_DAPM_PGA("INR2", RT5651_PWR_VOL,
1087*4882a593Smuzhiyun RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
1088*4882a593Smuzhiyun /* HPO/LOUT/Mono Mixer */
1089*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPOL MIX", SND_SOC_NOPM, 0, 0,
1090*4882a593Smuzhiyun rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
1091*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("HPOR MIX", SND_SOC_NOPM, 0, 0,
1092*4882a593Smuzhiyun rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
1093*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("HP L Amp", RT5651_PWR_ANLG1,
1094*4882a593Smuzhiyun RT5651_PWR_HP_L_BIT, 0, NULL, 0),
1095*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("HP R Amp", RT5651_PWR_ANLG1,
1096*4882a593Smuzhiyun RT5651_PWR_HP_R_BIT, 0, NULL, 0),
1097*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("LOUT MIX", RT5651_PWR_ANLG1, RT5651_PWR_LM_BIT, 0,
1098*4882a593Smuzhiyun rt5651_lout_mix, ARRAY_SIZE(rt5651_lout_mix)),
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Amp Power", RT5651_PWR_ANLG1,
1101*4882a593Smuzhiyun RT5651_PWR_HA_BIT, 0, rt5651_amp_power_event,
1102*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
1103*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5651_hp_event,
1104*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
1105*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("HPO L Playback", SND_SOC_NOPM, 0, 0,
1106*4882a593Smuzhiyun &hpo_l_mute_control),
1107*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("HPO R Playback", SND_SOC_NOPM, 0, 0,
1108*4882a593Smuzhiyun &hpo_r_mute_control),
1109*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("LOUT L Playback", SND_SOC_NOPM, 0, 0,
1110*4882a593Smuzhiyun &lout_l_mute_control),
1111*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("LOUT R Playback", SND_SOC_NOPM, 0, 0,
1112*4882a593Smuzhiyun &lout_r_mute_control),
1113*4882a593Smuzhiyun SND_SOC_DAPM_POST("HP Post", rt5651_hp_post_event),
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun /* Output Lines */
1116*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOL"),
1117*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOR"),
1118*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUTL"),
1119*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LOUTR"),
1120*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDML"),
1121*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("PDMR"),
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt5651_dapm_routes[] = {
1125*4882a593Smuzhiyun {"Stero1 DAC Power", NULL, "STO1 DAC ASRC"},
1126*4882a593Smuzhiyun {"Stero2 DAC Power", NULL, "STO2 DAC ASRC"},
1127*4882a593Smuzhiyun {"I2S1", NULL, "I2S1 ASRC"},
1128*4882a593Smuzhiyun {"I2S2", NULL, "I2S2 ASRC"},
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun {"IN1P", NULL, "LDO"},
1131*4882a593Smuzhiyun {"IN2P", NULL, "LDO"},
1132*4882a593Smuzhiyun {"IN3P", NULL, "LDO"},
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun {"IN1P", NULL, "MIC1"},
1135*4882a593Smuzhiyun {"IN2P", NULL, "MIC2"},
1136*4882a593Smuzhiyun {"IN2N", NULL, "MIC2"},
1137*4882a593Smuzhiyun {"IN3P", NULL, "MIC3"},
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun {"BST1", NULL, "IN1P"},
1140*4882a593Smuzhiyun {"BST2", NULL, "IN2P"},
1141*4882a593Smuzhiyun {"BST2", NULL, "IN2N"},
1142*4882a593Smuzhiyun {"BST3", NULL, "IN3P"},
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun {"INL1 VOL", NULL, "IN2P"},
1145*4882a593Smuzhiyun {"INR1 VOL", NULL, "IN2N"},
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun {"RECMIXL", "INL1 Switch", "INL1 VOL"},
1148*4882a593Smuzhiyun {"RECMIXL", "BST3 Switch", "BST3"},
1149*4882a593Smuzhiyun {"RECMIXL", "BST2 Switch", "BST2"},
1150*4882a593Smuzhiyun {"RECMIXL", "BST1 Switch", "BST1"},
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun {"RECMIXR", "INR1 Switch", "INR1 VOL"},
1153*4882a593Smuzhiyun {"RECMIXR", "BST3 Switch", "BST3"},
1154*4882a593Smuzhiyun {"RECMIXR", "BST2 Switch", "BST2"},
1155*4882a593Smuzhiyun {"RECMIXR", "BST1 Switch", "BST1"},
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun {"ADC L", NULL, "RECMIXL"},
1158*4882a593Smuzhiyun {"ADC L", NULL, "ADC L Power"},
1159*4882a593Smuzhiyun {"ADC R", NULL, "RECMIXR"},
1160*4882a593Smuzhiyun {"ADC R", NULL, "ADC R Power"},
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun {"DMIC L1", NULL, "DMIC CLK"},
1163*4882a593Smuzhiyun {"DMIC R1", NULL, "DMIC CLK"},
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun {"Stereo1 ADC L2 Mux", "DMIC", "DMIC L1"},
1166*4882a593Smuzhiyun {"Stereo1 ADC L2 Mux", "DD MIX", "DD MIXL"},
1167*4882a593Smuzhiyun {"Stereo1 ADC L1 Mux", "ADC", "ADC L"},
1168*4882a593Smuzhiyun {"Stereo1 ADC L1 Mux", "DD MIX", "DD MIXL"},
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun {"Stereo1 ADC R1 Mux", "ADC", "ADC R"},
1171*4882a593Smuzhiyun {"Stereo1 ADC R1 Mux", "DD MIX", "DD MIXR"},
1172*4882a593Smuzhiyun {"Stereo1 ADC R2 Mux", "DMIC", "DMIC R1"},
1173*4882a593Smuzhiyun {"Stereo1 ADC R2 Mux", "DD MIX", "DD MIXR"},
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun {"Stereo2 ADC L2 Mux", "DMIC L", "DMIC L1"},
1176*4882a593Smuzhiyun {"Stereo2 ADC L2 Mux", "DD MIXL", "DD MIXL"},
1177*4882a593Smuzhiyun {"Stereo2 ADC L1 Mux", "DD MIXL", "DD MIXL"},
1178*4882a593Smuzhiyun {"Stereo2 ADC L1 Mux", "ADCL", "ADC L"},
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun {"Stereo2 ADC R1 Mux", "DD MIXR", "DD MIXR"},
1181*4882a593Smuzhiyun {"Stereo2 ADC R1 Mux", "ADCR", "ADC R"},
1182*4882a593Smuzhiyun {"Stereo2 ADC R2 Mux", "DMIC R", "DMIC R1"},
1183*4882a593Smuzhiyun {"Stereo2 ADC R2 Mux", "DD MIXR", "DD MIXR"},
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun {"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
1186*4882a593Smuzhiyun {"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
1187*4882a593Smuzhiyun {"Stereo1 ADC MIXL", NULL, "Stereo1 Filter"},
1188*4882a593Smuzhiyun {"Stereo1 Filter", NULL, "ADC ASRC"},
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun {"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
1191*4882a593Smuzhiyun {"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
1192*4882a593Smuzhiyun {"Stereo1 ADC MIXR", NULL, "Stereo1 Filter"},
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun {"Stereo2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC L1 Mux"},
1195*4882a593Smuzhiyun {"Stereo2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC L2 Mux"},
1196*4882a593Smuzhiyun {"Stereo2 ADC MIXL", NULL, "Stereo2 Filter"},
1197*4882a593Smuzhiyun {"Stereo2 Filter", NULL, "ADC ASRC"},
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun {"Stereo2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC R1 Mux"},
1200*4882a593Smuzhiyun {"Stereo2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC R2 Mux"},
1201*4882a593Smuzhiyun {"Stereo2 ADC MIXR", NULL, "Stereo2 Filter"},
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun {"IF1 ADC2", NULL, "Stereo2 ADC MIXL"},
1204*4882a593Smuzhiyun {"IF1 ADC2", NULL, "Stereo2 ADC MIXR"},
1205*4882a593Smuzhiyun {"IF1 ADC1", NULL, "Stereo1 ADC MIXL"},
1206*4882a593Smuzhiyun {"IF1 ADC1", NULL, "Stereo1 ADC MIXR"},
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun {"IF1 ADC1", NULL, "I2S1"},
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun {"IF2 ADC", "IF1 ADC1", "IF1 ADC1"},
1211*4882a593Smuzhiyun {"IF2 ADC", "IF1 ADC2", "IF1 ADC2"},
1212*4882a593Smuzhiyun {"IF2 ADC", NULL, "I2S2"},
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun {"AIF1TX", NULL, "IF1 ADC1"},
1215*4882a593Smuzhiyun {"AIF1TX", NULL, "IF1 ADC2"},
1216*4882a593Smuzhiyun {"AIF2TX", NULL, "IF2 ADC"},
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun {"IF1 DAC", NULL, "AIF1RX"},
1219*4882a593Smuzhiyun {"IF1 DAC", NULL, "I2S1"},
1220*4882a593Smuzhiyun {"IF2 DAC", NULL, "AIF2RX"},
1221*4882a593Smuzhiyun {"IF2 DAC", NULL, "I2S2"},
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun {"IF1 DAC1 L", NULL, "IF1 DAC"},
1224*4882a593Smuzhiyun {"IF1 DAC1 R", NULL, "IF1 DAC"},
1225*4882a593Smuzhiyun {"IF1 DAC2 L", NULL, "IF1 DAC"},
1226*4882a593Smuzhiyun {"IF1 DAC2 R", NULL, "IF1 DAC"},
1227*4882a593Smuzhiyun {"IF2 DAC L", NULL, "IF2 DAC"},
1228*4882a593Smuzhiyun {"IF2 DAC R", NULL, "IF2 DAC"},
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun {"DAC MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
1231*4882a593Smuzhiyun {"DAC MIXL", "INF1 Switch", "IF1 DAC1 L"},
1232*4882a593Smuzhiyun {"DAC MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
1233*4882a593Smuzhiyun {"DAC MIXR", "INF1 Switch", "IF1 DAC1 R"},
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun {"Audio DSP", NULL, "DAC MIXL"},
1236*4882a593Smuzhiyun {"Audio DSP", NULL, "DAC MIXR"},
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun {"DAC L2 Mux", "IF1", "IF1 DAC2 L"},
1239*4882a593Smuzhiyun {"DAC L2 Mux", "IF2", "IF2 DAC L"},
1240*4882a593Smuzhiyun {"DAC L2 Volume", NULL, "DAC L2 Mux"},
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun {"DAC R2 Mux", "IF1", "IF1 DAC2 R"},
1243*4882a593Smuzhiyun {"DAC R2 Mux", "IF2", "IF2 DAC R"},
1244*4882a593Smuzhiyun {"DAC R2 Volume", NULL, "DAC R2 Mux"},
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun {"Stereo DAC MIXL", "DAC L1 Switch", "Audio DSP"},
1247*4882a593Smuzhiyun {"Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume"},
1248*4882a593Smuzhiyun {"Stereo DAC MIXL", "DAC R1 Switch", "DAC MIXR"},
1249*4882a593Smuzhiyun {"Stereo DAC MIXL", NULL, "Stero1 DAC Power"},
1250*4882a593Smuzhiyun {"Stereo DAC MIXL", NULL, "Stero2 DAC Power"},
1251*4882a593Smuzhiyun {"Stereo DAC MIXR", "DAC R1 Switch", "Audio DSP"},
1252*4882a593Smuzhiyun {"Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume"},
1253*4882a593Smuzhiyun {"Stereo DAC MIXR", "DAC L1 Switch", "DAC MIXL"},
1254*4882a593Smuzhiyun {"Stereo DAC MIXR", NULL, "Stero1 DAC Power"},
1255*4882a593Smuzhiyun {"Stereo DAC MIXR", NULL, "Stero2 DAC Power"},
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun {"PDM L Mux", "Stereo DAC MIX", "Stereo DAC MIXL"},
1258*4882a593Smuzhiyun {"PDM L Mux", "DD MIX", "DAC MIXL"},
1259*4882a593Smuzhiyun {"PDM R Mux", "Stereo DAC MIX", "Stereo DAC MIXR"},
1260*4882a593Smuzhiyun {"PDM R Mux", "DD MIX", "DAC MIXR"},
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun {"DAC L1", NULL, "Stereo DAC MIXL"},
1263*4882a593Smuzhiyun {"DAC L1", NULL, "DAC L1 Power"},
1264*4882a593Smuzhiyun {"DAC R1", NULL, "Stereo DAC MIXR"},
1265*4882a593Smuzhiyun {"DAC R1", NULL, "DAC R1 Power"},
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun {"DD MIXL", "DAC L1 Switch", "DAC MIXL"},
1268*4882a593Smuzhiyun {"DD MIXL", "DAC L2 Switch", "DAC L2 Volume"},
1269*4882a593Smuzhiyun {"DD MIXL", "DAC R2 Switch", "DAC R2 Volume"},
1270*4882a593Smuzhiyun {"DD MIXL", NULL, "Stero2 DAC Power"},
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun {"DD MIXR", "DAC R1 Switch", "DAC MIXR"},
1273*4882a593Smuzhiyun {"DD MIXR", "DAC R2 Switch", "DAC R2 Volume"},
1274*4882a593Smuzhiyun {"DD MIXR", "DAC L2 Switch", "DAC L2 Volume"},
1275*4882a593Smuzhiyun {"DD MIXR", NULL, "Stero2 DAC Power"},
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun {"OUT MIXL", "BST1 Switch", "BST1"},
1278*4882a593Smuzhiyun {"OUT MIXL", "BST2 Switch", "BST2"},
1279*4882a593Smuzhiyun {"OUT MIXL", "INL1 Switch", "INL1 VOL"},
1280*4882a593Smuzhiyun {"OUT MIXL", "REC MIXL Switch", "RECMIXL"},
1281*4882a593Smuzhiyun {"OUT MIXL", "DAC L1 Switch", "DAC L1"},
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun {"OUT MIXR", "BST2 Switch", "BST2"},
1284*4882a593Smuzhiyun {"OUT MIXR", "BST1 Switch", "BST1"},
1285*4882a593Smuzhiyun {"OUT MIXR", "INR1 Switch", "INR1 VOL"},
1286*4882a593Smuzhiyun {"OUT MIXR", "REC MIXR Switch", "RECMIXR"},
1287*4882a593Smuzhiyun {"OUT MIXR", "DAC R1 Switch", "DAC R1"},
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun {"HPOVOL L", "Switch", "OUT MIXL"},
1290*4882a593Smuzhiyun {"HPOVOL R", "Switch", "OUT MIXR"},
1291*4882a593Smuzhiyun {"OUTVOL L", "Switch", "OUT MIXL"},
1292*4882a593Smuzhiyun {"OUTVOL R", "Switch", "OUT MIXR"},
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun {"HPOL MIX", "HPO MIX DAC1 Switch", "DAC L1"},
1295*4882a593Smuzhiyun {"HPOL MIX", "HPO MIX HPVOL Switch", "HPOVOL L"},
1296*4882a593Smuzhiyun {"HPOL MIX", NULL, "HP L Amp"},
1297*4882a593Smuzhiyun {"HPOR MIX", "HPO MIX DAC1 Switch", "DAC R1"},
1298*4882a593Smuzhiyun {"HPOR MIX", "HPO MIX HPVOL Switch", "HPOVOL R"},
1299*4882a593Smuzhiyun {"HPOR MIX", NULL, "HP R Amp"},
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun {"LOUT MIX", "DAC L1 Switch", "DAC L1"},
1302*4882a593Smuzhiyun {"LOUT MIX", "DAC R1 Switch", "DAC R1"},
1303*4882a593Smuzhiyun {"LOUT MIX", "OUTVOL L Switch", "OUTVOL L"},
1304*4882a593Smuzhiyun {"LOUT MIX", "OUTVOL R Switch", "OUTVOL R"},
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun {"HP Amp", NULL, "HPOL MIX"},
1307*4882a593Smuzhiyun {"HP Amp", NULL, "HPOR MIX"},
1308*4882a593Smuzhiyun {"HP Amp", NULL, "Amp Power"},
1309*4882a593Smuzhiyun {"HPO L Playback", "Switch", "HP Amp"},
1310*4882a593Smuzhiyun {"HPO R Playback", "Switch", "HP Amp"},
1311*4882a593Smuzhiyun {"HPOL", NULL, "HPO L Playback"},
1312*4882a593Smuzhiyun {"HPOR", NULL, "HPO R Playback"},
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun {"LOUT L Playback", "Switch", "LOUT MIX"},
1315*4882a593Smuzhiyun {"LOUT R Playback", "Switch", "LOUT MIX"},
1316*4882a593Smuzhiyun {"LOUTL", NULL, "LOUT L Playback"},
1317*4882a593Smuzhiyun {"LOUTL", NULL, "Amp Power"},
1318*4882a593Smuzhiyun {"LOUTR", NULL, "LOUT R Playback"},
1319*4882a593Smuzhiyun {"LOUTR", NULL, "Amp Power"},
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun {"PDML", NULL, "PDM L Mux"},
1322*4882a593Smuzhiyun {"PDMR", NULL, "PDM R Mux"},
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
rt5651_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1325*4882a593Smuzhiyun static int rt5651_hw_params(struct snd_pcm_substream *substream,
1326*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1329*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1330*4882a593Smuzhiyun unsigned int val_len = 0, val_clk, mask_clk;
1331*4882a593Smuzhiyun int pre_div, bclk_ms, frame_size;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun rt5651->lrck[dai->id] = params_rate(params);
1334*4882a593Smuzhiyun pre_div = rl6231_get_clk_info(rt5651->sysclk, rt5651->lrck[dai->id]);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun if (pre_div < 0) {
1337*4882a593Smuzhiyun dev_err(component->dev, "Unsupported clock setting\n");
1338*4882a593Smuzhiyun return -EINVAL;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun frame_size = snd_soc_params_to_frame_size(params);
1341*4882a593Smuzhiyun if (frame_size < 0) {
1342*4882a593Smuzhiyun dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
1343*4882a593Smuzhiyun return -EINVAL;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun bclk_ms = frame_size > 32 ? 1 : 0;
1346*4882a593Smuzhiyun rt5651->bclk[dai->id] = rt5651->lrck[dai->id] * (32 << bclk_ms);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
1349*4882a593Smuzhiyun rt5651->bclk[dai->id], rt5651->lrck[dai->id]);
1350*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
1351*4882a593Smuzhiyun bclk_ms, pre_div, dai->id);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun switch (params_width(params)) {
1354*4882a593Smuzhiyun case 16:
1355*4882a593Smuzhiyun break;
1356*4882a593Smuzhiyun case 20:
1357*4882a593Smuzhiyun val_len |= RT5651_I2S_DL_20;
1358*4882a593Smuzhiyun break;
1359*4882a593Smuzhiyun case 24:
1360*4882a593Smuzhiyun val_len |= RT5651_I2S_DL_24;
1361*4882a593Smuzhiyun break;
1362*4882a593Smuzhiyun case 8:
1363*4882a593Smuzhiyun val_len |= RT5651_I2S_DL_8;
1364*4882a593Smuzhiyun break;
1365*4882a593Smuzhiyun default:
1366*4882a593Smuzhiyun return -EINVAL;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun switch (dai->id) {
1370*4882a593Smuzhiyun case RT5651_AIF1:
1371*4882a593Smuzhiyun mask_clk = RT5651_I2S_PD1_MASK;
1372*4882a593Smuzhiyun val_clk = pre_div << RT5651_I2S_PD1_SFT;
1373*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
1374*4882a593Smuzhiyun RT5651_I2S_DL_MASK, val_len);
1375*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
1376*4882a593Smuzhiyun break;
1377*4882a593Smuzhiyun case RT5651_AIF2:
1378*4882a593Smuzhiyun mask_clk = RT5651_I2S_BCLK_MS2_MASK | RT5651_I2S_PD2_MASK;
1379*4882a593Smuzhiyun val_clk = pre_div << RT5651_I2S_PD2_SFT;
1380*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
1381*4882a593Smuzhiyun RT5651_I2S_DL_MASK, val_len);
1382*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
1383*4882a593Smuzhiyun break;
1384*4882a593Smuzhiyun default:
1385*4882a593Smuzhiyun dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
1386*4882a593Smuzhiyun return -EINVAL;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun return 0;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
rt5651_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)1392*4882a593Smuzhiyun static int rt5651_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1395*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1396*4882a593Smuzhiyun unsigned int reg_val = 0;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1399*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1400*4882a593Smuzhiyun rt5651->master[dai->id] = 1;
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1403*4882a593Smuzhiyun reg_val |= RT5651_I2S_MS_S;
1404*4882a593Smuzhiyun rt5651->master[dai->id] = 0;
1405*4882a593Smuzhiyun break;
1406*4882a593Smuzhiyun default:
1407*4882a593Smuzhiyun return -EINVAL;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1411*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1414*4882a593Smuzhiyun reg_val |= RT5651_I2S_BP_INV;
1415*4882a593Smuzhiyun break;
1416*4882a593Smuzhiyun default:
1417*4882a593Smuzhiyun return -EINVAL;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1421*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1424*4882a593Smuzhiyun reg_val |= RT5651_I2S_DF_LEFT;
1425*4882a593Smuzhiyun break;
1426*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1427*4882a593Smuzhiyun reg_val |= RT5651_I2S_DF_PCM_A;
1428*4882a593Smuzhiyun break;
1429*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1430*4882a593Smuzhiyun reg_val |= RT5651_I2S_DF_PCM_B;
1431*4882a593Smuzhiyun break;
1432*4882a593Smuzhiyun default:
1433*4882a593Smuzhiyun return -EINVAL;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun switch (dai->id) {
1437*4882a593Smuzhiyun case RT5651_AIF1:
1438*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
1439*4882a593Smuzhiyun RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
1440*4882a593Smuzhiyun RT5651_I2S_DF_MASK, reg_val);
1441*4882a593Smuzhiyun break;
1442*4882a593Smuzhiyun case RT5651_AIF2:
1443*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
1444*4882a593Smuzhiyun RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
1445*4882a593Smuzhiyun RT5651_I2S_DF_MASK, reg_val);
1446*4882a593Smuzhiyun break;
1447*4882a593Smuzhiyun default:
1448*4882a593Smuzhiyun dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
1449*4882a593Smuzhiyun return -EINVAL;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun return 0;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
rt5651_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)1454*4882a593Smuzhiyun static int rt5651_set_dai_sysclk(struct snd_soc_dai *dai,
1455*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1458*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1459*4882a593Smuzhiyun unsigned int reg_val = 0;
1460*4882a593Smuzhiyun unsigned int pll_bit = 0;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (freq == rt5651->sysclk && clk_id == rt5651->sysclk_src)
1463*4882a593Smuzhiyun return 0;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun switch (clk_id) {
1466*4882a593Smuzhiyun case RT5651_SCLK_S_MCLK:
1467*4882a593Smuzhiyun reg_val |= RT5651_SCLK_SRC_MCLK;
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun case RT5651_SCLK_S_PLL1:
1470*4882a593Smuzhiyun reg_val |= RT5651_SCLK_SRC_PLL1;
1471*4882a593Smuzhiyun pll_bit |= RT5651_PWR_PLL;
1472*4882a593Smuzhiyun break;
1473*4882a593Smuzhiyun case RT5651_SCLK_S_RCCLK:
1474*4882a593Smuzhiyun reg_val |= RT5651_SCLK_SRC_RCCLK;
1475*4882a593Smuzhiyun break;
1476*4882a593Smuzhiyun default:
1477*4882a593Smuzhiyun dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
1478*4882a593Smuzhiyun return -EINVAL;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
1481*4882a593Smuzhiyun RT5651_PWR_PLL, pll_bit);
1482*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GLB_CLK,
1483*4882a593Smuzhiyun RT5651_SCLK_SRC_MASK, reg_val);
1484*4882a593Smuzhiyun rt5651->sysclk = freq;
1485*4882a593Smuzhiyun rt5651->sysclk_src = clk_id;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun return 0;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
rt5651_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)1492*4882a593Smuzhiyun static int rt5651_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
1493*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1496*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1497*4882a593Smuzhiyun struct rl6231_pll_code pll_code;
1498*4882a593Smuzhiyun int ret;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (source == rt5651->pll_src && freq_in == rt5651->pll_in &&
1501*4882a593Smuzhiyun freq_out == rt5651->pll_out)
1502*4882a593Smuzhiyun return 0;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (!freq_in || !freq_out) {
1505*4882a593Smuzhiyun dev_dbg(component->dev, "PLL disabled\n");
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun rt5651->pll_in = 0;
1508*4882a593Smuzhiyun rt5651->pll_out = 0;
1509*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GLB_CLK,
1510*4882a593Smuzhiyun RT5651_SCLK_SRC_MASK, RT5651_SCLK_SRC_MCLK);
1511*4882a593Smuzhiyun return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun switch (source) {
1515*4882a593Smuzhiyun case RT5651_PLL1_S_MCLK:
1516*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GLB_CLK,
1517*4882a593Smuzhiyun RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_MCLK);
1518*4882a593Smuzhiyun break;
1519*4882a593Smuzhiyun case RT5651_PLL1_S_BCLK1:
1520*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GLB_CLK,
1521*4882a593Smuzhiyun RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK1);
1522*4882a593Smuzhiyun break;
1523*4882a593Smuzhiyun case RT5651_PLL1_S_BCLK2:
1524*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GLB_CLK,
1525*4882a593Smuzhiyun RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK2);
1526*4882a593Smuzhiyun break;
1527*4882a593Smuzhiyun default:
1528*4882a593Smuzhiyun dev_err(component->dev, "Unknown PLL source %d\n", source);
1529*4882a593Smuzhiyun return -EINVAL;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
1533*4882a593Smuzhiyun if (ret < 0) {
1534*4882a593Smuzhiyun dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
1535*4882a593Smuzhiyun return ret;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
1539*4882a593Smuzhiyun pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
1540*4882a593Smuzhiyun pll_code.n_code, pll_code.k_code);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PLL_CTRL1,
1543*4882a593Smuzhiyun pll_code.n_code << RT5651_PLL_N_SFT | pll_code.k_code);
1544*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PLL_CTRL2,
1545*4882a593Smuzhiyun (pll_code.m_bp ? 0 : pll_code.m_code) << RT5651_PLL_M_SFT |
1546*4882a593Smuzhiyun pll_code.m_bp << RT5651_PLL_M_BP_SFT);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun rt5651->pll_in = freq_in;
1549*4882a593Smuzhiyun rt5651->pll_out = freq_out;
1550*4882a593Smuzhiyun rt5651->pll_src = source;
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun return 0;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
rt5651_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1555*4882a593Smuzhiyun static int rt5651_set_bias_level(struct snd_soc_component *component,
1556*4882a593Smuzhiyun enum snd_soc_bias_level level)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun switch (level) {
1561*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1562*4882a593Smuzhiyun if (SND_SOC_BIAS_STANDBY == snd_soc_component_get_bias_level(component)) {
1563*4882a593Smuzhiyun if (!IS_ERR(rt5651->mclk))
1564*4882a593Smuzhiyun clk_prepare_enable(rt5651->mclk);
1565*4882a593Smuzhiyun if (snd_soc_component_read(component, RT5651_PLL_MODE_1) & 0x9200)
1566*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_D_MISC,
1567*4882a593Smuzhiyun 0xc00, 0xc00);
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun break;
1570*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1571*4882a593Smuzhiyun if (SND_SOC_BIAS_OFF == snd_soc_component_get_bias_level(component)) {
1572*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
1573*4882a593Smuzhiyun RT5651_PWR_VREF1 | RT5651_PWR_MB |
1574*4882a593Smuzhiyun RT5651_PWR_BG | RT5651_PWR_VREF2,
1575*4882a593Smuzhiyun RT5651_PWR_VREF1 | RT5651_PWR_MB |
1576*4882a593Smuzhiyun RT5651_PWR_BG | RT5651_PWR_VREF2);
1577*4882a593Smuzhiyun usleep_range(10000, 15000);
1578*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
1579*4882a593Smuzhiyun RT5651_PWR_FV1 | RT5651_PWR_FV2,
1580*4882a593Smuzhiyun RT5651_PWR_FV1 | RT5651_PWR_FV2);
1581*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_D_MISC, 0x1, 0x1);
1582*4882a593Smuzhiyun } else if (SND_SOC_BIAS_PREPARE == snd_soc_component_get_bias_level(component)) {
1583*4882a593Smuzhiyun if (!IS_ERR(rt5651->mclk))
1584*4882a593Smuzhiyun clk_disable_unprepare(rt5651->mclk);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun break;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1589*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_D_MISC, 0x0010);
1590*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PWR_DIG1, 0x0000);
1591*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PWR_DIG2, 0x0000);
1592*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PWR_VOL, 0x0000);
1593*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PWR_MIXER, 0x0000);
1594*4882a593Smuzhiyun /* Do not touch the LDO voltage select bits on bias-off */
1595*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
1596*4882a593Smuzhiyun ~RT5651_PWR_LDO_DVO_MASK, 0);
1597*4882a593Smuzhiyun /* Leave PLL1 and jack-detect power as is, all others off */
1598*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
1599*4882a593Smuzhiyun ~(RT5651_PWR_PLL | RT5651_PWR_JD_M), 0);
1600*4882a593Smuzhiyun break;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun default:
1603*4882a593Smuzhiyun break;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun return 0;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
rt5651_enable_micbias1_for_ovcd(struct snd_soc_component * component)1609*4882a593Smuzhiyun static void rt5651_enable_micbias1_for_ovcd(struct snd_soc_component *component)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
1614*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "LDO");
1615*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "micbias1");
1616*4882a593Smuzhiyun /* OVCD is unreliable when used with RCCLK as sysclk-source */
1617*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin_unlocked(dapm, "Platform Clock");
1618*4882a593Smuzhiyun snd_soc_dapm_sync_unlocked(dapm);
1619*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
rt5651_disable_micbias1_for_ovcd(struct snd_soc_component * component)1622*4882a593Smuzhiyun static void rt5651_disable_micbias1_for_ovcd(struct snd_soc_component *component)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun snd_soc_dapm_mutex_lock(dapm);
1627*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm, "Platform Clock");
1628*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm, "micbias1");
1629*4882a593Smuzhiyun snd_soc_dapm_disable_pin_unlocked(dapm, "LDO");
1630*4882a593Smuzhiyun snd_soc_dapm_sync_unlocked(dapm);
1631*4882a593Smuzhiyun snd_soc_dapm_mutex_unlock(dapm);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
rt5651_enable_micbias1_ovcd_irq(struct snd_soc_component * component)1634*4882a593Smuzhiyun static void rt5651_enable_micbias1_ovcd_irq(struct snd_soc_component *component)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
1639*4882a593Smuzhiyun RT5651_IRQ_MB1_OC_MASK, RT5651_IRQ_MB1_OC_NOR);
1640*4882a593Smuzhiyun rt5651->ovcd_irq_enabled = true;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
rt5651_disable_micbias1_ovcd_irq(struct snd_soc_component * component)1643*4882a593Smuzhiyun static void rt5651_disable_micbias1_ovcd_irq(struct snd_soc_component *component)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
1648*4882a593Smuzhiyun RT5651_IRQ_MB1_OC_MASK, RT5651_IRQ_MB1_OC_BP);
1649*4882a593Smuzhiyun rt5651->ovcd_irq_enabled = false;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
rt5651_clear_micbias1_ovcd(struct snd_soc_component * component)1652*4882a593Smuzhiyun static void rt5651_clear_micbias1_ovcd(struct snd_soc_component *component)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
1655*4882a593Smuzhiyun RT5651_MB1_OC_CLR, 0);
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
rt5651_micbias1_ovcd(struct snd_soc_component * component)1658*4882a593Smuzhiyun static bool rt5651_micbias1_ovcd(struct snd_soc_component *component)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun int val;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun val = snd_soc_component_read(component, RT5651_IRQ_CTRL2);
1663*4882a593Smuzhiyun dev_dbg(component->dev, "irq ctrl2 %#04x\n", val);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun return (val & RT5651_MB1_OC_CLR);
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun
rt5651_jack_inserted(struct snd_soc_component * component)1668*4882a593Smuzhiyun static bool rt5651_jack_inserted(struct snd_soc_component *component)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1671*4882a593Smuzhiyun int val;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun if (rt5651->gpiod_hp_det) {
1674*4882a593Smuzhiyun val = gpiod_get_value_cansleep(rt5651->gpiod_hp_det);
1675*4882a593Smuzhiyun dev_dbg(component->dev, "jack-detect gpio %d\n", val);
1676*4882a593Smuzhiyun return val;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun val = snd_soc_component_read(component, RT5651_INT_IRQ_ST);
1680*4882a593Smuzhiyun dev_dbg(component->dev, "irq status %#04x\n", val);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun switch (rt5651->jd_src) {
1683*4882a593Smuzhiyun case RT5651_JD1_1:
1684*4882a593Smuzhiyun val &= 0x1000;
1685*4882a593Smuzhiyun break;
1686*4882a593Smuzhiyun case RT5651_JD1_2:
1687*4882a593Smuzhiyun val &= 0x2000;
1688*4882a593Smuzhiyun break;
1689*4882a593Smuzhiyun case RT5651_JD2:
1690*4882a593Smuzhiyun val &= 0x4000;
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun default:
1693*4882a593Smuzhiyun break;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (rt5651->jd_active_high)
1697*4882a593Smuzhiyun return val != 0;
1698*4882a593Smuzhiyun else
1699*4882a593Smuzhiyun return val == 0;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /* Jack detect and button-press timings */
1703*4882a593Smuzhiyun #define JACK_SETTLE_TIME 100 /* milli seconds */
1704*4882a593Smuzhiyun #define JACK_DETECT_COUNT 5
1705*4882a593Smuzhiyun #define JACK_DETECT_MAXCOUNT 20 /* Aprox. 2 seconds worth of tries */
1706*4882a593Smuzhiyun #define JACK_UNPLUG_TIME 80 /* milli seconds */
1707*4882a593Smuzhiyun #define BP_POLL_TIME 10 /* milli seconds */
1708*4882a593Smuzhiyun #define BP_POLL_MAXCOUNT 200 /* assume something is wrong after this */
1709*4882a593Smuzhiyun #define BP_THRESHOLD 3
1710*4882a593Smuzhiyun
rt5651_start_button_press_work(struct snd_soc_component * component)1711*4882a593Smuzhiyun static void rt5651_start_button_press_work(struct snd_soc_component *component)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun rt5651->poll_count = 0;
1716*4882a593Smuzhiyun rt5651->press_count = 0;
1717*4882a593Smuzhiyun rt5651->release_count = 0;
1718*4882a593Smuzhiyun rt5651->pressed = false;
1719*4882a593Smuzhiyun rt5651->press_reported = false;
1720*4882a593Smuzhiyun rt5651_clear_micbias1_ovcd(component);
1721*4882a593Smuzhiyun schedule_delayed_work(&rt5651->bp_work, msecs_to_jiffies(BP_POLL_TIME));
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
rt5651_button_press_work(struct work_struct * work)1724*4882a593Smuzhiyun static void rt5651_button_press_work(struct work_struct *work)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun struct rt5651_priv *rt5651 =
1727*4882a593Smuzhiyun container_of(work, struct rt5651_priv, bp_work.work);
1728*4882a593Smuzhiyun struct snd_soc_component *component = rt5651->component;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun /* Check the jack was not removed underneath us */
1731*4882a593Smuzhiyun if (!rt5651_jack_inserted(component))
1732*4882a593Smuzhiyun return;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (rt5651_micbias1_ovcd(component)) {
1735*4882a593Smuzhiyun rt5651->release_count = 0;
1736*4882a593Smuzhiyun rt5651->press_count++;
1737*4882a593Smuzhiyun /* Remember till after JACK_UNPLUG_TIME wait */
1738*4882a593Smuzhiyun if (rt5651->press_count >= BP_THRESHOLD)
1739*4882a593Smuzhiyun rt5651->pressed = true;
1740*4882a593Smuzhiyun rt5651_clear_micbias1_ovcd(component);
1741*4882a593Smuzhiyun } else {
1742*4882a593Smuzhiyun rt5651->press_count = 0;
1743*4882a593Smuzhiyun rt5651->release_count++;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun /*
1747*4882a593Smuzhiyun * The pins get temporarily shorted on jack unplug, so we poll for
1748*4882a593Smuzhiyun * at least JACK_UNPLUG_TIME milli-seconds before reporting a press.
1749*4882a593Smuzhiyun */
1750*4882a593Smuzhiyun rt5651->poll_count++;
1751*4882a593Smuzhiyun if (rt5651->poll_count < (JACK_UNPLUG_TIME / BP_POLL_TIME)) {
1752*4882a593Smuzhiyun schedule_delayed_work(&rt5651->bp_work,
1753*4882a593Smuzhiyun msecs_to_jiffies(BP_POLL_TIME));
1754*4882a593Smuzhiyun return;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun if (rt5651->pressed && !rt5651->press_reported) {
1758*4882a593Smuzhiyun dev_dbg(component->dev, "headset button press\n");
1759*4882a593Smuzhiyun snd_soc_jack_report(rt5651->hp_jack, SND_JACK_BTN_0,
1760*4882a593Smuzhiyun SND_JACK_BTN_0);
1761*4882a593Smuzhiyun rt5651->press_reported = true;
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun if (rt5651->release_count >= BP_THRESHOLD) {
1765*4882a593Smuzhiyun if (rt5651->press_reported) {
1766*4882a593Smuzhiyun dev_dbg(component->dev, "headset button release\n");
1767*4882a593Smuzhiyun snd_soc_jack_report(rt5651->hp_jack, 0, SND_JACK_BTN_0);
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun /* Re-enable OVCD IRQ to detect next press */
1770*4882a593Smuzhiyun rt5651_enable_micbias1_ovcd_irq(component);
1771*4882a593Smuzhiyun return; /* Stop polling */
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun schedule_delayed_work(&rt5651->bp_work, msecs_to_jiffies(BP_POLL_TIME));
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
rt5651_detect_headset(struct snd_soc_component * component)1777*4882a593Smuzhiyun static int rt5651_detect_headset(struct snd_soc_component *component)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun int i, headset_count = 0, headphone_count = 0;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun /*
1782*4882a593Smuzhiyun * We get the insertion event before the jack is fully inserted at which
1783*4882a593Smuzhiyun * point the second ring on a TRRS connector may short the 2nd ring and
1784*4882a593Smuzhiyun * sleeve contacts, also the overcurrent detection is not entirely
1785*4882a593Smuzhiyun * reliable. So we try several times with a wait in between until we
1786*4882a593Smuzhiyun * detect the same type JACK_DETECT_COUNT times in a row.
1787*4882a593Smuzhiyun */
1788*4882a593Smuzhiyun for (i = 0; i < JACK_DETECT_MAXCOUNT; i++) {
1789*4882a593Smuzhiyun /* Clear any previous over-current status flag */
1790*4882a593Smuzhiyun rt5651_clear_micbias1_ovcd(component);
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun msleep(JACK_SETTLE_TIME);
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* Check the jack is still connected before checking ovcd */
1795*4882a593Smuzhiyun if (!rt5651_jack_inserted(component))
1796*4882a593Smuzhiyun return 0;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun if (rt5651_micbias1_ovcd(component)) {
1799*4882a593Smuzhiyun /*
1800*4882a593Smuzhiyun * Over current detected, there is a short between the
1801*4882a593Smuzhiyun * 2nd ring contact and the ground, so a TRS connector
1802*4882a593Smuzhiyun * without a mic contact and thus plain headphones.
1803*4882a593Smuzhiyun */
1804*4882a593Smuzhiyun dev_dbg(component->dev, "mic-gnd shorted\n");
1805*4882a593Smuzhiyun headset_count = 0;
1806*4882a593Smuzhiyun headphone_count++;
1807*4882a593Smuzhiyun if (headphone_count == JACK_DETECT_COUNT)
1808*4882a593Smuzhiyun return SND_JACK_HEADPHONE;
1809*4882a593Smuzhiyun } else {
1810*4882a593Smuzhiyun dev_dbg(component->dev, "mic-gnd open\n");
1811*4882a593Smuzhiyun headphone_count = 0;
1812*4882a593Smuzhiyun headset_count++;
1813*4882a593Smuzhiyun if (headset_count == JACK_DETECT_COUNT)
1814*4882a593Smuzhiyun return SND_JACK_HEADSET;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun dev_err(component->dev, "Error detecting headset vs headphones, bad contact?, assuming headphones\n");
1819*4882a593Smuzhiyun return SND_JACK_HEADPHONE;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
rt5651_support_button_press(struct rt5651_priv * rt5651)1822*4882a593Smuzhiyun static bool rt5651_support_button_press(struct rt5651_priv *rt5651)
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun if (!rt5651->hp_jack)
1825*4882a593Smuzhiyun return false;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* Button press support only works with internal jack-detection */
1828*4882a593Smuzhiyun return (rt5651->hp_jack->status & SND_JACK_MICROPHONE) &&
1829*4882a593Smuzhiyun rt5651->gpiod_hp_det == NULL;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
rt5651_jack_detect_work(struct work_struct * work)1832*4882a593Smuzhiyun static void rt5651_jack_detect_work(struct work_struct *work)
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun struct rt5651_priv *rt5651 =
1835*4882a593Smuzhiyun container_of(work, struct rt5651_priv, jack_detect_work);
1836*4882a593Smuzhiyun struct snd_soc_component *component = rt5651->component;
1837*4882a593Smuzhiyun int report = 0;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun if (!rt5651_jack_inserted(component)) {
1840*4882a593Smuzhiyun /* Jack removed, or spurious IRQ? */
1841*4882a593Smuzhiyun if (rt5651->hp_jack->status & SND_JACK_HEADPHONE) {
1842*4882a593Smuzhiyun if (rt5651->hp_jack->status & SND_JACK_MICROPHONE) {
1843*4882a593Smuzhiyun cancel_delayed_work_sync(&rt5651->bp_work);
1844*4882a593Smuzhiyun rt5651_disable_micbias1_ovcd_irq(component);
1845*4882a593Smuzhiyun rt5651_disable_micbias1_for_ovcd(component);
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun snd_soc_jack_report(rt5651->hp_jack, 0,
1848*4882a593Smuzhiyun SND_JACK_HEADSET | SND_JACK_BTN_0);
1849*4882a593Smuzhiyun dev_dbg(component->dev, "jack unplugged\n");
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun } else if (!(rt5651->hp_jack->status & SND_JACK_HEADPHONE)) {
1852*4882a593Smuzhiyun /* Jack inserted */
1853*4882a593Smuzhiyun WARN_ON(rt5651->ovcd_irq_enabled);
1854*4882a593Smuzhiyun rt5651_enable_micbias1_for_ovcd(component);
1855*4882a593Smuzhiyun report = rt5651_detect_headset(component);
1856*4882a593Smuzhiyun dev_dbg(component->dev, "detect report %#02x\n", report);
1857*4882a593Smuzhiyun snd_soc_jack_report(rt5651->hp_jack, report, SND_JACK_HEADSET);
1858*4882a593Smuzhiyun if (rt5651_support_button_press(rt5651)) {
1859*4882a593Smuzhiyun /* Enable ovcd IRQ for button press detect. */
1860*4882a593Smuzhiyun rt5651_enable_micbias1_ovcd_irq(component);
1861*4882a593Smuzhiyun } else {
1862*4882a593Smuzhiyun /* No more need for overcurrent detect. */
1863*4882a593Smuzhiyun rt5651_disable_micbias1_for_ovcd(component);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun } else if (rt5651->ovcd_irq_enabled && rt5651_micbias1_ovcd(component)) {
1866*4882a593Smuzhiyun dev_dbg(component->dev, "OVCD IRQ\n");
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /*
1869*4882a593Smuzhiyun * The ovcd IRQ keeps firing while the button is pressed, so
1870*4882a593Smuzhiyun * we disable it and start polling the button until released.
1871*4882a593Smuzhiyun *
1872*4882a593Smuzhiyun * The disable will make the IRQ pin 0 again and since we get
1873*4882a593Smuzhiyun * IRQs on both edges (so as to detect both jack plugin and
1874*4882a593Smuzhiyun * unplug) this means we will immediately get another IRQ.
1875*4882a593Smuzhiyun * The ovcd_irq_enabled check above makes the 2ND IRQ a NOP.
1876*4882a593Smuzhiyun */
1877*4882a593Smuzhiyun rt5651_disable_micbias1_ovcd_irq(component);
1878*4882a593Smuzhiyun rt5651_start_button_press_work(component);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /*
1881*4882a593Smuzhiyun * If the jack-detect IRQ flag goes high (unplug) after our
1882*4882a593Smuzhiyun * above rt5651_jack_inserted() check and before we have
1883*4882a593Smuzhiyun * disabled the OVCD IRQ, the IRQ pin will stay high and as
1884*4882a593Smuzhiyun * we react to edges, we miss the unplug event -> recheck.
1885*4882a593Smuzhiyun */
1886*4882a593Smuzhiyun queue_work(system_long_wq, &rt5651->jack_detect_work);
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
rt5651_irq(int irq,void * data)1890*4882a593Smuzhiyun static irqreturn_t rt5651_irq(int irq, void *data)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun struct rt5651_priv *rt5651 = data;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun queue_work(system_power_efficient_wq, &rt5651->jack_detect_work);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun return IRQ_HANDLED;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
rt5651_cancel_work(void * data)1899*4882a593Smuzhiyun static void rt5651_cancel_work(void *data)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun struct rt5651_priv *rt5651 = data;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun cancel_work_sync(&rt5651->jack_detect_work);
1904*4882a593Smuzhiyun cancel_delayed_work_sync(&rt5651->bp_work);
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
rt5651_enable_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * hp_jack,struct gpio_desc * gpiod_hp_det)1907*4882a593Smuzhiyun static void rt5651_enable_jack_detect(struct snd_soc_component *component,
1908*4882a593Smuzhiyun struct snd_soc_jack *hp_jack,
1909*4882a593Smuzhiyun struct gpio_desc *gpiod_hp_det)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1912*4882a593Smuzhiyun bool using_internal_jack_detect = true;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun /* Select jack detect source */
1915*4882a593Smuzhiyun switch (rt5651->jd_src) {
1916*4882a593Smuzhiyun case RT5651_JD_NULL:
1917*4882a593Smuzhiyun rt5651->gpiod_hp_det = gpiod_hp_det;
1918*4882a593Smuzhiyun if (!rt5651->gpiod_hp_det)
1919*4882a593Smuzhiyun return; /* No jack detect */
1920*4882a593Smuzhiyun using_internal_jack_detect = false;
1921*4882a593Smuzhiyun break;
1922*4882a593Smuzhiyun case RT5651_JD1_1:
1923*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
1924*4882a593Smuzhiyun RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD1_1);
1925*4882a593Smuzhiyun /* active-low is normal, set inv flag for active-high */
1926*4882a593Smuzhiyun if (rt5651->jd_active_high)
1927*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1928*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1929*4882a593Smuzhiyun RT5651_JD1_1_IRQ_EN | RT5651_JD1_1_INV,
1930*4882a593Smuzhiyun RT5651_JD1_1_IRQ_EN | RT5651_JD1_1_INV);
1931*4882a593Smuzhiyun else
1932*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1933*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1934*4882a593Smuzhiyun RT5651_JD1_1_IRQ_EN | RT5651_JD1_1_INV,
1935*4882a593Smuzhiyun RT5651_JD1_1_IRQ_EN);
1936*4882a593Smuzhiyun break;
1937*4882a593Smuzhiyun case RT5651_JD1_2:
1938*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
1939*4882a593Smuzhiyun RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD1_2);
1940*4882a593Smuzhiyun /* active-low is normal, set inv flag for active-high */
1941*4882a593Smuzhiyun if (rt5651->jd_active_high)
1942*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1943*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1944*4882a593Smuzhiyun RT5651_JD1_2_IRQ_EN | RT5651_JD1_2_INV,
1945*4882a593Smuzhiyun RT5651_JD1_2_IRQ_EN | RT5651_JD1_2_INV);
1946*4882a593Smuzhiyun else
1947*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1948*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1949*4882a593Smuzhiyun RT5651_JD1_2_IRQ_EN | RT5651_JD1_2_INV,
1950*4882a593Smuzhiyun RT5651_JD1_2_IRQ_EN);
1951*4882a593Smuzhiyun break;
1952*4882a593Smuzhiyun case RT5651_JD2:
1953*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
1954*4882a593Smuzhiyun RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD2);
1955*4882a593Smuzhiyun /* active-low is normal, set inv flag for active-high */
1956*4882a593Smuzhiyun if (rt5651->jd_active_high)
1957*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1958*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1959*4882a593Smuzhiyun RT5651_JD2_IRQ_EN | RT5651_JD2_INV,
1960*4882a593Smuzhiyun RT5651_JD2_IRQ_EN | RT5651_JD2_INV);
1961*4882a593Smuzhiyun else
1962*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1963*4882a593Smuzhiyun RT5651_IRQ_CTRL1,
1964*4882a593Smuzhiyun RT5651_JD2_IRQ_EN | RT5651_JD2_INV,
1965*4882a593Smuzhiyun RT5651_JD2_IRQ_EN);
1966*4882a593Smuzhiyun break;
1967*4882a593Smuzhiyun default:
1968*4882a593Smuzhiyun dev_err(component->dev, "Currently only JD1_1 / JD1_2 / JD2 are supported\n");
1969*4882a593Smuzhiyun return;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun if (using_internal_jack_detect) {
1973*4882a593Smuzhiyun /* IRQ output on GPIO1 */
1974*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GPIO_CTRL1,
1975*4882a593Smuzhiyun RT5651_GP1_PIN_MASK, RT5651_GP1_PIN_IRQ);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun /* Enable jack detect power */
1978*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
1979*4882a593Smuzhiyun RT5651_PWR_JD_M, RT5651_PWR_JD_M);
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun /* Set OVCD threshold current and scale-factor */
1983*4882a593Smuzhiyun snd_soc_component_write(component, RT5651_PR_BASE + RT5651_BIAS_CUR4,
1984*4882a593Smuzhiyun 0xa800 | rt5651->ovcd_sf);
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_MICBIAS,
1987*4882a593Smuzhiyun RT5651_MIC1_OVCD_MASK |
1988*4882a593Smuzhiyun RT5651_MIC1_OVTH_MASK |
1989*4882a593Smuzhiyun RT5651_PWR_CLK12M_MASK |
1990*4882a593Smuzhiyun RT5651_PWR_MB_MASK,
1991*4882a593Smuzhiyun RT5651_MIC1_OVCD_EN |
1992*4882a593Smuzhiyun rt5651->ovcd_th |
1993*4882a593Smuzhiyun RT5651_PWR_MB_PU |
1994*4882a593Smuzhiyun RT5651_PWR_CLK12M_PU);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun /*
1997*4882a593Smuzhiyun * The over-current-detect is only reliable in detecting the absence
1998*4882a593Smuzhiyun * of over-current, when the mic-contact in the jack is short-circuited,
1999*4882a593Smuzhiyun * the hardware periodically retries if it can apply the bias-current
2000*4882a593Smuzhiyun * leading to the ovcd status flip-flopping 1-0-1 with it being 0 about
2001*4882a593Smuzhiyun * 10% of the time, as we poll the ovcd status bit we might hit that
2002*4882a593Smuzhiyun * 10%, so we enable sticky mode and when checking OVCD we clear the
2003*4882a593Smuzhiyun * status, msleep() a bit and then check to get a reliable reading.
2004*4882a593Smuzhiyun */
2005*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
2006*4882a593Smuzhiyun RT5651_MB1_OC_STKY_MASK, RT5651_MB1_OC_STKY_EN);
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun rt5651->hp_jack = hp_jack;
2009*4882a593Smuzhiyun if (rt5651_support_button_press(rt5651)) {
2010*4882a593Smuzhiyun rt5651_enable_micbias1_for_ovcd(component);
2011*4882a593Smuzhiyun rt5651_enable_micbias1_ovcd_irq(component);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun enable_irq(rt5651->irq);
2015*4882a593Smuzhiyun /* sync initial jack state */
2016*4882a593Smuzhiyun queue_work(system_power_efficient_wq, &rt5651->jack_detect_work);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
rt5651_disable_jack_detect(struct snd_soc_component * component)2019*4882a593Smuzhiyun static void rt5651_disable_jack_detect(struct snd_soc_component *component)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun disable_irq(rt5651->irq);
2024*4882a593Smuzhiyun rt5651_cancel_work(rt5651);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun if (rt5651_support_button_press(rt5651)) {
2027*4882a593Smuzhiyun rt5651_disable_micbias1_ovcd_irq(component);
2028*4882a593Smuzhiyun rt5651_disable_micbias1_for_ovcd(component);
2029*4882a593Smuzhiyun snd_soc_jack_report(rt5651->hp_jack, 0, SND_JACK_BTN_0);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun rt5651->hp_jack = NULL;
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
rt5651_set_jack(struct snd_soc_component * component,struct snd_soc_jack * jack,void * data)2035*4882a593Smuzhiyun static int rt5651_set_jack(struct snd_soc_component *component,
2036*4882a593Smuzhiyun struct snd_soc_jack *jack, void *data)
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun if (jack)
2039*4882a593Smuzhiyun rt5651_enable_jack_detect(component, jack, data);
2040*4882a593Smuzhiyun else
2041*4882a593Smuzhiyun rt5651_disable_jack_detect(component);
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun return 0;
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun /*
2047*4882a593Smuzhiyun * Note on some platforms the platform code may need to add device-properties,
2048*4882a593Smuzhiyun * rather then relying only on properties set by the firmware. Therefor the
2049*4882a593Smuzhiyun * property parsing MUST be done from the component driver's probe function,
2050*4882a593Smuzhiyun * rather then from the i2c driver's probe function, so that the platform-code
2051*4882a593Smuzhiyun * can attach extra properties before calling snd_soc_register_card().
2052*4882a593Smuzhiyun */
rt5651_apply_properties(struct snd_soc_component * component)2053*4882a593Smuzhiyun static void rt5651_apply_properties(struct snd_soc_component *component)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2056*4882a593Smuzhiyun u32 val;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun if (device_property_read_bool(component->dev, "realtek,in2-differential"))
2059*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_IN1_IN2,
2060*4882a593Smuzhiyun RT5651_IN_DF2, RT5651_IN_DF2);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun if (device_property_read_bool(component->dev, "realtek,dmic-en"))
2063*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_GPIO_CTRL1,
2064*4882a593Smuzhiyun RT5651_GP2_PIN_MASK, RT5651_GP2_PIN_DMIC1_SCL);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun if (device_property_read_u32(component->dev,
2067*4882a593Smuzhiyun "realtek,jack-detect-source", &val) == 0)
2068*4882a593Smuzhiyun rt5651->jd_src = val;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun if (device_property_read_bool(component->dev, "realtek,jack-detect-not-inverted"))
2071*4882a593Smuzhiyun rt5651->jd_active_high = true;
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /*
2074*4882a593Smuzhiyun * Testing on various boards has shown that good defaults for the OVCD
2075*4882a593Smuzhiyun * threshold and scale-factor are 2000µA and 0.75. For an effective
2076*4882a593Smuzhiyun * limit of 1500µA, this seems to be more reliable then 1500µA and 1.0.
2077*4882a593Smuzhiyun */
2078*4882a593Smuzhiyun rt5651->ovcd_th = RT5651_MIC1_OVTH_2000UA;
2079*4882a593Smuzhiyun rt5651->ovcd_sf = RT5651_MIC_OVCD_SF_0P75;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (device_property_read_u32(component->dev,
2082*4882a593Smuzhiyun "realtek,over-current-threshold-microamp", &val) == 0) {
2083*4882a593Smuzhiyun switch (val) {
2084*4882a593Smuzhiyun case 600:
2085*4882a593Smuzhiyun rt5651->ovcd_th = RT5651_MIC1_OVTH_600UA;
2086*4882a593Smuzhiyun break;
2087*4882a593Smuzhiyun case 1500:
2088*4882a593Smuzhiyun rt5651->ovcd_th = RT5651_MIC1_OVTH_1500UA;
2089*4882a593Smuzhiyun break;
2090*4882a593Smuzhiyun case 2000:
2091*4882a593Smuzhiyun rt5651->ovcd_th = RT5651_MIC1_OVTH_2000UA;
2092*4882a593Smuzhiyun break;
2093*4882a593Smuzhiyun default:
2094*4882a593Smuzhiyun dev_warn(component->dev, "Warning: Invalid over-current-threshold-microamp value: %d, defaulting to 2000uA\n",
2095*4882a593Smuzhiyun val);
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if (device_property_read_u32(component->dev,
2100*4882a593Smuzhiyun "realtek,over-current-scale-factor", &val) == 0) {
2101*4882a593Smuzhiyun if (val <= RT5651_OVCD_SF_1P5)
2102*4882a593Smuzhiyun rt5651->ovcd_sf = val << RT5651_MIC_OVCD_SF_SFT;
2103*4882a593Smuzhiyun else
2104*4882a593Smuzhiyun dev_warn(component->dev, "Warning: Invalid over-current-scale-factor value: %d, defaulting to 0.75\n",
2105*4882a593Smuzhiyun val);
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun
rt5651_probe(struct snd_soc_component * component)2109*4882a593Smuzhiyun static int rt5651_probe(struct snd_soc_component *component)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun rt5651->component = component;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun rt5651->mclk = devm_clk_get(component->dev, "mclk");
2116*4882a593Smuzhiyun if (PTR_ERR(rt5651->mclk) == -EPROBE_DEFER)
2117*4882a593Smuzhiyun return -EPROBE_DEFER;
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
2120*4882a593Smuzhiyun RT5651_PWR_LDO_DVO_MASK, RT5651_PWR_LDO_DVO_1_2V);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun rt5651_apply_properties(component);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun return 0;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
rt5651_enable_spk(struct rt5651_priv * rt5651,bool enable)2129*4882a593Smuzhiyun static void rt5651_enable_spk(struct rt5651_priv *rt5651, bool enable)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun if (!rt5651 || !rt5651->gpiod_spk_ctl)
2132*4882a593Smuzhiyun return;
2133*4882a593Smuzhiyun gpiod_set_value(rt5651->gpiod_spk_ctl, enable);
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun
rt5651_mute(struct snd_soc_dai * dai,int mute,int stream)2136*4882a593Smuzhiyun static int rt5651_mute(struct snd_soc_dai *dai, int mute, int stream)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
2139*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun if (mute)
2142*4882a593Smuzhiyun rt5651_enable_spk(rt5651, false);
2143*4882a593Smuzhiyun else
2144*4882a593Smuzhiyun rt5651_enable_spk(rt5651, true);
2145*4882a593Smuzhiyun return 0;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun #ifdef CONFIG_PM
rt5651_suspend(struct snd_soc_component * component)2149*4882a593Smuzhiyun static int rt5651_suspend(struct snd_soc_component *component)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun regcache_cache_only(rt5651->regmap, true);
2154*4882a593Smuzhiyun regcache_mark_dirty(rt5651->regmap);
2155*4882a593Smuzhiyun return 0;
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
rt5651_resume(struct snd_soc_component * component)2158*4882a593Smuzhiyun static int rt5651_resume(struct snd_soc_component *component)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun regcache_cache_only(rt5651->regmap, false);
2163*4882a593Smuzhiyun snd_soc_component_cache_sync(component);
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun return 0;
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun #else
2168*4882a593Smuzhiyun #define rt5651_suspend NULL
2169*4882a593Smuzhiyun #define rt5651_resume NULL
2170*4882a593Smuzhiyun #endif
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun #define RT5651_STEREO_RATES SNDRV_PCM_RATE_8000_96000
2173*4882a593Smuzhiyun #define RT5651_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
2174*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt5651_aif_dai_ops = {
2177*4882a593Smuzhiyun .hw_params = rt5651_hw_params,
2178*4882a593Smuzhiyun .set_fmt = rt5651_set_dai_fmt,
2179*4882a593Smuzhiyun .set_sysclk = rt5651_set_dai_sysclk,
2180*4882a593Smuzhiyun .set_pll = rt5651_set_dai_pll,
2181*4882a593Smuzhiyun .mute_stream = rt5651_mute,
2182*4882a593Smuzhiyun .no_capture_mute = 1,
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun static struct snd_soc_dai_driver rt5651_dai[] = {
2186*4882a593Smuzhiyun {
2187*4882a593Smuzhiyun .name = "rt5651-aif1",
2188*4882a593Smuzhiyun .id = RT5651_AIF1,
2189*4882a593Smuzhiyun .playback = {
2190*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
2191*4882a593Smuzhiyun .channels_min = 1,
2192*4882a593Smuzhiyun .channels_max = 2,
2193*4882a593Smuzhiyun .rates = RT5651_STEREO_RATES,
2194*4882a593Smuzhiyun .formats = RT5651_FORMATS,
2195*4882a593Smuzhiyun },
2196*4882a593Smuzhiyun .capture = {
2197*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
2198*4882a593Smuzhiyun .channels_min = 1,
2199*4882a593Smuzhiyun .channels_max = 2,
2200*4882a593Smuzhiyun .rates = RT5651_STEREO_RATES,
2201*4882a593Smuzhiyun .formats = RT5651_FORMATS,
2202*4882a593Smuzhiyun },
2203*4882a593Smuzhiyun .ops = &rt5651_aif_dai_ops,
2204*4882a593Smuzhiyun },
2205*4882a593Smuzhiyun {
2206*4882a593Smuzhiyun .name = "rt5651-aif2",
2207*4882a593Smuzhiyun .id = RT5651_AIF2,
2208*4882a593Smuzhiyun .playback = {
2209*4882a593Smuzhiyun .stream_name = "AIF2 Playback",
2210*4882a593Smuzhiyun .channels_min = 1,
2211*4882a593Smuzhiyun .channels_max = 2,
2212*4882a593Smuzhiyun .rates = RT5651_STEREO_RATES,
2213*4882a593Smuzhiyun .formats = RT5651_FORMATS,
2214*4882a593Smuzhiyun },
2215*4882a593Smuzhiyun .capture = {
2216*4882a593Smuzhiyun .stream_name = "AIF2 Capture",
2217*4882a593Smuzhiyun .channels_min = 1,
2218*4882a593Smuzhiyun .channels_max = 2,
2219*4882a593Smuzhiyun .rates = RT5651_STEREO_RATES,
2220*4882a593Smuzhiyun .formats = RT5651_FORMATS,
2221*4882a593Smuzhiyun },
2222*4882a593Smuzhiyun .ops = &rt5651_aif_dai_ops,
2223*4882a593Smuzhiyun },
2224*4882a593Smuzhiyun };
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt5651 = {
2227*4882a593Smuzhiyun .probe = rt5651_probe,
2228*4882a593Smuzhiyun .suspend = rt5651_suspend,
2229*4882a593Smuzhiyun .resume = rt5651_resume,
2230*4882a593Smuzhiyun .set_bias_level = rt5651_set_bias_level,
2231*4882a593Smuzhiyun .set_jack = rt5651_set_jack,
2232*4882a593Smuzhiyun .controls = rt5651_snd_controls,
2233*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(rt5651_snd_controls),
2234*4882a593Smuzhiyun .dapm_widgets = rt5651_dapm_widgets,
2235*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(rt5651_dapm_widgets),
2236*4882a593Smuzhiyun .dapm_routes = rt5651_dapm_routes,
2237*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(rt5651_dapm_routes),
2238*4882a593Smuzhiyun .use_pmdown_time = 1,
2239*4882a593Smuzhiyun .endianness = 1,
2240*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun static const struct regmap_config rt5651_regmap = {
2244*4882a593Smuzhiyun .reg_bits = 8,
2245*4882a593Smuzhiyun .val_bits = 16,
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun .max_register = RT5651_DEVICE_ID + 1 + (ARRAY_SIZE(rt5651_ranges) *
2248*4882a593Smuzhiyun RT5651_PR_SPACING),
2249*4882a593Smuzhiyun .volatile_reg = rt5651_volatile_register,
2250*4882a593Smuzhiyun .readable_reg = rt5651_readable_register,
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
2253*4882a593Smuzhiyun .reg_defaults = rt5651_reg,
2254*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(rt5651_reg),
2255*4882a593Smuzhiyun .ranges = rt5651_ranges,
2256*4882a593Smuzhiyun .num_ranges = ARRAY_SIZE(rt5651_ranges),
2257*4882a593Smuzhiyun .use_single_read = true,
2258*4882a593Smuzhiyun .use_single_write = true,
2259*4882a593Smuzhiyun };
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun #if defined(CONFIG_OF)
2262*4882a593Smuzhiyun static const struct of_device_id rt5651_of_match[] = {
2263*4882a593Smuzhiyun { .compatible = "realtek,rt5651", },
2264*4882a593Smuzhiyun {},
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt5651_of_match);
2267*4882a593Smuzhiyun #endif
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun #ifdef CONFIG_ACPI
2270*4882a593Smuzhiyun static const struct acpi_device_id rt5651_acpi_match[] = {
2271*4882a593Smuzhiyun { "10EC5651", 0 },
2272*4882a593Smuzhiyun { "10EC5640", 0 },
2273*4882a593Smuzhiyun { },
2274*4882a593Smuzhiyun };
2275*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt5651_acpi_match);
2276*4882a593Smuzhiyun #endif
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun static const struct i2c_device_id rt5651_i2c_id[] = {
2279*4882a593Smuzhiyun { "rt5651", 0 },
2280*4882a593Smuzhiyun { }
2281*4882a593Smuzhiyun };
2282*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rt5651_i2c_id);
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun /*
2285*4882a593Smuzhiyun * Note this function MUST not look at device-properties, see the comment
2286*4882a593Smuzhiyun * above rt5651_apply_properties().
2287*4882a593Smuzhiyun */
rt5651_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2288*4882a593Smuzhiyun static int rt5651_i2c_probe(struct i2c_client *i2c,
2289*4882a593Smuzhiyun const struct i2c_device_id *id)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun struct rt5651_priv *rt5651;
2292*4882a593Smuzhiyun int ret;
2293*4882a593Smuzhiyun int err;
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun rt5651 = devm_kzalloc(&i2c->dev, sizeof(*rt5651),
2296*4882a593Smuzhiyun GFP_KERNEL);
2297*4882a593Smuzhiyun if (NULL == rt5651)
2298*4882a593Smuzhiyun return -ENOMEM;
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun i2c_set_clientdata(i2c, rt5651);
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun rt5651->regmap = devm_regmap_init_i2c(i2c, &rt5651_regmap);
2303*4882a593Smuzhiyun if (IS_ERR(rt5651->regmap)) {
2304*4882a593Smuzhiyun ret = PTR_ERR(rt5651->regmap);
2305*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2306*4882a593Smuzhiyun ret);
2307*4882a593Smuzhiyun return ret;
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun err = regmap_read(rt5651->regmap, RT5651_DEVICE_ID, &ret);
2311*4882a593Smuzhiyun if (err)
2312*4882a593Smuzhiyun return err;
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun if (ret != RT5651_DEVICE_ID_VALUE) {
2315*4882a593Smuzhiyun dev_err(&i2c->dev,
2316*4882a593Smuzhiyun "Device with ID register %#x is not rt5651\n", ret);
2317*4882a593Smuzhiyun return -ENODEV;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun regmap_write(rt5651->regmap, RT5651_RESET, 0);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun ret = regmap_register_patch(rt5651->regmap, init_list,
2323*4882a593Smuzhiyun ARRAY_SIZE(init_list));
2324*4882a593Smuzhiyun if (ret != 0)
2325*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun rt5651->irq = i2c->irq;
2328*4882a593Smuzhiyun rt5651->hp_mute = true;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun INIT_DELAYED_WORK(&rt5651->bp_work, rt5651_button_press_work);
2331*4882a593Smuzhiyun INIT_WORK(&rt5651->jack_detect_work, rt5651_jack_detect_work);
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun /* Make sure work is stopped on probe-error / remove */
2334*4882a593Smuzhiyun ret = devm_add_action_or_reset(&i2c->dev, rt5651_cancel_work, rt5651);
2335*4882a593Smuzhiyun if (ret)
2336*4882a593Smuzhiyun return ret;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun ret = devm_request_irq(&i2c->dev, rt5651->irq, rt5651_irq,
2339*4882a593Smuzhiyun IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
2340*4882a593Smuzhiyun | IRQF_ONESHOT, "rt5651", rt5651);
2341*4882a593Smuzhiyun if (ret == 0) {
2342*4882a593Smuzhiyun /* Gets re-enabled by rt5651_set_jack() */
2343*4882a593Smuzhiyun disable_irq(rt5651->irq);
2344*4882a593Smuzhiyun } else {
2345*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to reguest IRQ %d: %d\n",
2346*4882a593Smuzhiyun rt5651->irq, ret);
2347*4882a593Smuzhiyun rt5651->irq = -ENXIO;
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun rt5651->gpiod_spk_ctl = devm_gpiod_get(&i2c->dev,
2350*4882a593Smuzhiyun "spk-con",
2351*4882a593Smuzhiyun GPIOD_OUT_LOW);
2352*4882a593Smuzhiyun if (IS_ERR(rt5651->gpiod_spk_ctl)) {
2353*4882a593Smuzhiyun ret = IS_ERR(rt5651->gpiod_spk_ctl);
2354*4882a593Smuzhiyun rt5651->gpiod_spk_ctl = NULL;
2355*4882a593Smuzhiyun dev_warn(&i2c->dev, "cannot get spk-con-gpio %d\n", ret);
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&i2c->dev,
2358*4882a593Smuzhiyun &soc_component_dev_rt5651,
2359*4882a593Smuzhiyun rt5651_dai, ARRAY_SIZE(rt5651_dai));
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun return ret;
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun static struct i2c_driver rt5651_i2c_driver = {
2365*4882a593Smuzhiyun .driver = {
2366*4882a593Smuzhiyun .name = "rt5651",
2367*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(rt5651_acpi_match),
2368*4882a593Smuzhiyun .of_match_table = of_match_ptr(rt5651_of_match),
2369*4882a593Smuzhiyun },
2370*4882a593Smuzhiyun .probe = rt5651_i2c_probe,
2371*4882a593Smuzhiyun .id_table = rt5651_i2c_id,
2372*4882a593Smuzhiyun };
2373*4882a593Smuzhiyun module_i2c_driver(rt5651_i2c_driver);
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT5651 driver");
2376*4882a593Smuzhiyun MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
2377*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2378