1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rt5645.h -- RT5645 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2013 Realtek Microelectronics 6*4882a593Smuzhiyun * Author: Bard Liao <bardliao@realtek.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __RT5645_H__ 10*4882a593Smuzhiyun #define __RT5645_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <sound/rt5645.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Info */ 15*4882a593Smuzhiyun #define RT5645_RESET 0x00 16*4882a593Smuzhiyun #define RT5645_VENDOR_ID 0xfd 17*4882a593Smuzhiyun #define RT5645_VENDOR_ID1 0xfe 18*4882a593Smuzhiyun #define RT5645_VENDOR_ID2 0xff 19*4882a593Smuzhiyun /* I/O - Output */ 20*4882a593Smuzhiyun #define RT5645_SPK_VOL 0x01 21*4882a593Smuzhiyun #define RT5645_HP_VOL 0x02 22*4882a593Smuzhiyun #define RT5645_LOUT1 0x03 23*4882a593Smuzhiyun #define RT5645_LOUT_CTRL 0x05 24*4882a593Smuzhiyun /* I/O - Input */ 25*4882a593Smuzhiyun #define RT5645_IN1_CTRL1 0x0a 26*4882a593Smuzhiyun #define RT5645_IN1_CTRL2 0x0b 27*4882a593Smuzhiyun #define RT5645_IN1_CTRL3 0x0c 28*4882a593Smuzhiyun #define RT5645_IN2_CTRL 0x0d 29*4882a593Smuzhiyun #define RT5645_INL1_INR1_VOL 0x0f 30*4882a593Smuzhiyun #define RT5645_SPK_FUNC_LIM 0x14 31*4882a593Smuzhiyun #define RT5645_ADJ_HPF_CTRL 0x16 32*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */ 33*4882a593Smuzhiyun #define RT5645_DAC1_DIG_VOL 0x19 34*4882a593Smuzhiyun #define RT5645_DAC2_DIG_VOL 0x1a 35*4882a593Smuzhiyun #define RT5645_DAC_CTRL 0x1b 36*4882a593Smuzhiyun #define RT5645_STO1_ADC_DIG_VOL 0x1c 37*4882a593Smuzhiyun #define RT5645_MONO_ADC_DIG_VOL 0x1d 38*4882a593Smuzhiyun #define RT5645_ADC_BST_VOL1 0x1e 39*4882a593Smuzhiyun #define RT5645_ADC_BST_VOL2 0x20 40*4882a593Smuzhiyun /* Mixer - D-D */ 41*4882a593Smuzhiyun #define RT5645_STO1_ADC_MIXER 0x27 42*4882a593Smuzhiyun #define RT5645_MONO_ADC_MIXER 0x28 43*4882a593Smuzhiyun #define RT5645_AD_DA_MIXER 0x29 44*4882a593Smuzhiyun #define RT5645_STO_DAC_MIXER 0x2a 45*4882a593Smuzhiyun #define RT5645_MONO_DAC_MIXER 0x2b 46*4882a593Smuzhiyun #define RT5645_DIG_MIXER 0x2c 47*4882a593Smuzhiyun #define RT5650_A_DAC_SOUR 0x2d 48*4882a593Smuzhiyun #define RT5645_DIG_INF1_DATA 0x2f 49*4882a593Smuzhiyun /* Mixer - PDM */ 50*4882a593Smuzhiyun #define RT5645_PDM_OUT_CTRL 0x31 51*4882a593Smuzhiyun /* Mixer - ADC */ 52*4882a593Smuzhiyun #define RT5645_REC_L1_MIXER 0x3b 53*4882a593Smuzhiyun #define RT5645_REC_L2_MIXER 0x3c 54*4882a593Smuzhiyun #define RT5645_REC_R1_MIXER 0x3d 55*4882a593Smuzhiyun #define RT5645_REC_R2_MIXER 0x3e 56*4882a593Smuzhiyun /* Mixer - DAC */ 57*4882a593Smuzhiyun #define RT5645_HPMIXL_CTRL 0x3f 58*4882a593Smuzhiyun #define RT5645_HPOMIXL_CTRL 0x40 59*4882a593Smuzhiyun #define RT5645_HPMIXR_CTRL 0x41 60*4882a593Smuzhiyun #define RT5645_HPOMIXR_CTRL 0x42 61*4882a593Smuzhiyun #define RT5645_HPO_MIXER 0x45 62*4882a593Smuzhiyun #define RT5645_SPK_L_MIXER 0x46 63*4882a593Smuzhiyun #define RT5645_SPK_R_MIXER 0x47 64*4882a593Smuzhiyun #define RT5645_SPO_MIXER 0x48 65*4882a593Smuzhiyun #define RT5645_SPO_CLSD_RATIO 0x4a 66*4882a593Smuzhiyun #define RT5645_OUT_L_GAIN1 0x4d 67*4882a593Smuzhiyun #define RT5645_OUT_L_GAIN2 0x4e 68*4882a593Smuzhiyun #define RT5645_OUT_L1_MIXER 0x4f 69*4882a593Smuzhiyun #define RT5645_OUT_R_GAIN1 0x50 70*4882a593Smuzhiyun #define RT5645_OUT_R_GAIN2 0x51 71*4882a593Smuzhiyun #define RT5645_OUT_R1_MIXER 0x52 72*4882a593Smuzhiyun #define RT5645_LOUT_MIXER 0x53 73*4882a593Smuzhiyun /* Haptic */ 74*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL1 0x56 75*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL2 0x57 76*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL3 0x58 77*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL4 0x59 78*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL5 0x5a 79*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL6 0x5b 80*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL7 0x5c 81*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL8 0x5d 82*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL9 0x5e 83*4882a593Smuzhiyun #define RT5645_HAPTIC_CTRL10 0x5f 84*4882a593Smuzhiyun /* Power */ 85*4882a593Smuzhiyun #define RT5645_PWR_DIG1 0x61 86*4882a593Smuzhiyun #define RT5645_PWR_DIG2 0x62 87*4882a593Smuzhiyun #define RT5645_PWR_ANLG1 0x63 88*4882a593Smuzhiyun #define RT5645_PWR_ANLG2 0x64 89*4882a593Smuzhiyun #define RT5645_PWR_MIXER 0x65 90*4882a593Smuzhiyun #define RT5645_PWR_VOL 0x66 91*4882a593Smuzhiyun /* Private Register Control */ 92*4882a593Smuzhiyun #define RT5645_PRIV_INDEX 0x6a 93*4882a593Smuzhiyun #define RT5645_PRIV_DATA 0x6c 94*4882a593Smuzhiyun /* Format - ADC/DAC */ 95*4882a593Smuzhiyun #define RT5645_I2S1_SDP 0x70 96*4882a593Smuzhiyun #define RT5645_I2S2_SDP 0x71 97*4882a593Smuzhiyun #define RT5645_ADDA_CLK1 0x73 98*4882a593Smuzhiyun #define RT5645_ADDA_CLK2 0x74 99*4882a593Smuzhiyun #define RT5645_DMIC_CTRL1 0x75 100*4882a593Smuzhiyun #define RT5645_DMIC_CTRL2 0x76 101*4882a593Smuzhiyun /* Format - TDM Control */ 102*4882a593Smuzhiyun #define RT5645_TDM_CTRL_1 0x77 103*4882a593Smuzhiyun #define RT5645_TDM_CTRL_2 0x78 104*4882a593Smuzhiyun #define RT5645_TDM_CTRL_3 0x79 105*4882a593Smuzhiyun #define RT5650_TDM_CTRL_4 0x7a 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Function - Analog */ 108*4882a593Smuzhiyun #define RT5645_GLB_CLK 0x80 109*4882a593Smuzhiyun #define RT5645_PLL_CTRL1 0x81 110*4882a593Smuzhiyun #define RT5645_PLL_CTRL2 0x82 111*4882a593Smuzhiyun #define RT5645_ASRC_1 0x83 112*4882a593Smuzhiyun #define RT5645_ASRC_2 0x84 113*4882a593Smuzhiyun #define RT5645_ASRC_3 0x85 114*4882a593Smuzhiyun #define RT5645_ASRC_4 0x8a 115*4882a593Smuzhiyun #define RT5645_DEPOP_M1 0x8e 116*4882a593Smuzhiyun #define RT5645_DEPOP_M2 0x8f 117*4882a593Smuzhiyun #define RT5645_DEPOP_M3 0x90 118*4882a593Smuzhiyun #define RT5645_CHARGE_PUMP 0x91 119*4882a593Smuzhiyun #define RT5645_MICBIAS 0x93 120*4882a593Smuzhiyun #define RT5645_A_JD_CTRL1 0x94 121*4882a593Smuzhiyun #define RT5645_VAD_CTRL4 0x9d 122*4882a593Smuzhiyun #define RT5645_CLSD_OUT_CTRL 0xa0 123*4882a593Smuzhiyun /* Function - Digital */ 124*4882a593Smuzhiyun #define RT5645_ADC_EQ_CTRL1 0xae 125*4882a593Smuzhiyun #define RT5645_ADC_EQ_CTRL2 0xaf 126*4882a593Smuzhiyun #define RT5645_EQ_CTRL1 0xb0 127*4882a593Smuzhiyun #define RT5645_EQ_CTRL2 0xb1 128*4882a593Smuzhiyun #define RT5645_ALC_CTRL_1 0xb3 129*4882a593Smuzhiyun #define RT5645_ALC_CTRL_2 0xb4 130*4882a593Smuzhiyun #define RT5645_ALC_CTRL_3 0xb5 131*4882a593Smuzhiyun #define RT5645_ALC_CTRL_4 0xb6 132*4882a593Smuzhiyun #define RT5645_ALC_CTRL_5 0xb7 133*4882a593Smuzhiyun #define RT5645_JD_CTRL 0xbb 134*4882a593Smuzhiyun #define RT5645_IRQ_CTRL1 0xbc 135*4882a593Smuzhiyun #define RT5645_IRQ_CTRL2 0xbd 136*4882a593Smuzhiyun #define RT5645_IRQ_CTRL3 0xbe 137*4882a593Smuzhiyun #define RT5645_INT_IRQ_ST 0xbf 138*4882a593Smuzhiyun #define RT5645_GPIO_CTRL1 0xc0 139*4882a593Smuzhiyun #define RT5645_GPIO_CTRL2 0xc1 140*4882a593Smuzhiyun #define RT5645_GPIO_CTRL3 0xc2 141*4882a593Smuzhiyun #define RT5645_BASS_BACK 0xcf 142*4882a593Smuzhiyun #define RT5645_MP3_PLUS1 0xd0 143*4882a593Smuzhiyun #define RT5645_MP3_PLUS2 0xd1 144*4882a593Smuzhiyun #define RT5645_ADJ_HPF1 0xd3 145*4882a593Smuzhiyun #define RT5645_ADJ_HPF2 0xd4 146*4882a593Smuzhiyun #define RT5645_HP_CALIB_AMP_DET 0xd6 147*4882a593Smuzhiyun #define RT5645_SV_ZCD1 0xd9 148*4882a593Smuzhiyun #define RT5645_SV_ZCD2 0xda 149*4882a593Smuzhiyun #define RT5645_IL_CMD 0xdb 150*4882a593Smuzhiyun #define RT5645_IL_CMD2 0xdc 151*4882a593Smuzhiyun #define RT5645_IL_CMD3 0xdd 152*4882a593Smuzhiyun #define RT5650_4BTN_IL_CMD1 0xdf 153*4882a593Smuzhiyun #define RT5650_4BTN_IL_CMD2 0xe0 154*4882a593Smuzhiyun #define RT5645_DRC1_HL_CTRL1 0xe7 155*4882a593Smuzhiyun #define RT5645_DRC2_HL_CTRL1 0xe9 156*4882a593Smuzhiyun #define RT5645_MUTI_DRC_CTRL1 0xea 157*4882a593Smuzhiyun #define RT5645_ADC_MONO_HP_CTRL1 0xec 158*4882a593Smuzhiyun #define RT5645_ADC_MONO_HP_CTRL2 0xed 159*4882a593Smuzhiyun #define RT5645_DRC2_CTRL1 0xf0 160*4882a593Smuzhiyun #define RT5645_DRC2_CTRL2 0xf1 161*4882a593Smuzhiyun #define RT5645_DRC2_CTRL3 0xf2 162*4882a593Smuzhiyun #define RT5645_DRC2_CTRL4 0xf3 163*4882a593Smuzhiyun #define RT5645_DRC2_CTRL5 0xf4 164*4882a593Smuzhiyun #define RT5645_JD_CTRL3 0xf8 165*4882a593Smuzhiyun #define RT5645_JD_CTRL4 0xf9 166*4882a593Smuzhiyun /* General Control */ 167*4882a593Smuzhiyun #define RT5645_GEN_CTRL1 0xfa 168*4882a593Smuzhiyun #define RT5645_GEN_CTRL2 0xfb 169*4882a593Smuzhiyun #define RT5645_GEN_CTRL3 0xfc 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Index of Codec Private Register definition */ 173*4882a593Smuzhiyun #define RT5645_DIG_VOL 0x00 174*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_1 0x01 175*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_2 0x02 176*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_3 0x03 177*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_4 0x04 178*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_5 0x05 179*4882a593Smuzhiyun #define RT5645_PR_ALC_CTRL_6 0x06 180*4882a593Smuzhiyun #define RT5645_BIAS_CUR1 0x12 181*4882a593Smuzhiyun #define RT5645_BIAS_CUR3 0x14 182*4882a593Smuzhiyun #define RT5645_CLSD_INT_REG1 0x1c 183*4882a593Smuzhiyun #define RT5645_MAMP_INT_REG2 0x37 184*4882a593Smuzhiyun #define RT5645_CHOP_DAC_ADC 0x3d 185*4882a593Smuzhiyun #define RT5645_MIXER_INT_REG 0x3f 186*4882a593Smuzhiyun #define RT5645_3D_SPK 0x63 187*4882a593Smuzhiyun #define RT5645_WND_1 0x6c 188*4882a593Smuzhiyun #define RT5645_WND_2 0x6d 189*4882a593Smuzhiyun #define RT5645_WND_3 0x6e 190*4882a593Smuzhiyun #define RT5645_WND_4 0x6f 191*4882a593Smuzhiyun #define RT5645_WND_5 0x70 192*4882a593Smuzhiyun #define RT5645_WND_8 0x73 193*4882a593Smuzhiyun #define RT5645_DIP_SPK_INF 0x75 194*4882a593Smuzhiyun #define RT5645_HP_DCC_INT1 0x77 195*4882a593Smuzhiyun #define RT5645_EQ_BW_LOP 0xa0 196*4882a593Smuzhiyun #define RT5645_EQ_GN_LOP 0xa1 197*4882a593Smuzhiyun #define RT5645_EQ_FC_BP1 0xa2 198*4882a593Smuzhiyun #define RT5645_EQ_BW_BP1 0xa3 199*4882a593Smuzhiyun #define RT5645_EQ_GN_BP1 0xa4 200*4882a593Smuzhiyun #define RT5645_EQ_FC_BP2 0xa5 201*4882a593Smuzhiyun #define RT5645_EQ_BW_BP2 0xa6 202*4882a593Smuzhiyun #define RT5645_EQ_GN_BP2 0xa7 203*4882a593Smuzhiyun #define RT5645_EQ_FC_BP3 0xa8 204*4882a593Smuzhiyun #define RT5645_EQ_BW_BP3 0xa9 205*4882a593Smuzhiyun #define RT5645_EQ_GN_BP3 0xaa 206*4882a593Smuzhiyun #define RT5645_EQ_FC_BP4 0xab 207*4882a593Smuzhiyun #define RT5645_EQ_BW_BP4 0xac 208*4882a593Smuzhiyun #define RT5645_EQ_GN_BP4 0xad 209*4882a593Smuzhiyun #define RT5645_EQ_FC_HIP1 0xae 210*4882a593Smuzhiyun #define RT5645_EQ_GN_HIP1 0xaf 211*4882a593Smuzhiyun #define RT5645_EQ_FC_HIP2 0xb0 212*4882a593Smuzhiyun #define RT5645_EQ_BW_HIP2 0xb1 213*4882a593Smuzhiyun #define RT5645_EQ_GN_HIP2 0xb2 214*4882a593Smuzhiyun #define RT5645_EQ_PRE_VOL 0xb3 215*4882a593Smuzhiyun #define RT5645_EQ_PST_VOL 0xb4 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* global definition */ 219*4882a593Smuzhiyun #define RT5645_L_MUTE (0x1 << 15) 220*4882a593Smuzhiyun #define RT5645_L_MUTE_SFT 15 221*4882a593Smuzhiyun #define RT5645_VOL_L_MUTE (0x1 << 14) 222*4882a593Smuzhiyun #define RT5645_VOL_L_SFT 14 223*4882a593Smuzhiyun #define RT5645_R_MUTE (0x1 << 7) 224*4882a593Smuzhiyun #define RT5645_R_MUTE_SFT 7 225*4882a593Smuzhiyun #define RT5645_VOL_R_MUTE (0x1 << 6) 226*4882a593Smuzhiyun #define RT5645_VOL_R_SFT 6 227*4882a593Smuzhiyun #define RT5645_L_VOL_MASK (0x3f << 8) 228*4882a593Smuzhiyun #define RT5645_L_VOL_SFT 8 229*4882a593Smuzhiyun #define RT5645_R_VOL_MASK (0x3f) 230*4882a593Smuzhiyun #define RT5645_R_VOL_SFT 0 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun /* IN1 Control 1 (0x0a) */ 233*4882a593Smuzhiyun #define RT5645_CBJ_BST1_MASK (0xf << 12) 234*4882a593Smuzhiyun #define RT5645_CBJ_BST1_SFT (12) 235*4882a593Smuzhiyun #define RT5645_CBJ_JD_HP_EN (0x1 << 9) 236*4882a593Smuzhiyun #define RT5645_CBJ_JD_MIC_EN (0x1 << 8) 237*4882a593Smuzhiyun #define RT5645_CBJ_JD_MIC_SW_EN (0x1 << 7) 238*4882a593Smuzhiyun #define RT5645_CBJ_MIC_SEL_R (0x1 << 6) 239*4882a593Smuzhiyun #define RT5645_CBJ_MIC_SEL_L (0x1 << 5) 240*4882a593Smuzhiyun #define RT5645_CBJ_MIC_SW (0x1 << 4) 241*4882a593Smuzhiyun #define RT5645_CBJ_BST1_EN (0x1 << 2) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* IN1 Control 2 (0x0b) */ 244*4882a593Smuzhiyun #define RT5645_CBJ_MN_JD (0x1 << 12) 245*4882a593Smuzhiyun #define RT5645_CAPLESS_EN (0x1 << 11) 246*4882a593Smuzhiyun #define RT5645_CBJ_DET_MODE (0x1 << 7) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* IN1 Control 3 (0x0c) */ 249*4882a593Smuzhiyun #define RT5645_CBJ_TIE_G_L (0x1 << 15) 250*4882a593Smuzhiyun #define RT5645_CBJ_TIE_G_R (0x1 << 14) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* IN2 Control (0x0d) */ 253*4882a593Smuzhiyun #define RT5645_BST_MASK1 (0xf<<12) 254*4882a593Smuzhiyun #define RT5645_BST_SFT1 12 255*4882a593Smuzhiyun #define RT5645_BST_MASK2 (0xf<<8) 256*4882a593Smuzhiyun #define RT5645_BST_SFT2 8 257*4882a593Smuzhiyun #define RT5645_IN_DF2 (0x1 << 6) 258*4882a593Smuzhiyun #define RT5645_IN_SFT2 6 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* INL and INR Volume Control (0x0f) */ 261*4882a593Smuzhiyun #define RT5645_INL_SEL_MASK (0x1 << 15) 262*4882a593Smuzhiyun #define RT5645_INL_SEL_SFT 15 263*4882a593Smuzhiyun #define RT5645_INL_SEL_IN4P (0x0 << 15) 264*4882a593Smuzhiyun #define RT5645_INL_SEL_MONOP (0x1 << 15) 265*4882a593Smuzhiyun #define RT5645_INL_VOL_MASK (0x1f << 8) 266*4882a593Smuzhiyun #define RT5645_INL_VOL_SFT 8 267*4882a593Smuzhiyun #define RT5645_INR_SEL_MASK (0x1 << 7) 268*4882a593Smuzhiyun #define RT5645_INR_SEL_SFT 7 269*4882a593Smuzhiyun #define RT5645_INR_SEL_IN4N (0x0 << 7) 270*4882a593Smuzhiyun #define RT5645_INR_SEL_MONON (0x1 << 7) 271*4882a593Smuzhiyun #define RT5645_INR_VOL_MASK (0x1f) 272*4882a593Smuzhiyun #define RT5645_INR_VOL_SFT 0 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun /* DAC1 Digital Volume (0x19) */ 275*4882a593Smuzhiyun #define RT5645_DAC_L1_VOL_MASK (0xff << 8) 276*4882a593Smuzhiyun #define RT5645_DAC_L1_VOL_SFT 8 277*4882a593Smuzhiyun #define RT5645_DAC_R1_VOL_MASK (0xff) 278*4882a593Smuzhiyun #define RT5645_DAC_R1_VOL_SFT 0 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* DAC2 Digital Volume (0x1a) */ 281*4882a593Smuzhiyun #define RT5645_DAC_L2_VOL_MASK (0xff << 8) 282*4882a593Smuzhiyun #define RT5645_DAC_L2_VOL_SFT 8 283*4882a593Smuzhiyun #define RT5645_DAC_R2_VOL_MASK (0xff) 284*4882a593Smuzhiyun #define RT5645_DAC_R2_VOL_SFT 0 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* DAC2 Control (0x1b) */ 287*4882a593Smuzhiyun #define RT5645_M_DAC_L2_VOL (0x1 << 13) 288*4882a593Smuzhiyun #define RT5645_M_DAC_L2_VOL_SFT 13 289*4882a593Smuzhiyun #define RT5645_M_DAC_R2_VOL (0x1 << 12) 290*4882a593Smuzhiyun #define RT5645_M_DAC_R2_VOL_SFT 12 291*4882a593Smuzhiyun #define RT5645_DAC2_L_SEL_MASK (0x7 << 4) 292*4882a593Smuzhiyun #define RT5645_DAC2_L_SEL_SFT 4 293*4882a593Smuzhiyun #define RT5645_DAC2_R_SEL_MASK (0x7 << 0) 294*4882a593Smuzhiyun #define RT5645_DAC2_R_SEL_SFT 0 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* ADC Digital Volume Control (0x1c) */ 297*4882a593Smuzhiyun #define RT5645_ADC_L_VOL_MASK (0x7f << 8) 298*4882a593Smuzhiyun #define RT5645_ADC_L_VOL_SFT 8 299*4882a593Smuzhiyun #define RT5645_ADC_R_VOL_MASK (0x7f) 300*4882a593Smuzhiyun #define RT5645_ADC_R_VOL_SFT 0 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x1d) */ 303*4882a593Smuzhiyun #define RT5645_MONO_ADC_L_VOL_MASK (0x7f << 8) 304*4882a593Smuzhiyun #define RT5645_MONO_ADC_L_VOL_SFT 8 305*4882a593Smuzhiyun #define RT5645_MONO_ADC_R_VOL_MASK (0x7f) 306*4882a593Smuzhiyun #define RT5645_MONO_ADC_R_VOL_SFT 0 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* ADC Boost Volume Control (0x1e) */ 309*4882a593Smuzhiyun #define RT5645_STO1_ADC_L_BST_MASK (0x3 << 14) 310*4882a593Smuzhiyun #define RT5645_STO1_ADC_L_BST_SFT 14 311*4882a593Smuzhiyun #define RT5645_STO1_ADC_R_BST_MASK (0x3 << 12) 312*4882a593Smuzhiyun #define RT5645_STO1_ADC_R_BST_SFT 12 313*4882a593Smuzhiyun #define RT5645_STO1_ADC_COMP_MASK (0x3 << 10) 314*4882a593Smuzhiyun #define RT5645_STO1_ADC_COMP_SFT 10 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* ADC Boost Volume Control (0x20) */ 317*4882a593Smuzhiyun #define RT5645_MONO_ADC_L_BST_MASK (0x3 << 14) 318*4882a593Smuzhiyun #define RT5645_MONO_ADC_L_BST_SFT 14 319*4882a593Smuzhiyun #define RT5645_MONO_ADC_R_BST_MASK (0x3 << 12) 320*4882a593Smuzhiyun #define RT5645_MONO_ADC_R_BST_SFT 12 321*4882a593Smuzhiyun #define RT5645_MONO_ADC_COMP_MASK (0x3 << 10) 322*4882a593Smuzhiyun #define RT5645_MONO_ADC_COMP_SFT 10 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* Stereo2 ADC Mixer Control (0x26) */ 325*4882a593Smuzhiyun #define RT5645_STO2_ADC_SRC_MASK (0x1 << 15) 326*4882a593Smuzhiyun #define RT5645_STO2_ADC_SRC_SFT 15 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* Stereo ADC Mixer Control (0x27) */ 329*4882a593Smuzhiyun #define RT5645_M_ADC_L1 (0x1 << 14) 330*4882a593Smuzhiyun #define RT5645_M_ADC_L1_SFT 14 331*4882a593Smuzhiyun #define RT5645_M_ADC_L2 (0x1 << 13) 332*4882a593Smuzhiyun #define RT5645_M_ADC_L2_SFT 13 333*4882a593Smuzhiyun #define RT5645_ADC_1_SRC_MASK (0x1 << 12) 334*4882a593Smuzhiyun #define RT5645_ADC_1_SRC_SFT 12 335*4882a593Smuzhiyun #define RT5645_ADC_1_SRC_ADC (0x1 << 12) 336*4882a593Smuzhiyun #define RT5645_ADC_1_SRC_DACMIX (0x0 << 12) 337*4882a593Smuzhiyun #define RT5645_ADC_2_SRC_MASK (0x1 << 11) 338*4882a593Smuzhiyun #define RT5645_ADC_2_SRC_SFT 11 339*4882a593Smuzhiyun #define RT5645_DMIC_SRC_MASK (0x1 << 8) 340*4882a593Smuzhiyun #define RT5645_DMIC_SRC_SFT 8 341*4882a593Smuzhiyun #define RT5645_M_ADC_R1 (0x1 << 6) 342*4882a593Smuzhiyun #define RT5645_M_ADC_R1_SFT 6 343*4882a593Smuzhiyun #define RT5645_M_ADC_R2 (0x1 << 5) 344*4882a593Smuzhiyun #define RT5645_M_ADC_R2_SFT 5 345*4882a593Smuzhiyun #define RT5645_DMIC3_SRC_MASK (0x1 << 1) 346*4882a593Smuzhiyun #define RT5645_DMIC3_SRC_SFT 0 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun /* Mono ADC Mixer Control (0x28) */ 349*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_L1 (0x1 << 14) 350*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_L1_SFT 14 351*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_L2 (0x1 << 13) 352*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_L2_SFT 13 353*4882a593Smuzhiyun #define RT5645_MONO_ADC_L1_SRC_MASK (0x1 << 12) 354*4882a593Smuzhiyun #define RT5645_MONO_ADC_L1_SRC_SFT 12 355*4882a593Smuzhiyun #define RT5645_MONO_ADC_L1_SRC_DACMIXL (0x0 << 12) 356*4882a593Smuzhiyun #define RT5645_MONO_ADC_L1_SRC_ADCL (0x1 << 12) 357*4882a593Smuzhiyun #define RT5645_MONO_ADC_L2_SRC_MASK (0x1 << 11) 358*4882a593Smuzhiyun #define RT5645_MONO_ADC_L2_SRC_SFT 11 359*4882a593Smuzhiyun #define RT5645_MONO_DMIC_L_SRC_MASK (0x1 << 8) 360*4882a593Smuzhiyun #define RT5645_MONO_DMIC_L_SRC_SFT 8 361*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_R1 (0x1 << 6) 362*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_R1_SFT 6 363*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_R2 (0x1 << 5) 364*4882a593Smuzhiyun #define RT5645_M_MONO_ADC_R2_SFT 5 365*4882a593Smuzhiyun #define RT5645_MONO_ADC_R1_SRC_MASK (0x1 << 4) 366*4882a593Smuzhiyun #define RT5645_MONO_ADC_R1_SRC_SFT 4 367*4882a593Smuzhiyun #define RT5645_MONO_ADC_R1_SRC_ADCR (0x1 << 4) 368*4882a593Smuzhiyun #define RT5645_MONO_ADC_R1_SRC_DACMIXR (0x0 << 4) 369*4882a593Smuzhiyun #define RT5645_MONO_ADC_R2_SRC_MASK (0x1 << 3) 370*4882a593Smuzhiyun #define RT5645_MONO_ADC_R2_SRC_SFT 3 371*4882a593Smuzhiyun #define RT5645_MONO_DMIC_R_SRC_MASK (0x3) 372*4882a593Smuzhiyun #define RT5645_MONO_DMIC_R_SRC_SFT 0 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x29) */ 375*4882a593Smuzhiyun #define RT5645_M_ADCMIX_L (0x1 << 15) 376*4882a593Smuzhiyun #define RT5645_M_ADCMIX_L_SFT 15 377*4882a593Smuzhiyun #define RT5645_M_DAC1_L (0x1 << 14) 378*4882a593Smuzhiyun #define RT5645_M_DAC1_L_SFT 14 379*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_MASK (0x3 << 10) 380*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_SFT 10 381*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_IF1 (0x0 << 10) 382*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_IF2 (0x1 << 10) 383*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_IF3 (0x2 << 10) 384*4882a593Smuzhiyun #define RT5645_DAC1_R_SEL_IF4 (0x3 << 10) 385*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_MASK (0x3 << 8) 386*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_SFT 8 387*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_IF1 (0x0 << 8) 388*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_IF2 (0x1 << 8) 389*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_IF3 (0x2 << 8) 390*4882a593Smuzhiyun #define RT5645_DAC1_L_SEL_IF4 (0x3 << 8) 391*4882a593Smuzhiyun #define RT5645_M_ADCMIX_R (0x1 << 7) 392*4882a593Smuzhiyun #define RT5645_M_ADCMIX_R_SFT 7 393*4882a593Smuzhiyun #define RT5645_M_DAC1_R (0x1 << 6) 394*4882a593Smuzhiyun #define RT5645_M_DAC1_R_SFT 6 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* Stereo DAC Mixer Control (0x2a) */ 397*4882a593Smuzhiyun #define RT5645_M_DAC_L1 (0x1 << 14) 398*4882a593Smuzhiyun #define RT5645_M_DAC_L1_SFT 14 399*4882a593Smuzhiyun #define RT5645_DAC_L1_STO_L_VOL_MASK (0x1 << 13) 400*4882a593Smuzhiyun #define RT5645_DAC_L1_STO_L_VOL_SFT 13 401*4882a593Smuzhiyun #define RT5645_M_DAC_L2 (0x1 << 12) 402*4882a593Smuzhiyun #define RT5645_M_DAC_L2_SFT 12 403*4882a593Smuzhiyun #define RT5645_DAC_L2_STO_L_VOL_MASK (0x1 << 11) 404*4882a593Smuzhiyun #define RT5645_DAC_L2_STO_L_VOL_SFT 11 405*4882a593Smuzhiyun #define RT5645_M_ANC_DAC_L (0x1 << 10) 406*4882a593Smuzhiyun #define RT5645_M_ANC_DAC_L_SFT 10 407*4882a593Smuzhiyun #define RT5645_M_DAC_R1_STO_L (0x1 << 9) 408*4882a593Smuzhiyun #define RT5645_M_DAC_R1_STO_L_SFT 9 409*4882a593Smuzhiyun #define RT5645_DAC_R1_STO_L_VOL_MASK (0x1 << 8) 410*4882a593Smuzhiyun #define RT5645_DAC_R1_STO_L_VOL_SFT 8 411*4882a593Smuzhiyun #define RT5645_M_DAC_R1 (0x1 << 6) 412*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SFT 6 413*4882a593Smuzhiyun #define RT5645_DAC_R1_STO_R_VOL_MASK (0x1 << 5) 414*4882a593Smuzhiyun #define RT5645_DAC_R1_STO_R_VOL_SFT 5 415*4882a593Smuzhiyun #define RT5645_M_DAC_R2 (0x1 << 4) 416*4882a593Smuzhiyun #define RT5645_M_DAC_R2_SFT 4 417*4882a593Smuzhiyun #define RT5645_DAC_R2_STO_R_VOL_MASK (0x1 << 3) 418*4882a593Smuzhiyun #define RT5645_DAC_R2_STO_R_VOL_SFT 3 419*4882a593Smuzhiyun #define RT5645_M_ANC_DAC_R (0x1 << 2) 420*4882a593Smuzhiyun #define RT5645_M_ANC_DAC_R_SFT 2 421*4882a593Smuzhiyun #define RT5645_M_DAC_L1_STO_R (0x1 << 1) 422*4882a593Smuzhiyun #define RT5645_M_DAC_L1_STO_R_SFT 1 423*4882a593Smuzhiyun #define RT5645_DAC_L1_STO_R_VOL_MASK (0x1) 424*4882a593Smuzhiyun #define RT5645_DAC_L1_STO_R_VOL_SFT 0 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* Mono DAC Mixer Control (0x2b) */ 427*4882a593Smuzhiyun #define RT5645_M_DAC_L1_MONO_L (0x1 << 14) 428*4882a593Smuzhiyun #define RT5645_M_DAC_L1_MONO_L_SFT 14 429*4882a593Smuzhiyun #define RT5645_DAC_L1_MONO_L_VOL_MASK (0x1 << 13) 430*4882a593Smuzhiyun #define RT5645_DAC_L1_MONO_L_VOL_SFT 13 431*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MONO_L (0x1 << 12) 432*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MONO_L_SFT 12 433*4882a593Smuzhiyun #define RT5645_DAC_L2_MONO_L_VOL_MASK (0x1 << 11) 434*4882a593Smuzhiyun #define RT5645_DAC_L2_MONO_L_VOL_SFT 11 435*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MONO_L (0x1 << 10) 436*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MONO_L_SFT 10 437*4882a593Smuzhiyun #define RT5645_DAC_R2_MONO_L_VOL_MASK (0x1 << 9) 438*4882a593Smuzhiyun #define RT5645_DAC_R2_MONO_L_VOL_SFT 9 439*4882a593Smuzhiyun #define RT5645_M_DAC_R1_MONO_R (0x1 << 6) 440*4882a593Smuzhiyun #define RT5645_M_DAC_R1_MONO_R_SFT 6 441*4882a593Smuzhiyun #define RT5645_DAC_R1_MONO_R_VOL_MASK (0x1 << 5) 442*4882a593Smuzhiyun #define RT5645_DAC_R1_MONO_R_VOL_SFT 5 443*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MONO_R (0x1 << 4) 444*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MONO_R_SFT 4 445*4882a593Smuzhiyun #define RT5645_DAC_R2_MONO_R_VOL_MASK (0x1 << 3) 446*4882a593Smuzhiyun #define RT5645_DAC_R2_MONO_R_VOL_SFT 3 447*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MONO_R (0x1 << 2) 448*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MONO_R_SFT 2 449*4882a593Smuzhiyun #define RT5645_DAC_L2_MONO_R_VOL_MASK (0x1 << 1) 450*4882a593Smuzhiyun #define RT5645_DAC_L2_MONO_R_VOL_SFT 1 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* Digital Mixer Control (0x2c) */ 453*4882a593Smuzhiyun #define RT5645_M_STO_L_DAC_L (0x1 << 15) 454*4882a593Smuzhiyun #define RT5645_M_STO_L_DAC_L_SFT 15 455*4882a593Smuzhiyun #define RT5645_STO_L_DAC_L_VOL_MASK (0x1 << 14) 456*4882a593Smuzhiyun #define RT5645_STO_L_DAC_L_VOL_SFT 14 457*4882a593Smuzhiyun #define RT5645_M_DAC_L2_DAC_L (0x1 << 13) 458*4882a593Smuzhiyun #define RT5645_M_DAC_L2_DAC_L_SFT 13 459*4882a593Smuzhiyun #define RT5645_DAC_L2_DAC_L_VOL_MASK (0x1 << 12) 460*4882a593Smuzhiyun #define RT5645_DAC_L2_DAC_L_VOL_SFT 12 461*4882a593Smuzhiyun #define RT5645_M_STO_R_DAC_R (0x1 << 11) 462*4882a593Smuzhiyun #define RT5645_M_STO_R_DAC_R_SFT 11 463*4882a593Smuzhiyun #define RT5645_STO_R_DAC_R_VOL_MASK (0x1 << 10) 464*4882a593Smuzhiyun #define RT5645_STO_R_DAC_R_VOL_SFT 10 465*4882a593Smuzhiyun #define RT5645_M_DAC_R2_DAC_R (0x1 << 9) 466*4882a593Smuzhiyun #define RT5645_M_DAC_R2_DAC_R_SFT 9 467*4882a593Smuzhiyun #define RT5645_DAC_R2_DAC_R_VOL_MASK (0x1 << 8) 468*4882a593Smuzhiyun #define RT5645_DAC_R2_DAC_R_VOL_SFT 8 469*4882a593Smuzhiyun #define RT5645_M_DAC_R2_DAC_L (0x1 << 7) 470*4882a593Smuzhiyun #define RT5645_M_DAC_R2_DAC_L_SFT 7 471*4882a593Smuzhiyun #define RT5645_DAC_R2_DAC_L_VOL_MASK (0x1 << 6) 472*4882a593Smuzhiyun #define RT5645_DAC_R2_DAC_L_VOL_SFT 6 473*4882a593Smuzhiyun #define RT5645_M_DAC_L2_DAC_R (0x1 << 5) 474*4882a593Smuzhiyun #define RT5645_M_DAC_L2_DAC_R_SFT 5 475*4882a593Smuzhiyun #define RT5645_DAC_L2_DAC_R_VOL_MASK (0x1 << 4) 476*4882a593Smuzhiyun #define RT5645_DAC_L2_DAC_R_VOL_SFT 4 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun /* Analog DAC1/2 Input Source Control (0x2d) */ 479*4882a593Smuzhiyun #define RT5650_A_DAC1_L_IN_SFT 3 480*4882a593Smuzhiyun #define RT5650_A_DAC1_R_IN_SFT 2 481*4882a593Smuzhiyun #define RT5650_A_DAC2_L_IN_SFT 1 482*4882a593Smuzhiyun #define RT5650_A_DAC2_R_IN_SFT 0 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* Digital Interface Data Control (0x2f) */ 485*4882a593Smuzhiyun #define RT5645_IF1_ADC2_IN_SEL (0x1 << 15) 486*4882a593Smuzhiyun #define RT5645_IF1_ADC2_IN_SFT 15 487*4882a593Smuzhiyun #define RT5645_IF2_ADC_IN_MASK (0x7 << 12) 488*4882a593Smuzhiyun #define RT5645_IF2_ADC_IN_SFT 12 489*4882a593Smuzhiyun #define RT5645_IF2_DAC_SEL_MASK (0x3 << 10) 490*4882a593Smuzhiyun #define RT5645_IF2_DAC_SEL_SFT 10 491*4882a593Smuzhiyun #define RT5645_IF2_ADC_SEL_MASK (0x3 << 8) 492*4882a593Smuzhiyun #define RT5645_IF2_ADC_SEL_SFT 8 493*4882a593Smuzhiyun #define RT5645_IF3_DAC_SEL_MASK (0x3 << 6) 494*4882a593Smuzhiyun #define RT5645_IF3_DAC_SEL_SFT 6 495*4882a593Smuzhiyun #define RT5645_IF3_ADC_SEL_MASK (0x3 << 4) 496*4882a593Smuzhiyun #define RT5645_IF3_ADC_SEL_SFT 4 497*4882a593Smuzhiyun #define RT5645_IF3_ADC_IN_MASK (0x7) 498*4882a593Smuzhiyun #define RT5645_IF3_ADC_IN_SFT 0 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /* PDM Output Control (0x31) */ 501*4882a593Smuzhiyun #define RT5645_PDM1_L_MASK (0x1 << 15) 502*4882a593Smuzhiyun #define RT5645_PDM1_L_SFT 15 503*4882a593Smuzhiyun #define RT5645_M_PDM1_L (0x1 << 14) 504*4882a593Smuzhiyun #define RT5645_M_PDM1_L_SFT 14 505*4882a593Smuzhiyun #define RT5645_PDM1_R_MASK (0x1 << 13) 506*4882a593Smuzhiyun #define RT5645_PDM1_R_SFT 13 507*4882a593Smuzhiyun #define RT5645_M_PDM1_R (0x1 << 12) 508*4882a593Smuzhiyun #define RT5645_M_PDM1_R_SFT 12 509*4882a593Smuzhiyun #define RT5645_PDM2_L_MASK (0x1 << 11) 510*4882a593Smuzhiyun #define RT5645_PDM2_L_SFT 11 511*4882a593Smuzhiyun #define RT5645_M_PDM2_L (0x1 << 10) 512*4882a593Smuzhiyun #define RT5645_M_PDM2_L_SFT 10 513*4882a593Smuzhiyun #define RT5645_PDM2_R_MASK (0x1 << 9) 514*4882a593Smuzhiyun #define RT5645_PDM2_R_SFT 9 515*4882a593Smuzhiyun #define RT5645_M_PDM2_R (0x1 << 8) 516*4882a593Smuzhiyun #define RT5645_M_PDM2_R_SFT 8 517*4882a593Smuzhiyun #define RT5645_PDM2_BUSY (0x1 << 7) 518*4882a593Smuzhiyun #define RT5645_PDM1_BUSY (0x1 << 6) 519*4882a593Smuzhiyun #define RT5645_PDM_PATTERN (0x1 << 5) 520*4882a593Smuzhiyun #define RT5645_PDM_GAIN (0x1 << 4) 521*4882a593Smuzhiyun #define RT5645_PDM_DIV_MASK (0x3) 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* REC Left Mixer Control 1 (0x3b) */ 524*4882a593Smuzhiyun #define RT5645_G_HP_L_RM_L_MASK (0x7 << 13) 525*4882a593Smuzhiyun #define RT5645_G_HP_L_RM_L_SFT 13 526*4882a593Smuzhiyun #define RT5645_G_IN_L_RM_L_MASK (0x7 << 10) 527*4882a593Smuzhiyun #define RT5645_G_IN_L_RM_L_SFT 10 528*4882a593Smuzhiyun #define RT5645_G_BST4_RM_L_MASK (0x7 << 7) 529*4882a593Smuzhiyun #define RT5645_G_BST4_RM_L_SFT 7 530*4882a593Smuzhiyun #define RT5645_G_BST3_RM_L_MASK (0x7 << 4) 531*4882a593Smuzhiyun #define RT5645_G_BST3_RM_L_SFT 4 532*4882a593Smuzhiyun #define RT5645_G_BST2_RM_L_MASK (0x7 << 1) 533*4882a593Smuzhiyun #define RT5645_G_BST2_RM_L_SFT 1 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x3c) */ 536*4882a593Smuzhiyun #define RT5645_G_BST1_RM_L_MASK (0x7 << 13) 537*4882a593Smuzhiyun #define RT5645_G_BST1_RM_L_SFT 13 538*4882a593Smuzhiyun #define RT5645_G_OM_L_RM_L_MASK (0x7 << 10) 539*4882a593Smuzhiyun #define RT5645_G_OM_L_RM_L_SFT 10 540*4882a593Smuzhiyun #define RT5645_M_MM_L_RM_L (0x1 << 6) 541*4882a593Smuzhiyun #define RT5645_M_MM_L_RM_L_SFT 6 542*4882a593Smuzhiyun #define RT5645_M_IN_L_RM_L (0x1 << 5) 543*4882a593Smuzhiyun #define RT5645_M_IN_L_RM_L_SFT 5 544*4882a593Smuzhiyun #define RT5645_M_HP_L_RM_L (0x1 << 4) 545*4882a593Smuzhiyun #define RT5645_M_HP_L_RM_L_SFT 4 546*4882a593Smuzhiyun #define RT5645_M_BST3_RM_L (0x1 << 3) 547*4882a593Smuzhiyun #define RT5645_M_BST3_RM_L_SFT 3 548*4882a593Smuzhiyun #define RT5645_M_BST2_RM_L (0x1 << 2) 549*4882a593Smuzhiyun #define RT5645_M_BST2_RM_L_SFT 2 550*4882a593Smuzhiyun #define RT5645_M_BST1_RM_L (0x1 << 1) 551*4882a593Smuzhiyun #define RT5645_M_BST1_RM_L_SFT 1 552*4882a593Smuzhiyun #define RT5645_M_OM_L_RM_L (0x1) 553*4882a593Smuzhiyun #define RT5645_M_OM_L_RM_L_SFT 0 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun /* REC Right Mixer Control 1 (0x3d) */ 556*4882a593Smuzhiyun #define RT5645_G_HP_R_RM_R_MASK (0x7 << 13) 557*4882a593Smuzhiyun #define RT5645_G_HP_R_RM_R_SFT 13 558*4882a593Smuzhiyun #define RT5645_G_IN_R_RM_R_MASK (0x7 << 10) 559*4882a593Smuzhiyun #define RT5645_G_IN_R_RM_R_SFT 10 560*4882a593Smuzhiyun #define RT5645_G_BST4_RM_R_MASK (0x7 << 7) 561*4882a593Smuzhiyun #define RT5645_G_BST4_RM_R_SFT 7 562*4882a593Smuzhiyun #define RT5645_G_BST3_RM_R_MASK (0x7 << 4) 563*4882a593Smuzhiyun #define RT5645_G_BST3_RM_R_SFT 4 564*4882a593Smuzhiyun #define RT5645_G_BST2_RM_R_MASK (0x7 << 1) 565*4882a593Smuzhiyun #define RT5645_G_BST2_RM_R_SFT 1 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x3e) */ 568*4882a593Smuzhiyun #define RT5645_G_BST1_RM_R_MASK (0x7 << 13) 569*4882a593Smuzhiyun #define RT5645_G_BST1_RM_R_SFT 13 570*4882a593Smuzhiyun #define RT5645_G_OM_R_RM_R_MASK (0x7 << 10) 571*4882a593Smuzhiyun #define RT5645_G_OM_R_RM_R_SFT 10 572*4882a593Smuzhiyun #define RT5645_M_MM_R_RM_R (0x1 << 6) 573*4882a593Smuzhiyun #define RT5645_M_MM_R_RM_R_SFT 6 574*4882a593Smuzhiyun #define RT5645_M_IN_R_RM_R (0x1 << 5) 575*4882a593Smuzhiyun #define RT5645_M_IN_R_RM_R_SFT 5 576*4882a593Smuzhiyun #define RT5645_M_HP_R_RM_R (0x1 << 4) 577*4882a593Smuzhiyun #define RT5645_M_HP_R_RM_R_SFT 4 578*4882a593Smuzhiyun #define RT5645_M_BST3_RM_R (0x1 << 3) 579*4882a593Smuzhiyun #define RT5645_M_BST3_RM_R_SFT 3 580*4882a593Smuzhiyun #define RT5645_M_BST2_RM_R (0x1 << 2) 581*4882a593Smuzhiyun #define RT5645_M_BST2_RM_R_SFT 2 582*4882a593Smuzhiyun #define RT5645_M_BST1_RM_R (0x1 << 1) 583*4882a593Smuzhiyun #define RT5645_M_BST1_RM_R_SFT 1 584*4882a593Smuzhiyun #define RT5645_M_OM_R_RM_R (0x1) 585*4882a593Smuzhiyun #define RT5645_M_OM_R_RM_R_SFT 0 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* HPOMIX Control (0x40) (0x42) */ 588*4882a593Smuzhiyun #define RT5645_M_BST1_HV (0x1 << 4) 589*4882a593Smuzhiyun #define RT5645_M_BST1_HV_SFT 4 590*4882a593Smuzhiyun #define RT5645_M_BST2_HV (0x1 << 4) 591*4882a593Smuzhiyun #define RT5645_M_BST2_HV_SFT 4 592*4882a593Smuzhiyun #define RT5645_M_BST3_HV (0x1 << 3) 593*4882a593Smuzhiyun #define RT5645_M_BST3_HV_SFT 3 594*4882a593Smuzhiyun #define RT5645_M_IN_HV (0x1 << 2) 595*4882a593Smuzhiyun #define RT5645_M_IN_HV_SFT 2 596*4882a593Smuzhiyun #define RT5645_M_DAC2_HV (0x1 << 1) 597*4882a593Smuzhiyun #define RT5645_M_DAC2_HV_SFT 1 598*4882a593Smuzhiyun #define RT5645_M_DAC1_HV (0x1 << 0) 599*4882a593Smuzhiyun #define RT5645_M_DAC1_HV_SFT 0 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* HPMIX Control (0x45) */ 602*4882a593Smuzhiyun #define RT5645_M_DAC1_HM (0x1 << 14) 603*4882a593Smuzhiyun #define RT5645_M_DAC1_HM_SFT 14 604*4882a593Smuzhiyun #define RT5645_M_HPVOL_HM (0x1 << 13) 605*4882a593Smuzhiyun #define RT5645_M_HPVOL_HM_SFT 13 606*4882a593Smuzhiyun #define RT5645_IRQ_PSV_MODE (0x1 << 12) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun /* SPK Left Mixer Control (0x46) */ 609*4882a593Smuzhiyun #define RT5645_G_RM_L_SM_L_MASK (0x3 << 14) 610*4882a593Smuzhiyun #define RT5645_G_RM_L_SM_L_SFT 14 611*4882a593Smuzhiyun #define RT5645_G_IN_L_SM_L_MASK (0x3 << 12) 612*4882a593Smuzhiyun #define RT5645_G_IN_L_SM_L_SFT 12 613*4882a593Smuzhiyun #define RT5645_G_DAC_L1_SM_L_MASK (0x3 << 10) 614*4882a593Smuzhiyun #define RT5645_G_DAC_L1_SM_L_SFT 10 615*4882a593Smuzhiyun #define RT5645_G_DAC_L2_SM_L_MASK (0x3 << 8) 616*4882a593Smuzhiyun #define RT5645_G_DAC_L2_SM_L_SFT 8 617*4882a593Smuzhiyun #define RT5645_G_OM_L_SM_L_MASK (0x3 << 6) 618*4882a593Smuzhiyun #define RT5645_G_OM_L_SM_L_SFT 6 619*4882a593Smuzhiyun #define RT5645_M_BST1_L_SM_L (0x1 << 5) 620*4882a593Smuzhiyun #define RT5645_M_BST1_L_SM_L_SFT 5 621*4882a593Smuzhiyun #define RT5645_M_BST3_L_SM_L (0x1 << 4) 622*4882a593Smuzhiyun #define RT5645_M_BST3_L_SM_L_SFT 4 623*4882a593Smuzhiyun #define RT5645_M_IN_L_SM_L (0x1 << 3) 624*4882a593Smuzhiyun #define RT5645_M_IN_L_SM_L_SFT 3 625*4882a593Smuzhiyun #define RT5645_M_DAC_L2_SM_L (0x1 << 2) 626*4882a593Smuzhiyun #define RT5645_M_DAC_L2_SM_L_SFT 2 627*4882a593Smuzhiyun #define RT5645_M_DAC_L1_SM_L (0x1 << 1) 628*4882a593Smuzhiyun #define RT5645_M_DAC_L1_SM_L_SFT 1 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun /* SPK Right Mixer Control (0x47) */ 631*4882a593Smuzhiyun #define RT5645_G_RM_R_SM_R_MASK (0x3 << 14) 632*4882a593Smuzhiyun #define RT5645_G_RM_R_SM_R_SFT 14 633*4882a593Smuzhiyun #define RT5645_G_IN_R_SM_R_MASK (0x3 << 12) 634*4882a593Smuzhiyun #define RT5645_G_IN_R_SM_R_SFT 12 635*4882a593Smuzhiyun #define RT5645_G_DAC_R1_SM_R_MASK (0x3 << 10) 636*4882a593Smuzhiyun #define RT5645_G_DAC_R1_SM_R_SFT 10 637*4882a593Smuzhiyun #define RT5645_G_DAC_R2_SM_R_MASK (0x3 << 8) 638*4882a593Smuzhiyun #define RT5645_G_DAC_R2_SM_R_SFT 8 639*4882a593Smuzhiyun #define RT5645_G_OM_R_SM_R_MASK (0x3 << 6) 640*4882a593Smuzhiyun #define RT5645_G_OM_R_SM_R_SFT 6 641*4882a593Smuzhiyun #define RT5645_M_BST2_R_SM_R (0x1 << 5) 642*4882a593Smuzhiyun #define RT5645_M_BST2_R_SM_R_SFT 5 643*4882a593Smuzhiyun #define RT5645_M_BST3_R_SM_R (0x1 << 4) 644*4882a593Smuzhiyun #define RT5645_M_BST3_R_SM_R_SFT 4 645*4882a593Smuzhiyun #define RT5645_M_IN_R_SM_R (0x1 << 3) 646*4882a593Smuzhiyun #define RT5645_M_IN_R_SM_R_SFT 3 647*4882a593Smuzhiyun #define RT5645_M_DAC_R2_SM_R (0x1 << 2) 648*4882a593Smuzhiyun #define RT5645_M_DAC_R2_SM_R_SFT 2 649*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SM_R (0x1 << 1) 650*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SM_R_SFT 1 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun /* SPOLMIX Control (0x48) */ 653*4882a593Smuzhiyun #define RT5645_M_DAC_L1_SPM_L (0x1 << 15) 654*4882a593Smuzhiyun #define RT5645_M_DAC_L1_SPM_L_SFT 15 655*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SPM_L (0x1 << 14) 656*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SPM_L_SFT 14 657*4882a593Smuzhiyun #define RT5645_M_SV_L_SPM_L (0x1 << 13) 658*4882a593Smuzhiyun #define RT5645_M_SV_L_SPM_L_SFT 13 659*4882a593Smuzhiyun #define RT5645_M_SV_R_SPM_L (0x1 << 12) 660*4882a593Smuzhiyun #define RT5645_M_SV_R_SPM_L_SFT 12 661*4882a593Smuzhiyun #define RT5645_M_BST3_SPM_L (0x1 << 11) 662*4882a593Smuzhiyun #define RT5645_M_BST3_SPM_L_SFT 11 663*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SPM_R (0x1 << 2) 664*4882a593Smuzhiyun #define RT5645_M_DAC_R1_SPM_R_SFT 2 665*4882a593Smuzhiyun #define RT5645_M_BST3_SPM_R (0x1 << 1) 666*4882a593Smuzhiyun #define RT5645_M_BST3_SPM_R_SFT 1 667*4882a593Smuzhiyun #define RT5645_M_SV_R_SPM_R (0x1 << 0) 668*4882a593Smuzhiyun #define RT5645_M_SV_R_SPM_R_SFT 0 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun /* SPOMIX Ratio Control (0x4a) */ 671*4882a593Smuzhiyun #define RT5645_SPK_G_CLSD_MASK (0x7 << 0) 672*4882a593Smuzhiyun #define RT5645_SPK_G_CLSD_SFT 0 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun /* Mono Output Mixer Control (0x4c) */ 675*4882a593Smuzhiyun #define RT5645_G_MONOMIX_MASK (0x1 << 10) 676*4882a593Smuzhiyun #define RT5645_G_MONOMIX_SFT 10 677*4882a593Smuzhiyun #define RT5645_M_OV_L_MM (0x1 << 9) 678*4882a593Smuzhiyun #define RT5645_M_OV_L_MM_SFT 9 679*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MA (0x1 << 8) 680*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MA_SFT 8 681*4882a593Smuzhiyun #define RT5645_M_BST2_MM (0x1 << 4) 682*4882a593Smuzhiyun #define RT5645_M_BST2_MM_SFT 4 683*4882a593Smuzhiyun #define RT5645_M_DAC_R1_MM (0x1 << 3) 684*4882a593Smuzhiyun #define RT5645_M_DAC_R1_MM_SFT 3 685*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MM (0x1 << 2) 686*4882a593Smuzhiyun #define RT5645_M_DAC_R2_MM_SFT 2 687*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MM (0x1 << 1) 688*4882a593Smuzhiyun #define RT5645_M_DAC_L2_MM_SFT 1 689*4882a593Smuzhiyun #define RT5645_M_BST3_MM (0x1 << 0) 690*4882a593Smuzhiyun #define RT5645_M_BST3_MM_SFT 0 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x4d) */ 693*4882a593Smuzhiyun #define RT5645_G_BST3_OM_L_MASK (0x7 << 13) 694*4882a593Smuzhiyun #define RT5645_G_BST3_OM_L_SFT 13 695*4882a593Smuzhiyun #define RT5645_G_BST2_OM_L_MASK (0x7 << 10) 696*4882a593Smuzhiyun #define RT5645_G_BST2_OM_L_SFT 10 697*4882a593Smuzhiyun #define RT5645_G_BST1_OM_L_MASK (0x7 << 7) 698*4882a593Smuzhiyun #define RT5645_G_BST1_OM_L_SFT 7 699*4882a593Smuzhiyun #define RT5645_G_IN_L_OM_L_MASK (0x7 << 4) 700*4882a593Smuzhiyun #define RT5645_G_IN_L_OM_L_SFT 4 701*4882a593Smuzhiyun #define RT5645_G_RM_L_OM_L_MASK (0x7 << 1) 702*4882a593Smuzhiyun #define RT5645_G_RM_L_OM_L_SFT 1 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun /* Output Left Mixer Control 2 (0x4e) */ 705*4882a593Smuzhiyun #define RT5645_G_DAC_R2_OM_L_MASK (0x7 << 13) 706*4882a593Smuzhiyun #define RT5645_G_DAC_R2_OM_L_SFT 13 707*4882a593Smuzhiyun #define RT5645_G_DAC_L2_OM_L_MASK (0x7 << 10) 708*4882a593Smuzhiyun #define RT5645_G_DAC_L2_OM_L_SFT 10 709*4882a593Smuzhiyun #define RT5645_G_DAC_L1_OM_L_MASK (0x7 << 7) 710*4882a593Smuzhiyun #define RT5645_G_DAC_L1_OM_L_SFT 7 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* Output Left Mixer Control 3 (0x4f) */ 713*4882a593Smuzhiyun #define RT5645_M_BST3_OM_L (0x1 << 4) 714*4882a593Smuzhiyun #define RT5645_M_BST3_OM_L_SFT 4 715*4882a593Smuzhiyun #define RT5645_M_BST1_OM_L (0x1 << 3) 716*4882a593Smuzhiyun #define RT5645_M_BST1_OM_L_SFT 3 717*4882a593Smuzhiyun #define RT5645_M_IN_L_OM_L (0x1 << 2) 718*4882a593Smuzhiyun #define RT5645_M_IN_L_OM_L_SFT 2 719*4882a593Smuzhiyun #define RT5645_M_DAC_L2_OM_L (0x1 << 1) 720*4882a593Smuzhiyun #define RT5645_M_DAC_L2_OM_L_SFT 1 721*4882a593Smuzhiyun #define RT5645_M_DAC_L1_OM_L (0x1) 722*4882a593Smuzhiyun #define RT5645_M_DAC_L1_OM_L_SFT 0 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun /* Output Right Mixer Control 1 (0x50) */ 725*4882a593Smuzhiyun #define RT5645_G_BST4_OM_R_MASK (0x7 << 13) 726*4882a593Smuzhiyun #define RT5645_G_BST4_OM_R_SFT 13 727*4882a593Smuzhiyun #define RT5645_G_BST2_OM_R_MASK (0x7 << 10) 728*4882a593Smuzhiyun #define RT5645_G_BST2_OM_R_SFT 10 729*4882a593Smuzhiyun #define RT5645_G_BST1_OM_R_MASK (0x7 << 7) 730*4882a593Smuzhiyun #define RT5645_G_BST1_OM_R_SFT 7 731*4882a593Smuzhiyun #define RT5645_G_IN_R_OM_R_MASK (0x7 << 4) 732*4882a593Smuzhiyun #define RT5645_G_IN_R_OM_R_SFT 4 733*4882a593Smuzhiyun #define RT5645_G_RM_R_OM_R_MASK (0x7 << 1) 734*4882a593Smuzhiyun #define RT5645_G_RM_R_OM_R_SFT 1 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun /* Output Right Mixer Control 2 (0x51) */ 737*4882a593Smuzhiyun #define RT5645_G_DAC_L2_OM_R_MASK (0x7 << 13) 738*4882a593Smuzhiyun #define RT5645_G_DAC_L2_OM_R_SFT 13 739*4882a593Smuzhiyun #define RT5645_G_DAC_R2_OM_R_MASK (0x7 << 10) 740*4882a593Smuzhiyun #define RT5645_G_DAC_R2_OM_R_SFT 10 741*4882a593Smuzhiyun #define RT5645_G_DAC_R1_OM_R_MASK (0x7 << 7) 742*4882a593Smuzhiyun #define RT5645_G_DAC_R1_OM_R_SFT 7 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun /* Output Right Mixer Control 3 (0x52) */ 745*4882a593Smuzhiyun #define RT5645_M_BST3_OM_R (0x1 << 4) 746*4882a593Smuzhiyun #define RT5645_M_BST3_OM_R_SFT 4 747*4882a593Smuzhiyun #define RT5645_M_BST2_OM_R (0x1 << 3) 748*4882a593Smuzhiyun #define RT5645_M_BST2_OM_R_SFT 3 749*4882a593Smuzhiyun #define RT5645_M_IN_R_OM_R (0x1 << 2) 750*4882a593Smuzhiyun #define RT5645_M_IN_R_OM_R_SFT 2 751*4882a593Smuzhiyun #define RT5645_M_DAC_R2_OM_R (0x1 << 1) 752*4882a593Smuzhiyun #define RT5645_M_DAC_R2_OM_R_SFT 1 753*4882a593Smuzhiyun #define RT5645_M_DAC_R1_OM_R (0x1) 754*4882a593Smuzhiyun #define RT5645_M_DAC_R1_OM_R_SFT 0 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun /* LOUT Mixer Control (0x53) */ 757*4882a593Smuzhiyun #define RT5645_M_DAC_L1_LM (0x1 << 15) 758*4882a593Smuzhiyun #define RT5645_M_DAC_L1_LM_SFT 15 759*4882a593Smuzhiyun #define RT5645_M_DAC_R1_LM (0x1 << 14) 760*4882a593Smuzhiyun #define RT5645_M_DAC_R1_LM_SFT 14 761*4882a593Smuzhiyun #define RT5645_M_OV_L_LM (0x1 << 13) 762*4882a593Smuzhiyun #define RT5645_M_OV_L_LM_SFT 13 763*4882a593Smuzhiyun #define RT5645_M_OV_R_LM (0x1 << 12) 764*4882a593Smuzhiyun #define RT5645_M_OV_R_LM_SFT 12 765*4882a593Smuzhiyun #define RT5645_G_LOUTMIX_MASK (0x1 << 11) 766*4882a593Smuzhiyun #define RT5645_G_LOUTMIX_SFT 11 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun /* Power Management for Digital 1 (0x61) */ 769*4882a593Smuzhiyun #define RT5645_PWR_I2S1 (0x1 << 15) 770*4882a593Smuzhiyun #define RT5645_PWR_I2S1_BIT 15 771*4882a593Smuzhiyun #define RT5645_PWR_I2S2 (0x1 << 14) 772*4882a593Smuzhiyun #define RT5645_PWR_I2S2_BIT 14 773*4882a593Smuzhiyun #define RT5645_PWR_I2S3 (0x1 << 13) 774*4882a593Smuzhiyun #define RT5645_PWR_I2S3_BIT 13 775*4882a593Smuzhiyun #define RT5645_PWR_DAC_L1 (0x1 << 12) 776*4882a593Smuzhiyun #define RT5645_PWR_DAC_L1_BIT 12 777*4882a593Smuzhiyun #define RT5645_PWR_DAC_R1 (0x1 << 11) 778*4882a593Smuzhiyun #define RT5645_PWR_DAC_R1_BIT 11 779*4882a593Smuzhiyun #define RT5645_PWR_CLS_D_R (0x1 << 9) 780*4882a593Smuzhiyun #define RT5645_PWR_CLS_D_R_BIT 9 781*4882a593Smuzhiyun #define RT5645_PWR_CLS_D_L (0x1 << 8) 782*4882a593Smuzhiyun #define RT5645_PWR_CLS_D_L_BIT 8 783*4882a593Smuzhiyun #define RT5645_PWR_DAC_L2 (0x1 << 7) 784*4882a593Smuzhiyun #define RT5645_PWR_DAC_L2_BIT 7 785*4882a593Smuzhiyun #define RT5645_PWR_DAC_R2 (0x1 << 6) 786*4882a593Smuzhiyun #define RT5645_PWR_DAC_R2_BIT 6 787*4882a593Smuzhiyun #define RT5645_PWR_ADC_L (0x1 << 2) 788*4882a593Smuzhiyun #define RT5645_PWR_ADC_L_BIT 2 789*4882a593Smuzhiyun #define RT5645_PWR_ADC_R (0x1 << 1) 790*4882a593Smuzhiyun #define RT5645_PWR_ADC_R_BIT 1 791*4882a593Smuzhiyun #define RT5645_PWR_CLS_D (0x1) 792*4882a593Smuzhiyun #define RT5645_PWR_CLS_D_BIT 0 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun /* Power Management for Digital 2 (0x62) */ 795*4882a593Smuzhiyun #define RT5645_PWR_ADC_S1F (0x1 << 15) 796*4882a593Smuzhiyun #define RT5645_PWR_ADC_S1F_BIT 15 797*4882a593Smuzhiyun #define RT5645_PWR_ADC_MF_L (0x1 << 14) 798*4882a593Smuzhiyun #define RT5645_PWR_ADC_MF_L_BIT 14 799*4882a593Smuzhiyun #define RT5645_PWR_ADC_MF_R (0x1 << 13) 800*4882a593Smuzhiyun #define RT5645_PWR_ADC_MF_R_BIT 13 801*4882a593Smuzhiyun #define RT5645_PWR_I2S_DSP (0x1 << 12) 802*4882a593Smuzhiyun #define RT5645_PWR_I2S_DSP_BIT 12 803*4882a593Smuzhiyun #define RT5645_PWR_DAC_S1F (0x1 << 11) 804*4882a593Smuzhiyun #define RT5645_PWR_DAC_S1F_BIT 11 805*4882a593Smuzhiyun #define RT5645_PWR_DAC_MF_L (0x1 << 10) 806*4882a593Smuzhiyun #define RT5645_PWR_DAC_MF_L_BIT 10 807*4882a593Smuzhiyun #define RT5645_PWR_DAC_MF_R (0x1 << 9) 808*4882a593Smuzhiyun #define RT5645_PWR_DAC_MF_R_BIT 9 809*4882a593Smuzhiyun #define RT5645_PWR_PDM1 (0x1 << 7) 810*4882a593Smuzhiyun #define RT5645_PWR_PDM1_BIT 7 811*4882a593Smuzhiyun #define RT5645_PWR_PDM2 (0x1 << 6) 812*4882a593Smuzhiyun #define RT5645_PWR_PDM2_BIT 6 813*4882a593Smuzhiyun #define RT5645_PWR_IPTV (0x1 << 1) 814*4882a593Smuzhiyun #define RT5645_PWR_IPTV_BIT 1 815*4882a593Smuzhiyun #define RT5645_PWR_PAD (0x1) 816*4882a593Smuzhiyun #define RT5645_PWR_PAD_BIT 0 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun /* Power Management for Analog 1 (0x63) */ 819*4882a593Smuzhiyun #define RT5645_PWR_VREF1 (0x1 << 15) 820*4882a593Smuzhiyun #define RT5645_PWR_VREF1_BIT 15 821*4882a593Smuzhiyun #define RT5645_PWR_FV1 (0x1 << 14) 822*4882a593Smuzhiyun #define RT5645_PWR_FV1_BIT 14 823*4882a593Smuzhiyun #define RT5645_PWR_MB (0x1 << 13) 824*4882a593Smuzhiyun #define RT5645_PWR_MB_BIT 13 825*4882a593Smuzhiyun #define RT5645_PWR_LM (0x1 << 12) 826*4882a593Smuzhiyun #define RT5645_PWR_LM_BIT 12 827*4882a593Smuzhiyun #define RT5645_PWR_BG (0x1 << 11) 828*4882a593Smuzhiyun #define RT5645_PWR_BG_BIT 11 829*4882a593Smuzhiyun #define RT5645_PWR_MA (0x1 << 10) 830*4882a593Smuzhiyun #define RT5645_PWR_MA_BIT 10 831*4882a593Smuzhiyun #define RT5645_PWR_HP_L (0x1 << 7) 832*4882a593Smuzhiyun #define RT5645_PWR_HP_L_BIT 7 833*4882a593Smuzhiyun #define RT5645_PWR_HP_R (0x1 << 6) 834*4882a593Smuzhiyun #define RT5645_PWR_HP_R_BIT 6 835*4882a593Smuzhiyun #define RT5645_PWR_HA (0x1 << 5) 836*4882a593Smuzhiyun #define RT5645_PWR_HA_BIT 5 837*4882a593Smuzhiyun #define RT5645_PWR_VREF2 (0x1 << 4) 838*4882a593Smuzhiyun #define RT5645_PWR_VREF2_BIT 4 839*4882a593Smuzhiyun #define RT5645_PWR_FV2 (0x1 << 3) 840*4882a593Smuzhiyun #define RT5645_PWR_FV2_BIT 3 841*4882a593Smuzhiyun #define RT5645_LDO_SEL_MASK (0x3) 842*4882a593Smuzhiyun #define RT5645_LDO_SEL_SFT 0 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun /* Power Management for Analog 2 (0x64) */ 845*4882a593Smuzhiyun #define RT5645_PWR_BST1 (0x1 << 15) 846*4882a593Smuzhiyun #define RT5645_PWR_BST1_BIT 15 847*4882a593Smuzhiyun #define RT5645_PWR_BST2 (0x1 << 14) 848*4882a593Smuzhiyun #define RT5645_PWR_BST2_BIT 14 849*4882a593Smuzhiyun #define RT5645_PWR_BST3 (0x1 << 13) 850*4882a593Smuzhiyun #define RT5645_PWR_BST3_BIT 13 851*4882a593Smuzhiyun #define RT5645_PWR_BST4 (0x1 << 12) 852*4882a593Smuzhiyun #define RT5645_PWR_BST4_BIT 12 853*4882a593Smuzhiyun #define RT5645_PWR_MB1 (0x1 << 11) 854*4882a593Smuzhiyun #define RT5645_PWR_MB1_BIT 11 855*4882a593Smuzhiyun #define RT5645_PWR_MB2 (0x1 << 10) 856*4882a593Smuzhiyun #define RT5645_PWR_MB2_BIT 10 857*4882a593Smuzhiyun #define RT5645_PWR_PLL (0x1 << 9) 858*4882a593Smuzhiyun #define RT5645_PWR_PLL_BIT 9 859*4882a593Smuzhiyun #define RT5645_PWR_BST2_P (0x1 << 5) 860*4882a593Smuzhiyun #define RT5645_PWR_BST2_P_BIT 5 861*4882a593Smuzhiyun #define RT5645_PWR_BST3_P (0x1 << 4) 862*4882a593Smuzhiyun #define RT5645_PWR_BST3_P_BIT 4 863*4882a593Smuzhiyun #define RT5645_PWR_BST4_P (0x1 << 3) 864*4882a593Smuzhiyun #define RT5645_PWR_BST4_P_BIT 3 865*4882a593Smuzhiyun #define RT5645_PWR_JD1 (0x1 << 2) 866*4882a593Smuzhiyun #define RT5645_PWR_JD1_BIT 2 867*4882a593Smuzhiyun #define RT5645_PWR_JD (0x1 << 1) 868*4882a593Smuzhiyun #define RT5645_PWR_JD_BIT 1 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun /* Power Management for Mixer (0x65) */ 871*4882a593Smuzhiyun #define RT5645_PWR_OM_L (0x1 << 15) 872*4882a593Smuzhiyun #define RT5645_PWR_OM_L_BIT 15 873*4882a593Smuzhiyun #define RT5645_PWR_OM_R (0x1 << 14) 874*4882a593Smuzhiyun #define RT5645_PWR_OM_R_BIT 14 875*4882a593Smuzhiyun #define RT5645_PWR_SM_L (0x1 << 13) 876*4882a593Smuzhiyun #define RT5645_PWR_SM_L_BIT 13 877*4882a593Smuzhiyun #define RT5645_PWR_SM_R (0x1 << 12) 878*4882a593Smuzhiyun #define RT5645_PWR_SM_R_BIT 12 879*4882a593Smuzhiyun #define RT5645_PWR_RM_L (0x1 << 11) 880*4882a593Smuzhiyun #define RT5645_PWR_RM_L_BIT 11 881*4882a593Smuzhiyun #define RT5645_PWR_RM_R (0x1 << 10) 882*4882a593Smuzhiyun #define RT5645_PWR_RM_R_BIT 10 883*4882a593Smuzhiyun #define RT5645_PWR_MM (0x1 << 8) 884*4882a593Smuzhiyun #define RT5645_PWR_MM_BIT 8 885*4882a593Smuzhiyun #define RT5645_PWR_HM_L (0x1 << 7) 886*4882a593Smuzhiyun #define RT5645_PWR_HM_L_BIT 7 887*4882a593Smuzhiyun #define RT5645_PWR_HM_R (0x1 << 6) 888*4882a593Smuzhiyun #define RT5645_PWR_HM_R_BIT 6 889*4882a593Smuzhiyun #define RT5645_PWR_LDO2 (0x1 << 1) 890*4882a593Smuzhiyun #define RT5645_PWR_LDO2_BIT 1 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun /* Power Management for Volume (0x66) */ 893*4882a593Smuzhiyun #define RT5645_PWR_SV_L (0x1 << 15) 894*4882a593Smuzhiyun #define RT5645_PWR_SV_L_BIT 15 895*4882a593Smuzhiyun #define RT5645_PWR_SV_R (0x1 << 14) 896*4882a593Smuzhiyun #define RT5645_PWR_SV_R_BIT 14 897*4882a593Smuzhiyun #define RT5645_PWR_HV_L (0x1 << 11) 898*4882a593Smuzhiyun #define RT5645_PWR_HV_L_BIT 11 899*4882a593Smuzhiyun #define RT5645_PWR_HV_R (0x1 << 10) 900*4882a593Smuzhiyun #define RT5645_PWR_HV_R_BIT 10 901*4882a593Smuzhiyun #define RT5645_PWR_IN_L (0x1 << 9) 902*4882a593Smuzhiyun #define RT5645_PWR_IN_L_BIT 9 903*4882a593Smuzhiyun #define RT5645_PWR_IN_R (0x1 << 8) 904*4882a593Smuzhiyun #define RT5645_PWR_IN_R_BIT 8 905*4882a593Smuzhiyun #define RT5645_PWR_MIC_DET (0x1 << 5) 906*4882a593Smuzhiyun #define RT5645_PWR_MIC_DET_BIT 5 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* I2S1/2 Audio Serial Data Port Control (0x70 0x71) */ 909*4882a593Smuzhiyun #define RT5645_I2S_MS_MASK (0x1 << 15) 910*4882a593Smuzhiyun #define RT5645_I2S_MS_SFT 15 911*4882a593Smuzhiyun #define RT5645_I2S_MS_M (0x0 << 15) 912*4882a593Smuzhiyun #define RT5645_I2S_MS_S (0x1 << 15) 913*4882a593Smuzhiyun #define RT5645_I2S_O_CP_MASK (0x3 << 10) 914*4882a593Smuzhiyun #define RT5645_I2S_O_CP_SFT 10 915*4882a593Smuzhiyun #define RT5645_I2S_O_CP_OFF (0x0 << 10) 916*4882a593Smuzhiyun #define RT5645_I2S_O_CP_U_LAW (0x1 << 10) 917*4882a593Smuzhiyun #define RT5645_I2S_O_CP_A_LAW (0x2 << 10) 918*4882a593Smuzhiyun #define RT5645_I2S_I_CP_MASK (0x3 << 8) 919*4882a593Smuzhiyun #define RT5645_I2S_I_CP_SFT 8 920*4882a593Smuzhiyun #define RT5645_I2S_I_CP_OFF (0x0 << 8) 921*4882a593Smuzhiyun #define RT5645_I2S_I_CP_U_LAW (0x1 << 8) 922*4882a593Smuzhiyun #define RT5645_I2S_I_CP_A_LAW (0x2 << 8) 923*4882a593Smuzhiyun #define RT5645_I2S_BP_MASK (0x1 << 7) 924*4882a593Smuzhiyun #define RT5645_I2S_BP_SFT 7 925*4882a593Smuzhiyun #define RT5645_I2S_BP_NOR (0x0 << 7) 926*4882a593Smuzhiyun #define RT5645_I2S_BP_INV (0x1 << 7) 927*4882a593Smuzhiyun #define RT5645_I2S_DL_MASK (0x3 << 2) 928*4882a593Smuzhiyun #define RT5645_I2S_DL_SFT 2 929*4882a593Smuzhiyun #define RT5645_I2S_DL_16 (0x0 << 2) 930*4882a593Smuzhiyun #define RT5645_I2S_DL_20 (0x1 << 2) 931*4882a593Smuzhiyun #define RT5645_I2S_DL_24 (0x2 << 2) 932*4882a593Smuzhiyun #define RT5645_I2S_DL_8 (0x3 << 2) 933*4882a593Smuzhiyun #define RT5645_I2S_DF_MASK (0x3) 934*4882a593Smuzhiyun #define RT5645_I2S_DF_SFT 0 935*4882a593Smuzhiyun #define RT5645_I2S_DF_I2S (0x0) 936*4882a593Smuzhiyun #define RT5645_I2S_DF_LEFT (0x1) 937*4882a593Smuzhiyun #define RT5645_I2S_DF_PCM_A (0x2) 938*4882a593Smuzhiyun #define RT5645_I2S_DF_PCM_B (0x3) 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun /* I2S2 Audio Serial Data Port Control (0x71) */ 941*4882a593Smuzhiyun #define RT5645_I2S2_SDI_MASK (0x1 << 6) 942*4882a593Smuzhiyun #define RT5645_I2S2_SDI_SFT 6 943*4882a593Smuzhiyun #define RT5645_I2S2_SDI_I2S1 (0x0 << 6) 944*4882a593Smuzhiyun #define RT5645_I2S2_SDI_I2S2 (0x1 << 6) 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x73) */ 947*4882a593Smuzhiyun #define RT5645_I2S_PD1_MASK (0x7 << 12) 948*4882a593Smuzhiyun #define RT5645_I2S_PD1_SFT 12 949*4882a593Smuzhiyun #define RT5645_I2S_PD1_1 (0x0 << 12) 950*4882a593Smuzhiyun #define RT5645_I2S_PD1_2 (0x1 << 12) 951*4882a593Smuzhiyun #define RT5645_I2S_PD1_3 (0x2 << 12) 952*4882a593Smuzhiyun #define RT5645_I2S_PD1_4 (0x3 << 12) 953*4882a593Smuzhiyun #define RT5645_I2S_PD1_6 (0x4 << 12) 954*4882a593Smuzhiyun #define RT5645_I2S_PD1_8 (0x5 << 12) 955*4882a593Smuzhiyun #define RT5645_I2S_PD1_12 (0x6 << 12) 956*4882a593Smuzhiyun #define RT5645_I2S_PD1_16 (0x7 << 12) 957*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS2_MASK (0x1 << 11) 958*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS2_SFT 11 959*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS2_32 (0x0 << 11) 960*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS2_64 (0x1 << 11) 961*4882a593Smuzhiyun #define RT5645_I2S_PD2_MASK (0x7 << 8) 962*4882a593Smuzhiyun #define RT5645_I2S_PD2_SFT 8 963*4882a593Smuzhiyun #define RT5645_I2S_PD2_1 (0x0 << 8) 964*4882a593Smuzhiyun #define RT5645_I2S_PD2_2 (0x1 << 8) 965*4882a593Smuzhiyun #define RT5645_I2S_PD2_3 (0x2 << 8) 966*4882a593Smuzhiyun #define RT5645_I2S_PD2_4 (0x3 << 8) 967*4882a593Smuzhiyun #define RT5645_I2S_PD2_6 (0x4 << 8) 968*4882a593Smuzhiyun #define RT5645_I2S_PD2_8 (0x5 << 8) 969*4882a593Smuzhiyun #define RT5645_I2S_PD2_12 (0x6 << 8) 970*4882a593Smuzhiyun #define RT5645_I2S_PD2_16 (0x7 << 8) 971*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS3_MASK (0x1 << 7) 972*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS3_SFT 7 973*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS3_32 (0x0 << 7) 974*4882a593Smuzhiyun #define RT5645_I2S_BCLK_MS3_64 (0x1 << 7) 975*4882a593Smuzhiyun #define RT5645_I2S_PD3_MASK (0x7 << 4) 976*4882a593Smuzhiyun #define RT5645_I2S_PD3_SFT 4 977*4882a593Smuzhiyun #define RT5645_I2S_PD3_1 (0x0 << 4) 978*4882a593Smuzhiyun #define RT5645_I2S_PD3_2 (0x1 << 4) 979*4882a593Smuzhiyun #define RT5645_I2S_PD3_3 (0x2 << 4) 980*4882a593Smuzhiyun #define RT5645_I2S_PD3_4 (0x3 << 4) 981*4882a593Smuzhiyun #define RT5645_I2S_PD3_6 (0x4 << 4) 982*4882a593Smuzhiyun #define RT5645_I2S_PD3_8 (0x5 << 4) 983*4882a593Smuzhiyun #define RT5645_I2S_PD3_12 (0x6 << 4) 984*4882a593Smuzhiyun #define RT5645_I2S_PD3_16 (0x7 << 4) 985*4882a593Smuzhiyun #define RT5645_DAC_OSR_MASK (0x3 << 2) 986*4882a593Smuzhiyun #define RT5645_DAC_OSR_SFT 2 987*4882a593Smuzhiyun #define RT5645_DAC_OSR_128 (0x0 << 2) 988*4882a593Smuzhiyun #define RT5645_DAC_OSR_64 (0x1 << 2) 989*4882a593Smuzhiyun #define RT5645_DAC_OSR_32 (0x2 << 2) 990*4882a593Smuzhiyun #define RT5645_DAC_OSR_16 (0x3 << 2) 991*4882a593Smuzhiyun #define RT5645_ADC_OSR_MASK (0x3) 992*4882a593Smuzhiyun #define RT5645_ADC_OSR_SFT 0 993*4882a593Smuzhiyun #define RT5645_ADC_OSR_128 (0x0) 994*4882a593Smuzhiyun #define RT5645_ADC_OSR_64 (0x1) 995*4882a593Smuzhiyun #define RT5645_ADC_OSR_32 (0x2) 996*4882a593Smuzhiyun #define RT5645_ADC_OSR_16 (0x3) 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x74) */ 999*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_MASK (0x3 << 14) 1000*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_SFT 14 1001*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_128 (0x0 << 14) 1002*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_64 (0x1 << 14) 1003*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_32 (0x2 << 14) 1004*4882a593Smuzhiyun #define RT5645_DAC_L_OSR_16 (0x3 << 14) 1005*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_MASK (0x3 << 12) 1006*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_SFT 12 1007*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_128 (0x0 << 12) 1008*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_64 (0x1 << 12) 1009*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_32 (0x2 << 12) 1010*4882a593Smuzhiyun #define RT5645_ADC_R_OSR_16 (0x3 << 12) 1011*4882a593Smuzhiyun #define RT5645_DAHPF_EN (0x1 << 11) 1012*4882a593Smuzhiyun #define RT5645_DAHPF_EN_SFT 11 1013*4882a593Smuzhiyun #define RT5645_ADHPF_EN (0x1 << 10) 1014*4882a593Smuzhiyun #define RT5645_ADHPF_EN_SFT 10 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun /* Digital Microphone Control (0x75) */ 1017*4882a593Smuzhiyun #define RT5645_DMIC_1_EN_MASK (0x1 << 15) 1018*4882a593Smuzhiyun #define RT5645_DMIC_1_EN_SFT 15 1019*4882a593Smuzhiyun #define RT5645_DMIC_1_DIS (0x0 << 15) 1020*4882a593Smuzhiyun #define RT5645_DMIC_1_EN (0x1 << 15) 1021*4882a593Smuzhiyun #define RT5645_DMIC_2_EN_MASK (0x1 << 14) 1022*4882a593Smuzhiyun #define RT5645_DMIC_2_EN_SFT 14 1023*4882a593Smuzhiyun #define RT5645_DMIC_2_DIS (0x0 << 14) 1024*4882a593Smuzhiyun #define RT5645_DMIC_2_EN (0x1 << 14) 1025*4882a593Smuzhiyun #define RT5645_DMIC_1L_LH_MASK (0x1 << 13) 1026*4882a593Smuzhiyun #define RT5645_DMIC_1L_LH_SFT 13 1027*4882a593Smuzhiyun #define RT5645_DMIC_1L_LH_FALLING (0x0 << 13) 1028*4882a593Smuzhiyun #define RT5645_DMIC_1L_LH_RISING (0x1 << 13) 1029*4882a593Smuzhiyun #define RT5645_DMIC_1R_LH_MASK (0x1 << 12) 1030*4882a593Smuzhiyun #define RT5645_DMIC_1R_LH_SFT 12 1031*4882a593Smuzhiyun #define RT5645_DMIC_1R_LH_FALLING (0x0 << 12) 1032*4882a593Smuzhiyun #define RT5645_DMIC_1R_LH_RISING (0x1 << 12) 1033*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_MASK (0x3 << 10) 1034*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_SFT 10 1035*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_GPIO6 (0x0 << 10) 1036*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_GPIO10 (0x1 << 10) 1037*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_GPIO12 (0x2 << 10) 1038*4882a593Smuzhiyun #define RT5645_DMIC_2_DP_IN2P (0x3 << 10) 1039*4882a593Smuzhiyun #define RT5645_DMIC_2L_LH_MASK (0x1 << 9) 1040*4882a593Smuzhiyun #define RT5645_DMIC_2L_LH_SFT 9 1041*4882a593Smuzhiyun #define RT5645_DMIC_2L_LH_FALLING (0x0 << 9) 1042*4882a593Smuzhiyun #define RT5645_DMIC_2L_LH_RISING (0x1 << 9) 1043*4882a593Smuzhiyun #define RT5645_DMIC_2R_LH_MASK (0x1 << 8) 1044*4882a593Smuzhiyun #define RT5645_DMIC_2R_LH_SFT 8 1045*4882a593Smuzhiyun #define RT5645_DMIC_2R_LH_FALLING (0x0 << 8) 1046*4882a593Smuzhiyun #define RT5645_DMIC_2R_LH_RISING (0x1 << 8) 1047*4882a593Smuzhiyun #define RT5645_DMIC_CLK_MASK (0x7 << 5) 1048*4882a593Smuzhiyun #define RT5645_DMIC_CLK_SFT 5 1049*4882a593Smuzhiyun #define RT5645_DMIC_3_EN_MASK (0x1 << 4) 1050*4882a593Smuzhiyun #define RT5645_DMIC_3_EN_SFT 4 1051*4882a593Smuzhiyun #define RT5645_DMIC_3_DIS (0x0 << 4) 1052*4882a593Smuzhiyun #define RT5645_DMIC_3_EN (0x1 << 4) 1053*4882a593Smuzhiyun #define RT5645_DMIC_1_DP_MASK (0x3 << 0) 1054*4882a593Smuzhiyun #define RT5645_DMIC_1_DP_SFT 0 1055*4882a593Smuzhiyun #define RT5645_DMIC_1_DP_GPIO5 (0x0 << 0) 1056*4882a593Smuzhiyun #define RT5645_DMIC_1_DP_IN2N (0x1 << 0) 1057*4882a593Smuzhiyun #define RT5645_DMIC_1_DP_GPIO11 (0x2 << 0) 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun /* TDM Control 1 (0x77) */ 1060*4882a593Smuzhiyun #define RT5645_IF1_ADC_IN_MASK (0x3 << 8) 1061*4882a593Smuzhiyun #define RT5645_IF1_ADC_IN_SFT 8 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun /* Global Clock Control (0x80) */ 1064*4882a593Smuzhiyun #define RT5645_SCLK_SRC_MASK (0x3 << 14) 1065*4882a593Smuzhiyun #define RT5645_SCLK_SRC_SFT 14 1066*4882a593Smuzhiyun #define RT5645_SCLK_SRC_MCLK (0x0 << 14) 1067*4882a593Smuzhiyun #define RT5645_SCLK_SRC_PLL1 (0x1 << 14) 1068*4882a593Smuzhiyun #define RT5645_SCLK_SRC_RCCLK (0x2 << 14) 1069*4882a593Smuzhiyun #define RT5645_PLL1_SRC_MASK (0x7 << 11) 1070*4882a593Smuzhiyun #define RT5645_PLL1_SRC_SFT 11 1071*4882a593Smuzhiyun #define RT5645_PLL1_SRC_MCLK (0x0 << 11) 1072*4882a593Smuzhiyun #define RT5645_PLL1_SRC_BCLK1 (0x1 << 11) 1073*4882a593Smuzhiyun #define RT5645_PLL1_SRC_BCLK2 (0x2 << 11) 1074*4882a593Smuzhiyun #define RT5645_PLL1_SRC_BCLK3 (0x3 << 11) 1075*4882a593Smuzhiyun #define RT5645_PLL1_SRC_RCCLK (0x4 << 11) 1076*4882a593Smuzhiyun #define RT5645_PLL1_PD_MASK (0x1 << 3) 1077*4882a593Smuzhiyun #define RT5645_PLL1_PD_SFT 3 1078*4882a593Smuzhiyun #define RT5645_PLL1_PD_1 (0x0 << 3) 1079*4882a593Smuzhiyun #define RT5645_PLL1_PD_2 (0x1 << 3) 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun #define RT5645_PLL_INP_MAX 40000000 1082*4882a593Smuzhiyun #define RT5645_PLL_INP_MIN 256000 1083*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x81) */ 1084*4882a593Smuzhiyun #define RT5645_PLL_N_MAX 0x1ff 1085*4882a593Smuzhiyun #define RT5645_PLL_N_MASK (RT5645_PLL_N_MAX << 7) 1086*4882a593Smuzhiyun #define RT5645_PLL_N_SFT 7 1087*4882a593Smuzhiyun #define RT5645_PLL_K_MAX 0x1f 1088*4882a593Smuzhiyun #define RT5645_PLL_K_MASK (RT5645_PLL_K_MAX) 1089*4882a593Smuzhiyun #define RT5645_PLL_K_SFT 0 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x82) */ 1092*4882a593Smuzhiyun #define RT5645_PLL_M_MAX 0xf 1093*4882a593Smuzhiyun #define RT5645_PLL_M_MASK (RT5645_PLL_M_MAX << 12) 1094*4882a593Smuzhiyun #define RT5645_PLL_M_SFT 12 1095*4882a593Smuzhiyun #define RT5645_PLL_M_BP (0x1 << 11) 1096*4882a593Smuzhiyun #define RT5645_PLL_M_BP_SFT 11 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun /* ASRC Control 1 (0x83) */ 1099*4882a593Smuzhiyun #define RT5645_STO_T_MASK (0x1 << 15) 1100*4882a593Smuzhiyun #define RT5645_STO_T_SFT 15 1101*4882a593Smuzhiyun #define RT5645_STO_T_SCLK (0x0 << 15) 1102*4882a593Smuzhiyun #define RT5645_STO_T_LRCK1 (0x1 << 15) 1103*4882a593Smuzhiyun #define RT5645_M1_T_MASK (0x1 << 14) 1104*4882a593Smuzhiyun #define RT5645_M1_T_SFT 14 1105*4882a593Smuzhiyun #define RT5645_M1_T_I2S2 (0x0 << 14) 1106*4882a593Smuzhiyun #define RT5645_M1_T_I2S2_D3 (0x1 << 14) 1107*4882a593Smuzhiyun #define RT5645_I2S2_F_MASK (0x1 << 12) 1108*4882a593Smuzhiyun #define RT5645_I2S2_F_SFT 12 1109*4882a593Smuzhiyun #define RT5645_I2S2_F_I2S2_D2 (0x0 << 12) 1110*4882a593Smuzhiyun #define RT5645_I2S2_F_I2S1_TCLK (0x1 << 12) 1111*4882a593Smuzhiyun #define RT5645_DMIC_1_M_MASK (0x1 << 9) 1112*4882a593Smuzhiyun #define RT5645_DMIC_1_M_SFT 9 1113*4882a593Smuzhiyun #define RT5645_DMIC_1_M_NOR (0x0 << 9) 1114*4882a593Smuzhiyun #define RT5645_DMIC_1_M_ASYN (0x1 << 9) 1115*4882a593Smuzhiyun #define RT5645_DMIC_2_M_MASK (0x1 << 8) 1116*4882a593Smuzhiyun #define RT5645_DMIC_2_M_SFT 8 1117*4882a593Smuzhiyun #define RT5645_DMIC_2_M_NOR (0x0 << 8) 1118*4882a593Smuzhiyun #define RT5645_DMIC_2_M_ASYN (0x1 << 8) 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun /* ASRC clock source selection (0x84, 0x85) */ 1121*4882a593Smuzhiyun #define RT5645_CLK_SEL_SYS (0x0) 1122*4882a593Smuzhiyun #define RT5645_CLK_SEL_I2S1_ASRC (0x1) 1123*4882a593Smuzhiyun #define RT5645_CLK_SEL_I2S2_ASRC (0x2) 1124*4882a593Smuzhiyun #define RT5645_CLK_SEL_SYS2 (0x5) 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* ASRC Control 2 (0x84) */ 1127*4882a593Smuzhiyun #define RT5645_DA_STO_CLK_SEL_MASK (0xf << 12) 1128*4882a593Smuzhiyun #define RT5645_DA_STO_CLK_SEL_SFT 12 1129*4882a593Smuzhiyun #define RT5645_DA_MONOL_CLK_SEL_MASK (0xf << 8) 1130*4882a593Smuzhiyun #define RT5645_DA_MONOL_CLK_SEL_SFT 8 1131*4882a593Smuzhiyun #define RT5645_DA_MONOR_CLK_SEL_MASK (0xf << 4) 1132*4882a593Smuzhiyun #define RT5645_DA_MONOR_CLK_SEL_SFT 4 1133*4882a593Smuzhiyun #define RT5645_AD_STO1_CLK_SEL_MASK (0xf << 0) 1134*4882a593Smuzhiyun #define RT5645_AD_STO1_CLK_SEL_SFT 0 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun /* ASRC Control 3 (0x85) */ 1137*4882a593Smuzhiyun #define RT5645_AD_MONOL_CLK_SEL_MASK (0xf << 4) 1138*4882a593Smuzhiyun #define RT5645_AD_MONOL_CLK_SEL_SFT 4 1139*4882a593Smuzhiyun #define RT5645_AD_MONOR_CLK_SEL_MASK (0xf << 0) 1140*4882a593Smuzhiyun #define RT5645_AD_MONOR_CLK_SEL_SFT 0 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun /* ASRC Control 4 (0x89) */ 1143*4882a593Smuzhiyun #define RT5645_I2S1_PD_MASK (0x7 << 12) 1144*4882a593Smuzhiyun #define RT5645_I2S1_PD_SFT 12 1145*4882a593Smuzhiyun #define RT5645_I2S2_PD_MASK (0x7 << 8) 1146*4882a593Smuzhiyun #define RT5645_I2S2_PD_SFT 8 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun /* HPOUT Over Current Detection (0x8b) */ 1149*4882a593Smuzhiyun #define RT5645_HP_OVCD_MASK (0x1 << 10) 1150*4882a593Smuzhiyun #define RT5645_HP_OVCD_SFT 10 1151*4882a593Smuzhiyun #define RT5645_HP_OVCD_DIS (0x0 << 10) 1152*4882a593Smuzhiyun #define RT5645_HP_OVCD_EN (0x1 << 10) 1153*4882a593Smuzhiyun #define RT5645_HP_OC_TH_MASK (0x3 << 8) 1154*4882a593Smuzhiyun #define RT5645_HP_OC_TH_SFT 8 1155*4882a593Smuzhiyun #define RT5645_HP_OC_TH_90 (0x0 << 8) 1156*4882a593Smuzhiyun #define RT5645_HP_OC_TH_105 (0x1 << 8) 1157*4882a593Smuzhiyun #define RT5645_HP_OC_TH_120 (0x2 << 8) 1158*4882a593Smuzhiyun #define RT5645_HP_OC_TH_135 (0x3 << 8) 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun /* Class D Over Current Control (0x8c) */ 1161*4882a593Smuzhiyun #define RT5645_CLSD_OC_MASK (0x1 << 9) 1162*4882a593Smuzhiyun #define RT5645_CLSD_OC_SFT 9 1163*4882a593Smuzhiyun #define RT5645_CLSD_OC_PU (0x0 << 9) 1164*4882a593Smuzhiyun #define RT5645_CLSD_OC_PD (0x1 << 9) 1165*4882a593Smuzhiyun #define RT5645_AUTO_PD_MASK (0x1 << 8) 1166*4882a593Smuzhiyun #define RT5645_AUTO_PD_SFT 8 1167*4882a593Smuzhiyun #define RT5645_AUTO_PD_DIS (0x0 << 8) 1168*4882a593Smuzhiyun #define RT5645_AUTO_PD_EN (0x1 << 8) 1169*4882a593Smuzhiyun #define RT5645_CLSD_OC_TH_MASK (0x3f) 1170*4882a593Smuzhiyun #define RT5645_CLSD_OC_TH_SFT 0 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun /* Class D Output Control (0x8d) */ 1173*4882a593Smuzhiyun #define RT5645_CLSD_RATIO_MASK (0xf << 12) 1174*4882a593Smuzhiyun #define RT5645_CLSD_RATIO_SFT 12 1175*4882a593Smuzhiyun #define RT5645_CLSD_OM_MASK (0x1 << 11) 1176*4882a593Smuzhiyun #define RT5645_CLSD_OM_SFT 11 1177*4882a593Smuzhiyun #define RT5645_CLSD_OM_MONO (0x0 << 11) 1178*4882a593Smuzhiyun #define RT5645_CLSD_OM_STO (0x1 << 11) 1179*4882a593Smuzhiyun #define RT5645_CLSD_SCH_MASK (0x1 << 10) 1180*4882a593Smuzhiyun #define RT5645_CLSD_SCH_SFT 10 1181*4882a593Smuzhiyun #define RT5645_CLSD_SCH_L (0x0 << 10) 1182*4882a593Smuzhiyun #define RT5645_CLSD_SCH_S (0x1 << 10) 1183*4882a593Smuzhiyun 1184*4882a593Smuzhiyun /* Depop Mode Control 1 (0x8e) */ 1185*4882a593Smuzhiyun #define RT5645_SMT_TRIG_MASK (0x1 << 15) 1186*4882a593Smuzhiyun #define RT5645_SMT_TRIG_SFT 15 1187*4882a593Smuzhiyun #define RT5645_SMT_TRIG_DIS (0x0 << 15) 1188*4882a593Smuzhiyun #define RT5645_SMT_TRIG_EN (0x1 << 15) 1189*4882a593Smuzhiyun #define RT5645_HP_L_SMT_MASK (0x1 << 9) 1190*4882a593Smuzhiyun #define RT5645_HP_L_SMT_SFT 9 1191*4882a593Smuzhiyun #define RT5645_HP_L_SMT_DIS (0x0 << 9) 1192*4882a593Smuzhiyun #define RT5645_HP_L_SMT_EN (0x1 << 9) 1193*4882a593Smuzhiyun #define RT5645_HP_R_SMT_MASK (0x1 << 8) 1194*4882a593Smuzhiyun #define RT5645_HP_R_SMT_SFT 8 1195*4882a593Smuzhiyun #define RT5645_HP_R_SMT_DIS (0x0 << 8) 1196*4882a593Smuzhiyun #define RT5645_HP_R_SMT_EN (0x1 << 8) 1197*4882a593Smuzhiyun #define RT5645_HP_CD_PD_MASK (0x1 << 7) 1198*4882a593Smuzhiyun #define RT5645_HP_CD_PD_SFT 7 1199*4882a593Smuzhiyun #define RT5645_HP_CD_PD_DIS (0x0 << 7) 1200*4882a593Smuzhiyun #define RT5645_HP_CD_PD_EN (0x1 << 7) 1201*4882a593Smuzhiyun #define RT5645_RSTN_MASK (0x1 << 6) 1202*4882a593Smuzhiyun #define RT5645_RSTN_SFT 6 1203*4882a593Smuzhiyun #define RT5645_RSTN_DIS (0x0 << 6) 1204*4882a593Smuzhiyun #define RT5645_RSTN_EN (0x1 << 6) 1205*4882a593Smuzhiyun #define RT5645_RSTP_MASK (0x1 << 5) 1206*4882a593Smuzhiyun #define RT5645_RSTP_SFT 5 1207*4882a593Smuzhiyun #define RT5645_RSTP_DIS (0x0 << 5) 1208*4882a593Smuzhiyun #define RT5645_RSTP_EN (0x1 << 5) 1209*4882a593Smuzhiyun #define RT5645_HP_CO_MASK (0x1 << 4) 1210*4882a593Smuzhiyun #define RT5645_HP_CO_SFT 4 1211*4882a593Smuzhiyun #define RT5645_HP_CO_DIS (0x0 << 4) 1212*4882a593Smuzhiyun #define RT5645_HP_CO_EN (0x1 << 4) 1213*4882a593Smuzhiyun #define RT5645_HP_CP_MASK (0x1 << 3) 1214*4882a593Smuzhiyun #define RT5645_HP_CP_SFT 3 1215*4882a593Smuzhiyun #define RT5645_HP_CP_PD (0x0 << 3) 1216*4882a593Smuzhiyun #define RT5645_HP_CP_PU (0x1 << 3) 1217*4882a593Smuzhiyun #define RT5645_HP_SG_MASK (0x1 << 2) 1218*4882a593Smuzhiyun #define RT5645_HP_SG_SFT 2 1219*4882a593Smuzhiyun #define RT5645_HP_SG_DIS (0x0 << 2) 1220*4882a593Smuzhiyun #define RT5645_HP_SG_EN (0x1 << 2) 1221*4882a593Smuzhiyun #define RT5645_HP_DP_MASK (0x1 << 1) 1222*4882a593Smuzhiyun #define RT5645_HP_DP_SFT 1 1223*4882a593Smuzhiyun #define RT5645_HP_DP_PD (0x0 << 1) 1224*4882a593Smuzhiyun #define RT5645_HP_DP_PU (0x1 << 1) 1225*4882a593Smuzhiyun #define RT5645_HP_CB_MASK (0x1) 1226*4882a593Smuzhiyun #define RT5645_HP_CB_SFT 0 1227*4882a593Smuzhiyun #define RT5645_HP_CB_PD (0x0) 1228*4882a593Smuzhiyun #define RT5645_HP_CB_PU (0x1) 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */ 1231*4882a593Smuzhiyun #define RT5645_DEPOP_MASK (0x1 << 13) 1232*4882a593Smuzhiyun #define RT5645_DEPOP_SFT 13 1233*4882a593Smuzhiyun #define RT5645_DEPOP_AUTO (0x0 << 13) 1234*4882a593Smuzhiyun #define RT5645_DEPOP_MAN (0x1 << 13) 1235*4882a593Smuzhiyun #define RT5645_RAMP_MASK (0x1 << 12) 1236*4882a593Smuzhiyun #define RT5645_RAMP_SFT 12 1237*4882a593Smuzhiyun #define RT5645_RAMP_DIS (0x0 << 12) 1238*4882a593Smuzhiyun #define RT5645_RAMP_EN (0x1 << 12) 1239*4882a593Smuzhiyun #define RT5645_BPS_MASK (0x1 << 11) 1240*4882a593Smuzhiyun #define RT5645_BPS_SFT 11 1241*4882a593Smuzhiyun #define RT5645_BPS_DIS (0x0 << 11) 1242*4882a593Smuzhiyun #define RT5645_BPS_EN (0x1 << 11) 1243*4882a593Smuzhiyun #define RT5645_FAST_UPDN_MASK (0x1 << 10) 1244*4882a593Smuzhiyun #define RT5645_FAST_UPDN_SFT 10 1245*4882a593Smuzhiyun #define RT5645_FAST_UPDN_DIS (0x0 << 10) 1246*4882a593Smuzhiyun #define RT5645_FAST_UPDN_EN (0x1 << 10) 1247*4882a593Smuzhiyun #define RT5645_MRES_MASK (0x3 << 8) 1248*4882a593Smuzhiyun #define RT5645_MRES_SFT 8 1249*4882a593Smuzhiyun #define RT5645_MRES_15MO (0x0 << 8) 1250*4882a593Smuzhiyun #define RT5645_MRES_25MO (0x1 << 8) 1251*4882a593Smuzhiyun #define RT5645_MRES_35MO (0x2 << 8) 1252*4882a593Smuzhiyun #define RT5645_MRES_45MO (0x3 << 8) 1253*4882a593Smuzhiyun #define RT5645_VLO_MASK (0x1 << 7) 1254*4882a593Smuzhiyun #define RT5645_VLO_SFT 7 1255*4882a593Smuzhiyun #define RT5645_VLO_3V (0x0 << 7) 1256*4882a593Smuzhiyun #define RT5645_VLO_32V (0x1 << 7) 1257*4882a593Smuzhiyun #define RT5645_DIG_DP_MASK (0x1 << 6) 1258*4882a593Smuzhiyun #define RT5645_DIG_DP_SFT 6 1259*4882a593Smuzhiyun #define RT5645_DIG_DP_DIS (0x0 << 6) 1260*4882a593Smuzhiyun #define RT5645_DIG_DP_EN (0x1 << 6) 1261*4882a593Smuzhiyun #define RT5645_DP_TH_MASK (0x3 << 4) 1262*4882a593Smuzhiyun #define RT5645_DP_TH_SFT 4 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */ 1265*4882a593Smuzhiyun #define RT5645_CP_SYS_MASK (0x7 << 12) 1266*4882a593Smuzhiyun #define RT5645_CP_SYS_SFT 12 1267*4882a593Smuzhiyun #define RT5645_CP_FQ1_MASK (0x7 << 8) 1268*4882a593Smuzhiyun #define RT5645_CP_FQ1_SFT 8 1269*4882a593Smuzhiyun #define RT5645_CP_FQ2_MASK (0x7 << 4) 1270*4882a593Smuzhiyun #define RT5645_CP_FQ2_SFT 4 1271*4882a593Smuzhiyun #define RT5645_CP_FQ3_MASK (0x7) 1272*4882a593Smuzhiyun #define RT5645_CP_FQ3_SFT 0 1273*4882a593Smuzhiyun #define RT5645_CP_FQ_1_5_KHZ 0 1274*4882a593Smuzhiyun #define RT5645_CP_FQ_3_KHZ 1 1275*4882a593Smuzhiyun #define RT5645_CP_FQ_6_KHZ 2 1276*4882a593Smuzhiyun #define RT5645_CP_FQ_12_KHZ 3 1277*4882a593Smuzhiyun #define RT5645_CP_FQ_24_KHZ 4 1278*4882a593Smuzhiyun #define RT5645_CP_FQ_48_KHZ 5 1279*4882a593Smuzhiyun #define RT5645_CP_FQ_96_KHZ 6 1280*4882a593Smuzhiyun #define RT5645_CP_FQ_192_KHZ 7 1281*4882a593Smuzhiyun 1282*4882a593Smuzhiyun /* PV detection and SPK gain control (0x92) */ 1283*4882a593Smuzhiyun #define RT5645_PVDD_DET_MASK (0x1 << 15) 1284*4882a593Smuzhiyun #define RT5645_PVDD_DET_SFT 15 1285*4882a593Smuzhiyun #define RT5645_PVDD_DET_DIS (0x0 << 15) 1286*4882a593Smuzhiyun #define RT5645_PVDD_DET_EN (0x1 << 15) 1287*4882a593Smuzhiyun #define RT5645_SPK_AG_MASK (0x1 << 14) 1288*4882a593Smuzhiyun #define RT5645_SPK_AG_SFT 14 1289*4882a593Smuzhiyun #define RT5645_SPK_AG_DIS (0x0 << 14) 1290*4882a593Smuzhiyun #define RT5645_SPK_AG_EN (0x1 << 14) 1291*4882a593Smuzhiyun 1292*4882a593Smuzhiyun /* Micbias Control (0x93) */ 1293*4882a593Smuzhiyun #define RT5645_MIC1_BS_MASK (0x1 << 15) 1294*4882a593Smuzhiyun #define RT5645_MIC1_BS_SFT 15 1295*4882a593Smuzhiyun #define RT5645_MIC1_BS_9AV (0x0 << 15) 1296*4882a593Smuzhiyun #define RT5645_MIC1_BS_75AV (0x1 << 15) 1297*4882a593Smuzhiyun #define RT5645_MIC2_BS_MASK (0x1 << 14) 1298*4882a593Smuzhiyun #define RT5645_MIC2_BS_SFT 14 1299*4882a593Smuzhiyun #define RT5645_MIC2_BS_9AV (0x0 << 14) 1300*4882a593Smuzhiyun #define RT5645_MIC2_BS_75AV (0x1 << 14) 1301*4882a593Smuzhiyun #define RT5645_MIC1_CLK_MASK (0x1 << 13) 1302*4882a593Smuzhiyun #define RT5645_MIC1_CLK_SFT 13 1303*4882a593Smuzhiyun #define RT5645_MIC1_CLK_DIS (0x0 << 13) 1304*4882a593Smuzhiyun #define RT5645_MIC1_CLK_EN (0x1 << 13) 1305*4882a593Smuzhiyun #define RT5645_MIC2_CLK_MASK (0x1 << 12) 1306*4882a593Smuzhiyun #define RT5645_MIC2_CLK_SFT 12 1307*4882a593Smuzhiyun #define RT5645_MIC2_CLK_DIS (0x0 << 12) 1308*4882a593Smuzhiyun #define RT5645_MIC2_CLK_EN (0x1 << 12) 1309*4882a593Smuzhiyun #define RT5645_MIC1_OVCD_MASK (0x1 << 11) 1310*4882a593Smuzhiyun #define RT5645_MIC1_OVCD_SFT 11 1311*4882a593Smuzhiyun #define RT5645_MIC1_OVCD_DIS (0x0 << 11) 1312*4882a593Smuzhiyun #define RT5645_MIC1_OVCD_EN (0x1 << 11) 1313*4882a593Smuzhiyun #define RT5645_MIC1_OVTH_MASK (0x3 << 9) 1314*4882a593Smuzhiyun #define RT5645_MIC1_OVTH_SFT 9 1315*4882a593Smuzhiyun #define RT5645_MIC1_OVTH_600UA (0x0 << 9) 1316*4882a593Smuzhiyun #define RT5645_MIC1_OVTH_1500UA (0x1 << 9) 1317*4882a593Smuzhiyun #define RT5645_MIC1_OVTH_2000UA (0x2 << 9) 1318*4882a593Smuzhiyun #define RT5645_MIC2_OVCD_MASK (0x1 << 8) 1319*4882a593Smuzhiyun #define RT5645_MIC2_OVCD_SFT 8 1320*4882a593Smuzhiyun #define RT5645_MIC2_OVCD_DIS (0x0 << 8) 1321*4882a593Smuzhiyun #define RT5645_MIC2_OVCD_EN (0x1 << 8) 1322*4882a593Smuzhiyun #define RT5645_MIC2_OVTH_MASK (0x3 << 6) 1323*4882a593Smuzhiyun #define RT5645_MIC2_OVTH_SFT 6 1324*4882a593Smuzhiyun #define RT5645_MIC2_OVTH_600UA (0x0 << 6) 1325*4882a593Smuzhiyun #define RT5645_MIC2_OVTH_1500UA (0x1 << 6) 1326*4882a593Smuzhiyun #define RT5645_MIC2_OVTH_2000UA (0x2 << 6) 1327*4882a593Smuzhiyun #define RT5645_PWR_MB_MASK (0x1 << 5) 1328*4882a593Smuzhiyun #define RT5645_PWR_MB_SFT 5 1329*4882a593Smuzhiyun #define RT5645_PWR_MB_PD (0x0 << 5) 1330*4882a593Smuzhiyun #define RT5645_PWR_MB_PU (0x1 << 5) 1331*4882a593Smuzhiyun #define RT5645_PWR_CLK25M_MASK (0x1 << 4) 1332*4882a593Smuzhiyun #define RT5645_PWR_CLK25M_SFT 4 1333*4882a593Smuzhiyun #define RT5645_PWR_CLK25M_PD (0x0 << 4) 1334*4882a593Smuzhiyun #define RT5645_PWR_CLK25M_PU (0x1 << 4) 1335*4882a593Smuzhiyun #define RT5645_IRQ_CLK_MCLK (0x0 << 3) 1336*4882a593Smuzhiyun #define RT5645_IRQ_CLK_INT (0x1 << 3) 1337*4882a593Smuzhiyun #define RT5645_JD1_MODE_MASK (0x3 << 0) 1338*4882a593Smuzhiyun #define RT5645_JD1_MODE_0 (0x0 << 0) 1339*4882a593Smuzhiyun #define RT5645_JD1_MODE_1 (0x1 << 0) 1340*4882a593Smuzhiyun #define RT5645_JD1_MODE_2 (0x2 << 0) 1341*4882a593Smuzhiyun 1342*4882a593Smuzhiyun /* VAD Control 4 (0x9d) */ 1343*4882a593Smuzhiyun #define RT5645_VAD_SEL_MASK (0x3 << 8) 1344*4882a593Smuzhiyun #define RT5645_VAD_SEL_SFT 8 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun /* EQ Control 1 (0xb0) */ 1347*4882a593Smuzhiyun #define RT5645_EQ_SRC_MASK (0x1 << 15) 1348*4882a593Smuzhiyun #define RT5645_EQ_SRC_SFT 15 1349*4882a593Smuzhiyun #define RT5645_EQ_SRC_DAC (0x0 << 15) 1350*4882a593Smuzhiyun #define RT5645_EQ_SRC_ADC (0x1 << 15) 1351*4882a593Smuzhiyun #define RT5645_EQ_UPD (0x1 << 14) 1352*4882a593Smuzhiyun #define RT5645_EQ_UPD_BIT 14 1353*4882a593Smuzhiyun #define RT5645_EQ_CD_MASK (0x1 << 13) 1354*4882a593Smuzhiyun #define RT5645_EQ_CD_SFT 13 1355*4882a593Smuzhiyun #define RT5645_EQ_CD_DIS (0x0 << 13) 1356*4882a593Smuzhiyun #define RT5645_EQ_CD_EN (0x1 << 13) 1357*4882a593Smuzhiyun #define RT5645_EQ_DITH_MASK (0x3 << 8) 1358*4882a593Smuzhiyun #define RT5645_EQ_DITH_SFT 8 1359*4882a593Smuzhiyun #define RT5645_EQ_DITH_NOR (0x0 << 8) 1360*4882a593Smuzhiyun #define RT5645_EQ_DITH_LSB (0x1 << 8) 1361*4882a593Smuzhiyun #define RT5645_EQ_DITH_LSB_1 (0x2 << 8) 1362*4882a593Smuzhiyun #define RT5645_EQ_DITH_LSB_2 (0x3 << 8) 1363*4882a593Smuzhiyun 1364*4882a593Smuzhiyun /* EQ Control 2 (0xb1) */ 1365*4882a593Smuzhiyun #define RT5645_EQ_HPF1_M_MASK (0x1 << 8) 1366*4882a593Smuzhiyun #define RT5645_EQ_HPF1_M_SFT 8 1367*4882a593Smuzhiyun #define RT5645_EQ_HPF1_M_HI (0x0 << 8) 1368*4882a593Smuzhiyun #define RT5645_EQ_HPF1_M_1ST (0x1 << 8) 1369*4882a593Smuzhiyun #define RT5645_EQ_LPF1_M_MASK (0x1 << 7) 1370*4882a593Smuzhiyun #define RT5645_EQ_LPF1_M_SFT 7 1371*4882a593Smuzhiyun #define RT5645_EQ_LPF1_M_LO (0x0 << 7) 1372*4882a593Smuzhiyun #define RT5645_EQ_LPF1_M_1ST (0x1 << 7) 1373*4882a593Smuzhiyun #define RT5645_EQ_HPF2_MASK (0x1 << 6) 1374*4882a593Smuzhiyun #define RT5645_EQ_HPF2_SFT 6 1375*4882a593Smuzhiyun #define RT5645_EQ_HPF2_DIS (0x0 << 6) 1376*4882a593Smuzhiyun #define RT5645_EQ_HPF2_EN (0x1 << 6) 1377*4882a593Smuzhiyun #define RT5645_EQ_HPF1_MASK (0x1 << 5) 1378*4882a593Smuzhiyun #define RT5645_EQ_HPF1_SFT 5 1379*4882a593Smuzhiyun #define RT5645_EQ_HPF1_DIS (0x0 << 5) 1380*4882a593Smuzhiyun #define RT5645_EQ_HPF1_EN (0x1 << 5) 1381*4882a593Smuzhiyun #define RT5645_EQ_BPF4_MASK (0x1 << 4) 1382*4882a593Smuzhiyun #define RT5645_EQ_BPF4_SFT 4 1383*4882a593Smuzhiyun #define RT5645_EQ_BPF4_DIS (0x0 << 4) 1384*4882a593Smuzhiyun #define RT5645_EQ_BPF4_EN (0x1 << 4) 1385*4882a593Smuzhiyun #define RT5645_EQ_BPF3_MASK (0x1 << 3) 1386*4882a593Smuzhiyun #define RT5645_EQ_BPF3_SFT 3 1387*4882a593Smuzhiyun #define RT5645_EQ_BPF3_DIS (0x0 << 3) 1388*4882a593Smuzhiyun #define RT5645_EQ_BPF3_EN (0x1 << 3) 1389*4882a593Smuzhiyun #define RT5645_EQ_BPF2_MASK (0x1 << 2) 1390*4882a593Smuzhiyun #define RT5645_EQ_BPF2_SFT 2 1391*4882a593Smuzhiyun #define RT5645_EQ_BPF2_DIS (0x0 << 2) 1392*4882a593Smuzhiyun #define RT5645_EQ_BPF2_EN (0x1 << 2) 1393*4882a593Smuzhiyun #define RT5645_EQ_BPF1_MASK (0x1 << 1) 1394*4882a593Smuzhiyun #define RT5645_EQ_BPF1_SFT 1 1395*4882a593Smuzhiyun #define RT5645_EQ_BPF1_DIS (0x0 << 1) 1396*4882a593Smuzhiyun #define RT5645_EQ_BPF1_EN (0x1 << 1) 1397*4882a593Smuzhiyun #define RT5645_EQ_LPF_MASK (0x1) 1398*4882a593Smuzhiyun #define RT5645_EQ_LPF_SFT 0 1399*4882a593Smuzhiyun #define RT5645_EQ_LPF_DIS (0x0) 1400*4882a593Smuzhiyun #define RT5645_EQ_LPF_EN (0x1) 1401*4882a593Smuzhiyun #define RT5645_EQ_CTRL_MASK (0x7f) 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun /* Memory Test (0xb2) */ 1404*4882a593Smuzhiyun #define RT5645_MT_MASK (0x1 << 15) 1405*4882a593Smuzhiyun #define RT5645_MT_SFT 15 1406*4882a593Smuzhiyun #define RT5645_MT_DIS (0x0 << 15) 1407*4882a593Smuzhiyun #define RT5645_MT_EN (0x1 << 15) 1408*4882a593Smuzhiyun 1409*4882a593Smuzhiyun /* DRC/AGC Control 1 (0xb4) */ 1410*4882a593Smuzhiyun #define RT5645_DRC_AGC_P_MASK (0x1 << 15) 1411*4882a593Smuzhiyun #define RT5645_DRC_AGC_P_SFT 15 1412*4882a593Smuzhiyun #define RT5645_DRC_AGC_P_DAC (0x0 << 15) 1413*4882a593Smuzhiyun #define RT5645_DRC_AGC_P_ADC (0x1 << 15) 1414*4882a593Smuzhiyun #define RT5645_DRC_AGC_MASK (0x1 << 14) 1415*4882a593Smuzhiyun #define RT5645_DRC_AGC_SFT 14 1416*4882a593Smuzhiyun #define RT5645_DRC_AGC_DIS (0x0 << 14) 1417*4882a593Smuzhiyun #define RT5645_DRC_AGC_EN (0x1 << 14) 1418*4882a593Smuzhiyun #define RT5645_DRC_AGC_UPD (0x1 << 13) 1419*4882a593Smuzhiyun #define RT5645_DRC_AGC_UPD_BIT 13 1420*4882a593Smuzhiyun #define RT5645_DRC_AGC_AR_MASK (0x1f << 8) 1421*4882a593Smuzhiyun #define RT5645_DRC_AGC_AR_SFT 8 1422*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_MASK (0x7 << 5) 1423*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_SFT 5 1424*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_48K (0x1 << 5) 1425*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_96K (0x2 << 5) 1426*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_192K (0x3 << 5) 1427*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_441K (0x5 << 5) 1428*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_882K (0x6 << 5) 1429*4882a593Smuzhiyun #define RT5645_DRC_AGC_R_1764K (0x7 << 5) 1430*4882a593Smuzhiyun #define RT5645_DRC_AGC_RC_MASK (0x1f) 1431*4882a593Smuzhiyun #define RT5645_DRC_AGC_RC_SFT 0 1432*4882a593Smuzhiyun 1433*4882a593Smuzhiyun /* DRC/AGC Control 2 (0xb5) */ 1434*4882a593Smuzhiyun #define RT5645_DRC_AGC_POB_MASK (0x3f << 8) 1435*4882a593Smuzhiyun #define RT5645_DRC_AGC_POB_SFT 8 1436*4882a593Smuzhiyun #define RT5645_DRC_AGC_CP_MASK (0x1 << 7) 1437*4882a593Smuzhiyun #define RT5645_DRC_AGC_CP_SFT 7 1438*4882a593Smuzhiyun #define RT5645_DRC_AGC_CP_DIS (0x0 << 7) 1439*4882a593Smuzhiyun #define RT5645_DRC_AGC_CP_EN (0x1 << 7) 1440*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_MASK (0x3 << 5) 1441*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_SFT 5 1442*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_1_1 (0x0 << 5) 1443*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_1_2 (0x1 << 5) 1444*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_1_3 (0x2 << 5) 1445*4882a593Smuzhiyun #define RT5645_DRC_AGC_CPR_1_4 (0x3 << 5) 1446*4882a593Smuzhiyun #define RT5645_DRC_AGC_PRB_MASK (0x1f) 1447*4882a593Smuzhiyun #define RT5645_DRC_AGC_PRB_SFT 0 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun /* DRC/AGC Control 3 (0xb6) */ 1450*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGB_MASK (0xf << 12) 1451*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGB_SFT 12 1452*4882a593Smuzhiyun #define RT5645_DRC_AGC_TAR_MASK (0x1f << 7) 1453*4882a593Smuzhiyun #define RT5645_DRC_AGC_TAR_SFT 7 1454*4882a593Smuzhiyun #define RT5645_DRC_AGC_NG_MASK (0x1 << 6) 1455*4882a593Smuzhiyun #define RT5645_DRC_AGC_NG_SFT 6 1456*4882a593Smuzhiyun #define RT5645_DRC_AGC_NG_DIS (0x0 << 6) 1457*4882a593Smuzhiyun #define RT5645_DRC_AGC_NG_EN (0x1 << 6) 1458*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGH_MASK (0x1 << 5) 1459*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGH_SFT 5 1460*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGH_DIS (0x0 << 5) 1461*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGH_EN (0x1 << 5) 1462*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGT_MASK (0x1f) 1463*4882a593Smuzhiyun #define RT5645_DRC_AGC_NGT_SFT 0 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun /* ANC Control 1 (0xb8) */ 1466*4882a593Smuzhiyun #define RT5645_ANC_M_MASK (0x1 << 15) 1467*4882a593Smuzhiyun #define RT5645_ANC_M_SFT 15 1468*4882a593Smuzhiyun #define RT5645_ANC_M_NOR (0x0 << 15) 1469*4882a593Smuzhiyun #define RT5645_ANC_M_REV (0x1 << 15) 1470*4882a593Smuzhiyun #define RT5645_ANC_MASK (0x1 << 14) 1471*4882a593Smuzhiyun #define RT5645_ANC_SFT 14 1472*4882a593Smuzhiyun #define RT5645_ANC_DIS (0x0 << 14) 1473*4882a593Smuzhiyun #define RT5645_ANC_EN (0x1 << 14) 1474*4882a593Smuzhiyun #define RT5645_ANC_MD_MASK (0x3 << 12) 1475*4882a593Smuzhiyun #define RT5645_ANC_MD_SFT 12 1476*4882a593Smuzhiyun #define RT5645_ANC_MD_DIS (0x0 << 12) 1477*4882a593Smuzhiyun #define RT5645_ANC_MD_67MS (0x1 << 12) 1478*4882a593Smuzhiyun #define RT5645_ANC_MD_267MS (0x2 << 12) 1479*4882a593Smuzhiyun #define RT5645_ANC_MD_1067MS (0x3 << 12) 1480*4882a593Smuzhiyun #define RT5645_ANC_SN_MASK (0x1 << 11) 1481*4882a593Smuzhiyun #define RT5645_ANC_SN_SFT 11 1482*4882a593Smuzhiyun #define RT5645_ANC_SN_DIS (0x0 << 11) 1483*4882a593Smuzhiyun #define RT5645_ANC_SN_EN (0x1 << 11) 1484*4882a593Smuzhiyun #define RT5645_ANC_CLK_MASK (0x1 << 10) 1485*4882a593Smuzhiyun #define RT5645_ANC_CLK_SFT 10 1486*4882a593Smuzhiyun #define RT5645_ANC_CLK_ANC (0x0 << 10) 1487*4882a593Smuzhiyun #define RT5645_ANC_CLK_REG (0x1 << 10) 1488*4882a593Smuzhiyun #define RT5645_ANC_ZCD_MASK (0x3 << 8) 1489*4882a593Smuzhiyun #define RT5645_ANC_ZCD_SFT 8 1490*4882a593Smuzhiyun #define RT5645_ANC_ZCD_DIS (0x0 << 8) 1491*4882a593Smuzhiyun #define RT5645_ANC_ZCD_T1 (0x1 << 8) 1492*4882a593Smuzhiyun #define RT5645_ANC_ZCD_T2 (0x2 << 8) 1493*4882a593Smuzhiyun #define RT5645_ANC_ZCD_WT (0x3 << 8) 1494*4882a593Smuzhiyun #define RT5645_ANC_CS_MASK (0x1 << 7) 1495*4882a593Smuzhiyun #define RT5645_ANC_CS_SFT 7 1496*4882a593Smuzhiyun #define RT5645_ANC_CS_DIS (0x0 << 7) 1497*4882a593Smuzhiyun #define RT5645_ANC_CS_EN (0x1 << 7) 1498*4882a593Smuzhiyun #define RT5645_ANC_SW_MASK (0x1 << 6) 1499*4882a593Smuzhiyun #define RT5645_ANC_SW_SFT 6 1500*4882a593Smuzhiyun #define RT5645_ANC_SW_NOR (0x0 << 6) 1501*4882a593Smuzhiyun #define RT5645_ANC_SW_AUTO (0x1 << 6) 1502*4882a593Smuzhiyun #define RT5645_ANC_CO_L_MASK (0x3f) 1503*4882a593Smuzhiyun #define RT5645_ANC_CO_L_SFT 0 1504*4882a593Smuzhiyun 1505*4882a593Smuzhiyun /* ANC Control 2 (0xb6) */ 1506*4882a593Smuzhiyun #define RT5645_ANC_FG_R_MASK (0xf << 12) 1507*4882a593Smuzhiyun #define RT5645_ANC_FG_R_SFT 12 1508*4882a593Smuzhiyun #define RT5645_ANC_FG_L_MASK (0xf << 8) 1509*4882a593Smuzhiyun #define RT5645_ANC_FG_L_SFT 8 1510*4882a593Smuzhiyun #define RT5645_ANC_CG_R_MASK (0xf << 4) 1511*4882a593Smuzhiyun #define RT5645_ANC_CG_R_SFT 4 1512*4882a593Smuzhiyun #define RT5645_ANC_CG_L_MASK (0xf) 1513*4882a593Smuzhiyun #define RT5645_ANC_CG_L_SFT 0 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun /* ANC Control 3 (0xb6) */ 1516*4882a593Smuzhiyun #define RT5645_ANC_CD_MASK (0x1 << 6) 1517*4882a593Smuzhiyun #define RT5645_ANC_CD_SFT 6 1518*4882a593Smuzhiyun #define RT5645_ANC_CD_BOTH (0x0 << 6) 1519*4882a593Smuzhiyun #define RT5645_ANC_CD_IND (0x1 << 6) 1520*4882a593Smuzhiyun #define RT5645_ANC_CO_R_MASK (0x3f) 1521*4882a593Smuzhiyun #define RT5645_ANC_CO_R_SFT 0 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun /* Jack Detect Control (0xbb) */ 1524*4882a593Smuzhiyun #define RT5645_JD_MASK (0x7 << 13) 1525*4882a593Smuzhiyun #define RT5645_JD_SFT 13 1526*4882a593Smuzhiyun #define RT5645_JD_DIS (0x0 << 13) 1527*4882a593Smuzhiyun #define RT5645_JD_GPIO1 (0x1 << 13) 1528*4882a593Smuzhiyun #define RT5645_JD_JD1_IN4P (0x2 << 13) 1529*4882a593Smuzhiyun #define RT5645_JD_JD2_IN4N (0x3 << 13) 1530*4882a593Smuzhiyun #define RT5645_JD_GPIO2 (0x4 << 13) 1531*4882a593Smuzhiyun #define RT5645_JD_GPIO3 (0x5 << 13) 1532*4882a593Smuzhiyun #define RT5645_JD_GPIO4 (0x6 << 13) 1533*4882a593Smuzhiyun #define RT5645_JD_HP_MASK (0x1 << 11) 1534*4882a593Smuzhiyun #define RT5645_JD_HP_SFT 11 1535*4882a593Smuzhiyun #define RT5645_JD_HP_DIS (0x0 << 11) 1536*4882a593Smuzhiyun #define RT5645_JD_HP_EN (0x1 << 11) 1537*4882a593Smuzhiyun #define RT5645_JD_HP_TRG_MASK (0x1 << 10) 1538*4882a593Smuzhiyun #define RT5645_JD_HP_TRG_SFT 10 1539*4882a593Smuzhiyun #define RT5645_JD_HP_TRG_LO (0x0 << 10) 1540*4882a593Smuzhiyun #define RT5645_JD_HP_TRG_HI (0x1 << 10) 1541*4882a593Smuzhiyun #define RT5645_JD_SPL_MASK (0x1 << 9) 1542*4882a593Smuzhiyun #define RT5645_JD_SPL_SFT 9 1543*4882a593Smuzhiyun #define RT5645_JD_SPL_DIS (0x0 << 9) 1544*4882a593Smuzhiyun #define RT5645_JD_SPL_EN (0x1 << 9) 1545*4882a593Smuzhiyun #define RT5645_JD_SPL_TRG_MASK (0x1 << 8) 1546*4882a593Smuzhiyun #define RT5645_JD_SPL_TRG_SFT 8 1547*4882a593Smuzhiyun #define RT5645_JD_SPL_TRG_LO (0x0 << 8) 1548*4882a593Smuzhiyun #define RT5645_JD_SPL_TRG_HI (0x1 << 8) 1549*4882a593Smuzhiyun #define RT5645_JD_SPR_MASK (0x1 << 7) 1550*4882a593Smuzhiyun #define RT5645_JD_SPR_SFT 7 1551*4882a593Smuzhiyun #define RT5645_JD_SPR_DIS (0x0 << 7) 1552*4882a593Smuzhiyun #define RT5645_JD_SPR_EN (0x1 << 7) 1553*4882a593Smuzhiyun #define RT5645_JD_SPR_TRG_MASK (0x1 << 6) 1554*4882a593Smuzhiyun #define RT5645_JD_SPR_TRG_SFT 6 1555*4882a593Smuzhiyun #define RT5645_JD_SPR_TRG_LO (0x0 << 6) 1556*4882a593Smuzhiyun #define RT5645_JD_SPR_TRG_HI (0x1 << 6) 1557*4882a593Smuzhiyun #define RT5645_JD_MO_MASK (0x1 << 5) 1558*4882a593Smuzhiyun #define RT5645_JD_MO_SFT 5 1559*4882a593Smuzhiyun #define RT5645_JD_MO_DIS (0x0 << 5) 1560*4882a593Smuzhiyun #define RT5645_JD_MO_EN (0x1 << 5) 1561*4882a593Smuzhiyun #define RT5645_JD_MO_TRG_MASK (0x1 << 4) 1562*4882a593Smuzhiyun #define RT5645_JD_MO_TRG_SFT 4 1563*4882a593Smuzhiyun #define RT5645_JD_MO_TRG_LO (0x0 << 4) 1564*4882a593Smuzhiyun #define RT5645_JD_MO_TRG_HI (0x1 << 4) 1565*4882a593Smuzhiyun #define RT5645_JD_LO_MASK (0x1 << 3) 1566*4882a593Smuzhiyun #define RT5645_JD_LO_SFT 3 1567*4882a593Smuzhiyun #define RT5645_JD_LO_DIS (0x0 << 3) 1568*4882a593Smuzhiyun #define RT5645_JD_LO_EN (0x1 << 3) 1569*4882a593Smuzhiyun #define RT5645_JD_LO_TRG_MASK (0x1 << 2) 1570*4882a593Smuzhiyun #define RT5645_JD_LO_TRG_SFT 2 1571*4882a593Smuzhiyun #define RT5645_JD_LO_TRG_LO (0x0 << 2) 1572*4882a593Smuzhiyun #define RT5645_JD_LO_TRG_HI (0x1 << 2) 1573*4882a593Smuzhiyun #define RT5645_JD1_IN4P_MASK (0x1 << 1) 1574*4882a593Smuzhiyun #define RT5645_JD1_IN4P_SFT 1 1575*4882a593Smuzhiyun #define RT5645_JD1_IN4P_DIS (0x0 << 1) 1576*4882a593Smuzhiyun #define RT5645_JD1_IN4P_EN (0x1 << 1) 1577*4882a593Smuzhiyun #define RT5645_JD2_IN4N_MASK (0x1) 1578*4882a593Smuzhiyun #define RT5645_JD2_IN4N_SFT 0 1579*4882a593Smuzhiyun #define RT5645_JD2_IN4N_DIS (0x0) 1580*4882a593Smuzhiyun #define RT5645_JD2_IN4N_EN (0x1) 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun /* Jack detect for ANC (0xbc) */ 1583*4882a593Smuzhiyun #define RT5645_ANC_DET_MASK (0x3 << 4) 1584*4882a593Smuzhiyun #define RT5645_ANC_DET_SFT 4 1585*4882a593Smuzhiyun #define RT5645_ANC_DET_DIS (0x0 << 4) 1586*4882a593Smuzhiyun #define RT5645_ANC_DET_MB1 (0x1 << 4) 1587*4882a593Smuzhiyun #define RT5645_ANC_DET_MB2 (0x2 << 4) 1588*4882a593Smuzhiyun #define RT5645_ANC_DET_JD (0x3 << 4) 1589*4882a593Smuzhiyun #define RT5645_AD_TRG_MASK (0x1 << 3) 1590*4882a593Smuzhiyun #define RT5645_AD_TRG_SFT 3 1591*4882a593Smuzhiyun #define RT5645_AD_TRG_LO (0x0 << 3) 1592*4882a593Smuzhiyun #define RT5645_AD_TRG_HI (0x1 << 3) 1593*4882a593Smuzhiyun #define RT5645_ANCM_DET_MASK (0x3 << 4) 1594*4882a593Smuzhiyun #define RT5645_ANCM_DET_SFT 4 1595*4882a593Smuzhiyun #define RT5645_ANCM_DET_DIS (0x0 << 4) 1596*4882a593Smuzhiyun #define RT5645_ANCM_DET_MB1 (0x1 << 4) 1597*4882a593Smuzhiyun #define RT5645_ANCM_DET_MB2 (0x2 << 4) 1598*4882a593Smuzhiyun #define RT5645_ANCM_DET_JD (0x3 << 4) 1599*4882a593Smuzhiyun #define RT5645_AMD_TRG_MASK (0x1 << 3) 1600*4882a593Smuzhiyun #define RT5645_AMD_TRG_SFT 3 1601*4882a593Smuzhiyun #define RT5645_AMD_TRG_LO (0x0 << 3) 1602*4882a593Smuzhiyun #define RT5645_AMD_TRG_HI (0x1 << 3) 1603*4882a593Smuzhiyun 1604*4882a593Smuzhiyun /* IRQ Control 1 (0xbd) */ 1605*4882a593Smuzhiyun #define RT5645_IRQ_JD_MASK (0x1 << 15) 1606*4882a593Smuzhiyun #define RT5645_IRQ_JD_SFT 15 1607*4882a593Smuzhiyun #define RT5645_IRQ_JD_BP (0x0 << 15) 1608*4882a593Smuzhiyun #define RT5645_IRQ_JD_NOR (0x1 << 15) 1609*4882a593Smuzhiyun #define RT5645_IRQ_OT_MASK (0x1 << 14) 1610*4882a593Smuzhiyun #define RT5645_IRQ_OT_SFT 14 1611*4882a593Smuzhiyun #define RT5645_IRQ_OT_BP (0x0 << 14) 1612*4882a593Smuzhiyun #define RT5645_IRQ_OT_NOR (0x1 << 14) 1613*4882a593Smuzhiyun #define RT5645_JD_STKY_MASK (0x1 << 13) 1614*4882a593Smuzhiyun #define RT5645_JD_STKY_SFT 13 1615*4882a593Smuzhiyun #define RT5645_JD_STKY_DIS (0x0 << 13) 1616*4882a593Smuzhiyun #define RT5645_JD_STKY_EN (0x1 << 13) 1617*4882a593Smuzhiyun #define RT5645_OT_STKY_MASK (0x1 << 12) 1618*4882a593Smuzhiyun #define RT5645_OT_STKY_SFT 12 1619*4882a593Smuzhiyun #define RT5645_OT_STKY_DIS (0x0 << 12) 1620*4882a593Smuzhiyun #define RT5645_OT_STKY_EN (0x1 << 12) 1621*4882a593Smuzhiyun #define RT5645_JD_P_MASK (0x1 << 11) 1622*4882a593Smuzhiyun #define RT5645_JD_P_SFT 11 1623*4882a593Smuzhiyun #define RT5645_JD_P_NOR (0x0 << 11) 1624*4882a593Smuzhiyun #define RT5645_JD_P_INV (0x1 << 11) 1625*4882a593Smuzhiyun #define RT5645_OT_P_MASK (0x1 << 10) 1626*4882a593Smuzhiyun #define RT5645_OT_P_SFT 10 1627*4882a593Smuzhiyun #define RT5645_OT_P_NOR (0x0 << 10) 1628*4882a593Smuzhiyun #define RT5645_OT_P_INV (0x1 << 10) 1629*4882a593Smuzhiyun #define RT5645_IRQ_JD_1_1_EN (0x1 << 9) 1630*4882a593Smuzhiyun #define RT5645_JD_1_1_MASK (0x1 << 7) 1631*4882a593Smuzhiyun #define RT5645_JD_1_1_SFT 7 1632*4882a593Smuzhiyun #define RT5645_JD_1_1_NOR (0x0 << 7) 1633*4882a593Smuzhiyun #define RT5645_JD_1_1_INV (0x1 << 7) 1634*4882a593Smuzhiyun 1635*4882a593Smuzhiyun /* IRQ Control 2 (0xbe) */ 1636*4882a593Smuzhiyun #define RT5645_IRQ_MB1_OC_MASK (0x1 << 15) 1637*4882a593Smuzhiyun #define RT5645_IRQ_MB1_OC_SFT 15 1638*4882a593Smuzhiyun #define RT5645_IRQ_MB1_OC_BP (0x0 << 15) 1639*4882a593Smuzhiyun #define RT5645_IRQ_MB1_OC_NOR (0x1 << 15) 1640*4882a593Smuzhiyun #define RT5645_IRQ_MB2_OC_MASK (0x1 << 14) 1641*4882a593Smuzhiyun #define RT5645_IRQ_MB2_OC_SFT 14 1642*4882a593Smuzhiyun #define RT5645_IRQ_MB2_OC_BP (0x0 << 14) 1643*4882a593Smuzhiyun #define RT5645_IRQ_MB2_OC_NOR (0x1 << 14) 1644*4882a593Smuzhiyun #define RT5645_MB1_OC_STKY_MASK (0x1 << 13) 1645*4882a593Smuzhiyun #define RT5645_MB1_OC_STKY_SFT 13 1646*4882a593Smuzhiyun #define RT5645_MB1_OC_STKY_DIS (0x0 << 13) 1647*4882a593Smuzhiyun #define RT5645_MB1_OC_STKY_EN (0x1 << 13) 1648*4882a593Smuzhiyun #define RT5645_MB2_OC_STKY_MASK (0x1 << 12) 1649*4882a593Smuzhiyun #define RT5645_MB2_OC_STKY_SFT 12 1650*4882a593Smuzhiyun #define RT5645_MB2_OC_STKY_DIS (0x0 << 12) 1651*4882a593Smuzhiyun #define RT5645_MB2_OC_STKY_EN (0x1 << 12) 1652*4882a593Smuzhiyun #define RT5645_MB1_OC_P_MASK (0x1 << 7) 1653*4882a593Smuzhiyun #define RT5645_MB1_OC_P_SFT 7 1654*4882a593Smuzhiyun #define RT5645_MB1_OC_P_NOR (0x0 << 7) 1655*4882a593Smuzhiyun #define RT5645_MB1_OC_P_INV (0x1 << 7) 1656*4882a593Smuzhiyun #define RT5645_MB2_OC_P_MASK (0x1 << 6) 1657*4882a593Smuzhiyun #define RT5645_MB2_OC_P_SFT 6 1658*4882a593Smuzhiyun #define RT5645_MB2_OC_P_NOR (0x0 << 6) 1659*4882a593Smuzhiyun #define RT5645_MB2_OC_P_INV (0x1 << 6) 1660*4882a593Smuzhiyun #define RT5645_MB1_OC_CLR (0x1 << 3) 1661*4882a593Smuzhiyun #define RT5645_MB1_OC_CLR_SFT 3 1662*4882a593Smuzhiyun #define RT5645_MB2_OC_CLR (0x1 << 2) 1663*4882a593Smuzhiyun #define RT5645_MB2_OC_CLR_SFT 2 1664*4882a593Smuzhiyun 1665*4882a593Smuzhiyun /* GPIO Control 1 (0xc0) */ 1666*4882a593Smuzhiyun #define RT5645_GP1_PIN_MASK (0x1 << 15) 1667*4882a593Smuzhiyun #define RT5645_GP1_PIN_SFT 15 1668*4882a593Smuzhiyun #define RT5645_GP1_PIN_GPIO1 (0x0 << 15) 1669*4882a593Smuzhiyun #define RT5645_GP1_PIN_IRQ (0x1 << 15) 1670*4882a593Smuzhiyun #define RT5645_GP2_PIN_MASK (0x1 << 14) 1671*4882a593Smuzhiyun #define RT5645_GP2_PIN_SFT 14 1672*4882a593Smuzhiyun #define RT5645_GP2_PIN_GPIO2 (0x0 << 14) 1673*4882a593Smuzhiyun #define RT5645_GP2_PIN_DMIC1_SCL (0x1 << 14) 1674*4882a593Smuzhiyun #define RT5645_GP3_PIN_MASK (0x3 << 12) 1675*4882a593Smuzhiyun #define RT5645_GP3_PIN_SFT 12 1676*4882a593Smuzhiyun #define RT5645_GP3_PIN_GPIO3 (0x0 << 12) 1677*4882a593Smuzhiyun #define RT5645_GP3_PIN_DMIC1_SDA (0x1 << 12) 1678*4882a593Smuzhiyun #define RT5645_GP3_PIN_IRQ (0x2 << 12) 1679*4882a593Smuzhiyun #define RT5645_GP4_PIN_MASK (0x1 << 11) 1680*4882a593Smuzhiyun #define RT5645_GP4_PIN_SFT 11 1681*4882a593Smuzhiyun #define RT5645_GP4_PIN_GPIO4 (0x0 << 11) 1682*4882a593Smuzhiyun #define RT5645_GP4_PIN_DMIC2_SDA (0x1 << 11) 1683*4882a593Smuzhiyun #define RT5645_DP_SIG_MASK (0x1 << 10) 1684*4882a593Smuzhiyun #define RT5645_DP_SIG_SFT 10 1685*4882a593Smuzhiyun #define RT5645_DP_SIG_TEST (0x0 << 10) 1686*4882a593Smuzhiyun #define RT5645_DP_SIG_AP (0x1 << 10) 1687*4882a593Smuzhiyun #define RT5645_GPIO_M_MASK (0x1 << 9) 1688*4882a593Smuzhiyun #define RT5645_GPIO_M_SFT 9 1689*4882a593Smuzhiyun #define RT5645_GPIO_M_FLT (0x0 << 9) 1690*4882a593Smuzhiyun #define RT5645_GPIO_M_PH (0x1 << 9) 1691*4882a593Smuzhiyun #define RT5645_I2S2_SEL (0x1 << 8) 1692*4882a593Smuzhiyun #define RT5645_I2S2_SEL_SFT 8 1693*4882a593Smuzhiyun #define RT5645_GP5_PIN_MASK (0x1 << 7) 1694*4882a593Smuzhiyun #define RT5645_GP5_PIN_SFT 7 1695*4882a593Smuzhiyun #define RT5645_GP5_PIN_GPIO5 (0x0 << 7) 1696*4882a593Smuzhiyun #define RT5645_GP5_PIN_DMIC1_SDA (0x1 << 7) 1697*4882a593Smuzhiyun #define RT5645_GP6_PIN_MASK (0x1 << 6) 1698*4882a593Smuzhiyun #define RT5645_GP6_PIN_SFT 6 1699*4882a593Smuzhiyun #define RT5645_GP6_PIN_GPIO6 (0x0 << 6) 1700*4882a593Smuzhiyun #define RT5645_GP6_PIN_DMIC2_SDA (0x1 << 6) 1701*4882a593Smuzhiyun #define RT5645_I2S2_DAC_PIN_MASK (0x1 << 4) 1702*4882a593Smuzhiyun #define RT5645_I2S2_DAC_PIN_SFT 4 1703*4882a593Smuzhiyun #define RT5645_I2S2_DAC_PIN_I2S (0x0 << 4) 1704*4882a593Smuzhiyun #define RT5645_I2S2_DAC_PIN_GPIO (0x1 << 4) 1705*4882a593Smuzhiyun #define RT5645_GP8_PIN_MASK (0x1 << 3) 1706*4882a593Smuzhiyun #define RT5645_GP8_PIN_SFT 3 1707*4882a593Smuzhiyun #define RT5645_GP8_PIN_GPIO8 (0x0 << 3) 1708*4882a593Smuzhiyun #define RT5645_GP8_PIN_DMIC2_SDA (0x1 << 3) 1709*4882a593Smuzhiyun #define RT5645_GP12_PIN_MASK (0x1 << 2) 1710*4882a593Smuzhiyun #define RT5645_GP12_PIN_SFT 2 1711*4882a593Smuzhiyun #define RT5645_GP12_PIN_GPIO12 (0x0 << 2) 1712*4882a593Smuzhiyun #define RT5645_GP12_PIN_DMIC2_SDA (0x1 << 2) 1713*4882a593Smuzhiyun #define RT5645_GP11_PIN_MASK (0x1 << 1) 1714*4882a593Smuzhiyun #define RT5645_GP11_PIN_SFT 1 1715*4882a593Smuzhiyun #define RT5645_GP11_PIN_GPIO11 (0x0 << 1) 1716*4882a593Smuzhiyun #define RT5645_GP11_PIN_DMIC1_SDA (0x1 << 1) 1717*4882a593Smuzhiyun #define RT5645_GP10_PIN_MASK (0x1) 1718*4882a593Smuzhiyun #define RT5645_GP10_PIN_SFT 0 1719*4882a593Smuzhiyun #define RT5645_GP10_PIN_GPIO10 (0x0) 1720*4882a593Smuzhiyun #define RT5645_GP10_PIN_DMIC2_SDA (0x1) 1721*4882a593Smuzhiyun 1722*4882a593Smuzhiyun /* GPIO Control 3 (0xc2) */ 1723*4882a593Smuzhiyun #define RT5645_GP4_PF_MASK (0x1 << 11) 1724*4882a593Smuzhiyun #define RT5645_GP4_PF_SFT 11 1725*4882a593Smuzhiyun #define RT5645_GP4_PF_IN (0x0 << 11) 1726*4882a593Smuzhiyun #define RT5645_GP4_PF_OUT (0x1 << 11) 1727*4882a593Smuzhiyun #define RT5645_GP4_OUT_MASK (0x1 << 10) 1728*4882a593Smuzhiyun #define RT5645_GP4_OUT_SFT 10 1729*4882a593Smuzhiyun #define RT5645_GP4_OUT_LO (0x0 << 10) 1730*4882a593Smuzhiyun #define RT5645_GP4_OUT_HI (0x1 << 10) 1731*4882a593Smuzhiyun #define RT5645_GP4_P_MASK (0x1 << 9) 1732*4882a593Smuzhiyun #define RT5645_GP4_P_SFT 9 1733*4882a593Smuzhiyun #define RT5645_GP4_P_NOR (0x0 << 9) 1734*4882a593Smuzhiyun #define RT5645_GP4_P_INV (0x1 << 9) 1735*4882a593Smuzhiyun #define RT5645_GP3_PF_MASK (0x1 << 8) 1736*4882a593Smuzhiyun #define RT5645_GP3_PF_SFT 8 1737*4882a593Smuzhiyun #define RT5645_GP3_PF_IN (0x0 << 8) 1738*4882a593Smuzhiyun #define RT5645_GP3_PF_OUT (0x1 << 8) 1739*4882a593Smuzhiyun #define RT5645_GP3_OUT_MASK (0x1 << 7) 1740*4882a593Smuzhiyun #define RT5645_GP3_OUT_SFT 7 1741*4882a593Smuzhiyun #define RT5645_GP3_OUT_LO (0x0 << 7) 1742*4882a593Smuzhiyun #define RT5645_GP3_OUT_HI (0x1 << 7) 1743*4882a593Smuzhiyun #define RT5645_GP3_P_MASK (0x1 << 6) 1744*4882a593Smuzhiyun #define RT5645_GP3_P_SFT 6 1745*4882a593Smuzhiyun #define RT5645_GP3_P_NOR (0x0 << 6) 1746*4882a593Smuzhiyun #define RT5645_GP3_P_INV (0x1 << 6) 1747*4882a593Smuzhiyun #define RT5645_GP2_PF_MASK (0x1 << 5) 1748*4882a593Smuzhiyun #define RT5645_GP2_PF_SFT 5 1749*4882a593Smuzhiyun #define RT5645_GP2_PF_IN (0x0 << 5) 1750*4882a593Smuzhiyun #define RT5645_GP2_PF_OUT (0x1 << 5) 1751*4882a593Smuzhiyun #define RT5645_GP2_OUT_MASK (0x1 << 4) 1752*4882a593Smuzhiyun #define RT5645_GP2_OUT_SFT 4 1753*4882a593Smuzhiyun #define RT5645_GP2_OUT_LO (0x0 << 4) 1754*4882a593Smuzhiyun #define RT5645_GP2_OUT_HI (0x1 << 4) 1755*4882a593Smuzhiyun #define RT5645_GP2_P_MASK (0x1 << 3) 1756*4882a593Smuzhiyun #define RT5645_GP2_P_SFT 3 1757*4882a593Smuzhiyun #define RT5645_GP2_P_NOR (0x0 << 3) 1758*4882a593Smuzhiyun #define RT5645_GP2_P_INV (0x1 << 3) 1759*4882a593Smuzhiyun #define RT5645_GP1_PF_MASK (0x1 << 2) 1760*4882a593Smuzhiyun #define RT5645_GP1_PF_SFT 2 1761*4882a593Smuzhiyun #define RT5645_GP1_PF_IN (0x0 << 2) 1762*4882a593Smuzhiyun #define RT5645_GP1_PF_OUT (0x1 << 2) 1763*4882a593Smuzhiyun #define RT5645_GP1_OUT_MASK (0x1 << 1) 1764*4882a593Smuzhiyun #define RT5645_GP1_OUT_SFT 1 1765*4882a593Smuzhiyun #define RT5645_GP1_OUT_LO (0x0 << 1) 1766*4882a593Smuzhiyun #define RT5645_GP1_OUT_HI (0x1 << 1) 1767*4882a593Smuzhiyun #define RT5645_GP1_P_MASK (0x1) 1768*4882a593Smuzhiyun #define RT5645_GP1_P_SFT 0 1769*4882a593Smuzhiyun #define RT5645_GP1_P_NOR (0x0) 1770*4882a593Smuzhiyun #define RT5645_GP1_P_INV (0x1) 1771*4882a593Smuzhiyun 1772*4882a593Smuzhiyun /* Programmable Register Array Control 1 (0xc8) */ 1773*4882a593Smuzhiyun #define RT5645_REG_SEQ_MASK (0xf << 12) 1774*4882a593Smuzhiyun #define RT5645_REG_SEQ_SFT 12 1775*4882a593Smuzhiyun #define RT5645_SEQ1_ST_MASK (0x1 << 11) /*RO*/ 1776*4882a593Smuzhiyun #define RT5645_SEQ1_ST_SFT 11 1777*4882a593Smuzhiyun #define RT5645_SEQ1_ST_RUN (0x0 << 11) 1778*4882a593Smuzhiyun #define RT5645_SEQ1_ST_FIN (0x1 << 11) 1779*4882a593Smuzhiyun #define RT5645_SEQ2_ST_MASK (0x1 << 10) /*RO*/ 1780*4882a593Smuzhiyun #define RT5645_SEQ2_ST_SFT 10 1781*4882a593Smuzhiyun #define RT5645_SEQ2_ST_RUN (0x0 << 10) 1782*4882a593Smuzhiyun #define RT5645_SEQ2_ST_FIN (0x1 << 10) 1783*4882a593Smuzhiyun #define RT5645_REG_LV_MASK (0x1 << 9) 1784*4882a593Smuzhiyun #define RT5645_REG_LV_SFT 9 1785*4882a593Smuzhiyun #define RT5645_REG_LV_MX (0x0 << 9) 1786*4882a593Smuzhiyun #define RT5645_REG_LV_PR (0x1 << 9) 1787*4882a593Smuzhiyun #define RT5645_SEQ_2_PT_MASK (0x1 << 8) 1788*4882a593Smuzhiyun #define RT5645_SEQ_2_PT_BIT 8 1789*4882a593Smuzhiyun #define RT5645_REG_IDX_MASK (0xff) 1790*4882a593Smuzhiyun #define RT5645_REG_IDX_SFT 0 1791*4882a593Smuzhiyun 1792*4882a593Smuzhiyun /* Programmable Register Array Control 2 (0xc9) */ 1793*4882a593Smuzhiyun #define RT5645_REG_DAT_MASK (0xffff) 1794*4882a593Smuzhiyun #define RT5645_REG_DAT_SFT 0 1795*4882a593Smuzhiyun 1796*4882a593Smuzhiyun /* Programmable Register Array Control 3 (0xca) */ 1797*4882a593Smuzhiyun #define RT5645_SEQ_DLY_MASK (0xff << 8) 1798*4882a593Smuzhiyun #define RT5645_SEQ_DLY_SFT 8 1799*4882a593Smuzhiyun #define RT5645_PROG_MASK (0x1 << 7) 1800*4882a593Smuzhiyun #define RT5645_PROG_SFT 7 1801*4882a593Smuzhiyun #define RT5645_PROG_DIS (0x0 << 7) 1802*4882a593Smuzhiyun #define RT5645_PROG_EN (0x1 << 7) 1803*4882a593Smuzhiyun #define RT5645_SEQ1_PT_RUN (0x1 << 6) 1804*4882a593Smuzhiyun #define RT5645_SEQ1_PT_RUN_BIT 6 1805*4882a593Smuzhiyun #define RT5645_SEQ2_PT_RUN (0x1 << 5) 1806*4882a593Smuzhiyun #define RT5645_SEQ2_PT_RUN_BIT 5 1807*4882a593Smuzhiyun 1808*4882a593Smuzhiyun /* Programmable Register Array Control 4 (0xcb) */ 1809*4882a593Smuzhiyun #define RT5645_SEQ1_START_MASK (0xf << 8) 1810*4882a593Smuzhiyun #define RT5645_SEQ1_START_SFT 8 1811*4882a593Smuzhiyun #define RT5645_SEQ1_END_MASK (0xf) 1812*4882a593Smuzhiyun #define RT5645_SEQ1_END_SFT 0 1813*4882a593Smuzhiyun 1814*4882a593Smuzhiyun /* Programmable Register Array Control 5 (0xcc) */ 1815*4882a593Smuzhiyun #define RT5645_SEQ2_START_MASK (0xf << 8) 1816*4882a593Smuzhiyun #define RT5645_SEQ2_START_SFT 8 1817*4882a593Smuzhiyun #define RT5645_SEQ2_END_MASK (0xf) 1818*4882a593Smuzhiyun #define RT5645_SEQ2_END_SFT 0 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun /* Scramble Function (0xcd) */ 1821*4882a593Smuzhiyun #define RT5645_SCB_KEY_MASK (0xff) 1822*4882a593Smuzhiyun #define RT5645_SCB_KEY_SFT 0 1823*4882a593Smuzhiyun 1824*4882a593Smuzhiyun /* Scramble Control (0xce) */ 1825*4882a593Smuzhiyun #define RT5645_SCB_SWAP_MASK (0x1 << 15) 1826*4882a593Smuzhiyun #define RT5645_SCB_SWAP_SFT 15 1827*4882a593Smuzhiyun #define RT5645_SCB_SWAP_DIS (0x0 << 15) 1828*4882a593Smuzhiyun #define RT5645_SCB_SWAP_EN (0x1 << 15) 1829*4882a593Smuzhiyun #define RT5645_SCB_MASK (0x1 << 14) 1830*4882a593Smuzhiyun #define RT5645_SCB_SFT 14 1831*4882a593Smuzhiyun #define RT5645_SCB_DIS (0x0 << 14) 1832*4882a593Smuzhiyun #define RT5645_SCB_EN (0x1 << 14) 1833*4882a593Smuzhiyun 1834*4882a593Smuzhiyun /* Baseback Control (0xcf) */ 1835*4882a593Smuzhiyun #define RT5645_BB_MASK (0x1 << 15) 1836*4882a593Smuzhiyun #define RT5645_BB_SFT 15 1837*4882a593Smuzhiyun #define RT5645_BB_DIS (0x0 << 15) 1838*4882a593Smuzhiyun #define RT5645_BB_EN (0x1 << 15) 1839*4882a593Smuzhiyun #define RT5645_BB_CT_MASK (0x7 << 12) 1840*4882a593Smuzhiyun #define RT5645_BB_CT_SFT 12 1841*4882a593Smuzhiyun #define RT5645_BB_CT_A (0x0 << 12) 1842*4882a593Smuzhiyun #define RT5645_BB_CT_B (0x1 << 12) 1843*4882a593Smuzhiyun #define RT5645_BB_CT_C (0x2 << 12) 1844*4882a593Smuzhiyun #define RT5645_BB_CT_D (0x3 << 12) 1845*4882a593Smuzhiyun #define RT5645_M_BB_L_MASK (0x1 << 9) 1846*4882a593Smuzhiyun #define RT5645_M_BB_L_SFT 9 1847*4882a593Smuzhiyun #define RT5645_M_BB_R_MASK (0x1 << 8) 1848*4882a593Smuzhiyun #define RT5645_M_BB_R_SFT 8 1849*4882a593Smuzhiyun #define RT5645_M_BB_HPF_L_MASK (0x1 << 7) 1850*4882a593Smuzhiyun #define RT5645_M_BB_HPF_L_SFT 7 1851*4882a593Smuzhiyun #define RT5645_M_BB_HPF_R_MASK (0x1 << 6) 1852*4882a593Smuzhiyun #define RT5645_M_BB_HPF_R_SFT 6 1853*4882a593Smuzhiyun #define RT5645_G_BB_BST_MASK (0x3f) 1854*4882a593Smuzhiyun #define RT5645_G_BB_BST_SFT 0 1855*4882a593Smuzhiyun #define RT5645_G_BB_BST_25DB 0x14 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun /* MP3 Plus Control 1 (0xd0) */ 1858*4882a593Smuzhiyun #define RT5645_M_MP3_L_MASK (0x1 << 15) 1859*4882a593Smuzhiyun #define RT5645_M_MP3_L_SFT 15 1860*4882a593Smuzhiyun #define RT5645_M_MP3_R_MASK (0x1 << 14) 1861*4882a593Smuzhiyun #define RT5645_M_MP3_R_SFT 14 1862*4882a593Smuzhiyun #define RT5645_M_MP3_MASK (0x1 << 13) 1863*4882a593Smuzhiyun #define RT5645_M_MP3_SFT 13 1864*4882a593Smuzhiyun #define RT5645_M_MP3_DIS (0x0 << 13) 1865*4882a593Smuzhiyun #define RT5645_M_MP3_EN (0x1 << 13) 1866*4882a593Smuzhiyun #define RT5645_EG_MP3_MASK (0x1f << 8) 1867*4882a593Smuzhiyun #define RT5645_EG_MP3_SFT 8 1868*4882a593Smuzhiyun #define RT5645_MP3_HLP_MASK (0x1 << 7) 1869*4882a593Smuzhiyun #define RT5645_MP3_HLP_SFT 7 1870*4882a593Smuzhiyun #define RT5645_MP3_HLP_DIS (0x0 << 7) 1871*4882a593Smuzhiyun #define RT5645_MP3_HLP_EN (0x1 << 7) 1872*4882a593Smuzhiyun #define RT5645_M_MP3_ORG_L_MASK (0x1 << 6) 1873*4882a593Smuzhiyun #define RT5645_M_MP3_ORG_L_SFT 6 1874*4882a593Smuzhiyun #define RT5645_M_MP3_ORG_R_MASK (0x1 << 5) 1875*4882a593Smuzhiyun #define RT5645_M_MP3_ORG_R_SFT 5 1876*4882a593Smuzhiyun 1877*4882a593Smuzhiyun /* MP3 Plus Control 2 (0xd1) */ 1878*4882a593Smuzhiyun #define RT5645_MP3_WT_MASK (0x1 << 13) 1879*4882a593Smuzhiyun #define RT5645_MP3_WT_SFT 13 1880*4882a593Smuzhiyun #define RT5645_MP3_WT_1_4 (0x0 << 13) 1881*4882a593Smuzhiyun #define RT5645_MP3_WT_1_2 (0x1 << 13) 1882*4882a593Smuzhiyun #define RT5645_OG_MP3_MASK (0x1f << 8) 1883*4882a593Smuzhiyun #define RT5645_OG_MP3_SFT 8 1884*4882a593Smuzhiyun #define RT5645_HG_MP3_MASK (0x3f) 1885*4882a593Smuzhiyun #define RT5645_HG_MP3_SFT 0 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun /* 3D HP Control 1 (0xd2) */ 1888*4882a593Smuzhiyun #define RT5645_3D_CF_MASK (0x1 << 15) 1889*4882a593Smuzhiyun #define RT5645_3D_CF_SFT 15 1890*4882a593Smuzhiyun #define RT5645_3D_CF_DIS (0x0 << 15) 1891*4882a593Smuzhiyun #define RT5645_3D_CF_EN (0x1 << 15) 1892*4882a593Smuzhiyun #define RT5645_3D_HP_MASK (0x1 << 14) 1893*4882a593Smuzhiyun #define RT5645_3D_HP_SFT 14 1894*4882a593Smuzhiyun #define RT5645_3D_HP_DIS (0x0 << 14) 1895*4882a593Smuzhiyun #define RT5645_3D_HP_EN (0x1 << 14) 1896*4882a593Smuzhiyun #define RT5645_3D_BT_MASK (0x1 << 13) 1897*4882a593Smuzhiyun #define RT5645_3D_BT_SFT 13 1898*4882a593Smuzhiyun #define RT5645_3D_BT_DIS (0x0 << 13) 1899*4882a593Smuzhiyun #define RT5645_3D_BT_EN (0x1 << 13) 1900*4882a593Smuzhiyun #define RT5645_3D_1F_MIX_MASK (0x3 << 11) 1901*4882a593Smuzhiyun #define RT5645_3D_1F_MIX_SFT 11 1902*4882a593Smuzhiyun #define RT5645_3D_HP_M_MASK (0x1 << 10) 1903*4882a593Smuzhiyun #define RT5645_3D_HP_M_SFT 10 1904*4882a593Smuzhiyun #define RT5645_3D_HP_M_SUR (0x0 << 10) 1905*4882a593Smuzhiyun #define RT5645_3D_HP_M_FRO (0x1 << 10) 1906*4882a593Smuzhiyun #define RT5645_M_3D_HRTF_MASK (0x1 << 9) 1907*4882a593Smuzhiyun #define RT5645_M_3D_HRTF_SFT 9 1908*4882a593Smuzhiyun #define RT5645_M_3D_D2H_MASK (0x1 << 8) 1909*4882a593Smuzhiyun #define RT5645_M_3D_D2H_SFT 8 1910*4882a593Smuzhiyun #define RT5645_M_3D_D2R_MASK (0x1 << 7) 1911*4882a593Smuzhiyun #define RT5645_M_3D_D2R_SFT 7 1912*4882a593Smuzhiyun #define RT5645_M_3D_REVB_MASK (0x1 << 6) 1913*4882a593Smuzhiyun #define RT5645_M_3D_REVB_SFT 6 1914*4882a593Smuzhiyun 1915*4882a593Smuzhiyun /* Adjustable high pass filter control 1 (0xd3) */ 1916*4882a593Smuzhiyun #define RT5645_2ND_HPF_MASK (0x1 << 15) 1917*4882a593Smuzhiyun #define RT5645_2ND_HPF_SFT 15 1918*4882a593Smuzhiyun #define RT5645_2ND_HPF_DIS (0x0 << 15) 1919*4882a593Smuzhiyun #define RT5645_2ND_HPF_EN (0x1 << 15) 1920*4882a593Smuzhiyun #define RT5645_HPF_CF_L_MASK (0x7 << 12) 1921*4882a593Smuzhiyun #define RT5645_HPF_CF_L_SFT 12 1922*4882a593Smuzhiyun #define RT5645_1ST_HPF_MASK (0x1 << 11) 1923*4882a593Smuzhiyun #define RT5645_1ST_HPF_SFT 11 1924*4882a593Smuzhiyun #define RT5645_1ST_HPF_DIS (0x0 << 11) 1925*4882a593Smuzhiyun #define RT5645_1ST_HPF_EN (0x1 << 11) 1926*4882a593Smuzhiyun #define RT5645_HPF_CF_R_MASK (0x7 << 8) 1927*4882a593Smuzhiyun #define RT5645_HPF_CF_R_SFT 8 1928*4882a593Smuzhiyun #define RT5645_ZD_T_MASK (0x3 << 6) 1929*4882a593Smuzhiyun #define RT5645_ZD_T_SFT 6 1930*4882a593Smuzhiyun #define RT5645_ZD_F_MASK (0x3 << 4) 1931*4882a593Smuzhiyun #define RT5645_ZD_F_SFT 4 1932*4882a593Smuzhiyun #define RT5645_ZD_F_IM (0x0 << 4) 1933*4882a593Smuzhiyun #define RT5645_ZD_F_ZC_IM (0x1 << 4) 1934*4882a593Smuzhiyun #define RT5645_ZD_F_ZC_IOD (0x2 << 4) 1935*4882a593Smuzhiyun #define RT5645_ZD_F_UN (0x3 << 4) 1936*4882a593Smuzhiyun 1937*4882a593Smuzhiyun /* HP calibration control and Amp detection (0xd6) */ 1938*4882a593Smuzhiyun #define RT5645_SI_DAC_MASK (0x1 << 11) 1939*4882a593Smuzhiyun #define RT5645_SI_DAC_SFT 11 1940*4882a593Smuzhiyun #define RT5645_SI_DAC_AUTO (0x0 << 11) 1941*4882a593Smuzhiyun #define RT5645_SI_DAC_TEST (0x1 << 11) 1942*4882a593Smuzhiyun #define RT5645_DC_CAL_M_MASK (0x1 << 10) 1943*4882a593Smuzhiyun #define RT5645_DC_CAL_M_SFT 10 1944*4882a593Smuzhiyun #define RT5645_DC_CAL_M_CAL (0x0 << 10) 1945*4882a593Smuzhiyun #define RT5645_DC_CAL_M_NOR (0x1 << 10) 1946*4882a593Smuzhiyun #define RT5645_DC_CAL_MASK (0x1 << 9) 1947*4882a593Smuzhiyun #define RT5645_DC_CAL_SFT 9 1948*4882a593Smuzhiyun #define RT5645_DC_CAL_DIS (0x0 << 9) 1949*4882a593Smuzhiyun #define RT5645_DC_CAL_EN (0x1 << 9) 1950*4882a593Smuzhiyun #define RT5645_HPD_RCV_MASK (0x7 << 6) 1951*4882a593Smuzhiyun #define RT5645_HPD_RCV_SFT 6 1952*4882a593Smuzhiyun #define RT5645_HPD_PS_MASK (0x1 << 5) 1953*4882a593Smuzhiyun #define RT5645_HPD_PS_SFT 5 1954*4882a593Smuzhiyun #define RT5645_HPD_PS_DIS (0x0 << 5) 1955*4882a593Smuzhiyun #define RT5645_HPD_PS_EN (0x1 << 5) 1956*4882a593Smuzhiyun #define RT5645_CAL_M_MASK (0x1 << 4) 1957*4882a593Smuzhiyun #define RT5645_CAL_M_SFT 4 1958*4882a593Smuzhiyun #define RT5645_CAL_M_DEP (0x0 << 4) 1959*4882a593Smuzhiyun #define RT5645_CAL_M_CAL (0x1 << 4) 1960*4882a593Smuzhiyun #define RT5645_CAL_MASK (0x1 << 3) 1961*4882a593Smuzhiyun #define RT5645_CAL_SFT 3 1962*4882a593Smuzhiyun #define RT5645_CAL_DIS (0x0 << 3) 1963*4882a593Smuzhiyun #define RT5645_CAL_EN (0x1 << 3) 1964*4882a593Smuzhiyun #define RT5645_CAL_TEST_MASK (0x1 << 2) 1965*4882a593Smuzhiyun #define RT5645_CAL_TEST_SFT 2 1966*4882a593Smuzhiyun #define RT5645_CAL_TEST_DIS (0x0 << 2) 1967*4882a593Smuzhiyun #define RT5645_CAL_TEST_EN (0x1 << 2) 1968*4882a593Smuzhiyun #define RT5645_CAL_P_MASK (0x3) 1969*4882a593Smuzhiyun #define RT5645_CAL_P_SFT 0 1970*4882a593Smuzhiyun #define RT5645_CAL_P_NONE (0x0) 1971*4882a593Smuzhiyun #define RT5645_CAL_P_CAL (0x1) 1972*4882a593Smuzhiyun #define RT5645_CAL_P_DAC_CAL (0x2) 1973*4882a593Smuzhiyun 1974*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0xd9) */ 1975*4882a593Smuzhiyun #define RT5645_SV_MASK (0x1 << 15) 1976*4882a593Smuzhiyun #define RT5645_SV_SFT 15 1977*4882a593Smuzhiyun #define RT5645_SV_DIS (0x0 << 15) 1978*4882a593Smuzhiyun #define RT5645_SV_EN (0x1 << 15) 1979*4882a593Smuzhiyun #define RT5645_SPO_SV_MASK (0x1 << 14) 1980*4882a593Smuzhiyun #define RT5645_SPO_SV_SFT 14 1981*4882a593Smuzhiyun #define RT5645_SPO_SV_DIS (0x0 << 14) 1982*4882a593Smuzhiyun #define RT5645_SPO_SV_EN (0x1 << 14) 1983*4882a593Smuzhiyun #define RT5645_OUT_SV_MASK (0x1 << 13) 1984*4882a593Smuzhiyun #define RT5645_OUT_SV_SFT 13 1985*4882a593Smuzhiyun #define RT5645_OUT_SV_DIS (0x0 << 13) 1986*4882a593Smuzhiyun #define RT5645_OUT_SV_EN (0x1 << 13) 1987*4882a593Smuzhiyun #define RT5645_HP_SV_MASK (0x1 << 12) 1988*4882a593Smuzhiyun #define RT5645_HP_SV_SFT 12 1989*4882a593Smuzhiyun #define RT5645_HP_SV_DIS (0x0 << 12) 1990*4882a593Smuzhiyun #define RT5645_HP_SV_EN (0x1 << 12) 1991*4882a593Smuzhiyun #define RT5645_ZCD_DIG_MASK (0x1 << 11) 1992*4882a593Smuzhiyun #define RT5645_ZCD_DIG_SFT 11 1993*4882a593Smuzhiyun #define RT5645_ZCD_DIG_DIS (0x0 << 11) 1994*4882a593Smuzhiyun #define RT5645_ZCD_DIG_EN (0x1 << 11) 1995*4882a593Smuzhiyun #define RT5645_ZCD_MASK (0x1 << 10) 1996*4882a593Smuzhiyun #define RT5645_ZCD_SFT 10 1997*4882a593Smuzhiyun #define RT5645_ZCD_PD (0x0 << 10) 1998*4882a593Smuzhiyun #define RT5645_ZCD_PU (0x1 << 10) 1999*4882a593Smuzhiyun #define RT5645_M_ZCD_MASK (0x3f << 4) 2000*4882a593Smuzhiyun #define RT5645_M_ZCD_SFT 4 2001*4882a593Smuzhiyun #define RT5645_M_ZCD_RM_L (0x1 << 9) 2002*4882a593Smuzhiyun #define RT5645_M_ZCD_RM_R (0x1 << 8) 2003*4882a593Smuzhiyun #define RT5645_M_ZCD_SM_L (0x1 << 7) 2004*4882a593Smuzhiyun #define RT5645_M_ZCD_SM_R (0x1 << 6) 2005*4882a593Smuzhiyun #define RT5645_M_ZCD_OM_L (0x1 << 5) 2006*4882a593Smuzhiyun #define RT5645_M_ZCD_OM_R (0x1 << 4) 2007*4882a593Smuzhiyun #define RT5645_SV_DLY_MASK (0xf) 2008*4882a593Smuzhiyun #define RT5645_SV_DLY_SFT 0 2009*4882a593Smuzhiyun 2010*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0xda) */ 2011*4882a593Smuzhiyun #define RT5645_ZCD_HP_MASK (0x1 << 15) 2012*4882a593Smuzhiyun #define RT5645_ZCD_HP_SFT 15 2013*4882a593Smuzhiyun #define RT5645_ZCD_HP_DIS (0x0 << 15) 2014*4882a593Smuzhiyun #define RT5645_ZCD_HP_EN (0x1 << 15) 2015*4882a593Smuzhiyun 2016*4882a593Smuzhiyun 2017*4882a593Smuzhiyun /* Codec Private Register definition */ 2018*4882a593Smuzhiyun /* DAC ADC Digital Volume (0x00) */ 2019*4882a593Smuzhiyun #define RT5645_DA1_ZDET_SFT 6 2020*4882a593Smuzhiyun 2021*4882a593Smuzhiyun /* 3D Speaker Control (0x63) */ 2022*4882a593Smuzhiyun #define RT5645_3D_SPK_MASK (0x1 << 15) 2023*4882a593Smuzhiyun #define RT5645_3D_SPK_SFT 15 2024*4882a593Smuzhiyun #define RT5645_3D_SPK_DIS (0x0 << 15) 2025*4882a593Smuzhiyun #define RT5645_3D_SPK_EN (0x1 << 15) 2026*4882a593Smuzhiyun #define RT5645_3D_SPK_M_MASK (0x3 << 13) 2027*4882a593Smuzhiyun #define RT5645_3D_SPK_M_SFT 13 2028*4882a593Smuzhiyun #define RT5645_3D_SPK_CG_MASK (0x1f << 8) 2029*4882a593Smuzhiyun #define RT5645_3D_SPK_CG_SFT 8 2030*4882a593Smuzhiyun #define RT5645_3D_SPK_SG_MASK (0x1f) 2031*4882a593Smuzhiyun #define RT5645_3D_SPK_SG_SFT 0 2032*4882a593Smuzhiyun 2033*4882a593Smuzhiyun /* Wind Noise Detection Control 1 (0x6c) */ 2034*4882a593Smuzhiyun #define RT5645_WND_MASK (0x1 << 15) 2035*4882a593Smuzhiyun #define RT5645_WND_SFT 15 2036*4882a593Smuzhiyun #define RT5645_WND_DIS (0x0 << 15) 2037*4882a593Smuzhiyun #define RT5645_WND_EN (0x1 << 15) 2038*4882a593Smuzhiyun 2039*4882a593Smuzhiyun /* Wind Noise Detection Control 2 (0x6d) */ 2040*4882a593Smuzhiyun #define RT5645_WND_FC_NW_MASK (0x3f << 10) 2041*4882a593Smuzhiyun #define RT5645_WND_FC_NW_SFT 10 2042*4882a593Smuzhiyun #define RT5645_WND_FC_WK_MASK (0x3f << 4) 2043*4882a593Smuzhiyun #define RT5645_WND_FC_WK_SFT 4 2044*4882a593Smuzhiyun 2045*4882a593Smuzhiyun /* Wind Noise Detection Control 3 (0x6e) */ 2046*4882a593Smuzhiyun #define RT5645_HPF_FC_MASK (0x3f << 6) 2047*4882a593Smuzhiyun #define RT5645_HPF_FC_SFT 6 2048*4882a593Smuzhiyun #define RT5645_WND_FC_ST_MASK (0x3f) 2049*4882a593Smuzhiyun #define RT5645_WND_FC_ST_SFT 0 2050*4882a593Smuzhiyun 2051*4882a593Smuzhiyun /* Wind Noise Detection Control 4 (0x6f) */ 2052*4882a593Smuzhiyun #define RT5645_WND_TH_LO_MASK (0x3ff) 2053*4882a593Smuzhiyun #define RT5645_WND_TH_LO_SFT 0 2054*4882a593Smuzhiyun 2055*4882a593Smuzhiyun /* Wind Noise Detection Control 5 (0x70) */ 2056*4882a593Smuzhiyun #define RT5645_WND_TH_HI_MASK (0x3ff) 2057*4882a593Smuzhiyun #define RT5645_WND_TH_HI_SFT 0 2058*4882a593Smuzhiyun 2059*4882a593Smuzhiyun /* Wind Noise Detection Control 8 (0x73) */ 2060*4882a593Smuzhiyun #define RT5645_WND_WIND_MASK (0x1 << 13) /* Read-Only */ 2061*4882a593Smuzhiyun #define RT5645_WND_WIND_SFT 13 2062*4882a593Smuzhiyun #define RT5645_WND_STRONG_MASK (0x1 << 12) /* Read-Only */ 2063*4882a593Smuzhiyun #define RT5645_WND_STRONG_SFT 12 2064*4882a593Smuzhiyun enum { 2065*4882a593Smuzhiyun RT5645_NO_WIND, 2066*4882a593Smuzhiyun RT5645_BREEZE, 2067*4882a593Smuzhiyun RT5645_STORM, 2068*4882a593Smuzhiyun }; 2069*4882a593Smuzhiyun 2070*4882a593Smuzhiyun /* Dipole Speaker Interface (0x75) */ 2071*4882a593Smuzhiyun #define RT5645_DP_ATT_MASK (0x3 << 14) 2072*4882a593Smuzhiyun #define RT5645_DP_ATT_SFT 14 2073*4882a593Smuzhiyun #define RT5645_DP_SPK_MASK (0x1 << 10) 2074*4882a593Smuzhiyun #define RT5645_DP_SPK_SFT 10 2075*4882a593Smuzhiyun #define RT5645_DP_SPK_DIS (0x0 << 10) 2076*4882a593Smuzhiyun #define RT5645_DP_SPK_EN (0x1 << 10) 2077*4882a593Smuzhiyun 2078*4882a593Smuzhiyun /* EQ Pre Volume Control (0xb3) */ 2079*4882a593Smuzhiyun #define RT5645_EQ_PRE_VOL_MASK (0xffff) 2080*4882a593Smuzhiyun #define RT5645_EQ_PRE_VOL_SFT 0 2081*4882a593Smuzhiyun 2082*4882a593Smuzhiyun /* EQ Post Volume Control (0xb4) */ 2083*4882a593Smuzhiyun #define RT5645_EQ_PST_VOL_MASK (0xffff) 2084*4882a593Smuzhiyun #define RT5645_EQ_PST_VOL_SFT 0 2085*4882a593Smuzhiyun 2086*4882a593Smuzhiyun /* Jack Detect Control 3 (0xf8) */ 2087*4882a593Smuzhiyun #define RT5645_CMP_MIC_IN_DET_MASK (0x7 << 12) 2088*4882a593Smuzhiyun #define RT5645_JD_CBJ_EN (0x1 << 7) 2089*4882a593Smuzhiyun #define RT5645_JD_CBJ_POL (0x1 << 6) 2090*4882a593Smuzhiyun #define RT5645_JD_TRI_CBJ_SEL_MASK (0x7 << 3) 2091*4882a593Smuzhiyun #define RT5645_JD_TRI_CBJ_SEL_SFT (3) 2092*4882a593Smuzhiyun #define RT5645_JD_TRI_HPO_SEL_MASK (0x7) 2093*4882a593Smuzhiyun #define RT5645_JD_TRI_HPO_SEL_SFT (0) 2094*4882a593Smuzhiyun #define RT5645_JD_F_GPIO_JD1 (0x0) 2095*4882a593Smuzhiyun #define RT5645_JD_F_JD1_1 (0x1) 2096*4882a593Smuzhiyun #define RT5645_JD_F_JD1_2 (0x2) 2097*4882a593Smuzhiyun #define RT5645_JD_F_JD2 (0x3) 2098*4882a593Smuzhiyun #define RT5645_JD_F_JD3 (0x4) 2099*4882a593Smuzhiyun #define RT5645_JD_F_GPIO_JD2 (0x5) 2100*4882a593Smuzhiyun #define RT5645_JD_F_MX0B_12 (0x6) 2101*4882a593Smuzhiyun 2102*4882a593Smuzhiyun /* Digital Misc Control (0xfa) */ 2103*4882a593Smuzhiyun #define RT5645_RST_DSP (0x1 << 13) 2104*4882a593Smuzhiyun #define RT5645_IF1_ADC1_IN1_SEL (0x1 << 12) 2105*4882a593Smuzhiyun #define RT5645_IF1_ADC1_IN1_SFT 12 2106*4882a593Smuzhiyun #define RT5645_IF1_ADC1_IN2_SEL (0x1 << 11) 2107*4882a593Smuzhiyun #define RT5645_IF1_ADC1_IN2_SFT 11 2108*4882a593Smuzhiyun #define RT5645_IF1_ADC2_IN1_SEL (0x1 << 10) 2109*4882a593Smuzhiyun #define RT5645_IF1_ADC2_IN1_SFT 10 2110*4882a593Smuzhiyun #define RT5645_DIG_GATE_CTRL 0x1 2111*4882a593Smuzhiyun 2112*4882a593Smuzhiyun /* General Control2 (0xfb) */ 2113*4882a593Smuzhiyun #define RT5645_RXDC_SRC_MASK (0x1 << 7) 2114*4882a593Smuzhiyun #define RT5645_RXDC_SRC_STO (0x0 << 7) 2115*4882a593Smuzhiyun #define RT5645_RXDC_SRC_MONO (0x1 << 7) 2116*4882a593Smuzhiyun #define RT5645_RXDC_SRC_SFT (7) 2117*4882a593Smuzhiyun #define RT5645_MICBIAS1_POW_CTRL_SEL_MASK (0x1 << 5) 2118*4882a593Smuzhiyun #define RT5645_MICBIAS1_POW_CTRL_SEL_A (0x0 << 5) 2119*4882a593Smuzhiyun #define RT5645_MICBIAS1_POW_CTRL_SEL_M (0x1 << 5) 2120*4882a593Smuzhiyun #define RT5645_MICBIAS2_POW_CTRL_SEL_MASK (0x1 << 4) 2121*4882a593Smuzhiyun #define RT5645_MICBIAS2_POW_CTRL_SEL_A (0x0 << 4) 2122*4882a593Smuzhiyun #define RT5645_MICBIAS2_POW_CTRL_SEL_M (0x1 << 4) 2123*4882a593Smuzhiyun #define RT5645_RXDP2_SEL_MASK (0x1 << 3) 2124*4882a593Smuzhiyun #define RT5645_RXDP2_SEL_IF2 (0x0 << 3) 2125*4882a593Smuzhiyun #define RT5645_RXDP2_SEL_ADC (0x1 << 3) 2126*4882a593Smuzhiyun #define RT5645_RXDP2_SEL_SFT (3) 2127*4882a593Smuzhiyun 2128*4882a593Smuzhiyun /* General Control3 (0xfc) */ 2129*4882a593Smuzhiyun #define RT5645_JD_PSV_MODE (0x1 << 12) 2130*4882a593Smuzhiyun #define RT5645_IRQ_CLK_GATE_CTRL (0x1 << 11) 2131*4882a593Smuzhiyun #define RT5645_DET_CLK_MASK (0x3 << 9) 2132*4882a593Smuzhiyun #define RT5645_DET_CLK_DIS (0x0 << 9) 2133*4882a593Smuzhiyun #define RT5645_DET_CLK_MODE1 (0x1 << 9) 2134*4882a593Smuzhiyun #define RT5645_DET_CLK_MODE2 (0x2 << 9) 2135*4882a593Smuzhiyun #define RT5645_MICINDET_MANU (0x1 << 7) 2136*4882a593Smuzhiyun #define RT5645_RING2_SLEEVE_GND (0x1 << 5) 2137*4882a593Smuzhiyun 2138*4882a593Smuzhiyun /* Vendor ID (0xfd) */ 2139*4882a593Smuzhiyun #define RT5645_VER_C 0x2 2140*4882a593Smuzhiyun #define RT5645_VER_D 0x3 2141*4882a593Smuzhiyun 2142*4882a593Smuzhiyun 2143*4882a593Smuzhiyun /* Volume Rescale */ 2144*4882a593Smuzhiyun #define RT5645_VOL_RSCL_MAX 0x27 2145*4882a593Smuzhiyun #define RT5645_VOL_RSCL_RANGE 0x1F 2146*4882a593Smuzhiyun /* Debug String Length */ 2147*4882a593Smuzhiyun #define RT5645_REG_DISP_LEN 23 2148*4882a593Smuzhiyun 2149*4882a593Smuzhiyun 2150*4882a593Smuzhiyun /* System Clock Source */ 2151*4882a593Smuzhiyun enum { 2152*4882a593Smuzhiyun RT5645_SCLK_S_MCLK, 2153*4882a593Smuzhiyun RT5645_SCLK_S_PLL1, 2154*4882a593Smuzhiyun RT5645_SCLK_S_RCCLK, 2155*4882a593Smuzhiyun }; 2156*4882a593Smuzhiyun 2157*4882a593Smuzhiyun /* PLL1 Source */ 2158*4882a593Smuzhiyun enum { 2159*4882a593Smuzhiyun RT5645_PLL1_S_MCLK, 2160*4882a593Smuzhiyun RT5645_PLL1_S_BCLK1, 2161*4882a593Smuzhiyun RT5645_PLL1_S_BCLK2, 2162*4882a593Smuzhiyun }; 2163*4882a593Smuzhiyun 2164*4882a593Smuzhiyun enum { 2165*4882a593Smuzhiyun RT5645_AIF1, 2166*4882a593Smuzhiyun RT5645_AIF2, 2167*4882a593Smuzhiyun RT5645_AIFS, 2168*4882a593Smuzhiyun }; 2169*4882a593Smuzhiyun 2170*4882a593Smuzhiyun enum { 2171*4882a593Smuzhiyun RT5645_DMIC1_DISABLE, 2172*4882a593Smuzhiyun RT5645_DMIC_DATA_IN2P, 2173*4882a593Smuzhiyun RT5645_DMIC_DATA_GPIO6, 2174*4882a593Smuzhiyun RT5645_DMIC_DATA_GPIO10, 2175*4882a593Smuzhiyun RT5645_DMIC_DATA_GPIO12, 2176*4882a593Smuzhiyun }; 2177*4882a593Smuzhiyun 2178*4882a593Smuzhiyun enum { 2179*4882a593Smuzhiyun RT5645_DMIC2_DISABLE, 2180*4882a593Smuzhiyun RT5645_DMIC_DATA_IN2N, 2181*4882a593Smuzhiyun RT5645_DMIC_DATA_GPIO5, 2182*4882a593Smuzhiyun RT5645_DMIC_DATA_GPIO11, 2183*4882a593Smuzhiyun }; 2184*4882a593Smuzhiyun 2185*4882a593Smuzhiyun enum { 2186*4882a593Smuzhiyun CODEC_TYPE_RT5645, 2187*4882a593Smuzhiyun CODEC_TYPE_RT5650, 2188*4882a593Smuzhiyun }; 2189*4882a593Smuzhiyun 2190*4882a593Smuzhiyun /* filter mask */ 2191*4882a593Smuzhiyun enum { 2192*4882a593Smuzhiyun RT5645_DA_STEREO_FILTER = 0x1, 2193*4882a593Smuzhiyun RT5645_DA_MONO_L_FILTER = (0x1 << 1), 2194*4882a593Smuzhiyun RT5645_DA_MONO_R_FILTER = (0x1 << 2), 2195*4882a593Smuzhiyun RT5645_AD_STEREO_FILTER = (0x1 << 3), 2196*4882a593Smuzhiyun RT5645_AD_MONO_L_FILTER = (0x1 << 4), 2197*4882a593Smuzhiyun RT5645_AD_MONO_R_FILTER = (0x1 << 5), 2198*4882a593Smuzhiyun }; 2199*4882a593Smuzhiyun 2200*4882a593Smuzhiyun int rt5645_sel_asrc_clk_src(struct snd_soc_component *component, 2201*4882a593Smuzhiyun unsigned int filter_mask, unsigned int clk_src); 2202*4882a593Smuzhiyun 2203*4882a593Smuzhiyun int rt5645_set_jack_detect(struct snd_soc_component *component, 2204*4882a593Smuzhiyun struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack, 2205*4882a593Smuzhiyun struct snd_soc_jack *btn_jack); 2206*4882a593Smuzhiyun #endif /* __RT5645_H__ */ 2207