xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt5640.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * rt5640.h  --  RT5640 ALSA SoC audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Realtek Microelectronics
6*4882a593Smuzhiyun  * Author: Johnny Hsu <johnnyhsu@realtek.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _RT5640_H
10*4882a593Smuzhiyun #define _RT5640_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/workqueue.h>
14*4882a593Smuzhiyun #include <dt-bindings/sound/rt5640.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* Info */
17*4882a593Smuzhiyun #define RT5640_RESET				0x00
18*4882a593Smuzhiyun #define RT5640_VENDOR_ID			0xfd
19*4882a593Smuzhiyun #define RT5640_VENDOR_ID1			0xfe
20*4882a593Smuzhiyun #define RT5640_VENDOR_ID2			0xff
21*4882a593Smuzhiyun /*  I/O - Output */
22*4882a593Smuzhiyun #define RT5640_SPK_VOL				0x01
23*4882a593Smuzhiyun #define RT5640_HP_VOL				0x02
24*4882a593Smuzhiyun #define RT5640_OUTPUT				0x03
25*4882a593Smuzhiyun #define RT5640_MONO_OUT				0x04
26*4882a593Smuzhiyun /* I/O - Input */
27*4882a593Smuzhiyun #define RT5640_IN1_IN2				0x0d
28*4882a593Smuzhiyun #define RT5640_IN3_IN4				0x0e
29*4882a593Smuzhiyun #define RT5640_INL_INR_VOL			0x0f
30*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */
31*4882a593Smuzhiyun #define RT5640_DAC1_DIG_VOL			0x19
32*4882a593Smuzhiyun #define RT5640_DAC2_DIG_VOL			0x1a
33*4882a593Smuzhiyun #define RT5640_DAC2_CTRL			0x1b
34*4882a593Smuzhiyun #define RT5640_ADC_DIG_VOL			0x1c
35*4882a593Smuzhiyun #define RT5640_ADC_DATA				0x1d
36*4882a593Smuzhiyun #define RT5640_ADC_BST_VOL			0x1e
37*4882a593Smuzhiyun /* Mixer - D-D */
38*4882a593Smuzhiyun #define RT5640_STO_ADC_MIXER			0x27
39*4882a593Smuzhiyun #define RT5640_MONO_ADC_MIXER			0x28
40*4882a593Smuzhiyun #define RT5640_AD_DA_MIXER			0x29
41*4882a593Smuzhiyun #define RT5640_STO_DAC_MIXER			0x2a
42*4882a593Smuzhiyun #define RT5640_MONO_DAC_MIXER			0x2b
43*4882a593Smuzhiyun #define RT5640_DIG_MIXER			0x2c
44*4882a593Smuzhiyun #define RT5640_DSP_PATH1			0x2d
45*4882a593Smuzhiyun #define RT5640_DSP_PATH2			0x2e
46*4882a593Smuzhiyun #define RT5640_DIG_INF_DATA			0x2f
47*4882a593Smuzhiyun /* Mixer - ADC */
48*4882a593Smuzhiyun #define RT5640_REC_L1_MIXER			0x3b
49*4882a593Smuzhiyun #define RT5640_REC_L2_MIXER			0x3c
50*4882a593Smuzhiyun #define RT5640_REC_R1_MIXER			0x3d
51*4882a593Smuzhiyun #define RT5640_REC_R2_MIXER			0x3e
52*4882a593Smuzhiyun /* Mixer - DAC */
53*4882a593Smuzhiyun #define RT5640_HPO_MIXER			0x45
54*4882a593Smuzhiyun #define RT5640_SPK_L_MIXER			0x46
55*4882a593Smuzhiyun #define RT5640_SPK_R_MIXER			0x47
56*4882a593Smuzhiyun #define RT5640_SPO_L_MIXER			0x48
57*4882a593Smuzhiyun #define RT5640_SPO_R_MIXER			0x49
58*4882a593Smuzhiyun #define RT5640_SPO_CLSD_RATIO			0x4a
59*4882a593Smuzhiyun #define RT5640_MONO_MIXER			0x4c
60*4882a593Smuzhiyun #define RT5640_OUT_L1_MIXER			0x4d
61*4882a593Smuzhiyun #define RT5640_OUT_L2_MIXER			0x4e
62*4882a593Smuzhiyun #define RT5640_OUT_L3_MIXER			0x4f
63*4882a593Smuzhiyun #define RT5640_OUT_R1_MIXER			0x50
64*4882a593Smuzhiyun #define RT5640_OUT_R2_MIXER			0x51
65*4882a593Smuzhiyun #define RT5640_OUT_R3_MIXER			0x52
66*4882a593Smuzhiyun #define RT5640_LOUT_MIXER			0x53
67*4882a593Smuzhiyun /* Power */
68*4882a593Smuzhiyun #define RT5640_PWR_DIG1				0x61
69*4882a593Smuzhiyun #define RT5640_PWR_DIG2				0x62
70*4882a593Smuzhiyun #define RT5640_PWR_ANLG1			0x63
71*4882a593Smuzhiyun #define RT5640_PWR_ANLG2			0x64
72*4882a593Smuzhiyun #define RT5640_PWR_MIXER			0x65
73*4882a593Smuzhiyun #define RT5640_PWR_VOL				0x66
74*4882a593Smuzhiyun /* Private Register Control */
75*4882a593Smuzhiyun #define RT5640_PRIV_INDEX			0x6a
76*4882a593Smuzhiyun #define RT5640_PRIV_DATA			0x6c
77*4882a593Smuzhiyun /* Format - ADC/DAC */
78*4882a593Smuzhiyun #define RT5640_I2S1_SDP				0x70
79*4882a593Smuzhiyun #define RT5640_I2S2_SDP				0x71
80*4882a593Smuzhiyun #define RT5640_ADDA_CLK1			0x73
81*4882a593Smuzhiyun #define RT5640_ADDA_CLK2			0x74
82*4882a593Smuzhiyun #define RT5640_DMIC				0x75
83*4882a593Smuzhiyun /* Function - Analog */
84*4882a593Smuzhiyun #define RT5640_GLB_CLK				0x80
85*4882a593Smuzhiyun #define RT5640_PLL_CTRL1			0x81
86*4882a593Smuzhiyun #define RT5640_PLL_CTRL2			0x82
87*4882a593Smuzhiyun #define RT5640_ASRC_1				0x83
88*4882a593Smuzhiyun #define RT5640_ASRC_2				0x84
89*4882a593Smuzhiyun #define RT5640_ASRC_3				0x85
90*4882a593Smuzhiyun #define RT5640_ASRC_4				0x89
91*4882a593Smuzhiyun #define RT5640_ASRC_5				0x8a
92*4882a593Smuzhiyun #define RT5640_HP_OVCD				0x8b
93*4882a593Smuzhiyun #define RT5640_CLS_D_OVCD			0x8c
94*4882a593Smuzhiyun #define RT5640_CLS_D_OUT			0x8d
95*4882a593Smuzhiyun #define RT5640_DEPOP_M1				0x8e
96*4882a593Smuzhiyun #define RT5640_DEPOP_M2				0x8f
97*4882a593Smuzhiyun #define RT5640_DEPOP_M3				0x90
98*4882a593Smuzhiyun #define RT5640_CHARGE_PUMP			0x91
99*4882a593Smuzhiyun #define RT5640_PV_DET_SPK_G			0x92
100*4882a593Smuzhiyun #define RT5640_MICBIAS				0x93
101*4882a593Smuzhiyun /* Function - Digital */
102*4882a593Smuzhiyun #define RT5640_EQ_CTRL1				0xb0
103*4882a593Smuzhiyun #define RT5640_EQ_CTRL2				0xb1
104*4882a593Smuzhiyun #define RT5640_WIND_FILTER			0xb2
105*4882a593Smuzhiyun #define RT5640_DRC_AGC_1			0xb4
106*4882a593Smuzhiyun #define RT5640_DRC_AGC_2			0xb5
107*4882a593Smuzhiyun #define RT5640_DRC_AGC_3			0xb6
108*4882a593Smuzhiyun #define RT5640_SVOL_ZC				0xb7
109*4882a593Smuzhiyun #define RT5640_ANC_CTRL1			0xb8
110*4882a593Smuzhiyun #define RT5640_ANC_CTRL2			0xb9
111*4882a593Smuzhiyun #define RT5640_ANC_CTRL3			0xba
112*4882a593Smuzhiyun #define RT5640_JD_CTRL				0xbb
113*4882a593Smuzhiyun #define RT5640_ANC_JD				0xbc
114*4882a593Smuzhiyun #define RT5640_IRQ_CTRL1			0xbd
115*4882a593Smuzhiyun #define RT5640_IRQ_CTRL2			0xbe
116*4882a593Smuzhiyun #define RT5640_INT_IRQ_ST			0xbf
117*4882a593Smuzhiyun #define RT5640_GPIO_CTRL1			0xc0
118*4882a593Smuzhiyun #define RT5640_GPIO_CTRL2			0xc1
119*4882a593Smuzhiyun #define RT5640_GPIO_CTRL3			0xc2
120*4882a593Smuzhiyun #define RT5640_DSP_CTRL1			0xc4
121*4882a593Smuzhiyun #define RT5640_DSP_CTRL2			0xc5
122*4882a593Smuzhiyun #define RT5640_DSP_CTRL3			0xc6
123*4882a593Smuzhiyun #define RT5640_DSP_CTRL4			0xc7
124*4882a593Smuzhiyun #define RT5640_PGM_REG_ARR1			0xc8
125*4882a593Smuzhiyun #define RT5640_PGM_REG_ARR2			0xc9
126*4882a593Smuzhiyun #define RT5640_PGM_REG_ARR3			0xca
127*4882a593Smuzhiyun #define RT5640_PGM_REG_ARR4			0xcb
128*4882a593Smuzhiyun #define RT5640_PGM_REG_ARR5			0xcc
129*4882a593Smuzhiyun #define RT5640_SCB_FUNC				0xcd
130*4882a593Smuzhiyun #define RT5640_SCB_CTRL				0xce
131*4882a593Smuzhiyun #define RT5640_BASE_BACK			0xcf
132*4882a593Smuzhiyun #define RT5640_MP3_PLUS1			0xd0
133*4882a593Smuzhiyun #define RT5640_MP3_PLUS2			0xd1
134*4882a593Smuzhiyun #define RT5640_3D_HP				0xd2
135*4882a593Smuzhiyun #define RT5640_ADJ_HPF				0xd3
136*4882a593Smuzhiyun #define RT5640_HP_CALIB_AMP_DET			0xd6
137*4882a593Smuzhiyun #define RT5640_HP_CALIB2			0xd7
138*4882a593Smuzhiyun #define RT5640_SV_ZCD1				0xd9
139*4882a593Smuzhiyun #define RT5640_SV_ZCD2				0xda
140*4882a593Smuzhiyun /* Dummy Register */
141*4882a593Smuzhiyun #define RT5640_DUMMY1				0xfa
142*4882a593Smuzhiyun #define RT5640_DUMMY2				0xfb
143*4882a593Smuzhiyun #define RT5640_DUMMY3				0xfc
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* Index of Codec Private Register definition */
147*4882a593Smuzhiyun #define RT5640_BIAS_CUR4			0x15
148*4882a593Smuzhiyun #define RT5640_CHPUMP_INT_REG1			0x24
149*4882a593Smuzhiyun #define RT5640_MAMP_INT_REG2			0x37
150*4882a593Smuzhiyun #define RT5640_3D_SPK				0x63
151*4882a593Smuzhiyun #define RT5640_WND_1				0x6c
152*4882a593Smuzhiyun #define RT5640_WND_2				0x6d
153*4882a593Smuzhiyun #define RT5640_WND_3				0x6e
154*4882a593Smuzhiyun #define RT5640_WND_4				0x6f
155*4882a593Smuzhiyun #define RT5640_WND_5				0x70
156*4882a593Smuzhiyun #define RT5640_WND_8				0x73
157*4882a593Smuzhiyun #define RT5640_DIP_SPK_INF			0x75
158*4882a593Smuzhiyun #define RT5640_HP_DCC_INT1			0x77
159*4882a593Smuzhiyun #define RT5640_EQ_BW_LOP			0xa0
160*4882a593Smuzhiyun #define RT5640_EQ_GN_LOP			0xa1
161*4882a593Smuzhiyun #define RT5640_EQ_FC_BP1			0xa2
162*4882a593Smuzhiyun #define RT5640_EQ_BW_BP1			0xa3
163*4882a593Smuzhiyun #define RT5640_EQ_GN_BP1			0xa4
164*4882a593Smuzhiyun #define RT5640_EQ_FC_BP2			0xa5
165*4882a593Smuzhiyun #define RT5640_EQ_BW_BP2			0xa6
166*4882a593Smuzhiyun #define RT5640_EQ_GN_BP2			0xa7
167*4882a593Smuzhiyun #define RT5640_EQ_FC_BP3			0xa8
168*4882a593Smuzhiyun #define RT5640_EQ_BW_BP3			0xa9
169*4882a593Smuzhiyun #define RT5640_EQ_GN_BP3			0xaa
170*4882a593Smuzhiyun #define RT5640_EQ_FC_BP4			0xab
171*4882a593Smuzhiyun #define RT5640_EQ_BW_BP4			0xac
172*4882a593Smuzhiyun #define RT5640_EQ_GN_BP4			0xad
173*4882a593Smuzhiyun #define RT5640_EQ_FC_HIP1			0xae
174*4882a593Smuzhiyun #define RT5640_EQ_GN_HIP1			0xaf
175*4882a593Smuzhiyun #define RT5640_EQ_FC_HIP2			0xb0
176*4882a593Smuzhiyun #define RT5640_EQ_BW_HIP2			0xb1
177*4882a593Smuzhiyun #define RT5640_EQ_GN_HIP2			0xb2
178*4882a593Smuzhiyun #define RT5640_EQ_PRE_VOL			0xb3
179*4882a593Smuzhiyun #define RT5640_EQ_PST_VOL			0xb4
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* global definition */
182*4882a593Smuzhiyun #define RT5640_L_MUTE				(0x1 << 15)
183*4882a593Smuzhiyun #define RT5640_L_MUTE_SFT			15
184*4882a593Smuzhiyun #define RT5640_VOL_L_MUTE			(0x1 << 14)
185*4882a593Smuzhiyun #define RT5640_VOL_L_SFT			14
186*4882a593Smuzhiyun #define RT5640_R_MUTE				(0x1 << 7)
187*4882a593Smuzhiyun #define RT5640_R_MUTE_SFT			7
188*4882a593Smuzhiyun #define RT5640_VOL_R_MUTE			(0x1 << 6)
189*4882a593Smuzhiyun #define RT5640_VOL_R_SFT			6
190*4882a593Smuzhiyun #define RT5640_L_VOL_MASK			(0x3f << 8)
191*4882a593Smuzhiyun #define RT5640_L_VOL_SFT			8
192*4882a593Smuzhiyun #define RT5640_R_VOL_MASK			(0x3f)
193*4882a593Smuzhiyun #define RT5640_R_VOL_SFT			0
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* SW Reset & Device ID (0x00) */
196*4882a593Smuzhiyun #define RT5640_ID_MASK				(0x3 << 1)
197*4882a593Smuzhiyun #define RT5640_ID_5639				(0x0 << 1)
198*4882a593Smuzhiyun #define RT5640_ID_5640				(0x2 << 1)
199*4882a593Smuzhiyun #define RT5640_ID_5642				(0x3 << 1)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* IN1 and IN2 Control (0x0d) */
203*4882a593Smuzhiyun /* IN3 and IN4 Control (0x0e) */
204*4882a593Smuzhiyun #define RT5640_BST_SFT1				12
205*4882a593Smuzhiyun #define RT5640_BST_SFT2				8
206*4882a593Smuzhiyun #define RT5640_IN_DF1				(0x1 << 7)
207*4882a593Smuzhiyun #define RT5640_IN_SFT1				7
208*4882a593Smuzhiyun #define RT5640_IN_DF2				(0x1 << 6)
209*4882a593Smuzhiyun #define RT5640_IN_SFT2				6
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* INL and INR Volume Control (0x0f) */
212*4882a593Smuzhiyun #define RT5640_INL_SEL_MASK			(0x1 << 15)
213*4882a593Smuzhiyun #define RT5640_INL_SEL_SFT			15
214*4882a593Smuzhiyun #define RT5640_INL_SEL_IN4P			(0x0 << 15)
215*4882a593Smuzhiyun #define RT5640_INL_SEL_MONOP			(0x1 << 15)
216*4882a593Smuzhiyun #define RT5640_INL_VOL_MASK			(0x1f << 8)
217*4882a593Smuzhiyun #define RT5640_INL_VOL_SFT			8
218*4882a593Smuzhiyun #define RT5640_INR_SEL_MASK			(0x1 << 7)
219*4882a593Smuzhiyun #define RT5640_INR_SEL_SFT			7
220*4882a593Smuzhiyun #define RT5640_INR_SEL_IN4N			(0x0 << 7)
221*4882a593Smuzhiyun #define RT5640_INR_SEL_MONON			(0x1 << 7)
222*4882a593Smuzhiyun #define RT5640_INR_VOL_MASK			(0x1f)
223*4882a593Smuzhiyun #define RT5640_INR_VOL_SFT			0
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* DAC1 Digital Volume (0x19) */
226*4882a593Smuzhiyun #define RT5640_DAC_L1_VOL_MASK			(0xff << 8)
227*4882a593Smuzhiyun #define RT5640_DAC_L1_VOL_SFT			8
228*4882a593Smuzhiyun #define RT5640_DAC_R1_VOL_MASK			(0xff)
229*4882a593Smuzhiyun #define RT5640_DAC_R1_VOL_SFT			0
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* DAC2 Digital Volume (0x1a) */
232*4882a593Smuzhiyun #define RT5640_DAC_L2_VOL_MASK			(0xff << 8)
233*4882a593Smuzhiyun #define RT5640_DAC_L2_VOL_SFT			8
234*4882a593Smuzhiyun #define RT5640_DAC_R2_VOL_MASK			(0xff)
235*4882a593Smuzhiyun #define RT5640_DAC_R2_VOL_SFT			0
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* DAC2 Control (0x1b) */
238*4882a593Smuzhiyun #define RT5640_M_DAC_L2_VOL			(0x1 << 13)
239*4882a593Smuzhiyun #define RT5640_M_DAC_L2_VOL_SFT			13
240*4882a593Smuzhiyun #define RT5640_M_DAC_R2_VOL			(0x1 << 12)
241*4882a593Smuzhiyun #define RT5640_M_DAC_R2_VOL_SFT			12
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* ADC Digital Volume Control (0x1c) */
244*4882a593Smuzhiyun #define RT5640_ADC_L_VOL_MASK			(0x7f << 8)
245*4882a593Smuzhiyun #define RT5640_ADC_L_VOL_SFT			8
246*4882a593Smuzhiyun #define RT5640_ADC_R_VOL_MASK			(0x7f)
247*4882a593Smuzhiyun #define RT5640_ADC_R_VOL_SFT			0
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x1d) */
250*4882a593Smuzhiyun #define RT5640_MONO_ADC_L_VOL_MASK		(0x7f << 8)
251*4882a593Smuzhiyun #define RT5640_MONO_ADC_L_VOL_SFT		8
252*4882a593Smuzhiyun #define RT5640_MONO_ADC_R_VOL_MASK		(0x7f)
253*4882a593Smuzhiyun #define RT5640_MONO_ADC_R_VOL_SFT		0
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* ADC Boost Volume Control (0x1e) */
256*4882a593Smuzhiyun #define RT5640_ADC_L_BST_MASK			(0x3 << 14)
257*4882a593Smuzhiyun #define RT5640_ADC_L_BST_SFT			14
258*4882a593Smuzhiyun #define RT5640_ADC_R_BST_MASK			(0x3 << 12)
259*4882a593Smuzhiyun #define RT5640_ADC_R_BST_SFT			12
260*4882a593Smuzhiyun #define RT5640_ADC_COMP_MASK			(0x3 << 10)
261*4882a593Smuzhiyun #define RT5640_ADC_COMP_SFT			10
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Stereo ADC Mixer Control (0x27) */
264*4882a593Smuzhiyun #define RT5640_M_ADC_L1				(0x1 << 14)
265*4882a593Smuzhiyun #define RT5640_M_ADC_L1_SFT			14
266*4882a593Smuzhiyun #define RT5640_M_ADC_L2				(0x1 << 13)
267*4882a593Smuzhiyun #define RT5640_M_ADC_L2_SFT			13
268*4882a593Smuzhiyun #define RT5640_ADC_1_SRC_MASK			(0x1 << 12)
269*4882a593Smuzhiyun #define RT5640_ADC_1_SRC_SFT			12
270*4882a593Smuzhiyun #define RT5640_ADC_1_SRC_ADC			(0x1 << 12)
271*4882a593Smuzhiyun #define RT5640_ADC_1_SRC_DACMIX			(0x0 << 12)
272*4882a593Smuzhiyun #define RT5640_ADC_2_SRC_MASK			(0x3 << 10)
273*4882a593Smuzhiyun #define RT5640_ADC_2_SRC_SFT			10
274*4882a593Smuzhiyun #define RT5640_ADC_2_SRC_DMIC1			(0x0 << 10)
275*4882a593Smuzhiyun #define RT5640_ADC_2_SRC_DMIC2			(0x1 << 10)
276*4882a593Smuzhiyun #define RT5640_ADC_2_SRC_DACMIX			(0x2 << 10)
277*4882a593Smuzhiyun #define RT5640_M_ADC_R1				(0x1 << 6)
278*4882a593Smuzhiyun #define RT5640_M_ADC_R1_SFT			6
279*4882a593Smuzhiyun #define RT5640_M_ADC_R2				(0x1 << 5)
280*4882a593Smuzhiyun #define RT5640_M_ADC_R2_SFT			5
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* Mono ADC Mixer Control (0x28) */
283*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L1			(0x1 << 14)
284*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L1_SFT		14
285*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L2			(0x1 << 13)
286*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L2_SFT		13
287*4882a593Smuzhiyun #define RT5640_MONO_ADC_L1_SRC_MASK		(0x1 << 12)
288*4882a593Smuzhiyun #define RT5640_MONO_ADC_L1_SRC_SFT		12
289*4882a593Smuzhiyun #define RT5640_MONO_ADC_L1_SRC_DACMIXL		(0x0 << 12)
290*4882a593Smuzhiyun #define RT5640_MONO_ADC_L1_SRC_ADCL		(0x1 << 12)
291*4882a593Smuzhiyun #define RT5640_MONO_ADC_L2_SRC_MASK		(0x3 << 10)
292*4882a593Smuzhiyun #define RT5640_MONO_ADC_L2_SRC_SFT		10
293*4882a593Smuzhiyun #define RT5640_MONO_ADC_L2_SRC_DMIC_L1		(0x0 << 10)
294*4882a593Smuzhiyun #define RT5640_MONO_ADC_L2_SRC_DMIC_L2		(0x1 << 10)
295*4882a593Smuzhiyun #define RT5640_MONO_ADC_L2_SRC_DACMIXL		(0x2 << 10)
296*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R1			(0x1 << 6)
297*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R1_SFT		6
298*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R2			(0x1 << 5)
299*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R2_SFT		5
300*4882a593Smuzhiyun #define RT5640_MONO_ADC_R1_SRC_MASK		(0x1 << 4)
301*4882a593Smuzhiyun #define RT5640_MONO_ADC_R1_SRC_SFT		4
302*4882a593Smuzhiyun #define RT5640_MONO_ADC_R1_SRC_ADCR		(0x1 << 4)
303*4882a593Smuzhiyun #define RT5640_MONO_ADC_R1_SRC_DACMIXR		(0x0 << 4)
304*4882a593Smuzhiyun #define RT5640_MONO_ADC_R2_SRC_MASK		(0x3 << 2)
305*4882a593Smuzhiyun #define RT5640_MONO_ADC_R2_SRC_SFT		2
306*4882a593Smuzhiyun #define RT5640_MONO_ADC_R2_SRC_DMIC_R1		(0x0 << 2)
307*4882a593Smuzhiyun #define RT5640_MONO_ADC_R2_SRC_DMIC_R2		(0x1 << 2)
308*4882a593Smuzhiyun #define RT5640_MONO_ADC_R2_SRC_DACMIXR		(0x2 << 2)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x29) */
311*4882a593Smuzhiyun #define RT5640_M_ADCMIX_L			(0x1 << 15)
312*4882a593Smuzhiyun #define RT5640_M_ADCMIX_L_SFT			15
313*4882a593Smuzhiyun #define RT5640_M_IF1_DAC_L			(0x1 << 14)
314*4882a593Smuzhiyun #define RT5640_M_IF1_DAC_L_SFT			14
315*4882a593Smuzhiyun #define RT5640_M_ADCMIX_R			(0x1 << 7)
316*4882a593Smuzhiyun #define RT5640_M_ADCMIX_R_SFT			7
317*4882a593Smuzhiyun #define RT5640_M_IF1_DAC_R			(0x1 << 6)
318*4882a593Smuzhiyun #define RT5640_M_IF1_DAC_R_SFT			6
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* Stereo DAC Mixer Control (0x2a) */
321*4882a593Smuzhiyun #define RT5640_M_DAC_L1				(0x1 << 14)
322*4882a593Smuzhiyun #define RT5640_M_DAC_L1_SFT			14
323*4882a593Smuzhiyun #define RT5640_DAC_L1_STO_L_VOL_MASK		(0x1 << 13)
324*4882a593Smuzhiyun #define RT5640_DAC_L1_STO_L_VOL_SFT		13
325*4882a593Smuzhiyun #define RT5640_M_DAC_L2				(0x1 << 12)
326*4882a593Smuzhiyun #define RT5640_M_DAC_L2_SFT			12
327*4882a593Smuzhiyun #define RT5640_DAC_L2_STO_L_VOL_MASK		(0x1 << 11)
328*4882a593Smuzhiyun #define RT5640_DAC_L2_STO_L_VOL_SFT		11
329*4882a593Smuzhiyun #define RT5640_M_ANC_DAC_L			(0x1 << 10)
330*4882a593Smuzhiyun #define RT5640_M_ANC_DAC_L_SFT			10
331*4882a593Smuzhiyun #define RT5640_M_DAC_R1				(0x1 << 6)
332*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SFT			6
333*4882a593Smuzhiyun #define RT5640_DAC_R1_STO_R_VOL_MASK		(0x1 << 5)
334*4882a593Smuzhiyun #define RT5640_DAC_R1_STO_R_VOL_SFT		5
335*4882a593Smuzhiyun #define RT5640_M_DAC_R2				(0x1 << 4)
336*4882a593Smuzhiyun #define RT5640_M_DAC_R2_SFT			4
337*4882a593Smuzhiyun #define RT5640_DAC_R2_STO_R_VOL_MASK		(0x1 << 3)
338*4882a593Smuzhiyun #define RT5640_DAC_R2_STO_R_VOL_SFT		3
339*4882a593Smuzhiyun #define RT5640_M_ANC_DAC_R			(0x1 << 2)
340*4882a593Smuzhiyun #define RT5640_M_ANC_DAC_R_SFT		2
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* Mono DAC Mixer Control (0x2b) */
343*4882a593Smuzhiyun #define RT5640_M_DAC_L1_MONO_L			(0x1 << 14)
344*4882a593Smuzhiyun #define RT5640_M_DAC_L1_MONO_L_SFT		14
345*4882a593Smuzhiyun #define RT5640_DAC_L1_MONO_L_VOL_MASK		(0x1 << 13)
346*4882a593Smuzhiyun #define RT5640_DAC_L1_MONO_L_VOL_SFT		13
347*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MONO_L			(0x1 << 12)
348*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MONO_L_SFT		12
349*4882a593Smuzhiyun #define RT5640_DAC_L2_MONO_L_VOL_MASK		(0x1 << 11)
350*4882a593Smuzhiyun #define RT5640_DAC_L2_MONO_L_VOL_SFT		11
351*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MONO_L			(0x1 << 10)
352*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MONO_L_SFT		10
353*4882a593Smuzhiyun #define RT5640_DAC_R2_MONO_L_VOL_MASK		(0x1 << 9)
354*4882a593Smuzhiyun #define RT5640_DAC_R2_MONO_L_VOL_SFT		9
355*4882a593Smuzhiyun #define RT5640_M_DAC_R1_MONO_R			(0x1 << 6)
356*4882a593Smuzhiyun #define RT5640_M_DAC_R1_MONO_R_SFT		6
357*4882a593Smuzhiyun #define RT5640_DAC_R1_MONO_R_VOL_MASK		(0x1 << 5)
358*4882a593Smuzhiyun #define RT5640_DAC_R1_MONO_R_VOL_SFT		5
359*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MONO_R			(0x1 << 4)
360*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MONO_R_SFT		4
361*4882a593Smuzhiyun #define RT5640_DAC_R2_MONO_R_VOL_MASK		(0x1 << 3)
362*4882a593Smuzhiyun #define RT5640_DAC_R2_MONO_R_VOL_SFT		3
363*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MONO_R			(0x1 << 2)
364*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MONO_R_SFT		2
365*4882a593Smuzhiyun #define RT5640_DAC_L2_MONO_R_VOL_MASK		(0x1 << 1)
366*4882a593Smuzhiyun #define RT5640_DAC_L2_MONO_R_VOL_SFT		1
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Digital Mixer Control (0x2c) */
369*4882a593Smuzhiyun #define RT5640_M_STO_L_DAC_L			(0x1 << 15)
370*4882a593Smuzhiyun #define RT5640_M_STO_L_DAC_L_SFT		15
371*4882a593Smuzhiyun #define RT5640_STO_L_DAC_L_VOL_MASK		(0x1 << 14)
372*4882a593Smuzhiyun #define RT5640_STO_L_DAC_L_VOL_SFT		14
373*4882a593Smuzhiyun #define RT5640_M_DAC_L2_DAC_L			(0x1 << 13)
374*4882a593Smuzhiyun #define RT5640_M_DAC_L2_DAC_L_SFT		13
375*4882a593Smuzhiyun #define RT5640_DAC_L2_DAC_L_VOL_MASK		(0x1 << 12)
376*4882a593Smuzhiyun #define RT5640_DAC_L2_DAC_L_VOL_SFT		12
377*4882a593Smuzhiyun #define RT5640_M_STO_R_DAC_R			(0x1 << 11)
378*4882a593Smuzhiyun #define RT5640_M_STO_R_DAC_R_SFT		11
379*4882a593Smuzhiyun #define RT5640_STO_R_DAC_R_VOL_MASK		(0x1 << 10)
380*4882a593Smuzhiyun #define RT5640_STO_R_DAC_R_VOL_SFT		10
381*4882a593Smuzhiyun #define RT5640_M_DAC_R2_DAC_R			(0x1 << 9)
382*4882a593Smuzhiyun #define RT5640_M_DAC_R2_DAC_R_SFT		9
383*4882a593Smuzhiyun #define RT5640_DAC_R2_DAC_R_VOL_MASK		(0x1 << 8)
384*4882a593Smuzhiyun #define RT5640_DAC_R2_DAC_R_VOL_SFT		8
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* DSP Path Control 1 (0x2d) */
387*4882a593Smuzhiyun #define RT5640_RXDP_SRC_MASK			(0x1 << 15)
388*4882a593Smuzhiyun #define RT5640_RXDP_SRC_SFT			15
389*4882a593Smuzhiyun #define RT5640_RXDP_SRC_NOR			(0x0 << 15)
390*4882a593Smuzhiyun #define RT5640_RXDP_SRC_DIV3			(0x1 << 15)
391*4882a593Smuzhiyun #define RT5640_TXDP_SRC_MASK			(0x1 << 14)
392*4882a593Smuzhiyun #define RT5640_TXDP_SRC_SFT			14
393*4882a593Smuzhiyun #define RT5640_TXDP_SRC_NOR			(0x0 << 14)
394*4882a593Smuzhiyun #define RT5640_TXDP_SRC_DIV3			(0x1 << 14)
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* DSP Path Control 2 (0x2e) */
397*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_MASK			(0x3 << 14)
398*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_SFT			14
399*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_IF2			(0x0 << 14)
400*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_IF3			(0x1 << 14)
401*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_TXDC			(0x2 << 14)
402*4882a593Smuzhiyun #define RT5640_DAC_L2_SEL_BASS			(0x3 << 14)
403*4882a593Smuzhiyun #define RT5640_DAC_R2_SEL_MASK			(0x3 << 12)
404*4882a593Smuzhiyun #define RT5640_DAC_R2_SEL_SFT			12
405*4882a593Smuzhiyun #define RT5640_DAC_R2_SEL_IF2			(0x0 << 12)
406*4882a593Smuzhiyun #define RT5640_DAC_R2_SEL_IF3			(0x1 << 12)
407*4882a593Smuzhiyun #define RT5640_DAC_R2_SEL_TXDC			(0x2 << 12)
408*4882a593Smuzhiyun #define RT5640_IF2_ADC_L_SEL_MASK		(0x1 << 11)
409*4882a593Smuzhiyun #define RT5640_IF2_ADC_L_SEL_SFT		11
410*4882a593Smuzhiyun #define RT5640_IF2_ADC_L_SEL_TXDP		(0x0 << 11)
411*4882a593Smuzhiyun #define RT5640_IF2_ADC_L_SEL_PASS		(0x1 << 11)
412*4882a593Smuzhiyun #define RT5640_IF2_ADC_R_SEL_MASK		(0x1 << 10)
413*4882a593Smuzhiyun #define RT5640_IF2_ADC_R_SEL_SFT		10
414*4882a593Smuzhiyun #define RT5640_IF2_ADC_R_SEL_TXDP		(0x0 << 10)
415*4882a593Smuzhiyun #define RT5640_IF2_ADC_R_SEL_PASS		(0x1 << 10)
416*4882a593Smuzhiyun #define RT5640_RXDC_SEL_MASK			(0x3 << 8)
417*4882a593Smuzhiyun #define RT5640_RXDC_SEL_SFT			8
418*4882a593Smuzhiyun #define RT5640_RXDC_SEL_NOR			(0x0 << 8)
419*4882a593Smuzhiyun #define RT5640_RXDC_SEL_L2R			(0x1 << 8)
420*4882a593Smuzhiyun #define RT5640_RXDC_SEL_R2L			(0x2 << 8)
421*4882a593Smuzhiyun #define RT5640_RXDC_SEL_SWAP			(0x3 << 8)
422*4882a593Smuzhiyun #define RT5640_RXDP_SEL_MASK			(0x3 << 6)
423*4882a593Smuzhiyun #define RT5640_RXDP_SEL_SFT			6
424*4882a593Smuzhiyun #define RT5640_RXDP_SEL_NOR			(0x0 << 6)
425*4882a593Smuzhiyun #define RT5640_RXDP_SEL_L2R			(0x1 << 6)
426*4882a593Smuzhiyun #define RT5640_RXDP_SEL_R2L			(0x2 << 6)
427*4882a593Smuzhiyun #define RT5640_RXDP_SEL_SWAP			(0x3 << 6)
428*4882a593Smuzhiyun #define RT5640_TXDC_SEL_MASK			(0x3 << 4)
429*4882a593Smuzhiyun #define RT5640_TXDC_SEL_SFT			4
430*4882a593Smuzhiyun #define RT5640_TXDC_SEL_NOR			(0x0 << 4)
431*4882a593Smuzhiyun #define RT5640_TXDC_SEL_L2R			(0x1 << 4)
432*4882a593Smuzhiyun #define RT5640_TXDC_SEL_R2L			(0x2 << 4)
433*4882a593Smuzhiyun #define RT5640_TXDC_SEL_SWAP			(0x3 << 4)
434*4882a593Smuzhiyun #define RT5640_TXDP_SEL_MASK			(0x3 << 2)
435*4882a593Smuzhiyun #define RT5640_TXDP_SEL_SFT			2
436*4882a593Smuzhiyun #define RT5640_TXDP_SEL_NOR			(0x0 << 2)
437*4882a593Smuzhiyun #define RT5640_TXDP_SEL_L2R			(0x1 << 2)
438*4882a593Smuzhiyun #define RT5640_TXDP_SEL_R2L			(0x2 << 2)
439*4882a593Smuzhiyun #define RT5640_TRXDP_SEL_SWAP			(0x3 << 2)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* Digital Interface Data Control (0x2f) */
442*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_MASK			(0x3 << 14)
443*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_SFT			14
444*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_NOR			(0x0 << 14)
445*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_SWAP			(0x1 << 14)
446*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_L2R			(0x2 << 14)
447*4882a593Smuzhiyun #define RT5640_IF1_DAC_SEL_R2L			(0x3 << 14)
448*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_MASK			(0x3 << 12)
449*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_SFT			12
450*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_NOR			(0x0 << 12)
451*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_SWAP			(0x1 << 12)
452*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_L2R			(0x2 << 12)
453*4882a593Smuzhiyun #define RT5640_IF1_ADC_SEL_R2L			(0x3 << 12)
454*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_MASK			(0x3 << 10)
455*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_SFT			10
456*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_NOR			(0x0 << 10)
457*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_SWAP			(0x1 << 10)
458*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_L2R			(0x2 << 10)
459*4882a593Smuzhiyun #define RT5640_IF2_DAC_SEL_R2L			(0x3 << 10)
460*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_MASK			(0x3 << 8)
461*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_SFT			8
462*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_NOR			(0x0 << 8)
463*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_SWAP			(0x1 << 8)
464*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_L2R			(0x2 << 8)
465*4882a593Smuzhiyun #define RT5640_IF2_ADC_SEL_R2L			(0x3 << 8)
466*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_MASK			(0x3 << 6)
467*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_SFT			6
468*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_NOR			(0x0 << 6)
469*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_SWAP			(0x1 << 6)
470*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_L2R			(0x2 << 6)
471*4882a593Smuzhiyun #define RT5640_IF3_DAC_SEL_R2L			(0x3 << 6)
472*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_MASK			(0x3 << 4)
473*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_SFT			4
474*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_NOR			(0x0 << 4)
475*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_SWAP			(0x1 << 4)
476*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_L2R			(0x2 << 4)
477*4882a593Smuzhiyun #define RT5640_IF3_ADC_SEL_R2L			(0x3 << 4)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* REC Left Mixer Control 1 (0x3b) */
480*4882a593Smuzhiyun #define RT5640_G_HP_L_RM_L_MASK			(0x7 << 13)
481*4882a593Smuzhiyun #define RT5640_G_HP_L_RM_L_SFT			13
482*4882a593Smuzhiyun #define RT5640_G_IN_L_RM_L_MASK			(0x7 << 10)
483*4882a593Smuzhiyun #define RT5640_G_IN_L_RM_L_SFT			10
484*4882a593Smuzhiyun #define RT5640_G_BST4_RM_L_MASK			(0x7 << 7)
485*4882a593Smuzhiyun #define RT5640_G_BST4_RM_L_SFT			7
486*4882a593Smuzhiyun #define RT5640_G_BST3_RM_L_MASK			(0x7 << 4)
487*4882a593Smuzhiyun #define RT5640_G_BST3_RM_L_SFT			4
488*4882a593Smuzhiyun #define RT5640_G_BST2_RM_L_MASK			(0x7 << 1)
489*4882a593Smuzhiyun #define RT5640_G_BST2_RM_L_SFT			1
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x3c) */
492*4882a593Smuzhiyun #define RT5640_G_BST1_RM_L_MASK			(0x7 << 13)
493*4882a593Smuzhiyun #define RT5640_G_BST1_RM_L_SFT			13
494*4882a593Smuzhiyun #define RT5640_G_OM_L_RM_L_MASK			(0x7 << 10)
495*4882a593Smuzhiyun #define RT5640_G_OM_L_RM_L_SFT			10
496*4882a593Smuzhiyun #define RT5640_M_HP_L_RM_L			(0x1 << 6)
497*4882a593Smuzhiyun #define RT5640_M_HP_L_RM_L_SFT			6
498*4882a593Smuzhiyun #define RT5640_M_IN_L_RM_L			(0x1 << 5)
499*4882a593Smuzhiyun #define RT5640_M_IN_L_RM_L_SFT			5
500*4882a593Smuzhiyun #define RT5640_M_BST4_RM_L			(0x1 << 4)
501*4882a593Smuzhiyun #define RT5640_M_BST4_RM_L_SFT			4
502*4882a593Smuzhiyun #define RT5640_M_BST3_RM_L			(0x1 << 3)
503*4882a593Smuzhiyun #define RT5640_M_BST3_RM_L_SFT			3
504*4882a593Smuzhiyun #define RT5640_M_BST2_RM_L			(0x1 << 2)
505*4882a593Smuzhiyun #define RT5640_M_BST2_RM_L_SFT			2
506*4882a593Smuzhiyun #define RT5640_M_BST1_RM_L			(0x1 << 1)
507*4882a593Smuzhiyun #define RT5640_M_BST1_RM_L_SFT			1
508*4882a593Smuzhiyun #define RT5640_M_OM_L_RM_L			(0x1)
509*4882a593Smuzhiyun #define RT5640_M_OM_L_RM_L_SFT			0
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /* REC Right Mixer Control 1 (0x3d) */
512*4882a593Smuzhiyun #define RT5640_G_HP_R_RM_R_MASK			(0x7 << 13)
513*4882a593Smuzhiyun #define RT5640_G_HP_R_RM_R_SFT			13
514*4882a593Smuzhiyun #define RT5640_G_IN_R_RM_R_MASK			(0x7 << 10)
515*4882a593Smuzhiyun #define RT5640_G_IN_R_RM_R_SFT			10
516*4882a593Smuzhiyun #define RT5640_G_BST4_RM_R_MASK			(0x7 << 7)
517*4882a593Smuzhiyun #define RT5640_G_BST4_RM_R_SFT			7
518*4882a593Smuzhiyun #define RT5640_G_BST3_RM_R_MASK			(0x7 << 4)
519*4882a593Smuzhiyun #define RT5640_G_BST3_RM_R_SFT			4
520*4882a593Smuzhiyun #define RT5640_G_BST2_RM_R_MASK			(0x7 << 1)
521*4882a593Smuzhiyun #define RT5640_G_BST2_RM_R_SFT			1
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x3e) */
524*4882a593Smuzhiyun #define RT5640_G_BST1_RM_R_MASK			(0x7 << 13)
525*4882a593Smuzhiyun #define RT5640_G_BST1_RM_R_SFT			13
526*4882a593Smuzhiyun #define RT5640_G_OM_R_RM_R_MASK			(0x7 << 10)
527*4882a593Smuzhiyun #define RT5640_G_OM_R_RM_R_SFT			10
528*4882a593Smuzhiyun #define RT5640_M_HP_R_RM_R			(0x1 << 6)
529*4882a593Smuzhiyun #define RT5640_M_HP_R_RM_R_SFT			6
530*4882a593Smuzhiyun #define RT5640_M_IN_R_RM_R			(0x1 << 5)
531*4882a593Smuzhiyun #define RT5640_M_IN_R_RM_R_SFT			5
532*4882a593Smuzhiyun #define RT5640_M_BST4_RM_R			(0x1 << 4)
533*4882a593Smuzhiyun #define RT5640_M_BST4_RM_R_SFT			4
534*4882a593Smuzhiyun #define RT5640_M_BST3_RM_R			(0x1 << 3)
535*4882a593Smuzhiyun #define RT5640_M_BST3_RM_R_SFT			3
536*4882a593Smuzhiyun #define RT5640_M_BST2_RM_R			(0x1 << 2)
537*4882a593Smuzhiyun #define RT5640_M_BST2_RM_R_SFT			2
538*4882a593Smuzhiyun #define RT5640_M_BST1_RM_R			(0x1 << 1)
539*4882a593Smuzhiyun #define RT5640_M_BST1_RM_R_SFT			1
540*4882a593Smuzhiyun #define RT5640_M_OM_R_RM_R			(0x1)
541*4882a593Smuzhiyun #define RT5640_M_OM_R_RM_R_SFT			0
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /* HPMIX Control (0x45) */
544*4882a593Smuzhiyun #define RT5640_M_DAC2_HM			(0x1 << 15)
545*4882a593Smuzhiyun #define RT5640_M_DAC2_HM_SFT			15
546*4882a593Smuzhiyun #define RT5640_M_DAC1_HM			(0x1 << 14)
547*4882a593Smuzhiyun #define RT5640_M_DAC1_HM_SFT			14
548*4882a593Smuzhiyun #define RT5640_M_HPVOL_HM			(0x1 << 13)
549*4882a593Smuzhiyun #define RT5640_M_HPVOL_HM_SFT			13
550*4882a593Smuzhiyun #define RT5640_G_HPOMIX_MASK			(0x1 << 12)
551*4882a593Smuzhiyun #define RT5640_G_HPOMIX_SFT			12
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* SPK Left Mixer Control (0x46) */
554*4882a593Smuzhiyun #define RT5640_G_RM_L_SM_L_MASK			(0x3 << 14)
555*4882a593Smuzhiyun #define RT5640_G_RM_L_SM_L_SFT			14
556*4882a593Smuzhiyun #define RT5640_G_IN_L_SM_L_MASK			(0x3 << 12)
557*4882a593Smuzhiyun #define RT5640_G_IN_L_SM_L_SFT			12
558*4882a593Smuzhiyun #define RT5640_G_DAC_L1_SM_L_MASK		(0x3 << 10)
559*4882a593Smuzhiyun #define RT5640_G_DAC_L1_SM_L_SFT		10
560*4882a593Smuzhiyun #define RT5640_G_DAC_L2_SM_L_MASK		(0x3 << 8)
561*4882a593Smuzhiyun #define RT5640_G_DAC_L2_SM_L_SFT		8
562*4882a593Smuzhiyun #define RT5640_G_OM_L_SM_L_MASK			(0x3 << 6)
563*4882a593Smuzhiyun #define RT5640_G_OM_L_SM_L_SFT			6
564*4882a593Smuzhiyun #define RT5640_M_RM_L_SM_L			(0x1 << 5)
565*4882a593Smuzhiyun #define RT5640_M_RM_L_SM_L_SFT			5
566*4882a593Smuzhiyun #define RT5640_M_IN_L_SM_L			(0x1 << 4)
567*4882a593Smuzhiyun #define RT5640_M_IN_L_SM_L_SFT			4
568*4882a593Smuzhiyun #define RT5640_M_DAC_L1_SM_L			(0x1 << 3)
569*4882a593Smuzhiyun #define RT5640_M_DAC_L1_SM_L_SFT		3
570*4882a593Smuzhiyun #define RT5640_M_DAC_L2_SM_L			(0x1 << 2)
571*4882a593Smuzhiyun #define RT5640_M_DAC_L2_SM_L_SFT		2
572*4882a593Smuzhiyun #define RT5640_M_OM_L_SM_L			(0x1 << 1)
573*4882a593Smuzhiyun #define RT5640_M_OM_L_SM_L_SFT		1
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /* SPK Right Mixer Control (0x47) */
576*4882a593Smuzhiyun #define RT5640_G_RM_R_SM_R_MASK			(0x3 << 14)
577*4882a593Smuzhiyun #define RT5640_G_RM_R_SM_R_SFT			14
578*4882a593Smuzhiyun #define RT5640_G_IN_R_SM_R_MASK			(0x3 << 12)
579*4882a593Smuzhiyun #define RT5640_G_IN_R_SM_R_SFT			12
580*4882a593Smuzhiyun #define RT5640_G_DAC_R1_SM_R_MASK		(0x3 << 10)
581*4882a593Smuzhiyun #define RT5640_G_DAC_R1_SM_R_SFT		10
582*4882a593Smuzhiyun #define RT5640_G_DAC_R2_SM_R_MASK		(0x3 << 8)
583*4882a593Smuzhiyun #define RT5640_G_DAC_R2_SM_R_SFT		8
584*4882a593Smuzhiyun #define RT5640_G_OM_R_SM_R_MASK			(0x3 << 6)
585*4882a593Smuzhiyun #define RT5640_G_OM_R_SM_R_SFT			6
586*4882a593Smuzhiyun #define RT5640_M_RM_R_SM_R			(0x1 << 5)
587*4882a593Smuzhiyun #define RT5640_M_RM_R_SM_R_SFT			5
588*4882a593Smuzhiyun #define RT5640_M_IN_R_SM_R			(0x1 << 4)
589*4882a593Smuzhiyun #define RT5640_M_IN_R_SM_R_SFT			4
590*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SM_R			(0x1 << 3)
591*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SM_R_SFT		3
592*4882a593Smuzhiyun #define RT5640_M_DAC_R2_SM_R			(0x1 << 2)
593*4882a593Smuzhiyun #define RT5640_M_DAC_R2_SM_R_SFT		2
594*4882a593Smuzhiyun #define RT5640_M_OM_R_SM_R			(0x1 << 1)
595*4882a593Smuzhiyun #define RT5640_M_OM_R_SM_R_SFT			1
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* SPOLMIX Control (0x48) */
598*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SPM_L			(0x1 << 15)
599*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SPM_L_SFT		15
600*4882a593Smuzhiyun #define RT5640_M_DAC_L1_SPM_L			(0x1 << 14)
601*4882a593Smuzhiyun #define RT5640_M_DAC_L1_SPM_L_SFT		14
602*4882a593Smuzhiyun #define RT5640_M_SV_R_SPM_L			(0x1 << 13)
603*4882a593Smuzhiyun #define RT5640_M_SV_R_SPM_L_SFT			13
604*4882a593Smuzhiyun #define RT5640_M_SV_L_SPM_L			(0x1 << 12)
605*4882a593Smuzhiyun #define RT5640_M_SV_L_SPM_L_SFT			12
606*4882a593Smuzhiyun #define RT5640_M_BST1_SPM_L			(0x1 << 11)
607*4882a593Smuzhiyun #define RT5640_M_BST1_SPM_L_SFT			11
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* SPORMIX Control (0x49) */
610*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SPM_R			(0x1 << 13)
611*4882a593Smuzhiyun #define RT5640_M_DAC_R1_SPM_R_SFT		13
612*4882a593Smuzhiyun #define RT5640_M_SV_R_SPM_R			(0x1 << 12)
613*4882a593Smuzhiyun #define RT5640_M_SV_R_SPM_R_SFT			12
614*4882a593Smuzhiyun #define RT5640_M_BST1_SPM_R			(0x1 << 11)
615*4882a593Smuzhiyun #define RT5640_M_BST1_SPM_R_SFT			11
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun /* SPOLMIX / SPORMIX Ratio Control (0x4a) */
618*4882a593Smuzhiyun #define RT5640_SPO_CLSD_RATIO_MASK		(0x7)
619*4882a593Smuzhiyun #define RT5640_SPO_CLSD_RATIO_SFT		0
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /* Mono Output Mixer Control (0x4c) */
622*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MM			(0x1 << 15)
623*4882a593Smuzhiyun #define RT5640_M_DAC_R2_MM_SFT			15
624*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MM			(0x1 << 14)
625*4882a593Smuzhiyun #define RT5640_M_DAC_L2_MM_SFT			14
626*4882a593Smuzhiyun #define RT5640_M_OV_R_MM			(0x1 << 13)
627*4882a593Smuzhiyun #define RT5640_M_OV_R_MM_SFT			13
628*4882a593Smuzhiyun #define RT5640_M_OV_L_MM			(0x1 << 12)
629*4882a593Smuzhiyun #define RT5640_M_OV_L_MM_SFT			12
630*4882a593Smuzhiyun #define RT5640_M_BST1_MM			(0x1 << 11)
631*4882a593Smuzhiyun #define RT5640_M_BST1_MM_SFT			11
632*4882a593Smuzhiyun #define RT5640_G_MONOMIX_MASK			(0x1 << 10)
633*4882a593Smuzhiyun #define RT5640_G_MONOMIX_SFT			10
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x4d) */
636*4882a593Smuzhiyun #define RT5640_G_BST3_OM_L_MASK			(0x7 << 13)
637*4882a593Smuzhiyun #define RT5640_G_BST3_OM_L_SFT			13
638*4882a593Smuzhiyun #define RT5640_G_BST2_OM_L_MASK			(0x7 << 10)
639*4882a593Smuzhiyun #define RT5640_G_BST2_OM_L_SFT			10
640*4882a593Smuzhiyun #define RT5640_G_BST1_OM_L_MASK			(0x7 << 7)
641*4882a593Smuzhiyun #define RT5640_G_BST1_OM_L_SFT			7
642*4882a593Smuzhiyun #define RT5640_G_IN_L_OM_L_MASK			(0x7 << 4)
643*4882a593Smuzhiyun #define RT5640_G_IN_L_OM_L_SFT			4
644*4882a593Smuzhiyun #define RT5640_G_RM_L_OM_L_MASK			(0x7 << 1)
645*4882a593Smuzhiyun #define RT5640_G_RM_L_OM_L_SFT			1
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /* Output Left Mixer Control 2 (0x4e) */
648*4882a593Smuzhiyun #define RT5640_G_DAC_R2_OM_L_MASK		(0x7 << 13)
649*4882a593Smuzhiyun #define RT5640_G_DAC_R2_OM_L_SFT		13
650*4882a593Smuzhiyun #define RT5640_G_DAC_L2_OM_L_MASK		(0x7 << 10)
651*4882a593Smuzhiyun #define RT5640_G_DAC_L2_OM_L_SFT		10
652*4882a593Smuzhiyun #define RT5640_G_DAC_L1_OM_L_MASK		(0x7 << 7)
653*4882a593Smuzhiyun #define RT5640_G_DAC_L1_OM_L_SFT		7
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun /* Output Left Mixer Control 3 (0x4f) */
656*4882a593Smuzhiyun #define RT5640_M_SM_L_OM_L			(0x1 << 8)
657*4882a593Smuzhiyun #define RT5640_M_SM_L_OM_L_SFT			8
658*4882a593Smuzhiyun #define RT5640_M_BST3_OM_L			(0x1 << 7)
659*4882a593Smuzhiyun #define RT5640_M_BST3_OM_L_SFT			7
660*4882a593Smuzhiyun #define RT5640_M_BST2_OM_L			(0x1 << 6)
661*4882a593Smuzhiyun #define RT5640_M_BST2_OM_L_SFT			6
662*4882a593Smuzhiyun #define RT5640_M_BST1_OM_L			(0x1 << 5)
663*4882a593Smuzhiyun #define RT5640_M_BST1_OM_L_SFT			5
664*4882a593Smuzhiyun #define RT5640_M_IN_L_OM_L			(0x1 << 4)
665*4882a593Smuzhiyun #define RT5640_M_IN_L_OM_L_SFT			4
666*4882a593Smuzhiyun #define RT5640_M_RM_L_OM_L			(0x1 << 3)
667*4882a593Smuzhiyun #define RT5640_M_RM_L_OM_L_SFT			3
668*4882a593Smuzhiyun #define RT5640_M_DAC_R2_OM_L			(0x1 << 2)
669*4882a593Smuzhiyun #define RT5640_M_DAC_R2_OM_L_SFT		2
670*4882a593Smuzhiyun #define RT5640_M_DAC_L2_OM_L			(0x1 << 1)
671*4882a593Smuzhiyun #define RT5640_M_DAC_L2_OM_L_SFT		1
672*4882a593Smuzhiyun #define RT5640_M_DAC_L1_OM_L			(0x1)
673*4882a593Smuzhiyun #define RT5640_M_DAC_L1_OM_L_SFT		0
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* Output Right Mixer Control 1 (0x50) */
676*4882a593Smuzhiyun #define RT5640_G_BST4_OM_R_MASK			(0x7 << 13)
677*4882a593Smuzhiyun #define RT5640_G_BST4_OM_R_SFT			13
678*4882a593Smuzhiyun #define RT5640_G_BST2_OM_R_MASK			(0x7 << 10)
679*4882a593Smuzhiyun #define RT5640_G_BST2_OM_R_SFT			10
680*4882a593Smuzhiyun #define RT5640_G_BST1_OM_R_MASK			(0x7 << 7)
681*4882a593Smuzhiyun #define RT5640_G_BST1_OM_R_SFT			7
682*4882a593Smuzhiyun #define RT5640_G_IN_R_OM_R_MASK			(0x7 << 4)
683*4882a593Smuzhiyun #define RT5640_G_IN_R_OM_R_SFT			4
684*4882a593Smuzhiyun #define RT5640_G_RM_R_OM_R_MASK			(0x7 << 1)
685*4882a593Smuzhiyun #define RT5640_G_RM_R_OM_R_SFT			1
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun /* Output Right Mixer Control 2 (0x51) */
688*4882a593Smuzhiyun #define RT5640_G_DAC_L2_OM_R_MASK		(0x7 << 13)
689*4882a593Smuzhiyun #define RT5640_G_DAC_L2_OM_R_SFT		13
690*4882a593Smuzhiyun #define RT5640_G_DAC_R2_OM_R_MASK		(0x7 << 10)
691*4882a593Smuzhiyun #define RT5640_G_DAC_R2_OM_R_SFT		10
692*4882a593Smuzhiyun #define RT5640_G_DAC_R1_OM_R_MASK		(0x7 << 7)
693*4882a593Smuzhiyun #define RT5640_G_DAC_R1_OM_R_SFT		7
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun /* Output Right Mixer Control 3 (0x52) */
696*4882a593Smuzhiyun #define RT5640_M_SM_L_OM_R			(0x1 << 8)
697*4882a593Smuzhiyun #define RT5640_M_SM_L_OM_R_SFT			8
698*4882a593Smuzhiyun #define RT5640_M_BST4_OM_R			(0x1 << 7)
699*4882a593Smuzhiyun #define RT5640_M_BST4_OM_R_SFT			7
700*4882a593Smuzhiyun #define RT5640_M_BST2_OM_R			(0x1 << 6)
701*4882a593Smuzhiyun #define RT5640_M_BST2_OM_R_SFT			6
702*4882a593Smuzhiyun #define RT5640_M_BST1_OM_R			(0x1 << 5)
703*4882a593Smuzhiyun #define RT5640_M_BST1_OM_R_SFT			5
704*4882a593Smuzhiyun #define RT5640_M_IN_R_OM_R			(0x1 << 4)
705*4882a593Smuzhiyun #define RT5640_M_IN_R_OM_R_SFT			4
706*4882a593Smuzhiyun #define RT5640_M_RM_R_OM_R			(0x1 << 3)
707*4882a593Smuzhiyun #define RT5640_M_RM_R_OM_R_SFT			3
708*4882a593Smuzhiyun #define RT5640_M_DAC_L2_OM_R			(0x1 << 2)
709*4882a593Smuzhiyun #define RT5640_M_DAC_L2_OM_R_SFT		2
710*4882a593Smuzhiyun #define RT5640_M_DAC_R2_OM_R			(0x1 << 1)
711*4882a593Smuzhiyun #define RT5640_M_DAC_R2_OM_R_SFT		1
712*4882a593Smuzhiyun #define RT5640_M_DAC_R1_OM_R			(0x1)
713*4882a593Smuzhiyun #define RT5640_M_DAC_R1_OM_R_SFT		0
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /* LOUT Mixer Control (0x53) */
716*4882a593Smuzhiyun #define RT5640_M_DAC_L1_LM			(0x1 << 15)
717*4882a593Smuzhiyun #define RT5640_M_DAC_L1_LM_SFT			15
718*4882a593Smuzhiyun #define RT5640_M_DAC_R1_LM			(0x1 << 14)
719*4882a593Smuzhiyun #define RT5640_M_DAC_R1_LM_SFT			14
720*4882a593Smuzhiyun #define RT5640_M_OV_L_LM			(0x1 << 13)
721*4882a593Smuzhiyun #define RT5640_M_OV_L_LM_SFT			13
722*4882a593Smuzhiyun #define RT5640_M_OV_R_LM			(0x1 << 12)
723*4882a593Smuzhiyun #define RT5640_M_OV_R_LM_SFT			12
724*4882a593Smuzhiyun #define RT5640_G_LOUTMIX_MASK			(0x1 << 11)
725*4882a593Smuzhiyun #define RT5640_G_LOUTMIX_SFT			11
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun /* Power Management for Digital 1 (0x61) */
728*4882a593Smuzhiyun #define RT5640_PWR_I2S1				(0x1 << 15)
729*4882a593Smuzhiyun #define RT5640_PWR_I2S1_BIT			15
730*4882a593Smuzhiyun #define RT5640_PWR_I2S2				(0x1 << 14)
731*4882a593Smuzhiyun #define RT5640_PWR_I2S2_BIT			14
732*4882a593Smuzhiyun #define RT5640_PWR_DAC_L1			(0x1 << 12)
733*4882a593Smuzhiyun #define RT5640_PWR_DAC_L1_BIT			12
734*4882a593Smuzhiyun #define RT5640_PWR_DAC_R1			(0x1 << 11)
735*4882a593Smuzhiyun #define RT5640_PWR_DAC_R1_BIT			11
736*4882a593Smuzhiyun #define RT5640_PWR_DAC_L2			(0x1 << 7)
737*4882a593Smuzhiyun #define RT5640_PWR_DAC_L2_BIT			7
738*4882a593Smuzhiyun #define RT5640_PWR_DAC_R2			(0x1 << 6)
739*4882a593Smuzhiyun #define RT5640_PWR_DAC_R2_BIT			6
740*4882a593Smuzhiyun #define RT5640_PWR_ADC_L			(0x1 << 2)
741*4882a593Smuzhiyun #define RT5640_PWR_ADC_L_BIT			2
742*4882a593Smuzhiyun #define RT5640_PWR_ADC_R			(0x1 << 1)
743*4882a593Smuzhiyun #define RT5640_PWR_ADC_R_BIT			1
744*4882a593Smuzhiyun #define RT5640_PWR_CLS_D			(0x1)
745*4882a593Smuzhiyun #define RT5640_PWR_CLS_D_BIT			0
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun /* Power Management for Digital 2 (0x62) */
748*4882a593Smuzhiyun #define RT5640_PWR_ADC_SF			(0x1 << 15)
749*4882a593Smuzhiyun #define RT5640_PWR_ADC_SF_BIT			15
750*4882a593Smuzhiyun #define RT5640_PWR_ADC_MF_L			(0x1 << 14)
751*4882a593Smuzhiyun #define RT5640_PWR_ADC_MF_L_BIT			14
752*4882a593Smuzhiyun #define RT5640_PWR_ADC_MF_R			(0x1 << 13)
753*4882a593Smuzhiyun #define RT5640_PWR_ADC_MF_R_BIT			13
754*4882a593Smuzhiyun #define RT5640_PWR_I2S_DSP			(0x1 << 12)
755*4882a593Smuzhiyun #define RT5640_PWR_I2S_DSP_BIT			12
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun /* Power Management for Analog 1 (0x63) */
758*4882a593Smuzhiyun #define RT5640_PWR_VREF1			(0x1 << 15)
759*4882a593Smuzhiyun #define RT5640_PWR_VREF1_BIT			15
760*4882a593Smuzhiyun #define RT5640_PWR_FV1				(0x1 << 14)
761*4882a593Smuzhiyun #define RT5640_PWR_FV1_BIT			14
762*4882a593Smuzhiyun #define RT5640_PWR_MB				(0x1 << 13)
763*4882a593Smuzhiyun #define RT5640_PWR_MB_BIT			13
764*4882a593Smuzhiyun #define RT5640_PWR_LM				(0x1 << 12)
765*4882a593Smuzhiyun #define RT5640_PWR_LM_BIT			12
766*4882a593Smuzhiyun #define RT5640_PWR_BG				(0x1 << 11)
767*4882a593Smuzhiyun #define RT5640_PWR_BG_BIT			11
768*4882a593Smuzhiyun #define RT5640_PWR_MM				(0x1 << 10)
769*4882a593Smuzhiyun #define RT5640_PWR_MM_BIT			10
770*4882a593Smuzhiyun #define RT5640_PWR_MA				(0x1 << 8)
771*4882a593Smuzhiyun #define RT5640_PWR_MA_BIT			8
772*4882a593Smuzhiyun #define RT5640_PWR_HP_L				(0x1 << 7)
773*4882a593Smuzhiyun #define RT5640_PWR_HP_L_BIT			7
774*4882a593Smuzhiyun #define RT5640_PWR_HP_R				(0x1 << 6)
775*4882a593Smuzhiyun #define RT5640_PWR_HP_R_BIT			6
776*4882a593Smuzhiyun #define RT5640_PWR_HA				(0x1 << 5)
777*4882a593Smuzhiyun #define RT5640_PWR_HA_BIT			5
778*4882a593Smuzhiyun #define RT5640_PWR_VREF2			(0x1 << 4)
779*4882a593Smuzhiyun #define RT5640_PWR_VREF2_BIT			4
780*4882a593Smuzhiyun #define RT5640_PWR_FV2				(0x1 << 3)
781*4882a593Smuzhiyun #define RT5640_PWR_FV2_BIT			3
782*4882a593Smuzhiyun #define RT5640_PWR_LDO2				(0x1 << 2)
783*4882a593Smuzhiyun #define RT5640_PWR_LDO2_BIT			2
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /* Power Management for Analog 2 (0x64) */
786*4882a593Smuzhiyun #define RT5640_PWR_BST1				(0x1 << 15)
787*4882a593Smuzhiyun #define RT5640_PWR_BST1_BIT			15
788*4882a593Smuzhiyun #define RT5640_PWR_BST2				(0x1 << 14)
789*4882a593Smuzhiyun #define RT5640_PWR_BST2_BIT			14
790*4882a593Smuzhiyun #define RT5640_PWR_BST3				(0x1 << 13)
791*4882a593Smuzhiyun #define RT5640_PWR_BST3_BIT			13
792*4882a593Smuzhiyun #define RT5640_PWR_BST4				(0x1 << 12)
793*4882a593Smuzhiyun #define RT5640_PWR_BST4_BIT			12
794*4882a593Smuzhiyun #define RT5640_PWR_MB1				(0x1 << 11)
795*4882a593Smuzhiyun #define RT5640_PWR_MB1_BIT			11
796*4882a593Smuzhiyun #define RT5640_PWR_PLL				(0x1 << 9)
797*4882a593Smuzhiyun #define RT5640_PWR_PLL_BIT			9
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun /* Power Management for Mixer (0x65) */
800*4882a593Smuzhiyun #define RT5640_PWR_OM_L				(0x1 << 15)
801*4882a593Smuzhiyun #define RT5640_PWR_OM_L_BIT			15
802*4882a593Smuzhiyun #define RT5640_PWR_OM_R				(0x1 << 14)
803*4882a593Smuzhiyun #define RT5640_PWR_OM_R_BIT			14
804*4882a593Smuzhiyun #define RT5640_PWR_SM_L				(0x1 << 13)
805*4882a593Smuzhiyun #define RT5640_PWR_SM_L_BIT			13
806*4882a593Smuzhiyun #define RT5640_PWR_SM_R				(0x1 << 12)
807*4882a593Smuzhiyun #define RT5640_PWR_SM_R_BIT			12
808*4882a593Smuzhiyun #define RT5640_PWR_RM_L				(0x1 << 11)
809*4882a593Smuzhiyun #define RT5640_PWR_RM_L_BIT			11
810*4882a593Smuzhiyun #define RT5640_PWR_RM_R				(0x1 << 10)
811*4882a593Smuzhiyun #define RT5640_PWR_RM_R_BIT			10
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun /* Power Management for Volume (0x66) */
814*4882a593Smuzhiyun #define RT5640_PWR_SV_L				(0x1 << 15)
815*4882a593Smuzhiyun #define RT5640_PWR_SV_L_BIT			15
816*4882a593Smuzhiyun #define RT5640_PWR_SV_R				(0x1 << 14)
817*4882a593Smuzhiyun #define RT5640_PWR_SV_R_BIT			14
818*4882a593Smuzhiyun #define RT5640_PWR_OV_L				(0x1 << 13)
819*4882a593Smuzhiyun #define RT5640_PWR_OV_L_BIT			13
820*4882a593Smuzhiyun #define RT5640_PWR_OV_R				(0x1 << 12)
821*4882a593Smuzhiyun #define RT5640_PWR_OV_R_BIT			12
822*4882a593Smuzhiyun #define RT5640_PWR_HV_L				(0x1 << 11)
823*4882a593Smuzhiyun #define RT5640_PWR_HV_L_BIT			11
824*4882a593Smuzhiyun #define RT5640_PWR_HV_R				(0x1 << 10)
825*4882a593Smuzhiyun #define RT5640_PWR_HV_R_BIT			10
826*4882a593Smuzhiyun #define RT5640_PWR_IN_L				(0x1 << 9)
827*4882a593Smuzhiyun #define RT5640_PWR_IN_L_BIT			9
828*4882a593Smuzhiyun #define RT5640_PWR_IN_R				(0x1 << 8)
829*4882a593Smuzhiyun #define RT5640_PWR_IN_R_BIT			8
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun /* I2S1/2/3 Audio Serial Data Port Control (0x70 0x71 0x72) */
832*4882a593Smuzhiyun #define RT5640_I2S_MS_MASK			(0x1 << 15)
833*4882a593Smuzhiyun #define RT5640_I2S_MS_SFT			15
834*4882a593Smuzhiyun #define RT5640_I2S_MS_M				(0x0 << 15)
835*4882a593Smuzhiyun #define RT5640_I2S_MS_S				(0x1 << 15)
836*4882a593Smuzhiyun #define RT5640_I2S_IF_MASK			(0x7 << 12)
837*4882a593Smuzhiyun #define RT5640_I2S_IF_SFT			12
838*4882a593Smuzhiyun #define RT5640_I2S_O_CP_MASK			(0x3 << 10)
839*4882a593Smuzhiyun #define RT5640_I2S_O_CP_SFT			10
840*4882a593Smuzhiyun #define RT5640_I2S_O_CP_OFF			(0x0 << 10)
841*4882a593Smuzhiyun #define RT5640_I2S_O_CP_U_LAW			(0x1 << 10)
842*4882a593Smuzhiyun #define RT5640_I2S_O_CP_A_LAW			(0x2 << 10)
843*4882a593Smuzhiyun #define RT5640_I2S_I_CP_MASK			(0x3 << 8)
844*4882a593Smuzhiyun #define RT5640_I2S_I_CP_SFT			8
845*4882a593Smuzhiyun #define RT5640_I2S_I_CP_OFF			(0x0 << 8)
846*4882a593Smuzhiyun #define RT5640_I2S_I_CP_U_LAW			(0x1 << 8)
847*4882a593Smuzhiyun #define RT5640_I2S_I_CP_A_LAW			(0x2 << 8)
848*4882a593Smuzhiyun #define RT5640_I2S_BP_MASK			(0x1 << 7)
849*4882a593Smuzhiyun #define RT5640_I2S_BP_SFT			7
850*4882a593Smuzhiyun #define RT5640_I2S_BP_NOR			(0x0 << 7)
851*4882a593Smuzhiyun #define RT5640_I2S_BP_INV			(0x1 << 7)
852*4882a593Smuzhiyun #define RT5640_I2S_DL_MASK			(0x3 << 2)
853*4882a593Smuzhiyun #define RT5640_I2S_DL_SFT			2
854*4882a593Smuzhiyun #define RT5640_I2S_DL_16			(0x0 << 2)
855*4882a593Smuzhiyun #define RT5640_I2S_DL_20			(0x1 << 2)
856*4882a593Smuzhiyun #define RT5640_I2S_DL_24			(0x2 << 2)
857*4882a593Smuzhiyun #define RT5640_I2S_DL_8				(0x3 << 2)
858*4882a593Smuzhiyun #define RT5640_I2S_DF_MASK			(0x3)
859*4882a593Smuzhiyun #define RT5640_I2S_DF_SFT			0
860*4882a593Smuzhiyun #define RT5640_I2S_DF_I2S			(0x0)
861*4882a593Smuzhiyun #define RT5640_I2S_DF_LEFT			(0x1)
862*4882a593Smuzhiyun #define RT5640_I2S_DF_PCM_A			(0x2)
863*4882a593Smuzhiyun #define RT5640_I2S_DF_PCM_B			(0x3)
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* I2S2 Audio Serial Data Port Control (0x71) */
866*4882a593Smuzhiyun #define RT5640_I2S2_SDI_MASK			(0x1 << 6)
867*4882a593Smuzhiyun #define RT5640_I2S2_SDI_SFT			6
868*4882a593Smuzhiyun #define RT5640_I2S2_SDI_I2S1			(0x0 << 6)
869*4882a593Smuzhiyun #define RT5640_I2S2_SDI_I2S2			(0x1 << 6)
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x73) */
872*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS1_MASK		(0x1 << 15)
873*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS1_SFT			15
874*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS1_32			(0x0 << 15)
875*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS1_64			(0x1 << 15)
876*4882a593Smuzhiyun #define RT5640_I2S_PD1_MASK			(0x7 << 12)
877*4882a593Smuzhiyun #define RT5640_I2S_PD1_SFT			12
878*4882a593Smuzhiyun #define RT5640_I2S_PD1_1			(0x0 << 12)
879*4882a593Smuzhiyun #define RT5640_I2S_PD1_2			(0x1 << 12)
880*4882a593Smuzhiyun #define RT5640_I2S_PD1_3			(0x2 << 12)
881*4882a593Smuzhiyun #define RT5640_I2S_PD1_4			(0x3 << 12)
882*4882a593Smuzhiyun #define RT5640_I2S_PD1_6			(0x4 << 12)
883*4882a593Smuzhiyun #define RT5640_I2S_PD1_8			(0x5 << 12)
884*4882a593Smuzhiyun #define RT5640_I2S_PD1_12			(0x6 << 12)
885*4882a593Smuzhiyun #define RT5640_I2S_PD1_16			(0x7 << 12)
886*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS2_MASK		(0x1 << 11)
887*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS2_SFT			11
888*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS2_32			(0x0 << 11)
889*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS2_64			(0x1 << 11)
890*4882a593Smuzhiyun #define RT5640_I2S_PD2_MASK			(0x7 << 8)
891*4882a593Smuzhiyun #define RT5640_I2S_PD2_SFT			8
892*4882a593Smuzhiyun #define RT5640_I2S_PD2_1			(0x0 << 8)
893*4882a593Smuzhiyun #define RT5640_I2S_PD2_2			(0x1 << 8)
894*4882a593Smuzhiyun #define RT5640_I2S_PD2_3			(0x2 << 8)
895*4882a593Smuzhiyun #define RT5640_I2S_PD2_4			(0x3 << 8)
896*4882a593Smuzhiyun #define RT5640_I2S_PD2_6			(0x4 << 8)
897*4882a593Smuzhiyun #define RT5640_I2S_PD2_8			(0x5 << 8)
898*4882a593Smuzhiyun #define RT5640_I2S_PD2_12			(0x6 << 8)
899*4882a593Smuzhiyun #define RT5640_I2S_PD2_16			(0x7 << 8)
900*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS3_MASK		(0x1 << 7)
901*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS3_SFT			7
902*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS3_32			(0x0 << 7)
903*4882a593Smuzhiyun #define RT5640_I2S_BCLK_MS3_64			(0x1 << 7)
904*4882a593Smuzhiyun #define RT5640_I2S_PD3_MASK			(0x7 << 4)
905*4882a593Smuzhiyun #define RT5640_I2S_PD3_SFT			4
906*4882a593Smuzhiyun #define RT5640_I2S_PD3_1			(0x0 << 4)
907*4882a593Smuzhiyun #define RT5640_I2S_PD3_2			(0x1 << 4)
908*4882a593Smuzhiyun #define RT5640_I2S_PD3_3			(0x2 << 4)
909*4882a593Smuzhiyun #define RT5640_I2S_PD3_4			(0x3 << 4)
910*4882a593Smuzhiyun #define RT5640_I2S_PD3_6			(0x4 << 4)
911*4882a593Smuzhiyun #define RT5640_I2S_PD3_8			(0x5 << 4)
912*4882a593Smuzhiyun #define RT5640_I2S_PD3_12			(0x6 << 4)
913*4882a593Smuzhiyun #define RT5640_I2S_PD3_16			(0x7 << 4)
914*4882a593Smuzhiyun #define RT5640_DAC_OSR_MASK			(0x3 << 2)
915*4882a593Smuzhiyun #define RT5640_DAC_OSR_SFT			2
916*4882a593Smuzhiyun #define RT5640_DAC_OSR_128			(0x0 << 2)
917*4882a593Smuzhiyun #define RT5640_DAC_OSR_64			(0x1 << 2)
918*4882a593Smuzhiyun #define RT5640_DAC_OSR_32			(0x2 << 2)
919*4882a593Smuzhiyun #define RT5640_DAC_OSR_16			(0x3 << 2)
920*4882a593Smuzhiyun #define RT5640_ADC_OSR_MASK			(0x3)
921*4882a593Smuzhiyun #define RT5640_ADC_OSR_SFT			0
922*4882a593Smuzhiyun #define RT5640_ADC_OSR_128			(0x0)
923*4882a593Smuzhiyun #define RT5640_ADC_OSR_64			(0x1)
924*4882a593Smuzhiyun #define RT5640_ADC_OSR_32			(0x2)
925*4882a593Smuzhiyun #define RT5640_ADC_OSR_16			(0x3)
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x74) */
928*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_MASK			(0x3 << 14)
929*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_SFT			14
930*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_128			(0x0 << 14)
931*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_64			(0x1 << 14)
932*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_32			(0x2 << 14)
933*4882a593Smuzhiyun #define RT5640_DAC_L_OSR_16			(0x3 << 14)
934*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_MASK			(0x3 << 12)
935*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_SFT			12
936*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_128			(0x0 << 12)
937*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_64			(0x1 << 12)
938*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_32			(0x2 << 12)
939*4882a593Smuzhiyun #define RT5640_ADC_R_OSR_16			(0x3 << 12)
940*4882a593Smuzhiyun #define RT5640_DAHPF_EN				(0x1 << 11)
941*4882a593Smuzhiyun #define RT5640_DAHPF_EN_SFT			11
942*4882a593Smuzhiyun #define RT5640_ADHPF_EN				(0x1 << 10)
943*4882a593Smuzhiyun #define RT5640_ADHPF_EN_SFT			10
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun /* Digital Microphone Control (0x75) */
946*4882a593Smuzhiyun #define RT5640_DMIC_1_EN_MASK			(0x1 << 15)
947*4882a593Smuzhiyun #define RT5640_DMIC_1_EN_SFT			15
948*4882a593Smuzhiyun #define RT5640_DMIC_1_DIS			(0x0 << 15)
949*4882a593Smuzhiyun #define RT5640_DMIC_1_EN			(0x1 << 15)
950*4882a593Smuzhiyun #define RT5640_DMIC_2_EN_MASK			(0x1 << 14)
951*4882a593Smuzhiyun #define RT5640_DMIC_2_EN_SFT			14
952*4882a593Smuzhiyun #define RT5640_DMIC_2_DIS			(0x0 << 14)
953*4882a593Smuzhiyun #define RT5640_DMIC_2_EN			(0x1 << 14)
954*4882a593Smuzhiyun #define RT5640_DMIC_1L_LH_MASK			(0x1 << 13)
955*4882a593Smuzhiyun #define RT5640_DMIC_1L_LH_SFT			13
956*4882a593Smuzhiyun #define RT5640_DMIC_1L_LH_FALLING		(0x0 << 13)
957*4882a593Smuzhiyun #define RT5640_DMIC_1L_LH_RISING		(0x1 << 13)
958*4882a593Smuzhiyun #define RT5640_DMIC_1R_LH_MASK			(0x1 << 12)
959*4882a593Smuzhiyun #define RT5640_DMIC_1R_LH_SFT			12
960*4882a593Smuzhiyun #define RT5640_DMIC_1R_LH_FALLING		(0x0 << 12)
961*4882a593Smuzhiyun #define RT5640_DMIC_1R_LH_RISING		(0x1 << 12)
962*4882a593Smuzhiyun #define RT5640_DMIC_1_DP_MASK			(0x1 << 11)
963*4882a593Smuzhiyun #define RT5640_DMIC_1_DP_SFT			11
964*4882a593Smuzhiyun #define RT5640_DMIC_1_DP_GPIO3			(0x0 << 11)
965*4882a593Smuzhiyun #define RT5640_DMIC_1_DP_IN1P			(0x1 << 11)
966*4882a593Smuzhiyun #define RT5640_DMIC_2_DP_MASK			(0x1 << 10)
967*4882a593Smuzhiyun #define RT5640_DMIC_2_DP_SFT			10
968*4882a593Smuzhiyun #define RT5640_DMIC_2_DP_GPIO4			(0x0 << 10)
969*4882a593Smuzhiyun #define RT5640_DMIC_2_DP_IN1N			(0x1 << 10)
970*4882a593Smuzhiyun #define RT5640_DMIC_2L_LH_MASK			(0x1 << 9)
971*4882a593Smuzhiyun #define RT5640_DMIC_2L_LH_SFT			9
972*4882a593Smuzhiyun #define RT5640_DMIC_2L_LH_FALLING		(0x0 << 9)
973*4882a593Smuzhiyun #define RT5640_DMIC_2L_LH_RISING		(0x1 << 9)
974*4882a593Smuzhiyun #define RT5640_DMIC_2R_LH_MASK			(0x1 << 8)
975*4882a593Smuzhiyun #define RT5640_DMIC_2R_LH_SFT			8
976*4882a593Smuzhiyun #define RT5640_DMIC_2R_LH_FALLING		(0x0 << 8)
977*4882a593Smuzhiyun #define RT5640_DMIC_2R_LH_RISING		(0x1 << 8)
978*4882a593Smuzhiyun #define RT5640_DMIC_CLK_MASK			(0x7 << 5)
979*4882a593Smuzhiyun #define RT5640_DMIC_CLK_SFT			5
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun /* Global Clock Control (0x80) */
982*4882a593Smuzhiyun #define RT5640_SCLK_SRC_MASK			(0x3 << 14)
983*4882a593Smuzhiyun #define RT5640_SCLK_SRC_SFT			14
984*4882a593Smuzhiyun #define RT5640_SCLK_SRC_MCLK			(0x0 << 14)
985*4882a593Smuzhiyun #define RT5640_SCLK_SRC_PLL1			(0x1 << 14)
986*4882a593Smuzhiyun #define RT5640_SCLK_SRC_RCCLK			(0x2 << 14)
987*4882a593Smuzhiyun #define RT5640_PLL1_SRC_MASK			(0x3 << 12)
988*4882a593Smuzhiyun #define RT5640_PLL1_SRC_SFT			12
989*4882a593Smuzhiyun #define RT5640_PLL1_SRC_MCLK			(0x0 << 12)
990*4882a593Smuzhiyun #define RT5640_PLL1_SRC_BCLK1			(0x1 << 12)
991*4882a593Smuzhiyun #define RT5640_PLL1_SRC_BCLK2			(0x2 << 12)
992*4882a593Smuzhiyun #define RT5640_PLL1_SRC_BCLK3			(0x3 << 12)
993*4882a593Smuzhiyun #define RT5640_PLL1_PD_MASK			(0x1 << 3)
994*4882a593Smuzhiyun #define RT5640_PLL1_PD_SFT			3
995*4882a593Smuzhiyun #define RT5640_PLL1_PD_1			(0x0 << 3)
996*4882a593Smuzhiyun #define RT5640_PLL1_PD_2			(0x1 << 3)
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun #define RT5640_PLL_INP_MAX			40000000
999*4882a593Smuzhiyun #define RT5640_PLL_INP_MIN			256000
1000*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x81) */
1001*4882a593Smuzhiyun #define RT5640_PLL_N_MAX			0x1ff
1002*4882a593Smuzhiyun #define RT5640_PLL_N_MASK			(RT5640_PLL_N_MAX << 7)
1003*4882a593Smuzhiyun #define RT5640_PLL_N_SFT			7
1004*4882a593Smuzhiyun #define RT5640_PLL_K_MAX			0x1f
1005*4882a593Smuzhiyun #define RT5640_PLL_K_MASK			(RT5640_PLL_K_MAX)
1006*4882a593Smuzhiyun #define RT5640_PLL_K_SFT			0
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x82) */
1009*4882a593Smuzhiyun #define RT5640_PLL_M_MAX			0xf
1010*4882a593Smuzhiyun #define RT5640_PLL_M_MASK			(RT5640_PLL_M_MAX << 12)
1011*4882a593Smuzhiyun #define RT5640_PLL_M_SFT			12
1012*4882a593Smuzhiyun #define RT5640_PLL_M_BP				(0x1 << 11)
1013*4882a593Smuzhiyun #define RT5640_PLL_M_BP_SFT			11
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun /* ASRC Control 1 (0x83) */
1016*4882a593Smuzhiyun #define RT5640_STO_T_MASK			(0x1 << 15)
1017*4882a593Smuzhiyun #define RT5640_STO_T_SFT			15
1018*4882a593Smuzhiyun #define RT5640_STO_T_SCLK			(0x0 << 15)
1019*4882a593Smuzhiyun #define RT5640_STO_T_LRCK1			(0x1 << 15)
1020*4882a593Smuzhiyun #define RT5640_M1_T_MASK			(0x1 << 14)
1021*4882a593Smuzhiyun #define RT5640_M1_T_SFT				14
1022*4882a593Smuzhiyun #define RT5640_M1_T_I2S2			(0x0 << 14)
1023*4882a593Smuzhiyun #define RT5640_M1_T_I2S2_D3			(0x1 << 14)
1024*4882a593Smuzhiyun #define RT5640_I2S2_F_MASK			(0x1 << 12)
1025*4882a593Smuzhiyun #define RT5640_I2S2_F_SFT			12
1026*4882a593Smuzhiyun #define RT5640_I2S2_F_I2S2_D2			(0x0 << 12)
1027*4882a593Smuzhiyun #define RT5640_I2S2_F_I2S1_TCLK			(0x1 << 12)
1028*4882a593Smuzhiyun #define RT5640_DMIC_1_M_MASK			(0x1 << 9)
1029*4882a593Smuzhiyun #define RT5640_DMIC_1_M_SFT			9
1030*4882a593Smuzhiyun #define RT5640_DMIC_1_M_NOR			(0x0 << 9)
1031*4882a593Smuzhiyun #define RT5640_DMIC_1_M_ASYN			(0x1 << 9)
1032*4882a593Smuzhiyun #define RT5640_DMIC_2_M_MASK			(0x1 << 8)
1033*4882a593Smuzhiyun #define RT5640_DMIC_2_M_SFT			8
1034*4882a593Smuzhiyun #define RT5640_DMIC_2_M_NOR			(0x0 << 8)
1035*4882a593Smuzhiyun #define RT5640_DMIC_2_M_ASYN			(0x1 << 8)
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun /* ASRC clock source selection (0x84) */
1038*4882a593Smuzhiyun #define RT5640_CLK_SEL_SYS			(0x0)
1039*4882a593Smuzhiyun #define RT5640_CLK_SEL_ASRC			(0x1)
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /* ASRC Control 2 (0x84) */
1042*4882a593Smuzhiyun #define RT5640_MDA_L_M_MASK			(0x1 << 15)
1043*4882a593Smuzhiyun #define RT5640_MDA_L_M_SFT			15
1044*4882a593Smuzhiyun #define RT5640_MDA_L_M_NOR			(0x0 << 15)
1045*4882a593Smuzhiyun #define RT5640_MDA_L_M_ASYN			(0x1 << 15)
1046*4882a593Smuzhiyun #define RT5640_MDA_R_M_MASK			(0x1 << 14)
1047*4882a593Smuzhiyun #define RT5640_MDA_R_M_SFT			14
1048*4882a593Smuzhiyun #define RT5640_MDA_R_M_NOR			(0x0 << 14)
1049*4882a593Smuzhiyun #define RT5640_MDA_R_M_ASYN			(0x1 << 14)
1050*4882a593Smuzhiyun #define RT5640_MAD_L_M_MASK			(0x1 << 13)
1051*4882a593Smuzhiyun #define RT5640_MAD_L_M_SFT			13
1052*4882a593Smuzhiyun #define RT5640_MAD_L_M_NOR			(0x0 << 13)
1053*4882a593Smuzhiyun #define RT5640_MAD_L_M_ASYN			(0x1 << 13)
1054*4882a593Smuzhiyun #define RT5640_MAD_R_M_MASK			(0x1 << 12)
1055*4882a593Smuzhiyun #define RT5640_MAD_R_M_SFT			12
1056*4882a593Smuzhiyun #define RT5640_MAD_R_M_NOR			(0x0 << 12)
1057*4882a593Smuzhiyun #define RT5640_MAD_R_M_ASYN			(0x1 << 12)
1058*4882a593Smuzhiyun #define RT5640_ADC_M_MASK			(0x1 << 11)
1059*4882a593Smuzhiyun #define RT5640_ADC_M_SFT			11
1060*4882a593Smuzhiyun #define RT5640_ADC_M_NOR			(0x0 << 11)
1061*4882a593Smuzhiyun #define RT5640_ADC_M_ASYN			(0x1 << 11)
1062*4882a593Smuzhiyun #define RT5640_STO_DAC_M_MASK			(0x1 << 5)
1063*4882a593Smuzhiyun #define RT5640_STO_DAC_M_SFT			5
1064*4882a593Smuzhiyun #define RT5640_STO_DAC_M_NOR			(0x0 << 5)
1065*4882a593Smuzhiyun #define RT5640_STO_DAC_M_ASYN			(0x1 << 5)
1066*4882a593Smuzhiyun #define RT5640_I2S1_R_D_MASK			(0x1 << 4)
1067*4882a593Smuzhiyun #define RT5640_I2S1_R_D_SFT			4
1068*4882a593Smuzhiyun #define RT5640_I2S1_R_D_DIS			(0x0 << 4)
1069*4882a593Smuzhiyun #define RT5640_I2S1_R_D_EN			(0x1 << 4)
1070*4882a593Smuzhiyun #define RT5640_I2S2_R_D_MASK			(0x1 << 3)
1071*4882a593Smuzhiyun #define RT5640_I2S2_R_D_SFT			3
1072*4882a593Smuzhiyun #define RT5640_I2S2_R_D_DIS			(0x0 << 3)
1073*4882a593Smuzhiyun #define RT5640_I2S2_R_D_EN			(0x1 << 3)
1074*4882a593Smuzhiyun #define RT5640_PRE_SCLK_MASK			(0x3)
1075*4882a593Smuzhiyun #define RT5640_PRE_SCLK_SFT			0
1076*4882a593Smuzhiyun #define RT5640_PRE_SCLK_512			(0x0)
1077*4882a593Smuzhiyun #define RT5640_PRE_SCLK_1024			(0x1)
1078*4882a593Smuzhiyun #define RT5640_PRE_SCLK_2048			(0x2)
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun /* ASRC Control 3 (0x85) */
1081*4882a593Smuzhiyun #define RT5640_I2S1_RATE_MASK			(0xf << 12)
1082*4882a593Smuzhiyun #define RT5640_I2S1_RATE_SFT			12
1083*4882a593Smuzhiyun #define RT5640_I2S2_RATE_MASK			(0xf << 8)
1084*4882a593Smuzhiyun #define RT5640_I2S2_RATE_SFT			8
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun /* ASRC Control 4 (0x89) */
1087*4882a593Smuzhiyun #define RT5640_I2S1_PD_MASK			(0x7 << 12)
1088*4882a593Smuzhiyun #define RT5640_I2S1_PD_SFT			12
1089*4882a593Smuzhiyun #define RT5640_I2S2_PD_MASK			(0x7 << 8)
1090*4882a593Smuzhiyun #define RT5640_I2S2_PD_SFT			8
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun /* HPOUT Over Current Detection (0x8b) */
1093*4882a593Smuzhiyun #define RT5640_HP_OVCD_MASK			(0x1 << 10)
1094*4882a593Smuzhiyun #define RT5640_HP_OVCD_SFT			10
1095*4882a593Smuzhiyun #define RT5640_HP_OVCD_DIS			(0x0 << 10)
1096*4882a593Smuzhiyun #define RT5640_HP_OVCD_EN			(0x1 << 10)
1097*4882a593Smuzhiyun #define RT5640_HP_OC_TH_MASK			(0x3 << 8)
1098*4882a593Smuzhiyun #define RT5640_HP_OC_TH_SFT			8
1099*4882a593Smuzhiyun #define RT5640_HP_OC_TH_90			(0x0 << 8)
1100*4882a593Smuzhiyun #define RT5640_HP_OC_TH_105			(0x1 << 8)
1101*4882a593Smuzhiyun #define RT5640_HP_OC_TH_120			(0x2 << 8)
1102*4882a593Smuzhiyun #define RT5640_HP_OC_TH_135			(0x3 << 8)
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun /* Class D Over Current Control (0x8c) */
1105*4882a593Smuzhiyun #define RT5640_CLSD_OC_MASK			(0x1 << 9)
1106*4882a593Smuzhiyun #define RT5640_CLSD_OC_SFT			9
1107*4882a593Smuzhiyun #define RT5640_CLSD_OC_PU			(0x0 << 9)
1108*4882a593Smuzhiyun #define RT5640_CLSD_OC_PD			(0x1 << 9)
1109*4882a593Smuzhiyun #define RT5640_AUTO_PD_MASK			(0x1 << 8)
1110*4882a593Smuzhiyun #define RT5640_AUTO_PD_SFT			8
1111*4882a593Smuzhiyun #define RT5640_AUTO_PD_DIS			(0x0 << 8)
1112*4882a593Smuzhiyun #define RT5640_AUTO_PD_EN			(0x1 << 8)
1113*4882a593Smuzhiyun #define RT5640_CLSD_OC_TH_MASK			(0x3f)
1114*4882a593Smuzhiyun #define RT5640_CLSD_OC_TH_SFT			0
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun /* Class D Output Control (0x8d) */
1117*4882a593Smuzhiyun #define RT5640_CLSD_RATIO_MASK			(0xf << 12)
1118*4882a593Smuzhiyun #define RT5640_CLSD_RATIO_SFT			12
1119*4882a593Smuzhiyun #define RT5640_CLSD_OM_MASK			(0x1 << 11)
1120*4882a593Smuzhiyun #define RT5640_CLSD_OM_SFT			11
1121*4882a593Smuzhiyun #define RT5640_CLSD_OM_MONO			(0x0 << 11)
1122*4882a593Smuzhiyun #define RT5640_CLSD_OM_STO			(0x1 << 11)
1123*4882a593Smuzhiyun #define RT5640_CLSD_SCH_MASK			(0x1 << 10)
1124*4882a593Smuzhiyun #define RT5640_CLSD_SCH_SFT			10
1125*4882a593Smuzhiyun #define RT5640_CLSD_SCH_L			(0x0 << 10)
1126*4882a593Smuzhiyun #define RT5640_CLSD_SCH_S			(0x1 << 10)
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun /* Depop Mode Control 1 (0x8e) */
1129*4882a593Smuzhiyun #define RT5640_SMT_TRIG_MASK			(0x1 << 15)
1130*4882a593Smuzhiyun #define RT5640_SMT_TRIG_SFT			15
1131*4882a593Smuzhiyun #define RT5640_SMT_TRIG_DIS			(0x0 << 15)
1132*4882a593Smuzhiyun #define RT5640_SMT_TRIG_EN			(0x1 << 15)
1133*4882a593Smuzhiyun #define RT5640_HP_L_SMT_MASK			(0x1 << 9)
1134*4882a593Smuzhiyun #define RT5640_HP_L_SMT_SFT			9
1135*4882a593Smuzhiyun #define RT5640_HP_L_SMT_DIS			(0x0 << 9)
1136*4882a593Smuzhiyun #define RT5640_HP_L_SMT_EN			(0x1 << 9)
1137*4882a593Smuzhiyun #define RT5640_HP_R_SMT_MASK			(0x1 << 8)
1138*4882a593Smuzhiyun #define RT5640_HP_R_SMT_SFT			8
1139*4882a593Smuzhiyun #define RT5640_HP_R_SMT_DIS			(0x0 << 8)
1140*4882a593Smuzhiyun #define RT5640_HP_R_SMT_EN			(0x1 << 8)
1141*4882a593Smuzhiyun #define RT5640_HP_CD_PD_MASK			(0x1 << 7)
1142*4882a593Smuzhiyun #define RT5640_HP_CD_PD_SFT			7
1143*4882a593Smuzhiyun #define RT5640_HP_CD_PD_DIS			(0x0 << 7)
1144*4882a593Smuzhiyun #define RT5640_HP_CD_PD_EN			(0x1 << 7)
1145*4882a593Smuzhiyun #define RT5640_RSTN_MASK			(0x1 << 6)
1146*4882a593Smuzhiyun #define RT5640_RSTN_SFT				6
1147*4882a593Smuzhiyun #define RT5640_RSTN_DIS				(0x0 << 6)
1148*4882a593Smuzhiyun #define RT5640_RSTN_EN				(0x1 << 6)
1149*4882a593Smuzhiyun #define RT5640_RSTP_MASK			(0x1 << 5)
1150*4882a593Smuzhiyun #define RT5640_RSTP_SFT				5
1151*4882a593Smuzhiyun #define RT5640_RSTP_DIS				(0x0 << 5)
1152*4882a593Smuzhiyun #define RT5640_RSTP_EN				(0x1 << 5)
1153*4882a593Smuzhiyun #define RT5640_HP_CO_MASK			(0x1 << 4)
1154*4882a593Smuzhiyun #define RT5640_HP_CO_SFT			4
1155*4882a593Smuzhiyun #define RT5640_HP_CO_DIS			(0x0 << 4)
1156*4882a593Smuzhiyun #define RT5640_HP_CO_EN				(0x1 << 4)
1157*4882a593Smuzhiyun #define RT5640_HP_CP_MASK			(0x1 << 3)
1158*4882a593Smuzhiyun #define RT5640_HP_CP_SFT			3
1159*4882a593Smuzhiyun #define RT5640_HP_CP_PD				(0x0 << 3)
1160*4882a593Smuzhiyun #define RT5640_HP_CP_PU				(0x1 << 3)
1161*4882a593Smuzhiyun #define RT5640_HP_SG_MASK			(0x1 << 2)
1162*4882a593Smuzhiyun #define RT5640_HP_SG_SFT			2
1163*4882a593Smuzhiyun #define RT5640_HP_SG_DIS			(0x0 << 2)
1164*4882a593Smuzhiyun #define RT5640_HP_SG_EN				(0x1 << 2)
1165*4882a593Smuzhiyun #define RT5640_HP_DP_MASK			(0x1 << 1)
1166*4882a593Smuzhiyun #define RT5640_HP_DP_SFT			1
1167*4882a593Smuzhiyun #define RT5640_HP_DP_PD				(0x0 << 1)
1168*4882a593Smuzhiyun #define RT5640_HP_DP_PU				(0x1 << 1)
1169*4882a593Smuzhiyun #define RT5640_HP_CB_MASK			(0x1)
1170*4882a593Smuzhiyun #define RT5640_HP_CB_SFT			0
1171*4882a593Smuzhiyun #define RT5640_HP_CB_PD				(0x0)
1172*4882a593Smuzhiyun #define RT5640_HP_CB_PU				(0x1)
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */
1175*4882a593Smuzhiyun #define RT5640_DEPOP_MASK			(0x1 << 13)
1176*4882a593Smuzhiyun #define RT5640_DEPOP_SFT			13
1177*4882a593Smuzhiyun #define RT5640_DEPOP_AUTO			(0x0 << 13)
1178*4882a593Smuzhiyun #define RT5640_DEPOP_MAN			(0x1 << 13)
1179*4882a593Smuzhiyun #define RT5640_RAMP_MASK			(0x1 << 12)
1180*4882a593Smuzhiyun #define RT5640_RAMP_SFT				12
1181*4882a593Smuzhiyun #define RT5640_RAMP_DIS				(0x0 << 12)
1182*4882a593Smuzhiyun #define RT5640_RAMP_EN				(0x1 << 12)
1183*4882a593Smuzhiyun #define RT5640_BPS_MASK				(0x1 << 11)
1184*4882a593Smuzhiyun #define RT5640_BPS_SFT				11
1185*4882a593Smuzhiyun #define RT5640_BPS_DIS				(0x0 << 11)
1186*4882a593Smuzhiyun #define RT5640_BPS_EN				(0x1 << 11)
1187*4882a593Smuzhiyun #define RT5640_FAST_UPDN_MASK			(0x1 << 10)
1188*4882a593Smuzhiyun #define RT5640_FAST_UPDN_SFT			10
1189*4882a593Smuzhiyun #define RT5640_FAST_UPDN_DIS			(0x0 << 10)
1190*4882a593Smuzhiyun #define RT5640_FAST_UPDN_EN			(0x1 << 10)
1191*4882a593Smuzhiyun #define RT5640_MRES_MASK			(0x3 << 8)
1192*4882a593Smuzhiyun #define RT5640_MRES_SFT				8
1193*4882a593Smuzhiyun #define RT5640_MRES_15MO			(0x0 << 8)
1194*4882a593Smuzhiyun #define RT5640_MRES_25MO			(0x1 << 8)
1195*4882a593Smuzhiyun #define RT5640_MRES_35MO			(0x2 << 8)
1196*4882a593Smuzhiyun #define RT5640_MRES_45MO			(0x3 << 8)
1197*4882a593Smuzhiyun #define RT5640_VLO_MASK				(0x1 << 7)
1198*4882a593Smuzhiyun #define RT5640_VLO_SFT				7
1199*4882a593Smuzhiyun #define RT5640_VLO_3V				(0x0 << 7)
1200*4882a593Smuzhiyun #define RT5640_VLO_32V				(0x1 << 7)
1201*4882a593Smuzhiyun #define RT5640_DIG_DP_MASK			(0x1 << 6)
1202*4882a593Smuzhiyun #define RT5640_DIG_DP_SFT			6
1203*4882a593Smuzhiyun #define RT5640_DIG_DP_DIS			(0x0 << 6)
1204*4882a593Smuzhiyun #define RT5640_DIG_DP_EN			(0x1 << 6)
1205*4882a593Smuzhiyun #define RT5640_DP_TH_MASK			(0x3 << 4)
1206*4882a593Smuzhiyun #define RT5640_DP_TH_SFT			4
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */
1209*4882a593Smuzhiyun #define RT5640_CP_SYS_MASK			(0x7 << 12)
1210*4882a593Smuzhiyun #define RT5640_CP_SYS_SFT			12
1211*4882a593Smuzhiyun #define RT5640_CP_FQ1_MASK			(0x7 << 8)
1212*4882a593Smuzhiyun #define RT5640_CP_FQ1_SFT			8
1213*4882a593Smuzhiyun #define RT5640_CP_FQ2_MASK			(0x7 << 4)
1214*4882a593Smuzhiyun #define RT5640_CP_FQ2_SFT			4
1215*4882a593Smuzhiyun #define RT5640_CP_FQ3_MASK			(0x7)
1216*4882a593Smuzhiyun #define RT5640_CP_FQ3_SFT			0
1217*4882a593Smuzhiyun #define RT5640_CP_FQ_1_5_KHZ			0
1218*4882a593Smuzhiyun #define RT5640_CP_FQ_3_KHZ			1
1219*4882a593Smuzhiyun #define RT5640_CP_FQ_6_KHZ			2
1220*4882a593Smuzhiyun #define RT5640_CP_FQ_12_KHZ			3
1221*4882a593Smuzhiyun #define RT5640_CP_FQ_24_KHZ			4
1222*4882a593Smuzhiyun #define RT5640_CP_FQ_48_KHZ			5
1223*4882a593Smuzhiyun #define RT5640_CP_FQ_96_KHZ			6
1224*4882a593Smuzhiyun #define RT5640_CP_FQ_192_KHZ			7
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /* HPOUT charge pump (0x91) */
1227*4882a593Smuzhiyun #define RT5640_OSW_L_MASK			(0x1 << 11)
1228*4882a593Smuzhiyun #define RT5640_OSW_L_SFT			11
1229*4882a593Smuzhiyun #define RT5640_OSW_L_DIS			(0x0 << 11)
1230*4882a593Smuzhiyun #define RT5640_OSW_L_EN				(0x1 << 11)
1231*4882a593Smuzhiyun #define RT5640_OSW_R_MASK			(0x1 << 10)
1232*4882a593Smuzhiyun #define RT5640_OSW_R_SFT			10
1233*4882a593Smuzhiyun #define RT5640_OSW_R_DIS			(0x0 << 10)
1234*4882a593Smuzhiyun #define RT5640_OSW_R_EN				(0x1 << 10)
1235*4882a593Smuzhiyun #define RT5640_PM_HP_MASK			(0x3 << 8)
1236*4882a593Smuzhiyun #define RT5640_PM_HP_SFT			8
1237*4882a593Smuzhiyun #define RT5640_PM_HP_LV				(0x0 << 8)
1238*4882a593Smuzhiyun #define RT5640_PM_HP_MV				(0x1 << 8)
1239*4882a593Smuzhiyun #define RT5640_PM_HP_HV				(0x2 << 8)
1240*4882a593Smuzhiyun #define RT5640_IB_HP_MASK			(0x3 << 6)
1241*4882a593Smuzhiyun #define RT5640_IB_HP_SFT			6
1242*4882a593Smuzhiyun #define RT5640_IB_HP_125IL			(0x0 << 6)
1243*4882a593Smuzhiyun #define RT5640_IB_HP_25IL			(0x1 << 6)
1244*4882a593Smuzhiyun #define RT5640_IB_HP_5IL			(0x2 << 6)
1245*4882a593Smuzhiyun #define RT5640_IB_HP_1IL			(0x3 << 6)
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun /* PV detection and SPK gain control (0x92) */
1248*4882a593Smuzhiyun #define RT5640_PVDD_DET_MASK			(0x1 << 15)
1249*4882a593Smuzhiyun #define RT5640_PVDD_DET_SFT			15
1250*4882a593Smuzhiyun #define RT5640_PVDD_DET_DIS			(0x0 << 15)
1251*4882a593Smuzhiyun #define RT5640_PVDD_DET_EN			(0x1 << 15)
1252*4882a593Smuzhiyun #define RT5640_SPK_AG_MASK			(0x1 << 14)
1253*4882a593Smuzhiyun #define RT5640_SPK_AG_SFT			14
1254*4882a593Smuzhiyun #define RT5640_SPK_AG_DIS			(0x0 << 14)
1255*4882a593Smuzhiyun #define RT5640_SPK_AG_EN			(0x1 << 14)
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun /* Micbias Control (0x93) */
1258*4882a593Smuzhiyun #define RT5640_MIC1_BS_MASK			(0x1 << 15)
1259*4882a593Smuzhiyun #define RT5640_MIC1_BS_SFT			15
1260*4882a593Smuzhiyun #define RT5640_MIC1_BS_9AV			(0x0 << 15)
1261*4882a593Smuzhiyun #define RT5640_MIC1_BS_75AV			(0x1 << 15)
1262*4882a593Smuzhiyun #define RT5640_MIC2_BS_MASK			(0x1 << 14)
1263*4882a593Smuzhiyun #define RT5640_MIC2_BS_SFT			14
1264*4882a593Smuzhiyun #define RT5640_MIC2_BS_9AV			(0x0 << 14)
1265*4882a593Smuzhiyun #define RT5640_MIC2_BS_75AV			(0x1 << 14)
1266*4882a593Smuzhiyun #define RT5640_MIC1_CLK_MASK			(0x1 << 13)
1267*4882a593Smuzhiyun #define RT5640_MIC1_CLK_SFT			13
1268*4882a593Smuzhiyun #define RT5640_MIC1_CLK_DIS			(0x0 << 13)
1269*4882a593Smuzhiyun #define RT5640_MIC1_CLK_EN			(0x1 << 13)
1270*4882a593Smuzhiyun #define RT5640_MIC2_CLK_MASK			(0x1 << 12)
1271*4882a593Smuzhiyun #define RT5640_MIC2_CLK_SFT			12
1272*4882a593Smuzhiyun #define RT5640_MIC2_CLK_DIS			(0x0 << 12)
1273*4882a593Smuzhiyun #define RT5640_MIC2_CLK_EN			(0x1 << 12)
1274*4882a593Smuzhiyun #define RT5640_MIC1_OVCD_MASK			(0x1 << 11)
1275*4882a593Smuzhiyun #define RT5640_MIC1_OVCD_SFT			11
1276*4882a593Smuzhiyun #define RT5640_MIC1_OVCD_DIS			(0x0 << 11)
1277*4882a593Smuzhiyun #define RT5640_MIC1_OVCD_EN			(0x1 << 11)
1278*4882a593Smuzhiyun #define RT5640_MIC1_OVTH_MASK			(0x3 << 9)
1279*4882a593Smuzhiyun #define RT5640_MIC1_OVTH_SFT			9
1280*4882a593Smuzhiyun #define RT5640_MIC1_OVTH_600UA			(0x0 << 9)
1281*4882a593Smuzhiyun #define RT5640_MIC1_OVTH_1500UA			(0x1 << 9)
1282*4882a593Smuzhiyun #define RT5640_MIC1_OVTH_2000UA			(0x2 << 9)
1283*4882a593Smuzhiyun #define RT5640_MIC2_OVCD_MASK			(0x1 << 8)
1284*4882a593Smuzhiyun #define RT5640_MIC2_OVCD_SFT			8
1285*4882a593Smuzhiyun #define RT5640_MIC2_OVCD_DIS			(0x0 << 8)
1286*4882a593Smuzhiyun #define RT5640_MIC2_OVCD_EN			(0x1 << 8)
1287*4882a593Smuzhiyun #define RT5640_MIC2_OVTH_MASK			(0x3 << 6)
1288*4882a593Smuzhiyun #define RT5640_MIC2_OVTH_SFT			6
1289*4882a593Smuzhiyun #define RT5640_MIC2_OVTH_600UA			(0x0 << 6)
1290*4882a593Smuzhiyun #define RT5640_MIC2_OVTH_1500UA			(0x1 << 6)
1291*4882a593Smuzhiyun #define RT5640_MIC2_OVTH_2000UA			(0x2 << 6)
1292*4882a593Smuzhiyun #define RT5640_PWR_MB_MASK			(0x1 << 5)
1293*4882a593Smuzhiyun #define RT5640_PWR_MB_SFT			5
1294*4882a593Smuzhiyun #define RT5640_PWR_MB_PD			(0x0 << 5)
1295*4882a593Smuzhiyun #define RT5640_PWR_MB_PU			(0x1 << 5)
1296*4882a593Smuzhiyun #define RT5640_PWR_CLK25M_MASK			(0x1 << 4)
1297*4882a593Smuzhiyun #define RT5640_PWR_CLK25M_SFT			4
1298*4882a593Smuzhiyun #define RT5640_PWR_CLK25M_PD			(0x0 << 4)
1299*4882a593Smuzhiyun #define RT5640_PWR_CLK25M_PU			(0x1 << 4)
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun /* EQ Control 1 (0xb0) */
1302*4882a593Smuzhiyun #define RT5640_EQ_SRC_MASK			(0x1 << 15)
1303*4882a593Smuzhiyun #define RT5640_EQ_SRC_SFT			15
1304*4882a593Smuzhiyun #define RT5640_EQ_SRC_DAC			(0x0 << 15)
1305*4882a593Smuzhiyun #define RT5640_EQ_SRC_ADC			(0x1 << 15)
1306*4882a593Smuzhiyun #define RT5640_EQ_UPD				(0x1 << 14)
1307*4882a593Smuzhiyun #define RT5640_EQ_UPD_BIT			14
1308*4882a593Smuzhiyun #define RT5640_EQ_CD_MASK			(0x1 << 13)
1309*4882a593Smuzhiyun #define RT5640_EQ_CD_SFT			13
1310*4882a593Smuzhiyun #define RT5640_EQ_CD_DIS			(0x0 << 13)
1311*4882a593Smuzhiyun #define RT5640_EQ_CD_EN				(0x1 << 13)
1312*4882a593Smuzhiyun #define RT5640_EQ_DITH_MASK			(0x3 << 8)
1313*4882a593Smuzhiyun #define RT5640_EQ_DITH_SFT			8
1314*4882a593Smuzhiyun #define RT5640_EQ_DITH_NOR			(0x0 << 8)
1315*4882a593Smuzhiyun #define RT5640_EQ_DITH_LSB			(0x1 << 8)
1316*4882a593Smuzhiyun #define RT5640_EQ_DITH_LSB_1			(0x2 << 8)
1317*4882a593Smuzhiyun #define RT5640_EQ_DITH_LSB_2			(0x3 << 8)
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /* EQ Control 2 (0xb1) */
1320*4882a593Smuzhiyun #define RT5640_EQ_HPF1_M_MASK			(0x1 << 8)
1321*4882a593Smuzhiyun #define RT5640_EQ_HPF1_M_SFT			8
1322*4882a593Smuzhiyun #define RT5640_EQ_HPF1_M_HI			(0x0 << 8)
1323*4882a593Smuzhiyun #define RT5640_EQ_HPF1_M_1ST			(0x1 << 8)
1324*4882a593Smuzhiyun #define RT5640_EQ_LPF1_M_MASK			(0x1 << 7)
1325*4882a593Smuzhiyun #define RT5640_EQ_LPF1_M_SFT			7
1326*4882a593Smuzhiyun #define RT5640_EQ_LPF1_M_LO			(0x0 << 7)
1327*4882a593Smuzhiyun #define RT5640_EQ_LPF1_M_1ST			(0x1 << 7)
1328*4882a593Smuzhiyun #define RT5640_EQ_HPF2_MASK			(0x1 << 6)
1329*4882a593Smuzhiyun #define RT5640_EQ_HPF2_SFT			6
1330*4882a593Smuzhiyun #define RT5640_EQ_HPF2_DIS			(0x0 << 6)
1331*4882a593Smuzhiyun #define RT5640_EQ_HPF2_EN			(0x1 << 6)
1332*4882a593Smuzhiyun #define RT5640_EQ_HPF1_MASK			(0x1 << 5)
1333*4882a593Smuzhiyun #define RT5640_EQ_HPF1_SFT			5
1334*4882a593Smuzhiyun #define RT5640_EQ_HPF1_DIS			(0x0 << 5)
1335*4882a593Smuzhiyun #define RT5640_EQ_HPF1_EN			(0x1 << 5)
1336*4882a593Smuzhiyun #define RT5640_EQ_BPF4_MASK			(0x1 << 4)
1337*4882a593Smuzhiyun #define RT5640_EQ_BPF4_SFT			4
1338*4882a593Smuzhiyun #define RT5640_EQ_BPF4_DIS			(0x0 << 4)
1339*4882a593Smuzhiyun #define RT5640_EQ_BPF4_EN			(0x1 << 4)
1340*4882a593Smuzhiyun #define RT5640_EQ_BPF3_MASK			(0x1 << 3)
1341*4882a593Smuzhiyun #define RT5640_EQ_BPF3_SFT			3
1342*4882a593Smuzhiyun #define RT5640_EQ_BPF3_DIS			(0x0 << 3)
1343*4882a593Smuzhiyun #define RT5640_EQ_BPF3_EN			(0x1 << 3)
1344*4882a593Smuzhiyun #define RT5640_EQ_BPF2_MASK			(0x1 << 2)
1345*4882a593Smuzhiyun #define RT5640_EQ_BPF2_SFT			2
1346*4882a593Smuzhiyun #define RT5640_EQ_BPF2_DIS			(0x0 << 2)
1347*4882a593Smuzhiyun #define RT5640_EQ_BPF2_EN			(0x1 << 2)
1348*4882a593Smuzhiyun #define RT5640_EQ_BPF1_MASK			(0x1 << 1)
1349*4882a593Smuzhiyun #define RT5640_EQ_BPF1_SFT			1
1350*4882a593Smuzhiyun #define RT5640_EQ_BPF1_DIS			(0x0 << 1)
1351*4882a593Smuzhiyun #define RT5640_EQ_BPF1_EN			(0x1 << 1)
1352*4882a593Smuzhiyun #define RT5640_EQ_LPF_MASK			(0x1)
1353*4882a593Smuzhiyun #define RT5640_EQ_LPF_SFT			0
1354*4882a593Smuzhiyun #define RT5640_EQ_LPF_DIS			(0x0)
1355*4882a593Smuzhiyun #define RT5640_EQ_LPF_EN			(0x1)
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun /* Memory Test (0xb2) */
1358*4882a593Smuzhiyun #define RT5640_MT_MASK				(0x1 << 15)
1359*4882a593Smuzhiyun #define RT5640_MT_SFT				15
1360*4882a593Smuzhiyun #define RT5640_MT_DIS				(0x0 << 15)
1361*4882a593Smuzhiyun #define RT5640_MT_EN				(0x1 << 15)
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun /* DRC/AGC Control 1 (0xb4) */
1364*4882a593Smuzhiyun #define RT5640_DRC_AGC_P_MASK			(0x1 << 15)
1365*4882a593Smuzhiyun #define RT5640_DRC_AGC_P_SFT			15
1366*4882a593Smuzhiyun #define RT5640_DRC_AGC_P_DAC			(0x0 << 15)
1367*4882a593Smuzhiyun #define RT5640_DRC_AGC_P_ADC			(0x1 << 15)
1368*4882a593Smuzhiyun #define RT5640_DRC_AGC_MASK			(0x1 << 14)
1369*4882a593Smuzhiyun #define RT5640_DRC_AGC_SFT			14
1370*4882a593Smuzhiyun #define RT5640_DRC_AGC_DIS			(0x0 << 14)
1371*4882a593Smuzhiyun #define RT5640_DRC_AGC_EN			(0x1 << 14)
1372*4882a593Smuzhiyun #define RT5640_DRC_AGC_UPD			(0x1 << 13)
1373*4882a593Smuzhiyun #define RT5640_DRC_AGC_UPD_BIT			13
1374*4882a593Smuzhiyun #define RT5640_DRC_AGC_AR_MASK			(0x1f << 8)
1375*4882a593Smuzhiyun #define RT5640_DRC_AGC_AR_SFT			8
1376*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_MASK			(0x7 << 5)
1377*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_SFT			5
1378*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_48K			(0x1 << 5)
1379*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_96K			(0x2 << 5)
1380*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_192K			(0x3 << 5)
1381*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_441K			(0x5 << 5)
1382*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_882K			(0x6 << 5)
1383*4882a593Smuzhiyun #define RT5640_DRC_AGC_R_1764K			(0x7 << 5)
1384*4882a593Smuzhiyun #define RT5640_DRC_AGC_RC_MASK			(0x1f)
1385*4882a593Smuzhiyun #define RT5640_DRC_AGC_RC_SFT			0
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun /* DRC/AGC Control 2 (0xb5) */
1388*4882a593Smuzhiyun #define RT5640_DRC_AGC_POB_MASK			(0x3f << 8)
1389*4882a593Smuzhiyun #define RT5640_DRC_AGC_POB_SFT			8
1390*4882a593Smuzhiyun #define RT5640_DRC_AGC_CP_MASK			(0x1 << 7)
1391*4882a593Smuzhiyun #define RT5640_DRC_AGC_CP_SFT			7
1392*4882a593Smuzhiyun #define RT5640_DRC_AGC_CP_DIS			(0x0 << 7)
1393*4882a593Smuzhiyun #define RT5640_DRC_AGC_CP_EN			(0x1 << 7)
1394*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_MASK			(0x3 << 5)
1395*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_SFT			5
1396*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_1_1			(0x0 << 5)
1397*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_1_2			(0x1 << 5)
1398*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_1_3			(0x2 << 5)
1399*4882a593Smuzhiyun #define RT5640_DRC_AGC_CPR_1_4			(0x3 << 5)
1400*4882a593Smuzhiyun #define RT5640_DRC_AGC_PRB_MASK			(0x1f)
1401*4882a593Smuzhiyun #define RT5640_DRC_AGC_PRB_SFT			0
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun /* DRC/AGC Control 3 (0xb6) */
1404*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGB_MASK			(0xf << 12)
1405*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGB_SFT			12
1406*4882a593Smuzhiyun #define RT5640_DRC_AGC_TAR_MASK			(0x1f << 7)
1407*4882a593Smuzhiyun #define RT5640_DRC_AGC_TAR_SFT			7
1408*4882a593Smuzhiyun #define RT5640_DRC_AGC_NG_MASK			(0x1 << 6)
1409*4882a593Smuzhiyun #define RT5640_DRC_AGC_NG_SFT			6
1410*4882a593Smuzhiyun #define RT5640_DRC_AGC_NG_DIS			(0x0 << 6)
1411*4882a593Smuzhiyun #define RT5640_DRC_AGC_NG_EN			(0x1 << 6)
1412*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGH_MASK			(0x1 << 5)
1413*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGH_SFT			5
1414*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGH_DIS			(0x0 << 5)
1415*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGH_EN			(0x1 << 5)
1416*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGT_MASK			(0x1f)
1417*4882a593Smuzhiyun #define RT5640_DRC_AGC_NGT_SFT			0
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun /* ANC Control 1 (0xb8) */
1420*4882a593Smuzhiyun #define RT5640_ANC_M_MASK			(0x1 << 15)
1421*4882a593Smuzhiyun #define RT5640_ANC_M_SFT			15
1422*4882a593Smuzhiyun #define RT5640_ANC_M_NOR			(0x0 << 15)
1423*4882a593Smuzhiyun #define RT5640_ANC_M_REV			(0x1 << 15)
1424*4882a593Smuzhiyun #define RT5640_ANC_MASK				(0x1 << 14)
1425*4882a593Smuzhiyun #define RT5640_ANC_SFT				14
1426*4882a593Smuzhiyun #define RT5640_ANC_DIS				(0x0 << 14)
1427*4882a593Smuzhiyun #define RT5640_ANC_EN				(0x1 << 14)
1428*4882a593Smuzhiyun #define RT5640_ANC_MD_MASK			(0x3 << 12)
1429*4882a593Smuzhiyun #define RT5640_ANC_MD_SFT			12
1430*4882a593Smuzhiyun #define RT5640_ANC_MD_DIS			(0x0 << 12)
1431*4882a593Smuzhiyun #define RT5640_ANC_MD_67MS			(0x1 << 12)
1432*4882a593Smuzhiyun #define RT5640_ANC_MD_267MS			(0x2 << 12)
1433*4882a593Smuzhiyun #define RT5640_ANC_MD_1067MS			(0x3 << 12)
1434*4882a593Smuzhiyun #define RT5640_ANC_SN_MASK			(0x1 << 11)
1435*4882a593Smuzhiyun #define RT5640_ANC_SN_SFT			11
1436*4882a593Smuzhiyun #define RT5640_ANC_SN_DIS			(0x0 << 11)
1437*4882a593Smuzhiyun #define RT5640_ANC_SN_EN			(0x1 << 11)
1438*4882a593Smuzhiyun #define RT5640_ANC_CLK_MASK			(0x1 << 10)
1439*4882a593Smuzhiyun #define RT5640_ANC_CLK_SFT			10
1440*4882a593Smuzhiyun #define RT5640_ANC_CLK_ANC			(0x0 << 10)
1441*4882a593Smuzhiyun #define RT5640_ANC_CLK_REG			(0x1 << 10)
1442*4882a593Smuzhiyun #define RT5640_ANC_ZCD_MASK			(0x3 << 8)
1443*4882a593Smuzhiyun #define RT5640_ANC_ZCD_SFT			8
1444*4882a593Smuzhiyun #define RT5640_ANC_ZCD_DIS			(0x0 << 8)
1445*4882a593Smuzhiyun #define RT5640_ANC_ZCD_T1			(0x1 << 8)
1446*4882a593Smuzhiyun #define RT5640_ANC_ZCD_T2			(0x2 << 8)
1447*4882a593Smuzhiyun #define RT5640_ANC_ZCD_WT			(0x3 << 8)
1448*4882a593Smuzhiyun #define RT5640_ANC_CS_MASK			(0x1 << 7)
1449*4882a593Smuzhiyun #define RT5640_ANC_CS_SFT			7
1450*4882a593Smuzhiyun #define RT5640_ANC_CS_DIS			(0x0 << 7)
1451*4882a593Smuzhiyun #define RT5640_ANC_CS_EN			(0x1 << 7)
1452*4882a593Smuzhiyun #define RT5640_ANC_SW_MASK			(0x1 << 6)
1453*4882a593Smuzhiyun #define RT5640_ANC_SW_SFT			6
1454*4882a593Smuzhiyun #define RT5640_ANC_SW_NOR			(0x0 << 6)
1455*4882a593Smuzhiyun #define RT5640_ANC_SW_AUTO			(0x1 << 6)
1456*4882a593Smuzhiyun #define RT5640_ANC_CO_L_MASK			(0x3f)
1457*4882a593Smuzhiyun #define RT5640_ANC_CO_L_SFT			0
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun /* ANC Control 2 (0xb6) */
1460*4882a593Smuzhiyun #define RT5640_ANC_FG_R_MASK			(0xf << 12)
1461*4882a593Smuzhiyun #define RT5640_ANC_FG_R_SFT			12
1462*4882a593Smuzhiyun #define RT5640_ANC_FG_L_MASK			(0xf << 8)
1463*4882a593Smuzhiyun #define RT5640_ANC_FG_L_SFT			8
1464*4882a593Smuzhiyun #define RT5640_ANC_CG_R_MASK			(0xf << 4)
1465*4882a593Smuzhiyun #define RT5640_ANC_CG_R_SFT			4
1466*4882a593Smuzhiyun #define RT5640_ANC_CG_L_MASK			(0xf)
1467*4882a593Smuzhiyun #define RT5640_ANC_CG_L_SFT			0
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun /* ANC Control 3 (0xb6) */
1470*4882a593Smuzhiyun #define RT5640_ANC_CD_MASK			(0x1 << 6)
1471*4882a593Smuzhiyun #define RT5640_ANC_CD_SFT			6
1472*4882a593Smuzhiyun #define RT5640_ANC_CD_BOTH			(0x0 << 6)
1473*4882a593Smuzhiyun #define RT5640_ANC_CD_IND			(0x1 << 6)
1474*4882a593Smuzhiyun #define RT5640_ANC_CO_R_MASK			(0x3f)
1475*4882a593Smuzhiyun #define RT5640_ANC_CO_R_SFT			0
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun /* Jack Detect Control (0xbb) */
1478*4882a593Smuzhiyun #define RT5640_JD_MASK				(0x7 << 13)
1479*4882a593Smuzhiyun #define RT5640_JD_SFT				13
1480*4882a593Smuzhiyun #define RT5640_JD_DIS				(0x0 << 13)
1481*4882a593Smuzhiyun #define RT5640_JD_GPIO1				(0x1 << 13)
1482*4882a593Smuzhiyun #define RT5640_JD_JD1_IN4P			(0x2 << 13)
1483*4882a593Smuzhiyun #define RT5640_JD_JD2_IN4N			(0x3 << 13)
1484*4882a593Smuzhiyun #define RT5640_JD_GPIO2				(0x4 << 13)
1485*4882a593Smuzhiyun #define RT5640_JD_GPIO3				(0x5 << 13)
1486*4882a593Smuzhiyun #define RT5640_JD_GPIO4				(0x6 << 13)
1487*4882a593Smuzhiyun #define RT5640_JD_HP_MASK			(0x1 << 11)
1488*4882a593Smuzhiyun #define RT5640_JD_HP_SFT			11
1489*4882a593Smuzhiyun #define RT5640_JD_HP_DIS			(0x0 << 11)
1490*4882a593Smuzhiyun #define RT5640_JD_HP_EN				(0x1 << 11)
1491*4882a593Smuzhiyun #define RT5640_JD_HP_TRG_MASK			(0x1 << 10)
1492*4882a593Smuzhiyun #define RT5640_JD_HP_TRG_SFT			10
1493*4882a593Smuzhiyun #define RT5640_JD_HP_TRG_LO			(0x0 << 10)
1494*4882a593Smuzhiyun #define RT5640_JD_HP_TRG_HI			(0x1 << 10)
1495*4882a593Smuzhiyun #define RT5640_JD_SPL_MASK			(0x1 << 9)
1496*4882a593Smuzhiyun #define RT5640_JD_SPL_SFT			9
1497*4882a593Smuzhiyun #define RT5640_JD_SPL_DIS			(0x0 << 9)
1498*4882a593Smuzhiyun #define RT5640_JD_SPL_EN			(0x1 << 9)
1499*4882a593Smuzhiyun #define RT5640_JD_SPL_TRG_MASK			(0x1 << 8)
1500*4882a593Smuzhiyun #define RT5640_JD_SPL_TRG_SFT			8
1501*4882a593Smuzhiyun #define RT5640_JD_SPL_TRG_LO			(0x0 << 8)
1502*4882a593Smuzhiyun #define RT5640_JD_SPL_TRG_HI			(0x1 << 8)
1503*4882a593Smuzhiyun #define RT5640_JD_SPR_MASK			(0x1 << 7)
1504*4882a593Smuzhiyun #define RT5640_JD_SPR_SFT			7
1505*4882a593Smuzhiyun #define RT5640_JD_SPR_DIS			(0x0 << 7)
1506*4882a593Smuzhiyun #define RT5640_JD_SPR_EN			(0x1 << 7)
1507*4882a593Smuzhiyun #define RT5640_JD_SPR_TRG_MASK			(0x1 << 6)
1508*4882a593Smuzhiyun #define RT5640_JD_SPR_TRG_SFT			6
1509*4882a593Smuzhiyun #define RT5640_JD_SPR_TRG_LO			(0x0 << 6)
1510*4882a593Smuzhiyun #define RT5640_JD_SPR_TRG_HI			(0x1 << 6)
1511*4882a593Smuzhiyun #define RT5640_JD_MO_MASK			(0x1 << 5)
1512*4882a593Smuzhiyun #define RT5640_JD_MO_SFT			5
1513*4882a593Smuzhiyun #define RT5640_JD_MO_DIS			(0x0 << 5)
1514*4882a593Smuzhiyun #define RT5640_JD_MO_EN				(0x1 << 5)
1515*4882a593Smuzhiyun #define RT5640_JD_MO_TRG_MASK			(0x1 << 4)
1516*4882a593Smuzhiyun #define RT5640_JD_MO_TRG_SFT			4
1517*4882a593Smuzhiyun #define RT5640_JD_MO_TRG_LO			(0x0 << 4)
1518*4882a593Smuzhiyun #define RT5640_JD_MO_TRG_HI			(0x1 << 4)
1519*4882a593Smuzhiyun #define RT5640_JD_LO_MASK			(0x1 << 3)
1520*4882a593Smuzhiyun #define RT5640_JD_LO_SFT			3
1521*4882a593Smuzhiyun #define RT5640_JD_LO_DIS			(0x0 << 3)
1522*4882a593Smuzhiyun #define RT5640_JD_LO_EN				(0x1 << 3)
1523*4882a593Smuzhiyun #define RT5640_JD_LO_TRG_MASK			(0x1 << 2)
1524*4882a593Smuzhiyun #define RT5640_JD_LO_TRG_SFT			2
1525*4882a593Smuzhiyun #define RT5640_JD_LO_TRG_LO			(0x0 << 2)
1526*4882a593Smuzhiyun #define RT5640_JD_LO_TRG_HI			(0x1 << 2)
1527*4882a593Smuzhiyun #define RT5640_JD1_IN4P_MASK			(0x1 << 1)
1528*4882a593Smuzhiyun #define RT5640_JD1_IN4P_SFT			1
1529*4882a593Smuzhiyun #define RT5640_JD1_IN4P_DIS			(0x0 << 1)
1530*4882a593Smuzhiyun #define RT5640_JD1_IN4P_EN			(0x1 << 1)
1531*4882a593Smuzhiyun #define RT5640_JD2_IN4N_MASK			(0x1)
1532*4882a593Smuzhiyun #define RT5640_JD2_IN4N_SFT			0
1533*4882a593Smuzhiyun #define RT5640_JD2_IN4N_DIS			(0x0)
1534*4882a593Smuzhiyun #define RT5640_JD2_IN4N_EN			(0x1)
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun /* Jack detect for ANC (0xbc) */
1537*4882a593Smuzhiyun #define RT5640_ANC_DET_MASK			(0x3 << 4)
1538*4882a593Smuzhiyun #define RT5640_ANC_DET_SFT			4
1539*4882a593Smuzhiyun #define RT5640_ANC_DET_DIS			(0x0 << 4)
1540*4882a593Smuzhiyun #define RT5640_ANC_DET_MB1			(0x1 << 4)
1541*4882a593Smuzhiyun #define RT5640_ANC_DET_MB2			(0x2 << 4)
1542*4882a593Smuzhiyun #define RT5640_ANC_DET_JD			(0x3 << 4)
1543*4882a593Smuzhiyun #define RT5640_AD_TRG_MASK			(0x1 << 3)
1544*4882a593Smuzhiyun #define RT5640_AD_TRG_SFT			3
1545*4882a593Smuzhiyun #define RT5640_AD_TRG_LO			(0x0 << 3)
1546*4882a593Smuzhiyun #define RT5640_AD_TRG_HI			(0x1 << 3)
1547*4882a593Smuzhiyun #define RT5640_ANCM_DET_MASK			(0x3 << 4)
1548*4882a593Smuzhiyun #define RT5640_ANCM_DET_SFT			4
1549*4882a593Smuzhiyun #define RT5640_ANCM_DET_DIS			(0x0 << 4)
1550*4882a593Smuzhiyun #define RT5640_ANCM_DET_MB1			(0x1 << 4)
1551*4882a593Smuzhiyun #define RT5640_ANCM_DET_MB2			(0x2 << 4)
1552*4882a593Smuzhiyun #define RT5640_ANCM_DET_JD			(0x3 << 4)
1553*4882a593Smuzhiyun #define RT5640_AMD_TRG_MASK			(0x1 << 3)
1554*4882a593Smuzhiyun #define RT5640_AMD_TRG_SFT			3
1555*4882a593Smuzhiyun #define RT5640_AMD_TRG_LO			(0x0 << 3)
1556*4882a593Smuzhiyun #define RT5640_AMD_TRG_HI			(0x1 << 3)
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun /* IRQ Control 1 (0xbd) */
1559*4882a593Smuzhiyun #define RT5640_IRQ_JD_MASK			(0x1 << 15)
1560*4882a593Smuzhiyun #define RT5640_IRQ_JD_SFT			15
1561*4882a593Smuzhiyun #define RT5640_IRQ_JD_BP			(0x0 << 15)
1562*4882a593Smuzhiyun #define RT5640_IRQ_JD_NOR			(0x1 << 15)
1563*4882a593Smuzhiyun #define RT5640_IRQ_OT_MASK			(0x1 << 14)
1564*4882a593Smuzhiyun #define RT5640_IRQ_OT_SFT			14
1565*4882a593Smuzhiyun #define RT5640_IRQ_OT_BP			(0x0 << 14)
1566*4882a593Smuzhiyun #define RT5640_IRQ_OT_NOR			(0x1 << 14)
1567*4882a593Smuzhiyun #define RT5640_JD_STKY_MASK			(0x1 << 13)
1568*4882a593Smuzhiyun #define RT5640_JD_STKY_SFT			13
1569*4882a593Smuzhiyun #define RT5640_JD_STKY_DIS			(0x0 << 13)
1570*4882a593Smuzhiyun #define RT5640_JD_STKY_EN			(0x1 << 13)
1571*4882a593Smuzhiyun #define RT5640_OT_STKY_MASK			(0x1 << 12)
1572*4882a593Smuzhiyun #define RT5640_OT_STKY_SFT			12
1573*4882a593Smuzhiyun #define RT5640_OT_STKY_DIS			(0x0 << 12)
1574*4882a593Smuzhiyun #define RT5640_OT_STKY_EN			(0x1 << 12)
1575*4882a593Smuzhiyun #define RT5640_JD_P_MASK			(0x1 << 11)
1576*4882a593Smuzhiyun #define RT5640_JD_P_SFT				11
1577*4882a593Smuzhiyun #define RT5640_JD_P_NOR				(0x0 << 11)
1578*4882a593Smuzhiyun #define RT5640_JD_P_INV				(0x1 << 11)
1579*4882a593Smuzhiyun #define RT5640_OT_P_MASK			(0x1 << 10)
1580*4882a593Smuzhiyun #define RT5640_OT_P_SFT				10
1581*4882a593Smuzhiyun #define RT5640_OT_P_NOR				(0x0 << 10)
1582*4882a593Smuzhiyun #define RT5640_OT_P_INV				(0x1 << 10)
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun /* IRQ Control 2 (0xbe) */
1585*4882a593Smuzhiyun #define RT5640_IRQ_MB1_OC_MASK			(0x1 << 15)
1586*4882a593Smuzhiyun #define RT5640_IRQ_MB1_OC_SFT			15
1587*4882a593Smuzhiyun #define RT5640_IRQ_MB1_OC_BP			(0x0 << 15)
1588*4882a593Smuzhiyun #define RT5640_IRQ_MB1_OC_NOR			(0x1 << 15)
1589*4882a593Smuzhiyun #define RT5640_IRQ_MB2_OC_MASK			(0x1 << 14)
1590*4882a593Smuzhiyun #define RT5640_IRQ_MB2_OC_SFT			14
1591*4882a593Smuzhiyun #define RT5640_IRQ_MB2_OC_BP			(0x0 << 14)
1592*4882a593Smuzhiyun #define RT5640_IRQ_MB2_OC_NOR			(0x1 << 14)
1593*4882a593Smuzhiyun #define RT5640_MB1_OC_STKY_MASK			(0x1 << 11)
1594*4882a593Smuzhiyun #define RT5640_MB1_OC_STKY_SFT			11
1595*4882a593Smuzhiyun #define RT5640_MB1_OC_STKY_DIS			(0x0 << 11)
1596*4882a593Smuzhiyun #define RT5640_MB1_OC_STKY_EN			(0x1 << 11)
1597*4882a593Smuzhiyun #define RT5640_MB2_OC_STKY_MASK			(0x1 << 10)
1598*4882a593Smuzhiyun #define RT5640_MB2_OC_STKY_SFT			10
1599*4882a593Smuzhiyun #define RT5640_MB2_OC_STKY_DIS			(0x0 << 10)
1600*4882a593Smuzhiyun #define RT5640_MB2_OC_STKY_EN			(0x1 << 10)
1601*4882a593Smuzhiyun #define RT5640_MB1_OC_P_MASK			(0x1 << 7)
1602*4882a593Smuzhiyun #define RT5640_MB1_OC_P_SFT			7
1603*4882a593Smuzhiyun #define RT5640_MB1_OC_P_NOR			(0x0 << 7)
1604*4882a593Smuzhiyun #define RT5640_MB1_OC_P_INV			(0x1 << 7)
1605*4882a593Smuzhiyun #define RT5640_MB2_OC_P_MASK			(0x1 << 6)
1606*4882a593Smuzhiyun #define RT5640_MB2_OC_P_SFT			6
1607*4882a593Smuzhiyun #define RT5640_MB2_OC_P_NOR			(0x0 << 6)
1608*4882a593Smuzhiyun #define RT5640_MB2_OC_P_INV			(0x1 << 6)
1609*4882a593Smuzhiyun #define RT5640_MB1_OC_STATUS			(0x1 << 3)
1610*4882a593Smuzhiyun #define RT5640_MB1_OC_STATUS_SFT		3
1611*4882a593Smuzhiyun #define RT5640_MB2_OC_STATUS			(0x1 << 2)
1612*4882a593Smuzhiyun #define RT5640_MB2_OC_STATUS_SFT		2
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun /* GPIO and Internal Status (0xbf) */
1615*4882a593Smuzhiyun #define RT5640_GPIO1_STATUS			(0x1 << 8)
1616*4882a593Smuzhiyun #define RT5640_GPIO2_STATUS			(0x1 << 7)
1617*4882a593Smuzhiyun #define RT5640_JD_STATUS			(0x1 << 4)
1618*4882a593Smuzhiyun #define RT5640_OVT_STATUS			(0x1 << 3)
1619*4882a593Smuzhiyun #define RT5640_CLS_D_OVCD_STATUS		(0x1 << 0)
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun /* GPIO Control 1 (0xc0) */
1622*4882a593Smuzhiyun #define RT5640_GP1_PIN_MASK			(0x1 << 15)
1623*4882a593Smuzhiyun #define RT5640_GP1_PIN_SFT			15
1624*4882a593Smuzhiyun #define RT5640_GP1_PIN_GPIO1			(0x0 << 15)
1625*4882a593Smuzhiyun #define RT5640_GP1_PIN_IRQ			(0x1 << 15)
1626*4882a593Smuzhiyun #define RT5640_GP2_PIN_MASK			(0x1 << 14)
1627*4882a593Smuzhiyun #define RT5640_GP2_PIN_SFT			14
1628*4882a593Smuzhiyun #define RT5640_GP2_PIN_GPIO2			(0x0 << 14)
1629*4882a593Smuzhiyun #define RT5640_GP2_PIN_DMIC1_SCL		(0x1 << 14)
1630*4882a593Smuzhiyun #define RT5640_GP3_PIN_MASK			(0x3 << 12)
1631*4882a593Smuzhiyun #define RT5640_GP3_PIN_SFT			12
1632*4882a593Smuzhiyun #define RT5640_GP3_PIN_GPIO3			(0x0 << 12)
1633*4882a593Smuzhiyun #define RT5640_GP3_PIN_DMIC1_SDA		(0x1 << 12)
1634*4882a593Smuzhiyun #define RT5640_GP3_PIN_IRQ			(0x2 << 12)
1635*4882a593Smuzhiyun #define RT5640_GP4_PIN_MASK			(0x1 << 11)
1636*4882a593Smuzhiyun #define RT5640_GP4_PIN_SFT			11
1637*4882a593Smuzhiyun #define RT5640_GP4_PIN_GPIO4			(0x0 << 11)
1638*4882a593Smuzhiyun #define RT5640_GP4_PIN_DMIC2_SDA		(0x1 << 11)
1639*4882a593Smuzhiyun #define RT5640_DP_SIG_MASK			(0x1 << 10)
1640*4882a593Smuzhiyun #define RT5640_DP_SIG_SFT			10
1641*4882a593Smuzhiyun #define RT5640_DP_SIG_TEST			(0x0 << 10)
1642*4882a593Smuzhiyun #define RT5640_DP_SIG_AP			(0x1 << 10)
1643*4882a593Smuzhiyun #define RT5640_GPIO_M_MASK			(0x1 << 9)
1644*4882a593Smuzhiyun #define RT5640_GPIO_M_SFT			9
1645*4882a593Smuzhiyun #define RT5640_GPIO_M_FLT			(0x0 << 9)
1646*4882a593Smuzhiyun #define RT5640_GPIO_M_PH			(0x1 << 9)
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun /* GPIO Control 3 (0xc2) */
1649*4882a593Smuzhiyun #define RT5640_GP4_PF_MASK			(0x1 << 11)
1650*4882a593Smuzhiyun #define RT5640_GP4_PF_SFT			11
1651*4882a593Smuzhiyun #define RT5640_GP4_PF_IN			(0x0 << 11)
1652*4882a593Smuzhiyun #define RT5640_GP4_PF_OUT			(0x1 << 11)
1653*4882a593Smuzhiyun #define RT5640_GP4_OUT_MASK			(0x1 << 10)
1654*4882a593Smuzhiyun #define RT5640_GP4_OUT_SFT			10
1655*4882a593Smuzhiyun #define RT5640_GP4_OUT_LO			(0x0 << 10)
1656*4882a593Smuzhiyun #define RT5640_GP4_OUT_HI			(0x1 << 10)
1657*4882a593Smuzhiyun #define RT5640_GP4_P_MASK			(0x1 << 9)
1658*4882a593Smuzhiyun #define RT5640_GP4_P_SFT			9
1659*4882a593Smuzhiyun #define RT5640_GP4_P_NOR			(0x0 << 9)
1660*4882a593Smuzhiyun #define RT5640_GP4_P_INV			(0x1 << 9)
1661*4882a593Smuzhiyun #define RT5640_GP3_PF_MASK			(0x1 << 8)
1662*4882a593Smuzhiyun #define RT5640_GP3_PF_SFT			8
1663*4882a593Smuzhiyun #define RT5640_GP3_PF_IN			(0x0 << 8)
1664*4882a593Smuzhiyun #define RT5640_GP3_PF_OUT			(0x1 << 8)
1665*4882a593Smuzhiyun #define RT5640_GP3_OUT_MASK			(0x1 << 7)
1666*4882a593Smuzhiyun #define RT5640_GP3_OUT_SFT			7
1667*4882a593Smuzhiyun #define RT5640_GP3_OUT_LO			(0x0 << 7)
1668*4882a593Smuzhiyun #define RT5640_GP3_OUT_HI			(0x1 << 7)
1669*4882a593Smuzhiyun #define RT5640_GP3_P_MASK			(0x1 << 6)
1670*4882a593Smuzhiyun #define RT5640_GP3_P_SFT			6
1671*4882a593Smuzhiyun #define RT5640_GP3_P_NOR			(0x0 << 6)
1672*4882a593Smuzhiyun #define RT5640_GP3_P_INV			(0x1 << 6)
1673*4882a593Smuzhiyun #define RT5640_GP2_PF_MASK			(0x1 << 5)
1674*4882a593Smuzhiyun #define RT5640_GP2_PF_SFT			5
1675*4882a593Smuzhiyun #define RT5640_GP2_PF_IN			(0x0 << 5)
1676*4882a593Smuzhiyun #define RT5640_GP2_PF_OUT			(0x1 << 5)
1677*4882a593Smuzhiyun #define RT5640_GP2_OUT_MASK			(0x1 << 4)
1678*4882a593Smuzhiyun #define RT5640_GP2_OUT_SFT			4
1679*4882a593Smuzhiyun #define RT5640_GP2_OUT_LO			(0x0 << 4)
1680*4882a593Smuzhiyun #define RT5640_GP2_OUT_HI			(0x1 << 4)
1681*4882a593Smuzhiyun #define RT5640_GP2_P_MASK			(0x1 << 3)
1682*4882a593Smuzhiyun #define RT5640_GP2_P_SFT			3
1683*4882a593Smuzhiyun #define RT5640_GP2_P_NOR			(0x0 << 3)
1684*4882a593Smuzhiyun #define RT5640_GP2_P_INV			(0x1 << 3)
1685*4882a593Smuzhiyun #define RT5640_GP1_PF_MASK			(0x1 << 2)
1686*4882a593Smuzhiyun #define RT5640_GP1_PF_SFT			2
1687*4882a593Smuzhiyun #define RT5640_GP1_PF_IN			(0x0 << 2)
1688*4882a593Smuzhiyun #define RT5640_GP1_PF_OUT			(0x1 << 2)
1689*4882a593Smuzhiyun #define RT5640_GP1_OUT_MASK			(0x1 << 1)
1690*4882a593Smuzhiyun #define RT5640_GP1_OUT_SFT			1
1691*4882a593Smuzhiyun #define RT5640_GP1_OUT_LO			(0x0 << 1)
1692*4882a593Smuzhiyun #define RT5640_GP1_OUT_HI			(0x1 << 1)
1693*4882a593Smuzhiyun #define RT5640_GP1_P_MASK			(0x1)
1694*4882a593Smuzhiyun #define RT5640_GP1_P_SFT			0
1695*4882a593Smuzhiyun #define RT5640_GP1_P_NOR			(0x0)
1696*4882a593Smuzhiyun #define RT5640_GP1_P_INV			(0x1)
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun /* FM34-500 Register Control 1 (0xc4) */
1699*4882a593Smuzhiyun #define RT5640_DSP_ADD_SFT			0
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun /* FM34-500 Register Control 2 (0xc5) */
1702*4882a593Smuzhiyun #define RT5640_DSP_DAT_SFT			0
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun /* FM34-500 Register Control 3 (0xc6) */
1705*4882a593Smuzhiyun #define RT5640_DSP_BUSY_MASK			(0x1 << 15)
1706*4882a593Smuzhiyun #define RT5640_DSP_BUSY_BIT			15
1707*4882a593Smuzhiyun #define RT5640_DSP_DS_MASK			(0x1 << 14)
1708*4882a593Smuzhiyun #define RT5640_DSP_DS_SFT			14
1709*4882a593Smuzhiyun #define RT5640_DSP_DS_FM3010			(0x1 << 14)
1710*4882a593Smuzhiyun #define RT5640_DSP_DS_TEMP			(0x1 << 14)
1711*4882a593Smuzhiyun #define RT5640_DSP_CLK_MASK			(0x3 << 12)
1712*4882a593Smuzhiyun #define RT5640_DSP_CLK_SFT			12
1713*4882a593Smuzhiyun #define RT5640_DSP_CLK_384K			(0x0 << 12)
1714*4882a593Smuzhiyun #define RT5640_DSP_CLK_192K			(0x1 << 12)
1715*4882a593Smuzhiyun #define RT5640_DSP_CLK_96K			(0x2 << 12)
1716*4882a593Smuzhiyun #define RT5640_DSP_CLK_64K			(0x3 << 12)
1717*4882a593Smuzhiyun #define RT5640_DSP_PD_PIN_MASK			(0x1 << 11)
1718*4882a593Smuzhiyun #define RT5640_DSP_PD_PIN_SFT			11
1719*4882a593Smuzhiyun #define RT5640_DSP_PD_PIN_LO			(0x0 << 11)
1720*4882a593Smuzhiyun #define RT5640_DSP_PD_PIN_HI			(0x1 << 11)
1721*4882a593Smuzhiyun #define RT5640_DSP_RST_PIN_MASK			(0x1 << 10)
1722*4882a593Smuzhiyun #define RT5640_DSP_RST_PIN_SFT			10
1723*4882a593Smuzhiyun #define RT5640_DSP_RST_PIN_LO			(0x0 << 10)
1724*4882a593Smuzhiyun #define RT5640_DSP_RST_PIN_HI			(0x1 << 10)
1725*4882a593Smuzhiyun #define RT5640_DSP_R_EN				(0x1 << 9)
1726*4882a593Smuzhiyun #define RT5640_DSP_R_EN_BIT			9
1727*4882a593Smuzhiyun #define RT5640_DSP_W_EN				(0x1 << 8)
1728*4882a593Smuzhiyun #define RT5640_DSP_W_EN_BIT			8
1729*4882a593Smuzhiyun #define RT5640_DSP_CMD_MASK			(0xff)
1730*4882a593Smuzhiyun #define RT5640_DSP_CMD_SFT			0
1731*4882a593Smuzhiyun #define RT5640_DSP_CMD_MW			(0x3B)	/* Memory Write */
1732*4882a593Smuzhiyun #define RT5640_DSP_CMD_MR			(0x37)	/* Memory Read */
1733*4882a593Smuzhiyun #define RT5640_DSP_CMD_RR			(0x60)	/* Register Read */
1734*4882a593Smuzhiyun #define RT5640_DSP_CMD_RW			(0x68)	/* Register Write */
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun /* Programmable Register Array Control 1 (0xc8) */
1737*4882a593Smuzhiyun #define RT5640_REG_SEQ_MASK			(0xf << 12)
1738*4882a593Smuzhiyun #define RT5640_REG_SEQ_SFT			12
1739*4882a593Smuzhiyun #define RT5640_SEQ1_ST_MASK			(0x1 << 11) /*RO*/
1740*4882a593Smuzhiyun #define RT5640_SEQ1_ST_SFT			11
1741*4882a593Smuzhiyun #define RT5640_SEQ1_ST_RUN			(0x0 << 11)
1742*4882a593Smuzhiyun #define RT5640_SEQ1_ST_FIN			(0x1 << 11)
1743*4882a593Smuzhiyun #define RT5640_SEQ2_ST_MASK			(0x1 << 10) /*RO*/
1744*4882a593Smuzhiyun #define RT5640_SEQ2_ST_SFT			10
1745*4882a593Smuzhiyun #define RT5640_SEQ2_ST_RUN			(0x0 << 10)
1746*4882a593Smuzhiyun #define RT5640_SEQ2_ST_FIN			(0x1 << 10)
1747*4882a593Smuzhiyun #define RT5640_REG_LV_MASK			(0x1 << 9)
1748*4882a593Smuzhiyun #define RT5640_REG_LV_SFT			9
1749*4882a593Smuzhiyun #define RT5640_REG_LV_MX			(0x0 << 9)
1750*4882a593Smuzhiyun #define RT5640_REG_LV_PR			(0x1 << 9)
1751*4882a593Smuzhiyun #define RT5640_SEQ_2_PT_MASK			(0x1 << 8)
1752*4882a593Smuzhiyun #define RT5640_SEQ_2_PT_BIT			8
1753*4882a593Smuzhiyun #define RT5640_REG_IDX_MASK			(0xff)
1754*4882a593Smuzhiyun #define RT5640_REG_IDX_SFT			0
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun /* Programmable Register Array Control 2 (0xc9) */
1757*4882a593Smuzhiyun #define RT5640_REG_DAT_MASK			(0xffff)
1758*4882a593Smuzhiyun #define RT5640_REG_DAT_SFT			0
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun /* Programmable Register Array Control 3 (0xca) */
1761*4882a593Smuzhiyun #define RT5640_SEQ_DLY_MASK			(0xff << 8)
1762*4882a593Smuzhiyun #define RT5640_SEQ_DLY_SFT			8
1763*4882a593Smuzhiyun #define RT5640_PROG_MASK			(0x1 << 7)
1764*4882a593Smuzhiyun #define RT5640_PROG_SFT				7
1765*4882a593Smuzhiyun #define RT5640_PROG_DIS				(0x0 << 7)
1766*4882a593Smuzhiyun #define RT5640_PROG_EN				(0x1 << 7)
1767*4882a593Smuzhiyun #define RT5640_SEQ1_PT_RUN			(0x1 << 6)
1768*4882a593Smuzhiyun #define RT5640_SEQ1_PT_RUN_BIT			6
1769*4882a593Smuzhiyun #define RT5640_SEQ2_PT_RUN			(0x1 << 5)
1770*4882a593Smuzhiyun #define RT5640_SEQ2_PT_RUN_BIT			5
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun /* Programmable Register Array Control 4 (0xcb) */
1773*4882a593Smuzhiyun #define RT5640_SEQ1_START_MASK			(0xf << 8)
1774*4882a593Smuzhiyun #define RT5640_SEQ1_START_SFT			8
1775*4882a593Smuzhiyun #define RT5640_SEQ1_END_MASK			(0xf)
1776*4882a593Smuzhiyun #define RT5640_SEQ1_END_SFT			0
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun /* Programmable Register Array Control 5 (0xcc) */
1779*4882a593Smuzhiyun #define RT5640_SEQ2_START_MASK			(0xf << 8)
1780*4882a593Smuzhiyun #define RT5640_SEQ2_START_SFT			8
1781*4882a593Smuzhiyun #define RT5640_SEQ2_END_MASK			(0xf)
1782*4882a593Smuzhiyun #define RT5640_SEQ2_END_SFT			0
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun /* Scramble Function (0xcd) */
1785*4882a593Smuzhiyun #define RT5640_SCB_KEY_MASK			(0xff)
1786*4882a593Smuzhiyun #define RT5640_SCB_KEY_SFT			0
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun /* Scramble Control (0xce) */
1789*4882a593Smuzhiyun #define RT5640_SCB_SWAP_MASK			(0x1 << 15)
1790*4882a593Smuzhiyun #define RT5640_SCB_SWAP_SFT			15
1791*4882a593Smuzhiyun #define RT5640_SCB_SWAP_DIS			(0x0 << 15)
1792*4882a593Smuzhiyun #define RT5640_SCB_SWAP_EN			(0x1 << 15)
1793*4882a593Smuzhiyun #define RT5640_SCB_MASK				(0x1 << 14)
1794*4882a593Smuzhiyun #define RT5640_SCB_SFT				14
1795*4882a593Smuzhiyun #define RT5640_SCB_DIS				(0x0 << 14)
1796*4882a593Smuzhiyun #define RT5640_SCB_EN				(0x1 << 14)
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun /* Baseback Control (0xcf) */
1799*4882a593Smuzhiyun #define RT5640_BB_MASK				(0x1 << 15)
1800*4882a593Smuzhiyun #define RT5640_BB_SFT				15
1801*4882a593Smuzhiyun #define RT5640_BB_DIS				(0x0 << 15)
1802*4882a593Smuzhiyun #define RT5640_BB_EN				(0x1 << 15)
1803*4882a593Smuzhiyun #define RT5640_BB_CT_MASK			(0x7 << 12)
1804*4882a593Smuzhiyun #define RT5640_BB_CT_SFT			12
1805*4882a593Smuzhiyun #define RT5640_BB_CT_A				(0x0 << 12)
1806*4882a593Smuzhiyun #define RT5640_BB_CT_B				(0x1 << 12)
1807*4882a593Smuzhiyun #define RT5640_BB_CT_C				(0x2 << 12)
1808*4882a593Smuzhiyun #define RT5640_BB_CT_D				(0x3 << 12)
1809*4882a593Smuzhiyun #define RT5640_M_BB_L_MASK			(0x1 << 9)
1810*4882a593Smuzhiyun #define RT5640_M_BB_L_SFT			9
1811*4882a593Smuzhiyun #define RT5640_M_BB_R_MASK			(0x1 << 8)
1812*4882a593Smuzhiyun #define RT5640_M_BB_R_SFT			8
1813*4882a593Smuzhiyun #define RT5640_M_BB_HPF_L_MASK			(0x1 << 7)
1814*4882a593Smuzhiyun #define RT5640_M_BB_HPF_L_SFT			7
1815*4882a593Smuzhiyun #define RT5640_M_BB_HPF_R_MASK			(0x1 << 6)
1816*4882a593Smuzhiyun #define RT5640_M_BB_HPF_R_SFT			6
1817*4882a593Smuzhiyun #define RT5640_G_BB_BST_MASK			(0x3f)
1818*4882a593Smuzhiyun #define RT5640_G_BB_BST_SFT			0
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun /* MP3 Plus Control 1 (0xd0) */
1821*4882a593Smuzhiyun #define RT5640_M_MP3_L_MASK			(0x1 << 15)
1822*4882a593Smuzhiyun #define RT5640_M_MP3_L_SFT			15
1823*4882a593Smuzhiyun #define RT5640_M_MP3_R_MASK			(0x1 << 14)
1824*4882a593Smuzhiyun #define RT5640_M_MP3_R_SFT			14
1825*4882a593Smuzhiyun #define RT5640_M_MP3_MASK			(0x1 << 13)
1826*4882a593Smuzhiyun #define RT5640_M_MP3_SFT			13
1827*4882a593Smuzhiyun #define RT5640_M_MP3_DIS			(0x0 << 13)
1828*4882a593Smuzhiyun #define RT5640_M_MP3_EN				(0x1 << 13)
1829*4882a593Smuzhiyun #define RT5640_EG_MP3_MASK			(0x1f << 8)
1830*4882a593Smuzhiyun #define RT5640_EG_MP3_SFT			8
1831*4882a593Smuzhiyun #define RT5640_MP3_HLP_MASK			(0x1 << 7)
1832*4882a593Smuzhiyun #define RT5640_MP3_HLP_SFT			7
1833*4882a593Smuzhiyun #define RT5640_MP3_HLP_DIS			(0x0 << 7)
1834*4882a593Smuzhiyun #define RT5640_MP3_HLP_EN			(0x1 << 7)
1835*4882a593Smuzhiyun #define RT5640_M_MP3_ORG_L_MASK			(0x1 << 6)
1836*4882a593Smuzhiyun #define RT5640_M_MP3_ORG_L_SFT			6
1837*4882a593Smuzhiyun #define RT5640_M_MP3_ORG_R_MASK			(0x1 << 5)
1838*4882a593Smuzhiyun #define RT5640_M_MP3_ORG_R_SFT			5
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun /* MP3 Plus Control 2 (0xd1) */
1841*4882a593Smuzhiyun #define RT5640_MP3_WT_MASK			(0x1 << 13)
1842*4882a593Smuzhiyun #define RT5640_MP3_WT_SFT			13
1843*4882a593Smuzhiyun #define RT5640_MP3_WT_1_4			(0x0 << 13)
1844*4882a593Smuzhiyun #define RT5640_MP3_WT_1_2			(0x1 << 13)
1845*4882a593Smuzhiyun #define RT5640_OG_MP3_MASK			(0x1f << 8)
1846*4882a593Smuzhiyun #define RT5640_OG_MP3_SFT			8
1847*4882a593Smuzhiyun #define RT5640_HG_MP3_MASK			(0x3f)
1848*4882a593Smuzhiyun #define RT5640_HG_MP3_SFT			0
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun /* 3D HP Control 1 (0xd2) */
1851*4882a593Smuzhiyun #define RT5640_3D_CF_MASK			(0x1 << 15)
1852*4882a593Smuzhiyun #define RT5640_3D_CF_SFT			15
1853*4882a593Smuzhiyun #define RT5640_3D_CF_DIS			(0x0 << 15)
1854*4882a593Smuzhiyun #define RT5640_3D_CF_EN				(0x1 << 15)
1855*4882a593Smuzhiyun #define RT5640_3D_HP_MASK			(0x1 << 14)
1856*4882a593Smuzhiyun #define RT5640_3D_HP_SFT			14
1857*4882a593Smuzhiyun #define RT5640_3D_HP_DIS			(0x0 << 14)
1858*4882a593Smuzhiyun #define RT5640_3D_HP_EN				(0x1 << 14)
1859*4882a593Smuzhiyun #define RT5640_3D_BT_MASK			(0x1 << 13)
1860*4882a593Smuzhiyun #define RT5640_3D_BT_SFT			13
1861*4882a593Smuzhiyun #define RT5640_3D_BT_DIS			(0x0 << 13)
1862*4882a593Smuzhiyun #define RT5640_3D_BT_EN				(0x1 << 13)
1863*4882a593Smuzhiyun #define RT5640_3D_1F_MIX_MASK			(0x3 << 11)
1864*4882a593Smuzhiyun #define RT5640_3D_1F_MIX_SFT			11
1865*4882a593Smuzhiyun #define RT5640_3D_HP_M_MASK			(0x1 << 10)
1866*4882a593Smuzhiyun #define RT5640_3D_HP_M_SFT			10
1867*4882a593Smuzhiyun #define RT5640_3D_HP_M_SUR			(0x0 << 10)
1868*4882a593Smuzhiyun #define RT5640_3D_HP_M_FRO			(0x1 << 10)
1869*4882a593Smuzhiyun #define RT5640_M_3D_HRTF_MASK			(0x1 << 9)
1870*4882a593Smuzhiyun #define RT5640_M_3D_HRTF_SFT			9
1871*4882a593Smuzhiyun #define RT5640_M_3D_D2H_MASK			(0x1 << 8)
1872*4882a593Smuzhiyun #define RT5640_M_3D_D2H_SFT			8
1873*4882a593Smuzhiyun #define RT5640_M_3D_D2R_MASK			(0x1 << 7)
1874*4882a593Smuzhiyun #define RT5640_M_3D_D2R_SFT			7
1875*4882a593Smuzhiyun #define RT5640_M_3D_REVB_MASK			(0x1 << 6)
1876*4882a593Smuzhiyun #define RT5640_M_3D_REVB_SFT			6
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun /* Adjustable high pass filter control 1 (0xd3) */
1879*4882a593Smuzhiyun #define RT5640_2ND_HPF_MASK			(0x1 << 15)
1880*4882a593Smuzhiyun #define RT5640_2ND_HPF_SFT			15
1881*4882a593Smuzhiyun #define RT5640_2ND_HPF_DIS			(0x0 << 15)
1882*4882a593Smuzhiyun #define RT5640_2ND_HPF_EN			(0x1 << 15)
1883*4882a593Smuzhiyun #define RT5640_HPF_CF_L_MASK			(0x7 << 12)
1884*4882a593Smuzhiyun #define RT5640_HPF_CF_L_SFT			12
1885*4882a593Smuzhiyun #define RT5640_1ST_HPF_MASK			(0x1 << 11)
1886*4882a593Smuzhiyun #define RT5640_1ST_HPF_SFT			11
1887*4882a593Smuzhiyun #define RT5640_1ST_HPF_DIS			(0x0 << 11)
1888*4882a593Smuzhiyun #define RT5640_1ST_HPF_EN			(0x1 << 11)
1889*4882a593Smuzhiyun #define RT5640_HPF_CF_R_MASK			(0x7 << 8)
1890*4882a593Smuzhiyun #define RT5640_HPF_CF_R_SFT			8
1891*4882a593Smuzhiyun #define RT5640_ZD_T_MASK			(0x3 << 6)
1892*4882a593Smuzhiyun #define RT5640_ZD_T_SFT				6
1893*4882a593Smuzhiyun #define RT5640_ZD_F_MASK			(0x3 << 4)
1894*4882a593Smuzhiyun #define RT5640_ZD_F_SFT				4
1895*4882a593Smuzhiyun #define RT5640_ZD_F_IM				(0x0 << 4)
1896*4882a593Smuzhiyun #define RT5640_ZD_F_ZC_IM			(0x1 << 4)
1897*4882a593Smuzhiyun #define RT5640_ZD_F_ZC_IOD			(0x2 << 4)
1898*4882a593Smuzhiyun #define RT5640_ZD_F_UN				(0x3 << 4)
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun /* HP calibration control and Amp detection (0xd6) */
1901*4882a593Smuzhiyun #define RT5640_SI_DAC_MASK			(0x1 << 11)
1902*4882a593Smuzhiyun #define RT5640_SI_DAC_SFT			11
1903*4882a593Smuzhiyun #define RT5640_SI_DAC_AUTO			(0x0 << 11)
1904*4882a593Smuzhiyun #define RT5640_SI_DAC_TEST			(0x1 << 11)
1905*4882a593Smuzhiyun #define RT5640_DC_CAL_M_MASK			(0x1 << 10)
1906*4882a593Smuzhiyun #define RT5640_DC_CAL_M_SFT			10
1907*4882a593Smuzhiyun #define RT5640_DC_CAL_M_CAL			(0x0 << 10)
1908*4882a593Smuzhiyun #define RT5640_DC_CAL_M_NOR			(0x1 << 10)
1909*4882a593Smuzhiyun #define RT5640_DC_CAL_MASK			(0x1 << 9)
1910*4882a593Smuzhiyun #define RT5640_DC_CAL_SFT			9
1911*4882a593Smuzhiyun #define RT5640_DC_CAL_DIS			(0x0 << 9)
1912*4882a593Smuzhiyun #define RT5640_DC_CAL_EN			(0x1 << 9)
1913*4882a593Smuzhiyun #define RT5640_HPD_RCV_MASK			(0x7 << 6)
1914*4882a593Smuzhiyun #define RT5640_HPD_RCV_SFT			6
1915*4882a593Smuzhiyun #define RT5640_HPD_PS_MASK			(0x1 << 5)
1916*4882a593Smuzhiyun #define RT5640_HPD_PS_SFT			5
1917*4882a593Smuzhiyun #define RT5640_HPD_PS_DIS			(0x0 << 5)
1918*4882a593Smuzhiyun #define RT5640_HPD_PS_EN			(0x1 << 5)
1919*4882a593Smuzhiyun #define RT5640_CAL_M_MASK			(0x1 << 4)
1920*4882a593Smuzhiyun #define RT5640_CAL_M_SFT			4
1921*4882a593Smuzhiyun #define RT5640_CAL_M_DEP			(0x0 << 4)
1922*4882a593Smuzhiyun #define RT5640_CAL_M_CAL			(0x1 << 4)
1923*4882a593Smuzhiyun #define RT5640_CAL_MASK				(0x1 << 3)
1924*4882a593Smuzhiyun #define RT5640_CAL_SFT				3
1925*4882a593Smuzhiyun #define RT5640_CAL_DIS				(0x0 << 3)
1926*4882a593Smuzhiyun #define RT5640_CAL_EN				(0x1 << 3)
1927*4882a593Smuzhiyun #define RT5640_CAL_TEST_MASK			(0x1 << 2)
1928*4882a593Smuzhiyun #define RT5640_CAL_TEST_SFT			2
1929*4882a593Smuzhiyun #define RT5640_CAL_TEST_DIS			(0x0 << 2)
1930*4882a593Smuzhiyun #define RT5640_CAL_TEST_EN			(0x1 << 2)
1931*4882a593Smuzhiyun #define RT5640_CAL_P_MASK			(0x3)
1932*4882a593Smuzhiyun #define RT5640_CAL_P_SFT			0
1933*4882a593Smuzhiyun #define RT5640_CAL_P_NONE			(0x0)
1934*4882a593Smuzhiyun #define RT5640_CAL_P_CAL			(0x1)
1935*4882a593Smuzhiyun #define RT5640_CAL_P_DAC_CAL			(0x2)
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0xd9) */
1938*4882a593Smuzhiyun #define RT5640_SV_MASK				(0x1 << 15)
1939*4882a593Smuzhiyun #define RT5640_SV_SFT				15
1940*4882a593Smuzhiyun #define RT5640_SV_DIS				(0x0 << 15)
1941*4882a593Smuzhiyun #define RT5640_SV_EN				(0x1 << 15)
1942*4882a593Smuzhiyun #define RT5640_SPO_SV_MASK			(0x1 << 14)
1943*4882a593Smuzhiyun #define RT5640_SPO_SV_SFT			14
1944*4882a593Smuzhiyun #define RT5640_SPO_SV_DIS			(0x0 << 14)
1945*4882a593Smuzhiyun #define RT5640_SPO_SV_EN			(0x1 << 14)
1946*4882a593Smuzhiyun #define RT5640_OUT_SV_MASK			(0x1 << 13)
1947*4882a593Smuzhiyun #define RT5640_OUT_SV_SFT			13
1948*4882a593Smuzhiyun #define RT5640_OUT_SV_DIS			(0x0 << 13)
1949*4882a593Smuzhiyun #define RT5640_OUT_SV_EN			(0x1 << 13)
1950*4882a593Smuzhiyun #define RT5640_HP_SV_MASK			(0x1 << 12)
1951*4882a593Smuzhiyun #define RT5640_HP_SV_SFT			12
1952*4882a593Smuzhiyun #define RT5640_HP_SV_DIS			(0x0 << 12)
1953*4882a593Smuzhiyun #define RT5640_HP_SV_EN				(0x1 << 12)
1954*4882a593Smuzhiyun #define RT5640_ZCD_DIG_MASK			(0x1 << 11)
1955*4882a593Smuzhiyun #define RT5640_ZCD_DIG_SFT			11
1956*4882a593Smuzhiyun #define RT5640_ZCD_DIG_DIS			(0x0 << 11)
1957*4882a593Smuzhiyun #define RT5640_ZCD_DIG_EN			(0x1 << 11)
1958*4882a593Smuzhiyun #define RT5640_ZCD_MASK				(0x1 << 10)
1959*4882a593Smuzhiyun #define RT5640_ZCD_SFT				10
1960*4882a593Smuzhiyun #define RT5640_ZCD_PD				(0x0 << 10)
1961*4882a593Smuzhiyun #define RT5640_ZCD_PU				(0x1 << 10)
1962*4882a593Smuzhiyun #define RT5640_M_ZCD_MASK			(0x3f << 4)
1963*4882a593Smuzhiyun #define RT5640_M_ZCD_SFT			4
1964*4882a593Smuzhiyun #define RT5640_M_ZCD_RM_L			(0x1 << 9)
1965*4882a593Smuzhiyun #define RT5640_M_ZCD_RM_R			(0x1 << 8)
1966*4882a593Smuzhiyun #define RT5640_M_ZCD_SM_L			(0x1 << 7)
1967*4882a593Smuzhiyun #define RT5640_M_ZCD_SM_R			(0x1 << 6)
1968*4882a593Smuzhiyun #define RT5640_M_ZCD_OM_L			(0x1 << 5)
1969*4882a593Smuzhiyun #define RT5640_M_ZCD_OM_R			(0x1 << 4)
1970*4882a593Smuzhiyun #define RT5640_SV_DLY_MASK			(0xf)
1971*4882a593Smuzhiyun #define RT5640_SV_DLY_SFT			0
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0xda) */
1974*4882a593Smuzhiyun #define RT5640_ZCD_HP_MASK			(0x1 << 15)
1975*4882a593Smuzhiyun #define RT5640_ZCD_HP_SFT			15
1976*4882a593Smuzhiyun #define RT5640_ZCD_HP_DIS			(0x0 << 15)
1977*4882a593Smuzhiyun #define RT5640_ZCD_HP_EN			(0x1 << 15)
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun /* General Control 1 (0xfa) */
1980*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L			(0x1 << 13)
1981*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_L_SFT			13
1982*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R			(0x1 << 12)
1983*4882a593Smuzhiyun #define RT5640_M_MONO_ADC_R_SFT			12
1984*4882a593Smuzhiyun #define RT5640_MCLK_DET				(0x1 << 11)
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun /* Codec Private Register definition */
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun /* MIC Over current threshold scale factor (0x15) */
1989*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_MASK			(0x3 << 8)
1990*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_SFT			8
1991*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_0P5			(0x0 << 8)
1992*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_0P75			(0x1 << 8)
1993*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_1P0			(0x2 << 8)
1994*4882a593Smuzhiyun #define RT5640_MIC_OVCD_SF_1P5			(0x3 << 8)
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun /* 3D Speaker Control (0x63) */
1997*4882a593Smuzhiyun #define RT5640_3D_SPK_MASK			(0x1 << 15)
1998*4882a593Smuzhiyun #define RT5640_3D_SPK_SFT			15
1999*4882a593Smuzhiyun #define RT5640_3D_SPK_DIS			(0x0 << 15)
2000*4882a593Smuzhiyun #define RT5640_3D_SPK_EN			(0x1 << 15)
2001*4882a593Smuzhiyun #define RT5640_3D_SPK_M_MASK			(0x3 << 13)
2002*4882a593Smuzhiyun #define RT5640_3D_SPK_M_SFT			13
2003*4882a593Smuzhiyun #define RT5640_3D_SPK_CG_MASK			(0x1f << 8)
2004*4882a593Smuzhiyun #define RT5640_3D_SPK_CG_SFT			8
2005*4882a593Smuzhiyun #define RT5640_3D_SPK_SG_MASK			(0x1f)
2006*4882a593Smuzhiyun #define RT5640_3D_SPK_SG_SFT			0
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun /* Wind Noise Detection Control 1 (0x6c) */
2009*4882a593Smuzhiyun #define RT5640_WND_MASK				(0x1 << 15)
2010*4882a593Smuzhiyun #define RT5640_WND_SFT				15
2011*4882a593Smuzhiyun #define RT5640_WND_DIS				(0x0 << 15)
2012*4882a593Smuzhiyun #define RT5640_WND_EN				(0x1 << 15)
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun /* Wind Noise Detection Control 2 (0x6d) */
2015*4882a593Smuzhiyun #define RT5640_WND_FC_NW_MASK			(0x3f << 10)
2016*4882a593Smuzhiyun #define RT5640_WND_FC_NW_SFT			10
2017*4882a593Smuzhiyun #define RT5640_WND_FC_WK_MASK			(0x3f << 4)
2018*4882a593Smuzhiyun #define RT5640_WND_FC_WK_SFT			4
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun /* Wind Noise Detection Control 3 (0x6e) */
2021*4882a593Smuzhiyun #define RT5640_HPF_FC_MASK			(0x3f << 6)
2022*4882a593Smuzhiyun #define RT5640_HPF_FC_SFT			6
2023*4882a593Smuzhiyun #define RT5640_WND_FC_ST_MASK			(0x3f)
2024*4882a593Smuzhiyun #define RT5640_WND_FC_ST_SFT			0
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun /* Wind Noise Detection Control 4 (0x6f) */
2027*4882a593Smuzhiyun #define RT5640_WND_TH_LO_MASK			(0x3ff)
2028*4882a593Smuzhiyun #define RT5640_WND_TH_LO_SFT			0
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun /* Wind Noise Detection Control 5 (0x70) */
2031*4882a593Smuzhiyun #define RT5640_WND_TH_HI_MASK			(0x3ff)
2032*4882a593Smuzhiyun #define RT5640_WND_TH_HI_SFT			0
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun /* Wind Noise Detection Control 8 (0x73) */
2035*4882a593Smuzhiyun #define RT5640_WND_WIND_MASK			(0x1 << 13) /* Read-Only */
2036*4882a593Smuzhiyun #define RT5640_WND_WIND_SFT			13
2037*4882a593Smuzhiyun #define RT5640_WND_STRONG_MASK			(0x1 << 12) /* Read-Only */
2038*4882a593Smuzhiyun #define RT5640_WND_STRONG_SFT			12
2039*4882a593Smuzhiyun enum {
2040*4882a593Smuzhiyun 	RT5640_NO_WIND,
2041*4882a593Smuzhiyun 	RT5640_BREEZE,
2042*4882a593Smuzhiyun 	RT5640_STORM,
2043*4882a593Smuzhiyun };
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun /* Dipole Speaker Interface (0x75) */
2046*4882a593Smuzhiyun #define RT5640_DP_ATT_MASK			(0x3 << 14)
2047*4882a593Smuzhiyun #define RT5640_DP_ATT_SFT			14
2048*4882a593Smuzhiyun #define RT5640_DP_SPK_MASK			(0x1 << 10)
2049*4882a593Smuzhiyun #define RT5640_DP_SPK_SFT			10
2050*4882a593Smuzhiyun #define RT5640_DP_SPK_DIS			(0x0 << 10)
2051*4882a593Smuzhiyun #define RT5640_DP_SPK_EN			(0x1 << 10)
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun /* EQ Pre Volume Control (0xb3) */
2054*4882a593Smuzhiyun #define RT5640_EQ_PRE_VOL_MASK			(0xffff)
2055*4882a593Smuzhiyun #define RT5640_EQ_PRE_VOL_SFT			0
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun /* EQ Post Volume Control (0xb4) */
2058*4882a593Smuzhiyun #define RT5640_EQ_PST_VOL_MASK			(0xffff)
2059*4882a593Smuzhiyun #define RT5640_EQ_PST_VOL_SFT			0
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun #define RT5640_NO_JACK		BIT(0)
2062*4882a593Smuzhiyun #define RT5640_HEADSET_DET	BIT(1)
2063*4882a593Smuzhiyun #define RT5640_HEADPHO_DET	BIT(2)
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun /* System Clock Source */
2066*4882a593Smuzhiyun #define RT5640_SCLK_S_MCLK	0
2067*4882a593Smuzhiyun #define RT5640_SCLK_S_PLL1	1
2068*4882a593Smuzhiyun #define RT5640_SCLK_S_PLL1_TK	2
2069*4882a593Smuzhiyun #define RT5640_SCLK_S_RCCLK	3
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun /* PLL1 Source */
2072*4882a593Smuzhiyun #define RT5640_PLL1_S_MCLK	0
2073*4882a593Smuzhiyun #define RT5640_PLL1_S_BCLK1	1
2074*4882a593Smuzhiyun #define RT5640_PLL1_S_BCLK2	2
2075*4882a593Smuzhiyun #define RT5640_PLL1_S_BCLK3	3
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun enum {
2079*4882a593Smuzhiyun 	RT5640_AIF1,
2080*4882a593Smuzhiyun 	RT5640_AIF2,
2081*4882a593Smuzhiyun 	RT5640_AIF3,
2082*4882a593Smuzhiyun 	RT5640_AIFS,
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun enum {
2086*4882a593Smuzhiyun 	RT5640_U_IF1 = 0x1,
2087*4882a593Smuzhiyun 	RT5640_U_IF2 = 0x2,
2088*4882a593Smuzhiyun 	RT5640_U_IF3 = 0x4,
2089*4882a593Smuzhiyun };
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun enum {
2092*4882a593Smuzhiyun 	RT5640_IF_123,
2093*4882a593Smuzhiyun 	RT5640_IF_132,
2094*4882a593Smuzhiyun 	RT5640_IF_312,
2095*4882a593Smuzhiyun 	RT5640_IF_321,
2096*4882a593Smuzhiyun 	RT5640_IF_231,
2097*4882a593Smuzhiyun 	RT5640_IF_213,
2098*4882a593Smuzhiyun 	RT5640_IF_113,
2099*4882a593Smuzhiyun 	RT5640_IF_223,
2100*4882a593Smuzhiyun 	RT5640_IF_ALL,
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun enum {
2104*4882a593Smuzhiyun 	RT5640_DMIC_DIS,
2105*4882a593Smuzhiyun 	RT5640_DMIC1,
2106*4882a593Smuzhiyun 	RT5640_DMIC2,
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun /* filter mask */
2110*4882a593Smuzhiyun enum {
2111*4882a593Smuzhiyun 	RT5640_DA_STEREO_FILTER = 0x1,
2112*4882a593Smuzhiyun 	RT5640_DA_MONO_L_FILTER = (0x1 << 1),
2113*4882a593Smuzhiyun 	RT5640_DA_MONO_R_FILTER = (0x1 << 2),
2114*4882a593Smuzhiyun 	RT5640_AD_STEREO_FILTER = (0x1 << 3),
2115*4882a593Smuzhiyun 	RT5640_AD_MONO_L_FILTER = (0x1 << 4),
2116*4882a593Smuzhiyun 	RT5640_AD_MONO_R_FILTER = (0x1 << 5),
2117*4882a593Smuzhiyun };
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun struct rt5640_priv {
2120*4882a593Smuzhiyun 	struct snd_soc_component *component;
2121*4882a593Smuzhiyun 	struct regmap *regmap;
2122*4882a593Smuzhiyun 	struct clk *mclk;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	int ldo1_en; /* GPIO for LDO1_EN */
2125*4882a593Smuzhiyun 	int irq;
2126*4882a593Smuzhiyun 	int sysclk;
2127*4882a593Smuzhiyun 	int sysclk_src;
2128*4882a593Smuzhiyun 	int lrck[RT5640_AIFS];
2129*4882a593Smuzhiyun 	int bclk[RT5640_AIFS];
2130*4882a593Smuzhiyun 	int master[RT5640_AIFS];
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	int pll_src;
2133*4882a593Smuzhiyun 	int pll_in;
2134*4882a593Smuzhiyun 	int pll_out;
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	bool hp_mute;
2137*4882a593Smuzhiyun 	bool asrc_en;
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	/* Jack and button detect data */
2140*4882a593Smuzhiyun 	bool ovcd_irq_enabled;
2141*4882a593Smuzhiyun 	bool pressed;
2142*4882a593Smuzhiyun 	bool press_reported;
2143*4882a593Smuzhiyun 	int press_count;
2144*4882a593Smuzhiyun 	int release_count;
2145*4882a593Smuzhiyun 	int poll_count;
2146*4882a593Smuzhiyun 	struct delayed_work bp_work;
2147*4882a593Smuzhiyun 	struct work_struct jack_work;
2148*4882a593Smuzhiyun 	struct snd_soc_jack *jack;
2149*4882a593Smuzhiyun 	unsigned int jd_src;
2150*4882a593Smuzhiyun 	bool jd_inverted;
2151*4882a593Smuzhiyun 	unsigned int ovcd_th;
2152*4882a593Smuzhiyun 	unsigned int ovcd_sf;
2153*4882a593Smuzhiyun };
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun int rt5640_dmic_enable(struct snd_soc_component *component,
2156*4882a593Smuzhiyun 		       bool dmic1_data_pin, bool dmic2_data_pin);
2157*4882a593Smuzhiyun int rt5640_sel_asrc_clk_src(struct snd_soc_component *component,
2158*4882a593Smuzhiyun 		unsigned int filter_mask, unsigned int clk_src);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun #endif
2161