xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt5616.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * rt5616.h  --  RT5616 ALSA SoC audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 Realtek Microelectronics
6*4882a593Smuzhiyun  * Author: Johnny Hsu <johnnyhsu@realtek.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __RT5616_H__
10*4882a593Smuzhiyun #define __RT5616_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* Info */
13*4882a593Smuzhiyun #define RT5616_RESET				0x00
14*4882a593Smuzhiyun #define RT5616_VERSION_ID			0xfd
15*4882a593Smuzhiyun #define RT5616_VENDOR_ID			0xfe
16*4882a593Smuzhiyun #define RT5616_DEVICE_ID			0xff
17*4882a593Smuzhiyun /*  I/O - Output */
18*4882a593Smuzhiyun #define RT5616_HP_VOL				0x02
19*4882a593Smuzhiyun #define RT5616_LOUT_CTRL1			0x03
20*4882a593Smuzhiyun #define RT5616_LOUT_CTRL2			0x05
21*4882a593Smuzhiyun /* I/O - Input */
22*4882a593Smuzhiyun #define RT5616_IN1_IN2				0x0d
23*4882a593Smuzhiyun #define RT5616_INL1_INR1_VOL			0x0f
24*4882a593Smuzhiyun /* I/O - ADC/DAC/DMIC */
25*4882a593Smuzhiyun #define RT5616_DAC1_DIG_VOL			0x19
26*4882a593Smuzhiyun #define RT5616_ADC_DIG_VOL			0x1c
27*4882a593Smuzhiyun #define RT5616_ADC_BST_VOL			0x1e
28*4882a593Smuzhiyun /* Mixer - D-D */
29*4882a593Smuzhiyun #define RT5616_STO1_ADC_MIXER			0x27
30*4882a593Smuzhiyun #define RT5616_AD_DA_MIXER			0x29
31*4882a593Smuzhiyun #define RT5616_STO_DAC_MIXER			0x2a
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Mixer - ADC */
34*4882a593Smuzhiyun #define RT5616_REC_L1_MIXER			0x3b
35*4882a593Smuzhiyun #define RT5616_REC_L2_MIXER			0x3c
36*4882a593Smuzhiyun #define RT5616_REC_R1_MIXER			0x3d
37*4882a593Smuzhiyun #define RT5616_REC_R2_MIXER			0x3e
38*4882a593Smuzhiyun /* Mixer - DAC */
39*4882a593Smuzhiyun #define RT5616_HPO_MIXER			0x45
40*4882a593Smuzhiyun #define RT5616_OUT_L1_MIXER			0x4d
41*4882a593Smuzhiyun #define RT5616_OUT_L2_MIXER			0x4e
42*4882a593Smuzhiyun #define RT5616_OUT_L3_MIXER			0x4f
43*4882a593Smuzhiyun #define RT5616_OUT_R1_MIXER			0x50
44*4882a593Smuzhiyun #define RT5616_OUT_R2_MIXER			0x51
45*4882a593Smuzhiyun #define RT5616_OUT_R3_MIXER			0x52
46*4882a593Smuzhiyun #define RT5616_LOUT_MIXER			0x53
47*4882a593Smuzhiyun /* Power */
48*4882a593Smuzhiyun #define RT5616_PWR_DIG1				0x61
49*4882a593Smuzhiyun #define RT5616_PWR_DIG2				0x62
50*4882a593Smuzhiyun #define RT5616_PWR_ANLG1			0x63
51*4882a593Smuzhiyun #define RT5616_PWR_ANLG2			0x64
52*4882a593Smuzhiyun #define RT5616_PWR_MIXER			0x65
53*4882a593Smuzhiyun #define RT5616_PWR_VOL				0x66
54*4882a593Smuzhiyun /* Private Register Control */
55*4882a593Smuzhiyun #define RT5616_PRIV_INDEX			0x6a
56*4882a593Smuzhiyun #define RT5616_PRIV_DATA			0x6c
57*4882a593Smuzhiyun /* Format - ADC/DAC */
58*4882a593Smuzhiyun #define RT5616_I2S1_SDP				0x70
59*4882a593Smuzhiyun #define RT5616_ADDA_CLK1			0x73
60*4882a593Smuzhiyun #define RT5616_ADDA_CLK2			0x74
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Function - Analog */
63*4882a593Smuzhiyun #define RT5616_GLB_CLK				0x80
64*4882a593Smuzhiyun #define RT5616_PLL_CTRL1			0x81
65*4882a593Smuzhiyun #define RT5616_PLL_CTRL2			0x82
66*4882a593Smuzhiyun #define RT5616_HP_OVCD				0x8b
67*4882a593Smuzhiyun #define RT5616_DEPOP_M1				0x8e
68*4882a593Smuzhiyun #define RT5616_DEPOP_M2				0x8f
69*4882a593Smuzhiyun #define RT5616_DEPOP_M3				0x90
70*4882a593Smuzhiyun #define RT5616_CHARGE_PUMP			0x91
71*4882a593Smuzhiyun #define RT5616_PV_DET_SPK_G			0x92
72*4882a593Smuzhiyun #define RT5616_MICBIAS				0x93
73*4882a593Smuzhiyun #define RT5616_A_JD_CTL1			0x94
74*4882a593Smuzhiyun #define RT5616_A_JD_CTL2			0x95
75*4882a593Smuzhiyun /* Function - Digital */
76*4882a593Smuzhiyun #define RT5616_EQ_CTRL1				0xb0
77*4882a593Smuzhiyun #define RT5616_EQ_CTRL2				0xb1
78*4882a593Smuzhiyun #define RT5616_WIND_FILTER			0xb2
79*4882a593Smuzhiyun #define RT5616_DRC_AGC_1			0xb4
80*4882a593Smuzhiyun #define RT5616_DRC_AGC_2			0xb5
81*4882a593Smuzhiyun #define RT5616_DRC_AGC_3			0xb6
82*4882a593Smuzhiyun #define RT5616_SVOL_ZC				0xb7
83*4882a593Smuzhiyun #define RT5616_JD_CTRL1				0xbb
84*4882a593Smuzhiyun #define RT5616_JD_CTRL2				0xbc
85*4882a593Smuzhiyun #define RT5616_IRQ_CTRL1			0xbd
86*4882a593Smuzhiyun #define RT5616_IRQ_CTRL2			0xbe
87*4882a593Smuzhiyun #define RT5616_INT_IRQ_ST			0xbf
88*4882a593Smuzhiyun #define RT5616_GPIO_CTRL1			0xc0
89*4882a593Smuzhiyun #define RT5616_GPIO_CTRL2			0xc1
90*4882a593Smuzhiyun #define RT5616_GPIO_CTRL3			0xc2
91*4882a593Smuzhiyun #define RT5616_PGM_REG_ARR1			0xc8
92*4882a593Smuzhiyun #define RT5616_PGM_REG_ARR2			0xc9
93*4882a593Smuzhiyun #define RT5616_PGM_REG_ARR3			0xca
94*4882a593Smuzhiyun #define RT5616_PGM_REG_ARR4			0xcb
95*4882a593Smuzhiyun #define RT5616_PGM_REG_ARR5			0xcc
96*4882a593Smuzhiyun #define RT5616_SCB_FUNC				0xcd
97*4882a593Smuzhiyun #define RT5616_SCB_CTRL				0xce
98*4882a593Smuzhiyun #define RT5616_BASE_BACK			0xcf
99*4882a593Smuzhiyun #define RT5616_MP3_PLUS1			0xd0
100*4882a593Smuzhiyun #define RT5616_MP3_PLUS2			0xd1
101*4882a593Smuzhiyun #define RT5616_ADJ_HPF_CTRL1			0xd3
102*4882a593Smuzhiyun #define RT5616_ADJ_HPF_CTRL2			0xd4
103*4882a593Smuzhiyun #define RT5616_HP_CALIB_AMP_DET			0xd6
104*4882a593Smuzhiyun #define RT5616_HP_CALIB2			0xd7
105*4882a593Smuzhiyun #define RT5616_SV_ZCD1				0xd9
106*4882a593Smuzhiyun #define RT5616_SV_ZCD2				0xda
107*4882a593Smuzhiyun #define RT5616_D_MISC				0xfa
108*4882a593Smuzhiyun /* Dummy Register */
109*4882a593Smuzhiyun #define RT5616_DUMMY2				0xfb
110*4882a593Smuzhiyun #define RT5616_DUMMY3				0xfc
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Index of Codec Private Register definition */
114*4882a593Smuzhiyun #define RT5616_BIAS_CUR1			0x12
115*4882a593Smuzhiyun #define RT5616_BIAS_CUR3			0x14
116*4882a593Smuzhiyun #define RT5616_CLSD_INT_REG1			0x1c
117*4882a593Smuzhiyun #define RT5616_MAMP_INT_REG2			0x37
118*4882a593Smuzhiyun #define RT5616_CHOP_DAC_ADC			0x3d
119*4882a593Smuzhiyun #define RT5616_3D_SPK				0x63
120*4882a593Smuzhiyun #define RT5616_WND_1				0x6c
121*4882a593Smuzhiyun #define RT5616_WND_2				0x6d
122*4882a593Smuzhiyun #define RT5616_WND_3				0x6e
123*4882a593Smuzhiyun #define RT5616_WND_4				0x6f
124*4882a593Smuzhiyun #define RT5616_WND_5				0x70
125*4882a593Smuzhiyun #define RT5616_WND_8				0x73
126*4882a593Smuzhiyun #define RT5616_DIP_SPK_INF			0x75
127*4882a593Smuzhiyun #define RT5616_HP_DCC_INT1			0x77
128*4882a593Smuzhiyun #define RT5616_EQ_BW_LOP			0xa0
129*4882a593Smuzhiyun #define RT5616_EQ_GN_LOP			0xa1
130*4882a593Smuzhiyun #define RT5616_EQ_FC_BP1			0xa2
131*4882a593Smuzhiyun #define RT5616_EQ_BW_BP1			0xa3
132*4882a593Smuzhiyun #define RT5616_EQ_GN_BP1			0xa4
133*4882a593Smuzhiyun #define RT5616_EQ_FC_BP2			0xa5
134*4882a593Smuzhiyun #define RT5616_EQ_BW_BP2			0xa6
135*4882a593Smuzhiyun #define RT5616_EQ_GN_BP2			0xa7
136*4882a593Smuzhiyun #define RT5616_EQ_FC_BP3			0xa8
137*4882a593Smuzhiyun #define RT5616_EQ_BW_BP3			0xa9
138*4882a593Smuzhiyun #define RT5616_EQ_GN_BP3			0xaa
139*4882a593Smuzhiyun #define RT5616_EQ_FC_BP4			0xab
140*4882a593Smuzhiyun #define RT5616_EQ_BW_BP4			0xac
141*4882a593Smuzhiyun #define RT5616_EQ_GN_BP4			0xad
142*4882a593Smuzhiyun #define RT5616_EQ_FC_HIP1			0xae
143*4882a593Smuzhiyun #define RT5616_EQ_GN_HIP1			0xaf
144*4882a593Smuzhiyun #define RT5616_EQ_FC_HIP2			0xb0
145*4882a593Smuzhiyun #define RT5616_EQ_BW_HIP2			0xb1
146*4882a593Smuzhiyun #define RT5616_EQ_GN_HIP2			0xb2
147*4882a593Smuzhiyun #define RT5616_EQ_PRE_VOL			0xb3
148*4882a593Smuzhiyun #define RT5616_EQ_PST_VOL			0xb4
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* global definition */
152*4882a593Smuzhiyun #define RT5616_L_MUTE				(0x1 << 15)
153*4882a593Smuzhiyun #define RT5616_L_MUTE_SFT			15
154*4882a593Smuzhiyun #define RT5616_VOL_L_MUTE			(0x1 << 14)
155*4882a593Smuzhiyun #define RT5616_VOL_L_SFT			14
156*4882a593Smuzhiyun #define RT5616_R_MUTE				(0x1 << 7)
157*4882a593Smuzhiyun #define RT5616_R_MUTE_SFT			7
158*4882a593Smuzhiyun #define RT5616_VOL_R_MUTE			(0x1 << 6)
159*4882a593Smuzhiyun #define RT5616_VOL_R_SFT			6
160*4882a593Smuzhiyun #define RT5616_L_VOL_MASK			(0x3f << 8)
161*4882a593Smuzhiyun #define RT5616_L_VOL_SFT			8
162*4882a593Smuzhiyun #define RT5616_R_VOL_MASK			(0x3f)
163*4882a593Smuzhiyun #define RT5616_R_VOL_SFT			0
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* LOUT Control 2(0x05) */
166*4882a593Smuzhiyun #define RT5616_EN_DFO				(0x1 << 15)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* IN1 and IN2 Control (0x0d) */
169*4882a593Smuzhiyun /* IN3 and IN4 Control (0x0e) */
170*4882a593Smuzhiyun #define RT5616_BST_MASK1			(0xf<<12)
171*4882a593Smuzhiyun #define RT5616_BST_SFT1				12
172*4882a593Smuzhiyun #define RT5616_BST_MASK2			(0xf<<8)
173*4882a593Smuzhiyun #define RT5616_BST_SFT2				8
174*4882a593Smuzhiyun #define RT5616_IN_DF1				(0x1 << 7)
175*4882a593Smuzhiyun #define RT5616_IN_SFT1				7
176*4882a593Smuzhiyun #define RT5616_IN_DF2				(0x1 << 6)
177*4882a593Smuzhiyun #define RT5616_IN_SFT2				6
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* INL1 and INR1 Volume Control (0x0f) */
180*4882a593Smuzhiyun #define RT5616_INL_VOL_MASK			(0x1f << 8)
181*4882a593Smuzhiyun #define RT5616_INL_VOL_SFT			8
182*4882a593Smuzhiyun #define RT5616_INR_SEL_MASK			(0x1 << 7)
183*4882a593Smuzhiyun #define RT5616_INR_SEL_SFT			7
184*4882a593Smuzhiyun #define RT5616_INR_SEL_IN4N			(0x0 << 7)
185*4882a593Smuzhiyun #define RT5616_INR_SEL_MONON			(0x1 << 7)
186*4882a593Smuzhiyun #define RT5616_INR_VOL_MASK			(0x1f)
187*4882a593Smuzhiyun #define RT5616_INR_VOL_SFT			0
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* DAC1 Digital Volume (0x19) */
190*4882a593Smuzhiyun #define RT5616_DAC_L1_VOL_MASK			(0xff << 8)
191*4882a593Smuzhiyun #define RT5616_DAC_L1_VOL_SFT			8
192*4882a593Smuzhiyun #define RT5616_DAC_R1_VOL_MASK			(0xff)
193*4882a593Smuzhiyun #define RT5616_DAC_R1_VOL_SFT			0
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* DAC2 Digital Volume (0x1a) */
196*4882a593Smuzhiyun #define RT5616_DAC_L2_VOL_MASK			(0xff << 8)
197*4882a593Smuzhiyun #define RT5616_DAC_L2_VOL_SFT			8
198*4882a593Smuzhiyun #define RT5616_DAC_R2_VOL_MASK			(0xff)
199*4882a593Smuzhiyun #define RT5616_DAC_R2_VOL_SFT			0
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /* ADC Digital Volume Control (0x1c) */
202*4882a593Smuzhiyun #define RT5616_ADC_L_VOL_MASK			(0x7f << 8)
203*4882a593Smuzhiyun #define RT5616_ADC_L_VOL_SFT			8
204*4882a593Smuzhiyun #define RT5616_ADC_R_VOL_MASK			(0x7f)
205*4882a593Smuzhiyun #define RT5616_ADC_R_VOL_SFT			0
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* Mono ADC Digital Volume Control (0x1d) */
208*4882a593Smuzhiyun #define RT5616_M_MONO_ADC_L			(0x1 << 15)
209*4882a593Smuzhiyun #define RT5616_M_MONO_ADC_L_SFT			15
210*4882a593Smuzhiyun #define RT5616_MONO_ADC_L_VOL_MASK		(0x7f << 8)
211*4882a593Smuzhiyun #define RT5616_MONO_ADC_L_VOL_SFT		8
212*4882a593Smuzhiyun #define RT5616_M_MONO_ADC_R			(0x1 << 7)
213*4882a593Smuzhiyun #define RT5616_M_MONO_ADC_R_SFT			7
214*4882a593Smuzhiyun #define RT5616_MONO_ADC_R_VOL_MASK		(0x7f)
215*4882a593Smuzhiyun #define RT5616_MONO_ADC_R_VOL_SFT		0
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* ADC Boost Volume Control (0x1e) */
218*4882a593Smuzhiyun #define RT5616_ADC_L_BST_MASK			(0x3 << 14)
219*4882a593Smuzhiyun #define RT5616_ADC_L_BST_SFT			14
220*4882a593Smuzhiyun #define RT5616_ADC_R_BST_MASK			(0x3 << 12)
221*4882a593Smuzhiyun #define RT5616_ADC_R_BST_SFT			12
222*4882a593Smuzhiyun #define RT5616_ADC_COMP_MASK			(0x3 << 10)
223*4882a593Smuzhiyun #define RT5616_ADC_COMP_SFT			10
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* Stereo ADC1 Mixer Control (0x27) */
226*4882a593Smuzhiyun #define RT5616_M_STO1_ADC_L1			(0x1 << 14)
227*4882a593Smuzhiyun #define RT5616_M_STO1_ADC_L1_SFT		14
228*4882a593Smuzhiyun #define RT5616_M_STO1_ADC_R1			(0x1 << 6)
229*4882a593Smuzhiyun #define RT5616_M_STO1_ADC_R1_SFT		6
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* ADC Mixer to DAC Mixer Control (0x29) */
232*4882a593Smuzhiyun #define RT5616_M_ADCMIX_L			(0x1 << 15)
233*4882a593Smuzhiyun #define RT5616_M_ADCMIX_L_SFT			15
234*4882a593Smuzhiyun #define RT5616_M_IF1_DAC_L			(0x1 << 14)
235*4882a593Smuzhiyun #define RT5616_M_IF1_DAC_L_SFT			14
236*4882a593Smuzhiyun #define RT5616_M_ADCMIX_R			(0x1 << 7)
237*4882a593Smuzhiyun #define RT5616_M_ADCMIX_R_SFT			7
238*4882a593Smuzhiyun #define RT5616_M_IF1_DAC_R			(0x1 << 6)
239*4882a593Smuzhiyun #define RT5616_M_IF1_DAC_R_SFT			6
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* Stereo DAC Mixer Control (0x2a) */
242*4882a593Smuzhiyun #define RT5616_M_DAC_L1_MIXL			(0x1 << 14)
243*4882a593Smuzhiyun #define RT5616_M_DAC_L1_MIXL_SFT		14
244*4882a593Smuzhiyun #define RT5616_DAC_L1_STO_L_VOL_MASK		(0x1 << 13)
245*4882a593Smuzhiyun #define RT5616_DAC_L1_STO_L_VOL_SFT		13
246*4882a593Smuzhiyun #define RT5616_M_DAC_R1_MIXL			(0x1 << 9)
247*4882a593Smuzhiyun #define RT5616_M_DAC_R1_MIXL_SFT		9
248*4882a593Smuzhiyun #define RT5616_DAC_R1_STO_L_VOL_MASK		(0x1 << 8)
249*4882a593Smuzhiyun #define RT5616_DAC_R1_STO_L_VOL_SFT		8
250*4882a593Smuzhiyun #define RT5616_M_DAC_R1_MIXR			(0x1 << 6)
251*4882a593Smuzhiyun #define RT5616_M_DAC_R1_MIXR_SFT		6
252*4882a593Smuzhiyun #define RT5616_DAC_R1_STO_R_VOL_MASK		(0x1 << 5)
253*4882a593Smuzhiyun #define RT5616_DAC_R1_STO_R_VOL_SFT		5
254*4882a593Smuzhiyun #define RT5616_M_DAC_L1_MIXR			(0x1 << 1)
255*4882a593Smuzhiyun #define RT5616_M_DAC_L1_MIXR_SFT		1
256*4882a593Smuzhiyun #define RT5616_DAC_L1_STO_R_VOL_MASK		(0x1)
257*4882a593Smuzhiyun #define RT5616_DAC_L1_STO_R_VOL_SFT		0
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* DD Mixer Control (0x2b) */
260*4882a593Smuzhiyun #define RT5616_M_STO_DD_L1			(0x1 << 14)
261*4882a593Smuzhiyun #define RT5616_M_STO_DD_L1_SFT			14
262*4882a593Smuzhiyun #define RT5616_STO_DD_L1_VOL_MASK		(0x1 << 13)
263*4882a593Smuzhiyun #define RT5616_DAC_DD_L1_VOL_SFT		13
264*4882a593Smuzhiyun #define RT5616_M_STO_DD_L2			(0x1 << 12)
265*4882a593Smuzhiyun #define RT5616_M_STO_DD_L2_SFT			12
266*4882a593Smuzhiyun #define RT5616_STO_DD_L2_VOL_MASK		(0x1 << 11)
267*4882a593Smuzhiyun #define RT5616_STO_DD_L2_VOL_SFT		11
268*4882a593Smuzhiyun #define RT5616_M_STO_DD_R2_L			(0x1 << 10)
269*4882a593Smuzhiyun #define RT5616_M_STO_DD_R2_L_SFT		10
270*4882a593Smuzhiyun #define RT5616_STO_DD_R2_L_VOL_MASK		(0x1 << 9)
271*4882a593Smuzhiyun #define RT5616_STO_DD_R2_L_VOL_SFT		9
272*4882a593Smuzhiyun #define RT5616_M_STO_DD_R1			(0x1 << 6)
273*4882a593Smuzhiyun #define RT5616_M_STO_DD_R1_SFT			6
274*4882a593Smuzhiyun #define RT5616_STO_DD_R1_VOL_MASK		(0x1 << 5)
275*4882a593Smuzhiyun #define RT5616_STO_DD_R1_VOL_SFT		5
276*4882a593Smuzhiyun #define RT5616_M_STO_DD_R2			(0x1 << 4)
277*4882a593Smuzhiyun #define RT5616_M_STO_DD_R2_SFT			4
278*4882a593Smuzhiyun #define RT5616_STO_DD_R2_VOL_MASK		(0x1 << 3)
279*4882a593Smuzhiyun #define RT5616_STO_DD_R2_VOL_SFT		3
280*4882a593Smuzhiyun #define RT5616_M_STO_DD_L2_R			(0x1 << 2)
281*4882a593Smuzhiyun #define RT5616_M_STO_DD_L2_R_SFT		2
282*4882a593Smuzhiyun #define RT5616_STO_DD_L2_R_VOL_MASK		(0x1 << 1)
283*4882a593Smuzhiyun #define RT5616_STO_DD_L2_R_VOL_SFT		1
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* Digital Mixer Control (0x2c) */
286*4882a593Smuzhiyun #define RT5616_M_STO_L_DAC_L			(0x1 << 15)
287*4882a593Smuzhiyun #define RT5616_M_STO_L_DAC_L_SFT		15
288*4882a593Smuzhiyun #define RT5616_STO_L_DAC_L_VOL_MASK		(0x1 << 14)
289*4882a593Smuzhiyun #define RT5616_STO_L_DAC_L_VOL_SFT		14
290*4882a593Smuzhiyun #define RT5616_M_DAC_L2_DAC_L			(0x1 << 13)
291*4882a593Smuzhiyun #define RT5616_M_DAC_L2_DAC_L_SFT		13
292*4882a593Smuzhiyun #define RT5616_DAC_L2_DAC_L_VOL_MASK		(0x1 << 12)
293*4882a593Smuzhiyun #define RT5616_DAC_L2_DAC_L_VOL_SFT		12
294*4882a593Smuzhiyun #define RT5616_M_STO_R_DAC_R			(0x1 << 11)
295*4882a593Smuzhiyun #define RT5616_M_STO_R_DAC_R_SFT		11
296*4882a593Smuzhiyun #define RT5616_STO_R_DAC_R_VOL_MASK		(0x1 << 10)
297*4882a593Smuzhiyun #define RT5616_STO_R_DAC_R_VOL_SFT		10
298*4882a593Smuzhiyun #define RT5616_M_DAC_R2_DAC_R			(0x1 << 9)
299*4882a593Smuzhiyun #define RT5616_M_DAC_R2_DAC_R_SFT		9
300*4882a593Smuzhiyun #define RT5616_DAC_R2_DAC_R_VOL_MASK		(0x1 << 8)
301*4882a593Smuzhiyun #define RT5616_DAC_R2_DAC_R_VOL_SFT		8
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* DSP Path Control 1 (0x2d) */
304*4882a593Smuzhiyun #define RT5616_RXDP_SRC_MASK			(0x1 << 15)
305*4882a593Smuzhiyun #define RT5616_RXDP_SRC_SFT			15
306*4882a593Smuzhiyun #define RT5616_RXDP_SRC_NOR			(0x0 << 15)
307*4882a593Smuzhiyun #define RT5616_RXDP_SRC_DIV3			(0x1 << 15)
308*4882a593Smuzhiyun #define RT5616_TXDP_SRC_MASK			(0x1 << 14)
309*4882a593Smuzhiyun #define RT5616_TXDP_SRC_SFT			14
310*4882a593Smuzhiyun #define RT5616_TXDP_SRC_NOR			(0x0 << 14)
311*4882a593Smuzhiyun #define RT5616_TXDP_SRC_DIV3			(0x1 << 14)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* DSP Path Control 2 (0x2e) */
314*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_MASK			(0x3 << 14)
315*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_SFT			14
316*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_IF2			(0x0 << 14)
317*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_IF3			(0x1 << 14)
318*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_TXDC			(0x2 << 14)
319*4882a593Smuzhiyun #define RT5616_DAC_L2_SEL_BASS			(0x3 << 14)
320*4882a593Smuzhiyun #define RT5616_DAC_R2_SEL_MASK			(0x3 << 12)
321*4882a593Smuzhiyun #define RT5616_DAC_R2_SEL_SFT			12
322*4882a593Smuzhiyun #define RT5616_DAC_R2_SEL_IF2			(0x0 << 12)
323*4882a593Smuzhiyun #define RT5616_DAC_R2_SEL_IF3			(0x1 << 12)
324*4882a593Smuzhiyun #define RT5616_DAC_R2_SEL_TXDC			(0x2 << 12)
325*4882a593Smuzhiyun #define RT5616_IF2_ADC_L_SEL_MASK		(0x1 << 11)
326*4882a593Smuzhiyun #define RT5616_IF2_ADC_L_SEL_SFT		11
327*4882a593Smuzhiyun #define RT5616_IF2_ADC_L_SEL_TXDP		(0x0 << 11)
328*4882a593Smuzhiyun #define RT5616_IF2_ADC_L_SEL_PASS		(0x1 << 11)
329*4882a593Smuzhiyun #define RT5616_IF2_ADC_R_SEL_MASK		(0x1 << 10)
330*4882a593Smuzhiyun #define RT5616_IF2_ADC_R_SEL_SFT		10
331*4882a593Smuzhiyun #define RT5616_IF2_ADC_R_SEL_TXDP		(0x0 << 10)
332*4882a593Smuzhiyun #define RT5616_IF2_ADC_R_SEL_PASS		(0x1 << 10)
333*4882a593Smuzhiyun #define RT5616_RXDC_SEL_MASK			(0x3 << 8)
334*4882a593Smuzhiyun #define RT5616_RXDC_SEL_SFT			8
335*4882a593Smuzhiyun #define RT5616_RXDC_SEL_NOR			(0x0 << 8)
336*4882a593Smuzhiyun #define RT5616_RXDC_SEL_L2R			(0x1 << 8)
337*4882a593Smuzhiyun #define RT5616_RXDC_SEL_R2L			(0x2 << 8)
338*4882a593Smuzhiyun #define RT5616_RXDC_SEL_SWAP			(0x3 << 8)
339*4882a593Smuzhiyun #define RT5616_RXDP_SEL_MASK			(0x3 << 6)
340*4882a593Smuzhiyun #define RT5616_RXDP_SEL_SFT			6
341*4882a593Smuzhiyun #define RT5616_RXDP_SEL_NOR			(0x0 << 6)
342*4882a593Smuzhiyun #define RT5616_RXDP_SEL_L2R			(0x1 << 6)
343*4882a593Smuzhiyun #define RT5616_RXDP_SEL_R2L			(0x2 << 6)
344*4882a593Smuzhiyun #define RT5616_RXDP_SEL_SWAP			(0x3 << 6)
345*4882a593Smuzhiyun #define RT5616_TXDC_SEL_MASK			(0x3 << 4)
346*4882a593Smuzhiyun #define RT5616_TXDC_SEL_SFT			4
347*4882a593Smuzhiyun #define RT5616_TXDC_SEL_NOR			(0x0 << 4)
348*4882a593Smuzhiyun #define RT5616_TXDC_SEL_L2R			(0x1 << 4)
349*4882a593Smuzhiyun #define RT5616_TXDC_SEL_R2L			(0x2 << 4)
350*4882a593Smuzhiyun #define RT5616_TXDC_SEL_SWAP			(0x3 << 4)
351*4882a593Smuzhiyun #define RT5616_TXDP_SEL_MASK			(0x3 << 2)
352*4882a593Smuzhiyun #define RT5616_TXDP_SEL_SFT			2
353*4882a593Smuzhiyun #define RT5616_TXDP_SEL_NOR			(0x0 << 2)
354*4882a593Smuzhiyun #define RT5616_TXDP_SEL_L2R			(0x1 << 2)
355*4882a593Smuzhiyun #define RT5616_TXDP_SEL_R2L			(0x2 << 2)
356*4882a593Smuzhiyun #define RT5616_TRXDP_SEL_SWAP			(0x3 << 2)
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* REC Left Mixer Control 1 (0x3b) */
359*4882a593Smuzhiyun #define RT5616_G_LN_L2_RM_L_MASK		(0x7 << 13)
360*4882a593Smuzhiyun #define RT5616_G_IN_L2_RM_L_SFT			13
361*4882a593Smuzhiyun #define RT5616_G_LN_L1_RM_L_MASK		(0x7 << 10)
362*4882a593Smuzhiyun #define RT5616_G_IN_L1_RM_L_SFT			10
363*4882a593Smuzhiyun #define RT5616_G_BST3_RM_L_MASK			(0x7 << 4)
364*4882a593Smuzhiyun #define RT5616_G_BST3_RM_L_SFT			4
365*4882a593Smuzhiyun #define RT5616_G_BST2_RM_L_MASK			(0x7 << 1)
366*4882a593Smuzhiyun #define RT5616_G_BST2_RM_L_SFT			1
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* REC Left Mixer Control 2 (0x3c) */
369*4882a593Smuzhiyun #define RT5616_G_BST1_RM_L_MASK			(0x7 << 13)
370*4882a593Smuzhiyun #define RT5616_G_BST1_RM_L_SFT			13
371*4882a593Smuzhiyun #define RT5616_G_OM_L_RM_L_MASK			(0x7 << 10)
372*4882a593Smuzhiyun #define RT5616_G_OM_L_RM_L_SFT			10
373*4882a593Smuzhiyun #define RT5616_M_IN2_L_RM_L			(0x1 << 6)
374*4882a593Smuzhiyun #define RT5616_M_IN2_L_RM_L_SFT			6
375*4882a593Smuzhiyun #define RT5616_M_IN1_L_RM_L			(0x1 << 5)
376*4882a593Smuzhiyun #define RT5616_M_IN1_L_RM_L_SFT			5
377*4882a593Smuzhiyun #define RT5616_M_BST3_RM_L			(0x1 << 3)
378*4882a593Smuzhiyun #define RT5616_M_BST3_RM_L_SFT			3
379*4882a593Smuzhiyun #define RT5616_M_BST2_RM_L			(0x1 << 2)
380*4882a593Smuzhiyun #define RT5616_M_BST2_RM_L_SFT			2
381*4882a593Smuzhiyun #define RT5616_M_BST1_RM_L			(0x1 << 1)
382*4882a593Smuzhiyun #define RT5616_M_BST1_RM_L_SFT			1
383*4882a593Smuzhiyun #define RT5616_M_OM_L_RM_L			(0x1)
384*4882a593Smuzhiyun #define RT5616_M_OM_L_RM_L_SFT			0
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* REC Right Mixer Control 1 (0x3d) */
387*4882a593Smuzhiyun #define RT5616_G_IN2_R_RM_R_MASK		(0x7 << 13)
388*4882a593Smuzhiyun #define RT5616_G_IN2_R_RM_R_SFT			13
389*4882a593Smuzhiyun #define RT5616_G_IN1_R_RM_R_MASK		(0x7 << 10)
390*4882a593Smuzhiyun #define RT5616_G_IN1_R_RM_R_SFT			10
391*4882a593Smuzhiyun #define RT5616_G_BST3_RM_R_MASK			(0x7 << 4)
392*4882a593Smuzhiyun #define RT5616_G_BST3_RM_R_SFT			4
393*4882a593Smuzhiyun #define RT5616_G_BST2_RM_R_MASK			(0x7 << 1)
394*4882a593Smuzhiyun #define RT5616_G_BST2_RM_R_SFT			1
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* REC Right Mixer Control 2 (0x3e) */
397*4882a593Smuzhiyun #define RT5616_G_BST1_RM_R_MASK			(0x7 << 13)
398*4882a593Smuzhiyun #define RT5616_G_BST1_RM_R_SFT			13
399*4882a593Smuzhiyun #define RT5616_G_OM_R_RM_R_MASK			(0x7 << 10)
400*4882a593Smuzhiyun #define RT5616_G_OM_R_RM_R_SFT			10
401*4882a593Smuzhiyun #define RT5616_M_IN2_R_RM_R			(0x1 << 6)
402*4882a593Smuzhiyun #define RT5616_M_IN2_R_RM_R_SFT			6
403*4882a593Smuzhiyun #define RT5616_M_IN1_R_RM_R			(0x1 << 5)
404*4882a593Smuzhiyun #define RT5616_M_IN1_R_RM_R_SFT			5
405*4882a593Smuzhiyun #define RT5616_M_BST3_RM_R			(0x1 << 3)
406*4882a593Smuzhiyun #define RT5616_M_BST3_RM_R_SFT			3
407*4882a593Smuzhiyun #define RT5616_M_BST2_RM_R			(0x1 << 2)
408*4882a593Smuzhiyun #define RT5616_M_BST2_RM_R_SFT			2
409*4882a593Smuzhiyun #define RT5616_M_BST1_RM_R			(0x1 << 1)
410*4882a593Smuzhiyun #define RT5616_M_BST1_RM_R_SFT			1
411*4882a593Smuzhiyun #define RT5616_M_OM_R_RM_R			(0x1)
412*4882a593Smuzhiyun #define RT5616_M_OM_R_RM_R_SFT			0
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /* HPMIX Control (0x45) */
415*4882a593Smuzhiyun #define RT5616_M_DAC1_HM			(0x1 << 14)
416*4882a593Smuzhiyun #define RT5616_M_DAC1_HM_SFT			14
417*4882a593Smuzhiyun #define RT5616_M_HPVOL_HM			(0x1 << 13)
418*4882a593Smuzhiyun #define RT5616_M_HPVOL_HM_SFT			13
419*4882a593Smuzhiyun #define RT5616_G_HPOMIX_MASK			(0x1 << 12)
420*4882a593Smuzhiyun #define RT5616_G_HPOMIX_SFT			12
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun /* SPK Left Mixer Control (0x46) */
423*4882a593Smuzhiyun #define RT5616_G_RM_L_SM_L_MASK			(0x3 << 14)
424*4882a593Smuzhiyun #define RT5616_G_RM_L_SM_L_SFT			14
425*4882a593Smuzhiyun #define RT5616_G_IN_L_SM_L_MASK			(0x3 << 12)
426*4882a593Smuzhiyun #define RT5616_G_IN_L_SM_L_SFT			12
427*4882a593Smuzhiyun #define RT5616_G_DAC_L1_SM_L_MASK		(0x3 << 10)
428*4882a593Smuzhiyun #define RT5616_G_DAC_L1_SM_L_SFT		10
429*4882a593Smuzhiyun #define RT5616_G_DAC_L2_SM_L_MASK		(0x3 << 8)
430*4882a593Smuzhiyun #define RT5616_G_DAC_L2_SM_L_SFT		8
431*4882a593Smuzhiyun #define RT5616_G_OM_L_SM_L_MASK			(0x3 << 6)
432*4882a593Smuzhiyun #define RT5616_G_OM_L_SM_L_SFT			6
433*4882a593Smuzhiyun #define RT5616_M_RM_L_SM_L			(0x1 << 5)
434*4882a593Smuzhiyun #define RT5616_M_RM_L_SM_L_SFT			5
435*4882a593Smuzhiyun #define RT5616_M_IN_L_SM_L			(0x1 << 4)
436*4882a593Smuzhiyun #define RT5616_M_IN_L_SM_L_SFT			4
437*4882a593Smuzhiyun #define RT5616_M_DAC_L1_SM_L			(0x1 << 3)
438*4882a593Smuzhiyun #define RT5616_M_DAC_L1_SM_L_SFT		3
439*4882a593Smuzhiyun #define RT5616_M_DAC_L2_SM_L			(0x1 << 2)
440*4882a593Smuzhiyun #define RT5616_M_DAC_L2_SM_L_SFT		2
441*4882a593Smuzhiyun #define RT5616_M_OM_L_SM_L			(0x1 << 1)
442*4882a593Smuzhiyun #define RT5616_M_OM_L_SM_L_SFT			1
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* SPK Right Mixer Control (0x47) */
445*4882a593Smuzhiyun #define RT5616_G_RM_R_SM_R_MASK			(0x3 << 14)
446*4882a593Smuzhiyun #define RT5616_G_RM_R_SM_R_SFT			14
447*4882a593Smuzhiyun #define RT5616_G_IN_R_SM_R_MASK			(0x3 << 12)
448*4882a593Smuzhiyun #define RT5616_G_IN_R_SM_R_SFT			12
449*4882a593Smuzhiyun #define RT5616_G_DAC_R1_SM_R_MASK		(0x3 << 10)
450*4882a593Smuzhiyun #define RT5616_G_DAC_R1_SM_R_SFT		10
451*4882a593Smuzhiyun #define RT5616_G_DAC_R2_SM_R_MASK		(0x3 << 8)
452*4882a593Smuzhiyun #define RT5616_G_DAC_R2_SM_R_SFT		8
453*4882a593Smuzhiyun #define RT5616_G_OM_R_SM_R_MASK			(0x3 << 6)
454*4882a593Smuzhiyun #define RT5616_G_OM_R_SM_R_SFT			6
455*4882a593Smuzhiyun #define RT5616_M_RM_R_SM_R			(0x1 << 5)
456*4882a593Smuzhiyun #define RT5616_M_RM_R_SM_R_SFT			5
457*4882a593Smuzhiyun #define RT5616_M_IN_R_SM_R			(0x1 << 4)
458*4882a593Smuzhiyun #define RT5616_M_IN_R_SM_R_SFT			4
459*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SM_R			(0x1 << 3)
460*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SM_R_SFT		3
461*4882a593Smuzhiyun #define RT5616_M_DAC_R2_SM_R			(0x1 << 2)
462*4882a593Smuzhiyun #define RT5616_M_DAC_R2_SM_R_SFT		2
463*4882a593Smuzhiyun #define RT5616_M_OM_R_SM_R			(0x1 << 1)
464*4882a593Smuzhiyun #define RT5616_M_OM_R_SM_R_SFT			1
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /* SPOLMIX Control (0x48) */
467*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SPM_L			(0x1 << 15)
468*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SPM_L_SFT		15
469*4882a593Smuzhiyun #define RT5616_M_DAC_L1_SPM_L			(0x1 << 14)
470*4882a593Smuzhiyun #define RT5616_M_DAC_L1_SPM_L_SFT		14
471*4882a593Smuzhiyun #define RT5616_M_SV_R_SPM_L			(0x1 << 13)
472*4882a593Smuzhiyun #define RT5616_M_SV_R_SPM_L_SFT			13
473*4882a593Smuzhiyun #define RT5616_M_SV_L_SPM_L			(0x1 << 12)
474*4882a593Smuzhiyun #define RT5616_M_SV_L_SPM_L_SFT			12
475*4882a593Smuzhiyun #define RT5616_M_BST1_SPM_L			(0x1 << 11)
476*4882a593Smuzhiyun #define RT5616_M_BST1_SPM_L_SFT			11
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /* SPORMIX Control (0x49) */
479*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SPM_R			(0x1 << 13)
480*4882a593Smuzhiyun #define RT5616_M_DAC_R1_SPM_R_SFT		13
481*4882a593Smuzhiyun #define RT5616_M_SV_R_SPM_R			(0x1 << 12)
482*4882a593Smuzhiyun #define RT5616_M_SV_R_SPM_R_SFT			12
483*4882a593Smuzhiyun #define RT5616_M_BST1_SPM_R			(0x1 << 11)
484*4882a593Smuzhiyun #define RT5616_M_BST1_SPM_R_SFT			11
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* SPOLMIX / SPORMIX Ratio Control (0x4a) */
487*4882a593Smuzhiyun #define RT5616_SPO_CLSD_RATIO_MASK		(0x7)
488*4882a593Smuzhiyun #define RT5616_SPO_CLSD_RATIO_SFT		0
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun /* Mono Output Mixer Control (0x4c) */
491*4882a593Smuzhiyun #define RT5616_M_DAC_R2_MM			(0x1 << 15)
492*4882a593Smuzhiyun #define RT5616_M_DAC_R2_MM_SFT			15
493*4882a593Smuzhiyun #define RT5616_M_DAC_L2_MM			(0x1 << 14)
494*4882a593Smuzhiyun #define RT5616_M_DAC_L2_MM_SFT			14
495*4882a593Smuzhiyun #define RT5616_M_OV_R_MM			(0x1 << 13)
496*4882a593Smuzhiyun #define RT5616_M_OV_R_MM_SFT			13
497*4882a593Smuzhiyun #define RT5616_M_OV_L_MM			(0x1 << 12)
498*4882a593Smuzhiyun #define RT5616_M_OV_L_MM_SFT			12
499*4882a593Smuzhiyun #define RT5616_M_BST1_MM			(0x1 << 11)
500*4882a593Smuzhiyun #define RT5616_M_BST1_MM_SFT			11
501*4882a593Smuzhiyun #define RT5616_G_MONOMIX_MASK			(0x1 << 10)
502*4882a593Smuzhiyun #define RT5616_G_MONOMIX_SFT			10
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* Output Left Mixer Control 1 (0x4d) */
505*4882a593Smuzhiyun #define RT5616_G_BST2_OM_L_MASK			(0x7 << 10)
506*4882a593Smuzhiyun #define RT5616_G_BST2_OM_L_SFT			10
507*4882a593Smuzhiyun #define RT5616_G_BST1_OM_L_MASK			(0x7 << 7)
508*4882a593Smuzhiyun #define RT5616_G_BST1_OM_L_SFT			7
509*4882a593Smuzhiyun #define RT5616_G_IN1_L_OM_L_MASK		(0x7 << 4)
510*4882a593Smuzhiyun #define RT5616_G_IN1_L_OM_L_SFT			4
511*4882a593Smuzhiyun #define RT5616_G_RM_L_OM_L_MASK			(0x7 << 1)
512*4882a593Smuzhiyun #define RT5616_G_RM_L_OM_L_SFT			1
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /* Output Left Mixer Control 2 (0x4e) */
515*4882a593Smuzhiyun #define RT5616_G_DAC_L1_OM_L_MASK		(0x7 << 7)
516*4882a593Smuzhiyun #define RT5616_G_DAC_L1_OM_L_SFT		7
517*4882a593Smuzhiyun #define RT5616_G_IN2_L_OM_L_MASK		(0x7 << 4)
518*4882a593Smuzhiyun #define RT5616_G_IN2_L_OM_L_SFT			4
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* Output Left Mixer Control 3 (0x4f) */
521*4882a593Smuzhiyun #define RT5616_M_IN2_L_OM_L			(0x1 << 9)
522*4882a593Smuzhiyun #define RT5616_M_IN2_L_OM_L_SFT			9
523*4882a593Smuzhiyun #define RT5616_M_BST2_OM_L			(0x1 << 6)
524*4882a593Smuzhiyun #define RT5616_M_BST2_OM_L_SFT			6
525*4882a593Smuzhiyun #define RT5616_M_BST1_OM_L			(0x1 << 5)
526*4882a593Smuzhiyun #define RT5616_M_BST1_OM_L_SFT			5
527*4882a593Smuzhiyun #define RT5616_M_IN1_L_OM_L			(0x1 << 4)
528*4882a593Smuzhiyun #define RT5616_M_IN1_L_OM_L_SFT			4
529*4882a593Smuzhiyun #define RT5616_M_RM_L_OM_L			(0x1 << 3)
530*4882a593Smuzhiyun #define RT5616_M_RM_L_OM_L_SFT			3
531*4882a593Smuzhiyun #define RT5616_M_DAC_L1_OM_L			(0x1)
532*4882a593Smuzhiyun #define RT5616_M_DAC_L1_OM_L_SFT		0
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Output Right Mixer Control 1 (0x50) */
535*4882a593Smuzhiyun #define RT5616_G_BST2_OM_R_MASK			(0x7 << 10)
536*4882a593Smuzhiyun #define RT5616_G_BST2_OM_R_SFT			10
537*4882a593Smuzhiyun #define RT5616_G_BST1_OM_R_MASK			(0x7 << 7)
538*4882a593Smuzhiyun #define RT5616_G_BST1_OM_R_SFT			7
539*4882a593Smuzhiyun #define RT5616_G_IN1_R_OM_R_MASK		(0x7 << 4)
540*4882a593Smuzhiyun #define RT5616_G_IN1_R_OM_R_SFT			4
541*4882a593Smuzhiyun #define RT5616_G_RM_R_OM_R_MASK			(0x7 << 1)
542*4882a593Smuzhiyun #define RT5616_G_RM_R_OM_R_SFT			1
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /* Output Right Mixer Control 2 (0x51) */
545*4882a593Smuzhiyun #define RT5616_G_DAC_R1_OM_R_MASK		(0x7 << 7)
546*4882a593Smuzhiyun #define RT5616_G_DAC_R1_OM_R_SFT		7
547*4882a593Smuzhiyun #define RT5616_G_IN2_R_OM_R_MASK		(0x7 << 4)
548*4882a593Smuzhiyun #define RT5616_G_IN2_R_OM_R_SFT			4
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* Output Right Mixer Control 3 (0x52) */
551*4882a593Smuzhiyun #define RT5616_M_IN2_R_OM_R			(0x1 << 9)
552*4882a593Smuzhiyun #define RT5616_M_IN2_R_OM_R_SFT			9
553*4882a593Smuzhiyun #define RT5616_M_BST2_OM_R			(0x1 << 6)
554*4882a593Smuzhiyun #define RT5616_M_BST2_OM_R_SFT			6
555*4882a593Smuzhiyun #define RT5616_M_BST1_OM_R			(0x1 << 5)
556*4882a593Smuzhiyun #define RT5616_M_BST1_OM_R_SFT			5
557*4882a593Smuzhiyun #define RT5616_M_IN1_R_OM_R			(0x1 << 4)
558*4882a593Smuzhiyun #define RT5616_M_IN1_R_OM_R_SFT			4
559*4882a593Smuzhiyun #define RT5616_M_RM_R_OM_R			(0x1 << 3)
560*4882a593Smuzhiyun #define RT5616_M_RM_R_OM_R_SFT			3
561*4882a593Smuzhiyun #define RT5616_M_DAC_R1_OM_R			(0x1)
562*4882a593Smuzhiyun #define RT5616_M_DAC_R1_OM_R_SFT		0
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /* LOUT Mixer Control (0x53) */
565*4882a593Smuzhiyun #define RT5616_M_DAC_L1_LM			(0x1 << 15)
566*4882a593Smuzhiyun #define RT5616_M_DAC_L1_LM_SFT			15
567*4882a593Smuzhiyun #define RT5616_M_DAC_R1_LM			(0x1 << 14)
568*4882a593Smuzhiyun #define RT5616_M_DAC_R1_LM_SFT			14
569*4882a593Smuzhiyun #define RT5616_M_OV_L_LM			(0x1 << 13)
570*4882a593Smuzhiyun #define RT5616_M_OV_L_LM_SFT			13
571*4882a593Smuzhiyun #define RT5616_M_OV_R_LM			(0x1 << 12)
572*4882a593Smuzhiyun #define RT5616_M_OV_R_LM_SFT			12
573*4882a593Smuzhiyun #define RT5616_G_LOUTMIX_MASK			(0x1 << 11)
574*4882a593Smuzhiyun #define RT5616_G_LOUTMIX_SFT			11
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun /* Power Management for Digital 1 (0x61) */
577*4882a593Smuzhiyun #define RT5616_PWR_I2S1				(0x1 << 15)
578*4882a593Smuzhiyun #define RT5616_PWR_I2S1_BIT			15
579*4882a593Smuzhiyun #define RT5616_PWR_I2S2				(0x1 << 14)
580*4882a593Smuzhiyun #define RT5616_PWR_I2S2_BIT			14
581*4882a593Smuzhiyun #define RT5616_PWR_DAC_L1			(0x1 << 12)
582*4882a593Smuzhiyun #define RT5616_PWR_DAC_L1_BIT			12
583*4882a593Smuzhiyun #define RT5616_PWR_DAC_R1			(0x1 << 11)
584*4882a593Smuzhiyun #define RT5616_PWR_DAC_R1_BIT			11
585*4882a593Smuzhiyun #define RT5616_PWR_ADC_L			(0x1 << 2)
586*4882a593Smuzhiyun #define RT5616_PWR_ADC_L_BIT			2
587*4882a593Smuzhiyun #define RT5616_PWR_ADC_R			(0x1 << 1)
588*4882a593Smuzhiyun #define RT5616_PWR_ADC_R_BIT			1
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /* Power Management for Digital 2 (0x62) */
591*4882a593Smuzhiyun #define RT5616_PWR_ADC_STO1_F			(0x1 << 15)
592*4882a593Smuzhiyun #define RT5616_PWR_ADC_STO1_F_BIT		15
593*4882a593Smuzhiyun #define RT5616_PWR_DAC_STO1_F			(0x1 << 11)
594*4882a593Smuzhiyun #define RT5616_PWR_DAC_STO1_F_BIT		11
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun /* Power Management for Analog 1 (0x63) */
597*4882a593Smuzhiyun #define RT5616_PWR_VREF1			(0x1 << 15)
598*4882a593Smuzhiyun #define RT5616_PWR_VREF1_BIT			15
599*4882a593Smuzhiyun #define RT5616_PWR_FV1				(0x1 << 14)
600*4882a593Smuzhiyun #define RT5616_PWR_FV1_BIT			14
601*4882a593Smuzhiyun #define RT5616_PWR_MB				(0x1 << 13)
602*4882a593Smuzhiyun #define RT5616_PWR_MB_BIT			13
603*4882a593Smuzhiyun #define RT5616_PWR_LM				(0x1 << 12)
604*4882a593Smuzhiyun #define RT5616_PWR_LM_BIT			12
605*4882a593Smuzhiyun #define RT5616_PWR_BG				(0x1 << 11)
606*4882a593Smuzhiyun #define RT5616_PWR_BG_BIT			11
607*4882a593Smuzhiyun #define RT5616_PWR_HP_L				(0x1 << 7)
608*4882a593Smuzhiyun #define RT5616_PWR_HP_L_BIT			7
609*4882a593Smuzhiyun #define RT5616_PWR_HP_R				(0x1 << 6)
610*4882a593Smuzhiyun #define RT5616_PWR_HP_R_BIT			6
611*4882a593Smuzhiyun #define RT5616_PWR_HA				(0x1 << 5)
612*4882a593Smuzhiyun #define RT5616_PWR_HA_BIT			5
613*4882a593Smuzhiyun #define RT5616_PWR_VREF2			(0x1 << 4)
614*4882a593Smuzhiyun #define RT5616_PWR_VREF2_BIT			4
615*4882a593Smuzhiyun #define RT5616_PWR_FV2				(0x1 << 3)
616*4882a593Smuzhiyun #define RT5616_PWR_FV2_BIT			3
617*4882a593Smuzhiyun #define RT5616_PWR_LDO				(0x1 << 2)
618*4882a593Smuzhiyun #define RT5616_PWR_LDO_BIT			2
619*4882a593Smuzhiyun #define RT5616_PWR_LDO_DVO_MASK			(0x3)
620*4882a593Smuzhiyun #define RT5616_PWR_LDO_DVO_1_0V			0
621*4882a593Smuzhiyun #define RT5616_PWR_LDO_DVO_1_1V			1
622*4882a593Smuzhiyun #define RT5616_PWR_LDO_DVO_1_2V			2
623*4882a593Smuzhiyun #define RT5616_PWR_LDO_DVO_1_3V			3
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /* Power Management for Analog 2 (0x64) */
626*4882a593Smuzhiyun #define RT5616_PWR_BST1				(0x1 << 15)
627*4882a593Smuzhiyun #define RT5616_PWR_BST1_BIT			15
628*4882a593Smuzhiyun #define RT5616_PWR_BST2				(0x1 << 14)
629*4882a593Smuzhiyun #define RT5616_PWR_BST2_BIT			14
630*4882a593Smuzhiyun #define RT5616_PWR_MB1				(0x1 << 11)
631*4882a593Smuzhiyun #define RT5616_PWR_MB1_BIT			11
632*4882a593Smuzhiyun #define RT5616_PWR_PLL				(0x1 << 9)
633*4882a593Smuzhiyun #define RT5616_PWR_PLL_BIT			9
634*4882a593Smuzhiyun #define RT5616_PWR_BST1_OP2			(0x1 << 5)
635*4882a593Smuzhiyun #define RT5616_PWR_BST1_OP2_BIT			5
636*4882a593Smuzhiyun #define RT5616_PWR_BST2_OP2			(0x1 << 4)
637*4882a593Smuzhiyun #define RT5616_PWR_BST2_OP2_BIT			4
638*4882a593Smuzhiyun #define RT5616_PWR_BST3_OP2			(0x1 << 3)
639*4882a593Smuzhiyun #define RT5616_PWR_BST3_OP2_BIT			3
640*4882a593Smuzhiyun #define RT5616_PWR_JD_M				(0x1 << 2)
641*4882a593Smuzhiyun #define RT5616_PWM_JD_M_BIT			2
642*4882a593Smuzhiyun #define RT5616_PWR_JD2				(0x1 << 1)
643*4882a593Smuzhiyun #define RT5616_PWM_JD2_BIT			1
644*4882a593Smuzhiyun #define RT5616_PWR_JD3				(0x1)
645*4882a593Smuzhiyun #define RT5616_PWM_JD3_BIT			0
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /* Power Management for Mixer (0x65) */
648*4882a593Smuzhiyun #define RT5616_PWR_OM_L				(0x1 << 15)
649*4882a593Smuzhiyun #define RT5616_PWR_OM_L_BIT			15
650*4882a593Smuzhiyun #define RT5616_PWR_OM_R				(0x1 << 14)
651*4882a593Smuzhiyun #define RT5616_PWR_OM_R_BIT			14
652*4882a593Smuzhiyun #define RT5616_PWR_RM_L				(0x1 << 11)
653*4882a593Smuzhiyun #define RT5616_PWR_RM_L_BIT			11
654*4882a593Smuzhiyun #define RT5616_PWR_RM_R				(0x1 << 10)
655*4882a593Smuzhiyun #define RT5616_PWR_RM_R_BIT			10
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /* Power Management for Volume (0x66) */
658*4882a593Smuzhiyun #define RT5616_PWR_OV_L				(0x1 << 13)
659*4882a593Smuzhiyun #define RT5616_PWR_OV_L_BIT			13
660*4882a593Smuzhiyun #define RT5616_PWR_OV_R				(0x1 << 12)
661*4882a593Smuzhiyun #define RT5616_PWR_OV_R_BIT			12
662*4882a593Smuzhiyun #define RT5616_PWR_HV_L				(0x1 << 11)
663*4882a593Smuzhiyun #define RT5616_PWR_HV_L_BIT			11
664*4882a593Smuzhiyun #define RT5616_PWR_HV_R				(0x1 << 10)
665*4882a593Smuzhiyun #define RT5616_PWR_HV_R_BIT			10
666*4882a593Smuzhiyun #define RT5616_PWR_IN1_L			(0x1 << 9)
667*4882a593Smuzhiyun #define RT5616_PWR_IN1_L_BIT			9
668*4882a593Smuzhiyun #define RT5616_PWR_IN1_R			(0x1 << 8)
669*4882a593Smuzhiyun #define RT5616_PWR_IN1_R_BIT			8
670*4882a593Smuzhiyun #define RT5616_PWR_IN2_L			(0x1 << 7)
671*4882a593Smuzhiyun #define RT5616_PWR_IN2_L_BIT			7
672*4882a593Smuzhiyun #define RT5616_PWR_IN2_R			(0x1 << 6)
673*4882a593Smuzhiyun #define RT5616_PWR_IN2_R_BIT			6
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun /* I2S1/2/3 Audio Serial Data Port Control (0x70 0x71) */
676*4882a593Smuzhiyun #define RT5616_I2S_MS_MASK			(0x1 << 15)
677*4882a593Smuzhiyun #define RT5616_I2S_MS_SFT			15
678*4882a593Smuzhiyun #define RT5616_I2S_MS_M				(0x0 << 15)
679*4882a593Smuzhiyun #define RT5616_I2S_MS_S				(0x1 << 15)
680*4882a593Smuzhiyun #define RT5616_I2S_O_CP_MASK			(0x3 << 10)
681*4882a593Smuzhiyun #define RT5616_I2S_O_CP_SFT			10
682*4882a593Smuzhiyun #define RT5616_I2S_O_CP_OFF			(0x0 << 10)
683*4882a593Smuzhiyun #define RT5616_I2S_O_CP_U_LAW			(0x1 << 10)
684*4882a593Smuzhiyun #define RT5616_I2S_O_CP_A_LAW			(0x2 << 10)
685*4882a593Smuzhiyun #define RT5616_I2S_I_CP_MASK			(0x3 << 8)
686*4882a593Smuzhiyun #define RT5616_I2S_I_CP_SFT			8
687*4882a593Smuzhiyun #define RT5616_I2S_I_CP_OFF			(0x0 << 8)
688*4882a593Smuzhiyun #define RT5616_I2S_I_CP_U_LAW			(0x1 << 8)
689*4882a593Smuzhiyun #define RT5616_I2S_I_CP_A_LAW			(0x2 << 8)
690*4882a593Smuzhiyun #define RT5616_I2S_BP_MASK			(0x1 << 7)
691*4882a593Smuzhiyun #define RT5616_I2S_BP_SFT			7
692*4882a593Smuzhiyun #define RT5616_I2S_BP_NOR			(0x0 << 7)
693*4882a593Smuzhiyun #define RT5616_I2S_BP_INV			(0x1 << 7)
694*4882a593Smuzhiyun #define RT5616_I2S_DL_MASK			(0x3 << 2)
695*4882a593Smuzhiyun #define RT5616_I2S_DL_SFT			2
696*4882a593Smuzhiyun #define RT5616_I2S_DL_16			(0x0 << 2)
697*4882a593Smuzhiyun #define RT5616_I2S_DL_20			(0x1 << 2)
698*4882a593Smuzhiyun #define RT5616_I2S_DL_24			(0x2 << 2)
699*4882a593Smuzhiyun #define RT5616_I2S_DL_8				(0x3 << 2)
700*4882a593Smuzhiyun #define RT5616_I2S_DF_MASK			(0x3)
701*4882a593Smuzhiyun #define RT5616_I2S_DF_SFT			0
702*4882a593Smuzhiyun #define RT5616_I2S_DF_I2S			(0x0)
703*4882a593Smuzhiyun #define RT5616_I2S_DF_LEFT			(0x1)
704*4882a593Smuzhiyun #define RT5616_I2S_DF_PCM_A			(0x2)
705*4882a593Smuzhiyun #define RT5616_I2S_DF_PCM_B			(0x3)
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun /* ADC/DAC Clock Control 1 (0x73) */
708*4882a593Smuzhiyun #define RT5616_I2S_PD1_MASK			(0x7 << 12)
709*4882a593Smuzhiyun #define RT5616_I2S_PD1_SFT			12
710*4882a593Smuzhiyun #define RT5616_I2S_PD1_1			(0x0 << 12)
711*4882a593Smuzhiyun #define RT5616_I2S_PD1_2			(0x1 << 12)
712*4882a593Smuzhiyun #define RT5616_I2S_PD1_3			(0x2 << 12)
713*4882a593Smuzhiyun #define RT5616_I2S_PD1_4			(0x3 << 12)
714*4882a593Smuzhiyun #define RT5616_I2S_PD1_6			(0x4 << 12)
715*4882a593Smuzhiyun #define RT5616_I2S_PD1_8			(0x5 << 12)
716*4882a593Smuzhiyun #define RT5616_I2S_PD1_12			(0x6 << 12)
717*4882a593Smuzhiyun #define RT5616_I2S_PD1_16			(0x7 << 12)
718*4882a593Smuzhiyun #define RT5616_I2S_BCLK_MS2_MASK		(0x1 << 11)
719*4882a593Smuzhiyun #define RT5616_DAC_OSR_MASK			(0x3 << 2)
720*4882a593Smuzhiyun #define RT5616_DAC_OSR_SFT			2
721*4882a593Smuzhiyun #define RT5616_DAC_OSR_128			(0x0 << 2)
722*4882a593Smuzhiyun #define RT5616_DAC_OSR_64			(0x1 << 2)
723*4882a593Smuzhiyun #define RT5616_DAC_OSR_32			(0x2 << 2)
724*4882a593Smuzhiyun #define RT5616_DAC_OSR_128_3			(0x3 << 2)
725*4882a593Smuzhiyun #define RT5616_ADC_OSR_MASK			(0x3)
726*4882a593Smuzhiyun #define RT5616_ADC_OSR_SFT			0
727*4882a593Smuzhiyun #define RT5616_ADC_OSR_128			(0x0)
728*4882a593Smuzhiyun #define RT5616_ADC_OSR_64			(0x1)
729*4882a593Smuzhiyun #define RT5616_ADC_OSR_32			(0x2)
730*4882a593Smuzhiyun #define RT5616_ADC_OSR_128_3			(0x3)
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun /* ADC/DAC Clock Control 2 (0x74) */
733*4882a593Smuzhiyun #define RT5616_DAHPF_EN				(0x1 << 11)
734*4882a593Smuzhiyun #define RT5616_DAHPF_EN_SFT			11
735*4882a593Smuzhiyun #define RT5616_ADHPF_EN				(0x1 << 10)
736*4882a593Smuzhiyun #define RT5616_ADHPF_EN_SFT			10
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun /* TDM Control 1 (0x77) */
739*4882a593Smuzhiyun #define RT5616_TDM_INTEL_SEL_MASK		(0x1 << 15)
740*4882a593Smuzhiyun #define RT5616_TDM_INTEL_SEL_SFT		15
741*4882a593Smuzhiyun #define RT5616_TDM_INTEL_SEL_64			(0x0 << 15)
742*4882a593Smuzhiyun #define RT5616_TDM_INTEL_SEL_50			(0x1 << 15)
743*4882a593Smuzhiyun #define RT5616_TDM_MODE_SEL_MASK		(0x1 << 14)
744*4882a593Smuzhiyun #define RT5616_TDM_MODE_SEL_SFT			14
745*4882a593Smuzhiyun #define RT5616_TDM_MODE_SEL_NOR			(0x0 << 14)
746*4882a593Smuzhiyun #define RT5616_TDM_MODE_SEL_TDM			(0x1 << 14)
747*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_MASK		(0x3 << 12)
748*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_SFT		12
749*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_2			(0x0 << 12)
750*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_4			(0x1 << 12)
751*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_6			(0x2 << 12)
752*4882a593Smuzhiyun #define RT5616_TDM_CH_NUM_SEL_8			(0x3 << 12)
753*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_MASK		(0x3 << 10)
754*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_SFT		10
755*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_16		(0x0 << 10)
756*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_20		(0x1 << 10)
757*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_24		(0x2 << 10)
758*4882a593Smuzhiyun #define RT5616_TDM_CH_LEN_SEL_32		(0x3 << 10)
759*4882a593Smuzhiyun #define RT5616_TDM_ADC_SEL_MASK			(0x1 << 9)
760*4882a593Smuzhiyun #define RT5616_TDM_ADC_SEL_SFT			9
761*4882a593Smuzhiyun #define RT5616_TDM_ADC_SEL_NOR			(0x0 << 9)
762*4882a593Smuzhiyun #define RT5616_TDM_ADC_SEL_SWAP			(0x1 << 9)
763*4882a593Smuzhiyun #define RT5616_TDM_ADC_START_SEL_MASK		(0x1 << 8)
764*4882a593Smuzhiyun #define RT5616_TDM_ADC_START_SEL_SFT		8
765*4882a593Smuzhiyun #define RT5616_TDM_ADC_START_SEL_SL0		(0x0 << 8)
766*4882a593Smuzhiyun #define RT5616_TDM_ADC_START_SEL_SL4		(0x1 << 8)
767*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_MASK		(0x3 << 6)
768*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_SFT		6
769*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_LR		(0x0 << 6)
770*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_RL		(0x1 << 6)
771*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_LL		(0x2 << 6)
772*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH2_SEL_RR		(0x3 << 6)
773*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_MASK		(0x3 << 4)
774*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_SFT		4
775*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_LR		(0x0 << 4)
776*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_RL		(0x1 << 4)
777*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_LL		(0x2 << 4)
778*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH4_SEL_RR		(0x3 << 4)
779*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_MASK		(0x3 << 2)
780*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_SFT		2
781*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_LR		(0x0 << 2)
782*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_RL		(0x1 << 2)
783*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_LL		(0x2 << 2)
784*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH6_SEL_RR		(0x3 << 2)
785*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_MASK		(0x3)
786*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_SFT		0
787*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_LR		(0x0)
788*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_RL		(0x1)
789*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_LL		(0x2)
790*4882a593Smuzhiyun #define RT5616_TDM_I2S_CH8_SEL_RR		(0x3)
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun /* TDM Control 2 (0x78) */
793*4882a593Smuzhiyun #define RT5616_TDM_LRCK_POL_SEL_MASK		(0x1 << 15)
794*4882a593Smuzhiyun #define RT5616_TDM_LRCK_POL_SEL_SFT		15
795*4882a593Smuzhiyun #define RT5616_TDM_LRCK_POL_SEL_NOR		(0x0 << 15)
796*4882a593Smuzhiyun #define RT5616_TDM_LRCK_POL_SEL_INV		(0x1 << 15)
797*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_SEL_MASK		(0x1 << 14)
798*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_SEL_SFT		14
799*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_SEL_CH01		(0x0 << 14)
800*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_SEL_CH0123		(0x1 << 14)
801*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_EN			(0x1 << 13)
802*4882a593Smuzhiyun #define RT5616_TDM_CH_VAL_SFT			13
803*4882a593Smuzhiyun #define RT5616_TDM_LPBK_EN			(0x1 << 12)
804*4882a593Smuzhiyun #define RT5616_TDM_LPBK_SFT			12
805*4882a593Smuzhiyun #define RT5616_TDM_LRCK_PULSE_SEL_MASK		(0x1 << 11)
806*4882a593Smuzhiyun #define RT5616_TDM_LRCK_PULSE_SEL_SFT		11
807*4882a593Smuzhiyun #define RT5616_TDM_LRCK_PULSE_SEL_BCLK		(0x0 << 11)
808*4882a593Smuzhiyun #define RT5616_TDM_LRCK_PULSE_SEL_CH		(0x1 << 11)
809*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_SEL_MASK		(0x1 << 10)
810*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_SEL_SFT		10
811*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_SEL_POS		(0x0 << 10)
812*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_SEL_NEG		(0x1 << 10)
813*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_EN			(0x1 << 9)
814*4882a593Smuzhiyun #define RT5616_TDM_END_EDGE_EN_SFT		9
815*4882a593Smuzhiyun #define RT5616_TDM_TRAN_EDGE_SEL_MASK		(0x1 << 8)
816*4882a593Smuzhiyun #define RT5616_TDM_TRAN_EDGE_SEL_SFT		8
817*4882a593Smuzhiyun #define RT5616_TDM_TRAN_EDGE_SEL_POS		(0x0 << 8)
818*4882a593Smuzhiyun #define RT5616_TDM_TRAN_EDGE_SEL_NEG		(0x1 << 8)
819*4882a593Smuzhiyun #define RT5616_M_TDM2_L				(0x1 << 7)
820*4882a593Smuzhiyun #define RT5616_M_TDM2_L_SFT			7
821*4882a593Smuzhiyun #define RT5616_M_TDM2_R				(0x1 << 6)
822*4882a593Smuzhiyun #define RT5616_M_TDM2_R_SFT			6
823*4882a593Smuzhiyun #define RT5616_M_TDM4_L				(0x1 << 5)
824*4882a593Smuzhiyun #define RT5616_M_TDM4_L_SFT			5
825*4882a593Smuzhiyun #define RT5616_M_TDM4_R				(0x1 << 4)
826*4882a593Smuzhiyun #define RT5616_M_TDM4_R_SFT			4
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun /* Global Clock Control (0x80) */
829*4882a593Smuzhiyun #define RT5616_SCLK_SRC_MASK			(0x3 << 14)
830*4882a593Smuzhiyun #define RT5616_SCLK_SRC_SFT			14
831*4882a593Smuzhiyun #define RT5616_SCLK_SRC_MCLK			(0x0 << 14)
832*4882a593Smuzhiyun #define RT5616_SCLK_SRC_PLL1			(0x1 << 14)
833*4882a593Smuzhiyun #define RT5616_PLL1_SRC_MASK			(0x3 << 12)
834*4882a593Smuzhiyun #define RT5616_PLL1_SRC_SFT			12
835*4882a593Smuzhiyun #define RT5616_PLL1_SRC_MCLK			(0x0 << 12)
836*4882a593Smuzhiyun #define RT5616_PLL1_SRC_BCLK1			(0x1 << 12)
837*4882a593Smuzhiyun #define RT5616_PLL1_SRC_BCLK2			(0x2 << 12)
838*4882a593Smuzhiyun #define RT5616_PLL1_PD_MASK			(0x1 << 3)
839*4882a593Smuzhiyun #define RT5616_PLL1_PD_SFT			3
840*4882a593Smuzhiyun #define RT5616_PLL1_PD_1			(0x0 << 3)
841*4882a593Smuzhiyun #define RT5616_PLL1_PD_2			(0x1 << 3)
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun #define RT5616_PLL_INP_MAX			40000000
844*4882a593Smuzhiyun #define RT5616_PLL_INP_MIN			256000
845*4882a593Smuzhiyun /* PLL M/N/K Code Control 1 (0x81) */
846*4882a593Smuzhiyun #define RT5616_PLL_N_MAX			0x1ff
847*4882a593Smuzhiyun #define RT5616_PLL_N_MASK			(RT5616_PLL_N_MAX << 7)
848*4882a593Smuzhiyun #define RT5616_PLL_N_SFT			7
849*4882a593Smuzhiyun #define RT5616_PLL_K_MAX			0x1f
850*4882a593Smuzhiyun #define RT5616_PLL_K_MASK			(RT5616_PLL_K_MAX)
851*4882a593Smuzhiyun #define RT5616_PLL_K_SFT			0
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun /* PLL M/N/K Code Control 2 (0x82) */
854*4882a593Smuzhiyun #define RT5616_PLL_M_MAX			0xf
855*4882a593Smuzhiyun #define RT5616_PLL_M_MASK			(RT5616_PLL_M_MAX << 12)
856*4882a593Smuzhiyun #define RT5616_PLL_M_SFT			12
857*4882a593Smuzhiyun #define RT5616_PLL_M_BP				(0x1 << 11)
858*4882a593Smuzhiyun #define RT5616_PLL_M_BP_SFT			11
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /* PLL tracking mode 1 (0x83) */
861*4882a593Smuzhiyun #define RT5616_STO1_T_MASK			(0x1 << 15)
862*4882a593Smuzhiyun #define RT5616_STO1_T_SFT			15
863*4882a593Smuzhiyun #define RT5616_STO1_T_SCLK			(0x0 << 15)
864*4882a593Smuzhiyun #define RT5616_STO1_T_LRCK1			(0x1 << 15)
865*4882a593Smuzhiyun #define RT5616_STO2_T_MASK			(0x1 << 12)
866*4882a593Smuzhiyun #define RT5616_STO2_T_SFT			12
867*4882a593Smuzhiyun #define RT5616_STO2_T_I2S2			(0x0 << 12)
868*4882a593Smuzhiyun #define RT5616_STO2_T_LRCK2			(0x1 << 12)
869*4882a593Smuzhiyun #define RT5616_ASRC2_REF_MASK			(0x1 << 11)
870*4882a593Smuzhiyun #define RT5616_ASRC2_REF_SFT			11
871*4882a593Smuzhiyun #define RT5616_ASRC2_REF_LRCK2			(0x0 << 11)
872*4882a593Smuzhiyun #define RT5616_ASRC2_REF_LRCK1			(0x1 << 11)
873*4882a593Smuzhiyun #define RT5616_DMIC_1_M_MASK			(0x1 << 9)
874*4882a593Smuzhiyun #define RT5616_DMIC_1_M_SFT			9
875*4882a593Smuzhiyun #define RT5616_DMIC_1_M_NOR			(0x0 << 9)
876*4882a593Smuzhiyun #define RT5616_DMIC_1_M_ASYN			(0x1 << 9)
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun /* PLL tracking mode 2 (0x84) */
879*4882a593Smuzhiyun #define RT5616_STO1_ASRC_EN			(0x1 << 15)
880*4882a593Smuzhiyun #define RT5616_STO1_ASRC_EN_SFT			15
881*4882a593Smuzhiyun #define RT5616_STO2_ASRC_EN			(0x1 << 14)
882*4882a593Smuzhiyun #define RT5616_STO2_ASRC_EN_SFT			14
883*4882a593Smuzhiyun #define RT5616_STO1_DAC_M_MASK			(0x1 << 13)
884*4882a593Smuzhiyun #define RT5616_STO1_DAC_M_SFT			13
885*4882a593Smuzhiyun #define RT5616_STO1_DAC_M_NOR			(0x0 << 13)
886*4882a593Smuzhiyun #define RT5616_STO1_DAC_M_ASRC			(0x1 << 13)
887*4882a593Smuzhiyun #define RT5616_STO2_DAC_M_MASK			(0x1 << 12)
888*4882a593Smuzhiyun #define RT5616_STO2_DAC_M_SFT			12
889*4882a593Smuzhiyun #define RT5616_STO2_DAC_M_NOR			(0x0 << 12)
890*4882a593Smuzhiyun #define RT5616_STO2_DAC_M_ASRC			(0x1 << 12)
891*4882a593Smuzhiyun #define RT5616_ADC_M_MASK			(0x1 << 11)
892*4882a593Smuzhiyun #define RT5616_ADC_M_SFT			11
893*4882a593Smuzhiyun #define RT5616_ADC_M_NOR			(0x0 << 11)
894*4882a593Smuzhiyun #define RT5616_ADC_M_ASRC			(0x1 << 11)
895*4882a593Smuzhiyun #define RT5616_I2S1_R_D_MASK			(0x1 << 4)
896*4882a593Smuzhiyun #define RT5616_I2S1_R_D_SFT			4
897*4882a593Smuzhiyun #define RT5616_I2S1_R_D_DIS			(0x0 << 4)
898*4882a593Smuzhiyun #define RT5616_I2S1_R_D_EN			(0x1 << 4)
899*4882a593Smuzhiyun #define RT5616_I2S2_R_D_MASK			(0x1 << 3)
900*4882a593Smuzhiyun #define RT5616_I2S2_R_D_SFT			3
901*4882a593Smuzhiyun #define RT5616_I2S2_R_D_DIS			(0x0 << 3)
902*4882a593Smuzhiyun #define RT5616_I2S2_R_D_EN			(0x1 << 3)
903*4882a593Smuzhiyun #define RT5616_PRE_SCLK_MASK			(0x3)
904*4882a593Smuzhiyun #define RT5616_PRE_SCLK_SFT			0
905*4882a593Smuzhiyun #define RT5616_PRE_SCLK_512			(0x0)
906*4882a593Smuzhiyun #define RT5616_PRE_SCLK_1024			(0x1)
907*4882a593Smuzhiyun #define RT5616_PRE_SCLK_2048			(0x2)
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /* PLL tracking mode 3 (0x85) */
910*4882a593Smuzhiyun #define RT5616_I2S1_RATE_MASK			(0xf << 12)
911*4882a593Smuzhiyun #define RT5616_I2S1_RATE_SFT			12
912*4882a593Smuzhiyun #define RT5616_I2S2_RATE_MASK			(0xf << 8)
913*4882a593Smuzhiyun #define RT5616_I2S2_RATE_SFT			8
914*4882a593Smuzhiyun #define RT5616_G_ASRC_LP_MASK			(0x1 << 3)
915*4882a593Smuzhiyun #define RT5616_G_ASRC_LP_SFT			3
916*4882a593Smuzhiyun #define RT5616_ASRC_LP_F_M			(0x1 << 2)
917*4882a593Smuzhiyun #define RT5616_ASRC_LP_F_SFT			2
918*4882a593Smuzhiyun #define RT5616_ASRC_LP_F_NOR			(0x0 << 2)
919*4882a593Smuzhiyun #define RT5616_ASRC_LP_F_SB			(0x1 << 2)
920*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_MASK			(0x3)
921*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_SFT			0
922*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_DIV1			(0x0)
923*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_DIV2			(0x1)
924*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_DIV4			(0x2)
925*4882a593Smuzhiyun #define RT5616_FTK_PH_DET_DIV8			(0x3)
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun /*PLL tracking mode 6 (0x89) */
928*4882a593Smuzhiyun #define RT5616_I2S1_PD_MASK			(0x7 << 12)
929*4882a593Smuzhiyun #define RT5616_I2S1_PD_SFT			12
930*4882a593Smuzhiyun #define RT5616_I2S2_PD_MASK			(0x7 << 8)
931*4882a593Smuzhiyun #define RT5616_I2S2_PD_SFT			8
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun /*PLL tracking mode 7 (0x8a) */
934*4882a593Smuzhiyun #define RT5616_FSI1_RATE_MASK			(0xf << 12)
935*4882a593Smuzhiyun #define RT5616_FSI1_RATE_SFT			12
936*4882a593Smuzhiyun #define RT5616_FSI2_RATE_MASK			(0xf << 8)
937*4882a593Smuzhiyun #define RT5616_FSI2_RATE_SFT			8
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun /* HPOUT Over Current Detection (0x8b) */
940*4882a593Smuzhiyun #define RT5616_HP_OVCD_MASK			(0x1 << 10)
941*4882a593Smuzhiyun #define RT5616_HP_OVCD_SFT			10
942*4882a593Smuzhiyun #define RT5616_HP_OVCD_DIS			(0x0 << 10)
943*4882a593Smuzhiyun #define RT5616_HP_OVCD_EN			(0x1 << 10)
944*4882a593Smuzhiyun #define RT5616_HP_OC_TH_MASK			(0x3 << 8)
945*4882a593Smuzhiyun #define RT5616_HP_OC_TH_SFT			8
946*4882a593Smuzhiyun #define RT5616_HP_OC_TH_90			(0x0 << 8)
947*4882a593Smuzhiyun #define RT5616_HP_OC_TH_105			(0x1 << 8)
948*4882a593Smuzhiyun #define RT5616_HP_OC_TH_120			(0x2 << 8)
949*4882a593Smuzhiyun #define RT5616_HP_OC_TH_135			(0x3 << 8)
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun /* Depop Mode Control 1 (0x8e) */
952*4882a593Smuzhiyun #define RT5616_SMT_TRIG_MASK			(0x1 << 15)
953*4882a593Smuzhiyun #define RT5616_SMT_TRIG_SFT			15
954*4882a593Smuzhiyun #define RT5616_SMT_TRIG_DIS			(0x0 << 15)
955*4882a593Smuzhiyun #define RT5616_SMT_TRIG_EN			(0x1 << 15)
956*4882a593Smuzhiyun #define RT5616_HP_L_SMT_MASK			(0x1 << 9)
957*4882a593Smuzhiyun #define RT5616_HP_L_SMT_SFT			9
958*4882a593Smuzhiyun #define RT5616_HP_L_SMT_DIS			(0x0 << 9)
959*4882a593Smuzhiyun #define RT5616_HP_L_SMT_EN			(0x1 << 9)
960*4882a593Smuzhiyun #define RT5616_HP_R_SMT_MASK			(0x1 << 8)
961*4882a593Smuzhiyun #define RT5616_HP_R_SMT_SFT			8
962*4882a593Smuzhiyun #define RT5616_HP_R_SMT_DIS			(0x0 << 8)
963*4882a593Smuzhiyun #define RT5616_HP_R_SMT_EN			(0x1 << 8)
964*4882a593Smuzhiyun #define RT5616_HP_CD_PD_MASK			(0x1 << 7)
965*4882a593Smuzhiyun #define RT5616_HP_CD_PD_SFT			7
966*4882a593Smuzhiyun #define RT5616_HP_CD_PD_DIS			(0x0 << 7)
967*4882a593Smuzhiyun #define RT5616_HP_CD_PD_EN			(0x1 << 7)
968*4882a593Smuzhiyun #define RT5616_RSTN_MASK			(0x1 << 6)
969*4882a593Smuzhiyun #define RT5616_RSTN_SFT				6
970*4882a593Smuzhiyun #define RT5616_RSTN_DIS				(0x0 << 6)
971*4882a593Smuzhiyun #define RT5616_RSTN_EN				(0x1 << 6)
972*4882a593Smuzhiyun #define RT5616_RSTP_MASK			(0x1 << 5)
973*4882a593Smuzhiyun #define RT5616_RSTP_SFT				5
974*4882a593Smuzhiyun #define RT5616_RSTP_DIS				(0x0 << 5)
975*4882a593Smuzhiyun #define RT5616_RSTP_EN				(0x1 << 5)
976*4882a593Smuzhiyun #define RT5616_HP_CO_MASK			(0x1 << 4)
977*4882a593Smuzhiyun #define RT5616_HP_CO_SFT			4
978*4882a593Smuzhiyun #define RT5616_HP_CO_DIS			(0x0 << 4)
979*4882a593Smuzhiyun #define RT5616_HP_CO_EN				(0x1 << 4)
980*4882a593Smuzhiyun #define RT5616_HP_CP_MASK			(0x1 << 3)
981*4882a593Smuzhiyun #define RT5616_HP_CP_SFT			3
982*4882a593Smuzhiyun #define RT5616_HP_CP_PD				(0x0 << 3)
983*4882a593Smuzhiyun #define RT5616_HP_CP_PU				(0x1 << 3)
984*4882a593Smuzhiyun #define RT5616_HP_SG_MASK			(0x1 << 2)
985*4882a593Smuzhiyun #define RT5616_HP_SG_SFT			2
986*4882a593Smuzhiyun #define RT5616_HP_SG_DIS			(0x0 << 2)
987*4882a593Smuzhiyun #define RT5616_HP_SG_EN				(0x1 << 2)
988*4882a593Smuzhiyun #define RT5616_HP_DP_MASK			(0x1 << 1)
989*4882a593Smuzhiyun #define RT5616_HP_DP_SFT			1
990*4882a593Smuzhiyun #define RT5616_HP_DP_PD				(0x0 << 1)
991*4882a593Smuzhiyun #define RT5616_HP_DP_PU				(0x1 << 1)
992*4882a593Smuzhiyun #define RT5616_HP_CB_MASK			(0x1)
993*4882a593Smuzhiyun #define RT5616_HP_CB_SFT			0
994*4882a593Smuzhiyun #define RT5616_HP_CB_PD				(0x0)
995*4882a593Smuzhiyun #define RT5616_HP_CB_PU				(0x1)
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun /* Depop Mode Control 2 (0x8f) */
998*4882a593Smuzhiyun #define RT5616_DEPOP_MASK			(0x1 << 13)
999*4882a593Smuzhiyun #define RT5616_DEPOP_SFT			13
1000*4882a593Smuzhiyun #define RT5616_DEPOP_AUTO			(0x0 << 13)
1001*4882a593Smuzhiyun #define RT5616_DEPOP_MAN			(0x1 << 13)
1002*4882a593Smuzhiyun #define RT5616_RAMP_MASK			(0x1 << 12)
1003*4882a593Smuzhiyun #define RT5616_RAMP_SFT				12
1004*4882a593Smuzhiyun #define RT5616_RAMP_DIS				(0x0 << 12)
1005*4882a593Smuzhiyun #define RT5616_RAMP_EN				(0x1 << 12)
1006*4882a593Smuzhiyun #define RT5616_BPS_MASK				(0x1 << 11)
1007*4882a593Smuzhiyun #define RT5616_BPS_SFT				11
1008*4882a593Smuzhiyun #define RT5616_BPS_DIS				(0x0 << 11)
1009*4882a593Smuzhiyun #define RT5616_BPS_EN				(0x1 << 11)
1010*4882a593Smuzhiyun #define RT5616_FAST_UPDN_MASK			(0x1 << 10)
1011*4882a593Smuzhiyun #define RT5616_FAST_UPDN_SFT			10
1012*4882a593Smuzhiyun #define RT5616_FAST_UPDN_DIS			(0x0 << 10)
1013*4882a593Smuzhiyun #define RT5616_FAST_UPDN_EN			(0x1 << 10)
1014*4882a593Smuzhiyun #define RT5616_MRES_MASK			(0x3 << 8)
1015*4882a593Smuzhiyun #define RT5616_MRES_SFT				8
1016*4882a593Smuzhiyun #define RT5616_MRES_15MO			(0x0 << 8)
1017*4882a593Smuzhiyun #define RT5616_MRES_25MO			(0x1 << 8)
1018*4882a593Smuzhiyun #define RT5616_MRES_35MO			(0x2 << 8)
1019*4882a593Smuzhiyun #define RT5616_MRES_45MO			(0x3 << 8)
1020*4882a593Smuzhiyun #define RT5616_VLO_MASK				(0x1 << 7)
1021*4882a593Smuzhiyun #define RT5616_VLO_SFT				7
1022*4882a593Smuzhiyun #define RT5616_VLO_3V				(0x0 << 7)
1023*4882a593Smuzhiyun #define RT5616_VLO_32V				(0x1 << 7)
1024*4882a593Smuzhiyun #define RT5616_DIG_DP_MASK			(0x1 << 6)
1025*4882a593Smuzhiyun #define RT5616_DIG_DP_SFT			6
1026*4882a593Smuzhiyun #define RT5616_DIG_DP_DIS			(0x0 << 6)
1027*4882a593Smuzhiyun #define RT5616_DIG_DP_EN			(0x1 << 6)
1028*4882a593Smuzhiyun #define RT5616_DP_TH_MASK			(0x3 << 4)
1029*4882a593Smuzhiyun #define RT5616_DP_TH_SFT			4
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun /* Depop Mode Control 3 (0x90) */
1032*4882a593Smuzhiyun #define RT5616_CP_SYS_MASK			(0x7 << 12)
1033*4882a593Smuzhiyun #define RT5616_CP_SYS_SFT			12
1034*4882a593Smuzhiyun #define RT5616_CP_FQ1_MASK			(0x7 << 8)
1035*4882a593Smuzhiyun #define RT5616_CP_FQ1_SFT			8
1036*4882a593Smuzhiyun #define RT5616_CP_FQ2_MASK			(0x7 << 4)
1037*4882a593Smuzhiyun #define RT5616_CP_FQ2_SFT			4
1038*4882a593Smuzhiyun #define RT5616_CP_FQ3_MASK			(0x7)
1039*4882a593Smuzhiyun #define RT5616_CP_FQ3_SFT			0
1040*4882a593Smuzhiyun #define RT5616_CP_FQ_1_5_KHZ			0
1041*4882a593Smuzhiyun #define RT5616_CP_FQ_3_KHZ			1
1042*4882a593Smuzhiyun #define RT5616_CP_FQ_6_KHZ			2
1043*4882a593Smuzhiyun #define RT5616_CP_FQ_12_KHZ			3
1044*4882a593Smuzhiyun #define RT5616_CP_FQ_24_KHZ			4
1045*4882a593Smuzhiyun #define RT5616_CP_FQ_48_KHZ			5
1046*4882a593Smuzhiyun #define RT5616_CP_FQ_96_KHZ			6
1047*4882a593Smuzhiyun #define RT5616_CP_FQ_192_KHZ			7
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun /* HPOUT charge pump (0x91) */
1050*4882a593Smuzhiyun #define RT5616_OSW_L_MASK			(0x1 << 11)
1051*4882a593Smuzhiyun #define RT5616_OSW_L_SFT			11
1052*4882a593Smuzhiyun #define RT5616_OSW_L_DIS			(0x0 << 11)
1053*4882a593Smuzhiyun #define RT5616_OSW_L_EN				(0x1 << 11)
1054*4882a593Smuzhiyun #define RT5616_OSW_R_MASK			(0x1 << 10)
1055*4882a593Smuzhiyun #define RT5616_OSW_R_SFT			10
1056*4882a593Smuzhiyun #define RT5616_OSW_R_DIS			(0x0 << 10)
1057*4882a593Smuzhiyun #define RT5616_OSW_R_EN				(0x1 << 10)
1058*4882a593Smuzhiyun #define RT5616_PM_HP_MASK			(0x3 << 8)
1059*4882a593Smuzhiyun #define RT5616_PM_HP_SFT			8
1060*4882a593Smuzhiyun #define RT5616_PM_HP_LV				(0x0 << 8)
1061*4882a593Smuzhiyun #define RT5616_PM_HP_MV				(0x1 << 8)
1062*4882a593Smuzhiyun #define RT5616_PM_HP_HV				(0x2 << 8)
1063*4882a593Smuzhiyun #define RT5616_IB_HP_MASK			(0x3 << 6)
1064*4882a593Smuzhiyun #define RT5616_IB_HP_SFT			6
1065*4882a593Smuzhiyun #define RT5616_IB_HP_125IL			(0x0 << 6)
1066*4882a593Smuzhiyun #define RT5616_IB_HP_25IL			(0x1 << 6)
1067*4882a593Smuzhiyun #define RT5616_IB_HP_5IL			(0x2 << 6)
1068*4882a593Smuzhiyun #define RT5616_IB_HP_1IL			(0x3 << 6)
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun /* Micbias Control (0x93) */
1071*4882a593Smuzhiyun #define RT5616_MIC1_BS_MASK			(0x1 << 15)
1072*4882a593Smuzhiyun #define RT5616_MIC1_BS_SFT			15
1073*4882a593Smuzhiyun #define RT5616_MIC1_BS_9AV			(0x0 << 15)
1074*4882a593Smuzhiyun #define RT5616_MIC1_BS_75AV			(0x1 << 15)
1075*4882a593Smuzhiyun #define RT5616_MIC1_CLK_MASK			(0x1 << 13)
1076*4882a593Smuzhiyun #define RT5616_MIC1_CLK_SFT			13
1077*4882a593Smuzhiyun #define RT5616_MIC1_CLK_DIS			(0x0 << 13)
1078*4882a593Smuzhiyun #define RT5616_MIC1_CLK_EN			(0x1 << 13)
1079*4882a593Smuzhiyun #define RT5616_MIC1_OVCD_MASK			(0x1 << 11)
1080*4882a593Smuzhiyun #define RT5616_MIC1_OVCD_SFT			11
1081*4882a593Smuzhiyun #define RT5616_MIC1_OVCD_DIS			(0x0 << 11)
1082*4882a593Smuzhiyun #define RT5616_MIC1_OVCD_EN			(0x1 << 11)
1083*4882a593Smuzhiyun #define RT5616_MIC1_OVTH_MASK			(0x3 << 9)
1084*4882a593Smuzhiyun #define RT5616_MIC1_OVTH_SFT			9
1085*4882a593Smuzhiyun #define RT5616_MIC1_OVTH_600UA			(0x0 << 9)
1086*4882a593Smuzhiyun #define RT5616_MIC1_OVTH_1500UA			(0x1 << 9)
1087*4882a593Smuzhiyun #define RT5616_MIC1_OVTH_2000UA			(0x2 << 9)
1088*4882a593Smuzhiyun #define RT5616_PWR_MB_MASK			(0x1 << 5)
1089*4882a593Smuzhiyun #define RT5616_PWR_MB_SFT			5
1090*4882a593Smuzhiyun #define RT5616_PWR_MB_PD			(0x0 << 5)
1091*4882a593Smuzhiyun #define RT5616_PWR_MB_PU			(0x1 << 5)
1092*4882a593Smuzhiyun #define RT5616_PWR_CLK12M_MASK			(0x1 << 4)
1093*4882a593Smuzhiyun #define RT5616_PWR_CLK12M_SFT			4
1094*4882a593Smuzhiyun #define RT5616_PWR_CLK12M_PD			(0x0 << 4)
1095*4882a593Smuzhiyun #define RT5616_PWR_CLK12M_PU			(0x1 << 4)
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun /* Analog JD Control 1 (0x94) */
1098*4882a593Smuzhiyun #define RT5616_JD2_CMP_MASK			(0x7 << 12)
1099*4882a593Smuzhiyun #define RT5616_JD2_CMP_SFT			12
1100*4882a593Smuzhiyun #define RT5616_JD_PU				(0x1 << 11)
1101*4882a593Smuzhiyun #define RT5616_JD_PU_SFT			11
1102*4882a593Smuzhiyun #define RT5616_JD_PD				(0x1 << 10)
1103*4882a593Smuzhiyun #define RT5616_JD_PD_SFT			10
1104*4882a593Smuzhiyun #define RT5616_JD_MODE_SEL_MASK			(0x3 << 8)
1105*4882a593Smuzhiyun #define RT5616_JD_MODE_SEL_SFT			8
1106*4882a593Smuzhiyun #define RT5616_JD_MODE_SEL_M0			(0x0 << 8)
1107*4882a593Smuzhiyun #define RT5616_JD_MODE_SEL_M1			(0x1 << 8)
1108*4882a593Smuzhiyun #define RT5616_JD_MODE_SEL_M2			(0x2 << 8)
1109*4882a593Smuzhiyun #define RT5616_JD_M_CMP				(0x7 << 4)
1110*4882a593Smuzhiyun #define RT5616_JD_M_CMP_SFT			4
1111*4882a593Smuzhiyun #define RT5616_JD_M_PU				(0x1 << 3)
1112*4882a593Smuzhiyun #define RT5616_JD_M_PU_SFT			3
1113*4882a593Smuzhiyun #define RT5616_JD_M_PD				(0x1 << 2)
1114*4882a593Smuzhiyun #define RT5616_JD_M_PD_SFT			2
1115*4882a593Smuzhiyun #define RT5616_JD_M_MODE_SEL_MASK		(0x3)
1116*4882a593Smuzhiyun #define RT5616_JD_M_MODE_SEL_SFT		0
1117*4882a593Smuzhiyun #define RT5616_JD_M_MODE_SEL_M0			(0x0)
1118*4882a593Smuzhiyun #define RT5616_JD_M_MODE_SEL_M1			(0x1)
1119*4882a593Smuzhiyun #define RT5616_JD_M_MODE_SEL_M2			(0x2)
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun /* Analog JD Control 2 (0x95) */
1122*4882a593Smuzhiyun #define RT5616_JD3_CMP_MASK			(0x7 << 12)
1123*4882a593Smuzhiyun #define RT5616_JD3_CMP_SFT			12
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun /* EQ Control 1 (0xb0) */
1126*4882a593Smuzhiyun #define RT5616_EQ_SRC_MASK			(0x1 << 15)
1127*4882a593Smuzhiyun #define RT5616_EQ_SRC_SFT			15
1128*4882a593Smuzhiyun #define RT5616_EQ_SRC_DAC			(0x0 << 15)
1129*4882a593Smuzhiyun #define RT5616_EQ_SRC_ADC			(0x1 << 15)
1130*4882a593Smuzhiyun #define RT5616_EQ_UPD				(0x1 << 14)
1131*4882a593Smuzhiyun #define RT5616_EQ_UPD_BIT			14
1132*4882a593Smuzhiyun #define RT5616_EQ_CD_MASK			(0x1 << 13)
1133*4882a593Smuzhiyun #define RT5616_EQ_CD_SFT			13
1134*4882a593Smuzhiyun #define RT5616_EQ_CD_DIS			(0x0 << 13)
1135*4882a593Smuzhiyun #define RT5616_EQ_CD_EN				(0x1 << 13)
1136*4882a593Smuzhiyun #define RT5616_EQ_DITH_MASK			(0x3 << 8)
1137*4882a593Smuzhiyun #define RT5616_EQ_DITH_SFT			8
1138*4882a593Smuzhiyun #define RT5616_EQ_DITH_NOR			(0x0 << 8)
1139*4882a593Smuzhiyun #define RT5616_EQ_DITH_LSB			(0x1 << 8)
1140*4882a593Smuzhiyun #define RT5616_EQ_DITH_LSB_1			(0x2 << 8)
1141*4882a593Smuzhiyun #define RT5616_EQ_DITH_LSB_2			(0x3 << 8)
1142*4882a593Smuzhiyun #define RT5616_EQ_CD_F				(0x1 << 7)
1143*4882a593Smuzhiyun #define RT5616_EQ_CD_F_BIT			7
1144*4882a593Smuzhiyun #define RT5616_EQ_STA_HP2			(0x1 << 6)
1145*4882a593Smuzhiyun #define RT5616_EQ_STA_HP2_BIT			6
1146*4882a593Smuzhiyun #define RT5616_EQ_STA_HP1			(0x1 << 5)
1147*4882a593Smuzhiyun #define RT5616_EQ_STA_HP1_BIT			5
1148*4882a593Smuzhiyun #define RT5616_EQ_STA_BP4			(0x1 << 4)
1149*4882a593Smuzhiyun #define RT5616_EQ_STA_BP4_BIT			4
1150*4882a593Smuzhiyun #define RT5616_EQ_STA_BP3			(0x1 << 3)
1151*4882a593Smuzhiyun #define RT5616_EQ_STA_BP3_BIT			3
1152*4882a593Smuzhiyun #define RT5616_EQ_STA_BP2			(0x1 << 2)
1153*4882a593Smuzhiyun #define RT5616_EQ_STA_BP2_BIT			2
1154*4882a593Smuzhiyun #define RT5616_EQ_STA_BP1			(0x1 << 1)
1155*4882a593Smuzhiyun #define RT5616_EQ_STA_BP1_BIT			1
1156*4882a593Smuzhiyun #define RT5616_EQ_STA_LP			(0x1)
1157*4882a593Smuzhiyun #define RT5616_EQ_STA_LP_BIT			0
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /* EQ Control 2 (0xb1) */
1160*4882a593Smuzhiyun #define RT5616_EQ_HPF1_M_MASK			(0x1 << 8)
1161*4882a593Smuzhiyun #define RT5616_EQ_HPF1_M_SFT			8
1162*4882a593Smuzhiyun #define RT5616_EQ_HPF1_M_HI			(0x0 << 8)
1163*4882a593Smuzhiyun #define RT5616_EQ_HPF1_M_1ST			(0x1 << 8)
1164*4882a593Smuzhiyun #define RT5616_EQ_LPF1_M_MASK			(0x1 << 7)
1165*4882a593Smuzhiyun #define RT5616_EQ_LPF1_M_SFT			7
1166*4882a593Smuzhiyun #define RT5616_EQ_LPF1_M_LO			(0x0 << 7)
1167*4882a593Smuzhiyun #define RT5616_EQ_LPF1_M_1ST			(0x1 << 7)
1168*4882a593Smuzhiyun #define RT5616_EQ_HPF2_MASK			(0x1 << 6)
1169*4882a593Smuzhiyun #define RT5616_EQ_HPF2_SFT			6
1170*4882a593Smuzhiyun #define RT5616_EQ_HPF2_DIS			(0x0 << 6)
1171*4882a593Smuzhiyun #define RT5616_EQ_HPF2_EN			(0x1 << 6)
1172*4882a593Smuzhiyun #define RT5616_EQ_HPF1_MASK			(0x1 << 5)
1173*4882a593Smuzhiyun #define RT5616_EQ_HPF1_SFT			5
1174*4882a593Smuzhiyun #define RT5616_EQ_HPF1_DIS			(0x0 << 5)
1175*4882a593Smuzhiyun #define RT5616_EQ_HPF1_EN			(0x1 << 5)
1176*4882a593Smuzhiyun #define RT5616_EQ_BPF4_MASK			(0x1 << 4)
1177*4882a593Smuzhiyun #define RT5616_EQ_BPF4_SFT			4
1178*4882a593Smuzhiyun #define RT5616_EQ_BPF4_DIS			(0x0 << 4)
1179*4882a593Smuzhiyun #define RT5616_EQ_BPF4_EN			(0x1 << 4)
1180*4882a593Smuzhiyun #define RT5616_EQ_BPF3_MASK			(0x1 << 3)
1181*4882a593Smuzhiyun #define RT5616_EQ_BPF3_SFT			3
1182*4882a593Smuzhiyun #define RT5616_EQ_BPF3_DIS			(0x0 << 3)
1183*4882a593Smuzhiyun #define RT5616_EQ_BPF3_EN			(0x1 << 3)
1184*4882a593Smuzhiyun #define RT5616_EQ_BPF2_MASK			(0x1 << 2)
1185*4882a593Smuzhiyun #define RT5616_EQ_BPF2_SFT			2
1186*4882a593Smuzhiyun #define RT5616_EQ_BPF2_DIS			(0x0 << 2)
1187*4882a593Smuzhiyun #define RT5616_EQ_BPF2_EN			(0x1 << 2)
1188*4882a593Smuzhiyun #define RT5616_EQ_BPF1_MASK			(0x1 << 1)
1189*4882a593Smuzhiyun #define RT5616_EQ_BPF1_SFT			1
1190*4882a593Smuzhiyun #define RT5616_EQ_BPF1_DIS			(0x0 << 1)
1191*4882a593Smuzhiyun #define RT5616_EQ_BPF1_EN			(0x1 << 1)
1192*4882a593Smuzhiyun #define RT5616_EQ_LPF_MASK			(0x1)
1193*4882a593Smuzhiyun #define RT5616_EQ_LPF_SFT			0
1194*4882a593Smuzhiyun #define RT5616_EQ_LPF_DIS			(0x0)
1195*4882a593Smuzhiyun #define RT5616_EQ_LPF_EN			(0x1)
1196*4882a593Smuzhiyun #define RT5616_EQ_CTRL_MASK			(0x7f)
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun /* Memory Test (0xb2) */
1199*4882a593Smuzhiyun #define RT5616_MT_MASK				(0x1 << 15)
1200*4882a593Smuzhiyun #define RT5616_MT_SFT				15
1201*4882a593Smuzhiyun #define RT5616_MT_DIS				(0x0 << 15)
1202*4882a593Smuzhiyun #define RT5616_MT_EN				(0x1 << 15)
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /* DRC/AGC Control 1 (0xb4) */
1205*4882a593Smuzhiyun #define RT5616_DRC_AGC_P_MASK			(0x1 << 15)
1206*4882a593Smuzhiyun #define RT5616_DRC_AGC_P_SFT			15
1207*4882a593Smuzhiyun #define RT5616_DRC_AGC_P_DAC			(0x0 << 15)
1208*4882a593Smuzhiyun #define RT5616_DRC_AGC_P_ADC			(0x1 << 15)
1209*4882a593Smuzhiyun #define RT5616_DRC_AGC_MASK			(0x1 << 14)
1210*4882a593Smuzhiyun #define RT5616_DRC_AGC_SFT			14
1211*4882a593Smuzhiyun #define RT5616_DRC_AGC_DIS			(0x0 << 14)
1212*4882a593Smuzhiyun #define RT5616_DRC_AGC_EN			(0x1 << 14)
1213*4882a593Smuzhiyun #define RT5616_DRC_AGC_UPD			(0x1 << 13)
1214*4882a593Smuzhiyun #define RT5616_DRC_AGC_UPD_BIT			13
1215*4882a593Smuzhiyun #define RT5616_DRC_AGC_AR_MASK			(0x1f << 8)
1216*4882a593Smuzhiyun #define RT5616_DRC_AGC_AR_SFT			8
1217*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_MASK			(0x7 << 5)
1218*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_SFT			5
1219*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_48K			(0x1 << 5)
1220*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_96K			(0x2 << 5)
1221*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_192K			(0x3 << 5)
1222*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_441K			(0x5 << 5)
1223*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_882K			(0x6 << 5)
1224*4882a593Smuzhiyun #define RT5616_DRC_AGC_R_1764K			(0x7 << 5)
1225*4882a593Smuzhiyun #define RT5616_DRC_AGC_RC_MASK			(0x1f)
1226*4882a593Smuzhiyun #define RT5616_DRC_AGC_RC_SFT			0
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun /* DRC/AGC Control 2 (0xb5) */
1229*4882a593Smuzhiyun #define RT5616_DRC_AGC_POB_MASK			(0x3f << 8)
1230*4882a593Smuzhiyun #define RT5616_DRC_AGC_POB_SFT			8
1231*4882a593Smuzhiyun #define RT5616_DRC_AGC_CP_MASK			(0x1 << 7)
1232*4882a593Smuzhiyun #define RT5616_DRC_AGC_CP_SFT			7
1233*4882a593Smuzhiyun #define RT5616_DRC_AGC_CP_DIS			(0x0 << 7)
1234*4882a593Smuzhiyun #define RT5616_DRC_AGC_CP_EN			(0x1 << 7)
1235*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_MASK			(0x3 << 5)
1236*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_SFT			5
1237*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_1_1			(0x0 << 5)
1238*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_1_2			(0x1 << 5)
1239*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_1_3			(0x2 << 5)
1240*4882a593Smuzhiyun #define RT5616_DRC_AGC_CPR_1_4			(0x3 << 5)
1241*4882a593Smuzhiyun #define RT5616_DRC_AGC_PRB_MASK			(0x1f)
1242*4882a593Smuzhiyun #define RT5616_DRC_AGC_PRB_SFT			0
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun /* DRC/AGC Control 3 (0xb6) */
1245*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGB_MASK			(0xf << 12)
1246*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGB_SFT			12
1247*4882a593Smuzhiyun #define RT5616_DRC_AGC_TAR_MASK			(0x1f << 7)
1248*4882a593Smuzhiyun #define RT5616_DRC_AGC_TAR_SFT			7
1249*4882a593Smuzhiyun #define RT5616_DRC_AGC_NG_MASK			(0x1 << 6)
1250*4882a593Smuzhiyun #define RT5616_DRC_AGC_NG_SFT			6
1251*4882a593Smuzhiyun #define RT5616_DRC_AGC_NG_DIS			(0x0 << 6)
1252*4882a593Smuzhiyun #define RT5616_DRC_AGC_NG_EN			(0x1 << 6)
1253*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGH_MASK			(0x1 << 5)
1254*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGH_SFT			5
1255*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGH_DIS			(0x0 << 5)
1256*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGH_EN			(0x1 << 5)
1257*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGT_MASK			(0x1f)
1258*4882a593Smuzhiyun #define RT5616_DRC_AGC_NGT_SFT			0
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun /* Jack Detect Control 1 (0xbb) */
1261*4882a593Smuzhiyun #define RT5616_JD_MASK				(0x7 << 13)
1262*4882a593Smuzhiyun #define RT5616_JD_SFT				13
1263*4882a593Smuzhiyun #define RT5616_JD_DIS				(0x0 << 13)
1264*4882a593Smuzhiyun #define RT5616_JD_GPIO1				(0x1 << 13)
1265*4882a593Smuzhiyun #define RT5616_JD_GPIO2				(0x2 << 13)
1266*4882a593Smuzhiyun #define RT5616_JD_GPIO3				(0x3 << 13)
1267*4882a593Smuzhiyun #define RT5616_JD_GPIO4				(0x4 << 13)
1268*4882a593Smuzhiyun #define RT5616_JD_GPIO5				(0x5 << 13)
1269*4882a593Smuzhiyun #define RT5616_JD_GPIO6				(0x6 << 13)
1270*4882a593Smuzhiyun #define RT5616_JD_HP_MASK			(0x1 << 11)
1271*4882a593Smuzhiyun #define RT5616_JD_HP_SFT			11
1272*4882a593Smuzhiyun #define RT5616_JD_HP_DIS			(0x0 << 11)
1273*4882a593Smuzhiyun #define RT5616_JD_HP_EN				(0x1 << 11)
1274*4882a593Smuzhiyun #define RT5616_JD_HP_TRG_MASK			(0x1 << 10)
1275*4882a593Smuzhiyun #define RT5616_JD_HP_TRG_SFT			10
1276*4882a593Smuzhiyun #define RT5616_JD_HP_TRG_LO			(0x0 << 10)
1277*4882a593Smuzhiyun #define RT5616_JD_HP_TRG_HI			(0x1 << 10)
1278*4882a593Smuzhiyun #define RT5616_JD_SPL_MASK			(0x1 << 9)
1279*4882a593Smuzhiyun #define RT5616_JD_SPL_SFT			9
1280*4882a593Smuzhiyun #define RT5616_JD_SPL_DIS			(0x0 << 9)
1281*4882a593Smuzhiyun #define RT5616_JD_SPL_EN			(0x1 << 9)
1282*4882a593Smuzhiyun #define RT5616_JD_SPL_TRG_MASK			(0x1 << 8)
1283*4882a593Smuzhiyun #define RT5616_JD_SPL_TRG_SFT			8
1284*4882a593Smuzhiyun #define RT5616_JD_SPL_TRG_LO			(0x0 << 8)
1285*4882a593Smuzhiyun #define RT5616_JD_SPL_TRG_HI			(0x1 << 8)
1286*4882a593Smuzhiyun #define RT5616_JD_SPR_MASK			(0x1 << 7)
1287*4882a593Smuzhiyun #define RT5616_JD_SPR_SFT			7
1288*4882a593Smuzhiyun #define RT5616_JD_SPR_DIS			(0x0 << 7)
1289*4882a593Smuzhiyun #define RT5616_JD_SPR_EN			(0x1 << 7)
1290*4882a593Smuzhiyun #define RT5616_JD_SPR_TRG_MASK			(0x1 << 6)
1291*4882a593Smuzhiyun #define RT5616_JD_SPR_TRG_SFT			6
1292*4882a593Smuzhiyun #define RT5616_JD_SPR_TRG_LO			(0x0 << 6)
1293*4882a593Smuzhiyun #define RT5616_JD_SPR_TRG_HI			(0x1 << 6)
1294*4882a593Smuzhiyun #define RT5616_JD_LO_MASK			(0x1 << 3)
1295*4882a593Smuzhiyun #define RT5616_JD_LO_SFT			3
1296*4882a593Smuzhiyun #define RT5616_JD_LO_DIS			(0x0 << 3)
1297*4882a593Smuzhiyun #define RT5616_JD_LO_EN				(0x1 << 3)
1298*4882a593Smuzhiyun #define RT5616_JD_LO_TRG_MASK			(0x1 << 2)
1299*4882a593Smuzhiyun #define RT5616_JD_LO_TRG_SFT			2
1300*4882a593Smuzhiyun #define RT5616_JD_LO_TRG_LO			(0x0 << 2)
1301*4882a593Smuzhiyun #define RT5616_JD_LO_TRG_HI			(0x1 << 2)
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* Jack Detect Control 2 (0xbc) */
1304*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_MASK			(0x7 << 9)
1305*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_SFT			9
1306*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_GPIO			(0x0 << 9)
1307*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_JD1_1			(0x1 << 9)
1308*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_JD1_2			(0x2 << 9)
1309*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_JD2			(0x3 << 9)
1310*4882a593Smuzhiyun #define RT5616_JD_TRG_SEL_JD3			(0x4 << 9)
1311*4882a593Smuzhiyun #define RT5616_JD3_IRQ_EN			(0x1 << 8)
1312*4882a593Smuzhiyun #define RT5616_JD3_IRQ_EN_SFT			8
1313*4882a593Smuzhiyun #define RT5616_JD3_EN_STKY			(0x1 << 7)
1314*4882a593Smuzhiyun #define RT5616_JD3_EN_STKY_SFT			7
1315*4882a593Smuzhiyun #define RT5616_JD3_INV				(0x1 << 6)
1316*4882a593Smuzhiyun #define RT5616_JD3_INV_SFT			6
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun /* IRQ Control 1 (0xbd) */
1319*4882a593Smuzhiyun #define RT5616_IRQ_JD_MASK			(0x1 << 15)
1320*4882a593Smuzhiyun #define RT5616_IRQ_JD_SFT			15
1321*4882a593Smuzhiyun #define RT5616_IRQ_JD_BP			(0x0 << 15)
1322*4882a593Smuzhiyun #define RT5616_IRQ_JD_NOR			(0x1 << 15)
1323*4882a593Smuzhiyun #define RT5616_JD_STKY_MASK			(0x1 << 13)
1324*4882a593Smuzhiyun #define RT5616_JD_STKY_SFT			13
1325*4882a593Smuzhiyun #define RT5616_JD_STKY_DIS			(0x0 << 13)
1326*4882a593Smuzhiyun #define RT5616_JD_STKY_EN			(0x1 << 13)
1327*4882a593Smuzhiyun #define RT5616_JD_P_MASK			(0x1 << 11)
1328*4882a593Smuzhiyun #define RT5616_JD_P_SFT				11
1329*4882a593Smuzhiyun #define RT5616_JD_P_NOR				(0x0 << 11)
1330*4882a593Smuzhiyun #define RT5616_JD_P_INV				(0x1 << 11)
1331*4882a593Smuzhiyun #define RT5616_JD1_1_IRQ_EN			(0x1 << 9)
1332*4882a593Smuzhiyun #define RT5616_JD1_1_IRQ_EN_SFT			9
1333*4882a593Smuzhiyun #define RT5616_JD1_1_EN_STKY			(0x1 << 8)
1334*4882a593Smuzhiyun #define RT5616_JD1_1_EN_STKY_SFT			8
1335*4882a593Smuzhiyun #define RT5616_JD1_1_INV			(0x1 << 7)
1336*4882a593Smuzhiyun #define RT5616_JD1_1_INV_SFT			7
1337*4882a593Smuzhiyun #define RT5616_JD1_2_IRQ_EN			(0x1 << 6)
1338*4882a593Smuzhiyun #define RT5616_JD1_2_IRQ_EN_SFT			6
1339*4882a593Smuzhiyun #define RT5616_JD1_2_EN_STKY			(0x1 << 5)
1340*4882a593Smuzhiyun #define RT5616_JD1_2_EN_STKY_SFT			5
1341*4882a593Smuzhiyun #define RT5616_JD1_2_INV			(0x1 << 4)
1342*4882a593Smuzhiyun #define RT5616_JD1_2_INV_SFT			4
1343*4882a593Smuzhiyun #define RT5616_JD2_IRQ_EN			(0x1 << 3)
1344*4882a593Smuzhiyun #define RT5616_JD2_IRQ_EN_SFT			3
1345*4882a593Smuzhiyun #define RT5616_JD2_EN_STKY			(0x1 << 2)
1346*4882a593Smuzhiyun #define RT5616_JD2_EN_STKY_SFT			2
1347*4882a593Smuzhiyun #define RT5616_JD2_INV				(0x1 << 1)
1348*4882a593Smuzhiyun #define RT5616_JD2_INV_SFT			1
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun /* IRQ Control 2 (0xbe) */
1351*4882a593Smuzhiyun #define RT5616_IRQ_MB1_OC_MASK			(0x1 << 15)
1352*4882a593Smuzhiyun #define RT5616_IRQ_MB1_OC_SFT			15
1353*4882a593Smuzhiyun #define RT5616_IRQ_MB1_OC_BP			(0x0 << 15)
1354*4882a593Smuzhiyun #define RT5616_IRQ_MB1_OC_NOR			(0x1 << 15)
1355*4882a593Smuzhiyun #define RT5616_MB1_OC_STKY_MASK			(0x1 << 11)
1356*4882a593Smuzhiyun #define RT5616_MB1_OC_STKY_SFT			11
1357*4882a593Smuzhiyun #define RT5616_MB1_OC_STKY_DIS			(0x0 << 11)
1358*4882a593Smuzhiyun #define RT5616_MB1_OC_STKY_EN			(0x1 << 11)
1359*4882a593Smuzhiyun #define RT5616_MB1_OC_P_MASK			(0x1 << 7)
1360*4882a593Smuzhiyun #define RT5616_MB1_OC_P_SFT			7
1361*4882a593Smuzhiyun #define RT5616_MB1_OC_P_NOR			(0x0 << 7)
1362*4882a593Smuzhiyun #define RT5616_MB1_OC_P_INV			(0x1 << 7)
1363*4882a593Smuzhiyun #define RT5616_MB2_OC_P_MASK			(0x1 << 6)
1364*4882a593Smuzhiyun #define RT5616_MB1_OC_CLR			(0x1 << 3)
1365*4882a593Smuzhiyun #define RT5616_MB1_OC_CLR_SFT			3
1366*4882a593Smuzhiyun #define RT5616_STA_GPIO8			(0x1)
1367*4882a593Smuzhiyun #define RT5616_STA_GPIO8_BIT			0
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun /* Internal Status and GPIO status (0xbf) */
1370*4882a593Smuzhiyun #define RT5616_STA_JD3				(0x1 << 15)
1371*4882a593Smuzhiyun #define RT5616_STA_JD3_BIT			15
1372*4882a593Smuzhiyun #define RT5616_STA_JD2				(0x1 << 14)
1373*4882a593Smuzhiyun #define RT5616_STA_JD2_BIT			14
1374*4882a593Smuzhiyun #define RT5616_STA_JD1_2			(0x1 << 13)
1375*4882a593Smuzhiyun #define RT5616_STA_JD1_2_BIT			13
1376*4882a593Smuzhiyun #define RT5616_STA_JD1_1			(0x1 << 12)
1377*4882a593Smuzhiyun #define RT5616_STA_JD1_1_BIT			12
1378*4882a593Smuzhiyun #define RT5616_STA_GP7				(0x1 << 11)
1379*4882a593Smuzhiyun #define RT5616_STA_GP7_BIT			11
1380*4882a593Smuzhiyun #define RT5616_STA_GP6				(0x1 << 10)
1381*4882a593Smuzhiyun #define RT5616_STA_GP6_BIT			10
1382*4882a593Smuzhiyun #define RT5616_STA_GP5				(0x1 << 9)
1383*4882a593Smuzhiyun #define RT5616_STA_GP5_BIT			9
1384*4882a593Smuzhiyun #define RT5616_STA_GP1				(0x1 << 8)
1385*4882a593Smuzhiyun #define RT5616_STA_GP1_BIT			8
1386*4882a593Smuzhiyun #define RT5616_STA_GP2				(0x1 << 7)
1387*4882a593Smuzhiyun #define RT5616_STA_GP2_BIT			7
1388*4882a593Smuzhiyun #define RT5616_STA_GP3				(0x1 << 6)
1389*4882a593Smuzhiyun #define RT5616_STA_GP3_BIT			6
1390*4882a593Smuzhiyun #define RT5616_STA_GP4				(0x1 << 5)
1391*4882a593Smuzhiyun #define RT5616_STA_GP4_BIT			5
1392*4882a593Smuzhiyun #define RT5616_STA_GP_JD			(0x1 << 4)
1393*4882a593Smuzhiyun #define RT5616_STA_GP_JD_BIT			4
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /* GPIO Control 1 (0xc0) */
1396*4882a593Smuzhiyun #define RT5616_GP1_PIN_MASK			(0x1 << 15)
1397*4882a593Smuzhiyun #define RT5616_GP1_PIN_SFT			15
1398*4882a593Smuzhiyun #define RT5616_GP1_PIN_GPIO1			(0x0 << 15)
1399*4882a593Smuzhiyun #define RT5616_GP1_PIN_IRQ			(0x1 << 15)
1400*4882a593Smuzhiyun #define RT5616_GP2_PIN_MASK			(0x1 << 14)
1401*4882a593Smuzhiyun #define RT5616_GP2_PIN_SFT			14
1402*4882a593Smuzhiyun #define RT5616_GP2_PIN_GPIO2			(0x0 << 14)
1403*4882a593Smuzhiyun #define RT5616_GP2_PIN_DMIC1_SCL		(0x1 << 14)
1404*4882a593Smuzhiyun #define RT5616_GPIO_M_MASK			(0x1 << 9)
1405*4882a593Smuzhiyun #define RT5616_GPIO_M_SFT			9
1406*4882a593Smuzhiyun #define RT5616_GPIO_M_FLT			(0x0 << 9)
1407*4882a593Smuzhiyun #define RT5616_GPIO_M_PH			(0x1 << 9)
1408*4882a593Smuzhiyun #define RT5616_I2S2_SEL_MASK			(0x1 << 8)
1409*4882a593Smuzhiyun #define RT5616_I2S2_SEL_SFT			8
1410*4882a593Smuzhiyun #define RT5616_I2S2_SEL_I2S			(0x0 << 8)
1411*4882a593Smuzhiyun #define RT5616_I2S2_SEL_GPIO			(0x1 << 8)
1412*4882a593Smuzhiyun #define RT5616_GP5_PIN_MASK			(0x1 << 7)
1413*4882a593Smuzhiyun #define RT5616_GP5_PIN_SFT			7
1414*4882a593Smuzhiyun #define RT5616_GP5_PIN_GPIO5			(0x0 << 7)
1415*4882a593Smuzhiyun #define RT5616_GP5_PIN_IRQ			(0x1 << 7)
1416*4882a593Smuzhiyun #define RT5616_GP6_PIN_MASK			(0x1 << 6)
1417*4882a593Smuzhiyun #define RT5616_GP6_PIN_SFT			6
1418*4882a593Smuzhiyun #define RT5616_GP6_PIN_GPIO6			(0x0 << 6)
1419*4882a593Smuzhiyun #define RT5616_GP6_PIN_DMIC_SDA			(0x1 << 6)
1420*4882a593Smuzhiyun #define RT5616_GP7_PIN_MASK			(0x1 << 5)
1421*4882a593Smuzhiyun #define RT5616_GP7_PIN_SFT			5
1422*4882a593Smuzhiyun #define RT5616_GP7_PIN_GPIO7			(0x0 << 5)
1423*4882a593Smuzhiyun #define RT5616_GP7_PIN_IRQ			(0x1 << 5)
1424*4882a593Smuzhiyun #define RT5616_GP8_PIN_MASK			(0x1 << 4)
1425*4882a593Smuzhiyun #define RT5616_GP8_PIN_SFT			4
1426*4882a593Smuzhiyun #define RT5616_GP8_PIN_GPIO8			(0x0 << 4)
1427*4882a593Smuzhiyun #define RT5616_GP8_PIN_DMIC_SDA			(0x1 << 4)
1428*4882a593Smuzhiyun #define RT5616_GPIO_PDM_SEL_MASK		(0x1 << 3)
1429*4882a593Smuzhiyun #define RT5616_GPIO_PDM_SEL_SFT			3
1430*4882a593Smuzhiyun #define RT5616_GPIO_PDM_SEL_GPIO		(0x0 << 3)
1431*4882a593Smuzhiyun #define RT5616_GPIO_PDM_SEL_PDM			(0x1 << 3)
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun /* GPIO Control 2 (0xc1) */
1434*4882a593Smuzhiyun #define RT5616_GP5_DR_MASK			(0x1 << 14)
1435*4882a593Smuzhiyun #define RT5616_GP5_DR_SFT			14
1436*4882a593Smuzhiyun #define RT5616_GP5_DR_IN			(0x0 << 14)
1437*4882a593Smuzhiyun #define RT5616_GP5_DR_OUT			(0x1 << 14)
1438*4882a593Smuzhiyun #define RT5616_GP5_OUT_MASK			(0x1 << 13)
1439*4882a593Smuzhiyun #define RT5616_GP5_OUT_SFT			13
1440*4882a593Smuzhiyun #define RT5616_GP5_OUT_LO			(0x0 << 13)
1441*4882a593Smuzhiyun #define RT5616_GP5_OUT_HI			(0x1 << 13)
1442*4882a593Smuzhiyun #define RT5616_GP5_P_MASK			(0x1 << 12)
1443*4882a593Smuzhiyun #define RT5616_GP5_P_SFT			12
1444*4882a593Smuzhiyun #define RT5616_GP5_P_NOR			(0x0 << 12)
1445*4882a593Smuzhiyun #define RT5616_GP5_P_INV			(0x1 << 12)
1446*4882a593Smuzhiyun #define RT5616_GP4_DR_MASK			(0x1 << 11)
1447*4882a593Smuzhiyun #define RT5616_GP4_DR_SFT			11
1448*4882a593Smuzhiyun #define RT5616_GP4_DR_IN			(0x0 << 11)
1449*4882a593Smuzhiyun #define RT5616_GP4_DR_OUT			(0x1 << 11)
1450*4882a593Smuzhiyun #define RT5616_GP4_OUT_MASK			(0x1 << 10)
1451*4882a593Smuzhiyun #define RT5616_GP4_OUT_SFT			10
1452*4882a593Smuzhiyun #define RT5616_GP4_OUT_LO			(0x0 << 10)
1453*4882a593Smuzhiyun #define RT5616_GP4_OUT_HI			(0x1 << 10)
1454*4882a593Smuzhiyun #define RT5616_GP4_P_MASK			(0x1 << 9)
1455*4882a593Smuzhiyun #define RT5616_GP4_P_SFT			9
1456*4882a593Smuzhiyun #define RT5616_GP4_P_NOR			(0x0 << 9)
1457*4882a593Smuzhiyun #define RT5616_GP4_P_INV			(0x1 << 9)
1458*4882a593Smuzhiyun #define RT5616_GP3_DR_MASK			(0x1 << 8)
1459*4882a593Smuzhiyun #define RT5616_GP3_DR_SFT			8
1460*4882a593Smuzhiyun #define RT5616_GP3_DR_IN			(0x0 << 8)
1461*4882a593Smuzhiyun #define RT5616_GP3_DR_OUT			(0x1 << 8)
1462*4882a593Smuzhiyun #define RT5616_GP3_OUT_MASK			(0x1 << 7)
1463*4882a593Smuzhiyun #define RT5616_GP3_OUT_SFT			7
1464*4882a593Smuzhiyun #define RT5616_GP3_OUT_LO			(0x0 << 7)
1465*4882a593Smuzhiyun #define RT5616_GP3_OUT_HI			(0x1 << 7)
1466*4882a593Smuzhiyun #define RT5616_GP3_P_MASK			(0x1 << 6)
1467*4882a593Smuzhiyun #define RT5616_GP3_P_SFT			6
1468*4882a593Smuzhiyun #define RT5616_GP3_P_NOR			(0x0 << 6)
1469*4882a593Smuzhiyun #define RT5616_GP3_P_INV			(0x1 << 6)
1470*4882a593Smuzhiyun #define RT5616_GP2_DR_MASK			(0x1 << 5)
1471*4882a593Smuzhiyun #define RT5616_GP2_DR_SFT			5
1472*4882a593Smuzhiyun #define RT5616_GP2_DR_IN			(0x0 << 5)
1473*4882a593Smuzhiyun #define RT5616_GP2_DR_OUT			(0x1 << 5)
1474*4882a593Smuzhiyun #define RT5616_GP2_OUT_MASK			(0x1 << 4)
1475*4882a593Smuzhiyun #define RT5616_GP2_OUT_SFT			4
1476*4882a593Smuzhiyun #define RT5616_GP2_OUT_LO			(0x0 << 4)
1477*4882a593Smuzhiyun #define RT5616_GP2_OUT_HI			(0x1 << 4)
1478*4882a593Smuzhiyun #define RT5616_GP2_P_MASK			(0x1 << 3)
1479*4882a593Smuzhiyun #define RT5616_GP2_P_SFT			3
1480*4882a593Smuzhiyun #define RT5616_GP2_P_NOR			(0x0 << 3)
1481*4882a593Smuzhiyun #define RT5616_GP2_P_INV			(0x1 << 3)
1482*4882a593Smuzhiyun #define RT5616_GP1_DR_MASK			(0x1 << 2)
1483*4882a593Smuzhiyun #define RT5616_GP1_DR_SFT			2
1484*4882a593Smuzhiyun #define RT5616_GP1_DR_IN			(0x0 << 2)
1485*4882a593Smuzhiyun #define RT5616_GP1_DR_OUT			(0x1 << 2)
1486*4882a593Smuzhiyun #define RT5616_GP1_OUT_MASK			(0x1 << 1)
1487*4882a593Smuzhiyun #define RT5616_GP1_OUT_SFT			1
1488*4882a593Smuzhiyun #define RT5616_GP1_OUT_LO			(0x0 << 1)
1489*4882a593Smuzhiyun #define RT5616_GP1_OUT_HI			(0x1 << 1)
1490*4882a593Smuzhiyun #define RT5616_GP1_P_MASK			(0x1)
1491*4882a593Smuzhiyun #define RT5616_GP1_P_SFT			0
1492*4882a593Smuzhiyun #define RT5616_GP1_P_NOR			(0x0)
1493*4882a593Smuzhiyun #define RT5616_GP1_P_INV			(0x1)
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun /* GPIO Control 3 (0xc2) */
1496*4882a593Smuzhiyun #define RT5616_GP8_DR_MASK			(0x1 << 8)
1497*4882a593Smuzhiyun #define RT5616_GP8_DR_SFT			8
1498*4882a593Smuzhiyun #define RT5616_GP8_DR_IN			(0x0 << 8)
1499*4882a593Smuzhiyun #define RT5616_GP8_DR_OUT			(0x1 << 8)
1500*4882a593Smuzhiyun #define RT5616_GP8_OUT_MASK			(0x1 << 7)
1501*4882a593Smuzhiyun #define RT5616_GP8_OUT_SFT			7
1502*4882a593Smuzhiyun #define RT5616_GP8_OUT_LO			(0x0 << 7)
1503*4882a593Smuzhiyun #define RT5616_GP8_OUT_HI			(0x1 << 7)
1504*4882a593Smuzhiyun #define RT5616_GP8_P_MASK			(0x1 << 6)
1505*4882a593Smuzhiyun #define RT5616_GP8_P_SFT			6
1506*4882a593Smuzhiyun #define RT5616_GP8_P_NOR			(0x0 << 6)
1507*4882a593Smuzhiyun #define RT5616_GP8_P_INV			(0x1 << 6)
1508*4882a593Smuzhiyun #define RT5616_GP7_DR_MASK			(0x1 << 5)
1509*4882a593Smuzhiyun #define RT5616_GP7_DR_SFT			5
1510*4882a593Smuzhiyun #define RT5616_GP7_DR_IN			(0x0 << 5)
1511*4882a593Smuzhiyun #define RT5616_GP7_DR_OUT			(0x1 << 5)
1512*4882a593Smuzhiyun #define RT5616_GP7_OUT_MASK			(0x1 << 4)
1513*4882a593Smuzhiyun #define RT5616_GP7_OUT_SFT			4
1514*4882a593Smuzhiyun #define RT5616_GP7_OUT_LO			(0x0 << 4)
1515*4882a593Smuzhiyun #define RT5616_GP7_OUT_HI			(0x1 << 4)
1516*4882a593Smuzhiyun #define RT5616_GP7_P_MASK			(0x1 << 3)
1517*4882a593Smuzhiyun #define RT5616_GP7_P_SFT			3
1518*4882a593Smuzhiyun #define RT5616_GP7_P_NOR			(0x0 << 3)
1519*4882a593Smuzhiyun #define RT5616_GP7_P_INV			(0x1 << 3)
1520*4882a593Smuzhiyun #define RT5616_GP6_DR_MASK			(0x1 << 2)
1521*4882a593Smuzhiyun #define RT5616_GP6_DR_SFT			2
1522*4882a593Smuzhiyun #define RT5616_GP6_DR_IN			(0x0 << 2)
1523*4882a593Smuzhiyun #define RT5616_GP6_DR_OUT			(0x1 << 2)
1524*4882a593Smuzhiyun #define RT5616_GP6_OUT_MASK			(0x1 << 1)
1525*4882a593Smuzhiyun #define RT5616_GP6_OUT_SFT			1
1526*4882a593Smuzhiyun #define RT5616_GP6_OUT_LO			(0x0 << 1)
1527*4882a593Smuzhiyun #define RT5616_GP6_OUT_HI			(0x1 << 1)
1528*4882a593Smuzhiyun #define RT5616_GP6_P_MASK			(0x1)
1529*4882a593Smuzhiyun #define RT5616_GP6_P_SFT			0
1530*4882a593Smuzhiyun #define RT5616_GP6_P_NOR			(0x0)
1531*4882a593Smuzhiyun #define RT5616_GP6_P_INV			(0x1)
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun /* Scramble Control (0xce) */
1534*4882a593Smuzhiyun #define RT5616_SCB_SWAP_MASK			(0x1 << 15)
1535*4882a593Smuzhiyun #define RT5616_SCB_SWAP_SFT			15
1536*4882a593Smuzhiyun #define RT5616_SCB_SWAP_DIS			(0x0 << 15)
1537*4882a593Smuzhiyun #define RT5616_SCB_SWAP_EN			(0x1 << 15)
1538*4882a593Smuzhiyun #define RT5616_SCB_MASK				(0x1 << 14)
1539*4882a593Smuzhiyun #define RT5616_SCB_SFT				14
1540*4882a593Smuzhiyun #define RT5616_SCB_DIS				(0x0 << 14)
1541*4882a593Smuzhiyun #define RT5616_SCB_EN				(0x1 << 14)
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun /* Baseback Control (0xcf) */
1544*4882a593Smuzhiyun #define RT5616_BB_MASK				(0x1 << 15)
1545*4882a593Smuzhiyun #define RT5616_BB_SFT				15
1546*4882a593Smuzhiyun #define RT5616_BB_DIS				(0x0 << 15)
1547*4882a593Smuzhiyun #define RT5616_BB_EN				(0x1 << 15)
1548*4882a593Smuzhiyun #define RT5616_BB_CT_MASK			(0x7 << 12)
1549*4882a593Smuzhiyun #define RT5616_BB_CT_SFT			12
1550*4882a593Smuzhiyun #define RT5616_BB_CT_A				(0x0 << 12)
1551*4882a593Smuzhiyun #define RT5616_BB_CT_B				(0x1 << 12)
1552*4882a593Smuzhiyun #define RT5616_BB_CT_C				(0x2 << 12)
1553*4882a593Smuzhiyun #define RT5616_BB_CT_D				(0x3 << 12)
1554*4882a593Smuzhiyun #define RT5616_M_BB_L_MASK			(0x1 << 9)
1555*4882a593Smuzhiyun #define RT5616_M_BB_L_SFT			9
1556*4882a593Smuzhiyun #define RT5616_M_BB_R_MASK			(0x1 << 8)
1557*4882a593Smuzhiyun #define RT5616_M_BB_R_SFT			8
1558*4882a593Smuzhiyun #define RT5616_M_BB_HPF_L_MASK			(0x1 << 7)
1559*4882a593Smuzhiyun #define RT5616_M_BB_HPF_L_SFT			7
1560*4882a593Smuzhiyun #define RT5616_M_BB_HPF_R_MASK			(0x1 << 6)
1561*4882a593Smuzhiyun #define RT5616_M_BB_HPF_R_SFT			6
1562*4882a593Smuzhiyun #define RT5616_G_BB_BST_MASK			(0x3f)
1563*4882a593Smuzhiyun #define RT5616_G_BB_BST_SFT			0
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun /* MP3 Plus Control 1 (0xd0) */
1566*4882a593Smuzhiyun #define RT5616_M_MP3_L_MASK			(0x1 << 15)
1567*4882a593Smuzhiyun #define RT5616_M_MP3_L_SFT			15
1568*4882a593Smuzhiyun #define RT5616_M_MP3_R_MASK			(0x1 << 14)
1569*4882a593Smuzhiyun #define RT5616_M_MP3_R_SFT			14
1570*4882a593Smuzhiyun #define RT5616_M_MP3_MASK			(0x1 << 13)
1571*4882a593Smuzhiyun #define RT5616_M_MP3_SFT			13
1572*4882a593Smuzhiyun #define RT5616_M_MP3_DIS			(0x0 << 13)
1573*4882a593Smuzhiyun #define RT5616_M_MP3_EN				(0x1 << 13)
1574*4882a593Smuzhiyun #define RT5616_EG_MP3_MASK			(0x1f << 8)
1575*4882a593Smuzhiyun #define RT5616_EG_MP3_SFT			8
1576*4882a593Smuzhiyun #define RT5616_MP3_HLP_MASK			(0x1 << 7)
1577*4882a593Smuzhiyun #define RT5616_MP3_HLP_SFT			7
1578*4882a593Smuzhiyun #define RT5616_MP3_HLP_DIS			(0x0 << 7)
1579*4882a593Smuzhiyun #define RT5616_MP3_HLP_EN			(0x1 << 7)
1580*4882a593Smuzhiyun #define RT5616_M_MP3_ORG_L_MASK			(0x1 << 6)
1581*4882a593Smuzhiyun #define RT5616_M_MP3_ORG_L_SFT			6
1582*4882a593Smuzhiyun #define RT5616_M_MP3_ORG_R_MASK			(0x1 << 5)
1583*4882a593Smuzhiyun #define RT5616_M_MP3_ORG_R_SFT			5
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun /* MP3 Plus Control 2 (0xd1) */
1586*4882a593Smuzhiyun #define RT5616_MP3_WT_MASK			(0x1 << 13)
1587*4882a593Smuzhiyun #define RT5616_MP3_WT_SFT			13
1588*4882a593Smuzhiyun #define RT5616_MP3_WT_1_4			(0x0 << 13)
1589*4882a593Smuzhiyun #define RT5616_MP3_WT_1_2			(0x1 << 13)
1590*4882a593Smuzhiyun #define RT5616_OG_MP3_MASK			(0x1f << 8)
1591*4882a593Smuzhiyun #define RT5616_OG_MP3_SFT			8
1592*4882a593Smuzhiyun #define RT5616_HG_MP3_MASK			(0x3f)
1593*4882a593Smuzhiyun #define RT5616_HG_MP3_SFT			0
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun /* 3D HP Control 1 (0xd2) */
1596*4882a593Smuzhiyun #define RT5616_3D_CF_MASK			(0x1 << 15)
1597*4882a593Smuzhiyun #define RT5616_3D_CF_SFT			15
1598*4882a593Smuzhiyun #define RT5616_3D_CF_DIS			(0x0 << 15)
1599*4882a593Smuzhiyun #define RT5616_3D_CF_EN				(0x1 << 15)
1600*4882a593Smuzhiyun #define RT5616_3D_HP_MASK			(0x1 << 14)
1601*4882a593Smuzhiyun #define RT5616_3D_HP_SFT			14
1602*4882a593Smuzhiyun #define RT5616_3D_HP_DIS			(0x0 << 14)
1603*4882a593Smuzhiyun #define RT5616_3D_HP_EN				(0x1 << 14)
1604*4882a593Smuzhiyun #define RT5616_3D_BT_MASK			(0x1 << 13)
1605*4882a593Smuzhiyun #define RT5616_3D_BT_SFT			13
1606*4882a593Smuzhiyun #define RT5616_3D_BT_DIS			(0x0 << 13)
1607*4882a593Smuzhiyun #define RT5616_3D_BT_EN				(0x1 << 13)
1608*4882a593Smuzhiyun #define RT5616_3D_1F_MIX_MASK			(0x3 << 11)
1609*4882a593Smuzhiyun #define RT5616_3D_1F_MIX_SFT			11
1610*4882a593Smuzhiyun #define RT5616_3D_HP_M_MASK			(0x1 << 10)
1611*4882a593Smuzhiyun #define RT5616_3D_HP_M_SFT			10
1612*4882a593Smuzhiyun #define RT5616_3D_HP_M_SUR			(0x0 << 10)
1613*4882a593Smuzhiyun #define RT5616_3D_HP_M_FRO			(0x1 << 10)
1614*4882a593Smuzhiyun #define RT5616_M_3D_HRTF_MASK			(0x1 << 9)
1615*4882a593Smuzhiyun #define RT5616_M_3D_HRTF_SFT			9
1616*4882a593Smuzhiyun #define RT5616_M_3D_D2H_MASK			(0x1 << 8)
1617*4882a593Smuzhiyun #define RT5616_M_3D_D2H_SFT			8
1618*4882a593Smuzhiyun #define RT5616_M_3D_D2R_MASK			(0x1 << 7)
1619*4882a593Smuzhiyun #define RT5616_M_3D_D2R_SFT			7
1620*4882a593Smuzhiyun #define RT5616_M_3D_REVB_MASK			(0x1 << 6)
1621*4882a593Smuzhiyun #define RT5616_M_3D_REVB_SFT			6
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun /* Adjustable high pass filter control 1 (0xd3) */
1624*4882a593Smuzhiyun #define RT5616_2ND_HPF_MASK			(0x1 << 15)
1625*4882a593Smuzhiyun #define RT5616_2ND_HPF_SFT			15
1626*4882a593Smuzhiyun #define RT5616_2ND_HPF_DIS			(0x0 << 15)
1627*4882a593Smuzhiyun #define RT5616_2ND_HPF_EN			(0x1 << 15)
1628*4882a593Smuzhiyun #define RT5616_HPF_CF_L_MASK			(0x7 << 12)
1629*4882a593Smuzhiyun #define RT5616_HPF_CF_L_SFT			12
1630*4882a593Smuzhiyun #define RT5616_HPF_CF_R_MASK			(0x7 << 8)
1631*4882a593Smuzhiyun #define RT5616_HPF_CF_R_SFT			8
1632*4882a593Smuzhiyun #define RT5616_ZD_T_MASK			(0x3 << 6)
1633*4882a593Smuzhiyun #define RT5616_ZD_T_SFT				6
1634*4882a593Smuzhiyun #define RT5616_ZD_F_MASK			(0x3 << 4)
1635*4882a593Smuzhiyun #define RT5616_ZD_F_SFT				4
1636*4882a593Smuzhiyun #define RT5616_ZD_F_IM				(0x0 << 4)
1637*4882a593Smuzhiyun #define RT5616_ZD_F_ZC_IM			(0x1 << 4)
1638*4882a593Smuzhiyun #define RT5616_ZD_F_ZC_IOD			(0x2 << 4)
1639*4882a593Smuzhiyun #define RT5616_ZD_F_UN				(0x3 << 4)
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun /* Adjustable high pass filter control 2 (0xd4) */
1642*4882a593Smuzhiyun #define RT5616_HPF_CF_L_NUM_MASK		(0x3f << 8)
1643*4882a593Smuzhiyun #define RT5616_HPF_CF_L_NUM_SFT			8
1644*4882a593Smuzhiyun #define RT5616_HPF_CF_R_NUM_MASK		(0x3f)
1645*4882a593Smuzhiyun #define RT5616_HPF_CF_R_NUM_SFT			0
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun /* HP calibration control and Amp detection (0xd6) */
1648*4882a593Smuzhiyun #define RT5616_SI_DAC_MASK			(0x1 << 11)
1649*4882a593Smuzhiyun #define RT5616_SI_DAC_SFT			11
1650*4882a593Smuzhiyun #define RT5616_SI_DAC_AUTO			(0x0 << 11)
1651*4882a593Smuzhiyun #define RT5616_SI_DAC_TEST			(0x1 << 11)
1652*4882a593Smuzhiyun #define RT5616_DC_CAL_M_MASK			(0x1 << 10)
1653*4882a593Smuzhiyun #define RT5616_DC_CAL_M_SFT			10
1654*4882a593Smuzhiyun #define RT5616_DC_CAL_M_NOR			(0x0 << 10)
1655*4882a593Smuzhiyun #define RT5616_DC_CAL_M_CAL			(0x1 << 10)
1656*4882a593Smuzhiyun #define RT5616_DC_CAL_MASK			(0x1 << 9)
1657*4882a593Smuzhiyun #define RT5616_DC_CAL_SFT			9
1658*4882a593Smuzhiyun #define RT5616_DC_CAL_DIS			(0x0 << 9)
1659*4882a593Smuzhiyun #define RT5616_DC_CAL_EN			(0x1 << 9)
1660*4882a593Smuzhiyun #define RT5616_HPD_RCV_MASK			(0x7 << 6)
1661*4882a593Smuzhiyun #define RT5616_HPD_RCV_SFT			6
1662*4882a593Smuzhiyun #define RT5616_HPD_PS_MASK			(0x1 << 5)
1663*4882a593Smuzhiyun #define RT5616_HPD_PS_SFT			5
1664*4882a593Smuzhiyun #define RT5616_HPD_PS_DIS			(0x0 << 5)
1665*4882a593Smuzhiyun #define RT5616_HPD_PS_EN			(0x1 << 5)
1666*4882a593Smuzhiyun #define RT5616_CAL_M_MASK			(0x1 << 4)
1667*4882a593Smuzhiyun #define RT5616_CAL_M_SFT			4
1668*4882a593Smuzhiyun #define RT5616_CAL_M_DEP			(0x0 << 4)
1669*4882a593Smuzhiyun #define RT5616_CAL_M_CAL			(0x1 << 4)
1670*4882a593Smuzhiyun #define RT5616_CAL_MASK				(0x1 << 3)
1671*4882a593Smuzhiyun #define RT5616_CAL_SFT				3
1672*4882a593Smuzhiyun #define RT5616_CAL_DIS				(0x0 << 3)
1673*4882a593Smuzhiyun #define RT5616_CAL_EN				(0x1 << 3)
1674*4882a593Smuzhiyun #define RT5616_CAL_TEST_MASK			(0x1 << 2)
1675*4882a593Smuzhiyun #define RT5616_CAL_TEST_SFT			2
1676*4882a593Smuzhiyun #define RT5616_CAL_TEST_DIS			(0x0 << 2)
1677*4882a593Smuzhiyun #define RT5616_CAL_TEST_EN			(0x1 << 2)
1678*4882a593Smuzhiyun #define RT5616_CAL_P_MASK			(0x3)
1679*4882a593Smuzhiyun #define RT5616_CAL_P_SFT			0
1680*4882a593Smuzhiyun #define RT5616_CAL_P_NONE			(0x0)
1681*4882a593Smuzhiyun #define RT5616_CAL_P_CAL			(0x1)
1682*4882a593Smuzhiyun #define RT5616_CAL_P_DAC_CAL			(0x2)
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun /* Soft volume and zero cross control 1 (0xd9) */
1685*4882a593Smuzhiyun #define RT5616_SV_MASK				(0x1 << 15)
1686*4882a593Smuzhiyun #define RT5616_SV_SFT				15
1687*4882a593Smuzhiyun #define RT5616_SV_DIS				(0x0 << 15)
1688*4882a593Smuzhiyun #define RT5616_SV_EN				(0x1 << 15)
1689*4882a593Smuzhiyun #define RT5616_OUT_SV_MASK			(0x1 << 13)
1690*4882a593Smuzhiyun #define RT5616_OUT_SV_SFT			13
1691*4882a593Smuzhiyun #define RT5616_OUT_SV_DIS			(0x0 << 13)
1692*4882a593Smuzhiyun #define RT5616_OUT_SV_EN			(0x1 << 13)
1693*4882a593Smuzhiyun #define RT5616_HP_SV_MASK			(0x1 << 12)
1694*4882a593Smuzhiyun #define RT5616_HP_SV_SFT			12
1695*4882a593Smuzhiyun #define RT5616_HP_SV_DIS			(0x0 << 12)
1696*4882a593Smuzhiyun #define RT5616_HP_SV_EN				(0x1 << 12)
1697*4882a593Smuzhiyun #define RT5616_ZCD_DIG_MASK			(0x1 << 11)
1698*4882a593Smuzhiyun #define RT5616_ZCD_DIG_SFT			11
1699*4882a593Smuzhiyun #define RT5616_ZCD_DIG_DIS			(0x0 << 11)
1700*4882a593Smuzhiyun #define RT5616_ZCD_DIG_EN			(0x1 << 11)
1701*4882a593Smuzhiyun #define RT5616_ZCD_MASK				(0x1 << 10)
1702*4882a593Smuzhiyun #define RT5616_ZCD_SFT				10
1703*4882a593Smuzhiyun #define RT5616_ZCD_PD				(0x0 << 10)
1704*4882a593Smuzhiyun #define RT5616_ZCD_PU				(0x1 << 10)
1705*4882a593Smuzhiyun #define RT5616_M_ZCD_MASK			(0x3f << 4)
1706*4882a593Smuzhiyun #define RT5616_M_ZCD_SFT			4
1707*4882a593Smuzhiyun #define RT5616_M_ZCD_OM_L			(0x1 << 7)
1708*4882a593Smuzhiyun #define RT5616_M_ZCD_OM_R			(0x1 << 6)
1709*4882a593Smuzhiyun #define RT5616_M_ZCD_RM_L			(0x1 << 5)
1710*4882a593Smuzhiyun #define RT5616_M_ZCD_RM_R			(0x1 << 4)
1711*4882a593Smuzhiyun #define RT5616_SV_DLY_MASK			(0xf)
1712*4882a593Smuzhiyun #define RT5616_SV_DLY_SFT			0
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun /* Soft volume and zero cross control 2 (0xda) */
1715*4882a593Smuzhiyun #define RT5616_ZCD_HP_MASK			(0x1 << 15)
1716*4882a593Smuzhiyun #define RT5616_ZCD_HP_SFT			15
1717*4882a593Smuzhiyun #define RT5616_ZCD_HP_DIS			(0x0 << 15)
1718*4882a593Smuzhiyun #define RT5616_ZCD_HP_EN			(0x1 << 15)
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun /* Digital Misc Control (0xfa) */
1721*4882a593Smuzhiyun #define RT5616_I2S2_MS_SP_MASK			(0x1 << 8)
1722*4882a593Smuzhiyun #define RT5616_I2S2_MS_SP_SEL			8
1723*4882a593Smuzhiyun #define RT5616_I2S2_MS_SP_64			(0x0 << 8)
1724*4882a593Smuzhiyun #define RT5616_I2S2_MS_SP_50			(0x1 << 8)
1725*4882a593Smuzhiyun #define RT5616_CLK_DET_EN			(0x1 << 3)
1726*4882a593Smuzhiyun #define RT5616_CLK_DET_EN_SFT			3
1727*4882a593Smuzhiyun #define RT5616_AMP_DET_EN			(0x1 << 1)
1728*4882a593Smuzhiyun #define RT5616_AMP_DET_EN_SFT			1
1729*4882a593Smuzhiyun #define RT5616_D_GATE_EN			(0x1)
1730*4882a593Smuzhiyun #define RT5616_D_GATE_EN_SFT			0
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun /* Codec Private Register definition */
1733*4882a593Smuzhiyun /* 3D Speaker Control (0x63) */
1734*4882a593Smuzhiyun #define RT5616_3D_SPK_MASK			(0x1 << 15)
1735*4882a593Smuzhiyun #define RT5616_3D_SPK_SFT			15
1736*4882a593Smuzhiyun #define RT5616_3D_SPK_DIS			(0x0 << 15)
1737*4882a593Smuzhiyun #define RT5616_3D_SPK_EN			(0x1 << 15)
1738*4882a593Smuzhiyun #define RT5616_3D_SPK_M_MASK			(0x3 << 13)
1739*4882a593Smuzhiyun #define RT5616_3D_SPK_M_SFT			13
1740*4882a593Smuzhiyun #define RT5616_3D_SPK_CG_MASK			(0x1f << 8)
1741*4882a593Smuzhiyun #define RT5616_3D_SPK_CG_SFT			8
1742*4882a593Smuzhiyun #define RT5616_3D_SPK_SG_MASK			(0x1f)
1743*4882a593Smuzhiyun #define RT5616_3D_SPK_SG_SFT			0
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun /* Wind Noise Detection Control 1 (0x6c) */
1746*4882a593Smuzhiyun #define RT5616_WND_MASK				(0x1 << 15)
1747*4882a593Smuzhiyun #define RT5616_WND_SFT				15
1748*4882a593Smuzhiyun #define RT5616_WND_DIS				(0x0 << 15)
1749*4882a593Smuzhiyun #define RT5616_WND_EN				(0x1 << 15)
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun /* Wind Noise Detection Control 2 (0x6d) */
1752*4882a593Smuzhiyun #define RT5616_WND_FC_NW_MASK			(0x3f << 10)
1753*4882a593Smuzhiyun #define RT5616_WND_FC_NW_SFT			10
1754*4882a593Smuzhiyun #define RT5616_WND_FC_WK_MASK			(0x3f << 4)
1755*4882a593Smuzhiyun #define RT5616_WND_FC_WK_SFT			4
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun /* Wind Noise Detection Control 3 (0x6e) */
1758*4882a593Smuzhiyun #define RT5616_HPF_FC_MASK			(0x3f << 6)
1759*4882a593Smuzhiyun #define RT5616_HPF_FC_SFT			6
1760*4882a593Smuzhiyun #define RT5616_WND_FC_ST_MASK			(0x3f)
1761*4882a593Smuzhiyun #define RT5616_WND_FC_ST_SFT			0
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun /* Wind Noise Detection Control 4 (0x6f) */
1764*4882a593Smuzhiyun #define RT5616_WND_TH_LO_MASK			(0x3ff)
1765*4882a593Smuzhiyun #define RT5616_WND_TH_LO_SFT			0
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun /* Wind Noise Detection Control 5 (0x70) */
1768*4882a593Smuzhiyun #define RT5616_WND_TH_HI_MASK			(0x3ff)
1769*4882a593Smuzhiyun #define RT5616_WND_TH_HI_SFT			0
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun /* Wind Noise Detection Control 8 (0x73) */
1772*4882a593Smuzhiyun #define RT5616_WND_WIND_MASK			(0x1 << 13) /* Read-Only */
1773*4882a593Smuzhiyun #define RT5616_WND_WIND_SFT			13
1774*4882a593Smuzhiyun #define RT5616_WND_STRONG_MASK			(0x1 << 12) /* Read-Only */
1775*4882a593Smuzhiyun #define RT5616_WND_STRONG_SFT			12
1776*4882a593Smuzhiyun enum {
1777*4882a593Smuzhiyun 	RT5616_NO_WIND,
1778*4882a593Smuzhiyun 	RT5616_BREEZE,
1779*4882a593Smuzhiyun 	RT5616_STORM,
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun /* Dipole Speaker Interface (0x75) */
1783*4882a593Smuzhiyun #define RT5616_DP_ATT_MASK			(0x3 << 14)
1784*4882a593Smuzhiyun #define RT5616_DP_ATT_SFT			14
1785*4882a593Smuzhiyun #define RT5616_DP_SPK_MASK			(0x1 << 10)
1786*4882a593Smuzhiyun #define RT5616_DP_SPK_SFT			10
1787*4882a593Smuzhiyun #define RT5616_DP_SPK_DIS			(0x0 << 10)
1788*4882a593Smuzhiyun #define RT5616_DP_SPK_EN			(0x1 << 10)
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun /* EQ Pre Volume Control (0xb3) */
1791*4882a593Smuzhiyun #define RT5616_EQ_PRE_VOL_MASK			(0xffff)
1792*4882a593Smuzhiyun #define RT5616_EQ_PRE_VOL_SFT			0
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun /* EQ Post Volume Control (0xb4) */
1795*4882a593Smuzhiyun #define RT5616_EQ_PST_VOL_MASK			(0xffff)
1796*4882a593Smuzhiyun #define RT5616_EQ_PST_VOL_SFT			0
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun /* System Clock Source */
1799*4882a593Smuzhiyun enum {
1800*4882a593Smuzhiyun 	RT5616_SCLK_S_MCLK,
1801*4882a593Smuzhiyun 	RT5616_SCLK_S_PLL1,
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun /* PLL1 Source */
1805*4882a593Smuzhiyun enum {
1806*4882a593Smuzhiyun 	RT5616_PLL1_S_MCLK,
1807*4882a593Smuzhiyun 	RT5616_PLL1_S_BCLK1,
1808*4882a593Smuzhiyun 	RT5616_PLL1_S_BCLK2,
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun enum {
1812*4882a593Smuzhiyun 	RT5616_AIF1,
1813*4882a593Smuzhiyun 	RT5616_AIFS,
1814*4882a593Smuzhiyun };
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun #endif /* __RT5616_H__ */
1817