1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * rt5514.c -- RT5514 ALSA SoC audio codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun * Author: Oder Chiou <oder_chiou@realtek.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/acpi.h>
10*4882a593Smuzhiyun #include <linux/fs.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/firmware.h>
20*4882a593Smuzhiyun #include <linux/gpio.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun #include <sound/soc-dapm.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "rl6231.h"
30*4882a593Smuzhiyun #include "rt5514.h"
31*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
32*4882a593Smuzhiyun #include "rt5514-spi.h"
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct reg_sequence rt5514_i2c_patch[] = {
36*4882a593Smuzhiyun {0x1800101c, 0x00000000},
37*4882a593Smuzhiyun {0x18001100, 0x0000031f},
38*4882a593Smuzhiyun {0x18001104, 0x00000007},
39*4882a593Smuzhiyun {0x18001108, 0x00000000},
40*4882a593Smuzhiyun {0x1800110c, 0x00000000},
41*4882a593Smuzhiyun {0x18001110, 0x00000000},
42*4882a593Smuzhiyun {0x18001114, 0x00000001},
43*4882a593Smuzhiyun {0x18001118, 0x00000000},
44*4882a593Smuzhiyun {0x18002f08, 0x00000006},
45*4882a593Smuzhiyun {0x18002f00, 0x00055149},
46*4882a593Smuzhiyun {0x18002f00, 0x0005514b},
47*4882a593Smuzhiyun {0x18002f00, 0x00055149},
48*4882a593Smuzhiyun {0xfafafafa, 0x00000001},
49*4882a593Smuzhiyun {0x18002f10, 0x00000001},
50*4882a593Smuzhiyun {0x18002f10, 0x00000000},
51*4882a593Smuzhiyun {0x18002f10, 0x00000001},
52*4882a593Smuzhiyun {0xfafafafa, 0x00000001},
53*4882a593Smuzhiyun {0x18002000, 0x000010ec},
54*4882a593Smuzhiyun {0xfafafafa, 0x00000000},
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static const struct reg_sequence rt5514_patch[] = {
58*4882a593Smuzhiyun {RT5514_DIG_IO_CTRL, 0x00000040},
59*4882a593Smuzhiyun {RT5514_CLK_CTRL1, 0x38020041},
60*4882a593Smuzhiyun {RT5514_SRC_CTRL, 0x44000eee},
61*4882a593Smuzhiyun {RT5514_ANA_CTRL_LDO10, 0x00028604},
62*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADCFED, 0x00000800},
63*4882a593Smuzhiyun {RT5514_ASRC_IN_CTRL1, 0x00000003},
64*4882a593Smuzhiyun {RT5514_DOWNFILTER0_CTRL3, 0x10000342},
65*4882a593Smuzhiyun {RT5514_DOWNFILTER1_CTRL3, 0x10000342},
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const struct reg_default rt5514_reg[] = {
69*4882a593Smuzhiyun {RT5514_RESET, 0x00000000},
70*4882a593Smuzhiyun {RT5514_PWR_ANA1, 0x00808880},
71*4882a593Smuzhiyun {RT5514_PWR_ANA2, 0x00220000},
72*4882a593Smuzhiyun {RT5514_I2S_CTRL1, 0x00000330},
73*4882a593Smuzhiyun {RT5514_I2S_CTRL2, 0x20000000},
74*4882a593Smuzhiyun {RT5514_VAD_CTRL6, 0xc00007d2},
75*4882a593Smuzhiyun {RT5514_EXT_VAD_CTRL, 0x80000080},
76*4882a593Smuzhiyun {RT5514_DIG_IO_CTRL, 0x00000040},
77*4882a593Smuzhiyun {RT5514_PAD_CTRL1, 0x00804000},
78*4882a593Smuzhiyun {RT5514_DMIC_DATA_CTRL, 0x00000005},
79*4882a593Smuzhiyun {RT5514_DIG_SOURCE_CTRL, 0x00000002},
80*4882a593Smuzhiyun {RT5514_SRC_CTRL, 0x44000eee},
81*4882a593Smuzhiyun {RT5514_DOWNFILTER2_CTRL1, 0x0000882f},
82*4882a593Smuzhiyun {RT5514_PLL_SOURCE_CTRL, 0x00000004},
83*4882a593Smuzhiyun {RT5514_CLK_CTRL1, 0x38020041},
84*4882a593Smuzhiyun {RT5514_CLK_CTRL2, 0x00000000},
85*4882a593Smuzhiyun {RT5514_PLL3_CALIB_CTRL1, 0x00400200},
86*4882a593Smuzhiyun {RT5514_PLL3_CALIB_CTRL5, 0x40220012},
87*4882a593Smuzhiyun {RT5514_DELAY_BUF_CTRL1, 0x7fff006a},
88*4882a593Smuzhiyun {RT5514_DELAY_BUF_CTRL3, 0x00000000},
89*4882a593Smuzhiyun {RT5514_ASRC_IN_CTRL1, 0x00000003},
90*4882a593Smuzhiyun {RT5514_DOWNFILTER0_CTRL1, 0x00020c2f},
91*4882a593Smuzhiyun {RT5514_DOWNFILTER0_CTRL2, 0x00020c2f},
92*4882a593Smuzhiyun {RT5514_DOWNFILTER0_CTRL3, 0x10000342},
93*4882a593Smuzhiyun {RT5514_DOWNFILTER1_CTRL1, 0x00020c2f},
94*4882a593Smuzhiyun {RT5514_DOWNFILTER1_CTRL2, 0x00020c2f},
95*4882a593Smuzhiyun {RT5514_DOWNFILTER1_CTRL3, 0x10000342},
96*4882a593Smuzhiyun {RT5514_ANA_CTRL_LDO10, 0x00028604},
97*4882a593Smuzhiyun {RT5514_ANA_CTRL_LDO18_16, 0x02000345},
98*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADC12, 0x0000a2a8},
99*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADC21, 0x00001180},
100*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADC22, 0x0000aaa8},
101*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADC23, 0x00151427},
102*4882a593Smuzhiyun {RT5514_ANA_CTRL_MICBST, 0x00002000},
103*4882a593Smuzhiyun {RT5514_ANA_CTRL_ADCFED, 0x00000800},
104*4882a593Smuzhiyun {RT5514_ANA_CTRL_INBUF, 0x00000143},
105*4882a593Smuzhiyun {RT5514_ANA_CTRL_VREF, 0x00008d50},
106*4882a593Smuzhiyun {RT5514_ANA_CTRL_PLL3, 0x0000000e},
107*4882a593Smuzhiyun {RT5514_ANA_CTRL_PLL1_1, 0x00000000},
108*4882a593Smuzhiyun {RT5514_ANA_CTRL_PLL1_2, 0x00030220},
109*4882a593Smuzhiyun {RT5514_DMIC_LP_CTRL, 0x00000000},
110*4882a593Smuzhiyun {RT5514_MISC_CTRL_DSP, 0x00000000},
111*4882a593Smuzhiyun {RT5514_DSP_CTRL1, 0x00055149},
112*4882a593Smuzhiyun {RT5514_DSP_CTRL3, 0x00000006},
113*4882a593Smuzhiyun {RT5514_DSP_CTRL4, 0x00000001},
114*4882a593Smuzhiyun {RT5514_VENDOR_ID1, 0x00000001},
115*4882a593Smuzhiyun {RT5514_VENDOR_ID2, 0x10ec5514},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
rt5514_enable_dsp_prepare(struct rt5514_priv * rt5514)118*4882a593Smuzhiyun static void rt5514_enable_dsp_prepare(struct rt5514_priv *rt5514)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun /* Reset */
121*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002000, 0x000010ec);
122*4882a593Smuzhiyun /* LDO_I_limit */
123*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002200, 0x00028604);
124*4882a593Smuzhiyun /* I2C bypass enable */
125*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0xfafafafa, 0x00000001);
126*4882a593Smuzhiyun /* mini-core reset */
127*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002f00, 0x0005514b);
128*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002f00, 0x00055149);
129*4882a593Smuzhiyun /* I2C bypass disable */
130*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0xfafafafa, 0x00000000);
131*4882a593Smuzhiyun /* PIN config */
132*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002070, 0x00000040);
133*4882a593Smuzhiyun /* PLL3(QN)=RCOSC*(10+2) */
134*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002240, 0x0000000a);
135*4882a593Smuzhiyun /* PLL3 source=RCOSC, fsi=rt_clk */
136*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002100, 0x0000000b);
137*4882a593Smuzhiyun /* Power on RCOSC, pll3 */
138*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002004, 0x00808b81);
139*4882a593Smuzhiyun /* DSP clk source = pll3, ENABLE DSP clk */
140*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002f08, 0x00000005);
141*4882a593Smuzhiyun /* Enable DSP clk auto switch */
142*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18001114, 0x00000001);
143*4882a593Smuzhiyun /* Reduce DSP power */
144*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18001118, 0x00000001);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
rt5514_volatile_register(struct device * dev,unsigned int reg)147*4882a593Smuzhiyun static bool rt5514_volatile_register(struct device *dev, unsigned int reg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun switch (reg) {
150*4882a593Smuzhiyun case RT5514_VENDOR_ID1:
151*4882a593Smuzhiyun case RT5514_VENDOR_ID2:
152*4882a593Smuzhiyun return true;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun default:
155*4882a593Smuzhiyun return false;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
rt5514_readable_register(struct device * dev,unsigned int reg)159*4882a593Smuzhiyun static bool rt5514_readable_register(struct device *dev, unsigned int reg)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun switch (reg) {
162*4882a593Smuzhiyun case RT5514_RESET:
163*4882a593Smuzhiyun case RT5514_PWR_ANA1:
164*4882a593Smuzhiyun case RT5514_PWR_ANA2:
165*4882a593Smuzhiyun case RT5514_I2S_CTRL1:
166*4882a593Smuzhiyun case RT5514_I2S_CTRL2:
167*4882a593Smuzhiyun case RT5514_VAD_CTRL6:
168*4882a593Smuzhiyun case RT5514_EXT_VAD_CTRL:
169*4882a593Smuzhiyun case RT5514_DIG_IO_CTRL:
170*4882a593Smuzhiyun case RT5514_PAD_CTRL1:
171*4882a593Smuzhiyun case RT5514_DMIC_DATA_CTRL:
172*4882a593Smuzhiyun case RT5514_DIG_SOURCE_CTRL:
173*4882a593Smuzhiyun case RT5514_SRC_CTRL:
174*4882a593Smuzhiyun case RT5514_DOWNFILTER2_CTRL1:
175*4882a593Smuzhiyun case RT5514_PLL_SOURCE_CTRL:
176*4882a593Smuzhiyun case RT5514_CLK_CTRL1:
177*4882a593Smuzhiyun case RT5514_CLK_CTRL2:
178*4882a593Smuzhiyun case RT5514_PLL3_CALIB_CTRL1:
179*4882a593Smuzhiyun case RT5514_PLL3_CALIB_CTRL5:
180*4882a593Smuzhiyun case RT5514_DELAY_BUF_CTRL1:
181*4882a593Smuzhiyun case RT5514_DELAY_BUF_CTRL3:
182*4882a593Smuzhiyun case RT5514_ASRC_IN_CTRL1:
183*4882a593Smuzhiyun case RT5514_DOWNFILTER0_CTRL1:
184*4882a593Smuzhiyun case RT5514_DOWNFILTER0_CTRL2:
185*4882a593Smuzhiyun case RT5514_DOWNFILTER0_CTRL3:
186*4882a593Smuzhiyun case RT5514_DOWNFILTER1_CTRL1:
187*4882a593Smuzhiyun case RT5514_DOWNFILTER1_CTRL2:
188*4882a593Smuzhiyun case RT5514_DOWNFILTER1_CTRL3:
189*4882a593Smuzhiyun case RT5514_ANA_CTRL_LDO10:
190*4882a593Smuzhiyun case RT5514_ANA_CTRL_LDO18_16:
191*4882a593Smuzhiyun case RT5514_ANA_CTRL_ADC12:
192*4882a593Smuzhiyun case RT5514_ANA_CTRL_ADC21:
193*4882a593Smuzhiyun case RT5514_ANA_CTRL_ADC22:
194*4882a593Smuzhiyun case RT5514_ANA_CTRL_ADC23:
195*4882a593Smuzhiyun case RT5514_ANA_CTRL_MICBST:
196*4882a593Smuzhiyun case RT5514_ANA_CTRL_ADCFED:
197*4882a593Smuzhiyun case RT5514_ANA_CTRL_INBUF:
198*4882a593Smuzhiyun case RT5514_ANA_CTRL_VREF:
199*4882a593Smuzhiyun case RT5514_ANA_CTRL_PLL3:
200*4882a593Smuzhiyun case RT5514_ANA_CTRL_PLL1_1:
201*4882a593Smuzhiyun case RT5514_ANA_CTRL_PLL1_2:
202*4882a593Smuzhiyun case RT5514_DMIC_LP_CTRL:
203*4882a593Smuzhiyun case RT5514_MISC_CTRL_DSP:
204*4882a593Smuzhiyun case RT5514_DSP_CTRL1:
205*4882a593Smuzhiyun case RT5514_DSP_CTRL3:
206*4882a593Smuzhiyun case RT5514_DSP_CTRL4:
207*4882a593Smuzhiyun case RT5514_VENDOR_ID1:
208*4882a593Smuzhiyun case RT5514_VENDOR_ID2:
209*4882a593Smuzhiyun return true;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun default:
212*4882a593Smuzhiyun return false;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
rt5514_i2c_readable_register(struct device * dev,unsigned int reg)216*4882a593Smuzhiyun static bool rt5514_i2c_readable_register(struct device *dev,
217*4882a593Smuzhiyun unsigned int reg)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun switch (reg) {
220*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_RESET:
221*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PWR_ANA1:
222*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PWR_ANA2:
223*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_I2S_CTRL1:
224*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_I2S_CTRL2:
225*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_VAD_CTRL6:
226*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_EXT_VAD_CTRL:
227*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DIG_IO_CTRL:
228*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PAD_CTRL1:
229*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DMIC_DATA_CTRL:
230*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DIG_SOURCE_CTRL:
231*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_SRC_CTRL:
232*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER2_CTRL1:
233*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PLL_SOURCE_CTRL:
234*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_CLK_CTRL1:
235*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_CLK_CTRL2:
236*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PLL3_CALIB_CTRL1:
237*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_PLL3_CALIB_CTRL5:
238*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DELAY_BUF_CTRL1:
239*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DELAY_BUF_CTRL3:
240*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ASRC_IN_CTRL1:
241*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL1:
242*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL2:
243*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER0_CTRL3:
244*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL1:
245*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL2:
246*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DOWNFILTER1_CTRL3:
247*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_LDO10:
248*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_LDO18_16:
249*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC12:
250*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC21:
251*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC22:
252*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADC23:
253*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_MICBST:
254*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_ADCFED:
255*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_INBUF:
256*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_VREF:
257*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL3:
258*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL1_1:
259*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_ANA_CTRL_PLL1_2:
260*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DMIC_LP_CTRL:
261*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_MISC_CTRL_DSP:
262*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DSP_CTRL1:
263*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DSP_CTRL3:
264*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_DSP_CTRL4:
265*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_VENDOR_ID1:
266*4882a593Smuzhiyun case RT5514_DSP_MAPPING | RT5514_VENDOR_ID2:
267*4882a593Smuzhiyun return true;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun default:
270*4882a593Smuzhiyun return false;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* {-3, 0, +3, +4.5, +7.5, +9.5, +12, +14, +17} dB */
275*4882a593Smuzhiyun static const DECLARE_TLV_DB_RANGE(bst_tlv,
276*4882a593Smuzhiyun 0, 2, TLV_DB_SCALE_ITEM(-300, 300, 0),
277*4882a593Smuzhiyun 3, 3, TLV_DB_SCALE_ITEM(450, 0, 0),
278*4882a593Smuzhiyun 4, 4, TLV_DB_SCALE_ITEM(750, 0, 0),
279*4882a593Smuzhiyun 5, 5, TLV_DB_SCALE_ITEM(950, 0, 0),
280*4882a593Smuzhiyun 6, 6, TLV_DB_SCALE_ITEM(1200, 0, 0),
281*4882a593Smuzhiyun 7, 7, TLV_DB_SCALE_ITEM(1400, 0, 0),
282*4882a593Smuzhiyun 8, 8, TLV_DB_SCALE_ITEM(1700, 0, 0)
283*4882a593Smuzhiyun );
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
286*4882a593Smuzhiyun
rt5514_dsp_voice_wake_up_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)287*4882a593Smuzhiyun static int rt5514_dsp_voice_wake_up_get(struct snd_kcontrol *kcontrol,
288*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
291*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rt5514->dsp_enabled;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
rt5514_calibration(struct rt5514_priv * rt5514,bool on)298*4882a593Smuzhiyun static int rt5514_calibration(struct rt5514_priv *rt5514, bool on)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun if (on) {
301*4882a593Smuzhiyun regmap_write(rt5514->regmap, RT5514_ANA_CTRL_PLL3, 0x0000000a);
302*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL, 0xf,
303*4882a593Smuzhiyun 0xa);
304*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PWR_ANA1, 0x301,
305*4882a593Smuzhiyun 0x301);
306*4882a593Smuzhiyun regmap_write(rt5514->regmap, RT5514_PLL3_CALIB_CTRL4,
307*4882a593Smuzhiyun 0x80000000 | rt5514->pll3_cal_value);
308*4882a593Smuzhiyun regmap_write(rt5514->regmap, RT5514_PLL3_CALIB_CTRL1,
309*4882a593Smuzhiyun 0x8bb80800);
310*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
311*4882a593Smuzhiyun 0xc0000000, 0x80000000);
312*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
313*4882a593Smuzhiyun 0xc0000000, 0xc0000000);
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL3_CALIB_CTRL5,
316*4882a593Smuzhiyun 0xc0000000, 0x40000000);
317*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PWR_ANA1, 0x301, 0);
318*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL, 0xf,
319*4882a593Smuzhiyun 0x4);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
rt5514_dsp_voice_wake_up_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)325*4882a593Smuzhiyun static int rt5514_dsp_voice_wake_up_put(struct snd_kcontrol *kcontrol,
326*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
329*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
330*4882a593Smuzhiyun const struct firmware *fw = NULL;
331*4882a593Smuzhiyun u8 buf[8];
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (ucontrol->value.integer.value[0] == rt5514->dsp_enabled)
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
337*4882a593Smuzhiyun rt5514->dsp_enabled = ucontrol->value.integer.value[0];
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (rt5514->dsp_enabled) {
340*4882a593Smuzhiyun if (rt5514->pdata.dsp_calib_clk_name &&
341*4882a593Smuzhiyun !IS_ERR(rt5514->dsp_calib_clk)) {
342*4882a593Smuzhiyun if (clk_set_rate(rt5514->dsp_calib_clk,
343*4882a593Smuzhiyun rt5514->pdata.dsp_calib_clk_rate))
344*4882a593Smuzhiyun dev_err(component->dev,
345*4882a593Smuzhiyun "Can't set rate for mclk");
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (clk_prepare_enable(rt5514->dsp_calib_clk))
348*4882a593Smuzhiyun dev_err(component->dev,
349*4882a593Smuzhiyun "Can't enable dsp_calib_clk");
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun rt5514_calibration(rt5514, true);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun msleep(20);
354*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
355*4882a593Smuzhiyun rt5514_spi_burst_read(RT5514_PLL3_CALIB_CTRL6 |
356*4882a593Smuzhiyun RT5514_DSP_MAPPING, buf, sizeof(buf));
357*4882a593Smuzhiyun #else
358*4882a593Smuzhiyun dev_err(component->dev, "There is no SPI driver for"
359*4882a593Smuzhiyun " loading the firmware\n");
360*4882a593Smuzhiyun memset(buf, 0, sizeof(buf));
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun rt5514->pll3_cal_value = buf[0] | buf[1] << 8 |
363*4882a593Smuzhiyun buf[2] << 16 | buf[3] << 24;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun rt5514_calibration(rt5514, false);
366*4882a593Smuzhiyun clk_disable_unprepare(rt5514->dsp_calib_clk);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun rt5514_enable_dsp_prepare(rt5514);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun request_firmware(&fw, RT5514_FIRMWARE1, component->dev);
372*4882a593Smuzhiyun if (fw) {
373*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
374*4882a593Smuzhiyun rt5514_spi_burst_write(0x4ff60000, fw->data,
375*4882a593Smuzhiyun ((fw->size/8)+1)*8);
376*4882a593Smuzhiyun #else
377*4882a593Smuzhiyun dev_err(component->dev, "There is no SPI driver for"
378*4882a593Smuzhiyun " loading the firmware\n");
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun release_firmware(fw);
381*4882a593Smuzhiyun fw = NULL;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun request_firmware(&fw, RT5514_FIRMWARE2, component->dev);
385*4882a593Smuzhiyun if (fw) {
386*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_RT5514_SPI)
387*4882a593Smuzhiyun rt5514_spi_burst_write(0x4ffc0000, fw->data,
388*4882a593Smuzhiyun ((fw->size/8)+1)*8);
389*4882a593Smuzhiyun #else
390*4882a593Smuzhiyun dev_err(component->dev, "There is no SPI driver for"
391*4882a593Smuzhiyun " loading the firmware\n");
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun release_firmware(fw);
394*4882a593Smuzhiyun fw = NULL;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* DSP run */
398*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002f00,
399*4882a593Smuzhiyun 0x00055148);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (rt5514->pdata.dsp_calib_clk_name &&
402*4882a593Smuzhiyun !IS_ERR(rt5514->dsp_calib_clk)) {
403*4882a593Smuzhiyun msleep(20);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x1800211c,
406*4882a593Smuzhiyun rt5514->pll3_cal_value);
407*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002124,
408*4882a593Smuzhiyun 0x00220012);
409*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002124,
410*4882a593Smuzhiyun 0x80220042);
411*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, 0x18002124,
412*4882a593Smuzhiyun 0xe0220042);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun } else {
415*4882a593Smuzhiyun regmap_multi_reg_write(rt5514->i2c_regmap,
416*4882a593Smuzhiyun rt5514_i2c_patch, ARRAY_SIZE(rt5514_i2c_patch));
417*4882a593Smuzhiyun regcache_mark_dirty(rt5514->regmap);
418*4882a593Smuzhiyun regcache_sync(rt5514->regmap);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 1;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_snd_controls[] = {
426*4882a593Smuzhiyun SOC_DOUBLE_TLV("MIC Boost Volume", RT5514_ANA_CTRL_MICBST,
427*4882a593Smuzhiyun RT5514_SEL_BSTL_SFT, RT5514_SEL_BSTR_SFT, 8, 0, bst_tlv),
428*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC1 Capture Volume", RT5514_DOWNFILTER0_CTRL1,
429*4882a593Smuzhiyun RT5514_DOWNFILTER0_CTRL2, RT5514_AD_GAIN_SFT, 63, 0,
430*4882a593Smuzhiyun adc_vol_tlv),
431*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC2 Capture Volume", RT5514_DOWNFILTER1_CTRL1,
432*4882a593Smuzhiyun RT5514_DOWNFILTER1_CTRL2, RT5514_AD_GAIN_SFT, 63, 0,
433*4882a593Smuzhiyun adc_vol_tlv),
434*4882a593Smuzhiyun SOC_SINGLE_EXT("DSP Voice Wake Up", SND_SOC_NOPM, 0, 1, 0,
435*4882a593Smuzhiyun rt5514_dsp_voice_wake_up_get, rt5514_dsp_voice_wake_up_put),
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* ADC Mixer*/
439*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto1_adc_l_mix[] = {
440*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER0_CTRL1,
441*4882a593Smuzhiyun RT5514_AD_DMIC_MIX_BIT, 1, 1),
442*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER0_CTRL1,
443*4882a593Smuzhiyun RT5514_AD_AD_MIX_BIT, 1, 1),
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto1_adc_r_mix[] = {
447*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER0_CTRL2,
448*4882a593Smuzhiyun RT5514_AD_DMIC_MIX_BIT, 1, 1),
449*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER0_CTRL2,
450*4882a593Smuzhiyun RT5514_AD_AD_MIX_BIT, 1, 1),
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto2_adc_l_mix[] = {
454*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER1_CTRL1,
455*4882a593Smuzhiyun RT5514_AD_DMIC_MIX_BIT, 1, 1),
456*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER1_CTRL1,
457*4882a593Smuzhiyun RT5514_AD_AD_MIX_BIT, 1, 1),
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto2_adc_r_mix[] = {
461*4882a593Smuzhiyun SOC_DAPM_SINGLE("DMIC Switch", RT5514_DOWNFILTER1_CTRL2,
462*4882a593Smuzhiyun RT5514_AD_DMIC_MIX_BIT, 1, 1),
463*4882a593Smuzhiyun SOC_DAPM_SINGLE("ADC Switch", RT5514_DOWNFILTER1_CTRL2,
464*4882a593Smuzhiyun RT5514_AD_AD_MIX_BIT, 1, 1),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* DMIC Source */
468*4882a593Smuzhiyun static const char * const rt5514_dmic_src[] = {
469*4882a593Smuzhiyun "DMIC1", "DMIC2"
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
473*4882a593Smuzhiyun rt5514_stereo1_dmic_enum, RT5514_DIG_SOURCE_CTRL,
474*4882a593Smuzhiyun RT5514_AD0_DMIC_INPUT_SEL_SFT, rt5514_dmic_src);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto1_dmic_mux =
477*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo1 DMIC Source", rt5514_stereo1_dmic_enum);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
480*4882a593Smuzhiyun rt5514_stereo2_dmic_enum, RT5514_DIG_SOURCE_CTRL,
481*4882a593Smuzhiyun RT5514_AD1_DMIC_INPUT_SEL_SFT, rt5514_dmic_src);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static const struct snd_kcontrol_new rt5514_sto2_dmic_mux =
484*4882a593Smuzhiyun SOC_DAPM_ENUM("Stereo2 DMIC Source", rt5514_stereo2_dmic_enum);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun * rt5514_calc_dmic_clk - Calculate the frequency divider parameter of dmic.
488*4882a593Smuzhiyun *
489*4882a593Smuzhiyun * @component: only used for dev_warn
490*4882a593Smuzhiyun * @rate: base clock rate.
491*4882a593Smuzhiyun *
492*4882a593Smuzhiyun * Choose divider parameter that gives the highest possible DMIC frequency in
493*4882a593Smuzhiyun * 1MHz - 3MHz range.
494*4882a593Smuzhiyun */
rt5514_calc_dmic_clk(struct snd_soc_component * component,int rate)495*4882a593Smuzhiyun static int rt5514_calc_dmic_clk(struct snd_soc_component *component, int rate)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun int div[] = {2, 3, 4, 8, 12, 16, 24, 32};
498*4882a593Smuzhiyun int i;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (rate < 1000000 * div[0]) {
501*4882a593Smuzhiyun pr_warn("Base clock rate %d is too low\n", rate);
502*4882a593Smuzhiyun return -EINVAL;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(div); i++) {
506*4882a593Smuzhiyun /* find divider that gives DMIC frequency below 3.072MHz */
507*4882a593Smuzhiyun if (3072000 * div[i] >= rate)
508*4882a593Smuzhiyun return i;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun dev_warn(component->dev, "Base clock rate %d is too high\n", rate);
512*4882a593Smuzhiyun return -EINVAL;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
rt5514_set_dmic_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)515*4882a593Smuzhiyun static int rt5514_set_dmic_clk(struct snd_soc_dapm_widget *w,
516*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
519*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
520*4882a593Smuzhiyun int idx;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun idx = rt5514_calc_dmic_clk(component, rt5514->sysclk);
523*4882a593Smuzhiyun if (idx < 0)
524*4882a593Smuzhiyun dev_err(component->dev, "Failed to set DMIC clock\n");
525*4882a593Smuzhiyun else
526*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL1,
527*4882a593Smuzhiyun RT5514_CLK_DMIC_OUT_SEL_MASK,
528*4882a593Smuzhiyun idx << RT5514_CLK_DMIC_OUT_SEL_SFT);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (rt5514->pdata.dmic_init_delay)
531*4882a593Smuzhiyun msleep(rt5514->pdata.dmic_init_delay);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return idx;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
rt5514_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)536*4882a593Smuzhiyun static int rt5514_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
537*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
540*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (rt5514->sysclk_src == RT5514_SCLK_S_PLL1)
543*4882a593Smuzhiyun return 1;
544*4882a593Smuzhiyun else
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
rt5514_i2s_use_asrc(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)548*4882a593Smuzhiyun static int rt5514_i2s_use_asrc(struct snd_soc_dapm_widget *source,
549*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
552*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return (rt5514->sysclk > rt5514->lrck * 384);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt5514_dapm_widgets[] = {
558*4882a593Smuzhiyun /* Input Lines */
559*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC1L"),
560*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC1R"),
561*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC2L"),
562*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC2R"),
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMICL"),
565*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AMICR"),
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
568*4882a593Smuzhiyun SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DMIC CLK", 1, SND_SOC_NOPM, 0, 0,
571*4882a593Smuzhiyun rt5514_set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC CLK", RT5514_CLK_CTRL1,
574*4882a593Smuzhiyun RT5514_CLK_AD_ANA1_EN_BIT, 0, NULL, 0),
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO18 IN", RT5514_PWR_ANA1,
577*4882a593Smuzhiyun RT5514_POW_LDO18_IN_BIT, 0, NULL, 0),
578*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO18 ADC", RT5514_PWR_ANA1,
579*4882a593Smuzhiyun RT5514_POW_LDO18_ADC_BIT, 0, NULL, 0),
580*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO21", RT5514_PWR_ANA1, RT5514_POW_LDO21_BIT, 0,
581*4882a593Smuzhiyun NULL, 0),
582*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BG LDO18 IN", RT5514_PWR_ANA1,
583*4882a593Smuzhiyun RT5514_POW_BG_LDO18_IN_BIT, 0, NULL, 0),
584*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BG LDO21", RT5514_PWR_ANA1,
585*4882a593Smuzhiyun RT5514_POW_BG_LDO21_BIT, 0, NULL, 0),
586*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BG MBIAS", RT5514_PWR_ANA2,
587*4882a593Smuzhiyun RT5514_POW_BG_MBIAS_BIT, 0, NULL, 0),
588*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MBIAS", RT5514_PWR_ANA2, RT5514_POW_MBIAS_BIT, 0,
589*4882a593Smuzhiyun NULL, 0),
590*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("VREF2", RT5514_PWR_ANA2, RT5514_POW_VREF2_BIT, 0,
591*4882a593Smuzhiyun NULL, 0),
592*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("VREF1", RT5514_PWR_ANA2, RT5514_POW_VREF1_BIT, 0,
593*4882a593Smuzhiyun NULL, 0),
594*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC Power", SND_SOC_NOPM, 0, 0, NULL, 0),
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO16L", RT5514_PWR_ANA2, RT5514_POWL_LDO16_BIT, 0,
598*4882a593Smuzhiyun NULL, 0),
599*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC1L", RT5514_PWR_ANA2, RT5514_POW_ADC1_L_BIT, 0,
600*4882a593Smuzhiyun NULL, 0),
601*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BSTL2", RT5514_PWR_ANA2, RT5514_POW2_BSTL_BIT, 0,
602*4882a593Smuzhiyun NULL, 0),
603*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BSTL", RT5514_PWR_ANA2, RT5514_POW_BSTL_BIT, 0,
604*4882a593Smuzhiyun NULL, 0),
605*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADCFEDL", RT5514_PWR_ANA2, RT5514_POW_ADCFEDL_BIT,
606*4882a593Smuzhiyun 0, NULL, 0),
607*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADCL Power", SND_SOC_NOPM, 0, 0, NULL, 0),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LDO16R", RT5514_PWR_ANA2, RT5514_POWR_LDO16_BIT, 0,
610*4882a593Smuzhiyun NULL, 0),
611*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADC1R", RT5514_PWR_ANA2, RT5514_POW_ADC1_R_BIT, 0,
612*4882a593Smuzhiyun NULL, 0),
613*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BSTR2", RT5514_PWR_ANA2, RT5514_POW2_BSTR_BIT, 0,
614*4882a593Smuzhiyun NULL, 0),
615*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BSTR", RT5514_PWR_ANA2, RT5514_POW_BSTR_BIT, 0,
616*4882a593Smuzhiyun NULL, 0),
617*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADCFEDR", RT5514_PWR_ANA2, RT5514_POW_ADCFEDR_BIT,
618*4882a593Smuzhiyun 0, NULL, 0),
619*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ADCR Power", SND_SOC_NOPM, 0, 0, NULL, 0),
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL1 LDO ENABLE", RT5514_ANA_CTRL_PLL1_2,
622*4882a593Smuzhiyun RT5514_EN_LDO_PLL1_BIT, 0, NULL, 0),
623*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL1 LDO", RT5514_PWR_ANA2,
624*4882a593Smuzhiyun RT5514_POW_PLL1_LDO_BIT, 0, NULL, 0),
625*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL1", RT5514_PWR_ANA2, RT5514_POW_PLL1_BIT, 0,
626*4882a593Smuzhiyun NULL, 0),
627*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ASRC AD1", 1, RT5514_CLK_CTRL2,
628*4882a593Smuzhiyun RT5514_CLK_AD0_ASRC_EN_BIT, 0, NULL, 0),
629*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ASRC AD2", 1, RT5514_CLK_CTRL2,
630*4882a593Smuzhiyun RT5514_CLK_AD1_ASRC_EN_BIT, 0, NULL, 0),
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* ADC Mux */
633*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
634*4882a593Smuzhiyun &rt5514_sto1_dmic_mux),
635*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Stereo2 DMIC Mux", SND_SOC_NOPM, 0, 0,
636*4882a593Smuzhiyun &rt5514_sto2_dmic_mux),
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* ADC Mixer */
639*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo1 filter", RT5514_CLK_CTRL1,
640*4882a593Smuzhiyun RT5514_CLK_AD0_EN_BIT, 0, NULL, 0),
641*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("adc stereo2 filter", RT5514_CLK_CTRL1,
642*4882a593Smuzhiyun RT5514_CLK_AD1_EN_BIT, 0, NULL, 0),
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
645*4882a593Smuzhiyun rt5514_sto1_adc_l_mix, ARRAY_SIZE(rt5514_sto1_adc_l_mix)),
646*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
647*4882a593Smuzhiyun rt5514_sto1_adc_r_mix, ARRAY_SIZE(rt5514_sto1_adc_r_mix)),
648*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto2 ADC MIXL", SND_SOC_NOPM, 0, 0,
649*4882a593Smuzhiyun rt5514_sto2_adc_l_mix, ARRAY_SIZE(rt5514_sto2_adc_l_mix)),
650*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Sto2 ADC MIXR", SND_SOC_NOPM, 0, 0,
651*4882a593Smuzhiyun rt5514_sto2_adc_r_mix, ARRAY_SIZE(rt5514_sto2_adc_r_mix)),
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Stereo1 ADC MIXL", NULL, RT5514_DOWNFILTER0_CTRL1,
654*4882a593Smuzhiyun RT5514_AD_AD_MUTE_BIT, 1),
655*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Stereo1 ADC MIXR", NULL, RT5514_DOWNFILTER0_CTRL2,
656*4882a593Smuzhiyun RT5514_AD_AD_MUTE_BIT, 1),
657*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Stereo2 ADC MIXL", NULL, RT5514_DOWNFILTER1_CTRL1,
658*4882a593Smuzhiyun RT5514_AD_AD_MUTE_BIT, 1),
659*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Stereo2 ADC MIXR", NULL, RT5514_DOWNFILTER1_CTRL2,
660*4882a593Smuzhiyun RT5514_AD_AD_MUTE_BIT, 1),
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun /* ADC PGA */
663*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
664*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Stereo2 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Audio Interface */
667*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt5514_dapm_routes[] = {
671*4882a593Smuzhiyun { "DMIC1", NULL, "DMIC1L" },
672*4882a593Smuzhiyun { "DMIC1", NULL, "DMIC1R" },
673*4882a593Smuzhiyun { "DMIC2", NULL, "DMIC2L" },
674*4882a593Smuzhiyun { "DMIC2", NULL, "DMIC2R" },
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun { "DMIC1L", NULL, "DMIC CLK" },
677*4882a593Smuzhiyun { "DMIC1R", NULL, "DMIC CLK" },
678*4882a593Smuzhiyun { "DMIC2L", NULL, "DMIC CLK" },
679*4882a593Smuzhiyun { "DMIC2R", NULL, "DMIC CLK" },
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
682*4882a593Smuzhiyun { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun { "Sto1 ADC MIXL", "DMIC Switch", "Stereo1 DMIC Mux" },
685*4882a593Smuzhiyun { "Sto1 ADC MIXL", "ADC Switch", "AMICL" },
686*4882a593Smuzhiyun { "Sto1 ADC MIXR", "DMIC Switch", "Stereo1 DMIC Mux" },
687*4882a593Smuzhiyun { "Sto1 ADC MIXR", "ADC Switch", "AMICR" },
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun { "ADC Power", NULL, "LDO18 IN" },
690*4882a593Smuzhiyun { "ADC Power", NULL, "LDO18 ADC" },
691*4882a593Smuzhiyun { "ADC Power", NULL, "LDO21" },
692*4882a593Smuzhiyun { "ADC Power", NULL, "BG LDO18 IN" },
693*4882a593Smuzhiyun { "ADC Power", NULL, "BG LDO21" },
694*4882a593Smuzhiyun { "ADC Power", NULL, "BG MBIAS" },
695*4882a593Smuzhiyun { "ADC Power", NULL, "MBIAS" },
696*4882a593Smuzhiyun { "ADC Power", NULL, "VREF2" },
697*4882a593Smuzhiyun { "ADC Power", NULL, "VREF1" },
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun { "ADCL Power", NULL, "LDO16L" },
700*4882a593Smuzhiyun { "ADCL Power", NULL, "ADC1L" },
701*4882a593Smuzhiyun { "ADCL Power", NULL, "BSTL2" },
702*4882a593Smuzhiyun { "ADCL Power", NULL, "BSTL" },
703*4882a593Smuzhiyun { "ADCL Power", NULL, "ADCFEDL" },
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun { "ADCR Power", NULL, "LDO16R" },
706*4882a593Smuzhiyun { "ADCR Power", NULL, "ADC1R" },
707*4882a593Smuzhiyun { "ADCR Power", NULL, "BSTR2" },
708*4882a593Smuzhiyun { "ADCR Power", NULL, "BSTR" },
709*4882a593Smuzhiyun { "ADCR Power", NULL, "ADCFEDR" },
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun { "AMICL", NULL, "ADC CLK" },
712*4882a593Smuzhiyun { "AMICL", NULL, "ADC Power" },
713*4882a593Smuzhiyun { "AMICL", NULL, "ADCL Power" },
714*4882a593Smuzhiyun { "AMICR", NULL, "ADC CLK" },
715*4882a593Smuzhiyun { "AMICR", NULL, "ADC Power" },
716*4882a593Smuzhiyun { "AMICR", NULL, "ADCR Power" },
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun { "PLL1 LDO", NULL, "PLL1 LDO ENABLE" },
719*4882a593Smuzhiyun { "PLL1", NULL, "PLL1 LDO" },
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
722*4882a593Smuzhiyun { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL" },
725*4882a593Smuzhiyun { "Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR" },
726*4882a593Smuzhiyun { "Stereo1 ADC MIX", NULL, "adc stereo1 filter" },
727*4882a593Smuzhiyun { "adc stereo1 filter", NULL, "PLL1", rt5514_is_sys_clk_from_pll },
728*4882a593Smuzhiyun { "adc stereo1 filter", NULL, "ASRC AD1", rt5514_i2s_use_asrc },
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC1", "DMIC1" },
731*4882a593Smuzhiyun { "Stereo2 DMIC Mux", "DMIC2", "DMIC2" },
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun { "Sto2 ADC MIXL", "DMIC Switch", "Stereo2 DMIC Mux" },
734*4882a593Smuzhiyun { "Sto2 ADC MIXL", "ADC Switch", "AMICL" },
735*4882a593Smuzhiyun { "Sto2 ADC MIXR", "DMIC Switch", "Stereo2 DMIC Mux" },
736*4882a593Smuzhiyun { "Sto2 ADC MIXR", "ADC Switch", "AMICR" },
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun { "Stereo2 ADC MIXL", NULL, "Sto2 ADC MIXL" },
739*4882a593Smuzhiyun { "Stereo2 ADC MIXR", NULL, "Sto2 ADC MIXR" },
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXL" },
742*4882a593Smuzhiyun { "Stereo2 ADC MIX", NULL, "Stereo2 ADC MIXR" },
743*4882a593Smuzhiyun { "Stereo2 ADC MIX", NULL, "adc stereo2 filter" },
744*4882a593Smuzhiyun { "adc stereo2 filter", NULL, "PLL1", rt5514_is_sys_clk_from_pll },
745*4882a593Smuzhiyun { "adc stereo2 filter", NULL, "ASRC AD2", rt5514_i2s_use_asrc },
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun { "AIF1TX", NULL, "Stereo1 ADC MIX"},
748*4882a593Smuzhiyun { "AIF1TX", NULL, "Stereo2 ADC MIX"},
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun
rt5514_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)751*4882a593Smuzhiyun static int rt5514_hw_params(struct snd_pcm_substream *substream,
752*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
755*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
756*4882a593Smuzhiyun int pre_div, bclk_ms, frame_size;
757*4882a593Smuzhiyun unsigned int val_len = 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun rt5514->lrck = params_rate(params);
760*4882a593Smuzhiyun pre_div = rl6231_get_clk_info(rt5514->sysclk, rt5514->lrck);
761*4882a593Smuzhiyun if (pre_div < 0) {
762*4882a593Smuzhiyun dev_err(component->dev, "Unsupported clock setting\n");
763*4882a593Smuzhiyun return -EINVAL;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun frame_size = snd_soc_params_to_frame_size(params);
767*4882a593Smuzhiyun if (frame_size < 0) {
768*4882a593Smuzhiyun dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
769*4882a593Smuzhiyun return -EINVAL;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun bclk_ms = frame_size > 32;
773*4882a593Smuzhiyun rt5514->bclk = rt5514->lrck * (32 << bclk_ms);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
776*4882a593Smuzhiyun rt5514->bclk, rt5514->lrck);
777*4882a593Smuzhiyun dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
778*4882a593Smuzhiyun bclk_ms, pre_div, dai->id);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun switch (params_format(params)) {
781*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
782*4882a593Smuzhiyun break;
783*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
784*4882a593Smuzhiyun val_len = RT5514_I2S_DL_20;
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
787*4882a593Smuzhiyun val_len = RT5514_I2S_DL_24;
788*4882a593Smuzhiyun break;
789*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S8:
790*4882a593Smuzhiyun val_len = RT5514_I2S_DL_8;
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun default:
793*4882a593Smuzhiyun return -EINVAL;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1, RT5514_I2S_DL_MASK,
797*4882a593Smuzhiyun val_len);
798*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL1,
799*4882a593Smuzhiyun RT5514_CLK_AD_ANA1_SEL_MASK,
800*4882a593Smuzhiyun (pre_div + 1) << RT5514_CLK_AD_ANA1_SEL_SFT);
801*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
802*4882a593Smuzhiyun RT5514_CLK_SYS_DIV_OUT_MASK | RT5514_SEL_ADC_OSR_MASK,
803*4882a593Smuzhiyun pre_div << RT5514_CLK_SYS_DIV_OUT_SFT |
804*4882a593Smuzhiyun pre_div << RT5514_SEL_ADC_OSR_SFT);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
rt5514_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)809*4882a593Smuzhiyun static int rt5514_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
812*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
813*4882a593Smuzhiyun unsigned int reg_val = 0;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
816*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
817*4882a593Smuzhiyun break;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
820*4882a593Smuzhiyun reg_val |= RT5514_I2S_LR_INV;
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
824*4882a593Smuzhiyun reg_val |= RT5514_I2S_BP_INV;
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
828*4882a593Smuzhiyun reg_val |= RT5514_I2S_BP_INV | RT5514_I2S_LR_INV;
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun default:
832*4882a593Smuzhiyun return -EINVAL;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
836*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
837*4882a593Smuzhiyun break;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
840*4882a593Smuzhiyun reg_val |= RT5514_I2S_DF_LEFT;
841*4882a593Smuzhiyun break;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
844*4882a593Smuzhiyun reg_val |= RT5514_I2S_DF_PCM_A;
845*4882a593Smuzhiyun break;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
848*4882a593Smuzhiyun reg_val |= RT5514_I2S_DF_PCM_B;
849*4882a593Smuzhiyun break;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun default:
852*4882a593Smuzhiyun return -EINVAL;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1,
856*4882a593Smuzhiyun RT5514_I2S_DF_MASK | RT5514_I2S_BP_MASK | RT5514_I2S_LR_MASK,
857*4882a593Smuzhiyun reg_val);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun return 0;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
rt5514_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)862*4882a593Smuzhiyun static int rt5514_set_dai_sysclk(struct snd_soc_dai *dai,
863*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
866*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
867*4882a593Smuzhiyun unsigned int reg_val = 0;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (freq == rt5514->sysclk && clk_id == rt5514->sysclk_src)
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun switch (clk_id) {
873*4882a593Smuzhiyun case RT5514_SCLK_S_MCLK:
874*4882a593Smuzhiyun reg_val |= RT5514_CLK_SYS_PRE_SEL_MCLK;
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun case RT5514_SCLK_S_PLL1:
878*4882a593Smuzhiyun reg_val |= RT5514_CLK_SYS_PRE_SEL_PLL;
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun default:
882*4882a593Smuzhiyun dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
883*4882a593Smuzhiyun return -EINVAL;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
887*4882a593Smuzhiyun RT5514_CLK_SYS_PRE_SEL_MASK, reg_val);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun rt5514->sysclk = freq;
890*4882a593Smuzhiyun rt5514->sysclk_src = clk_id;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
rt5514_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)897*4882a593Smuzhiyun static int rt5514_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
898*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
901*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
902*4882a593Smuzhiyun struct rl6231_pll_code pll_code;
903*4882a593Smuzhiyun int ret;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (!freq_in || !freq_out) {
906*4882a593Smuzhiyun dev_dbg(component->dev, "PLL disabled\n");
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun rt5514->pll_in = 0;
909*4882a593Smuzhiyun rt5514->pll_out = 0;
910*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_CLK_CTRL2,
911*4882a593Smuzhiyun RT5514_CLK_SYS_PRE_SEL_MASK,
912*4882a593Smuzhiyun RT5514_CLK_SYS_PRE_SEL_MCLK);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (source == rt5514->pll_src && freq_in == rt5514->pll_in &&
918*4882a593Smuzhiyun freq_out == rt5514->pll_out)
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun switch (source) {
922*4882a593Smuzhiyun case RT5514_PLL1_S_MCLK:
923*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL,
924*4882a593Smuzhiyun RT5514_PLL_1_SEL_MASK, RT5514_PLL_1_SEL_MCLK);
925*4882a593Smuzhiyun break;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun case RT5514_PLL1_S_BCLK:
928*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_PLL_SOURCE_CTRL,
929*4882a593Smuzhiyun RT5514_PLL_1_SEL_MASK, RT5514_PLL_1_SEL_SCLK);
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun default:
933*4882a593Smuzhiyun dev_err(component->dev, "Unknown PLL source %d\n", source);
934*4882a593Smuzhiyun return -EINVAL;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
938*4882a593Smuzhiyun if (ret < 0) {
939*4882a593Smuzhiyun dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
940*4882a593Smuzhiyun return ret;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
944*4882a593Smuzhiyun pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
945*4882a593Smuzhiyun pll_code.n_code, pll_code.k_code);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun regmap_write(rt5514->regmap, RT5514_ANA_CTRL_PLL1_1,
948*4882a593Smuzhiyun pll_code.k_code << RT5514_PLL_K_SFT |
949*4882a593Smuzhiyun pll_code.n_code << RT5514_PLL_N_SFT |
950*4882a593Smuzhiyun (pll_code.m_bp ? 0 : pll_code.m_code) << RT5514_PLL_M_SFT);
951*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_ANA_CTRL_PLL1_2,
952*4882a593Smuzhiyun RT5514_PLL_M_BP, pll_code.m_bp << RT5514_PLL_M_BP_SFT);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun rt5514->pll_in = freq_in;
955*4882a593Smuzhiyun rt5514->pll_out = freq_out;
956*4882a593Smuzhiyun rt5514->pll_src = source;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
rt5514_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)961*4882a593Smuzhiyun static int rt5514_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
962*4882a593Smuzhiyun unsigned int rx_mask, int slots, int slot_width)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
965*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
966*4882a593Smuzhiyun unsigned int val = 0, val2 = 0;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun if (rx_mask || tx_mask)
969*4882a593Smuzhiyun val |= RT5514_TDM_MODE;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun switch (tx_mask) {
972*4882a593Smuzhiyun case 0x3:
973*4882a593Smuzhiyun val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH2 |
974*4882a593Smuzhiyun RT5514_TDM_DOCKING_START_SLOT0;
975*4882a593Smuzhiyun break;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun case 0x30:
978*4882a593Smuzhiyun val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH2 |
979*4882a593Smuzhiyun RT5514_TDM_DOCKING_START_SLOT4;
980*4882a593Smuzhiyun break;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun case 0xf:
983*4882a593Smuzhiyun val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH4 |
984*4882a593Smuzhiyun RT5514_TDM_DOCKING_START_SLOT0;
985*4882a593Smuzhiyun break;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun case 0xf0:
988*4882a593Smuzhiyun val2 |= RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH4 |
989*4882a593Smuzhiyun RT5514_TDM_DOCKING_START_SLOT4;
990*4882a593Smuzhiyun break;
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun default:
993*4882a593Smuzhiyun break;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun switch (slots) {
999*4882a593Smuzhiyun case 4:
1000*4882a593Smuzhiyun val |= RT5514_TDMSLOT_SEL_RX_4CH | RT5514_TDMSLOT_SEL_TX_4CH;
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun case 6:
1004*4882a593Smuzhiyun val |= RT5514_TDMSLOT_SEL_RX_6CH | RT5514_TDMSLOT_SEL_TX_6CH;
1005*4882a593Smuzhiyun break;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun case 8:
1008*4882a593Smuzhiyun val |= RT5514_TDMSLOT_SEL_RX_8CH | RT5514_TDMSLOT_SEL_TX_8CH;
1009*4882a593Smuzhiyun break;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun case 2:
1012*4882a593Smuzhiyun default:
1013*4882a593Smuzhiyun break;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun switch (slot_width) {
1017*4882a593Smuzhiyun case 20:
1018*4882a593Smuzhiyun val |= RT5514_CH_LEN_RX_20 | RT5514_CH_LEN_TX_20;
1019*4882a593Smuzhiyun break;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun case 24:
1022*4882a593Smuzhiyun val |= RT5514_CH_LEN_RX_24 | RT5514_CH_LEN_TX_24;
1023*4882a593Smuzhiyun break;
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun case 25:
1026*4882a593Smuzhiyun val |= RT5514_TDM_MODE2;
1027*4882a593Smuzhiyun break;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun case 32:
1030*4882a593Smuzhiyun val |= RT5514_CH_LEN_RX_32 | RT5514_CH_LEN_TX_32;
1031*4882a593Smuzhiyun break;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun case 16:
1034*4882a593Smuzhiyun default:
1035*4882a593Smuzhiyun break;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL1, RT5514_TDM_MODE |
1039*4882a593Smuzhiyun RT5514_TDMSLOT_SEL_RX_MASK | RT5514_TDMSLOT_SEL_TX_MASK |
1040*4882a593Smuzhiyun RT5514_CH_LEN_RX_MASK | RT5514_CH_LEN_TX_MASK |
1041*4882a593Smuzhiyun RT5514_TDM_MODE2, val);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun regmap_update_bits(rt5514->regmap, RT5514_I2S_CTRL2,
1044*4882a593Smuzhiyun RT5514_TDM_DOCKING_MODE | RT5514_TDM_DOCKING_VALID_CH_MASK |
1045*4882a593Smuzhiyun RT5514_TDM_DOCKING_START_MASK, val2);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
rt5514_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1050*4882a593Smuzhiyun static int rt5514_set_bias_level(struct snd_soc_component *component,
1051*4882a593Smuzhiyun enum snd_soc_bias_level level)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
1054*4882a593Smuzhiyun int ret;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun switch (level) {
1057*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1058*4882a593Smuzhiyun if (IS_ERR(rt5514->mclk))
1059*4882a593Smuzhiyun break;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON) {
1062*4882a593Smuzhiyun clk_disable_unprepare(rt5514->mclk);
1063*4882a593Smuzhiyun } else {
1064*4882a593Smuzhiyun ret = clk_prepare_enable(rt5514->mclk);
1065*4882a593Smuzhiyun if (ret)
1066*4882a593Smuzhiyun return ret;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1071*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1072*4882a593Smuzhiyun /*
1073*4882a593Smuzhiyun * If the DSP is enabled in start of recording, the DSP
1074*4882a593Smuzhiyun * should be disabled, and sync back to normal recording
1075*4882a593Smuzhiyun * settings to make sure recording properly.
1076*4882a593Smuzhiyun */
1077*4882a593Smuzhiyun if (rt5514->dsp_enabled) {
1078*4882a593Smuzhiyun rt5514->dsp_enabled = 0;
1079*4882a593Smuzhiyun regmap_multi_reg_write(rt5514->i2c_regmap,
1080*4882a593Smuzhiyun rt5514_i2c_patch,
1081*4882a593Smuzhiyun ARRAY_SIZE(rt5514_i2c_patch));
1082*4882a593Smuzhiyun regcache_mark_dirty(rt5514->regmap);
1083*4882a593Smuzhiyun regcache_sync(rt5514->regmap);
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun default:
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
rt5514_probe(struct snd_soc_component * component)1095*4882a593Smuzhiyun static int rt5514_probe(struct snd_soc_component *component)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct rt5514_priv *rt5514 = snd_soc_component_get_drvdata(component);
1098*4882a593Smuzhiyun struct platform_device *pdev = container_of(component->dev,
1099*4882a593Smuzhiyun struct platform_device, dev);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun rt5514->mclk = devm_clk_get(component->dev, "mclk");
1102*4882a593Smuzhiyun if (PTR_ERR(rt5514->mclk) == -EPROBE_DEFER)
1103*4882a593Smuzhiyun return -EPROBE_DEFER;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (rt5514->pdata.dsp_calib_clk_name) {
1106*4882a593Smuzhiyun rt5514->dsp_calib_clk = devm_clk_get(&pdev->dev,
1107*4882a593Smuzhiyun rt5514->pdata.dsp_calib_clk_name);
1108*4882a593Smuzhiyun if (PTR_ERR(rt5514->dsp_calib_clk) == -EPROBE_DEFER)
1109*4882a593Smuzhiyun return -EPROBE_DEFER;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun rt5514->component = component;
1113*4882a593Smuzhiyun rt5514->pll3_cal_value = 0x0078b000;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return 0;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
rt5514_i2c_read(void * context,unsigned int reg,unsigned int * val)1118*4882a593Smuzhiyun static int rt5514_i2c_read(void *context, unsigned int reg, unsigned int *val)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun struct i2c_client *client = context;
1121*4882a593Smuzhiyun struct rt5514_priv *rt5514 = i2c_get_clientdata(client);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun regmap_read(rt5514->i2c_regmap, reg | RT5514_DSP_MAPPING, val);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun return 0;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
rt5514_i2c_write(void * context,unsigned int reg,unsigned int val)1128*4882a593Smuzhiyun static int rt5514_i2c_write(void *context, unsigned int reg, unsigned int val)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct i2c_client *client = context;
1131*4882a593Smuzhiyun struct rt5514_priv *rt5514 = i2c_get_clientdata(client);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun regmap_write(rt5514->i2c_regmap, reg | RT5514_DSP_MAPPING, val);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return 0;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun #define RT5514_STEREO_RATES SNDRV_PCM_RATE_8000_192000
1139*4882a593Smuzhiyun #define RT5514_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1140*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt5514_aif_dai_ops = {
1143*4882a593Smuzhiyun .hw_params = rt5514_hw_params,
1144*4882a593Smuzhiyun .set_fmt = rt5514_set_dai_fmt,
1145*4882a593Smuzhiyun .set_sysclk = rt5514_set_dai_sysclk,
1146*4882a593Smuzhiyun .set_pll = rt5514_set_dai_pll,
1147*4882a593Smuzhiyun .set_tdm_slot = rt5514_set_tdm_slot,
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static struct snd_soc_dai_driver rt5514_dai[] = {
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun .name = "rt5514-aif1",
1153*4882a593Smuzhiyun .id = 0,
1154*4882a593Smuzhiyun .capture = {
1155*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
1156*4882a593Smuzhiyun .channels_min = 1,
1157*4882a593Smuzhiyun .channels_max = 4,
1158*4882a593Smuzhiyun .rates = RT5514_STEREO_RATES,
1159*4882a593Smuzhiyun .formats = RT5514_FORMATS,
1160*4882a593Smuzhiyun },
1161*4882a593Smuzhiyun .ops = &rt5514_aif_dai_ops,
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun };
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt5514 = {
1166*4882a593Smuzhiyun .probe = rt5514_probe,
1167*4882a593Smuzhiyun .set_bias_level = rt5514_set_bias_level,
1168*4882a593Smuzhiyun .controls = rt5514_snd_controls,
1169*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(rt5514_snd_controls),
1170*4882a593Smuzhiyun .dapm_widgets = rt5514_dapm_widgets,
1171*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(rt5514_dapm_widgets),
1172*4882a593Smuzhiyun .dapm_routes = rt5514_dapm_routes,
1173*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(rt5514_dapm_routes),
1174*4882a593Smuzhiyun .use_pmdown_time = 1,
1175*4882a593Smuzhiyun .endianness = 1,
1176*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1177*4882a593Smuzhiyun };
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun static const struct regmap_config rt5514_i2c_regmap = {
1180*4882a593Smuzhiyun .name = "i2c",
1181*4882a593Smuzhiyun .reg_bits = 32,
1182*4882a593Smuzhiyun .val_bits = 32,
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun .readable_reg = rt5514_i2c_readable_register,
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun .cache_type = REGCACHE_NONE,
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static const struct regmap_config rt5514_regmap = {
1190*4882a593Smuzhiyun .reg_bits = 16,
1191*4882a593Smuzhiyun .val_bits = 32,
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun .max_register = RT5514_VENDOR_ID2,
1194*4882a593Smuzhiyun .volatile_reg = rt5514_volatile_register,
1195*4882a593Smuzhiyun .readable_reg = rt5514_readable_register,
1196*4882a593Smuzhiyun .reg_read = rt5514_i2c_read,
1197*4882a593Smuzhiyun .reg_write = rt5514_i2c_write,
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1200*4882a593Smuzhiyun .reg_defaults = rt5514_reg,
1201*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(rt5514_reg),
1202*4882a593Smuzhiyun .use_single_read = true,
1203*4882a593Smuzhiyun .use_single_write = true,
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const struct i2c_device_id rt5514_i2c_id[] = {
1207*4882a593Smuzhiyun { "rt5514", 0 },
1208*4882a593Smuzhiyun { }
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rt5514_i2c_id);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun #if defined(CONFIG_OF)
1213*4882a593Smuzhiyun static const struct of_device_id rt5514_of_match[] = {
1214*4882a593Smuzhiyun { .compatible = "realtek,rt5514", },
1215*4882a593Smuzhiyun {},
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt5514_of_match);
1218*4882a593Smuzhiyun #endif
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1221*4882a593Smuzhiyun static const struct acpi_device_id rt5514_acpi_match[] = {
1222*4882a593Smuzhiyun { "10EC5514", 0},
1223*4882a593Smuzhiyun {},
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt5514_acpi_match);
1226*4882a593Smuzhiyun #endif
1227*4882a593Smuzhiyun
rt5514_parse_dp(struct rt5514_priv * rt5514,struct device * dev)1228*4882a593Smuzhiyun static int rt5514_parse_dp(struct rt5514_priv *rt5514, struct device *dev)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun device_property_read_u32(dev, "realtek,dmic-init-delay-ms",
1231*4882a593Smuzhiyun &rt5514->pdata.dmic_init_delay);
1232*4882a593Smuzhiyun device_property_read_string(dev, "realtek,dsp-calib-clk-name",
1233*4882a593Smuzhiyun &rt5514->pdata.dsp_calib_clk_name);
1234*4882a593Smuzhiyun device_property_read_u32(dev, "realtek,dsp-calib-clk-rate",
1235*4882a593Smuzhiyun &rt5514->pdata.dsp_calib_clk_rate);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun return 0;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
rt5514_i2c_resume(struct device * dev)1240*4882a593Smuzhiyun static __maybe_unused int rt5514_i2c_resume(struct device *dev)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct rt5514_priv *rt5514 = dev_get_drvdata(dev);
1243*4882a593Smuzhiyun unsigned int val;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /*
1246*4882a593Smuzhiyun * Add a bogus read to avoid rt5514's confusion after s2r in case it
1247*4882a593Smuzhiyun * saw glitches on the i2c lines and thought the other side sent a
1248*4882a593Smuzhiyun * start bit.
1249*4882a593Smuzhiyun */
1250*4882a593Smuzhiyun regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
rt5514_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1255*4882a593Smuzhiyun static int rt5514_i2c_probe(struct i2c_client *i2c,
1256*4882a593Smuzhiyun const struct i2c_device_id *id)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun struct rt5514_platform_data *pdata = dev_get_platdata(&i2c->dev);
1259*4882a593Smuzhiyun struct rt5514_priv *rt5514;
1260*4882a593Smuzhiyun int ret;
1261*4882a593Smuzhiyun unsigned int val = ~0;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun rt5514 = devm_kzalloc(&i2c->dev, sizeof(struct rt5514_priv),
1264*4882a593Smuzhiyun GFP_KERNEL);
1265*4882a593Smuzhiyun if (rt5514 == NULL)
1266*4882a593Smuzhiyun return -ENOMEM;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun i2c_set_clientdata(i2c, rt5514);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (pdata)
1271*4882a593Smuzhiyun rt5514->pdata = *pdata;
1272*4882a593Smuzhiyun else
1273*4882a593Smuzhiyun rt5514_parse_dp(rt5514, &i2c->dev);
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun rt5514->i2c_regmap = devm_regmap_init_i2c(i2c, &rt5514_i2c_regmap);
1276*4882a593Smuzhiyun if (IS_ERR(rt5514->i2c_regmap)) {
1277*4882a593Smuzhiyun ret = PTR_ERR(rt5514->i2c_regmap);
1278*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1279*4882a593Smuzhiyun ret);
1280*4882a593Smuzhiyun return ret;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun rt5514->regmap = devm_regmap_init(&i2c->dev, NULL, i2c, &rt5514_regmap);
1284*4882a593Smuzhiyun if (IS_ERR(rt5514->regmap)) {
1285*4882a593Smuzhiyun ret = PTR_ERR(rt5514->regmap);
1286*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1287*4882a593Smuzhiyun ret);
1288*4882a593Smuzhiyun return ret;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /*
1292*4882a593Smuzhiyun * The rt5514 can get confused if the i2c lines glitch together, as
1293*4882a593Smuzhiyun * can happen at bootup as regulators are turned off and on. If it's
1294*4882a593Smuzhiyun * in this glitched state the first i2c read will fail, so we'll give
1295*4882a593Smuzhiyun * it one change to retry.
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun ret = regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
1298*4882a593Smuzhiyun if (ret || val != RT5514_DEVICE_ID)
1299*4882a593Smuzhiyun ret = regmap_read(rt5514->regmap, RT5514_VENDOR_ID2, &val);
1300*4882a593Smuzhiyun if (ret || val != RT5514_DEVICE_ID) {
1301*4882a593Smuzhiyun dev_err(&i2c->dev,
1302*4882a593Smuzhiyun "Device with ID register %x is not rt5514\n", val);
1303*4882a593Smuzhiyun return -ENODEV;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun ret = regmap_multi_reg_write(rt5514->i2c_regmap, rt5514_i2c_patch,
1307*4882a593Smuzhiyun ARRAY_SIZE(rt5514_i2c_patch));
1308*4882a593Smuzhiyun if (ret != 0)
1309*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to apply i2c_regmap patch: %d\n",
1310*4882a593Smuzhiyun ret);
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun ret = regmap_register_patch(rt5514->regmap, rt5514_patch,
1313*4882a593Smuzhiyun ARRAY_SIZE(rt5514_patch));
1314*4882a593Smuzhiyun if (ret != 0)
1315*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun return devm_snd_soc_register_component(&i2c->dev,
1318*4882a593Smuzhiyun &soc_component_dev_rt5514,
1319*4882a593Smuzhiyun rt5514_dai, ARRAY_SIZE(rt5514_dai));
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun static const struct dev_pm_ops rt5514_i2_pm_ops = {
1323*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(NULL, rt5514_i2c_resume)
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun static struct i2c_driver rt5514_i2c_driver = {
1327*4882a593Smuzhiyun .driver = {
1328*4882a593Smuzhiyun .name = "rt5514",
1329*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(rt5514_acpi_match),
1330*4882a593Smuzhiyun .of_match_table = of_match_ptr(rt5514_of_match),
1331*4882a593Smuzhiyun .pm = &rt5514_i2_pm_ops,
1332*4882a593Smuzhiyun },
1333*4882a593Smuzhiyun .probe = rt5514_i2c_probe,
1334*4882a593Smuzhiyun .id_table = rt5514_i2c_id,
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun module_i2c_driver(rt5514_i2c_driver);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT5514 driver");
1339*4882a593Smuzhiyun MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
1340*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1341