xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt1308-sdw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // rt1308-sdw.c -- rt1308 ALSA SoC audio driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright(c) 2019 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/pm_runtime.h>
11*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
12*4882a593Smuzhiyun #include <linux/soundwire/sdw.h>
13*4882a593Smuzhiyun #include <linux/soundwire/sdw_type.h>
14*4882a593Smuzhiyun #include <linux/soundwire/sdw_registers.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/regmap.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/soc-dapm.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "rt1308.h"
25*4882a593Smuzhiyun #include "rt1308-sdw.h"
26*4882a593Smuzhiyun 
rt1308_readable_register(struct device * dev,unsigned int reg)27*4882a593Smuzhiyun static bool rt1308_readable_register(struct device *dev, unsigned int reg)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	switch (reg) {
30*4882a593Smuzhiyun 	case 0x00e0:
31*4882a593Smuzhiyun 	case 0x00f0:
32*4882a593Smuzhiyun 	case 0x2f01 ... 0x2f07:
33*4882a593Smuzhiyun 	case 0x3000 ... 0x3001:
34*4882a593Smuzhiyun 	case 0x3004 ... 0x3005:
35*4882a593Smuzhiyun 	case 0x3008:
36*4882a593Smuzhiyun 	case 0x300a:
37*4882a593Smuzhiyun 	case 0xc000 ... 0xcff3:
38*4882a593Smuzhiyun 		return true;
39*4882a593Smuzhiyun 	default:
40*4882a593Smuzhiyun 		return false;
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
rt1308_volatile_register(struct device * dev,unsigned int reg)44*4882a593Smuzhiyun static bool rt1308_volatile_register(struct device *dev, unsigned int reg)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	switch (reg) {
47*4882a593Smuzhiyun 	case 0x2f01 ... 0x2f07:
48*4882a593Smuzhiyun 	case 0x3000 ... 0x3001:
49*4882a593Smuzhiyun 	case 0x3004 ... 0x3005:
50*4882a593Smuzhiyun 	case 0x3008:
51*4882a593Smuzhiyun 	case 0x300a:
52*4882a593Smuzhiyun 	case 0xc000:
53*4882a593Smuzhiyun 		return true;
54*4882a593Smuzhiyun 	default:
55*4882a593Smuzhiyun 		return false;
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const struct regmap_config rt1308_sdw_regmap = {
60*4882a593Smuzhiyun 	.reg_bits = 32,
61*4882a593Smuzhiyun 	.val_bits = 8,
62*4882a593Smuzhiyun 	.readable_reg = rt1308_readable_register,
63*4882a593Smuzhiyun 	.volatile_reg = rt1308_volatile_register,
64*4882a593Smuzhiyun 	.max_register = 0xcfff,
65*4882a593Smuzhiyun 	.reg_defaults = rt1308_reg_defaults,
66*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(rt1308_reg_defaults),
67*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
68*4882a593Smuzhiyun 	.use_single_read = true,
69*4882a593Smuzhiyun 	.use_single_write = true,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Bus clock frequency */
73*4882a593Smuzhiyun #define RT1308_CLK_FREQ_9600000HZ 9600000
74*4882a593Smuzhiyun #define RT1308_CLK_FREQ_12000000HZ 12000000
75*4882a593Smuzhiyun #define RT1308_CLK_FREQ_6000000HZ 6000000
76*4882a593Smuzhiyun #define RT1308_CLK_FREQ_4800000HZ 4800000
77*4882a593Smuzhiyun #define RT1308_CLK_FREQ_2400000HZ 2400000
78*4882a593Smuzhiyun #define RT1308_CLK_FREQ_12288000HZ 12288000
79*4882a593Smuzhiyun 
rt1308_clock_config(struct device * dev)80*4882a593Smuzhiyun static int rt1308_clock_config(struct device *dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
83*4882a593Smuzhiyun 	unsigned int clk_freq, value;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	clk_freq = (rt1308->params.curr_dr_freq >> 1);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	switch (clk_freq) {
88*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_12000000HZ:
89*4882a593Smuzhiyun 		value = 0x0;
90*4882a593Smuzhiyun 		break;
91*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_6000000HZ:
92*4882a593Smuzhiyun 		value = 0x1;
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_9600000HZ:
95*4882a593Smuzhiyun 		value = 0x2;
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_4800000HZ:
98*4882a593Smuzhiyun 		value = 0x3;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_2400000HZ:
101*4882a593Smuzhiyun 		value = 0x4;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case RT1308_CLK_FREQ_12288000HZ:
104*4882a593Smuzhiyun 		value = 0x5;
105*4882a593Smuzhiyun 		break;
106*4882a593Smuzhiyun 	default:
107*4882a593Smuzhiyun 		return -EINVAL;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xe0, value);
111*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xf0, value);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	dev_dbg(dev, "%s complete, clk_freq=%d\n", __func__, clk_freq);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
rt1308_read_prop(struct sdw_slave * slave)118*4882a593Smuzhiyun static int rt1308_read_prop(struct sdw_slave *slave)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct sdw_slave_prop *prop = &slave->prop;
121*4882a593Smuzhiyun 	int nval, i;
122*4882a593Smuzhiyun 	u32 bit;
123*4882a593Smuzhiyun 	unsigned long addr;
124*4882a593Smuzhiyun 	struct sdw_dpn_prop *dpn;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	prop->scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
127*4882a593Smuzhiyun 	prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	prop->paging_support = true;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* first we need to allocate memory for set bits in port lists */
132*4882a593Smuzhiyun 	prop->source_ports = 0x00; /* BITMAP: 00010100 (not enable yet) */
133*4882a593Smuzhiyun 	prop->sink_ports = 0x2; /* BITMAP:  00000010 */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* for sink */
136*4882a593Smuzhiyun 	nval = hweight32(prop->sink_ports);
137*4882a593Smuzhiyun 	prop->sink_dpn_prop = devm_kcalloc(&slave->dev, nval,
138*4882a593Smuzhiyun 						sizeof(*prop->sink_dpn_prop),
139*4882a593Smuzhiyun 						GFP_KERNEL);
140*4882a593Smuzhiyun 	if (!prop->sink_dpn_prop)
141*4882a593Smuzhiyun 		return -ENOMEM;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	i = 0;
144*4882a593Smuzhiyun 	dpn = prop->sink_dpn_prop;
145*4882a593Smuzhiyun 	addr = prop->sink_ports;
146*4882a593Smuzhiyun 	for_each_set_bit(bit, &addr, 32) {
147*4882a593Smuzhiyun 		dpn[i].num = bit;
148*4882a593Smuzhiyun 		dpn[i].type = SDW_DPN_FULL;
149*4882a593Smuzhiyun 		dpn[i].simple_ch_prep_sm = true;
150*4882a593Smuzhiyun 		dpn[i].ch_prep_timeout = 10;
151*4882a593Smuzhiyun 		i++;
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* set the timeout values */
155*4882a593Smuzhiyun 	prop->clk_stop_timeout = 20;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	dev_dbg(&slave->dev, "%s\n", __func__);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rt1308_io_init(struct device * dev,struct sdw_slave * slave)162*4882a593Smuzhiyun static int rt1308_io_init(struct device *dev, struct sdw_slave *slave)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
165*4882a593Smuzhiyun 	int ret = 0;
166*4882a593Smuzhiyun 	unsigned int efuse_m_btl_l, efuse_m_btl_r, tmp;
167*4882a593Smuzhiyun 	unsigned int efuse_c_btl_l, efuse_c_btl_r;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (rt1308->hw_init)
170*4882a593Smuzhiyun 		return 0;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (rt1308->first_hw_init) {
173*4882a593Smuzhiyun 		regcache_cache_only(rt1308->regmap, false);
174*4882a593Smuzhiyun 		regcache_cache_bypass(rt1308->regmap, true);
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/*
178*4882a593Smuzhiyun 	 * PM runtime is only enabled when a Slave reports as Attached
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	if (!rt1308->first_hw_init) {
181*4882a593Smuzhiyun 		/* set autosuspend parameters */
182*4882a593Smuzhiyun 		pm_runtime_set_autosuspend_delay(&slave->dev, 3000);
183*4882a593Smuzhiyun 		pm_runtime_use_autosuspend(&slave->dev);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		/* update count of parent 'active' children */
186*4882a593Smuzhiyun 		pm_runtime_set_active(&slave->dev);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		/* make sure the device does not suspend immediately */
189*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(&slave->dev);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		pm_runtime_enable(&slave->dev);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	pm_runtime_get_noresume(&slave->dev);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* sw reset */
197*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, RT1308_SDW_RESET, 0);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* read efuse */
200*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc360, 0x01);
201*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc361, 0x80);
202*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc7f0, 0x04);
203*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc7f1, 0xfe);
204*4882a593Smuzhiyun 	msleep(100);
205*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc7f0, 0x44);
206*4882a593Smuzhiyun 	msleep(20);
207*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc240, 0x10);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc861, &tmp);
210*4882a593Smuzhiyun 	efuse_m_btl_l = tmp;
211*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc860, &tmp);
212*4882a593Smuzhiyun 	efuse_m_btl_l = efuse_m_btl_l | (tmp << 8);
213*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc863, &tmp);
214*4882a593Smuzhiyun 	efuse_c_btl_l = tmp;
215*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc862, &tmp);
216*4882a593Smuzhiyun 	efuse_c_btl_l = efuse_c_btl_l | (tmp << 8);
217*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc871, &tmp);
218*4882a593Smuzhiyun 	efuse_m_btl_r = tmp;
219*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc870, &tmp);
220*4882a593Smuzhiyun 	efuse_m_btl_r = efuse_m_btl_r | (tmp << 8);
221*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc873, &tmp);
222*4882a593Smuzhiyun 	efuse_c_btl_r = tmp;
223*4882a593Smuzhiyun 	regmap_read(rt1308->regmap, 0xc872, &tmp);
224*4882a593Smuzhiyun 	efuse_c_btl_r = efuse_c_btl_r | (tmp << 8);
225*4882a593Smuzhiyun 	dev_dbg(&slave->dev, "%s m_btl_l=0x%x, m_btl_r=0x%x\n", __func__,
226*4882a593Smuzhiyun 		efuse_m_btl_l, efuse_m_btl_r);
227*4882a593Smuzhiyun 	dev_dbg(&slave->dev, "%s c_btl_l=0x%x, c_btl_r=0x%x\n", __func__,
228*4882a593Smuzhiyun 		efuse_c_btl_l, efuse_c_btl_r);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* initial settings */
231*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc103, 0xc0);
232*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc030, 0x17);
233*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc031, 0x81);
234*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc032, 0x26);
235*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc040, 0x80);
236*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc041, 0x80);
237*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc042, 0x06);
238*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc052, 0x0a);
239*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc080, 0x0a);
240*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc060, 0x02);
241*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc061, 0x75);
242*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc062, 0x05);
243*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc171, 0x07);
244*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc173, 0x0d);
245*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc311, 0x7f);
246*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc900, 0x90);
247*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc1a0, 0x84);
248*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc1a1, 0x01);
249*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc360, 0x78);
250*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc361, 0x87);
251*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc0a1, 0x71);
252*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc210, 0x00);
253*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc070, 0x00);
254*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc100, 0xd7);
255*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc101, 0xd7);
256*4882a593Smuzhiyun 	regmap_write(rt1308->regmap, 0xc300, 0x09);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (rt1308->first_hw_init) {
259*4882a593Smuzhiyun 		regcache_cache_bypass(rt1308->regmap, false);
260*4882a593Smuzhiyun 		regcache_mark_dirty(rt1308->regmap);
261*4882a593Smuzhiyun 	} else
262*4882a593Smuzhiyun 		rt1308->first_hw_init = true;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* Mark Slave initialization complete */
265*4882a593Smuzhiyun 	rt1308->hw_init = true;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(&slave->dev);
268*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&slave->dev);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	dev_dbg(&slave->dev, "%s hw_init complete\n", __func__);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
rt1308_update_status(struct sdw_slave * slave,enum sdw_slave_status status)275*4882a593Smuzhiyun static int rt1308_update_status(struct sdw_slave *slave,
276*4882a593Smuzhiyun 					enum sdw_slave_status status)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	struct  rt1308_sdw_priv *rt1308 = dev_get_drvdata(&slave->dev);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* Update the status */
281*4882a593Smuzhiyun 	rt1308->status = status;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (status == SDW_SLAVE_UNATTACHED)
284*4882a593Smuzhiyun 		rt1308->hw_init = false;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/*
287*4882a593Smuzhiyun 	 * Perform initialization only if slave status is present and
288*4882a593Smuzhiyun 	 * hw_init flag is false
289*4882a593Smuzhiyun 	 */
290*4882a593Smuzhiyun 	if (rt1308->hw_init || rt1308->status != SDW_SLAVE_ATTACHED)
291*4882a593Smuzhiyun 		return 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* perform I/O transfers required for Slave initialization */
294*4882a593Smuzhiyun 	return rt1308_io_init(&slave->dev, slave);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
rt1308_bus_config(struct sdw_slave * slave,struct sdw_bus_params * params)297*4882a593Smuzhiyun static int rt1308_bus_config(struct sdw_slave *slave,
298*4882a593Smuzhiyun 				struct sdw_bus_params *params)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(&slave->dev);
301*4882a593Smuzhiyun 	int ret;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	memcpy(&rt1308->params, params, sizeof(*params));
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	ret = rt1308_clock_config(&slave->dev);
306*4882a593Smuzhiyun 	if (ret < 0)
307*4882a593Smuzhiyun 		dev_err(&slave->dev, "Invalid clk config");
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return ret;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
rt1308_interrupt_callback(struct sdw_slave * slave,struct sdw_slave_intr_status * status)312*4882a593Smuzhiyun static int rt1308_interrupt_callback(struct sdw_slave *slave,
313*4882a593Smuzhiyun 					struct sdw_slave_intr_status *status)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	dev_dbg(&slave->dev,
316*4882a593Smuzhiyun 		"%s control_port_stat=%x", __func__, status->control_port);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
rt1308_classd_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)321*4882a593Smuzhiyun static int rt1308_classd_event(struct snd_soc_dapm_widget *w,
322*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct snd_soc_component *component =
325*4882a593Smuzhiyun 		snd_soc_dapm_to_component(w->dapm);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	switch (event) {
328*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
329*4882a593Smuzhiyun 		msleep(30);
330*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
331*4882a593Smuzhiyun 			RT1308_SDW_OFFSET | (RT1308_POWER_STATUS << 4),
332*4882a593Smuzhiyun 			0x3,	0x3);
333*4882a593Smuzhiyun 		msleep(40);
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
336*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
337*4882a593Smuzhiyun 			RT1308_SDW_OFFSET | (RT1308_POWER_STATUS << 4),
338*4882a593Smuzhiyun 			0x3, 0);
339*4882a593Smuzhiyun 		usleep_range(150000, 200000);
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	default:
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const char * const rt1308_rx_data_ch_select[] = {
350*4882a593Smuzhiyun 	"LR",
351*4882a593Smuzhiyun 	"LL",
352*4882a593Smuzhiyun 	"RL",
353*4882a593Smuzhiyun 	"RR",
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1308_rx_data_ch_enum,
357*4882a593Smuzhiyun 	RT1308_SDW_OFFSET | (RT1308_DATA_PATH << 4), 0,
358*4882a593Smuzhiyun 	rt1308_rx_data_ch_select);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1308_snd_controls[] = {
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* I2S Data Channel Selection */
363*4882a593Smuzhiyun 	SOC_ENUM("RX Channel Select", rt1308_rx_data_ch_enum),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1308_sto_dac_l =
367*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("Switch",
368*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE3 | (RT1308_DAC_SET << 4),
369*4882a593Smuzhiyun 		RT1308_DVOL_MUTE_L_EN_SFT, 1, 1);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1308_sto_dac_r =
372*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("Switch",
373*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE3 | (RT1308_DAC_SET << 4),
374*4882a593Smuzhiyun 		RT1308_DVOL_MUTE_R_EN_SFT, 1, 1);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt1308_dapm_widgets[] = {
377*4882a593Smuzhiyun 	/* Audio Interface */
378*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF1RX", "DP1 Playback", 0, SND_SOC_NOPM, 0, 0),
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* Supply Widgets */
381*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MBIAS20U",
382*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	7, 0, NULL, 0),
383*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ALDO",
384*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	6, 0, NULL, 0),
385*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DBG",
386*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	5, 0, NULL, 0),
387*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DACL",
388*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	4, 0, NULL, 0),
389*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("CLK25M",
390*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	2, 0, NULL, 0),
391*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC_R",
392*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	1, 0, NULL, 0),
393*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC_L",
394*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	0, 0, NULL, 0),
395*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC Power",
396*4882a593Smuzhiyun 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	3, 0, NULL, 0),
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DLDO",
399*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	5, 0, NULL, 0),
400*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VREF",
401*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	4, 0, NULL, 0),
402*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIXER_R",
403*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	2, 0, NULL, 0),
404*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIXER_L",
405*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	1, 0, NULL, 0),
406*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MBIAS4U",
407*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	0, 0, NULL, 0),
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2_LDO",
410*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 4, 0, NULL, 0),
411*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2B",
412*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 3, 0, NULL, 0),
413*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2F",
414*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 2, 0, NULL, 0),
415*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2F2",
416*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 1, 0, NULL, 0),
417*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL2B2",
418*4882a593Smuzhiyun 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 0, 0, NULL, 0),
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* Digital Interface */
421*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
422*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("DAC L", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_l),
423*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("DAC R", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_r),
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	/* Output Lines */
426*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA_E("CLASS D", SND_SOC_NOPM, 0, 0, NULL, 0,
427*4882a593Smuzhiyun 		rt1308_classd_event,
428*4882a593Smuzhiyun 		SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
429*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPOL"),
430*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPOR"),
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt1308_dapm_routes[] = {
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	{ "DAC", NULL, "AIF1RX" },
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	{ "DAC", NULL, "MBIAS20U" },
438*4882a593Smuzhiyun 	{ "DAC", NULL, "ALDO" },
439*4882a593Smuzhiyun 	{ "DAC", NULL, "DBG" },
440*4882a593Smuzhiyun 	{ "DAC", NULL, "DACL" },
441*4882a593Smuzhiyun 	{ "DAC", NULL, "CLK25M" },
442*4882a593Smuzhiyun 	{ "DAC", NULL, "ADC_R" },
443*4882a593Smuzhiyun 	{ "DAC", NULL, "ADC_L" },
444*4882a593Smuzhiyun 	{ "DAC", NULL, "DLDO" },
445*4882a593Smuzhiyun 	{ "DAC", NULL, "VREF" },
446*4882a593Smuzhiyun 	{ "DAC", NULL, "MIXER_R" },
447*4882a593Smuzhiyun 	{ "DAC", NULL, "MIXER_L" },
448*4882a593Smuzhiyun 	{ "DAC", NULL, "MBIAS4U" },
449*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL2_LDO" },
450*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL2B" },
451*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL2F" },
452*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL2F2" },
453*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL2B2" },
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	{ "DAC L", "Switch", "DAC" },
456*4882a593Smuzhiyun 	{ "DAC R", "Switch", "DAC" },
457*4882a593Smuzhiyun 	{ "DAC L", NULL, "DAC Power" },
458*4882a593Smuzhiyun 	{ "DAC R", NULL, "DAC Power" },
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	{ "CLASS D", NULL, "DAC L" },
461*4882a593Smuzhiyun 	{ "CLASS D", NULL, "DAC R" },
462*4882a593Smuzhiyun 	{ "SPOL", NULL, "CLASS D" },
463*4882a593Smuzhiyun 	{ "SPOR", NULL, "CLASS D" },
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
rt1308_set_sdw_stream(struct snd_soc_dai * dai,void * sdw_stream,int direction)466*4882a593Smuzhiyun static int rt1308_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream,
467*4882a593Smuzhiyun 				int direction)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct sdw_stream_data *stream;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	if (!sdw_stream)
472*4882a593Smuzhiyun 		return 0;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	stream = kzalloc(sizeof(*stream), GFP_KERNEL);
475*4882a593Smuzhiyun 	if (!stream)
476*4882a593Smuzhiyun 		return -ENOMEM;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	stream->sdw_stream = (struct sdw_stream_runtime *)sdw_stream;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Use tx_mask or rx_mask to configure stream tag and set dma_data */
481*4882a593Smuzhiyun 	if (direction == SNDRV_PCM_STREAM_PLAYBACK)
482*4882a593Smuzhiyun 		dai->playback_dma_data = stream;
483*4882a593Smuzhiyun 	else
484*4882a593Smuzhiyun 		dai->capture_dma_data = stream;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
rt1308_sdw_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)489*4882a593Smuzhiyun static void rt1308_sdw_shutdown(struct snd_pcm_substream *substream,
490*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct sdw_stream_data *stream;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	stream = snd_soc_dai_get_dma_data(dai, substream);
495*4882a593Smuzhiyun 	snd_soc_dai_set_dma_data(dai, substream, NULL);
496*4882a593Smuzhiyun 	kfree(stream);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
rt1308_sdw_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)499*4882a593Smuzhiyun static int rt1308_sdw_set_tdm_slot(struct snd_soc_dai *dai,
500*4882a593Smuzhiyun 				   unsigned int tx_mask,
501*4882a593Smuzhiyun 				   unsigned int rx_mask,
502*4882a593Smuzhiyun 				   int slots, int slot_width)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
505*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 =
506*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (tx_mask)
509*4882a593Smuzhiyun 		return -EINVAL;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (slots > 2)
512*4882a593Smuzhiyun 		return -EINVAL;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	rt1308->rx_mask = rx_mask;
515*4882a593Smuzhiyun 	rt1308->slots = slots;
516*4882a593Smuzhiyun 	/* slot_width is not used since it's irrelevant for SoundWire */
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
rt1308_sdw_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)521*4882a593Smuzhiyun static int rt1308_sdw_hw_params(struct snd_pcm_substream *substream,
522*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
525*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 =
526*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
527*4882a593Smuzhiyun 	struct sdw_stream_config stream_config;
528*4882a593Smuzhiyun 	struct sdw_port_config port_config;
529*4882a593Smuzhiyun 	enum sdw_data_direction direction;
530*4882a593Smuzhiyun 	struct sdw_stream_data *stream;
531*4882a593Smuzhiyun 	int retval, port, num_channels, ch_mask;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	dev_dbg(dai->dev, "%s %s", __func__, dai->name);
534*4882a593Smuzhiyun 	stream = snd_soc_dai_get_dma_data(dai, substream);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	if (!stream)
537*4882a593Smuzhiyun 		return -EINVAL;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (!rt1308->sdw_slave)
540*4882a593Smuzhiyun 		return -EINVAL;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* SoundWire specific configuration */
543*4882a593Smuzhiyun 	/* port 1 for playback */
544*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
545*4882a593Smuzhiyun 		direction = SDW_DATA_DIR_RX;
546*4882a593Smuzhiyun 		port = 1;
547*4882a593Smuzhiyun 	} else {
548*4882a593Smuzhiyun 		return -EINVAL;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (rt1308->slots) {
552*4882a593Smuzhiyun 		num_channels = rt1308->slots;
553*4882a593Smuzhiyun 		ch_mask = rt1308->rx_mask;
554*4882a593Smuzhiyun 	} else {
555*4882a593Smuzhiyun 		num_channels = params_channels(params);
556*4882a593Smuzhiyun 		ch_mask = (1 << num_channels) - 1;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	stream_config.frame_rate = params_rate(params);
560*4882a593Smuzhiyun 	stream_config.ch_count = num_channels;
561*4882a593Smuzhiyun 	stream_config.bps = snd_pcm_format_width(params_format(params));
562*4882a593Smuzhiyun 	stream_config.direction = direction;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	port_config.ch_mask = ch_mask;
565*4882a593Smuzhiyun 	port_config.num = port;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	retval = sdw_stream_add_slave(rt1308->sdw_slave, &stream_config,
568*4882a593Smuzhiyun 				&port_config, 1, stream->sdw_stream);
569*4882a593Smuzhiyun 	if (retval) {
570*4882a593Smuzhiyun 		dev_err(dai->dev, "Unable to configure port\n");
571*4882a593Smuzhiyun 		return retval;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	return retval;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
rt1308_sdw_pcm_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)577*4882a593Smuzhiyun static int rt1308_sdw_pcm_hw_free(struct snd_pcm_substream *substream,
578*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
581*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 =
582*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
583*4882a593Smuzhiyun 	struct sdw_stream_data *stream =
584*4882a593Smuzhiyun 		snd_soc_dai_get_dma_data(dai, substream);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (!rt1308->sdw_slave)
587*4882a593Smuzhiyun 		return -EINVAL;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	sdw_stream_remove_slave(rt1308->sdw_slave, stream->sdw_stream);
590*4882a593Smuzhiyun 	return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun  * slave_ops: callbacks for get_clock_stop_mode, clock_stop and
595*4882a593Smuzhiyun  * port_prep are not defined for now
596*4882a593Smuzhiyun  */
597*4882a593Smuzhiyun static struct sdw_slave_ops rt1308_slave_ops = {
598*4882a593Smuzhiyun 	.read_prop = rt1308_read_prop,
599*4882a593Smuzhiyun 	.interrupt_callback = rt1308_interrupt_callback,
600*4882a593Smuzhiyun 	.update_status = rt1308_update_status,
601*4882a593Smuzhiyun 	.bus_config = rt1308_bus_config,
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_sdw_rt1308 = {
605*4882a593Smuzhiyun 	.controls = rt1308_snd_controls,
606*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(rt1308_snd_controls),
607*4882a593Smuzhiyun 	.dapm_widgets = rt1308_dapm_widgets,
608*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(rt1308_dapm_widgets),
609*4882a593Smuzhiyun 	.dapm_routes = rt1308_dapm_routes,
610*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(rt1308_dapm_routes),
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt1308_aif_dai_ops = {
614*4882a593Smuzhiyun 	.hw_params = rt1308_sdw_hw_params,
615*4882a593Smuzhiyun 	.hw_free	= rt1308_sdw_pcm_hw_free,
616*4882a593Smuzhiyun 	.set_sdw_stream	= rt1308_set_sdw_stream,
617*4882a593Smuzhiyun 	.shutdown	= rt1308_sdw_shutdown,
618*4882a593Smuzhiyun 	.set_tdm_slot	= rt1308_sdw_set_tdm_slot,
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define RT1308_STEREO_RATES SNDRV_PCM_RATE_48000
622*4882a593Smuzhiyun #define RT1308_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
623*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
624*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE)
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static struct snd_soc_dai_driver rt1308_sdw_dai[] = {
627*4882a593Smuzhiyun 	{
628*4882a593Smuzhiyun 		.name = "rt1308-aif",
629*4882a593Smuzhiyun 		.playback = {
630*4882a593Smuzhiyun 			.stream_name = "DP1 Playback",
631*4882a593Smuzhiyun 			.channels_min = 1,
632*4882a593Smuzhiyun 			.channels_max = 2,
633*4882a593Smuzhiyun 			.rates = RT1308_STEREO_RATES,
634*4882a593Smuzhiyun 			.formats = RT1308_FORMATS,
635*4882a593Smuzhiyun 		},
636*4882a593Smuzhiyun 		.ops = &rt1308_aif_dai_ops,
637*4882a593Smuzhiyun 	},
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
rt1308_sdw_init(struct device * dev,struct regmap * regmap,struct sdw_slave * slave)640*4882a593Smuzhiyun static int rt1308_sdw_init(struct device *dev, struct regmap *regmap,
641*4882a593Smuzhiyun 				struct sdw_slave *slave)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308;
644*4882a593Smuzhiyun 	int ret;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	rt1308 = devm_kzalloc(dev, sizeof(*rt1308), GFP_KERNEL);
647*4882a593Smuzhiyun 	if (!rt1308)
648*4882a593Smuzhiyun 		return -ENOMEM;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	dev_set_drvdata(dev, rt1308);
651*4882a593Smuzhiyun 	rt1308->sdw_slave = slave;
652*4882a593Smuzhiyun 	rt1308->regmap = regmap;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/*
655*4882a593Smuzhiyun 	 * Mark hw_init to false
656*4882a593Smuzhiyun 	 * HW init will be performed when device reports present
657*4882a593Smuzhiyun 	 */
658*4882a593Smuzhiyun 	rt1308->hw_init = false;
659*4882a593Smuzhiyun 	rt1308->first_hw_init = false;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	ret =  devm_snd_soc_register_component(dev,
662*4882a593Smuzhiyun 				&soc_component_sdw_rt1308,
663*4882a593Smuzhiyun 				rt1308_sdw_dai,
664*4882a593Smuzhiyun 				ARRAY_SIZE(rt1308_sdw_dai));
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	dev_dbg(&slave->dev, "%s\n", __func__);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return ret;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
rt1308_sdw_probe(struct sdw_slave * slave,const struct sdw_device_id * id)671*4882a593Smuzhiyun static int rt1308_sdw_probe(struct sdw_slave *slave,
672*4882a593Smuzhiyun 				const struct sdw_device_id *id)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct regmap *regmap;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* Regmap Initialization */
677*4882a593Smuzhiyun 	regmap = devm_regmap_init_sdw(slave, &rt1308_sdw_regmap);
678*4882a593Smuzhiyun 	if (IS_ERR(regmap))
679*4882a593Smuzhiyun 		return PTR_ERR(regmap);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	rt1308_sdw_init(&slave->dev, regmap, slave);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static const struct sdw_device_id rt1308_id[] = {
687*4882a593Smuzhiyun 	SDW_SLAVE_ENTRY_EXT(0x025d, 0x1308, 0x2, 0, 0),
688*4882a593Smuzhiyun 	{},
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun MODULE_DEVICE_TABLE(sdw, rt1308_id);
691*4882a593Smuzhiyun 
rt1308_dev_suspend(struct device * dev)692*4882a593Smuzhiyun static int __maybe_unused rt1308_dev_suspend(struct device *dev)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	if (!rt1308->hw_init)
697*4882a593Smuzhiyun 		return 0;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	regcache_cache_only(rt1308->regmap, true);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun #define RT1308_PROBE_TIMEOUT 2000
705*4882a593Smuzhiyun 
rt1308_dev_resume(struct device * dev)706*4882a593Smuzhiyun static int __maybe_unused rt1308_dev_resume(struct device *dev)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	struct sdw_slave *slave = dev_to_sdw_dev(dev);
709*4882a593Smuzhiyun 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
710*4882a593Smuzhiyun 	unsigned long time;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (!rt1308->first_hw_init)
713*4882a593Smuzhiyun 		return 0;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (!slave->unattach_request)
716*4882a593Smuzhiyun 		goto regmap_sync;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	time = wait_for_completion_timeout(&slave->initialization_complete,
719*4882a593Smuzhiyun 				msecs_to_jiffies(RT1308_PROBE_TIMEOUT));
720*4882a593Smuzhiyun 	if (!time) {
721*4882a593Smuzhiyun 		dev_err(&slave->dev, "Initialization not complete, timed out\n");
722*4882a593Smuzhiyun 		return -ETIMEDOUT;
723*4882a593Smuzhiyun 	}
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun regmap_sync:
726*4882a593Smuzhiyun 	slave->unattach_request = 0;
727*4882a593Smuzhiyun 	regcache_cache_only(rt1308->regmap, false);
728*4882a593Smuzhiyun 	regcache_sync_region(rt1308->regmap, 0xc000, 0xcfff);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct dev_pm_ops rt1308_pm = {
734*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(rt1308_dev_suspend, rt1308_dev_resume)
735*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(rt1308_dev_suspend, rt1308_dev_resume, NULL)
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static struct sdw_driver rt1308_sdw_driver = {
739*4882a593Smuzhiyun 	.driver = {
740*4882a593Smuzhiyun 		.name = "rt1308",
741*4882a593Smuzhiyun 		.owner = THIS_MODULE,
742*4882a593Smuzhiyun 		.pm = &rt1308_pm,
743*4882a593Smuzhiyun 	},
744*4882a593Smuzhiyun 	.probe = rt1308_sdw_probe,
745*4882a593Smuzhiyun 	.ops = &rt1308_slave_ops,
746*4882a593Smuzhiyun 	.id_table = rt1308_id,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun module_sdw_driver(rt1308_sdw_driver);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT1308 driver SDW");
751*4882a593Smuzhiyun MODULE_AUTHOR("Shuming Fan <shumingf@realtek.com>");
752*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
753