1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // rt1016.c -- RT1016 ALSA SoC audio amplifier driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2020 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun // Author: Oder Chiou <oder_chiou@realtek.com>
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/fs.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/firmware.h>
19*4882a593Smuzhiyun #include <linux/gpio.h>
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun #include <sound/soc-dapm.h>
25*4882a593Smuzhiyun #include <sound/initval.h>
26*4882a593Smuzhiyun #include <sound/tlv.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "rl6231.h"
29*4882a593Smuzhiyun #include "rt1016.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct reg_sequence rt1016_patch[] = {
32*4882a593Smuzhiyun {RT1016_VOL_CTRL_3, 0x8900},
33*4882a593Smuzhiyun {RT1016_ANA_CTRL_1, 0xa002},
34*4882a593Smuzhiyun {RT1016_ANA_CTRL_2, 0x0002},
35*4882a593Smuzhiyun {RT1016_CLOCK_4, 0x6700},
36*4882a593Smuzhiyun {RT1016_CLASSD_3, 0xdc55},
37*4882a593Smuzhiyun {RT1016_CLASSD_4, 0x376a},
38*4882a593Smuzhiyun {RT1016_CLASSD_5, 0x009f},
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct reg_default rt1016_reg[] = {
42*4882a593Smuzhiyun {0x00, 0x0000},
43*4882a593Smuzhiyun {0x01, 0x5400},
44*4882a593Smuzhiyun {0x02, 0x5506},
45*4882a593Smuzhiyun {0x03, 0xf800},
46*4882a593Smuzhiyun {0x04, 0x0000},
47*4882a593Smuzhiyun {0x05, 0xbfbf},
48*4882a593Smuzhiyun {0x06, 0x8900},
49*4882a593Smuzhiyun {0x07, 0xa002},
50*4882a593Smuzhiyun {0x08, 0x0000},
51*4882a593Smuzhiyun {0x09, 0x0000},
52*4882a593Smuzhiyun {0x0a, 0x0000},
53*4882a593Smuzhiyun {0x0c, 0x0000},
54*4882a593Smuzhiyun {0x0d, 0x0000},
55*4882a593Smuzhiyun {0x0e, 0x10ec},
56*4882a593Smuzhiyun {0x0f, 0x6595},
57*4882a593Smuzhiyun {0x11, 0x0002},
58*4882a593Smuzhiyun {0x1c, 0x0000},
59*4882a593Smuzhiyun {0x1d, 0x0000},
60*4882a593Smuzhiyun {0x1e, 0x0000},
61*4882a593Smuzhiyun {0x1f, 0xf000},
62*4882a593Smuzhiyun {0x20, 0x0000},
63*4882a593Smuzhiyun {0x21, 0x6000},
64*4882a593Smuzhiyun {0x22, 0x0000},
65*4882a593Smuzhiyun {0x23, 0x6700},
66*4882a593Smuzhiyun {0x24, 0x0000},
67*4882a593Smuzhiyun {0x25, 0x0000},
68*4882a593Smuzhiyun {0x26, 0x0000},
69*4882a593Smuzhiyun {0x40, 0x0018},
70*4882a593Smuzhiyun {0x60, 0x00a5},
71*4882a593Smuzhiyun {0x80, 0x0010},
72*4882a593Smuzhiyun {0x81, 0x0009},
73*4882a593Smuzhiyun {0x82, 0x0000},
74*4882a593Smuzhiyun {0x83, 0x0000},
75*4882a593Smuzhiyun {0xa0, 0x0700},
76*4882a593Smuzhiyun {0xc0, 0x0080},
77*4882a593Smuzhiyun {0xc1, 0x02a0},
78*4882a593Smuzhiyun {0xc2, 0x1400},
79*4882a593Smuzhiyun {0xc3, 0x0a4a},
80*4882a593Smuzhiyun {0xc4, 0x552a},
81*4882a593Smuzhiyun {0xc5, 0x087e},
82*4882a593Smuzhiyun {0xc6, 0x0020},
83*4882a593Smuzhiyun {0xc7, 0xa833},
84*4882a593Smuzhiyun {0xc8, 0x0433},
85*4882a593Smuzhiyun {0xc9, 0x8040},
86*4882a593Smuzhiyun {0xca, 0xdc55},
87*4882a593Smuzhiyun {0xcb, 0x376a},
88*4882a593Smuzhiyun {0xcc, 0x009f},
89*4882a593Smuzhiyun {0xcf, 0x0020},
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
rt1016_volatile_register(struct device * dev,unsigned int reg)92*4882a593Smuzhiyun static bool rt1016_volatile_register(struct device *dev, unsigned int reg)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun switch (reg) {
95*4882a593Smuzhiyun case RT1016_ANA_FLAG:
96*4882a593Smuzhiyun case RT1016_VERSION2_ID:
97*4882a593Smuzhiyun case RT1016_VERSION1_ID:
98*4882a593Smuzhiyun case RT1016_VENDER_ID:
99*4882a593Smuzhiyun case RT1016_DEVICE_ID:
100*4882a593Smuzhiyun case RT1016_TEST_SIGNAL:
101*4882a593Smuzhiyun case RT1016_SC_CTRL_1:
102*4882a593Smuzhiyun return true;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun default:
105*4882a593Smuzhiyun return false;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
rt1016_readable_register(struct device * dev,unsigned int reg)109*4882a593Smuzhiyun static bool rt1016_readable_register(struct device *dev, unsigned int reg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun switch (reg) {
112*4882a593Smuzhiyun case RT1016_RESET:
113*4882a593Smuzhiyun case RT1016_PADS_CTRL_1:
114*4882a593Smuzhiyun case RT1016_PADS_CTRL_2:
115*4882a593Smuzhiyun case RT1016_I2C_CTRL:
116*4882a593Smuzhiyun case RT1016_VOL_CTRL_1:
117*4882a593Smuzhiyun case RT1016_VOL_CTRL_2:
118*4882a593Smuzhiyun case RT1016_VOL_CTRL_3:
119*4882a593Smuzhiyun case RT1016_ANA_CTRL_1:
120*4882a593Smuzhiyun case RT1016_MUX_SEL:
121*4882a593Smuzhiyun case RT1016_RX_I2S_CTRL:
122*4882a593Smuzhiyun case RT1016_ANA_FLAG:
123*4882a593Smuzhiyun case RT1016_VERSION2_ID:
124*4882a593Smuzhiyun case RT1016_VERSION1_ID:
125*4882a593Smuzhiyun case RT1016_VENDER_ID:
126*4882a593Smuzhiyun case RT1016_DEVICE_ID:
127*4882a593Smuzhiyun case RT1016_ANA_CTRL_2:
128*4882a593Smuzhiyun case RT1016_TEST_SIGNAL:
129*4882a593Smuzhiyun case RT1016_TEST_CTRL_1:
130*4882a593Smuzhiyun case RT1016_TEST_CTRL_2:
131*4882a593Smuzhiyun case RT1016_TEST_CTRL_3:
132*4882a593Smuzhiyun case RT1016_CLOCK_1:
133*4882a593Smuzhiyun case RT1016_CLOCK_2:
134*4882a593Smuzhiyun case RT1016_CLOCK_3:
135*4882a593Smuzhiyun case RT1016_CLOCK_4:
136*4882a593Smuzhiyun case RT1016_CLOCK_5:
137*4882a593Smuzhiyun case RT1016_CLOCK_6:
138*4882a593Smuzhiyun case RT1016_CLOCK_7:
139*4882a593Smuzhiyun case RT1016_I2S_CTRL:
140*4882a593Smuzhiyun case RT1016_DAC_CTRL_1:
141*4882a593Smuzhiyun case RT1016_SC_CTRL_1:
142*4882a593Smuzhiyun case RT1016_SC_CTRL_2:
143*4882a593Smuzhiyun case RT1016_SC_CTRL_3:
144*4882a593Smuzhiyun case RT1016_SC_CTRL_4:
145*4882a593Smuzhiyun case RT1016_SIL_DET:
146*4882a593Smuzhiyun case RT1016_SYS_CLK:
147*4882a593Smuzhiyun case RT1016_BIAS_CUR:
148*4882a593Smuzhiyun case RT1016_DAC_CTRL_2:
149*4882a593Smuzhiyun case RT1016_LDO_CTRL:
150*4882a593Smuzhiyun case RT1016_CLASSD_1:
151*4882a593Smuzhiyun case RT1016_PLL1:
152*4882a593Smuzhiyun case RT1016_PLL2:
153*4882a593Smuzhiyun case RT1016_PLL3:
154*4882a593Smuzhiyun case RT1016_CLASSD_2:
155*4882a593Smuzhiyun case RT1016_CLASSD_OUT:
156*4882a593Smuzhiyun case RT1016_CLASSD_3:
157*4882a593Smuzhiyun case RT1016_CLASSD_4:
158*4882a593Smuzhiyun case RT1016_CLASSD_5:
159*4882a593Smuzhiyun case RT1016_PWR_CTRL:
160*4882a593Smuzhiyun return true;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun default:
163*4882a593Smuzhiyun return false;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9550, 50, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1016_snd_controls[] = {
170*4882a593Smuzhiyun SOC_DOUBLE_TLV("DAC Playback Volume", RT1016_VOL_CTRL_2,
171*4882a593Smuzhiyun RT1016_L_VOL_SFT, RT1016_R_VOL_SFT, 191, 0, dac_vol_tlv),
172*4882a593Smuzhiyun SOC_DOUBLE("DAC Playback Switch", RT1016_VOL_CTRL_1,
173*4882a593Smuzhiyun RT1016_DA_MUTE_L_SFT, RT1016_DA_MUTE_R_SFT, 1, 1),
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
rt1016_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)176*4882a593Smuzhiyun static int rt1016_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
177*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct snd_soc_component *component =
180*4882a593Smuzhiyun snd_soc_dapm_to_component(source->dapm);
181*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (rt1016->sysclk_src == RT1016_SCLK_S_PLL)
184*4882a593Smuzhiyun return 1;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Interface data select */
190*4882a593Smuzhiyun static const char * const rt1016_data_select[] = {
191*4882a593Smuzhiyun "L/R", "R/L", "L/L", "R/R"
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1016_if_data_swap_enum,
195*4882a593Smuzhiyun RT1016_I2S_CTRL, RT1016_I2S_DATA_SWAP_SFT, rt1016_data_select);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1016_if_data_swap_mux =
198*4882a593Smuzhiyun SOC_DAPM_ENUM("Data Swap Mux", rt1016_if_data_swap_enum);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt1016_dapm_widgets[] = {
201*4882a593Smuzhiyun SND_SOC_DAPM_MUX("Data Swap Mux", SND_SOC_NOPM, 0, 0,
202*4882a593Smuzhiyun &rt1016_if_data_swap_mux),
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAC Filter", RT1016_CLOCK_3,
205*4882a593Smuzhiyun RT1016_PWR_DAC_FILTER_BIT, 0, NULL, 0),
206*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DAMOD", RT1016_CLOCK_3, RT1016_PWR_DACMOD_BIT, 0,
207*4882a593Smuzhiyun NULL, 0),
208*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("FIFO", RT1016_CLOCK_3, RT1016_PWR_CLK_FIFO_BIT, 0,
209*4882a593Smuzhiyun NULL, 0),
210*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Pure DC", RT1016_CLOCK_3,
211*4882a593Smuzhiyun RT1016_PWR_CLK_PUREDC_BIT, 0, NULL, 0),
212*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CLK Silence Det", RT1016_CLOCK_3,
213*4882a593Smuzhiyun RT1016_PWR_SIL_DET_BIT, 0, NULL, 0),
214*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("RC 25M", RT1016_CLOCK_3, RT1016_PWR_RC_25M_BIT, 0,
215*4882a593Smuzhiyun NULL, 0),
216*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL1", RT1016_CLOCK_3, RT1016_PWR_PLL1_BIT, 0,
217*4882a593Smuzhiyun NULL, 0),
218*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("ANA CTRL", RT1016_CLOCK_3, RT1016_PWR_ANA_CTRL_BIT,
219*4882a593Smuzhiyun 0, NULL, 0),
220*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CLK SYS", RT1016_CLOCK_3, RT1016_PWR_CLK_SYS_BIT,
221*4882a593Smuzhiyun 0, NULL, 0),
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LRCK Det", RT1016_CLOCK_4, RT1016_PWR_LRCK_DET_BIT,
224*4882a593Smuzhiyun 0, NULL, 0),
225*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("BCLK Det", RT1016_CLOCK_4, RT1016_PWR_BCLK_DET_BIT,
226*4882a593Smuzhiyun 0, NULL, 0),
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("CKGEN DAC", RT1016_DAC_CTRL_2,
229*4882a593Smuzhiyun RT1016_CKGEN_DAC_BIT, 0, NULL, 0),
230*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("VCM SLOW", RT1016_CLASSD_1, RT1016_VCM_SLOW_BIT, 0,
231*4882a593Smuzhiyun NULL, 0),
232*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Silence Det", RT1016_SIL_DET,
233*4882a593Smuzhiyun RT1016_SIL_DET_EN_BIT, 0, NULL, 0),
234*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL2", RT1016_PLL2, RT1016_PLL2_EN_BIT, 0, NULL,
235*4882a593Smuzhiyun 0),
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("BG1 BG2", 1, RT1016_PWR_CTRL,
238*4882a593Smuzhiyun RT1016_PWR_BG_1_2_BIT, 0, NULL, 0),
239*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("MBIAS BG", 1, RT1016_PWR_CTRL,
240*4882a593Smuzhiyun RT1016_PWR_MBIAS_BG_BIT, 0, NULL, 0),
241*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("PLL", 1, RT1016_PWR_CTRL, RT1016_PWR_PLL_BIT, 0,
242*4882a593Smuzhiyun NULL, 0),
243*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("BASIC", 1, RT1016_PWR_CTRL, RT1016_PWR_BASIC_BIT,
244*4882a593Smuzhiyun 0, NULL, 0),
245*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("CLASS D", 1, RT1016_PWR_CTRL,
246*4882a593Smuzhiyun RT1016_PWR_CLSD_BIT, 0, NULL, 0),
247*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("25M", 1, RT1016_PWR_CTRL, RT1016_PWR_25M_BIT, 0,
248*4882a593Smuzhiyun NULL, 0),
249*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DACL", 1, RT1016_PWR_CTRL, RT1016_PWR_DACL_BIT,
250*4882a593Smuzhiyun 0, NULL, 0),
251*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("DACR", 1, RT1016_PWR_CTRL, RT1016_PWR_DACR_BIT,
252*4882a593Smuzhiyun 0, NULL, 0),
253*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("LDO2", 1, RT1016_PWR_CTRL, RT1016_PWR_LDO2_BIT,
254*4882a593Smuzhiyun 0, NULL, 0),
255*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("VREF", 1, RT1016_PWR_CTRL, RT1016_PWR_VREF_BIT,
256*4882a593Smuzhiyun 0, NULL, 0),
257*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("MBIAS", 1, RT1016_PWR_CTRL, RT1016_PWR_MBIAS_BIT,
258*4882a593Smuzhiyun 0, NULL, 0),
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
261*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPO"),
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt1016_dapm_routes[] = {
267*4882a593Smuzhiyun { "Data Swap Mux", "L/R", "AIFRX" },
268*4882a593Smuzhiyun { "Data Swap Mux", "R/L", "AIFRX" },
269*4882a593Smuzhiyun { "Data Swap Mux", "L/L", "AIFRX" },
270*4882a593Smuzhiyun { "Data Swap Mux", "R/R", "AIFRX" },
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun { "DAC", NULL, "DAC Filter" },
273*4882a593Smuzhiyun { "DAC", NULL, "DAMOD" },
274*4882a593Smuzhiyun { "DAC", NULL, "FIFO" },
275*4882a593Smuzhiyun { "DAC", NULL, "Pure DC" },
276*4882a593Smuzhiyun { "DAC", NULL, "Silence Det" },
277*4882a593Smuzhiyun { "DAC", NULL, "ANA CTRL" },
278*4882a593Smuzhiyun { "DAC", NULL, "CLK SYS" },
279*4882a593Smuzhiyun { "DAC", NULL, "LRCK Det" },
280*4882a593Smuzhiyun { "DAC", NULL, "BCLK Det" },
281*4882a593Smuzhiyun { "DAC", NULL, "CKGEN DAC" },
282*4882a593Smuzhiyun { "DAC", NULL, "VCM SLOW" },
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun { "PLL", NULL, "PLL1" },
285*4882a593Smuzhiyun { "PLL", NULL, "PLL2" },
286*4882a593Smuzhiyun { "25M", NULL, "RC 25M" },
287*4882a593Smuzhiyun { "Silence Det", NULL, "CLK Silence Det" },
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun { "DAC", NULL, "Data Swap Mux" },
290*4882a593Smuzhiyun { "DAC", NULL, "BG1 BG2" },
291*4882a593Smuzhiyun { "DAC", NULL, "MBIAS BG" },
292*4882a593Smuzhiyun { "DAC", NULL, "PLL", rt1016_is_sys_clk_from_pll},
293*4882a593Smuzhiyun { "DAC", NULL, "BASIC" },
294*4882a593Smuzhiyun { "DAC", NULL, "CLASS D" },
295*4882a593Smuzhiyun { "DAC", NULL, "25M" },
296*4882a593Smuzhiyun { "DAC", NULL, "DACL" },
297*4882a593Smuzhiyun { "DAC", NULL, "DACR" },
298*4882a593Smuzhiyun { "DAC", NULL, "LDO2" },
299*4882a593Smuzhiyun { "DAC", NULL, "VREF" },
300*4882a593Smuzhiyun { "DAC", NULL, "MBIAS" },
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun { "SPO", NULL, "DAC" },
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun
rt1016_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)305*4882a593Smuzhiyun static int rt1016_hw_params(struct snd_pcm_substream *substream,
306*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
309*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
310*4882a593Smuzhiyun int pre_div, bclk_ms, frame_size;
311*4882a593Smuzhiyun unsigned int val_len = 0;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun rt1016->lrck = params_rate(params);
314*4882a593Smuzhiyun pre_div = rl6231_get_clk_info(rt1016->sysclk, rt1016->lrck);
315*4882a593Smuzhiyun if (pre_div < 0) {
316*4882a593Smuzhiyun dev_err(component->dev, "Unsupported clock rate\n");
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun frame_size = snd_soc_params_to_frame_size(params);
321*4882a593Smuzhiyun if (frame_size < 0) {
322*4882a593Smuzhiyun dev_err(component->dev, "Unsupported frame size: %d\n",
323*4882a593Smuzhiyun frame_size);
324*4882a593Smuzhiyun return -EINVAL;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun bclk_ms = frame_size > 32;
328*4882a593Smuzhiyun rt1016->bclk = rt1016->lrck * (32 << bclk_ms);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (bclk_ms && rt1016->master)
331*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
332*4882a593Smuzhiyun RT1016_I2S_BCLK_MS_MASK, RT1016_I2S_BCLK_MS_64);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
335*4882a593Smuzhiyun rt1016->lrck, pre_div, dai->id);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun switch (params_width(params)) {
338*4882a593Smuzhiyun case 16:
339*4882a593Smuzhiyun val_len = RT1016_I2S_DL_16;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case 20:
342*4882a593Smuzhiyun val_len = RT1016_I2S_DL_20;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case 24:
345*4882a593Smuzhiyun val_len = RT1016_I2S_DL_24;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 32:
348*4882a593Smuzhiyun val_len = RT1016_I2S_DL_32;
349*4882a593Smuzhiyun break;
350*4882a593Smuzhiyun default:
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
355*4882a593Smuzhiyun RT1016_I2S_DL_MASK, val_len);
356*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_CLOCK_2,
357*4882a593Smuzhiyun RT1016_FS_PD_MASK | RT1016_OSR_PD_MASK,
358*4882a593Smuzhiyun ((pre_div + 3) << RT1016_FS_PD_SFT) |
359*4882a593Smuzhiyun (pre_div << RT1016_OSR_PD_SFT));
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
rt1016_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)364*4882a593Smuzhiyun static int rt1016_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
367*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
368*4882a593Smuzhiyun unsigned int reg_val = 0;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
371*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
372*4882a593Smuzhiyun reg_val |= RT1016_I2S_MS_M;
373*4882a593Smuzhiyun rt1016->master = 1;
374*4882a593Smuzhiyun break;
375*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
376*4882a593Smuzhiyun reg_val |= RT1016_I2S_MS_S;
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun default:
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
383*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
386*4882a593Smuzhiyun reg_val |= RT1016_I2S_BCLK_POL_INV;
387*4882a593Smuzhiyun break;
388*4882a593Smuzhiyun default:
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
393*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
397*4882a593Smuzhiyun reg_val |= RT1016_I2S_DF_LEFT;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
401*4882a593Smuzhiyun reg_val |= RT1016_I2S_DF_PCM_A;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
405*4882a593Smuzhiyun reg_val |= RT1016_I2S_DF_PCM_B;
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun default:
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
413*4882a593Smuzhiyun RT1016_I2S_MS_MASK | RT1016_I2S_BCLK_POL_MASK |
414*4882a593Smuzhiyun RT1016_I2S_DF_MASK, reg_val);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
rt1016_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)419*4882a593Smuzhiyun static int rt1016_set_component_sysclk(struct snd_soc_component *component,
420*4882a593Smuzhiyun int clk_id, int source, unsigned int freq, int dir)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
423*4882a593Smuzhiyun unsigned int reg_val = 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (freq == rt1016->sysclk && clk_id == rt1016->sysclk_src)
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun switch (clk_id) {
429*4882a593Smuzhiyun case RT1016_SCLK_S_MCLK:
430*4882a593Smuzhiyun reg_val |= RT1016_CLK_SYS_SEL_MCLK;
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun case RT1016_SCLK_S_PLL:
434*4882a593Smuzhiyun reg_val |= RT1016_CLK_SYS_SEL_PLL;
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun default:
438*4882a593Smuzhiyun dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
439*4882a593Smuzhiyun return -EINVAL;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun rt1016->sysclk = freq;
443*4882a593Smuzhiyun rt1016->sysclk_src = clk_id;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
446*4882a593Smuzhiyun freq, clk_id);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_CLOCK_1,
449*4882a593Smuzhiyun RT1016_CLK_SYS_SEL_MASK, reg_val);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
rt1016_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)454*4882a593Smuzhiyun static int rt1016_set_component_pll(struct snd_soc_component *component,
455*4882a593Smuzhiyun int pll_id, int source, unsigned int freq_in,
456*4882a593Smuzhiyun unsigned int freq_out)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
459*4882a593Smuzhiyun struct rl6231_pll_code pll_code;
460*4882a593Smuzhiyun int ret;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (!freq_in || !freq_out) {
463*4882a593Smuzhiyun dev_dbg(component->dev, "PLL disabled\n");
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun rt1016->pll_in = 0;
466*4882a593Smuzhiyun rt1016->pll_out = 0;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (source == rt1016->pll_src && freq_in == rt1016->pll_in &&
472*4882a593Smuzhiyun freq_out == rt1016->pll_out)
473*4882a593Smuzhiyun return 0;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun switch (source) {
476*4882a593Smuzhiyun case RT1016_PLL_S_MCLK:
477*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_CLOCK_1,
478*4882a593Smuzhiyun RT1016_PLL_SEL_MASK, RT1016_PLL_SEL_MCLK);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun case RT1016_PLL_S_BCLK:
482*4882a593Smuzhiyun snd_soc_component_update_bits(component, RT1016_CLOCK_1,
483*4882a593Smuzhiyun RT1016_PLL_SEL_MASK, RT1016_PLL_SEL_BCLK);
484*4882a593Smuzhiyun break;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun default:
487*4882a593Smuzhiyun dev_err(component->dev, "Unknown PLL Source %d\n", source);
488*4882a593Smuzhiyun return -EINVAL;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun ret = rl6231_pll_calc(freq_in, freq_out * 4, &pll_code);
492*4882a593Smuzhiyun if (ret < 0) {
493*4882a593Smuzhiyun dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
494*4882a593Smuzhiyun return ret;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun dev_dbg(component->dev, "mbypass=%d m=%d n=%d kbypass=%d k=%d\n",
498*4882a593Smuzhiyun pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
499*4882a593Smuzhiyun pll_code.n_code, pll_code.k_bp,
500*4882a593Smuzhiyun (pll_code.k_bp ? 0 : pll_code.k_code));
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun snd_soc_component_write(component, RT1016_PLL1,
503*4882a593Smuzhiyun (pll_code.m_bp ? 0 : pll_code.m_code) << RT1016_PLL_M_SFT |
504*4882a593Smuzhiyun pll_code.m_bp << RT1016_PLL_M_BP_SFT | pll_code.n_code);
505*4882a593Smuzhiyun snd_soc_component_write(component, RT1016_PLL2,
506*4882a593Smuzhiyun pll_code.k_bp << RT1016_PLL_K_BP_SFT |
507*4882a593Smuzhiyun (pll_code.k_bp ? 0 : pll_code.k_code));
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun rt1016->pll_in = freq_in;
510*4882a593Smuzhiyun rt1016->pll_out = freq_out;
511*4882a593Smuzhiyun rt1016->pll_src = source;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
rt1016_probe(struct snd_soc_component * component)516*4882a593Smuzhiyun static int rt1016_probe(struct snd_soc_component *component)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct rt1016_priv *rt1016 =
519*4882a593Smuzhiyun snd_soc_component_get_drvdata(component);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun rt1016->component = component;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
rt1016_remove(struct snd_soc_component * component)526*4882a593Smuzhiyun static void rt1016_remove(struct snd_soc_component *component)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun regmap_write(rt1016->regmap, RT1016_RESET, 0);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun #define RT1016_STEREO_RATES SNDRV_PCM_RATE_8000_48000
534*4882a593Smuzhiyun #define RT1016_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
535*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun static struct snd_soc_dai_ops rt1016_aif_dai_ops = {
538*4882a593Smuzhiyun .hw_params = rt1016_hw_params,
539*4882a593Smuzhiyun .set_fmt = rt1016_set_dai_fmt,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct snd_soc_dai_driver rt1016_dai[] = {
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun .name = "rt1016-aif",
545*4882a593Smuzhiyun .id = 0,
546*4882a593Smuzhiyun .playback = {
547*4882a593Smuzhiyun .stream_name = "AIF Playback",
548*4882a593Smuzhiyun .channels_min = 1,
549*4882a593Smuzhiyun .channels_max = 2,
550*4882a593Smuzhiyun .rates = RT1016_STEREO_RATES,
551*4882a593Smuzhiyun .formats = RT1016_FORMATS,
552*4882a593Smuzhiyun },
553*4882a593Smuzhiyun .ops = &rt1016_aif_dai_ops,
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #ifdef CONFIG_PM
rt1016_suspend(struct snd_soc_component * component)558*4882a593Smuzhiyun static int rt1016_suspend(struct snd_soc_component *component)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun regcache_cache_only(rt1016->regmap, true);
563*4882a593Smuzhiyun regcache_mark_dirty(rt1016->regmap);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
rt1016_resume(struct snd_soc_component * component)568*4882a593Smuzhiyun static int rt1016_resume(struct snd_soc_component *component)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun regcache_cache_only(rt1016->regmap, false);
573*4882a593Smuzhiyun regcache_sync(rt1016->regmap);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun #else
578*4882a593Smuzhiyun #define rt1016_suspend NULL
579*4882a593Smuzhiyun #define rt1016_resume NULL
580*4882a593Smuzhiyun #endif
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt1016 = {
583*4882a593Smuzhiyun .probe = rt1016_probe,
584*4882a593Smuzhiyun .remove = rt1016_remove,
585*4882a593Smuzhiyun .suspend = rt1016_suspend,
586*4882a593Smuzhiyun .resume = rt1016_resume,
587*4882a593Smuzhiyun .controls = rt1016_snd_controls,
588*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(rt1016_snd_controls),
589*4882a593Smuzhiyun .dapm_widgets = rt1016_dapm_widgets,
590*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(rt1016_dapm_widgets),
591*4882a593Smuzhiyun .dapm_routes = rt1016_dapm_routes,
592*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(rt1016_dapm_routes),
593*4882a593Smuzhiyun .set_sysclk = rt1016_set_component_sysclk,
594*4882a593Smuzhiyun .set_pll = rt1016_set_component_pll,
595*4882a593Smuzhiyun .use_pmdown_time = 1,
596*4882a593Smuzhiyun .endianness = 1,
597*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct regmap_config rt1016_regmap = {
601*4882a593Smuzhiyun .reg_bits = 8,
602*4882a593Smuzhiyun .val_bits = 16,
603*4882a593Smuzhiyun .max_register = RT1016_PWR_CTRL,
604*4882a593Smuzhiyun .volatile_reg = rt1016_volatile_register,
605*4882a593Smuzhiyun .readable_reg = rt1016_readable_register,
606*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
607*4882a593Smuzhiyun .reg_defaults = rt1016_reg,
608*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(rt1016_reg),
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static const struct i2c_device_id rt1016_i2c_id[] = {
612*4882a593Smuzhiyun { "rt1016", 0 },
613*4882a593Smuzhiyun { }
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rt1016_i2c_id);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun #if defined(CONFIG_OF)
618*4882a593Smuzhiyun static const struct of_device_id rt1016_of_match[] = {
619*4882a593Smuzhiyun { .compatible = "realtek,rt1016", },
620*4882a593Smuzhiyun {},
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt1016_of_match);
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun #ifdef CONFIG_ACPI
626*4882a593Smuzhiyun static struct acpi_device_id rt1016_acpi_match[] = {
627*4882a593Smuzhiyun {"10EC1016", 0,},
628*4882a593Smuzhiyun {},
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt1016_acpi_match);
631*4882a593Smuzhiyun #endif
632*4882a593Smuzhiyun
rt1016_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)633*4882a593Smuzhiyun static int rt1016_i2c_probe(struct i2c_client *i2c,
634*4882a593Smuzhiyun const struct i2c_device_id *id)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct rt1016_priv *rt1016;
637*4882a593Smuzhiyun int ret;
638*4882a593Smuzhiyun unsigned int val;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun rt1016 = devm_kzalloc(&i2c->dev, sizeof(struct rt1016_priv),
641*4882a593Smuzhiyun GFP_KERNEL);
642*4882a593Smuzhiyun if (rt1016 == NULL)
643*4882a593Smuzhiyun return -ENOMEM;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun i2c_set_clientdata(i2c, rt1016);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun rt1016->regmap = devm_regmap_init_i2c(i2c, &rt1016_regmap);
648*4882a593Smuzhiyun if (IS_ERR(rt1016->regmap)) {
649*4882a593Smuzhiyun ret = PTR_ERR(rt1016->regmap);
650*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
651*4882a593Smuzhiyun ret);
652*4882a593Smuzhiyun return ret;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun regmap_read(rt1016->regmap, RT1016_DEVICE_ID, &val);
656*4882a593Smuzhiyun if (val != RT1016_DEVICE_ID_VAL) {
657*4882a593Smuzhiyun dev_err(&i2c->dev,
658*4882a593Smuzhiyun "Device with ID register %x is not rt1016\n", val);
659*4882a593Smuzhiyun return -ENODEV;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun regmap_write(rt1016->regmap, RT1016_RESET, 0);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ret = regmap_register_patch(rt1016->regmap, rt1016_patch,
665*4882a593Smuzhiyun ARRAY_SIZE(rt1016_patch));
666*4882a593Smuzhiyun if (ret != 0)
667*4882a593Smuzhiyun dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun return devm_snd_soc_register_component(&i2c->dev,
670*4882a593Smuzhiyun &soc_component_dev_rt1016,
671*4882a593Smuzhiyun rt1016_dai, ARRAY_SIZE(rt1016_dai));
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
rt1016_i2c_shutdown(struct i2c_client * client)674*4882a593Smuzhiyun static void rt1016_i2c_shutdown(struct i2c_client *client)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct rt1016_priv *rt1016 = i2c_get_clientdata(client);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun regmap_write(rt1016->regmap, RT1016_RESET, 0);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static struct i2c_driver rt1016_i2c_driver = {
682*4882a593Smuzhiyun .driver = {
683*4882a593Smuzhiyun .name = "rt1016",
684*4882a593Smuzhiyun .of_match_table = of_match_ptr(rt1016_of_match),
685*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(rt1016_acpi_match),
686*4882a593Smuzhiyun },
687*4882a593Smuzhiyun .probe = rt1016_i2c_probe,
688*4882a593Smuzhiyun .shutdown = rt1016_i2c_shutdown,
689*4882a593Smuzhiyun .id_table = rt1016_i2c_id,
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun module_i2c_driver(rt1016_i2c_driver);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT1016 driver");
694*4882a593Smuzhiyun MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
695*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
696