xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt1015.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // rt1015.c  --  RT1015 ALSA SoC audio amplifier driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2019 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Jack Yu <jack.yu@realtek.com>
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/acpi.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/firmware.h>
14*4882a593Smuzhiyun #include <linux/fs.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/i2c.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/moduleparam.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pm.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/pcm.h>
26*4882a593Smuzhiyun #include <sound/pcm_params.h>
27*4882a593Smuzhiyun #include <sound/soc-dapm.h>
28*4882a593Smuzhiyun #include <sound/soc.h>
29*4882a593Smuzhiyun #include <sound/tlv.h>
30*4882a593Smuzhiyun #include <sound/rt1015.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "rl6231.h"
33*4882a593Smuzhiyun #include "rt1015.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static const struct rt1015_platform_data i2s_default_platform_data = {
36*4882a593Smuzhiyun 	.power_up_delay_ms = 50,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct reg_default rt1015_reg[] = {
40*4882a593Smuzhiyun 	{ 0x0000, 0x0000 },
41*4882a593Smuzhiyun 	{ 0x0004, 0xa000 },
42*4882a593Smuzhiyun 	{ 0x0006, 0x0003 },
43*4882a593Smuzhiyun 	{ 0x000a, 0x081e },
44*4882a593Smuzhiyun 	{ 0x000c, 0x0006 },
45*4882a593Smuzhiyun 	{ 0x000e, 0x0000 },
46*4882a593Smuzhiyun 	{ 0x0010, 0x0000 },
47*4882a593Smuzhiyun 	{ 0x0012, 0x0000 },
48*4882a593Smuzhiyun 	{ 0x0014, 0x0000 },
49*4882a593Smuzhiyun 	{ 0x0016, 0x0000 },
50*4882a593Smuzhiyun 	{ 0x0018, 0x0000 },
51*4882a593Smuzhiyun 	{ 0x0020, 0x8000 },
52*4882a593Smuzhiyun 	{ 0x0022, 0x8043 },
53*4882a593Smuzhiyun 	{ 0x0076, 0x0000 },
54*4882a593Smuzhiyun 	{ 0x0078, 0x0000 },
55*4882a593Smuzhiyun 	{ 0x007a, 0x0002 },
56*4882a593Smuzhiyun 	{ 0x007c, 0x10ec },
57*4882a593Smuzhiyun 	{ 0x007d, 0x1015 },
58*4882a593Smuzhiyun 	{ 0x00f0, 0x5000 },
59*4882a593Smuzhiyun 	{ 0x00f2, 0x004c },
60*4882a593Smuzhiyun 	{ 0x00f3, 0xecfe },
61*4882a593Smuzhiyun 	{ 0x00f4, 0x0000 },
62*4882a593Smuzhiyun 	{ 0x00f6, 0x0400 },
63*4882a593Smuzhiyun 	{ 0x0100, 0x0028 },
64*4882a593Smuzhiyun 	{ 0x0102, 0xff02 },
65*4882a593Smuzhiyun 	{ 0x0104, 0xa213 },
66*4882a593Smuzhiyun 	{ 0x0106, 0x200c },
67*4882a593Smuzhiyun 	{ 0x010c, 0x0000 },
68*4882a593Smuzhiyun 	{ 0x010e, 0x0058 },
69*4882a593Smuzhiyun 	{ 0x0111, 0x0200 },
70*4882a593Smuzhiyun 	{ 0x0112, 0x0400 },
71*4882a593Smuzhiyun 	{ 0x0114, 0x0022 },
72*4882a593Smuzhiyun 	{ 0x0116, 0x0000 },
73*4882a593Smuzhiyun 	{ 0x0118, 0x0000 },
74*4882a593Smuzhiyun 	{ 0x011a, 0x0123 },
75*4882a593Smuzhiyun 	{ 0x011c, 0x4567 },
76*4882a593Smuzhiyun 	{ 0x0300, 0x203d },
77*4882a593Smuzhiyun 	{ 0x0302, 0x001e },
78*4882a593Smuzhiyun 	{ 0x0311, 0x0000 },
79*4882a593Smuzhiyun 	{ 0x0313, 0x6014 },
80*4882a593Smuzhiyun 	{ 0x0314, 0x00a2 },
81*4882a593Smuzhiyun 	{ 0x031a, 0x00a0 },
82*4882a593Smuzhiyun 	{ 0x031c, 0x001f },
83*4882a593Smuzhiyun 	{ 0x031d, 0xffff },
84*4882a593Smuzhiyun 	{ 0x031e, 0x0000 },
85*4882a593Smuzhiyun 	{ 0x031f, 0x0000 },
86*4882a593Smuzhiyun 	{ 0x0320, 0x0000 },
87*4882a593Smuzhiyun 	{ 0x0321, 0x0000 },
88*4882a593Smuzhiyun 	{ 0x0322, 0xd7df },
89*4882a593Smuzhiyun 	{ 0x0328, 0x10b2 },
90*4882a593Smuzhiyun 	{ 0x0329, 0x0175 },
91*4882a593Smuzhiyun 	{ 0x032a, 0x36ad },
92*4882a593Smuzhiyun 	{ 0x032b, 0x7e55 },
93*4882a593Smuzhiyun 	{ 0x032c, 0x0520 },
94*4882a593Smuzhiyun 	{ 0x032d, 0xaa00 },
95*4882a593Smuzhiyun 	{ 0x032e, 0x570e },
96*4882a593Smuzhiyun 	{ 0x0330, 0xe180 },
97*4882a593Smuzhiyun 	{ 0x0332, 0x0034 },
98*4882a593Smuzhiyun 	{ 0x0334, 0x0001 },
99*4882a593Smuzhiyun 	{ 0x0336, 0x0010 },
100*4882a593Smuzhiyun 	{ 0x0338, 0x0000 },
101*4882a593Smuzhiyun 	{ 0x04fa, 0x0030 },
102*4882a593Smuzhiyun 	{ 0x04fc, 0x35c8 },
103*4882a593Smuzhiyun 	{ 0x04fe, 0x0800 },
104*4882a593Smuzhiyun 	{ 0x0500, 0x0400 },
105*4882a593Smuzhiyun 	{ 0x0502, 0x1000 },
106*4882a593Smuzhiyun 	{ 0x0504, 0x0000 },
107*4882a593Smuzhiyun 	{ 0x0506, 0x04ff },
108*4882a593Smuzhiyun 	{ 0x0508, 0x0010 },
109*4882a593Smuzhiyun 	{ 0x050a, 0x001a },
110*4882a593Smuzhiyun 	{ 0x0519, 0x1c68 },
111*4882a593Smuzhiyun 	{ 0x051a, 0x0ccc },
112*4882a593Smuzhiyun 	{ 0x051b, 0x0666 },
113*4882a593Smuzhiyun 	{ 0x051d, 0x0000 },
114*4882a593Smuzhiyun 	{ 0x051f, 0x0000 },
115*4882a593Smuzhiyun 	{ 0x0536, 0x061c },
116*4882a593Smuzhiyun 	{ 0x0538, 0x0000 },
117*4882a593Smuzhiyun 	{ 0x053a, 0x0000 },
118*4882a593Smuzhiyun 	{ 0x053c, 0x0000 },
119*4882a593Smuzhiyun 	{ 0x053d, 0x0000 },
120*4882a593Smuzhiyun 	{ 0x053e, 0x0000 },
121*4882a593Smuzhiyun 	{ 0x053f, 0x0000 },
122*4882a593Smuzhiyun 	{ 0x0540, 0x0000 },
123*4882a593Smuzhiyun 	{ 0x0541, 0x0000 },
124*4882a593Smuzhiyun 	{ 0x0542, 0x0000 },
125*4882a593Smuzhiyun 	{ 0x0543, 0x0000 },
126*4882a593Smuzhiyun 	{ 0x0544, 0x0000 },
127*4882a593Smuzhiyun 	{ 0x0568, 0x0000 },
128*4882a593Smuzhiyun 	{ 0x056a, 0x0000 },
129*4882a593Smuzhiyun 	{ 0x1000, 0x0040 },
130*4882a593Smuzhiyun 	{ 0x1002, 0x5405 },
131*4882a593Smuzhiyun 	{ 0x1006, 0x5515 },
132*4882a593Smuzhiyun 	{ 0x1007, 0x05f7 },
133*4882a593Smuzhiyun 	{ 0x1009, 0x0b0a },
134*4882a593Smuzhiyun 	{ 0x100a, 0x00ef },
135*4882a593Smuzhiyun 	{ 0x100d, 0x0003 },
136*4882a593Smuzhiyun 	{ 0x1010, 0xa433 },
137*4882a593Smuzhiyun 	{ 0x1020, 0x0000 },
138*4882a593Smuzhiyun 	{ 0x1200, 0x5a01 },
139*4882a593Smuzhiyun 	{ 0x1202, 0x6524 },
140*4882a593Smuzhiyun 	{ 0x1204, 0x1f00 },
141*4882a593Smuzhiyun 	{ 0x1206, 0x0000 },
142*4882a593Smuzhiyun 	{ 0x1208, 0x0000 },
143*4882a593Smuzhiyun 	{ 0x120a, 0x0000 },
144*4882a593Smuzhiyun 	{ 0x120c, 0x0000 },
145*4882a593Smuzhiyun 	{ 0x120e, 0x0000 },
146*4882a593Smuzhiyun 	{ 0x1210, 0x0000 },
147*4882a593Smuzhiyun 	{ 0x1212, 0x0000 },
148*4882a593Smuzhiyun 	{ 0x1300, 0x10a1 },
149*4882a593Smuzhiyun 	{ 0x1302, 0x12ff },
150*4882a593Smuzhiyun 	{ 0x1304, 0x0400 },
151*4882a593Smuzhiyun 	{ 0x1305, 0x0844 },
152*4882a593Smuzhiyun 	{ 0x1306, 0x4611 },
153*4882a593Smuzhiyun 	{ 0x1308, 0x555e },
154*4882a593Smuzhiyun 	{ 0x130a, 0x0000 },
155*4882a593Smuzhiyun 	{ 0x130c, 0x2000 },
156*4882a593Smuzhiyun 	{ 0x130e, 0x0100 },
157*4882a593Smuzhiyun 	{ 0x130f, 0x0001 },
158*4882a593Smuzhiyun 	{ 0x1310, 0x0000 },
159*4882a593Smuzhiyun 	{ 0x1312, 0x0000 },
160*4882a593Smuzhiyun 	{ 0x1314, 0x0000 },
161*4882a593Smuzhiyun 	{ 0x1316, 0x0000 },
162*4882a593Smuzhiyun 	{ 0x1318, 0x0000 },
163*4882a593Smuzhiyun 	{ 0x131a, 0x0000 },
164*4882a593Smuzhiyun 	{ 0x1322, 0x0029 },
165*4882a593Smuzhiyun 	{ 0x1323, 0x4a52 },
166*4882a593Smuzhiyun 	{ 0x1324, 0x002c },
167*4882a593Smuzhiyun 	{ 0x1325, 0x0b02 },
168*4882a593Smuzhiyun 	{ 0x1326, 0x002d },
169*4882a593Smuzhiyun 	{ 0x1327, 0x6b5a },
170*4882a593Smuzhiyun 	{ 0x1328, 0x002e },
171*4882a593Smuzhiyun 	{ 0x1329, 0xcbb2 },
172*4882a593Smuzhiyun 	{ 0x132a, 0x0030 },
173*4882a593Smuzhiyun 	{ 0x132b, 0x2c0b },
174*4882a593Smuzhiyun 	{ 0x1330, 0x0031 },
175*4882a593Smuzhiyun 	{ 0x1331, 0x8c63 },
176*4882a593Smuzhiyun 	{ 0x1332, 0x0032 },
177*4882a593Smuzhiyun 	{ 0x1333, 0xecbb },
178*4882a593Smuzhiyun 	{ 0x1334, 0x0034 },
179*4882a593Smuzhiyun 	{ 0x1335, 0x4d13 },
180*4882a593Smuzhiyun 	{ 0x1336, 0x0037 },
181*4882a593Smuzhiyun 	{ 0x1337, 0x0dc3 },
182*4882a593Smuzhiyun 	{ 0x1338, 0x003d },
183*4882a593Smuzhiyun 	{ 0x1339, 0xef7b },
184*4882a593Smuzhiyun 	{ 0x133a, 0x0044 },
185*4882a593Smuzhiyun 	{ 0x133b, 0xd134 },
186*4882a593Smuzhiyun 	{ 0x133c, 0x0047 },
187*4882a593Smuzhiyun 	{ 0x133d, 0x91e4 },
188*4882a593Smuzhiyun 	{ 0x133e, 0x004d },
189*4882a593Smuzhiyun 	{ 0x133f, 0xc370 },
190*4882a593Smuzhiyun 	{ 0x1340, 0x0053 },
191*4882a593Smuzhiyun 	{ 0x1341, 0xf4fd },
192*4882a593Smuzhiyun 	{ 0x1342, 0x0060 },
193*4882a593Smuzhiyun 	{ 0x1343, 0x5816 },
194*4882a593Smuzhiyun 	{ 0x1344, 0x006c },
195*4882a593Smuzhiyun 	{ 0x1345, 0xbb2e },
196*4882a593Smuzhiyun 	{ 0x1346, 0x0072 },
197*4882a593Smuzhiyun 	{ 0x1347, 0xecbb },
198*4882a593Smuzhiyun 	{ 0x1348, 0x0076 },
199*4882a593Smuzhiyun 	{ 0x1349, 0x5d97 },
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
rt1015_volatile_register(struct device * dev,unsigned int reg)202*4882a593Smuzhiyun static bool rt1015_volatile_register(struct device *dev, unsigned int reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	switch (reg) {
205*4882a593Smuzhiyun 	case RT1015_RESET:
206*4882a593Smuzhiyun 	case RT1015_CLK_DET:
207*4882a593Smuzhiyun 	case RT1015_SIL_DET:
208*4882a593Smuzhiyun 	case RT1015_VER_ID:
209*4882a593Smuzhiyun 	case RT1015_VENDOR_ID:
210*4882a593Smuzhiyun 	case RT1015_DEVICE_ID:
211*4882a593Smuzhiyun 	case RT1015_PRO_ALT:
212*4882a593Smuzhiyun 	case RT1015_MAN_I2C:
213*4882a593Smuzhiyun 	case RT1015_DAC3:
214*4882a593Smuzhiyun 	case RT1015_VBAT_TEST_OUT1:
215*4882a593Smuzhiyun 	case RT1015_VBAT_TEST_OUT2:
216*4882a593Smuzhiyun 	case RT1015_VBAT_PROT_ATT:
217*4882a593Smuzhiyun 	case RT1015_VBAT_DET_CODE:
218*4882a593Smuzhiyun 	case RT1015_SMART_BST_CTRL1:
219*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT1:
220*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT4:
221*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT5:
222*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD1:
223*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD5:
224*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD6:
225*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD7:
226*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD8:
227*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER1:
228*4882a593Smuzhiyun 	case RT1015_OSCK_STA:
229*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL1:
230*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL5:
231*4882a593Smuzhiyun 		return true;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	default:
234*4882a593Smuzhiyun 		return false;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
rt1015_readable_register(struct device * dev,unsigned int reg)238*4882a593Smuzhiyun static bool rt1015_readable_register(struct device *dev, unsigned int reg)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	switch (reg) {
241*4882a593Smuzhiyun 	case RT1015_RESET:
242*4882a593Smuzhiyun 	case RT1015_CLK2:
243*4882a593Smuzhiyun 	case RT1015_CLK3:
244*4882a593Smuzhiyun 	case RT1015_PLL1:
245*4882a593Smuzhiyun 	case RT1015_PLL2:
246*4882a593Smuzhiyun 	case RT1015_DUM_RW1:
247*4882a593Smuzhiyun 	case RT1015_DUM_RW2:
248*4882a593Smuzhiyun 	case RT1015_DUM_RW3:
249*4882a593Smuzhiyun 	case RT1015_DUM_RW4:
250*4882a593Smuzhiyun 	case RT1015_DUM_RW5:
251*4882a593Smuzhiyun 	case RT1015_DUM_RW6:
252*4882a593Smuzhiyun 	case RT1015_CLK_DET:
253*4882a593Smuzhiyun 	case RT1015_SIL_DET:
254*4882a593Smuzhiyun 	case RT1015_CUSTOMER_ID:
255*4882a593Smuzhiyun 	case RT1015_PCODE_FWVER:
256*4882a593Smuzhiyun 	case RT1015_VER_ID:
257*4882a593Smuzhiyun 	case RT1015_VENDOR_ID:
258*4882a593Smuzhiyun 	case RT1015_DEVICE_ID:
259*4882a593Smuzhiyun 	case RT1015_PAD_DRV1:
260*4882a593Smuzhiyun 	case RT1015_PAD_DRV2:
261*4882a593Smuzhiyun 	case RT1015_GAT_BOOST:
262*4882a593Smuzhiyun 	case RT1015_PRO_ALT:
263*4882a593Smuzhiyun 	case RT1015_OSCK_STA:
264*4882a593Smuzhiyun 	case RT1015_MAN_I2C:
265*4882a593Smuzhiyun 	case RT1015_DAC1:
266*4882a593Smuzhiyun 	case RT1015_DAC2:
267*4882a593Smuzhiyun 	case RT1015_DAC3:
268*4882a593Smuzhiyun 	case RT1015_ADC1:
269*4882a593Smuzhiyun 	case RT1015_ADC2:
270*4882a593Smuzhiyun 	case RT1015_TDM_MASTER:
271*4882a593Smuzhiyun 	case RT1015_TDM_TCON:
272*4882a593Smuzhiyun 	case RT1015_TDM1_1:
273*4882a593Smuzhiyun 	case RT1015_TDM1_2:
274*4882a593Smuzhiyun 	case RT1015_TDM1_3:
275*4882a593Smuzhiyun 	case RT1015_TDM1_4:
276*4882a593Smuzhiyun 	case RT1015_TDM1_5:
277*4882a593Smuzhiyun 	case RT1015_MIXER1:
278*4882a593Smuzhiyun 	case RT1015_MIXER2:
279*4882a593Smuzhiyun 	case RT1015_ANA_PROTECT1:
280*4882a593Smuzhiyun 	case RT1015_ANA_CTRL_SEQ1:
281*4882a593Smuzhiyun 	case RT1015_ANA_CTRL_SEQ2:
282*4882a593Smuzhiyun 	case RT1015_VBAT_DET_DEB:
283*4882a593Smuzhiyun 	case RT1015_VBAT_VOLT_DET1:
284*4882a593Smuzhiyun 	case RT1015_VBAT_VOLT_DET2:
285*4882a593Smuzhiyun 	case RT1015_VBAT_TEST_OUT1:
286*4882a593Smuzhiyun 	case RT1015_VBAT_TEST_OUT2:
287*4882a593Smuzhiyun 	case RT1015_VBAT_PROT_ATT:
288*4882a593Smuzhiyun 	case RT1015_VBAT_DET_CODE:
289*4882a593Smuzhiyun 	case RT1015_PWR1:
290*4882a593Smuzhiyun 	case RT1015_PWR4:
291*4882a593Smuzhiyun 	case RT1015_PWR5:
292*4882a593Smuzhiyun 	case RT1015_PWR6:
293*4882a593Smuzhiyun 	case RT1015_PWR7:
294*4882a593Smuzhiyun 	case RT1015_PWR8:
295*4882a593Smuzhiyun 	case RT1015_PWR9:
296*4882a593Smuzhiyun 	case RT1015_CLASSD_SEQ:
297*4882a593Smuzhiyun 	case RT1015_SMART_BST_CTRL1:
298*4882a593Smuzhiyun 	case RT1015_SMART_BST_CTRL2:
299*4882a593Smuzhiyun 	case RT1015_ANA_CTRL1:
300*4882a593Smuzhiyun 	case RT1015_ANA_CTRL2:
301*4882a593Smuzhiyun 	case RT1015_PWR_STATE_CTRL:
302*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL:
303*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL1:
304*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL2:
305*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL3:
306*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL4:
307*4882a593Smuzhiyun 	case RT1015_MONO_DYNA_CTRL5:
308*4882a593Smuzhiyun 	case RT1015_SPK_VOL:
309*4882a593Smuzhiyun 	case RT1015_SHORT_DETTOP1:
310*4882a593Smuzhiyun 	case RT1015_SHORT_DETTOP2:
311*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT1:
312*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT2:
313*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT3:
314*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT4:
315*4882a593Smuzhiyun 	case RT1015_SPK_DC_DETECT5:
316*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP1:
317*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP2:
318*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP3:
319*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP4:
320*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP5:
321*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP6:
322*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP7:
323*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP8:
324*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP9:
325*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP10:
326*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP11:
327*4882a593Smuzhiyun 	case RT1015_BAT_RPO_STEP12:
328*4882a593Smuzhiyun 	case RT1015_SPREAD_SPEC1:
329*4882a593Smuzhiyun 	case RT1015_SPREAD_SPEC2:
330*4882a593Smuzhiyun 	case RT1015_PAD_STATUS:
331*4882a593Smuzhiyun 	case RT1015_PADS_PULLING_CTRL1:
332*4882a593Smuzhiyun 	case RT1015_PADS_DRIVING:
333*4882a593Smuzhiyun 	case RT1015_SYS_RST1:
334*4882a593Smuzhiyun 	case RT1015_SYS_RST2:
335*4882a593Smuzhiyun 	case RT1015_SYS_GATING1:
336*4882a593Smuzhiyun 	case RT1015_TEST_MODE1:
337*4882a593Smuzhiyun 	case RT1015_TEST_MODE2:
338*4882a593Smuzhiyun 	case RT1015_TIMING_CTRL1:
339*4882a593Smuzhiyun 	case RT1015_PLL_INT:
340*4882a593Smuzhiyun 	case RT1015_TEST_OUT1:
341*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD1:
342*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD2:
343*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD3:
344*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD4:
345*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD5:
346*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD6:
347*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD7:
348*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD8:
349*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD9:
350*4882a593Smuzhiyun 	case RT1015_DC_CALIB_CLSD10:
351*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL1:
352*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL2:
353*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL3:
354*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL4:
355*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL5:
356*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL6:
357*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL7:
358*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL8:
359*4882a593Smuzhiyun 	case RT1015_CLSD_INTERNAL9:
360*4882a593Smuzhiyun 	case RT1015_CLSD_OCP_CTRL:
361*4882a593Smuzhiyun 	case RT1015_VREF_LV:
362*4882a593Smuzhiyun 	case RT1015_MBIAS1:
363*4882a593Smuzhiyun 	case RT1015_MBIAS2:
364*4882a593Smuzhiyun 	case RT1015_MBIAS3:
365*4882a593Smuzhiyun 	case RT1015_MBIAS4:
366*4882a593Smuzhiyun 	case RT1015_VREF_LV1:
367*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER1:
368*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER2:
369*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER3:
370*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER4:
371*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER5:
372*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER6:
373*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER7:
374*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER8:
375*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER9:
376*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER10:
377*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER11:
378*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER12:
379*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER13:
380*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER14:
381*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER15:
382*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER16:
383*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER17:
384*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER18:
385*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER19:
386*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER20:
387*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER21:
388*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER22:
389*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER23:
390*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER24:
391*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER25:
392*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER26:
393*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER27:
394*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER28:
395*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER29:
396*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER30:
397*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER31:
398*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER32:
399*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER33:
400*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER34:
401*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER35:
402*4882a593Smuzhiyun 	case RT1015_S_BST_TIMING_INTER36:
403*4882a593Smuzhiyun 		return true;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	default:
406*4882a593Smuzhiyun 		return false;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9525, 75, 0);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const char * const rt1015_din_source_select[] = {
413*4882a593Smuzhiyun 	"Left",
414*4882a593Smuzhiyun 	"Right",
415*4882a593Smuzhiyun 	"Left + Right average",
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1015_mono_lr_sel, RT1015_PAD_DRV2, 4,
419*4882a593Smuzhiyun 	rt1015_din_source_select);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const char * const rt1015_boost_mode[] = {
422*4882a593Smuzhiyun 	"Bypass", "Adaptive", "Fixed Adaptive"
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1015_boost_mode_enum, 0, 0,
426*4882a593Smuzhiyun 	rt1015_boost_mode);
427*4882a593Smuzhiyun 
rt1015_boost_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)428*4882a593Smuzhiyun static int rt1015_boost_mode_get(struct snd_kcontrol *kcontrol,
429*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	struct snd_soc_component *component =
432*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
433*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 =
434*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = rt1015->boost_mode;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
rt1015_boost_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)441*4882a593Smuzhiyun static int rt1015_boost_mode_put(struct snd_kcontrol *kcontrol,
442*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct snd_soc_component *component =
445*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
446*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 =
447*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	rt1015->boost_mode = ucontrol->value.integer.value[0];
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	switch (rt1015->boost_mode) {
452*4882a593Smuzhiyun 	case BYPASS:
453*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
454*4882a593Smuzhiyun 			RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
455*4882a593Smuzhiyun 			RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
456*4882a593Smuzhiyun 			RT1015_ABST_REG_MODE | RT1015_ABST_FIX_TGT_DIS |
457*4882a593Smuzhiyun 			RT1015_BYPASS_SWRREG_BYPASS);
458*4882a593Smuzhiyun 		break;
459*4882a593Smuzhiyun 	case ADAPTIVE:
460*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
461*4882a593Smuzhiyun 			RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
462*4882a593Smuzhiyun 			RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
463*4882a593Smuzhiyun 			RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_DIS |
464*4882a593Smuzhiyun 			RT1015_BYPASS_SWRREG_PASS);
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	case FIXED_ADAPTIVE:
467*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
468*4882a593Smuzhiyun 			RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
469*4882a593Smuzhiyun 			RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
470*4882a593Smuzhiyun 			RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_EN |
471*4882a593Smuzhiyun 			RT1015_BYPASS_SWRREG_PASS);
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	default:
474*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown boost control.\n");
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return 0;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
rt1015_bypass_boost_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)480*4882a593Smuzhiyun static int rt1015_bypass_boost_get(struct snd_kcontrol *kcontrol,
481*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct snd_soc_component *component =
484*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
485*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 =
486*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = rt1015->bypass_boost;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
rt1015_calibrate(struct rt1015_priv * rt1015)493*4882a593Smuzhiyun static void rt1015_calibrate(struct rt1015_priv *rt1015)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct snd_soc_component *component = rt1015->component;
496*4882a593Smuzhiyun 	struct regmap *regmap = rt1015->regmap;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	snd_soc_dapm_mutex_lock(&component->dapm);
499*4882a593Smuzhiyun 	regcache_cache_bypass(regmap, true);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_PWR1, 0xd7df);
502*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_PWR4, 0x00b2);
503*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_CLSD_INTERNAL8, 0x2008);
504*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_CLSD_INTERNAL9, 0x0140);
505*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_GAT_BOOST, 0x0efe);
506*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000d);
507*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000e);
508*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_DC_CALIB_CLSD1, 0x5a00);
509*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_DC_CALIB_CLSD1, 0x5a01);
510*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_DC_CALIB_CLSD1, 0x5a05);
511*4882a593Smuzhiyun 	msleep(500);
512*4882a593Smuzhiyun 	regmap_write(regmap, RT1015_PWR1, 0x0);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	regcache_cache_bypass(regmap, false);
515*4882a593Smuzhiyun 	regcache_mark_dirty(regmap);
516*4882a593Smuzhiyun 	regcache_sync(regmap);
517*4882a593Smuzhiyun 	snd_soc_dapm_mutex_unlock(&component->dapm);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
rt1015_bypass_boost_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)520*4882a593Smuzhiyun static int rt1015_bypass_boost_put(struct snd_kcontrol *kcontrol,
521*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct snd_soc_component *component =
524*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
525*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 =
526*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (!rt1015->dac_is_used) {
529*4882a593Smuzhiyun 		rt1015->bypass_boost = ucontrol->value.integer.value[0];
530*4882a593Smuzhiyun 		if (rt1015->bypass_boost == RT1015_Bypass_Boost &&
531*4882a593Smuzhiyun 			!rt1015->cali_done) {
532*4882a593Smuzhiyun 			rt1015_calibrate(rt1015);
533*4882a593Smuzhiyun 			rt1015->cali_done = 1;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 			regmap_write(rt1015->regmap, RT1015_MONO_DYNA_CTRL, 0x0010);
536*4882a593Smuzhiyun 		}
537*4882a593Smuzhiyun 	} else
538*4882a593Smuzhiyun 		dev_err(component->dev, "DAC is being used!\n");
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
rt1015_flush_work(struct work_struct * work)543*4882a593Smuzhiyun static void rt1015_flush_work(struct work_struct *work)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = container_of(work, struct rt1015_priv,
546*4882a593Smuzhiyun 						flush_work.work);
547*4882a593Smuzhiyun 	struct snd_soc_component *component = rt1015->component;
548*4882a593Smuzhiyun 	unsigned int val, i = 0, count = 200;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	while (i < count) {
551*4882a593Smuzhiyun 		usleep_range(1000, 1500);
552*4882a593Smuzhiyun 		dev_dbg(component->dev, "Flush DAC (retry:%u)\n", i);
553*4882a593Smuzhiyun 		regmap_read(rt1015->regmap, RT1015_CLK_DET, &val);
554*4882a593Smuzhiyun 		if (val & 0x800)
555*4882a593Smuzhiyun 			break;
556*4882a593Smuzhiyun 		i++;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	regmap_write(rt1015->regmap, RT1015_SYS_RST1, 0x0597);
560*4882a593Smuzhiyun 	regmap_write(rt1015->regmap, RT1015_SYS_RST1, 0x05f7);
561*4882a593Smuzhiyun 	regmap_write(rt1015->regmap, RT1015_MAN_I2C, 0x0028);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (val & 0x800)
564*4882a593Smuzhiyun 		dev_dbg(component->dev, "Flush DAC completed.\n");
565*4882a593Smuzhiyun 	else
566*4882a593Smuzhiyun 		dev_warn(component->dev, "Fail to flush DAC data.\n");
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1015_snd_controls[] = {
570*4882a593Smuzhiyun 	SOC_SINGLE_TLV("DAC Playback Volume", RT1015_DAC1, RT1015_DAC_VOL_SFT,
571*4882a593Smuzhiyun 		127, 0, dac_vol_tlv),
572*4882a593Smuzhiyun 	SOC_DOUBLE("DAC Playback Switch", RT1015_DAC3,
573*4882a593Smuzhiyun 		RT1015_DA_MUTE_SFT, RT1015_DVOL_MUTE_FLAG_SFT, 1, 1),
574*4882a593Smuzhiyun 	SOC_ENUM_EXT("Boost Mode", rt1015_boost_mode_enum,
575*4882a593Smuzhiyun 		rt1015_boost_mode_get, rt1015_boost_mode_put),
576*4882a593Smuzhiyun 	SOC_ENUM("Mono LR Select", rt1015_mono_lr_sel),
577*4882a593Smuzhiyun 	SOC_SINGLE_EXT("Bypass Boost", SND_SOC_NOPM, 0, 1, 0,
578*4882a593Smuzhiyun 		rt1015_bypass_boost_get, rt1015_bypass_boost_put),
579*4882a593Smuzhiyun };
580*4882a593Smuzhiyun 
rt1015_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)581*4882a593Smuzhiyun static int rt1015_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
582*4882a593Smuzhiyun 			 struct snd_soc_dapm_widget *sink)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct snd_soc_component *component =
585*4882a593Smuzhiyun 		snd_soc_dapm_to_component(source->dapm);
586*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	if (rt1015->sysclk_src == RT1015_SCLK_S_PLL)
589*4882a593Smuzhiyun 		return 1;
590*4882a593Smuzhiyun 	else
591*4882a593Smuzhiyun 		return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
r1015_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)594*4882a593Smuzhiyun static int r1015_dac_event(struct snd_soc_dapm_widget *w,
595*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct snd_soc_component *component =
598*4882a593Smuzhiyun 		snd_soc_dapm_to_component(w->dapm);
599*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	switch (event) {
602*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
603*4882a593Smuzhiyun 		rt1015->dac_is_used = 1;
604*4882a593Smuzhiyun 		if (rt1015->bypass_boost == RT1015_Enable_Boost) {
605*4882a593Smuzhiyun 			snd_soc_component_write(component,
606*4882a593Smuzhiyun 				RT1015_SYS_RST1, 0x05f7);
607*4882a593Smuzhiyun 			snd_soc_component_write(component,
608*4882a593Smuzhiyun 				RT1015_GAT_BOOST, 0xacfe);
609*4882a593Smuzhiyun 			snd_soc_component_write(component,
610*4882a593Smuzhiyun 				RT1015_PWR9, 0xaa00);
611*4882a593Smuzhiyun 			snd_soc_component_write(component,
612*4882a593Smuzhiyun 				RT1015_GAT_BOOST, 0xecfe);
613*4882a593Smuzhiyun 		} else {
614*4882a593Smuzhiyun 			snd_soc_component_write(component,
615*4882a593Smuzhiyun 				RT1015_SYS_RST1, 0x05f7);
616*4882a593Smuzhiyun 			snd_soc_component_write(component,
617*4882a593Smuzhiyun 				RT1015_PWR_STATE_CTRL, 0x026e);
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
622*4882a593Smuzhiyun 		regmap_write(rt1015->regmap, RT1015_MAN_I2C, 0x00a8);
623*4882a593Smuzhiyun 		break;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
626*4882a593Smuzhiyun 		if (rt1015->bypass_boost == RT1015_Enable_Boost) {
627*4882a593Smuzhiyun 			snd_soc_component_write(component,
628*4882a593Smuzhiyun 				RT1015_PWR9, 0xa800);
629*4882a593Smuzhiyun 			snd_soc_component_write(component,
630*4882a593Smuzhiyun 				RT1015_SYS_RST1, 0x05f5);
631*4882a593Smuzhiyun 		} else {
632*4882a593Smuzhiyun 			snd_soc_component_write(component,
633*4882a593Smuzhiyun 				RT1015_PWR_STATE_CTRL, 0x0268);
634*4882a593Smuzhiyun 			snd_soc_component_write(component,
635*4882a593Smuzhiyun 				RT1015_SYS_RST1, 0x05f5);
636*4882a593Smuzhiyun 		}
637*4882a593Smuzhiyun 		rt1015->dac_is_used = 0;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		cancel_delayed_work_sync(&rt1015->flush_work);
640*4882a593Smuzhiyun 		break;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	default:
643*4882a593Smuzhiyun 		break;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
rt1015_amp_drv_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)648*4882a593Smuzhiyun static int rt1015_amp_drv_event(struct snd_soc_dapm_widget *w,
649*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct snd_soc_component *component =
652*4882a593Smuzhiyun 		snd_soc_dapm_to_component(w->dapm);
653*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	switch (event) {
656*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
657*4882a593Smuzhiyun 		if (rt1015->hw_config == RT1015_HW_28)
658*4882a593Smuzhiyun 			schedule_delayed_work(&rt1015->flush_work, msecs_to_jiffies(10));
659*4882a593Smuzhiyun 		msleep(rt1015->pdata.power_up_delay_ms);
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	default:
662*4882a593Smuzhiyun 		break;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 	return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt1015_dapm_widgets[] = {
668*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("LDO2", RT1015_PWR1, RT1015_PWR_LDO2_BIT, 0,
669*4882a593Smuzhiyun 		NULL, 0),
670*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("INT RC CLK", RT1015_PWR1, RT1015_PWR_INTCLK_BIT,
671*4882a593Smuzhiyun 		0, NULL, 0),
672*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ISENSE", RT1015_PWR1, RT1015_PWR_ISENSE_BIT, 0,
673*4882a593Smuzhiyun 		NULL, 0),
674*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VSENSE", RT1015_PWR1, RT1015_PWR_VSENSE_BIT, 0,
675*4882a593Smuzhiyun 		NULL, 0),
676*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL", RT1015_PWR1, RT1015_PWR_PLL_BIT, 0,
677*4882a593Smuzhiyun 		NULL, 0),
678*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("BG1 BG2", RT1015_PWR1, RT1015_PWR_BG_1_2_BIT, 0,
679*4882a593Smuzhiyun 		NULL, 0),
680*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MBIAS BG", RT1015_PWR1, RT1015_PWR_MBIAS_BG_BIT, 0,
681*4882a593Smuzhiyun 		NULL, 0),
682*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VBAT", RT1015_PWR1, RT1015_PWR_VBAT_BIT, 0, NULL,
683*4882a593Smuzhiyun 		0),
684*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MBIAS", RT1015_PWR1, RT1015_PWR_MBIAS_BIT, 0,
685*4882a593Smuzhiyun 		NULL, 0),
686*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADCV", RT1015_PWR1, RT1015_PWR_ADCV_BIT, 0, NULL,
687*4882a593Smuzhiyun 		0),
688*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIXERV", RT1015_PWR1, RT1015_PWR_MIXERV_BIT, 0,
689*4882a593Smuzhiyun 		NULL, 0),
690*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SUMV", RT1015_PWR1, RT1015_PWR_SUMV_BIT, 0, NULL,
691*4882a593Smuzhiyun 		0),
692*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VREFLV", RT1015_PWR1, RT1015_PWR_VREFLV_BIT, 0,
693*4882a593Smuzhiyun 		NULL, 0),
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
696*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("DAC", NULL, RT1015_PWR1, RT1015_PWR_DAC_BIT, 0,
697*4882a593Smuzhiyun 		r1015_dac_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
698*4882a593Smuzhiyun 		SND_SOC_DAPM_POST_PMD),
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	SND_SOC_DAPM_OUT_DRV_E("Amp Drv", SND_SOC_NOPM, 0, 0, NULL, 0,
701*4882a593Smuzhiyun 			rt1015_amp_drv_event, SND_SOC_DAPM_POST_PMU),
702*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPO"),
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt1015_dapm_routes[] = {
706*4882a593Smuzhiyun 	{ "DAC", NULL, "AIFRX" },
707*4882a593Smuzhiyun 	{ "DAC", NULL, "LDO2" },
708*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL", rt1015_is_sys_clk_from_pll},
709*4882a593Smuzhiyun 	{ "DAC", NULL, "INT RC CLK" },
710*4882a593Smuzhiyun 	{ "DAC", NULL, "ISENSE" },
711*4882a593Smuzhiyun 	{ "DAC", NULL, "VSENSE" },
712*4882a593Smuzhiyun 	{ "DAC", NULL, "BG1 BG2" },
713*4882a593Smuzhiyun 	{ "DAC", NULL, "MBIAS BG" },
714*4882a593Smuzhiyun 	{ "DAC", NULL, "VBAT" },
715*4882a593Smuzhiyun 	{ "DAC", NULL, "MBIAS" },
716*4882a593Smuzhiyun 	{ "DAC", NULL, "ADCV" },
717*4882a593Smuzhiyun 	{ "DAC", NULL, "MIXERV" },
718*4882a593Smuzhiyun 	{ "DAC", NULL, "SUMV" },
719*4882a593Smuzhiyun 	{ "DAC", NULL, "VREFLV" },
720*4882a593Smuzhiyun 	{ "Amp Drv", NULL, "DAC" },
721*4882a593Smuzhiyun 	{ "SPO", NULL, "Amp Drv" },
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
rt1015_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)724*4882a593Smuzhiyun static int rt1015_hw_params(struct snd_pcm_substream *substream,
725*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
728*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
729*4882a593Smuzhiyun 	int pre_div, bclk_ms, frame_size;
730*4882a593Smuzhiyun 	unsigned int val_len = 0;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	rt1015->lrck = params_rate(params);
733*4882a593Smuzhiyun 	pre_div = rl6231_get_clk_info(rt1015->sysclk, rt1015->lrck);
734*4882a593Smuzhiyun 	if (pre_div < 0) {
735*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported clock rate\n");
736*4882a593Smuzhiyun 		return -EINVAL;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	frame_size = snd_soc_params_to_frame_size(params);
740*4882a593Smuzhiyun 	if (frame_size < 0) {
741*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported frame size: %d\n",
742*4882a593Smuzhiyun 			frame_size);
743*4882a593Smuzhiyun 		return -EINVAL;
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	bclk_ms = frame_size > 32;
747*4882a593Smuzhiyun 	rt1015->bclk = rt1015->lrck * (32 << bclk_ms);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
750*4882a593Smuzhiyun 				bclk_ms, pre_div, dai->id);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
753*4882a593Smuzhiyun 				rt1015->lrck, pre_div, dai->id);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	switch (params_width(params)) {
756*4882a593Smuzhiyun 	case 16:
757*4882a593Smuzhiyun 		break;
758*4882a593Smuzhiyun 	case 20:
759*4882a593Smuzhiyun 		val_len = RT1015_I2S_DL_20;
760*4882a593Smuzhiyun 		break;
761*4882a593Smuzhiyun 	case 24:
762*4882a593Smuzhiyun 		val_len = RT1015_I2S_DL_24;
763*4882a593Smuzhiyun 		break;
764*4882a593Smuzhiyun 	case 8:
765*4882a593Smuzhiyun 		val_len = RT1015_I2S_DL_8;
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	default:
768*4882a593Smuzhiyun 		return -EINVAL;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1015_TDM_MASTER,
772*4882a593Smuzhiyun 		RT1015_I2S_DL_MASK, val_len);
773*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1015_CLK2,
774*4882a593Smuzhiyun 		RT1015_FS_PD_MASK, pre_div << RT1015_FS_PD_SFT);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
rt1015_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)779*4882a593Smuzhiyun static int rt1015_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
782*4882a593Smuzhiyun 	unsigned int reg_val = 0, reg_val2 = 0;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
785*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
786*4882a593Smuzhiyun 		reg_val |= RT1015_TCON_TDM_MS_M;
787*4882a593Smuzhiyun 		break;
788*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
789*4882a593Smuzhiyun 		reg_val |= RT1015_TCON_TDM_MS_S;
790*4882a593Smuzhiyun 		break;
791*4882a593Smuzhiyun 	default:
792*4882a593Smuzhiyun 		return -EINVAL;
793*4882a593Smuzhiyun 	}
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
796*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
797*4882a593Smuzhiyun 		break;
798*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
799*4882a593Smuzhiyun 		reg_val2 |= RT1015_TDM_INV_BCLK;
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	default:
802*4882a593Smuzhiyun 		return -EINVAL;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
806*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
807*4882a593Smuzhiyun 		break;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
810*4882a593Smuzhiyun 		reg_val |= RT1015_I2S_M_DF_LEFT;
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
814*4882a593Smuzhiyun 		reg_val |= RT1015_I2S_M_DF_PCM_A;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
818*4882a593Smuzhiyun 		reg_val |= RT1015_I2S_M_DF_PCM_B;
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	default:
822*4882a593Smuzhiyun 		return -EINVAL;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1015_TDM_MASTER,
826*4882a593Smuzhiyun 			RT1015_TCON_TDM_MS_MASK | RT1015_I2S_M_DF_MASK,
827*4882a593Smuzhiyun 			reg_val);
828*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1015_TDM1_1,
829*4882a593Smuzhiyun 			RT1015_TDM_INV_BCLK_MASK, reg_val2);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	return 0;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
rt1015_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)834*4882a593Smuzhiyun static int rt1015_set_component_sysclk(struct snd_soc_component *component,
835*4882a593Smuzhiyun 		int clk_id, int source, unsigned int freq, int dir)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
838*4882a593Smuzhiyun 	unsigned int reg_val = 0;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (freq == rt1015->sysclk && clk_id == rt1015->sysclk_src)
841*4882a593Smuzhiyun 		return 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	switch (clk_id) {
844*4882a593Smuzhiyun 	case RT1015_SCLK_S_MCLK:
845*4882a593Smuzhiyun 		reg_val |= RT1015_CLK_SYS_PRE_SEL_MCLK;
846*4882a593Smuzhiyun 		break;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	case RT1015_SCLK_S_PLL:
849*4882a593Smuzhiyun 		reg_val |= RT1015_CLK_SYS_PRE_SEL_PLL;
850*4882a593Smuzhiyun 		break;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	default:
853*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
854*4882a593Smuzhiyun 		return -EINVAL;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	rt1015->sysclk = freq;
858*4882a593Smuzhiyun 	rt1015->sysclk_src = clk_id;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
861*4882a593Smuzhiyun 		freq, clk_id);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1015_CLK2,
864*4882a593Smuzhiyun 			RT1015_CLK_SYS_PRE_SEL_MASK, reg_val);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
rt1015_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)869*4882a593Smuzhiyun static int rt1015_set_component_pll(struct snd_soc_component *component,
870*4882a593Smuzhiyun 		int pll_id, int source, unsigned int freq_in,
871*4882a593Smuzhiyun 		unsigned int freq_out)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
874*4882a593Smuzhiyun 	struct rl6231_pll_code pll_code;
875*4882a593Smuzhiyun 	int ret;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (!freq_in || !freq_out) {
878*4882a593Smuzhiyun 		dev_dbg(component->dev, "PLL disabled\n");
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		rt1015->pll_in = 0;
881*4882a593Smuzhiyun 		rt1015->pll_out = 0;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		return 0;
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (source == rt1015->pll_src && freq_in == rt1015->pll_in &&
887*4882a593Smuzhiyun 		freq_out == rt1015->pll_out)
888*4882a593Smuzhiyun 		return 0;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (source == RT1015_PLL_S_BCLK) {
891*4882a593Smuzhiyun 		if (rt1015->bclk_ratio == 0) {
892*4882a593Smuzhiyun 			dev_err(component->dev,
893*4882a593Smuzhiyun 				"Can not support bclk ratio as 0.\n");
894*4882a593Smuzhiyun 			return -EINVAL;
895*4882a593Smuzhiyun 		}
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	switch (source) {
899*4882a593Smuzhiyun 	case RT1015_PLL_S_MCLK:
900*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1015_CLK2,
901*4882a593Smuzhiyun 			RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_PLL_SRC2);
902*4882a593Smuzhiyun 		break;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	case RT1015_PLL_S_BCLK:
905*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1015_CLK2,
906*4882a593Smuzhiyun 			RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_BCLK);
907*4882a593Smuzhiyun 		break;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	default:
910*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown PLL Source %d\n", source);
911*4882a593Smuzhiyun 		return -EINVAL;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
915*4882a593Smuzhiyun 	if (ret < 0) {
916*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
917*4882a593Smuzhiyun 		return ret;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
921*4882a593Smuzhiyun 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
922*4882a593Smuzhiyun 		pll_code.n_code, pll_code.k_code);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	snd_soc_component_write(component, RT1015_PLL1,
925*4882a593Smuzhiyun 		(pll_code.m_bp ? 0 : pll_code.m_code) << RT1015_PLL_M_SFT |
926*4882a593Smuzhiyun 		pll_code.m_bp << RT1015_PLL_M_BP_SFT | pll_code.n_code);
927*4882a593Smuzhiyun 	snd_soc_component_write(component, RT1015_PLL2,
928*4882a593Smuzhiyun 		pll_code.k_code);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	rt1015->pll_in = freq_in;
931*4882a593Smuzhiyun 	rt1015->pll_out = freq_out;
932*4882a593Smuzhiyun 	rt1015->pll_src = source;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	return 0;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
rt1015_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)937*4882a593Smuzhiyun static int rt1015_set_bclk_ratio(struct snd_soc_dai *dai, unsigned int ratio)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
940*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	dev_dbg(component->dev, "%s ratio=%d\n", __func__, ratio);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	rt1015->bclk_ratio = ratio;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (ratio == 50) {
947*4882a593Smuzhiyun 		dev_dbg(component->dev, "Unsupport bclk ratio\n");
948*4882a593Smuzhiyun 		return -EINVAL;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
rt1015_probe(struct snd_soc_component * component)954*4882a593Smuzhiyun static int rt1015_probe(struct snd_soc_component *component)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 =
957*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	rt1015->component = component;
960*4882a593Smuzhiyun 	rt1015->bclk_ratio = 0;
961*4882a593Smuzhiyun 	rt1015->cali_done = 0;
962*4882a593Smuzhiyun 	snd_soc_component_write(component, RT1015_BAT_RPO_STEP1, 0x061c);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&rt1015->flush_work, rt1015_flush_work);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	return 0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
rt1015_remove(struct snd_soc_component * component)969*4882a593Smuzhiyun static void rt1015_remove(struct snd_soc_component *component)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	cancel_delayed_work_sync(&rt1015->flush_work);
974*4882a593Smuzhiyun 	regmap_write(rt1015->regmap, RT1015_RESET, 0);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun #define RT1015_STEREO_RATES SNDRV_PCM_RATE_8000_192000
978*4882a593Smuzhiyun #define RT1015_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
979*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun static struct snd_soc_dai_ops rt1015_aif_dai_ops = {
982*4882a593Smuzhiyun 	.hw_params = rt1015_hw_params,
983*4882a593Smuzhiyun 	.set_fmt = rt1015_set_dai_fmt,
984*4882a593Smuzhiyun 	.set_bclk_ratio = rt1015_set_bclk_ratio,
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun static struct snd_soc_dai_driver rt1015_dai[] = {
988*4882a593Smuzhiyun 	{
989*4882a593Smuzhiyun 		.name = "rt1015-aif",
990*4882a593Smuzhiyun 		.id = 0,
991*4882a593Smuzhiyun 		.playback = {
992*4882a593Smuzhiyun 			.stream_name = "AIF Playback",
993*4882a593Smuzhiyun 			.channels_min = 1,
994*4882a593Smuzhiyun 			.channels_max = 4,
995*4882a593Smuzhiyun 			.rates = RT1015_STEREO_RATES,
996*4882a593Smuzhiyun 			.formats = RT1015_FORMATS,
997*4882a593Smuzhiyun 		},
998*4882a593Smuzhiyun 		.ops = &rt1015_aif_dai_ops,
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #ifdef CONFIG_PM
rt1015_suspend(struct snd_soc_component * component)1003*4882a593Smuzhiyun static int rt1015_suspend(struct snd_soc_component *component)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	regcache_cache_only(rt1015->regmap, true);
1008*4882a593Smuzhiyun 	regcache_mark_dirty(rt1015->regmap);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
rt1015_resume(struct snd_soc_component * component)1013*4882a593Smuzhiyun static int rt1015_resume(struct snd_soc_component *component)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	regcache_cache_only(rt1015->regmap, false);
1018*4882a593Smuzhiyun 	regcache_sync(rt1015->regmap);
1019*4882a593Smuzhiyun 	return 0;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun #else
1022*4882a593Smuzhiyun #define rt1015_suspend NULL
1023*4882a593Smuzhiyun #define rt1015_resume NULL
1024*4882a593Smuzhiyun #endif
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt1015 = {
1027*4882a593Smuzhiyun 	.probe = rt1015_probe,
1028*4882a593Smuzhiyun 	.remove = rt1015_remove,
1029*4882a593Smuzhiyun 	.suspend = rt1015_suspend,
1030*4882a593Smuzhiyun 	.resume = rt1015_resume,
1031*4882a593Smuzhiyun 	.controls = rt1015_snd_controls,
1032*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(rt1015_snd_controls),
1033*4882a593Smuzhiyun 	.dapm_widgets = rt1015_dapm_widgets,
1034*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(rt1015_dapm_widgets),
1035*4882a593Smuzhiyun 	.dapm_routes = rt1015_dapm_routes,
1036*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(rt1015_dapm_routes),
1037*4882a593Smuzhiyun 	.set_sysclk = rt1015_set_component_sysclk,
1038*4882a593Smuzhiyun 	.set_pll = rt1015_set_component_pll,
1039*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
1040*4882a593Smuzhiyun 	.endianness		= 1,
1041*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun static const struct regmap_config rt1015_regmap = {
1045*4882a593Smuzhiyun 	.reg_bits = 16,
1046*4882a593Smuzhiyun 	.val_bits = 16,
1047*4882a593Smuzhiyun 	.max_register = RT1015_S_BST_TIMING_INTER36,
1048*4882a593Smuzhiyun 	.volatile_reg = rt1015_volatile_register,
1049*4882a593Smuzhiyun 	.readable_reg = rt1015_readable_register,
1050*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1051*4882a593Smuzhiyun 	.reg_defaults = rt1015_reg,
1052*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(rt1015_reg),
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun static const struct i2c_device_id rt1015_i2c_id[] = {
1056*4882a593Smuzhiyun 	{ "rt1015", 0 },
1057*4882a593Smuzhiyun 	{ }
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rt1015_i2c_id);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun #if defined(CONFIG_OF)
1062*4882a593Smuzhiyun static const struct of_device_id rt1015_of_match[] = {
1063*4882a593Smuzhiyun 	{ .compatible = "realtek,rt1015", },
1064*4882a593Smuzhiyun 	{},
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt1015_of_match);
1067*4882a593Smuzhiyun #endif
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1070*4882a593Smuzhiyun static struct acpi_device_id rt1015_acpi_match[] = {
1071*4882a593Smuzhiyun 	{"10EC1015", 0,},
1072*4882a593Smuzhiyun 	{},
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt1015_acpi_match);
1075*4882a593Smuzhiyun #endif
1076*4882a593Smuzhiyun 
rt1015_parse_dt(struct rt1015_priv * rt1015,struct device * dev)1077*4882a593Smuzhiyun static void rt1015_parse_dt(struct rt1015_priv *rt1015, struct device *dev)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	device_property_read_u32(dev, "realtek,power-up-delay-ms",
1080*4882a593Smuzhiyun 		&rt1015->pdata.power_up_delay_ms);
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
rt1015_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1083*4882a593Smuzhiyun static int rt1015_i2c_probe(struct i2c_client *i2c,
1084*4882a593Smuzhiyun 	const struct i2c_device_id *id)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	struct rt1015_platform_data *pdata = dev_get_platdata(&i2c->dev);
1087*4882a593Smuzhiyun 	struct rt1015_priv *rt1015;
1088*4882a593Smuzhiyun 	int ret;
1089*4882a593Smuzhiyun 	unsigned int val;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	rt1015 = devm_kzalloc(&i2c->dev, sizeof(struct rt1015_priv),
1092*4882a593Smuzhiyun 				GFP_KERNEL);
1093*4882a593Smuzhiyun 	if (rt1015 == NULL)
1094*4882a593Smuzhiyun 		return -ENOMEM;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, rt1015);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	rt1015->pdata = i2s_default_platform_data;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	if (pdata)
1101*4882a593Smuzhiyun 		rt1015->pdata = *pdata;
1102*4882a593Smuzhiyun 	else
1103*4882a593Smuzhiyun 		rt1015_parse_dt(rt1015, &i2c->dev);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	rt1015->regmap = devm_regmap_init_i2c(i2c, &rt1015_regmap);
1106*4882a593Smuzhiyun 	if (IS_ERR(rt1015->regmap)) {
1107*4882a593Smuzhiyun 		ret = PTR_ERR(rt1015->regmap);
1108*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1109*4882a593Smuzhiyun 			ret);
1110*4882a593Smuzhiyun 		return ret;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	rt1015->hw_config = (i2c->addr == 0x29) ? RT1015_HW_29 : RT1015_HW_28;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	regmap_read(rt1015->regmap, RT1015_DEVICE_ID, &val);
1116*4882a593Smuzhiyun 	if ((val != RT1015_DEVICE_ID_VAL) && (val != RT1015_DEVICE_ID_VAL2)) {
1117*4882a593Smuzhiyun 		dev_err(&i2c->dev,
1118*4882a593Smuzhiyun 			"Device with ID register %x is not rt1015\n", val);
1119*4882a593Smuzhiyun 		return -ENODEV;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return devm_snd_soc_register_component(&i2c->dev,
1123*4882a593Smuzhiyun 		&soc_component_dev_rt1015,
1124*4882a593Smuzhiyun 		rt1015_dai, ARRAY_SIZE(rt1015_dai));
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
rt1015_i2c_shutdown(struct i2c_client * client)1127*4882a593Smuzhiyun static void rt1015_i2c_shutdown(struct i2c_client *client)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct rt1015_priv *rt1015 = i2c_get_clientdata(client);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	regmap_write(rt1015->regmap, RT1015_RESET, 0);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun static struct i2c_driver rt1015_i2c_driver = {
1135*4882a593Smuzhiyun 	.driver = {
1136*4882a593Smuzhiyun 		.name = "rt1015",
1137*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(rt1015_of_match),
1138*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(rt1015_acpi_match),
1139*4882a593Smuzhiyun 	},
1140*4882a593Smuzhiyun 	.probe = rt1015_i2c_probe,
1141*4882a593Smuzhiyun 	.shutdown = rt1015_i2c_shutdown,
1142*4882a593Smuzhiyun 	.id_table = rt1015_i2c_id,
1143*4882a593Smuzhiyun };
1144*4882a593Smuzhiyun module_i2c_driver(rt1015_i2c_driver);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT1015 driver");
1147*4882a593Smuzhiyun MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
1148*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1149