xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/rt1011.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * rt1011.c -- rt1011 ALSA SoC amplifier component driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright(c) 2019 Realtek Semiconductor Corp.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Shuming Fan <shumingf@realtek.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/gpio.h>
17*4882a593Smuzhiyun #include <linux/i2c.h>
18*4882a593Smuzhiyun #include <linux/acpi.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/firmware.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include <sound/soc.h>
27*4882a593Smuzhiyun #include <sound/soc-dapm.h>
28*4882a593Smuzhiyun #include <sound/initval.h>
29*4882a593Smuzhiyun #include <sound/tlv.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "rl6231.h"
32*4882a593Smuzhiyun #include "rt1011.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static int rt1011_calibrate(struct rt1011_priv *rt1011,
35*4882a593Smuzhiyun 	unsigned char cali_flag);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct reg_sequence init_list[] = {
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	{ RT1011_POWER_9, 0xa840 },
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	{ RT1011_ADC_SET_5, 0x0a20 },
42*4882a593Smuzhiyun 	{ RT1011_DAC_SET_2, 0xa032 },
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	{ RT1011_SPK_PRO_DC_DET_1, 0xb00c },
45*4882a593Smuzhiyun 	{ RT1011_SPK_PRO_DC_DET_2, 0xcccc },
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	{ RT1011_A_TIMING_1, 0x6054 },
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	{ RT1011_POWER_7, 0x3e55 },
50*4882a593Smuzhiyun 	{ RT1011_POWER_8, 0x0520 },
51*4882a593Smuzhiyun 	{ RT1011_BOOST_CON_1, 0xe188 },
52*4882a593Smuzhiyun 	{ RT1011_POWER_4, 0x16f2 },
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	{ RT1011_CROSS_BQ_SET_1, 0x0004 },
55*4882a593Smuzhiyun 	{ RT1011_SIL_DET, 0xc313 },
56*4882a593Smuzhiyun 	{ RT1011_SINE_GEN_REG_1, 0x0707 },
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	{ RT1011_DC_CALIB_CLASSD_3, 0xcb00 },
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	{ RT1011_DAC_SET_1, 0xe702 },
61*4882a593Smuzhiyun 	{ RT1011_DAC_SET_3, 0x2004 },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static const struct reg_default rt1011_reg[] = {
65*4882a593Smuzhiyun 	{0x0000, 0x0000},
66*4882a593Smuzhiyun 	{0x0002, 0x0000},
67*4882a593Smuzhiyun 	{0x0004, 0xa000},
68*4882a593Smuzhiyun 	{0x0006, 0x0000},
69*4882a593Smuzhiyun 	{0x0008, 0x0003},
70*4882a593Smuzhiyun 	{0x000a, 0x087e},
71*4882a593Smuzhiyun 	{0x000c, 0x0020},
72*4882a593Smuzhiyun 	{0x000e, 0x9002},
73*4882a593Smuzhiyun 	{0x0010, 0x0000},
74*4882a593Smuzhiyun 	{0x0012, 0x0000},
75*4882a593Smuzhiyun 	{0x0020, 0x0c40},
76*4882a593Smuzhiyun 	{0x0022, 0x4313},
77*4882a593Smuzhiyun 	{0x0076, 0x0000},
78*4882a593Smuzhiyun 	{0x0078, 0x0000},
79*4882a593Smuzhiyun 	{0x007a, 0x0000},
80*4882a593Smuzhiyun 	{0x007c, 0x10ec},
81*4882a593Smuzhiyun 	{0x007d, 0x1011},
82*4882a593Smuzhiyun 	{0x00f0, 0x5000},
83*4882a593Smuzhiyun 	{0x00f2, 0x0374},
84*4882a593Smuzhiyun 	{0x00f3, 0x0000},
85*4882a593Smuzhiyun 	{0x00f4, 0x0000},
86*4882a593Smuzhiyun 	{0x0100, 0x0038},
87*4882a593Smuzhiyun 	{0x0102, 0xff02},
88*4882a593Smuzhiyun 	{0x0104, 0x0232},
89*4882a593Smuzhiyun 	{0x0106, 0x200c},
90*4882a593Smuzhiyun 	{0x0107, 0x0000},
91*4882a593Smuzhiyun 	{0x0108, 0x2f2f},
92*4882a593Smuzhiyun 	{0x010a, 0x2f2f},
93*4882a593Smuzhiyun 	{0x010c, 0x002f},
94*4882a593Smuzhiyun 	{0x010e, 0xe000},
95*4882a593Smuzhiyun 	{0x0110, 0x0820},
96*4882a593Smuzhiyun 	{0x0111, 0x4010},
97*4882a593Smuzhiyun 	{0x0112, 0x0000},
98*4882a593Smuzhiyun 	{0x0114, 0x0000},
99*4882a593Smuzhiyun 	{0x0116, 0x0000},
100*4882a593Smuzhiyun 	{0x0118, 0x0000},
101*4882a593Smuzhiyun 	{0x011a, 0x0101},
102*4882a593Smuzhiyun 	{0x011c, 0x4567},
103*4882a593Smuzhiyun 	{0x011e, 0x0000},
104*4882a593Smuzhiyun 	{0x0120, 0x0000},
105*4882a593Smuzhiyun 	{0x0122, 0x0000},
106*4882a593Smuzhiyun 	{0x0124, 0x0123},
107*4882a593Smuzhiyun 	{0x0126, 0x4567},
108*4882a593Smuzhiyun 	{0x0200, 0x0000},
109*4882a593Smuzhiyun 	{0x0300, 0xffdd},
110*4882a593Smuzhiyun 	{0x0302, 0x001e},
111*4882a593Smuzhiyun 	{0x0311, 0x0000},
112*4882a593Smuzhiyun 	{0x0313, 0x5254},
113*4882a593Smuzhiyun 	{0x0314, 0x0062},
114*4882a593Smuzhiyun 	{0x0316, 0x7f40},
115*4882a593Smuzhiyun 	{0x0319, 0x000f},
116*4882a593Smuzhiyun 	{0x031a, 0xffff},
117*4882a593Smuzhiyun 	{0x031b, 0x0000},
118*4882a593Smuzhiyun 	{0x031c, 0x009f},
119*4882a593Smuzhiyun 	{0x031d, 0xffff},
120*4882a593Smuzhiyun 	{0x031e, 0x0000},
121*4882a593Smuzhiyun 	{0x031f, 0x0000},
122*4882a593Smuzhiyun 	{0x0320, 0xe31c},
123*4882a593Smuzhiyun 	{0x0321, 0x0000},
124*4882a593Smuzhiyun 	{0x0322, 0x0000},
125*4882a593Smuzhiyun 	{0x0324, 0x0000},
126*4882a593Smuzhiyun 	{0x0326, 0x0002},
127*4882a593Smuzhiyun 	{0x0328, 0x20b2},
128*4882a593Smuzhiyun 	{0x0329, 0x0175},
129*4882a593Smuzhiyun 	{0x032a, 0x32ad},
130*4882a593Smuzhiyun 	{0x032b, 0x3455},
131*4882a593Smuzhiyun 	{0x032c, 0x0528},
132*4882a593Smuzhiyun 	{0x032d, 0xa800},
133*4882a593Smuzhiyun 	{0x032e, 0x030e},
134*4882a593Smuzhiyun 	{0x0330, 0x2080},
135*4882a593Smuzhiyun 	{0x0332, 0x0034},
136*4882a593Smuzhiyun 	{0x0334, 0x0000},
137*4882a593Smuzhiyun 	{0x0508, 0x0010},
138*4882a593Smuzhiyun 	{0x050a, 0x0018},
139*4882a593Smuzhiyun 	{0x050c, 0x0000},
140*4882a593Smuzhiyun 	{0x050d, 0xffff},
141*4882a593Smuzhiyun 	{0x050e, 0x1f1f},
142*4882a593Smuzhiyun 	{0x050f, 0x04ff},
143*4882a593Smuzhiyun 	{0x0510, 0x4020},
144*4882a593Smuzhiyun 	{0x0511, 0x01f0},
145*4882a593Smuzhiyun 	{0x0512, 0x0702},
146*4882a593Smuzhiyun 	{0x0516, 0xbb80},
147*4882a593Smuzhiyun 	{0x0517, 0xffff},
148*4882a593Smuzhiyun 	{0x0518, 0xffff},
149*4882a593Smuzhiyun 	{0x0519, 0x307f},
150*4882a593Smuzhiyun 	{0x051a, 0xffff},
151*4882a593Smuzhiyun 	{0x051b, 0x0000},
152*4882a593Smuzhiyun 	{0x051c, 0x0000},
153*4882a593Smuzhiyun 	{0x051d, 0x2000},
154*4882a593Smuzhiyun 	{0x051e, 0x0000},
155*4882a593Smuzhiyun 	{0x051f, 0x0000},
156*4882a593Smuzhiyun 	{0x0520, 0x0000},
157*4882a593Smuzhiyun 	{0x0521, 0x1001},
158*4882a593Smuzhiyun 	{0x0522, 0x7fff},
159*4882a593Smuzhiyun 	{0x0524, 0x7fff},
160*4882a593Smuzhiyun 	{0x0526, 0x0000},
161*4882a593Smuzhiyun 	{0x0528, 0x0000},
162*4882a593Smuzhiyun 	{0x052a, 0x0000},
163*4882a593Smuzhiyun 	{0x0530, 0x0401},
164*4882a593Smuzhiyun 	{0x0532, 0x3000},
165*4882a593Smuzhiyun 	{0x0534, 0x0000},
166*4882a593Smuzhiyun 	{0x0535, 0xffff},
167*4882a593Smuzhiyun 	{0x0536, 0x101c},
168*4882a593Smuzhiyun 	{0x0538, 0x1814},
169*4882a593Smuzhiyun 	{0x053a, 0x100c},
170*4882a593Smuzhiyun 	{0x053c, 0x0804},
171*4882a593Smuzhiyun 	{0x053d, 0x0000},
172*4882a593Smuzhiyun 	{0x053e, 0x0000},
173*4882a593Smuzhiyun 	{0x053f, 0x0000},
174*4882a593Smuzhiyun 	{0x0540, 0x0000},
175*4882a593Smuzhiyun 	{0x0541, 0x0000},
176*4882a593Smuzhiyun 	{0x0542, 0x0000},
177*4882a593Smuzhiyun 	{0x0543, 0x0000},
178*4882a593Smuzhiyun 	{0x0544, 0x001c},
179*4882a593Smuzhiyun 	{0x0545, 0x1814},
180*4882a593Smuzhiyun 	{0x0546, 0x100c},
181*4882a593Smuzhiyun 	{0x0547, 0x0804},
182*4882a593Smuzhiyun 	{0x0548, 0x0000},
183*4882a593Smuzhiyun 	{0x0549, 0x0000},
184*4882a593Smuzhiyun 	{0x054a, 0x0000},
185*4882a593Smuzhiyun 	{0x054b, 0x0000},
186*4882a593Smuzhiyun 	{0x054c, 0x0000},
187*4882a593Smuzhiyun 	{0x054d, 0x0000},
188*4882a593Smuzhiyun 	{0x054e, 0x0000},
189*4882a593Smuzhiyun 	{0x054f, 0x0000},
190*4882a593Smuzhiyun 	{0x0566, 0x0000},
191*4882a593Smuzhiyun 	{0x0568, 0x20f1},
192*4882a593Smuzhiyun 	{0x056a, 0x0007},
193*4882a593Smuzhiyun 	{0x0600, 0x9d00},
194*4882a593Smuzhiyun 	{0x0611, 0x2000},
195*4882a593Smuzhiyun 	{0x0612, 0x505f},
196*4882a593Smuzhiyun 	{0x0613, 0x0444},
197*4882a593Smuzhiyun 	{0x0614, 0x4000},
198*4882a593Smuzhiyun 	{0x0615, 0x4004},
199*4882a593Smuzhiyun 	{0x0616, 0x0606},
200*4882a593Smuzhiyun 	{0x0617, 0x8904},
201*4882a593Smuzhiyun 	{0x0618, 0xe021},
202*4882a593Smuzhiyun 	{0x0621, 0x2000},
203*4882a593Smuzhiyun 	{0x0622, 0x505f},
204*4882a593Smuzhiyun 	{0x0623, 0x0444},
205*4882a593Smuzhiyun 	{0x0624, 0x4000},
206*4882a593Smuzhiyun 	{0x0625, 0x4004},
207*4882a593Smuzhiyun 	{0x0626, 0x0606},
208*4882a593Smuzhiyun 	{0x0627, 0x8704},
209*4882a593Smuzhiyun 	{0x0628, 0xe021},
210*4882a593Smuzhiyun 	{0x0631, 0x2000},
211*4882a593Smuzhiyun 	{0x0632, 0x517f},
212*4882a593Smuzhiyun 	{0x0633, 0x0440},
213*4882a593Smuzhiyun 	{0x0634, 0x4000},
214*4882a593Smuzhiyun 	{0x0635, 0x4104},
215*4882a593Smuzhiyun 	{0x0636, 0x0306},
216*4882a593Smuzhiyun 	{0x0637, 0x8904},
217*4882a593Smuzhiyun 	{0x0638, 0xe021},
218*4882a593Smuzhiyun 	{0x0702, 0x0014},
219*4882a593Smuzhiyun 	{0x0704, 0x0000},
220*4882a593Smuzhiyun 	{0x0706, 0x0014},
221*4882a593Smuzhiyun 	{0x0708, 0x0000},
222*4882a593Smuzhiyun 	{0x070a, 0x0000},
223*4882a593Smuzhiyun 	{0x0710, 0x0200},
224*4882a593Smuzhiyun 	{0x0711, 0x0000},
225*4882a593Smuzhiyun 	{0x0712, 0x0200},
226*4882a593Smuzhiyun 	{0x0713, 0x0000},
227*4882a593Smuzhiyun 	{0x0720, 0x0200},
228*4882a593Smuzhiyun 	{0x0721, 0x0000},
229*4882a593Smuzhiyun 	{0x0722, 0x0000},
230*4882a593Smuzhiyun 	{0x0723, 0x0000},
231*4882a593Smuzhiyun 	{0x0724, 0x0000},
232*4882a593Smuzhiyun 	{0x0725, 0x0000},
233*4882a593Smuzhiyun 	{0x0726, 0x0000},
234*4882a593Smuzhiyun 	{0x0727, 0x0000},
235*4882a593Smuzhiyun 	{0x0728, 0x0000},
236*4882a593Smuzhiyun 	{0x0729, 0x0000},
237*4882a593Smuzhiyun 	{0x0730, 0x0200},
238*4882a593Smuzhiyun 	{0x0731, 0x0000},
239*4882a593Smuzhiyun 	{0x0732, 0x0000},
240*4882a593Smuzhiyun 	{0x0733, 0x0000},
241*4882a593Smuzhiyun 	{0x0734, 0x0000},
242*4882a593Smuzhiyun 	{0x0735, 0x0000},
243*4882a593Smuzhiyun 	{0x0736, 0x0000},
244*4882a593Smuzhiyun 	{0x0737, 0x0000},
245*4882a593Smuzhiyun 	{0x0738, 0x0000},
246*4882a593Smuzhiyun 	{0x0739, 0x0000},
247*4882a593Smuzhiyun 	{0x0740, 0x0200},
248*4882a593Smuzhiyun 	{0x0741, 0x0000},
249*4882a593Smuzhiyun 	{0x0742, 0x0000},
250*4882a593Smuzhiyun 	{0x0743, 0x0000},
251*4882a593Smuzhiyun 	{0x0744, 0x0000},
252*4882a593Smuzhiyun 	{0x0745, 0x0000},
253*4882a593Smuzhiyun 	{0x0746, 0x0000},
254*4882a593Smuzhiyun 	{0x0747, 0x0000},
255*4882a593Smuzhiyun 	{0x0748, 0x0000},
256*4882a593Smuzhiyun 	{0x0749, 0x0000},
257*4882a593Smuzhiyun 	{0x0750, 0x0200},
258*4882a593Smuzhiyun 	{0x0751, 0x0000},
259*4882a593Smuzhiyun 	{0x0752, 0x0000},
260*4882a593Smuzhiyun 	{0x0753, 0x0000},
261*4882a593Smuzhiyun 	{0x0754, 0x0000},
262*4882a593Smuzhiyun 	{0x0755, 0x0000},
263*4882a593Smuzhiyun 	{0x0756, 0x0000},
264*4882a593Smuzhiyun 	{0x0757, 0x0000},
265*4882a593Smuzhiyun 	{0x0758, 0x0000},
266*4882a593Smuzhiyun 	{0x0759, 0x0000},
267*4882a593Smuzhiyun 	{0x0760, 0x0200},
268*4882a593Smuzhiyun 	{0x0761, 0x0000},
269*4882a593Smuzhiyun 	{0x0762, 0x0000},
270*4882a593Smuzhiyun 	{0x0763, 0x0000},
271*4882a593Smuzhiyun 	{0x0764, 0x0000},
272*4882a593Smuzhiyun 	{0x0765, 0x0000},
273*4882a593Smuzhiyun 	{0x0766, 0x0000},
274*4882a593Smuzhiyun 	{0x0767, 0x0000},
275*4882a593Smuzhiyun 	{0x0768, 0x0000},
276*4882a593Smuzhiyun 	{0x0769, 0x0000},
277*4882a593Smuzhiyun 	{0x0770, 0x0200},
278*4882a593Smuzhiyun 	{0x0771, 0x0000},
279*4882a593Smuzhiyun 	{0x0772, 0x0000},
280*4882a593Smuzhiyun 	{0x0773, 0x0000},
281*4882a593Smuzhiyun 	{0x0774, 0x0000},
282*4882a593Smuzhiyun 	{0x0775, 0x0000},
283*4882a593Smuzhiyun 	{0x0776, 0x0000},
284*4882a593Smuzhiyun 	{0x0777, 0x0000},
285*4882a593Smuzhiyun 	{0x0778, 0x0000},
286*4882a593Smuzhiyun 	{0x0779, 0x0000},
287*4882a593Smuzhiyun 	{0x0780, 0x0200},
288*4882a593Smuzhiyun 	{0x0781, 0x0000},
289*4882a593Smuzhiyun 	{0x0782, 0x0000},
290*4882a593Smuzhiyun 	{0x0783, 0x0000},
291*4882a593Smuzhiyun 	{0x0784, 0x0000},
292*4882a593Smuzhiyun 	{0x0785, 0x0000},
293*4882a593Smuzhiyun 	{0x0786, 0x0000},
294*4882a593Smuzhiyun 	{0x0787, 0x0000},
295*4882a593Smuzhiyun 	{0x0788, 0x0000},
296*4882a593Smuzhiyun 	{0x0789, 0x0000},
297*4882a593Smuzhiyun 	{0x0790, 0x0200},
298*4882a593Smuzhiyun 	{0x0791, 0x0000},
299*4882a593Smuzhiyun 	{0x0792, 0x0000},
300*4882a593Smuzhiyun 	{0x0793, 0x0000},
301*4882a593Smuzhiyun 	{0x0794, 0x0000},
302*4882a593Smuzhiyun 	{0x0795, 0x0000},
303*4882a593Smuzhiyun 	{0x0796, 0x0000},
304*4882a593Smuzhiyun 	{0x0797, 0x0000},
305*4882a593Smuzhiyun 	{0x0798, 0x0000},
306*4882a593Smuzhiyun 	{0x0799, 0x0000},
307*4882a593Smuzhiyun 	{0x07a0, 0x0200},
308*4882a593Smuzhiyun 	{0x07a1, 0x0000},
309*4882a593Smuzhiyun 	{0x07a2, 0x0000},
310*4882a593Smuzhiyun 	{0x07a3, 0x0000},
311*4882a593Smuzhiyun 	{0x07a4, 0x0000},
312*4882a593Smuzhiyun 	{0x07a5, 0x0000},
313*4882a593Smuzhiyun 	{0x07a6, 0x0000},
314*4882a593Smuzhiyun 	{0x07a7, 0x0000},
315*4882a593Smuzhiyun 	{0x07a8, 0x0000},
316*4882a593Smuzhiyun 	{0x07a9, 0x0000},
317*4882a593Smuzhiyun 	{0x07b0, 0x0200},
318*4882a593Smuzhiyun 	{0x07b1, 0x0000},
319*4882a593Smuzhiyun 	{0x07b2, 0x0000},
320*4882a593Smuzhiyun 	{0x07b3, 0x0000},
321*4882a593Smuzhiyun 	{0x07b4, 0x0000},
322*4882a593Smuzhiyun 	{0x07b5, 0x0000},
323*4882a593Smuzhiyun 	{0x07b6, 0x0000},
324*4882a593Smuzhiyun 	{0x07b7, 0x0000},
325*4882a593Smuzhiyun 	{0x07b8, 0x0000},
326*4882a593Smuzhiyun 	{0x07b9, 0x0000},
327*4882a593Smuzhiyun 	{0x07c0, 0x0200},
328*4882a593Smuzhiyun 	{0x07c1, 0x0000},
329*4882a593Smuzhiyun 	{0x07c2, 0x0000},
330*4882a593Smuzhiyun 	{0x07c3, 0x0000},
331*4882a593Smuzhiyun 	{0x07c4, 0x0000},
332*4882a593Smuzhiyun 	{0x07c5, 0x0000},
333*4882a593Smuzhiyun 	{0x07c6, 0x0000},
334*4882a593Smuzhiyun 	{0x07c7, 0x0000},
335*4882a593Smuzhiyun 	{0x07c8, 0x0000},
336*4882a593Smuzhiyun 	{0x07c9, 0x0000},
337*4882a593Smuzhiyun 	{0x1000, 0x4040},
338*4882a593Smuzhiyun 	{0x1002, 0x6505},
339*4882a593Smuzhiyun 	{0x1004, 0x5405},
340*4882a593Smuzhiyun 	{0x1006, 0x5555},
341*4882a593Smuzhiyun 	{0x1007, 0x003f},
342*4882a593Smuzhiyun 	{0x1008, 0x7fd7},
343*4882a593Smuzhiyun 	{0x1009, 0x770f},
344*4882a593Smuzhiyun 	{0x100a, 0xfffe},
345*4882a593Smuzhiyun 	{0x100b, 0xe000},
346*4882a593Smuzhiyun 	{0x100c, 0x0000},
347*4882a593Smuzhiyun 	{0x100d, 0x0007},
348*4882a593Smuzhiyun 	{0x1010, 0xa433},
349*4882a593Smuzhiyun 	{0x1020, 0x0000},
350*4882a593Smuzhiyun 	{0x1022, 0x0000},
351*4882a593Smuzhiyun 	{0x1024, 0x0000},
352*4882a593Smuzhiyun 	{0x1200, 0x5a01},
353*4882a593Smuzhiyun 	{0x1202, 0x6324},
354*4882a593Smuzhiyun 	{0x1204, 0x0b00},
355*4882a593Smuzhiyun 	{0x1206, 0x0000},
356*4882a593Smuzhiyun 	{0x1208, 0x0000},
357*4882a593Smuzhiyun 	{0x120a, 0x0024},
358*4882a593Smuzhiyun 	{0x120c, 0x0000},
359*4882a593Smuzhiyun 	{0x120e, 0x000e},
360*4882a593Smuzhiyun 	{0x1210, 0x0000},
361*4882a593Smuzhiyun 	{0x1212, 0x0000},
362*4882a593Smuzhiyun 	{0x1300, 0x0701},
363*4882a593Smuzhiyun 	{0x1302, 0x12f9},
364*4882a593Smuzhiyun 	{0x1304, 0x3405},
365*4882a593Smuzhiyun 	{0x1305, 0x0844},
366*4882a593Smuzhiyun 	{0x1306, 0x5611},
367*4882a593Smuzhiyun 	{0x1308, 0x555e},
368*4882a593Smuzhiyun 	{0x130a, 0xa605},
369*4882a593Smuzhiyun 	{0x130c, 0x2000},
370*4882a593Smuzhiyun 	{0x130e, 0x0000},
371*4882a593Smuzhiyun 	{0x130f, 0x0001},
372*4882a593Smuzhiyun 	{0x1310, 0xaa48},
373*4882a593Smuzhiyun 	{0x1312, 0x0285},
374*4882a593Smuzhiyun 	{0x1314, 0xaaaa},
375*4882a593Smuzhiyun 	{0x1316, 0xaaa0},
376*4882a593Smuzhiyun 	{0x1318, 0x2aaa},
377*4882a593Smuzhiyun 	{0x131a, 0xaa07},
378*4882a593Smuzhiyun 	{0x1322, 0x0029},
379*4882a593Smuzhiyun 	{0x1323, 0x4a52},
380*4882a593Smuzhiyun 	{0x1324, 0x002c},
381*4882a593Smuzhiyun 	{0x1325, 0x0b02},
382*4882a593Smuzhiyun 	{0x1326, 0x002d},
383*4882a593Smuzhiyun 	{0x1327, 0x6b5a},
384*4882a593Smuzhiyun 	{0x1328, 0x002e},
385*4882a593Smuzhiyun 	{0x1329, 0xcbb2},
386*4882a593Smuzhiyun 	{0x132a, 0x0030},
387*4882a593Smuzhiyun 	{0x132b, 0x2c0b},
388*4882a593Smuzhiyun 	{0x1330, 0x0031},
389*4882a593Smuzhiyun 	{0x1331, 0x8c63},
390*4882a593Smuzhiyun 	{0x1332, 0x0032},
391*4882a593Smuzhiyun 	{0x1333, 0xecbb},
392*4882a593Smuzhiyun 	{0x1334, 0x0034},
393*4882a593Smuzhiyun 	{0x1335, 0x4d13},
394*4882a593Smuzhiyun 	{0x1336, 0x0037},
395*4882a593Smuzhiyun 	{0x1337, 0x0dc3},
396*4882a593Smuzhiyun 	{0x1338, 0x003d},
397*4882a593Smuzhiyun 	{0x1339, 0xef7b},
398*4882a593Smuzhiyun 	{0x133a, 0x0044},
399*4882a593Smuzhiyun 	{0x133b, 0xd134},
400*4882a593Smuzhiyun 	{0x133c, 0x0047},
401*4882a593Smuzhiyun 	{0x133d, 0x91e4},
402*4882a593Smuzhiyun 	{0x133e, 0x004d},
403*4882a593Smuzhiyun 	{0x133f, 0xc370},
404*4882a593Smuzhiyun 	{0x1340, 0x0053},
405*4882a593Smuzhiyun 	{0x1341, 0xf4fd},
406*4882a593Smuzhiyun 	{0x1342, 0x0060},
407*4882a593Smuzhiyun 	{0x1343, 0x5816},
408*4882a593Smuzhiyun 	{0x1344, 0x006c},
409*4882a593Smuzhiyun 	{0x1345, 0xbb2e},
410*4882a593Smuzhiyun 	{0x1346, 0x0072},
411*4882a593Smuzhiyun 	{0x1347, 0xecbb},
412*4882a593Smuzhiyun 	{0x1348, 0x0076},
413*4882a593Smuzhiyun 	{0x1349, 0x5d97},
414*4882a593Smuzhiyun 	{0x1500, 0x0702},
415*4882a593Smuzhiyun 	{0x1502, 0x002f},
416*4882a593Smuzhiyun 	{0x1504, 0x0000},
417*4882a593Smuzhiyun 	{0x1510, 0x0064},
418*4882a593Smuzhiyun 	{0x1512, 0x0000},
419*4882a593Smuzhiyun 	{0x1514, 0xdf47},
420*4882a593Smuzhiyun 	{0x1516, 0x079c},
421*4882a593Smuzhiyun 	{0x1518, 0xfbf5},
422*4882a593Smuzhiyun 	{0x151a, 0x00bc},
423*4882a593Smuzhiyun 	{0x151c, 0x3b85},
424*4882a593Smuzhiyun 	{0x151e, 0x02b3},
425*4882a593Smuzhiyun 	{0x1520, 0x3333},
426*4882a593Smuzhiyun 	{0x1522, 0x0000},
427*4882a593Smuzhiyun 	{0x1524, 0x4000},
428*4882a593Smuzhiyun 	{0x1528, 0x0064},
429*4882a593Smuzhiyun 	{0x152a, 0x0000},
430*4882a593Smuzhiyun 	{0x152c, 0x0000},
431*4882a593Smuzhiyun 	{0x152e, 0x0000},
432*4882a593Smuzhiyun 	{0x1530, 0x0000},
433*4882a593Smuzhiyun 	{0x1532, 0x0000},
434*4882a593Smuzhiyun 	{0x1534, 0x0000},
435*4882a593Smuzhiyun 	{0x1536, 0x0000},
436*4882a593Smuzhiyun 	{0x1538, 0x0040},
437*4882a593Smuzhiyun 	{0x1539, 0x0000},
438*4882a593Smuzhiyun 	{0x153a, 0x0040},
439*4882a593Smuzhiyun 	{0x153b, 0x0000},
440*4882a593Smuzhiyun 	{0x153c, 0x0064},
441*4882a593Smuzhiyun 	{0x153e, 0x0bf9},
442*4882a593Smuzhiyun 	{0x1540, 0xb2a9},
443*4882a593Smuzhiyun 	{0x1544, 0x0200},
444*4882a593Smuzhiyun 	{0x1546, 0x0000},
445*4882a593Smuzhiyun 	{0x1548, 0x00ca},
446*4882a593Smuzhiyun 	{0x1552, 0x03ff},
447*4882a593Smuzhiyun 	{0x1554, 0x017f},
448*4882a593Smuzhiyun 	{0x1556, 0x017f},
449*4882a593Smuzhiyun 	{0x155a, 0x0000},
450*4882a593Smuzhiyun 	{0x155c, 0x0000},
451*4882a593Smuzhiyun 	{0x1560, 0x0040},
452*4882a593Smuzhiyun 	{0x1562, 0x0000},
453*4882a593Smuzhiyun 	{0x1570, 0x03ff},
454*4882a593Smuzhiyun 	{0x1571, 0xdcff},
455*4882a593Smuzhiyun 	{0x1572, 0x1e00},
456*4882a593Smuzhiyun 	{0x1573, 0x224f},
457*4882a593Smuzhiyun 	{0x1574, 0x0000},
458*4882a593Smuzhiyun 	{0x1575, 0x0000},
459*4882a593Smuzhiyun 	{0x1576, 0x1e00},
460*4882a593Smuzhiyun 	{0x1577, 0x0000},
461*4882a593Smuzhiyun 	{0x1578, 0x0000},
462*4882a593Smuzhiyun 	{0x1579, 0x1128},
463*4882a593Smuzhiyun 	{0x157a, 0x03ff},
464*4882a593Smuzhiyun 	{0x157b, 0xdcff},
465*4882a593Smuzhiyun 	{0x157c, 0x1e00},
466*4882a593Smuzhiyun 	{0x157d, 0x224f},
467*4882a593Smuzhiyun 	{0x157e, 0x0000},
468*4882a593Smuzhiyun 	{0x157f, 0x0000},
469*4882a593Smuzhiyun 	{0x1580, 0x1e00},
470*4882a593Smuzhiyun 	{0x1581, 0x0000},
471*4882a593Smuzhiyun 	{0x1582, 0x0000},
472*4882a593Smuzhiyun 	{0x1583, 0x1128},
473*4882a593Smuzhiyun 	{0x1590, 0x03ff},
474*4882a593Smuzhiyun 	{0x1591, 0xdcff},
475*4882a593Smuzhiyun 	{0x1592, 0x1e00},
476*4882a593Smuzhiyun 	{0x1593, 0x224f},
477*4882a593Smuzhiyun 	{0x1594, 0x0000},
478*4882a593Smuzhiyun 	{0x1595, 0x0000},
479*4882a593Smuzhiyun 	{0x1596, 0x1e00},
480*4882a593Smuzhiyun 	{0x1597, 0x0000},
481*4882a593Smuzhiyun 	{0x1598, 0x0000},
482*4882a593Smuzhiyun 	{0x1599, 0x1128},
483*4882a593Smuzhiyun 	{0x159a, 0x03ff},
484*4882a593Smuzhiyun 	{0x159b, 0xdcff},
485*4882a593Smuzhiyun 	{0x159c, 0x1e00},
486*4882a593Smuzhiyun 	{0x159d, 0x224f},
487*4882a593Smuzhiyun 	{0x159e, 0x0000},
488*4882a593Smuzhiyun 	{0x159f, 0x0000},
489*4882a593Smuzhiyun 	{0x15a0, 0x1e00},
490*4882a593Smuzhiyun 	{0x15a1, 0x0000},
491*4882a593Smuzhiyun 	{0x15a2, 0x0000},
492*4882a593Smuzhiyun 	{0x15a3, 0x1128},
493*4882a593Smuzhiyun 	{0x15b0, 0x007f},
494*4882a593Smuzhiyun 	{0x15b1, 0xffff},
495*4882a593Smuzhiyun 	{0x15b2, 0x007f},
496*4882a593Smuzhiyun 	{0x15b3, 0xffff},
497*4882a593Smuzhiyun 	{0x15b4, 0x007f},
498*4882a593Smuzhiyun 	{0x15b5, 0xffff},
499*4882a593Smuzhiyun 	{0x15b8, 0x007f},
500*4882a593Smuzhiyun 	{0x15b9, 0xffff},
501*4882a593Smuzhiyun 	{0x15bc, 0x0000},
502*4882a593Smuzhiyun 	{0x15bd, 0x0000},
503*4882a593Smuzhiyun 	{0x15be, 0xff00},
504*4882a593Smuzhiyun 	{0x15bf, 0x0000},
505*4882a593Smuzhiyun 	{0x15c0, 0xff00},
506*4882a593Smuzhiyun 	{0x15c1, 0x0000},
507*4882a593Smuzhiyun 	{0x15c3, 0xfc00},
508*4882a593Smuzhiyun 	{0x15c4, 0xbb80},
509*4882a593Smuzhiyun 	{0x15d0, 0x0000},
510*4882a593Smuzhiyun 	{0x15d1, 0x0000},
511*4882a593Smuzhiyun 	{0x15d2, 0x0000},
512*4882a593Smuzhiyun 	{0x15d3, 0x0000},
513*4882a593Smuzhiyun 	{0x15d4, 0x0000},
514*4882a593Smuzhiyun 	{0x15d5, 0x0000},
515*4882a593Smuzhiyun 	{0x15d6, 0x0000},
516*4882a593Smuzhiyun 	{0x15d7, 0x0000},
517*4882a593Smuzhiyun 	{0x15d8, 0x0200},
518*4882a593Smuzhiyun 	{0x15d9, 0x0000},
519*4882a593Smuzhiyun 	{0x15da, 0x0000},
520*4882a593Smuzhiyun 	{0x15db, 0x0000},
521*4882a593Smuzhiyun 	{0x15dc, 0x0000},
522*4882a593Smuzhiyun 	{0x15dd, 0x0000},
523*4882a593Smuzhiyun 	{0x15de, 0x0000},
524*4882a593Smuzhiyun 	{0x15df, 0x0000},
525*4882a593Smuzhiyun 	{0x15e0, 0x0000},
526*4882a593Smuzhiyun 	{0x15e1, 0x0000},
527*4882a593Smuzhiyun 	{0x15e2, 0x0200},
528*4882a593Smuzhiyun 	{0x15e3, 0x0000},
529*4882a593Smuzhiyun 	{0x15e4, 0x0000},
530*4882a593Smuzhiyun 	{0x15e5, 0x0000},
531*4882a593Smuzhiyun 	{0x15e6, 0x0000},
532*4882a593Smuzhiyun 	{0x15e7, 0x0000},
533*4882a593Smuzhiyun 	{0x15e8, 0x0000},
534*4882a593Smuzhiyun 	{0x15e9, 0x0000},
535*4882a593Smuzhiyun 	{0x15ea, 0x0000},
536*4882a593Smuzhiyun 	{0x15eb, 0x0000},
537*4882a593Smuzhiyun 	{0x15ec, 0x0200},
538*4882a593Smuzhiyun 	{0x15ed, 0x0000},
539*4882a593Smuzhiyun 	{0x15ee, 0x0000},
540*4882a593Smuzhiyun 	{0x15ef, 0x0000},
541*4882a593Smuzhiyun 	{0x15f0, 0x0000},
542*4882a593Smuzhiyun 	{0x15f1, 0x0000},
543*4882a593Smuzhiyun 	{0x15f2, 0x0000},
544*4882a593Smuzhiyun 	{0x15f3, 0x0000},
545*4882a593Smuzhiyun 	{0x15f4, 0x0000},
546*4882a593Smuzhiyun 	{0x15f5, 0x0000},
547*4882a593Smuzhiyun 	{0x15f6, 0x0200},
548*4882a593Smuzhiyun 	{0x15f7, 0x0200},
549*4882a593Smuzhiyun 	{0x15f8, 0x8200},
550*4882a593Smuzhiyun 	{0x15f9, 0x0000},
551*4882a593Smuzhiyun 	{0x1600, 0x007d},
552*4882a593Smuzhiyun 	{0x1601, 0xa178},
553*4882a593Smuzhiyun 	{0x1602, 0x00c2},
554*4882a593Smuzhiyun 	{0x1603, 0x5383},
555*4882a593Smuzhiyun 	{0x1604, 0x0000},
556*4882a593Smuzhiyun 	{0x1605, 0x02c1},
557*4882a593Smuzhiyun 	{0x1606, 0x007d},
558*4882a593Smuzhiyun 	{0x1607, 0xa178},
559*4882a593Smuzhiyun 	{0x1608, 0x00c2},
560*4882a593Smuzhiyun 	{0x1609, 0x5383},
561*4882a593Smuzhiyun 	{0x160a, 0x003e},
562*4882a593Smuzhiyun 	{0x160b, 0xd37d},
563*4882a593Smuzhiyun 	{0x1611, 0x3210},
564*4882a593Smuzhiyun 	{0x1612, 0x7418},
565*4882a593Smuzhiyun 	{0x1613, 0xc0ff},
566*4882a593Smuzhiyun 	{0x1614, 0x0000},
567*4882a593Smuzhiyun 	{0x1615, 0x00ff},
568*4882a593Smuzhiyun 	{0x1616, 0x0000},
569*4882a593Smuzhiyun 	{0x1617, 0x0000},
570*4882a593Smuzhiyun 	{0x1621, 0x6210},
571*4882a593Smuzhiyun 	{0x1622, 0x7418},
572*4882a593Smuzhiyun 	{0x1623, 0xc0ff},
573*4882a593Smuzhiyun 	{0x1624, 0x0000},
574*4882a593Smuzhiyun 	{0x1625, 0x00ff},
575*4882a593Smuzhiyun 	{0x1626, 0x0000},
576*4882a593Smuzhiyun 	{0x1627, 0x0000},
577*4882a593Smuzhiyun 	{0x1631, 0x3a14},
578*4882a593Smuzhiyun 	{0x1632, 0x7418},
579*4882a593Smuzhiyun 	{0x1633, 0xc3ff},
580*4882a593Smuzhiyun 	{0x1634, 0x0000},
581*4882a593Smuzhiyun 	{0x1635, 0x00ff},
582*4882a593Smuzhiyun 	{0x1636, 0x0000},
583*4882a593Smuzhiyun 	{0x1637, 0x0000},
584*4882a593Smuzhiyun 	{0x1638, 0x0000},
585*4882a593Smuzhiyun 	{0x163a, 0x0000},
586*4882a593Smuzhiyun 	{0x163c, 0x0000},
587*4882a593Smuzhiyun 	{0x163e, 0x0000},
588*4882a593Smuzhiyun 	{0x1640, 0x0000},
589*4882a593Smuzhiyun 	{0x1642, 0x0000},
590*4882a593Smuzhiyun 	{0x1644, 0x0000},
591*4882a593Smuzhiyun 	{0x1646, 0x0000},
592*4882a593Smuzhiyun 	{0x1648, 0x0000},
593*4882a593Smuzhiyun 	{0x1650, 0x0000},
594*4882a593Smuzhiyun 	{0x1652, 0x0000},
595*4882a593Smuzhiyun 	{0x1654, 0x0000},
596*4882a593Smuzhiyun 	{0x1656, 0x0000},
597*4882a593Smuzhiyun 	{0x1658, 0x0000},
598*4882a593Smuzhiyun 	{0x1660, 0x0000},
599*4882a593Smuzhiyun 	{0x1662, 0x0000},
600*4882a593Smuzhiyun 	{0x1664, 0x0000},
601*4882a593Smuzhiyun 	{0x1666, 0x0000},
602*4882a593Smuzhiyun 	{0x1668, 0x0000},
603*4882a593Smuzhiyun 	{0x1670, 0x0000},
604*4882a593Smuzhiyun 	{0x1672, 0x0000},
605*4882a593Smuzhiyun 	{0x1674, 0x0000},
606*4882a593Smuzhiyun 	{0x1676, 0x0000},
607*4882a593Smuzhiyun 	{0x1678, 0x0000},
608*4882a593Smuzhiyun 	{0x1680, 0x0000},
609*4882a593Smuzhiyun 	{0x1682, 0x0000},
610*4882a593Smuzhiyun 	{0x1684, 0x0000},
611*4882a593Smuzhiyun 	{0x1686, 0x0000},
612*4882a593Smuzhiyun 	{0x1688, 0x0000},
613*4882a593Smuzhiyun 	{0x1690, 0x0000},
614*4882a593Smuzhiyun 	{0x1692, 0x0000},
615*4882a593Smuzhiyun 	{0x1694, 0x0000},
616*4882a593Smuzhiyun 	{0x1696, 0x0000},
617*4882a593Smuzhiyun 	{0x1698, 0x0000},
618*4882a593Smuzhiyun 	{0x1700, 0x0000},
619*4882a593Smuzhiyun 	{0x1702, 0x0000},
620*4882a593Smuzhiyun 	{0x1704, 0x0000},
621*4882a593Smuzhiyun 	{0x1706, 0x0000},
622*4882a593Smuzhiyun 	{0x1708, 0x0000},
623*4882a593Smuzhiyun 	{0x1710, 0x0000},
624*4882a593Smuzhiyun 	{0x1712, 0x0000},
625*4882a593Smuzhiyun 	{0x1714, 0x0000},
626*4882a593Smuzhiyun 	{0x1716, 0x0000},
627*4882a593Smuzhiyun 	{0x1718, 0x0000},
628*4882a593Smuzhiyun 	{0x1720, 0x0000},
629*4882a593Smuzhiyun 	{0x1722, 0x0000},
630*4882a593Smuzhiyun 	{0x1724, 0x0000},
631*4882a593Smuzhiyun 	{0x1726, 0x0000},
632*4882a593Smuzhiyun 	{0x1728, 0x0000},
633*4882a593Smuzhiyun 	{0x1730, 0x0000},
634*4882a593Smuzhiyun 	{0x1732, 0x0000},
635*4882a593Smuzhiyun 	{0x1734, 0x0000},
636*4882a593Smuzhiyun 	{0x1736, 0x0000},
637*4882a593Smuzhiyun 	{0x1738, 0x0000},
638*4882a593Smuzhiyun 	{0x173a, 0x0000},
639*4882a593Smuzhiyun 	{0x173c, 0x0000},
640*4882a593Smuzhiyun 	{0x173e, 0x0000},
641*4882a593Smuzhiyun 	{0x17bb, 0x0500},
642*4882a593Smuzhiyun 	{0x17bd, 0x0004},
643*4882a593Smuzhiyun 	{0x17bf, 0x0004},
644*4882a593Smuzhiyun 	{0x17c1, 0x0004},
645*4882a593Smuzhiyun 	{0x17c2, 0x7fff},
646*4882a593Smuzhiyun 	{0x17c3, 0x0000},
647*4882a593Smuzhiyun 	{0x17c5, 0x0000},
648*4882a593Smuzhiyun 	{0x17c7, 0x0000},
649*4882a593Smuzhiyun 	{0x17c9, 0x0000},
650*4882a593Smuzhiyun 	{0x17cb, 0x2010},
651*4882a593Smuzhiyun 	{0x17cd, 0x0000},
652*4882a593Smuzhiyun 	{0x17cf, 0x0000},
653*4882a593Smuzhiyun 	{0x17d1, 0x0000},
654*4882a593Smuzhiyun 	{0x17d3, 0x0000},
655*4882a593Smuzhiyun 	{0x17d5, 0x0000},
656*4882a593Smuzhiyun 	{0x17d7, 0x0000},
657*4882a593Smuzhiyun 	{0x17d9, 0x0000},
658*4882a593Smuzhiyun 	{0x17db, 0x0000},
659*4882a593Smuzhiyun 	{0x17dd, 0x0000},
660*4882a593Smuzhiyun 	{0x17df, 0x0000},
661*4882a593Smuzhiyun 	{0x17e1, 0x0000},
662*4882a593Smuzhiyun 	{0x17e3, 0x0000},
663*4882a593Smuzhiyun 	{0x17e5, 0x0000},
664*4882a593Smuzhiyun 	{0x17e7, 0x0000},
665*4882a593Smuzhiyun 	{0x17e9, 0x0000},
666*4882a593Smuzhiyun 	{0x17eb, 0x0000},
667*4882a593Smuzhiyun 	{0x17ed, 0x0000},
668*4882a593Smuzhiyun 	{0x17ef, 0x0000},
669*4882a593Smuzhiyun 	{0x17f1, 0x0000},
670*4882a593Smuzhiyun 	{0x17f3, 0x0000},
671*4882a593Smuzhiyun 	{0x17f5, 0x0000},
672*4882a593Smuzhiyun 	{0x17f7, 0x0000},
673*4882a593Smuzhiyun 	{0x17f9, 0x0000},
674*4882a593Smuzhiyun 	{0x17fb, 0x0000},
675*4882a593Smuzhiyun 	{0x17fd, 0x0000},
676*4882a593Smuzhiyun 	{0x17ff, 0x0000},
677*4882a593Smuzhiyun 	{0x1801, 0x0000},
678*4882a593Smuzhiyun 	{0x1803, 0x0000},
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
rt1011_reg_init(struct snd_soc_component * component)681*4882a593Smuzhiyun static int rt1011_reg_init(struct snd_soc_component *component)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	regmap_multi_reg_write(rt1011->regmap,
686*4882a593Smuzhiyun 		init_list, ARRAY_SIZE(init_list));
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
rt1011_volatile_register(struct device * dev,unsigned int reg)690*4882a593Smuzhiyun static bool rt1011_volatile_register(struct device *dev, unsigned int reg)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	switch (reg) {
693*4882a593Smuzhiyun 	case RT1011_RESET:
694*4882a593Smuzhiyun 	case RT1011_SRC_2:
695*4882a593Smuzhiyun 	case RT1011_CLK_DET:
696*4882a593Smuzhiyun 	case RT1011_SIL_DET:
697*4882a593Smuzhiyun 	case RT1011_VERSION_ID:
698*4882a593Smuzhiyun 	case RT1011_VENDOR_ID:
699*4882a593Smuzhiyun 	case RT1011_DEVICE_ID:
700*4882a593Smuzhiyun 	case RT1011_DUM_RO:
701*4882a593Smuzhiyun 	case RT1011_DAC_SET_3:
702*4882a593Smuzhiyun 	case RT1011_PWM_CAL:
703*4882a593Smuzhiyun 	case RT1011_SPK_VOL_TEST_OUT:
704*4882a593Smuzhiyun 	case RT1011_VBAT_VOL_DET_1:
705*4882a593Smuzhiyun 	case RT1011_VBAT_TEST_OUT_1:
706*4882a593Smuzhiyun 	case RT1011_VBAT_TEST_OUT_2:
707*4882a593Smuzhiyun 	case RT1011_VBAT_PROTECTION:
708*4882a593Smuzhiyun 	case RT1011_VBAT_DET:
709*4882a593Smuzhiyun 	case RT1011_BOOST_CON_1:
710*4882a593Smuzhiyun 	case RT1011_SHORT_CIRCUIT_DET_1:
711*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_3:
712*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_6:
713*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_3:
714*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_7:
715*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_8:
716*4882a593Smuzhiyun 	case RT1011_SPL_1:
717*4882a593Smuzhiyun 	case RT1011_SPL_4:
718*4882a593Smuzhiyun 	case RT1011_EXCUR_PROTECT_1:
719*4882a593Smuzhiyun 	case RT1011_CROSS_BQ_SET_1:
720*4882a593Smuzhiyun 	case RT1011_CROSS_BQ_SET_2:
721*4882a593Smuzhiyun 	case RT1011_BQ_SET_0:
722*4882a593Smuzhiyun 	case RT1011_BQ_SET_1:
723*4882a593Smuzhiyun 	case RT1011_BQ_SET_2:
724*4882a593Smuzhiyun 	case RT1011_TEST_PAD_STATUS:
725*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_1:
726*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_5:
727*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_6:
728*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_7:
729*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_8:
730*4882a593Smuzhiyun 	case RT1011_SINE_GEN_REG_2:
731*4882a593Smuzhiyun 	case RT1011_STP_CALIB_RS_TEMP:
732*4882a593Smuzhiyun 	case RT1011_SPK_RESISTANCE_1:
733*4882a593Smuzhiyun 	case RT1011_SPK_RESISTANCE_2:
734*4882a593Smuzhiyun 	case RT1011_SPK_THERMAL:
735*4882a593Smuzhiyun 	case RT1011_ALC_BK_GAIN_O:
736*4882a593Smuzhiyun 	case RT1011_ALC_BK_GAIN_O_PRE:
737*4882a593Smuzhiyun 	case RT1011_SPK_DC_O_23_16:
738*4882a593Smuzhiyun 	case RT1011_SPK_DC_O_15_0:
739*4882a593Smuzhiyun 	case RT1011_INIT_RECIPROCAL_SYN_24_16:
740*4882a593Smuzhiyun 	case RT1011_INIT_RECIPROCAL_SYN_15_0:
741*4882a593Smuzhiyun 	case RT1011_SPK_EXCURSION_23_16:
742*4882a593Smuzhiyun 	case RT1011_SPK_EXCURSION_15_0:
743*4882a593Smuzhiyun 	case RT1011_SEP_MAIN_OUT_23_16:
744*4882a593Smuzhiyun 	case RT1011_SEP_MAIN_OUT_15_0:
745*4882a593Smuzhiyun 	case RT1011_ALC_DRC_HB_INTERNAL_5:
746*4882a593Smuzhiyun 	case RT1011_ALC_DRC_HB_INTERNAL_6:
747*4882a593Smuzhiyun 	case RT1011_ALC_DRC_HB_INTERNAL_7:
748*4882a593Smuzhiyun 	case RT1011_ALC_DRC_BB_INTERNAL_5:
749*4882a593Smuzhiyun 	case RT1011_ALC_DRC_BB_INTERNAL_6:
750*4882a593Smuzhiyun 	case RT1011_ALC_DRC_BB_INTERNAL_7:
751*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_5:
752*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_6:
753*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_7:
754*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_8:
755*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_9:
756*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_10:
757*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_11:
758*4882a593Smuzhiyun 	case RT1011_IRQ_1:
759*4882a593Smuzhiyun 	case RT1011_EFUSE_CONTROL_1:
760*4882a593Smuzhiyun 	case RT1011_EFUSE_CONTROL_2:
761*4882a593Smuzhiyun 	case RT1011_EFUSE_MATCH_DONE ... RT1011_EFUSE_READ_R0_3_15_0:
762*4882a593Smuzhiyun 		return true;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	default:
765*4882a593Smuzhiyun 		return false;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
rt1011_readable_register(struct device * dev,unsigned int reg)769*4882a593Smuzhiyun static bool rt1011_readable_register(struct device *dev, unsigned int reg)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	switch (reg) {
772*4882a593Smuzhiyun 	case RT1011_RESET:
773*4882a593Smuzhiyun 	case RT1011_CLK_1:
774*4882a593Smuzhiyun 	case RT1011_CLK_2:
775*4882a593Smuzhiyun 	case RT1011_CLK_3:
776*4882a593Smuzhiyun 	case RT1011_CLK_4:
777*4882a593Smuzhiyun 	case RT1011_PLL_1:
778*4882a593Smuzhiyun 	case RT1011_PLL_2:
779*4882a593Smuzhiyun 	case RT1011_SRC_1:
780*4882a593Smuzhiyun 	case RT1011_SRC_2:
781*4882a593Smuzhiyun 	case RT1011_SRC_3:
782*4882a593Smuzhiyun 	case RT1011_CLK_DET:
783*4882a593Smuzhiyun 	case RT1011_SIL_DET:
784*4882a593Smuzhiyun 	case RT1011_PRIV_INDEX:
785*4882a593Smuzhiyun 	case RT1011_PRIV_DATA:
786*4882a593Smuzhiyun 	case RT1011_CUSTOMER_ID:
787*4882a593Smuzhiyun 	case RT1011_FM_VER:
788*4882a593Smuzhiyun 	case RT1011_VERSION_ID:
789*4882a593Smuzhiyun 	case RT1011_VENDOR_ID:
790*4882a593Smuzhiyun 	case RT1011_DEVICE_ID:
791*4882a593Smuzhiyun 	case RT1011_DUM_RW_0:
792*4882a593Smuzhiyun 	case RT1011_DUM_YUN:
793*4882a593Smuzhiyun 	case RT1011_DUM_RW_1:
794*4882a593Smuzhiyun 	case RT1011_DUM_RO:
795*4882a593Smuzhiyun 	case RT1011_MAN_I2C_DEV:
796*4882a593Smuzhiyun 	case RT1011_DAC_SET_1:
797*4882a593Smuzhiyun 	case RT1011_DAC_SET_2:
798*4882a593Smuzhiyun 	case RT1011_DAC_SET_3:
799*4882a593Smuzhiyun 	case RT1011_ADC_SET:
800*4882a593Smuzhiyun 	case RT1011_ADC_SET_1:
801*4882a593Smuzhiyun 	case RT1011_ADC_SET_2:
802*4882a593Smuzhiyun 	case RT1011_ADC_SET_3:
803*4882a593Smuzhiyun 	case RT1011_ADC_SET_4:
804*4882a593Smuzhiyun 	case RT1011_ADC_SET_5:
805*4882a593Smuzhiyun 	case RT1011_TDM_TOTAL_SET:
806*4882a593Smuzhiyun 	case RT1011_TDM1_SET_TCON:
807*4882a593Smuzhiyun 	case RT1011_TDM1_SET_1:
808*4882a593Smuzhiyun 	case RT1011_TDM1_SET_2:
809*4882a593Smuzhiyun 	case RT1011_TDM1_SET_3:
810*4882a593Smuzhiyun 	case RT1011_TDM1_SET_4:
811*4882a593Smuzhiyun 	case RT1011_TDM1_SET_5:
812*4882a593Smuzhiyun 	case RT1011_TDM2_SET_1:
813*4882a593Smuzhiyun 	case RT1011_TDM2_SET_2:
814*4882a593Smuzhiyun 	case RT1011_TDM2_SET_3:
815*4882a593Smuzhiyun 	case RT1011_TDM2_SET_4:
816*4882a593Smuzhiyun 	case RT1011_TDM2_SET_5:
817*4882a593Smuzhiyun 	case RT1011_PWM_CAL:
818*4882a593Smuzhiyun 	case RT1011_MIXER_1:
819*4882a593Smuzhiyun 	case RT1011_MIXER_2:
820*4882a593Smuzhiyun 	case RT1011_ADRC_LIMIT:
821*4882a593Smuzhiyun 	case RT1011_A_PRO:
822*4882a593Smuzhiyun 	case RT1011_A_TIMING_1:
823*4882a593Smuzhiyun 	case RT1011_A_TIMING_2:
824*4882a593Smuzhiyun 	case RT1011_A_TEMP_SEN:
825*4882a593Smuzhiyun 	case RT1011_SPK_VOL_DET_1:
826*4882a593Smuzhiyun 	case RT1011_SPK_VOL_DET_2:
827*4882a593Smuzhiyun 	case RT1011_SPK_VOL_TEST_OUT:
828*4882a593Smuzhiyun 	case RT1011_VBAT_VOL_DET_1:
829*4882a593Smuzhiyun 	case RT1011_VBAT_VOL_DET_2:
830*4882a593Smuzhiyun 	case RT1011_VBAT_TEST_OUT_1:
831*4882a593Smuzhiyun 	case RT1011_VBAT_TEST_OUT_2:
832*4882a593Smuzhiyun 	case RT1011_VBAT_PROTECTION:
833*4882a593Smuzhiyun 	case RT1011_VBAT_DET:
834*4882a593Smuzhiyun 	case RT1011_POWER_1:
835*4882a593Smuzhiyun 	case RT1011_POWER_2:
836*4882a593Smuzhiyun 	case RT1011_POWER_3:
837*4882a593Smuzhiyun 	case RT1011_POWER_4:
838*4882a593Smuzhiyun 	case RT1011_POWER_5:
839*4882a593Smuzhiyun 	case RT1011_POWER_6:
840*4882a593Smuzhiyun 	case RT1011_POWER_7:
841*4882a593Smuzhiyun 	case RT1011_POWER_8:
842*4882a593Smuzhiyun 	case RT1011_POWER_9:
843*4882a593Smuzhiyun 	case RT1011_CLASS_D_POS:
844*4882a593Smuzhiyun 	case RT1011_BOOST_CON_1:
845*4882a593Smuzhiyun 	case RT1011_BOOST_CON_2:
846*4882a593Smuzhiyun 	case RT1011_ANALOG_CTRL:
847*4882a593Smuzhiyun 	case RT1011_POWER_SEQ:
848*4882a593Smuzhiyun 	case RT1011_SHORT_CIRCUIT_DET_1:
849*4882a593Smuzhiyun 	case RT1011_SHORT_CIRCUIT_DET_2:
850*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_0:
851*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_1:
852*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_2:
853*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_3:
854*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_4:
855*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_5:
856*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_6:
857*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_7:
858*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_8:
859*4882a593Smuzhiyun 	case RT1011_SPK_TEMP_PROTECT_9:
860*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_1:
861*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_2:
862*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_3:
863*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_4:
864*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_5:
865*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_6:
866*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_7:
867*4882a593Smuzhiyun 	case RT1011_SPK_PRO_DC_DET_8:
868*4882a593Smuzhiyun 	case RT1011_SPL_1:
869*4882a593Smuzhiyun 	case RT1011_SPL_2:
870*4882a593Smuzhiyun 	case RT1011_SPL_3:
871*4882a593Smuzhiyun 	case RT1011_SPL_4:
872*4882a593Smuzhiyun 	case RT1011_THER_FOLD_BACK_1:
873*4882a593Smuzhiyun 	case RT1011_THER_FOLD_BACK_2:
874*4882a593Smuzhiyun 	case RT1011_EXCUR_PROTECT_1:
875*4882a593Smuzhiyun 	case RT1011_EXCUR_PROTECT_2:
876*4882a593Smuzhiyun 	case RT1011_EXCUR_PROTECT_3:
877*4882a593Smuzhiyun 	case RT1011_EXCUR_PROTECT_4:
878*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_1:
879*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_2:
880*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_3:
881*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_4:
882*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_5:
883*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_6:
884*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_7:
885*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_8:
886*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_9:
887*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_10:
888*4882a593Smuzhiyun 	case RT1011_BAT_GAIN_11:
889*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_1:
890*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_2:
891*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_3:
892*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_4:
893*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_5:
894*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_6:
895*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_7:
896*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_8:
897*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_9:
898*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_10:
899*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_11:
900*4882a593Smuzhiyun 	case RT1011_BAT_RT_THMAX_12:
901*4882a593Smuzhiyun 	case RT1011_SPREAD_SPECTURM:
902*4882a593Smuzhiyun 	case RT1011_PRO_GAIN_MODE:
903*4882a593Smuzhiyun 	case RT1011_RT_DRC_CROSS:
904*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_1:
905*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_2:
906*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_3:
907*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_4:
908*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_5:
909*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_6:
910*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_7:
911*4882a593Smuzhiyun 	case RT1011_RT_DRC_HB_8:
912*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_1:
913*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_2:
914*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_3:
915*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_4:
916*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_5:
917*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_6:
918*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_7:
919*4882a593Smuzhiyun 	case RT1011_RT_DRC_BB_8:
920*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_1:
921*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_2:
922*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_3:
923*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_4:
924*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_5:
925*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_6:
926*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_7:
927*4882a593Smuzhiyun 	case RT1011_RT_DRC_POS_8:
928*4882a593Smuzhiyun 	case RT1011_CROSS_BQ_SET_1:
929*4882a593Smuzhiyun 	case RT1011_CROSS_BQ_SET_2:
930*4882a593Smuzhiyun 	case RT1011_BQ_SET_0:
931*4882a593Smuzhiyun 	case RT1011_BQ_SET_1:
932*4882a593Smuzhiyun 	case RT1011_BQ_SET_2:
933*4882a593Smuzhiyun 	case RT1011_BQ_PRE_GAIN_28_16:
934*4882a593Smuzhiyun 	case RT1011_BQ_PRE_GAIN_15_0:
935*4882a593Smuzhiyun 	case RT1011_BQ_POST_GAIN_28_16:
936*4882a593Smuzhiyun 	case RT1011_BQ_POST_GAIN_15_0:
937*4882a593Smuzhiyun 	case RT1011_BQ_H0_28_16 ... RT1011_BQ_A2_15_0:
938*4882a593Smuzhiyun 	case RT1011_BQ_1_H0_28_16 ... RT1011_BQ_1_A2_15_0:
939*4882a593Smuzhiyun 	case RT1011_BQ_2_H0_28_16 ... RT1011_BQ_2_A2_15_0:
940*4882a593Smuzhiyun 	case RT1011_BQ_3_H0_28_16 ... RT1011_BQ_3_A2_15_0:
941*4882a593Smuzhiyun 	case RT1011_BQ_4_H0_28_16 ... RT1011_BQ_4_A2_15_0:
942*4882a593Smuzhiyun 	case RT1011_BQ_5_H0_28_16 ... RT1011_BQ_5_A2_15_0:
943*4882a593Smuzhiyun 	case RT1011_BQ_6_H0_28_16 ... RT1011_BQ_6_A2_15_0:
944*4882a593Smuzhiyun 	case RT1011_BQ_7_H0_28_16 ... RT1011_BQ_7_A2_15_0:
945*4882a593Smuzhiyun 	case RT1011_BQ_8_H0_28_16 ... RT1011_BQ_8_A2_15_0:
946*4882a593Smuzhiyun 	case RT1011_BQ_9_H0_28_16 ... RT1011_BQ_9_A2_15_0:
947*4882a593Smuzhiyun 	case RT1011_BQ_10_H0_28_16 ... RT1011_BQ_10_A2_15_0:
948*4882a593Smuzhiyun 	case RT1011_TEST_PAD_STATUS ... RT1011_PLL_INTERNAL_SET:
949*4882a593Smuzhiyun 	case RT1011_TEST_OUT_1 ... RT1011_TEST_OUT_3:
950*4882a593Smuzhiyun 	case RT1011_DC_CALIB_CLASSD_1 ... RT1011_DC_CALIB_CLASSD_10:
951*4882a593Smuzhiyun 	case RT1011_CLASSD_INTERNAL_SET_1 ... RT1011_VREF_LV_1:
952*4882a593Smuzhiyun 	case RT1011_SMART_BOOST_TIMING_1 ... RT1011_SMART_BOOST_TIMING_36:
953*4882a593Smuzhiyun 	case RT1011_SINE_GEN_REG_1 ... RT1011_SINE_GEN_REG_3:
954*4882a593Smuzhiyun 	case RT1011_STP_INITIAL_RS_TEMP ... RT1011_SPK_THERMAL:
955*4882a593Smuzhiyun 	case RT1011_STP_OTP_TH ... RT1011_INIT_RECIPROCAL_SYN_15_0:
956*4882a593Smuzhiyun 	case RT1011_STP_BQ_1_A1_L_28_16 ... RT1011_STP_BQ_1_H0_R_15_0:
957*4882a593Smuzhiyun 	case RT1011_STP_BQ_2_A1_L_28_16 ... RT1011_SEP_RE_REG_15_0:
958*4882a593Smuzhiyun 	case RT1011_DRC_CF_PARAMS_1 ... RT1011_DRC_CF_PARAMS_12:
959*4882a593Smuzhiyun 	case RT1011_ALC_DRC_HB_INTERNAL_1 ... RT1011_ALC_DRC_HB_INTERNAL_7:
960*4882a593Smuzhiyun 	case RT1011_ALC_DRC_BB_INTERNAL_1 ... RT1011_ALC_DRC_BB_INTERNAL_7:
961*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_1 ... RT1011_ALC_DRC_POS_INTERNAL_8:
962*4882a593Smuzhiyun 	case RT1011_ALC_DRC_POS_INTERNAL_9 ... RT1011_BQ_1_PARAMS_CHECK_5:
963*4882a593Smuzhiyun 	case RT1011_BQ_2_PARAMS_CHECK_1 ... RT1011_BQ_2_PARAMS_CHECK_5:
964*4882a593Smuzhiyun 	case RT1011_BQ_3_PARAMS_CHECK_1 ... RT1011_BQ_3_PARAMS_CHECK_5:
965*4882a593Smuzhiyun 	case RT1011_BQ_4_PARAMS_CHECK_1 ... RT1011_BQ_4_PARAMS_CHECK_5:
966*4882a593Smuzhiyun 	case RT1011_BQ_5_PARAMS_CHECK_1 ... RT1011_BQ_5_PARAMS_CHECK_5:
967*4882a593Smuzhiyun 	case RT1011_BQ_6_PARAMS_CHECK_1 ... RT1011_BQ_6_PARAMS_CHECK_5:
968*4882a593Smuzhiyun 	case RT1011_BQ_7_PARAMS_CHECK_1 ... RT1011_BQ_7_PARAMS_CHECK_5:
969*4882a593Smuzhiyun 	case RT1011_BQ_8_PARAMS_CHECK_1 ... RT1011_BQ_8_PARAMS_CHECK_5:
970*4882a593Smuzhiyun 	case RT1011_BQ_9_PARAMS_CHECK_1 ... RT1011_BQ_9_PARAMS_CHECK_5:
971*4882a593Smuzhiyun 	case RT1011_BQ_10_PARAMS_CHECK_1 ... RT1011_BQ_10_PARAMS_CHECK_5:
972*4882a593Smuzhiyun 	case RT1011_IRQ_1 ... RT1011_PART_NUMBER_EFUSE:
973*4882a593Smuzhiyun 	case RT1011_EFUSE_CONTROL_1 ... RT1011_EFUSE_READ_R0_3_15_0:
974*4882a593Smuzhiyun 		return true;
975*4882a593Smuzhiyun 	default:
976*4882a593Smuzhiyun 		return false;
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static const char * const rt1011_din_source_select[] = {
981*4882a593Smuzhiyun 	"Left",
982*4882a593Smuzhiyun 	"Right",
983*4882a593Smuzhiyun 	"Left + Right average",
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_din_source_enum, RT1011_CROSS_BQ_SET_1, 5,
987*4882a593Smuzhiyun 	rt1011_din_source_select);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun static const char * const rt1011_tdm_data_out_select[] = {
990*4882a593Smuzhiyun 	"TDM_O_LR", "BQ1", "DVOL", "BQ10", "ALC", "DMIX", "ADC_SRC_LR",
991*4882a593Smuzhiyun 	"ADC_O_LR", "ADC_MONO", "RSPK_BPF_LR", "DMIX_ADD", "ENVELOPE_FS",
992*4882a593Smuzhiyun 	"SEP_O_GAIN", "ALC_BK_GAIN", "STP_V_C", "DMIX_ABST"
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun static const char * const rt1011_tdm_l_ch_data_select[] = {
996*4882a593Smuzhiyun 	"Slot0", "Slot1", "Slot2", "Slot3", "Slot4", "Slot5", "Slot6", "Slot7"
997*4882a593Smuzhiyun };
998*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_l_dac1_enum, RT1011_TDM1_SET_4, 12,
999*4882a593Smuzhiyun 	rt1011_tdm_l_ch_data_select);
1000*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm2_l_dac1_enum, RT1011_TDM2_SET_4, 12,
1001*4882a593Smuzhiyun 	rt1011_tdm_l_ch_data_select);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_adc1_dat_enum,
1004*4882a593Smuzhiyun 	RT1011_ADCDAT_OUT_SOURCE, 0, rt1011_tdm_data_out_select);
1005*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_adc1_loc_enum, RT1011_TDM1_SET_2, 0,
1006*4882a593Smuzhiyun 	rt1011_tdm_l_ch_data_select);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static const char * const rt1011_adc_data_mode_select[] = {
1009*4882a593Smuzhiyun 	"Stereo", "Mono"
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_adc_dout_mode_enum, RT1011_TDM1_SET_1, 12,
1012*4882a593Smuzhiyun 	rt1011_adc_data_mode_select);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun static const char * const rt1011_tdm_adc_data_len_control[] = {
1015*4882a593Smuzhiyun 	"1CH", "2CH", "3CH", "4CH", "5CH", "6CH", "7CH", "8CH"
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm1_dout_len_enum, RT1011_TDM1_SET_2, 13,
1018*4882a593Smuzhiyun 	rt1011_tdm_adc_data_len_control);
1019*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm2_dout_len_enum, RT1011_TDM2_SET_2, 13,
1020*4882a593Smuzhiyun 	rt1011_tdm_adc_data_len_control);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun static const char * const rt1011_tdm_adc_swap_select[] = {
1023*4882a593Smuzhiyun 	"L/R", "R/L", "L/L", "R/R"
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm_adc1_1_enum, RT1011_TDM1_SET_3, 6,
1027*4882a593Smuzhiyun 	rt1011_tdm_adc_swap_select);
1028*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(rt1011_tdm_adc2_1_enum, RT1011_TDM1_SET_3, 4,
1029*4882a593Smuzhiyun 	rt1011_tdm_adc_swap_select);
1030*4882a593Smuzhiyun 
rt1011_reset(struct regmap * regmap)1031*4882a593Smuzhiyun static void rt1011_reset(struct regmap *regmap)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun 	regmap_write(regmap, RT1011_RESET, 0);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
rt1011_recv_spk_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1036*4882a593Smuzhiyun static int rt1011_recv_spk_mode_get(struct snd_kcontrol *kcontrol,
1037*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct snd_soc_component *component =
1040*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
1041*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 =
1042*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = rt1011->recv_spk_mode;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	return 0;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun 
rt1011_recv_spk_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1049*4882a593Smuzhiyun static int rt1011_recv_spk_mode_put(struct snd_kcontrol *kcontrol,
1050*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun 	struct snd_soc_component *component =
1053*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
1054*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 =
1055*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[0] == rt1011->recv_spk_mode)
1058*4882a593Smuzhiyun 		return 0;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1061*4882a593Smuzhiyun 		rt1011->recv_spk_mode = ucontrol->value.integer.value[0];
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 		if (rt1011->recv_spk_mode) {
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 			/* 1: recevier mode on */
1066*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1067*4882a593Smuzhiyun 				RT1011_CLASSD_INTERNAL_SET_3,
1068*4882a593Smuzhiyun 				RT1011_REG_GAIN_CLASSD_RI_SPK_MASK,
1069*4882a593Smuzhiyun 				RT1011_REG_GAIN_CLASSD_RI_410K);
1070*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1071*4882a593Smuzhiyun 				RT1011_CLASSD_INTERNAL_SET_1,
1072*4882a593Smuzhiyun 				RT1011_RECV_MODE_SPK_MASK,
1073*4882a593Smuzhiyun 				RT1011_RECV_MODE);
1074*4882a593Smuzhiyun 		} else {
1075*4882a593Smuzhiyun 			/* 0: speaker mode on */
1076*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1077*4882a593Smuzhiyun 				RT1011_CLASSD_INTERNAL_SET_3,
1078*4882a593Smuzhiyun 				RT1011_REG_GAIN_CLASSD_RI_SPK_MASK,
1079*4882a593Smuzhiyun 				RT1011_REG_GAIN_CLASSD_RI_72P5K);
1080*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1081*4882a593Smuzhiyun 				RT1011_CLASSD_INTERNAL_SET_1,
1082*4882a593Smuzhiyun 				RT1011_RECV_MODE_SPK_MASK,
1083*4882a593Smuzhiyun 				RT1011_SPK_MODE);
1084*4882a593Smuzhiyun 		}
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	return 0;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
rt1011_validate_bq_drc_coeff(unsigned short reg)1090*4882a593Smuzhiyun static bool rt1011_validate_bq_drc_coeff(unsigned short reg)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun 	if ((reg == RT1011_DAC_SET_1) |
1093*4882a593Smuzhiyun 		(reg >= RT1011_ADC_SET && reg <= RT1011_ADC_SET_1) |
1094*4882a593Smuzhiyun 		(reg == RT1011_ADC_SET_4) | (reg == RT1011_ADC_SET_5) |
1095*4882a593Smuzhiyun 		(reg == RT1011_MIXER_1) |
1096*4882a593Smuzhiyun 		(reg == RT1011_A_TIMING_1) | (reg >= RT1011_POWER_7 &&
1097*4882a593Smuzhiyun 		reg <= RT1011_POWER_8) |
1098*4882a593Smuzhiyun 		(reg == RT1011_CLASS_D_POS) | (reg == RT1011_ANALOG_CTRL) |
1099*4882a593Smuzhiyun 		(reg >= RT1011_SPK_TEMP_PROTECT_0 &&
1100*4882a593Smuzhiyun 		reg <= RT1011_SPK_TEMP_PROTECT_6) |
1101*4882a593Smuzhiyun 		(reg >= RT1011_SPK_PRO_DC_DET_5 && reg <= RT1011_BAT_GAIN_1) |
1102*4882a593Smuzhiyun 		(reg >= RT1011_RT_DRC_CROSS && reg <= RT1011_RT_DRC_POS_8) |
1103*4882a593Smuzhiyun 		(reg >= RT1011_CROSS_BQ_SET_1 && reg <= RT1011_BQ_10_A2_15_0) |
1104*4882a593Smuzhiyun 		(reg >= RT1011_SMART_BOOST_TIMING_1 &&
1105*4882a593Smuzhiyun 		reg <= RT1011_SMART_BOOST_TIMING_36) |
1106*4882a593Smuzhiyun 		(reg == RT1011_SINE_GEN_REG_1) |
1107*4882a593Smuzhiyun 		(reg >= RT1011_STP_ALPHA_RECIPROCAL_MSB &&
1108*4882a593Smuzhiyun 		reg <= RT1011_BQ_6_PARAMS_CHECK_5) |
1109*4882a593Smuzhiyun 		(reg >= RT1011_BQ_7_PARAMS_CHECK_1 &&
1110*4882a593Smuzhiyun 		reg <= RT1011_BQ_10_PARAMS_CHECK_5))
1111*4882a593Smuzhiyun 		return true;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return false;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
rt1011_bq_drc_coeff_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1116*4882a593Smuzhiyun static int rt1011_bq_drc_coeff_get(struct snd_kcontrol *kcontrol,
1117*4882a593Smuzhiyun 					struct snd_ctl_elem_value *ucontrol)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	struct snd_soc_component *component =
1120*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
1121*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 =
1122*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
1123*4882a593Smuzhiyun 	struct rt1011_bq_drc_params *bq_drc_info;
1124*4882a593Smuzhiyun 	struct rt1011_bq_drc_params *params =
1125*4882a593Smuzhiyun 		(struct rt1011_bq_drc_params *)ucontrol->value.integer.value;
1126*4882a593Smuzhiyun 	unsigned int i, mode_idx = 0;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (strstr(ucontrol->id.name, "AdvanceMode Initial Set"))
1129*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_INITIAL_SET;
1130*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode SEP BQ Coeff"))
1131*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_SEP_BQ_COEFF;
1132*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode EQ BQ Coeff"))
1133*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_EQ_BQ_COEFF;
1134*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode BQ UI Coeff"))
1135*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_BQ_UI_COEFF;
1136*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode SmartBoost Coeff"))
1137*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_SMARTBOOST_COEFF;
1138*4882a593Smuzhiyun 	else
1139*4882a593Smuzhiyun 		return -EINVAL;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	pr_info("%s, id.name=%s, mode_idx=%d\n", __func__,
1142*4882a593Smuzhiyun 		ucontrol->id.name, mode_idx);
1143*4882a593Smuzhiyun 	bq_drc_info = rt1011->bq_drc_params[mode_idx];
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1146*4882a593Smuzhiyun 		params[i].reg = bq_drc_info[i].reg;
1147*4882a593Smuzhiyun 		params[i].val = bq_drc_info[i].val;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
rt1011_bq_drc_coeff_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1153*4882a593Smuzhiyun static int rt1011_bq_drc_coeff_put(struct snd_kcontrol *kcontrol,
1154*4882a593Smuzhiyun 					struct snd_ctl_elem_value *ucontrol)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct snd_soc_component *component =
1157*4882a593Smuzhiyun 		snd_soc_kcontrol_component(kcontrol);
1158*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 =
1159*4882a593Smuzhiyun 		snd_soc_component_get_drvdata(component);
1160*4882a593Smuzhiyun 	struct rt1011_bq_drc_params *bq_drc_info;
1161*4882a593Smuzhiyun 	struct rt1011_bq_drc_params *params =
1162*4882a593Smuzhiyun 		(struct rt1011_bq_drc_params *)ucontrol->value.integer.value;
1163*4882a593Smuzhiyun 	unsigned int i, mode_idx = 0;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (strstr(ucontrol->id.name, "AdvanceMode Initial Set"))
1166*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_INITIAL_SET;
1167*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode SEP BQ Coeff"))
1168*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_SEP_BQ_COEFF;
1169*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode EQ BQ Coeff"))
1170*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_EQ_BQ_COEFF;
1171*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode BQ UI Coeff"))
1172*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_BQ_UI_COEFF;
1173*4882a593Smuzhiyun 	else if (strstr(ucontrol->id.name, "AdvanceMode SmartBoost Coeff"))
1174*4882a593Smuzhiyun 		mode_idx = RT1011_ADVMODE_SMARTBOOST_COEFF;
1175*4882a593Smuzhiyun 	else
1176*4882a593Smuzhiyun 		return -EINVAL;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	bq_drc_info = rt1011->bq_drc_params[mode_idx];
1179*4882a593Smuzhiyun 	memset(bq_drc_info, 0,
1180*4882a593Smuzhiyun 		sizeof(struct rt1011_bq_drc_params) * RT1011_BQ_DRC_NUM);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	pr_info("%s, id.name=%s, mode_idx=%d\n", __func__,
1183*4882a593Smuzhiyun 		ucontrol->id.name, mode_idx);
1184*4882a593Smuzhiyun 	for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1185*4882a593Smuzhiyun 		bq_drc_info[i].reg = params[i].reg;
1186*4882a593Smuzhiyun 		bq_drc_info[i].val = params[i].val;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	for (i = 0; i < RT1011_BQ_DRC_NUM; i++) {
1190*4882a593Smuzhiyun 		if (bq_drc_info[i].reg == 0)
1191*4882a593Smuzhiyun 			break;
1192*4882a593Smuzhiyun 		else if (rt1011_validate_bq_drc_coeff(bq_drc_info[i].reg)) {
1193*4882a593Smuzhiyun 			snd_soc_component_write(component, bq_drc_info[i].reg,
1194*4882a593Smuzhiyun 					bq_drc_info[i].val);
1195*4882a593Smuzhiyun 		}
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	return 0;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun 
rt1011_bq_drc_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1201*4882a593Smuzhiyun static int rt1011_bq_drc_info(struct snd_kcontrol *kcontrol,
1202*4882a593Smuzhiyun 			 struct snd_ctl_elem_info *uinfo)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1205*4882a593Smuzhiyun 	uinfo->count = 128;
1206*4882a593Smuzhiyun 	uinfo->value.integer.max = 0x17ffffff;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	return 0;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun #define RT1011_BQ_DRC(xname) \
1212*4882a593Smuzhiyun {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1213*4882a593Smuzhiyun 	.info = rt1011_bq_drc_info, \
1214*4882a593Smuzhiyun 	.get = rt1011_bq_drc_coeff_get, \
1215*4882a593Smuzhiyun 	.put = rt1011_bq_drc_coeff_put \
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
rt1011_r0_cali_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1218*4882a593Smuzhiyun static int rt1011_r0_cali_get(struct snd_kcontrol *kcontrol,
1219*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1222*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = rt1011->cali_done;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
rt1011_r0_cali_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1229*4882a593Smuzhiyun static int rt1011_r0_cali_put(struct snd_kcontrol *kcontrol,
1230*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1233*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	rt1011->cali_done = 0;
1236*4882a593Smuzhiyun 	if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF &&
1237*4882a593Smuzhiyun 		ucontrol->value.integer.value[0])
1238*4882a593Smuzhiyun 		rt1011_calibrate(rt1011, 1);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	return 0;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
rt1011_r0_load(struct rt1011_priv * rt1011)1243*4882a593Smuzhiyun static int rt1011_r0_load(struct rt1011_priv *rt1011)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	if (!rt1011->r0_reg)
1246*4882a593Smuzhiyun 		return -EINVAL;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	/* write R0 to register */
1249*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_INIT_RECIPROCAL_REG_24_16,
1250*4882a593Smuzhiyun 		((rt1011->r0_reg>>16) & 0x1ff));
1251*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_INIT_RECIPROCAL_REG_15_0,
1252*4882a593Smuzhiyun 		(rt1011->r0_reg & 0xffff));
1253*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_4, 0x4080);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	return 0;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
rt1011_r0_load_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1258*4882a593Smuzhiyun static int rt1011_r0_load_mode_get(struct snd_kcontrol *kcontrol,
1259*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1262*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = rt1011->r0_reg;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	return 0;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
rt1011_r0_load_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1269*4882a593Smuzhiyun static int rt1011_r0_load_mode_put(struct snd_kcontrol *kcontrol,
1270*4882a593Smuzhiyun 		struct snd_ctl_elem_value *ucontrol)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1273*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1274*4882a593Smuzhiyun 	struct device *dev;
1275*4882a593Smuzhiyun 	unsigned int r0_integer, r0_factor, format;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[0] == rt1011->r0_reg)
1278*4882a593Smuzhiyun 		return 0;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[0] == 0)
1281*4882a593Smuzhiyun 		return -EINVAL;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	dev = regmap_get_device(rt1011->regmap);
1284*4882a593Smuzhiyun 	if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1285*4882a593Smuzhiyun 		rt1011->r0_reg = ucontrol->value.integer.value[0];
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 		format = 2147483648U; /* 2^24 * 128 */
1288*4882a593Smuzhiyun 		r0_integer = format / rt1011->r0_reg / 128;
1289*4882a593Smuzhiyun 		r0_factor = ((format / rt1011->r0_reg * 100) / 128)
1290*4882a593Smuzhiyun 						- (r0_integer * 100);
1291*4882a593Smuzhiyun 		dev_info(dev, "New r0 resistance about %d.%02d ohm, reg=0x%X\n",
1292*4882a593Smuzhiyun 			r0_integer, r0_factor, rt1011->r0_reg);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 		if (rt1011->r0_reg)
1295*4882a593Smuzhiyun 			rt1011_r0_load(rt1011);
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun 
rt1011_r0_load_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1301*4882a593Smuzhiyun static int rt1011_r0_load_info(struct snd_kcontrol *kcontrol,
1302*4882a593Smuzhiyun 			 struct snd_ctl_elem_info *uinfo)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1305*4882a593Smuzhiyun 	uinfo->count = 1;
1306*4882a593Smuzhiyun 	uinfo->value.integer.max = 0x1ffffff;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #define RT1011_R0_LOAD(xname) \
1312*4882a593Smuzhiyun {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1313*4882a593Smuzhiyun 	.info = rt1011_r0_load_info, \
1314*4882a593Smuzhiyun 	.get = rt1011_r0_load_mode_get, \
1315*4882a593Smuzhiyun 	.put = rt1011_r0_load_mode_put \
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun static const struct snd_kcontrol_new rt1011_snd_controls[] = {
1319*4882a593Smuzhiyun 	/* I2S Data In Selection */
1320*4882a593Smuzhiyun 	SOC_ENUM("DIN Source", rt1011_din_source_enum),
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/* TDM Data In Selection */
1323*4882a593Smuzhiyun 	SOC_ENUM("TDM1 DIN Source", rt1011_tdm1_l_dac1_enum),
1324*4882a593Smuzhiyun 	SOC_ENUM("TDM2 DIN Source", rt1011_tdm2_l_dac1_enum),
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	/* TDM1 Data Out Selection */
1327*4882a593Smuzhiyun 	SOC_ENUM("TDM1 DOUT Source", rt1011_tdm1_adc1_dat_enum),
1328*4882a593Smuzhiyun 	SOC_ENUM("TDM1 DOUT Location", rt1011_tdm1_adc1_loc_enum),
1329*4882a593Smuzhiyun 	SOC_ENUM("TDM1 ADC1DAT Swap Select", rt1011_tdm_adc1_1_enum),
1330*4882a593Smuzhiyun 	SOC_ENUM("TDM1 ADC2DAT Swap Select", rt1011_tdm_adc2_1_enum),
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/* Data Out Mode */
1333*4882a593Smuzhiyun 	SOC_ENUM("I2S ADC DOUT Mode", rt1011_adc_dout_mode_enum),
1334*4882a593Smuzhiyun 	SOC_ENUM("TDM1 DOUT Length", rt1011_tdm1_dout_len_enum),
1335*4882a593Smuzhiyun 	SOC_ENUM("TDM2 DOUT Length", rt1011_tdm2_dout_len_enum),
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* Speaker/Receiver Mode */
1338*4882a593Smuzhiyun 	SOC_SINGLE_EXT("RECV SPK Mode", SND_SOC_NOPM, 0, 1, 0,
1339*4882a593Smuzhiyun 		rt1011_recv_spk_mode_get, rt1011_recv_spk_mode_put),
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* BiQuad/DRC/SmartBoost Settings */
1342*4882a593Smuzhiyun 	RT1011_BQ_DRC("AdvanceMode Initial Set"),
1343*4882a593Smuzhiyun 	RT1011_BQ_DRC("AdvanceMode SEP BQ Coeff"),
1344*4882a593Smuzhiyun 	RT1011_BQ_DRC("AdvanceMode EQ BQ Coeff"),
1345*4882a593Smuzhiyun 	RT1011_BQ_DRC("AdvanceMode BQ UI Coeff"),
1346*4882a593Smuzhiyun 	RT1011_BQ_DRC("AdvanceMode SmartBoost Coeff"),
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	/* R0 */
1349*4882a593Smuzhiyun 	SOC_SINGLE_EXT("R0 Calibration", SND_SOC_NOPM, 0, 1, 0,
1350*4882a593Smuzhiyun 		rt1011_r0_cali_get, rt1011_r0_cali_put),
1351*4882a593Smuzhiyun 	RT1011_R0_LOAD("R0 Load Mode"),
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* R0 temperature */
1354*4882a593Smuzhiyun 	SOC_SINGLE("R0 Temperature", RT1011_STP_INITIAL_RESISTANCE_TEMP,
1355*4882a593Smuzhiyun 		2, 255, 0),
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun 
rt1011_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)1358*4882a593Smuzhiyun static int rt1011_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
1359*4882a593Smuzhiyun 			 struct snd_soc_dapm_widget *sink)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	struct snd_soc_component *component =
1362*4882a593Smuzhiyun 		snd_soc_dapm_to_component(source->dapm);
1363*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (rt1011->sysclk_src == RT1011_FS_SYS_PRE_S_PLL1)
1366*4882a593Smuzhiyun 		return 1;
1367*4882a593Smuzhiyun 	else
1368*4882a593Smuzhiyun 		return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
rt1011_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1371*4882a593Smuzhiyun static int rt1011_dac_event(struct snd_soc_dapm_widget *w,
1372*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol, int event)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun 	struct snd_soc_component *component =
1375*4882a593Smuzhiyun 		snd_soc_dapm_to_component(w->dapm);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	switch (event) {
1378*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
1379*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1380*4882a593Smuzhiyun 			RT1011_SPK_TEMP_PROTECT_0,
1381*4882a593Smuzhiyun 			RT1011_STP_EN_MASK | RT1011_STP_RS_CLB_EN_MASK,
1382*4882a593Smuzhiyun 			RT1011_STP_EN | RT1011_STP_RS_CLB_EN);
1383*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_POWER_9,
1384*4882a593Smuzhiyun 			RT1011_POW_MNL_SDB_MASK, RT1011_POW_MNL_SDB);
1385*4882a593Smuzhiyun 		msleep(50);
1386*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1387*4882a593Smuzhiyun 			RT1011_CLASSD_INTERNAL_SET_1,
1388*4882a593Smuzhiyun 			RT1011_DRIVER_READY_SPK, RT1011_DRIVER_READY_SPK);
1389*4882a593Smuzhiyun 		break;
1390*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
1391*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_POWER_9,
1392*4882a593Smuzhiyun 			RT1011_POW_MNL_SDB_MASK, 0);
1393*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1394*4882a593Smuzhiyun 			RT1011_SPK_TEMP_PROTECT_0,
1395*4882a593Smuzhiyun 			RT1011_STP_EN_MASK | RT1011_STP_RS_CLB_EN_MASK, 0);
1396*4882a593Smuzhiyun 		msleep(200);
1397*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1398*4882a593Smuzhiyun 			RT1011_CLASSD_INTERNAL_SET_1,
1399*4882a593Smuzhiyun 			RT1011_DRIVER_READY_SPK, 0);
1400*4882a593Smuzhiyun 		break;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	default:
1403*4882a593Smuzhiyun 		return 0;
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun static const struct snd_soc_dapm_widget rt1011_dapm_widgets[] = {
1411*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("LDO2", RT1011_POWER_1,
1412*4882a593Smuzhiyun 		RT1011_POW_LDO2_BIT, 0, NULL, 0),
1413*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ISENSE SPK", RT1011_POWER_1,
1414*4882a593Smuzhiyun 		RT1011_POW_ISENSE_SPK_BIT, 0, NULL, 0),
1415*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VSENSE SPK", RT1011_POWER_1,
1416*4882a593Smuzhiyun 		RT1011_POW_VSENSE_SPK_BIT, 0, NULL, 0),
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL", RT1011_POWER_2,
1419*4882a593Smuzhiyun 		RT1011_PLLEN_BIT, 0, NULL, 0),
1420*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("BG", RT1011_POWER_2,
1421*4882a593Smuzhiyun 		RT1011_POW_BG_BIT, 0, NULL, 0),
1422*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("BG MBIAS", RT1011_POWER_2,
1423*4882a593Smuzhiyun 		RT1011_POW_BG_MBIAS_LV_BIT, 0, NULL, 0),
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DET VBAT", RT1011_POWER_3,
1426*4882a593Smuzhiyun 		RT1011_POW_DET_VBAT_BIT, 0, NULL, 0),
1427*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MBIAS", RT1011_POWER_3,
1428*4882a593Smuzhiyun 		RT1011_POW_MBIAS_LV_BIT, 0, NULL, 0),
1429*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC I", RT1011_POWER_3,
1430*4882a593Smuzhiyun 		RT1011_POW_ADC_I_BIT, 0, NULL, 0),
1431*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC V", RT1011_POWER_3,
1432*4882a593Smuzhiyun 		RT1011_POW_ADC_V_BIT, 0, NULL, 0),
1433*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("ADC T", RT1011_POWER_3,
1434*4882a593Smuzhiyun 		RT1011_POW_ADC_T_BIT, 0, NULL, 0),
1435*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DITHER ADC T", RT1011_POWER_3,
1436*4882a593Smuzhiyun 		RT1011_POWD_ADC_T_BIT, 0, NULL, 0),
1437*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIX I", RT1011_POWER_3,
1438*4882a593Smuzhiyun 		RT1011_POW_MIX_I_BIT, 0, NULL, 0),
1439*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIX V", RT1011_POWER_3,
1440*4882a593Smuzhiyun 		RT1011_POW_MIX_V_BIT, 0, NULL, 0),
1441*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SUM I", RT1011_POWER_3,
1442*4882a593Smuzhiyun 		RT1011_POW_SUM_I_BIT, 0, NULL, 0),
1443*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("SUM V", RT1011_POWER_3,
1444*4882a593Smuzhiyun 		RT1011_POW_SUM_V_BIT, 0, NULL, 0),
1445*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("MIX T", RT1011_POWER_3,
1446*4882a593Smuzhiyun 		RT1011_POW_MIX_T_BIT, 0, NULL, 0),
1447*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VREF", RT1011_POWER_3,
1448*4882a593Smuzhiyun 		RT1011_POW_VREF_LV_BIT, 0, NULL, 0),
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("BOOST SWR", RT1011_POWER_4,
1451*4882a593Smuzhiyun 		RT1011_POW_EN_SWR_BIT, 0, NULL, 0),
1452*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("BGOK SWR", RT1011_POWER_4,
1453*4882a593Smuzhiyun 		RT1011_POW_EN_PASS_BGOK_SWR_BIT, 0, NULL, 0),
1454*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("VPOK SWR", RT1011_POWER_4,
1455*4882a593Smuzhiyun 		RT1011_POW_EN_PASS_VPOK_SWR_BIT, 0, NULL, 0),
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("TEMP REG", RT1011_A_TEMP_SEN,
1458*4882a593Smuzhiyun 		RT1011_POW_TEMP_REG_BIT, 0, NULL, 0),
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/* Audio Interface */
1461*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1462*4882a593Smuzhiyun 	/* Digital Interface */
1463*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("DAC Power", RT1011_POWER_1,
1464*4882a593Smuzhiyun 		RT1011_POW_DAC_BIT, 0, NULL, 0),
1465*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("CLK12M", RT1011_POWER_1,
1466*4882a593Smuzhiyun 		RT1011_POW_CLK12M_BIT, 0, NULL, 0),
1467*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC_E("DAC", NULL, RT1011_DAC_SET_3,
1468*4882a593Smuzhiyun 		RT1011_DA_MUTE_EN_SFT, 1, rt1011_dac_event,
1469*4882a593Smuzhiyun 		SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Output Lines */
1472*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPO"),
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun static const struct snd_soc_dapm_route rt1011_dapm_routes[] = {
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	{ "DAC", NULL, "AIF1RX" },
1478*4882a593Smuzhiyun 	{ "DAC", NULL, "DAC Power" },
1479*4882a593Smuzhiyun 	{ "DAC", NULL, "LDO2" },
1480*4882a593Smuzhiyun 	{ "DAC", NULL, "ISENSE SPK" },
1481*4882a593Smuzhiyun 	{ "DAC", NULL, "VSENSE SPK" },
1482*4882a593Smuzhiyun 	{ "DAC", NULL, "CLK12M" },
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	{ "DAC", NULL, "PLL", rt1011_is_sys_clk_from_pll },
1485*4882a593Smuzhiyun 	{ "DAC", NULL, "BG" },
1486*4882a593Smuzhiyun 	{ "DAC", NULL, "BG MBIAS" },
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	{ "DAC", NULL, "BOOST SWR" },
1489*4882a593Smuzhiyun 	{ "DAC", NULL, "BGOK SWR" },
1490*4882a593Smuzhiyun 	{ "DAC", NULL, "VPOK SWR" },
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	{ "DAC", NULL, "DET VBAT" },
1493*4882a593Smuzhiyun 	{ "DAC", NULL, "MBIAS" },
1494*4882a593Smuzhiyun 	{ "DAC", NULL, "VREF" },
1495*4882a593Smuzhiyun 	{ "DAC", NULL, "ADC I" },
1496*4882a593Smuzhiyun 	{ "DAC", NULL, "ADC V" },
1497*4882a593Smuzhiyun 	{ "DAC", NULL, "ADC T" },
1498*4882a593Smuzhiyun 	{ "DAC", NULL, "DITHER ADC T" },
1499*4882a593Smuzhiyun 	{ "DAC", NULL, "MIX I" },
1500*4882a593Smuzhiyun 	{ "DAC", NULL, "MIX V" },
1501*4882a593Smuzhiyun 	{ "DAC", NULL, "SUM I" },
1502*4882a593Smuzhiyun 	{ "DAC", NULL, "SUM V" },
1503*4882a593Smuzhiyun 	{ "DAC", NULL, "MIX T" },
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	{ "DAC", NULL, "TEMP REG" },
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	{ "SPO", NULL, "DAC" },
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun 
rt1011_get_clk_info(int sclk,int rate)1510*4882a593Smuzhiyun static int rt1011_get_clk_info(int sclk, int rate)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	int i;
1513*4882a593Smuzhiyun 	static const int pd[] = {1, 2, 3, 4, 6, 8, 12, 16};
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	if (sclk <= 0 || rate <= 0)
1516*4882a593Smuzhiyun 		return -EINVAL;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	rate = rate << 8;
1519*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pd); i++)
1520*4882a593Smuzhiyun 		if (sclk == rate * pd[i])
1521*4882a593Smuzhiyun 			return i;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return -EINVAL;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
rt1011_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1526*4882a593Smuzhiyun static int rt1011_hw_params(struct snd_pcm_substream *substream,
1527*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1530*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1531*4882a593Smuzhiyun 	unsigned int val_len = 0, ch_len = 0, val_clk, mask_clk;
1532*4882a593Smuzhiyun 	int pre_div, bclk_ms, frame_size;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	rt1011->lrck = params_rate(params);
1535*4882a593Smuzhiyun 	pre_div = rt1011_get_clk_info(rt1011->sysclk, rt1011->lrck);
1536*4882a593Smuzhiyun 	if (pre_div < 0) {
1537*4882a593Smuzhiyun 		dev_warn(component->dev, "Force using PLL ");
1538*4882a593Smuzhiyun 		snd_soc_dai_set_pll(dai, 0, RT1011_PLL1_S_BCLK,
1539*4882a593Smuzhiyun 			rt1011->lrck * 64, rt1011->lrck * 256);
1540*4882a593Smuzhiyun 		snd_soc_dai_set_sysclk(dai, RT1011_FS_SYS_PRE_S_PLL1,
1541*4882a593Smuzhiyun 			rt1011->lrck * 256, SND_SOC_CLOCK_IN);
1542*4882a593Smuzhiyun 		pre_div = 0;
1543*4882a593Smuzhiyun 	}
1544*4882a593Smuzhiyun 	frame_size = snd_soc_params_to_frame_size(params);
1545*4882a593Smuzhiyun 	if (frame_size < 0) {
1546*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported frame size: %d\n",
1547*4882a593Smuzhiyun 			frame_size);
1548*4882a593Smuzhiyun 		return -EINVAL;
1549*4882a593Smuzhiyun 	}
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	bclk_ms = frame_size > 32;
1552*4882a593Smuzhiyun 	rt1011->bclk = rt1011->lrck * (32 << bclk_ms);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
1555*4882a593Smuzhiyun 				bclk_ms, pre_div, dai->id);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
1558*4882a593Smuzhiyun 				rt1011->lrck, pre_div, dai->id);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	switch (params_width(params)) {
1561*4882a593Smuzhiyun 	case 16:
1562*4882a593Smuzhiyun 		val_len |= RT1011_I2S_TX_DL_16B;
1563*4882a593Smuzhiyun 		val_len |= RT1011_I2S_RX_DL_16B;
1564*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_TX_LEN_16B;
1565*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_RX_LEN_16B;
1566*4882a593Smuzhiyun 		break;
1567*4882a593Smuzhiyun 	case 20:
1568*4882a593Smuzhiyun 		val_len |= RT1011_I2S_TX_DL_20B;
1569*4882a593Smuzhiyun 		val_len |= RT1011_I2S_RX_DL_20B;
1570*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_TX_LEN_20B;
1571*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_RX_LEN_20B;
1572*4882a593Smuzhiyun 		break;
1573*4882a593Smuzhiyun 	case 24:
1574*4882a593Smuzhiyun 		val_len |= RT1011_I2S_TX_DL_24B;
1575*4882a593Smuzhiyun 		val_len |= RT1011_I2S_RX_DL_24B;
1576*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_TX_LEN_24B;
1577*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_RX_LEN_24B;
1578*4882a593Smuzhiyun 		break;
1579*4882a593Smuzhiyun 	case 32:
1580*4882a593Smuzhiyun 		val_len |= RT1011_I2S_TX_DL_32B;
1581*4882a593Smuzhiyun 		val_len |= RT1011_I2S_RX_DL_32B;
1582*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_TX_LEN_32B;
1583*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_RX_LEN_32B;
1584*4882a593Smuzhiyun 		break;
1585*4882a593Smuzhiyun 	case 8:
1586*4882a593Smuzhiyun 		val_len |= RT1011_I2S_TX_DL_8B;
1587*4882a593Smuzhiyun 		val_len |= RT1011_I2S_RX_DL_8B;
1588*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_TX_LEN_8B;
1589*4882a593Smuzhiyun 		ch_len |= RT1011_I2S_CH_RX_LEN_8B;
1590*4882a593Smuzhiyun 		break;
1591*4882a593Smuzhiyun 	default:
1592*4882a593Smuzhiyun 		return -EINVAL;
1593*4882a593Smuzhiyun 	}
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	switch (dai->id) {
1596*4882a593Smuzhiyun 	case RT1011_AIF1:
1597*4882a593Smuzhiyun 		mask_clk = RT1011_FS_SYS_DIV_MASK;
1598*4882a593Smuzhiyun 		val_clk = pre_div << RT1011_FS_SYS_DIV_SFT;
1599*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
1600*4882a593Smuzhiyun 			RT1011_I2S_TX_DL_MASK | RT1011_I2S_RX_DL_MASK,
1601*4882a593Smuzhiyun 			val_len);
1602*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
1603*4882a593Smuzhiyun 			RT1011_I2S_CH_TX_LEN_MASK |
1604*4882a593Smuzhiyun 			RT1011_I2S_CH_RX_LEN_MASK,
1605*4882a593Smuzhiyun 			ch_len);
1606*4882a593Smuzhiyun 		break;
1607*4882a593Smuzhiyun 	default:
1608*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
1609*4882a593Smuzhiyun 		return -EINVAL;
1610*4882a593Smuzhiyun 	}
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	snd_soc_component_update_bits(component,
1613*4882a593Smuzhiyun 		RT1011_CLK_2, mask_clk, val_clk);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	return 0;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
rt1011_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)1618*4882a593Smuzhiyun static int rt1011_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1621*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm =
1622*4882a593Smuzhiyun 		snd_soc_component_get_dapm(component);
1623*4882a593Smuzhiyun 	unsigned int reg_val = 0, reg_bclk_inv = 0;
1624*4882a593Smuzhiyun 	int ret = 0;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	snd_soc_dapm_mutex_lock(dapm);
1627*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1628*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1629*4882a593Smuzhiyun 		reg_val |= RT1011_I2S_TDM_MS_S;
1630*4882a593Smuzhiyun 		break;
1631*4882a593Smuzhiyun 	default:
1632*4882a593Smuzhiyun 		ret = -EINVAL;
1633*4882a593Smuzhiyun 		goto _set_fmt_err_;
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1637*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
1638*4882a593Smuzhiyun 		break;
1639*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
1640*4882a593Smuzhiyun 		reg_bclk_inv |= RT1011_TDM_INV_BCLK;
1641*4882a593Smuzhiyun 		break;
1642*4882a593Smuzhiyun 	default:
1643*4882a593Smuzhiyun 		ret = -EINVAL;
1644*4882a593Smuzhiyun 		goto _set_fmt_err_;
1645*4882a593Smuzhiyun 	}
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1648*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
1649*4882a593Smuzhiyun 		break;
1650*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
1651*4882a593Smuzhiyun 		reg_val |= RT1011_I2S_TDM_DF_LEFT;
1652*4882a593Smuzhiyun 		break;
1653*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
1654*4882a593Smuzhiyun 		reg_val |= RT1011_I2S_TDM_DF_PCM_A;
1655*4882a593Smuzhiyun 		break;
1656*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
1657*4882a593Smuzhiyun 		reg_val |= RT1011_I2S_TDM_DF_PCM_B;
1658*4882a593Smuzhiyun 		break;
1659*4882a593Smuzhiyun 	default:
1660*4882a593Smuzhiyun 		ret = -EINVAL;
1661*4882a593Smuzhiyun 		goto _set_fmt_err_;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	switch (dai->id) {
1665*4882a593Smuzhiyun 	case RT1011_AIF1:
1666*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
1667*4882a593Smuzhiyun 			RT1011_I2S_TDM_MS_MASK | RT1011_I2S_TDM_DF_MASK,
1668*4882a593Smuzhiyun 			reg_val);
1669*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
1670*4882a593Smuzhiyun 			RT1011_TDM_INV_BCLK_MASK, reg_bclk_inv);
1671*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM2_SET_1,
1672*4882a593Smuzhiyun 			RT1011_TDM_INV_BCLK_MASK, reg_bclk_inv);
1673*4882a593Smuzhiyun 		break;
1674*4882a593Smuzhiyun 	default:
1675*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
1676*4882a593Smuzhiyun 		ret = -EINVAL;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun _set_fmt_err_:
1680*4882a593Smuzhiyun 	snd_soc_dapm_mutex_unlock(dapm);
1681*4882a593Smuzhiyun 	return ret;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun 
rt1011_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1684*4882a593Smuzhiyun static int rt1011_set_component_sysclk(struct snd_soc_component *component,
1685*4882a593Smuzhiyun 		int clk_id, int source, unsigned int freq, int dir)
1686*4882a593Smuzhiyun {
1687*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1688*4882a593Smuzhiyun 	unsigned int reg_val = 0;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (freq == rt1011->sysclk && clk_id == rt1011->sysclk_src)
1691*4882a593Smuzhiyun 		return 0;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* disable MCLK detect in default */
1694*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_CLK_DET,
1695*4882a593Smuzhiyun 			RT1011_EN_MCLK_DET_MASK, 0);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	switch (clk_id) {
1698*4882a593Smuzhiyun 	case RT1011_FS_SYS_PRE_S_MCLK:
1699*4882a593Smuzhiyun 		reg_val |= RT1011_FS_SYS_PRE_MCLK;
1700*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_DET,
1701*4882a593Smuzhiyun 			RT1011_EN_MCLK_DET_MASK, RT1011_EN_MCLK_DET);
1702*4882a593Smuzhiyun 		break;
1703*4882a593Smuzhiyun 	case RT1011_FS_SYS_PRE_S_BCLK:
1704*4882a593Smuzhiyun 		reg_val |= RT1011_FS_SYS_PRE_BCLK;
1705*4882a593Smuzhiyun 		break;
1706*4882a593Smuzhiyun 	case RT1011_FS_SYS_PRE_S_PLL1:
1707*4882a593Smuzhiyun 		reg_val |= RT1011_FS_SYS_PRE_PLL1;
1708*4882a593Smuzhiyun 		break;
1709*4882a593Smuzhiyun 	case RT1011_FS_SYS_PRE_S_RCCLK:
1710*4882a593Smuzhiyun 		reg_val |= RT1011_FS_SYS_PRE_RCCLK;
1711*4882a593Smuzhiyun 		break;
1712*4882a593Smuzhiyun 	default:
1713*4882a593Smuzhiyun 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
1714*4882a593Smuzhiyun 		return -EINVAL;
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_CLK_2,
1717*4882a593Smuzhiyun 		RT1011_FS_SYS_PRE_MASK, reg_val);
1718*4882a593Smuzhiyun 	rt1011->sysclk = freq;
1719*4882a593Smuzhiyun 	rt1011->sysclk_src = clk_id;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
1722*4882a593Smuzhiyun 		freq, clk_id);
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	return 0;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun 
rt1011_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)1727*4882a593Smuzhiyun static int rt1011_set_component_pll(struct snd_soc_component *component,
1728*4882a593Smuzhiyun 		int pll_id, int source, unsigned int freq_in,
1729*4882a593Smuzhiyun 		unsigned int freq_out)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
1732*4882a593Smuzhiyun 	struct rl6231_pll_code pll_code;
1733*4882a593Smuzhiyun 	int ret;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	if (source == rt1011->pll_src && freq_in == rt1011->pll_in &&
1736*4882a593Smuzhiyun 	    freq_out == rt1011->pll_out)
1737*4882a593Smuzhiyun 		return 0;
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	if (!freq_in || !freq_out) {
1740*4882a593Smuzhiyun 		dev_dbg(component->dev, "PLL disabled\n");
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 		rt1011->pll_in = 0;
1743*4882a593Smuzhiyun 		rt1011->pll_out = 0;
1744*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1745*4882a593Smuzhiyun 			RT1011_FS_SYS_PRE_MASK, RT1011_FS_SYS_PRE_BCLK);
1746*4882a593Smuzhiyun 		return 0;
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	switch (source) {
1750*4882a593Smuzhiyun 	case RT1011_PLL2_S_MCLK:
1751*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1752*4882a593Smuzhiyun 			RT1011_PLL2_SRC_MASK, RT1011_PLL2_SRC_MCLK);
1753*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1754*4882a593Smuzhiyun 			RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_PLL2);
1755*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_DET,
1756*4882a593Smuzhiyun 			RT1011_EN_MCLK_DET_MASK, RT1011_EN_MCLK_DET);
1757*4882a593Smuzhiyun 		break;
1758*4882a593Smuzhiyun 	case RT1011_PLL1_S_BCLK:
1759*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1760*4882a593Smuzhiyun 				RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_BCLK);
1761*4882a593Smuzhiyun 		break;
1762*4882a593Smuzhiyun 	case RT1011_PLL2_S_RCCLK:
1763*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1764*4882a593Smuzhiyun 			RT1011_PLL2_SRC_MASK, RT1011_PLL2_SRC_RCCLK);
1765*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_CLK_2,
1766*4882a593Smuzhiyun 			RT1011_PLL1_SRC_MASK, RT1011_PLL1_SRC_PLL2);
1767*4882a593Smuzhiyun 		break;
1768*4882a593Smuzhiyun 	default:
1769*4882a593Smuzhiyun 		dev_err(component->dev, "Unknown PLL Source %d\n", source);
1770*4882a593Smuzhiyun 		return -EINVAL;
1771*4882a593Smuzhiyun 	}
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
1774*4882a593Smuzhiyun 	if (ret < 0) {
1775*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported input clock %d\n",
1776*4882a593Smuzhiyun 			freq_in);
1777*4882a593Smuzhiyun 		return ret;
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
1781*4882a593Smuzhiyun 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
1782*4882a593Smuzhiyun 		pll_code.n_code, pll_code.k_code);
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	snd_soc_component_write(component, RT1011_PLL_1,
1785*4882a593Smuzhiyun 		(pll_code.m_bp ? 0 : pll_code.m_code) << RT1011_PLL1_QM_SFT |
1786*4882a593Smuzhiyun 		pll_code.m_bp << RT1011_PLL1_BPM_SFT | pll_code.n_code);
1787*4882a593Smuzhiyun 	snd_soc_component_write(component, RT1011_PLL_2,
1788*4882a593Smuzhiyun 		pll_code.k_code);
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	rt1011->pll_in = freq_in;
1791*4882a593Smuzhiyun 	rt1011->pll_out = freq_out;
1792*4882a593Smuzhiyun 	rt1011->pll_src = source;
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	return 0;
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun 
rt1011_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)1797*4882a593Smuzhiyun static int rt1011_set_tdm_slot(struct snd_soc_dai *dai,
1798*4882a593Smuzhiyun 	unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
1801*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm =
1802*4882a593Smuzhiyun 		snd_soc_component_get_dapm(component);
1803*4882a593Smuzhiyun 	unsigned int val = 0, tdm_en = 0, rx_slotnum, tx_slotnum;
1804*4882a593Smuzhiyun 	int ret = 0, first_bit, last_bit;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	snd_soc_dapm_mutex_lock(dapm);
1807*4882a593Smuzhiyun 	if (rx_mask || tx_mask)
1808*4882a593Smuzhiyun 		tdm_en = RT1011_TDM_I2S_DOCK_EN_1;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	switch (slots) {
1811*4882a593Smuzhiyun 	case 4:
1812*4882a593Smuzhiyun 		val |= RT1011_I2S_TX_4CH;
1813*4882a593Smuzhiyun 		val |= RT1011_I2S_RX_4CH;
1814*4882a593Smuzhiyun 		break;
1815*4882a593Smuzhiyun 	case 6:
1816*4882a593Smuzhiyun 		val |= RT1011_I2S_TX_6CH;
1817*4882a593Smuzhiyun 		val |= RT1011_I2S_RX_6CH;
1818*4882a593Smuzhiyun 		break;
1819*4882a593Smuzhiyun 	case 8:
1820*4882a593Smuzhiyun 		val |= RT1011_I2S_TX_8CH;
1821*4882a593Smuzhiyun 		val |= RT1011_I2S_RX_8CH;
1822*4882a593Smuzhiyun 		break;
1823*4882a593Smuzhiyun 	case 2:
1824*4882a593Smuzhiyun 		break;
1825*4882a593Smuzhiyun 	default:
1826*4882a593Smuzhiyun 		ret = -EINVAL;
1827*4882a593Smuzhiyun 		goto _set_tdm_err_;
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	switch (slot_width) {
1831*4882a593Smuzhiyun 	case 20:
1832*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_TX_LEN_20B;
1833*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_RX_LEN_20B;
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	case 24:
1836*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_TX_LEN_24B;
1837*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_RX_LEN_24B;
1838*4882a593Smuzhiyun 		break;
1839*4882a593Smuzhiyun 	case 32:
1840*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_TX_LEN_32B;
1841*4882a593Smuzhiyun 		val |= RT1011_I2S_CH_RX_LEN_32B;
1842*4882a593Smuzhiyun 		break;
1843*4882a593Smuzhiyun 	case 16:
1844*4882a593Smuzhiyun 		break;
1845*4882a593Smuzhiyun 	default:
1846*4882a593Smuzhiyun 		ret = -EINVAL;
1847*4882a593Smuzhiyun 		goto _set_tdm_err_;
1848*4882a593Smuzhiyun 	}
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/* Rx slot configuration */
1851*4882a593Smuzhiyun 	rx_slotnum = hweight_long(rx_mask);
1852*4882a593Smuzhiyun 	if (rx_slotnum > 1 || !rx_slotnum) {
1853*4882a593Smuzhiyun 		ret = -EINVAL;
1854*4882a593Smuzhiyun 		dev_err(component->dev, "too many rx slots or zero slot\n");
1855*4882a593Smuzhiyun 		goto _set_tdm_err_;
1856*4882a593Smuzhiyun 	}
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	first_bit = __ffs(rx_mask);
1859*4882a593Smuzhiyun 	switch (first_bit) {
1860*4882a593Smuzhiyun 	case 0:
1861*4882a593Smuzhiyun 	case 2:
1862*4882a593Smuzhiyun 	case 4:
1863*4882a593Smuzhiyun 	case 6:
1864*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1865*4882a593Smuzhiyun 			RT1011_CROSS_BQ_SET_1, RT1011_MONO_LR_SEL_MASK,
1866*4882a593Smuzhiyun 			RT1011_MONO_L_CHANNEL);
1867*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1868*4882a593Smuzhiyun 			RT1011_TDM1_SET_4,
1869*4882a593Smuzhiyun 			RT1011_TDM_I2S_TX_L_DAC1_1_MASK |
1870*4882a593Smuzhiyun 			RT1011_TDM_I2S_TX_R_DAC1_1_MASK,
1871*4882a593Smuzhiyun 			(first_bit << RT1011_TDM_I2S_TX_L_DAC1_1_SFT) |
1872*4882a593Smuzhiyun 			((first_bit+1) << RT1011_TDM_I2S_TX_R_DAC1_1_SFT));
1873*4882a593Smuzhiyun 		break;
1874*4882a593Smuzhiyun 	case 1:
1875*4882a593Smuzhiyun 	case 3:
1876*4882a593Smuzhiyun 	case 5:
1877*4882a593Smuzhiyun 	case 7:
1878*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1879*4882a593Smuzhiyun 			RT1011_CROSS_BQ_SET_1, RT1011_MONO_LR_SEL_MASK,
1880*4882a593Smuzhiyun 			RT1011_MONO_R_CHANNEL);
1881*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
1882*4882a593Smuzhiyun 			RT1011_TDM1_SET_4,
1883*4882a593Smuzhiyun 			RT1011_TDM_I2S_TX_L_DAC1_1_MASK |
1884*4882a593Smuzhiyun 			RT1011_TDM_I2S_TX_R_DAC1_1_MASK,
1885*4882a593Smuzhiyun 			((first_bit-1) << RT1011_TDM_I2S_TX_L_DAC1_1_SFT) |
1886*4882a593Smuzhiyun 			(first_bit << RT1011_TDM_I2S_TX_R_DAC1_1_SFT));
1887*4882a593Smuzhiyun 		break;
1888*4882a593Smuzhiyun 	default:
1889*4882a593Smuzhiyun 		ret = -EINVAL;
1890*4882a593Smuzhiyun 		goto _set_tdm_err_;
1891*4882a593Smuzhiyun 	}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	/* Tx slot configuration */
1894*4882a593Smuzhiyun 	tx_slotnum = hweight_long(tx_mask);
1895*4882a593Smuzhiyun 	if (tx_slotnum > 2 || !tx_slotnum) {
1896*4882a593Smuzhiyun 		ret = -EINVAL;
1897*4882a593Smuzhiyun 		dev_err(component->dev, "too many tx slots or zero slot\n");
1898*4882a593Smuzhiyun 		goto _set_tdm_err_;
1899*4882a593Smuzhiyun 	}
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	first_bit = __ffs(tx_mask);
1902*4882a593Smuzhiyun 	last_bit = __fls(tx_mask);
1903*4882a593Smuzhiyun 	if (last_bit - first_bit > 1) {
1904*4882a593Smuzhiyun 		ret = -EINVAL;
1905*4882a593Smuzhiyun 		dev_err(component->dev, "tx slot location error\n");
1906*4882a593Smuzhiyun 		goto _set_tdm_err_;
1907*4882a593Smuzhiyun 	}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	if (tx_slotnum == 1) {
1910*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM1_SET_2,
1911*4882a593Smuzhiyun 			RT1011_TDM_I2S_DOCK_ADCDAT_LEN_1_MASK |
1912*4882a593Smuzhiyun 			RT1011_TDM_ADCDAT1_DATA_LOCATION, first_bit);
1913*4882a593Smuzhiyun 		switch (first_bit) {
1914*4882a593Smuzhiyun 		case 1:
1915*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1916*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1917*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC1_1_MASK,
1918*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC1_1_LL);
1919*4882a593Smuzhiyun 			break;
1920*4882a593Smuzhiyun 		case 3:
1921*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1922*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1923*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC2_1_MASK,
1924*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC2_1_LL);
1925*4882a593Smuzhiyun 			break;
1926*4882a593Smuzhiyun 		case 5:
1927*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1928*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1929*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC3_1_MASK,
1930*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC3_1_LL);
1931*4882a593Smuzhiyun 			break;
1932*4882a593Smuzhiyun 		case 7:
1933*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1934*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1935*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC4_1_MASK,
1936*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC4_1_LL);
1937*4882a593Smuzhiyun 			break;
1938*4882a593Smuzhiyun 		case 0:
1939*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1940*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1941*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC1_1_MASK, 0);
1942*4882a593Smuzhiyun 			break;
1943*4882a593Smuzhiyun 		case 2:
1944*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1945*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1946*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC2_1_MASK, 0);
1947*4882a593Smuzhiyun 			break;
1948*4882a593Smuzhiyun 		case 4:
1949*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1950*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1951*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC3_1_MASK, 0);
1952*4882a593Smuzhiyun 			break;
1953*4882a593Smuzhiyun 		case 6:
1954*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1955*4882a593Smuzhiyun 				RT1011_TDM1_SET_3,
1956*4882a593Smuzhiyun 				RT1011_TDM_I2S_RX_ADC4_1_MASK, 0);
1957*4882a593Smuzhiyun 			break;
1958*4882a593Smuzhiyun 		default:
1959*4882a593Smuzhiyun 			ret = -EINVAL;
1960*4882a593Smuzhiyun 			dev_dbg(component->dev,
1961*4882a593Smuzhiyun 				"tx slot location error\n");
1962*4882a593Smuzhiyun 			goto _set_tdm_err_;
1963*4882a593Smuzhiyun 		}
1964*4882a593Smuzhiyun 	} else if (tx_slotnum == 2) {
1965*4882a593Smuzhiyun 		switch (first_bit) {
1966*4882a593Smuzhiyun 		case 0:
1967*4882a593Smuzhiyun 		case 2:
1968*4882a593Smuzhiyun 		case 4:
1969*4882a593Smuzhiyun 		case 6:
1970*4882a593Smuzhiyun 			snd_soc_component_update_bits(component,
1971*4882a593Smuzhiyun 				RT1011_TDM1_SET_2,
1972*4882a593Smuzhiyun 				RT1011_TDM_I2S_DOCK_ADCDAT_LEN_1_MASK |
1973*4882a593Smuzhiyun 				RT1011_TDM_ADCDAT1_DATA_LOCATION,
1974*4882a593Smuzhiyun 				RT1011_TDM_I2S_DOCK_ADCDAT_2CH | first_bit);
1975*4882a593Smuzhiyun 			break;
1976*4882a593Smuzhiyun 		default:
1977*4882a593Smuzhiyun 			ret = -EINVAL;
1978*4882a593Smuzhiyun 			dev_dbg(component->dev,
1979*4882a593Smuzhiyun 				"tx slot location should be paired and start from slot0/2/4/6\n");
1980*4882a593Smuzhiyun 			goto _set_tdm_err_;
1981*4882a593Smuzhiyun 		}
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_TDM1_SET_1,
1985*4882a593Smuzhiyun 		RT1011_I2S_CH_TX_MASK | RT1011_I2S_CH_RX_MASK |
1986*4882a593Smuzhiyun 		RT1011_I2S_CH_TX_LEN_MASK | RT1011_I2S_CH_RX_LEN_MASK, val);
1987*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_TDM2_SET_1,
1988*4882a593Smuzhiyun 		RT1011_I2S_CH_TX_MASK | RT1011_I2S_CH_RX_MASK |
1989*4882a593Smuzhiyun 		RT1011_I2S_CH_TX_LEN_MASK | RT1011_I2S_CH_RX_LEN_MASK, val);
1990*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_TDM1_SET_2,
1991*4882a593Smuzhiyun 		RT1011_TDM_I2S_DOCK_EN_1_MASK, tdm_en);
1992*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, RT1011_TDM2_SET_2,
1993*4882a593Smuzhiyun 		RT1011_TDM_I2S_DOCK_EN_2_MASK, tdm_en);
1994*4882a593Smuzhiyun 	if (tx_slotnum)
1995*4882a593Smuzhiyun 		snd_soc_component_update_bits(component, RT1011_TDM_TOTAL_SET,
1996*4882a593Smuzhiyun 			RT1011_ADCDAT1_PIN_CONFIG | RT1011_ADCDAT2_PIN_CONFIG,
1997*4882a593Smuzhiyun 			RT1011_ADCDAT1_OUTPUT | RT1011_ADCDAT2_OUTPUT);
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun _set_tdm_err_:
2000*4882a593Smuzhiyun 	snd_soc_dapm_mutex_unlock(dapm);
2001*4882a593Smuzhiyun 	return ret;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun 
rt1011_probe(struct snd_soc_component * component)2004*4882a593Smuzhiyun static int rt1011_probe(struct snd_soc_component *component)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2007*4882a593Smuzhiyun 	int i;
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	rt1011->component = component;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	schedule_work(&rt1011->cali_work);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	rt1011->bq_drc_params = devm_kcalloc(component->dev,
2014*4882a593Smuzhiyun 		RT1011_ADVMODE_NUM, sizeof(struct rt1011_bq_drc_params *),
2015*4882a593Smuzhiyun 		GFP_KERNEL);
2016*4882a593Smuzhiyun 	if (!rt1011->bq_drc_params)
2017*4882a593Smuzhiyun 		return -ENOMEM;
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	for (i = 0; i < RT1011_ADVMODE_NUM; i++) {
2020*4882a593Smuzhiyun 		rt1011->bq_drc_params[i] = devm_kcalloc(component->dev,
2021*4882a593Smuzhiyun 			RT1011_BQ_DRC_NUM, sizeof(struct rt1011_bq_drc_params),
2022*4882a593Smuzhiyun 			GFP_KERNEL);
2023*4882a593Smuzhiyun 		if (!rt1011->bq_drc_params[i])
2024*4882a593Smuzhiyun 			return -ENOMEM;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	return 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
rt1011_remove(struct snd_soc_component * component)2030*4882a593Smuzhiyun static void rt1011_remove(struct snd_soc_component *component)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	cancel_work_sync(&rt1011->cali_work);
2035*4882a593Smuzhiyun 	rt1011_reset(rt1011->regmap);
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun #ifdef CONFIG_PM
rt1011_suspend(struct snd_soc_component * component)2039*4882a593Smuzhiyun static int rt1011_suspend(struct snd_soc_component *component)
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	regcache_cache_only(rt1011->regmap, true);
2044*4882a593Smuzhiyun 	regcache_mark_dirty(rt1011->regmap);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	return 0;
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun 
rt1011_resume(struct snd_soc_component * component)2049*4882a593Smuzhiyun static int rt1011_resume(struct snd_soc_component *component)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = snd_soc_component_get_drvdata(component);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	regcache_cache_only(rt1011->regmap, false);
2054*4882a593Smuzhiyun 	regcache_sync(rt1011->regmap);
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	return 0;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun #else
2059*4882a593Smuzhiyun #define rt1011_suspend NULL
2060*4882a593Smuzhiyun #define rt1011_resume NULL
2061*4882a593Smuzhiyun #endif
2062*4882a593Smuzhiyun 
rt1011_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)2063*4882a593Smuzhiyun static int rt1011_set_bias_level(struct snd_soc_component *component,
2064*4882a593Smuzhiyun 				 enum snd_soc_bias_level level)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	switch (level) {
2067*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
2068*4882a593Smuzhiyun 		snd_soc_component_write(component,
2069*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_1, 0x0000);
2070*4882a593Smuzhiyun 		snd_soc_component_write(component,
2071*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_2, 0x0000);
2072*4882a593Smuzhiyun 		snd_soc_component_write(component,
2073*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_3, 0x0001);
2074*4882a593Smuzhiyun 		snd_soc_component_write(component,
2075*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_1, 0x003f);
2076*4882a593Smuzhiyun 		snd_soc_component_write(component,
2077*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_2, 0x7fd7);
2078*4882a593Smuzhiyun 		snd_soc_component_write(component,
2079*4882a593Smuzhiyun 			RT1011_SYSTEM_RESET_3, 0x770f);
2080*4882a593Smuzhiyun 		break;
2081*4882a593Smuzhiyun 	default:
2082*4882a593Smuzhiyun 		break;
2083*4882a593Smuzhiyun 	}
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	return 0;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun #define RT1011_STEREO_RATES SNDRV_PCM_RATE_8000_192000
2089*4882a593Smuzhiyun #define RT1011_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
2090*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
2091*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static const struct snd_soc_dai_ops rt1011_aif_dai_ops = {
2094*4882a593Smuzhiyun 	.hw_params = rt1011_hw_params,
2095*4882a593Smuzhiyun 	.set_fmt = rt1011_set_dai_fmt,
2096*4882a593Smuzhiyun 	.set_tdm_slot = rt1011_set_tdm_slot,
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun static struct snd_soc_dai_driver rt1011_dai[] = {
2100*4882a593Smuzhiyun 	{
2101*4882a593Smuzhiyun 		.name = "rt1011-aif",
2102*4882a593Smuzhiyun 		.playback = {
2103*4882a593Smuzhiyun 			.stream_name = "AIF1 Playback",
2104*4882a593Smuzhiyun 			.channels_min = 1,
2105*4882a593Smuzhiyun 			.channels_max = 2,
2106*4882a593Smuzhiyun 			.rates = RT1011_STEREO_RATES,
2107*4882a593Smuzhiyun 			.formats = RT1011_FORMATS,
2108*4882a593Smuzhiyun 		},
2109*4882a593Smuzhiyun 		.ops = &rt1011_aif_dai_ops,
2110*4882a593Smuzhiyun 	},
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_rt1011 = {
2114*4882a593Smuzhiyun 	.probe = rt1011_probe,
2115*4882a593Smuzhiyun 	.remove = rt1011_remove,
2116*4882a593Smuzhiyun 	.suspend = rt1011_suspend,
2117*4882a593Smuzhiyun 	.resume = rt1011_resume,
2118*4882a593Smuzhiyun 	.set_bias_level = rt1011_set_bias_level,
2119*4882a593Smuzhiyun 	.controls = rt1011_snd_controls,
2120*4882a593Smuzhiyun 	.num_controls = ARRAY_SIZE(rt1011_snd_controls),
2121*4882a593Smuzhiyun 	.dapm_widgets = rt1011_dapm_widgets,
2122*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(rt1011_dapm_widgets),
2123*4882a593Smuzhiyun 	.dapm_routes = rt1011_dapm_routes,
2124*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(rt1011_dapm_routes),
2125*4882a593Smuzhiyun 	.set_sysclk = rt1011_set_component_sysclk,
2126*4882a593Smuzhiyun 	.set_pll = rt1011_set_component_pll,
2127*4882a593Smuzhiyun 	.use_pmdown_time = 1,
2128*4882a593Smuzhiyun 	.endianness = 1,
2129*4882a593Smuzhiyun 	.non_legacy_dai_naming = 1,
2130*4882a593Smuzhiyun };
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun static const struct regmap_config rt1011_regmap = {
2133*4882a593Smuzhiyun 	.reg_bits = 16,
2134*4882a593Smuzhiyun 	.val_bits = 16,
2135*4882a593Smuzhiyun 	.max_register = RT1011_MAX_REG + 1,
2136*4882a593Smuzhiyun 	.volatile_reg = rt1011_volatile_register,
2137*4882a593Smuzhiyun 	.readable_reg = rt1011_readable_register,
2138*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
2139*4882a593Smuzhiyun 	.reg_defaults = rt1011_reg,
2140*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(rt1011_reg),
2141*4882a593Smuzhiyun 	.use_single_read = true,
2142*4882a593Smuzhiyun 	.use_single_write = true,
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun #if defined(CONFIG_OF)
2146*4882a593Smuzhiyun static const struct of_device_id rt1011_of_match[] = {
2147*4882a593Smuzhiyun 	{ .compatible = "realtek,rt1011", },
2148*4882a593Smuzhiyun 	{},
2149*4882a593Smuzhiyun };
2150*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rt1011_of_match);
2151*4882a593Smuzhiyun #endif
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun #ifdef CONFIG_ACPI
2154*4882a593Smuzhiyun static struct acpi_device_id rt1011_acpi_match[] = {
2155*4882a593Smuzhiyun 	{"10EC1011", 0,},
2156*4882a593Smuzhiyun 	{},
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, rt1011_acpi_match);
2159*4882a593Smuzhiyun #endif
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun static const struct i2c_device_id rt1011_i2c_id[] = {
2162*4882a593Smuzhiyun 	{ "rt1011", 0 },
2163*4882a593Smuzhiyun 	{ }
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, rt1011_i2c_id);
2166*4882a593Smuzhiyun 
rt1011_calibrate(struct rt1011_priv * rt1011,unsigned char cali_flag)2167*4882a593Smuzhiyun static int rt1011_calibrate(struct rt1011_priv *rt1011, unsigned char cali_flag)
2168*4882a593Smuzhiyun {
2169*4882a593Smuzhiyun 	unsigned int value, count = 0, r0[3];
2170*4882a593Smuzhiyun 	unsigned int chk_cnt = 50; /* DONT change this */
2171*4882a593Smuzhiyun 	unsigned int dc_offset;
2172*4882a593Smuzhiyun 	unsigned int r0_integer, r0_factor, format;
2173*4882a593Smuzhiyun 	struct device *dev = regmap_get_device(rt1011->regmap);
2174*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm =
2175*4882a593Smuzhiyun 		snd_soc_component_get_dapm(rt1011->component);
2176*4882a593Smuzhiyun 	int ret = 0;
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	snd_soc_dapm_mutex_lock(dapm);
2179*4882a593Smuzhiyun 	regcache_cache_bypass(rt1011->regmap, true);
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_RESET, 0x0000);
2182*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SYSTEM_RESET_3, 0x740f);
2183*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SYSTEM_RESET_3, 0x770f);
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	/* RC clock */
2186*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_CLK_2, 0x9400);
2187*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_PLL_1, 0x0800);
2188*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_PLL_2, 0x0020);
2189*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_CLK_DET, 0x0800);
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	/* ADC/DAC setting */
2192*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_ADC_SET_5, 0x0a20);
2193*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_DAC_SET_2, 0xe232);
2194*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_ADC_SET_4, 0xc000);
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	/* DC detection */
2197*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SPK_PRO_DC_DET_1, 0xb00c);
2198*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SPK_PRO_DC_DET_2, 0xcccc);
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	/* Power */
2201*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_1, 0xe0e0);
2202*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_3, 0x5003);
2203*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_9, 0xa860);
2204*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_DAC_SET_2, 0xa032);
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	/* POW_PLL / POW_BG / POW_BG_MBIAS_LV / POW_V/I */
2207*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_2, 0x0007);
2208*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_3, 0x5ff7);
2209*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_A_TEMP_SEN, 0x7f44);
2210*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_A_TIMING_1, 0x4054);
2211*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_BAT_GAIN_1, 0x309c);
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	/* DC offset from EFUSE */
2214*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_DC_CALIB_CLASSD_3, 0xcb00);
2215*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_BOOST_CON_1, 0xe080);
2216*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_4, 0x16f2);
2217*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_6, 0x36ad);
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	/* mixer */
2220*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_MIXER_1, 0x3f1d);
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	/* EFUSE read */
2223*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_EFUSE_CONTROL_1, 0x0d0a);
2224*4882a593Smuzhiyun 	msleep(30);
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_ADC_OFFSET_18_16, &value);
2227*4882a593Smuzhiyun 	dc_offset = value << 16;
2228*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_ADC_OFFSET_15_0, &value);
2229*4882a593Smuzhiyun 	dc_offset |= (value & 0xffff);
2230*4882a593Smuzhiyun 	dev_info(dev, "ADC offset=0x%x\n", dc_offset);
2231*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G0_20_16, &value);
2232*4882a593Smuzhiyun 	dc_offset = value << 16;
2233*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G0_15_0, &value);
2234*4882a593Smuzhiyun 	dc_offset |= (value & 0xffff);
2235*4882a593Smuzhiyun 	dev_info(dev, "Gain0 offset=0x%x\n", dc_offset);
2236*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G1_20_16, &value);
2237*4882a593Smuzhiyun 	dc_offset = value << 16;
2238*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_DAC_OFFSET_G1_15_0, &value);
2239*4882a593Smuzhiyun 	dc_offset |= (value & 0xffff);
2240*4882a593Smuzhiyun 	dev_info(dev, "Gain1 offset=0x%x\n", dc_offset);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	/* check the package info. */
2243*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_EFUSE_MATCH_DONE, &value);
2244*4882a593Smuzhiyun 	if (value & 0x4)
2245*4882a593Smuzhiyun 		rt1011->pack_id = 1;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	if (cali_flag) {
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 		if (rt1011->pack_id)
2250*4882a593Smuzhiyun 			regmap_write(rt1011->regmap, RT1011_ADC_SET_1, 0x292c);
2251*4882a593Smuzhiyun 		else
2252*4882a593Smuzhiyun 			regmap_write(rt1011->regmap, RT1011_ADC_SET_1, 0x2925);
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 		/* Class D on */
2255*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_CLASS_D_POS, 0x010e);
2256*4882a593Smuzhiyun 		regmap_write(rt1011->regmap,
2257*4882a593Smuzhiyun 			RT1011_CLASSD_INTERNAL_SET_1, 0x1701);
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 		/* STP enable */
2260*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0x8000);
2261*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_7, 0xf000);
2262*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_4, 0x4040);
2263*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0xc000);
2264*4882a593Smuzhiyun 		regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_6, 0x07c2);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 		r0[0] = r0[1] = r0[2] = count = 0;
2267*4882a593Smuzhiyun 		while (count < chk_cnt) {
2268*4882a593Smuzhiyun 			msleep(100);
2269*4882a593Smuzhiyun 			regmap_read(rt1011->regmap,
2270*4882a593Smuzhiyun 				RT1011_INIT_RECIPROCAL_SYN_24_16, &value);
2271*4882a593Smuzhiyun 			r0[count%3] = value << 16;
2272*4882a593Smuzhiyun 			regmap_read(rt1011->regmap,
2273*4882a593Smuzhiyun 				RT1011_INIT_RECIPROCAL_SYN_15_0, &value);
2274*4882a593Smuzhiyun 			r0[count%3] |= value;
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 			if (r0[count%3] == 0)
2277*4882a593Smuzhiyun 				continue;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 			count++;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 			if (r0[0] == r0[1] && r0[1] == r0[2])
2282*4882a593Smuzhiyun 				break;
2283*4882a593Smuzhiyun 		}
2284*4882a593Smuzhiyun 		if (count > chk_cnt) {
2285*4882a593Smuzhiyun 			dev_err(dev, "Calibrate R0 Failure\n");
2286*4882a593Smuzhiyun 			ret = -EAGAIN;
2287*4882a593Smuzhiyun 		} else {
2288*4882a593Smuzhiyun 			format = 2147483648U; /* 2^24 * 128 */
2289*4882a593Smuzhiyun 			r0_integer = format / r0[0] / 128;
2290*4882a593Smuzhiyun 			r0_factor = ((format / r0[0] * 100) / 128)
2291*4882a593Smuzhiyun 							- (r0_integer * 100);
2292*4882a593Smuzhiyun 			rt1011->r0_reg = r0[0];
2293*4882a593Smuzhiyun 			rt1011->cali_done = 1;
2294*4882a593Smuzhiyun 			dev_info(dev, "r0 resistance about %d.%02d ohm, reg=0x%X\n",
2295*4882a593Smuzhiyun 				r0_integer, r0_factor, r0[0]);
2296*4882a593Smuzhiyun 		}
2297*4882a593Smuzhiyun 	}
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 	/* depop */
2300*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_0, 0x0000);
2301*4882a593Smuzhiyun 	msleep(400);
2302*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_9, 0xa840);
2303*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_SPK_TEMP_PROTECT_6, 0x0702);
2304*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_MIXER_1, 0xffdd);
2305*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_CLASSD_INTERNAL_SET_1, 0x0701);
2306*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_DAC_SET_3, 0xe004);
2307*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_A_TEMP_SEN, 0x7f40);
2308*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_1, 0x0000);
2309*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_2, 0x0000);
2310*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_3, 0x0002);
2311*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_POWER_4, 0x00f2);
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	regmap_write(rt1011->regmap, RT1011_RESET, 0x0000);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	if (cali_flag) {
2316*4882a593Smuzhiyun 		if (count <= chk_cnt) {
2317*4882a593Smuzhiyun 			regmap_write(rt1011->regmap,
2318*4882a593Smuzhiyun 				RT1011_INIT_RECIPROCAL_REG_24_16,
2319*4882a593Smuzhiyun 				((r0[0]>>16) & 0x1ff));
2320*4882a593Smuzhiyun 			regmap_write(rt1011->regmap,
2321*4882a593Smuzhiyun 				RT1011_INIT_RECIPROCAL_REG_15_0,
2322*4882a593Smuzhiyun 				(r0[0] & 0xffff));
2323*4882a593Smuzhiyun 			regmap_write(rt1011->regmap,
2324*4882a593Smuzhiyun 				RT1011_SPK_TEMP_PROTECT_4, 0x4080);
2325*4882a593Smuzhiyun 		}
2326*4882a593Smuzhiyun 	}
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	regcache_cache_bypass(rt1011->regmap, false);
2329*4882a593Smuzhiyun 	regcache_mark_dirty(rt1011->regmap);
2330*4882a593Smuzhiyun 	regcache_sync(rt1011->regmap);
2331*4882a593Smuzhiyun 	snd_soc_dapm_mutex_unlock(dapm);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	return ret;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun 
rt1011_calibration_work(struct work_struct * work)2336*4882a593Smuzhiyun static void rt1011_calibration_work(struct work_struct *work)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 =
2339*4882a593Smuzhiyun 		container_of(work, struct rt1011_priv, cali_work);
2340*4882a593Smuzhiyun 	struct snd_soc_component *component = rt1011->component;
2341*4882a593Smuzhiyun 	unsigned int r0_integer, r0_factor, format;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	if (rt1011->r0_calib)
2344*4882a593Smuzhiyun 		rt1011_calibrate(rt1011, 0);
2345*4882a593Smuzhiyun 	else
2346*4882a593Smuzhiyun 		rt1011_calibrate(rt1011, 1);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/*
2349*4882a593Smuzhiyun 	 * This flag should reset after booting.
2350*4882a593Smuzhiyun 	 * The factory test will do calibration again and use this flag to check
2351*4882a593Smuzhiyun 	 * whether the calibration completed
2352*4882a593Smuzhiyun 	 */
2353*4882a593Smuzhiyun 	rt1011->cali_done = 0;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	/* initial */
2356*4882a593Smuzhiyun 	rt1011_reg_init(component);
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	/* Apply temperature and calibration data from device property */
2359*4882a593Smuzhiyun 	if (rt1011->temperature_calib <= 0xff &&
2360*4882a593Smuzhiyun 		rt1011->temperature_calib > 0) {
2361*4882a593Smuzhiyun 		snd_soc_component_update_bits(component,
2362*4882a593Smuzhiyun 			RT1011_STP_INITIAL_RESISTANCE_TEMP, 0x3ff,
2363*4882a593Smuzhiyun 			(rt1011->temperature_calib << 2));
2364*4882a593Smuzhiyun 	}
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	if (rt1011->r0_calib) {
2367*4882a593Smuzhiyun 		rt1011->r0_reg = rt1011->r0_calib;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 		format = 2147483648U; /* 2^24 * 128 */
2370*4882a593Smuzhiyun 		r0_integer = format / rt1011->r0_reg / 128;
2371*4882a593Smuzhiyun 		r0_factor = ((format / rt1011->r0_reg * 100) / 128)
2372*4882a593Smuzhiyun 						- (r0_integer * 100);
2373*4882a593Smuzhiyun 		dev_info(component->dev, "DP r0 resistance about %d.%02d ohm, reg=0x%X\n",
2374*4882a593Smuzhiyun 			r0_integer, r0_factor, rt1011->r0_reg);
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 		rt1011_r0_load(rt1011);
2377*4882a593Smuzhiyun 	}
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun 	if (rt1011->pack_id)
2380*4882a593Smuzhiyun 		snd_soc_component_write(component, RT1011_ADC_SET_1, 0x292c);
2381*4882a593Smuzhiyun 	else
2382*4882a593Smuzhiyun 		snd_soc_component_write(component, RT1011_ADC_SET_1, 0x2925);
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun 
rt1011_parse_dp(struct rt1011_priv * rt1011,struct device * dev)2385*4882a593Smuzhiyun static int rt1011_parse_dp(struct rt1011_priv *rt1011, struct device *dev)
2386*4882a593Smuzhiyun {
2387*4882a593Smuzhiyun 	device_property_read_u32(dev, "realtek,temperature_calib",
2388*4882a593Smuzhiyun 		&rt1011->temperature_calib);
2389*4882a593Smuzhiyun 	device_property_read_u32(dev, "realtek,r0_calib",
2390*4882a593Smuzhiyun 		&rt1011->r0_calib);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	dev_dbg(dev, "%s: r0_calib: 0x%x, temperature_calib: 0x%x",
2393*4882a593Smuzhiyun 		__func__, rt1011->r0_calib, rt1011->temperature_calib);
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	return 0;
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun 
rt1011_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2398*4882a593Smuzhiyun static int rt1011_i2c_probe(struct i2c_client *i2c,
2399*4882a593Smuzhiyun 		    const struct i2c_device_id *id)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun 	struct rt1011_priv *rt1011;
2402*4882a593Smuzhiyun 	int ret;
2403*4882a593Smuzhiyun 	unsigned int val;
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun 	rt1011 = devm_kzalloc(&i2c->dev, sizeof(struct rt1011_priv),
2406*4882a593Smuzhiyun 				GFP_KERNEL);
2407*4882a593Smuzhiyun 	if (!rt1011)
2408*4882a593Smuzhiyun 		return -ENOMEM;
2409*4882a593Smuzhiyun 
2410*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, rt1011);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	rt1011_parse_dp(rt1011, &i2c->dev);
2413*4882a593Smuzhiyun 
2414*4882a593Smuzhiyun 	rt1011->regmap = devm_regmap_init_i2c(i2c, &rt1011_regmap);
2415*4882a593Smuzhiyun 	if (IS_ERR(rt1011->regmap)) {
2416*4882a593Smuzhiyun 		ret = PTR_ERR(rt1011->regmap);
2417*4882a593Smuzhiyun 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2418*4882a593Smuzhiyun 			ret);
2419*4882a593Smuzhiyun 		return ret;
2420*4882a593Smuzhiyun 	}
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	regmap_read(rt1011->regmap, RT1011_DEVICE_ID, &val);
2423*4882a593Smuzhiyun 	if (val != RT1011_DEVICE_ID_NUM) {
2424*4882a593Smuzhiyun 		dev_err(&i2c->dev,
2425*4882a593Smuzhiyun 			"Device with ID register %x is not rt1011\n", val);
2426*4882a593Smuzhiyun 		return -ENODEV;
2427*4882a593Smuzhiyun 	}
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	INIT_WORK(&rt1011->cali_work, rt1011_calibration_work);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	return devm_snd_soc_register_component(&i2c->dev,
2432*4882a593Smuzhiyun 		&soc_component_dev_rt1011,
2433*4882a593Smuzhiyun 		rt1011_dai, ARRAY_SIZE(rt1011_dai));
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun 
rt1011_i2c_shutdown(struct i2c_client * client)2437*4882a593Smuzhiyun static void rt1011_i2c_shutdown(struct i2c_client *client)
2438*4882a593Smuzhiyun {
2439*4882a593Smuzhiyun 	struct rt1011_priv *rt1011 = i2c_get_clientdata(client);
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	rt1011_reset(rt1011->regmap);
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun static struct i2c_driver rt1011_i2c_driver = {
2445*4882a593Smuzhiyun 	.driver = {
2446*4882a593Smuzhiyun 		.name = "rt1011",
2447*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(rt1011_of_match),
2448*4882a593Smuzhiyun 		.acpi_match_table = ACPI_PTR(rt1011_acpi_match)
2449*4882a593Smuzhiyun 	},
2450*4882a593Smuzhiyun 	.probe = rt1011_i2c_probe,
2451*4882a593Smuzhiyun 	.shutdown = rt1011_i2c_shutdown,
2452*4882a593Smuzhiyun 	.id_table = rt1011_i2c_id,
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun module_i2c_driver(rt1011_i2c_driver);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC RT1011 amplifier driver");
2457*4882a593Smuzhiyun MODULE_AUTHOR("Shuming Fan <shumingf@realtek.com>");
2458*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2459