1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * rk3328 ALSA SoC Audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2017, Fuzhou Rockchip Electronics Co., Ltd All rights reserved. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _RK3328_CODEC_H 9*4882a593Smuzhiyun #define _RK3328_CODEC_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <linux/bitfield.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* codec register */ 14*4882a593Smuzhiyun #define CODEC_RESET (0x00 << 2) 15*4882a593Smuzhiyun #define DAC_INIT_CTRL1 (0x03 << 2) 16*4882a593Smuzhiyun #define DAC_INIT_CTRL2 (0x04 << 2) 17*4882a593Smuzhiyun #define DAC_INIT_CTRL3 (0x05 << 2) 18*4882a593Smuzhiyun #define DAC_PRECHARGE_CTRL (0x22 << 2) 19*4882a593Smuzhiyun #define DAC_PWR_CTRL (0x23 << 2) 20*4882a593Smuzhiyun #define DAC_CLK_CTRL (0x24 << 2) 21*4882a593Smuzhiyun #define HPMIX_CTRL (0x25 << 2) 22*4882a593Smuzhiyun #define DAC_SELECT (0x26 << 2) 23*4882a593Smuzhiyun #define HPOUT_CTRL (0x27 << 2) 24*4882a593Smuzhiyun #define HPOUTL_GAIN_CTRL (0x28 << 2) 25*4882a593Smuzhiyun #define HPOUTR_GAIN_CTRL (0x29 << 2) 26*4882a593Smuzhiyun #define HPOUT_POP_CTRL (0x2a << 2) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* REG00: CODEC_RESET */ 29*4882a593Smuzhiyun #define PWR_RST_BYPASS_DIS (0x0 << 6) 30*4882a593Smuzhiyun #define PWR_RST_BYPASS_EN (0x1 << 6) 31*4882a593Smuzhiyun #define DIG_CORE_RST (0x0 << 1) 32*4882a593Smuzhiyun #define DIG_CORE_WORK (0x1 << 1) 33*4882a593Smuzhiyun #define SYS_RST (0x0 << 0) 34*4882a593Smuzhiyun #define SYS_WORK (0x1 << 0) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* REG03: DAC_INIT_CTRL1 */ 37*4882a593Smuzhiyun #define PIN_DIRECTION_MASK BIT(5) 38*4882a593Smuzhiyun #define PIN_DIRECTION_IN (0x0 << 5) 39*4882a593Smuzhiyun #define PIN_DIRECTION_OUT (0x1 << 5) 40*4882a593Smuzhiyun #define DAC_I2S_MODE_MASK BIT(4) 41*4882a593Smuzhiyun #define DAC_I2S_MODE_SLAVE (0x0 << 4) 42*4882a593Smuzhiyun #define DAC_I2S_MODE_MASTER (0x1 << 4) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* REG04: DAC_INIT_CTRL2 */ 45*4882a593Smuzhiyun #define DAC_I2S_LRP_MASK BIT(7) 46*4882a593Smuzhiyun #define DAC_I2S_LRP_NORMAL (0x0 << 7) 47*4882a593Smuzhiyun #define DAC_I2S_LRP_REVERSAL (0x1 << 7) 48*4882a593Smuzhiyun #define DAC_VDL_MASK GENMASK(6, 5) 49*4882a593Smuzhiyun #define DAC_VDL_16BITS (0x0 << 5) 50*4882a593Smuzhiyun #define DAC_VDL_20BITS (0x1 << 5) 51*4882a593Smuzhiyun #define DAC_VDL_24BITS (0x2 << 5) 52*4882a593Smuzhiyun #define DAC_VDL_32BITS (0x3 << 5) 53*4882a593Smuzhiyun #define DAC_MODE_MASK GENMASK(4, 3) 54*4882a593Smuzhiyun #define DAC_MODE_RJM (0x0 << 3) 55*4882a593Smuzhiyun #define DAC_MODE_LJM (0x1 << 3) 56*4882a593Smuzhiyun #define DAC_MODE_I2S (0x2 << 3) 57*4882a593Smuzhiyun #define DAC_MODE_PCM (0x3 << 3) 58*4882a593Smuzhiyun #define DAC_LR_SWAP_MASK BIT(2) 59*4882a593Smuzhiyun #define DAC_LR_SWAP_DIS (0x0 << 2) 60*4882a593Smuzhiyun #define DAC_LR_SWAP_EN (0x1 << 2) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* REG05: DAC_INIT_CTRL3 */ 63*4882a593Smuzhiyun #define DAC_WL_MASK GENMASK(3, 2) 64*4882a593Smuzhiyun #define DAC_WL_16BITS (0x0 << 2) 65*4882a593Smuzhiyun #define DAC_WL_20BITS (0x1 << 2) 66*4882a593Smuzhiyun #define DAC_WL_24BITS (0x2 << 2) 67*4882a593Smuzhiyun #define DAC_WL_32BITS (0x3 << 2) 68*4882a593Smuzhiyun #define DAC_RST_MASK BIT(1) 69*4882a593Smuzhiyun #define DAC_RST_EN (0x0 << 1) 70*4882a593Smuzhiyun #define DAC_RST_DIS (0x1 << 1) 71*4882a593Smuzhiyun #define DAC_BCP_MASK BIT(0) 72*4882a593Smuzhiyun #define DAC_BCP_NORMAL (0x0 << 0) 73*4882a593Smuzhiyun #define DAC_BCP_REVERSAL (0x1 << 0) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* REG22: DAC_PRECHARGE_CTRL */ 76*4882a593Smuzhiyun #define DAC_CHARGE_XCHARGE_MASK BIT(7) 77*4882a593Smuzhiyun #define DAC_CHARGE_DISCHARGE (0x0 << 7) 78*4882a593Smuzhiyun #define DAC_CHARGE_PRECHARGE (0x1 << 7) 79*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_64I_MASK BIT(6) 80*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_64I (0x1 << 6) 81*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_32I_MASK BIT(5) 82*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_32I (0x1 << 5) 83*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_16I_MASK BIT(4) 84*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_16I (0x1 << 4) 85*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_08I_MASK BIT(3) 86*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_08I (0x1 << 3) 87*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_04I_MASK BIT(2) 88*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_04I (0x1 << 2) 89*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_02I_MASK BIT(1) 90*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_02I (0x1 << 1) 91*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_I_MASK BIT(0) 92*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_I (0x1 << 0) 93*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_ALL_MASK GENMASK(6, 0) 94*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_ALL_OFF 0x00 95*4882a593Smuzhiyun #define DAC_CHARGE_CURRENT_ALL_ON 0x7f 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* REG23: DAC_PWR_CTRL */ 98*4882a593Smuzhiyun #define DAC_PWR_MASK BIT(6) 99*4882a593Smuzhiyun #define DAC_PWR_OFF (0x0 << 6) 100*4882a593Smuzhiyun #define DAC_PWR_ON (0x1 << 6) 101*4882a593Smuzhiyun #define DACL_PATH_REFV_MASK BIT(5) 102*4882a593Smuzhiyun #define DACL_PATH_REFV_OFF (0x0 << 5) 103*4882a593Smuzhiyun #define DACL_PATH_REFV_ON (0x1 << 5) 104*4882a593Smuzhiyun #define HPOUTL_ZERO_CROSSING_MASK BIT(4) 105*4882a593Smuzhiyun #define HPOUTL_ZERO_CROSSING_OFF (0x0 << 4) 106*4882a593Smuzhiyun #define HPOUTL_ZERO_CROSSING_ON (0x1 << 4) 107*4882a593Smuzhiyun #define DACR_PATH_REFV_MASK BIT(1) 108*4882a593Smuzhiyun #define DACR_PATH_REFV_OFF (0x0 << 1) 109*4882a593Smuzhiyun #define DACR_PATH_REFV_ON (0x1 << 1) 110*4882a593Smuzhiyun #define HPOUTR_ZERO_CROSSING_MASK BIT(0) 111*4882a593Smuzhiyun #define HPOUTR_ZERO_CROSSING_OFF (0x0 << 0) 112*4882a593Smuzhiyun #define HPOUTR_ZERO_CROSSING_ON (0x1 << 0) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* REG24: DAC_CLK_CTRL */ 115*4882a593Smuzhiyun #define DACL_REFV_MASK BIT(7) 116*4882a593Smuzhiyun #define DACL_REFV_OFF (0x0 << 7) 117*4882a593Smuzhiyun #define DACL_REFV_ON (0x1 << 7) 118*4882a593Smuzhiyun #define DACL_CLK_MASK BIT(6) 119*4882a593Smuzhiyun #define DACL_CLK_OFF (0x0 << 6) 120*4882a593Smuzhiyun #define DACL_CLK_ON (0x1 << 6) 121*4882a593Smuzhiyun #define DACL_MASK BIT(5) 122*4882a593Smuzhiyun #define DACL_OFF (0x0 << 5) 123*4882a593Smuzhiyun #define DACL_ON (0x1 << 5) 124*4882a593Smuzhiyun #define DACL_INIT_MASK BIT(4) 125*4882a593Smuzhiyun #define DACL_INIT_OFF (0x0 << 4) 126*4882a593Smuzhiyun #define DACL_INIT_ON (0x1 << 4) 127*4882a593Smuzhiyun #define DACR_REFV_MASK BIT(3) 128*4882a593Smuzhiyun #define DACR_REFV_OFF (0x0 << 3) 129*4882a593Smuzhiyun #define DACR_REFV_ON (0x1 << 3) 130*4882a593Smuzhiyun #define DACR_CLK_MASK BIT(2) 131*4882a593Smuzhiyun #define DACR_CLK_OFF (0x0 << 2) 132*4882a593Smuzhiyun #define DACR_CLK_ON (0x1 << 2) 133*4882a593Smuzhiyun #define DACR_MASK BIT(1) 134*4882a593Smuzhiyun #define DACR_OFF (0x0 << 1) 135*4882a593Smuzhiyun #define DACR_ON (0x1 << 1) 136*4882a593Smuzhiyun #define DACR_INIT_MASK BIT(0) 137*4882a593Smuzhiyun #define DACR_INIT_OFF (0x0 << 0) 138*4882a593Smuzhiyun #define DACR_INIT_ON (0x1 << 0) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* REG25: HPMIX_CTRL*/ 141*4882a593Smuzhiyun #define HPMIXL_MASK BIT(6) 142*4882a593Smuzhiyun #define HPMIXL_DIS (0x0 << 6) 143*4882a593Smuzhiyun #define HPMIXL_EN (0x1 << 6) 144*4882a593Smuzhiyun #define HPMIXL_INIT_MASK BIT(5) 145*4882a593Smuzhiyun #define HPMIXL_INIT_DIS (0x0 << 5) 146*4882a593Smuzhiyun #define HPMIXL_INIT_EN (0x1 << 5) 147*4882a593Smuzhiyun #define HPMIXL_INIT2_MASK BIT(4) 148*4882a593Smuzhiyun #define HPMIXL_INIT2_DIS (0x0 << 4) 149*4882a593Smuzhiyun #define HPMIXL_INIT2_EN (0x1 << 4) 150*4882a593Smuzhiyun #define HPMIXR_MASK BIT(2) 151*4882a593Smuzhiyun #define HPMIXR_DIS (0x0 << 2) 152*4882a593Smuzhiyun #define HPMIXR_EN (0x1 << 2) 153*4882a593Smuzhiyun #define HPMIXR_INIT_MASK BIT(1) 154*4882a593Smuzhiyun #define HPMIXR_INIT_DIS (0x0 << 1) 155*4882a593Smuzhiyun #define HPMIXR_INIT_EN (0x1 << 1) 156*4882a593Smuzhiyun #define HPMIXR_INIT2_MASK BIT(0) 157*4882a593Smuzhiyun #define HPMIXR_INIT2_DIS (0x0 << 0) 158*4882a593Smuzhiyun #define HPMIXR_INIT2_EN (0x1 << 0) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* REG26: DAC_SELECT */ 161*4882a593Smuzhiyun #define DACL_SELECT_MASK BIT(4) 162*4882a593Smuzhiyun #define DACL_UNSELECT (0x0 << 4) 163*4882a593Smuzhiyun #define DACL_SELECT (0x1 << 4) 164*4882a593Smuzhiyun #define DACR_SELECT_MASK BIT(0) 165*4882a593Smuzhiyun #define DACR_UNSELECT (0x0 << 0) 166*4882a593Smuzhiyun #define DACR_SELECT (0x1 << 0) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* REG27: HPOUT_CTRL */ 169*4882a593Smuzhiyun #define HPOUTL_MASK BIT(7) 170*4882a593Smuzhiyun #define HPOUTL_DIS (0x0 << 7) 171*4882a593Smuzhiyun #define HPOUTL_EN (0x1 << 7) 172*4882a593Smuzhiyun #define HPOUTL_INIT_MASK BIT(6) 173*4882a593Smuzhiyun #define HPOUTL_INIT_DIS (0x0 << 6) 174*4882a593Smuzhiyun #define HPOUTL_INIT_EN (0x1 << 6) 175*4882a593Smuzhiyun #define HPOUTL_MUTE_MASK BIT(5) 176*4882a593Smuzhiyun #define HPOUTL_MUTE (0x0 << 5) 177*4882a593Smuzhiyun #define HPOUTL_UNMUTE (0x1 << 5) 178*4882a593Smuzhiyun #define HPOUTR_MASK BIT(4) 179*4882a593Smuzhiyun #define HPOUTR_DIS (0x0 << 4) 180*4882a593Smuzhiyun #define HPOUTR_EN (0x1 << 4) 181*4882a593Smuzhiyun #define HPOUTR_INIT_MASK BIT(3) 182*4882a593Smuzhiyun #define HPOUTR_INIT_DIS (0x0 << 3) 183*4882a593Smuzhiyun #define HPOUTR_INIT_EN (0x1 << 3) 184*4882a593Smuzhiyun #define HPOUTR_MUTE_MASK BIT(2) 185*4882a593Smuzhiyun #define HPOUTR_MUTE (0x0 << 2) 186*4882a593Smuzhiyun #define HPOUTR_UNMUTE (0x1 << 2) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* REG28: HPOUTL_GAIN_CTRL */ 189*4882a593Smuzhiyun #define HPOUTL_GAIN_MASK GENMASK(4, 0) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* REG29: HPOUTR_GAIN_CTRL */ 192*4882a593Smuzhiyun #define HPOUTR_GAIN_MASK GENMASK(4, 0) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* REG2a: HPOUT_POP_CTRL */ 195*4882a593Smuzhiyun #define HPOUTR_POP_MASK GENMASK(5, 4) 196*4882a593Smuzhiyun #define HPOUTR_POP_XCHARGE (0x1 << 4) 197*4882a593Smuzhiyun #define HPOUTR_POP_WORK (0x2 << 4) 198*4882a593Smuzhiyun #define HPOUTL_POP_MASK GENMASK(1, 0) 199*4882a593Smuzhiyun #define HPOUTL_POP_XCHARGE (0x1 << 0) 200*4882a593Smuzhiyun #define HPOUTL_POP_WORK (0x2 << 0) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define RK3328_HIFI 0 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun struct rk3328_reg_msk_val { 205*4882a593Smuzhiyun unsigned int reg; 206*4882a593Smuzhiyun unsigned int msk; 207*4882a593Smuzhiyun unsigned int val; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #endif 211