1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PCM3168A codec driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Imagination Technologies Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Damien Horsley <Damien.Horsley@imgtec.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_gpio.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun #include <sound/soc.h>
20*4882a593Smuzhiyun #include <sound/tlv.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "pcm3168a.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PCM3168A_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
25*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE | \
26*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PCM3168A_FMT_I2S 0x0
29*4882a593Smuzhiyun #define PCM3168A_FMT_LEFT_J 0x1
30*4882a593Smuzhiyun #define PCM3168A_FMT_RIGHT_J 0x2
31*4882a593Smuzhiyun #define PCM3168A_FMT_RIGHT_J_16 0x3
32*4882a593Smuzhiyun #define PCM3168A_FMT_DSP_A 0x4
33*4882a593Smuzhiyun #define PCM3168A_FMT_DSP_B 0x5
34*4882a593Smuzhiyun #define PCM3168A_FMT_I2S_TDM 0x6
35*4882a593Smuzhiyun #define PCM3168A_FMT_LEFT_J_TDM 0x7
36*4882a593Smuzhiyun #define PCM3168A_FMT_DSP_MASK 0x4
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define PCM3168A_NUM_SUPPLIES 6
39*4882a593Smuzhiyun static const char *const pcm3168a_supply_names[PCM3168A_NUM_SUPPLIES] = {
40*4882a593Smuzhiyun "VDD1",
41*4882a593Smuzhiyun "VDD2",
42*4882a593Smuzhiyun "VCCAD1",
43*4882a593Smuzhiyun "VCCAD2",
44*4882a593Smuzhiyun "VCCDA1",
45*4882a593Smuzhiyun "VCCDA2"
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define PCM3168A_DAI_DAC 0
49*4882a593Smuzhiyun #define PCM3168A_DAI_ADC 1
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* ADC/DAC side parameters */
52*4882a593Smuzhiyun struct pcm3168a_io_params {
53*4882a593Smuzhiyun bool master_mode;
54*4882a593Smuzhiyun unsigned int fmt;
55*4882a593Smuzhiyun int tdm_slots;
56*4882a593Smuzhiyun u32 tdm_mask;
57*4882a593Smuzhiyun int slot_width;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct pcm3168a_priv {
61*4882a593Smuzhiyun struct regulator_bulk_data supplies[PCM3168A_NUM_SUPPLIES];
62*4882a593Smuzhiyun struct regmap *regmap;
63*4882a593Smuzhiyun struct clk *scki;
64*4882a593Smuzhiyun struct gpio_desc *gpio_rst;
65*4882a593Smuzhiyun unsigned long sysclk;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct pcm3168a_io_params io_params[2];
68*4882a593Smuzhiyun struct snd_soc_dai_driver dai_drv[2];
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const char *const pcm3168a_roll_off[] = { "Sharp", "Slow" };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_d1_roll_off, PCM3168A_DAC_OP_FLT,
74*4882a593Smuzhiyun PCM3168A_DAC_FLT_SHIFT, pcm3168a_roll_off);
75*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_d2_roll_off, PCM3168A_DAC_OP_FLT,
76*4882a593Smuzhiyun PCM3168A_DAC_FLT_SHIFT + 1, pcm3168a_roll_off);
77*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_d3_roll_off, PCM3168A_DAC_OP_FLT,
78*4882a593Smuzhiyun PCM3168A_DAC_FLT_SHIFT + 2, pcm3168a_roll_off);
79*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_d4_roll_off, PCM3168A_DAC_OP_FLT,
80*4882a593Smuzhiyun PCM3168A_DAC_FLT_SHIFT + 3, pcm3168a_roll_off);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const char *const pcm3168a_volume_type[] = {
83*4882a593Smuzhiyun "Individual", "Master + Individual" };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_dac_volume_type, PCM3168A_DAC_ATT_DEMP_ZF,
86*4882a593Smuzhiyun PCM3168A_DAC_ATMDDA_SHIFT, pcm3168a_volume_type);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const char *const pcm3168a_att_speed_mult[] = { "2048", "4096" };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_dac_att_mult, PCM3168A_DAC_ATT_DEMP_ZF,
91*4882a593Smuzhiyun PCM3168A_DAC_ATSPDA_SHIFT, pcm3168a_att_speed_mult);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const char *const pcm3168a_demp[] = {
94*4882a593Smuzhiyun "Disabled", "48khz", "44.1khz", "32khz" };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_dac_demp, PCM3168A_DAC_ATT_DEMP_ZF,
97*4882a593Smuzhiyun PCM3168A_DAC_DEMP_SHIFT, pcm3168a_demp);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const char *const pcm3168a_zf_func[] = {
100*4882a593Smuzhiyun "DAC 1/2/3/4 AND", "DAC 1/2/3/4 OR", "DAC 1/2/3 AND",
101*4882a593Smuzhiyun "DAC 1/2/3 OR", "DAC 4 AND", "DAC 4 OR" };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_dac_zf_func, PCM3168A_DAC_ATT_DEMP_ZF,
104*4882a593Smuzhiyun PCM3168A_DAC_AZRO_SHIFT, pcm3168a_zf_func);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const char *const pcm3168a_pol[] = { "Active High", "Active Low" };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_dac_zf_pol, PCM3168A_DAC_ATT_DEMP_ZF,
109*4882a593Smuzhiyun PCM3168A_DAC_ATSPDA_SHIFT, pcm3168a_pol);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const char *const pcm3168a_con[] = { "Differential", "Single-Ended" };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static SOC_ENUM_DOUBLE_DECL(pcm3168a_adc1_con, PCM3168A_ADC_SEAD,
114*4882a593Smuzhiyun 0, 1, pcm3168a_con);
115*4882a593Smuzhiyun static SOC_ENUM_DOUBLE_DECL(pcm3168a_adc2_con, PCM3168A_ADC_SEAD,
116*4882a593Smuzhiyun 2, 3, pcm3168a_con);
117*4882a593Smuzhiyun static SOC_ENUM_DOUBLE_DECL(pcm3168a_adc3_con, PCM3168A_ADC_SEAD,
118*4882a593Smuzhiyun 4, 5, pcm3168a_con);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_adc_volume_type, PCM3168A_ADC_ATT_OVF,
121*4882a593Smuzhiyun PCM3168A_ADC_ATMDAD_SHIFT, pcm3168a_volume_type);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_adc_att_mult, PCM3168A_ADC_ATT_OVF,
124*4882a593Smuzhiyun PCM3168A_ADC_ATSPAD_SHIFT, pcm3168a_att_speed_mult);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(pcm3168a_adc_ov_pol, PCM3168A_ADC_ATT_OVF,
127*4882a593Smuzhiyun PCM3168A_ADC_OVFP_SHIFT, pcm3168a_pol);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* -100db to 0db, register values 0-54 cause mute */
130*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pcm3168a_dac_tlv, -10050, 50, 1);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* -100db to 20db, register values 0-14 cause mute */
133*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pcm3168a_adc_tlv, -10050, 50, 1);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct snd_kcontrol_new pcm3168a_snd_controls[] = {
136*4882a593Smuzhiyun SOC_SINGLE("DAC Power-Save Switch", PCM3168A_DAC_PWR_MST_FMT,
137*4882a593Smuzhiyun PCM3168A_DAC_PSMDA_SHIFT, 1, 1),
138*4882a593Smuzhiyun SOC_ENUM("DAC1 Digital Filter roll-off", pcm3168a_d1_roll_off),
139*4882a593Smuzhiyun SOC_ENUM("DAC2 Digital Filter roll-off", pcm3168a_d2_roll_off),
140*4882a593Smuzhiyun SOC_ENUM("DAC3 Digital Filter roll-off", pcm3168a_d3_roll_off),
141*4882a593Smuzhiyun SOC_ENUM("DAC4 Digital Filter roll-off", pcm3168a_d4_roll_off),
142*4882a593Smuzhiyun SOC_DOUBLE("DAC1 Invert Switch", PCM3168A_DAC_INV, 0, 1, 1, 0),
143*4882a593Smuzhiyun SOC_DOUBLE("DAC2 Invert Switch", PCM3168A_DAC_INV, 2, 3, 1, 0),
144*4882a593Smuzhiyun SOC_DOUBLE("DAC3 Invert Switch", PCM3168A_DAC_INV, 4, 5, 1, 0),
145*4882a593Smuzhiyun SOC_DOUBLE("DAC4 Invert Switch", PCM3168A_DAC_INV, 6, 7, 1, 0),
146*4882a593Smuzhiyun SOC_ENUM("DAC Volume Control Type", pcm3168a_dac_volume_type),
147*4882a593Smuzhiyun SOC_ENUM("DAC Volume Rate Multiplier", pcm3168a_dac_att_mult),
148*4882a593Smuzhiyun SOC_ENUM("DAC De-Emphasis", pcm3168a_dac_demp),
149*4882a593Smuzhiyun SOC_ENUM("DAC Zero Flag Function", pcm3168a_dac_zf_func),
150*4882a593Smuzhiyun SOC_ENUM("DAC Zero Flag Polarity", pcm3168a_dac_zf_pol),
151*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("Master Playback Volume",
152*4882a593Smuzhiyun PCM3168A_DAC_VOL_MASTER, 0, 54, 255, 0,
153*4882a593Smuzhiyun pcm3168a_dac_tlv),
154*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("DAC1 Playback Volume",
155*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START,
156*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 1,
157*4882a593Smuzhiyun 0, 54, 255, 0, pcm3168a_dac_tlv),
158*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("DAC2 Playback Volume",
159*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 2,
160*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 3,
161*4882a593Smuzhiyun 0, 54, 255, 0, pcm3168a_dac_tlv),
162*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("DAC3 Playback Volume",
163*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 4,
164*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 5,
165*4882a593Smuzhiyun 0, 54, 255, 0, pcm3168a_dac_tlv),
166*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("DAC4 Playback Volume",
167*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 6,
168*4882a593Smuzhiyun PCM3168A_DAC_VOL_CHAN_START + 7,
169*4882a593Smuzhiyun 0, 54, 255, 0, pcm3168a_dac_tlv),
170*4882a593Smuzhiyun SOC_SINGLE("ADC1 High-Pass Filter Switch", PCM3168A_ADC_PWR_HPFB,
171*4882a593Smuzhiyun PCM3168A_ADC_BYP_SHIFT, 1, 1),
172*4882a593Smuzhiyun SOC_SINGLE("ADC2 High-Pass Filter Switch", PCM3168A_ADC_PWR_HPFB,
173*4882a593Smuzhiyun PCM3168A_ADC_BYP_SHIFT + 1, 1, 1),
174*4882a593Smuzhiyun SOC_SINGLE("ADC3 High-Pass Filter Switch", PCM3168A_ADC_PWR_HPFB,
175*4882a593Smuzhiyun PCM3168A_ADC_BYP_SHIFT + 2, 1, 1),
176*4882a593Smuzhiyun SOC_ENUM("ADC1 Connection Type", pcm3168a_adc1_con),
177*4882a593Smuzhiyun SOC_ENUM("ADC2 Connection Type", pcm3168a_adc2_con),
178*4882a593Smuzhiyun SOC_ENUM("ADC3 Connection Type", pcm3168a_adc3_con),
179*4882a593Smuzhiyun SOC_DOUBLE("ADC1 Invert Switch", PCM3168A_ADC_INV, 0, 1, 1, 0),
180*4882a593Smuzhiyun SOC_DOUBLE("ADC2 Invert Switch", PCM3168A_ADC_INV, 2, 3, 1, 0),
181*4882a593Smuzhiyun SOC_DOUBLE("ADC3 Invert Switch", PCM3168A_ADC_INV, 4, 5, 1, 0),
182*4882a593Smuzhiyun SOC_DOUBLE("ADC1 Mute Switch", PCM3168A_ADC_MUTE, 0, 1, 1, 0),
183*4882a593Smuzhiyun SOC_DOUBLE("ADC2 Mute Switch", PCM3168A_ADC_MUTE, 2, 3, 1, 0),
184*4882a593Smuzhiyun SOC_DOUBLE("ADC3 Mute Switch", PCM3168A_ADC_MUTE, 4, 5, 1, 0),
185*4882a593Smuzhiyun SOC_ENUM("ADC Volume Control Type", pcm3168a_adc_volume_type),
186*4882a593Smuzhiyun SOC_ENUM("ADC Volume Rate Multiplier", pcm3168a_adc_att_mult),
187*4882a593Smuzhiyun SOC_ENUM("ADC Overflow Flag Polarity", pcm3168a_adc_ov_pol),
188*4882a593Smuzhiyun SOC_SINGLE_RANGE_TLV("Master Capture Volume",
189*4882a593Smuzhiyun PCM3168A_ADC_VOL_MASTER, 0, 14, 255, 0,
190*4882a593Smuzhiyun pcm3168a_adc_tlv),
191*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("ADC1 Capture Volume",
192*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START,
193*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START + 1,
194*4882a593Smuzhiyun 0, 14, 255, 0, pcm3168a_adc_tlv),
195*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("ADC2 Capture Volume",
196*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START + 2,
197*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START + 3,
198*4882a593Smuzhiyun 0, 14, 255, 0, pcm3168a_adc_tlv),
199*4882a593Smuzhiyun SOC_DOUBLE_R_RANGE_TLV("ADC3 Capture Volume",
200*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START + 4,
201*4882a593Smuzhiyun PCM3168A_ADC_VOL_CHAN_START + 5,
202*4882a593Smuzhiyun 0, 14, 255, 0, pcm3168a_adc_tlv)
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const struct snd_soc_dapm_widget pcm3168a_dapm_widgets[] = {
206*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC1", "Playback", PCM3168A_DAC_OP_FLT,
207*4882a593Smuzhiyun PCM3168A_DAC_OPEDA_SHIFT, 1),
208*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC2", "Playback", PCM3168A_DAC_OP_FLT,
209*4882a593Smuzhiyun PCM3168A_DAC_OPEDA_SHIFT + 1, 1),
210*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC3", "Playback", PCM3168A_DAC_OP_FLT,
211*4882a593Smuzhiyun PCM3168A_DAC_OPEDA_SHIFT + 2, 1),
212*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DAC4", "Playback", PCM3168A_DAC_OP_FLT,
213*4882a593Smuzhiyun PCM3168A_DAC_OPEDA_SHIFT + 3, 1),
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT1L"),
216*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT1R"),
217*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT2L"),
218*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT2R"),
219*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT3L"),
220*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT3R"),
221*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT4L"),
222*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AOUT4R"),
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1", "Capture", PCM3168A_ADC_PWR_HPFB,
225*4882a593Smuzhiyun PCM3168A_ADC_PSVAD_SHIFT, 1),
226*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2", "Capture", PCM3168A_ADC_PWR_HPFB,
227*4882a593Smuzhiyun PCM3168A_ADC_PSVAD_SHIFT + 1, 1),
228*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC3", "Capture", PCM3168A_ADC_PWR_HPFB,
229*4882a593Smuzhiyun PCM3168A_ADC_PSVAD_SHIFT + 2, 1),
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN1L"),
232*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN1R"),
233*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN2L"),
234*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN2R"),
235*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN3L"),
236*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN3R")
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct snd_soc_dapm_route pcm3168a_dapm_routes[] = {
240*4882a593Smuzhiyun /* Playback */
241*4882a593Smuzhiyun { "AOUT1L", NULL, "DAC1" },
242*4882a593Smuzhiyun { "AOUT1R", NULL, "DAC1" },
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun { "AOUT2L", NULL, "DAC2" },
245*4882a593Smuzhiyun { "AOUT2R", NULL, "DAC2" },
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun { "AOUT3L", NULL, "DAC3" },
248*4882a593Smuzhiyun { "AOUT3R", NULL, "DAC3" },
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun { "AOUT4L", NULL, "DAC4" },
251*4882a593Smuzhiyun { "AOUT4R", NULL, "DAC4" },
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Capture */
254*4882a593Smuzhiyun { "ADC1", NULL, "AIN1L" },
255*4882a593Smuzhiyun { "ADC1", NULL, "AIN1R" },
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun { "ADC2", NULL, "AIN2L" },
258*4882a593Smuzhiyun { "ADC2", NULL, "AIN2R" },
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun { "ADC3", NULL, "AIN3L" },
261*4882a593Smuzhiyun { "ADC3", NULL, "AIN3R" }
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static unsigned int pcm3168a_scki_ratios[] = {
265*4882a593Smuzhiyun 768,
266*4882a593Smuzhiyun 512,
267*4882a593Smuzhiyun 384,
268*4882a593Smuzhiyun 256,
269*4882a593Smuzhiyun 192,
270*4882a593Smuzhiyun 128
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define PCM3168A_NUM_SCKI_RATIOS_DAC ARRAY_SIZE(pcm3168a_scki_ratios)
274*4882a593Smuzhiyun #define PCM3168A_NUM_SCKI_RATIOS_ADC (ARRAY_SIZE(pcm3168a_scki_ratios) - 2)
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define PCM3168A_MAX_SYSCLK 36864000
277*4882a593Smuzhiyun
pcm3168a_reset(struct pcm3168a_priv * pcm3168a)278*4882a593Smuzhiyun static int pcm3168a_reset(struct pcm3168a_priv *pcm3168a)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun int ret;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = regmap_write(pcm3168a->regmap, PCM3168A_RST_SMODE, 0);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Internal reset is de-asserted after 3846 SCKI cycles */
287*4882a593Smuzhiyun msleep(DIV_ROUND_UP(3846 * 1000, pcm3168a->sysclk));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return regmap_write(pcm3168a->regmap, PCM3168A_RST_SMODE,
290*4882a593Smuzhiyun PCM3168A_MRST_MASK | PCM3168A_SRST_MASK);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
pcm3168a_mute(struct snd_soc_dai * dai,int mute,int direction)293*4882a593Smuzhiyun static int pcm3168a_mute(struct snd_soc_dai *dai, int mute, int direction)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
296*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(component);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun regmap_write(pcm3168a->regmap, PCM3168A_DAC_MUTE, mute ? 0xff : 0);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
pcm3168a_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)303*4882a593Smuzhiyun static int pcm3168a_set_dai_sysclk(struct snd_soc_dai *dai,
304*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(dai->component);
307*4882a593Smuzhiyun int ret;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * Some sound card sets 0 Hz as reset,
311*4882a593Smuzhiyun * but it is impossible to set. Ignore it here
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun if (freq == 0)
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (freq > PCM3168A_MAX_SYSCLK)
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ret = clk_set_rate(pcm3168a->scki, freq);
320*4882a593Smuzhiyun if (ret)
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun pcm3168a->sysclk = freq;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
pcm3168a_update_fixup_pcm_stream(struct snd_soc_dai * dai)328*4882a593Smuzhiyun static void pcm3168a_update_fixup_pcm_stream(struct snd_soc_dai *dai)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
331*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(component);
332*4882a593Smuzhiyun u64 formats = SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE;
333*4882a593Smuzhiyun unsigned int channel_max = dai->id == PCM3168A_DAI_DAC ? 8 : 6;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (pcm3168a->io_params[dai->id].fmt == PCM3168A_FMT_RIGHT_J) {
336*4882a593Smuzhiyun /* S16_LE is only supported in RIGHT_J mode */
337*4882a593Smuzhiyun formats |= SNDRV_PCM_FMTBIT_S16_LE;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * If multi DIN/DOUT is not selected, RIGHT_J can only support
341*4882a593Smuzhiyun * two channels (no TDM support)
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun if (pcm3168a->io_params[dai->id].tdm_slots != 2)
344*4882a593Smuzhiyun channel_max = 2;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (dai->id == PCM3168A_DAI_DAC) {
348*4882a593Smuzhiyun dai->driver->playback.channels_max = channel_max;
349*4882a593Smuzhiyun dai->driver->playback.formats = formats;
350*4882a593Smuzhiyun } else {
351*4882a593Smuzhiyun dai->driver->capture.channels_max = channel_max;
352*4882a593Smuzhiyun dai->driver->capture.formats = formats;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
pcm3168a_set_dai_fmt(struct snd_soc_dai * dai,unsigned int format)356*4882a593Smuzhiyun static int pcm3168a_set_dai_fmt(struct snd_soc_dai *dai, unsigned int format)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
359*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(component);
360*4882a593Smuzhiyun u32 fmt, reg, mask, shift;
361*4882a593Smuzhiyun bool master_mode;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
364*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
365*4882a593Smuzhiyun fmt = PCM3168A_FMT_LEFT_J;
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
368*4882a593Smuzhiyun fmt = PCM3168A_FMT_I2S;
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
371*4882a593Smuzhiyun fmt = PCM3168A_FMT_RIGHT_J;
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
374*4882a593Smuzhiyun fmt = PCM3168A_FMT_DSP_A;
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
377*4882a593Smuzhiyun fmt = PCM3168A_FMT_DSP_B;
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun default:
380*4882a593Smuzhiyun dev_err(component->dev, "unsupported dai format\n");
381*4882a593Smuzhiyun return -EINVAL;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
385*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
386*4882a593Smuzhiyun master_mode = false;
387*4882a593Smuzhiyun break;
388*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
389*4882a593Smuzhiyun master_mode = true;
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun default:
392*4882a593Smuzhiyun dev_err(component->dev, "unsupported master/slave mode\n");
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_INV_MASK) {
397*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun default:
400*4882a593Smuzhiyun return -EINVAL;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (dai->id == PCM3168A_DAI_DAC) {
404*4882a593Smuzhiyun reg = PCM3168A_DAC_PWR_MST_FMT;
405*4882a593Smuzhiyun mask = PCM3168A_DAC_FMT_MASK;
406*4882a593Smuzhiyun shift = PCM3168A_DAC_FMT_SHIFT;
407*4882a593Smuzhiyun } else {
408*4882a593Smuzhiyun reg = PCM3168A_ADC_MST_FMT;
409*4882a593Smuzhiyun mask = PCM3168A_ADC_FMTAD_MASK;
410*4882a593Smuzhiyun shift = PCM3168A_ADC_FMTAD_SHIFT;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun pcm3168a->io_params[dai->id].master_mode = master_mode;
414*4882a593Smuzhiyun pcm3168a->io_params[dai->id].fmt = fmt;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun regmap_update_bits(pcm3168a->regmap, reg, mask, fmt << shift);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun pcm3168a_update_fixup_pcm_stream(dai);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
pcm3168a_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)423*4882a593Smuzhiyun static int pcm3168a_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
424*4882a593Smuzhiyun unsigned int rx_mask, int slots,
425*4882a593Smuzhiyun int slot_width)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
428*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(component);
429*4882a593Smuzhiyun struct pcm3168a_io_params *io_params = &pcm3168a->io_params[dai->id];
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
432*4882a593Smuzhiyun dev_err(component->dev,
433*4882a593Smuzhiyun "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
434*4882a593Smuzhiyun tx_mask, rx_mask, slots);
435*4882a593Smuzhiyun return -EINVAL;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (slot_width &&
439*4882a593Smuzhiyun (slot_width != 16 && slot_width != 24 && slot_width != 32 )) {
440*4882a593Smuzhiyun dev_err(component->dev, "Unsupported slot_width %d\n",
441*4882a593Smuzhiyun slot_width);
442*4882a593Smuzhiyun return -EINVAL;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun io_params->tdm_slots = slots;
446*4882a593Smuzhiyun io_params->slot_width = slot_width;
447*4882a593Smuzhiyun /* Ignore the not relevant mask for the DAI/direction */
448*4882a593Smuzhiyun if (dai->id == PCM3168A_DAI_DAC)
449*4882a593Smuzhiyun io_params->tdm_mask = tx_mask;
450*4882a593Smuzhiyun else
451*4882a593Smuzhiyun io_params->tdm_mask = rx_mask;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun pcm3168a_update_fixup_pcm_stream(dai);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
pcm3168a_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)458*4882a593Smuzhiyun static int pcm3168a_hw_params(struct snd_pcm_substream *substream,
459*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
460*4882a593Smuzhiyun struct snd_soc_dai *dai)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
463*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = snd_soc_component_get_drvdata(component);
464*4882a593Smuzhiyun struct pcm3168a_io_params *io_params = &pcm3168a->io_params[dai->id];
465*4882a593Smuzhiyun bool master_mode;
466*4882a593Smuzhiyun u32 val, mask, shift, reg;
467*4882a593Smuzhiyun unsigned int rate, fmt, ratio, max_ratio;
468*4882a593Smuzhiyun unsigned int tdm_slots;
469*4882a593Smuzhiyun int i, slot_width;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun rate = params_rate(params);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ratio = pcm3168a->sysclk / rate;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (dai->id == PCM3168A_DAI_DAC) {
476*4882a593Smuzhiyun max_ratio = PCM3168A_NUM_SCKI_RATIOS_DAC;
477*4882a593Smuzhiyun reg = PCM3168A_DAC_PWR_MST_FMT;
478*4882a593Smuzhiyun mask = PCM3168A_DAC_MSDA_MASK;
479*4882a593Smuzhiyun shift = PCM3168A_DAC_MSDA_SHIFT;
480*4882a593Smuzhiyun } else {
481*4882a593Smuzhiyun max_ratio = PCM3168A_NUM_SCKI_RATIOS_ADC;
482*4882a593Smuzhiyun reg = PCM3168A_ADC_MST_FMT;
483*4882a593Smuzhiyun mask = PCM3168A_ADC_MSAD_MASK;
484*4882a593Smuzhiyun shift = PCM3168A_ADC_MSAD_SHIFT;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun master_mode = io_params->master_mode;
488*4882a593Smuzhiyun fmt = io_params->fmt;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun for (i = 0; i < max_ratio; i++) {
491*4882a593Smuzhiyun if (pcm3168a_scki_ratios[i] == ratio)
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (i == max_ratio) {
496*4882a593Smuzhiyun dev_err(component->dev, "unsupported sysclk ratio\n");
497*4882a593Smuzhiyun return -EINVAL;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (io_params->slot_width)
501*4882a593Smuzhiyun slot_width = io_params->slot_width;
502*4882a593Smuzhiyun else
503*4882a593Smuzhiyun slot_width = params_width(params);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun switch (slot_width) {
506*4882a593Smuzhiyun case 16:
507*4882a593Smuzhiyun if (master_mode || (fmt != PCM3168A_FMT_RIGHT_J)) {
508*4882a593Smuzhiyun dev_err(component->dev, "16-bit slots are supported only for slave mode using right justified\n");
509*4882a593Smuzhiyun return -EINVAL;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun fmt = PCM3168A_FMT_RIGHT_J_16;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case 24:
514*4882a593Smuzhiyun if (master_mode || (fmt & PCM3168A_FMT_DSP_MASK)) {
515*4882a593Smuzhiyun dev_err(component->dev, "24-bit slots not supported in master mode, or slave mode using DSP\n");
516*4882a593Smuzhiyun return -EINVAL;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun break;
519*4882a593Smuzhiyun case 32:
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun default:
522*4882a593Smuzhiyun dev_err(component->dev, "unsupported frame size: %d\n", slot_width);
523*4882a593Smuzhiyun return -EINVAL;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (io_params->tdm_slots)
527*4882a593Smuzhiyun tdm_slots = io_params->tdm_slots;
528*4882a593Smuzhiyun else
529*4882a593Smuzhiyun tdm_slots = params_channels(params);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * Switch the codec to TDM mode when more than 2 TDM slots are needed
533*4882a593Smuzhiyun * for the stream.
534*4882a593Smuzhiyun * If pcm3168a->tdm_slots is not set or set to more than 2 (8/6 usually)
535*4882a593Smuzhiyun * then DIN1/DOUT1 is used in TDM mode.
536*4882a593Smuzhiyun * If pcm3168a->tdm_slots is set to 2 then DIN1/2/3/4 and DOUT1/2/3 is
537*4882a593Smuzhiyun * used in normal mode, no need to switch to TDM modes.
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun if (tdm_slots > 2) {
540*4882a593Smuzhiyun switch (fmt) {
541*4882a593Smuzhiyun case PCM3168A_FMT_I2S:
542*4882a593Smuzhiyun case PCM3168A_FMT_DSP_A:
543*4882a593Smuzhiyun fmt = PCM3168A_FMT_I2S_TDM;
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun case PCM3168A_FMT_LEFT_J:
546*4882a593Smuzhiyun case PCM3168A_FMT_DSP_B:
547*4882a593Smuzhiyun fmt = PCM3168A_FMT_LEFT_J_TDM;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun default:
550*4882a593Smuzhiyun dev_err(component->dev,
551*4882a593Smuzhiyun "TDM is supported under DSP/I2S/Left_J only\n");
552*4882a593Smuzhiyun return -EINVAL;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (master_mode)
557*4882a593Smuzhiyun val = ((i + 1) << shift);
558*4882a593Smuzhiyun else
559*4882a593Smuzhiyun val = 0;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun regmap_update_bits(pcm3168a->regmap, reg, mask, val);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (dai->id == PCM3168A_DAI_DAC) {
564*4882a593Smuzhiyun mask = PCM3168A_DAC_FMT_MASK;
565*4882a593Smuzhiyun shift = PCM3168A_DAC_FMT_SHIFT;
566*4882a593Smuzhiyun } else {
567*4882a593Smuzhiyun mask = PCM3168A_ADC_FMTAD_MASK;
568*4882a593Smuzhiyun shift = PCM3168A_ADC_FMTAD_SHIFT;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun regmap_update_bits(pcm3168a->regmap, reg, mask, fmt << shift);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static const struct snd_soc_dai_ops pcm3168a_dai_ops = {
577*4882a593Smuzhiyun .set_fmt = pcm3168a_set_dai_fmt,
578*4882a593Smuzhiyun .set_sysclk = pcm3168a_set_dai_sysclk,
579*4882a593Smuzhiyun .hw_params = pcm3168a_hw_params,
580*4882a593Smuzhiyun .mute_stream = pcm3168a_mute,
581*4882a593Smuzhiyun .set_tdm_slot = pcm3168a_set_tdm_slot,
582*4882a593Smuzhiyun .no_capture_mute = 1,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static struct snd_soc_dai_driver pcm3168a_dais[] = {
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun .name = "pcm3168a-dac",
588*4882a593Smuzhiyun .id = PCM3168A_DAI_DAC,
589*4882a593Smuzhiyun .playback = {
590*4882a593Smuzhiyun .stream_name = "Playback",
591*4882a593Smuzhiyun .channels_min = 1,
592*4882a593Smuzhiyun .channels_max = 8,
593*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
594*4882a593Smuzhiyun .formats = PCM3168A_FORMATS
595*4882a593Smuzhiyun },
596*4882a593Smuzhiyun .ops = &pcm3168a_dai_ops
597*4882a593Smuzhiyun },
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun .name = "pcm3168a-adc",
600*4882a593Smuzhiyun .id = PCM3168A_DAI_ADC,
601*4882a593Smuzhiyun .capture = {
602*4882a593Smuzhiyun .stream_name = "Capture",
603*4882a593Smuzhiyun .channels_min = 1,
604*4882a593Smuzhiyun .channels_max = 6,
605*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_96000,
606*4882a593Smuzhiyun .formats = PCM3168A_FORMATS
607*4882a593Smuzhiyun },
608*4882a593Smuzhiyun .ops = &pcm3168a_dai_ops
609*4882a593Smuzhiyun },
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun static const struct reg_default pcm3168a_reg_default[] = {
613*4882a593Smuzhiyun { PCM3168A_RST_SMODE, PCM3168A_MRST_MASK | PCM3168A_SRST_MASK },
614*4882a593Smuzhiyun { PCM3168A_DAC_PWR_MST_FMT, 0x00 },
615*4882a593Smuzhiyun { PCM3168A_DAC_OP_FLT, 0x00 },
616*4882a593Smuzhiyun { PCM3168A_DAC_INV, 0x00 },
617*4882a593Smuzhiyun { PCM3168A_DAC_MUTE, 0x00 },
618*4882a593Smuzhiyun { PCM3168A_DAC_ZERO, 0x00 },
619*4882a593Smuzhiyun { PCM3168A_DAC_ATT_DEMP_ZF, 0x00 },
620*4882a593Smuzhiyun { PCM3168A_DAC_VOL_MASTER, 0xff },
621*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START, 0xff },
622*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 1, 0xff },
623*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 2, 0xff },
624*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 3, 0xff },
625*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 4, 0xff },
626*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 5, 0xff },
627*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 6, 0xff },
628*4882a593Smuzhiyun { PCM3168A_DAC_VOL_CHAN_START + 7, 0xff },
629*4882a593Smuzhiyun { PCM3168A_ADC_SMODE, 0x00 },
630*4882a593Smuzhiyun { PCM3168A_ADC_MST_FMT, 0x00 },
631*4882a593Smuzhiyun { PCM3168A_ADC_PWR_HPFB, 0x00 },
632*4882a593Smuzhiyun { PCM3168A_ADC_SEAD, 0x00 },
633*4882a593Smuzhiyun { PCM3168A_ADC_INV, 0x00 },
634*4882a593Smuzhiyun { PCM3168A_ADC_MUTE, 0x00 },
635*4882a593Smuzhiyun { PCM3168A_ADC_OV, 0x00 },
636*4882a593Smuzhiyun { PCM3168A_ADC_ATT_OVF, 0x00 },
637*4882a593Smuzhiyun { PCM3168A_ADC_VOL_MASTER, 0xd3 },
638*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START, 0xd3 },
639*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START + 1, 0xd3 },
640*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START + 2, 0xd3 },
641*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START + 3, 0xd3 },
642*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START + 4, 0xd3 },
643*4882a593Smuzhiyun { PCM3168A_ADC_VOL_CHAN_START + 5, 0xd3 }
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
pcm3168a_readable_register(struct device * dev,unsigned int reg)646*4882a593Smuzhiyun static bool pcm3168a_readable_register(struct device *dev, unsigned int reg)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun if (reg >= PCM3168A_RST_SMODE)
649*4882a593Smuzhiyun return true;
650*4882a593Smuzhiyun else
651*4882a593Smuzhiyun return false;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
pcm3168a_volatile_register(struct device * dev,unsigned int reg)654*4882a593Smuzhiyun static bool pcm3168a_volatile_register(struct device *dev, unsigned int reg)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun switch (reg) {
657*4882a593Smuzhiyun case PCM3168A_RST_SMODE:
658*4882a593Smuzhiyun case PCM3168A_DAC_ZERO:
659*4882a593Smuzhiyun case PCM3168A_ADC_OV:
660*4882a593Smuzhiyun return true;
661*4882a593Smuzhiyun default:
662*4882a593Smuzhiyun return false;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
pcm3168a_writeable_register(struct device * dev,unsigned int reg)666*4882a593Smuzhiyun static bool pcm3168a_writeable_register(struct device *dev, unsigned int reg)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun if (reg < PCM3168A_RST_SMODE)
669*4882a593Smuzhiyun return false;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun switch (reg) {
672*4882a593Smuzhiyun case PCM3168A_DAC_ZERO:
673*4882a593Smuzhiyun case PCM3168A_ADC_OV:
674*4882a593Smuzhiyun return false;
675*4882a593Smuzhiyun default:
676*4882a593Smuzhiyun return true;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun const struct regmap_config pcm3168a_regmap = {
681*4882a593Smuzhiyun .reg_bits = 8,
682*4882a593Smuzhiyun .val_bits = 8,
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun .max_register = PCM3168A_ADC_VOL_CHAN_START + 5,
685*4882a593Smuzhiyun .reg_defaults = pcm3168a_reg_default,
686*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(pcm3168a_reg_default),
687*4882a593Smuzhiyun .readable_reg = pcm3168a_readable_register,
688*4882a593Smuzhiyun .volatile_reg = pcm3168a_volatile_register,
689*4882a593Smuzhiyun .writeable_reg = pcm3168a_writeable_register,
690*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm3168a_regmap);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun static const struct snd_soc_component_driver pcm3168a_driver = {
695*4882a593Smuzhiyun .controls = pcm3168a_snd_controls,
696*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(pcm3168a_snd_controls),
697*4882a593Smuzhiyun .dapm_widgets = pcm3168a_dapm_widgets,
698*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(pcm3168a_dapm_widgets),
699*4882a593Smuzhiyun .dapm_routes = pcm3168a_dapm_routes,
700*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(pcm3168a_dapm_routes),
701*4882a593Smuzhiyun .use_pmdown_time = 1,
702*4882a593Smuzhiyun .endianness = 1,
703*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
pcm3168a_probe(struct device * dev,struct regmap * regmap)706*4882a593Smuzhiyun int pcm3168a_probe(struct device *dev, struct regmap *regmap)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a;
709*4882a593Smuzhiyun int ret, i;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun pcm3168a = devm_kzalloc(dev, sizeof(*pcm3168a), GFP_KERNEL);
712*4882a593Smuzhiyun if (pcm3168a == NULL)
713*4882a593Smuzhiyun return -ENOMEM;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun dev_set_drvdata(dev, pcm3168a);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun * Request the reset (connected to RST pin) gpio line as non exclusive
719*4882a593Smuzhiyun * as the same reset line might be connected to multiple pcm3168a codec
720*4882a593Smuzhiyun *
721*4882a593Smuzhiyun * The RST is low active, we want the GPIO line to be high initially, so
722*4882a593Smuzhiyun * request the initial level to LOW which in practice means DEASSERTED:
723*4882a593Smuzhiyun * The deasserted level of GPIO_ACTIVE_LOW is HIGH.
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun pcm3168a->gpio_rst = devm_gpiod_get_optional(dev, "reset",
726*4882a593Smuzhiyun GPIOD_OUT_LOW |
727*4882a593Smuzhiyun GPIOD_FLAGS_BIT_NONEXCLUSIVE);
728*4882a593Smuzhiyun if (IS_ERR(pcm3168a->gpio_rst)) {
729*4882a593Smuzhiyun ret = PTR_ERR(pcm3168a->gpio_rst);
730*4882a593Smuzhiyun if (ret != -EPROBE_DEFER )
731*4882a593Smuzhiyun dev_err(dev, "failed to acquire RST gpio: %d\n", ret);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun pcm3168a->scki = devm_clk_get(dev, "scki");
737*4882a593Smuzhiyun if (IS_ERR(pcm3168a->scki)) {
738*4882a593Smuzhiyun ret = PTR_ERR(pcm3168a->scki);
739*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
740*4882a593Smuzhiyun dev_err(dev, "failed to acquire clock 'scki': %d\n", ret);
741*4882a593Smuzhiyun return ret;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ret = clk_prepare_enable(pcm3168a->scki);
745*4882a593Smuzhiyun if (ret) {
746*4882a593Smuzhiyun dev_err(dev, "Failed to enable mclk: %d\n", ret);
747*4882a593Smuzhiyun return ret;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun pcm3168a->sysclk = clk_get_rate(pcm3168a->scki);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pcm3168a->supplies); i++)
753*4882a593Smuzhiyun pcm3168a->supplies[i].supply = pcm3168a_supply_names[i];
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev,
756*4882a593Smuzhiyun ARRAY_SIZE(pcm3168a->supplies), pcm3168a->supplies);
757*4882a593Smuzhiyun if (ret) {
758*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
759*4882a593Smuzhiyun dev_err(dev, "failed to request supplies: %d\n", ret);
760*4882a593Smuzhiyun goto err_clk;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(pcm3168a->supplies),
764*4882a593Smuzhiyun pcm3168a->supplies);
765*4882a593Smuzhiyun if (ret) {
766*4882a593Smuzhiyun dev_err(dev, "failed to enable supplies: %d\n", ret);
767*4882a593Smuzhiyun goto err_clk;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun pcm3168a->regmap = regmap;
771*4882a593Smuzhiyun if (IS_ERR(pcm3168a->regmap)) {
772*4882a593Smuzhiyun ret = PTR_ERR(pcm3168a->regmap);
773*4882a593Smuzhiyun dev_err(dev, "failed to allocate regmap: %d\n", ret);
774*4882a593Smuzhiyun goto err_regulator;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (pcm3168a->gpio_rst) {
778*4882a593Smuzhiyun /*
779*4882a593Smuzhiyun * The device is taken out from reset via GPIO line, wait for
780*4882a593Smuzhiyun * 3846 SCKI clock cycles for the internal reset de-assertion
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun msleep(DIV_ROUND_UP(3846 * 1000, pcm3168a->sysclk));
783*4882a593Smuzhiyun } else {
784*4882a593Smuzhiyun ret = pcm3168a_reset(pcm3168a);
785*4882a593Smuzhiyun if (ret) {
786*4882a593Smuzhiyun dev_err(dev, "Failed to reset device: %d\n", ret);
787*4882a593Smuzhiyun goto err_regulator;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun pm_runtime_set_active(dev);
792*4882a593Smuzhiyun pm_runtime_enable(dev);
793*4882a593Smuzhiyun pm_runtime_idle(dev);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun memcpy(pcm3168a->dai_drv, pcm3168a_dais, sizeof(pcm3168a->dai_drv));
796*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &pcm3168a_driver,
797*4882a593Smuzhiyun pcm3168a->dai_drv,
798*4882a593Smuzhiyun ARRAY_SIZE(pcm3168a->dai_drv));
799*4882a593Smuzhiyun if (ret) {
800*4882a593Smuzhiyun dev_err(dev, "failed to register component: %d\n", ret);
801*4882a593Smuzhiyun goto err_regulator;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return 0;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun err_regulator:
807*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(pcm3168a->supplies),
808*4882a593Smuzhiyun pcm3168a->supplies);
809*4882a593Smuzhiyun err_clk:
810*4882a593Smuzhiyun clk_disable_unprepare(pcm3168a->scki);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return ret;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm3168a_probe);
815*4882a593Smuzhiyun
pcm3168a_disable(struct device * dev)816*4882a593Smuzhiyun static void pcm3168a_disable(struct device *dev)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = dev_get_drvdata(dev);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(pcm3168a->supplies),
821*4882a593Smuzhiyun pcm3168a->supplies);
822*4882a593Smuzhiyun clk_disable_unprepare(pcm3168a->scki);
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
pcm3168a_remove(struct device * dev)825*4882a593Smuzhiyun void pcm3168a_remove(struct device *dev)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = dev_get_drvdata(dev);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /*
830*4882a593Smuzhiyun * The RST is low active, we want the GPIO line to be low when the
831*4882a593Smuzhiyun * driver is removed, so set level to 1 which in practice means
832*4882a593Smuzhiyun * ASSERTED:
833*4882a593Smuzhiyun * The asserted level of GPIO_ACTIVE_LOW is LOW.
834*4882a593Smuzhiyun */
835*4882a593Smuzhiyun gpiod_set_value_cansleep(pcm3168a->gpio_rst, 1);
836*4882a593Smuzhiyun pm_runtime_disable(dev);
837*4882a593Smuzhiyun #ifndef CONFIG_PM
838*4882a593Smuzhiyun pcm3168a_disable(dev);
839*4882a593Smuzhiyun #endif
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm3168a_remove);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun #ifdef CONFIG_PM
pcm3168a_rt_resume(struct device * dev)844*4882a593Smuzhiyun static int pcm3168a_rt_resume(struct device *dev)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = dev_get_drvdata(dev);
847*4882a593Smuzhiyun int ret;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun ret = clk_prepare_enable(pcm3168a->scki);
850*4882a593Smuzhiyun if (ret) {
851*4882a593Smuzhiyun dev_err(dev, "Failed to enable mclk: %d\n", ret);
852*4882a593Smuzhiyun return ret;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(pcm3168a->supplies),
856*4882a593Smuzhiyun pcm3168a->supplies);
857*4882a593Smuzhiyun if (ret) {
858*4882a593Smuzhiyun dev_err(dev, "Failed to enable supplies: %d\n", ret);
859*4882a593Smuzhiyun goto err_clk;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun ret = pcm3168a_reset(pcm3168a);
863*4882a593Smuzhiyun if (ret) {
864*4882a593Smuzhiyun dev_err(dev, "Failed to reset device: %d\n", ret);
865*4882a593Smuzhiyun goto err_regulator;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun regcache_cache_only(pcm3168a->regmap, false);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun regcache_mark_dirty(pcm3168a->regmap);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun ret = regcache_sync(pcm3168a->regmap);
873*4882a593Smuzhiyun if (ret) {
874*4882a593Smuzhiyun dev_err(dev, "Failed to sync regmap: %d\n", ret);
875*4882a593Smuzhiyun goto err_regulator;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return 0;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun err_regulator:
881*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(pcm3168a->supplies),
882*4882a593Smuzhiyun pcm3168a->supplies);
883*4882a593Smuzhiyun err_clk:
884*4882a593Smuzhiyun clk_disable_unprepare(pcm3168a->scki);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun return ret;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
pcm3168a_rt_suspend(struct device * dev)889*4882a593Smuzhiyun static int pcm3168a_rt_suspend(struct device *dev)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun struct pcm3168a_priv *pcm3168a = dev_get_drvdata(dev);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun regcache_cache_only(pcm3168a->regmap, true);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun pcm3168a_disable(dev);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun #endif
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun const struct dev_pm_ops pcm3168a_pm_ops = {
902*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(pcm3168a_rt_suspend, pcm3168a_rt_resume, NULL)
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm3168a_pm_ops);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun MODULE_DESCRIPTION("PCM3168A codec driver");
907*4882a593Smuzhiyun MODULE_AUTHOR("Damien Horsley <Damien.Horsley@imgtec.com>");
908*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
909