1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Texas Instruments PCM186x Universal Audio ADC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-2017 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun * Andreas Dannenberg <dannenberg@ti.com>
7*4882a593Smuzhiyun * Andrew F. Davis <afd@ti.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/moduleparam.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <sound/core.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <sound/jack.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/tlv.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "pcm186x.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const char * const pcm186x_supply_names[] = {
30*4882a593Smuzhiyun "avdd", /* Analog power supply. Connect to 3.3-V supply. */
31*4882a593Smuzhiyun "dvdd", /* Digital power supply. Connect to 3.3-V supply. */
32*4882a593Smuzhiyun "iovdd", /* I/O power supply. Connect to 3.3-V or 1.8-V. */
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun #define PCM186x_NUM_SUPPLIES ARRAY_SIZE(pcm186x_supply_names)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct pcm186x_priv {
37*4882a593Smuzhiyun struct regmap *regmap;
38*4882a593Smuzhiyun struct regulator_bulk_data supplies[PCM186x_NUM_SUPPLIES];
39*4882a593Smuzhiyun unsigned int sysclk;
40*4882a593Smuzhiyun unsigned int tdm_offset;
41*4882a593Smuzhiyun bool is_tdm_mode;
42*4882a593Smuzhiyun bool is_master_mode;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pcm186x_pga_tlv, -1200, 50, 0);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun static const struct snd_kcontrol_new pcm1863_snd_controls[] = {
48*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("ADC Capture Volume", PCM186X_PGA_VAL_CH1_L,
49*4882a593Smuzhiyun PCM186X_PGA_VAL_CH1_R, 0, -24, 80, 7, 0,
50*4882a593Smuzhiyun pcm186x_pga_tlv),
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct snd_kcontrol_new pcm1865_snd_controls[] = {
54*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("ADC1 Capture Volume", PCM186X_PGA_VAL_CH1_L,
55*4882a593Smuzhiyun PCM186X_PGA_VAL_CH1_R, 0, -24, 80, 7, 0,
56*4882a593Smuzhiyun pcm186x_pga_tlv),
57*4882a593Smuzhiyun SOC_DOUBLE_R_S_TLV("ADC2 Capture Volume", PCM186X_PGA_VAL_CH2_L,
58*4882a593Smuzhiyun PCM186X_PGA_VAL_CH2_R, 0, -24, 80, 7, 0,
59*4882a593Smuzhiyun pcm186x_pga_tlv),
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const unsigned int pcm186x_adc_input_channel_sel_value[] = {
63*4882a593Smuzhiyun 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
64*4882a593Smuzhiyun 0x08, 0x09, 0x0a, 0x0b, 0x0c, 0x0d, 0x0e, 0x0f,
65*4882a593Smuzhiyun 0x10, 0x20, 0x30
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static const char * const pcm186x_adcl_input_channel_sel_text[] = {
69*4882a593Smuzhiyun "No Select",
70*4882a593Smuzhiyun "VINL1[SE]", /* Default for ADC1L */
71*4882a593Smuzhiyun "VINL2[SE]", /* Default for ADC2L */
72*4882a593Smuzhiyun "VINL2[SE] + VINL1[SE]",
73*4882a593Smuzhiyun "VINL3[SE]",
74*4882a593Smuzhiyun "VINL3[SE] + VINL1[SE]",
75*4882a593Smuzhiyun "VINL3[SE] + VINL2[SE]",
76*4882a593Smuzhiyun "VINL3[SE] + VINL2[SE] + VINL1[SE]",
77*4882a593Smuzhiyun "VINL4[SE]",
78*4882a593Smuzhiyun "VINL4[SE] + VINL1[SE]",
79*4882a593Smuzhiyun "VINL4[SE] + VINL2[SE]",
80*4882a593Smuzhiyun "VINL4[SE] + VINL2[SE] + VINL1[SE]",
81*4882a593Smuzhiyun "VINL4[SE] + VINL3[SE]",
82*4882a593Smuzhiyun "VINL4[SE] + VINL3[SE] + VINL1[SE]",
83*4882a593Smuzhiyun "VINL4[SE] + VINL3[SE] + VINL2[SE]",
84*4882a593Smuzhiyun "VINL4[SE] + VINL3[SE] + VINL2[SE] + VINL1[SE]",
85*4882a593Smuzhiyun "{VIN1P, VIN1M}[DIFF]",
86*4882a593Smuzhiyun "{VIN4P, VIN4M}[DIFF]",
87*4882a593Smuzhiyun "{VIN1P, VIN1M}[DIFF] + {VIN4P, VIN4M}[DIFF]"
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const char * const pcm186x_adcr_input_channel_sel_text[] = {
91*4882a593Smuzhiyun "No Select",
92*4882a593Smuzhiyun "VINR1[SE]", /* Default for ADC1R */
93*4882a593Smuzhiyun "VINR2[SE]", /* Default for ADC2R */
94*4882a593Smuzhiyun "VINR2[SE] + VINR1[SE]",
95*4882a593Smuzhiyun "VINR3[SE]",
96*4882a593Smuzhiyun "VINR3[SE] + VINR1[SE]",
97*4882a593Smuzhiyun "VINR3[SE] + VINR2[SE]",
98*4882a593Smuzhiyun "VINR3[SE] + VINR2[SE] + VINR1[SE]",
99*4882a593Smuzhiyun "VINR4[SE]",
100*4882a593Smuzhiyun "VINR4[SE] + VINR1[SE]",
101*4882a593Smuzhiyun "VINR4[SE] + VINR2[SE]",
102*4882a593Smuzhiyun "VINR4[SE] + VINR2[SE] + VINR1[SE]",
103*4882a593Smuzhiyun "VINR4[SE] + VINR3[SE]",
104*4882a593Smuzhiyun "VINR4[SE] + VINR3[SE] + VINR1[SE]",
105*4882a593Smuzhiyun "VINR4[SE] + VINR3[SE] + VINR2[SE]",
106*4882a593Smuzhiyun "VINR4[SE] + VINR3[SE] + VINR2[SE] + VINR1[SE]",
107*4882a593Smuzhiyun "{VIN2P, VIN2M}[DIFF]",
108*4882a593Smuzhiyun "{VIN3P, VIN3M}[DIFF]",
109*4882a593Smuzhiyun "{VIN2P, VIN2M}[DIFF] + {VIN3P, VIN3M}[DIFF]"
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct soc_enum pcm186x_adc_input_channel_sel[] = {
113*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(PCM186X_ADC1_INPUT_SEL_L, 0,
114*4882a593Smuzhiyun PCM186X_ADC_INPUT_SEL_MASK,
115*4882a593Smuzhiyun ARRAY_SIZE(pcm186x_adcl_input_channel_sel_text),
116*4882a593Smuzhiyun pcm186x_adcl_input_channel_sel_text,
117*4882a593Smuzhiyun pcm186x_adc_input_channel_sel_value),
118*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(PCM186X_ADC1_INPUT_SEL_R, 0,
119*4882a593Smuzhiyun PCM186X_ADC_INPUT_SEL_MASK,
120*4882a593Smuzhiyun ARRAY_SIZE(pcm186x_adcr_input_channel_sel_text),
121*4882a593Smuzhiyun pcm186x_adcr_input_channel_sel_text,
122*4882a593Smuzhiyun pcm186x_adc_input_channel_sel_value),
123*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(PCM186X_ADC2_INPUT_SEL_L, 0,
124*4882a593Smuzhiyun PCM186X_ADC_INPUT_SEL_MASK,
125*4882a593Smuzhiyun ARRAY_SIZE(pcm186x_adcl_input_channel_sel_text),
126*4882a593Smuzhiyun pcm186x_adcl_input_channel_sel_text,
127*4882a593Smuzhiyun pcm186x_adc_input_channel_sel_value),
128*4882a593Smuzhiyun SOC_VALUE_ENUM_SINGLE(PCM186X_ADC2_INPUT_SEL_R, 0,
129*4882a593Smuzhiyun PCM186X_ADC_INPUT_SEL_MASK,
130*4882a593Smuzhiyun ARRAY_SIZE(pcm186x_adcr_input_channel_sel_text),
131*4882a593Smuzhiyun pcm186x_adcr_input_channel_sel_text,
132*4882a593Smuzhiyun pcm186x_adc_input_channel_sel_value),
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct snd_kcontrol_new pcm186x_adc_mux_controls[] = {
136*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC1 Left Input", pcm186x_adc_input_channel_sel[0]),
137*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC1 Right Input", pcm186x_adc_input_channel_sel[1]),
138*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC2 Left Input", pcm186x_adc_input_channel_sel[2]),
139*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC2 Right Input", pcm186x_adc_input_channel_sel[3]),
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const struct snd_soc_dapm_widget pcm1863_dapm_widgets[] = {
143*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL1"),
144*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR1"),
145*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL2"),
146*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR2"),
147*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL3"),
148*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR3"),
149*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL4"),
150*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR4"),
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC Left Capture Source", SND_SOC_NOPM, 0, 0,
153*4882a593Smuzhiyun &pcm186x_adc_mux_controls[0]),
154*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC Right Capture Source", SND_SOC_NOPM, 0, 0,
155*4882a593Smuzhiyun &pcm186x_adc_mux_controls[1]),
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Put the codec into SLEEP mode when not in use, allowing the
159*4882a593Smuzhiyun * Energysense mechanism to operate.
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC", "HiFi Capture", PCM186X_POWER_CTRL, 1, 1),
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const struct snd_soc_dapm_widget pcm1865_dapm_widgets[] = {
165*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL1"),
166*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR1"),
167*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL2"),
168*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR2"),
169*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL3"),
170*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR3"),
171*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINL4"),
172*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("VINR4"),
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC1 Left Capture Source", SND_SOC_NOPM, 0, 0,
175*4882a593Smuzhiyun &pcm186x_adc_mux_controls[0]),
176*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC1 Right Capture Source", SND_SOC_NOPM, 0, 0,
177*4882a593Smuzhiyun &pcm186x_adc_mux_controls[1]),
178*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC2 Left Capture Source", SND_SOC_NOPM, 0, 0,
179*4882a593Smuzhiyun &pcm186x_adc_mux_controls[2]),
180*4882a593Smuzhiyun SND_SOC_DAPM_MUX("ADC2 Right Capture Source", SND_SOC_NOPM, 0, 0,
181*4882a593Smuzhiyun &pcm186x_adc_mux_controls[3]),
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Put the codec into SLEEP mode when not in use, allowing the
185*4882a593Smuzhiyun * Energysense mechanism to operate.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC1", "HiFi Capture 1", PCM186X_POWER_CTRL, 1, 1),
188*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC2", "HiFi Capture 2", PCM186X_POWER_CTRL, 1, 1),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct snd_soc_dapm_route pcm1863_dapm_routes[] = {
192*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINL1" },
193*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINR1" },
194*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINL2" },
195*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINR2" },
196*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINL3" },
197*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINR3" },
198*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINL4" },
199*4882a593Smuzhiyun { "ADC Left Capture Source", NULL, "VINR4" },
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun { "ADC", NULL, "ADC Left Capture Source" },
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINL1" },
204*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINR1" },
205*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINL2" },
206*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINR2" },
207*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINL3" },
208*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINR3" },
209*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINL4" },
210*4882a593Smuzhiyun { "ADC Right Capture Source", NULL, "VINR4" },
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun { "ADC", NULL, "ADC Right Capture Source" },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const struct snd_soc_dapm_route pcm1865_dapm_routes[] = {
216*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINL1" },
217*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINR1" },
218*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINL2" },
219*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINR2" },
220*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINL3" },
221*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINR3" },
222*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINL4" },
223*4882a593Smuzhiyun { "ADC1 Left Capture Source", NULL, "VINR4" },
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun { "ADC1", NULL, "ADC1 Left Capture Source" },
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINL1" },
228*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINR1" },
229*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINL2" },
230*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINR2" },
231*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINL3" },
232*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINR3" },
233*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINL4" },
234*4882a593Smuzhiyun { "ADC1 Right Capture Source", NULL, "VINR4" },
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun { "ADC1", NULL, "ADC1 Right Capture Source" },
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINL1" },
239*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINR1" },
240*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINL2" },
241*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINR2" },
242*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINL3" },
243*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINR3" },
244*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINL4" },
245*4882a593Smuzhiyun { "ADC2 Left Capture Source", NULL, "VINR4" },
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun { "ADC2", NULL, "ADC2 Left Capture Source" },
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINL1" },
250*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINR1" },
251*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINL2" },
252*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINR2" },
253*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINL3" },
254*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINR3" },
255*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINL4" },
256*4882a593Smuzhiyun { "ADC2 Right Capture Source", NULL, "VINR4" },
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun { "ADC2", NULL, "ADC2 Right Capture Source" },
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
pcm186x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)261*4882a593Smuzhiyun static int pcm186x_hw_params(struct snd_pcm_substream *substream,
262*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
263*4882a593Smuzhiyun struct snd_soc_dai *dai)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
266*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
267*4882a593Smuzhiyun unsigned int rate = params_rate(params);
268*4882a593Smuzhiyun snd_pcm_format_t format = params_format(params);
269*4882a593Smuzhiyun unsigned int width = params_width(params);
270*4882a593Smuzhiyun unsigned int channels = params_channels(params);
271*4882a593Smuzhiyun unsigned int div_lrck;
272*4882a593Smuzhiyun unsigned int div_bck;
273*4882a593Smuzhiyun u8 tdm_tx_sel = 0;
274*4882a593Smuzhiyun u8 pcm_cfg = 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun dev_dbg(component->dev, "%s() rate=%u format=0x%x width=%u channels=%u\n",
277*4882a593Smuzhiyun __func__, rate, format, width, channels);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun switch (width) {
280*4882a593Smuzhiyun case 16:
281*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_16 <<
282*4882a593Smuzhiyun PCM186X_PCM_CFG_RX_WLEN_SHIFT |
283*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_16 <<
284*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_SHIFT;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun case 20:
287*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_20 <<
288*4882a593Smuzhiyun PCM186X_PCM_CFG_RX_WLEN_SHIFT |
289*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_20 <<
290*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_SHIFT;
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun case 24:
293*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_24 <<
294*4882a593Smuzhiyun PCM186X_PCM_CFG_RX_WLEN_SHIFT |
295*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_24 <<
296*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_SHIFT;
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case 32:
299*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_32 <<
300*4882a593Smuzhiyun PCM186X_PCM_CFG_RX_WLEN_SHIFT |
301*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_32 <<
302*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_SHIFT;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun default:
305*4882a593Smuzhiyun return -EINVAL;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
309*4882a593Smuzhiyun PCM186X_PCM_CFG_RX_WLEN_MASK |
310*4882a593Smuzhiyun PCM186X_PCM_CFG_TX_WLEN_MASK,
311*4882a593Smuzhiyun pcm_cfg);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun div_lrck = width * channels;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (priv->is_tdm_mode) {
316*4882a593Smuzhiyun /* Select TDM transmission data */
317*4882a593Smuzhiyun switch (channels) {
318*4882a593Smuzhiyun case 2:
319*4882a593Smuzhiyun tdm_tx_sel = PCM186X_TDM_TX_SEL_2CH;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun case 4:
322*4882a593Smuzhiyun tdm_tx_sel = PCM186X_TDM_TX_SEL_4CH;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case 6:
325*4882a593Smuzhiyun tdm_tx_sel = PCM186X_TDM_TX_SEL_6CH;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun default:
328*4882a593Smuzhiyun return -EINVAL;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_TDM_TX_SEL,
332*4882a593Smuzhiyun PCM186X_TDM_TX_SEL_MASK, tdm_tx_sel);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* In DSP/TDM mode, the LRCLK divider must be 256 */
335*4882a593Smuzhiyun div_lrck = 256;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Configure 1/256 duty cycle for LRCK */
338*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
339*4882a593Smuzhiyun PCM186X_PCM_CFG_TDM_LRCK_MODE,
340*4882a593Smuzhiyun PCM186X_PCM_CFG_TDM_LRCK_MODE);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Only configure clock dividers in master mode. */
344*4882a593Smuzhiyun if (priv->is_master_mode) {
345*4882a593Smuzhiyun div_bck = priv->sysclk / (div_lrck * rate);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun dev_dbg(component->dev,
348*4882a593Smuzhiyun "%s() master_clk=%u div_bck=%u div_lrck=%u\n",
349*4882a593Smuzhiyun __func__, priv->sysclk, div_bck, div_lrck);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun snd_soc_component_write(component, PCM186X_BCK_DIV, div_bck - 1);
352*4882a593Smuzhiyun snd_soc_component_write(component, PCM186X_LRK_DIV, div_lrck - 1);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
pcm186x_set_fmt(struct snd_soc_dai * dai,unsigned int format)358*4882a593Smuzhiyun static int pcm186x_set_fmt(struct snd_soc_dai *dai, unsigned int format)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
361*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
362*4882a593Smuzhiyun u8 clk_ctrl = 0;
363*4882a593Smuzhiyun u8 pcm_cfg = 0;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun dev_dbg(component->dev, "%s() format=0x%x\n", __func__, format);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* set master/slave audio interface */
368*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
369*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
370*4882a593Smuzhiyun if (!priv->sysclk) {
371*4882a593Smuzhiyun dev_err(component->dev, "operating in master mode requires sysclock to be configured\n");
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun clk_ctrl |= PCM186X_CLK_CTRL_MST_MODE;
375*4882a593Smuzhiyun priv->is_master_mode = true;
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
378*4882a593Smuzhiyun priv->is_master_mode = false;
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun default:
381*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI master/slave interface\n");
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* set interface polarity */
386*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_INV_MASK) {
387*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun default:
390*4882a593Smuzhiyun dev_err(component->dev, "Inverted DAI clocks not supported\n");
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* set interface format */
395*4882a593Smuzhiyun switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
396*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
397*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_FMT_I2S;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
400*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_FMT_LEFTJ;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
403*4882a593Smuzhiyun priv->tdm_offset += 1;
404*4882a593Smuzhiyun fallthrough;
405*4882a593Smuzhiyun /* DSP_A uses the same basic config as DSP_B
406*4882a593Smuzhiyun * except we need to shift the TDM output by one BCK cycle
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
409*4882a593Smuzhiyun priv->is_tdm_mode = true;
410*4882a593Smuzhiyun pcm_cfg = PCM186X_PCM_CFG_FMT_TDM;
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun default:
413*4882a593Smuzhiyun dev_err(component->dev, "Invalid DAI format\n");
414*4882a593Smuzhiyun return -EINVAL;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_CLK_CTRL,
418*4882a593Smuzhiyun PCM186X_CLK_CTRL_MST_MODE, clk_ctrl);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun snd_soc_component_write(component, PCM186X_TDM_TX_OFFSET, priv->tdm_offset);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
423*4882a593Smuzhiyun PCM186X_PCM_CFG_FMT_MASK, pcm_cfg);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
pcm186x_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)428*4882a593Smuzhiyun static int pcm186x_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
429*4882a593Smuzhiyun unsigned int rx_mask, int slots, int slot_width)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
432*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
433*4882a593Smuzhiyun unsigned int first_slot, last_slot, tdm_offset;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun dev_dbg(component->dev,
436*4882a593Smuzhiyun "%s() tx_mask=0x%x rx_mask=0x%x slots=%d slot_width=%d\n",
437*4882a593Smuzhiyun __func__, tx_mask, rx_mask, slots, slot_width);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (!tx_mask) {
440*4882a593Smuzhiyun dev_err(component->dev, "tdm tx mask must not be 0\n");
441*4882a593Smuzhiyun return -EINVAL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun first_slot = __ffs(tx_mask);
445*4882a593Smuzhiyun last_slot = __fls(tx_mask);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (last_slot - first_slot != hweight32(tx_mask) - 1) {
448*4882a593Smuzhiyun dev_err(component->dev, "tdm tx mask must be contiguous\n");
449*4882a593Smuzhiyun return -EINVAL;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun tdm_offset = first_slot * slot_width;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (tdm_offset > 255) {
455*4882a593Smuzhiyun dev_err(component->dev, "tdm tx slot selection out of bounds\n");
456*4882a593Smuzhiyun return -EINVAL;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun priv->tdm_offset = tdm_offset;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
pcm186x_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)464*4882a593Smuzhiyun static int pcm186x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
465*4882a593Smuzhiyun unsigned int freq, int dir)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
468*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun dev_dbg(component->dev, "%s() clk_id=%d freq=%u dir=%d\n",
471*4882a593Smuzhiyun __func__, clk_id, freq, dir);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun priv->sysclk = freq;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const struct snd_soc_dai_ops pcm186x_dai_ops = {
479*4882a593Smuzhiyun .set_sysclk = pcm186x_set_dai_sysclk,
480*4882a593Smuzhiyun .set_tdm_slot = pcm186x_set_tdm_slot,
481*4882a593Smuzhiyun .set_fmt = pcm186x_set_fmt,
482*4882a593Smuzhiyun .hw_params = pcm186x_hw_params,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static struct snd_soc_dai_driver pcm1863_dai = {
486*4882a593Smuzhiyun .name = "pcm1863-aif",
487*4882a593Smuzhiyun .capture = {
488*4882a593Smuzhiyun .stream_name = "Capture",
489*4882a593Smuzhiyun .channels_min = 1,
490*4882a593Smuzhiyun .channels_max = 2,
491*4882a593Smuzhiyun .rates = PCM186X_RATES,
492*4882a593Smuzhiyun .formats = PCM186X_FORMATS,
493*4882a593Smuzhiyun },
494*4882a593Smuzhiyun .ops = &pcm186x_dai_ops,
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static struct snd_soc_dai_driver pcm1865_dai = {
498*4882a593Smuzhiyun .name = "pcm1865-aif",
499*4882a593Smuzhiyun .capture = {
500*4882a593Smuzhiyun .stream_name = "Capture",
501*4882a593Smuzhiyun .channels_min = 1,
502*4882a593Smuzhiyun .channels_max = 4,
503*4882a593Smuzhiyun .rates = PCM186X_RATES,
504*4882a593Smuzhiyun .formats = PCM186X_FORMATS,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun .ops = &pcm186x_dai_ops,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
pcm186x_power_on(struct snd_soc_component * component)509*4882a593Smuzhiyun static int pcm186x_power_on(struct snd_soc_component *component)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
512*4882a593Smuzhiyun int ret = 0;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
515*4882a593Smuzhiyun priv->supplies);
516*4882a593Smuzhiyun if (ret)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun regcache_cache_only(priv->regmap, false);
520*4882a593Smuzhiyun ret = regcache_sync(priv->regmap);
521*4882a593Smuzhiyun if (ret) {
522*4882a593Smuzhiyun dev_err(component->dev, "Failed to restore cache\n");
523*4882a593Smuzhiyun regcache_cache_only(priv->regmap, true);
524*4882a593Smuzhiyun regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
525*4882a593Smuzhiyun priv->supplies);
526*4882a593Smuzhiyun return ret;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_POWER_CTRL,
530*4882a593Smuzhiyun PCM186X_PWR_CTRL_PWRDN, 0);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
pcm186x_power_off(struct snd_soc_component * component)535*4882a593Smuzhiyun static int pcm186x_power_off(struct snd_soc_component *component)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
538*4882a593Smuzhiyun int ret;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun snd_soc_component_update_bits(component, PCM186X_POWER_CTRL,
541*4882a593Smuzhiyun PCM186X_PWR_CTRL_PWRDN, PCM186X_PWR_CTRL_PWRDN);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun regcache_cache_only(priv->regmap, true);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
546*4882a593Smuzhiyun priv->supplies);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
pcm186x_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)553*4882a593Smuzhiyun static int pcm186x_set_bias_level(struct snd_soc_component *component,
554*4882a593Smuzhiyun enum snd_soc_bias_level level)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun dev_dbg(component->dev, "## %s: %d -> %d\n", __func__,
557*4882a593Smuzhiyun snd_soc_component_get_bias_level(component), level);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun switch (level) {
560*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
563*4882a593Smuzhiyun break;
564*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
565*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
566*4882a593Smuzhiyun pcm186x_power_on(component);
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
569*4882a593Smuzhiyun pcm186x_power_off(component);
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return 0;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static struct snd_soc_component_driver soc_codec_dev_pcm1863 = {
577*4882a593Smuzhiyun .set_bias_level = pcm186x_set_bias_level,
578*4882a593Smuzhiyun .controls = pcm1863_snd_controls,
579*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(pcm1863_snd_controls),
580*4882a593Smuzhiyun .dapm_widgets = pcm1863_dapm_widgets,
581*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(pcm1863_dapm_widgets),
582*4882a593Smuzhiyun .dapm_routes = pcm1863_dapm_routes,
583*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(pcm1863_dapm_routes),
584*4882a593Smuzhiyun .idle_bias_on = 1,
585*4882a593Smuzhiyun .use_pmdown_time = 1,
586*4882a593Smuzhiyun .endianness = 1,
587*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun static struct snd_soc_component_driver soc_codec_dev_pcm1865 = {
591*4882a593Smuzhiyun .set_bias_level = pcm186x_set_bias_level,
592*4882a593Smuzhiyun .controls = pcm1865_snd_controls,
593*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(pcm1865_snd_controls),
594*4882a593Smuzhiyun .dapm_widgets = pcm1865_dapm_widgets,
595*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(pcm1865_dapm_widgets),
596*4882a593Smuzhiyun .dapm_routes = pcm1865_dapm_routes,
597*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(pcm1865_dapm_routes),
598*4882a593Smuzhiyun .suspend_bias_off = 1,
599*4882a593Smuzhiyun .idle_bias_on = 1,
600*4882a593Smuzhiyun .use_pmdown_time = 1,
601*4882a593Smuzhiyun .endianness = 1,
602*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
pcm186x_volatile(struct device * dev,unsigned int reg)605*4882a593Smuzhiyun static bool pcm186x_volatile(struct device *dev, unsigned int reg)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun switch (reg) {
608*4882a593Smuzhiyun case PCM186X_PAGE:
609*4882a593Smuzhiyun case PCM186X_DEVICE_STATUS:
610*4882a593Smuzhiyun case PCM186X_FSAMPLE_STATUS:
611*4882a593Smuzhiyun case PCM186X_DIV_STATUS:
612*4882a593Smuzhiyun case PCM186X_CLK_STATUS:
613*4882a593Smuzhiyun case PCM186X_SUPPLY_STATUS:
614*4882a593Smuzhiyun case PCM186X_MMAP_STAT_CTRL:
615*4882a593Smuzhiyun case PCM186X_MMAP_ADDRESS:
616*4882a593Smuzhiyun return true;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return false;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static const struct regmap_range_cfg pcm186x_range = {
623*4882a593Smuzhiyun .name = "Pages",
624*4882a593Smuzhiyun .range_max = PCM186X_MAX_REGISTER,
625*4882a593Smuzhiyun .selector_reg = PCM186X_PAGE,
626*4882a593Smuzhiyun .selector_mask = 0xff,
627*4882a593Smuzhiyun .window_len = PCM186X_PAGE_LEN,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun const struct regmap_config pcm186x_regmap = {
631*4882a593Smuzhiyun .reg_bits = 8,
632*4882a593Smuzhiyun .val_bits = 8,
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun .volatile_reg = pcm186x_volatile,
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun .ranges = &pcm186x_range,
637*4882a593Smuzhiyun .num_ranges = 1,
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun .max_register = PCM186X_MAX_REGISTER,
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm186x_regmap);
644*4882a593Smuzhiyun
pcm186x_probe(struct device * dev,enum pcm186x_type type,int irq,struct regmap * regmap)645*4882a593Smuzhiyun int pcm186x_probe(struct device *dev, enum pcm186x_type type, int irq,
646*4882a593Smuzhiyun struct regmap *regmap)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct pcm186x_priv *priv;
649*4882a593Smuzhiyun int i, ret;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(struct pcm186x_priv), GFP_KERNEL);
652*4882a593Smuzhiyun if (!priv)
653*4882a593Smuzhiyun return -ENOMEM;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun dev_set_drvdata(dev, priv);
656*4882a593Smuzhiyun priv->regmap = regmap;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(priv->supplies); i++)
659*4882a593Smuzhiyun priv->supplies[i].supply = pcm186x_supply_names[i];
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(priv->supplies),
662*4882a593Smuzhiyun priv->supplies);
663*4882a593Smuzhiyun if (ret) {
664*4882a593Smuzhiyun dev_err(dev, "failed to request supplies: %d\n", ret);
665*4882a593Smuzhiyun return ret;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
669*4882a593Smuzhiyun priv->supplies);
670*4882a593Smuzhiyun if (ret) {
671*4882a593Smuzhiyun dev_err(dev, "failed enable supplies: %d\n", ret);
672*4882a593Smuzhiyun return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* Reset device registers for a consistent power-on like state */
676*4882a593Smuzhiyun ret = regmap_write(regmap, PCM186X_PAGE, PCM186X_RESET);
677*4882a593Smuzhiyun if (ret) {
678*4882a593Smuzhiyun dev_err(dev, "failed to write device: %d\n", ret);
679*4882a593Smuzhiyun return ret;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
683*4882a593Smuzhiyun priv->supplies);
684*4882a593Smuzhiyun if (ret) {
685*4882a593Smuzhiyun dev_err(dev, "failed disable supplies: %d\n", ret);
686*4882a593Smuzhiyun return ret;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun switch (type) {
690*4882a593Smuzhiyun case PCM1865:
691*4882a593Smuzhiyun case PCM1864:
692*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &soc_codec_dev_pcm1865,
693*4882a593Smuzhiyun &pcm1865_dai, 1);
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun case PCM1863:
696*4882a593Smuzhiyun case PCM1862:
697*4882a593Smuzhiyun default:
698*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &soc_codec_dev_pcm1863,
699*4882a593Smuzhiyun &pcm1863_dai, 1);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun if (ret) {
702*4882a593Smuzhiyun dev_err(dev, "failed to register CODEC: %d\n", ret);
703*4882a593Smuzhiyun return ret;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pcm186x_probe);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun MODULE_AUTHOR("Andreas Dannenberg <dannenberg@ti.com>");
711*4882a593Smuzhiyun MODULE_AUTHOR("Andrew F. Davis <afd@ti.com>");
712*4882a593Smuzhiyun MODULE_DESCRIPTION("PCM186x Universal Audio ADC driver");
713*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
714