1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NAU88L24 ALSA SoC audio driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2016 Nuvoton Technology Corp.
6*4882a593Smuzhiyun * Author: John Hsu <KCHSU0@nuvoton.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dmi.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/i2c.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/acpi.h>
18*4882a593Smuzhiyun #include <linux/math64.h>
19*4882a593Smuzhiyun #include <linux/semaphore.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/tlv.h>
23*4882a593Smuzhiyun #include <sound/core.h>
24*4882a593Smuzhiyun #include <sound/pcm.h>
25*4882a593Smuzhiyun #include <sound/pcm_params.h>
26*4882a593Smuzhiyun #include <sound/soc.h>
27*4882a593Smuzhiyun #include <sound/jack.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "nau8824.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define NAU8824_JD_ACTIVE_HIGH BIT(0)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static int nau8824_quirk;
34*4882a593Smuzhiyun static int quirk_override = -1;
35*4882a593Smuzhiyun module_param_named(quirk, quirk_override, uint, 0444);
36*4882a593Smuzhiyun MODULE_PARM_DESC(quirk, "Board-specific quirk override");
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static int nau8824_config_sysclk(struct nau8824 *nau8824,
39*4882a593Smuzhiyun int clk_id, unsigned int freq);
40*4882a593Smuzhiyun static bool nau8824_is_jack_inserted(struct nau8824 *nau8824);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* the ADC threshold of headset */
43*4882a593Smuzhiyun #define DMIC_CLK 3072000
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* the ADC threshold of headset */
46*4882a593Smuzhiyun #define HEADSET_SARADC_THD 0x80
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* the parameter threshold of FLL */
49*4882a593Smuzhiyun #define NAU_FREF_MAX 13500000
50*4882a593Smuzhiyun #define NAU_FVCO_MAX 100000000
51*4882a593Smuzhiyun #define NAU_FVCO_MIN 90000000
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* scaling for mclk from sysclk_src output */
54*4882a593Smuzhiyun static const struct nau8824_fll_attr mclk_src_scaling[] = {
55*4882a593Smuzhiyun { 1, 0x0 },
56*4882a593Smuzhiyun { 2, 0x2 },
57*4882a593Smuzhiyun { 4, 0x3 },
58*4882a593Smuzhiyun { 8, 0x4 },
59*4882a593Smuzhiyun { 16, 0x5 },
60*4882a593Smuzhiyun { 32, 0x6 },
61*4882a593Smuzhiyun { 3, 0x7 },
62*4882a593Smuzhiyun { 6, 0xa },
63*4882a593Smuzhiyun { 12, 0xb },
64*4882a593Smuzhiyun { 24, 0xc },
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* ratio for input clk freq */
68*4882a593Smuzhiyun static const struct nau8824_fll_attr fll_ratio[] = {
69*4882a593Smuzhiyun { 512000, 0x01 },
70*4882a593Smuzhiyun { 256000, 0x02 },
71*4882a593Smuzhiyun { 128000, 0x04 },
72*4882a593Smuzhiyun { 64000, 0x08 },
73*4882a593Smuzhiyun { 32000, 0x10 },
74*4882a593Smuzhiyun { 8000, 0x20 },
75*4882a593Smuzhiyun { 4000, 0x40 },
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const struct nau8824_fll_attr fll_pre_scalar[] = {
79*4882a593Smuzhiyun { 1, 0x0 },
80*4882a593Smuzhiyun { 2, 0x1 },
81*4882a593Smuzhiyun { 4, 0x2 },
82*4882a593Smuzhiyun { 8, 0x3 },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* the maximum frequency of CLK_ADC and CLK_DAC */
86*4882a593Smuzhiyun #define CLK_DA_AD_MAX 6144000
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* over sampling rate */
89*4882a593Smuzhiyun static const struct nau8824_osr_attr osr_dac_sel[] = {
90*4882a593Smuzhiyun { 64, 2 }, /* OSR 64, SRC 1/4 */
91*4882a593Smuzhiyun { 256, 0 }, /* OSR 256, SRC 1 */
92*4882a593Smuzhiyun { 128, 1 }, /* OSR 128, SRC 1/2 */
93*4882a593Smuzhiyun { 0, 0 },
94*4882a593Smuzhiyun { 32, 3 }, /* OSR 32, SRC 1/8 */
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const struct nau8824_osr_attr osr_adc_sel[] = {
98*4882a593Smuzhiyun { 32, 3 }, /* OSR 32, SRC 1/8 */
99*4882a593Smuzhiyun { 64, 2 }, /* OSR 64, SRC 1/4 */
100*4882a593Smuzhiyun { 128, 1 }, /* OSR 128, SRC 1/2 */
101*4882a593Smuzhiyun { 256, 0 }, /* OSR 256, SRC 1 */
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct reg_default nau8824_reg_defaults[] = {
105*4882a593Smuzhiyun { NAU8824_REG_ENA_CTRL, 0x0000 },
106*4882a593Smuzhiyun { NAU8824_REG_CLK_GATING_ENA, 0x0000 },
107*4882a593Smuzhiyun { NAU8824_REG_CLK_DIVIDER, 0x0000 },
108*4882a593Smuzhiyun { NAU8824_REG_FLL1, 0x0000 },
109*4882a593Smuzhiyun { NAU8824_REG_FLL2, 0x3126 },
110*4882a593Smuzhiyun { NAU8824_REG_FLL3, 0x0008 },
111*4882a593Smuzhiyun { NAU8824_REG_FLL4, 0x0010 },
112*4882a593Smuzhiyun { NAU8824_REG_FLL5, 0xC000 },
113*4882a593Smuzhiyun { NAU8824_REG_FLL6, 0x6000 },
114*4882a593Smuzhiyun { NAU8824_REG_FLL_VCO_RSV, 0xF13C },
115*4882a593Smuzhiyun { NAU8824_REG_JACK_DET_CTRL, 0x0000 },
116*4882a593Smuzhiyun { NAU8824_REG_INTERRUPT_SETTING_1, 0x0000 },
117*4882a593Smuzhiyun { NAU8824_REG_IRQ, 0x0000 },
118*4882a593Smuzhiyun { NAU8824_REG_CLEAR_INT_REG, 0x0000 },
119*4882a593Smuzhiyun { NAU8824_REG_INTERRUPT_SETTING, 0x1000 },
120*4882a593Smuzhiyun { NAU8824_REG_SAR_ADC, 0x0015 },
121*4882a593Smuzhiyun { NAU8824_REG_VDET_COEFFICIENT, 0x0110 },
122*4882a593Smuzhiyun { NAU8824_REG_VDET_THRESHOLD_1, 0x0000 },
123*4882a593Smuzhiyun { NAU8824_REG_VDET_THRESHOLD_2, 0x0000 },
124*4882a593Smuzhiyun { NAU8824_REG_VDET_THRESHOLD_3, 0x0000 },
125*4882a593Smuzhiyun { NAU8824_REG_VDET_THRESHOLD_4, 0x0000 },
126*4882a593Smuzhiyun { NAU8824_REG_GPIO_SEL, 0x0000 },
127*4882a593Smuzhiyun { NAU8824_REG_PORT0_I2S_PCM_CTRL_1, 0x000B },
128*4882a593Smuzhiyun { NAU8824_REG_PORT0_I2S_PCM_CTRL_2, 0x0010 },
129*4882a593Smuzhiyun { NAU8824_REG_PORT0_LEFT_TIME_SLOT, 0x0000 },
130*4882a593Smuzhiyun { NAU8824_REG_PORT0_RIGHT_TIME_SLOT, 0x0000 },
131*4882a593Smuzhiyun { NAU8824_REG_TDM_CTRL, 0x0000 },
132*4882a593Smuzhiyun { NAU8824_REG_ADC_HPF_FILTER, 0x0000 },
133*4882a593Smuzhiyun { NAU8824_REG_ADC_FILTER_CTRL, 0x0002 },
134*4882a593Smuzhiyun { NAU8824_REG_DAC_FILTER_CTRL_1, 0x0000 },
135*4882a593Smuzhiyun { NAU8824_REG_DAC_FILTER_CTRL_2, 0x0000 },
136*4882a593Smuzhiyun { NAU8824_REG_NOTCH_FILTER_1, 0x0000 },
137*4882a593Smuzhiyun { NAU8824_REG_NOTCH_FILTER_2, 0x0000 },
138*4882a593Smuzhiyun { NAU8824_REG_EQ1_LOW, 0x112C },
139*4882a593Smuzhiyun { NAU8824_REG_EQ2_EQ3, 0x2C2C },
140*4882a593Smuzhiyun { NAU8824_REG_EQ4_EQ5, 0x2C2C },
141*4882a593Smuzhiyun { NAU8824_REG_ADC_CH0_DGAIN_CTRL, 0x0100 },
142*4882a593Smuzhiyun { NAU8824_REG_ADC_CH1_DGAIN_CTRL, 0x0100 },
143*4882a593Smuzhiyun { NAU8824_REG_ADC_CH2_DGAIN_CTRL, 0x0100 },
144*4882a593Smuzhiyun { NAU8824_REG_ADC_CH3_DGAIN_CTRL, 0x0100 },
145*4882a593Smuzhiyun { NAU8824_REG_DAC_MUTE_CTRL, 0x0000 },
146*4882a593Smuzhiyun { NAU8824_REG_DAC_CH0_DGAIN_CTRL, 0x0100 },
147*4882a593Smuzhiyun { NAU8824_REG_DAC_CH1_DGAIN_CTRL, 0x0100 },
148*4882a593Smuzhiyun { NAU8824_REG_ADC_TO_DAC_ST, 0x0000 },
149*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP12_ADC_CH01, 0x1486 },
150*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP34_ADC_CH01, 0x0F12 },
151*4882a593Smuzhiyun { NAU8824_REG_DRC_SLOPE_ADC_CH01, 0x25FF },
152*4882a593Smuzhiyun { NAU8824_REG_DRC_ATKDCY_ADC_CH01, 0x3457 },
153*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP12_ADC_CH23, 0x1486 },
154*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP34_ADC_CH23, 0x0F12 },
155*4882a593Smuzhiyun { NAU8824_REG_DRC_SLOPE_ADC_CH23, 0x25FF },
156*4882a593Smuzhiyun { NAU8824_REG_DRC_ATKDCY_ADC_CH23, 0x3457 },
157*4882a593Smuzhiyun { NAU8824_REG_DRC_GAINL_ADC0, 0x0200 },
158*4882a593Smuzhiyun { NAU8824_REG_DRC_GAINL_ADC1, 0x0200 },
159*4882a593Smuzhiyun { NAU8824_REG_DRC_GAINL_ADC2, 0x0200 },
160*4882a593Smuzhiyun { NAU8824_REG_DRC_GAINL_ADC3, 0x0200 },
161*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP12_DAC, 0x1486 },
162*4882a593Smuzhiyun { NAU8824_REG_DRC_KNEE_IP34_DAC, 0x0F12 },
163*4882a593Smuzhiyun { NAU8824_REG_DRC_SLOPE_DAC, 0x25F9 },
164*4882a593Smuzhiyun { NAU8824_REG_DRC_ATKDCY_DAC, 0x3457 },
165*4882a593Smuzhiyun { NAU8824_REG_DRC_GAIN_DAC_CH0, 0x0200 },
166*4882a593Smuzhiyun { NAU8824_REG_DRC_GAIN_DAC_CH1, 0x0200 },
167*4882a593Smuzhiyun { NAU8824_REG_MODE, 0x0000 },
168*4882a593Smuzhiyun { NAU8824_REG_MODE1, 0x0000 },
169*4882a593Smuzhiyun { NAU8824_REG_MODE2, 0x0000 },
170*4882a593Smuzhiyun { NAU8824_REG_CLASSG, 0x0000 },
171*4882a593Smuzhiyun { NAU8824_REG_OTP_EFUSE, 0x0000 },
172*4882a593Smuzhiyun { NAU8824_REG_OTPDOUT_1, 0x0000 },
173*4882a593Smuzhiyun { NAU8824_REG_OTPDOUT_2, 0x0000 },
174*4882a593Smuzhiyun { NAU8824_REG_MISC_CTRL, 0x0000 },
175*4882a593Smuzhiyun { NAU8824_REG_I2C_TIMEOUT, 0xEFFF },
176*4882a593Smuzhiyun { NAU8824_REG_TEST_MODE, 0x0000 },
177*4882a593Smuzhiyun { NAU8824_REG_I2C_DEVICE_ID, 0x1AF1 },
178*4882a593Smuzhiyun { NAU8824_REG_SAR_ADC_DATA_OUT, 0x00FF },
179*4882a593Smuzhiyun { NAU8824_REG_BIAS_ADJ, 0x0000 },
180*4882a593Smuzhiyun { NAU8824_REG_PGA_GAIN, 0x0000 },
181*4882a593Smuzhiyun { NAU8824_REG_TRIM_SETTINGS, 0x0000 },
182*4882a593Smuzhiyun { NAU8824_REG_ANALOG_CONTROL_1, 0x0000 },
183*4882a593Smuzhiyun { NAU8824_REG_ANALOG_CONTROL_2, 0x0000 },
184*4882a593Smuzhiyun { NAU8824_REG_ENABLE_LO, 0x0000 },
185*4882a593Smuzhiyun { NAU8824_REG_GAIN_LO, 0x0000 },
186*4882a593Smuzhiyun { NAU8824_REG_CLASSD_GAIN_1, 0x0000 },
187*4882a593Smuzhiyun { NAU8824_REG_CLASSD_GAIN_2, 0x0000 },
188*4882a593Smuzhiyun { NAU8824_REG_ANALOG_ADC_1, 0x0011 },
189*4882a593Smuzhiyun { NAU8824_REG_ANALOG_ADC_2, 0x0020 },
190*4882a593Smuzhiyun { NAU8824_REG_RDAC, 0x0008 },
191*4882a593Smuzhiyun { NAU8824_REG_MIC_BIAS, 0x0006 },
192*4882a593Smuzhiyun { NAU8824_REG_HS_VOLUME_CONTROL, 0x0000 },
193*4882a593Smuzhiyun { NAU8824_REG_BOOST, 0x0000 },
194*4882a593Smuzhiyun { NAU8824_REG_FEPGA, 0x0000 },
195*4882a593Smuzhiyun { NAU8824_REG_FEPGA_II, 0x0000 },
196*4882a593Smuzhiyun { NAU8824_REG_FEPGA_SE, 0x0000 },
197*4882a593Smuzhiyun { NAU8824_REG_FEPGA_ATTENUATION, 0x0000 },
198*4882a593Smuzhiyun { NAU8824_REG_ATT_PORT0, 0x0000 },
199*4882a593Smuzhiyun { NAU8824_REG_ATT_PORT1, 0x0000 },
200*4882a593Smuzhiyun { NAU8824_REG_POWER_UP_CONTROL, 0x0000 },
201*4882a593Smuzhiyun { NAU8824_REG_CHARGE_PUMP_CONTROL, 0x0300 },
202*4882a593Smuzhiyun { NAU8824_REG_CHARGE_PUMP_INPUT, 0x0013 },
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
nau8824_sema_acquire(struct nau8824 * nau8824,long timeout)205*4882a593Smuzhiyun static int nau8824_sema_acquire(struct nau8824 *nau8824, long timeout)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun int ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (timeout) {
210*4882a593Smuzhiyun ret = down_timeout(&nau8824->jd_sem, timeout);
211*4882a593Smuzhiyun if (ret < 0)
212*4882a593Smuzhiyun dev_warn(nau8824->dev, "Acquire semaphore timeout\n");
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun ret = down_interruptible(&nau8824->jd_sem);
215*4882a593Smuzhiyun if (ret < 0)
216*4882a593Smuzhiyun dev_warn(nau8824->dev, "Acquire semaphore fail\n");
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
nau8824_sema_release(struct nau8824 * nau8824)222*4882a593Smuzhiyun static inline void nau8824_sema_release(struct nau8824 *nau8824)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun up(&nau8824->jd_sem);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
nau8824_readable_reg(struct device * dev,unsigned int reg)227*4882a593Smuzhiyun static bool nau8824_readable_reg(struct device *dev, unsigned int reg)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun switch (reg) {
230*4882a593Smuzhiyun case NAU8824_REG_ENA_CTRL ... NAU8824_REG_FLL_VCO_RSV:
231*4882a593Smuzhiyun case NAU8824_REG_JACK_DET_CTRL:
232*4882a593Smuzhiyun case NAU8824_REG_INTERRUPT_SETTING_1:
233*4882a593Smuzhiyun case NAU8824_REG_IRQ:
234*4882a593Smuzhiyun case NAU8824_REG_CLEAR_INT_REG ... NAU8824_REG_VDET_THRESHOLD_4:
235*4882a593Smuzhiyun case NAU8824_REG_GPIO_SEL:
236*4882a593Smuzhiyun case NAU8824_REG_PORT0_I2S_PCM_CTRL_1 ... NAU8824_REG_TDM_CTRL:
237*4882a593Smuzhiyun case NAU8824_REG_ADC_HPF_FILTER ... NAU8824_REG_EQ4_EQ5:
238*4882a593Smuzhiyun case NAU8824_REG_ADC_CH0_DGAIN_CTRL ... NAU8824_REG_ADC_TO_DAC_ST:
239*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP12_ADC_CH01 ... NAU8824_REG_DRC_GAINL_ADC3:
240*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP12_DAC ... NAU8824_REG_DRC_GAIN_DAC_CH1:
241*4882a593Smuzhiyun case NAU8824_REG_CLASSG ... NAU8824_REG_OTP_EFUSE:
242*4882a593Smuzhiyun case NAU8824_REG_OTPDOUT_1 ... NAU8824_REG_OTPDOUT_2:
243*4882a593Smuzhiyun case NAU8824_REG_I2C_TIMEOUT:
244*4882a593Smuzhiyun case NAU8824_REG_I2C_DEVICE_ID ... NAU8824_REG_SAR_ADC_DATA_OUT:
245*4882a593Smuzhiyun case NAU8824_REG_BIAS_ADJ ... NAU8824_REG_CLASSD_GAIN_2:
246*4882a593Smuzhiyun case NAU8824_REG_ANALOG_ADC_1 ... NAU8824_REG_ATT_PORT1:
247*4882a593Smuzhiyun case NAU8824_REG_POWER_UP_CONTROL ... NAU8824_REG_CHARGE_PUMP_INPUT:
248*4882a593Smuzhiyun return true;
249*4882a593Smuzhiyun default:
250*4882a593Smuzhiyun return false;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
nau8824_writeable_reg(struct device * dev,unsigned int reg)255*4882a593Smuzhiyun static bool nau8824_writeable_reg(struct device *dev, unsigned int reg)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun switch (reg) {
258*4882a593Smuzhiyun case NAU8824_REG_RESET ... NAU8824_REG_FLL_VCO_RSV:
259*4882a593Smuzhiyun case NAU8824_REG_JACK_DET_CTRL:
260*4882a593Smuzhiyun case NAU8824_REG_INTERRUPT_SETTING_1:
261*4882a593Smuzhiyun case NAU8824_REG_CLEAR_INT_REG ... NAU8824_REG_VDET_THRESHOLD_4:
262*4882a593Smuzhiyun case NAU8824_REG_GPIO_SEL:
263*4882a593Smuzhiyun case NAU8824_REG_PORT0_I2S_PCM_CTRL_1 ... NAU8824_REG_TDM_CTRL:
264*4882a593Smuzhiyun case NAU8824_REG_ADC_HPF_FILTER ... NAU8824_REG_EQ4_EQ5:
265*4882a593Smuzhiyun case NAU8824_REG_ADC_CH0_DGAIN_CTRL ... NAU8824_REG_ADC_TO_DAC_ST:
266*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP12_ADC_CH01:
267*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP34_ADC_CH01:
268*4882a593Smuzhiyun case NAU8824_REG_DRC_SLOPE_ADC_CH01:
269*4882a593Smuzhiyun case NAU8824_REG_DRC_ATKDCY_ADC_CH01:
270*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP12_ADC_CH23:
271*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP34_ADC_CH23:
272*4882a593Smuzhiyun case NAU8824_REG_DRC_SLOPE_ADC_CH23:
273*4882a593Smuzhiyun case NAU8824_REG_DRC_ATKDCY_ADC_CH23:
274*4882a593Smuzhiyun case NAU8824_REG_DRC_KNEE_IP12_DAC ... NAU8824_REG_DRC_ATKDCY_DAC:
275*4882a593Smuzhiyun case NAU8824_REG_CLASSG ... NAU8824_REG_OTP_EFUSE:
276*4882a593Smuzhiyun case NAU8824_REG_I2C_TIMEOUT:
277*4882a593Smuzhiyun case NAU8824_REG_BIAS_ADJ ... NAU8824_REG_CLASSD_GAIN_2:
278*4882a593Smuzhiyun case NAU8824_REG_ANALOG_ADC_1 ... NAU8824_REG_ATT_PORT1:
279*4882a593Smuzhiyun case NAU8824_REG_POWER_UP_CONTROL ... NAU8824_REG_CHARGE_PUMP_CONTROL:
280*4882a593Smuzhiyun return true;
281*4882a593Smuzhiyun default:
282*4882a593Smuzhiyun return false;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
nau8824_volatile_reg(struct device * dev,unsigned int reg)286*4882a593Smuzhiyun static bool nau8824_volatile_reg(struct device *dev, unsigned int reg)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun switch (reg) {
289*4882a593Smuzhiyun case NAU8824_REG_RESET:
290*4882a593Smuzhiyun case NAU8824_REG_IRQ ... NAU8824_REG_CLEAR_INT_REG:
291*4882a593Smuzhiyun case NAU8824_REG_DRC_GAINL_ADC0 ... NAU8824_REG_DRC_GAINL_ADC3:
292*4882a593Smuzhiyun case NAU8824_REG_DRC_GAIN_DAC_CH0 ... NAU8824_REG_DRC_GAIN_DAC_CH1:
293*4882a593Smuzhiyun case NAU8824_REG_OTPDOUT_1 ... NAU8824_REG_OTPDOUT_2:
294*4882a593Smuzhiyun case NAU8824_REG_I2C_DEVICE_ID ... NAU8824_REG_SAR_ADC_DATA_OUT:
295*4882a593Smuzhiyun case NAU8824_REG_CHARGE_PUMP_INPUT:
296*4882a593Smuzhiyun return true;
297*4882a593Smuzhiyun default:
298*4882a593Smuzhiyun return false;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const char * const nau8824_companding[] = {
303*4882a593Smuzhiyun "Off", "NC", "u-law", "A-law" };
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const struct soc_enum nau8824_companding_adc_enum =
306*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_PORT0_I2S_PCM_CTRL_1, 12,
307*4882a593Smuzhiyun ARRAY_SIZE(nau8824_companding), nau8824_companding);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static const struct soc_enum nau8824_companding_dac_enum =
310*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_PORT0_I2S_PCM_CTRL_1, 14,
311*4882a593Smuzhiyun ARRAY_SIZE(nau8824_companding), nau8824_companding);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const char * const nau8824_adc_decimation[] = {
314*4882a593Smuzhiyun "32", "64", "128", "256" };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static const struct soc_enum nau8824_adc_decimation_enum =
317*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_ADC_FILTER_CTRL, 0,
318*4882a593Smuzhiyun ARRAY_SIZE(nau8824_adc_decimation), nau8824_adc_decimation);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static const char * const nau8824_dac_oversampl[] = {
321*4882a593Smuzhiyun "64", "256", "128", "", "32" };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun static const struct soc_enum nau8824_dac_oversampl_enum =
324*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_DAC_FILTER_CTRL_1, 0,
325*4882a593Smuzhiyun ARRAY_SIZE(nau8824_dac_oversampl), nau8824_dac_oversampl);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const char * const nau8824_input_channel[] = {
328*4882a593Smuzhiyun "Input CH0", "Input CH1", "Input CH2", "Input CH3" };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const struct soc_enum nau8824_adc_ch0_enum =
331*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH0_DGAIN_CTRL, 9,
332*4882a593Smuzhiyun ARRAY_SIZE(nau8824_input_channel), nau8824_input_channel);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun static const struct soc_enum nau8824_adc_ch1_enum =
335*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH1_DGAIN_CTRL, 9,
336*4882a593Smuzhiyun ARRAY_SIZE(nau8824_input_channel), nau8824_input_channel);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static const struct soc_enum nau8824_adc_ch2_enum =
339*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH2_DGAIN_CTRL, 9,
340*4882a593Smuzhiyun ARRAY_SIZE(nau8824_input_channel), nau8824_input_channel);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct soc_enum nau8824_adc_ch3_enum =
343*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH3_DGAIN_CTRL, 9,
344*4882a593Smuzhiyun ARRAY_SIZE(nau8824_input_channel), nau8824_input_channel);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun static const char * const nau8824_tdm_slot[] = {
347*4882a593Smuzhiyun "Slot 0", "Slot 1", "Slot 2", "Slot 3" };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const struct soc_enum nau8824_dac_left_sel_enum =
350*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_TDM_CTRL, 6,
351*4882a593Smuzhiyun ARRAY_SIZE(nau8824_tdm_slot), nau8824_tdm_slot);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const struct soc_enum nau8824_dac_right_sel_enum =
354*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8824_REG_TDM_CTRL, 4,
355*4882a593Smuzhiyun ARRAY_SIZE(nau8824_tdm_slot), nau8824_tdm_slot);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX_MUTE(spk_vol_tlv, 0, 2400);
358*4882a593Smuzhiyun static const DECLARE_TLV_DB_MINMAX(hp_vol_tlv, -3000, 0);
359*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, 0, 200, 0);
360*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(dmic_vol_tlv, -12800, 50, 0);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_snd_controls[] = {
363*4882a593Smuzhiyun SOC_ENUM("ADC Companding", nau8824_companding_adc_enum),
364*4882a593Smuzhiyun SOC_ENUM("DAC Companding", nau8824_companding_dac_enum),
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun SOC_ENUM("ADC Decimation Rate", nau8824_adc_decimation_enum),
367*4882a593Smuzhiyun SOC_ENUM("DAC Oversampling Rate", nau8824_dac_oversampl_enum),
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Right DACR Volume",
370*4882a593Smuzhiyun NAU8824_REG_CLASSD_GAIN_1, 8, 0x1f, 0, spk_vol_tlv),
371*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Left DACL Volume",
372*4882a593Smuzhiyun NAU8824_REG_CLASSD_GAIN_2, 0, 0x1f, 0, spk_vol_tlv),
373*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Left DACR Volume",
374*4882a593Smuzhiyun NAU8824_REG_CLASSD_GAIN_1, 0, 0x1f, 0, spk_vol_tlv),
375*4882a593Smuzhiyun SOC_SINGLE_TLV("Speaker Right DACL Volume",
376*4882a593Smuzhiyun NAU8824_REG_CLASSD_GAIN_2, 8, 0x1f, 0, spk_vol_tlv),
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun SOC_SINGLE_TLV("Headphone Right DACR Volume",
379*4882a593Smuzhiyun NAU8824_REG_ATT_PORT0, 8, 0x1f, 0, hp_vol_tlv),
380*4882a593Smuzhiyun SOC_SINGLE_TLV("Headphone Left DACL Volume",
381*4882a593Smuzhiyun NAU8824_REG_ATT_PORT0, 0, 0x1f, 0, hp_vol_tlv),
382*4882a593Smuzhiyun SOC_SINGLE_TLV("Headphone Right DACL Volume",
383*4882a593Smuzhiyun NAU8824_REG_ATT_PORT1, 8, 0x1f, 0, hp_vol_tlv),
384*4882a593Smuzhiyun SOC_SINGLE_TLV("Headphone Left DACR Volume",
385*4882a593Smuzhiyun NAU8824_REG_ATT_PORT1, 0, 0x1f, 0, hp_vol_tlv),
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun SOC_SINGLE_TLV("MIC1 Volume", NAU8824_REG_FEPGA_II,
388*4882a593Smuzhiyun NAU8824_FEPGA_GAINL_SFT, 0x12, 0, mic_vol_tlv),
389*4882a593Smuzhiyun SOC_SINGLE_TLV("MIC2 Volume", NAU8824_REG_FEPGA_II,
390*4882a593Smuzhiyun NAU8824_FEPGA_GAINR_SFT, 0x12, 0, mic_vol_tlv),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun SOC_SINGLE_TLV("DMIC1 Volume", NAU8824_REG_ADC_CH0_DGAIN_CTRL,
393*4882a593Smuzhiyun 0, 0x164, 0, dmic_vol_tlv),
394*4882a593Smuzhiyun SOC_SINGLE_TLV("DMIC2 Volume", NAU8824_REG_ADC_CH1_DGAIN_CTRL,
395*4882a593Smuzhiyun 0, 0x164, 0, dmic_vol_tlv),
396*4882a593Smuzhiyun SOC_SINGLE_TLV("DMIC3 Volume", NAU8824_REG_ADC_CH2_DGAIN_CTRL,
397*4882a593Smuzhiyun 0, 0x164, 0, dmic_vol_tlv),
398*4882a593Smuzhiyun SOC_SINGLE_TLV("DMIC4 Volume", NAU8824_REG_ADC_CH3_DGAIN_CTRL,
399*4882a593Smuzhiyun 0, 0x164, 0, dmic_vol_tlv),
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun SOC_ENUM("ADC CH0 Select", nau8824_adc_ch0_enum),
402*4882a593Smuzhiyun SOC_ENUM("ADC CH1 Select", nau8824_adc_ch1_enum),
403*4882a593Smuzhiyun SOC_ENUM("ADC CH2 Select", nau8824_adc_ch2_enum),
404*4882a593Smuzhiyun SOC_ENUM("ADC CH3 Select", nau8824_adc_ch3_enum),
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun SOC_SINGLE("ADC CH0 TX Switch", NAU8824_REG_TDM_CTRL, 0, 1, 0),
407*4882a593Smuzhiyun SOC_SINGLE("ADC CH1 TX Switch", NAU8824_REG_TDM_CTRL, 1, 1, 0),
408*4882a593Smuzhiyun SOC_SINGLE("ADC CH2 TX Switch", NAU8824_REG_TDM_CTRL, 2, 1, 0),
409*4882a593Smuzhiyun SOC_SINGLE("ADC CH3 TX Switch", NAU8824_REG_TDM_CTRL, 3, 1, 0),
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun SOC_ENUM("DACL Channel Source", nau8824_dac_left_sel_enum),
412*4882a593Smuzhiyun SOC_ENUM("DACR Channel Source", nau8824_dac_right_sel_enum),
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun SOC_SINGLE("DACL LR Mix", NAU8824_REG_DAC_MUTE_CTRL, 0, 1, 0),
415*4882a593Smuzhiyun SOC_SINGLE("DACR LR Mix", NAU8824_REG_DAC_MUTE_CTRL, 1, 1, 0),
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun SOC_SINGLE("THD for key media",
418*4882a593Smuzhiyun NAU8824_REG_VDET_THRESHOLD_1, 8, 0xff, 0),
419*4882a593Smuzhiyun SOC_SINGLE("THD for key voice command",
420*4882a593Smuzhiyun NAU8824_REG_VDET_THRESHOLD_1, 0, 0xff, 0),
421*4882a593Smuzhiyun SOC_SINGLE("THD for key volume up",
422*4882a593Smuzhiyun NAU8824_REG_VDET_THRESHOLD_2, 8, 0xff, 0),
423*4882a593Smuzhiyun SOC_SINGLE("THD for key volume down",
424*4882a593Smuzhiyun NAU8824_REG_VDET_THRESHOLD_2, 0, 0xff, 0),
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
nau8824_output_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)427*4882a593Smuzhiyun static int nau8824_output_dac_event(struct snd_soc_dapm_widget *w,
428*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
431*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun switch (event) {
434*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
435*4882a593Smuzhiyun /* Disables the TESTDAC to let DAC signal pass through. */
436*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_ENABLE_LO,
437*4882a593Smuzhiyun NAU8824_TEST_DAC_EN, 0);
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
440*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_ENABLE_LO,
441*4882a593Smuzhiyun NAU8824_TEST_DAC_EN, NAU8824_TEST_DAC_EN);
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun default:
444*4882a593Smuzhiyun return -EINVAL;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
nau8824_spk_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)450*4882a593Smuzhiyun static int nau8824_spk_event(struct snd_soc_dapm_widget *w,
451*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
454*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun switch (event) {
457*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
458*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
459*4882a593Smuzhiyun NAU8824_REG_ANALOG_CONTROL_2,
460*4882a593Smuzhiyun NAU8824_CLASSD_CLAMP_DIS, NAU8824_CLASSD_CLAMP_DIS);
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
463*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
464*4882a593Smuzhiyun NAU8824_REG_ANALOG_CONTROL_2,
465*4882a593Smuzhiyun NAU8824_CLASSD_CLAMP_DIS, 0);
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun default:
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
nau8824_pump_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)474*4882a593Smuzhiyun static int nau8824_pump_event(struct snd_soc_dapm_widget *w,
475*4882a593Smuzhiyun struct snd_kcontrol *kcontrol, int event)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
478*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun switch (event) {
481*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
482*4882a593Smuzhiyun /* Prevent startup click by letting charge pump to ramp up */
483*4882a593Smuzhiyun msleep(10);
484*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
485*4882a593Smuzhiyun NAU8824_REG_CHARGE_PUMP_CONTROL,
486*4882a593Smuzhiyun NAU8824_JAMNODCLOW, NAU8824_JAMNODCLOW);
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
489*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
490*4882a593Smuzhiyun NAU8824_REG_CHARGE_PUMP_CONTROL,
491*4882a593Smuzhiyun NAU8824_JAMNODCLOW, 0);
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun return -EINVAL;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
system_clock_control(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)500*4882a593Smuzhiyun static int system_clock_control(struct snd_soc_dapm_widget *w,
501*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
504*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
505*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
506*4882a593Smuzhiyun unsigned int value;
507*4882a593Smuzhiyun bool clk_fll, error;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun if (SND_SOC_DAPM_EVENT_OFF(event)) {
510*4882a593Smuzhiyun dev_dbg(nau8824->dev, "system clock control : POWER OFF\n");
511*4882a593Smuzhiyun /* Set clock source to disable or internal clock before the
512*4882a593Smuzhiyun * playback or capture end. Codec needs clock for Jack
513*4882a593Smuzhiyun * detection and button press if jack inserted; otherwise,
514*4882a593Smuzhiyun * the clock should be closed.
515*4882a593Smuzhiyun */
516*4882a593Smuzhiyun if (nau8824_is_jack_inserted(nau8824)) {
517*4882a593Smuzhiyun nau8824_config_sysclk(nau8824,
518*4882a593Smuzhiyun NAU8824_CLK_INTERNAL, 0);
519*4882a593Smuzhiyun } else {
520*4882a593Smuzhiyun nau8824_config_sysclk(nau8824, NAU8824_CLK_DIS, 0);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun } else {
523*4882a593Smuzhiyun dev_dbg(nau8824->dev, "system clock control : POWER ON\n");
524*4882a593Smuzhiyun /* Check the clock source setting is proper or not
525*4882a593Smuzhiyun * no matter the source is from FLL or MCLK.
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_FLL1, &value);
528*4882a593Smuzhiyun clk_fll = value & NAU8824_FLL_RATIO_MASK;
529*4882a593Smuzhiyun /* It's error to use internal clock when playback */
530*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_FLL6, &value);
531*4882a593Smuzhiyun error = value & NAU8824_DCO_EN;
532*4882a593Smuzhiyun if (!error) {
533*4882a593Smuzhiyun /* Check error depending on source is FLL or MCLK. */
534*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_CLK_DIVIDER, &value);
535*4882a593Smuzhiyun if (clk_fll)
536*4882a593Smuzhiyun error = !(value & NAU8824_CLK_SRC_VCO);
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun error = value & NAU8824_CLK_SRC_VCO;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun /* Recover the clock source setting if error. */
541*4882a593Smuzhiyun if (error) {
542*4882a593Smuzhiyun if (clk_fll) {
543*4882a593Smuzhiyun regmap_update_bits(regmap,
544*4882a593Smuzhiyun NAU8824_REG_FLL6, NAU8824_DCO_EN, 0);
545*4882a593Smuzhiyun regmap_update_bits(regmap,
546*4882a593Smuzhiyun NAU8824_REG_CLK_DIVIDER,
547*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK,
548*4882a593Smuzhiyun NAU8824_CLK_SRC_VCO);
549*4882a593Smuzhiyun } else {
550*4882a593Smuzhiyun nau8824_config_sysclk(nau8824,
551*4882a593Smuzhiyun NAU8824_CLK_MCLK, 0);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
dmic_clock_control(struct snd_soc_dapm_widget * w,struct snd_kcontrol * k,int event)559*4882a593Smuzhiyun static int dmic_clock_control(struct snd_soc_dapm_widget *w,
560*4882a593Smuzhiyun struct snd_kcontrol *k, int event)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
563*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
564*4882a593Smuzhiyun int src;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* The DMIC clock is gotten from system clock (256fs) divided by
567*4882a593Smuzhiyun * DMIC_SRC (1, 2, 4, 8, 16, 32). The clock has to be equal or
568*4882a593Smuzhiyun * less than 3.072 MHz.
569*4882a593Smuzhiyun */
570*4882a593Smuzhiyun for (src = 0; src < 5; src++) {
571*4882a593Smuzhiyun if ((0x1 << (8 - src)) * nau8824->fs <= DMIC_CLK)
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun dev_dbg(nau8824->dev, "dmic src %d for mclk %d\n", src, nau8824->fs * 256);
575*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_CLK_DIVIDER,
576*4882a593Smuzhiyun NAU8824_CLK_DMIC_SRC_MASK, (src << NAU8824_CLK_DMIC_SRC_SFT));
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun return 0;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_ch0_dmic =
582*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL,
583*4882a593Smuzhiyun NAU8824_ADC_CH0_DMIC_SFT, 1, 0);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_ch1_dmic =
586*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL,
587*4882a593Smuzhiyun NAU8824_ADC_CH1_DMIC_SFT, 1, 0);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_ch2_dmic =
590*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL,
591*4882a593Smuzhiyun NAU8824_ADC_CH2_DMIC_SFT, 1, 0);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_ch3_dmic =
594*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL,
595*4882a593Smuzhiyun NAU8824_ADC_CH3_DMIC_SFT, 1, 0);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_left_mixer[] = {
598*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC Switch", NAU8824_REG_FEPGA,
599*4882a593Smuzhiyun NAU8824_FEPGA_MODEL_MIC1_SFT, 1, 0),
600*4882a593Smuzhiyun SOC_DAPM_SINGLE("HSMIC Switch", NAU8824_REG_FEPGA,
601*4882a593Smuzhiyun NAU8824_FEPGA_MODEL_HSMIC_SFT, 1, 0),
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_adc_right_mixer[] = {
605*4882a593Smuzhiyun SOC_DAPM_SINGLE("MIC Switch", NAU8824_REG_FEPGA,
606*4882a593Smuzhiyun NAU8824_FEPGA_MODER_MIC2_SFT, 1, 0),
607*4882a593Smuzhiyun SOC_DAPM_SINGLE("HSMIC Switch", NAU8824_REG_FEPGA,
608*4882a593Smuzhiyun NAU8824_FEPGA_MODER_HSMIC_SFT, 1, 0),
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_hp_left_mixer[] = {
612*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Right Switch", NAU8824_REG_ENABLE_LO,
613*4882a593Smuzhiyun NAU8824_DACR_HPL_EN_SFT, 1, 0),
614*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Left Switch", NAU8824_REG_ENABLE_LO,
615*4882a593Smuzhiyun NAU8824_DACL_HPL_EN_SFT, 1, 0),
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_hp_right_mixer[] = {
619*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Left Switch", NAU8824_REG_ENABLE_LO,
620*4882a593Smuzhiyun NAU8824_DACL_HPR_EN_SFT, 1, 0),
621*4882a593Smuzhiyun SOC_DAPM_SINGLE("DAC Right Switch", NAU8824_REG_ENABLE_LO,
622*4882a593Smuzhiyun NAU8824_DACR_HPR_EN_SFT, 1, 0),
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static const char * const nau8824_dac_src[] = { "DACL", "DACR" };
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
628*4882a593Smuzhiyun nau8824_dacl_enum, NAU8824_REG_DAC_CH0_DGAIN_CTRL,
629*4882a593Smuzhiyun NAU8824_DAC_CH0_SEL_SFT, nau8824_dac_src);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(
632*4882a593Smuzhiyun nau8824_dacr_enum, NAU8824_REG_DAC_CH1_DGAIN_CTRL,
633*4882a593Smuzhiyun NAU8824_DAC_CH1_SEL_SFT, nau8824_dac_src);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_dacl_mux =
636*4882a593Smuzhiyun SOC_DAPM_ENUM("DACL Source", nau8824_dacl_enum);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8824_dacr_mux =
639*4882a593Smuzhiyun SOC_DAPM_ENUM("DACR Source", nau8824_dacr_enum);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static const struct snd_soc_dapm_widget nau8824_dapm_widgets[] = {
643*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("System Clock", SND_SOC_NOPM, 0, 0,
644*4882a593Smuzhiyun system_clock_control, SND_SOC_DAPM_POST_PMD |
645*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("HSMIC1"),
648*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("HSMIC2"),
649*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC1"),
650*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("MIC2"),
651*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC1"),
652*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC2"),
653*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC3"),
654*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("DMIC4"),
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SAR", NAU8824_REG_SAR_ADC,
657*4882a593Smuzhiyun NAU8824_SAR_ADC_EN_SFT, 0, NULL, 0),
658*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("MICBIAS", NAU8824_REG_MIC_BIAS,
659*4882a593Smuzhiyun NAU8824_MICBIAS_POWERUP_SFT, 0, NULL, 0),
660*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC12 Power", NAU8824_REG_BIAS_ADJ,
661*4882a593Smuzhiyun NAU8824_DMIC1_EN_SFT, 0, NULL, 0),
662*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC34 Power", NAU8824_REG_BIAS_ADJ,
663*4882a593Smuzhiyun NAU8824_DMIC2_EN_SFT, 0, NULL, 0),
664*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DMIC Clock", SND_SOC_NOPM, 0, 0,
665*4882a593Smuzhiyun dmic_clock_control, SND_SOC_DAPM_POST_PMU),
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DMIC1 Enable", SND_SOC_NOPM,
668*4882a593Smuzhiyun 0, 0, &nau8824_adc_ch0_dmic),
669*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DMIC2 Enable", SND_SOC_NOPM,
670*4882a593Smuzhiyun 0, 0, &nau8824_adc_ch1_dmic),
671*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DMIC3 Enable", SND_SOC_NOPM,
672*4882a593Smuzhiyun 0, 0, &nau8824_adc_ch2_dmic),
673*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("DMIC4 Enable", SND_SOC_NOPM,
674*4882a593Smuzhiyun 0, 0, &nau8824_adc_ch3_dmic),
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left ADC", NAU8824_REG_POWER_UP_CONTROL,
677*4882a593Smuzhiyun 12, 0, nau8824_adc_left_mixer,
678*4882a593Smuzhiyun ARRAY_SIZE(nau8824_adc_left_mixer)),
679*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right ADC", NAU8824_REG_POWER_UP_CONTROL,
680*4882a593Smuzhiyun 13, 0, nau8824_adc_right_mixer,
681*4882a593Smuzhiyun ARRAY_SIZE(nau8824_adc_right_mixer)),
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCL", NULL, NAU8824_REG_ANALOG_ADC_2,
684*4882a593Smuzhiyun NAU8824_ADCL_EN_SFT, 0),
685*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADCR", NULL, NAU8824_REG_ANALOG_ADC_2,
686*4882a593Smuzhiyun NAU8824_ADCR_EN_SFT, 0),
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("AIFTX", "Capture", 0, SND_SOC_NOPM, 0, 0),
689*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("AIFRX", "Playback", 0, SND_SOC_NOPM, 0, 0),
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL", NULL, NAU8824_REG_RDAC,
692*4882a593Smuzhiyun NAU8824_DACL_EN_SFT, 0),
693*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DACL Clock", NAU8824_REG_RDAC,
694*4882a593Smuzhiyun NAU8824_DACL_CLK_SFT, 0, NULL, 0),
695*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR", NULL, NAU8824_REG_RDAC,
696*4882a593Smuzhiyun NAU8824_DACR_EN_SFT, 0),
697*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DACR Clock", NAU8824_REG_RDAC,
698*4882a593Smuzhiyun NAU8824_DACR_CLK_SFT, 0, NULL, 0),
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DACL Mux", SND_SOC_NOPM, 0, 0, &nau8824_dacl_mux),
701*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DACR Mux", SND_SOC_NOPM, 0, 0, &nau8824_dacr_mux),
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("Output DACL", 0, NAU8824_REG_CHARGE_PUMP_CONTROL,
704*4882a593Smuzhiyun 8, 1, nau8824_output_dac_event,
705*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
706*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("Output DACR", 0, NAU8824_REG_CHARGE_PUMP_CONTROL,
707*4882a593Smuzhiyun 9, 1, nau8824_output_dac_event,
708*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("ClassD", 0, NAU8824_REG_CLASSD_GAIN_1,
711*4882a593Smuzhiyun NAU8824_CLASSD_EN_SFT, 0, nau8824_spk_event,
712*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Left Headphone", NAU8824_REG_CLASSG,
715*4882a593Smuzhiyun NAU8824_CLASSG_LDAC_EN_SFT, 0, nau8824_hp_left_mixer,
716*4882a593Smuzhiyun ARRAY_SIZE(nau8824_hp_left_mixer)),
717*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("Right Headphone", NAU8824_REG_CLASSG,
718*4882a593Smuzhiyun NAU8824_CLASSG_RDAC_EN_SFT, 0, nau8824_hp_right_mixer,
719*4882a593Smuzhiyun ARRAY_SIZE(nau8824_hp_right_mixer)),
720*4882a593Smuzhiyun SND_SOC_DAPM_PGA_S("Charge Pump", 1, NAU8824_REG_CHARGE_PUMP_CONTROL,
721*4882a593Smuzhiyun NAU8824_CHARGE_PUMP_EN_SFT, 0, nau8824_pump_event,
722*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
723*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Output Driver L",
724*4882a593Smuzhiyun NAU8824_REG_POWER_UP_CONTROL, 3, 0, NULL, 0),
725*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Output Driver R",
726*4882a593Smuzhiyun NAU8824_REG_POWER_UP_CONTROL, 2, 0, NULL, 0),
727*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Main Driver L",
728*4882a593Smuzhiyun NAU8824_REG_POWER_UP_CONTROL, 1, 0, NULL, 0),
729*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Main Driver R",
730*4882a593Smuzhiyun NAU8824_REG_POWER_UP_CONTROL, 0, 0, NULL, 0),
731*4882a593Smuzhiyun SND_SOC_DAPM_PGA("HP Boost Driver", NAU8824_REG_BOOST,
732*4882a593Smuzhiyun NAU8824_HP_BOOST_DIS_SFT, 1, NULL, 0),
733*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Class G", NAU8824_REG_CLASSG,
734*4882a593Smuzhiyun NAU8824_CLASSG_EN_SFT, 0, NULL, 0),
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTL"),
737*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("SPKOUTR"),
738*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOL"),
739*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("HPOR"),
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static const struct snd_soc_dapm_route nau8824_dapm_routes[] = {
743*4882a593Smuzhiyun {"DMIC1 Enable", "Switch", "DMIC1"},
744*4882a593Smuzhiyun {"DMIC2 Enable", "Switch", "DMIC2"},
745*4882a593Smuzhiyun {"DMIC3 Enable", "Switch", "DMIC3"},
746*4882a593Smuzhiyun {"DMIC4 Enable", "Switch", "DMIC4"},
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun {"DMIC1", NULL, "DMIC12 Power"},
749*4882a593Smuzhiyun {"DMIC2", NULL, "DMIC12 Power"},
750*4882a593Smuzhiyun {"DMIC3", NULL, "DMIC34 Power"},
751*4882a593Smuzhiyun {"DMIC4", NULL, "DMIC34 Power"},
752*4882a593Smuzhiyun {"DMIC12 Power", NULL, "DMIC Clock"},
753*4882a593Smuzhiyun {"DMIC34 Power", NULL, "DMIC Clock"},
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun {"Left ADC", "MIC Switch", "MIC1"},
756*4882a593Smuzhiyun {"Left ADC", "HSMIC Switch", "HSMIC1"},
757*4882a593Smuzhiyun {"Right ADC", "MIC Switch", "MIC2"},
758*4882a593Smuzhiyun {"Right ADC", "HSMIC Switch", "HSMIC2"},
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun {"ADCL", NULL, "Left ADC"},
761*4882a593Smuzhiyun {"ADCR", NULL, "Right ADC"},
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun {"AIFTX", NULL, "MICBIAS"},
764*4882a593Smuzhiyun {"AIFTX", NULL, "ADCL"},
765*4882a593Smuzhiyun {"AIFTX", NULL, "ADCR"},
766*4882a593Smuzhiyun {"AIFTX", NULL, "DMIC1 Enable"},
767*4882a593Smuzhiyun {"AIFTX", NULL, "DMIC2 Enable"},
768*4882a593Smuzhiyun {"AIFTX", NULL, "DMIC3 Enable"},
769*4882a593Smuzhiyun {"AIFTX", NULL, "DMIC4 Enable"},
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun {"AIFTX", NULL, "System Clock"},
772*4882a593Smuzhiyun {"AIFRX", NULL, "System Clock"},
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun {"DACL", NULL, "AIFRX"},
775*4882a593Smuzhiyun {"DACL", NULL, "DACL Clock"},
776*4882a593Smuzhiyun {"DACR", NULL, "AIFRX"},
777*4882a593Smuzhiyun {"DACR", NULL, "DACR Clock"},
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun {"DACL Mux", "DACL", "DACL"},
780*4882a593Smuzhiyun {"DACL Mux", "DACR", "DACR"},
781*4882a593Smuzhiyun {"DACR Mux", "DACL", "DACL"},
782*4882a593Smuzhiyun {"DACR Mux", "DACR", "DACR"},
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun {"Output DACL", NULL, "DACL Mux"},
785*4882a593Smuzhiyun {"Output DACR", NULL, "DACR Mux"},
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun {"ClassD", NULL, "Output DACL"},
788*4882a593Smuzhiyun {"ClassD", NULL, "Output DACR"},
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun {"Left Headphone", "DAC Left Switch", "Output DACL"},
791*4882a593Smuzhiyun {"Left Headphone", "DAC Right Switch", "Output DACR"},
792*4882a593Smuzhiyun {"Right Headphone", "DAC Left Switch", "Output DACL"},
793*4882a593Smuzhiyun {"Right Headphone", "DAC Right Switch", "Output DACR"},
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun {"Charge Pump", NULL, "Left Headphone"},
796*4882a593Smuzhiyun {"Charge Pump", NULL, "Right Headphone"},
797*4882a593Smuzhiyun {"Output Driver L", NULL, "Charge Pump"},
798*4882a593Smuzhiyun {"Output Driver R", NULL, "Charge Pump"},
799*4882a593Smuzhiyun {"Main Driver L", NULL, "Output Driver L"},
800*4882a593Smuzhiyun {"Main Driver R", NULL, "Output Driver R"},
801*4882a593Smuzhiyun {"Class G", NULL, "Main Driver L"},
802*4882a593Smuzhiyun {"Class G", NULL, "Main Driver R"},
803*4882a593Smuzhiyun {"HP Boost Driver", NULL, "Class G"},
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun {"SPKOUTL", NULL, "ClassD"},
806*4882a593Smuzhiyun {"SPKOUTR", NULL, "ClassD"},
807*4882a593Smuzhiyun {"HPOL", NULL, "HP Boost Driver"},
808*4882a593Smuzhiyun {"HPOR", NULL, "HP Boost Driver"},
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun
nau8824_is_jack_inserted(struct nau8824 * nau8824)811*4882a593Smuzhiyun static bool nau8824_is_jack_inserted(struct nau8824 *nau8824)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct snd_soc_jack *jack = nau8824->jack;
814*4882a593Smuzhiyun bool insert = false;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (nau8824->irq && jack)
817*4882a593Smuzhiyun insert = jack->status & SND_JACK_HEADPHONE;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return insert;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
nau8824_int_status_clear_all(struct regmap * regmap)822*4882a593Smuzhiyun static void nau8824_int_status_clear_all(struct regmap *regmap)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun int active_irq, clear_irq, i;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* Reset the intrruption status from rightmost bit if the corres-
827*4882a593Smuzhiyun * ponding irq event occurs.
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_IRQ, &active_irq);
830*4882a593Smuzhiyun for (i = 0; i < NAU8824_REG_DATA_LEN; i++) {
831*4882a593Smuzhiyun clear_irq = (0x1 << i);
832*4882a593Smuzhiyun if (active_irq & clear_irq)
833*4882a593Smuzhiyun regmap_write(regmap,
834*4882a593Smuzhiyun NAU8824_REG_CLEAR_INT_REG, clear_irq);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
nau8824_dapm_disable_pin(struct nau8824 * nau8824,const char * pin)838*4882a593Smuzhiyun static void nau8824_dapm_disable_pin(struct nau8824 *nau8824, const char *pin)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = nau8824->dapm;
841*4882a593Smuzhiyun const char *prefix = dapm->component->name_prefix;
842*4882a593Smuzhiyun char prefixed_pin[80];
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (prefix) {
845*4882a593Smuzhiyun snprintf(prefixed_pin, sizeof(prefixed_pin), "%s %s",
846*4882a593Smuzhiyun prefix, pin);
847*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, prefixed_pin);
848*4882a593Smuzhiyun } else {
849*4882a593Smuzhiyun snd_soc_dapm_disable_pin(dapm, pin);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
nau8824_dapm_enable_pin(struct nau8824 * nau8824,const char * pin)853*4882a593Smuzhiyun static void nau8824_dapm_enable_pin(struct nau8824 *nau8824, const char *pin)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = nau8824->dapm;
856*4882a593Smuzhiyun const char *prefix = dapm->component->name_prefix;
857*4882a593Smuzhiyun char prefixed_pin[80];
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (prefix) {
860*4882a593Smuzhiyun snprintf(prefixed_pin, sizeof(prefixed_pin), "%s %s",
861*4882a593Smuzhiyun prefix, pin);
862*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin(dapm, prefixed_pin);
863*4882a593Smuzhiyun } else {
864*4882a593Smuzhiyun snd_soc_dapm_force_enable_pin(dapm, pin);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun
nau8824_eject_jack(struct nau8824 * nau8824)868*4882a593Smuzhiyun static void nau8824_eject_jack(struct nau8824 *nau8824)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = nau8824->dapm;
871*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun /* Clear all interruption status */
874*4882a593Smuzhiyun nau8824_int_status_clear_all(regmap);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun nau8824_dapm_disable_pin(nau8824, "SAR");
877*4882a593Smuzhiyun nau8824_dapm_disable_pin(nau8824, "MICBIAS");
878*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Enable the insertion interruption, disable the ejection
881*4882a593Smuzhiyun * interruption, and then bypass de-bounce circuit.
882*4882a593Smuzhiyun */
883*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_INTERRUPT_SETTING,
884*4882a593Smuzhiyun NAU8824_IRQ_KEY_RELEASE_DIS | NAU8824_IRQ_KEY_SHORT_PRESS_DIS |
885*4882a593Smuzhiyun NAU8824_IRQ_EJECT_DIS | NAU8824_IRQ_INSERT_DIS,
886*4882a593Smuzhiyun NAU8824_IRQ_KEY_RELEASE_DIS | NAU8824_IRQ_KEY_SHORT_PRESS_DIS |
887*4882a593Smuzhiyun NAU8824_IRQ_EJECT_DIS);
888*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_INTERRUPT_SETTING_1,
889*4882a593Smuzhiyun NAU8824_IRQ_INSERT_EN | NAU8824_IRQ_EJECT_EN,
890*4882a593Smuzhiyun NAU8824_IRQ_INSERT_EN);
891*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ENA_CTRL,
892*4882a593Smuzhiyun NAU8824_JD_SLEEP_MODE, NAU8824_JD_SLEEP_MODE);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* Close clock for jack type detection at manual mode */
895*4882a593Smuzhiyun if (dapm->bias_level < SND_SOC_BIAS_PREPARE)
896*4882a593Smuzhiyun nau8824_config_sysclk(nau8824, NAU8824_CLK_DIS, 0);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
nau8824_jdet_work(struct work_struct * work)899*4882a593Smuzhiyun static void nau8824_jdet_work(struct work_struct *work)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct nau8824 *nau8824 = container_of(
902*4882a593Smuzhiyun work, struct nau8824, jdet_work);
903*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = nau8824->dapm;
904*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
905*4882a593Smuzhiyun int adc_value, event = 0, event_mask = 0;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun nau8824_dapm_enable_pin(nau8824, "MICBIAS");
908*4882a593Smuzhiyun nau8824_dapm_enable_pin(nau8824, "SAR");
909*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun msleep(100);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_SAR_ADC_DATA_OUT, &adc_value);
914*4882a593Smuzhiyun adc_value = adc_value & NAU8824_SAR_ADC_DATA_MASK;
915*4882a593Smuzhiyun dev_dbg(nau8824->dev, "SAR ADC data 0x%02x\n", adc_value);
916*4882a593Smuzhiyun if (adc_value < HEADSET_SARADC_THD) {
917*4882a593Smuzhiyun event |= SND_JACK_HEADPHONE;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun nau8824_dapm_disable_pin(nau8824, "SAR");
920*4882a593Smuzhiyun nau8824_dapm_disable_pin(nau8824, "MICBIAS");
921*4882a593Smuzhiyun snd_soc_dapm_sync(dapm);
922*4882a593Smuzhiyun } else {
923*4882a593Smuzhiyun event |= SND_JACK_HEADSET;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun event_mask |= SND_JACK_HEADSET;
926*4882a593Smuzhiyun snd_soc_jack_report(nau8824->jack, event, event_mask);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* Enable short key press and release interruption. */
929*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_INTERRUPT_SETTING,
930*4882a593Smuzhiyun NAU8824_IRQ_KEY_RELEASE_DIS |
931*4882a593Smuzhiyun NAU8824_IRQ_KEY_SHORT_PRESS_DIS, 0);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun nau8824_sema_release(nau8824);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
nau8824_setup_auto_irq(struct nau8824 * nau8824)936*4882a593Smuzhiyun static void nau8824_setup_auto_irq(struct nau8824 *nau8824)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* Enable jack ejection interruption. */
941*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_INTERRUPT_SETTING_1,
942*4882a593Smuzhiyun NAU8824_IRQ_INSERT_EN | NAU8824_IRQ_EJECT_EN,
943*4882a593Smuzhiyun NAU8824_IRQ_EJECT_EN);
944*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_INTERRUPT_SETTING,
945*4882a593Smuzhiyun NAU8824_IRQ_EJECT_DIS, 0);
946*4882a593Smuzhiyun /* Enable internal VCO needed for interruptions */
947*4882a593Smuzhiyun if (nau8824->dapm->bias_level < SND_SOC_BIAS_PREPARE)
948*4882a593Smuzhiyun nau8824_config_sysclk(nau8824, NAU8824_CLK_INTERNAL, 0);
949*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ENA_CTRL,
950*4882a593Smuzhiyun NAU8824_JD_SLEEP_MODE, 0);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
nau8824_button_decode(int value)953*4882a593Smuzhiyun static int nau8824_button_decode(int value)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun int buttons = 0;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* The chip supports up to 8 buttons, but ALSA defines
958*4882a593Smuzhiyun * only 6 buttons.
959*4882a593Smuzhiyun */
960*4882a593Smuzhiyun if (value & BIT(0))
961*4882a593Smuzhiyun buttons |= SND_JACK_BTN_0;
962*4882a593Smuzhiyun if (value & BIT(1))
963*4882a593Smuzhiyun buttons |= SND_JACK_BTN_1;
964*4882a593Smuzhiyun if (value & BIT(2))
965*4882a593Smuzhiyun buttons |= SND_JACK_BTN_2;
966*4882a593Smuzhiyun if (value & BIT(3))
967*4882a593Smuzhiyun buttons |= SND_JACK_BTN_3;
968*4882a593Smuzhiyun if (value & BIT(4))
969*4882a593Smuzhiyun buttons |= SND_JACK_BTN_4;
970*4882a593Smuzhiyun if (value & BIT(5))
971*4882a593Smuzhiyun buttons |= SND_JACK_BTN_5;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun return buttons;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun #define NAU8824_BUTTONS (SND_JACK_BTN_0 | SND_JACK_BTN_1 | \
977*4882a593Smuzhiyun SND_JACK_BTN_2 | SND_JACK_BTN_3)
978*4882a593Smuzhiyun
nau8824_interrupt(int irq,void * data)979*4882a593Smuzhiyun static irqreturn_t nau8824_interrupt(int irq, void *data)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct nau8824 *nau8824 = (struct nau8824 *)data;
982*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
983*4882a593Smuzhiyun int active_irq, clear_irq = 0, event = 0, event_mask = 0;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (regmap_read(regmap, NAU8824_REG_IRQ, &active_irq)) {
986*4882a593Smuzhiyun dev_err(nau8824->dev, "failed to read irq status\n");
987*4882a593Smuzhiyun return IRQ_NONE;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun dev_dbg(nau8824->dev, "IRQ %x\n", active_irq);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun if (active_irq & NAU8824_JACK_EJECTION_DETECTED) {
992*4882a593Smuzhiyun nau8824_eject_jack(nau8824);
993*4882a593Smuzhiyun event_mask |= SND_JACK_HEADSET;
994*4882a593Smuzhiyun clear_irq = NAU8824_JACK_EJECTION_DETECTED;
995*4882a593Smuzhiyun /* release semaphore held after resume,
996*4882a593Smuzhiyun * and cancel jack detection
997*4882a593Smuzhiyun */
998*4882a593Smuzhiyun nau8824_sema_release(nau8824);
999*4882a593Smuzhiyun cancel_work_sync(&nau8824->jdet_work);
1000*4882a593Smuzhiyun } else if (active_irq & NAU8824_KEY_SHORT_PRESS_IRQ) {
1001*4882a593Smuzhiyun int key_status, button_pressed;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun regmap_read(regmap, NAU8824_REG_CLEAR_INT_REG,
1004*4882a593Smuzhiyun &key_status);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun /* lower 8 bits of the register are for pressed keys */
1007*4882a593Smuzhiyun button_pressed = nau8824_button_decode(key_status);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun event |= button_pressed;
1010*4882a593Smuzhiyun dev_dbg(nau8824->dev, "button %x pressed\n", event);
1011*4882a593Smuzhiyun event_mask |= NAU8824_BUTTONS;
1012*4882a593Smuzhiyun clear_irq = NAU8824_KEY_SHORT_PRESS_IRQ;
1013*4882a593Smuzhiyun } else if (active_irq & NAU8824_KEY_RELEASE_IRQ) {
1014*4882a593Smuzhiyun event_mask = NAU8824_BUTTONS;
1015*4882a593Smuzhiyun clear_irq = NAU8824_KEY_RELEASE_IRQ;
1016*4882a593Smuzhiyun } else if (active_irq & NAU8824_JACK_INSERTION_DETECTED) {
1017*4882a593Smuzhiyun /* Turn off insertion interruption at manual mode */
1018*4882a593Smuzhiyun regmap_update_bits(regmap,
1019*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING,
1020*4882a593Smuzhiyun NAU8824_IRQ_INSERT_DIS,
1021*4882a593Smuzhiyun NAU8824_IRQ_INSERT_DIS);
1022*4882a593Smuzhiyun regmap_update_bits(regmap,
1023*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING_1,
1024*4882a593Smuzhiyun NAU8824_IRQ_INSERT_EN, 0);
1025*4882a593Smuzhiyun /* detect microphone and jack type */
1026*4882a593Smuzhiyun cancel_work_sync(&nau8824->jdet_work);
1027*4882a593Smuzhiyun schedule_work(&nau8824->jdet_work);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* Enable interruption for jack type detection at audo
1030*4882a593Smuzhiyun * mode which can detect microphone and jack type.
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun nau8824_setup_auto_irq(nau8824);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (!clear_irq)
1036*4882a593Smuzhiyun clear_irq = active_irq;
1037*4882a593Smuzhiyun /* clears the rightmost interruption */
1038*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_CLEAR_INT_REG, clear_irq);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun if (event_mask)
1041*4882a593Smuzhiyun snd_soc_jack_report(nau8824->jack, event, event_mask);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return IRQ_HANDLED;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
nau8824_clock_check(struct nau8824 * nau8824,int stream,int rate,int osr)1046*4882a593Smuzhiyun static int nau8824_clock_check(struct nau8824 *nau8824,
1047*4882a593Smuzhiyun int stream, int rate, int osr)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun int osrate;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1052*4882a593Smuzhiyun if (osr >= ARRAY_SIZE(osr_dac_sel))
1053*4882a593Smuzhiyun return -EINVAL;
1054*4882a593Smuzhiyun osrate = osr_dac_sel[osr].osr;
1055*4882a593Smuzhiyun } else {
1056*4882a593Smuzhiyun if (osr >= ARRAY_SIZE(osr_adc_sel))
1057*4882a593Smuzhiyun return -EINVAL;
1058*4882a593Smuzhiyun osrate = osr_adc_sel[osr].osr;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (!osrate || rate * osr > CLK_DA_AD_MAX) {
1062*4882a593Smuzhiyun dev_err(nau8824->dev, "exceed the maximum frequency of CLK_ADC or CLK_DAC\n");
1063*4882a593Smuzhiyun return -EINVAL;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun return 0;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
nau8824_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1069*4882a593Smuzhiyun static int nau8824_hw_params(struct snd_pcm_substream *substream,
1070*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1073*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1074*4882a593Smuzhiyun unsigned int val_len = 0, osr, ctrl_val, bclk_fs, bclk_div;
1075*4882a593Smuzhiyun int err = -EINVAL;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* CLK_DAC or CLK_ADC = OSR * FS
1080*4882a593Smuzhiyun * DAC or ADC clock frequency is defined as Over Sampling Rate (OSR)
1081*4882a593Smuzhiyun * multiplied by the audio sample rate (Fs). Note that the OSR and Fs
1082*4882a593Smuzhiyun * values must be selected such that the maximum frequency is less
1083*4882a593Smuzhiyun * than 6.144 MHz.
1084*4882a593Smuzhiyun */
1085*4882a593Smuzhiyun nau8824->fs = params_rate(params);
1086*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1087*4882a593Smuzhiyun regmap_read(nau8824->regmap,
1088*4882a593Smuzhiyun NAU8824_REG_DAC_FILTER_CTRL_1, &osr);
1089*4882a593Smuzhiyun osr &= NAU8824_DAC_OVERSAMPLE_MASK;
1090*4882a593Smuzhiyun if (nau8824_clock_check(nau8824, substream->stream,
1091*4882a593Smuzhiyun nau8824->fs, osr))
1092*4882a593Smuzhiyun goto error;
1093*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_CLK_DIVIDER,
1094*4882a593Smuzhiyun NAU8824_CLK_DAC_SRC_MASK,
1095*4882a593Smuzhiyun osr_dac_sel[osr].clk_src << NAU8824_CLK_DAC_SRC_SFT);
1096*4882a593Smuzhiyun } else {
1097*4882a593Smuzhiyun regmap_read(nau8824->regmap,
1098*4882a593Smuzhiyun NAU8824_REG_ADC_FILTER_CTRL, &osr);
1099*4882a593Smuzhiyun osr &= NAU8824_ADC_SYNC_DOWN_MASK;
1100*4882a593Smuzhiyun if (nau8824_clock_check(nau8824, substream->stream,
1101*4882a593Smuzhiyun nau8824->fs, osr))
1102*4882a593Smuzhiyun goto error;
1103*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_CLK_DIVIDER,
1104*4882a593Smuzhiyun NAU8824_CLK_ADC_SRC_MASK,
1105*4882a593Smuzhiyun osr_adc_sel[osr].clk_src << NAU8824_CLK_ADC_SRC_SFT);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* make BCLK and LRC divde configuration if the codec as master. */
1109*4882a593Smuzhiyun regmap_read(nau8824->regmap,
1110*4882a593Smuzhiyun NAU8824_REG_PORT0_I2S_PCM_CTRL_2, &ctrl_val);
1111*4882a593Smuzhiyun if (ctrl_val & NAU8824_I2S_MS_MASTER) {
1112*4882a593Smuzhiyun /* get the bclk and fs ratio */
1113*4882a593Smuzhiyun bclk_fs = snd_soc_params_to_bclk(params) / nau8824->fs;
1114*4882a593Smuzhiyun if (bclk_fs <= 32)
1115*4882a593Smuzhiyun bclk_div = 0x3;
1116*4882a593Smuzhiyun else if (bclk_fs <= 64)
1117*4882a593Smuzhiyun bclk_div = 0x2;
1118*4882a593Smuzhiyun else if (bclk_fs <= 128)
1119*4882a593Smuzhiyun bclk_div = 0x1;
1120*4882a593Smuzhiyun else if (bclk_fs <= 256)
1121*4882a593Smuzhiyun bclk_div = 0;
1122*4882a593Smuzhiyun else
1123*4882a593Smuzhiyun goto error;
1124*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1125*4882a593Smuzhiyun NAU8824_REG_PORT0_I2S_PCM_CTRL_2,
1126*4882a593Smuzhiyun NAU8824_I2S_LRC_DIV_MASK | NAU8824_I2S_BLK_DIV_MASK,
1127*4882a593Smuzhiyun (bclk_div << NAU8824_I2S_LRC_DIV_SFT) | bclk_div);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun switch (params_width(params)) {
1131*4882a593Smuzhiyun case 16:
1132*4882a593Smuzhiyun val_len |= NAU8824_I2S_DL_16;
1133*4882a593Smuzhiyun break;
1134*4882a593Smuzhiyun case 20:
1135*4882a593Smuzhiyun val_len |= NAU8824_I2S_DL_20;
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun case 24:
1138*4882a593Smuzhiyun val_len |= NAU8824_I2S_DL_24;
1139*4882a593Smuzhiyun break;
1140*4882a593Smuzhiyun case 32:
1141*4882a593Smuzhiyun val_len |= NAU8824_I2S_DL_32;
1142*4882a593Smuzhiyun break;
1143*4882a593Smuzhiyun default:
1144*4882a593Smuzhiyun goto error;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_PORT0_I2S_PCM_CTRL_1,
1148*4882a593Smuzhiyun NAU8824_I2S_DL_MASK, val_len);
1149*4882a593Smuzhiyun err = 0;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun error:
1152*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return err;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
nau8824_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)1157*4882a593Smuzhiyun static int nau8824_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1160*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1161*4882a593Smuzhiyun unsigned int ctrl1_val = 0, ctrl2_val = 0;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1164*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
1165*4882a593Smuzhiyun ctrl2_val |= NAU8824_I2S_MS_MASTER;
1166*4882a593Smuzhiyun break;
1167*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
1168*4882a593Smuzhiyun break;
1169*4882a593Smuzhiyun default:
1170*4882a593Smuzhiyun return -EINVAL;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1174*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
1177*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_BP_INV;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun default:
1180*4882a593Smuzhiyun return -EINVAL;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1184*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
1185*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_DF_I2S;
1186*4882a593Smuzhiyun break;
1187*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
1188*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_DF_LEFT;
1189*4882a593Smuzhiyun break;
1190*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
1191*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_DF_RIGTH;
1192*4882a593Smuzhiyun break;
1193*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
1194*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_DF_PCM_AB;
1195*4882a593Smuzhiyun break;
1196*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
1197*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_DF_PCM_AB;
1198*4882a593Smuzhiyun ctrl1_val |= NAU8824_I2S_PCMB_EN;
1199*4882a593Smuzhiyun break;
1200*4882a593Smuzhiyun default:
1201*4882a593Smuzhiyun return -EINVAL;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_PORT0_I2S_PCM_CTRL_1,
1207*4882a593Smuzhiyun NAU8824_I2S_DF_MASK | NAU8824_I2S_BP_MASK |
1208*4882a593Smuzhiyun NAU8824_I2S_PCMB_EN, ctrl1_val);
1209*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_PORT0_I2S_PCM_CTRL_2,
1210*4882a593Smuzhiyun NAU8824_I2S_MS_MASK, ctrl2_val);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun return 0;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /**
1218*4882a593Smuzhiyun * nau8824_set_tdm_slot - configure DAI TDM.
1219*4882a593Smuzhiyun * @dai: DAI
1220*4882a593Smuzhiyun * @tx_mask: Bitmask representing active TX slots. Ex.
1221*4882a593Smuzhiyun * 0xf for normal 4 channel TDM.
1222*4882a593Smuzhiyun * 0xf0 for shifted 4 channel TDM
1223*4882a593Smuzhiyun * @rx_mask: Bitmask [0:1] representing active DACR RX slots.
1224*4882a593Smuzhiyun * Bitmask [2:3] representing active DACL RX slots.
1225*4882a593Smuzhiyun * 00=CH0,01=CH1,10=CH2,11=CH3. Ex.
1226*4882a593Smuzhiyun * 0xf for DACL/R selecting TDM CH3.
1227*4882a593Smuzhiyun * 0xf0 for DACL/R selecting shifted TDM CH3.
1228*4882a593Smuzhiyun * @slots: Number of slots in use.
1229*4882a593Smuzhiyun * @slot_width: Width in bits for each slot.
1230*4882a593Smuzhiyun *
1231*4882a593Smuzhiyun * Configures a DAI for TDM operation. Only support 4 slots TDM.
1232*4882a593Smuzhiyun */
nau8824_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)1233*4882a593Smuzhiyun static int nau8824_set_tdm_slot(struct snd_soc_dai *dai,
1234*4882a593Smuzhiyun unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
1237*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1238*4882a593Smuzhiyun unsigned int tslot_l = 0, ctrl_val = 0;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (slots > 4 || ((tx_mask & 0xf0) && (tx_mask & 0xf)) ||
1241*4882a593Smuzhiyun ((rx_mask & 0xf0) && (rx_mask & 0xf)) ||
1242*4882a593Smuzhiyun ((rx_mask & 0xf0) && (tx_mask & 0xf)) ||
1243*4882a593Smuzhiyun ((rx_mask & 0xf) && (tx_mask & 0xf0)))
1244*4882a593Smuzhiyun return -EINVAL;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun ctrl_val |= (NAU8824_TDM_MODE | NAU8824_TDM_OFFSET_EN);
1247*4882a593Smuzhiyun if (tx_mask & 0xf0) {
1248*4882a593Smuzhiyun tslot_l = 4 * slot_width;
1249*4882a593Smuzhiyun ctrl_val |= (tx_mask >> 4);
1250*4882a593Smuzhiyun } else {
1251*4882a593Smuzhiyun ctrl_val |= tx_mask;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun if (rx_mask & 0xf0)
1254*4882a593Smuzhiyun ctrl_val |= ((rx_mask >> 4) << NAU8824_TDM_DACR_RX_SFT);
1255*4882a593Smuzhiyun else
1256*4882a593Smuzhiyun ctrl_val |= (rx_mask << NAU8824_TDM_DACR_RX_SFT);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_TDM_CTRL,
1259*4882a593Smuzhiyun NAU8824_TDM_MODE | NAU8824_TDM_OFFSET_EN |
1260*4882a593Smuzhiyun NAU8824_TDM_DACL_RX_MASK | NAU8824_TDM_DACR_RX_MASK |
1261*4882a593Smuzhiyun NAU8824_TDM_TX_MASK, ctrl_val);
1262*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_PORT0_LEFT_TIME_SLOT,
1263*4882a593Smuzhiyun NAU8824_TSLOT_L_MASK, tslot_l);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun return 0;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /**
1269*4882a593Smuzhiyun * nau8824_calc_fll_param - Calculate FLL parameters.
1270*4882a593Smuzhiyun * @fll_in: external clock provided to codec.
1271*4882a593Smuzhiyun * @fs: sampling rate.
1272*4882a593Smuzhiyun * @fll_param: Pointer to structure of FLL parameters.
1273*4882a593Smuzhiyun *
1274*4882a593Smuzhiyun * Calculate FLL parameters to configure codec.
1275*4882a593Smuzhiyun *
1276*4882a593Smuzhiyun * Returns 0 for success or negative error code.
1277*4882a593Smuzhiyun */
nau8824_calc_fll_param(unsigned int fll_in,unsigned int fs,struct nau8824_fll * fll_param)1278*4882a593Smuzhiyun static int nau8824_calc_fll_param(unsigned int fll_in,
1279*4882a593Smuzhiyun unsigned int fs, struct nau8824_fll *fll_param)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun u64 fvco, fvco_max;
1282*4882a593Smuzhiyun unsigned int fref, i, fvco_sel;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Ensure the reference clock frequency (FREF) is <= 13.5MHz by dividing
1285*4882a593Smuzhiyun * freq_in by 1, 2, 4, or 8 using FLL pre-scalar.
1286*4882a593Smuzhiyun * FREF = freq_in / NAU8824_FLL_REF_DIV_MASK
1287*4882a593Smuzhiyun */
1288*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fll_pre_scalar); i++) {
1289*4882a593Smuzhiyun fref = fll_in / fll_pre_scalar[i].param;
1290*4882a593Smuzhiyun if (fref <= NAU_FREF_MAX)
1291*4882a593Smuzhiyun break;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun if (i == ARRAY_SIZE(fll_pre_scalar))
1294*4882a593Smuzhiyun return -EINVAL;
1295*4882a593Smuzhiyun fll_param->clk_ref_div = fll_pre_scalar[i].val;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* Choose the FLL ratio based on FREF */
1298*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(fll_ratio); i++) {
1299*4882a593Smuzhiyun if (fref >= fll_ratio[i].param)
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun if (i == ARRAY_SIZE(fll_ratio))
1303*4882a593Smuzhiyun return -EINVAL;
1304*4882a593Smuzhiyun fll_param->ratio = fll_ratio[i].val;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Calculate the frequency of DCO (FDCO) given freq_out = 256 * Fs.
1307*4882a593Smuzhiyun * FDCO must be within the 90MHz - 124MHz or the FFL cannot be
1308*4882a593Smuzhiyun * guaranteed across the full range of operation.
1309*4882a593Smuzhiyun * FDCO = freq_out * 2 * mclk_src_scaling
1310*4882a593Smuzhiyun */
1311*4882a593Smuzhiyun fvco_max = 0;
1312*4882a593Smuzhiyun fvco_sel = ARRAY_SIZE(mclk_src_scaling);
1313*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mclk_src_scaling); i++) {
1314*4882a593Smuzhiyun fvco = 256ULL * fs * 2 * mclk_src_scaling[i].param;
1315*4882a593Smuzhiyun if (fvco > NAU_FVCO_MIN && fvco < NAU_FVCO_MAX &&
1316*4882a593Smuzhiyun fvco_max < fvco) {
1317*4882a593Smuzhiyun fvco_max = fvco;
1318*4882a593Smuzhiyun fvco_sel = i;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun if (ARRAY_SIZE(mclk_src_scaling) == fvco_sel)
1322*4882a593Smuzhiyun return -EINVAL;
1323*4882a593Smuzhiyun fll_param->mclk_src = mclk_src_scaling[fvco_sel].val;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /* Calculate the FLL 10-bit integer input and the FLL 16-bit fractional
1326*4882a593Smuzhiyun * input based on FDCO, FREF and FLL ratio.
1327*4882a593Smuzhiyun */
1328*4882a593Smuzhiyun fvco = div_u64(fvco_max << 16, fref * fll_param->ratio);
1329*4882a593Smuzhiyun fll_param->fll_int = (fvco >> 16) & 0x3FF;
1330*4882a593Smuzhiyun fll_param->fll_frac = fvco & 0xFFFF;
1331*4882a593Smuzhiyun return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
nau8824_fll_apply(struct regmap * regmap,struct nau8824_fll * fll_param)1334*4882a593Smuzhiyun static void nau8824_fll_apply(struct regmap *regmap,
1335*4882a593Smuzhiyun struct nau8824_fll *fll_param)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_DIVIDER,
1338*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK | NAU8824_CLK_MCLK_SRC_MASK,
1339*4882a593Smuzhiyun NAU8824_CLK_SRC_MCLK | fll_param->mclk_src);
1340*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL1,
1341*4882a593Smuzhiyun NAU8824_FLL_RATIO_MASK, fll_param->ratio);
1342*4882a593Smuzhiyun /* FLL 16-bit fractional input */
1343*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_FLL2, fll_param->fll_frac);
1344*4882a593Smuzhiyun /* FLL 10-bit integer input */
1345*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL3,
1346*4882a593Smuzhiyun NAU8824_FLL_INTEGER_MASK, fll_param->fll_int);
1347*4882a593Smuzhiyun /* FLL pre-scaler */
1348*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL4,
1349*4882a593Smuzhiyun NAU8824_FLL_REF_DIV_MASK,
1350*4882a593Smuzhiyun fll_param->clk_ref_div << NAU8824_FLL_REF_DIV_SFT);
1351*4882a593Smuzhiyun /* select divided VCO input */
1352*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL5,
1353*4882a593Smuzhiyun NAU8824_FLL_CLK_SW_MASK, NAU8824_FLL_CLK_SW_REF);
1354*4882a593Smuzhiyun /* Disable free-running mode */
1355*4882a593Smuzhiyun regmap_update_bits(regmap,
1356*4882a593Smuzhiyun NAU8824_REG_FLL6, NAU8824_DCO_EN, 0);
1357*4882a593Smuzhiyun if (fll_param->fll_frac) {
1358*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL5,
1359*4882a593Smuzhiyun NAU8824_FLL_PDB_DAC_EN | NAU8824_FLL_LOOP_FTR_EN |
1360*4882a593Smuzhiyun NAU8824_FLL_FTR_SW_MASK,
1361*4882a593Smuzhiyun NAU8824_FLL_PDB_DAC_EN | NAU8824_FLL_LOOP_FTR_EN |
1362*4882a593Smuzhiyun NAU8824_FLL_FTR_SW_FILTER);
1363*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL6,
1364*4882a593Smuzhiyun NAU8824_SDM_EN, NAU8824_SDM_EN);
1365*4882a593Smuzhiyun } else {
1366*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL5,
1367*4882a593Smuzhiyun NAU8824_FLL_PDB_DAC_EN | NAU8824_FLL_LOOP_FTR_EN |
1368*4882a593Smuzhiyun NAU8824_FLL_FTR_SW_MASK, NAU8824_FLL_FTR_SW_ACCU);
1369*4882a593Smuzhiyun regmap_update_bits(regmap,
1370*4882a593Smuzhiyun NAU8824_REG_FLL6, NAU8824_SDM_EN, 0);
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun /* freq_out must be 256*Fs in order to achieve the best performance */
nau8824_set_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)1375*4882a593Smuzhiyun static int nau8824_set_pll(struct snd_soc_component *component, int pll_id, int source,
1376*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1379*4882a593Smuzhiyun struct nau8824_fll fll_param;
1380*4882a593Smuzhiyun int ret, fs;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun fs = freq_out / 256;
1383*4882a593Smuzhiyun ret = nau8824_calc_fll_param(freq_in, fs, &fll_param);
1384*4882a593Smuzhiyun if (ret < 0) {
1385*4882a593Smuzhiyun dev_err(nau8824->dev, "Unsupported input clock %d\n", freq_in);
1386*4882a593Smuzhiyun return ret;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun dev_dbg(nau8824->dev, "mclk_src=%x ratio=%x fll_frac=%x fll_int=%x clk_ref_div=%x\n",
1389*4882a593Smuzhiyun fll_param.mclk_src, fll_param.ratio, fll_param.fll_frac,
1390*4882a593Smuzhiyun fll_param.fll_int, fll_param.clk_ref_div);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun nau8824_fll_apply(nau8824->regmap, &fll_param);
1393*4882a593Smuzhiyun mdelay(2);
1394*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_CLK_DIVIDER,
1395*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK, NAU8824_CLK_SRC_VCO);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return 0;
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
nau8824_config_sysclk(struct nau8824 * nau8824,int clk_id,unsigned int freq)1400*4882a593Smuzhiyun static int nau8824_config_sysclk(struct nau8824 *nau8824,
1401*4882a593Smuzhiyun int clk_id, unsigned int freq)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun switch (clk_id) {
1406*4882a593Smuzhiyun case NAU8824_CLK_DIS:
1407*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_DIVIDER,
1408*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK, NAU8824_CLK_SRC_MCLK);
1409*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL6,
1410*4882a593Smuzhiyun NAU8824_DCO_EN, 0);
1411*4882a593Smuzhiyun break;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun case NAU8824_CLK_MCLK:
1414*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1415*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_DIVIDER,
1416*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK, NAU8824_CLK_SRC_MCLK);
1417*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL6,
1418*4882a593Smuzhiyun NAU8824_DCO_EN, 0);
1419*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1420*4882a593Smuzhiyun break;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun case NAU8824_CLK_INTERNAL:
1423*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL6,
1424*4882a593Smuzhiyun NAU8824_DCO_EN, NAU8824_DCO_EN);
1425*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_DIVIDER,
1426*4882a593Smuzhiyun NAU8824_CLK_SRC_MASK, NAU8824_CLK_SRC_VCO);
1427*4882a593Smuzhiyun break;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun case NAU8824_CLK_FLL_MCLK:
1430*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1431*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL3,
1432*4882a593Smuzhiyun NAU8824_FLL_CLK_SRC_MASK, NAU8824_FLL_CLK_SRC_MCLK);
1433*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1434*4882a593Smuzhiyun break;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun case NAU8824_CLK_FLL_BLK:
1437*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1438*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL3,
1439*4882a593Smuzhiyun NAU8824_FLL_CLK_SRC_MASK, NAU8824_FLL_CLK_SRC_BLK);
1440*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1441*4882a593Smuzhiyun break;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun case NAU8824_CLK_FLL_FS:
1444*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, HZ);
1445*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FLL3,
1446*4882a593Smuzhiyun NAU8824_FLL_CLK_SRC_MASK, NAU8824_FLL_CLK_SRC_FS);
1447*4882a593Smuzhiyun nau8824_sema_release(nau8824);
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun default:
1451*4882a593Smuzhiyun dev_err(nau8824->dev, "Invalid clock id (%d)\n", clk_id);
1452*4882a593Smuzhiyun return -EINVAL;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun dev_dbg(nau8824->dev, "Sysclk is %dHz and clock id is %d\n", freq,
1456*4882a593Smuzhiyun clk_id);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun return 0;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
nau8824_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)1461*4882a593Smuzhiyun static int nau8824_set_sysclk(struct snd_soc_component *component,
1462*4882a593Smuzhiyun int clk_id, int source, unsigned int freq, int dir)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun return nau8824_config_sysclk(nau8824, clk_id, freq);
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun
nau8824_resume_setup(struct nau8824 * nau8824)1469*4882a593Smuzhiyun static void nau8824_resume_setup(struct nau8824 *nau8824)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun nau8824_config_sysclk(nau8824, NAU8824_CLK_DIS, 0);
1472*4882a593Smuzhiyun if (nau8824->irq) {
1473*4882a593Smuzhiyun /* Clear all interruption status */
1474*4882a593Smuzhiyun nau8824_int_status_clear_all(nau8824->regmap);
1475*4882a593Smuzhiyun /* Enable jack detection at sleep mode, insertion detection,
1476*4882a593Smuzhiyun * and ejection detection.
1477*4882a593Smuzhiyun */
1478*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_ENA_CTRL,
1479*4882a593Smuzhiyun NAU8824_JD_SLEEP_MODE, NAU8824_JD_SLEEP_MODE);
1480*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1481*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING_1,
1482*4882a593Smuzhiyun NAU8824_IRQ_EJECT_EN | NAU8824_IRQ_INSERT_EN,
1483*4882a593Smuzhiyun NAU8824_IRQ_EJECT_EN | NAU8824_IRQ_INSERT_EN);
1484*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1485*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING,
1486*4882a593Smuzhiyun NAU8824_IRQ_EJECT_DIS | NAU8824_IRQ_INSERT_DIS, 0);
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
nau8824_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)1490*4882a593Smuzhiyun static int nau8824_set_bias_level(struct snd_soc_component *component,
1491*4882a593Smuzhiyun enum snd_soc_bias_level level)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun switch (level) {
1496*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
1497*4882a593Smuzhiyun break;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
1500*4882a593Smuzhiyun break;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
1503*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
1504*4882a593Smuzhiyun /* Setup codec configuration after resume */
1505*4882a593Smuzhiyun nau8824_resume_setup(nau8824);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun break;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
1510*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1511*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING, 0x3ff, 0x3ff);
1512*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1513*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING_1,
1514*4882a593Smuzhiyun NAU8824_IRQ_EJECT_EN | NAU8824_IRQ_INSERT_EN, 0);
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
nau8824_component_probe(struct snd_soc_component * component)1521*4882a593Smuzhiyun static int nau8824_component_probe(struct snd_soc_component *component)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1524*4882a593Smuzhiyun struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun nau8824->dapm = dapm;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun return 0;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
nau8824_suspend(struct snd_soc_component * component)1531*4882a593Smuzhiyun static int __maybe_unused nau8824_suspend(struct snd_soc_component *component)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun if (nau8824->irq) {
1536*4882a593Smuzhiyun disable_irq(nau8824->irq);
1537*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun regcache_cache_only(nau8824->regmap, true);
1540*4882a593Smuzhiyun regcache_mark_dirty(nau8824->regmap);
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun return 0;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
nau8824_resume(struct snd_soc_component * component)1545*4882a593Smuzhiyun static int __maybe_unused nau8824_resume(struct snd_soc_component *component)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun regcache_cache_only(nau8824->regmap, false);
1550*4882a593Smuzhiyun regcache_sync(nau8824->regmap);
1551*4882a593Smuzhiyun if (nau8824->irq) {
1552*4882a593Smuzhiyun /* Hold semaphore to postpone playback happening
1553*4882a593Smuzhiyun * until jack detection done.
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun nau8824_sema_acquire(nau8824, 0);
1556*4882a593Smuzhiyun enable_irq(nau8824->irq);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun return 0;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun static const struct snd_soc_component_driver nau8824_component_driver = {
1563*4882a593Smuzhiyun .probe = nau8824_component_probe,
1564*4882a593Smuzhiyun .set_sysclk = nau8824_set_sysclk,
1565*4882a593Smuzhiyun .set_pll = nau8824_set_pll,
1566*4882a593Smuzhiyun .set_bias_level = nau8824_set_bias_level,
1567*4882a593Smuzhiyun .suspend = nau8824_suspend,
1568*4882a593Smuzhiyun .resume = nau8824_resume,
1569*4882a593Smuzhiyun .controls = nau8824_snd_controls,
1570*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(nau8824_snd_controls),
1571*4882a593Smuzhiyun .dapm_widgets = nau8824_dapm_widgets,
1572*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(nau8824_dapm_widgets),
1573*4882a593Smuzhiyun .dapm_routes = nau8824_dapm_routes,
1574*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(nau8824_dapm_routes),
1575*4882a593Smuzhiyun .suspend_bias_off = 1,
1576*4882a593Smuzhiyun .idle_bias_on = 1,
1577*4882a593Smuzhiyun .use_pmdown_time = 1,
1578*4882a593Smuzhiyun .endianness = 1,
1579*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun static const struct snd_soc_dai_ops nau8824_dai_ops = {
1583*4882a593Smuzhiyun .hw_params = nau8824_hw_params,
1584*4882a593Smuzhiyun .set_fmt = nau8824_set_fmt,
1585*4882a593Smuzhiyun .set_tdm_slot = nau8824_set_tdm_slot,
1586*4882a593Smuzhiyun };
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun #define NAU8824_RATES SNDRV_PCM_RATE_8000_192000
1589*4882a593Smuzhiyun #define NAU8824_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
1590*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun static struct snd_soc_dai_driver nau8824_dai = {
1593*4882a593Smuzhiyun .name = NAU8824_CODEC_DAI,
1594*4882a593Smuzhiyun .playback = {
1595*4882a593Smuzhiyun .stream_name = "Playback",
1596*4882a593Smuzhiyun .channels_min = 1,
1597*4882a593Smuzhiyun .channels_max = 2,
1598*4882a593Smuzhiyun .rates = NAU8824_RATES,
1599*4882a593Smuzhiyun .formats = NAU8824_FORMATS,
1600*4882a593Smuzhiyun },
1601*4882a593Smuzhiyun .capture = {
1602*4882a593Smuzhiyun .stream_name = "Capture",
1603*4882a593Smuzhiyun .channels_min = 1,
1604*4882a593Smuzhiyun .channels_max = 2,
1605*4882a593Smuzhiyun .rates = NAU8824_RATES,
1606*4882a593Smuzhiyun .formats = NAU8824_FORMATS,
1607*4882a593Smuzhiyun },
1608*4882a593Smuzhiyun .ops = &nau8824_dai_ops,
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun static const struct regmap_config nau8824_regmap_config = {
1612*4882a593Smuzhiyun .val_bits = NAU8824_REG_ADDR_LEN,
1613*4882a593Smuzhiyun .reg_bits = NAU8824_REG_DATA_LEN,
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun .max_register = NAU8824_REG_MAX,
1616*4882a593Smuzhiyun .readable_reg = nau8824_readable_reg,
1617*4882a593Smuzhiyun .writeable_reg = nau8824_writeable_reg,
1618*4882a593Smuzhiyun .volatile_reg = nau8824_volatile_reg,
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1621*4882a593Smuzhiyun .reg_defaults = nau8824_reg_defaults,
1622*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(nau8824_reg_defaults),
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /**
1626*4882a593Smuzhiyun * nau8824_enable_jack_detect - Specify a jack for event reporting
1627*4882a593Smuzhiyun *
1628*4882a593Smuzhiyun * @component: component to register the jack with
1629*4882a593Smuzhiyun * @jack: jack to use to report headset and button events on
1630*4882a593Smuzhiyun *
1631*4882a593Smuzhiyun * After this function has been called the headset insert/remove and button
1632*4882a593Smuzhiyun * events will be routed to the given jack. Jack can be null to stop
1633*4882a593Smuzhiyun * reporting.
1634*4882a593Smuzhiyun */
nau8824_enable_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * jack)1635*4882a593Smuzhiyun int nau8824_enable_jack_detect(struct snd_soc_component *component,
1636*4882a593Smuzhiyun struct snd_soc_jack *jack)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun struct nau8824 *nau8824 = snd_soc_component_get_drvdata(component);
1639*4882a593Smuzhiyun int ret;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun nau8824->jack = jack;
1642*4882a593Smuzhiyun /* Initiate jack detection work queue */
1643*4882a593Smuzhiyun INIT_WORK(&nau8824->jdet_work, nau8824_jdet_work);
1644*4882a593Smuzhiyun ret = devm_request_threaded_irq(nau8824->dev, nau8824->irq, NULL,
1645*4882a593Smuzhiyun nau8824_interrupt, IRQF_TRIGGER_LOW | IRQF_ONESHOT,
1646*4882a593Smuzhiyun "nau8824", nau8824);
1647*4882a593Smuzhiyun if (ret) {
1648*4882a593Smuzhiyun dev_err(nau8824->dev, "Cannot request irq %d (%d)\n",
1649*4882a593Smuzhiyun nau8824->irq, ret);
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun return ret;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(nau8824_enable_jack_detect);
1655*4882a593Smuzhiyun
nau8824_reset_chip(struct regmap * regmap)1656*4882a593Smuzhiyun static void nau8824_reset_chip(struct regmap *regmap)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_RESET, 0x00);
1659*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_RESET, 0x00);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
nau8824_setup_buttons(struct nau8824 * nau8824)1662*4882a593Smuzhiyun static void nau8824_setup_buttons(struct nau8824 *nau8824)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_SAR_ADC,
1667*4882a593Smuzhiyun NAU8824_SAR_TRACKING_GAIN_MASK,
1668*4882a593Smuzhiyun nau8824->sar_voltage << NAU8824_SAR_TRACKING_GAIN_SFT);
1669*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_SAR_ADC,
1670*4882a593Smuzhiyun NAU8824_SAR_COMPARE_TIME_MASK,
1671*4882a593Smuzhiyun nau8824->sar_compare_time << NAU8824_SAR_COMPARE_TIME_SFT);
1672*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_SAR_ADC,
1673*4882a593Smuzhiyun NAU8824_SAR_SAMPLING_TIME_MASK,
1674*4882a593Smuzhiyun nau8824->sar_sampling_time << NAU8824_SAR_SAMPLING_TIME_SFT);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_VDET_COEFFICIENT,
1677*4882a593Smuzhiyun NAU8824_LEVELS_NR_MASK,
1678*4882a593Smuzhiyun (nau8824->sar_threshold_num - 1) << NAU8824_LEVELS_NR_SFT);
1679*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_VDET_COEFFICIENT,
1680*4882a593Smuzhiyun NAU8824_HYSTERESIS_MASK,
1681*4882a593Smuzhiyun nau8824->sar_hysteresis << NAU8824_HYSTERESIS_SFT);
1682*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_VDET_COEFFICIENT,
1683*4882a593Smuzhiyun NAU8824_SHORTKEY_DEBOUNCE_MASK,
1684*4882a593Smuzhiyun nau8824->key_debounce << NAU8824_SHORTKEY_DEBOUNCE_SFT);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_VDET_THRESHOLD_1,
1687*4882a593Smuzhiyun (nau8824->sar_threshold[0] << 8) | nau8824->sar_threshold[1]);
1688*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_VDET_THRESHOLD_2,
1689*4882a593Smuzhiyun (nau8824->sar_threshold[2] << 8) | nau8824->sar_threshold[3]);
1690*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_VDET_THRESHOLD_3,
1691*4882a593Smuzhiyun (nau8824->sar_threshold[4] << 8) | nau8824->sar_threshold[5]);
1692*4882a593Smuzhiyun regmap_write(regmap, NAU8824_REG_VDET_THRESHOLD_4,
1693*4882a593Smuzhiyun (nau8824->sar_threshold[6] << 8) | nau8824->sar_threshold[7]);
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
nau8824_init_regs(struct nau8824 * nau8824)1696*4882a593Smuzhiyun static void nau8824_init_regs(struct nau8824 *nau8824)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun struct regmap *regmap = nau8824->regmap;
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun /* Enable Bias/VMID/VMID Tieoff */
1701*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_BIAS_ADJ,
1702*4882a593Smuzhiyun NAU8824_VMID | NAU8824_VMID_SEL_MASK, NAU8824_VMID |
1703*4882a593Smuzhiyun (nau8824->vref_impedance << NAU8824_VMID_SEL_SFT));
1704*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_BOOST,
1705*4882a593Smuzhiyun NAU8824_GLOBAL_BIAS_EN, NAU8824_GLOBAL_BIAS_EN);
1706*4882a593Smuzhiyun mdelay(2);
1707*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_MIC_BIAS,
1708*4882a593Smuzhiyun NAU8824_MICBIAS_VOLTAGE_MASK, nau8824->micbias_voltage);
1709*4882a593Smuzhiyun /* Disable Boost Driver, Automatic Short circuit protection enable */
1710*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_BOOST,
1711*4882a593Smuzhiyun NAU8824_PRECHARGE_DIS | NAU8824_HP_BOOST_DIS |
1712*4882a593Smuzhiyun NAU8824_HP_BOOST_G_DIS | NAU8824_SHORT_SHUTDOWN_EN,
1713*4882a593Smuzhiyun NAU8824_PRECHARGE_DIS | NAU8824_HP_BOOST_DIS |
1714*4882a593Smuzhiyun NAU8824_HP_BOOST_G_DIS | NAU8824_SHORT_SHUTDOWN_EN);
1715*4882a593Smuzhiyun /* Scaling for ADC and DAC clock */
1716*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_DIVIDER,
1717*4882a593Smuzhiyun NAU8824_CLK_ADC_SRC_MASK | NAU8824_CLK_DAC_SRC_MASK,
1718*4882a593Smuzhiyun (0x1 << NAU8824_CLK_ADC_SRC_SFT) |
1719*4882a593Smuzhiyun (0x1 << NAU8824_CLK_DAC_SRC_SFT));
1720*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_DAC_MUTE_CTRL,
1721*4882a593Smuzhiyun NAU8824_DAC_ZC_EN, NAU8824_DAC_ZC_EN);
1722*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ENA_CTRL,
1723*4882a593Smuzhiyun NAU8824_DAC_CH1_EN | NAU8824_DAC_CH0_EN |
1724*4882a593Smuzhiyun NAU8824_ADC_CH0_EN | NAU8824_ADC_CH1_EN |
1725*4882a593Smuzhiyun NAU8824_ADC_CH2_EN | NAU8824_ADC_CH3_EN,
1726*4882a593Smuzhiyun NAU8824_DAC_CH1_EN | NAU8824_DAC_CH0_EN |
1727*4882a593Smuzhiyun NAU8824_ADC_CH0_EN | NAU8824_ADC_CH1_EN |
1728*4882a593Smuzhiyun NAU8824_ADC_CH2_EN | NAU8824_ADC_CH3_EN);
1729*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLK_GATING_ENA,
1730*4882a593Smuzhiyun NAU8824_CLK_ADC_CH23_EN | NAU8824_CLK_ADC_CH01_EN |
1731*4882a593Smuzhiyun NAU8824_CLK_DAC_CH1_EN | NAU8824_CLK_DAC_CH0_EN |
1732*4882a593Smuzhiyun NAU8824_CLK_I2S_EN | NAU8824_CLK_GAIN_EN |
1733*4882a593Smuzhiyun NAU8824_CLK_SAR_EN | NAU8824_CLK_DMIC_CH23_EN,
1734*4882a593Smuzhiyun NAU8824_CLK_ADC_CH23_EN | NAU8824_CLK_ADC_CH01_EN |
1735*4882a593Smuzhiyun NAU8824_CLK_DAC_CH1_EN | NAU8824_CLK_DAC_CH0_EN |
1736*4882a593Smuzhiyun NAU8824_CLK_I2S_EN | NAU8824_CLK_GAIN_EN |
1737*4882a593Smuzhiyun NAU8824_CLK_SAR_EN | NAU8824_CLK_DMIC_CH23_EN);
1738*4882a593Smuzhiyun /* Class G timer 64ms */
1739*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CLASSG,
1740*4882a593Smuzhiyun NAU8824_CLASSG_TIMER_MASK,
1741*4882a593Smuzhiyun 0x20 << NAU8824_CLASSG_TIMER_SFT);
1742*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_TRIM_SETTINGS,
1743*4882a593Smuzhiyun NAU8824_DRV_CURR_INC, NAU8824_DRV_CURR_INC);
1744*4882a593Smuzhiyun /* Disable DACR/L power */
1745*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_CHARGE_PUMP_CONTROL,
1746*4882a593Smuzhiyun NAU8824_SPKR_PULL_DOWN | NAU8824_SPKL_PULL_DOWN |
1747*4882a593Smuzhiyun NAU8824_POWER_DOWN_DACR | NAU8824_POWER_DOWN_DACL,
1748*4882a593Smuzhiyun NAU8824_SPKR_PULL_DOWN | NAU8824_SPKL_PULL_DOWN |
1749*4882a593Smuzhiyun NAU8824_POWER_DOWN_DACR | NAU8824_POWER_DOWN_DACL);
1750*4882a593Smuzhiyun /* Enable TESTDAC. This sets the analog DAC inputs to a '0' input
1751*4882a593Smuzhiyun * signal to avoid any glitches due to power up transients in both
1752*4882a593Smuzhiyun * the analog and digital DAC circuit.
1753*4882a593Smuzhiyun */
1754*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ENABLE_LO,
1755*4882a593Smuzhiyun NAU8824_TEST_DAC_EN, NAU8824_TEST_DAC_EN);
1756*4882a593Smuzhiyun /* Config L/R channel */
1757*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_DAC_CH0_DGAIN_CTRL,
1758*4882a593Smuzhiyun NAU8824_DAC_CH0_SEL_MASK, NAU8824_DAC_CH0_SEL_I2S0);
1759*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_DAC_CH1_DGAIN_CTRL,
1760*4882a593Smuzhiyun NAU8824_DAC_CH1_SEL_MASK, NAU8824_DAC_CH1_SEL_I2S1);
1761*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ENABLE_LO,
1762*4882a593Smuzhiyun NAU8824_DACR_HPR_EN | NAU8824_DACL_HPL_EN,
1763*4882a593Smuzhiyun NAU8824_DACR_HPR_EN | NAU8824_DACL_HPL_EN);
1764*4882a593Smuzhiyun /* Default oversampling/decimations settings are unusable
1765*4882a593Smuzhiyun * (audible hiss). Set it to something better.
1766*4882a593Smuzhiyun */
1767*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ADC_FILTER_CTRL,
1768*4882a593Smuzhiyun NAU8824_ADC_SYNC_DOWN_MASK, NAU8824_ADC_SYNC_DOWN_64);
1769*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_DAC_FILTER_CTRL_1,
1770*4882a593Smuzhiyun NAU8824_DAC_CICCLP_OFF | NAU8824_DAC_OVERSAMPLE_MASK,
1771*4882a593Smuzhiyun NAU8824_DAC_CICCLP_OFF | NAU8824_DAC_OVERSAMPLE_64);
1772*4882a593Smuzhiyun /* DAC clock delay 2ns, VREF */
1773*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_RDAC,
1774*4882a593Smuzhiyun NAU8824_RDAC_CLK_DELAY_MASK | NAU8824_RDAC_VREF_MASK,
1775*4882a593Smuzhiyun (0x2 << NAU8824_RDAC_CLK_DELAY_SFT) |
1776*4882a593Smuzhiyun (0x3 << NAU8824_RDAC_VREF_SFT));
1777*4882a593Smuzhiyun /* PGA input mode selection */
1778*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_FEPGA,
1779*4882a593Smuzhiyun NAU8824_FEPGA_MODEL_SHORT_EN | NAU8824_FEPGA_MODER_SHORT_EN,
1780*4882a593Smuzhiyun NAU8824_FEPGA_MODEL_SHORT_EN | NAU8824_FEPGA_MODER_SHORT_EN);
1781*4882a593Smuzhiyun /* Digital microphone control */
1782*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_ANALOG_CONTROL_1,
1783*4882a593Smuzhiyun NAU8824_DMIC_CLK_DRV_STRG | NAU8824_DMIC_CLK_SLEW_FAST,
1784*4882a593Smuzhiyun NAU8824_DMIC_CLK_DRV_STRG | NAU8824_DMIC_CLK_SLEW_FAST);
1785*4882a593Smuzhiyun regmap_update_bits(regmap, NAU8824_REG_JACK_DET_CTRL,
1786*4882a593Smuzhiyun NAU8824_JACK_LOGIC,
1787*4882a593Smuzhiyun /* jkdet_polarity - 1 is for active-low */
1788*4882a593Smuzhiyun nau8824->jkdet_polarity ? 0 : NAU8824_JACK_LOGIC);
1789*4882a593Smuzhiyun regmap_update_bits(regmap,
1790*4882a593Smuzhiyun NAU8824_REG_JACK_DET_CTRL, NAU8824_JACK_EJECT_DT_MASK,
1791*4882a593Smuzhiyun (nau8824->jack_eject_debounce << NAU8824_JACK_EJECT_DT_SFT));
1792*4882a593Smuzhiyun if (nau8824->sar_threshold_num)
1793*4882a593Smuzhiyun nau8824_setup_buttons(nau8824);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
nau8824_setup_irq(struct nau8824 * nau8824)1796*4882a593Smuzhiyun static int nau8824_setup_irq(struct nau8824 *nau8824)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun /* Disable interruption before codec initiation done */
1799*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_ENA_CTRL,
1800*4882a593Smuzhiyun NAU8824_JD_SLEEP_MODE, NAU8824_JD_SLEEP_MODE);
1801*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap,
1802*4882a593Smuzhiyun NAU8824_REG_INTERRUPT_SETTING, 0x3ff, 0x3ff);
1803*4882a593Smuzhiyun regmap_update_bits(nau8824->regmap, NAU8824_REG_INTERRUPT_SETTING_1,
1804*4882a593Smuzhiyun NAU8824_IRQ_EJECT_EN | NAU8824_IRQ_INSERT_EN, 0);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun return 0;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun
nau8824_print_device_properties(struct nau8824 * nau8824)1809*4882a593Smuzhiyun static void nau8824_print_device_properties(struct nau8824 *nau8824)
1810*4882a593Smuzhiyun {
1811*4882a593Smuzhiyun struct device *dev = nau8824->dev;
1812*4882a593Smuzhiyun int i;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun dev_dbg(dev, "jkdet-polarity: %d\n", nau8824->jkdet_polarity);
1815*4882a593Smuzhiyun dev_dbg(dev, "micbias-voltage: %d\n", nau8824->micbias_voltage);
1816*4882a593Smuzhiyun dev_dbg(dev, "vref-impedance: %d\n", nau8824->vref_impedance);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun dev_dbg(dev, "sar-threshold-num: %d\n", nau8824->sar_threshold_num);
1819*4882a593Smuzhiyun for (i = 0; i < nau8824->sar_threshold_num; i++)
1820*4882a593Smuzhiyun dev_dbg(dev, "sar-threshold[%d]=%x\n", i,
1821*4882a593Smuzhiyun nau8824->sar_threshold[i]);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun dev_dbg(dev, "sar-hysteresis: %d\n", nau8824->sar_hysteresis);
1824*4882a593Smuzhiyun dev_dbg(dev, "sar-voltage: %d\n", nau8824->sar_voltage);
1825*4882a593Smuzhiyun dev_dbg(dev, "sar-compare-time: %d\n", nau8824->sar_compare_time);
1826*4882a593Smuzhiyun dev_dbg(dev, "sar-sampling-time: %d\n", nau8824->sar_sampling_time);
1827*4882a593Smuzhiyun dev_dbg(dev, "short-key-debounce: %d\n", nau8824->key_debounce);
1828*4882a593Smuzhiyun dev_dbg(dev, "jack-eject-debounce: %d\n",
1829*4882a593Smuzhiyun nau8824->jack_eject_debounce);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
nau8824_read_device_properties(struct device * dev,struct nau8824 * nau8824)1832*4882a593Smuzhiyun static int nau8824_read_device_properties(struct device *dev,
1833*4882a593Smuzhiyun struct nau8824 *nau8824) {
1834*4882a593Smuzhiyun int ret;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,jkdet-polarity",
1837*4882a593Smuzhiyun &nau8824->jkdet_polarity);
1838*4882a593Smuzhiyun if (ret)
1839*4882a593Smuzhiyun nau8824->jkdet_polarity = 1;
1840*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,micbias-voltage",
1841*4882a593Smuzhiyun &nau8824->micbias_voltage);
1842*4882a593Smuzhiyun if (ret)
1843*4882a593Smuzhiyun nau8824->micbias_voltage = 6;
1844*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,vref-impedance",
1845*4882a593Smuzhiyun &nau8824->vref_impedance);
1846*4882a593Smuzhiyun if (ret)
1847*4882a593Smuzhiyun nau8824->vref_impedance = 2;
1848*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,sar-threshold-num",
1849*4882a593Smuzhiyun &nau8824->sar_threshold_num);
1850*4882a593Smuzhiyun if (ret)
1851*4882a593Smuzhiyun nau8824->sar_threshold_num = 4;
1852*4882a593Smuzhiyun ret = device_property_read_u32_array(dev, "nuvoton,sar-threshold",
1853*4882a593Smuzhiyun nau8824->sar_threshold, nau8824->sar_threshold_num);
1854*4882a593Smuzhiyun if (ret) {
1855*4882a593Smuzhiyun nau8824->sar_threshold[0] = 0x0a;
1856*4882a593Smuzhiyun nau8824->sar_threshold[1] = 0x14;
1857*4882a593Smuzhiyun nau8824->sar_threshold[2] = 0x26;
1858*4882a593Smuzhiyun nau8824->sar_threshold[3] = 0x73;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,sar-hysteresis",
1861*4882a593Smuzhiyun &nau8824->sar_hysteresis);
1862*4882a593Smuzhiyun if (ret)
1863*4882a593Smuzhiyun nau8824->sar_hysteresis = 0;
1864*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,sar-voltage",
1865*4882a593Smuzhiyun &nau8824->sar_voltage);
1866*4882a593Smuzhiyun if (ret)
1867*4882a593Smuzhiyun nau8824->sar_voltage = 6;
1868*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,sar-compare-time",
1869*4882a593Smuzhiyun &nau8824->sar_compare_time);
1870*4882a593Smuzhiyun if (ret)
1871*4882a593Smuzhiyun nau8824->sar_compare_time = 1;
1872*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,sar-sampling-time",
1873*4882a593Smuzhiyun &nau8824->sar_sampling_time);
1874*4882a593Smuzhiyun if (ret)
1875*4882a593Smuzhiyun nau8824->sar_sampling_time = 1;
1876*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,short-key-debounce",
1877*4882a593Smuzhiyun &nau8824->key_debounce);
1878*4882a593Smuzhiyun if (ret)
1879*4882a593Smuzhiyun nau8824->key_debounce = 0;
1880*4882a593Smuzhiyun ret = device_property_read_u32(dev, "nuvoton,jack-eject-debounce",
1881*4882a593Smuzhiyun &nau8824->jack_eject_debounce);
1882*4882a593Smuzhiyun if (ret)
1883*4882a593Smuzhiyun nau8824->jack_eject_debounce = 1;
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun /* Please keep this list alphabetically sorted */
1889*4882a593Smuzhiyun static const struct dmi_system_id nau8824_quirk_table[] = {
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun /* Cyberbook T116 rugged tablet */
1892*4882a593Smuzhiyun .matches = {
1893*4882a593Smuzhiyun DMI_EXACT_MATCH(DMI_BOARD_VENDOR, "Default string"),
1894*4882a593Smuzhiyun DMI_EXACT_MATCH(DMI_BOARD_NAME, "Cherry Trail CR"),
1895*4882a593Smuzhiyun DMI_EXACT_MATCH(DMI_PRODUCT_SKU, "20170531"),
1896*4882a593Smuzhiyun },
1897*4882a593Smuzhiyun .driver_data = (void *)(NAU8824_JD_ACTIVE_HIGH),
1898*4882a593Smuzhiyun },
1899*4882a593Smuzhiyun {}
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun
nau8824_check_quirks(void)1902*4882a593Smuzhiyun static void nau8824_check_quirks(void)
1903*4882a593Smuzhiyun {
1904*4882a593Smuzhiyun const struct dmi_system_id *dmi_id;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun if (quirk_override != -1) {
1907*4882a593Smuzhiyun nau8824_quirk = quirk_override;
1908*4882a593Smuzhiyun return;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun dmi_id = dmi_first_match(nau8824_quirk_table);
1912*4882a593Smuzhiyun if (dmi_id)
1913*4882a593Smuzhiyun nau8824_quirk = (unsigned long)dmi_id->driver_data;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
nau8824_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1916*4882a593Smuzhiyun static int nau8824_i2c_probe(struct i2c_client *i2c,
1917*4882a593Smuzhiyun const struct i2c_device_id *id)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun struct device *dev = &i2c->dev;
1920*4882a593Smuzhiyun struct nau8824 *nau8824 = dev_get_platdata(dev);
1921*4882a593Smuzhiyun int ret, value;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun if (!nau8824) {
1924*4882a593Smuzhiyun nau8824 = devm_kzalloc(dev, sizeof(*nau8824), GFP_KERNEL);
1925*4882a593Smuzhiyun if (!nau8824)
1926*4882a593Smuzhiyun return -ENOMEM;
1927*4882a593Smuzhiyun ret = nau8824_read_device_properties(dev, nau8824);
1928*4882a593Smuzhiyun if (ret)
1929*4882a593Smuzhiyun return ret;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun i2c_set_clientdata(i2c, nau8824);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun nau8824->regmap = devm_regmap_init_i2c(i2c, &nau8824_regmap_config);
1934*4882a593Smuzhiyun if (IS_ERR(nau8824->regmap))
1935*4882a593Smuzhiyun return PTR_ERR(nau8824->regmap);
1936*4882a593Smuzhiyun nau8824->dev = dev;
1937*4882a593Smuzhiyun nau8824->irq = i2c->irq;
1938*4882a593Smuzhiyun sema_init(&nau8824->jd_sem, 1);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun nau8824_check_quirks();
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun if (nau8824_quirk & NAU8824_JD_ACTIVE_HIGH)
1943*4882a593Smuzhiyun nau8824->jkdet_polarity = 0;
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun nau8824_print_device_properties(nau8824);
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun ret = regmap_read(nau8824->regmap, NAU8824_REG_I2C_DEVICE_ID, &value);
1948*4882a593Smuzhiyun if (ret < 0) {
1949*4882a593Smuzhiyun dev_err(dev, "Failed to read device id from the NAU8824: %d\n",
1950*4882a593Smuzhiyun ret);
1951*4882a593Smuzhiyun return ret;
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun nau8824_reset_chip(nau8824->regmap);
1954*4882a593Smuzhiyun nau8824_init_regs(nau8824);
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun if (i2c->irq)
1957*4882a593Smuzhiyun nau8824_setup_irq(nau8824);
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun return devm_snd_soc_register_component(dev,
1960*4882a593Smuzhiyun &nau8824_component_driver, &nau8824_dai, 1);
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun static const struct i2c_device_id nau8824_i2c_ids[] = {
1964*4882a593Smuzhiyun { "nau8824", 0 },
1965*4882a593Smuzhiyun { }
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, nau8824_i2c_ids);
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun #ifdef CONFIG_OF
1970*4882a593Smuzhiyun static const struct of_device_id nau8824_of_ids[] = {
1971*4882a593Smuzhiyun { .compatible = "nuvoton,nau8824", },
1972*4882a593Smuzhiyun {}
1973*4882a593Smuzhiyun };
1974*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nau8824_of_ids);
1975*4882a593Smuzhiyun #endif
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1978*4882a593Smuzhiyun static const struct acpi_device_id nau8824_acpi_match[] = {
1979*4882a593Smuzhiyun { "10508824", 0 },
1980*4882a593Smuzhiyun {},
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, nau8824_acpi_match);
1983*4882a593Smuzhiyun #endif
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun static struct i2c_driver nau8824_i2c_driver = {
1986*4882a593Smuzhiyun .driver = {
1987*4882a593Smuzhiyun .name = "nau8824",
1988*4882a593Smuzhiyun .of_match_table = of_match_ptr(nau8824_of_ids),
1989*4882a593Smuzhiyun .acpi_match_table = ACPI_PTR(nau8824_acpi_match),
1990*4882a593Smuzhiyun },
1991*4882a593Smuzhiyun .probe = nau8824_i2c_probe,
1992*4882a593Smuzhiyun .id_table = nau8824_i2c_ids,
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun module_i2c_driver(nau8824_i2c_driver);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC NAU88L24 driver");
1998*4882a593Smuzhiyun MODULE_AUTHOR("John Hsu <KCHSU0@nuvoton.com>");
1999*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2000