1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // nau8822.c -- NAU8822 ALSA Soc Audio driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2017 Nuvoton Technology Crop.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: David Lin <ctlin0@nuvoton.com>
8*4882a593Smuzhiyun // Co-author: John Hsu <kchsu0@nuvoton.com>
9*4882a593Smuzhiyun // Co-author: Seven Li <wtli@nuvoton.com>
10*4882a593Smuzhiyun //
11*4882a593Smuzhiyun // Based on WM8974.c
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/moduleparam.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/i2c.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <sound/core.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun #include <sound/soc.h>
26*4882a593Smuzhiyun #include <sound/initval.h>
27*4882a593Smuzhiyun #include <sound/tlv.h>
28*4882a593Smuzhiyun #include <asm/div64.h>
29*4882a593Smuzhiyun #include "nau8822.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define NAU_PLL_FREQ_MAX 100000000
32*4882a593Smuzhiyun #define NAU_PLL_FREQ_MIN 90000000
33*4882a593Smuzhiyun #define NAU_PLL_REF_MAX 33000000
34*4882a593Smuzhiyun #define NAU_PLL_REF_MIN 8000000
35*4882a593Smuzhiyun #define NAU_PLL_OPTOP_MIN 6
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const int nau8822_mclk_scaler[] = { 10, 15, 20, 30, 40, 60, 80, 120 };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static const struct reg_default nau8822_reg_defaults[] = {
40*4882a593Smuzhiyun { NAU8822_REG_POWER_MANAGEMENT_1, 0x0000 },
41*4882a593Smuzhiyun { NAU8822_REG_POWER_MANAGEMENT_2, 0x0000 },
42*4882a593Smuzhiyun { NAU8822_REG_POWER_MANAGEMENT_3, 0x0000 },
43*4882a593Smuzhiyun { NAU8822_REG_AUDIO_INTERFACE, 0x0050 },
44*4882a593Smuzhiyun { NAU8822_REG_COMPANDING_CONTROL, 0x0000 },
45*4882a593Smuzhiyun { NAU8822_REG_CLOCKING, 0x0140 },
46*4882a593Smuzhiyun { NAU8822_REG_ADDITIONAL_CONTROL, 0x0000 },
47*4882a593Smuzhiyun { NAU8822_REG_GPIO_CONTROL, 0x0000 },
48*4882a593Smuzhiyun { NAU8822_REG_JACK_DETECT_CONTROL_1, 0x0000 },
49*4882a593Smuzhiyun { NAU8822_REG_DAC_CONTROL, 0x0000 },
50*4882a593Smuzhiyun { NAU8822_REG_LEFT_DAC_DIGITAL_VOLUME, 0x00ff },
51*4882a593Smuzhiyun { NAU8822_REG_RIGHT_DAC_DIGITAL_VOLUME, 0x00ff },
52*4882a593Smuzhiyun { NAU8822_REG_JACK_DETECT_CONTROL_2, 0x0000 },
53*4882a593Smuzhiyun { NAU8822_REG_ADC_CONTROL, 0x0100 },
54*4882a593Smuzhiyun { NAU8822_REG_LEFT_ADC_DIGITAL_VOLUME, 0x00ff },
55*4882a593Smuzhiyun { NAU8822_REG_RIGHT_ADC_DIGITAL_VOLUME, 0x00ff },
56*4882a593Smuzhiyun { NAU8822_REG_EQ1, 0x012c },
57*4882a593Smuzhiyun { NAU8822_REG_EQ2, 0x002c },
58*4882a593Smuzhiyun { NAU8822_REG_EQ3, 0x002c },
59*4882a593Smuzhiyun { NAU8822_REG_EQ4, 0x002c },
60*4882a593Smuzhiyun { NAU8822_REG_EQ5, 0x002c },
61*4882a593Smuzhiyun { NAU8822_REG_DAC_LIMITER_1, 0x0032 },
62*4882a593Smuzhiyun { NAU8822_REG_DAC_LIMITER_2, 0x0000 },
63*4882a593Smuzhiyun { NAU8822_REG_NOTCH_FILTER_1, 0x0000 },
64*4882a593Smuzhiyun { NAU8822_REG_NOTCH_FILTER_2, 0x0000 },
65*4882a593Smuzhiyun { NAU8822_REG_NOTCH_FILTER_3, 0x0000 },
66*4882a593Smuzhiyun { NAU8822_REG_NOTCH_FILTER_4, 0x0000 },
67*4882a593Smuzhiyun { NAU8822_REG_ALC_CONTROL_1, 0x0038 },
68*4882a593Smuzhiyun { NAU8822_REG_ALC_CONTROL_2, 0x000b },
69*4882a593Smuzhiyun { NAU8822_REG_ALC_CONTROL_3, 0x0032 },
70*4882a593Smuzhiyun { NAU8822_REG_NOISE_GATE, 0x0010 },
71*4882a593Smuzhiyun { NAU8822_REG_PLL_N, 0x0008 },
72*4882a593Smuzhiyun { NAU8822_REG_PLL_K1, 0x000c },
73*4882a593Smuzhiyun { NAU8822_REG_PLL_K2, 0x0093 },
74*4882a593Smuzhiyun { NAU8822_REG_PLL_K3, 0x00e9 },
75*4882a593Smuzhiyun { NAU8822_REG_3D_CONTROL, 0x0000 },
76*4882a593Smuzhiyun { NAU8822_REG_RIGHT_SPEAKER_CONTROL, 0x0000 },
77*4882a593Smuzhiyun { NAU8822_REG_INPUT_CONTROL, 0x0033 },
78*4882a593Smuzhiyun { NAU8822_REG_LEFT_INP_PGA_CONTROL, 0x0010 },
79*4882a593Smuzhiyun { NAU8822_REG_RIGHT_INP_PGA_CONTROL, 0x0010 },
80*4882a593Smuzhiyun { NAU8822_REG_LEFT_ADC_BOOST_CONTROL, 0x0100 },
81*4882a593Smuzhiyun { NAU8822_REG_RIGHT_ADC_BOOST_CONTROL, 0x0100 },
82*4882a593Smuzhiyun { NAU8822_REG_OUTPUT_CONTROL, 0x0002 },
83*4882a593Smuzhiyun { NAU8822_REG_LEFT_MIXER_CONTROL, 0x0001 },
84*4882a593Smuzhiyun { NAU8822_REG_RIGHT_MIXER_CONTROL, 0x0001 },
85*4882a593Smuzhiyun { NAU8822_REG_LHP_VOLUME, 0x0039 },
86*4882a593Smuzhiyun { NAU8822_REG_RHP_VOLUME, 0x0039 },
87*4882a593Smuzhiyun { NAU8822_REG_LSPKOUT_VOLUME, 0x0039 },
88*4882a593Smuzhiyun { NAU8822_REG_RSPKOUT_VOLUME, 0x0039 },
89*4882a593Smuzhiyun { NAU8822_REG_AUX2_MIXER, 0x0001 },
90*4882a593Smuzhiyun { NAU8822_REG_AUX1_MIXER, 0x0001 },
91*4882a593Smuzhiyun { NAU8822_REG_POWER_MANAGEMENT_4, 0x0000 },
92*4882a593Smuzhiyun { NAU8822_REG_LEFT_TIME_SLOT, 0x0000 },
93*4882a593Smuzhiyun { NAU8822_REG_MISC, 0x0020 },
94*4882a593Smuzhiyun { NAU8822_REG_RIGHT_TIME_SLOT, 0x0000 },
95*4882a593Smuzhiyun { NAU8822_REG_DEVICE_REVISION, 0x007f },
96*4882a593Smuzhiyun { NAU8822_REG_DEVICE_ID, 0x001a },
97*4882a593Smuzhiyun { NAU8822_REG_DAC_DITHER, 0x0114 },
98*4882a593Smuzhiyun { NAU8822_REG_ALC_ENHANCE_1, 0x0000 },
99*4882a593Smuzhiyun { NAU8822_REG_ALC_ENHANCE_2, 0x0000 },
100*4882a593Smuzhiyun { NAU8822_REG_192KHZ_SAMPLING, 0x0008 },
101*4882a593Smuzhiyun { NAU8822_REG_MISC_CONTROL, 0x0000 },
102*4882a593Smuzhiyun { NAU8822_REG_INPUT_TIEOFF, 0x0000 },
103*4882a593Smuzhiyun { NAU8822_REG_POWER_REDUCTION, 0x0000 },
104*4882a593Smuzhiyun { NAU8822_REG_AGC_PEAK2PEAK, 0x0000 },
105*4882a593Smuzhiyun { NAU8822_REG_AGC_PEAK_DETECT, 0x0000 },
106*4882a593Smuzhiyun { NAU8822_REG_AUTOMUTE_CONTROL, 0x0000 },
107*4882a593Smuzhiyun { NAU8822_REG_OUTPUT_TIEOFF, 0x0000 },
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
nau8822_readable_reg(struct device * dev,unsigned int reg)110*4882a593Smuzhiyun static bool nau8822_readable_reg(struct device *dev, unsigned int reg)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun switch (reg) {
113*4882a593Smuzhiyun case NAU8822_REG_RESET ... NAU8822_REG_JACK_DETECT_CONTROL_1:
114*4882a593Smuzhiyun case NAU8822_REG_DAC_CONTROL ... NAU8822_REG_LEFT_ADC_DIGITAL_VOLUME:
115*4882a593Smuzhiyun case NAU8822_REG_RIGHT_ADC_DIGITAL_VOLUME:
116*4882a593Smuzhiyun case NAU8822_REG_EQ1 ... NAU8822_REG_EQ5:
117*4882a593Smuzhiyun case NAU8822_REG_DAC_LIMITER_1 ... NAU8822_REG_DAC_LIMITER_2:
118*4882a593Smuzhiyun case NAU8822_REG_NOTCH_FILTER_1 ... NAU8822_REG_NOTCH_FILTER_4:
119*4882a593Smuzhiyun case NAU8822_REG_ALC_CONTROL_1 ...NAU8822_REG_PLL_K3:
120*4882a593Smuzhiyun case NAU8822_REG_3D_CONTROL:
121*4882a593Smuzhiyun case NAU8822_REG_RIGHT_SPEAKER_CONTROL:
122*4882a593Smuzhiyun case NAU8822_REG_INPUT_CONTROL ... NAU8822_REG_LEFT_ADC_BOOST_CONTROL:
123*4882a593Smuzhiyun case NAU8822_REG_RIGHT_ADC_BOOST_CONTROL ... NAU8822_REG_AUX1_MIXER:
124*4882a593Smuzhiyun case NAU8822_REG_POWER_MANAGEMENT_4 ... NAU8822_REG_DEVICE_ID:
125*4882a593Smuzhiyun case NAU8822_REG_DAC_DITHER:
126*4882a593Smuzhiyun case NAU8822_REG_ALC_ENHANCE_1 ... NAU8822_REG_MISC_CONTROL:
127*4882a593Smuzhiyun case NAU8822_REG_INPUT_TIEOFF ... NAU8822_REG_OUTPUT_TIEOFF:
128*4882a593Smuzhiyun return true;
129*4882a593Smuzhiyun default:
130*4882a593Smuzhiyun return false;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
nau8822_writeable_reg(struct device * dev,unsigned int reg)134*4882a593Smuzhiyun static bool nau8822_writeable_reg(struct device *dev, unsigned int reg)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun switch (reg) {
137*4882a593Smuzhiyun case NAU8822_REG_RESET ... NAU8822_REG_JACK_DETECT_CONTROL_1:
138*4882a593Smuzhiyun case NAU8822_REG_DAC_CONTROL ... NAU8822_REG_LEFT_ADC_DIGITAL_VOLUME:
139*4882a593Smuzhiyun case NAU8822_REG_RIGHT_ADC_DIGITAL_VOLUME:
140*4882a593Smuzhiyun case NAU8822_REG_EQ1 ... NAU8822_REG_EQ5:
141*4882a593Smuzhiyun case NAU8822_REG_DAC_LIMITER_1 ... NAU8822_REG_DAC_LIMITER_2:
142*4882a593Smuzhiyun case NAU8822_REG_NOTCH_FILTER_1 ... NAU8822_REG_NOTCH_FILTER_4:
143*4882a593Smuzhiyun case NAU8822_REG_ALC_CONTROL_1 ...NAU8822_REG_PLL_K3:
144*4882a593Smuzhiyun case NAU8822_REG_3D_CONTROL:
145*4882a593Smuzhiyun case NAU8822_REG_RIGHT_SPEAKER_CONTROL:
146*4882a593Smuzhiyun case NAU8822_REG_INPUT_CONTROL ... NAU8822_REG_LEFT_ADC_BOOST_CONTROL:
147*4882a593Smuzhiyun case NAU8822_REG_RIGHT_ADC_BOOST_CONTROL ... NAU8822_REG_AUX1_MIXER:
148*4882a593Smuzhiyun case NAU8822_REG_POWER_MANAGEMENT_4 ... NAU8822_REG_DEVICE_ID:
149*4882a593Smuzhiyun case NAU8822_REG_DAC_DITHER:
150*4882a593Smuzhiyun case NAU8822_REG_ALC_ENHANCE_1 ... NAU8822_REG_MISC_CONTROL:
151*4882a593Smuzhiyun case NAU8822_REG_INPUT_TIEOFF ... NAU8822_REG_OUTPUT_TIEOFF:
152*4882a593Smuzhiyun return true;
153*4882a593Smuzhiyun default:
154*4882a593Smuzhiyun return false;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
nau8822_volatile(struct device * dev,unsigned int reg)158*4882a593Smuzhiyun static bool nau8822_volatile(struct device *dev, unsigned int reg)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun switch (reg) {
161*4882a593Smuzhiyun case NAU8822_REG_RESET:
162*4882a593Smuzhiyun case NAU8822_REG_DEVICE_REVISION:
163*4882a593Smuzhiyun case NAU8822_REG_DEVICE_ID:
164*4882a593Smuzhiyun case NAU8822_REG_AGC_PEAK2PEAK:
165*4882a593Smuzhiyun case NAU8822_REG_AGC_PEAK_DETECT:
166*4882a593Smuzhiyun case NAU8822_REG_AUTOMUTE_CONTROL:
167*4882a593Smuzhiyun return true;
168*4882a593Smuzhiyun default:
169*4882a593Smuzhiyun return false;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* The EQ parameters get function is to get the 5 band equalizer control.
174*4882a593Smuzhiyun * The regmap raw read can't work here because regmap doesn't provide
175*4882a593Smuzhiyun * value format for value width of 9 bits. Therefore, the driver reads data
176*4882a593Smuzhiyun * from cache and makes value format according to the endianness of
177*4882a593Smuzhiyun * bytes type control element.
178*4882a593Smuzhiyun */
nau8822_eq_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)179*4882a593Smuzhiyun static int nau8822_eq_get(struct snd_kcontrol *kcontrol,
180*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct snd_soc_component *component =
183*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
184*4882a593Smuzhiyun struct soc_bytes_ext *params = (void *)kcontrol->private_value;
185*4882a593Smuzhiyun int i, reg;
186*4882a593Smuzhiyun u16 reg_val, *val;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun val = (u16 *)ucontrol->value.bytes.data;
189*4882a593Smuzhiyun reg = NAU8822_REG_EQ1;
190*4882a593Smuzhiyun for (i = 0; i < params->max / sizeof(u16); i++) {
191*4882a593Smuzhiyun reg_val = snd_soc_component_read(component, reg + i);
192*4882a593Smuzhiyun /* conversion of 16-bit integers between native CPU format
193*4882a593Smuzhiyun * and big endian format
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun reg_val = cpu_to_be16(reg_val);
196*4882a593Smuzhiyun memcpy(val + i, ®_val, sizeof(reg_val));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* The EQ parameters put function is to make configuration of 5 band equalizer
203*4882a593Smuzhiyun * control. These configuration includes central frequency, equalizer gain,
204*4882a593Smuzhiyun * cut-off frequency, bandwidth control, and equalizer path.
205*4882a593Smuzhiyun * The regmap raw write can't work here because regmap doesn't provide
206*4882a593Smuzhiyun * register and value format for register with address 7 bits and value 9 bits.
207*4882a593Smuzhiyun * Therefore, the driver makes value format according to the endianness of
208*4882a593Smuzhiyun * bytes type control element and writes data to codec.
209*4882a593Smuzhiyun */
nau8822_eq_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)210*4882a593Smuzhiyun static int nau8822_eq_put(struct snd_kcontrol *kcontrol,
211*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct snd_soc_component *component =
214*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
215*4882a593Smuzhiyun struct soc_bytes_ext *params = (void *)kcontrol->private_value;
216*4882a593Smuzhiyun void *data;
217*4882a593Smuzhiyun u16 *val, value;
218*4882a593Smuzhiyun int i, reg, ret;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun data = kmemdup(ucontrol->value.bytes.data,
221*4882a593Smuzhiyun params->max, GFP_KERNEL | GFP_DMA);
222*4882a593Smuzhiyun if (!data)
223*4882a593Smuzhiyun return -ENOMEM;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun val = (u16 *)data;
226*4882a593Smuzhiyun reg = NAU8822_REG_EQ1;
227*4882a593Smuzhiyun for (i = 0; i < params->max / sizeof(u16); i++) {
228*4882a593Smuzhiyun /* conversion of 16-bit integers between native CPU format
229*4882a593Smuzhiyun * and big endian format
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun value = be16_to_cpu(*(val + i));
232*4882a593Smuzhiyun ret = snd_soc_component_write(component, reg + i, value);
233*4882a593Smuzhiyun if (ret) {
234*4882a593Smuzhiyun dev_err(component->dev,
235*4882a593Smuzhiyun "EQ configuration fail, register: %x ret: %d\n",
236*4882a593Smuzhiyun reg + i, ret);
237*4882a593Smuzhiyun kfree(data);
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun kfree(data);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const char * const nau8822_companding[] = {
247*4882a593Smuzhiyun "Off", "NC", "u-law", "A-law"};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static const struct soc_enum nau8822_companding_adc_enum =
250*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8822_REG_COMPANDING_CONTROL, NAU8822_ADCCM_SFT,
251*4882a593Smuzhiyun ARRAY_SIZE(nau8822_companding), nau8822_companding);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const struct soc_enum nau8822_companding_dac_enum =
254*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8822_REG_COMPANDING_CONTROL, NAU8822_DACCM_SFT,
255*4882a593Smuzhiyun ARRAY_SIZE(nau8822_companding), nau8822_companding);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static const char * const nau8822_eqmode[] = {"Capture", "Playback"};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static const struct soc_enum nau8822_eqmode_enum =
260*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8822_REG_EQ1, NAU8822_EQM_SFT,
261*4882a593Smuzhiyun ARRAY_SIZE(nau8822_eqmode), nau8822_eqmode);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const char * const nau8822_alc1[] = {"Off", "Right", "Left", "Both"};
264*4882a593Smuzhiyun static const char * const nau8822_alc3[] = {"Normal", "Limiter"};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static const struct soc_enum nau8822_alc_enable_enum =
267*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8822_REG_ALC_CONTROL_1, NAU8822_ALCEN_SFT,
268*4882a593Smuzhiyun ARRAY_SIZE(nau8822_alc1), nau8822_alc1);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct soc_enum nau8822_alc_mode_enum =
271*4882a593Smuzhiyun SOC_ENUM_SINGLE(NAU8822_REG_ALC_CONTROL_3, NAU8822_ALCM_SFT,
272*4882a593Smuzhiyun ARRAY_SIZE(nau8822_alc3), nau8822_alc3);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -12750, 50, 1);
275*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1200, 75, 0);
276*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(spk_tlv, -5700, 100, 0);
277*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
278*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(boost_tlv, -1500, 300, 1);
279*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(limiter_tlv, 0, 100, 0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_snd_controls[] = {
282*4882a593Smuzhiyun SOC_ENUM("ADC Companding", nau8822_companding_adc_enum),
283*4882a593Smuzhiyun SOC_ENUM("DAC Companding", nau8822_companding_dac_enum),
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun SOC_ENUM("EQ Function", nau8822_eqmode_enum),
286*4882a593Smuzhiyun SND_SOC_BYTES_EXT("EQ Parameters", 10,
287*4882a593Smuzhiyun nau8822_eq_get, nau8822_eq_put),
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun SOC_DOUBLE("DAC Inversion Switch",
290*4882a593Smuzhiyun NAU8822_REG_DAC_CONTROL, 0, 1, 1, 0),
291*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PCM Volume",
292*4882a593Smuzhiyun NAU8822_REG_LEFT_DAC_DIGITAL_VOLUME,
293*4882a593Smuzhiyun NAU8822_REG_RIGHT_DAC_DIGITAL_VOLUME, 0, 255, 0, digital_tlv),
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun SOC_SINGLE("High Pass Filter Switch",
296*4882a593Smuzhiyun NAU8822_REG_ADC_CONTROL, 8, 1, 0),
297*4882a593Smuzhiyun SOC_SINGLE("High Pass Cut Off",
298*4882a593Smuzhiyun NAU8822_REG_ADC_CONTROL, 4, 7, 0),
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun SOC_DOUBLE("ADC Inversion Switch",
301*4882a593Smuzhiyun NAU8822_REG_ADC_CONTROL, 0, 1, 1, 0),
302*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("ADC Volume",
303*4882a593Smuzhiyun NAU8822_REG_LEFT_ADC_DIGITAL_VOLUME,
304*4882a593Smuzhiyun NAU8822_REG_RIGHT_ADC_DIGITAL_VOLUME, 0, 255, 0, digital_tlv),
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun SOC_SINGLE("DAC Limiter Switch",
307*4882a593Smuzhiyun NAU8822_REG_DAC_LIMITER_1, 8, 1, 0),
308*4882a593Smuzhiyun SOC_SINGLE("DAC Limiter Decay",
309*4882a593Smuzhiyun NAU8822_REG_DAC_LIMITER_1, 4, 15, 0),
310*4882a593Smuzhiyun SOC_SINGLE("DAC Limiter Attack",
311*4882a593Smuzhiyun NAU8822_REG_DAC_LIMITER_1, 0, 15, 0),
312*4882a593Smuzhiyun SOC_SINGLE("DAC Limiter Threshold",
313*4882a593Smuzhiyun NAU8822_REG_DAC_LIMITER_2, 4, 7, 0),
314*4882a593Smuzhiyun SOC_SINGLE_TLV("DAC Limiter Volume",
315*4882a593Smuzhiyun NAU8822_REG_DAC_LIMITER_2, 0, 12, 0, limiter_tlv),
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun SOC_ENUM("ALC Mode", nau8822_alc_mode_enum),
318*4882a593Smuzhiyun SOC_ENUM("ALC Enable Switch", nau8822_alc_enable_enum),
319*4882a593Smuzhiyun SOC_SINGLE("ALC Min Gain",
320*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_1, 0, 7, 0),
321*4882a593Smuzhiyun SOC_SINGLE("ALC Max Gain",
322*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_1, 3, 7, 0),
323*4882a593Smuzhiyun SOC_SINGLE("ALC Hold",
324*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_2, 4, 10, 0),
325*4882a593Smuzhiyun SOC_SINGLE("ALC Target",
326*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_2, 0, 15, 0),
327*4882a593Smuzhiyun SOC_SINGLE("ALC Decay",
328*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_3, 4, 10, 0),
329*4882a593Smuzhiyun SOC_SINGLE("ALC Attack",
330*4882a593Smuzhiyun NAU8822_REG_ALC_CONTROL_3, 0, 10, 0),
331*4882a593Smuzhiyun SOC_SINGLE("ALC Noise Gate Switch",
332*4882a593Smuzhiyun NAU8822_REG_NOISE_GATE, 3, 1, 0),
333*4882a593Smuzhiyun SOC_SINGLE("ALC Noise Gate Threshold",
334*4882a593Smuzhiyun NAU8822_REG_NOISE_GATE, 0, 7, 0),
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun SOC_DOUBLE_R("PGA ZC Switch",
337*4882a593Smuzhiyun NAU8822_REG_LEFT_INP_PGA_CONTROL,
338*4882a593Smuzhiyun NAU8822_REG_RIGHT_INP_PGA_CONTROL,
339*4882a593Smuzhiyun 7, 1, 0),
340*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PGA Volume",
341*4882a593Smuzhiyun NAU8822_REG_LEFT_INP_PGA_CONTROL,
342*4882a593Smuzhiyun NAU8822_REG_RIGHT_INP_PGA_CONTROL, 0, 63, 0, inpga_tlv),
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone ZC Switch",
345*4882a593Smuzhiyun NAU8822_REG_LHP_VOLUME,
346*4882a593Smuzhiyun NAU8822_REG_RHP_VOLUME, 7, 1, 0),
347*4882a593Smuzhiyun SOC_DOUBLE_R("Headphone Playback Switch",
348*4882a593Smuzhiyun NAU8822_REG_LHP_VOLUME,
349*4882a593Smuzhiyun NAU8822_REG_RHP_VOLUME, 6, 1, 1),
350*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Headphone Volume",
351*4882a593Smuzhiyun NAU8822_REG_LHP_VOLUME,
352*4882a593Smuzhiyun NAU8822_REG_RHP_VOLUME, 0, 63, 0, spk_tlv),
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker ZC Switch",
355*4882a593Smuzhiyun NAU8822_REG_LSPKOUT_VOLUME,
356*4882a593Smuzhiyun NAU8822_REG_RSPKOUT_VOLUME, 7, 1, 0),
357*4882a593Smuzhiyun SOC_DOUBLE_R("Speaker Playback Switch",
358*4882a593Smuzhiyun NAU8822_REG_LSPKOUT_VOLUME,
359*4882a593Smuzhiyun NAU8822_REG_RSPKOUT_VOLUME, 6, 1, 1),
360*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Speaker Volume",
361*4882a593Smuzhiyun NAU8822_REG_LSPKOUT_VOLUME,
362*4882a593Smuzhiyun NAU8822_REG_RSPKOUT_VOLUME, 0, 63, 0, spk_tlv),
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun SOC_DOUBLE_R("AUXOUT Playback Switch",
365*4882a593Smuzhiyun NAU8822_REG_AUX2_MIXER,
366*4882a593Smuzhiyun NAU8822_REG_AUX1_MIXER, 6, 1, 1),
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("PGA Boost Volume",
369*4882a593Smuzhiyun NAU8822_REG_LEFT_ADC_BOOST_CONTROL,
370*4882a593Smuzhiyun NAU8822_REG_RIGHT_ADC_BOOST_CONTROL, 8, 1, 0, pga_boost_tlv),
371*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("L2/R2 Boost Volume",
372*4882a593Smuzhiyun NAU8822_REG_LEFT_ADC_BOOST_CONTROL,
373*4882a593Smuzhiyun NAU8822_REG_RIGHT_ADC_BOOST_CONTROL, 4, 7, 0, boost_tlv),
374*4882a593Smuzhiyun SOC_DOUBLE_R_TLV("Aux Boost Volume",
375*4882a593Smuzhiyun NAU8822_REG_LEFT_ADC_BOOST_CONTROL,
376*4882a593Smuzhiyun NAU8822_REG_RIGHT_ADC_BOOST_CONTROL, 0, 7, 0, boost_tlv),
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun SOC_SINGLE("DAC 128x Oversampling Switch",
379*4882a593Smuzhiyun NAU8822_REG_DAC_CONTROL, 5, 1, 0),
380*4882a593Smuzhiyun SOC_SINGLE("ADC 128x Oversampling Switch",
381*4882a593Smuzhiyun NAU8822_REG_ADC_CONTROL, 5, 1, 0),
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* LMAIN and RMAIN Mixer */
385*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_left_out_mixer[] = {
386*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINMIX Switch",
387*4882a593Smuzhiyun NAU8822_REG_LEFT_MIXER_CONTROL, 1, 1, 0),
388*4882a593Smuzhiyun SOC_DAPM_SINGLE("LAUX Switch",
389*4882a593Smuzhiyun NAU8822_REG_LEFT_MIXER_CONTROL, 5, 1, 0),
390*4882a593Smuzhiyun SOC_DAPM_SINGLE("LDAC Switch",
391*4882a593Smuzhiyun NAU8822_REG_LEFT_MIXER_CONTROL, 0, 1, 0),
392*4882a593Smuzhiyun SOC_DAPM_SINGLE("RDAC Switch",
393*4882a593Smuzhiyun NAU8822_REG_OUTPUT_CONTROL, 5, 1, 0),
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_right_out_mixer[] = {
397*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINMIX Switch",
398*4882a593Smuzhiyun NAU8822_REG_RIGHT_MIXER_CONTROL, 1, 1, 0),
399*4882a593Smuzhiyun SOC_DAPM_SINGLE("RAUX Switch",
400*4882a593Smuzhiyun NAU8822_REG_RIGHT_MIXER_CONTROL, 5, 1, 0),
401*4882a593Smuzhiyun SOC_DAPM_SINGLE("RDAC Switch",
402*4882a593Smuzhiyun NAU8822_REG_RIGHT_MIXER_CONTROL, 0, 1, 0),
403*4882a593Smuzhiyun SOC_DAPM_SINGLE("LDAC Switch",
404*4882a593Smuzhiyun NAU8822_REG_OUTPUT_CONTROL, 6, 1, 0),
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* AUX1 and AUX2 Mixer */
408*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_auxout1_mixer[] = {
409*4882a593Smuzhiyun SOC_DAPM_SINGLE("RDAC Switch", NAU8822_REG_AUX1_MIXER, 0, 1, 0),
410*4882a593Smuzhiyun SOC_DAPM_SINGLE("RMIX Switch", NAU8822_REG_AUX1_MIXER, 1, 1, 0),
411*4882a593Smuzhiyun SOC_DAPM_SINGLE("RINMIX Switch", NAU8822_REG_AUX1_MIXER, 2, 1, 0),
412*4882a593Smuzhiyun SOC_DAPM_SINGLE("LDAC Switch", NAU8822_REG_AUX1_MIXER, 3, 1, 0),
413*4882a593Smuzhiyun SOC_DAPM_SINGLE("LMIX Switch", NAU8822_REG_AUX1_MIXER, 4, 1, 0),
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_auxout2_mixer[] = {
417*4882a593Smuzhiyun SOC_DAPM_SINGLE("LDAC Switch", NAU8822_REG_AUX2_MIXER, 0, 1, 0),
418*4882a593Smuzhiyun SOC_DAPM_SINGLE("LMIX Switch", NAU8822_REG_AUX2_MIXER, 1, 1, 0),
419*4882a593Smuzhiyun SOC_DAPM_SINGLE("LINMIX Switch", NAU8822_REG_AUX2_MIXER, 2, 1, 0),
420*4882a593Smuzhiyun SOC_DAPM_SINGLE("AUX1MIX Output Switch",
421*4882a593Smuzhiyun NAU8822_REG_AUX2_MIXER, 3, 1, 0),
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Input PGA */
425*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_left_input_mixer[] = {
426*4882a593Smuzhiyun SOC_DAPM_SINGLE("L2 Switch", NAU8822_REG_INPUT_CONTROL, 2, 1, 0),
427*4882a593Smuzhiyun SOC_DAPM_SINGLE("MicN Switch", NAU8822_REG_INPUT_CONTROL, 1, 1, 0),
428*4882a593Smuzhiyun SOC_DAPM_SINGLE("MicP Switch", NAU8822_REG_INPUT_CONTROL, 0, 1, 0),
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_right_input_mixer[] = {
431*4882a593Smuzhiyun SOC_DAPM_SINGLE("R2 Switch", NAU8822_REG_INPUT_CONTROL, 6, 1, 0),
432*4882a593Smuzhiyun SOC_DAPM_SINGLE("MicN Switch", NAU8822_REG_INPUT_CONTROL, 5, 1, 0),
433*4882a593Smuzhiyun SOC_DAPM_SINGLE("MicP Switch", NAU8822_REG_INPUT_CONTROL, 4, 1, 0),
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* Loopback Switch */
437*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8822_loopback =
438*4882a593Smuzhiyun SOC_DAPM_SINGLE("Switch", NAU8822_REG_COMPANDING_CONTROL,
439*4882a593Smuzhiyun NAU8822_ADDAP_SFT, 1, 0);
440*4882a593Smuzhiyun
check_mclk_select_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)441*4882a593Smuzhiyun static int check_mclk_select_pll(struct snd_soc_dapm_widget *source,
442*4882a593Smuzhiyun struct snd_soc_dapm_widget *sink)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct snd_soc_component *component =
445*4882a593Smuzhiyun snd_soc_dapm_to_component(source->dapm);
446*4882a593Smuzhiyun unsigned int value;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun value = snd_soc_component_read(component, NAU8822_REG_CLOCKING);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return (value & NAU8822_CLKM_MASK);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct snd_soc_dapm_widget nau8822_dapm_widgets[] = {
454*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Left DAC", "Left HiFi Playback",
455*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 0, 0),
456*4882a593Smuzhiyun SND_SOC_DAPM_DAC("Right DAC", "Right HiFi Playback",
457*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 1, 0),
458*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Left ADC", "Left HiFi Capture",
459*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 0, 0),
460*4882a593Smuzhiyun SND_SOC_DAPM_ADC("Right ADC", "Right HiFi Capture",
461*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 1, 0),
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun SOC_MIXER_ARRAY("Left Output Mixer",
464*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 2, 0, nau8822_left_out_mixer),
465*4882a593Smuzhiyun SOC_MIXER_ARRAY("Right Output Mixer",
466*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 3, 0, nau8822_right_out_mixer),
467*4882a593Smuzhiyun SOC_MIXER_ARRAY("AUX1 Output Mixer",
468*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, 7, 0, nau8822_auxout1_mixer),
469*4882a593Smuzhiyun SOC_MIXER_ARRAY("AUX2 Output Mixer",
470*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, 6, 0, nau8822_auxout2_mixer),
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun SOC_MIXER_ARRAY("Left Input Mixer",
473*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2,
474*4882a593Smuzhiyun 2, 0, nau8822_left_input_mixer),
475*4882a593Smuzhiyun SOC_MIXER_ARRAY("Right Input Mixer",
476*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2,
477*4882a593Smuzhiyun 3, 0, nau8822_right_input_mixer),
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Boost Mixer",
480*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
481*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Boost Mixer",
482*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Capture PGA",
485*4882a593Smuzhiyun NAU8822_REG_LEFT_INP_PGA_CONTROL, 6, 1, NULL, 0),
486*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Capture PGA",
487*4882a593Smuzhiyun NAU8822_REG_RIGHT_INP_PGA_CONTROL, 6, 1, NULL, 0),
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Headphone Out",
490*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 7, 0, NULL, 0),
491*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Headphone Out",
492*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 8, 0, NULL, 0),
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Left Speaker Out",
495*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 6, 0, NULL, 0),
496*4882a593Smuzhiyun SND_SOC_DAPM_PGA("Right Speaker Out",
497*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 5, 0, NULL, 0),
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun SND_SOC_DAPM_PGA("AUX1 Out",
500*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 8, 0, NULL, 0),
501*4882a593Smuzhiyun SND_SOC_DAPM_PGA("AUX2 Out",
502*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 7, 0, NULL, 0),
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("Mic Bias",
505*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
506*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("PLL",
507*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun SND_SOC_DAPM_SWITCH("Digital Loopback", SND_SOC_NOPM, 0, 0,
510*4882a593Smuzhiyun &nau8822_loopback),
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LMICN"),
513*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LMICP"),
514*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RMICN"),
515*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RMICP"),
516*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("LAUX"),
517*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("RAUX"),
518*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("L2"),
519*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("R2"),
520*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LHP"),
521*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RHP"),
522*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LSPK"),
523*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("RSPK"),
524*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AUXOUT1"),
525*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("AUXOUT2"),
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const struct snd_soc_dapm_route nau8822_dapm_routes[] = {
529*4882a593Smuzhiyun {"Right DAC", NULL, "PLL", check_mclk_select_pll},
530*4882a593Smuzhiyun {"Left DAC", NULL, "PLL", check_mclk_select_pll},
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* LMAIN and RMAIN Mixer */
533*4882a593Smuzhiyun {"Right Output Mixer", "LDAC Switch", "Left DAC"},
534*4882a593Smuzhiyun {"Right Output Mixer", "RDAC Switch", "Right DAC"},
535*4882a593Smuzhiyun {"Right Output Mixer", "RAUX Switch", "RAUX"},
536*4882a593Smuzhiyun {"Right Output Mixer", "RINMIX Switch", "Right Boost Mixer"},
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun {"Left Output Mixer", "LDAC Switch", "Left DAC"},
539*4882a593Smuzhiyun {"Left Output Mixer", "RDAC Switch", "Right DAC"},
540*4882a593Smuzhiyun {"Left Output Mixer", "LAUX Switch", "LAUX"},
541*4882a593Smuzhiyun {"Left Output Mixer", "LINMIX Switch", "Left Boost Mixer"},
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* AUX1 and AUX2 Mixer */
544*4882a593Smuzhiyun {"AUX1 Output Mixer", "RDAC Switch", "Right DAC"},
545*4882a593Smuzhiyun {"AUX1 Output Mixer", "RMIX Switch", "Right Output Mixer"},
546*4882a593Smuzhiyun {"AUX1 Output Mixer", "RINMIX Switch", "Right Boost Mixer"},
547*4882a593Smuzhiyun {"AUX1 Output Mixer", "LDAC Switch", "Left DAC"},
548*4882a593Smuzhiyun {"AUX1 Output Mixer", "LMIX Switch", "Left Output Mixer"},
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun {"AUX2 Output Mixer", "LDAC Switch", "Left DAC"},
551*4882a593Smuzhiyun {"AUX2 Output Mixer", "LMIX Switch", "Left Output Mixer"},
552*4882a593Smuzhiyun {"AUX2 Output Mixer", "LINMIX Switch", "Left Boost Mixer"},
553*4882a593Smuzhiyun {"AUX2 Output Mixer", "AUX1MIX Output Switch", "AUX1 Output Mixer"},
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Outputs */
556*4882a593Smuzhiyun {"Right Headphone Out", NULL, "Right Output Mixer"},
557*4882a593Smuzhiyun {"RHP", NULL, "Right Headphone Out"},
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun {"Left Headphone Out", NULL, "Left Output Mixer"},
560*4882a593Smuzhiyun {"LHP", NULL, "Left Headphone Out"},
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun {"Right Speaker Out", NULL, "Right Output Mixer"},
563*4882a593Smuzhiyun {"RSPK", NULL, "Right Speaker Out"},
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun {"Left Speaker Out", NULL, "Left Output Mixer"},
566*4882a593Smuzhiyun {"LSPK", NULL, "Left Speaker Out"},
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun {"AUX1 Out", NULL, "AUX1 Output Mixer"},
569*4882a593Smuzhiyun {"AUX2 Out", NULL, "AUX2 Output Mixer"},
570*4882a593Smuzhiyun {"AUXOUT1", NULL, "AUX1 Out"},
571*4882a593Smuzhiyun {"AUXOUT2", NULL, "AUX2 Out"},
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* Boost Mixer */
574*4882a593Smuzhiyun {"Right ADC", NULL, "PLL", check_mclk_select_pll},
575*4882a593Smuzhiyun {"Left ADC", NULL, "PLL", check_mclk_select_pll},
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun {"Right ADC", NULL, "Right Boost Mixer"},
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun {"Right Boost Mixer", NULL, "RAUX"},
580*4882a593Smuzhiyun {"Right Boost Mixer", NULL, "Right Capture PGA"},
581*4882a593Smuzhiyun {"Right Boost Mixer", NULL, "R2"},
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun {"Left ADC", NULL, "Left Boost Mixer"},
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun {"Left Boost Mixer", NULL, "LAUX"},
586*4882a593Smuzhiyun {"Left Boost Mixer", NULL, "Left Capture PGA"},
587*4882a593Smuzhiyun {"Left Boost Mixer", NULL, "L2"},
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Input PGA */
590*4882a593Smuzhiyun {"Right Capture PGA", NULL, "Right Input Mixer"},
591*4882a593Smuzhiyun {"Left Capture PGA", NULL, "Left Input Mixer"},
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* Enable Microphone Power */
594*4882a593Smuzhiyun {"Right Capture PGA", NULL, "Mic Bias"},
595*4882a593Smuzhiyun {"Left Capture PGA", NULL, "Mic Bias"},
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun {"Right Input Mixer", "R2 Switch", "R2"},
598*4882a593Smuzhiyun {"Right Input Mixer", "MicN Switch", "RMICN"},
599*4882a593Smuzhiyun {"Right Input Mixer", "MicP Switch", "RMICP"},
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun {"Left Input Mixer", "L2 Switch", "L2"},
602*4882a593Smuzhiyun {"Left Input Mixer", "MicN Switch", "LMICN"},
603*4882a593Smuzhiyun {"Left Input Mixer", "MicP Switch", "LMICP"},
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* Digital Loopback */
606*4882a593Smuzhiyun {"Digital Loopback", "Switch", "Left ADC"},
607*4882a593Smuzhiyun {"Digital Loopback", "Switch", "Right ADC"},
608*4882a593Smuzhiyun {"Left DAC", NULL, "Digital Loopback"},
609*4882a593Smuzhiyun {"Right DAC", NULL, "Digital Loopback"},
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
nau8822_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)612*4882a593Smuzhiyun static int nau8822_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
613*4882a593Smuzhiyun unsigned int freq, int dir)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
616*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun nau8822->div_id = clk_id;
619*4882a593Smuzhiyun nau8822->sysclk = freq;
620*4882a593Smuzhiyun dev_dbg(component->dev, "master sysclk %dHz, source %s\n", freq,
621*4882a593Smuzhiyun clk_id == NAU8822_CLK_PLL ? "PLL" : "MCLK");
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
nau8822_calc_pll(unsigned int pll_in,unsigned int fs,struct nau8822_pll * pll_param)626*4882a593Smuzhiyun static int nau8822_calc_pll(unsigned int pll_in, unsigned int fs,
627*4882a593Smuzhiyun struct nau8822_pll *pll_param)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun u64 f2, f2_max, pll_ratio;
630*4882a593Smuzhiyun int i, scal_sel;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (pll_in > NAU_PLL_REF_MAX || pll_in < NAU_PLL_REF_MIN)
633*4882a593Smuzhiyun return -EINVAL;
634*4882a593Smuzhiyun f2_max = 0;
635*4882a593Smuzhiyun scal_sel = ARRAY_SIZE(nau8822_mclk_scaler);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (i = 0; i < scal_sel; i++) {
638*4882a593Smuzhiyun f2 = 256 * fs * 4 * nau8822_mclk_scaler[i] / 10;
639*4882a593Smuzhiyun if (f2 > NAU_PLL_FREQ_MIN && f2 < NAU_PLL_FREQ_MAX &&
640*4882a593Smuzhiyun f2_max < f2) {
641*4882a593Smuzhiyun f2_max = f2;
642*4882a593Smuzhiyun scal_sel = i;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (ARRAY_SIZE(nau8822_mclk_scaler) == scal_sel)
647*4882a593Smuzhiyun return -EINVAL;
648*4882a593Smuzhiyun pll_param->mclk_scaler = scal_sel;
649*4882a593Smuzhiyun f2 = f2_max;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Calculate the PLL 4-bit integer input and the PLL 24-bit fractional
652*4882a593Smuzhiyun * input; round up the 24+4bit.
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun pll_ratio = div_u64(f2 << 28, pll_in);
655*4882a593Smuzhiyun pll_param->pre_factor = 0;
656*4882a593Smuzhiyun if (((pll_ratio >> 28) & 0xF) < NAU_PLL_OPTOP_MIN) {
657*4882a593Smuzhiyun pll_ratio <<= 1;
658*4882a593Smuzhiyun pll_param->pre_factor = 1;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun pll_param->pll_int = (pll_ratio >> 28) & 0xF;
661*4882a593Smuzhiyun pll_param->pll_frac = ((pll_ratio & 0xFFFFFFF) >> 4);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
nau8822_config_clkdiv(struct snd_soc_dai * dai,int div,int rate)666*4882a593Smuzhiyun static int nau8822_config_clkdiv(struct snd_soc_dai *dai, int div, int rate)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
669*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
670*4882a593Smuzhiyun struct nau8822_pll *pll = &nau8822->pll;
671*4882a593Smuzhiyun int i, sclk, imclk;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun switch (nau8822->div_id) {
674*4882a593Smuzhiyun case NAU8822_CLK_MCLK:
675*4882a593Smuzhiyun /* Configure the master clock prescaler div to make system
676*4882a593Smuzhiyun * clock to approximate the internal master clock (IMCLK);
677*4882a593Smuzhiyun * and large or equal to IMCLK.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun div = 0;
680*4882a593Smuzhiyun imclk = rate * 256;
681*4882a593Smuzhiyun for (i = 1; i < ARRAY_SIZE(nau8822_mclk_scaler); i++) {
682*4882a593Smuzhiyun sclk = (nau8822->sysclk * 10) / nau8822_mclk_scaler[i];
683*4882a593Smuzhiyun if (sclk < imclk)
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun div = i;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun dev_dbg(component->dev, "master clock prescaler %x for fs %d\n",
688*4882a593Smuzhiyun div, rate);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* master clock from MCLK and disable PLL */
691*4882a593Smuzhiyun snd_soc_component_update_bits(component,
692*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_MCLKSEL_MASK,
693*4882a593Smuzhiyun (div << NAU8822_MCLKSEL_SFT));
694*4882a593Smuzhiyun snd_soc_component_update_bits(component,
695*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_CLKM_MASK,
696*4882a593Smuzhiyun NAU8822_CLKM_MCLK);
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun case NAU8822_CLK_PLL:
700*4882a593Smuzhiyun /* master clock from PLL and enable PLL */
701*4882a593Smuzhiyun if (pll->mclk_scaler != div) {
702*4882a593Smuzhiyun dev_err(component->dev,
703*4882a593Smuzhiyun "master clock prescaler not meet PLL parameters\n");
704*4882a593Smuzhiyun return -EINVAL;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun snd_soc_component_update_bits(component,
707*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_MCLKSEL_MASK,
708*4882a593Smuzhiyun (div << NAU8822_MCLKSEL_SFT));
709*4882a593Smuzhiyun snd_soc_component_update_bits(component,
710*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_CLKM_MASK,
711*4882a593Smuzhiyun NAU8822_CLKM_PLL);
712*4882a593Smuzhiyun break;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun default:
715*4882a593Smuzhiyun return -EINVAL;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun return 0;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
nau8822_set_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)721*4882a593Smuzhiyun static int nau8822_set_pll(struct snd_soc_dai *dai, int pll_id, int source,
722*4882a593Smuzhiyun unsigned int freq_in, unsigned int freq_out)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
725*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
726*4882a593Smuzhiyun struct nau8822_pll *pll_param = &nau8822->pll;
727*4882a593Smuzhiyun int ret, fs;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun fs = freq_out / 256;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun ret = nau8822_calc_pll(freq_in, fs, pll_param);
732*4882a593Smuzhiyun if (ret < 0) {
733*4882a593Smuzhiyun dev_err(component->dev, "Unsupported input clock %d\n",
734*4882a593Smuzhiyun freq_in);
735*4882a593Smuzhiyun return ret;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun dev_info(component->dev,
739*4882a593Smuzhiyun "pll_int=%x pll_frac=%x mclk_scaler=%x pre_factor=%x\n",
740*4882a593Smuzhiyun pll_param->pll_int, pll_param->pll_frac,
741*4882a593Smuzhiyun pll_param->mclk_scaler, pll_param->pre_factor);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun snd_soc_component_update_bits(component,
744*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, NAU8822_PLL_EN_MASK, NAU8822_PLL_OFF);
745*4882a593Smuzhiyun snd_soc_component_update_bits(component,
746*4882a593Smuzhiyun NAU8822_REG_PLL_N, NAU8822_PLLMCLK_DIV2 | NAU8822_PLLN_MASK,
747*4882a593Smuzhiyun (pll_param->pre_factor ? NAU8822_PLLMCLK_DIV2 : 0) |
748*4882a593Smuzhiyun pll_param->pll_int);
749*4882a593Smuzhiyun snd_soc_component_write(component,
750*4882a593Smuzhiyun NAU8822_REG_PLL_K1, (pll_param->pll_frac >> NAU8822_PLLK1_SFT) &
751*4882a593Smuzhiyun NAU8822_PLLK1_MASK);
752*4882a593Smuzhiyun snd_soc_component_write(component,
753*4882a593Smuzhiyun NAU8822_REG_PLL_K2, (pll_param->pll_frac >> NAU8822_PLLK2_SFT) &
754*4882a593Smuzhiyun NAU8822_PLLK2_MASK);
755*4882a593Smuzhiyun snd_soc_component_write(component,
756*4882a593Smuzhiyun NAU8822_REG_PLL_K3, pll_param->pll_frac & NAU8822_PLLK3_MASK);
757*4882a593Smuzhiyun snd_soc_component_update_bits(component,
758*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_MCLKSEL_MASK,
759*4882a593Smuzhiyun pll_param->mclk_scaler << NAU8822_MCLKSEL_SFT);
760*4882a593Smuzhiyun snd_soc_component_update_bits(component,
761*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_CLKM_MASK, NAU8822_CLKM_PLL);
762*4882a593Smuzhiyun snd_soc_component_update_bits(component,
763*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, NAU8822_PLL_EN_MASK, NAU8822_PLL_ON);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
nau8822_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)768*4882a593Smuzhiyun static int nau8822_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
771*4882a593Smuzhiyun u16 ctrl1_val = 0, ctrl2_val = 0;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun dev_dbg(component->dev, "%s\n", __func__);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
776*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
777*4882a593Smuzhiyun ctrl2_val |= 1;
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
780*4882a593Smuzhiyun ctrl2_val &= ~1;
781*4882a593Smuzhiyun break;
782*4882a593Smuzhiyun default:
783*4882a593Smuzhiyun return -EINVAL;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
787*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
788*4882a593Smuzhiyun ctrl1_val |= 0x10;
789*4882a593Smuzhiyun break;
790*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
791*4882a593Smuzhiyun break;
792*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
793*4882a593Smuzhiyun ctrl1_val |= 0x8;
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
796*4882a593Smuzhiyun ctrl1_val |= 0x18;
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun default:
799*4882a593Smuzhiyun return -EINVAL;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
803*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
804*4882a593Smuzhiyun break;
805*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
806*4882a593Smuzhiyun ctrl1_val |= 0x180;
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
809*4882a593Smuzhiyun ctrl1_val |= 0x100;
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
812*4882a593Smuzhiyun ctrl1_val |= 0x80;
813*4882a593Smuzhiyun break;
814*4882a593Smuzhiyun default:
815*4882a593Smuzhiyun return -EINVAL;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun snd_soc_component_update_bits(component,
819*4882a593Smuzhiyun NAU8822_REG_AUDIO_INTERFACE,
820*4882a593Smuzhiyun NAU8822_AIFMT_MASK | NAU8822_LRP_MASK | NAU8822_BCLKP_MASK,
821*4882a593Smuzhiyun ctrl1_val);
822*4882a593Smuzhiyun snd_soc_component_update_bits(component,
823*4882a593Smuzhiyun NAU8822_REG_CLOCKING, NAU8822_CLKIOEN_MASK, ctrl2_val);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
nau8822_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)828*4882a593Smuzhiyun static int nau8822_hw_params(struct snd_pcm_substream *substream,
829*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
830*4882a593Smuzhiyun struct snd_soc_dai *dai)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
833*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
834*4882a593Smuzhiyun int val_len = 0, val_rate = 0;
835*4882a593Smuzhiyun unsigned int ctrl_val, bclk_fs, bclk_div;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* make BCLK and LRC divide configuration if the codec as master. */
838*4882a593Smuzhiyun ctrl_val = snd_soc_component_read(component, NAU8822_REG_CLOCKING);
839*4882a593Smuzhiyun if (ctrl_val & NAU8822_CLK_MASTER) {
840*4882a593Smuzhiyun /* get the bclk and fs ratio */
841*4882a593Smuzhiyun bclk_fs = snd_soc_params_to_bclk(params) / params_rate(params);
842*4882a593Smuzhiyun if (bclk_fs <= 32)
843*4882a593Smuzhiyun bclk_div = NAU8822_BCLKDIV_8;
844*4882a593Smuzhiyun else if (bclk_fs <= 64)
845*4882a593Smuzhiyun bclk_div = NAU8822_BCLKDIV_4;
846*4882a593Smuzhiyun else if (bclk_fs <= 128)
847*4882a593Smuzhiyun bclk_div = NAU8822_BCLKDIV_2;
848*4882a593Smuzhiyun else
849*4882a593Smuzhiyun return -EINVAL;
850*4882a593Smuzhiyun snd_soc_component_update_bits(component, NAU8822_REG_CLOCKING,
851*4882a593Smuzhiyun NAU8822_BCLKSEL_MASK, bclk_div);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun switch (params_format(params)) {
855*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
856*4882a593Smuzhiyun break;
857*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
858*4882a593Smuzhiyun val_len |= NAU8822_WLEN_20;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
861*4882a593Smuzhiyun val_len |= NAU8822_WLEN_24;
862*4882a593Smuzhiyun break;
863*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
864*4882a593Smuzhiyun val_len |= NAU8822_WLEN_32;
865*4882a593Smuzhiyun break;
866*4882a593Smuzhiyun default:
867*4882a593Smuzhiyun return -EINVAL;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun switch (params_rate(params)) {
871*4882a593Smuzhiyun case 8000:
872*4882a593Smuzhiyun val_rate |= NAU8822_SMPLR_8K;
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun case 11025:
875*4882a593Smuzhiyun val_rate |= NAU8822_SMPLR_12K;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun case 16000:
878*4882a593Smuzhiyun val_rate |= NAU8822_SMPLR_16K;
879*4882a593Smuzhiyun break;
880*4882a593Smuzhiyun case 22050:
881*4882a593Smuzhiyun val_rate |= NAU8822_SMPLR_24K;
882*4882a593Smuzhiyun break;
883*4882a593Smuzhiyun case 32000:
884*4882a593Smuzhiyun val_rate |= NAU8822_SMPLR_32K;
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun case 44100:
887*4882a593Smuzhiyun case 48000:
888*4882a593Smuzhiyun break;
889*4882a593Smuzhiyun default:
890*4882a593Smuzhiyun return -EINVAL;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun snd_soc_component_update_bits(component,
894*4882a593Smuzhiyun NAU8822_REG_AUDIO_INTERFACE, NAU8822_WLEN_MASK, val_len);
895*4882a593Smuzhiyun snd_soc_component_update_bits(component,
896*4882a593Smuzhiyun NAU8822_REG_ADDITIONAL_CONTROL, NAU8822_SMPLR_MASK, val_rate);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* If the master clock is from MCLK, provide the runtime FS for driver
899*4882a593Smuzhiyun * to get the master clock prescaler configuration.
900*4882a593Smuzhiyun */
901*4882a593Smuzhiyun if (nau8822->div_id == NAU8822_CLK_MCLK)
902*4882a593Smuzhiyun nau8822_config_clkdiv(dai, 0, params_rate(params));
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
nau8822_mute(struct snd_soc_dai * dai,int mute,int direction)907*4882a593Smuzhiyun static int nau8822_mute(struct snd_soc_dai *dai, int mute, int direction)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct snd_soc_component *component = dai->component;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun dev_dbg(component->dev, "%s: %d\n", __func__, mute);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (mute)
914*4882a593Smuzhiyun snd_soc_component_update_bits(component,
915*4882a593Smuzhiyun NAU8822_REG_DAC_CONTROL, 0x40, 0x40);
916*4882a593Smuzhiyun else
917*4882a593Smuzhiyun snd_soc_component_update_bits(component,
918*4882a593Smuzhiyun NAU8822_REG_DAC_CONTROL, 0x40, 0);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
nau8822_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)923*4882a593Smuzhiyun static int nau8822_set_bias_level(struct snd_soc_component *component,
924*4882a593Smuzhiyun enum snd_soc_bias_level level)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun switch (level) {
927*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
928*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
929*4882a593Smuzhiyun snd_soc_component_update_bits(component,
930*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1,
931*4882a593Smuzhiyun NAU8822_REFIMP_MASK, NAU8822_REFIMP_80K);
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
935*4882a593Smuzhiyun snd_soc_component_update_bits(component,
936*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1,
937*4882a593Smuzhiyun NAU8822_IOBUF_EN | NAU8822_ABIAS_EN,
938*4882a593Smuzhiyun NAU8822_IOBUF_EN | NAU8822_ABIAS_EN);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (snd_soc_component_get_bias_level(component) ==
941*4882a593Smuzhiyun SND_SOC_BIAS_OFF) {
942*4882a593Smuzhiyun snd_soc_component_update_bits(component,
943*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1,
944*4882a593Smuzhiyun NAU8822_REFIMP_MASK, NAU8822_REFIMP_3K);
945*4882a593Smuzhiyun mdelay(100);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun snd_soc_component_update_bits(component,
948*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1,
949*4882a593Smuzhiyun NAU8822_REFIMP_MASK, NAU8822_REFIMP_300K);
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
953*4882a593Smuzhiyun snd_soc_component_write(component,
954*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_1, 0);
955*4882a593Smuzhiyun snd_soc_component_write(component,
956*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_2, 0);
957*4882a593Smuzhiyun snd_soc_component_write(component,
958*4882a593Smuzhiyun NAU8822_REG_POWER_MANAGEMENT_3, 0);
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun dev_dbg(component->dev, "%s: %d\n", __func__, level);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun return 0;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun #define NAU8822_RATES (SNDRV_PCM_RATE_8000_48000)
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun #define NAU8822_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
970*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static const struct snd_soc_dai_ops nau8822_dai_ops = {
973*4882a593Smuzhiyun .hw_params = nau8822_hw_params,
974*4882a593Smuzhiyun .mute_stream = nau8822_mute,
975*4882a593Smuzhiyun .set_fmt = nau8822_set_dai_fmt,
976*4882a593Smuzhiyun .set_sysclk = nau8822_set_dai_sysclk,
977*4882a593Smuzhiyun .set_pll = nau8822_set_pll,
978*4882a593Smuzhiyun .no_capture_mute = 1,
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static struct snd_soc_dai_driver nau8822_dai = {
982*4882a593Smuzhiyun .name = "nau8822-hifi",
983*4882a593Smuzhiyun .playback = {
984*4882a593Smuzhiyun .stream_name = "Playback",
985*4882a593Smuzhiyun .channels_min = 1,
986*4882a593Smuzhiyun .channels_max = 2,
987*4882a593Smuzhiyun .rates = NAU8822_RATES,
988*4882a593Smuzhiyun .formats = NAU8822_FORMATS,
989*4882a593Smuzhiyun },
990*4882a593Smuzhiyun .capture = {
991*4882a593Smuzhiyun .stream_name = "Capture",
992*4882a593Smuzhiyun .channels_min = 1,
993*4882a593Smuzhiyun .channels_max = 2,
994*4882a593Smuzhiyun .rates = NAU8822_RATES,
995*4882a593Smuzhiyun .formats = NAU8822_FORMATS,
996*4882a593Smuzhiyun },
997*4882a593Smuzhiyun .ops = &nau8822_dai_ops,
998*4882a593Smuzhiyun .symmetric_rates = 1,
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun
nau8822_suspend(struct snd_soc_component * component)1001*4882a593Smuzhiyun static int nau8822_suspend(struct snd_soc_component *component)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun regcache_mark_dirty(nau8822->regmap);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
nau8822_resume(struct snd_soc_component * component)1012*4882a593Smuzhiyun static int nau8822_resume(struct snd_soc_component *component)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun struct nau8822 *nau8822 = snd_soc_component_get_drvdata(component);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun regcache_sync(nau8822->regmap);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun snd_soc_component_force_bias_level(component, SND_SOC_BIAS_STANDBY);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun * These registers contain an "update" bit - bit 8. This means, for example,
1025*4882a593Smuzhiyun * that one can write new DAC digital volume for both channels, but only when
1026*4882a593Smuzhiyun * the update bit is set, will also the volume be updated - simultaneously for
1027*4882a593Smuzhiyun * both channels.
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun static const int update_reg[] = {
1030*4882a593Smuzhiyun NAU8822_REG_LEFT_DAC_DIGITAL_VOLUME,
1031*4882a593Smuzhiyun NAU8822_REG_RIGHT_DAC_DIGITAL_VOLUME,
1032*4882a593Smuzhiyun NAU8822_REG_LEFT_ADC_DIGITAL_VOLUME,
1033*4882a593Smuzhiyun NAU8822_REG_RIGHT_ADC_DIGITAL_VOLUME,
1034*4882a593Smuzhiyun NAU8822_REG_LEFT_INP_PGA_CONTROL,
1035*4882a593Smuzhiyun NAU8822_REG_RIGHT_INP_PGA_CONTROL,
1036*4882a593Smuzhiyun NAU8822_REG_LHP_VOLUME,
1037*4882a593Smuzhiyun NAU8822_REG_RHP_VOLUME,
1038*4882a593Smuzhiyun NAU8822_REG_LSPKOUT_VOLUME,
1039*4882a593Smuzhiyun NAU8822_REG_RSPKOUT_VOLUME,
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun
nau8822_probe(struct snd_soc_component * component)1042*4882a593Smuzhiyun static int nau8822_probe(struct snd_soc_component *component)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun int i;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /*
1047*4882a593Smuzhiyun * Set the update bit in all registers, that have one. This way all
1048*4882a593Smuzhiyun * writes to those registers will also cause the update bit to be
1049*4882a593Smuzhiyun * written.
1050*4882a593Smuzhiyun */
1051*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(update_reg); i++)
1052*4882a593Smuzhiyun snd_soc_component_update_bits(component,
1053*4882a593Smuzhiyun update_reg[i], 0x100, 0x100);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun return 0;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_component_dev_nau8822 = {
1059*4882a593Smuzhiyun .probe = nau8822_probe,
1060*4882a593Smuzhiyun .suspend = nau8822_suspend,
1061*4882a593Smuzhiyun .resume = nau8822_resume,
1062*4882a593Smuzhiyun .set_bias_level = nau8822_set_bias_level,
1063*4882a593Smuzhiyun .controls = nau8822_snd_controls,
1064*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(nau8822_snd_controls),
1065*4882a593Smuzhiyun .dapm_widgets = nau8822_dapm_widgets,
1066*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(nau8822_dapm_widgets),
1067*4882a593Smuzhiyun .dapm_routes = nau8822_dapm_routes,
1068*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(nau8822_dapm_routes),
1069*4882a593Smuzhiyun .idle_bias_on = 1,
1070*4882a593Smuzhiyun .use_pmdown_time = 1,
1071*4882a593Smuzhiyun .endianness = 1,
1072*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun static const struct regmap_config nau8822_regmap_config = {
1076*4882a593Smuzhiyun .reg_bits = 7,
1077*4882a593Smuzhiyun .val_bits = 9,
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun .max_register = NAU8822_REG_MAX_REGISTER,
1080*4882a593Smuzhiyun .volatile_reg = nau8822_volatile,
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun .readable_reg = nau8822_readable_reg,
1083*4882a593Smuzhiyun .writeable_reg = nau8822_writeable_reg,
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
1086*4882a593Smuzhiyun .reg_defaults = nau8822_reg_defaults,
1087*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(nau8822_reg_defaults),
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
nau8822_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)1090*4882a593Smuzhiyun static int nau8822_i2c_probe(struct i2c_client *i2c,
1091*4882a593Smuzhiyun const struct i2c_device_id *id)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct device *dev = &i2c->dev;
1094*4882a593Smuzhiyun struct nau8822 *nau8822 = dev_get_platdata(dev);
1095*4882a593Smuzhiyun int ret;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (!nau8822) {
1098*4882a593Smuzhiyun nau8822 = devm_kzalloc(dev, sizeof(*nau8822), GFP_KERNEL);
1099*4882a593Smuzhiyun if (nau8822 == NULL)
1100*4882a593Smuzhiyun return -ENOMEM;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun i2c_set_clientdata(i2c, nau8822);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun nau8822->regmap = devm_regmap_init_i2c(i2c, &nau8822_regmap_config);
1105*4882a593Smuzhiyun if (IS_ERR(nau8822->regmap)) {
1106*4882a593Smuzhiyun ret = PTR_ERR(nau8822->regmap);
1107*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
1108*4882a593Smuzhiyun return ret;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun nau8822->dev = dev;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /* Reset the codec */
1113*4882a593Smuzhiyun ret = regmap_write(nau8822->regmap, NAU8822_REG_RESET, 0x00);
1114*4882a593Smuzhiyun if (ret != 0) {
1115*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
1116*4882a593Smuzhiyun return ret;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &soc_component_dev_nau8822,
1120*4882a593Smuzhiyun &nau8822_dai, 1);
1121*4882a593Smuzhiyun if (ret != 0) {
1122*4882a593Smuzhiyun dev_err(&i2c->dev, "Failed to register CODEC: %d\n", ret);
1123*4882a593Smuzhiyun return ret;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun static const struct i2c_device_id nau8822_i2c_id[] = {
1130*4882a593Smuzhiyun { "nau8822", 0 },
1131*4882a593Smuzhiyun { }
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, nau8822_i2c_id);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun #ifdef CONFIG_OF
1136*4882a593Smuzhiyun static const struct of_device_id nau8822_of_match[] = {
1137*4882a593Smuzhiyun { .compatible = "nuvoton,nau8822", },
1138*4882a593Smuzhiyun { }
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nau8822_of_match);
1141*4882a593Smuzhiyun #endif
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun static struct i2c_driver nau8822_i2c_driver = {
1144*4882a593Smuzhiyun .driver = {
1145*4882a593Smuzhiyun .name = "nau8822",
1146*4882a593Smuzhiyun .of_match_table = of_match_ptr(nau8822_of_match),
1147*4882a593Smuzhiyun },
1148*4882a593Smuzhiyun .probe = nau8822_i2c_probe,
1149*4882a593Smuzhiyun .id_table = nau8822_i2c_id,
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun module_i2c_driver(nau8822_i2c_driver);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC NAU8822 codec driver");
1154*4882a593Smuzhiyun MODULE_AUTHOR("David Lin <ctlin0@nuvoton.com>");
1155*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1156