1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * NAU8810 ALSA SoC audio driver 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2016 Nuvoton Technology Corp. 6*4882a593Smuzhiyun * Author: David Lin <ctlin0@nuvoton.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef __NAU8810_H__ 10*4882a593Smuzhiyun #define __NAU8810_H__ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define NAU8810_REG_RESET 0x00 13*4882a593Smuzhiyun #define NAU8810_REG_POWER1 0x01 14*4882a593Smuzhiyun #define NAU8810_REG_POWER2 0x02 15*4882a593Smuzhiyun #define NAU8810_REG_POWER3 0x03 16*4882a593Smuzhiyun #define NAU8810_REG_IFACE 0x04 17*4882a593Smuzhiyun #define NAU8810_REG_COMP 0x05 18*4882a593Smuzhiyun #define NAU8810_REG_CLOCK 0x06 19*4882a593Smuzhiyun #define NAU8810_REG_SMPLR 0x07 20*4882a593Smuzhiyun #define NAU8810_REG_DAC 0x0A 21*4882a593Smuzhiyun #define NAU8810_REG_DACGAIN 0x0B 22*4882a593Smuzhiyun #define NAU8810_REG_ADC 0x0E 23*4882a593Smuzhiyun #define NAU8810_REG_ADCGAIN 0x0F 24*4882a593Smuzhiyun #define NAU8810_REG_EQ1 0x12 25*4882a593Smuzhiyun #define NAU8810_REG_EQ2 0x13 26*4882a593Smuzhiyun #define NAU8810_REG_EQ3 0x14 27*4882a593Smuzhiyun #define NAU8810_REG_EQ4 0x15 28*4882a593Smuzhiyun #define NAU8810_REG_EQ5 0x16 29*4882a593Smuzhiyun #define NAU8810_REG_DACLIM1 0x18 30*4882a593Smuzhiyun #define NAU8810_REG_DACLIM2 0x19 31*4882a593Smuzhiyun #define NAU8810_REG_NOTCH1 0x1B 32*4882a593Smuzhiyun #define NAU8810_REG_NOTCH2 0x1C 33*4882a593Smuzhiyun #define NAU8810_REG_NOTCH3 0x1D 34*4882a593Smuzhiyun #define NAU8810_REG_NOTCH4 0x1E 35*4882a593Smuzhiyun #define NAU8810_REG_ALC1 0x20 36*4882a593Smuzhiyun #define NAU8810_REG_ALC2 0x21 37*4882a593Smuzhiyun #define NAU8810_REG_ALC3 0x22 38*4882a593Smuzhiyun #define NAU8810_REG_NOISEGATE 0x23 39*4882a593Smuzhiyun #define NAU8810_REG_PLLN 0x24 40*4882a593Smuzhiyun #define NAU8810_REG_PLLK1 0x25 41*4882a593Smuzhiyun #define NAU8810_REG_PLLK2 0x26 42*4882a593Smuzhiyun #define NAU8810_REG_PLLK3 0x27 43*4882a593Smuzhiyun #define NAU8810_REG_ATTEN 0x28 44*4882a593Smuzhiyun #define NAU8810_REG_INPUT_SIGNAL 0x2C 45*4882a593Smuzhiyun #define NAU8810_REG_PGAGAIN 0x2D 46*4882a593Smuzhiyun #define NAU8810_REG_ADCBOOST 0x2F 47*4882a593Smuzhiyun #define NAU8810_REG_OUTPUT 0x31 48*4882a593Smuzhiyun #define NAU8810_REG_SPKMIX 0x32 49*4882a593Smuzhiyun #define NAU8810_REG_SPKGAIN 0x36 50*4882a593Smuzhiyun #define NAU8810_REG_MONOMIX 0x38 51*4882a593Smuzhiyun #define NAU8810_REG_POWER4 0x3A 52*4882a593Smuzhiyun #define NAU8810_REG_TSLOTCTL1 0x3B 53*4882a593Smuzhiyun #define NAU8810_REG_TSLOTCTL2 0x3C 54*4882a593Smuzhiyun #define NAU8810_REG_DEVICE_REVID 0x3E 55*4882a593Smuzhiyun #define NAU8810_REG_I2C_DEVICEID 0x3F 56*4882a593Smuzhiyun #define NAU8810_REG_ADDITIONID 0x40 57*4882a593Smuzhiyun #define NAU8810_REG_RESERVE 0x41 58*4882a593Smuzhiyun #define NAU8810_REG_OUTCTL 0x45 59*4882a593Smuzhiyun #define NAU8810_REG_ALC1ENHAN1 0x46 60*4882a593Smuzhiyun #define NAU8810_REG_ALC1ENHAN2 0x47 61*4882a593Smuzhiyun #define NAU8810_REG_MISCCTL 0x49 62*4882a593Smuzhiyun #define NAU8810_REG_OUTTIEOFF 0x4B 63*4882a593Smuzhiyun #define NAU8810_REG_AGCP2POUT 0x4C 64*4882a593Smuzhiyun #define NAU8810_REG_AGCPOUT 0x4D 65*4882a593Smuzhiyun #define NAU8810_REG_AMTCTL 0x4E 66*4882a593Smuzhiyun #define NAU8810_REG_OUTTIEOFFMAN 0x4F 67*4882a593Smuzhiyun #define NAU8810_REG_MAX NAU8810_REG_OUTTIEOFFMAN 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* NAU8810_REG_POWER1 (0x1) */ 71*4882a593Smuzhiyun #define NAU8810_DCBUF_EN (0x1 << 8) 72*4882a593Smuzhiyun #define NAU8810_AUX_EN_SFT 6 73*4882a593Smuzhiyun #define NAU8810_PLL_EN_SFT 5 74*4882a593Smuzhiyun #define NAU8810_MICBIAS_EN_SFT 4 75*4882a593Smuzhiyun #define NAU8810_ABIAS_EN (0x1 << 3) 76*4882a593Smuzhiyun #define NAU8810_IOBUF_EN (0x1 << 2) 77*4882a593Smuzhiyun #define NAU8810_REFIMP_MASK 0x3 78*4882a593Smuzhiyun #define NAU8810_REFIMP_DIS 0x0 79*4882a593Smuzhiyun #define NAU8810_REFIMP_80K 0x1 80*4882a593Smuzhiyun #define NAU8810_REFIMP_300K 0x2 81*4882a593Smuzhiyun #define NAU8810_REFIMP_3K 0x3 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* NAU8810_REG_POWER2 (0x2) */ 84*4882a593Smuzhiyun #define NAU8810_BST_EN_SFT 4 85*4882a593Smuzhiyun #define NAU8810_PGA_EN_SFT 2 86*4882a593Smuzhiyun #define NAU8810_ADC_EN_SFT 0 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* NAU8810_REG_POWER3 (0x3) */ 89*4882a593Smuzhiyun #define NAU8810_DAC_EN_SFT 0 90*4882a593Smuzhiyun #define NAU8810_SPKMX_EN_SFT 2 91*4882a593Smuzhiyun #define NAU8810_MOUTMX_EN_SFT 3 92*4882a593Smuzhiyun #define NAU8810_PSPK_EN_SFT 5 93*4882a593Smuzhiyun #define NAU8810_NSPK_EN_SFT 6 94*4882a593Smuzhiyun #define NAU8810_MOUT_EN_SFT 7 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* NAU8810_REG_IFACE (0x4) */ 97*4882a593Smuzhiyun #define NAU8810_AIFMT_SFT 3 98*4882a593Smuzhiyun #define NAU8810_AIFMT_MASK (0x3 << NAU8810_AIFMT_SFT) 99*4882a593Smuzhiyun #define NAU8810_AIFMT_RIGHT (0x0 << NAU8810_AIFMT_SFT) 100*4882a593Smuzhiyun #define NAU8810_AIFMT_LEFT (0x1 << NAU8810_AIFMT_SFT) 101*4882a593Smuzhiyun #define NAU8810_AIFMT_I2S (0x2 << NAU8810_AIFMT_SFT) 102*4882a593Smuzhiyun #define NAU8810_AIFMT_PCM_A (0x3 << NAU8810_AIFMT_SFT) 103*4882a593Smuzhiyun #define NAU8810_WLEN_SFT 5 104*4882a593Smuzhiyun #define NAU8810_WLEN_MASK (0x3 << NAU8810_WLEN_SFT) 105*4882a593Smuzhiyun #define NAU8810_WLEN_16 (0x0 << NAU8810_WLEN_SFT) 106*4882a593Smuzhiyun #define NAU8810_WLEN_20 (0x1 << NAU8810_WLEN_SFT) 107*4882a593Smuzhiyun #define NAU8810_WLEN_24 (0x2 << NAU8810_WLEN_SFT) 108*4882a593Smuzhiyun #define NAU8810_WLEN_32 (0x3 << NAU8810_WLEN_SFT) 109*4882a593Smuzhiyun #define NAU8810_FSP_IF (0x1 << 7) 110*4882a593Smuzhiyun #define NAU8810_BCLKP_IB (0x1 << 8) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* NAU8810_REG_COMP (0x5) */ 113*4882a593Smuzhiyun #define NAU8810_ADDAP_SFT 0 114*4882a593Smuzhiyun #define NAU8810_ADCCM_SFT 1 115*4882a593Smuzhiyun #define NAU8810_DACCM_SFT 3 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* NAU8810_REG_CLOCK (0x6) */ 118*4882a593Smuzhiyun #define NAU8810_CLKIO_MASK 0x1 119*4882a593Smuzhiyun #define NAU8810_CLKIO_SLAVE 0x0 120*4882a593Smuzhiyun #define NAU8810_CLKIO_MASTER 0x1 121*4882a593Smuzhiyun #define NAU8810_BCLKSEL_SFT 2 122*4882a593Smuzhiyun #define NAU8810_BCLKSEL_MASK (0x7 << NAU8810_BCLKSEL_SFT) 123*4882a593Smuzhiyun #define NAU8810_BCLKDIV_1 (0x0 << NAU8810_BCLKSEL_SFT) 124*4882a593Smuzhiyun #define NAU8810_BCLKDIV_2 (0x1 << NAU8810_BCLKSEL_SFT) 125*4882a593Smuzhiyun #define NAU8810_BCLKDIV_4 (0x2 << NAU8810_BCLKSEL_SFT) 126*4882a593Smuzhiyun #define NAU8810_BCLKDIV_8 (0x3 << NAU8810_BCLKSEL_SFT) 127*4882a593Smuzhiyun #define NAU8810_BCLKDIV_16 (0x4 << NAU8810_BCLKSEL_SFT) 128*4882a593Smuzhiyun #define NAU8810_BCLKDIV_32 (0x5 << NAU8810_BCLKSEL_SFT) 129*4882a593Smuzhiyun #define NAU8810_MCLKSEL_SFT 5 130*4882a593Smuzhiyun #define NAU8810_MCLKSEL_MASK (0x7 << NAU8810_MCLKSEL_SFT) 131*4882a593Smuzhiyun #define NAU8810_CLKM_SFT 8 132*4882a593Smuzhiyun #define NAU8810_CLKM_MASK (0x1 << NAU8810_CLKM_SFT) 133*4882a593Smuzhiyun #define NAU8810_CLKM_MCLK (0x0 << NAU8810_CLKM_SFT) 134*4882a593Smuzhiyun #define NAU8810_CLKM_PLL (0x1 << NAU8810_CLKM_SFT) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* NAU8810_REG_SMPLR (0x7) */ 137*4882a593Smuzhiyun #define NAU8810_SMPLR_SFT 1 138*4882a593Smuzhiyun #define NAU8810_SMPLR_MASK (0x7 << NAU8810_SMPLR_SFT) 139*4882a593Smuzhiyun #define NAU8810_SMPLR_48K (0x0 << NAU8810_SMPLR_SFT) 140*4882a593Smuzhiyun #define NAU8810_SMPLR_32K (0x1 << NAU8810_SMPLR_SFT) 141*4882a593Smuzhiyun #define NAU8810_SMPLR_24K (0x2 << NAU8810_SMPLR_SFT) 142*4882a593Smuzhiyun #define NAU8810_SMPLR_16K (0x3 << NAU8810_SMPLR_SFT) 143*4882a593Smuzhiyun #define NAU8810_SMPLR_12K (0x4 << NAU8810_SMPLR_SFT) 144*4882a593Smuzhiyun #define NAU8810_SMPLR_8K (0x5 << NAU8810_SMPLR_SFT) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* NAU8810_REG_DAC (0xA) */ 147*4882a593Smuzhiyun #define NAU8810_DACPL_SFT 0 148*4882a593Smuzhiyun #define NAU8810_DACOS_SFT 3 149*4882a593Smuzhiyun #define NAU8810_DEEMP_SFT 4 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* NAU8810_REG_DACGAIN (0xB) */ 152*4882a593Smuzhiyun #define NAU8810_DACGAIN_SFT 0 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun /* NAU8810_REG_ADC (0xE) */ 155*4882a593Smuzhiyun #define NAU8810_ADCPL_SFT 0 156*4882a593Smuzhiyun #define NAU8810_ADCOS_SFT 3 157*4882a593Smuzhiyun #define NAU8810_HPF_SFT 4 158*4882a593Smuzhiyun #define NAU8810_HPFEN_SFT 8 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* NAU8810_REG_ADCGAIN (0xF) */ 161*4882a593Smuzhiyun #define NAU8810_ADCGAIN_SFT 0 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* NAU8810_REG_EQ1 (0x12) */ 164*4882a593Smuzhiyun #define NAU8810_EQ1GC_SFT 0 165*4882a593Smuzhiyun #define NAU8810_EQ1CF_SFT 5 166*4882a593Smuzhiyun #define NAU8810_EQM_SFT 8 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* NAU8810_REG_EQ2 (0x13) */ 169*4882a593Smuzhiyun #define NAU8810_EQ2GC_SFT 0 170*4882a593Smuzhiyun #define NAU8810_EQ2CF_SFT 5 171*4882a593Smuzhiyun #define NAU8810_EQ2BW_SFT 8 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* NAU8810_REG_EQ3 (0x14) */ 174*4882a593Smuzhiyun #define NAU8810_EQ3GC_SFT 0 175*4882a593Smuzhiyun #define NAU8810_EQ3CF_SFT 5 176*4882a593Smuzhiyun #define NAU8810_EQ3BW_SFT 8 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* NAU8810_REG_EQ4 (0x15) */ 179*4882a593Smuzhiyun #define NAU8810_EQ4GC_SFT 0 180*4882a593Smuzhiyun #define NAU8810_EQ4CF_SFT 5 181*4882a593Smuzhiyun #define NAU8810_EQ4BW_SFT 8 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* NAU8810_REG_EQ5 (0x16) */ 184*4882a593Smuzhiyun #define NAU8810_EQ5GC_SFT 0 185*4882a593Smuzhiyun #define NAU8810_EQ5CF_SFT 5 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* NAU8810_REG_DACLIM1 (0x18) */ 188*4882a593Smuzhiyun #define NAU8810_DACLIMATK_SFT 0 189*4882a593Smuzhiyun #define NAU8810_DACLIMDCY_SFT 4 190*4882a593Smuzhiyun #define NAU8810_DACLIMEN_SFT 8 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* NAU8810_REG_DACLIM2 (0x19) */ 193*4882a593Smuzhiyun #define NAU8810_DACLIMBST_SFT 0 194*4882a593Smuzhiyun #define NAU8810_DACLIMTHL_SFT 4 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* NAU8810_REG_ALC1 (0x20) */ 197*4882a593Smuzhiyun #define NAU8810_ALCMINGAIN_SFT 0 198*4882a593Smuzhiyun #define NAU8810_ALCMXGAIN_SFT 3 199*4882a593Smuzhiyun #define NAU8810_ALCEN_SFT 8 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* NAU8810_REG_ALC2 (0x21) */ 202*4882a593Smuzhiyun #define NAU8810_ALCSL_SFT 0 203*4882a593Smuzhiyun #define NAU8810_ALCHT_SFT 4 204*4882a593Smuzhiyun #define NAU8810_ALCZC_SFT 8 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* NAU8810_REG_ALC3 (0x22) */ 207*4882a593Smuzhiyun #define NAU8810_ALCATK_SFT 0 208*4882a593Smuzhiyun #define NAU8810_ALCDCY_SFT 4 209*4882a593Smuzhiyun #define NAU8810_ALCM_SFT 8 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* NAU8810_REG_NOISEGATE (0x23) */ 212*4882a593Smuzhiyun #define NAU8810_ALCNTH_SFT 0 213*4882a593Smuzhiyun #define NAU8810_ALCNEN_SFT 3 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* NAU8810_REG_PLLN (0x24) */ 216*4882a593Smuzhiyun #define NAU8810_PLLN_MASK 0xF 217*4882a593Smuzhiyun #define NAU8810_PLLMCLK_DIV2 (0x1 << 4) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* NAU8810_REG_PLLK1 (0x25) */ 220*4882a593Smuzhiyun #define NAU8810_PLLK1_SFT 18 221*4882a593Smuzhiyun #define NAU8810_PLLK1_MASK 0x3F 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* NAU8810_REG_PLLK2 (0x26) */ 224*4882a593Smuzhiyun #define NAU8810_PLLK2_SFT 9 225*4882a593Smuzhiyun #define NAU8810_PLLK2_MASK 0x1FF 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* NAU8810_REG_PLLK3 (0x27) */ 228*4882a593Smuzhiyun #define NAU8810_PLLK3_MASK 0x1FF 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* NAU8810_REG_INPUT_SIGNAL (0x2C) */ 231*4882a593Smuzhiyun #define NAU8810_PMICPGA_SFT 0 232*4882a593Smuzhiyun #define NAU8810_PMICPGA_EN (0x1 << NAU8810_PMICPGA_SFT) 233*4882a593Smuzhiyun #define NAU8810_NMICPGA_SFT 1 234*4882a593Smuzhiyun #define NAU8810_NMICPGA_EN (0x1 << NAU8810_NMICPGA_SFT) 235*4882a593Smuzhiyun #define NAU8810_AUXPGA_SFT 2 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* NAU8810_REG_PGAGAIN (0x2D) */ 238*4882a593Smuzhiyun #define NAU8810_PGAGAIN_SFT 0 239*4882a593Smuzhiyun #define NAU8810_PGAMT_SFT 6 240*4882a593Smuzhiyun #define NAU8810_PGAZC_SFT 7 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* NAU8810_REG_ADCBOOST (0x2F) */ 243*4882a593Smuzhiyun #define NAU8810_AUXBSTGAIN_SFT 0 244*4882a593Smuzhiyun #define NAU8810_PMICBSTGAIN_SFT 4 245*4882a593Smuzhiyun #define NAU8810_PMICBSTGAIN_MASK (0x7 << NAU8810_PMICBSTGAIN_SFT) 246*4882a593Smuzhiyun #define NAU8810_PGABST_SFT 8 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* NAU8810_REG_SPKMIX (0x32) */ 249*4882a593Smuzhiyun #define NAU8810_DACSPK_SFT 0 250*4882a593Smuzhiyun #define NAU8810_BYPSPK_SFT 1 251*4882a593Smuzhiyun #define NAU8810_AUXSPK_SFT 5 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* NAU8810_REG_SPKGAIN (0x36) */ 254*4882a593Smuzhiyun #define NAU8810_SPKGAIN_SFT 0 255*4882a593Smuzhiyun #define NAU8810_SPKMT_SFT 6 256*4882a593Smuzhiyun #define NAU8810_SPKZC_SFT 7 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* NAU8810_REG_MONOMIX (0x38) */ 259*4882a593Smuzhiyun #define NAU8810_DACMOUT_SFT 0 260*4882a593Smuzhiyun #define NAU8810_BYPMOUT_SFT 1 261*4882a593Smuzhiyun #define NAU8810_AUXMOUT_SFT 2 262*4882a593Smuzhiyun #define NAU8810_MOUTMXMT_SFT 6 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* System Clock Source */ 266*4882a593Smuzhiyun enum { 267*4882a593Smuzhiyun NAU8810_SCLK_MCLK, 268*4882a593Smuzhiyun NAU8810_SCLK_PLL, 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun struct nau8810_pll { 272*4882a593Smuzhiyun int pre_factor; 273*4882a593Smuzhiyun int mclk_scaler; 274*4882a593Smuzhiyun int pll_frac; 275*4882a593Smuzhiyun int pll_int; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun struct nau8810 { 279*4882a593Smuzhiyun struct device *dev; 280*4882a593Smuzhiyun struct regmap *regmap; 281*4882a593Smuzhiyun struct nau8810_pll pll; 282*4882a593Smuzhiyun int sysclk; 283*4882a593Smuzhiyun int clk_id; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #endif 287