xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/nau8810.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * nau8810.c  --  NAU8810 ALSA Soc Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2016 Nuvoton Technology Corp.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: David Lin <ctlin0@nuvoton.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on WM8974.c
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/moduleparam.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/soc.h>
25*4882a593Smuzhiyun #include <sound/initval.h>
26*4882a593Smuzhiyun #include <sound/tlv.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "nau8810.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define NAU_PLL_FREQ_MAX 100000000
31*4882a593Smuzhiyun #define NAU_PLL_FREQ_MIN 90000000
32*4882a593Smuzhiyun #define NAU_PLL_REF_MAX 33000000
33*4882a593Smuzhiyun #define NAU_PLL_REF_MIN 8000000
34*4882a593Smuzhiyun #define NAU_PLL_OPTOP_MIN 6
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const int nau8810_mclk_scaler[] = { 10, 15, 20, 30, 40, 60, 80, 120 };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct reg_default nau8810_reg_defaults[] = {
40*4882a593Smuzhiyun 	{ NAU8810_REG_POWER1, 0x0000 },
41*4882a593Smuzhiyun 	{ NAU8810_REG_POWER2, 0x0000 },
42*4882a593Smuzhiyun 	{ NAU8810_REG_POWER3, 0x0000 },
43*4882a593Smuzhiyun 	{ NAU8810_REG_IFACE, 0x0050 },
44*4882a593Smuzhiyun 	{ NAU8810_REG_COMP, 0x0000 },
45*4882a593Smuzhiyun 	{ NAU8810_REG_CLOCK, 0x0140 },
46*4882a593Smuzhiyun 	{ NAU8810_REG_SMPLR, 0x0000 },
47*4882a593Smuzhiyun 	{ NAU8810_REG_DAC, 0x0000 },
48*4882a593Smuzhiyun 	{ NAU8810_REG_DACGAIN, 0x00FF },
49*4882a593Smuzhiyun 	{ NAU8810_REG_ADC, 0x0100 },
50*4882a593Smuzhiyun 	{ NAU8810_REG_ADCGAIN, 0x00FF },
51*4882a593Smuzhiyun 	{ NAU8810_REG_EQ1, 0x012C },
52*4882a593Smuzhiyun 	{ NAU8810_REG_EQ2, 0x002C },
53*4882a593Smuzhiyun 	{ NAU8810_REG_EQ3, 0x002C },
54*4882a593Smuzhiyun 	{ NAU8810_REG_EQ4, 0x002C },
55*4882a593Smuzhiyun 	{ NAU8810_REG_EQ5, 0x002C },
56*4882a593Smuzhiyun 	{ NAU8810_REG_DACLIM1, 0x0032 },
57*4882a593Smuzhiyun 	{ NAU8810_REG_DACLIM2, 0x0000 },
58*4882a593Smuzhiyun 	{ NAU8810_REG_NOTCH1, 0x0000 },
59*4882a593Smuzhiyun 	{ NAU8810_REG_NOTCH2, 0x0000 },
60*4882a593Smuzhiyun 	{ NAU8810_REG_NOTCH3, 0x0000 },
61*4882a593Smuzhiyun 	{ NAU8810_REG_NOTCH4, 0x0000 },
62*4882a593Smuzhiyun 	{ NAU8810_REG_ALC1, 0x0038 },
63*4882a593Smuzhiyun 	{ NAU8810_REG_ALC2, 0x000B },
64*4882a593Smuzhiyun 	{ NAU8810_REG_ALC3, 0x0032 },
65*4882a593Smuzhiyun 	{ NAU8810_REG_NOISEGATE, 0x0000 },
66*4882a593Smuzhiyun 	{ NAU8810_REG_PLLN, 0x0008 },
67*4882a593Smuzhiyun 	{ NAU8810_REG_PLLK1, 0x000C },
68*4882a593Smuzhiyun 	{ NAU8810_REG_PLLK2, 0x0093 },
69*4882a593Smuzhiyun 	{ NAU8810_REG_PLLK3, 0x00E9 },
70*4882a593Smuzhiyun 	{ NAU8810_REG_ATTEN, 0x0000 },
71*4882a593Smuzhiyun 	{ NAU8810_REG_INPUT_SIGNAL, 0x0003 },
72*4882a593Smuzhiyun 	{ NAU8810_REG_PGAGAIN, 0x0010 },
73*4882a593Smuzhiyun 	{ NAU8810_REG_ADCBOOST, 0x0100 },
74*4882a593Smuzhiyun 	{ NAU8810_REG_OUTPUT, 0x0002 },
75*4882a593Smuzhiyun 	{ NAU8810_REG_SPKMIX, 0x0001 },
76*4882a593Smuzhiyun 	{ NAU8810_REG_SPKGAIN, 0x0039 },
77*4882a593Smuzhiyun 	{ NAU8810_REG_MONOMIX, 0x0001 },
78*4882a593Smuzhiyun 	{ NAU8810_REG_POWER4, 0x0000 },
79*4882a593Smuzhiyun 	{ NAU8810_REG_TSLOTCTL1, 0x0000 },
80*4882a593Smuzhiyun 	{ NAU8810_REG_TSLOTCTL2, 0x0020 },
81*4882a593Smuzhiyun 	{ NAU8810_REG_DEVICE_REVID, 0x0000 },
82*4882a593Smuzhiyun 	{ NAU8810_REG_I2C_DEVICEID, 0x001A },
83*4882a593Smuzhiyun 	{ NAU8810_REG_ADDITIONID, 0x00CA },
84*4882a593Smuzhiyun 	{ NAU8810_REG_RESERVE, 0x0124 },
85*4882a593Smuzhiyun 	{ NAU8810_REG_OUTCTL, 0x0001 },
86*4882a593Smuzhiyun 	{ NAU8810_REG_ALC1ENHAN1, 0x0010 },
87*4882a593Smuzhiyun 	{ NAU8810_REG_ALC1ENHAN2, 0x0000 },
88*4882a593Smuzhiyun 	{ NAU8810_REG_MISCCTL, 0x0000 },
89*4882a593Smuzhiyun 	{ NAU8810_REG_OUTTIEOFF, 0x0000 },
90*4882a593Smuzhiyun 	{ NAU8810_REG_AGCP2POUT, 0x0000 },
91*4882a593Smuzhiyun 	{ NAU8810_REG_AGCPOUT, 0x0000 },
92*4882a593Smuzhiyun 	{ NAU8810_REG_AMTCTL, 0x0000 },
93*4882a593Smuzhiyun 	{ NAU8810_REG_OUTTIEOFFMAN, 0x0000 },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
nau8810_readable_reg(struct device * dev,unsigned int reg)96*4882a593Smuzhiyun static bool nau8810_readable_reg(struct device *dev, unsigned int reg)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	switch (reg) {
99*4882a593Smuzhiyun 	case NAU8810_REG_RESET ... NAU8810_REG_SMPLR:
100*4882a593Smuzhiyun 	case NAU8810_REG_DAC ... NAU8810_REG_DACGAIN:
101*4882a593Smuzhiyun 	case NAU8810_REG_ADC ... NAU8810_REG_ADCGAIN:
102*4882a593Smuzhiyun 	case NAU8810_REG_EQ1 ... NAU8810_REG_EQ5:
103*4882a593Smuzhiyun 	case NAU8810_REG_DACLIM1 ... NAU8810_REG_DACLIM2:
104*4882a593Smuzhiyun 	case NAU8810_REG_NOTCH1 ... NAU8810_REG_NOTCH4:
105*4882a593Smuzhiyun 	case NAU8810_REG_ALC1 ... NAU8810_REG_ATTEN:
106*4882a593Smuzhiyun 	case NAU8810_REG_INPUT_SIGNAL ... NAU8810_REG_PGAGAIN:
107*4882a593Smuzhiyun 	case NAU8810_REG_ADCBOOST:
108*4882a593Smuzhiyun 	case NAU8810_REG_OUTPUT ... NAU8810_REG_SPKMIX:
109*4882a593Smuzhiyun 	case NAU8810_REG_SPKGAIN:
110*4882a593Smuzhiyun 	case NAU8810_REG_MONOMIX:
111*4882a593Smuzhiyun 	case NAU8810_REG_POWER4 ... NAU8810_REG_TSLOTCTL2:
112*4882a593Smuzhiyun 	case NAU8810_REG_DEVICE_REVID ... NAU8810_REG_RESERVE:
113*4882a593Smuzhiyun 	case NAU8810_REG_OUTCTL ... NAU8810_REG_ALC1ENHAN2:
114*4882a593Smuzhiyun 	case NAU8810_REG_MISCCTL:
115*4882a593Smuzhiyun 	case NAU8810_REG_OUTTIEOFF ... NAU8810_REG_OUTTIEOFFMAN:
116*4882a593Smuzhiyun 		return true;
117*4882a593Smuzhiyun 	default:
118*4882a593Smuzhiyun 		return false;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
nau8810_writeable_reg(struct device * dev,unsigned int reg)122*4882a593Smuzhiyun static bool nau8810_writeable_reg(struct device *dev, unsigned int reg)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	switch (reg) {
125*4882a593Smuzhiyun 	case NAU8810_REG_RESET ... NAU8810_REG_SMPLR:
126*4882a593Smuzhiyun 	case NAU8810_REG_DAC ... NAU8810_REG_DACGAIN:
127*4882a593Smuzhiyun 	case NAU8810_REG_ADC ... NAU8810_REG_ADCGAIN:
128*4882a593Smuzhiyun 	case NAU8810_REG_EQ1 ... NAU8810_REG_EQ5:
129*4882a593Smuzhiyun 	case NAU8810_REG_DACLIM1 ... NAU8810_REG_DACLIM2:
130*4882a593Smuzhiyun 	case NAU8810_REG_NOTCH1 ... NAU8810_REG_NOTCH4:
131*4882a593Smuzhiyun 	case NAU8810_REG_ALC1 ... NAU8810_REG_ATTEN:
132*4882a593Smuzhiyun 	case NAU8810_REG_INPUT_SIGNAL ... NAU8810_REG_PGAGAIN:
133*4882a593Smuzhiyun 	case NAU8810_REG_ADCBOOST:
134*4882a593Smuzhiyun 	case NAU8810_REG_OUTPUT ... NAU8810_REG_SPKMIX:
135*4882a593Smuzhiyun 	case NAU8810_REG_SPKGAIN:
136*4882a593Smuzhiyun 	case NAU8810_REG_MONOMIX:
137*4882a593Smuzhiyun 	case NAU8810_REG_POWER4 ... NAU8810_REG_TSLOTCTL2:
138*4882a593Smuzhiyun 	case NAU8810_REG_OUTCTL ... NAU8810_REG_ALC1ENHAN2:
139*4882a593Smuzhiyun 	case NAU8810_REG_MISCCTL:
140*4882a593Smuzhiyun 	case NAU8810_REG_OUTTIEOFF ... NAU8810_REG_OUTTIEOFFMAN:
141*4882a593Smuzhiyun 		return true;
142*4882a593Smuzhiyun 	default:
143*4882a593Smuzhiyun 		return false;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
nau8810_volatile_reg(struct device * dev,unsigned int reg)147*4882a593Smuzhiyun static bool nau8810_volatile_reg(struct device *dev, unsigned int reg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	switch (reg) {
150*4882a593Smuzhiyun 	case NAU8810_REG_RESET:
151*4882a593Smuzhiyun 	case NAU8810_REG_DEVICE_REVID ... NAU8810_REG_RESERVE:
152*4882a593Smuzhiyun 		return true;
153*4882a593Smuzhiyun 	default:
154*4882a593Smuzhiyun 		return false;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /* The EQ parameters get function is to get the 5 band equalizer control.
159*4882a593Smuzhiyun  * The regmap raw read can't work here because regmap doesn't provide
160*4882a593Smuzhiyun  * value format for value width of 9 bits. Therefore, the driver reads data
161*4882a593Smuzhiyun  * from cache and makes value format according to the endianness of
162*4882a593Smuzhiyun  * bytes type control element.
163*4882a593Smuzhiyun  */
nau8810_eq_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)164*4882a593Smuzhiyun static int nau8810_eq_get(struct snd_kcontrol *kcontrol,
165*4882a593Smuzhiyun 	struct snd_ctl_elem_value *ucontrol)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
168*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
169*4882a593Smuzhiyun 	struct soc_bytes_ext *params = (void *)kcontrol->private_value;
170*4882a593Smuzhiyun 	int i, reg, reg_val;
171*4882a593Smuzhiyun 	u16 *val;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	val = (u16 *)ucontrol->value.bytes.data;
174*4882a593Smuzhiyun 	reg = NAU8810_REG_EQ1;
175*4882a593Smuzhiyun 	for (i = 0; i < params->max / sizeof(u16); i++) {
176*4882a593Smuzhiyun 		regmap_read(nau8810->regmap, reg + i, &reg_val);
177*4882a593Smuzhiyun 		/* conversion of 16-bit integers between native CPU format
178*4882a593Smuzhiyun 		 * and big endian format
179*4882a593Smuzhiyun 		 */
180*4882a593Smuzhiyun 		reg_val = cpu_to_be16(reg_val);
181*4882a593Smuzhiyun 		memcpy(val + i, &reg_val, sizeof(reg_val));
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* The EQ parameters put function is to make configuration of 5 band equalizer
188*4882a593Smuzhiyun  * control. These configuration includes central frequency, equalizer gain,
189*4882a593Smuzhiyun  * cut-off frequency, bandwidth control, and equalizer path.
190*4882a593Smuzhiyun  * The regmap raw write can't work here because regmap doesn't provide
191*4882a593Smuzhiyun  * register and value format for register with address 7 bits and value 9 bits.
192*4882a593Smuzhiyun  * Therefore, the driver makes value format according to the endianness of
193*4882a593Smuzhiyun  * bytes type control element and writes data to codec.
194*4882a593Smuzhiyun  */
nau8810_eq_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)195*4882a593Smuzhiyun static int nau8810_eq_put(struct snd_kcontrol *kcontrol,
196*4882a593Smuzhiyun 	struct snd_ctl_elem_value *ucontrol)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
199*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
200*4882a593Smuzhiyun 	struct soc_bytes_ext *params = (void *)kcontrol->private_value;
201*4882a593Smuzhiyun 	void *data;
202*4882a593Smuzhiyun 	u16 *val, value;
203*4882a593Smuzhiyun 	int i, reg, ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	data = kmemdup(ucontrol->value.bytes.data,
206*4882a593Smuzhiyun 		params->max, GFP_KERNEL | GFP_DMA);
207*4882a593Smuzhiyun 	if (!data)
208*4882a593Smuzhiyun 		return -ENOMEM;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	val = (u16 *)data;
211*4882a593Smuzhiyun 	reg = NAU8810_REG_EQ1;
212*4882a593Smuzhiyun 	for (i = 0; i < params->max / sizeof(u16); i++) {
213*4882a593Smuzhiyun 		/* conversion of 16-bit integers between native CPU format
214*4882a593Smuzhiyun 		 * and big endian format
215*4882a593Smuzhiyun 		 */
216*4882a593Smuzhiyun 		value = be16_to_cpu(*(val + i));
217*4882a593Smuzhiyun 		ret = regmap_write(nau8810->regmap, reg + i, value);
218*4882a593Smuzhiyun 		if (ret) {
219*4882a593Smuzhiyun 			dev_err(component->dev, "EQ configuration fail, register: %x ret: %d\n",
220*4882a593Smuzhiyun 				reg + i, ret);
221*4882a593Smuzhiyun 			kfree(data);
222*4882a593Smuzhiyun 			return ret;
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	kfree(data);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const char * const nau8810_companding[] = {
231*4882a593Smuzhiyun 	"Off", "NC", "u-law", "A-law" };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const struct soc_enum nau8810_companding_adc_enum =
234*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(NAU8810_REG_COMP, NAU8810_ADCCM_SFT,
235*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_companding), nau8810_companding);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const struct soc_enum nau8810_companding_dac_enum =
238*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(NAU8810_REG_COMP, NAU8810_DACCM_SFT,
239*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_companding), nau8810_companding);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static const char * const nau8810_deemp[] = {
242*4882a593Smuzhiyun 	"None", "32kHz", "44.1kHz", "48kHz" };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static const struct soc_enum nau8810_deemp_enum =
245*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(NAU8810_REG_DAC, NAU8810_DEEMP_SFT,
246*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_deemp), nau8810_deemp);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const char * const nau8810_eqmode[] = {"Capture", "Playback" };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct soc_enum nau8810_eqmode_enum =
251*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(NAU8810_REG_EQ1, NAU8810_EQM_SFT,
252*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_eqmode), nau8810_eqmode);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const char * const nau8810_alc[] = {"Normal", "Limiter" };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static const struct soc_enum nau8810_alc_enum =
257*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(NAU8810_REG_ALC3, NAU8810_ALCM_SFT,
258*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_alc), nau8810_alc);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(digital_tlv, -12750, 50, 1);
261*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
262*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1200, 75, 0);
263*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(spk_tlv, -5700, 100, 0);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_snd_controls[] = {
266*4882a593Smuzhiyun 	SOC_ENUM("ADC Companding", nau8810_companding_adc_enum),
267*4882a593Smuzhiyun 	SOC_ENUM("DAC Companding", nau8810_companding_dac_enum),
268*4882a593Smuzhiyun 	SOC_ENUM("DAC De-emphasis", nau8810_deemp_enum),
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	SOC_ENUM("EQ Function", nau8810_eqmode_enum),
271*4882a593Smuzhiyun 	SND_SOC_BYTES_EXT("EQ Parameters", 10,
272*4882a593Smuzhiyun 		  nau8810_eq_get, nau8810_eq_put),
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	SOC_SINGLE("DAC Inversion Switch", NAU8810_REG_DAC,
275*4882a593Smuzhiyun 		NAU8810_DACPL_SFT, 1, 0),
276*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Playback Volume", NAU8810_REG_DACGAIN,
277*4882a593Smuzhiyun 		NAU8810_DACGAIN_SFT, 0xff, 0, digital_tlv),
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Filter Switch", NAU8810_REG_ADC,
280*4882a593Smuzhiyun 		NAU8810_HPFEN_SFT, 1, 0),
281*4882a593Smuzhiyun 	SOC_SINGLE("High Pass Cut Off", NAU8810_REG_ADC,
282*4882a593Smuzhiyun 		NAU8810_HPF_SFT, 0x7, 0),
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	SOC_SINGLE("ADC Inversion Switch", NAU8810_REG_ADC,
285*4882a593Smuzhiyun 		NAU8810_ADCPL_SFT, 1, 0),
286*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Capture Volume", NAU8810_REG_ADCGAIN,
287*4882a593Smuzhiyun 		NAU8810_ADCGAIN_SFT, 0xff, 0, digital_tlv),
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ1 Volume", NAU8810_REG_EQ1,
290*4882a593Smuzhiyun 		NAU8810_EQ1GC_SFT, 0x18, 1, eq_tlv),
291*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ2 Volume", NAU8810_REG_EQ2,
292*4882a593Smuzhiyun 		NAU8810_EQ2GC_SFT, 0x18, 1, eq_tlv),
293*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ3 Volume", NAU8810_REG_EQ3,
294*4882a593Smuzhiyun 		NAU8810_EQ3GC_SFT, 0x18, 1, eq_tlv),
295*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ4 Volume", NAU8810_REG_EQ4,
296*4882a593Smuzhiyun 		NAU8810_EQ4GC_SFT, 0x18, 1, eq_tlv),
297*4882a593Smuzhiyun 	SOC_SINGLE_TLV("EQ5 Volume", NAU8810_REG_EQ5,
298*4882a593Smuzhiyun 		NAU8810_EQ5GC_SFT, 0x18, 1, eq_tlv),
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	SOC_SINGLE("DAC Limiter Switch", NAU8810_REG_DACLIM1,
301*4882a593Smuzhiyun 		NAU8810_DACLIMEN_SFT, 1, 0),
302*4882a593Smuzhiyun 	SOC_SINGLE("DAC Limiter Decay", NAU8810_REG_DACLIM1,
303*4882a593Smuzhiyun 		NAU8810_DACLIMDCY_SFT, 0xf, 0),
304*4882a593Smuzhiyun 	SOC_SINGLE("DAC Limiter Attack", NAU8810_REG_DACLIM1,
305*4882a593Smuzhiyun 		NAU8810_DACLIMATK_SFT, 0xf, 0),
306*4882a593Smuzhiyun 	SOC_SINGLE("DAC Limiter Threshold", NAU8810_REG_DACLIM2,
307*4882a593Smuzhiyun 		NAU8810_DACLIMTHL_SFT, 0x7, 0),
308*4882a593Smuzhiyun 	SOC_SINGLE("DAC Limiter Boost", NAU8810_REG_DACLIM2,
309*4882a593Smuzhiyun 		NAU8810_DACLIMBST_SFT, 0xf, 0),
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	SOC_ENUM("ALC Mode", nau8810_alc_enum),
312*4882a593Smuzhiyun 	SOC_SINGLE("ALC Enable Switch", NAU8810_REG_ALC1,
313*4882a593Smuzhiyun 		NAU8810_ALCEN_SFT, 1, 0),
314*4882a593Smuzhiyun 	SOC_SINGLE("ALC Max Volume", NAU8810_REG_ALC1,
315*4882a593Smuzhiyun 		NAU8810_ALCMXGAIN_SFT, 0x7, 0),
316*4882a593Smuzhiyun 	SOC_SINGLE("ALC Min Volume", NAU8810_REG_ALC1,
317*4882a593Smuzhiyun 		NAU8810_ALCMINGAIN_SFT, 0x7, 0),
318*4882a593Smuzhiyun 	SOC_SINGLE("ALC ZC Switch", NAU8810_REG_ALC2,
319*4882a593Smuzhiyun 		NAU8810_ALCZC_SFT, 1, 0),
320*4882a593Smuzhiyun 	SOC_SINGLE("ALC Hold", NAU8810_REG_ALC2,
321*4882a593Smuzhiyun 		NAU8810_ALCHT_SFT, 0xf, 0),
322*4882a593Smuzhiyun 	SOC_SINGLE("ALC Target", NAU8810_REG_ALC2,
323*4882a593Smuzhiyun 		NAU8810_ALCSL_SFT, 0xf, 0),
324*4882a593Smuzhiyun 	SOC_SINGLE("ALC Decay", NAU8810_REG_ALC3,
325*4882a593Smuzhiyun 		NAU8810_ALCDCY_SFT, 0xf, 0),
326*4882a593Smuzhiyun 	SOC_SINGLE("ALC Attack", NAU8810_REG_ALC3,
327*4882a593Smuzhiyun 		NAU8810_ALCATK_SFT, 0xf, 0),
328*4882a593Smuzhiyun 	SOC_SINGLE("ALC Noise Gate Switch", NAU8810_REG_NOISEGATE,
329*4882a593Smuzhiyun 		NAU8810_ALCNEN_SFT, 1, 0),
330*4882a593Smuzhiyun 	SOC_SINGLE("ALC Noise Gate Threshold", NAU8810_REG_NOISEGATE,
331*4882a593Smuzhiyun 		NAU8810_ALCNTH_SFT, 0x7, 0),
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	SOC_SINGLE("PGA ZC Switch", NAU8810_REG_PGAGAIN,
334*4882a593Smuzhiyun 		NAU8810_PGAZC_SFT, 1, 0),
335*4882a593Smuzhiyun 	SOC_SINGLE_TLV("PGA Volume", NAU8810_REG_PGAGAIN,
336*4882a593Smuzhiyun 		NAU8810_PGAGAIN_SFT, 0x3f, 0, inpga_tlv),
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	SOC_SINGLE("Speaker ZC Switch", NAU8810_REG_SPKGAIN,
339*4882a593Smuzhiyun 		NAU8810_SPKZC_SFT, 1, 0),
340*4882a593Smuzhiyun 	SOC_SINGLE("Speaker Mute Switch", NAU8810_REG_SPKGAIN,
341*4882a593Smuzhiyun 		NAU8810_SPKMT_SFT, 1, 0),
342*4882a593Smuzhiyun 	SOC_SINGLE_TLV("Speaker Volume", NAU8810_REG_SPKGAIN,
343*4882a593Smuzhiyun 		NAU8810_SPKGAIN_SFT, 0x3f, 0, spk_tlv),
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	SOC_SINGLE("Capture Boost(+20dB)", NAU8810_REG_ADCBOOST,
346*4882a593Smuzhiyun 		NAU8810_PGABST_SFT, 1, 0),
347*4882a593Smuzhiyun 	SOC_SINGLE("Mono Mute Switch", NAU8810_REG_MONOMIX,
348*4882a593Smuzhiyun 		NAU8810_MOUTMXMT_SFT, 1, 0),
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	SOC_SINGLE("DAC Oversampling Rate(128x) Switch", NAU8810_REG_DAC,
351*4882a593Smuzhiyun 		NAU8810_DACOS_SFT, 1, 0),
352*4882a593Smuzhiyun 	SOC_SINGLE("ADC Oversampling Rate(128x) Switch", NAU8810_REG_ADC,
353*4882a593Smuzhiyun 		NAU8810_ADCOS_SFT, 1, 0),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* Speaker Output Mixer */
357*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_speaker_mixer_controls[] = {
358*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AUX Bypass Switch", NAU8810_REG_SPKMIX,
359*4882a593Smuzhiyun 		NAU8810_AUXSPK_SFT, 1, 0),
360*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Bypass Switch", NAU8810_REG_SPKMIX,
361*4882a593Smuzhiyun 		NAU8810_BYPSPK_SFT, 1, 0),
362*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Playback Switch", NAU8810_REG_SPKMIX,
363*4882a593Smuzhiyun 		NAU8810_DACSPK_SFT, 1, 0),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Mono Output Mixer */
367*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_mono_mixer_controls[] = {
368*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AUX Bypass Switch", NAU8810_REG_MONOMIX,
369*4882a593Smuzhiyun 		NAU8810_AUXMOUT_SFT, 1, 0),
370*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Line Bypass Switch", NAU8810_REG_MONOMIX,
371*4882a593Smuzhiyun 		NAU8810_BYPMOUT_SFT, 1, 0),
372*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PCM Playback Switch", NAU8810_REG_MONOMIX,
373*4882a593Smuzhiyun 		NAU8810_DACMOUT_SFT, 1, 0),
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* PGA Mute */
377*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_pgaboost_mixer_controls[] = {
378*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AUX PGA Switch", NAU8810_REG_ADCBOOST,
379*4882a593Smuzhiyun 		NAU8810_AUXBSTGAIN_SFT, 0x7, 0),
380*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PGA Mute Switch", NAU8810_REG_PGAGAIN,
381*4882a593Smuzhiyun 		NAU8810_PGAMT_SFT, 1, 1),
382*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("PMIC PGA Switch", NAU8810_REG_ADCBOOST,
383*4882a593Smuzhiyun 		NAU8810_PMICBSTGAIN_SFT, 0x7, 0),
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /* Input PGA */
387*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_inpga[] = {
388*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("AUX Switch", NAU8810_REG_INPUT_SIGNAL,
389*4882a593Smuzhiyun 		NAU8810_AUXPGA_SFT, 1, 0),
390*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicN Switch", NAU8810_REG_INPUT_SIGNAL,
391*4882a593Smuzhiyun 		NAU8810_NMICPGA_SFT, 1, 0),
392*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("MicP Switch", NAU8810_REG_INPUT_SIGNAL,
393*4882a593Smuzhiyun 		NAU8810_PMICPGA_SFT, 1, 0),
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /* Loopback Switch */
397*4882a593Smuzhiyun static const struct snd_kcontrol_new nau8810_loopback =
398*4882a593Smuzhiyun 	SOC_DAPM_SINGLE("Switch", NAU8810_REG_COMP,
399*4882a593Smuzhiyun 		NAU8810_ADDAP_SFT, 1, 0);
400*4882a593Smuzhiyun 
check_mclk_select_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)401*4882a593Smuzhiyun static int check_mclk_select_pll(struct snd_soc_dapm_widget *source,
402*4882a593Smuzhiyun 			 struct snd_soc_dapm_widget *sink)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
405*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
406*4882a593Smuzhiyun 	unsigned int value;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	regmap_read(nau8810->regmap, NAU8810_REG_CLOCK, &value);
409*4882a593Smuzhiyun 	return (value & NAU8810_CLKM_MASK);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
check_mic_enabled(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)412*4882a593Smuzhiyun static int check_mic_enabled(struct snd_soc_dapm_widget *source,
413*4882a593Smuzhiyun 	struct snd_soc_dapm_widget *sink)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	struct snd_soc_component *component =
416*4882a593Smuzhiyun 		snd_soc_dapm_to_component(source->dapm);
417*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
418*4882a593Smuzhiyun 	unsigned int value;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	regmap_read(nau8810->regmap, NAU8810_REG_INPUT_SIGNAL, &value);
421*4882a593Smuzhiyun 	if (value & NAU8810_PMICPGA_EN || value & NAU8810_NMICPGA_EN)
422*4882a593Smuzhiyun 		return 1;
423*4882a593Smuzhiyun 	regmap_read(nau8810->regmap, NAU8810_REG_ADCBOOST, &value);
424*4882a593Smuzhiyun 	if (value & NAU8810_PMICBSTGAIN_MASK)
425*4882a593Smuzhiyun 		return 1;
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static const struct snd_soc_dapm_widget nau8810_dapm_widgets[] = {
430*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Speaker Mixer", NAU8810_REG_POWER3,
431*4882a593Smuzhiyun 		NAU8810_SPKMX_EN_SFT, 0, &nau8810_speaker_mixer_controls[0],
432*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_speaker_mixer_controls)),
433*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Mono Mixer", NAU8810_REG_POWER3,
434*4882a593Smuzhiyun 		NAU8810_MOUTMX_EN_SFT, 0, &nau8810_mono_mixer_controls[0],
435*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_mono_mixer_controls)),
436*4882a593Smuzhiyun 	SND_SOC_DAPM_DAC("DAC", "Playback", NAU8810_REG_POWER3,
437*4882a593Smuzhiyun 		NAU8810_DAC_EN_SFT, 0),
438*4882a593Smuzhiyun 	SND_SOC_DAPM_ADC("ADC", "Capture", NAU8810_REG_POWER2,
439*4882a593Smuzhiyun 		NAU8810_ADC_EN_SFT, 0),
440*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("SpkN Out", NAU8810_REG_POWER3,
441*4882a593Smuzhiyun 		NAU8810_NSPK_EN_SFT, 0, NULL, 0),
442*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("SpkP Out", NAU8810_REG_POWER3,
443*4882a593Smuzhiyun 		NAU8810_PSPK_EN_SFT, 0, NULL, 0),
444*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("Mono Out", NAU8810_REG_POWER3,
445*4882a593Smuzhiyun 		NAU8810_MOUT_EN_SFT, 0, NULL, 0),
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Input PGA", NAU8810_REG_POWER2,
448*4882a593Smuzhiyun 		NAU8810_PGA_EN_SFT, 0, nau8810_inpga,
449*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_inpga)),
450*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("Input Boost Stage", NAU8810_REG_POWER2,
451*4882a593Smuzhiyun 		NAU8810_BST_EN_SFT, 0, nau8810_pgaboost_mixer_controls,
452*4882a593Smuzhiyun 		ARRAY_SIZE(nau8810_pgaboost_mixer_controls)),
453*4882a593Smuzhiyun 	SND_SOC_DAPM_PGA("AUX Input", NAU8810_REG_POWER1,
454*4882a593Smuzhiyun 		NAU8810_AUX_EN_SFT, 0, NULL, 0),
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("Mic Bias", NAU8810_REG_POWER1,
457*4882a593Smuzhiyun 		NAU8810_MICBIAS_EN_SFT, 0, NULL, 0),
458*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY("PLL", NAU8810_REG_POWER1,
459*4882a593Smuzhiyun 		NAU8810_PLL_EN_SFT, 0, NULL, 0),
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	SND_SOC_DAPM_SWITCH("Digital Loopback", SND_SOC_NOPM, 0, 0,
462*4882a593Smuzhiyun 		&nau8810_loopback),
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("AUX"),
465*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MICN"),
466*4882a593Smuzhiyun 	SND_SOC_DAPM_INPUT("MICP"),
467*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("MONOOUT"),
468*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKOUTP"),
469*4882a593Smuzhiyun 	SND_SOC_DAPM_OUTPUT("SPKOUTN"),
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static const struct snd_soc_dapm_route nau8810_dapm_routes[] = {
473*4882a593Smuzhiyun 	{"DAC", NULL, "PLL", check_mclk_select_pll},
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Mono output mixer */
476*4882a593Smuzhiyun 	{"Mono Mixer", "AUX Bypass Switch", "AUX Input"},
477*4882a593Smuzhiyun 	{"Mono Mixer", "PCM Playback Switch", "DAC"},
478*4882a593Smuzhiyun 	{"Mono Mixer", "Line Bypass Switch", "Input Boost Stage"},
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Speaker output mixer */
481*4882a593Smuzhiyun 	{"Speaker Mixer", "AUX Bypass Switch", "AUX Input"},
482*4882a593Smuzhiyun 	{"Speaker Mixer", "PCM Playback Switch", "DAC"},
483*4882a593Smuzhiyun 	{"Speaker Mixer", "Line Bypass Switch", "Input Boost Stage"},
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Outputs */
486*4882a593Smuzhiyun 	{"Mono Out", NULL, "Mono Mixer"},
487*4882a593Smuzhiyun 	{"MONOOUT", NULL, "Mono Out"},
488*4882a593Smuzhiyun 	{"SpkN Out", NULL, "Speaker Mixer"},
489*4882a593Smuzhiyun 	{"SpkP Out", NULL, "Speaker Mixer"},
490*4882a593Smuzhiyun 	{"SPKOUTN", NULL, "SpkN Out"},
491*4882a593Smuzhiyun 	{"SPKOUTP", NULL, "SpkP Out"},
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* Input Boost Stage */
494*4882a593Smuzhiyun 	{"ADC", NULL, "Input Boost Stage"},
495*4882a593Smuzhiyun 	{"ADC", NULL, "PLL", check_mclk_select_pll},
496*4882a593Smuzhiyun 	{"Input Boost Stage", "AUX PGA Switch", "AUX Input"},
497*4882a593Smuzhiyun 	{"Input Boost Stage", "PGA Mute Switch", "Input PGA"},
498*4882a593Smuzhiyun 	{"Input Boost Stage", "PMIC PGA Switch", "MICP"},
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Input PGA */
501*4882a593Smuzhiyun 	{"Input PGA", NULL, "Mic Bias", check_mic_enabled},
502*4882a593Smuzhiyun 	{"Input PGA", "AUX Switch", "AUX Input"},
503*4882a593Smuzhiyun 	{"Input PGA", "MicN Switch", "MICN"},
504*4882a593Smuzhiyun 	{"Input PGA", "MicP Switch", "MICP"},
505*4882a593Smuzhiyun 	{"AUX Input", NULL, "AUX"},
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Digital Looptack */
508*4882a593Smuzhiyun 	{"Digital Loopback", "Switch", "ADC"},
509*4882a593Smuzhiyun 	{"DAC", NULL, "Digital Loopback"},
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun 
nau8810_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)512*4882a593Smuzhiyun static int nau8810_set_sysclk(struct snd_soc_dai *dai,
513*4882a593Smuzhiyun 				 int clk_id, unsigned int freq, int dir)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
516*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	nau8810->clk_id = clk_id;
519*4882a593Smuzhiyun 	nau8810->sysclk = freq;
520*4882a593Smuzhiyun 	dev_dbg(nau8810->dev, "master sysclk %dHz, source %s\n",
521*4882a593Smuzhiyun 		freq, clk_id == NAU8810_SCLK_PLL ? "PLL" : "MCLK");
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
nau8810_calc_pll(unsigned int pll_in,unsigned int fs,struct nau8810_pll * pll_param)526*4882a593Smuzhiyun static int nau8810_calc_pll(unsigned int pll_in,
527*4882a593Smuzhiyun 	unsigned int fs, struct nau8810_pll *pll_param)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	u64 f2, f2_max, pll_ratio;
530*4882a593Smuzhiyun 	int i, scal_sel;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (pll_in > NAU_PLL_REF_MAX || pll_in < NAU_PLL_REF_MIN)
533*4882a593Smuzhiyun 		return -EINVAL;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	f2_max = 0;
536*4882a593Smuzhiyun 	scal_sel = ARRAY_SIZE(nau8810_mclk_scaler);
537*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(nau8810_mclk_scaler); i++) {
538*4882a593Smuzhiyun 		f2 = 256ULL * fs * 4 * nau8810_mclk_scaler[i];
539*4882a593Smuzhiyun 		f2 = div_u64(f2, 10);
540*4882a593Smuzhiyun 		if (f2 > NAU_PLL_FREQ_MIN && f2 < NAU_PLL_FREQ_MAX &&
541*4882a593Smuzhiyun 			f2_max < f2) {
542*4882a593Smuzhiyun 			f2_max = f2;
543*4882a593Smuzhiyun 			scal_sel = i;
544*4882a593Smuzhiyun 		}
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 	if (ARRAY_SIZE(nau8810_mclk_scaler) == scal_sel)
547*4882a593Smuzhiyun 		return -EINVAL;
548*4882a593Smuzhiyun 	pll_param->mclk_scaler = scal_sel;
549*4882a593Smuzhiyun 	f2 = f2_max;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Calculate the PLL 4-bit integer input and the PLL 24-bit fractional
552*4882a593Smuzhiyun 	 * input; round up the 24+4bit.
553*4882a593Smuzhiyun 	 */
554*4882a593Smuzhiyun 	pll_ratio = div_u64(f2 << 28, pll_in);
555*4882a593Smuzhiyun 	pll_param->pre_factor = 0;
556*4882a593Smuzhiyun 	if (((pll_ratio >> 28) & 0xF) < NAU_PLL_OPTOP_MIN) {
557*4882a593Smuzhiyun 		pll_ratio <<= 1;
558*4882a593Smuzhiyun 		pll_param->pre_factor = 1;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 	pll_param->pll_int = (pll_ratio >> 28) & 0xF;
561*4882a593Smuzhiyun 	pll_param->pll_frac = ((pll_ratio & 0xFFFFFFF) >> 4);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	return 0;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
nau8810_set_pll(struct snd_soc_dai * codec_dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)566*4882a593Smuzhiyun static int nau8810_set_pll(struct snd_soc_dai *codec_dai, int pll_id,
567*4882a593Smuzhiyun 	int source, unsigned int freq_in, unsigned int freq_out)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
570*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
571*4882a593Smuzhiyun 	struct regmap *map = nau8810->regmap;
572*4882a593Smuzhiyun 	struct nau8810_pll *pll_param = &nau8810->pll;
573*4882a593Smuzhiyun 	int ret, fs;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	fs = freq_out / 256;
576*4882a593Smuzhiyun 	ret = nau8810_calc_pll(freq_in, fs, pll_param);
577*4882a593Smuzhiyun 	if (ret < 0) {
578*4882a593Smuzhiyun 		dev_err(nau8810->dev, "Unsupported input clock %d\n", freq_in);
579*4882a593Smuzhiyun 		return ret;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 	dev_info(nau8810->dev, "pll_int=%x pll_frac=%x mclk_scaler=%x pre_factor=%x\n",
582*4882a593Smuzhiyun 		pll_param->pll_int, pll_param->pll_frac, pll_param->mclk_scaler,
583*4882a593Smuzhiyun 		pll_param->pre_factor);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	regmap_update_bits(map, NAU8810_REG_PLLN,
586*4882a593Smuzhiyun 		NAU8810_PLLMCLK_DIV2 | NAU8810_PLLN_MASK,
587*4882a593Smuzhiyun 		(pll_param->pre_factor ? NAU8810_PLLMCLK_DIV2 : 0) |
588*4882a593Smuzhiyun 		pll_param->pll_int);
589*4882a593Smuzhiyun 	regmap_write(map, NAU8810_REG_PLLK1,
590*4882a593Smuzhiyun 		(pll_param->pll_frac >> NAU8810_PLLK1_SFT) &
591*4882a593Smuzhiyun 		NAU8810_PLLK1_MASK);
592*4882a593Smuzhiyun 	regmap_write(map, NAU8810_REG_PLLK2,
593*4882a593Smuzhiyun 		(pll_param->pll_frac >> NAU8810_PLLK2_SFT) &
594*4882a593Smuzhiyun 		NAU8810_PLLK2_MASK);
595*4882a593Smuzhiyun 	regmap_write(map, NAU8810_REG_PLLK3,
596*4882a593Smuzhiyun 		pll_param->pll_frac & NAU8810_PLLK3_MASK);
597*4882a593Smuzhiyun 	regmap_update_bits(map, NAU8810_REG_CLOCK, NAU8810_MCLKSEL_MASK,
598*4882a593Smuzhiyun 		pll_param->mclk_scaler << NAU8810_MCLKSEL_SFT);
599*4882a593Smuzhiyun 	regmap_update_bits(map, NAU8810_REG_CLOCK,
600*4882a593Smuzhiyun 		NAU8810_CLKM_MASK, NAU8810_CLKM_PLL);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
nau8810_set_dai_fmt(struct snd_soc_dai * codec_dai,unsigned int fmt)605*4882a593Smuzhiyun static int nau8810_set_dai_fmt(struct snd_soc_dai *codec_dai,
606*4882a593Smuzhiyun 		unsigned int fmt)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct snd_soc_component *component = codec_dai->component;
609*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
610*4882a593Smuzhiyun 	u16 ctrl1_val = 0, ctrl2_val = 0;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
613*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
614*4882a593Smuzhiyun 		ctrl2_val |= NAU8810_CLKIO_MASTER;
615*4882a593Smuzhiyun 		break;
616*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
617*4882a593Smuzhiyun 		break;
618*4882a593Smuzhiyun 	default:
619*4882a593Smuzhiyun 		return -EINVAL;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
623*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
624*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_AIFMT_I2S;
625*4882a593Smuzhiyun 		break;
626*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_RIGHT_J:
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
629*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_AIFMT_LEFT;
630*4882a593Smuzhiyun 		break;
631*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
632*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_AIFMT_PCM_A;
633*4882a593Smuzhiyun 		break;
634*4882a593Smuzhiyun 	default:
635*4882a593Smuzhiyun 		return -EINVAL;
636*4882a593Smuzhiyun 	}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
639*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
640*4882a593Smuzhiyun 		break;
641*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
642*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_BCLKP_IB | NAU8810_FSP_IF;
643*4882a593Smuzhiyun 		break;
644*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
645*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_BCLKP_IB;
646*4882a593Smuzhiyun 		break;
647*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
648*4882a593Smuzhiyun 		ctrl1_val |= NAU8810_FSP_IF;
649*4882a593Smuzhiyun 		break;
650*4882a593Smuzhiyun 	default:
651*4882a593Smuzhiyun 		return -EINVAL;
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_IFACE,
655*4882a593Smuzhiyun 		NAU8810_AIFMT_MASK | NAU8810_FSP_IF |
656*4882a593Smuzhiyun 		NAU8810_BCLKP_IB, ctrl1_val);
657*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
658*4882a593Smuzhiyun 		NAU8810_CLKIO_MASK, ctrl2_val);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
nau8810_mclk_clkdiv(struct nau8810 * nau8810,int rate)663*4882a593Smuzhiyun static int nau8810_mclk_clkdiv(struct nau8810 *nau8810, int rate)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	int i, sclk, imclk = rate * 256, div = 0;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (!nau8810->sysclk) {
668*4882a593Smuzhiyun 		dev_err(nau8810->dev, "Make mclk div configuration fail because of invalid system clock\n");
669*4882a593Smuzhiyun 		return -EINVAL;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* Configure the master clock prescaler div to make system
673*4882a593Smuzhiyun 	 * clock to approximate the internal master clock (IMCLK);
674*4882a593Smuzhiyun 	 * and large or equal to IMCLK.
675*4882a593Smuzhiyun 	 */
676*4882a593Smuzhiyun 	for (i = 1; i < ARRAY_SIZE(nau8810_mclk_scaler); i++) {
677*4882a593Smuzhiyun 		sclk = (nau8810->sysclk * 10) /
678*4882a593Smuzhiyun 			nau8810_mclk_scaler[i];
679*4882a593Smuzhiyun 		if (sclk < imclk)
680*4882a593Smuzhiyun 			break;
681*4882a593Smuzhiyun 		div = i;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 	dev_dbg(nau8810->dev,
684*4882a593Smuzhiyun 		"master clock prescaler %x for fs %d\n", div, rate);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/* master clock from MCLK and disable PLL */
687*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
688*4882a593Smuzhiyun 		NAU8810_MCLKSEL_MASK, (div << NAU8810_MCLKSEL_SFT));
689*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
690*4882a593Smuzhiyun 		NAU8810_CLKM_MASK, NAU8810_CLKM_MCLK);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
nau8810_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)695*4882a593Smuzhiyun static int nau8810_pcm_hw_params(struct snd_pcm_substream *substream,
696*4882a593Smuzhiyun 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
699*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
700*4882a593Smuzhiyun 	int val_len = 0, val_rate = 0, ret = 0;
701*4882a593Smuzhiyun 	unsigned int ctrl_val, bclk_fs, bclk_div;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Select BCLK configuration if the codec as master. */
704*4882a593Smuzhiyun 	regmap_read(nau8810->regmap, NAU8810_REG_CLOCK, &ctrl_val);
705*4882a593Smuzhiyun 	if (ctrl_val & NAU8810_CLKIO_MASTER) {
706*4882a593Smuzhiyun 		/* get the bclk and fs ratio */
707*4882a593Smuzhiyun 		bclk_fs = snd_soc_params_to_bclk(params) / params_rate(params);
708*4882a593Smuzhiyun 		if (bclk_fs <= 32)
709*4882a593Smuzhiyun 			bclk_div = NAU8810_BCLKDIV_8;
710*4882a593Smuzhiyun 		else if (bclk_fs <= 64)
711*4882a593Smuzhiyun 			bclk_div = NAU8810_BCLKDIV_4;
712*4882a593Smuzhiyun 		else if (bclk_fs <= 128)
713*4882a593Smuzhiyun 			bclk_div = NAU8810_BCLKDIV_2;
714*4882a593Smuzhiyun 		else
715*4882a593Smuzhiyun 			return -EINVAL;
716*4882a593Smuzhiyun 		regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
717*4882a593Smuzhiyun 			NAU8810_BCLKSEL_MASK, bclk_div);
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	switch (params_width(params)) {
721*4882a593Smuzhiyun 	case 16:
722*4882a593Smuzhiyun 		break;
723*4882a593Smuzhiyun 	case 20:
724*4882a593Smuzhiyun 		val_len |= NAU8810_WLEN_20;
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	case 24:
727*4882a593Smuzhiyun 		val_len |= NAU8810_WLEN_24;
728*4882a593Smuzhiyun 		break;
729*4882a593Smuzhiyun 	case 32:
730*4882a593Smuzhiyun 		val_len |= NAU8810_WLEN_32;
731*4882a593Smuzhiyun 		break;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	switch (params_rate(params)) {
735*4882a593Smuzhiyun 	case 8000:
736*4882a593Smuzhiyun 		val_rate |= NAU8810_SMPLR_8K;
737*4882a593Smuzhiyun 		break;
738*4882a593Smuzhiyun 	case 11025:
739*4882a593Smuzhiyun 		val_rate |= NAU8810_SMPLR_12K;
740*4882a593Smuzhiyun 		break;
741*4882a593Smuzhiyun 	case 16000:
742*4882a593Smuzhiyun 		val_rate |= NAU8810_SMPLR_16K;
743*4882a593Smuzhiyun 		break;
744*4882a593Smuzhiyun 	case 22050:
745*4882a593Smuzhiyun 		val_rate |= NAU8810_SMPLR_24K;
746*4882a593Smuzhiyun 		break;
747*4882a593Smuzhiyun 	case 32000:
748*4882a593Smuzhiyun 		val_rate |= NAU8810_SMPLR_32K;
749*4882a593Smuzhiyun 		break;
750*4882a593Smuzhiyun 	case 44100:
751*4882a593Smuzhiyun 	case 48000:
752*4882a593Smuzhiyun 		break;
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_IFACE,
756*4882a593Smuzhiyun 		NAU8810_WLEN_MASK, val_len);
757*4882a593Smuzhiyun 	regmap_update_bits(nau8810->regmap, NAU8810_REG_SMPLR,
758*4882a593Smuzhiyun 		NAU8810_SMPLR_MASK, val_rate);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* If the master clock is from MCLK, provide the runtime FS for driver
761*4882a593Smuzhiyun 	 * to get the master clock prescaler configuration.
762*4882a593Smuzhiyun 	 */
763*4882a593Smuzhiyun 	if (nau8810->clk_id == NAU8810_SCLK_MCLK) {
764*4882a593Smuzhiyun 		ret = nau8810_mclk_clkdiv(nau8810, params_rate(params));
765*4882a593Smuzhiyun 		if (ret < 0)
766*4882a593Smuzhiyun 			dev_err(nau8810->dev, "MCLK div configuration fail\n");
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return ret;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
nau8810_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)772*4882a593Smuzhiyun static int nau8810_set_bias_level(struct snd_soc_component *component,
773*4882a593Smuzhiyun 	enum snd_soc_bias_level level)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
776*4882a593Smuzhiyun 	struct regmap *map = nau8810->regmap;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	switch (level) {
779*4882a593Smuzhiyun 	case SND_SOC_BIAS_ON:
780*4882a593Smuzhiyun 	case SND_SOC_BIAS_PREPARE:
781*4882a593Smuzhiyun 		regmap_update_bits(map, NAU8810_REG_POWER1,
782*4882a593Smuzhiyun 			NAU8810_REFIMP_MASK, NAU8810_REFIMP_80K);
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	case SND_SOC_BIAS_STANDBY:
786*4882a593Smuzhiyun 		regmap_update_bits(map, NAU8810_REG_POWER1,
787*4882a593Smuzhiyun 			NAU8810_IOBUF_EN | NAU8810_ABIAS_EN,
788*4882a593Smuzhiyun 			NAU8810_IOBUF_EN | NAU8810_ABIAS_EN);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
791*4882a593Smuzhiyun 			regcache_sync(map);
792*4882a593Smuzhiyun 			regmap_update_bits(map, NAU8810_REG_POWER1,
793*4882a593Smuzhiyun 				NAU8810_REFIMP_MASK, NAU8810_REFIMP_3K);
794*4882a593Smuzhiyun 			mdelay(100);
795*4882a593Smuzhiyun 		}
796*4882a593Smuzhiyun 		regmap_update_bits(map, NAU8810_REG_POWER1,
797*4882a593Smuzhiyun 			NAU8810_REFIMP_MASK, NAU8810_REFIMP_300K);
798*4882a593Smuzhiyun 		break;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	case SND_SOC_BIAS_OFF:
801*4882a593Smuzhiyun 		regmap_write(map, NAU8810_REG_POWER1, 0);
802*4882a593Smuzhiyun 		regmap_write(map, NAU8810_REG_POWER2, 0);
803*4882a593Smuzhiyun 		regmap_write(map, NAU8810_REG_POWER3, 0);
804*4882a593Smuzhiyun 		break;
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun #define NAU8810_RATES (SNDRV_PCM_RATE_8000_48000)
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun #define NAU8810_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
814*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun static const struct snd_soc_dai_ops nau8810_ops = {
817*4882a593Smuzhiyun 	.hw_params = nau8810_pcm_hw_params,
818*4882a593Smuzhiyun 	.set_fmt = nau8810_set_dai_fmt,
819*4882a593Smuzhiyun 	.set_sysclk = nau8810_set_sysclk,
820*4882a593Smuzhiyun 	.set_pll = nau8810_set_pll,
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static struct snd_soc_dai_driver nau8810_dai = {
824*4882a593Smuzhiyun 	.name = "nau8810-hifi",
825*4882a593Smuzhiyun 	.playback = {
826*4882a593Smuzhiyun 		.stream_name = "Playback",
827*4882a593Smuzhiyun 		.channels_min = 1,
828*4882a593Smuzhiyun 		.channels_max = 2,   /* Only 1 channel of data */
829*4882a593Smuzhiyun 		.rates = NAU8810_RATES,
830*4882a593Smuzhiyun 		.formats = NAU8810_FORMATS,
831*4882a593Smuzhiyun 	},
832*4882a593Smuzhiyun 	.capture = {
833*4882a593Smuzhiyun 		.stream_name = "Capture",
834*4882a593Smuzhiyun 		.channels_min = 1,
835*4882a593Smuzhiyun 		.channels_max = 2,   /* Only 1 channel of data */
836*4882a593Smuzhiyun 		.rates = NAU8810_RATES,
837*4882a593Smuzhiyun 		.formats = NAU8810_FORMATS,
838*4882a593Smuzhiyun 	},
839*4882a593Smuzhiyun 	.ops = &nau8810_ops,
840*4882a593Smuzhiyun 	.symmetric_rates = 1,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun static const struct regmap_config nau8810_regmap_config = {
844*4882a593Smuzhiyun 	.reg_bits = 7,
845*4882a593Smuzhiyun 	.val_bits = 9,
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	.max_register = NAU8810_REG_MAX,
848*4882a593Smuzhiyun 	.readable_reg = nau8810_readable_reg,
849*4882a593Smuzhiyun 	.writeable_reg = nau8810_writeable_reg,
850*4882a593Smuzhiyun 	.volatile_reg = nau8810_volatile_reg,
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
853*4882a593Smuzhiyun 	.reg_defaults = nau8810_reg_defaults,
854*4882a593Smuzhiyun 	.num_reg_defaults = ARRAY_SIZE(nau8810_reg_defaults),
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct snd_soc_component_driver nau8810_component_driver = {
858*4882a593Smuzhiyun 	.set_bias_level		= nau8810_set_bias_level,
859*4882a593Smuzhiyun 	.controls		= nau8810_snd_controls,
860*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(nau8810_snd_controls),
861*4882a593Smuzhiyun 	.dapm_widgets		= nau8810_dapm_widgets,
862*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(nau8810_dapm_widgets),
863*4882a593Smuzhiyun 	.dapm_routes		= nau8810_dapm_routes,
864*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(nau8810_dapm_routes),
865*4882a593Smuzhiyun 	.suspend_bias_off	= 1,
866*4882a593Smuzhiyun 	.idle_bias_on		= 1,
867*4882a593Smuzhiyun 	.use_pmdown_time	= 1,
868*4882a593Smuzhiyun 	.endianness		= 1,
869*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
nau8810_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)872*4882a593Smuzhiyun static int nau8810_i2c_probe(struct i2c_client *i2c,
873*4882a593Smuzhiyun 			    const struct i2c_device_id *id)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct device *dev = &i2c->dev;
876*4882a593Smuzhiyun 	struct nau8810 *nau8810 = dev_get_platdata(dev);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (!nau8810) {
879*4882a593Smuzhiyun 		nau8810 = devm_kzalloc(dev, sizeof(*nau8810), GFP_KERNEL);
880*4882a593Smuzhiyun 		if (!nau8810)
881*4882a593Smuzhiyun 			return -ENOMEM;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 	i2c_set_clientdata(i2c, nau8810);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	nau8810->regmap = devm_regmap_init_i2c(i2c, &nau8810_regmap_config);
886*4882a593Smuzhiyun 	if (IS_ERR(nau8810->regmap))
887*4882a593Smuzhiyun 		return PTR_ERR(nau8810->regmap);
888*4882a593Smuzhiyun 	nau8810->dev = dev;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	regmap_write(nau8810->regmap, NAU8810_REG_RESET, 0x00);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev,
893*4882a593Smuzhiyun 		&nau8810_component_driver, &nau8810_dai, 1);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun static const struct i2c_device_id nau8810_i2c_id[] = {
897*4882a593Smuzhiyun 	{ "nau8810", 0 },
898*4882a593Smuzhiyun 	{ "nau8812", 0 },
899*4882a593Smuzhiyun 	{ "nau8814", 0 },
900*4882a593Smuzhiyun 	{ }
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, nau8810_i2c_id);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun #ifdef CONFIG_OF
905*4882a593Smuzhiyun static const struct of_device_id nau8810_of_match[] = {
906*4882a593Smuzhiyun 	{ .compatible = "nuvoton,nau8810", },
907*4882a593Smuzhiyun 	{ .compatible = "nuvoton,nau8812", },
908*4882a593Smuzhiyun 	{ .compatible = "nuvoton,nau8814", },
909*4882a593Smuzhiyun 	{ }
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nau8810_of_match);
912*4882a593Smuzhiyun #endif
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static struct i2c_driver nau8810_i2c_driver = {
915*4882a593Smuzhiyun 	.driver = {
916*4882a593Smuzhiyun 		.name = "nau8810",
917*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(nau8810_of_match),
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun 	.probe =    nau8810_i2c_probe,
920*4882a593Smuzhiyun 	.id_table = nau8810_i2c_id,
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun module_i2c_driver(nau8810_i2c_driver);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun MODULE_DESCRIPTION("ASoC NAU8810 driver");
926*4882a593Smuzhiyun MODULE_AUTHOR("David Lin <ctlin0@nuvoton.com>");
927*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
928