1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // mt6358.c -- mt6358 ALSA SoC audio codec driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
6*4882a593Smuzhiyun // Author: KaiChieh Chuang <kaichieh.chuang@mediatek.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/kthread.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/mfd/mt6397/core.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/tlv.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "mt6358.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_HSOUTL,
24*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_HSOUTR,
25*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_HPOUTL,
26*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_HPOUTR,
27*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_LINEOUTL,
28*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_LINEOUTR,
29*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_MICAMP1,
30*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_MICAMP2,
31*4882a593Smuzhiyun AUDIO_ANALOG_VOLUME_TYPE_MAX
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun enum {
35*4882a593Smuzhiyun MUX_ADC_L,
36*4882a593Smuzhiyun MUX_ADC_R,
37*4882a593Smuzhiyun MUX_PGA_L,
38*4882a593Smuzhiyun MUX_PGA_R,
39*4882a593Smuzhiyun MUX_MIC_TYPE,
40*4882a593Smuzhiyun MUX_HP_L,
41*4882a593Smuzhiyun MUX_HP_R,
42*4882a593Smuzhiyun MUX_NUM,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum {
46*4882a593Smuzhiyun DEVICE_HP,
47*4882a593Smuzhiyun DEVICE_LO,
48*4882a593Smuzhiyun DEVICE_RCV,
49*4882a593Smuzhiyun DEVICE_MIC1,
50*4882a593Smuzhiyun DEVICE_MIC2,
51*4882a593Smuzhiyun DEVICE_NUM
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Supply widget subseq */
55*4882a593Smuzhiyun enum {
56*4882a593Smuzhiyun /* common */
57*4882a593Smuzhiyun SUPPLY_SEQ_CLK_BUF,
58*4882a593Smuzhiyun SUPPLY_SEQ_AUD_GLB,
59*4882a593Smuzhiyun SUPPLY_SEQ_CLKSQ,
60*4882a593Smuzhiyun SUPPLY_SEQ_VOW_AUD_LPW,
61*4882a593Smuzhiyun SUPPLY_SEQ_AUD_VOW,
62*4882a593Smuzhiyun SUPPLY_SEQ_VOW_CLK,
63*4882a593Smuzhiyun SUPPLY_SEQ_VOW_LDO,
64*4882a593Smuzhiyun SUPPLY_SEQ_TOP_CK,
65*4882a593Smuzhiyun SUPPLY_SEQ_TOP_CK_LAST,
66*4882a593Smuzhiyun SUPPLY_SEQ_AUD_TOP,
67*4882a593Smuzhiyun SUPPLY_SEQ_AUD_TOP_LAST,
68*4882a593Smuzhiyun SUPPLY_SEQ_AFE,
69*4882a593Smuzhiyun /* capture */
70*4882a593Smuzhiyun SUPPLY_SEQ_ADC_SUPPLY,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun enum {
74*4882a593Smuzhiyun CH_L = 0,
75*4882a593Smuzhiyun CH_R,
76*4882a593Smuzhiyun NUM_CH,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define REG_STRIDE 2
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct mt6358_priv {
82*4882a593Smuzhiyun struct device *dev;
83*4882a593Smuzhiyun struct regmap *regmap;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun unsigned int dl_rate;
86*4882a593Smuzhiyun unsigned int ul_rate;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun int ana_gain[AUDIO_ANALOG_VOLUME_TYPE_MAX];
89*4882a593Smuzhiyun unsigned int mux_select[MUX_NUM];
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun int dev_counter[DEVICE_NUM];
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun int mtkaif_protocol;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct regulator *avdd_reg;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun int wov_enabled;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun unsigned int dmic_one_wire_mode;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
mt6358_set_mtkaif_protocol(struct snd_soc_component * cmpnt,int mtkaif_protocol)102*4882a593Smuzhiyun int mt6358_set_mtkaif_protocol(struct snd_soc_component *cmpnt,
103*4882a593Smuzhiyun int mtkaif_protocol)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun priv->mtkaif_protocol = mtkaif_protocol;
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt6358_set_mtkaif_protocol);
111*4882a593Smuzhiyun
playback_gpio_set(struct mt6358_priv * priv)112*4882a593Smuzhiyun static void playback_gpio_set(struct mt6358_priv *priv)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun /* set gpio mosi mode */
115*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE2_CLR,
116*4882a593Smuzhiyun 0x01f8, 0x01f8);
117*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE2_SET,
118*4882a593Smuzhiyun 0xffff, 0x0249);
119*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE2,
120*4882a593Smuzhiyun 0xffff, 0x0249);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
playback_gpio_reset(struct mt6358_priv * priv)123*4882a593Smuzhiyun static void playback_gpio_reset(struct mt6358_priv *priv)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun /* set pad_aud_*_mosi to GPIO mode and dir input
126*4882a593Smuzhiyun * reason:
127*4882a593Smuzhiyun * pad_aud_dat_mosi*, because the pin is used as boot strap
128*4882a593Smuzhiyun * don't clean clk/sync, for mtkaif protocol 2
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE2_CLR,
131*4882a593Smuzhiyun 0x01f8, 0x01f8);
132*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE2,
133*4882a593Smuzhiyun 0x01f8, 0x0000);
134*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_DIR0,
135*4882a593Smuzhiyun 0xf << 8, 0x0);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
capture_gpio_set(struct mt6358_priv * priv)138*4882a593Smuzhiyun static void capture_gpio_set(struct mt6358_priv *priv)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun /* set gpio miso mode */
141*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3_CLR,
142*4882a593Smuzhiyun 0xffff, 0xffff);
143*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3_SET,
144*4882a593Smuzhiyun 0xffff, 0x0249);
145*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3,
146*4882a593Smuzhiyun 0xffff, 0x0249);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
capture_gpio_reset(struct mt6358_priv * priv)149*4882a593Smuzhiyun static void capture_gpio_reset(struct mt6358_priv *priv)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun /* set pad_aud_*_miso to GPIO mode and dir input
152*4882a593Smuzhiyun * reason:
153*4882a593Smuzhiyun * pad_aud_clk_miso, because when playback only the miso_clk
154*4882a593Smuzhiyun * will also have 26m, so will have power leak
155*4882a593Smuzhiyun * pad_aud_dat_miso*, because the pin is used as boot strap
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3_CLR,
158*4882a593Smuzhiyun 0xffff, 0xffff);
159*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3,
160*4882a593Smuzhiyun 0xffff, 0x0000);
161*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_DIR0,
162*4882a593Smuzhiyun 0xf << 12, 0x0);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* use only when not govern by DAPM */
mt6358_set_dcxo(struct mt6358_priv * priv,bool enable)166*4882a593Smuzhiyun static int mt6358_set_dcxo(struct mt6358_priv *priv, bool enable)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_DCXO_CW14,
169*4882a593Smuzhiyun 0x1 << RG_XO_AUDIO_EN_M_SFT,
170*4882a593Smuzhiyun (enable ? 1 : 0) << RG_XO_AUDIO_EN_M_SFT);
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* use only when not govern by DAPM */
mt6358_set_clksq(struct mt6358_priv * priv,bool enable)175*4882a593Smuzhiyun static int mt6358_set_clksq(struct mt6358_priv *priv, bool enable)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun /* audio clk source from internal dcxo */
178*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON6,
179*4882a593Smuzhiyun RG_CLKSQ_IN_SEL_TEST_MASK_SFT,
180*4882a593Smuzhiyun 0x0);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Enable/disable CLKSQ 26MHz */
183*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON6,
184*4882a593Smuzhiyun RG_CLKSQ_EN_MASK_SFT,
185*4882a593Smuzhiyun (enable ? 1 : 0) << RG_CLKSQ_EN_SFT);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* use only when not govern by DAPM */
mt6358_set_aud_global_bias(struct mt6358_priv * priv,bool enable)190*4882a593Smuzhiyun static int mt6358_set_aud_global_bias(struct mt6358_priv *priv, bool enable)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
193*4882a593Smuzhiyun RG_AUDGLB_PWRDN_VA28_MASK_SFT,
194*4882a593Smuzhiyun (enable ? 0 : 1) << RG_AUDGLB_PWRDN_VA28_SFT);
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* use only when not govern by DAPM */
mt6358_set_topck(struct mt6358_priv * priv,bool enable)199*4882a593Smuzhiyun static int mt6358_set_topck(struct mt6358_priv *priv, bool enable)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUD_TOP_CKPDN_CON0,
202*4882a593Smuzhiyun 0x0066, enable ? 0x0 : 0x66);
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
mt6358_mtkaif_tx_enable(struct mt6358_priv * priv)206*4882a593Smuzhiyun static int mt6358_mtkaif_tx_enable(struct mt6358_priv *priv)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun switch (priv->mtkaif_protocol) {
209*4882a593Smuzhiyun case MT6358_MTKAIF_PROTOCOL_2_CLK_P2:
210*4882a593Smuzhiyun /* MTKAIF TX format setting */
211*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
212*4882a593Smuzhiyun MT6358_AFE_ADDA_MTKAIF_CFG0,
213*4882a593Smuzhiyun 0xffff, 0x0010);
214*4882a593Smuzhiyun /* enable aud_pad TX fifos */
215*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
216*4882a593Smuzhiyun MT6358_AFE_AUD_PAD_TOP,
217*4882a593Smuzhiyun 0xff00, 0x3800);
218*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
219*4882a593Smuzhiyun MT6358_AFE_AUD_PAD_TOP,
220*4882a593Smuzhiyun 0xff00, 0x3900);
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun case MT6358_MTKAIF_PROTOCOL_2:
223*4882a593Smuzhiyun /* MTKAIF TX format setting */
224*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
225*4882a593Smuzhiyun MT6358_AFE_ADDA_MTKAIF_CFG0,
226*4882a593Smuzhiyun 0xffff, 0x0010);
227*4882a593Smuzhiyun /* enable aud_pad TX fifos */
228*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
229*4882a593Smuzhiyun MT6358_AFE_AUD_PAD_TOP,
230*4882a593Smuzhiyun 0xff00, 0x3100);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case MT6358_MTKAIF_PROTOCOL_1:
233*4882a593Smuzhiyun default:
234*4882a593Smuzhiyun /* MTKAIF TX format setting */
235*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
236*4882a593Smuzhiyun MT6358_AFE_ADDA_MTKAIF_CFG0,
237*4882a593Smuzhiyun 0xffff, 0x0000);
238*4882a593Smuzhiyun /* enable aud_pad TX fifos */
239*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
240*4882a593Smuzhiyun MT6358_AFE_AUD_PAD_TOP,
241*4882a593Smuzhiyun 0xff00, 0x3100);
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
mt6358_mtkaif_tx_disable(struct mt6358_priv * priv)247*4882a593Smuzhiyun static int mt6358_mtkaif_tx_disable(struct mt6358_priv *priv)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun /* disable aud_pad TX fifos */
250*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_AUD_PAD_TOP,
251*4882a593Smuzhiyun 0xff00, 0x3000);
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
mt6358_mtkaif_calibration_enable(struct snd_soc_component * cmpnt)255*4882a593Smuzhiyun int mt6358_mtkaif_calibration_enable(struct snd_soc_component *cmpnt)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun playback_gpio_set(priv);
260*4882a593Smuzhiyun capture_gpio_set(priv);
261*4882a593Smuzhiyun mt6358_mtkaif_tx_enable(priv);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun mt6358_set_dcxo(priv, true);
264*4882a593Smuzhiyun mt6358_set_aud_global_bias(priv, true);
265*4882a593Smuzhiyun mt6358_set_clksq(priv, true);
266*4882a593Smuzhiyun mt6358_set_topck(priv, true);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* set dat_miso_loopback on */
269*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
270*4882a593Smuzhiyun RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK_SFT,
271*4882a593Smuzhiyun 1 << RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_SFT);
272*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
273*4882a593Smuzhiyun RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK_SFT,
274*4882a593Smuzhiyun 1 << RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_SFT);
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt6358_mtkaif_calibration_enable);
278*4882a593Smuzhiyun
mt6358_mtkaif_calibration_disable(struct snd_soc_component * cmpnt)279*4882a593Smuzhiyun int mt6358_mtkaif_calibration_disable(struct snd_soc_component *cmpnt)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* set dat_miso_loopback off */
284*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
285*4882a593Smuzhiyun RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK_SFT,
286*4882a593Smuzhiyun 0 << RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_SFT);
287*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
288*4882a593Smuzhiyun RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK_SFT,
289*4882a593Smuzhiyun 0 << RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_SFT);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun mt6358_set_topck(priv, false);
292*4882a593Smuzhiyun mt6358_set_clksq(priv, false);
293*4882a593Smuzhiyun mt6358_set_aud_global_bias(priv, false);
294*4882a593Smuzhiyun mt6358_set_dcxo(priv, false);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun mt6358_mtkaif_tx_disable(priv);
297*4882a593Smuzhiyun playback_gpio_reset(priv);
298*4882a593Smuzhiyun capture_gpio_reset(priv);
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt6358_mtkaif_calibration_disable);
302*4882a593Smuzhiyun
mt6358_set_mtkaif_calibration_phase(struct snd_soc_component * cmpnt,int phase_1,int phase_2)303*4882a593Smuzhiyun int mt6358_set_mtkaif_calibration_phase(struct snd_soc_component *cmpnt,
304*4882a593Smuzhiyun int phase_1, int phase_2)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
309*4882a593Smuzhiyun RG_AUD_PAD_TOP_PHASE_MODE_MASK_SFT,
310*4882a593Smuzhiyun phase_1 << RG_AUD_PAD_TOP_PHASE_MODE_SFT);
311*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDIO_DIG_CFG,
312*4882a593Smuzhiyun RG_AUD_PAD_TOP_PHASE_MODE2_MASK_SFT,
313*4882a593Smuzhiyun phase_2 << RG_AUD_PAD_TOP_PHASE_MODE2_SFT);
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt6358_set_mtkaif_calibration_phase);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* dl pga gain */
319*4882a593Smuzhiyun enum {
320*4882a593Smuzhiyun DL_GAIN_8DB = 0,
321*4882a593Smuzhiyun DL_GAIN_0DB = 8,
322*4882a593Smuzhiyun DL_GAIN_N_1DB = 9,
323*4882a593Smuzhiyun DL_GAIN_N_10DB = 18,
324*4882a593Smuzhiyun DL_GAIN_N_40DB = 0x1f,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define DL_GAIN_N_10DB_REG (DL_GAIN_N_10DB << 7 | DL_GAIN_N_10DB)
328*4882a593Smuzhiyun #define DL_GAIN_N_40DB_REG (DL_GAIN_N_40DB << 7 | DL_GAIN_N_40DB)
329*4882a593Smuzhiyun #define DL_GAIN_REG_MASK 0x0f9f
330*4882a593Smuzhiyun
hp_zcd_disable(struct mt6358_priv * priv)331*4882a593Smuzhiyun static void hp_zcd_disable(struct mt6358_priv *priv)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_ZCD_CON0, 0x0000);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
hp_main_output_ramp(struct mt6358_priv * priv,bool up)336*4882a593Smuzhiyun static void hp_main_output_ramp(struct mt6358_priv *priv, bool up)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun int i = 0, stage = 0;
339*4882a593Smuzhiyun int target = 7;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Enable/Reduce HPL/R main output stage step by step */
342*4882a593Smuzhiyun for (i = 0; i <= target; i++) {
343*4882a593Smuzhiyun stage = up ? i : target - i;
344*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1,
345*4882a593Smuzhiyun 0x7 << 8, stage << 8);
346*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1,
347*4882a593Smuzhiyun 0x7 << 11, stage << 11);
348*4882a593Smuzhiyun usleep_range(100, 150);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
hp_aux_feedback_loop_gain_ramp(struct mt6358_priv * priv,bool up)352*4882a593Smuzhiyun static void hp_aux_feedback_loop_gain_ramp(struct mt6358_priv *priv, bool up)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun int i = 0, stage = 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Reduce HP aux feedback loop gain step by step */
357*4882a593Smuzhiyun for (i = 0; i <= 0xf; i++) {
358*4882a593Smuzhiyun stage = up ? i : 0xf - i;
359*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON9,
360*4882a593Smuzhiyun 0xf << 12, stage << 12);
361*4882a593Smuzhiyun usleep_range(100, 150);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
hp_pull_down(struct mt6358_priv * priv,bool enable)365*4882a593Smuzhiyun static void hp_pull_down(struct mt6358_priv *priv, bool enable)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun int i;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (enable) {
370*4882a593Smuzhiyun for (i = 0x0; i <= 0x6; i++) {
371*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
372*4882a593Smuzhiyun 0x7, i);
373*4882a593Smuzhiyun usleep_range(600, 700);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun for (i = 0x6; i >= 0x1; i--) {
377*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
378*4882a593Smuzhiyun 0x7, i);
379*4882a593Smuzhiyun usleep_range(600, 700);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
is_valid_hp_pga_idx(int reg_idx)384*4882a593Smuzhiyun static bool is_valid_hp_pga_idx(int reg_idx)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return (reg_idx >= DL_GAIN_8DB && reg_idx <= DL_GAIN_N_10DB) ||
387*4882a593Smuzhiyun reg_idx == DL_GAIN_N_40DB;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
headset_volume_ramp(struct mt6358_priv * priv,int from,int to)390*4882a593Smuzhiyun static void headset_volume_ramp(struct mt6358_priv *priv, int from, int to)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun int offset = 0, count = 0, reg_idx;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (!is_valid_hp_pga_idx(from) || !is_valid_hp_pga_idx(to))
395*4882a593Smuzhiyun dev_warn(priv->dev, "%s(), volume index is not valid, from %d, to %d\n",
396*4882a593Smuzhiyun __func__, from, to);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dev_info(priv->dev, "%s(), from %d, to %d\n",
399*4882a593Smuzhiyun __func__, from, to);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (to > from)
402*4882a593Smuzhiyun offset = to - from;
403*4882a593Smuzhiyun else
404*4882a593Smuzhiyun offset = from - to;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun while (offset >= 0) {
407*4882a593Smuzhiyun if (to > from)
408*4882a593Smuzhiyun reg_idx = from + count;
409*4882a593Smuzhiyun else
410*4882a593Smuzhiyun reg_idx = from - count;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (is_valid_hp_pga_idx(reg_idx)) {
413*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
414*4882a593Smuzhiyun MT6358_ZCD_CON2,
415*4882a593Smuzhiyun DL_GAIN_REG_MASK,
416*4882a593Smuzhiyun (reg_idx << 7) | reg_idx);
417*4882a593Smuzhiyun usleep_range(200, 300);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun offset--;
420*4882a593Smuzhiyun count++;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
mt6358_put_volsw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)424*4882a593Smuzhiyun static int mt6358_put_volsw(struct snd_kcontrol *kcontrol,
425*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun struct snd_soc_component *component =
428*4882a593Smuzhiyun snd_soc_kcontrol_component(kcontrol);
429*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(component);
430*4882a593Smuzhiyun struct soc_mixer_control *mc =
431*4882a593Smuzhiyun (struct soc_mixer_control *)kcontrol->private_value;
432*4882a593Smuzhiyun unsigned int reg;
433*4882a593Smuzhiyun int ret;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ret = snd_soc_put_volsw(kcontrol, ucontrol);
436*4882a593Smuzhiyun if (ret < 0)
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun switch (mc->reg) {
440*4882a593Smuzhiyun case MT6358_ZCD_CON2:
441*4882a593Smuzhiyun regmap_read(priv->regmap, MT6358_ZCD_CON2, ®);
442*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL] =
443*4882a593Smuzhiyun (reg >> RG_AUDHPLGAIN_SFT) & RG_AUDHPLGAIN_MASK;
444*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTR] =
445*4882a593Smuzhiyun (reg >> RG_AUDHPRGAIN_SFT) & RG_AUDHPRGAIN_MASK;
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case MT6358_ZCD_CON1:
448*4882a593Smuzhiyun regmap_read(priv->regmap, MT6358_ZCD_CON1, ®);
449*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTL] =
450*4882a593Smuzhiyun (reg >> RG_AUDLOLGAIN_SFT) & RG_AUDLOLGAIN_MASK;
451*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTR] =
452*4882a593Smuzhiyun (reg >> RG_AUDLORGAIN_SFT) & RG_AUDLORGAIN_MASK;
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun case MT6358_ZCD_CON3:
455*4882a593Smuzhiyun regmap_read(priv->regmap, MT6358_ZCD_CON3, ®);
456*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HSOUTL] =
457*4882a593Smuzhiyun (reg >> RG_AUDHSGAIN_SFT) & RG_AUDHSGAIN_MASK;
458*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HSOUTR] =
459*4882a593Smuzhiyun (reg >> RG_AUDHSGAIN_SFT) & RG_AUDHSGAIN_MASK;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case MT6358_AUDENC_ANA_CON0:
462*4882a593Smuzhiyun case MT6358_AUDENC_ANA_CON1:
463*4882a593Smuzhiyun regmap_read(priv->regmap, MT6358_AUDENC_ANA_CON0, ®);
464*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP1] =
465*4882a593Smuzhiyun (reg >> RG_AUDPREAMPLGAIN_SFT) & RG_AUDPREAMPLGAIN_MASK;
466*4882a593Smuzhiyun regmap_read(priv->regmap, MT6358_AUDENC_ANA_CON1, ®);
467*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP2] =
468*4882a593Smuzhiyun (reg >> RG_AUDPREAMPRGAIN_SFT) & RG_AUDPREAMPRGAIN_MASK;
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static void mt6358_restore_pga(struct mt6358_priv *priv);
476*4882a593Smuzhiyun
mt6358_enable_wov_phase2(struct mt6358_priv * priv)477*4882a593Smuzhiyun static int mt6358_enable_wov_phase2(struct mt6358_priv *priv)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun /* analog */
480*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
481*4882a593Smuzhiyun 0xffff, 0x0000);
482*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_DCXO_CW14, 0xffff, 0xa2b5);
483*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
484*4882a593Smuzhiyun 0xffff, 0x0800);
485*4882a593Smuzhiyun mt6358_restore_pga(priv);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_DCXO_CW13, 0xffff, 0x9929);
488*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
489*4882a593Smuzhiyun 0xffff, 0x0025);
490*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON8,
491*4882a593Smuzhiyun 0xffff, 0x0005);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* digital */
494*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUD_TOP_CKPDN_CON0,
495*4882a593Smuzhiyun 0xffff, 0x0000);
496*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3, 0xffff, 0x0120);
497*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG0, 0xffff, 0xffff);
498*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG1, 0xffff, 0x0200);
499*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG2, 0xffff, 0x2424);
500*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG3, 0xffff, 0xdbac);
501*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG4, 0xffff, 0x029e);
502*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG5, 0xffff, 0x0000);
503*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_POSDIV_CFG0,
504*4882a593Smuzhiyun 0xffff, 0x0000);
505*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_HPF_CFG0,
506*4882a593Smuzhiyun 0xffff, 0x0451);
507*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_TOP, 0xffff, 0x68d1);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
mt6358_disable_wov_phase2(struct mt6358_priv * priv)512*4882a593Smuzhiyun static int mt6358_disable_wov_phase2(struct mt6358_priv *priv)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun /* digital */
515*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_TOP, 0xffff, 0xc000);
516*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_HPF_CFG0,
517*4882a593Smuzhiyun 0xffff, 0x0450);
518*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_POSDIV_CFG0,
519*4882a593Smuzhiyun 0xffff, 0x0c00);
520*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG5, 0xffff, 0x0100);
521*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG4, 0xffff, 0x006c);
522*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG3, 0xffff, 0xa879);
523*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG2, 0xffff, 0x2323);
524*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG1, 0xffff, 0x0400);
525*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_VOW_CFG0, 0xffff, 0x0000);
526*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_GPIO_MODE3, 0xffff, 0x02d8);
527*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUD_TOP_CKPDN_CON0,
528*4882a593Smuzhiyun 0xffff, 0x0000);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* analog */
531*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON8,
532*4882a593Smuzhiyun 0xffff, 0x0004);
533*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
534*4882a593Smuzhiyun 0xffff, 0x0000);
535*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_DCXO_CW13, 0xffff, 0x9829);
536*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
537*4882a593Smuzhiyun 0xffff, 0x0000);
538*4882a593Smuzhiyun mt6358_restore_pga(priv);
539*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_DCXO_CW14, 0xffff, 0xa2b5);
540*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
541*4882a593Smuzhiyun 0xffff, 0x0010);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
mt6358_get_wov(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)546*4882a593Smuzhiyun static int mt6358_get_wov(struct snd_kcontrol *kcontrol,
547*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct snd_soc_component *c = snd_soc_kcontrol_component(kcontrol);
550*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(c);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun ucontrol->value.integer.value[0] = priv->wov_enabled;
553*4882a593Smuzhiyun return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
mt6358_put_wov(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)556*4882a593Smuzhiyun static int mt6358_put_wov(struct snd_kcontrol *kcontrol,
557*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun struct snd_soc_component *c = snd_soc_kcontrol_component(kcontrol);
560*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(c);
561*4882a593Smuzhiyun int enabled = ucontrol->value.integer.value[0];
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (priv->wov_enabled != enabled) {
564*4882a593Smuzhiyun if (enabled)
565*4882a593Smuzhiyun mt6358_enable_wov_phase2(priv);
566*4882a593Smuzhiyun else
567*4882a593Smuzhiyun mt6358_disable_wov_phase2(priv);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun priv->wov_enabled = enabled;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(playback_tlv, -1000, 100, 0);
576*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(pga_tlv, 0, 600, 0);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun static const struct snd_kcontrol_new mt6358_snd_controls[] = {
579*4882a593Smuzhiyun /* dl pga gain */
580*4882a593Smuzhiyun SOC_DOUBLE_EXT_TLV("Headphone Volume",
581*4882a593Smuzhiyun MT6358_ZCD_CON2, 0, 7, 0x12, 1,
582*4882a593Smuzhiyun snd_soc_get_volsw, mt6358_put_volsw, playback_tlv),
583*4882a593Smuzhiyun SOC_DOUBLE_EXT_TLV("Lineout Volume",
584*4882a593Smuzhiyun MT6358_ZCD_CON1, 0, 7, 0x12, 1,
585*4882a593Smuzhiyun snd_soc_get_volsw, mt6358_put_volsw, playback_tlv),
586*4882a593Smuzhiyun SOC_SINGLE_EXT_TLV("Handset Volume",
587*4882a593Smuzhiyun MT6358_ZCD_CON3, 0, 0x12, 1,
588*4882a593Smuzhiyun snd_soc_get_volsw, mt6358_put_volsw, playback_tlv),
589*4882a593Smuzhiyun /* ul pga gain */
590*4882a593Smuzhiyun SOC_DOUBLE_R_EXT_TLV("PGA Volume",
591*4882a593Smuzhiyun MT6358_AUDENC_ANA_CON0, MT6358_AUDENC_ANA_CON1,
592*4882a593Smuzhiyun 8, 4, 0,
593*4882a593Smuzhiyun snd_soc_get_volsw, mt6358_put_volsw, pga_tlv),
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun SOC_SINGLE_BOOL_EXT("Wake-on-Voice Phase2 Switch", 0,
596*4882a593Smuzhiyun mt6358_get_wov, mt6358_put_wov),
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* MUX */
600*4882a593Smuzhiyun /* LOL MUX */
601*4882a593Smuzhiyun static const char * const lo_in_mux_map[] = {
602*4882a593Smuzhiyun "Open", "Mute", "Playback", "Test Mode"
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static int lo_in_mux_map_value[] = {
606*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x3,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(lo_in_mux_map_enum,
610*4882a593Smuzhiyun MT6358_AUDDEC_ANA_CON7,
611*4882a593Smuzhiyun RG_AUDLOLMUXINPUTSEL_VAUDP15_SFT,
612*4882a593Smuzhiyun RG_AUDLOLMUXINPUTSEL_VAUDP15_MASK,
613*4882a593Smuzhiyun lo_in_mux_map,
614*4882a593Smuzhiyun lo_in_mux_map_value);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun static const struct snd_kcontrol_new lo_in_mux_control =
617*4882a593Smuzhiyun SOC_DAPM_ENUM("In Select", lo_in_mux_map_enum);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*HP MUX */
620*4882a593Smuzhiyun enum {
621*4882a593Smuzhiyun HP_MUX_OPEN = 0,
622*4882a593Smuzhiyun HP_MUX_HPSPK,
623*4882a593Smuzhiyun HP_MUX_HP,
624*4882a593Smuzhiyun HP_MUX_TEST_MODE,
625*4882a593Smuzhiyun HP_MUX_HP_IMPEDANCE,
626*4882a593Smuzhiyun HP_MUX_MASK = 0x7,
627*4882a593Smuzhiyun };
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun static const char * const hp_in_mux_map[] = {
630*4882a593Smuzhiyun "Open",
631*4882a593Smuzhiyun "LoudSPK Playback",
632*4882a593Smuzhiyun "Audio Playback",
633*4882a593Smuzhiyun "Test Mode",
634*4882a593Smuzhiyun "HP Impedance",
635*4882a593Smuzhiyun "undefined1",
636*4882a593Smuzhiyun "undefined2",
637*4882a593Smuzhiyun "undefined3",
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static int hp_in_mux_map_value[] = {
641*4882a593Smuzhiyun HP_MUX_OPEN,
642*4882a593Smuzhiyun HP_MUX_HPSPK,
643*4882a593Smuzhiyun HP_MUX_HP,
644*4882a593Smuzhiyun HP_MUX_TEST_MODE,
645*4882a593Smuzhiyun HP_MUX_HP_IMPEDANCE,
646*4882a593Smuzhiyun HP_MUX_OPEN,
647*4882a593Smuzhiyun HP_MUX_OPEN,
648*4882a593Smuzhiyun HP_MUX_OPEN,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(hpl_in_mux_map_enum,
652*4882a593Smuzhiyun SND_SOC_NOPM,
653*4882a593Smuzhiyun 0,
654*4882a593Smuzhiyun HP_MUX_MASK,
655*4882a593Smuzhiyun hp_in_mux_map,
656*4882a593Smuzhiyun hp_in_mux_map_value);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static const struct snd_kcontrol_new hpl_in_mux_control =
659*4882a593Smuzhiyun SOC_DAPM_ENUM("HPL Select", hpl_in_mux_map_enum);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(hpr_in_mux_map_enum,
662*4882a593Smuzhiyun SND_SOC_NOPM,
663*4882a593Smuzhiyun 0,
664*4882a593Smuzhiyun HP_MUX_MASK,
665*4882a593Smuzhiyun hp_in_mux_map,
666*4882a593Smuzhiyun hp_in_mux_map_value);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun static const struct snd_kcontrol_new hpr_in_mux_control =
669*4882a593Smuzhiyun SOC_DAPM_ENUM("HPR Select", hpr_in_mux_map_enum);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* RCV MUX */
672*4882a593Smuzhiyun enum {
673*4882a593Smuzhiyun RCV_MUX_OPEN = 0,
674*4882a593Smuzhiyun RCV_MUX_MUTE,
675*4882a593Smuzhiyun RCV_MUX_VOICE_PLAYBACK,
676*4882a593Smuzhiyun RCV_MUX_TEST_MODE,
677*4882a593Smuzhiyun RCV_MUX_MASK = 0x3,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static const char * const rcv_in_mux_map[] = {
681*4882a593Smuzhiyun "Open", "Mute", "Voice Playback", "Test Mode"
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static int rcv_in_mux_map_value[] = {
685*4882a593Smuzhiyun RCV_MUX_OPEN,
686*4882a593Smuzhiyun RCV_MUX_MUTE,
687*4882a593Smuzhiyun RCV_MUX_VOICE_PLAYBACK,
688*4882a593Smuzhiyun RCV_MUX_TEST_MODE,
689*4882a593Smuzhiyun };
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(rcv_in_mux_map_enum,
692*4882a593Smuzhiyun SND_SOC_NOPM,
693*4882a593Smuzhiyun 0,
694*4882a593Smuzhiyun RCV_MUX_MASK,
695*4882a593Smuzhiyun rcv_in_mux_map,
696*4882a593Smuzhiyun rcv_in_mux_map_value);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static const struct snd_kcontrol_new rcv_in_mux_control =
699*4882a593Smuzhiyun SOC_DAPM_ENUM("RCV Select", rcv_in_mux_map_enum);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun /* DAC In MUX */
702*4882a593Smuzhiyun static const char * const dac_in_mux_map[] = {
703*4882a593Smuzhiyun "Normal Path", "Sgen"
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static int dac_in_mux_map_value[] = {
707*4882a593Smuzhiyun 0x0, 0x1,
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(dac_in_mux_map_enum,
711*4882a593Smuzhiyun MT6358_AFE_TOP_CON0,
712*4882a593Smuzhiyun DL_SINE_ON_SFT,
713*4882a593Smuzhiyun DL_SINE_ON_MASK,
714*4882a593Smuzhiyun dac_in_mux_map,
715*4882a593Smuzhiyun dac_in_mux_map_value);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun static const struct snd_kcontrol_new dac_in_mux_control =
718*4882a593Smuzhiyun SOC_DAPM_ENUM("DAC Select", dac_in_mux_map_enum);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* AIF Out MUX */
721*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(aif_out_mux_map_enum,
722*4882a593Smuzhiyun MT6358_AFE_TOP_CON0,
723*4882a593Smuzhiyun UL_SINE_ON_SFT,
724*4882a593Smuzhiyun UL_SINE_ON_MASK,
725*4882a593Smuzhiyun dac_in_mux_map,
726*4882a593Smuzhiyun dac_in_mux_map_value);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun static const struct snd_kcontrol_new aif_out_mux_control =
729*4882a593Smuzhiyun SOC_DAPM_ENUM("AIF Out Select", aif_out_mux_map_enum);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Mic Type MUX */
732*4882a593Smuzhiyun enum {
733*4882a593Smuzhiyun MIC_TYPE_MUX_IDLE = 0,
734*4882a593Smuzhiyun MIC_TYPE_MUX_ACC,
735*4882a593Smuzhiyun MIC_TYPE_MUX_DMIC,
736*4882a593Smuzhiyun MIC_TYPE_MUX_DCC,
737*4882a593Smuzhiyun MIC_TYPE_MUX_DCC_ECM_DIFF,
738*4882a593Smuzhiyun MIC_TYPE_MUX_DCC_ECM_SINGLE,
739*4882a593Smuzhiyun MIC_TYPE_MUX_MASK = 0x7,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun #define IS_DCC_BASE(type) ((type) == MIC_TYPE_MUX_DCC || \
743*4882a593Smuzhiyun (type) == MIC_TYPE_MUX_DCC_ECM_DIFF || \
744*4882a593Smuzhiyun (type) == MIC_TYPE_MUX_DCC_ECM_SINGLE)
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const char * const mic_type_mux_map[] = {
747*4882a593Smuzhiyun "Idle",
748*4882a593Smuzhiyun "ACC",
749*4882a593Smuzhiyun "DMIC",
750*4882a593Smuzhiyun "DCC",
751*4882a593Smuzhiyun "DCC_ECM_DIFF",
752*4882a593Smuzhiyun "DCC_ECM_SINGLE",
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun static int mic_type_mux_map_value[] = {
756*4882a593Smuzhiyun MIC_TYPE_MUX_IDLE,
757*4882a593Smuzhiyun MIC_TYPE_MUX_ACC,
758*4882a593Smuzhiyun MIC_TYPE_MUX_DMIC,
759*4882a593Smuzhiyun MIC_TYPE_MUX_DCC,
760*4882a593Smuzhiyun MIC_TYPE_MUX_DCC_ECM_DIFF,
761*4882a593Smuzhiyun MIC_TYPE_MUX_DCC_ECM_SINGLE,
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(mic_type_mux_map_enum,
765*4882a593Smuzhiyun SND_SOC_NOPM,
766*4882a593Smuzhiyun 0,
767*4882a593Smuzhiyun MIC_TYPE_MUX_MASK,
768*4882a593Smuzhiyun mic_type_mux_map,
769*4882a593Smuzhiyun mic_type_mux_map_value);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun static const struct snd_kcontrol_new mic_type_mux_control =
772*4882a593Smuzhiyun SOC_DAPM_ENUM("Mic Type Select", mic_type_mux_map_enum);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* ADC L MUX */
775*4882a593Smuzhiyun enum {
776*4882a593Smuzhiyun ADC_MUX_IDLE = 0,
777*4882a593Smuzhiyun ADC_MUX_AIN0,
778*4882a593Smuzhiyun ADC_MUX_PREAMPLIFIER,
779*4882a593Smuzhiyun ADC_MUX_IDLE1,
780*4882a593Smuzhiyun ADC_MUX_MASK = 0x3,
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun static const char * const adc_left_mux_map[] = {
784*4882a593Smuzhiyun "Idle", "AIN0", "Left Preamplifier", "Idle_1"
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun static int adc_mux_map_value[] = {
788*4882a593Smuzhiyun ADC_MUX_IDLE,
789*4882a593Smuzhiyun ADC_MUX_AIN0,
790*4882a593Smuzhiyun ADC_MUX_PREAMPLIFIER,
791*4882a593Smuzhiyun ADC_MUX_IDLE1,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(adc_left_mux_map_enum,
795*4882a593Smuzhiyun SND_SOC_NOPM,
796*4882a593Smuzhiyun 0,
797*4882a593Smuzhiyun ADC_MUX_MASK,
798*4882a593Smuzhiyun adc_left_mux_map,
799*4882a593Smuzhiyun adc_mux_map_value);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static const struct snd_kcontrol_new adc_left_mux_control =
802*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC L Select", adc_left_mux_map_enum);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* ADC R MUX */
805*4882a593Smuzhiyun static const char * const adc_right_mux_map[] = {
806*4882a593Smuzhiyun "Idle", "AIN0", "Right Preamplifier", "Idle_1"
807*4882a593Smuzhiyun };
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(adc_right_mux_map_enum,
810*4882a593Smuzhiyun SND_SOC_NOPM,
811*4882a593Smuzhiyun 0,
812*4882a593Smuzhiyun ADC_MUX_MASK,
813*4882a593Smuzhiyun adc_right_mux_map,
814*4882a593Smuzhiyun adc_mux_map_value);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const struct snd_kcontrol_new adc_right_mux_control =
817*4882a593Smuzhiyun SOC_DAPM_ENUM("ADC R Select", adc_right_mux_map_enum);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* PGA L MUX */
820*4882a593Smuzhiyun enum {
821*4882a593Smuzhiyun PGA_MUX_NONE = 0,
822*4882a593Smuzhiyun PGA_MUX_AIN0,
823*4882a593Smuzhiyun PGA_MUX_AIN1,
824*4882a593Smuzhiyun PGA_MUX_AIN2,
825*4882a593Smuzhiyun PGA_MUX_MASK = 0x3,
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const char * const pga_mux_map[] = {
829*4882a593Smuzhiyun "None", "AIN0", "AIN1", "AIN2"
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static int pga_mux_map_value[] = {
833*4882a593Smuzhiyun PGA_MUX_NONE,
834*4882a593Smuzhiyun PGA_MUX_AIN0,
835*4882a593Smuzhiyun PGA_MUX_AIN1,
836*4882a593Smuzhiyun PGA_MUX_AIN2,
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(pga_left_mux_map_enum,
840*4882a593Smuzhiyun SND_SOC_NOPM,
841*4882a593Smuzhiyun 0,
842*4882a593Smuzhiyun PGA_MUX_MASK,
843*4882a593Smuzhiyun pga_mux_map,
844*4882a593Smuzhiyun pga_mux_map_value);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static const struct snd_kcontrol_new pga_left_mux_control =
847*4882a593Smuzhiyun SOC_DAPM_ENUM("PGA L Select", pga_left_mux_map_enum);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* PGA R MUX */
850*4882a593Smuzhiyun static SOC_VALUE_ENUM_SINGLE_DECL(pga_right_mux_map_enum,
851*4882a593Smuzhiyun SND_SOC_NOPM,
852*4882a593Smuzhiyun 0,
853*4882a593Smuzhiyun PGA_MUX_MASK,
854*4882a593Smuzhiyun pga_mux_map,
855*4882a593Smuzhiyun pga_mux_map_value);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static const struct snd_kcontrol_new pga_right_mux_control =
858*4882a593Smuzhiyun SOC_DAPM_ENUM("PGA R Select", pga_right_mux_map_enum);
859*4882a593Smuzhiyun
mt_clksq_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)860*4882a593Smuzhiyun static int mt_clksq_event(struct snd_soc_dapm_widget *w,
861*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
862*4882a593Smuzhiyun int event)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
865*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun switch (event) {
870*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
871*4882a593Smuzhiyun /* audio clk source from internal dcxo */
872*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON6,
873*4882a593Smuzhiyun RG_CLKSQ_IN_SEL_TEST_MASK_SFT,
874*4882a593Smuzhiyun 0x0);
875*4882a593Smuzhiyun break;
876*4882a593Smuzhiyun default:
877*4882a593Smuzhiyun break;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
mt_sgen_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)883*4882a593Smuzhiyun static int mt_sgen_event(struct snd_soc_dapm_widget *w,
884*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
885*4882a593Smuzhiyun int event)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
888*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun switch (event) {
893*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
894*4882a593Smuzhiyun /* sdm audio fifo clock power on */
895*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0006);
896*4882a593Smuzhiyun /* scrambler clock on enable */
897*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON0, 0xCBA1);
898*4882a593Smuzhiyun /* sdm power on */
899*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0003);
900*4882a593Smuzhiyun /* sdm fifo enable */
901*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x000B);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_SGEN_CFG0,
904*4882a593Smuzhiyun 0xff3f,
905*4882a593Smuzhiyun 0x0000);
906*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_SGEN_CFG1,
907*4882a593Smuzhiyun 0xffff,
908*4882a593Smuzhiyun 0x0001);
909*4882a593Smuzhiyun break;
910*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
911*4882a593Smuzhiyun /* DL scrambler disabling sequence */
912*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0000);
913*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON0, 0xcba0);
914*4882a593Smuzhiyun break;
915*4882a593Smuzhiyun default:
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
mt_aif_in_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)922*4882a593Smuzhiyun static int mt_aif_in_event(struct snd_soc_dapm_widget *w,
923*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
924*4882a593Smuzhiyun int event)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
927*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun dev_info(priv->dev, "%s(), event 0x%x, rate %d\n",
930*4882a593Smuzhiyun __func__, event, priv->dl_rate);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun switch (event) {
933*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
934*4882a593Smuzhiyun playback_gpio_set(priv);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* sdm audio fifo clock power on */
937*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0006);
938*4882a593Smuzhiyun /* scrambler clock on enable */
939*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON0, 0xCBA1);
940*4882a593Smuzhiyun /* sdm power on */
941*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0003);
942*4882a593Smuzhiyun /* sdm fifo enable */
943*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x000B);
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
946*4882a593Smuzhiyun /* DL scrambler disabling sequence */
947*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON2, 0x0000);
948*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFUNC_AUD_CON0, 0xcba0);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun playback_gpio_reset(priv);
951*4882a593Smuzhiyun break;
952*4882a593Smuzhiyun default:
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
mtk_hp_enable(struct mt6358_priv * priv)959*4882a593Smuzhiyun static int mtk_hp_enable(struct mt6358_priv *priv)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun /* Pull-down HPL/R to AVSS28_AUD */
962*4882a593Smuzhiyun hp_pull_down(priv, true);
963*4882a593Smuzhiyun /* release HP CMFB gate rstb */
964*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
965*4882a593Smuzhiyun 0x1 << 6, 0x1 << 6);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* Reduce ESD resistance of AU_REFN */
968*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON2, 0x4000);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* Set HPR/HPL gain as minimum (~ -40dB) */
971*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_ZCD_CON2, DL_GAIN_N_40DB_REG);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun /* Turn on DA_600K_NCP_VA18 */
974*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON1, 0x0001);
975*4882a593Smuzhiyun /* Set NCP clock as 604kHz // 26MHz/43 = 604KHz */
976*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON2, 0x002c);
977*4882a593Smuzhiyun /* Toggle RG_DIVCKS_CHG */
978*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON0, 0x0001);
979*4882a593Smuzhiyun /* Set NCP soft start mode as default mode: 100us */
980*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON4, 0x0003);
981*4882a593Smuzhiyun /* Enable NCP */
982*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3, 0x0000);
983*4882a593Smuzhiyun usleep_range(250, 270);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /* Enable cap-less LDOs (1.5V) */
986*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
987*4882a593Smuzhiyun 0x1055, 0x1055);
988*4882a593Smuzhiyun /* Enable NV regulator (-1.2V) */
989*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON15, 0x0001);
990*4882a593Smuzhiyun usleep_range(100, 120);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Disable AUD_ZCD */
993*4882a593Smuzhiyun hp_zcd_disable(priv);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Disable headphone short-circuit protection */
996*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x3000);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Enable IBIST */
999*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* Set HP DR bias current optimization, 010: 6uA */
1002*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON11, 0x4900);
1003*4882a593Smuzhiyun /* Set HP & ZCD bias current optimization */
1004*4882a593Smuzhiyun /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
1005*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1006*4882a593Smuzhiyun /* Set HPP/N STB enhance circuits */
1007*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON2, 0x4033);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /* Enable HP aux output stage */
1010*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x000c);
1011*4882a593Smuzhiyun /* Enable HP aux feedback loop */
1012*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x003c);
1013*4882a593Smuzhiyun /* Enable HP aux CMFB loop */
1014*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0c00);
1015*4882a593Smuzhiyun /* Enable HP driver bias circuits */
1016*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30c0);
1017*4882a593Smuzhiyun /* Enable HP driver core circuits */
1018*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30f0);
1019*4882a593Smuzhiyun /* Short HP main output to HP aux output stage */
1020*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x00fc);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* Enable HP main CMFB loop */
1023*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0e00);
1024*4882a593Smuzhiyun /* Disable HP aux CMFB loop */
1025*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0200);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* Select CMFB resistor bulk to AC mode */
1028*4882a593Smuzhiyun /* Selec HS/LO cap size (6.5pF default) */
1029*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON10, 0x0000);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* Enable HP main output stage */
1032*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x00ff);
1033*4882a593Smuzhiyun /* Enable HPR/L main output stage step by step */
1034*4882a593Smuzhiyun hp_main_output_ramp(priv, true);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Reduce HP aux feedback loop gain */
1037*4882a593Smuzhiyun hp_aux_feedback_loop_gain_ramp(priv, true);
1038*4882a593Smuzhiyun /* Disable HP aux feedback loop */
1039*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fcf);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* apply volume setting */
1042*4882a593Smuzhiyun headset_volume_ramp(priv,
1043*4882a593Smuzhiyun DL_GAIN_N_10DB,
1044*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL]);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun /* Disable HP aux output stage */
1047*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fc3);
1048*4882a593Smuzhiyun /* Unshort HP main output to HP aux output stage */
1049*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3f03);
1050*4882a593Smuzhiyun usleep_range(100, 120);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /* Enable AUD_CLK */
1053*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13, 0x1, 0x1);
1054*4882a593Smuzhiyun /* Enable Audio DAC */
1055*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30ff);
1056*4882a593Smuzhiyun /* Enable low-noise mode of DAC */
1057*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0xf201);
1058*4882a593Smuzhiyun usleep_range(100, 120);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* Switch HPL MUX to audio DAC */
1061*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x32ff);
1062*4882a593Smuzhiyun /* Switch HPR MUX to audio DAC */
1063*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x3aff);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Disable Pull-down HPL/R to AVSS28_AUD */
1066*4882a593Smuzhiyun hp_pull_down(priv, false);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
mtk_hp_disable(struct mt6358_priv * priv)1071*4882a593Smuzhiyun static int mtk_hp_disable(struct mt6358_priv *priv)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun /* Pull-down HPL/R to AVSS28_AUD */
1074*4882a593Smuzhiyun hp_pull_down(priv, true);
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* HPR/HPL mux to open */
1077*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1078*4882a593Smuzhiyun 0x0f00, 0x0000);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* Disable low-noise mode of DAC */
1081*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON9,
1082*4882a593Smuzhiyun 0x0001, 0x0000);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* Disable Audio DAC */
1085*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1086*4882a593Smuzhiyun 0x000f, 0x0000);
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* Disable AUD_CLK */
1089*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13, 0x1, 0x0);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Short HP main output to HP aux output stage */
1092*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fc3);
1093*4882a593Smuzhiyun /* Enable HP aux output stage */
1094*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fcf);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* decrease HPL/R gain to normal gain step by step */
1097*4882a593Smuzhiyun headset_volume_ramp(priv,
1098*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL],
1099*4882a593Smuzhiyun DL_GAIN_N_40DB);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /* Enable HP aux feedback loop */
1102*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fff);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun /* Reduce HP aux feedback loop gain */
1105*4882a593Smuzhiyun hp_aux_feedback_loop_gain_ramp(priv, false);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* decrease HPR/L main output stage step by step */
1108*4882a593Smuzhiyun hp_main_output_ramp(priv, false);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /* Disable HP main output stage */
1111*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3, 0x0);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* Enable HP aux CMFB loop */
1114*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0e00);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* Disable HP main CMFB loop */
1117*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0c00);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* Unshort HP main output to HP aux output stage */
1120*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1,
1121*4882a593Smuzhiyun 0x3 << 6, 0x0);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* Disable HP driver core circuits */
1124*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1125*4882a593Smuzhiyun 0x3 << 4, 0x0);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Disable HP driver bias circuits */
1128*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1129*4882a593Smuzhiyun 0x3 << 6, 0x0);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* Disable HP aux CMFB loop */
1132*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0000);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* Disable HP aux feedback loop */
1135*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1,
1136*4882a593Smuzhiyun 0x3 << 4, 0x0);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* Disable HP aux output stage */
1139*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1,
1140*4882a593Smuzhiyun 0x3 << 2, 0x0);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Disable IBIST */
1143*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON12,
1144*4882a593Smuzhiyun 0x1 << 8, 0x1 << 8);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Disable NV regulator (-1.2V) */
1147*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON15, 0x1, 0x0);
1148*4882a593Smuzhiyun /* Disable cap-less LDOs (1.5V) */
1149*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1150*4882a593Smuzhiyun 0x1055, 0x0);
1151*4882a593Smuzhiyun /* Disable NCP */
1152*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3,
1153*4882a593Smuzhiyun 0x1, 0x1);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* Increase ESD resistance of AU_REFN */
1156*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON2,
1157*4882a593Smuzhiyun 0x1 << 14, 0x0);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun /* Set HP CMFB gate rstb */
1160*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
1161*4882a593Smuzhiyun 0x1 << 6, 0x0);
1162*4882a593Smuzhiyun /* disable Pull-down HPL/R to AVSS28_AUD */
1163*4882a593Smuzhiyun hp_pull_down(priv, false);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun return 0;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
mtk_hp_spk_enable(struct mt6358_priv * priv)1168*4882a593Smuzhiyun static int mtk_hp_spk_enable(struct mt6358_priv *priv)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun /* Pull-down HPL/R to AVSS28_AUD */
1171*4882a593Smuzhiyun hp_pull_down(priv, true);
1172*4882a593Smuzhiyun /* release HP CMFB gate rstb */
1173*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
1174*4882a593Smuzhiyun 0x1 << 6, 0x1 << 6);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Reduce ESD resistance of AU_REFN */
1177*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON2, 0x4000);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Set HPR/HPL gain to -10dB */
1180*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_ZCD_CON2, DL_GAIN_N_10DB_REG);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* Turn on DA_600K_NCP_VA18 */
1183*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON1, 0x0001);
1184*4882a593Smuzhiyun /* Set NCP clock as 604kHz // 26MHz/43 = 604KHz */
1185*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON2, 0x002c);
1186*4882a593Smuzhiyun /* Toggle RG_DIVCKS_CHG */
1187*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON0, 0x0001);
1188*4882a593Smuzhiyun /* Set NCP soft start mode as default mode: 100us */
1189*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON4, 0x0003);
1190*4882a593Smuzhiyun /* Enable NCP */
1191*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3, 0x0000);
1192*4882a593Smuzhiyun usleep_range(250, 270);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /* Enable cap-less LDOs (1.5V) */
1195*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1196*4882a593Smuzhiyun 0x1055, 0x1055);
1197*4882a593Smuzhiyun /* Enable NV regulator (-1.2V) */
1198*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON15, 0x0001);
1199*4882a593Smuzhiyun usleep_range(100, 120);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* Disable AUD_ZCD */
1202*4882a593Smuzhiyun hp_zcd_disable(priv);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* Disable headphone short-circuit protection */
1205*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x3000);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* Enable IBIST */
1208*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* Set HP DR bias current optimization, 010: 6uA */
1211*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON11, 0x4900);
1212*4882a593Smuzhiyun /* Set HP & ZCD bias current optimization */
1213*4882a593Smuzhiyun /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
1214*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1215*4882a593Smuzhiyun /* Set HPP/N STB enhance circuits */
1216*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON2, 0x4033);
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Disable Pull-down HPL/R to AVSS28_AUD */
1219*4882a593Smuzhiyun hp_pull_down(priv, false);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Enable HP driver bias circuits */
1222*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30c0);
1223*4882a593Smuzhiyun /* Enable HP driver core circuits */
1224*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30f0);
1225*4882a593Smuzhiyun /* Enable HP main CMFB loop */
1226*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0200);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Select CMFB resistor bulk to AC mode */
1229*4882a593Smuzhiyun /* Selec HS/LO cap size (6.5pF default) */
1230*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON10, 0x0000);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Enable HP main output stage */
1233*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x0003);
1234*4882a593Smuzhiyun /* Enable HPR/L main output stage step by step */
1235*4882a593Smuzhiyun hp_main_output_ramp(priv, true);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /* Set LO gain as minimum (~ -40dB) */
1238*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_ZCD_CON1, DL_GAIN_N_40DB_REG);
1239*4882a593Smuzhiyun /* apply volume setting */
1240*4882a593Smuzhiyun headset_volume_ramp(priv,
1241*4882a593Smuzhiyun DL_GAIN_N_10DB,
1242*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL]);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* Set LO STB enhance circuits */
1245*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON7, 0x0110);
1246*4882a593Smuzhiyun /* Enable LO driver bias circuits */
1247*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON7, 0x0112);
1248*4882a593Smuzhiyun /* Enable LO driver core circuits */
1249*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON7, 0x0113);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* Set LOL gain to normal gain step by step */
1252*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_ZCD_CON1,
1253*4882a593Smuzhiyun RG_AUDLOLGAIN_MASK_SFT,
1254*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTL] <<
1255*4882a593Smuzhiyun RG_AUDLOLGAIN_SFT);
1256*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_ZCD_CON1,
1257*4882a593Smuzhiyun RG_AUDLORGAIN_MASK_SFT,
1258*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTR] <<
1259*4882a593Smuzhiyun RG_AUDLORGAIN_SFT);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun /* Enable AUD_CLK */
1262*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13, 0x1, 0x1);
1263*4882a593Smuzhiyun /* Enable Audio DAC */
1264*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x30f9);
1265*4882a593Smuzhiyun /* Enable low-noise mode of DAC */
1266*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0201);
1267*4882a593Smuzhiyun /* Switch LOL MUX to audio DAC */
1268*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON7, 0x011b);
1269*4882a593Smuzhiyun /* Switch HPL/R MUX to Line-out */
1270*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x35f9);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return 0;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
mtk_hp_spk_disable(struct mt6358_priv * priv)1275*4882a593Smuzhiyun static int mtk_hp_spk_disable(struct mt6358_priv *priv)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun /* HPR/HPL mux to open */
1278*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1279*4882a593Smuzhiyun 0x0f00, 0x0000);
1280*4882a593Smuzhiyun /* LOL mux to open */
1281*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON7,
1282*4882a593Smuzhiyun 0x3 << 2, 0x0000);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Disable Audio DAC */
1285*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1286*4882a593Smuzhiyun 0x000f, 0x0000);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* Disable AUD_CLK */
1289*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13, 0x1, 0x0);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /* decrease HPL/R gain to normal gain step by step */
1292*4882a593Smuzhiyun headset_volume_ramp(priv,
1293*4882a593Smuzhiyun priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL],
1294*4882a593Smuzhiyun DL_GAIN_N_40DB);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* decrease LOL gain to minimum gain step by step */
1297*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_ZCD_CON1,
1298*4882a593Smuzhiyun DL_GAIN_REG_MASK, DL_GAIN_N_40DB_REG);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* decrease HPR/L main output stage step by step */
1301*4882a593Smuzhiyun hp_main_output_ramp(priv, false);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* Disable HP main output stage */
1304*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3, 0x0);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* Short HP main output to HP aux output stage */
1307*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fc3);
1308*4882a593Smuzhiyun /* Enable HP aux output stage */
1309*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fcf);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /* Enable HP aux feedback loop */
1312*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON1, 0x3fff);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Reduce HP aux feedback loop gain */
1315*4882a593Smuzhiyun hp_aux_feedback_loop_gain_ramp(priv, false);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* Disable HP driver core circuits */
1318*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1319*4882a593Smuzhiyun 0x3 << 4, 0x0);
1320*4882a593Smuzhiyun /* Disable LO driver core circuits */
1321*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON7,
1322*4882a593Smuzhiyun 0x1, 0x0);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* Disable HP driver bias circuits */
1325*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1326*4882a593Smuzhiyun 0x3 << 6, 0x0);
1327*4882a593Smuzhiyun /* Disable LO driver bias circuits */
1328*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON7,
1329*4882a593Smuzhiyun 0x1 << 1, 0x0);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* Disable HP aux CMFB loop */
1332*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON9,
1333*4882a593Smuzhiyun 0xff << 8, 0x0000);
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* Disable IBIST */
1336*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON12,
1337*4882a593Smuzhiyun 0x1 << 8, 0x1 << 8);
1338*4882a593Smuzhiyun /* Disable NV regulator (-1.2V) */
1339*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON15, 0x1, 0x0);
1340*4882a593Smuzhiyun /* Disable cap-less LDOs (1.5V) */
1341*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14, 0x1055, 0x0);
1342*4882a593Smuzhiyun /* Disable NCP */
1343*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3, 0x1, 0x1);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Set HP CMFB gate rstb */
1346*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON4,
1347*4882a593Smuzhiyun 0x1 << 6, 0x0);
1348*4882a593Smuzhiyun /* disable Pull-down HPL/R to AVSS28_AUD */
1349*4882a593Smuzhiyun hp_pull_down(priv, false);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun return 0;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
mt_hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1354*4882a593Smuzhiyun static int mt_hp_event(struct snd_soc_dapm_widget *w,
1355*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1356*4882a593Smuzhiyun int event)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1359*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1360*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1361*4882a593Smuzhiyun int device = DEVICE_HP;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun dev_info(priv->dev, "%s(), event 0x%x, dev_counter[DEV_HP] %d, mux %u\n",
1364*4882a593Smuzhiyun __func__,
1365*4882a593Smuzhiyun event,
1366*4882a593Smuzhiyun priv->dev_counter[device],
1367*4882a593Smuzhiyun mux);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun switch (event) {
1370*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1371*4882a593Smuzhiyun priv->dev_counter[device]++;
1372*4882a593Smuzhiyun if (priv->dev_counter[device] > 1)
1373*4882a593Smuzhiyun break; /* already enabled, do nothing */
1374*4882a593Smuzhiyun else if (priv->dev_counter[device] <= 0)
1375*4882a593Smuzhiyun dev_warn(priv->dev, "%s(), dev_counter[DEV_HP] %d <= 0\n",
1376*4882a593Smuzhiyun __func__,
1377*4882a593Smuzhiyun priv->dev_counter[device]);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun priv->mux_select[MUX_HP_L] = mux;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (mux == HP_MUX_HP)
1382*4882a593Smuzhiyun mtk_hp_enable(priv);
1383*4882a593Smuzhiyun else if (mux == HP_MUX_HPSPK)
1384*4882a593Smuzhiyun mtk_hp_spk_enable(priv);
1385*4882a593Smuzhiyun break;
1386*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
1387*4882a593Smuzhiyun priv->dev_counter[device]--;
1388*4882a593Smuzhiyun if (priv->dev_counter[device] > 0) {
1389*4882a593Smuzhiyun break; /* still being used, don't close */
1390*4882a593Smuzhiyun } else if (priv->dev_counter[device] < 0) {
1391*4882a593Smuzhiyun dev_warn(priv->dev, "%s(), dev_counter[DEV_HP] %d < 0\n",
1392*4882a593Smuzhiyun __func__,
1393*4882a593Smuzhiyun priv->dev_counter[device]);
1394*4882a593Smuzhiyun priv->dev_counter[device] = 0;
1395*4882a593Smuzhiyun break;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (priv->mux_select[MUX_HP_L] == HP_MUX_HP)
1399*4882a593Smuzhiyun mtk_hp_disable(priv);
1400*4882a593Smuzhiyun else if (priv->mux_select[MUX_HP_L] == HP_MUX_HPSPK)
1401*4882a593Smuzhiyun mtk_hp_spk_disable(priv);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun priv->mux_select[MUX_HP_L] = mux;
1404*4882a593Smuzhiyun break;
1405*4882a593Smuzhiyun default:
1406*4882a593Smuzhiyun break;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun return 0;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
mt_rcv_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1412*4882a593Smuzhiyun static int mt_rcv_event(struct snd_soc_dapm_widget *w,
1413*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1414*4882a593Smuzhiyun int event)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1417*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun dev_info(priv->dev, "%s(), event 0x%x, mux %u\n",
1420*4882a593Smuzhiyun __func__,
1421*4882a593Smuzhiyun event,
1422*4882a593Smuzhiyun dapm_kcontrol_get_value(w->kcontrols[0]));
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun switch (event) {
1425*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1426*4882a593Smuzhiyun /* Reduce ESD resistance of AU_REFN */
1427*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON2, 0x4000);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* Turn on DA_600K_NCP_VA18 */
1430*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON1, 0x0001);
1431*4882a593Smuzhiyun /* Set NCP clock as 604kHz // 26MHz/43 = 604KHz */
1432*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON2, 0x002c);
1433*4882a593Smuzhiyun /* Toggle RG_DIVCKS_CHG */
1434*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON0, 0x0001);
1435*4882a593Smuzhiyun /* Set NCP soft start mode as default mode: 100us */
1436*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON4, 0x0003);
1437*4882a593Smuzhiyun /* Enable NCP */
1438*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3, 0x0000);
1439*4882a593Smuzhiyun usleep_range(250, 270);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Enable cap-less LDOs (1.5V) */
1442*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1443*4882a593Smuzhiyun 0x1055, 0x1055);
1444*4882a593Smuzhiyun /* Enable NV regulator (-1.2V) */
1445*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON15, 0x0001);
1446*4882a593Smuzhiyun usleep_range(100, 120);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Disable AUD_ZCD */
1449*4882a593Smuzhiyun hp_zcd_disable(priv);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* Disable handset short-circuit protection */
1452*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON6, 0x0010);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* Enable IBIST */
1455*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1456*4882a593Smuzhiyun /* Set HP DR bias current optimization, 010: 6uA */
1457*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON11, 0x4900);
1458*4882a593Smuzhiyun /* Set HP & ZCD bias current optimization */
1459*4882a593Smuzhiyun /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
1460*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON12, 0x0055);
1461*4882a593Smuzhiyun /* Set HS STB enhance circuits */
1462*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON6, 0x0090);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* Disable HP main CMFB loop */
1465*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0000);
1466*4882a593Smuzhiyun /* Select CMFB resistor bulk to AC mode */
1467*4882a593Smuzhiyun /* Selec HS/LO cap size (6.5pF default) */
1468*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON10, 0x0000);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Enable HS driver bias circuits */
1471*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON6, 0x0092);
1472*4882a593Smuzhiyun /* Enable HS driver core circuits */
1473*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON6, 0x0093);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /* Enable AUD_CLK */
1476*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
1477*4882a593Smuzhiyun 0x1, 0x1);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* Enable Audio DAC */
1480*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON0, 0x0009);
1481*4882a593Smuzhiyun /* Enable low-noise mode of DAC */
1482*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON9, 0x0001);
1483*4882a593Smuzhiyun /* Switch HS MUX to audio DAC */
1484*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDDEC_ANA_CON6, 0x009b);
1485*4882a593Smuzhiyun break;
1486*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
1487*4882a593Smuzhiyun /* HS mux to open */
1488*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON6,
1489*4882a593Smuzhiyun RG_AUDHSMUXINPUTSEL_VAUDP15_MASK_SFT,
1490*4882a593Smuzhiyun RCV_MUX_OPEN);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun /* Disable Audio DAC */
1493*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
1494*4882a593Smuzhiyun 0x000f, 0x0000);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* Disable AUD_CLK */
1497*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
1498*4882a593Smuzhiyun 0x1, 0x0);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun /* decrease HS gain to minimum gain step by step */
1501*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_ZCD_CON3, DL_GAIN_N_40DB);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* Disable HS driver core circuits */
1504*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON6,
1505*4882a593Smuzhiyun 0x1, 0x0);
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* Disable HS driver bias circuits */
1508*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON6,
1509*4882a593Smuzhiyun 0x1 << 1, 0x0000);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* Disable HP aux CMFB loop */
1512*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON9,
1513*4882a593Smuzhiyun 0xff << 8, 0x0);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* Enable HP main CMFB Switch */
1516*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON9,
1517*4882a593Smuzhiyun 0xff << 8, 0x2 << 8);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* Disable IBIST */
1520*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON12,
1521*4882a593Smuzhiyun 0x1 << 8, 0x1 << 8);
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun /* Disable NV regulator (-1.2V) */
1524*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON15,
1525*4882a593Smuzhiyun 0x1, 0x0);
1526*4882a593Smuzhiyun /* Disable cap-less LDOs (1.5V) */
1527*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1528*4882a593Smuzhiyun 0x1055, 0x0);
1529*4882a593Smuzhiyun /* Disable NCP */
1530*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDNCP_CLKDIV_CON3,
1531*4882a593Smuzhiyun 0x1, 0x1);
1532*4882a593Smuzhiyun break;
1533*4882a593Smuzhiyun default:
1534*4882a593Smuzhiyun break;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun return 0;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
mt_aif_out_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1540*4882a593Smuzhiyun static int mt_aif_out_event(struct snd_soc_dapm_widget *w,
1541*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1542*4882a593Smuzhiyun int event)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1545*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event 0x%x, rate %d\n",
1548*4882a593Smuzhiyun __func__, event, priv->ul_rate);
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun switch (event) {
1551*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1552*4882a593Smuzhiyun capture_gpio_set(priv);
1553*4882a593Smuzhiyun break;
1554*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1555*4882a593Smuzhiyun capture_gpio_reset(priv);
1556*4882a593Smuzhiyun break;
1557*4882a593Smuzhiyun default:
1558*4882a593Smuzhiyun break;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun return 0;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
mt_adc_supply_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1564*4882a593Smuzhiyun static int mt_adc_supply_event(struct snd_soc_dapm_widget *w,
1565*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1566*4882a593Smuzhiyun int event)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1569*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event 0x%x\n",
1572*4882a593Smuzhiyun __func__, event);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun switch (event) {
1575*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1576*4882a593Smuzhiyun /* Enable audio ADC CLKGEN */
1577*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
1578*4882a593Smuzhiyun 0x1 << 5, 0x1 << 5);
1579*4882a593Smuzhiyun /* ADC CLK from CLKGEN (13MHz) */
1580*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON3,
1581*4882a593Smuzhiyun 0x0000);
1582*4882a593Smuzhiyun /* Enable LCLDO_ENC 1P8V */
1583*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1584*4882a593Smuzhiyun 0x2500, 0x0100);
1585*4882a593Smuzhiyun /* LCLDO_ENC remote sense */
1586*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1587*4882a593Smuzhiyun 0x2500, 0x2500);
1588*4882a593Smuzhiyun break;
1589*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1590*4882a593Smuzhiyun /* LCLDO_ENC remote sense off */
1591*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1592*4882a593Smuzhiyun 0x2500, 0x0100);
1593*4882a593Smuzhiyun /* disable LCLDO_ENC 1P8V */
1594*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON14,
1595*4882a593Smuzhiyun 0x2500, 0x0000);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* ADC CLK from CLKGEN (13MHz) */
1598*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON3, 0x0000);
1599*4882a593Smuzhiyun /* disable audio ADC CLKGEN */
1600*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON13,
1601*4882a593Smuzhiyun 0x1 << 5, 0x0 << 5);
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun default:
1604*4882a593Smuzhiyun break;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun return 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
mt6358_amic_enable(struct mt6358_priv * priv)1610*4882a593Smuzhiyun static int mt6358_amic_enable(struct mt6358_priv *priv)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun unsigned int mic_type = priv->mux_select[MUX_MIC_TYPE];
1613*4882a593Smuzhiyun unsigned int mux_pga_l = priv->mux_select[MUX_PGA_L];
1614*4882a593Smuzhiyun unsigned int mux_pga_r = priv->mux_select[MUX_PGA_R];
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun dev_info(priv->dev, "%s(), mux, mic %u, pga l %u, pga r %u\n",
1617*4882a593Smuzhiyun __func__, mic_type, mux_pga_l, mux_pga_r);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1620*4882a593Smuzhiyun /* DCC 50k CLK (from 26M) */
1621*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2062);
1622*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2062);
1623*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2060);
1624*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2061);
1625*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG1, 0x0100);
1626*4882a593Smuzhiyun }
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* mic bias 0 */
1629*4882a593Smuzhiyun if (mux_pga_l == PGA_MUX_AIN0 || mux_pga_l == PGA_MUX_AIN2 ||
1630*4882a593Smuzhiyun mux_pga_r == PGA_MUX_AIN0 || mux_pga_r == PGA_MUX_AIN2) {
1631*4882a593Smuzhiyun switch (mic_type) {
1632*4882a593Smuzhiyun case MIC_TYPE_MUX_DCC_ECM_DIFF:
1633*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
1634*4882a593Smuzhiyun 0xff00, 0x7700);
1635*4882a593Smuzhiyun break;
1636*4882a593Smuzhiyun case MIC_TYPE_MUX_DCC_ECM_SINGLE:
1637*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
1638*4882a593Smuzhiyun 0xff00, 0x1100);
1639*4882a593Smuzhiyun break;
1640*4882a593Smuzhiyun default:
1641*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
1642*4882a593Smuzhiyun 0xff00, 0x0000);
1643*4882a593Smuzhiyun break;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun /* Enable MICBIAS0, MISBIAS0 = 1P9V */
1646*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON9,
1647*4882a593Smuzhiyun 0xff, 0x21);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* mic bias 1 */
1651*4882a593Smuzhiyun if (mux_pga_l == PGA_MUX_AIN1 || mux_pga_r == PGA_MUX_AIN1) {
1652*4882a593Smuzhiyun /* Enable MICBIAS1, MISBIAS1 = 2P6V */
1653*4882a593Smuzhiyun if (mic_type == MIC_TYPE_MUX_DCC_ECM_SINGLE)
1654*4882a593Smuzhiyun regmap_write(priv->regmap,
1655*4882a593Smuzhiyun MT6358_AUDENC_ANA_CON10, 0x0161);
1656*4882a593Smuzhiyun else
1657*4882a593Smuzhiyun regmap_write(priv->regmap,
1658*4882a593Smuzhiyun MT6358_AUDENC_ANA_CON10, 0x0061);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1662*4882a593Smuzhiyun /* Audio L/R preamplifier DCC precharge */
1663*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1664*4882a593Smuzhiyun 0xf8ff, 0x0004);
1665*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1666*4882a593Smuzhiyun 0xf8ff, 0x0004);
1667*4882a593Smuzhiyun } else {
1668*4882a593Smuzhiyun /* reset reg */
1669*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1670*4882a593Smuzhiyun 0xf8ff, 0x0000);
1671*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1672*4882a593Smuzhiyun 0xf8ff, 0x0000);
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (mux_pga_l != PGA_MUX_NONE) {
1676*4882a593Smuzhiyun /* L preamplifier input sel */
1677*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1678*4882a593Smuzhiyun RG_AUDPREAMPLINPUTSEL_MASK_SFT,
1679*4882a593Smuzhiyun mux_pga_l << RG_AUDPREAMPLINPUTSEL_SFT);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun /* L preamplifier enable */
1682*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1683*4882a593Smuzhiyun RG_AUDPREAMPLON_MASK_SFT,
1684*4882a593Smuzhiyun 0x1 << RG_AUDPREAMPLON_SFT);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1687*4882a593Smuzhiyun /* L preamplifier DCCEN */
1688*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1689*4882a593Smuzhiyun RG_AUDPREAMPLDCCEN_MASK_SFT,
1690*4882a593Smuzhiyun 0x1 << RG_AUDPREAMPLDCCEN_SFT);
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* L ADC input sel : L PGA. Enable audio L ADC */
1694*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1695*4882a593Smuzhiyun RG_AUDADCLINPUTSEL_MASK_SFT,
1696*4882a593Smuzhiyun ADC_MUX_PREAMPLIFIER <<
1697*4882a593Smuzhiyun RG_AUDADCLINPUTSEL_SFT);
1698*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1699*4882a593Smuzhiyun RG_AUDADCLPWRUP_MASK_SFT,
1700*4882a593Smuzhiyun 0x1 << RG_AUDADCLPWRUP_SFT);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun if (mux_pga_r != PGA_MUX_NONE) {
1704*4882a593Smuzhiyun /* R preamplifier input sel */
1705*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1706*4882a593Smuzhiyun RG_AUDPREAMPRINPUTSEL_MASK_SFT,
1707*4882a593Smuzhiyun mux_pga_r << RG_AUDPREAMPRINPUTSEL_SFT);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /* R preamplifier enable */
1710*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1711*4882a593Smuzhiyun RG_AUDPREAMPRON_MASK_SFT,
1712*4882a593Smuzhiyun 0x1 << RG_AUDPREAMPRON_SFT);
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1715*4882a593Smuzhiyun /* R preamplifier DCCEN */
1716*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1717*4882a593Smuzhiyun RG_AUDPREAMPRDCCEN_MASK_SFT,
1718*4882a593Smuzhiyun 0x1 << RG_AUDPREAMPRDCCEN_SFT);
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun /* R ADC input sel : R PGA. Enable audio R ADC */
1722*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1723*4882a593Smuzhiyun RG_AUDADCRINPUTSEL_MASK_SFT,
1724*4882a593Smuzhiyun ADC_MUX_PREAMPLIFIER <<
1725*4882a593Smuzhiyun RG_AUDADCRINPUTSEL_SFT);
1726*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1727*4882a593Smuzhiyun RG_AUDADCRPWRUP_MASK_SFT,
1728*4882a593Smuzhiyun 0x1 << RG_AUDADCRPWRUP_SFT);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1732*4882a593Smuzhiyun usleep_range(100, 150);
1733*4882a593Smuzhiyun /* Audio L preamplifier DCC precharge off */
1734*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1735*4882a593Smuzhiyun RG_AUDPREAMPLDCPRECHARGE_MASK_SFT, 0x0);
1736*4882a593Smuzhiyun /* Audio R preamplifier DCC precharge off */
1737*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1738*4882a593Smuzhiyun RG_AUDPREAMPRDCPRECHARGE_MASK_SFT, 0x0);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun /* Short body to ground in PGA */
1741*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON3,
1742*4882a593Smuzhiyun 0x1 << 12, 0x0);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun /* here to set digital part */
1746*4882a593Smuzhiyun mt6358_mtkaif_tx_enable(priv);
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /* UL dmic setting off */
1749*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_UL_SRC_CON0_H, 0x0000);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* UL turn on */
1752*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_UL_SRC_CON0_L, 0x0001);
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun return 0;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
mt6358_amic_disable(struct mt6358_priv * priv)1757*4882a593Smuzhiyun static void mt6358_amic_disable(struct mt6358_priv *priv)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun unsigned int mic_type = priv->mux_select[MUX_MIC_TYPE];
1760*4882a593Smuzhiyun unsigned int mux_pga_l = priv->mux_select[MUX_PGA_L];
1761*4882a593Smuzhiyun unsigned int mux_pga_r = priv->mux_select[MUX_PGA_R];
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun dev_info(priv->dev, "%s(), mux, mic %u, pga l %u, pga r %u\n",
1764*4882a593Smuzhiyun __func__, mic_type, mux_pga_l, mux_pga_r);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /* UL turn off */
1767*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_UL_SRC_CON0_L,
1768*4882a593Smuzhiyun 0x0001, 0x0000);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* disable aud_pad TX fifos */
1771*4882a593Smuzhiyun mt6358_mtkaif_tx_disable(priv);
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* L ADC input sel : off, disable L ADC */
1774*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1775*4882a593Smuzhiyun 0xf000, 0x0000);
1776*4882a593Smuzhiyun /* L preamplifier DCCEN */
1777*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1778*4882a593Smuzhiyun 0x1 << 1, 0x0);
1779*4882a593Smuzhiyun /* L preamplifier input sel : off, L PGA 0 dB gain */
1780*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1781*4882a593Smuzhiyun 0xfffb, 0x0000);
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /* disable L preamplifier DCC precharge */
1784*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1785*4882a593Smuzhiyun 0x1 << 2, 0x0);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* R ADC input sel : off, disable R ADC */
1788*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1789*4882a593Smuzhiyun 0xf000, 0x0000);
1790*4882a593Smuzhiyun /* R preamplifier DCCEN */
1791*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1792*4882a593Smuzhiyun 0x1 << 1, 0x0);
1793*4882a593Smuzhiyun /* R preamplifier input sel : off, R PGA 0 dB gain */
1794*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1795*4882a593Smuzhiyun 0x0ffb, 0x0000);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* disable R preamplifier DCC precharge */
1798*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1799*4882a593Smuzhiyun 0x1 << 2, 0x0);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun /* mic bias */
1802*4882a593Smuzhiyun /* Disable MICBIAS0, MISBIAS0 = 1P7V */
1803*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON9, 0x0000);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Disable MICBIAS1 */
1806*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON10,
1807*4882a593Smuzhiyun 0x0001, 0x0000);
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun if (IS_DCC_BASE(mic_type)) {
1810*4882a593Smuzhiyun /* dcclk_gen_on=1'b0 */
1811*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2060);
1812*4882a593Smuzhiyun /* dcclk_pdn=1'b1 */
1813*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2062);
1814*4882a593Smuzhiyun /* dcclk_ref_ck_sel=2'b00 */
1815*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2062);
1816*4882a593Smuzhiyun /* dcclk_div=11'b00100000011 */
1817*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_DCCLK_CFG0, 0x2062);
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
mt6358_dmic_enable(struct mt6358_priv * priv)1821*4882a593Smuzhiyun static int mt6358_dmic_enable(struct mt6358_priv *priv)
1822*4882a593Smuzhiyun {
1823*4882a593Smuzhiyun dev_info(priv->dev, "%s()\n", __func__);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /* mic bias */
1826*4882a593Smuzhiyun /* Enable MICBIAS0, MISBIAS0 = 1P9V */
1827*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON9, 0x0021);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun /* RG_BANDGAPGEN=1'b0 */
1830*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON10,
1831*4882a593Smuzhiyun 0x1 << 12, 0x0);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun /* DMIC enable */
1834*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON8, 0x0005);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun /* here to set digital part */
1837*4882a593Smuzhiyun mt6358_mtkaif_tx_enable(priv);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun /* UL dmic setting */
1840*4882a593Smuzhiyun if (priv->dmic_one_wire_mode)
1841*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_UL_SRC_CON0_H, 0x0400);
1842*4882a593Smuzhiyun else
1843*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_UL_SRC_CON0_H, 0x0080);
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun /* UL turn on */
1846*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AFE_UL_SRC_CON0_L, 0x0003);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun /* Prevent pop noise form dmic hw */
1849*4882a593Smuzhiyun msleep(100);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun return 0;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun
mt6358_dmic_disable(struct mt6358_priv * priv)1854*4882a593Smuzhiyun static void mt6358_dmic_disable(struct mt6358_priv *priv)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun dev_info(priv->dev, "%s()\n", __func__);
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun /* UL turn off */
1859*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AFE_UL_SRC_CON0_L,
1860*4882a593Smuzhiyun 0x0003, 0x0000);
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun /* disable aud_pad TX fifos */
1863*4882a593Smuzhiyun mt6358_mtkaif_tx_disable(priv);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* DMIC disable */
1866*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON8, 0x0000);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* mic bias */
1869*4882a593Smuzhiyun /* MISBIAS0 = 1P7V */
1870*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON9, 0x0001);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* RG_BANDGAPGEN=1'b0 */
1873*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON10,
1874*4882a593Smuzhiyun 0x1 << 12, 0x0);
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun /* MICBIA0 disable */
1877*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_AUDENC_ANA_CON9, 0x0000);
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun
mt6358_restore_pga(struct mt6358_priv * priv)1880*4882a593Smuzhiyun static void mt6358_restore_pga(struct mt6358_priv *priv)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun unsigned int gain_l, gain_r;
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun gain_l = priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP1];
1885*4882a593Smuzhiyun gain_r = priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP2];
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON0,
1888*4882a593Smuzhiyun RG_AUDPREAMPLGAIN_MASK_SFT,
1889*4882a593Smuzhiyun gain_l << RG_AUDPREAMPLGAIN_SFT);
1890*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDENC_ANA_CON1,
1891*4882a593Smuzhiyun RG_AUDPREAMPRGAIN_MASK_SFT,
1892*4882a593Smuzhiyun gain_r << RG_AUDPREAMPRGAIN_SFT);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun
mt_mic_type_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1895*4882a593Smuzhiyun static int mt_mic_type_event(struct snd_soc_dapm_widget *w,
1896*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1897*4882a593Smuzhiyun int event)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1900*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1901*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event 0x%x, mux %u\n",
1904*4882a593Smuzhiyun __func__, event, mux);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun switch (event) {
1907*4882a593Smuzhiyun case SND_SOC_DAPM_WILL_PMU:
1908*4882a593Smuzhiyun priv->mux_select[MUX_MIC_TYPE] = mux;
1909*4882a593Smuzhiyun break;
1910*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMU:
1911*4882a593Smuzhiyun switch (mux) {
1912*4882a593Smuzhiyun case MIC_TYPE_MUX_DMIC:
1913*4882a593Smuzhiyun mt6358_dmic_enable(priv);
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun default:
1916*4882a593Smuzhiyun mt6358_amic_enable(priv);
1917*4882a593Smuzhiyun break;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun mt6358_restore_pga(priv);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun break;
1922*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMD:
1923*4882a593Smuzhiyun switch (priv->mux_select[MUX_MIC_TYPE]) {
1924*4882a593Smuzhiyun case MIC_TYPE_MUX_DMIC:
1925*4882a593Smuzhiyun mt6358_dmic_disable(priv);
1926*4882a593Smuzhiyun break;
1927*4882a593Smuzhiyun default:
1928*4882a593Smuzhiyun mt6358_amic_disable(priv);
1929*4882a593Smuzhiyun break;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun priv->mux_select[MUX_MIC_TYPE] = mux;
1933*4882a593Smuzhiyun break;
1934*4882a593Smuzhiyun default:
1935*4882a593Smuzhiyun break;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun return 0;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
mt_adc_l_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1941*4882a593Smuzhiyun static int mt_adc_l_event(struct snd_soc_dapm_widget *w,
1942*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1943*4882a593Smuzhiyun int event)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1946*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1947*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x, mux %u\n",
1950*4882a593Smuzhiyun __func__, event, mux);
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun priv->mux_select[MUX_ADC_L] = mux;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun return 0;
1955*4882a593Smuzhiyun }
1956*4882a593Smuzhiyun
mt_adc_r_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1957*4882a593Smuzhiyun static int mt_adc_r_event(struct snd_soc_dapm_widget *w,
1958*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1959*4882a593Smuzhiyun int event)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1962*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1963*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x, mux %u\n",
1966*4882a593Smuzhiyun __func__, event, mux);
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun priv->mux_select[MUX_ADC_R] = mux;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun return 0;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
mt_pga_left_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1973*4882a593Smuzhiyun static int mt_pga_left_event(struct snd_soc_dapm_widget *w,
1974*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1975*4882a593Smuzhiyun int event)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1978*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1979*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x, mux %u\n",
1982*4882a593Smuzhiyun __func__, event, mux);
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun priv->mux_select[MUX_PGA_L] = mux;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun return 0;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
mt_pga_right_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1989*4882a593Smuzhiyun static int mt_pga_right_event(struct snd_soc_dapm_widget *w,
1990*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
1991*4882a593Smuzhiyun int event)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
1994*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
1995*4882a593Smuzhiyun unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun dev_dbg(priv->dev, "%s(), event = 0x%x, mux %u\n",
1998*4882a593Smuzhiyun __func__, event, mux);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun priv->mux_select[MUX_PGA_R] = mux;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun return 0;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
mt_delay_250_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2005*4882a593Smuzhiyun static int mt_delay_250_event(struct snd_soc_dapm_widget *w,
2006*4882a593Smuzhiyun struct snd_kcontrol *kcontrol,
2007*4882a593Smuzhiyun int event)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun switch (event) {
2010*4882a593Smuzhiyun case SND_SOC_DAPM_POST_PMU:
2011*4882a593Smuzhiyun usleep_range(250, 270);
2012*4882a593Smuzhiyun break;
2013*4882a593Smuzhiyun case SND_SOC_DAPM_PRE_PMD:
2014*4882a593Smuzhiyun usleep_range(250, 270);
2015*4882a593Smuzhiyun break;
2016*4882a593Smuzhiyun default:
2017*4882a593Smuzhiyun break;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun return 0;
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /* DAPM Widgets */
2024*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mt6358_dapm_widgets[] = {
2025*4882a593Smuzhiyun /* Global Supply*/
2026*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("CLK_BUF", SUPPLY_SEQ_CLK_BUF,
2027*4882a593Smuzhiyun MT6358_DCXO_CW14,
2028*4882a593Smuzhiyun RG_XO_AUDIO_EN_M_SFT, 0, NULL, 0),
2029*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDGLB", SUPPLY_SEQ_AUD_GLB,
2030*4882a593Smuzhiyun MT6358_AUDDEC_ANA_CON13,
2031*4882a593Smuzhiyun RG_AUDGLB_PWRDN_VA28_SFT, 1, NULL, 0),
2032*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("CLKSQ Audio", SUPPLY_SEQ_CLKSQ,
2033*4882a593Smuzhiyun MT6358_AUDENC_ANA_CON6,
2034*4882a593Smuzhiyun RG_CLKSQ_EN_SFT, 0,
2035*4882a593Smuzhiyun mt_clksq_event,
2036*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU),
2037*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDNCP_CK", SUPPLY_SEQ_TOP_CK,
2038*4882a593Smuzhiyun MT6358_AUD_TOP_CKPDN_CON0,
2039*4882a593Smuzhiyun RG_AUDNCP_CK_PDN_SFT, 1, NULL, 0),
2040*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ZCD13M_CK", SUPPLY_SEQ_TOP_CK,
2041*4882a593Smuzhiyun MT6358_AUD_TOP_CKPDN_CON0,
2042*4882a593Smuzhiyun RG_ZCD13M_CK_PDN_SFT, 1, NULL, 0),
2043*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUD_CK", SUPPLY_SEQ_TOP_CK_LAST,
2044*4882a593Smuzhiyun MT6358_AUD_TOP_CKPDN_CON0,
2045*4882a593Smuzhiyun RG_AUD_CK_PDN_SFT, 1,
2046*4882a593Smuzhiyun mt_delay_250_event,
2047*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2048*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIF_CK", SUPPLY_SEQ_TOP_CK,
2049*4882a593Smuzhiyun MT6358_AUD_TOP_CKPDN_CON0,
2050*4882a593Smuzhiyun RG_AUDIF_CK_PDN_SFT, 1, NULL, 0),
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun /* Digital Clock */
2053*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_AFE_CTL", SUPPLY_SEQ_AUD_TOP_LAST,
2054*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2055*4882a593Smuzhiyun PDN_AFE_CTL_SFT, 1,
2056*4882a593Smuzhiyun mt_delay_250_event,
2057*4882a593Smuzhiyun SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2058*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_DAC_CTL", SUPPLY_SEQ_AUD_TOP,
2059*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2060*4882a593Smuzhiyun PDN_DAC_CTL_SFT, 1, NULL, 0),
2061*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_ADC_CTL", SUPPLY_SEQ_AUD_TOP,
2062*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2063*4882a593Smuzhiyun PDN_ADC_CTL_SFT, 1, NULL, 0),
2064*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_I2S_DL", SUPPLY_SEQ_AUD_TOP,
2065*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2066*4882a593Smuzhiyun PDN_I2S_DL_CTL_SFT, 1, NULL, 0),
2067*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PWR_CLK", SUPPLY_SEQ_AUD_TOP,
2068*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2069*4882a593Smuzhiyun PWR_CLK_DIS_CTL_SFT, 1, NULL, 0),
2070*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PDN_AFE_TESTMODEL", SUPPLY_SEQ_AUD_TOP,
2071*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2072*4882a593Smuzhiyun PDN_AFE_TESTMODEL_CTL_SFT, 1, NULL, 0),
2073*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PDN_RESERVED", SUPPLY_SEQ_AUD_TOP,
2074*4882a593Smuzhiyun MT6358_AUDIO_TOP_CON0,
2075*4882a593Smuzhiyun PDN_RESERVED_SFT, 1, NULL, 0),
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DL Digital Clock", SND_SOC_NOPM,
2078*4882a593Smuzhiyun 0, 0, NULL, 0),
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /* AFE ON */
2081*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("AFE_ON", SUPPLY_SEQ_AFE,
2082*4882a593Smuzhiyun MT6358_AFE_UL_DL_CON0, AFE_ON_SFT, 0,
2083*4882a593Smuzhiyun NULL, 0),
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* AIF Rx*/
2086*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN_E("AIF_RX", "AIF1 Playback", 0,
2087*4882a593Smuzhiyun MT6358_AFE_DL_SRC2_CON0_L,
2088*4882a593Smuzhiyun DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0,
2089*4882a593Smuzhiyun mt_aif_in_event,
2090*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* DL Supply */
2093*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("DL Power Supply", SND_SOC_NOPM,
2094*4882a593Smuzhiyun 0, 0, NULL, 0),
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /* DAC */
2097*4882a593Smuzhiyun SND_SOC_DAPM_MUX("DAC In Mux", SND_SOC_NOPM, 0, 0, &dac_in_mux_control),
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACL", NULL, SND_SOC_NOPM, 0, 0),
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun SND_SOC_DAPM_DAC("DACR", NULL, SND_SOC_NOPM, 0, 0),
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* LOL */
2104*4882a593Smuzhiyun SND_SOC_DAPM_MUX("LOL Mux", SND_SOC_NOPM, 0, 0, &lo_in_mux_control),
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("LO Stability Enh", MT6358_AUDDEC_ANA_CON7,
2107*4882a593Smuzhiyun RG_LOOUTPUTSTBENH_VAUDP15_SFT, 0, NULL, 0),
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun SND_SOC_DAPM_OUT_DRV("LOL Buffer", MT6358_AUDDEC_ANA_CON7,
2110*4882a593Smuzhiyun RG_AUDLOLPWRUP_VAUDP15_SFT, 0, NULL, 0),
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun /* Headphone */
2113*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("HPL Mux", SND_SOC_NOPM, 0, 0,
2114*4882a593Smuzhiyun &hpl_in_mux_control,
2115*4882a593Smuzhiyun mt_hp_event,
2116*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU |
2117*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD),
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("HPR Mux", SND_SOC_NOPM, 0, 0,
2120*4882a593Smuzhiyun &hpr_in_mux_control,
2121*4882a593Smuzhiyun mt_hp_event,
2122*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU |
2123*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD),
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun /* Receiver */
2126*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("RCV Mux", SND_SOC_NOPM, 0, 0,
2127*4882a593Smuzhiyun &rcv_in_mux_control,
2128*4882a593Smuzhiyun mt_rcv_event,
2129*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU |
2130*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMD),
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun /* Outputs */
2133*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Receiver"),
2134*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Headphone L"),
2135*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Headphone R"),
2136*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Headphone L Ext Spk Amp"),
2137*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("Headphone R Ext Spk Amp"),
2138*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT L"),
2139*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("LINEOUT L HSSPK"),
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun /* SGEN */
2142*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SGEN DL Enable", MT6358_AFE_SGEN_CFG0,
2143*4882a593Smuzhiyun SGEN_DAC_EN_CTL_SFT, 0, NULL, 0),
2144*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SGEN MUTE", MT6358_AFE_SGEN_CFG0,
2145*4882a593Smuzhiyun SGEN_MUTE_SW_CTL_SFT, 1,
2146*4882a593Smuzhiyun mt_sgen_event,
2147*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
2148*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY("SGEN DL SRC", MT6358_AFE_DL_SRC2_CON0_L,
2149*4882a593Smuzhiyun DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0, NULL, 0),
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("SGEN DL"),
2152*4882a593Smuzhiyun
2153*4882a593Smuzhiyun /* Uplinks */
2154*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT_E("AIF1TX", "AIF1 Capture", 0,
2155*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0,
2156*4882a593Smuzhiyun mt_aif_out_event,
2157*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun SND_SOC_DAPM_SUPPLY_S("ADC Supply", SUPPLY_SEQ_ADC_SUPPLY,
2160*4882a593Smuzhiyun SND_SOC_NOPM, 0, 0,
2161*4882a593Smuzhiyun mt_adc_supply_event,
2162*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun /* Uplinks MUX */
2165*4882a593Smuzhiyun SND_SOC_DAPM_MUX("AIF Out Mux", SND_SOC_NOPM, 0, 0,
2166*4882a593Smuzhiyun &aif_out_mux_control),
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("Mic Type Mux", SND_SOC_NOPM, 0, 0,
2169*4882a593Smuzhiyun &mic_type_mux_control,
2170*4882a593Smuzhiyun mt_mic_type_event,
2171*4882a593Smuzhiyun SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD |
2172*4882a593Smuzhiyun SND_SOC_DAPM_WILL_PMU),
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC L Mux", SND_SOC_NOPM, 0, 0,
2175*4882a593Smuzhiyun &adc_left_mux_control,
2176*4882a593Smuzhiyun mt_adc_l_event,
2177*4882a593Smuzhiyun SND_SOC_DAPM_WILL_PMU),
2178*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("ADC R Mux", SND_SOC_NOPM, 0, 0,
2179*4882a593Smuzhiyun &adc_right_mux_control,
2180*4882a593Smuzhiyun mt_adc_r_event,
2181*4882a593Smuzhiyun SND_SOC_DAPM_WILL_PMU),
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
2184*4882a593Smuzhiyun SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("PGA L Mux", SND_SOC_NOPM, 0, 0,
2187*4882a593Smuzhiyun &pga_left_mux_control,
2188*4882a593Smuzhiyun mt_pga_left_event,
2189*4882a593Smuzhiyun SND_SOC_DAPM_WILL_PMU),
2190*4882a593Smuzhiyun SND_SOC_DAPM_MUX_E("PGA R Mux", SND_SOC_NOPM, 0, 0,
2191*4882a593Smuzhiyun &pga_right_mux_control,
2192*4882a593Smuzhiyun mt_pga_right_event,
2193*4882a593Smuzhiyun SND_SOC_DAPM_WILL_PMU),
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGA L", SND_SOC_NOPM, 0, 0, NULL, 0),
2196*4882a593Smuzhiyun SND_SOC_DAPM_PGA("PGA R", SND_SOC_NOPM, 0, 0, NULL, 0),
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun /* UL input */
2199*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN0"),
2200*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN1"),
2201*4882a593Smuzhiyun SND_SOC_DAPM_INPUT("AIN2"),
2202*4882a593Smuzhiyun };
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt6358_dapm_routes[] = {
2205*4882a593Smuzhiyun /* Capture */
2206*4882a593Smuzhiyun {"AIF1TX", NULL, "AIF Out Mux"},
2207*4882a593Smuzhiyun {"AIF1TX", NULL, "CLK_BUF"},
2208*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDGLB"},
2209*4882a593Smuzhiyun {"AIF1TX", NULL, "CLKSQ Audio"},
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun {"AIF1TX", NULL, "AUD_CK"},
2212*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIF_CK"},
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIO_TOP_AFE_CTL"},
2215*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIO_TOP_ADC_CTL"},
2216*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIO_TOP_PWR_CLK"},
2217*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIO_TOP_PDN_RESERVED"},
2218*4882a593Smuzhiyun {"AIF1TX", NULL, "AUDIO_TOP_I2S_DL"},
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun {"AIF1TX", NULL, "AFE_ON"},
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun {"AIF Out Mux", NULL, "Mic Type Mux"},
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun {"Mic Type Mux", "ACC", "ADC L"},
2225*4882a593Smuzhiyun {"Mic Type Mux", "ACC", "ADC R"},
2226*4882a593Smuzhiyun {"Mic Type Mux", "DCC", "ADC L"},
2227*4882a593Smuzhiyun {"Mic Type Mux", "DCC", "ADC R"},
2228*4882a593Smuzhiyun {"Mic Type Mux", "DCC_ECM_DIFF", "ADC L"},
2229*4882a593Smuzhiyun {"Mic Type Mux", "DCC_ECM_DIFF", "ADC R"},
2230*4882a593Smuzhiyun {"Mic Type Mux", "DCC_ECM_SINGLE", "ADC L"},
2231*4882a593Smuzhiyun {"Mic Type Mux", "DCC_ECM_SINGLE", "ADC R"},
2232*4882a593Smuzhiyun {"Mic Type Mux", "DMIC", "AIN0"},
2233*4882a593Smuzhiyun {"Mic Type Mux", "DMIC", "AIN2"},
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun {"ADC L", NULL, "ADC L Mux"},
2236*4882a593Smuzhiyun {"ADC L", NULL, "ADC Supply"},
2237*4882a593Smuzhiyun {"ADC R", NULL, "ADC R Mux"},
2238*4882a593Smuzhiyun {"ADC R", NULL, "ADC Supply"},
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun {"ADC L Mux", "Left Preamplifier", "PGA L"},
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun {"ADC R Mux", "Right Preamplifier", "PGA R"},
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun {"PGA L", NULL, "PGA L Mux"},
2245*4882a593Smuzhiyun {"PGA R", NULL, "PGA R Mux"},
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun {"PGA L Mux", "AIN0", "AIN0"},
2248*4882a593Smuzhiyun {"PGA L Mux", "AIN1", "AIN1"},
2249*4882a593Smuzhiyun {"PGA L Mux", "AIN2", "AIN2"},
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun {"PGA R Mux", "AIN0", "AIN0"},
2252*4882a593Smuzhiyun {"PGA R Mux", "AIN1", "AIN1"},
2253*4882a593Smuzhiyun {"PGA R Mux", "AIN2", "AIN2"},
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun /* DL Supply */
2256*4882a593Smuzhiyun {"DL Power Supply", NULL, "CLK_BUF"},
2257*4882a593Smuzhiyun {"DL Power Supply", NULL, "AUDGLB"},
2258*4882a593Smuzhiyun {"DL Power Supply", NULL, "CLKSQ Audio"},
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun {"DL Power Supply", NULL, "AUDNCP_CK"},
2261*4882a593Smuzhiyun {"DL Power Supply", NULL, "ZCD13M_CK"},
2262*4882a593Smuzhiyun {"DL Power Supply", NULL, "AUD_CK"},
2263*4882a593Smuzhiyun {"DL Power Supply", NULL, "AUDIF_CK"},
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun /* DL Digital Supply */
2266*4882a593Smuzhiyun {"DL Digital Clock", NULL, "AUDIO_TOP_AFE_CTL"},
2267*4882a593Smuzhiyun {"DL Digital Clock", NULL, "AUDIO_TOP_DAC_CTL"},
2268*4882a593Smuzhiyun {"DL Digital Clock", NULL, "AUDIO_TOP_PWR_CLK"},
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun {"DL Digital Clock", NULL, "AFE_ON"},
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun {"AIF_RX", NULL, "DL Digital Clock"},
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun /* DL Path */
2275*4882a593Smuzhiyun {"DAC In Mux", "Normal Path", "AIF_RX"},
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun {"DAC In Mux", "Sgen", "SGEN DL"},
2278*4882a593Smuzhiyun {"SGEN DL", NULL, "SGEN DL SRC"},
2279*4882a593Smuzhiyun {"SGEN DL", NULL, "SGEN MUTE"},
2280*4882a593Smuzhiyun {"SGEN DL", NULL, "SGEN DL Enable"},
2281*4882a593Smuzhiyun {"SGEN DL", NULL, "DL Digital Clock"},
2282*4882a593Smuzhiyun {"SGEN DL", NULL, "AUDIO_TOP_PDN_AFE_TESTMODEL"},
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun {"DACL", NULL, "DAC In Mux"},
2285*4882a593Smuzhiyun {"DACL", NULL, "DL Power Supply"},
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun {"DACR", NULL, "DAC In Mux"},
2288*4882a593Smuzhiyun {"DACR", NULL, "DL Power Supply"},
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun /* Lineout Path */
2291*4882a593Smuzhiyun {"LOL Mux", "Playback", "DACL"},
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun {"LOL Buffer", NULL, "LOL Mux"},
2294*4882a593Smuzhiyun {"LOL Buffer", NULL, "LO Stability Enh"},
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun {"LINEOUT L", NULL, "LOL Buffer"},
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun /* Headphone Path */
2299*4882a593Smuzhiyun {"HPL Mux", "Audio Playback", "DACL"},
2300*4882a593Smuzhiyun {"HPR Mux", "Audio Playback", "DACR"},
2301*4882a593Smuzhiyun {"HPL Mux", "HP Impedance", "DACL"},
2302*4882a593Smuzhiyun {"HPR Mux", "HP Impedance", "DACR"},
2303*4882a593Smuzhiyun {"HPL Mux", "LoudSPK Playback", "DACL"},
2304*4882a593Smuzhiyun {"HPR Mux", "LoudSPK Playback", "DACR"},
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun {"Headphone L", NULL, "HPL Mux"},
2307*4882a593Smuzhiyun {"Headphone R", NULL, "HPR Mux"},
2308*4882a593Smuzhiyun {"Headphone L Ext Spk Amp", NULL, "HPL Mux"},
2309*4882a593Smuzhiyun {"Headphone R Ext Spk Amp", NULL, "HPR Mux"},
2310*4882a593Smuzhiyun {"LINEOUT L HSSPK", NULL, "HPL Mux"},
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun /* Receiver Path */
2313*4882a593Smuzhiyun {"RCV Mux", "Voice Playback", "DACL"},
2314*4882a593Smuzhiyun {"Receiver", NULL, "RCV Mux"},
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun
mt6358_codec_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)2317*4882a593Smuzhiyun static int mt6358_codec_dai_hw_params(struct snd_pcm_substream *substream,
2318*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
2319*4882a593Smuzhiyun struct snd_soc_dai *dai)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun struct snd_soc_component *cmpnt = dai->component;
2322*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
2323*4882a593Smuzhiyun unsigned int rate = params_rate(params);
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun dev_info(priv->dev, "%s(), substream->stream %d, rate %d, number %d\n",
2326*4882a593Smuzhiyun __func__,
2327*4882a593Smuzhiyun substream->stream,
2328*4882a593Smuzhiyun rate,
2329*4882a593Smuzhiyun substream->number);
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2332*4882a593Smuzhiyun priv->dl_rate = rate;
2333*4882a593Smuzhiyun else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2334*4882a593Smuzhiyun priv->ul_rate = rate;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun return 0;
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt6358_codec_dai_ops = {
2340*4882a593Smuzhiyun .hw_params = mt6358_codec_dai_hw_params,
2341*4882a593Smuzhiyun };
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun #define MT6358_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE |\
2344*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_U16_BE |\
2345*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_BE |\
2346*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U24_LE | SNDRV_PCM_FMTBIT_U24_BE |\
2347*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE | SNDRV_PCM_FMTBIT_S32_BE |\
2348*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_U32_BE)
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun static struct snd_soc_dai_driver mt6358_dai_driver[] = {
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun .name = "mt6358-snd-codec-aif1",
2353*4882a593Smuzhiyun .playback = {
2354*4882a593Smuzhiyun .stream_name = "AIF1 Playback",
2355*4882a593Smuzhiyun .channels_min = 1,
2356*4882a593Smuzhiyun .channels_max = 2,
2357*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000 |
2358*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 |
2359*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
2360*4882a593Smuzhiyun .formats = MT6358_FORMATS,
2361*4882a593Smuzhiyun },
2362*4882a593Smuzhiyun .capture = {
2363*4882a593Smuzhiyun .stream_name = "AIF1 Capture",
2364*4882a593Smuzhiyun .channels_min = 1,
2365*4882a593Smuzhiyun .channels_max = 2,
2366*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000 |
2367*4882a593Smuzhiyun SNDRV_PCM_RATE_16000 |
2368*4882a593Smuzhiyun SNDRV_PCM_RATE_32000 |
2369*4882a593Smuzhiyun SNDRV_PCM_RATE_48000,
2370*4882a593Smuzhiyun .formats = MT6358_FORMATS,
2371*4882a593Smuzhiyun },
2372*4882a593Smuzhiyun .ops = &mt6358_codec_dai_ops,
2373*4882a593Smuzhiyun },
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun
mt6358_codec_init_reg(struct mt6358_priv * priv)2376*4882a593Smuzhiyun static void mt6358_codec_init_reg(struct mt6358_priv *priv)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun /* Disable HeadphoneL/HeadphoneR short circuit protection */
2379*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
2380*4882a593Smuzhiyun RG_AUDHPLSCDISABLE_VAUDP15_MASK_SFT,
2381*4882a593Smuzhiyun 0x1 << RG_AUDHPLSCDISABLE_VAUDP15_SFT);
2382*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON0,
2383*4882a593Smuzhiyun RG_AUDHPRSCDISABLE_VAUDP15_MASK_SFT,
2384*4882a593Smuzhiyun 0x1 << RG_AUDHPRSCDISABLE_VAUDP15_SFT);
2385*4882a593Smuzhiyun /* Disable voice short circuit protection */
2386*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON6,
2387*4882a593Smuzhiyun RG_AUDHSSCDISABLE_VAUDP15_MASK_SFT,
2388*4882a593Smuzhiyun 0x1 << RG_AUDHSSCDISABLE_VAUDP15_SFT);
2389*4882a593Smuzhiyun /* disable LO buffer left short circuit protection */
2390*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_AUDDEC_ANA_CON7,
2391*4882a593Smuzhiyun RG_AUDLOLSCDISABLE_VAUDP15_MASK_SFT,
2392*4882a593Smuzhiyun 0x1 << RG_AUDLOLSCDISABLE_VAUDP15_SFT);
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun /* accdet s/w enable */
2395*4882a593Smuzhiyun regmap_update_bits(priv->regmap, MT6358_ACCDET_CON13,
2396*4882a593Smuzhiyun 0xFFFF, 0x700E);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun /* gpio miso driving set to 4mA */
2399*4882a593Smuzhiyun regmap_write(priv->regmap, MT6358_DRV_CON3, 0x8888);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun /* set gpio */
2402*4882a593Smuzhiyun playback_gpio_reset(priv);
2403*4882a593Smuzhiyun capture_gpio_reset(priv);
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
mt6358_codec_probe(struct snd_soc_component * cmpnt)2406*4882a593Smuzhiyun static int mt6358_codec_probe(struct snd_soc_component *cmpnt)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun struct mt6358_priv *priv = snd_soc_component_get_drvdata(cmpnt);
2409*4882a593Smuzhiyun int ret;
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun snd_soc_component_init_regmap(cmpnt, priv->regmap);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun mt6358_codec_init_reg(priv);
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun priv->avdd_reg = devm_regulator_get(priv->dev, "Avdd");
2416*4882a593Smuzhiyun if (IS_ERR(priv->avdd_reg)) {
2417*4882a593Smuzhiyun dev_err(priv->dev, "%s() have no Avdd supply", __func__);
2418*4882a593Smuzhiyun return PTR_ERR(priv->avdd_reg);
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun ret = regulator_enable(priv->avdd_reg);
2422*4882a593Smuzhiyun if (ret)
2423*4882a593Smuzhiyun return ret;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun return 0;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun static const struct snd_soc_component_driver mt6358_soc_component_driver = {
2429*4882a593Smuzhiyun .probe = mt6358_codec_probe,
2430*4882a593Smuzhiyun .controls = mt6358_snd_controls,
2431*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(mt6358_snd_controls),
2432*4882a593Smuzhiyun .dapm_widgets = mt6358_dapm_widgets,
2433*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(mt6358_dapm_widgets),
2434*4882a593Smuzhiyun .dapm_routes = mt6358_dapm_routes,
2435*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(mt6358_dapm_routes),
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun
mt6358_parse_dt(struct mt6358_priv * priv)2438*4882a593Smuzhiyun static void mt6358_parse_dt(struct mt6358_priv *priv)
2439*4882a593Smuzhiyun {
2440*4882a593Smuzhiyun int ret;
2441*4882a593Smuzhiyun struct device *dev = priv->dev;
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "mediatek,dmic-mode",
2444*4882a593Smuzhiyun &priv->dmic_one_wire_mode);
2445*4882a593Smuzhiyun if (ret) {
2446*4882a593Smuzhiyun dev_warn(priv->dev, "%s() failed to read dmic-mode\n",
2447*4882a593Smuzhiyun __func__);
2448*4882a593Smuzhiyun priv->dmic_one_wire_mode = 0;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun
mt6358_platform_driver_probe(struct platform_device * pdev)2452*4882a593Smuzhiyun static int mt6358_platform_driver_probe(struct platform_device *pdev)
2453*4882a593Smuzhiyun {
2454*4882a593Smuzhiyun struct mt6358_priv *priv;
2455*4882a593Smuzhiyun struct mt6397_chip *mt6397 = dev_get_drvdata(pdev->dev.parent);
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev,
2458*4882a593Smuzhiyun sizeof(struct mt6358_priv),
2459*4882a593Smuzhiyun GFP_KERNEL);
2460*4882a593Smuzhiyun if (!priv)
2461*4882a593Smuzhiyun return -ENOMEM;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, priv);
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun priv->dev = &pdev->dev;
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun priv->regmap = mt6397->regmap;
2468*4882a593Smuzhiyun if (IS_ERR(priv->regmap))
2469*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun mt6358_parse_dt(priv);
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun dev_info(priv->dev, "%s(), dev name %s\n",
2474*4882a593Smuzhiyun __func__, dev_name(&pdev->dev));
2475*4882a593Smuzhiyun
2476*4882a593Smuzhiyun return devm_snd_soc_register_component(&pdev->dev,
2477*4882a593Smuzhiyun &mt6358_soc_component_driver,
2478*4882a593Smuzhiyun mt6358_dai_driver,
2479*4882a593Smuzhiyun ARRAY_SIZE(mt6358_dai_driver));
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun static const struct of_device_id mt6358_of_match[] = {
2483*4882a593Smuzhiyun {.compatible = "mediatek,mt6358-sound",},
2484*4882a593Smuzhiyun {}
2485*4882a593Smuzhiyun };
2486*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6358_of_match);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static struct platform_driver mt6358_platform_driver = {
2489*4882a593Smuzhiyun .driver = {
2490*4882a593Smuzhiyun .name = "mt6358-sound",
2491*4882a593Smuzhiyun .of_match_table = mt6358_of_match,
2492*4882a593Smuzhiyun },
2493*4882a593Smuzhiyun .probe = mt6358_platform_driver_probe,
2494*4882a593Smuzhiyun };
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun module_platform_driver(mt6358_platform_driver)
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun /* Module information */
2499*4882a593Smuzhiyun MODULE_DESCRIPTION("MT6358 ALSA SoC codec driver");
2500*4882a593Smuzhiyun MODULE_AUTHOR("KaiChieh Chuang <kaichieh.chuang@mediatek.com>");
2501*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2502